1 /** 2 ****************************************************************************** 3 * @file stm32wb10xx.h 4 * @author MCD Application Team 5 * @brief CMSIS Cortex Device Peripheral Access Layer Header File. 6 * This file contains all the peripheral register's definitions, bits 7 * definitions and memory mapping for stm32wb10xx devices. 8 * 9 * This file contains: 10 * - Data structures and the address mapping for all peripherals 11 * - Peripheral's registers declarations and bits definition 12 * - Macros to access peripheral's registers hardware 13 * 14 ****************************************************************************** 15 * @attention 16 * 17 * Copyright (c) 2019-2022 STMicroelectronics. 18 * All rights reserved. 19 * 20 * This software is licensed under terms that can be found in the LICENSE file 21 * in the root directory of this software component. 22 * If no LICENSE file comes with this software, it is provided AS-IS. 23 * 24 ****************************************************************************** 25 */ 26 27 /** @addtogroup CMSIS_Device 28 * @{ 29 */ 30 31 /** @addtogroup stm32wb10xx 32 * @{ 33 */ 34 35 #ifndef __STM32WB10xx_H 36 #define __STM32WB10xx_H 37 38 #ifdef __cplusplus 39 extern "C" { 40 #endif /* __cplusplus */ 41 42 /** @addtogroup Configuration_section_for_CMSIS 43 * @{ 44 */ 45 /** 46 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals 47 */ 48 #define __CM4_REV 1U /*!< Core Revision r0p1 */ 49 #define __MPU_PRESENT 1U /*!< M4 provides an MPU */ 50 #define __VTOR_PRESENT 1U /*!< Vector Table Register supported */ 51 #define __NVIC_PRIO_BITS 4U /*!< STM32WBxx uses 4 Bits for the Priority Levels */ 52 #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */ 53 #define __FPU_PRESENT 1U /*!< FPU present */ 54 /** 55 * @} 56 */ 57 58 /** @addtogroup Peripheral_interrupt_number_definition 59 * @{ 60 */ 61 62 /** 63 * @brief stm32wb10xx Interrupt Number Definition, according to the selected device 64 * in @ref Library_configuration_section 65 */ 66 /*!< Interrupt Number Definition for M4 */ 67 typedef enum 68 { 69 /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/ 70 NonMaskableInt_IRQn = -14, /*!< Non Maskable Interrupt */ 71 HardFault_IRQn = -13, /*!< Cortex-M4 Hard Fault Interrupt */ 72 MemoryManagement_IRQn = -12, /*!< Cortex-M4 Memory Management Interrupt */ 73 BusFault_IRQn = -11, /*!< Cortex-M4 Bus Fault Interrupt */ 74 UsageFault_IRQn = -10, /*!< Cortex-M4 Usage Fault Interrupt */ 75 SVCall_IRQn = -5, /*!< Cortex-M4 SV Call Interrupt */ 76 DebugMonitor_IRQn = -4, /*!< Cortex-M4 Debug Monitor Interrupt */ 77 PendSV_IRQn = -2, /*!< Cortex-M4 Pend SV Interrupt */ 78 SysTick_IRQn = -1, /*!< Cortex-M4 System Tick Interrupt */ 79 80 /************* STM32WBxx specific Interrupt Numbers on M4 core ************************************************/ 81 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ 82 PVD_PVM_IRQn = 1, /*!< PVD and PVM detector */ 83 TAMP_STAMP_LSECSS_IRQn = 2, /*!< RTC Tamper and TimeStamp Interrupts and LSECSS Interrupts */ 84 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup Interrupt */ 85 FLASH_IRQn = 4, /*!< FLASH (CFI) global Interrupt */ 86 RCC_IRQn = 5, /*!< RCC Interrupt */ 87 EXTI0_IRQn = 6, /*!< EXTI Line 0 Interrupt */ 88 EXTI1_IRQn = 7, /*!< EXTI Line 1 Interrupt */ 89 EXTI2_IRQn = 8, /*!< EXTI Line 2 Interrupt */ 90 EXTI3_IRQn = 9, /*!< EXTI Line 3 Interrupt */ 91 EXTI4_IRQn = 10, /*!< EXTI Line 4 Interrupt */ 92 DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 Interrupt */ 93 DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 Interrupt */ 94 DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 Interrupt */ 95 DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 Interrupt */ 96 DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 Interrupt */ 97 DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 Interrupt */ 98 DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 Interrupt */ 99 ADC1_IRQn = 18, /*!< ADC1 Interrupt */ 100 C2SEV_PWR_C2H_IRQn = 21, /*!< CPU2 SEV Interrupt */ 101 EXTI9_5_IRQn = 23, /*!< EXTI Lines [9:5] Interrupt */ 102 TIM1_BRK_IRQn = 24, /*!< TIM1 Break Interrupt */ 103 TIM1_UP_IRQn = 25, /*!< TIM1 Update Interrupt */ 104 TIM1_TRG_COM_IRQn = 26, /*!< TIM1 Trigger and Communication Interrupts */ 105 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */ 106 TIM2_IRQn = 28, /*!< TIM2 Global Interrupt */ 107 PKA_IRQn = 29, /*!< PKA Interrupt */ 108 I2C1_EV_IRQn = 30, /*!< I2C1 Event Interrupt */ 109 I2C1_ER_IRQn = 31, /*!< I2C1 Error Interrupt */ 110 SPI1_IRQn = 34, /*!< SPI1 Interrupt */ 111 USART1_IRQn = 36, /*!< USART1 Interrupt */ 112 TSC_IRQn = 39, /*!< TSC Interrupt */ 113 EXTI15_10_IRQn = 40, /*!< EXTI Lines1[15:10 ]Interrupts */ 114 RTC_Alarm_IRQn = 41, /*!< RTC Alarms (A and B) Interrupt */ 115 PWR_SOTF_BLEACT_RFPHASE_IRQn = 43, /*!< PWR switching on the fly interrupt 116 PWR end of BLE activity interrupt 117 PWR end of critical radio phase interrupt */ 118 IPCC_C1_RX_IRQn = 44, /*!< IPCC RX Occupied Interrupt */ 119 IPCC_C1_TX_IRQn = 45, /*!< IPCC TX Free Interrupt */ 120 HSEM_IRQn = 46, /*!< HSEM Interrupt */ 121 LPTIM1_IRQn = 47, /*!< LPTIM1 Interrupt */ 122 LPTIM2_IRQn = 48, /*!< LPTIM2 Interrupt */ 123 AES2_IRQn = 52, /*!< AES2 Interrupt */ 124 RNG_IRQn = 53, /*!< RNG Interrupt */ 125 FPU_IRQn = 54, /*!< FPU Interrupt */ 126 DMAMUX1_OVR_IRQn = 62 /*!< DMAMUX1 overrun Interrupt */ 127 } IRQn_Type; 128 /** 129 * @} 130 */ 131 132 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */ 133 #include "system_stm32wbxx.h" 134 #include <stdint.h> 135 136 /** @addtogroup Peripheral_registers_structures 137 * @{ 138 */ 139 140 /** 141 * @brief Analog to Digital Converter 142 */ 143 typedef struct 144 { 145 __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */ 146 __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */ 147 __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */ 148 __IO uint32_t CFGR1; /*!< ADC configuration register 1, Address offset: 0x0C */ 149 __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */ 150 __IO uint32_t SMPR; /*!< ADC sampling time register, Address offset: 0x14 */ 151 uint32_t RESERVED1; /*!< Reserved, 0x18 */ 152 uint32_t RESERVED2; /*!< Reserved, 0x1C */ 153 __IO uint32_t TR; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */ 154 __IO uint32_t RESERVED3; /*!< Reserved, 0x24 */ 155 __IO uint32_t CHSELR; /*!< ADC group regular sequencer register, Address offset: 0x28 */ 156 __IO uint32_t RESERVED4; /*!< Reserved, 0x2C */ 157 uint32_t RESERVED5[4]; /*!< Reserved, 0x30 - 0x3C */ 158 __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */ 159 uint32_t RESERVED6[23];/*!< Reserved, 0x44 - 0x9C */ 160 __IO uint32_t RESERVED7; /*!< Reserved, 0xA0 */ 161 __IO uint32_t RESERVED8; /*!< Reserved, 0xA4 */ 162 uint32_t RESERVED9[3]; /*!< Reserved, 0xA8 - 0xB0 */ 163 __IO uint32_t CALFACT; /*!< ADC Calibration factor register, Address offset: 0xB4 */ 164 } ADC_TypeDef; 165 166 /* Legacy registers naming */ 167 #define TR1 TR 168 169 170 typedef struct 171 { 172 uint32_t RESERVED1; /*!< Reserved, Address offset: ADC1 base address + 0x300 */ 173 uint32_t RESERVED2; /*!< Reserved, Address offset: ADC1 base address + 0x304 */ 174 __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */ 175 uint32_t RESERVED3; /*!< Reserved, Address offset: ADC1 base address + 0x30C */ 176 } ADC_Common_TypeDef; 177 178 /** 179 * @brief CRC calculation unit 180 */ 181 typedef struct 182 { 183 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ 184 __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ 185 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ 186 uint32_t RESERVED2; /*!< Reserved, 0x0C */ 187 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */ 188 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */ 189 } CRC_TypeDef; 190 191 /** 192 * @brief Debug MCU 193 */ 194 typedef struct 195 { 196 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ 197 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ 198 uint32_t RESERVED1[13]; /*!< Reserved, 0x08-0x38 */ 199 __IO uint32_t APB1FZR1; /*!< Debug MCU CPU1 APB1 freeze register, Address offset: 0x3C */ 200 __IO uint32_t C2APB1FZR1; /*!< Debug MCU CPU2 APB1 freeze register, Address offset: 0x40 */ 201 __IO uint32_t APB1FZR2; /*!< Debug MCU CPU1 APB1 freeze register, Address offset: 0x44 */ 202 __IO uint32_t C2APB1FZR2; /*!< Debug MCU CPU2 APB1 freeze register, Address offset: 0x48 */ 203 __IO uint32_t APB2FZR; /*!< Debug MCU CPU1 APB2 freeze register, Address offset: 0x4C */ 204 __IO uint32_t C2APB2FZR; /*!< Debug MCU CPU2 APB2 freeze register, Address offset: 0x50 */ 205 } DBGMCU_TypeDef; 206 207 /** 208 * @brief DMA Controller 209 */ 210 typedef struct 211 { 212 __IO uint32_t CCR; /*!< DMA channel x configuration register 0x00 */ 213 __IO uint32_t CNDTR; /*!< DMA channel x number of data register 0x04 */ 214 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register 0x08 */ 215 __IO uint32_t CMAR; /*!< DMA channel x memory address register 0x0C */ 216 uint32_t RESERVED; /*!< Reserved, 0x10 */ 217 } DMA_Channel_TypeDef; 218 219 typedef struct 220 { 221 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ 222 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ 223 } DMA_TypeDef; 224 225 /** 226 * @brief DMA Multiplexer 227 */ 228 typedef struct 229 { 230 __IO uint32_t CCR; /*!< DMA Multiplexer Channel x Control Register Address offset: 0x0004 * (channel x) */ 231 } DMAMUX_Channel_TypeDef; 232 233 typedef struct 234 { 235 __IO uint32_t CSR; /*!< DMA Channel Status Register Address offset: 0x0080 */ 236 __IO uint32_t CFR; /*!< DMA Channel Clear Flag Register Address offset: 0x0084 */ 237 } DMAMUX_ChannelStatus_TypeDef; 238 239 typedef struct 240 { 241 __IO uint32_t RGCR; /*!< DMA Request Generator x Control Register Address offset: 0x0100 + 0x0004 * (Req Gen x) */ 242 } DMAMUX_RequestGen_TypeDef; 243 244 typedef struct 245 { 246 __IO uint32_t RGSR; /*!< DMA Request Generator Status Register Address offset: 0x0140 */ 247 __IO uint32_t RGCFR; /*!< DMA Request Generator Clear Flag Register Address offset: 0x0144 */ 248 } DMAMUX_RequestGenStatus_TypeDef; 249 250 /** 251 * @brief FLASH Registers 252 */ 253 typedef struct 254 { 255 __IO uint32_t ACR; /*!< FLASH Access control register, Address offset: 0x00 */ 256 __IO uint32_t RESERVED; /*!< Reserved, Address offset: 0x04 */ 257 __IO uint32_t KEYR; /*!< FLASH Key register, Address offset: 0x08 */ 258 __IO uint32_t OPTKEYR; /*!< FLASH Option Key register, Address offset: 0x0C */ 259 __IO uint32_t SR; /*!< FLASH Status register, Address offset: 0x10 */ 260 __IO uint32_t CR; /*!< FLASH Control register, Address offset: 0x14 */ 261 __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */ 262 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x1C */ 263 __IO uint32_t OPTR; /*!< FLASH Option register, Address offset: 0x20 */ 264 __IO uint32_t PCROP1ASR; /*!< FLASH Bank 1 PCROP area A Start address register, Address offset: 0x24 */ 265 __IO uint32_t PCROP1AER; /*!< FLASH Bank 1 PCROP area A End address register, Address offset: 0x28 */ 266 __IO uint32_t WRP1AR; /*!< FLASH Bank 1 WRP area A address register, Address offset: 0x2C */ 267 __IO uint32_t WRP1BR; /*!< FLASH Bank 1 WRP area B address register, Address offset: 0x30 */ 268 __IO uint32_t PCROP1BSR; /*!< FLASH Bank 1 PCROP area B Start address register, Address offset: 0x34 */ 269 __IO uint32_t PCROP1BER; /*!< FLASH Bank 1 PCROP area B End address register, Address offset: 0x38 */ 270 __IO uint32_t IPCCBR; /*!< FLASH IPCC data buffer address, Address offset: 0x3C */ 271 uint32_t RESERVED2[7]; /*!< Reserved, Address offset: 0x40-0x58 */ 272 __IO uint32_t C2ACR; /*!< FLASH Core MO+ Access Control Register , Address offset: 0x5C */ 273 __IO uint32_t C2SR; /*!< FLASH Core MO+ Status Register, Address offset: 0x60 */ 274 __IO uint32_t C2CR; /*!< FLASH Core MO+ Control register, Address offset: 0x64 */ 275 uint32_t RESERVED3[6]; /*!< Reserved, Address offset: 0x68-0x7C */ 276 __IO uint32_t SFR; /*!< FLASH secure start address, Address offset: 0x80 */ 277 __IO uint32_t SRRVR; /*!< FlASH secure SRAM2 start addr and CPU2 reset vector Address offset: 0x84 */ 278 } FLASH_TypeDef; 279 280 /** 281 * @brief General Purpose I/O 282 */ 283 typedef struct 284 { 285 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ 286 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ 287 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ 288 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ 289 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ 290 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ 291 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */ 292 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ 293 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */ 294 __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */ 295 } GPIO_TypeDef; 296 297 /** 298 * @brief Inter-integrated Circuit Interface 299 */ 300 typedef struct 301 { 302 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ 303 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ 304 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */ 305 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */ 306 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */ 307 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */ 308 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */ 309 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */ 310 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */ 311 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */ 312 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */ 313 } I2C_TypeDef; 314 315 /** 316 * @brief Independent WATCHDOG 317 */ 318 typedef struct 319 { 320 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ 321 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ 322 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ 323 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ 324 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */ 325 } IWDG_TypeDef; 326 327 /** 328 * @brief LPTIMER 329 */ 330 typedef struct 331 { 332 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */ 333 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */ 334 __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */ 335 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */ 336 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */ 337 __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */ 338 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */ 339 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */ 340 __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */ 341 } LPTIM_TypeDef; 342 343 /** 344 * @brief Power Control 345 */ 346 typedef struct 347 { 348 __IO uint32_t CR1; /*!< PWR Power Control Register 1, Address offset: 0x00 */ 349 __IO uint32_t CR2; /*!< PWR Power Control Register 2, Address offset: 0x04 */ 350 __IO uint32_t CR3; /*!< PWR Power Control Register 3, Address offset: 0x08 */ 351 __IO uint32_t CR4; /*!< PWR Power Control Register 4, Address offset: 0x0C */ 352 __IO uint32_t SR1; /*!< PWR Power Status Register 1, Address offset: 0x10 */ 353 __IO uint32_t SR2; /*!< PWR Power Status Register 2, Address offset: 0x14 */ 354 __IO uint32_t SCR; /*!< PWR Power Status Reset Register, Address offset: 0x18 */ 355 __IO uint32_t CR5; /*!< PWR Power Control Register 5, Address offset: 0x1C */ 356 __IO uint32_t PUCRA; /*!< PWR Pull-Up Control Register of port A, Address offset: 0x20 */ 357 __IO uint32_t PDCRA; /*!< PWR Pull-Down Control Register of port A, Address offset: 0x24 */ 358 __IO uint32_t PUCRB; /*!< PWR Pull-Up Control Register of port B, Address offset: 0x28 */ 359 __IO uint32_t PDCRB; /*!< PWR Pull-Down Control Register of port B, Address offset: 0x2C */ 360 __IO uint32_t PUCRC; /*!< PWR Pull-Up Control Register of port C, Address offset: 0x30 */ 361 __IO uint32_t PDCRC; /*!< PWR Pull-Down Control Register of port C, Address offset: 0x34 */ 362 uint32_t RESERVED2[2]; /*!< Reserved, Address offset: 0x38-0x3C */ 363 __IO uint32_t PUCRE; /*!< PWR Pull-Up Control Register of port E, Address offset: 0x40 */ 364 __IO uint32_t PDCRE; /*!< PWR Pull-Down Control Register of port E, Address offset: 0x44 */ 365 uint32_t RESERVED0[4]; /*!< Reserved, Address offset: 0x48-0x54 */ 366 __IO uint32_t PUCRH; /*!< PWR Pull-Up Control Register of port H, Address offset: 0x58 */ 367 __IO uint32_t PDCRH; /*!< PWR Pull-Down Control Register of port H, Address offset: 0x5C */ 368 uint32_t RESERVED1[8]; /*!< Reserved, Address offset: 0x60-0x7C */ 369 __IO uint32_t C2CR1; /*!< PWR Power Control Register 1 for CPU2, Address offset: 0x80 */ 370 __IO uint32_t C2CR3; /*!< PWR Power Control Register 3 for CPU2, Address offset: 0x84 */ 371 __IO uint32_t EXTSCR; /*!< PWR Power Status Reset Register for CPU2, Address offset: 0x88 */ 372 } PWR_TypeDef; 373 374 /** 375 * @brief Reset and Clock Control 376 */ 377 typedef struct 378 { 379 __IO uint32_t CR; /*!< RCC clock Control Register, Address offset: 0x00 */ 380 __IO uint32_t ICSCR; /*!< RCC Internal Clock Sources Calibration Register, Address offset: 0x04 */ 381 __IO uint32_t CFGR; /*!< RCC Clocks Configuration Register, Address offset: 0x08 */ 382 __IO uint32_t PLLCFGR; /*!< RCC System PLL configuration Register, Address offset: 0x0C */ 383 uint32_t RESERVED0[2]; /*!< Reserved, Address offset: 0x10-0x14 */ 384 __IO uint32_t CIER; /*!< RCC Clock Interrupt Enable Register, Address offset: 0x18 */ 385 __IO uint32_t CIFR; /*!< RCC Clock Interrupt Flag Register, Address offset: 0x1C */ 386 __IO uint32_t CICR; /*!< RCC Clock Interrupt Clear Register, Address offset: 0x20 */ 387 uint32_t RESERVED11; /*!< Reserved, Address offset: 0x24 */ 388 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x28 */ 389 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x2C */ 390 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 & AHB4 peripheral reset register, Address offset: 0x30 */ 391 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x34 */ 392 __IO uint32_t APB1RSTR1; /*!< RCC APB1 peripheral reset register 1, Address offset: 0x38 */ 393 __IO uint32_t APB1RSTR2; /*!< RCC APB1 peripheral reset register 2, Address offset: 0x3C */ 394 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x40 */ 395 __IO uint32_t APB3RSTR; /*!< RCC APB3 peripheral reset register, Address offset: 0x44 */ 396 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clocks enable register, Address offset: 0x48 */ 397 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clocks enable register, Address offset: 0x4C */ 398 __IO uint32_t AHB3ENR; /*!< RCC AHB3 & AHB4 peripheral clocks enable register, Address offset: 0x50 */ 399 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x54 */ 400 __IO uint32_t APB1ENR1; /*!< RCC APB1 peripheral clocks enable register 1, Address offset: 0x58 */ 401 __IO uint32_t APB1ENR2; /*!< RCC APB1 peripheral clocks enable register 2, Address offset: 0x5C */ 402 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clocks enable register, Address offset: 0x60 */ 403 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x64 */ 404 __IO uint32_t AHB1SMENR; /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register, Address offset: 0x68 */ 405 __IO uint32_t AHB2SMENR; /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register, Address offset: 0x6C */ 406 __IO uint32_t AHB3SMENR; /*!< RCC AHB3 & AHB4 peripheral clocks enable in sleep and stop modes register, Address offset: 0x70 */ 407 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x74 */ 408 __IO uint32_t APB1SMENR1; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */ 409 __IO uint32_t APB1SMENR2; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */ 410 __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */ 411 uint32_t RESERVED5; /*!< Reserved, Address offset: 0x84 */ 412 __IO uint32_t CCIPR; /*!< RCC Peripherals Clock Configuration Independent Register, Address offset: 0x88 */ 413 uint32_t RESERVED6; /*!< Reserved, Address offset: 0x8C */ 414 __IO uint32_t BDCR; /*!< RCC Backup Domain Control Register, Address offset: 0x90 */ 415 __IO uint32_t CSR; /*!< RCC Control and Status Register, Address offset: 0x94 */ 416 __IO uint32_t CRRCR; /*!< RCC Clock Recovery RC Register, Address offset: 0x98 */ 417 __IO uint32_t HSECR; /*!< RCC HSE Clock Register, Address offset: 0x9C */ 418 uint32_t RESERVED7[26]; /*!< Reserved, Address offset: 0xA0-0x104 */ 419 __IO uint32_t EXTCFGR; /*!< RCC Extended Clock Recovery Register, Address offset: 0x108 */ 420 uint32_t RESERVED8[15]; /*!< Reserved, Address offset: 0x10C-0x144 */ 421 __IO uint32_t C2AHB1ENR; /*!< RRCC AHB1 peripheral CPU2 clocks enable register, Address offset: 0x148 */ 422 __IO uint32_t C2AHB2ENR; /*!< RCC AHB2 peripheral CPU2 clocks enable register, Address offset: 0x14C */ 423 __IO uint32_t C2AHB3ENR; /*!< RCC AHB3 & AHB4 peripheral CPU2 clocks enable register,, Address offset: 0x150 */ 424 uint32_t RESERVED9; /*!< Reserved, Address offset: 0x154 */ 425 __IO uint32_t C2APB1ENR1; /*!< RCC APB1 peripheral CPU2 clocks enable register 1, Address offset: 0x158 */ 426 __IO uint32_t C2APB1ENR2; /*!< RCC APB1 peripheral CPU2 clocks enable register 2, Address offset: 0x15C */ 427 __IO uint32_t C2APB2ENR; /*!< RCC APB2 peripheral CPU2 clocks enable register 1, Address offset: 0x160 */ 428 __IO uint32_t C2APB3ENR; /*!< RCC APB3 peripheral CPU2 clocks enable register 1, Address offset: 0x164 */ 429 __IO uint32_t C2AHB1SMENR; /*!< RCC AHB1 peripheral CPU2 clocks enable in sleep and stop modes register, Address offset: 0x168 */ 430 __IO uint32_t C2AHB2SMENR; /*!< RCC AHB2 peripheral CPU2 clocks enable in sleep and stop modes register, Address offset: 0x16C */ 431 __IO uint32_t C2AHB3SMENR; /*!< RCC AHB3 & AHB4 peripheral CPU2 clocks enable in sleep and stop modes register, Address offset: 0x170 */ 432 uint32_t RESERVED10; /*!< Reserved, */ 433 __IO uint32_t C2APB1SMENR1; /*!< RCC APB1 peripheral CPU2 clocks enable in sleep mode and stop modes register 1, Address offset: 0x178 */ 434 __IO uint32_t C2APB1SMENR2; /*!< RCC APB1 peripheral CPU2 clocks enable in sleep mode and stop modes register 2, Address offset: 0x17C */ 435 __IO uint32_t C2APB2SMENR; /*!< RCC APB2 peripheral CPU2 clocks enable in sleep mode and stop modes register, Address offset: 0x180 */ 436 __IO uint32_t C2APB3SMENR; /*!< RCC APB3 peripheral CPU2 clocks enable in sleep mode and stop modes register, Address offset: 0x184 */ 437 } RCC_TypeDef; 438 439 440 441 /** 442 * @brief Real-Time Clock 443 */ 444 typedef struct 445 { 446 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ 447 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ 448 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ 449 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ 450 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ 451 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ 452 uint32_t RESERVED; /*!< Reserved, Address offset: 0x18 */ 453 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ 454 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ 455 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ 456 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ 457 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ 458 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ 459 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ 460 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ 461 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */ 462 __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */ 463 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ 464 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */ 465 __IO uint32_t OR; /*!< RTC option register, Address offset 0x4C */ 466 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */ 467 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ 468 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ 469 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ 470 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ 471 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */ 472 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */ 473 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */ 474 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */ 475 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */ 476 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */ 477 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */ 478 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */ 479 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */ 480 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */ 481 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */ 482 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */ 483 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */ 484 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */ 485 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */ 486 } RTC_TypeDef; 487 488 489 490 491 /** 492 * @brief Serial Peripheral Interface 493 */ 494 typedef struct 495 { 496 __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */ 497 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ 498 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ 499 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ 500 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */ 501 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */ 502 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */ 503 } SPI_TypeDef; 504 505 /** 506 * @brief System configuration controller 507 */ 508 typedef struct 509 { 510 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register Address offset: 0x00 */ 511 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */ 512 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */ 513 __IO uint32_t SCSR; /*!< SYSCFG SRAM2 control and status register, Address offset: 0x18 */ 514 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x1C */ 515 __IO uint32_t SWPR1; /*!< SYSCFG SRAM2 write protection register part 1, Address offset: 0x20 */ 516 __IO uint32_t SKR; /*!< SYSCFG SRAM2 key register, Address offset: 0x24 */ 517 __IO uint32_t SWPR2; /*!< SYSCFG write protection register part 2, Address offset: 0x28 */ 518 uint32_t RESERVED1[53]; /*!< Reserved, Address offset: 0x2C-0xFC */ 519 __IO uint32_t IMR1; /*!< SYSCFG CPU1 (CORTEX M4) interrupt masks control-status register part 1, Address offset: 0x100 */ 520 __IO uint32_t IMR2; /*!< SYSCFG CPU1 (CORTEX M4) interrupt masks control-status register part 2, Address offset: 0x104 */ 521 __IO uint32_t C2IMR1; /*!< SYSCFG CPU2 (CORTEX M0) interrupt masks control-status register part 1, Address offset: 0x108 */ 522 __IO uint32_t C2IMR2; /*!< SYSCFG CPU2 (CORTEX M0) interrupt masks control-status register part 2, Address offset: 0x10C */ 523 __IO uint32_t SIPCR; /*!< SYSCFG secure IP control register, Address offset: 0x110 */ 524 525 } SYSCFG_TypeDef; 526 527 /** 528 * @brief TIM 529 */ 530 typedef struct 531 { 532 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ 533 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ 534 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */ 535 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ 536 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ 537 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ 538 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ 539 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ 540 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ 541 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ 542 __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */ 543 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ 544 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ 545 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ 546 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ 547 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ 548 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ 549 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ 550 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ 551 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ 552 __IO uint32_t OR; /*!< TIM option register Address offset: 0x50 */ 553 __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */ 554 __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */ 555 __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */ 556 __IO uint32_t AF1; /*!< TIM Alternate function option register 1, Address offset: 0x60 */ 557 __IO uint32_t AF2; /*!< TIM Alternate function option register 2, Address offset: 0x64 */ 558 } TIM_TypeDef; 559 560 /** 561 * @brief Universal Synchronous Asynchronous Receiver Transmitter 562 */ 563 typedef struct 564 { 565 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */ 566 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */ 567 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */ 568 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */ 569 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */ 570 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */ 571 __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */ 572 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */ 573 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */ 574 __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */ 575 __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */ 576 __IO uint32_t PRESC; /*!< USART Prescaler register, Address offset: 0x2C */ 577 } USART_TypeDef; 578 579 580 /** 581 * @brief Window WATCHDOG 582 */ 583 typedef struct 584 { 585 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ 586 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ 587 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ 588 } WWDG_TypeDef; 589 590 591 /** 592 * @brief AES hardware accelerator 593 */ 594 typedef struct 595 { 596 __IO uint32_t CR; /*!< AES control register, Address offset: 0x00 */ 597 __IO uint32_t SR; /*!< AES status register, Address offset: 0x04 */ 598 __IO uint32_t DINR; /*!< AES data input register, Address offset: 0x08 */ 599 __IO uint32_t DOUTR; /*!< AES data output register, Address offset: 0x0C */ 600 __IO uint32_t KEYR0; /*!< AES key register 0, Address offset: 0x10 */ 601 __IO uint32_t KEYR1; /*!< AES key register 1, Address offset: 0x14 */ 602 __IO uint32_t KEYR2; /*!< AES key register 2, Address offset: 0x18 */ 603 __IO uint32_t KEYR3; /*!< AES key register 3, Address offset: 0x1C */ 604 __IO uint32_t IVR0; /*!< AES initialization vector register 0, Address offset: 0x20 */ 605 __IO uint32_t IVR1; /*!< AES initialization vector register 1, Address offset: 0x24 */ 606 __IO uint32_t IVR2; /*!< AES initialization vector register 2, Address offset: 0x28 */ 607 __IO uint32_t IVR3; /*!< AES initialization vector register 3, Address offset: 0x2C */ 608 __IO uint32_t KEYR4; /*!< AES key register 4, Address offset: 0x30 */ 609 __IO uint32_t KEYR5; /*!< AES key register 5, Address offset: 0x34 */ 610 __IO uint32_t KEYR6; /*!< AES key register 6, Address offset: 0x38 */ 611 __IO uint32_t KEYR7; /*!< AES key register 7, Address offset: 0x3C */ 612 __IO uint32_t SUSP0R; /*!< AES Suspend register 0, Address offset: 0x40 */ 613 __IO uint32_t SUSP1R; /*!< AES Suspend register 1, Address offset: 0x44 */ 614 __IO uint32_t SUSP2R; /*!< AES Suspend register 2, Address offset: 0x48 */ 615 __IO uint32_t SUSP3R; /*!< AES Suspend register 3, Address offset: 0x4C */ 616 __IO uint32_t SUSP4R; /*!< AES Suspend register 4, Address offset: 0x50 */ 617 __IO uint32_t SUSP5R; /*!< AES Suspend register 5, Address offset: 0x54 */ 618 __IO uint32_t SUSP6R; /*!< AES Suspend register 6, Address offset: 0x58 */ 619 __IO uint32_t SUSP7R; /*!< AES Suspend register 7, Address offset: 0x6C */ 620 } AES_TypeDef; 621 622 /** 623 * @brief RNG 624 */ 625 typedef struct 626 { 627 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */ 628 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */ 629 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */ 630 } RNG_TypeDef; 631 632 /** 633 * @brief Touch Sensing Controller (TSC) 634 */ 635 typedef struct 636 { 637 __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */ 638 __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */ 639 __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */ 640 __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */ 641 __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */ 642 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */ 643 __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */ 644 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */ 645 __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */ 646 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */ 647 __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */ 648 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */ 649 __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */ 650 __IO uint32_t IOGXCR[7]; /*!< TSC I/O group x counter register, Address offset: 0x34-4C */ 651 } TSC_TypeDef; 652 653 /** 654 * @brief Inter-Processor Communication 655 */ 656 typedef struct 657 { 658 __IO uint32_t C1CR; /*!< Inter-Processor Communication: C1 control register, Address offset: 0x000 */ 659 __IO uint32_t C1MR ; /*!< Inter-Processor Communication: C1 mask register, Address offset: 0x004 */ 660 __IO uint32_t C1SCR; /*!< Inter-Processor Communication: C1 status set clear register, Address offset: 0x008 */ 661 __IO uint32_t C1TOC2SR; /*!< Inter-Processor Communication: C1 to processor M4 status register, Address offset: 0x00C */ 662 __IO uint32_t C2CR; /*!< Inter-Processor Communication: C2 control register, Address offset: 0x010 */ 663 __IO uint32_t C2MR ; /*!< Inter-Processor Communication: C2 mask register, Address offset: 0x014 */ 664 __IO uint32_t C2SCR; /*!< Inter-Processor Communication: C2 status set clear register, Address offset: 0x018 */ 665 __IO uint32_t C2TOC1SR; /*!< Inter-Processor Communication: C2 to processor M4 status register, Address offset: 0x01C */ 666 } IPCC_TypeDef; 667 668 typedef struct 669 { 670 __IO uint32_t CR; /*!< Control register, Address offset: 0x000 */ 671 __IO uint32_t MR; /*!< Mask register, Address offset: 0x004 */ 672 __IO uint32_t SCR; /*!< Status set clear register, Address offset: 0x008 */ 673 __IO uint32_t SR; /*!< Status register, Address offset: 0x00C */ 674 } IPCC_CommonTypeDef; 675 676 /** 677 * @brief Async Interrupts and Events Controller 678 */ 679 typedef struct 680 { 681 __IO uint32_t RTSR1; /*!< EXTI rising trigger selection register [31:0], Address offset: 0x00 */ 682 __IO uint32_t FTSR1; /*!< EXTI falling trigger selection register [31:0], Address offset: 0x04 */ 683 __IO uint32_t SWIER1; /*!< EXTI software interrupt event register [31:0], Address offset: 0x08 */ 684 __IO uint32_t PR1; /*!< EXTI pending register [31:0], Address offset: 0x0C */ 685 __IO uint32_t RESERVED1[4]; /*!< Reserved, Address offset: 0x10 - 0x1C */ 686 __IO uint32_t RTSR2; /*!< EXTI rising trigger selection register [31:0], Address offset: 0x20 */ 687 __IO uint32_t FTSR2; /*!< EXTI falling trigger selection register [31:0], Address offset: 0x24 */ 688 __IO uint32_t SWIER2; /*!< EXTI software interrupt event register [31:0], Address offset: 0x28 */ 689 __IO uint32_t PR2; /*!< EXTI pending register [31:0], Address offset: 0x2C */ 690 __IO uint32_t RESERVED2[4]; /*!< Reserved, Address offset: 0x30 - 0x3C */ 691 __IO uint32_t RESERVED3[8]; /*!< Reserved, Address offset: 0x40 - 0x5C */ 692 __IO uint32_t RESERVED4[8]; /*!< Reserved, Address offset: 0x60 - 0x7C */ 693 __IO uint32_t IMR1; /*!< EXTI wakeup with interrupt mask register for cpu1 [31:0], Address offset: 0x80 */ 694 __IO uint32_t EMR1; /*!< EXTI wakeup with event mask register for cpu1 [31:0], Address offset: 0x84 */ 695 __IO uint32_t RESERVED5[2]; /*!< Reserved, Address offset: 0x88 - 0x8C */ 696 __IO uint32_t IMR2; /*!< EXTI wakeup with interrupt mask register for cpu1 [31:0], Address offset: 0x90 */ 697 __IO uint32_t EMR2; /*!< EXTI wakeup with event mask register for cpu1 [31:0], Address offset: 0x94 */ 698 __IO uint32_t RESERVED8[10]; /*!< Reserved, Address offset: 0x98 - 0xBC */ 699 __IO uint32_t C2IMR1; /*!< EXTI wakeup with interrupt mask register for cpu2 [31:0], Address offset: 0xC0 */ 700 __IO uint32_t C2EMR1; /*!< EXTI wakeup with event mask register for cpu2 [31:0], Address offset: 0xC4 */ 701 __IO uint32_t RESERVED9[2]; /*!< Reserved, Address offset: 0xC8 - 0xCC */ 702 __IO uint32_t C2IMR2; /*!< EXTI wakeup with interrupt mask register for cpu2 [31:0], Address offset: 0xD0 */ 703 __IO uint32_t C2EMR2; /*!< EXTI wakeup with event mask register for cpu2 [31:0], Address offset: 0xD4 */ 704 } EXTI_TypeDef; 705 706 /** 707 * @brief Public Key Accelerator (PKA) 708 */ 709 typedef struct 710 { 711 __IO uint32_t CR; /*!< PKA control register, Address offset: 0x00 */ 712 __IO uint32_t SR; /*!< PKA status register, Address offset: 0x04 */ 713 __IO uint32_t CLRFR; /*!< PKA clear flag register, Address offset: 0x08 */ 714 uint32_t Reserved1[253]; /*!< Reserved Address offset: 0x000C-0x03FC*/ 715 __IO uint32_t RAM[894]; /*!< PKA RAM, Address offset: 0x0400-0x11F4 */ 716 } PKA_TypeDef; 717 718 /** 719 * @brief HW Semaphore HSEM 720 */ 721 typedef struct 722 { 723 __IO uint32_t R[32]; /*!< HSEM 2-step write lock and read back registers, Address offset: 00h-7Ch */ 724 __IO uint32_t RLR[32]; /*!< HSEM 1-step read lock registers, Address offset: 80h-FCh */ 725 __IO uint32_t C1IER; /*!< HSEM CPU1 interrupt enable register , Address offset: 100h */ 726 __IO uint32_t C1ICR; /*!< HSEM CPU1 interrupt clear register , Address offset: 104h */ 727 __IO uint32_t C1ISR; /*!< HSEM CPU1 interrupt status register , Address offset: 108h */ 728 __IO uint32_t C1MISR; /*!< HSEM CPU1 masked interrupt status register , Address offset: 10Ch */ 729 __IO uint32_t C2IER; /*!< HSEM CPU2 interrupt enable register , Address offset: 110h */ 730 __IO uint32_t C2ICR; /*!< HSEM CPU2 interrupt clear register , Address offset: 114h */ 731 __IO uint32_t C2ISR; /*!< HSEM CPU2 interrupt status register , Address offset: 118h */ 732 __IO uint32_t C2MISR; /*!< HSEM CPU2 masked interrupt status register , Address offset: 11Ch */ 733 uint32_t Reserved[8]; /*!< Reserved Address offset: 120h-13Ch*/ 734 __IO uint32_t CR; /*!< HSEM Semaphore clear register , Address offset: 140h */ 735 __IO uint32_t KEYR; /*!< HSEM Semaphore clear key register , Address offset: 144h */ 736 } HSEM_TypeDef; 737 738 typedef struct 739 { 740 __IO uint32_t IER; /*!< HSEM interrupt enable register , Address offset: 0h */ 741 __IO uint32_t ICR; /*!< HSEM interrupt clear register , Address offset: 4h */ 742 __IO uint32_t ISR; /*!< HSEM interrupt status register , Address offset: 8h */ 743 __IO uint32_t MISR; /*!< HSEM masked interrupt status register , Address offset: Ch */ 744 } HSEM_Common_TypeDef; 745 746 /** 747 * @} 748 */ 749 750 /** @addtogroup Peripheral_memory_map 751 * @{ 752 */ 753 754 /*!< Boundary memory map */ 755 #define FLASH_BASE (0x08000000UL)/*!< FLASH(up to 320KB) base address */ 756 #define SRAM_BASE (0x20000000UL)/*!< SRAM(up to 12 KB) base address */ 757 #define PERIPH_BASE (0x40000000UL)/*!< Peripheral base address */ 758 759 /*!< Memory, OTP and Option bytes */ 760 761 /* Base addresses */ 762 #define SYSTEM_MEMORY_BASE (0x1FFF0000UL) /*!< System Memory : 28Kb (0x1FFF0000 - 0x1FFF6FFF) */ 763 #define OTP_AREA_BASE (0x1FFF7000UL) /*!< OTP area : 1kB (0x1FFF7000 - 0x1FFF73FF) */ 764 #define OPTION_BYTE_BASE (0x1FFF7800UL) /*!< Option Bytes : 128B (0x1FFF7800 - 0x1FFF787F) */ 765 #define ENGI_BYTE_BASE (0x1FFF7400UL) /*!< Engi Bytes : 3kB (0x1FFF7400 - 0x1FFF7FFF) */ 766 767 #define SRAM1_BASE SRAM_BASE /*!< SRAM1(up to 12 KB) base address */ 768 #define SRAM2A_BASE (SRAM_BASE + 0x00030000UL)/*!< SRAM2A(32 KB) base address */ 769 #define SRAM2B_BASE (SRAM_BASE + 0x00038000UL)/*!< SRAM2B(4 KB) base address */ 770 771 /* Memory Size */ 772 #define FLASH_SIZE (((uint32_t)(*((uint16_t *)FLASHSIZE_BASE)) & (0x07FFUL)) << 10U) 773 #define SRAM1_SIZE 0x00003000UL /*!< SRAM1 default size : 12 KB */ 774 #define SRAM2A_SIZE 0x00008000UL /*!< SRAM2a default size : 32 KB */ 775 #define SRAM2B_SIZE 0x00001000UL /*!< SRAM2b default size : 4 KB */ 776 777 /* End addresses */ 778 #define SRAM1_END_ADDR (0x20002FFFUL) /*!< SRAM1 : 12KB (0x20000000 - 0x20002FFF) */ 779 #define SRAM2A_END_ADDR (0x20037FFFUL) /*!< SRAM2a (backup) : 32KB (0x20030000 - 0x20037FFF) */ 780 #define SRAM2B_END_ADDR (0x20038FFFUL) /*!< SRAM2b (backup) : 4KB (0x20038000 - 0x20038FFF) */ 781 782 #define SYSTEM_MEMORY_END_ADDR (0x1FFF6FFFUL) /*!< System Memory : 28KB (0x1FFF0000 - 0x1FFF6FFF) */ 783 #define OTP_AREA_END_ADDR (0x1FFF73FFUL) /*!< OTP area : 1KB (0x1FFF7000 - 0x1FFF73FF) */ 784 #define OPTION_BYTE_END_ADDR (0x1FFF8FFFUL) /*!< Option Bytes : 4KB (0x1FFF8000 - 0x1FFF8FFF) */ 785 #define ENGI_BYTE_END_ADDR (0x1FFF7FFFUL) /*!< Engi Bytes : 3kB (0x1FFF7400 - 0x1FFF7FFF) */ 786 787 /*!< Peripheral memory map */ 788 #define APB1PERIPH_BASE PERIPH_BASE 789 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) 790 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) 791 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) 792 #define AHB4PERIPH_BASE (PERIPH_BASE + 0x18000000UL) 793 #define APB3PERIPH_BASE (PERIPH_BASE + 0x20000000UL) 794 795 /*!< APB1 peripherals */ 796 #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000UL) 797 #define RTC_BASE (APB1PERIPH_BASE + 0x00002800UL) 798 #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00UL) 799 #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000UL) 800 #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400UL) 801 #define LPTIM1_BASE (APB1PERIPH_BASE + 0x00007C00UL) 802 #define LPTIM2_BASE (APB1PERIPH_BASE + 0x00009400UL) 803 804 /*!< APB2 peripherals */ 805 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x00000000UL) 806 #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400UL) 807 #define ADC1_COMMON_BASE (APB2PERIPH_BASE + 0x00002700UL) 808 809 #define TIM1_BASE (APB2PERIPH_BASE + 0x00002C00UL) 810 #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000UL) 811 #define USART1_BASE (APB2PERIPH_BASE + 0x00003800UL) 812 813 /*!< AHB1 peripherals */ 814 #define DMA1_BASE (AHB1PERIPH_BASE + 0x00000000UL) 815 #define DMAMUX1_BASE (AHB1PERIPH_BASE + 0x00000800UL) 816 #define CRC_BASE (AHB1PERIPH_BASE + 0x00003000UL) 817 #define TSC_BASE (AHB1PERIPH_BASE + 0x00004000UL) 818 819 #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008UL) 820 #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CUL) 821 #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030UL) 822 #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044UL) 823 #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058UL) 824 #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CUL) 825 #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080UL) 826 827 #define DMAMUX1_Channel0_BASE (DMAMUX1_BASE) 828 #define DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x00000004UL) 829 #define DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x00000008UL) 830 #define DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x0000000CUL) 831 #define DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x00000010UL) 832 #define DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x00000014UL) 833 #define DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x00000018UL) 834 835 #define DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x00000100UL) 836 #define DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x00000104UL) 837 #define DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x00000108UL) 838 #define DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x0000010CUL) 839 840 #define DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x00000080UL) 841 #define DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x00000140UL) 842 843 /*!< AHB2 peripherals */ 844 #define IOPORT_BASE (AHB2PERIPH_BASE + 0x00000000UL) 845 #define GPIOA_BASE (IOPORT_BASE + 0x00000000UL) 846 #define GPIOB_BASE (IOPORT_BASE + 0x00000400UL) 847 #define GPIOC_BASE (IOPORT_BASE + 0x00000800UL) 848 #define GPIOE_BASE (IOPORT_BASE + 0x00001000UL) 849 #define GPIOH_BASE (IOPORT_BASE + 0x00001C00UL) 850 851 /*!< AHB Shared peripherals */ 852 #define RCC_BASE (AHB4PERIPH_BASE + 0x00000000UL) 853 #define PWR_BASE (AHB4PERIPH_BASE + 0x00000400UL) 854 #define EXTI_BASE (AHB4PERIPH_BASE + 0x00000800UL) 855 #define IPCC_BASE (AHB4PERIPH_BASE + 0x00000C00UL) 856 #define RNG_BASE (AHB4PERIPH_BASE + 0x00001000UL) 857 #define HSEM_BASE (AHB4PERIPH_BASE + 0x00001400UL) 858 #define AES2_BASE (AHB4PERIPH_BASE + 0x00001800UL) 859 #define PKA_BASE (AHB4PERIPH_BASE + 0x00002000UL) 860 #define FLASH_REG_BASE (AHB4PERIPH_BASE + 0x00004000UL) 861 862 /* Debug MCU registers base address */ 863 #define DBGMCU_BASE (0xE0042000UL) 864 865 866 /*!< AHB3 peripherals */ 867 868 /*!< Device Electronic Signature */ 869 #define PACKAGE_BASE ((uint32_t)0x1FFF7500UL) /*!< Package data register base address */ 870 #define UID64_BASE ((uint32_t)0x1FFF7580UL) /*!< 64-bit Unique device Identification */ 871 #define UID_BASE ((uint32_t)0x1FFF7590UL) /*!< Unique device ID register base address */ 872 #define FLASHSIZE_BASE ((uint32_t)0x1FFF75E0UL) /*!< Flash size data register base address */ 873 874 /** 875 * @} 876 */ 877 878 /** @addtogroup Peripheral_declaration 879 * @{ 880 */ 881 882 /* Peripherals available on APB1 bus */ 883 #define TIM2 ((TIM_TypeDef *) TIM2_BASE) 884 #define RTC ((RTC_TypeDef *) RTC_BASE) 885 #define WWDG ((WWDG_TypeDef *) WWDG_BASE) 886 #define IWDG ((IWDG_TypeDef *) IWDG_BASE) 887 #define I2C1 ((I2C_TypeDef *) I2C1_BASE) 888 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE) 889 #define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE) 890 891 /* Peripherals available on APB2 bus */ 892 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) 893 #define TIM1 ((TIM_TypeDef *) TIM1_BASE) 894 #define SPI1 ((SPI_TypeDef *) SPI1_BASE) 895 #define USART1 ((USART_TypeDef *) USART1_BASE) 896 897 /* Peripherals available on AHB1 bus */ 898 #define DMA1 ((DMA_TypeDef *) DMA1_BASE) 899 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) 900 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) 901 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) 902 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) 903 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) 904 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) 905 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) 906 907 #define DMAMUX1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_BASE) 908 #define DMAMUX1_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel0_BASE) 909 #define DMAMUX1_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel1_BASE) 910 #define DMAMUX1_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel2_BASE) 911 #define DMAMUX1_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel3_BASE) 912 #define DMAMUX1_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel4_BASE) 913 #define DMAMUX1_Channel5 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel5_BASE) 914 #define DMAMUX1_Channel6 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel6_BASE) 915 916 #define DMAMUX1_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator0_BASE) 917 #define DMAMUX1_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator1_BASE) 918 #define DMAMUX1_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator2_BASE) 919 #define DMAMUX1_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator3_BASE) 920 921 #define DMAMUX1_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX1_ChannelStatus_BASE) 922 #define DMAMUX1_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX1_RequestGenStatus_BASE) 923 924 #define CRC ((CRC_TypeDef *) CRC_BASE) 925 #define TSC ((TSC_TypeDef *) TSC_BASE) 926 927 /* Peripherals available on AHB2 bus */ 928 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) 929 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) 930 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) 931 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) 932 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE) 933 934 #define ADC1 ((ADC_TypeDef *) ADC1_BASE) 935 #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_COMMON_BASE) 936 937 938 /* Peripherals available on AHB shared bus */ 939 #define RCC ((RCC_TypeDef *) RCC_BASE) 940 #define PWR ((PWR_TypeDef *) PWR_BASE) 941 #define EXTI ((EXTI_TypeDef *) EXTI_BASE) 942 #define IPCC ((IPCC_TypeDef *) IPCC_BASE) 943 #define IPCC_C1 ((IPCC_CommonTypeDef *) IPCC_BASE) 944 #define IPCC_C2 ((IPCC_CommonTypeDef *) (IPCC_BASE + 0x10U)) 945 #define RNG ((RNG_TypeDef *) RNG_BASE) 946 #define HSEM ((HSEM_TypeDef *) HSEM_BASE) 947 #define HSEM_COMMON ((HSEM_Common_TypeDef *) (HSEM_BASE + 0x100U)) 948 #define AES2 ((AES_TypeDef *) AES2_BASE) 949 #define PKA ((PKA_TypeDef *) PKA_BASE) 950 #define FLASH ((FLASH_TypeDef *) FLASH_REG_BASE) 951 952 /* Peripherals available on AHB3 bus */ 953 954 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) 955 /** 956 * @} 957 */ 958 959 /** @addtogroup Exported_constants 960 * @{ 961 */ 962 963 /** @addtogroup Hardware_Constant_Definition 964 * @{ 965 */ 966 #define LSI_STARTUP_TIME 130U /*!< LSI Maximum startup time in us */ 967 968 /** 969 * @} 970 */ 971 972 973 /** @addtogroup Peripheral_Registers_Bits_Definition 974 * @{ 975 */ 976 977 /******************************************************************************/ 978 /* Peripheral Registers Bits Definition */ 979 /******************************************************************************/ 980 981 /******************************************************************************/ 982 /* */ 983 /* Analog to Digital Converter (ADC) */ 984 /* */ 985 /******************************************************************************/ 986 987 #define ADC_SUPPORT_2_5_MSPS /* ADC sampling rate 2.5 Msamples/sec */ 988 989 /******************** Bit definition for ADC_ISR register *******************/ 990 #define ADC_ISR_ADRDY_Pos (0U) 991 #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */ 992 #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */ 993 #define ADC_ISR_EOSMP_Pos (1U) 994 #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */ 995 #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */ 996 #define ADC_ISR_EOC_Pos (2U) 997 #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */ 998 #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */ 999 #define ADC_ISR_EOS_Pos (3U) 1000 #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */ 1001 #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */ 1002 #define ADC_ISR_OVR_Pos (4U) 1003 #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */ 1004 #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */ 1005 #define ADC_ISR_AWD1_Pos (7U) 1006 #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */ 1007 #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */ 1008 #define ADC_ISR_AWD2_Pos (8U) 1009 #define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */ 1010 #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC analog watchdog 2 flag */ 1011 #define ADC_ISR_AWD3_Pos (9U) 1012 #define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */ 1013 #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC analog watchdog 3 flag */ 1014 #define ADC_ISR_EOCAL_Pos (11U) 1015 #define ADC_ISR_EOCAL_Msk (0x1UL << ADC_ISR_EOCAL_Pos) /*!< 0x00000800 */ 1016 #define ADC_ISR_EOCAL ADC_ISR_EOCAL_Msk /*!< ADC end of calibration flag */ 1017 #define ADC_ISR_CCRDY_Pos (13U) 1018 #define ADC_ISR_CCRDY_Msk (0x1UL << ADC_ISR_CCRDY_Pos) /*!< 0x00002000 */ 1019 #define ADC_ISR_CCRDY ADC_ISR_CCRDY_Msk /*!< ADC channel configuration ready flag */ 1020 1021 /******************** Bit definition for ADC_IER register *******************/ 1022 #define ADC_IER_ADRDYIE_Pos (0U) 1023 #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */ 1024 #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */ 1025 #define ADC_IER_EOSMPIE_Pos (1U) 1026 #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */ 1027 #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */ 1028 #define ADC_IER_EOCIE_Pos (2U) 1029 #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */ 1030 #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */ 1031 #define ADC_IER_EOSIE_Pos (3U) 1032 #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */ 1033 #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */ 1034 #define ADC_IER_OVRIE_Pos (4U) 1035 #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */ 1036 #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */ 1037 #define ADC_IER_AWD1IE_Pos (7U) 1038 #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */ 1039 #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */ 1040 #define ADC_IER_AWD2IE_Pos (8U) 1041 #define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */ 1042 #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC analog watchdog 2 interrupt */ 1043 #define ADC_IER_AWD3IE_Pos (9U) 1044 #define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */ 1045 #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC analog watchdog 3 interrupt */ 1046 #define ADC_IER_EOCALIE_Pos (11U) 1047 #define ADC_IER_EOCALIE_Msk (0x1UL << ADC_IER_EOCALIE_Pos) /*!< 0x00000800 */ 1048 #define ADC_IER_EOCALIE ADC_IER_EOCALIE_Msk /*!< ADC end of calibration interrupt */ 1049 #define ADC_IER_CCRDYIE_Pos (13U) 1050 #define ADC_IER_CCRDYIE_Msk (0x1UL << ADC_IER_CCRDYIE_Pos) /*!< 0x00002000 */ 1051 #define ADC_IER_CCRDYIE ADC_IER_CCRDYIE_Msk /*!< ADC channel configuration ready interrupt */ 1052 1053 /******************** Bit definition for ADC_CR register ********************/ 1054 #define ADC_CR_ADEN_Pos (0U) 1055 #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */ 1056 #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */ 1057 #define ADC_CR_ADDIS_Pos (1U) 1058 #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */ 1059 #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */ 1060 #define ADC_CR_ADSTART_Pos (2U) 1061 #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */ 1062 #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */ 1063 #define ADC_CR_ADSTP_Pos (4U) 1064 #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */ 1065 #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */ 1066 #define ADC_CR_ADVREGEN_Pos (28U) 1067 #define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */ 1068 #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC voltage regulator enable */ 1069 #define ADC_CR_ADCAL_Pos (31U) 1070 #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */ 1071 #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */ 1072 1073 /******************** Bit definition for ADC_CFGR1 register *****************/ 1074 #define ADC_CFGR1_DMAEN_Pos (0U) 1075 #define ADC_CFGR1_DMAEN_Msk (0x1UL << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */ 1076 #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< ADC DMA transfer enable */ 1077 #define ADC_CFGR1_DMACFG_Pos (1U) 1078 #define ADC_CFGR1_DMACFG_Msk (0x1UL << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */ 1079 #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< ADC DMA transfer configuration */ 1080 1081 #define ADC_CFGR1_SCANDIR_Pos (2U) 1082 #define ADC_CFGR1_SCANDIR_Msk (0x1UL << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */ 1083 #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< ADC group regular sequencer scan direction */ 1084 1085 #define ADC_CFGR1_RES_Pos (3U) 1086 #define ADC_CFGR1_RES_Msk (0x3UL << ADC_CFGR1_RES_Pos) /*!< 0x00000018 */ 1087 #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< ADC data resolution */ 1088 #define ADC_CFGR1_RES_0 (0x1UL << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */ 1089 #define ADC_CFGR1_RES_1 (0x2UL << ADC_CFGR1_RES_Pos) /*!< 0x00000010 */ 1090 1091 #define ADC_CFGR1_ALIGN_Pos (5U) 1092 #define ADC_CFGR1_ALIGN_Msk (0x1UL << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */ 1093 #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< ADC data alignment */ 1094 1095 #define ADC_CFGR1_EXTSEL_Pos (6U) 1096 #define ADC_CFGR1_EXTSEL_Msk (0x7UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */ 1097 #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< ADC group regular external trigger source */ 1098 #define ADC_CFGR1_EXTSEL_0 (0x1UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */ 1099 #define ADC_CFGR1_EXTSEL_1 (0x2UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */ 1100 #define ADC_CFGR1_EXTSEL_2 (0x4UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */ 1101 1102 #define ADC_CFGR1_EXTEN_Pos (10U) 1103 #define ADC_CFGR1_EXTEN_Msk (0x3UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */ 1104 #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< ADC group regular external trigger polarity */ 1105 #define ADC_CFGR1_EXTEN_0 (0x1UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */ 1106 #define ADC_CFGR1_EXTEN_1 (0x2UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */ 1107 1108 #define ADC_CFGR1_OVRMOD_Pos (12U) 1109 #define ADC_CFGR1_OVRMOD_Msk (0x1UL << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */ 1110 #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< ADC group regular overrun configuration */ 1111 #define ADC_CFGR1_CONT_Pos (13U) 1112 #define ADC_CFGR1_CONT_Msk (0x1UL << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */ 1113 #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< ADC group regular continuous conversion mode */ 1114 #define ADC_CFGR1_WAIT_Pos (14U) 1115 #define ADC_CFGR1_WAIT_Msk (0x1UL << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */ 1116 #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC low power auto wait */ 1117 #define ADC_CFGR1_AUTOFF_Pos (15U) 1118 #define ADC_CFGR1_AUTOFF_Msk (0x1UL << ADC_CFGR1_AUTOFF_Pos) /*!< 0x00008000 */ 1119 #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk /*!< ADC low power auto power off */ 1120 #define ADC_CFGR1_DISCEN_Pos (16U) 1121 #define ADC_CFGR1_DISCEN_Msk (0x1UL << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */ 1122 #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ 1123 #define ADC_CFGR1_CHSELRMOD_Pos (21U) 1124 #define ADC_CFGR1_CHSELRMOD_Msk (0x1UL << ADC_CFGR1_CHSELRMOD_Pos) /*!< 0x00200000 */ 1125 #define ADC_CFGR1_CHSELRMOD ADC_CFGR1_CHSELRMOD_Msk /*!< ADC group regular sequencer mode */ 1126 1127 #define ADC_CFGR1_AWD1SGL_Pos (22U) 1128 #define ADC_CFGR1_AWD1SGL_Msk (0x1UL << ADC_CFGR1_AWD1SGL_Pos) /*!< 0x00400000 */ 1129 #define ADC_CFGR1_AWD1SGL ADC_CFGR1_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ 1130 #define ADC_CFGR1_AWD1EN_Pos (23U) 1131 #define ADC_CFGR1_AWD1EN_Msk (0x1UL << ADC_CFGR1_AWD1EN_Pos) /*!< 0x00800000 */ 1132 #define ADC_CFGR1_AWD1EN ADC_CFGR1_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ 1133 1134 #define ADC_CFGR1_AWD1CH_Pos (26U) 1135 #define ADC_CFGR1_AWD1CH_Msk (0x1FUL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x7C000000 */ 1136 #define ADC_CFGR1_AWD1CH ADC_CFGR1_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ 1137 #define ADC_CFGR1_AWD1CH_0 (0x01UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x04000000 */ 1138 #define ADC_CFGR1_AWD1CH_1 (0x02UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x08000000 */ 1139 #define ADC_CFGR1_AWD1CH_2 (0x04UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x10000000 */ 1140 #define ADC_CFGR1_AWD1CH_3 (0x08UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x20000000 */ 1141 #define ADC_CFGR1_AWD1CH_4 (0x10UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x40000000 */ 1142 1143 /* Definitions for cohabitation of ADC peripherals 2.5Ms/sec and 5Ms/sec across STM32WB series */ 1144 #define ADC_CFGR_DMAEN_Pos ADC_CFGR1_DMAEN_Pos 1145 #define ADC_CFGR_DMAEN_Msk ADC_CFGR1_DMAEN_Msk 1146 #define ADC_CFGR_DMAEN ADC_CFGR1_DMAEN 1147 #define ADC_CFGR_DMACFG_Pos ADC_CFGR1_DMACFG_Pos 1148 #define ADC_CFGR_DMACFG_Msk ADC_CFGR1_DMACFG_Msk 1149 #define ADC_CFGR_DMACFG ADC_CFGR1_DMACFG 1150 1151 #define ADC_CFGR_SCANDIR_Pos ADC_CFGR1_SCANDIR_Pos 1152 #define ADC_CFGR_SCANDIR_Msk ADC_CFGR1_SCANDIR_Msk 1153 #define ADC_CFGR_SCANDIR ADC_CFGR1_SCANDIR 1154 1155 #define ADC_CFGR_RES_Pos ADC_CFGR1_RES_Pos 1156 #define ADC_CFGR_RES_Msk ADC_CFGR1_RES_Msk 1157 #define ADC_CFGR_RES ADC_CFGR1_RES 1158 #define ADC_CFGR_RES_0 ADC_CFGR1_RES_0 1159 #define ADC_CFGR_RES_1 ADC_CFGR1_RES_1 1160 1161 #define ADC_CFGR_ALIGN_Pos ADC_CFGR1_ALIGN_Pos 1162 #define ADC_CFGR_ALIGN_Msk ADC_CFGR1_ALIGN_Msk 1163 #define ADC_CFGR_ALIGN ADC_CFGR1_ALIGN 1164 1165 #define ADC_CFGR_EXTSEL_Pos ADC_CFGR1_EXTSEL_Pos 1166 #define ADC_CFGR_EXTSEL_Msk ADC_CFGR1_EXTSEL_Msk 1167 #define ADC_CFGR_EXTSEL ADC_CFGR1_EXTSEL 1168 #define ADC_CFGR_EXTSEL_0 ADC_CFGR1_EXTSEL_0 1169 #define ADC_CFGR_EXTSEL_1 ADC_CFGR1_EXTSEL_1 1170 #define ADC_CFGR_EXTSEL_2 ADC_CFGR1_EXTSEL_2 1171 1172 #define ADC_CFGR_EXTEN_Pos ADC_CFGR1_EXTEN_Pos 1173 #define ADC_CFGR_EXTEN_Msk ADC_CFGR1_EXTEN_Msk 1174 #define ADC_CFGR_EXTEN ADC_CFGR1_EXTEN 1175 #define ADC_CFGR_EXTEN_0 ADC_CFGR1_EXTEN_0 1176 #define ADC_CFGR_EXTEN_1 ADC_CFGR1_EXTEN_1 1177 1178 #define ADC_CFGR_OVRMOD_Pos ADC_CFGR1_OVRMOD_Pos 1179 #define ADC_CFGR_OVRMOD_Msk ADC_CFGR1_OVRMOD_Msk 1180 #define ADC_CFGR_OVRMOD ADC_CFGR1_OVRMOD 1181 #define ADC_CFGR_CONT_Pos ADC_CFGR1_CONT_Pos 1182 #define ADC_CFGR_CONT_Msk ADC_CFGR1_CONT_Msk 1183 #define ADC_CFGR_CONT ADC_CFGR1_CONT 1184 #define ADC_CFGR_AUTDLY_Pos ADC_CFGR1_WAIT_Pos 1185 #define ADC_CFGR_AUTDLY_Msk ADC_CFGR1_WAIT_Msk 1186 #define ADC_CFGR_AUTDLY ADC_CFGR1_WAIT 1187 #define ADC_CFGR_AUTOFF_Pos ADC_CFGR1_AUTOFF_Pos 1188 #define ADC_CFGR_AUTOFF_Msk ADC_CFGR1_AUTOFF_Msk 1189 #define ADC_CFGR_AUTOFF ADC_CFGR1_AUTOFF 1190 #define ADC_CFGR_DISCEN_Pos ADC_CFGR1_DISCEN_Pos 1191 #define ADC_CFGR_DISCEN_Msk ADC_CFGR1_DISCEN_Msk 1192 #define ADC_CFGR_DISCEN ADC_CFGR1_DISCEN 1193 #define ADC_CFGR_CHSELRMOD_Pos ADC_CFGR1_CHSELRMOD_Pos 1194 #define ADC_CFGR_CHSELRMOD_Msk ADC_CFGR1_CHSELRMOD_Msk 1195 #define ADC_CFGR_CHSELRMOD ADC_CFGR1_CHSELRMOD 1196 1197 #define ADC_CFGR_AWD1SGL_Pos ADC_CFGR1_AWD1SGL_Pos 1198 #define ADC_CFGR_AWD1SGL_Msk ADC_CFGR1_AWD1SGL_Msk 1199 #define ADC_CFGR_AWD1SGL ADC_CFGR1_AWD1SGL 1200 #define ADC_CFGR_AWD1EN_Pos ADC_CFGR1_AWD1EN_Pos 1201 #define ADC_CFGR_AWD1EN_Msk ADC_CFGR1_AWD1EN_Msk 1202 #define ADC_CFGR_AWD1EN ADC_CFGR1_AWD1EN 1203 1204 #define ADC_CFGR_AWD1CH_Pos ADC_CFGR1_AWD1CH_Pos 1205 #define ADC_CFGR_AWD1CH_Msk ADC_CFGR1_AWD1CH_Msk 1206 #define ADC_CFGR_AWD1CH ADC_CFGR1_AWD1CH 1207 #define ADC_CFGR_AWD1CH_0 ADC_CFGR1_AWD1CH_0 1208 #define ADC_CFGR_AWD1CH_1 ADC_CFGR1_AWD1CH_1 1209 #define ADC_CFGR_AWD1CH_2 ADC_CFGR1_AWD1CH_2 1210 #define ADC_CFGR_AWD1CH_3 ADC_CFGR1_AWD1CH_3 1211 #define ADC_CFGR_AWD1CH_4 ADC_CFGR1_AWD1CH_4 1212 1213 /******************** Bit definition for ADC_CFGR2 register *****************/ 1214 #define ADC_CFGR2_LFTRIG_Pos (29U) 1215 #define ADC_CFGR2_LFTRIG_Msk (0x1UL << ADC_CFGR2_LFTRIG_Pos) /*!< 0x20000000 */ 1216 #define ADC_CFGR2_LFTRIG ADC_CFGR2_LFTRIG_Msk /*!< ADC low frequency trigger mode */ 1217 1218 #define ADC_CFGR2_CKMODE_Pos (30U) 1219 #define ADC_CFGR2_CKMODE_Msk (0x3UL << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */ 1220 #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< ADC clock source and prescaler (prescaler only for clock source synchronous) */ 1221 #define ADC_CFGR2_CKMODE_1 (0x2UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */ 1222 #define ADC_CFGR2_CKMODE_0 (0x1UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */ 1223 1224 /******************** Bit definition for ADC_SMPR register ******************/ 1225 #define ADC_SMPR_SMP1_Pos (0U) 1226 #define ADC_SMPR_SMP1_Msk (0x7UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000007 */ 1227 #define ADC_SMPR_SMP1 ADC_SMPR_SMP1_Msk /*!< ADC group of channels sampling time 1 */ 1228 #define ADC_SMPR_SMP1_0 (0x1UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000001 */ 1229 #define ADC_SMPR_SMP1_1 (0x2UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000002 */ 1230 #define ADC_SMPR_SMP1_2 (0x4UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000004 */ 1231 1232 #define ADC_SMPR_SMP2_Pos (4U) 1233 #define ADC_SMPR_SMP2_Msk (0x7UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000070 */ 1234 #define ADC_SMPR_SMP2 ADC_SMPR_SMP2_Msk /*!< ADC group of channels sampling time 2 */ 1235 #define ADC_SMPR_SMP2_0 (0x1UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000010 */ 1236 #define ADC_SMPR_SMP2_1 (0x2UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000020 */ 1237 #define ADC_SMPR_SMP2_2 (0x4UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000040 */ 1238 1239 #define ADC_SMPR_SMPSEL_Pos (8U) 1240 #define ADC_SMPR_SMPSEL_Msk (0x7FFFFUL << ADC_SMPR_SMPSEL_Pos) /*!< 0x07FFFF00 */ 1241 #define ADC_SMPR_SMPSEL ADC_SMPR_SMPSEL_Msk /*!< ADC all channels sampling time selection */ 1242 #define ADC_SMPR_SMPSEL0_Pos (8U) 1243 #define ADC_SMPR_SMPSEL0_Msk (0x1UL << ADC_SMPR_SMPSEL0_Pos) /*!< 0x00000100 */ 1244 #define ADC_SMPR_SMPSEL0 ADC_SMPR_SMPSEL0_Msk /*!< ADC channel 0 sampling time selection */ 1245 #define ADC_SMPR_SMPSEL1_Pos (9U) 1246 #define ADC_SMPR_SMPSEL1_Msk (0x1UL << ADC_SMPR_SMPSEL1_Pos) /*!< 0x00000200 */ 1247 #define ADC_SMPR_SMPSEL1 ADC_SMPR_SMPSEL1_Msk /*!< ADC channel 1 sampling time selection */ 1248 #define ADC_SMPR_SMPSEL2_Pos (10U) 1249 #define ADC_SMPR_SMPSEL2_Msk (0x1UL << ADC_SMPR_SMPSEL2_Pos) /*!< 0x00000400 */ 1250 #define ADC_SMPR_SMPSEL2 ADC_SMPR_SMPSEL2_Msk /*!< ADC channel 2 sampling time selection */ 1251 #define ADC_SMPR_SMPSEL3_Pos (11U) 1252 #define ADC_SMPR_SMPSEL3_Msk (0x1UL << ADC_SMPR_SMPSEL3_Pos) /*!< 0x00000800 */ 1253 #define ADC_SMPR_SMPSEL3 ADC_SMPR_SMPSEL3_Msk /*!< ADC channel 3 sampling time selection */ 1254 #define ADC_SMPR_SMPSEL4_Pos (12U) 1255 #define ADC_SMPR_SMPSEL4_Msk (0x1UL << ADC_SMPR_SMPSEL4_Pos) /*!< 0x00001000 */ 1256 #define ADC_SMPR_SMPSEL4 ADC_SMPR_SMPSEL4_Msk /*!< ADC channel 4 sampling time selection */ 1257 #define ADC_SMPR_SMPSEL5_Pos (13U) 1258 #define ADC_SMPR_SMPSEL5_Msk (0x1UL << ADC_SMPR_SMPSEL5_Pos) /*!< 0x00002000 */ 1259 #define ADC_SMPR_SMPSEL5 ADC_SMPR_SMPSEL5_Msk /*!< ADC channel 5 sampling time selection */ 1260 #define ADC_SMPR_SMPSEL6_Pos (14U) 1261 #define ADC_SMPR_SMPSEL6_Msk (0x1UL << ADC_SMPR_SMPSEL6_Pos) /*!< 0x00004000 */ 1262 #define ADC_SMPR_SMPSEL6 ADC_SMPR_SMPSEL6_Msk /*!< ADC channel 6 sampling time selection */ 1263 #define ADC_SMPR_SMPSEL7_Pos (15U) 1264 #define ADC_SMPR_SMPSEL7_Msk (0x1UL << ADC_SMPR_SMPSEL7_Pos) /*!< 0x00008000 */ 1265 #define ADC_SMPR_SMPSEL7 ADC_SMPR_SMPSEL7_Msk /*!< ADC channel 7 sampling time selection */ 1266 #define ADC_SMPR_SMPSEL8_Pos (16U) 1267 #define ADC_SMPR_SMPSEL8_Msk (0x1UL << ADC_SMPR_SMPSEL8_Pos) /*!< 0x00010000 */ 1268 #define ADC_SMPR_SMPSEL8 ADC_SMPR_SMPSEL8_Msk /*!< ADC channel 8 sampling time selection */ 1269 #define ADC_SMPR_SMPSEL9_Pos (17U) 1270 #define ADC_SMPR_SMPSEL9_Msk (0x1UL << ADC_SMPR_SMPSEL9_Pos) /*!< 0x00020000 */ 1271 #define ADC_SMPR_SMPSEL9 ADC_SMPR_SMPSEL9_Msk /*!< ADC channel 9 sampling time selection */ 1272 #define ADC_SMPR_SMPSEL10_Pos (18U) 1273 #define ADC_SMPR_SMPSEL10_Msk (0x1UL << ADC_SMPR_SMPSEL10_Pos) /*!< 0x00040000 */ 1274 #define ADC_SMPR_SMPSEL10 ADC_SMPR_SMPSEL10_Msk /*!< ADC channel 10 sampling time selection */ 1275 #define ADC_SMPR_SMPSEL11_Pos (19U) 1276 #define ADC_SMPR_SMPSEL11_Msk (0x1UL << ADC_SMPR_SMPSEL11_Pos) /*!< 0x00080000 */ 1277 #define ADC_SMPR_SMPSEL11 ADC_SMPR_SMPSEL11_Msk /*!< ADC channel 11 sampling time selection */ 1278 #define ADC_SMPR_SMPSEL12_Pos (20U) 1279 #define ADC_SMPR_SMPSEL12_Msk (0x1UL << ADC_SMPR_SMPSEL12_Pos) /*!< 0x00100000 */ 1280 #define ADC_SMPR_SMPSEL12 ADC_SMPR_SMPSEL12_Msk /*!< ADC channel 12 sampling time selection */ 1281 #define ADC_SMPR_SMPSEL13_Pos (21U) 1282 #define ADC_SMPR_SMPSEL13_Msk (0x1UL << ADC_SMPR_SMPSEL13_Pos) /*!< 0x00200000 */ 1283 #define ADC_SMPR_SMPSEL13 ADC_SMPR_SMPSEL13_Msk /*!< ADC channel 13 sampling time selection */ 1284 #define ADC_SMPR_SMPSEL14_Pos (22U) 1285 #define ADC_SMPR_SMPSEL14_Msk (0x1UL << ADC_SMPR_SMPSEL14_Pos) /*!< 0x00400000 */ 1286 #define ADC_SMPR_SMPSEL14 ADC_SMPR_SMPSEL14_Msk /*!< ADC channel 14 sampling time selection */ 1287 #define ADC_SMPR_SMPSEL15_Pos (23U) 1288 #define ADC_SMPR_SMPSEL15_Msk (0x1UL << ADC_SMPR_SMPSEL15_Pos) /*!< 0x00800000 */ 1289 #define ADC_SMPR_SMPSEL15 ADC_SMPR_SMPSEL15_Msk /*!< ADC channel 15 sampling time selection */ 1290 #define ADC_SMPR_SMPSEL16_Pos (24U) 1291 #define ADC_SMPR_SMPSEL16_Msk (0x1UL << ADC_SMPR_SMPSEL16_Pos) /*!< 0x01000000 */ 1292 #define ADC_SMPR_SMPSEL16 ADC_SMPR_SMPSEL16_Msk /*!< ADC channel 16 sampling time selection */ 1293 #define ADC_SMPR_SMPSEL17_Pos (25U) 1294 #define ADC_SMPR_SMPSEL17_Msk (0x1UL << ADC_SMPR_SMPSEL17_Pos) /*!< 0x02000000 */ 1295 #define ADC_SMPR_SMPSEL17 ADC_SMPR_SMPSEL17_Msk /*!< ADC channel 17 sampling time selection */ 1296 #define ADC_SMPR_SMPSEL18_Pos (25U) 1297 #define ADC_SMPR_SMPSEL18_Msk (0x1UL << ADC_SMPR_SMPSEL18_Pos) /*!< 0x04000000 */ 1298 #define ADC_SMPR_SMPSEL18 ADC_SMPR_SMPSEL18_Msk /*!< ADC channel 18 sampling time selection */ 1299 1300 /******************** Bit definition for ADC_TR register *******************/ 1301 #define ADC_TR_LT_Pos (0U) 1302 #define ADC_TR_LT_Msk (0xFFFUL << ADC_TR_LT_Pos) /*!< 0x00000FFF */ 1303 #define ADC_TR_LT ADC_TR_LT_Msk /*!< ADC analog watchdog 1 threshold low */ 1304 #define ADC_TR_LT_0 (0x001UL << ADC_TR_LT_Pos) /*!< 0x00000001 */ 1305 #define ADC_TR_LT_1 (0x002UL << ADC_TR_LT_Pos) /*!< 0x00000002 */ 1306 #define ADC_TR_LT_2 (0x004UL << ADC_TR_LT_Pos) /*!< 0x00000004 */ 1307 #define ADC_TR_LT_3 (0x008UL << ADC_TR_LT_Pos) /*!< 0x00000008 */ 1308 #define ADC_TR_LT_4 (0x010UL << ADC_TR_LT_Pos) /*!< 0x00000010 */ 1309 #define ADC_TR_LT_5 (0x020UL << ADC_TR_LT_Pos) /*!< 0x00000020 */ 1310 #define ADC_TR_LT_6 (0x040UL << ADC_TR_LT_Pos) /*!< 0x00000040 */ 1311 #define ADC_TR_LT_7 (0x080UL << ADC_TR_LT_Pos) /*!< 0x00000080 */ 1312 #define ADC_TR_LT_8 (0x100UL << ADC_TR_LT_Pos) /*!< 0x00000100 */ 1313 #define ADC_TR_LT_9 (0x200UL << ADC_TR_LT_Pos) /*!< 0x00000200 */ 1314 #define ADC_TR_LT_10 (0x400UL << ADC_TR_LT_Pos) /*!< 0x00000400 */ 1315 #define ADC_TR_LT_11 (0x800UL << ADC_TR_LT_Pos) /*!< 0x00000800 */ 1316 1317 #define ADC_TR_HT_Pos (16U) 1318 #define ADC_TR_HT_Msk (0xFFFUL << ADC_TR_HT_Pos) /*!< 0x0FFF0000 */ 1319 #define ADC_TR_HT ADC_TR_HT_Msk /*!< ADC Analog watchdog 1 threshold high */ 1320 #define ADC_TR_HT_0 (0x001UL << ADC_TR_HT_Pos) /*!< 0x00010000 */ 1321 #define ADC_TR_HT_1 (0x002UL << ADC_TR_HT_Pos) /*!< 0x00020000 */ 1322 #define ADC_TR_HT_2 (0x004UL << ADC_TR_HT_Pos) /*!< 0x00040000 */ 1323 #define ADC_TR_HT_3 (0x008UL << ADC_TR_HT_Pos) /*!< 0x00080000 */ 1324 #define ADC_TR_HT_4 (0x010UL << ADC_TR_HT_Pos) /*!< 0x00100000 */ 1325 #define ADC_TR_HT_5 (0x020UL << ADC_TR_HT_Pos) /*!< 0x00200000 */ 1326 #define ADC_TR_HT_6 (0x040UL << ADC_TR_HT_Pos) /*!< 0x00400000 */ 1327 #define ADC_TR_HT_7 (0x080UL << ADC_TR_HT_Pos) /*!< 0x00800000 */ 1328 #define ADC_TR_HT_8 (0x100UL << ADC_TR_HT_Pos) /*!< 0x01000000 */ 1329 #define ADC_TR_HT_9 (0x200UL << ADC_TR_HT_Pos) /*!< 0x02000000 */ 1330 #define ADC_TR_HT_10 (0x400UL << ADC_TR_HT_Pos) /*!< 0x04000000 */ 1331 #define ADC_TR_HT_11 (0x800UL << ADC_TR_HT_Pos) /*!< 0x08000000 */ 1332 1333 /* Legacy definitions */ 1334 #define ADC_TR1_LT1 ADC_TR_LT 1335 #define ADC_TR1_LT1_0 ADC_TR_LT_0 1336 #define ADC_TR1_LT1_1 ADC_TR_LT_1 1337 #define ADC_TR1_LT1_2 ADC_TR_LT_2 1338 #define ADC_TR1_LT1_3 ADC_TR_LT_3 1339 #define ADC_TR1_LT1_4 ADC_TR_LT_4 1340 #define ADC_TR1_LT1_5 ADC_TR_LT_5 1341 #define ADC_TR1_LT1_6 ADC_TR_LT_6 1342 #define ADC_TR1_LT1_7 ADC_TR_LT_7 1343 #define ADC_TR1_LT1_8 ADC_TR_LT_8 1344 #define ADC_TR1_LT1_9 ADC_TR_LT_9 1345 #define ADC_TR1_LT1_10 ADC_TR_LT_10 1346 #define ADC_TR1_LT1_11 ADC_TR_LT_11 1347 1348 #define ADC_TR1_HT1 ADC_TR_HT 1349 #define ADC_TR1_HT1_0 ADC_TR_HT_0 1350 #define ADC_TR1_HT1_1 ADC_TR_HT_1 1351 #define ADC_TR1_HT1_2 ADC_TR_HT_2 1352 #define ADC_TR1_HT1_3 ADC_TR_HT_3 1353 #define ADC_TR1_HT1_4 ADC_TR_HT_4 1354 #define ADC_TR1_HT1_5 ADC_TR_HT_5 1355 #define ADC_TR1_HT1_6 ADC_TR_HT_6 1356 #define ADC_TR1_HT1_7 ADC_TR_HT_7 1357 #define ADC_TR1_HT1_8 ADC_TR_HT_8 1358 #define ADC_TR1_HT1_9 ADC_TR_HT_9 1359 #define ADC_TR1_HT1_10 ADC_TR_HT_10 1360 #define ADC_TR1_HT1_11 ADC_TR_HT_11 1361 1362 /******************** Bit definition for ADC_CHSELR register ****************/ 1363 #define ADC_CHSELR_CHSEL_Pos (0U) 1364 #define ADC_CHSELR_CHSEL_Msk (0x7FFFFUL << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */ 1365 #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels, available when ADC_CFGR1_CHSELRMOD is reset */ 1366 #define ADC_CHSELR_CHSEL18_Pos (18U) 1367 #define ADC_CHSELR_CHSEL18_Msk (0x1UL << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */ 1368 #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */ 1369 #define ADC_CHSELR_CHSEL17_Pos (17U) 1370 #define ADC_CHSELR_CHSEL17_Msk (0x1UL << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */ 1371 #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< ADC group regular sequencer channel 17, available when ADC_CFGR1_CHSELRMOD is reset */ 1372 #define ADC_CHSELR_CHSEL16_Pos (16U) 1373 #define ADC_CHSELR_CHSEL16_Msk (0x1UL << ADC_CHSELR_CHSEL16_Pos) /*!< 0x00010000 */ 1374 #define ADC_CHSELR_CHSEL16 ADC_CHSELR_CHSEL16_Msk /*!< ADC group regular sequencer channel 16, available when ADC_CFGR1_CHSELRMOD is reset */ 1375 #define ADC_CHSELR_CHSEL15_Pos (15U) 1376 #define ADC_CHSELR_CHSEL15_Msk (0x1UL << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */ 1377 #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< ADC group regular sequencer channel 15, available when ADC_CFGR1_CHSELRMOD is reset */ 1378 #define ADC_CHSELR_CHSEL14_Pos (14U) 1379 #define ADC_CHSELR_CHSEL14_Msk (0x1UL << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */ 1380 #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< ADC group regular sequencer channel 14, available when ADC_CFGR1_CHSELRMOD is reset */ 1381 #define ADC_CHSELR_CHSEL13_Pos (13U) 1382 #define ADC_CHSELR_CHSEL13_Msk (0x1UL << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */ 1383 #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< ADC group regular sequencer channel 13, available when ADC_CFGR1_CHSELRMOD is reset */ 1384 #define ADC_CHSELR_CHSEL12_Pos (12U) 1385 #define ADC_CHSELR_CHSEL12_Msk (0x1UL << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */ 1386 #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< ADC group regular sequencer channel 12, available when ADC_CFGR1_CHSELRMOD is reset */ 1387 #define ADC_CHSELR_CHSEL11_Pos (11U) 1388 #define ADC_CHSELR_CHSEL11_Msk (0x1UL << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */ 1389 #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< ADC group regular sequencer channel 11, available when ADC_CFGR1_CHSELRMOD is reset */ 1390 #define ADC_CHSELR_CHSEL10_Pos (10U) 1391 #define ADC_CHSELR_CHSEL10_Msk (0x1UL << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */ 1392 #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< ADC group regular sequencer channel 10, available when ADC_CFGR1_CHSELRMOD is reset */ 1393 #define ADC_CHSELR_CHSEL9_Pos (9U) 1394 #define ADC_CHSELR_CHSEL9_Msk (0x1UL << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */ 1395 #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< ADC group regular sequencer channel 9, available when ADC_CFGR1_CHSELRMOD is reset */ 1396 #define ADC_CHSELR_CHSEL8_Pos (8U) 1397 #define ADC_CHSELR_CHSEL8_Msk (0x1UL << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */ 1398 #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< ADC group regular sequencer channel 8, available when ADC_CFGR1_CHSELRMOD is reset */ 1399 #define ADC_CHSELR_CHSEL7_Pos (7U) 1400 #define ADC_CHSELR_CHSEL7_Msk (0x1UL << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */ 1401 #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< ADC group regular sequencer channel 7, available when ADC_CFGR1_CHSELRMOD is reset */ 1402 #define ADC_CHSELR_CHSEL6_Pos (6U) 1403 #define ADC_CHSELR_CHSEL6_Msk (0x1UL << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */ 1404 #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< ADC group regular sequencer channel 6, available when ADC_CFGR1_CHSELRMOD is reset */ 1405 #define ADC_CHSELR_CHSEL5_Pos (5U) 1406 #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */ 1407 #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< ADC group regular sequencer channel 5, available when ADC_CFGR1_CHSELRMOD is reset */ 1408 #define ADC_CHSELR_CHSEL4_Pos (4U) 1409 #define ADC_CHSELR_CHSEL4_Msk (0x1UL << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */ 1410 #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< ADC group regular sequencer channel 4, available when ADC_CFGR1_CHSELRMOD is reset */ 1411 #define ADC_CHSELR_CHSEL3_Pos (3U) 1412 #define ADC_CHSELR_CHSEL3_Msk (0x1UL << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */ 1413 #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< ADC group regular sequencer channel 3, available when ADC_CFGR1_CHSELRMOD is reset */ 1414 #define ADC_CHSELR_CHSEL2_Pos (2U) 1415 #define ADC_CHSELR_CHSEL2_Msk (0x1UL << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */ 1416 #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< ADC group regular sequencer channel 2, available when ADC_CFGR1_CHSELRMOD is reset */ 1417 #define ADC_CHSELR_CHSEL1_Pos (1U) 1418 #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */ 1419 #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< ADC group regular sequencer channel 1, available when ADC_CFGR1_CHSELRMOD is reset */ 1420 #define ADC_CHSELR_CHSEL0_Pos (0U) 1421 #define ADC_CHSELR_CHSEL0_Msk (0x1UL << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */ 1422 #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< ADC group regular sequencer channel 0, available when ADC_CFGR1_CHSELRMOD is reset */ 1423 1424 #define ADC_CHSELR_SQ_ALL_Pos (0U) 1425 #define ADC_CHSELR_SQ_ALL_Msk (0xFFFFFFFFUL << ADC_CHSELR_SQ_ALL_Pos) /*!< 0xFFFFFFFF */ 1426 #define ADC_CHSELR_SQ_ALL ADC_CHSELR_SQ_ALL_Msk /*!< ADC group regular sequencer all ranks, available when ADC_CFGR1_CHSELRMOD is set */ 1427 1428 #define ADC_CHSELR_SQ8_Pos (28U) 1429 #define ADC_CHSELR_SQ8_Msk (0xFUL << ADC_CHSELR_SQ8_Pos) /*!< 0xF0000000 */ 1430 #define ADC_CHSELR_SQ8 ADC_CHSELR_SQ8_Msk /*!< ADC group regular sequencer rank 8, available when ADC_CFGR1_CHSELRMOD is set */ 1431 #define ADC_CHSELR_SQ8_0 (0x1UL << ADC_CHSELR_SQ8_Pos) /*!< 0x10000000 */ 1432 #define ADC_CHSELR_SQ8_1 (0x2UL << ADC_CHSELR_SQ8_Pos) /*!< 0x20000000 */ 1433 #define ADC_CHSELR_SQ8_2 (0x4UL << ADC_CHSELR_SQ8_Pos) /*!< 0x40000000 */ 1434 #define ADC_CHSELR_SQ8_3 (0x8UL << ADC_CHSELR_SQ8_Pos) /*!< 0x80000000 */ 1435 1436 #define ADC_CHSELR_SQ7_Pos (24U) 1437 #define ADC_CHSELR_SQ7_Msk (0xFUL << ADC_CHSELR_SQ7_Pos) /*!< 0x0F000000 */ 1438 #define ADC_CHSELR_SQ7 ADC_CHSELR_SQ7_Msk /*!< ADC group regular sequencer rank 7, available when ADC_CFGR1_CHSELRMOD is set */ 1439 #define ADC_CHSELR_SQ7_0 (0x1UL << ADC_CHSELR_SQ7_Pos) /*!< 0x01000000 */ 1440 #define ADC_CHSELR_SQ7_1 (0x2UL << ADC_CHSELR_SQ7_Pos) /*!< 0x02000000 */ 1441 #define ADC_CHSELR_SQ7_2 (0x4UL << ADC_CHSELR_SQ7_Pos) /*!< 0x04000000 */ 1442 #define ADC_CHSELR_SQ7_3 (0x8UL << ADC_CHSELR_SQ7_Pos) /*!< 0x08000000 */ 1443 1444 #define ADC_CHSELR_SQ6_Pos (20U) 1445 #define ADC_CHSELR_SQ6_Msk (0xFUL << ADC_CHSELR_SQ6_Pos) /*!< 0x00F00000 */ 1446 #define ADC_CHSELR_SQ6 ADC_CHSELR_SQ6_Msk /*!< ADC group regular sequencer rank 6, available when ADC_CFGR1_CHSELRMOD is set */ 1447 #define ADC_CHSELR_SQ6_0 (0x1UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00100000 */ 1448 #define ADC_CHSELR_SQ6_1 (0x2UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00200000 */ 1449 #define ADC_CHSELR_SQ6_2 (0x4UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00400000 */ 1450 #define ADC_CHSELR_SQ6_3 (0x8UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00800000 */ 1451 1452 #define ADC_CHSELR_SQ5_Pos (16U) 1453 #define ADC_CHSELR_SQ5_Msk (0xFUL << ADC_CHSELR_SQ5_Pos) /*!< 0x000F0000 */ 1454 #define ADC_CHSELR_SQ5 ADC_CHSELR_SQ5_Msk /*!< ADC group regular sequencer rank 5, available when ADC_CFGR1_CHSELRMOD is set */ 1455 #define ADC_CHSELR_SQ5_0 (0x1UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00010000 */ 1456 #define ADC_CHSELR_SQ5_1 (0x2UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00020000 */ 1457 #define ADC_CHSELR_SQ5_2 (0x4UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00040000 */ 1458 #define ADC_CHSELR_SQ5_3 (0x8UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00080000 */ 1459 1460 #define ADC_CHSELR_SQ4_Pos (12U) 1461 #define ADC_CHSELR_SQ4_Msk (0xFUL << ADC_CHSELR_SQ4_Pos) /*!< 0x0000F000 */ 1462 #define ADC_CHSELR_SQ4 ADC_CHSELR_SQ4_Msk /*!< ADC group regular sequencer rank 4, available when ADC_CFGR1_CHSELRMOD is set */ 1463 #define ADC_CHSELR_SQ4_0 (0x1UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00001000 */ 1464 #define ADC_CHSELR_SQ4_1 (0x2UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00002000 */ 1465 #define ADC_CHSELR_SQ4_2 (0x4UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00004000 */ 1466 #define ADC_CHSELR_SQ4_3 (0x8UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00008000 */ 1467 1468 #define ADC_CHSELR_SQ3_Pos (8U) 1469 #define ADC_CHSELR_SQ3_Msk (0xFUL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000F00 */ 1470 #define ADC_CHSELR_SQ3 ADC_CHSELR_SQ3_Msk /*!< ADC group regular sequencer rank 3, available when ADC_CFGR1_CHSELRMOD is set */ 1471 #define ADC_CHSELR_SQ3_0 (0x1UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000100 */ 1472 #define ADC_CHSELR_SQ3_1 (0x2UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000200 */ 1473 #define ADC_CHSELR_SQ3_2 (0x4UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000400 */ 1474 #define ADC_CHSELR_SQ3_3 (0x8UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000800 */ 1475 1476 #define ADC_CHSELR_SQ2_Pos (4U) 1477 #define ADC_CHSELR_SQ2_Msk (0xFUL << ADC_CHSELR_SQ2_Pos) /*!< 0x000000F0 */ 1478 #define ADC_CHSELR_SQ2 ADC_CHSELR_SQ2_Msk /*!< ADC group regular sequencer rank 2, available when ADC_CFGR1_CHSELRMOD is set */ 1479 #define ADC_CHSELR_SQ2_0 (0x1UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000010 */ 1480 #define ADC_CHSELR_SQ2_1 (0x2UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000020 */ 1481 #define ADC_CHSELR_SQ2_2 (0x4UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000040 */ 1482 #define ADC_CHSELR_SQ2_3 (0x8UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000080 */ 1483 1484 #define ADC_CHSELR_SQ1_Pos (0U) 1485 #define ADC_CHSELR_SQ1_Msk (0xFUL << ADC_CHSELR_SQ1_Pos) /*!< 0x0000000F */ 1486 #define ADC_CHSELR_SQ1 ADC_CHSELR_SQ1_Msk /*!< ADC group regular sequencer rank 1, available when ADC_CFGR1_CHSELRMOD is set */ 1487 #define ADC_CHSELR_SQ1_0 (0x1UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000001 */ 1488 #define ADC_CHSELR_SQ1_1 (0x2UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000002 */ 1489 #define ADC_CHSELR_SQ1_2 (0x4UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000004 */ 1490 #define ADC_CHSELR_SQ1_3 (0x8UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000008 */ 1491 1492 /******************** Bit definition for ADC_DR register ********************/ 1493 #define ADC_DR_DATA_Pos (0U) 1494 #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ 1495 #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */ 1496 #define ADC_DR_DATA_0 (0x0001UL << ADC_DR_DATA_Pos) /*!< 0x00000001 */ 1497 #define ADC_DR_DATA_1 (0x0002UL << ADC_DR_DATA_Pos) /*!< 0x00000002 */ 1498 #define ADC_DR_DATA_2 (0x0004UL << ADC_DR_DATA_Pos) /*!< 0x00000004 */ 1499 #define ADC_DR_DATA_3 (0x0008UL << ADC_DR_DATA_Pos) /*!< 0x00000008 */ 1500 #define ADC_DR_DATA_4 (0x0010UL << ADC_DR_DATA_Pos) /*!< 0x00000010 */ 1501 #define ADC_DR_DATA_5 (0x0020UL << ADC_DR_DATA_Pos) /*!< 0x00000020 */ 1502 #define ADC_DR_DATA_6 (0x0040UL << ADC_DR_DATA_Pos) /*!< 0x00000040 */ 1503 #define ADC_DR_DATA_7 (0x0080UL << ADC_DR_DATA_Pos) /*!< 0x00000080 */ 1504 #define ADC_DR_DATA_8 (0x0100UL << ADC_DR_DATA_Pos) /*!< 0x00000100 */ 1505 #define ADC_DR_DATA_9 (0x0200UL << ADC_DR_DATA_Pos) /*!< 0x00000200 */ 1506 #define ADC_DR_DATA_10 (0x0400UL << ADC_DR_DATA_Pos) /*!< 0x00000400 */ 1507 #define ADC_DR_DATA_11 (0x0800UL << ADC_DR_DATA_Pos) /*!< 0x00000800 */ 1508 #define ADC_DR_DATA_12 (0x1000UL << ADC_DR_DATA_Pos) /*!< 0x00001000 */ 1509 #define ADC_DR_DATA_13 (0x2000UL << ADC_DR_DATA_Pos) /*!< 0x00002000 */ 1510 #define ADC_DR_DATA_14 (0x4000UL << ADC_DR_DATA_Pos) /*!< 0x00004000 */ 1511 #define ADC_DR_DATA_15 (0x8000UL << ADC_DR_DATA_Pos) /*!< 0x00008000 */ 1512 1513 /* Definitions for cohabitation of ADC peripherals 2.5Ms/sec and 5Ms/sec across STM32WB series */ 1514 #define ADC_DR_RDATA_Pos ADC_DR_DATA_Pos 1515 #define ADC_DR_RDATA_Msk ADC_DR_DATA_Msk 1516 #define ADC_DR_RDATA ADC_DR_DATA 1517 1518 /******************** Bit definition for ADC_CALFACT register ***************/ 1519 #define ADC_CALFACT_CALFACT_Pos (0U) 1520 #define ADC_CALFACT_CALFACT_Msk (0x7FUL << ADC_CALFACT_CALFACT_Pos) /*!< 0x0000007F */ 1521 #define ADC_CALFACT_CALFACT ADC_CALFACT_CALFACT_Msk /*!< ADC calibration factor in single-ended mode */ 1522 #define ADC_CALFACT_CALFACT_0 (0x01UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000001 */ 1523 #define ADC_CALFACT_CALFACT_1 (0x02UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000002 */ 1524 #define ADC_CALFACT_CALFACT_2 (0x04UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000004 */ 1525 #define ADC_CALFACT_CALFACT_3 (0x08UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000008 */ 1526 #define ADC_CALFACT_CALFACT_4 (0x10UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000010 */ 1527 #define ADC_CALFACT_CALFACT_5 (0x20UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000020 */ 1528 #define ADC_CALFACT_CALFACT_6 (0x40UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000040 */ 1529 1530 /************************* ADC Common registers *****************************/ 1531 /******************** Bit definition for ADC_CCR register *******************/ 1532 #define ADC_CCR_PRESC_Pos (18U) 1533 #define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */ 1534 #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC common clock prescaler, only for clock source asynchronous */ 1535 #define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */ 1536 #define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */ 1537 #define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */ 1538 #define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */ 1539 1540 #define ADC_CCR_VREFEN_Pos (22U) 1541 #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */ 1542 #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */ 1543 #define ADC_CCR_TSEN_Pos (23U) 1544 #define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */ 1545 #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */ 1546 #define ADC_CCR_VBATEN_Pos (24U) 1547 #define ADC_CCR_VBATEN_Msk (0x1UL << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */ 1548 #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< ADC internal path to battery voltage enable */ 1549 1550 /******************************************************************************/ 1551 /* */ 1552 /* CRC calculation unit */ 1553 /* */ 1554 /******************************************************************************/ 1555 /******************* Bit definition for CRC_DR register *********************/ 1556 #define CRC_DR_DR_Pos (0U) 1557 #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ 1558 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ 1559 1560 /******************* Bit definition for CRC_IDR register ********************/ 1561 #define CRC_IDR_IDR_Pos (0U) 1562 #define CRC_IDR_IDR_Msk (0xFFFFFFFFUL << CRC_IDR_IDR_Pos) /*!< 0x000000FF */ 1563 #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bits data register bits */ 1564 1565 /******************** Bit definition for CRC_CR register ********************/ 1566 #define CRC_CR_RESET_Pos (0U) 1567 #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ 1568 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */ 1569 #define CRC_CR_POLYSIZE_Pos (3U) 1570 #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */ 1571 #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */ 1572 #define CRC_CR_POLYSIZE_0 (0x1U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */ 1573 #define CRC_CR_POLYSIZE_1 (0x2U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */ 1574 #define CRC_CR_REV_IN_Pos (5U) 1575 #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */ 1576 #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */ 1577 #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */ 1578 #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */ 1579 #define CRC_CR_REV_OUT_Pos (7U) 1580 #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */ 1581 #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */ 1582 1583 /******************* Bit definition for CRC_INIT register *******************/ 1584 #define CRC_INIT_INIT_Pos (0U) 1585 #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */ 1586 #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */ 1587 1588 /******************* Bit definition for CRC_POL register ********************/ 1589 #define CRC_POL_POL_Pos (0U) 1590 #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */ 1591 #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */ 1592 1593 /******************************************************************************/ 1594 /* */ 1595 /* Advanced Encryption Standard (AES) */ 1596 /* */ 1597 /******************************************************************************/ 1598 /******************* Bit definition for AES_CR register *********************/ 1599 #define AES_CR_EN_Pos (0U) 1600 #define AES_CR_EN_Msk (0x1UL << AES_CR_EN_Pos) /*!< 0x00000001 */ 1601 #define AES_CR_EN AES_CR_EN_Msk /*!< AES Enable */ 1602 #define AES_CR_DATATYPE_Pos (1U) 1603 #define AES_CR_DATATYPE_Msk (0x3UL << AES_CR_DATATYPE_Pos) /*!< 0x00000006 */ 1604 #define AES_CR_DATATYPE AES_CR_DATATYPE_Msk /*!< Data type selection */ 1605 #define AES_CR_DATATYPE_0 (0x1U << AES_CR_DATATYPE_Pos) /*!< 0x00000002 */ 1606 #define AES_CR_DATATYPE_1 (0x2U << AES_CR_DATATYPE_Pos) /*!< 0x00000004 */ 1607 1608 #define AES_CR_MODE_Pos (3U) 1609 #define AES_CR_MODE_Msk (0x3UL << AES_CR_MODE_Pos) /*!< 0x00000018 */ 1610 #define AES_CR_MODE AES_CR_MODE_Msk /*!< AES Mode Of Operation */ 1611 #define AES_CR_MODE_0 (0x1U << AES_CR_MODE_Pos) /*!< 0x00000008 */ 1612 #define AES_CR_MODE_1 (0x2U << AES_CR_MODE_Pos) /*!< 0x00000010 */ 1613 1614 #define AES_CR_CHMOD_Pos (5U) 1615 #define AES_CR_CHMOD_Msk (0x803UL << AES_CR_CHMOD_Pos) /*!< 0x00010060 */ 1616 #define AES_CR_CHMOD AES_CR_CHMOD_Msk /*!< AES Chaining Mode */ 1617 #define AES_CR_CHMOD_0 (0x001U << AES_CR_CHMOD_Pos) /*!< 0x00000020 */ 1618 #define AES_CR_CHMOD_1 (0x002U << AES_CR_CHMOD_Pos) /*!< 0x00000040 */ 1619 #define AES_CR_CHMOD_2 (0x800U << AES_CR_CHMOD_Pos) /*!< 0x00010000 */ 1620 1621 #define AES_CR_CCFC_Pos (7U) 1622 #define AES_CR_CCFC_Msk (0x1UL << AES_CR_CCFC_Pos) /*!< 0x00000080 */ 1623 #define AES_CR_CCFC AES_CR_CCFC_Msk /*!< Computation Complete Flag Clear */ 1624 #define AES_CR_ERRC_Pos (8U) 1625 #define AES_CR_ERRC_Msk (0x1UL << AES_CR_ERRC_Pos) /*!< 0x00000100 */ 1626 #define AES_CR_ERRC AES_CR_ERRC_Msk /*!< Error Clear */ 1627 #define AES_CR_CCFIE_Pos (9U) 1628 #define AES_CR_CCFIE_Msk (0x1UL << AES_CR_CCFIE_Pos) /*!< 0x00000200 */ 1629 #define AES_CR_CCFIE AES_CR_CCFIE_Msk /*!< Computation Complete Flag Interrupt Enable */ 1630 #define AES_CR_ERRIE_Pos (10U) 1631 #define AES_CR_ERRIE_Msk (0x1UL << AES_CR_ERRIE_Pos) /*!< 0x00000400 */ 1632 #define AES_CR_ERRIE AES_CR_ERRIE_Msk /*!< Error Interrupt Enable */ 1633 #define AES_CR_DMAINEN_Pos (11U) 1634 #define AES_CR_DMAINEN_Msk (0x1UL << AES_CR_DMAINEN_Pos) /*!< 0x00000800 */ 1635 #define AES_CR_DMAINEN AES_CR_DMAINEN_Msk /*!< Enable data input phase DMA management */ 1636 #define AES_CR_DMAOUTEN_Pos (12U) 1637 #define AES_CR_DMAOUTEN_Msk (0x1UL << AES_CR_DMAOUTEN_Pos) /*!< 0x00001000 */ 1638 #define AES_CR_DMAOUTEN AES_CR_DMAOUTEN_Msk /*!< Enable data output phase DMA management */ 1639 1640 #define AES_CR_GCMPH_Pos (13U) 1641 #define AES_CR_GCMPH_Msk (0x3UL << AES_CR_GCMPH_Pos) /*!< 0x00006000 */ 1642 #define AES_CR_GCMPH AES_CR_GCMPH_Msk /*!< GCM Phase */ 1643 #define AES_CR_GCMPH_0 (0x1U << AES_CR_GCMPH_Pos) /*!< 0x00002000 */ 1644 #define AES_CR_GCMPH_1 (0x2U << AES_CR_GCMPH_Pos) /*!< 0x00004000 */ 1645 1646 #define AES_CR_KEYSIZE_Pos (18U) 1647 #define AES_CR_KEYSIZE_Msk (0x1UL << AES_CR_KEYSIZE_Pos) /*!< 0x00040000 */ 1648 #define AES_CR_KEYSIZE AES_CR_KEYSIZE_Msk /*!< Key size selection */ 1649 1650 #define AES_CR_NPBLB_Pos (20U) 1651 #define AES_CR_NPBLB_Msk (0xFUL << AES_CR_NPBLB_Pos) /*!< 0x00F00000 */ 1652 #define AES_CR_NPBLB AES_CR_NPBLB_Msk /*!< Number of padding bytes in last payload block */ 1653 #define AES_CR_NPBLB_0 (0x1U << AES_CR_NPBLB_Pos) /*!< 0x00100000 */ 1654 #define AES_CR_NPBLB_1 (0x2U << AES_CR_NPBLB_Pos) /*!< 0x00200000 */ 1655 #define AES_CR_NPBLB_2 (0x4U << AES_CR_NPBLB_Pos) /*!< 0x00400000 */ 1656 #define AES_CR_NPBLB_3 (0x8U << AES_CR_NPBLB_Pos) /*!< 0x00800000 */ 1657 1658 /******************* Bit definition for AES_SR register *********************/ 1659 #define AES_SR_CCF_Pos (0U) 1660 #define AES_SR_CCF_Msk (0x1UL << AES_SR_CCF_Pos) /*!< 0x00000001 */ 1661 #define AES_SR_CCF AES_SR_CCF_Msk /*!< Computation Complete Flag */ 1662 #define AES_SR_RDERR_Pos (1U) 1663 #define AES_SR_RDERR_Msk (0x1UL << AES_SR_RDERR_Pos) /*!< 0x00000002 */ 1664 #define AES_SR_RDERR AES_SR_RDERR_Msk /*!< Read Error Flag */ 1665 #define AES_SR_WRERR_Pos (2U) 1666 #define AES_SR_WRERR_Msk (0x1UL << AES_SR_WRERR_Pos) /*!< 0x00000004 */ 1667 #define AES_SR_WRERR AES_SR_WRERR_Msk /*!< Write Error Flag */ 1668 #define AES_SR_BUSY_Pos (3U) 1669 #define AES_SR_BUSY_Msk (0x1UL << AES_SR_BUSY_Pos) /*!< 0x00000008 */ 1670 #define AES_SR_BUSY AES_SR_BUSY_Msk /*!< Busy Flag */ 1671 1672 /******************* Bit definition for AES_DINR register *******************/ 1673 #define AES_DINR_Pos (0U) 1674 #define AES_DINR_Msk (0xFFFFFFFFUL << AES_DINR_Pos) /*!< 0xFFFFFFFF */ 1675 #define AES_DINR AES_DINR_Msk /*!< AES Data Input Register */ 1676 1677 /******************* Bit definition for AES_DOUTR register ******************/ 1678 #define AES_DOUTR_Pos (0U) 1679 #define AES_DOUTR_Msk (0xFFFFFFFFUL << AES_DOUTR_Pos) /*!< 0xFFFFFFFF */ 1680 #define AES_DOUTR AES_DOUTR_Msk /*!< AES Data Output Register */ 1681 1682 /******************* Bit definition for AES_KEYR0 register ******************/ 1683 #define AES_KEYR0_Pos (0U) 1684 #define AES_KEYR0_Msk (0xFFFFFFFFUL << AES_KEYR0_Pos) /*!< 0xFFFFFFFF */ 1685 #define AES_KEYR0 AES_KEYR0_Msk /*!< AES Key Register 0 */ 1686 1687 /******************* Bit definition for AES_KEYR1 register ******************/ 1688 #define AES_KEYR1_Pos (0U) 1689 #define AES_KEYR1_Msk (0xFFFFFFFFUL << AES_KEYR1_Pos) /*!< 0xFFFFFFFF */ 1690 #define AES_KEYR1 AES_KEYR1_Msk /*!< AES Key Register 1 */ 1691 1692 /******************* Bit definition for AES_KEYR2 register ******************/ 1693 #define AES_KEYR2_Pos (0U) 1694 #define AES_KEYR2_Msk (0xFFFFFFFFUL << AES_KEYR2_Pos) /*!< 0xFFFFFFFF */ 1695 #define AES_KEYR2 AES_KEYR2_Msk /*!< AES Key Register 2 */ 1696 1697 /******************* Bit definition for AES_KEYR3 register ******************/ 1698 #define AES_KEYR3_Pos (0U) 1699 #define AES_KEYR3_Msk (0xFFFFFFFFUL << AES_KEYR3_Pos) /*!< 0xFFFFFFFF */ 1700 #define AES_KEYR3 AES_KEYR3_Msk /*!< AES Key Register 3 */ 1701 1702 /******************* Bit definition for AES_KEYR4 register ******************/ 1703 #define AES_KEYR4_Pos (0U) 1704 #define AES_KEYR4_Msk (0xFFFFFFFFUL << AES_KEYR4_Pos) /*!< 0xFFFFFFFF */ 1705 #define AES_KEYR4 AES_KEYR4_Msk /*!< AES Key Register 4 */ 1706 1707 /******************* Bit definition for AES_KEYR5 register ******************/ 1708 #define AES_KEYR5_Pos (0U) 1709 #define AES_KEYR5_Msk (0xFFFFFFFFUL << AES_KEYR5_Pos) /*!< 0xFFFFFFFF */ 1710 #define AES_KEYR5 AES_KEYR5_Msk /*!< AES Key Register 5 */ 1711 1712 /******************* Bit definition for AES_KEYR6 register ******************/ 1713 #define AES_KEYR6_Pos (0U) 1714 #define AES_KEYR6_Msk (0xFFFFFFFFUL << AES_KEYR6_Pos) /*!< 0xFFFFFFFF */ 1715 #define AES_KEYR6 AES_KEYR6_Msk /*!< AES Key Register 6 */ 1716 1717 /******************* Bit definition for AES_KEYR7 register ******************/ 1718 #define AES_KEYR7_Pos (0U) 1719 #define AES_KEYR7_Msk (0xFFFFFFFFUL << AES_KEYR7_Pos) /*!< 0xFFFFFFFF */ 1720 #define AES_KEYR7 AES_KEYR7_Msk /*!< AES Key Register 7 */ 1721 1722 /******************* Bit definition for AES_IVR0 register ******************/ 1723 #define AES_IVR0_Pos (0U) 1724 #define AES_IVR0_Msk (0xFFFFFFFFUL << AES_IVR0_Pos) /*!< 0xFFFFFFFF */ 1725 #define AES_IVR0 AES_IVR0_Msk /*!< AES Initialization Vector Register 0 */ 1726 1727 /******************* Bit definition for AES_IVR1 register ******************/ 1728 #define AES_IVR1_Pos (0U) 1729 #define AES_IVR1_Msk (0xFFFFFFFFUL << AES_IVR1_Pos) /*!< 0xFFFFFFFF */ 1730 #define AES_IVR1 AES_IVR1_Msk /*!< AES Initialization Vector Register 1 */ 1731 1732 /******************* Bit definition for AES_IVR2 register ******************/ 1733 #define AES_IVR2_Pos (0U) 1734 #define AES_IVR2_Msk (0xFFFFFFFFUL << AES_IVR2_Pos) /*!< 0xFFFFFFFF */ 1735 #define AES_IVR2 AES_IVR2_Msk /*!< AES Initialization Vector Register 2 */ 1736 1737 /******************* Bit definition for AES_IVR3 register ******************/ 1738 #define AES_IVR3_Pos (0U) 1739 #define AES_IVR3_Msk (0xFFFFFFFFUL << AES_IVR3_Pos) /*!< 0xFFFFFFFF */ 1740 #define AES_IVR3 AES_IVR3_Msk /*!< AES Initialization Vector Register 3 */ 1741 1742 /******************* Bit definition for AES_SUSP0R register ******************/ 1743 #define AES_SUSP0R_Pos (0U) 1744 #define AES_SUSP0R_Msk (0xFFFFFFFFUL << AES_SUSP0R_Pos) /*!< 0xFFFFFFFF */ 1745 #define AES_SUSP0R AES_SUSP0R_Msk /*!< AES Suspend registers 0 */ 1746 1747 /******************* Bit definition for AES_SUSP1R register ******************/ 1748 #define AES_SUSP1R_Pos (0U) 1749 #define AES_SUSP1R_Msk (0xFFFFFFFFUL << AES_SUSP1R_Pos) /*!< 0xFFFFFFFF */ 1750 #define AES_SUSP1R AES_SUSP1R_Msk /*!< AES Suspend registers 1 */ 1751 1752 /******************* Bit definition for AES_SUSP2R register ******************/ 1753 #define AES_SUSP2R_Pos (0U) 1754 #define AES_SUSP2R_Msk (0xFFFFFFFFUL << AES_SUSP2R_Pos) /*!< 0xFFFFFFFF */ 1755 #define AES_SUSP2R AES_SUSP2R_Msk /*!< AES Suspend registers 2 */ 1756 1757 /******************* Bit definition for AES_SUSP3R register ******************/ 1758 #define AES_SUSP3R_Pos (0U) 1759 #define AES_SUSP3R_Msk (0xFFFFFFFFUL << AES_SUSP3R_Pos) /*!< 0xFFFFFFFF */ 1760 #define AES_SUSP3R AES_SUSP3R_Msk /*!< AES Suspend registers 3 */ 1761 1762 /******************* Bit definition for AES_SUSP4R register ******************/ 1763 #define AES_SUSP4R_Pos (0U) 1764 #define AES_SUSP4R_Msk (0xFFFFFFFFUL << AES_SUSP4R_Pos) /*!< 0xFFFFFFFF */ 1765 #define AES_SUSP4R AES_SUSP4R_Msk /*!< AES Suspend registers 4 */ 1766 1767 /******************* Bit definition for AES_SUSP5R register ******************/ 1768 #define AES_SUSP5R_Pos (0U) 1769 #define AES_SUSP5R_Msk (0xFFFFFFFFUL << AES_SUSP5R_Pos) /*!< 0xFFFFFFFF */ 1770 #define AES_SUSP5R AES_SUSP5R_Msk /*!< AES Suspend registers 5 */ 1771 1772 /******************* Bit definition for AES_SUSP6R register ******************/ 1773 #define AES_SUSP6R_Pos (0U) 1774 #define AES_SUSP6R_Msk (0xFFFFFFFFUL << AES_SUSP6R_Pos) /*!< 0xFFFFFFFF */ 1775 #define AES_SUSP6R AES_SUSP6R_Msk /*!< AES Suspend registers 6 */ 1776 1777 /******************* Bit definition for AES_SUSP7R register ******************/ 1778 #define AES_SUSP7R_Pos (0U) 1779 #define AES_SUSP7R_Msk (0xFFFFFFFFUL << AES_SUSP7R_Pos) /*!< 0xFFFFFFFF */ 1780 #define AES_SUSP7R AES_SUSP7R_Msk /*!< AES Suspend registers 7 */ 1781 1782 /******************************************************************************/ 1783 /* */ 1784 /* DMA Controller (DMA) */ 1785 /* */ 1786 /******************************************************************************/ 1787 1788 /******************* Bit definition for DMA_ISR register ********************/ 1789 #define DMA_ISR_GIF1_Pos (0U) 1790 #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ 1791 #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ 1792 #define DMA_ISR_TCIF1_Pos (1U) 1793 #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ 1794 #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ 1795 #define DMA_ISR_HTIF1_Pos (2U) 1796 #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ 1797 #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ 1798 #define DMA_ISR_TEIF1_Pos (3U) 1799 #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ 1800 #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ 1801 #define DMA_ISR_GIF2_Pos (4U) 1802 #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ 1803 #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ 1804 #define DMA_ISR_TCIF2_Pos (5U) 1805 #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ 1806 #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ 1807 #define DMA_ISR_HTIF2_Pos (6U) 1808 #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ 1809 #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ 1810 #define DMA_ISR_TEIF2_Pos (7U) 1811 #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ 1812 #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ 1813 #define DMA_ISR_GIF3_Pos (8U) 1814 #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ 1815 #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ 1816 #define DMA_ISR_TCIF3_Pos (9U) 1817 #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ 1818 #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ 1819 #define DMA_ISR_HTIF3_Pos (10U) 1820 #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ 1821 #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ 1822 #define DMA_ISR_TEIF3_Pos (11U) 1823 #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ 1824 #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ 1825 #define DMA_ISR_GIF4_Pos (12U) 1826 #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ 1827 #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ 1828 #define DMA_ISR_TCIF4_Pos (13U) 1829 #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ 1830 #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ 1831 #define DMA_ISR_HTIF4_Pos (14U) 1832 #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ 1833 #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ 1834 #define DMA_ISR_TEIF4_Pos (15U) 1835 #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ 1836 #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ 1837 #define DMA_ISR_GIF5_Pos (16U) 1838 #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ 1839 #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ 1840 #define DMA_ISR_TCIF5_Pos (17U) 1841 #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ 1842 #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ 1843 #define DMA_ISR_HTIF5_Pos (18U) 1844 #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ 1845 #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ 1846 #define DMA_ISR_TEIF5_Pos (19U) 1847 #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ 1848 #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ 1849 #define DMA_ISR_GIF6_Pos (20U) 1850 #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ 1851 #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ 1852 #define DMA_ISR_TCIF6_Pos (21U) 1853 #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ 1854 #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ 1855 #define DMA_ISR_HTIF6_Pos (22U) 1856 #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ 1857 #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ 1858 #define DMA_ISR_TEIF6_Pos (23U) 1859 #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ 1860 #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ 1861 #define DMA_ISR_GIF7_Pos (24U) 1862 #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ 1863 #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ 1864 #define DMA_ISR_TCIF7_Pos (25U) 1865 #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ 1866 #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ 1867 #define DMA_ISR_HTIF7_Pos (26U) 1868 #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ 1869 #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ 1870 #define DMA_ISR_TEIF7_Pos (27U) 1871 #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ 1872 #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ 1873 1874 /******************* Bit definition for DMA_IFCR register *******************/ 1875 #define DMA_IFCR_CGIF1_Pos (0U) 1876 #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ 1877 #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */ 1878 #define DMA_IFCR_CTCIF1_Pos (1U) 1879 #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ 1880 #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ 1881 #define DMA_IFCR_CHTIF1_Pos (2U) 1882 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ 1883 #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ 1884 #define DMA_IFCR_CTEIF1_Pos (3U) 1885 #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ 1886 #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ 1887 #define DMA_IFCR_CGIF2_Pos (4U) 1888 #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ 1889 #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ 1890 #define DMA_IFCR_CTCIF2_Pos (5U) 1891 #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ 1892 #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ 1893 #define DMA_IFCR_CHTIF2_Pos (6U) 1894 #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ 1895 #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ 1896 #define DMA_IFCR_CTEIF2_Pos (7U) 1897 #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ 1898 #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ 1899 #define DMA_IFCR_CGIF3_Pos (8U) 1900 #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ 1901 #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ 1902 #define DMA_IFCR_CTCIF3_Pos (9U) 1903 #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ 1904 #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ 1905 #define DMA_IFCR_CHTIF3_Pos (10U) 1906 #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ 1907 #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ 1908 #define DMA_IFCR_CTEIF3_Pos (11U) 1909 #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ 1910 #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ 1911 #define DMA_IFCR_CGIF4_Pos (12U) 1912 #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ 1913 #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ 1914 #define DMA_IFCR_CTCIF4_Pos (13U) 1915 #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ 1916 #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ 1917 #define DMA_IFCR_CHTIF4_Pos (14U) 1918 #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ 1919 #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ 1920 #define DMA_IFCR_CTEIF4_Pos (15U) 1921 #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ 1922 #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ 1923 #define DMA_IFCR_CGIF5_Pos (16U) 1924 #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ 1925 #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ 1926 #define DMA_IFCR_CTCIF5_Pos (17U) 1927 #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ 1928 #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ 1929 #define DMA_IFCR_CHTIF5_Pos (18U) 1930 #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ 1931 #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ 1932 #define DMA_IFCR_CTEIF5_Pos (19U) 1933 #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ 1934 #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ 1935 #define DMA_IFCR_CGIF6_Pos (20U) 1936 #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ 1937 #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ 1938 #define DMA_IFCR_CTCIF6_Pos (21U) 1939 #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ 1940 #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ 1941 #define DMA_IFCR_CHTIF6_Pos (22U) 1942 #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ 1943 #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ 1944 #define DMA_IFCR_CTEIF6_Pos (23U) 1945 #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ 1946 #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ 1947 #define DMA_IFCR_CGIF7_Pos (24U) 1948 #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ 1949 #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ 1950 #define DMA_IFCR_CTCIF7_Pos (25U) 1951 #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ 1952 #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ 1953 #define DMA_IFCR_CHTIF7_Pos (26U) 1954 #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ 1955 #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ 1956 #define DMA_IFCR_CTEIF7_Pos (27U) 1957 #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ 1958 #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ 1959 1960 /******************* Bit definition for DMA_CCR register ********************/ 1961 #define DMA_CCR_EN_Pos (0U) 1962 #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */ 1963 #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ 1964 #define DMA_CCR_TCIE_Pos (1U) 1965 #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ 1966 #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ 1967 #define DMA_CCR_HTIE_Pos (2U) 1968 #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ 1969 #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ 1970 #define DMA_CCR_TEIE_Pos (3U) 1971 #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ 1972 #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ 1973 #define DMA_CCR_DIR_Pos (4U) 1974 #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ 1975 #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ 1976 #define DMA_CCR_CIRC_Pos (5U) 1977 #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ 1978 #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ 1979 #define DMA_CCR_PINC_Pos (6U) 1980 #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ 1981 #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ 1982 #define DMA_CCR_MINC_Pos (7U) 1983 #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ 1984 #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ 1985 1986 #define DMA_CCR_PSIZE_Pos (8U) 1987 #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ 1988 #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ 1989 #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ 1990 #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ 1991 1992 #define DMA_CCR_MSIZE_Pos (10U) 1993 #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ 1994 #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ 1995 #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ 1996 #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ 1997 1998 #define DMA_CCR_PL_Pos (12U) 1999 #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */ 2000 #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/ 2001 #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */ 2002 #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */ 2003 2004 #define DMA_CCR_MEM2MEM_Pos (14U) 2005 #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ 2006 #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ 2007 2008 /****************** Bit definition for DMA_CNDTR register *******************/ 2009 #define DMA_CNDTR_NDT_Pos (0U) 2010 #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ 2011 #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ 2012 2013 /****************** Bit definition for DMA_CPAR register ********************/ 2014 #define DMA_CPAR_PA_Pos (0U) 2015 #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ 2016 #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ 2017 2018 /****************** Bit definition for DMA_CMAR register ********************/ 2019 #define DMA_CMAR_MA_Pos (0U) 2020 #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ 2021 #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ 2022 2023 /******************************************************************************/ 2024 /* */ 2025 /* DMAMUX Controller */ 2026 /* */ 2027 /******************************************************************************/ 2028 /******************** Bits definition for DMAMUX_CxCR register **************/ 2029 #define DMAMUX_CxCR_DMAREQ_ID_Pos (0U) 2030 #define DMAMUX_CxCR_DMAREQ_ID_Msk (0x3FUL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x0000003F */ 2031 #define DMAMUX_CxCR_DMAREQ_ID DMAMUX_CxCR_DMAREQ_ID_Msk /*!< DMA Request ID */ 2032 #define DMAMUX_CxCR_DMAREQ_ID_0 (0x01U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000001 */ 2033 #define DMAMUX_CxCR_DMAREQ_ID_1 (0x02U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000002 */ 2034 #define DMAMUX_CxCR_DMAREQ_ID_2 (0x04U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000004 */ 2035 #define DMAMUX_CxCR_DMAREQ_ID_3 (0x08U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000008 */ 2036 #define DMAMUX_CxCR_DMAREQ_ID_4 (0x10U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000010 */ 2037 #define DMAMUX_CxCR_DMAREQ_ID_5 (0x20U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000020 */ 2038 #define DMAMUX_CxCR_SOIE_Pos (8U) 2039 #define DMAMUX_CxCR_SOIE_Msk (0x1UL << DMAMUX_CxCR_SOIE_Pos) /*!< 0x00000100 */ 2040 #define DMAMUX_CxCR_SOIE DMAMUX_CxCR_SOIE_Msk /*!< Synchro overrun interrupt enable */ 2041 #define DMAMUX_CxCR_EGE_Pos (9U) 2042 #define DMAMUX_CxCR_EGE_Msk (0x1UL << DMAMUX_CxCR_EGE_Pos) /*!< 0x00000200 */ 2043 #define DMAMUX_CxCR_EGE DMAMUX_CxCR_EGE_Msk /*!< Event generation interrupt enable */ 2044 #define DMAMUX_CxCR_SE_Pos (16U) 2045 #define DMAMUX_CxCR_SE_Msk (0x1UL << DMAMUX_CxCR_SE_Pos) /*!< 0x00010000 */ 2046 #define DMAMUX_CxCR_SE DMAMUX_CxCR_SE_Msk /*!< Synchronization enable */ 2047 #define DMAMUX_CxCR_SPOL_Pos (17U) 2048 #define DMAMUX_CxCR_SPOL_Msk (0x3UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00060000 */ 2049 #define DMAMUX_CxCR_SPOL DMAMUX_CxCR_SPOL_Msk /*!< Synchronization polarity */ 2050 #define DMAMUX_CxCR_SPOL_0 (0x1U << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00020000 */ 2051 #define DMAMUX_CxCR_SPOL_1 (0x2U << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00040000 */ 2052 #define DMAMUX_CxCR_NBREQ_Pos (19U) 2053 #define DMAMUX_CxCR_NBREQ_Msk (0x1FUL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00F80000 */ 2054 #define DMAMUX_CxCR_NBREQ DMAMUX_CxCR_NBREQ_Msk /*!< Number of request */ 2055 #define DMAMUX_CxCR_NBREQ_0 (0x01U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00080000 */ 2056 #define DMAMUX_CxCR_NBREQ_1 (0x02U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00100000 */ 2057 #define DMAMUX_CxCR_NBREQ_2 (0x04U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00200000 */ 2058 #define DMAMUX_CxCR_NBREQ_3 (0x08U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00400000 */ 2059 #define DMAMUX_CxCR_NBREQ_4 (0x10U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00800000 */ 2060 #define DMAMUX_CxCR_SYNC_ID_Pos (24U) 2061 #define DMAMUX_CxCR_SYNC_ID_Msk (0x1FUL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x1F000000 */ 2062 #define DMAMUX_CxCR_SYNC_ID DMAMUX_CxCR_SYNC_ID_Msk /*!< Synchronization ID */ 2063 #define DMAMUX_CxCR_SYNC_ID_0 (0x01U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x01000000 */ 2064 #define DMAMUX_CxCR_SYNC_ID_1 (0x02U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x02000000 */ 2065 #define DMAMUX_CxCR_SYNC_ID_2 (0x04U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x04000000 */ 2066 #define DMAMUX_CxCR_SYNC_ID_3 (0x08U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x08000000 */ 2067 #define DMAMUX_CxCR_SYNC_ID_4 (0x10U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x10000000 */ 2068 2069 /******************* Bits definition for DMAMUX_CSR register **************/ 2070 #define DMAMUX_CSR_SOF0_Pos (0U) 2071 #define DMAMUX_CSR_SOF0_Msk (0x1UL << DMAMUX_CSR_SOF0_Pos) /*!< 0x00000001 */ 2072 #define DMAMUX_CSR_SOF0 DMAMUX_CSR_SOF0_Msk /*!< Synchronization Overrun Flag 0 */ 2073 #define DMAMUX_CSR_SOF1_Pos (1U) 2074 #define DMAMUX_CSR_SOF1_Msk (0x1UL << DMAMUX_CSR_SOF1_Pos) /*!< 0x00000002 */ 2075 #define DMAMUX_CSR_SOF1 DMAMUX_CSR_SOF1_Msk /*!< Synchronization Overrun Flag 1 */ 2076 #define DMAMUX_CSR_SOF2_Pos (2U) 2077 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */ 2078 #define DMAMUX_CSR_SOF2 DMAMUX_CSR_SOF2_Msk /*!< Synchronization Overrun Flag 2 */ 2079 #define DMAMUX_CSR_SOF3_Pos (3U) 2080 #define DMAMUX_CSR_SOF3_Msk (0x1UL << DMAMUX_CSR_SOF3_Pos) /*!< 0x00000008 */ 2081 #define DMAMUX_CSR_SOF3 DMAMUX_CSR_SOF3_Msk /*!< Synchronization Overrun Flag 3 */ 2082 #define DMAMUX_CSR_SOF4_Pos (4U) 2083 #define DMAMUX_CSR_SOF4_Msk (0x1UL << DMAMUX_CSR_SOF4_Pos) /*!< 0x00000010 */ 2084 #define DMAMUX_CSR_SOF4 DMAMUX_CSR_SOF4_Msk /*!< Synchronization Overrun Flag 4 */ 2085 #define DMAMUX_CSR_SOF5_Pos (5U) 2086 #define DMAMUX_CSR_SOF5_Msk (0x1UL << DMAMUX_CSR_SOF5_Pos) /*!< 0x00000020 */ 2087 #define DMAMUX_CSR_SOF5 DMAMUX_CSR_SOF5_Msk /*!< Synchronization Overrun Flag 5 */ 2088 #define DMAMUX_CSR_SOF6_Pos (6U) 2089 #define DMAMUX_CSR_SOF6_Msk (0x1UL << DMAMUX_CSR_SOF6_Pos) /*!< 0x00000040 */ 2090 #define DMAMUX_CSR_SOF6 DMAMUX_CSR_SOF6_Msk /*!< Synchronization Overrun Flag 6 */ 2091 2092 /******************** Bits definition for DMAMUX_CFR register **************/ 2093 #define DMAMUX_CFR_CSOF0_Pos (0U) 2094 #define DMAMUX_CFR_CSOF0_Msk (0x1UL << DMAMUX_CFR_CSOF0_Pos) /*!< 0x00000001 */ 2095 #define DMAMUX_CFR_CSOF0 DMAMUX_CFR_CSOF0_Msk /*!< Clear Overrun Flag 0 */ 2096 #define DMAMUX_CFR_CSOF1_Pos (1U) 2097 #define DMAMUX_CFR_CSOF1_Msk (0x1UL << DMAMUX_CFR_CSOF1_Pos) /*!< 0x00000002 */ 2098 #define DMAMUX_CFR_CSOF1 DMAMUX_CFR_CSOF1_Msk /*!< Clear Overrun Flag 1 */ 2099 #define DMAMUX_CFR_CSOF2_Pos (2U) 2100 #define DMAMUX_CFR_CSOF2_Msk (0x1UL << DMAMUX_CFR_CSOF2_Pos) /*!< 0x00000004 */ 2101 #define DMAMUX_CFR_CSOF2 DMAMUX_CFR_CSOF2_Msk /*!< Clear Overrun Flag 2 */ 2102 #define DMAMUX_CFR_CSOF3_Pos (3U) 2103 #define DMAMUX_CFR_CSOF3_Msk (0x1UL << DMAMUX_CFR_CSOF3_Pos) /*!< 0x00000008 */ 2104 #define DMAMUX_CFR_CSOF3 DMAMUX_CFR_CSOF3_Msk /*!< Clear Overrun Flag 3 */ 2105 #define DMAMUX_CFR_CSOF4_Pos (4U) 2106 #define DMAMUX_CFR_CSOF4_Msk (0x1UL << DMAMUX_CFR_CSOF4_Pos) /*!< 0x00000010 */ 2107 #define DMAMUX_CFR_CSOF4 DMAMUX_CFR_CSOF4_Msk /*!< Clear Overrun Flag 4 */ 2108 #define DMAMUX_CFR_CSOF5_Pos (5U) 2109 #define DMAMUX_CFR_CSOF5_Msk (0x1UL << DMAMUX_CFR_CSOF5_Pos) /*!< 0x00000020 */ 2110 #define DMAMUX_CFR_CSOF5 DMAMUX_CFR_CSOF5_Msk /*!< Clear Overrun Flag 5 */ 2111 #define DMAMUX_CFR_CSOF6_Pos (6U) 2112 #define DMAMUX_CFR_CSOF6_Msk (0x1UL << DMAMUX_CFR_CSOF6_Pos) /*!< 0x00000040 */ 2113 #define DMAMUX_CFR_CSOF6 DMAMUX_CFR_CSOF6_Msk /*!< Clear Overrun Flag 6 */ 2114 2115 /******************** Bits definition for DMAMUX_RGxCR register ************/ 2116 #define DMAMUX_RGxCR_SIG_ID_Pos (0U) 2117 #define DMAMUX_RGxCR_SIG_ID_Msk (0x1FUL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x0000001F */ 2118 #define DMAMUX_RGxCR_SIG_ID DMAMUX_RGxCR_SIG_ID_Msk /*!< Signal ID */ 2119 #define DMAMUX_RGxCR_SIG_ID_0 (0x01U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000001 */ 2120 #define DMAMUX_RGxCR_SIG_ID_1 (0x02U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000002 */ 2121 #define DMAMUX_RGxCR_SIG_ID_2 (0x04U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000004 */ 2122 #define DMAMUX_RGxCR_SIG_ID_3 (0x08U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000008 */ 2123 #define DMAMUX_RGxCR_SIG_ID_4 (0x10U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000010 */ 2124 #define DMAMUX_RGxCR_OIE_Pos (8U) 2125 #define DMAMUX_RGxCR_OIE_Msk (0x1UL << DMAMUX_RGxCR_OIE_Pos) /*!< 0x00000100 */ 2126 #define DMAMUX_RGxCR_OIE DMAMUX_RGxCR_OIE_Msk /*!< Overrun interrupt enable */ 2127 #define DMAMUX_RGxCR_GE_Pos (16U) 2128 #define DMAMUX_RGxCR_GE_Msk (0x1UL << DMAMUX_RGxCR_GE_Pos) /*!< 0x00010000 */ 2129 #define DMAMUX_RGxCR_GE DMAMUX_RGxCR_GE_Msk /*!< Generation enable */ 2130 #define DMAMUX_RGxCR_GPOL_Pos (17U) 2131 #define DMAMUX_RGxCR_GPOL_Msk (0x3UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00060000 */ 2132 #define DMAMUX_RGxCR_GPOL DMAMUX_RGxCR_GPOL_Msk /*!< Generation polarity */ 2133 #define DMAMUX_RGxCR_GPOL_0 (0x1U << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00020000 */ 2134 #define DMAMUX_RGxCR_GPOL_1 (0x2U << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00040000 */ 2135 #define DMAMUX_RGxCR_GNBREQ_Pos (19U) 2136 #define DMAMUX_RGxCR_GNBREQ_Msk (0x1FUL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00F80000 */ 2137 #define DMAMUX_RGxCR_GNBREQ DMAMUX_RGxCR_GNBREQ_Msk /*!< Number of request */ 2138 #define DMAMUX_RGxCR_GNBREQ_0 (0x01U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00080000 */ 2139 #define DMAMUX_RGxCR_GNBREQ_1 (0x02U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00100000 */ 2140 #define DMAMUX_RGxCR_GNBREQ_2 (0x04U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00200000 */ 2141 #define DMAMUX_RGxCR_GNBREQ_3 (0x08U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00400000 */ 2142 #define DMAMUX_RGxCR_GNBREQ_4 (0x10U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00800000 */ 2143 2144 /******************** Bits definition for DMAMUX_RGSR register **************/ 2145 #define DMAMUX_RGSR_OF0_Pos (0U) 2146 #define DMAMUX_RGSR_OF0_Msk (0x1UL << DMAMUX_RGSR_OF0_Pos) /*!< 0x00000001 */ 2147 #define DMAMUX_RGSR_OF0 DMAMUX_RGSR_OF0_Msk /*!< Overrun flag 0 */ 2148 #define DMAMUX_RGSR_OF1_Pos (1U) 2149 #define DMAMUX_RGSR_OF1_Msk (0x1UL << DMAMUX_RGSR_OF1_Pos) /*!< 0x00000002 */ 2150 #define DMAMUX_RGSR_OF1 DMAMUX_RGSR_OF1_Msk /*!< Overrun flag 1 */ 2151 #define DMAMUX_RGSR_OF2_Pos (2U) 2152 #define DMAMUX_RGSR_OF2_Msk (0x1UL << DMAMUX_RGSR_OF2_Pos) /*!< 0x00000004 */ 2153 #define DMAMUX_RGSR_OF2 DMAMUX_RGSR_OF2_Msk /*!< Overrun flag 2 */ 2154 #define DMAMUX_RGSR_OF3_Pos (3U) 2155 #define DMAMUX_RGSR_OF3_Msk (0x1UL << DMAMUX_RGSR_OF3_Pos) /*!< 0x00000008 */ 2156 #define DMAMUX_RGSR_OF3 DMAMUX_RGSR_OF3_Msk /*!< Overrun flag 3 */ 2157 2158 /******************** Bits definition for DMAMUX_RGCFR register **************/ 2159 #define DMAMUX_RGCFR_COF0_Pos (0U) 2160 #define DMAMUX_RGCFR_COF0_Msk (0x1UL << DMAMUX_RGCFR_COF0_Pos) /*!< 0x00000001 */ 2161 #define DMAMUX_RGCFR_COF0 DMAMUX_RGCFR_COF0_Msk /*!< Clear Overrun flag 0 */ 2162 #define DMAMUX_RGCFR_COF1_Pos (1U) 2163 #define DMAMUX_RGCFR_COF1_Msk (0x1UL << DMAMUX_RGCFR_COF1_Pos) /*!< 0x00000002 */ 2164 #define DMAMUX_RGCFR_COF1 DMAMUX_RGCFR_COF1_Msk /*!< Clear Overrun flag 1 */ 2165 #define DMAMUX_RGCFR_COF2_Pos (2U) 2166 #define DMAMUX_RGCFR_COF2_Msk (0x1UL << DMAMUX_RGCFR_COF2_Pos) /*!< 0x00000004 */ 2167 #define DMAMUX_RGCFR_COF2 DMAMUX_RGCFR_COF2_Msk /*!< Clear Overrun flag 2 */ 2168 #define DMAMUX_RGCFR_COF3_Pos (3U) 2169 #define DMAMUX_RGCFR_COF3_Msk (0x1UL << DMAMUX_RGCFR_COF3_Pos) /*!< 0x00000008 */ 2170 #define DMAMUX_RGCFR_COF3 DMAMUX_RGCFR_COF3_Msk /*!< Clear Overrun flag 3 */ 2171 2172 /******************************************************************************/ 2173 /* */ 2174 /* External Interrupt/Event Controller */ 2175 /* */ 2176 /******************************************************************************/ 2177 2178 /****************** Bit definition for EXTI_RTSR1 register ******************/ 2179 #define EXTI_RTSR1_RT_Pos (0U) 2180 #define EXTI_RTSR1_RT_Msk (0x803FFFFFUL << EXTI_RTSR1_RT_Pos) /*!< 0x803FFFFF */ 2181 #define EXTI_RTSR1_RT EXTI_RTSR1_RT_Msk /*!< Rising trigger event configuration bit */ 2182 #define EXTI_RTSR1_RT0_Pos (0U) 2183 #define EXTI_RTSR1_RT0_Msk (0x1UL << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */ 2184 #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */ 2185 #define EXTI_RTSR1_RT1_Pos (1U) 2186 #define EXTI_RTSR1_RT1_Msk (0x1UL << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */ 2187 #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */ 2188 #define EXTI_RTSR1_RT2_Pos (2U) 2189 #define EXTI_RTSR1_RT2_Msk (0x1UL << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */ 2190 #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */ 2191 #define EXTI_RTSR1_RT3_Pos (3U) 2192 #define EXTI_RTSR1_RT3_Msk (0x1UL << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */ 2193 #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */ 2194 #define EXTI_RTSR1_RT4_Pos (4U) 2195 #define EXTI_RTSR1_RT4_Msk (0x1UL << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */ 2196 #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */ 2197 #define EXTI_RTSR1_RT5_Pos (5U) 2198 #define EXTI_RTSR1_RT5_Msk (0x1UL << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */ 2199 #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */ 2200 #define EXTI_RTSR1_RT6_Pos (6U) 2201 #define EXTI_RTSR1_RT6_Msk (0x1UL << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */ 2202 #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */ 2203 #define EXTI_RTSR1_RT7_Pos (7U) 2204 #define EXTI_RTSR1_RT7_Msk (0x1UL << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */ 2205 #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */ 2206 #define EXTI_RTSR1_RT8_Pos (8U) 2207 #define EXTI_RTSR1_RT8_Msk (0x1UL << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */ 2208 #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */ 2209 #define EXTI_RTSR1_RT9_Pos (9U) 2210 #define EXTI_RTSR1_RT9_Msk (0x1UL << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */ 2211 #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */ 2212 #define EXTI_RTSR1_RT10_Pos (10U) 2213 #define EXTI_RTSR1_RT10_Msk (0x1UL << EXTI_RTSR1_RT10_Pos) /*!< 0x00000400 */ 2214 #define EXTI_RTSR1_RT10 EXTI_RTSR1_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */ 2215 #define EXTI_RTSR1_RT11_Pos (11U) 2216 #define EXTI_RTSR1_RT11_Msk (0x1UL << EXTI_RTSR1_RT11_Pos) /*!< 0x00000800 */ 2217 #define EXTI_RTSR1_RT11 EXTI_RTSR1_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */ 2218 #define EXTI_RTSR1_RT12_Pos (12U) 2219 #define EXTI_RTSR1_RT12_Msk (0x1UL << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */ 2220 #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */ 2221 #define EXTI_RTSR1_RT13_Pos (13U) 2222 #define EXTI_RTSR1_RT13_Msk (0x1UL << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */ 2223 #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */ 2224 #define EXTI_RTSR1_RT14_Pos (14U) 2225 #define EXTI_RTSR1_RT14_Msk (0x1UL << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */ 2226 #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */ 2227 #define EXTI_RTSR1_RT15_Pos (15U) 2228 #define EXTI_RTSR1_RT15_Msk (0x1UL << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */ 2229 #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */ 2230 #define EXTI_RTSR1_RT16_Pos (16U) 2231 #define EXTI_RTSR1_RT16_Msk (0x1UL << EXTI_RTSR1_RT16_Pos) /*!< 0x00010000 */ 2232 #define EXTI_RTSR1_RT16 EXTI_RTSR1_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */ 2233 #define EXTI_RTSR1_RT17_Pos (17U) 2234 #define EXTI_RTSR1_RT17_Msk (0x1UL << EXTI_RTSR1_RT17_Pos) /*!< 0x00020000 */ 2235 #define EXTI_RTSR1_RT17 EXTI_RTSR1_RT17_Msk /*!< Rising trigger event configuration bit of line 17 */ 2236 #define EXTI_RTSR1_RT18_Pos (18U) 2237 #define EXTI_RTSR1_RT18_Msk (0x1UL << EXTI_RTSR1_RT18_Pos) /*!< 0x00040000 */ 2238 #define EXTI_RTSR1_RT18 EXTI_RTSR1_RT18_Msk /*!< Rising trigger event configuration bit of line 18 */ 2239 #define EXTI_RTSR1_RT19_Pos (19U) 2240 #define EXTI_RTSR1_RT19_Msk (0x1UL << EXTI_RTSR1_RT19_Pos) /*!< 0x00080000 */ 2241 #define EXTI_RTSR1_RT19 EXTI_RTSR1_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */ 2242 #define EXTI_RTSR1_RT31_Pos (31U) 2243 #define EXTI_RTSR1_RT31_Msk (0x1UL << EXTI_RTSR1_RT31_Pos) /*!< 0x80000000 */ 2244 #define EXTI_RTSR1_RT31 EXTI_RTSR1_RT31_Msk /*!< Rising trigger event configuration bit of line 31 */ 2245 2246 /****************** Bit definition for EXTI_FTSR1 register ******************/ 2247 #define EXTI_FTSR1_FT_Pos (0U) 2248 #define EXTI_FTSR1_FT_Msk (0x803FFFFFUL << EXTI_FTSR1_FT_Pos) /*!< 0x803FFFFF */ 2249 #define EXTI_FTSR1_FT EXTI_FTSR1_FT_Msk /*!< Falling trigger event configuration bit */ 2250 #define EXTI_FTSR1_FT0_Pos (0U) 2251 #define EXTI_FTSR1_FT0_Msk (0x1UL << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */ 2252 #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */ 2253 #define EXTI_FTSR1_FT1_Pos (1U) 2254 #define EXTI_FTSR1_FT1_Msk (0x1UL << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */ 2255 #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */ 2256 #define EXTI_FTSR1_FT2_Pos (2U) 2257 #define EXTI_FTSR1_FT2_Msk (0x1UL << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */ 2258 #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */ 2259 #define EXTI_FTSR1_FT3_Pos (3U) 2260 #define EXTI_FTSR1_FT3_Msk (0x1UL << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */ 2261 #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */ 2262 #define EXTI_FTSR1_FT4_Pos (4U) 2263 #define EXTI_FTSR1_FT4_Msk (0x1UL << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */ 2264 #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */ 2265 #define EXTI_FTSR1_FT5_Pos (5U) 2266 #define EXTI_FTSR1_FT5_Msk (0x1UL << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */ 2267 #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */ 2268 #define EXTI_FTSR1_FT6_Pos (6U) 2269 #define EXTI_FTSR1_FT6_Msk (0x1UL << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */ 2270 #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */ 2271 #define EXTI_FTSR1_FT7_Pos (7U) 2272 #define EXTI_FTSR1_FT7_Msk (0x1UL << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */ 2273 #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */ 2274 #define EXTI_FTSR1_FT8_Pos (8U) 2275 #define EXTI_FTSR1_FT8_Msk (0x1UL << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */ 2276 #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */ 2277 #define EXTI_FTSR1_FT9_Pos (9U) 2278 #define EXTI_FTSR1_FT9_Msk (0x1UL << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */ 2279 #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */ 2280 #define EXTI_FTSR1_FT10_Pos (10U) 2281 #define EXTI_FTSR1_FT10_Msk (0x1UL << EXTI_FTSR1_FT10_Pos) /*!< 0x00000400 */ 2282 #define EXTI_FTSR1_FT10 EXTI_FTSR1_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */ 2283 #define EXTI_FTSR1_FT11_Pos (11U) 2284 #define EXTI_FTSR1_FT11_Msk (0x1UL << EXTI_FTSR1_FT11_Pos) /*!< 0x00000800 */ 2285 #define EXTI_FTSR1_FT11 EXTI_FTSR1_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */ 2286 #define EXTI_FTSR1_FT12_Pos (12U) 2287 #define EXTI_FTSR1_FT12_Msk (0x1UL << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */ 2288 #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */ 2289 #define EXTI_FTSR1_FT13_Pos (13U) 2290 #define EXTI_FTSR1_FT13_Msk (0x1UL << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */ 2291 #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */ 2292 #define EXTI_FTSR1_FT14_Pos (14U) 2293 #define EXTI_FTSR1_FT14_Msk (0x1UL << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */ 2294 #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */ 2295 #define EXTI_FTSR1_FT15_Pos (15U) 2296 #define EXTI_FTSR1_FT15_Msk (0x1UL << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */ 2297 #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */ 2298 #define EXTI_FTSR1_FT16_Pos (16U) 2299 #define EXTI_FTSR1_FT16_Msk (0x1UL << EXTI_FTSR1_FT16_Pos) /*!< 0x00010000 */ 2300 #define EXTI_FTSR1_FT16 EXTI_FTSR1_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */ 2301 #define EXTI_FTSR1_FT17_Pos (17U) 2302 #define EXTI_FTSR1_FT17_Msk (0x1UL << EXTI_FTSR1_FT17_Pos) /*!< 0x00020000 */ 2303 #define EXTI_FTSR1_FT17 EXTI_FTSR1_FT17_Msk /*!< Falling trigger event configuration bit of line 17 */ 2304 #define EXTI_FTSR1_FT18_Pos (18U) 2305 #define EXTI_FTSR1_FT18_Msk (0x1UL << EXTI_FTSR1_FT18_Pos) /*!< 0x00040000 */ 2306 #define EXTI_FTSR1_FT18 EXTI_FTSR1_FT18_Msk /*!< Falling trigger event configuration bit of line 18 */ 2307 #define EXTI_FTSR1_FT19_Pos (19U) 2308 #define EXTI_FTSR1_FT19_Msk (0x1UL << EXTI_FTSR1_FT19_Pos) /*!< 0x00080000 */ 2309 #define EXTI_FTSR1_FT19 EXTI_FTSR1_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */ 2310 #define EXTI_FTSR1_FT31_Pos (31U) 2311 #define EXTI_FTSR1_FT31_Msk (0x1UL << EXTI_FTSR1_FT31_Pos) /*!< 0x80000000 */ 2312 #define EXTI_FTSR1_FT31 EXTI_FTSR1_FT31_Msk /*!< Falling trigger event configuration bit of line 31 */ 2313 2314 /****************** Bit definition for EXTI_SWIER1 register *****************/ 2315 #define EXTI_SWIER1_SWI_Pos (0U) 2316 #define EXTI_SWIER1_SWI_Msk (0x803FFFFFUL << EXTI_SWIER1_SWI_Pos) /*!< 0x803FFFFF */ 2317 #define EXTI_SWIER1_SWI EXTI_SWIER1_SWI_Msk /*!< Software interrupt */ 2318 #define EXTI_SWIER1_SWI0_Pos (0U) 2319 #define EXTI_SWIER1_SWI0_Msk (0x1UL << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */ 2320 #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */ 2321 #define EXTI_SWIER1_SWI1_Pos (1U) 2322 #define EXTI_SWIER1_SWI1_Msk (0x1UL << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */ 2323 #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */ 2324 #define EXTI_SWIER1_SWI2_Pos (2U) 2325 #define EXTI_SWIER1_SWI2_Msk (0x1UL << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */ 2326 #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */ 2327 #define EXTI_SWIER1_SWI3_Pos (3U) 2328 #define EXTI_SWIER1_SWI3_Msk (0x1UL << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */ 2329 #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */ 2330 #define EXTI_SWIER1_SWI4_Pos (4U) 2331 #define EXTI_SWIER1_SWI4_Msk (0x1UL << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */ 2332 #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */ 2333 #define EXTI_SWIER1_SWI5_Pos (5U) 2334 #define EXTI_SWIER1_SWI5_Msk (0x1UL << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */ 2335 #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */ 2336 #define EXTI_SWIER1_SWI6_Pos (6U) 2337 #define EXTI_SWIER1_SWI6_Msk (0x1UL << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */ 2338 #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */ 2339 #define EXTI_SWIER1_SWI7_Pos (7U) 2340 #define EXTI_SWIER1_SWI7_Msk (0x1UL << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */ 2341 #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */ 2342 #define EXTI_SWIER1_SWI8_Pos (8U) 2343 #define EXTI_SWIER1_SWI8_Msk (0x1UL << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */ 2344 #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */ 2345 #define EXTI_SWIER1_SWI9_Pos (9U) 2346 #define EXTI_SWIER1_SWI9_Msk (0x1UL << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */ 2347 #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */ 2348 #define EXTI_SWIER1_SWI10_Pos (10U) 2349 #define EXTI_SWIER1_SWI10_Msk (0x1UL << EXTI_SWIER1_SWI10_Pos) /*!< 0x00000400 */ 2350 #define EXTI_SWIER1_SWI10 EXTI_SWIER1_SWI10_Msk /*!< Software Interrupt on line 10 */ 2351 #define EXTI_SWIER1_SWI11_Pos (11U) 2352 #define EXTI_SWIER1_SWI11_Msk (0x1UL << EXTI_SWIER1_SWI11_Pos) /*!< 0x00000800 */ 2353 #define EXTI_SWIER1_SWI11 EXTI_SWIER1_SWI11_Msk /*!< Software Interrupt on line 11 */ 2354 #define EXTI_SWIER1_SWI12_Pos (12U) 2355 #define EXTI_SWIER1_SWI12_Msk (0x1UL << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */ 2356 #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */ 2357 #define EXTI_SWIER1_SWI13_Pos (13U) 2358 #define EXTI_SWIER1_SWI13_Msk (0x1UL << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */ 2359 #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */ 2360 #define EXTI_SWIER1_SWI14_Pos (14U) 2361 #define EXTI_SWIER1_SWI14_Msk (0x1UL << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */ 2362 #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */ 2363 #define EXTI_SWIER1_SWI15_Pos (15U) 2364 #define EXTI_SWIER1_SWI15_Msk (0x1UL << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */ 2365 #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */ 2366 #define EXTI_SWIER1_SWI16_Pos (16U) 2367 #define EXTI_SWIER1_SWI16_Msk (0x1UL << EXTI_SWIER1_SWI16_Pos) /*!< 0x00010000 */ 2368 #define EXTI_SWIER1_SWI16 EXTI_SWIER1_SWI16_Msk /*!< Software Interrupt on line 16 */ 2369 #define EXTI_SWIER1_SWI17_Pos (17U) 2370 #define EXTI_SWIER1_SWI17_Msk (0x1UL << EXTI_SWIER1_SWI17_Pos) /*!< 0x00020000 */ 2371 #define EXTI_SWIER1_SWI17 EXTI_SWIER1_SWI17_Msk /*!< Software Interrupt on line 17 */ 2372 #define EXTI_SWIER1_SWI18_Pos (18U) 2373 #define EXTI_SWIER1_SWI18_Msk (0x1UL << EXTI_SWIER1_SWI18_Pos) /*!< 0x00040000 */ 2374 #define EXTI_SWIER1_SWI18 EXTI_SWIER1_SWI18_Msk /*!< Software Interrupt on line 18 */ 2375 #define EXTI_SWIER1_SWI19_Pos (19U) 2376 #define EXTI_SWIER1_SWI19_Msk (0x1UL << EXTI_SWIER1_SWI19_Pos) /*!< 0x00080000 */ 2377 #define EXTI_SWIER1_SWI19 EXTI_SWIER1_SWI19_Msk /*!< Software Interrupt on line 19 */ 2378 #define EXTI_SWIER1_SWI31_Pos (31U) 2379 #define EXTI_SWIER1_SWI31_Msk (0x1UL << EXTI_SWIER1_SWI31_Pos) /*!< 0x80000000 */ 2380 #define EXTI_SWIER1_SWI31 EXTI_SWIER1_SWI31_Msk /*!< Software Interrupt on line 31 */ 2381 2382 /******************* Bit definition for EXTI_PR1 register *******************/ 2383 #define EXTI_PR1_PIF_Pos (0U) 2384 #define EXTI_PR1_PIF_Msk (0x803FFFFFUL << EXTI_PR1_PIF_Pos) /*!< 0x803FFFFF */ 2385 #define EXTI_PR1_PIF EXTI_PR1_PIF_Msk /*!< Pending bit */ 2386 #define EXTI_PR1_PIF0_Pos (0U) 2387 #define EXTI_PR1_PIF0_Msk (0x1UL << EXTI_PR1_PIF0_Pos) /*!< 0x00000001 */ 2388 #define EXTI_PR1_PIF0 EXTI_PR1_PIF0_Msk /*!< Pending bit for line 0 */ 2389 #define EXTI_PR1_PIF1_Pos (1U) 2390 #define EXTI_PR1_PIF1_Msk (0x1UL << EXTI_PR1_PIF1_Pos) /*!< 0x00000002 */ 2391 #define EXTI_PR1_PIF1 EXTI_PR1_PIF1_Msk /*!< Pending bit for line 1 */ 2392 #define EXTI_PR1_PIF2_Pos (2U) 2393 #define EXTI_PR1_PIF2_Msk (0x1UL << EXTI_PR1_PIF2_Pos) /*!< 0x00000004 */ 2394 #define EXTI_PR1_PIF2 EXTI_PR1_PIF2_Msk /*!< Pending bit for line 2 */ 2395 #define EXTI_PR1_PIF3_Pos (3U) 2396 #define EXTI_PR1_PIF3_Msk (0x1UL << EXTI_PR1_PIF3_Pos) /*!< 0x00000008 */ 2397 #define EXTI_PR1_PIF3 EXTI_PR1_PIF3_Msk /*!< Pending bit for line 3 */ 2398 #define EXTI_PR1_PIF4_Pos (4U) 2399 #define EXTI_PR1_PIF4_Msk (0x1UL << EXTI_PR1_PIF4_Pos) /*!< 0x00000010 */ 2400 #define EXTI_PR1_PIF4 EXTI_PR1_PIF4_Msk /*!< Pending bit for line 4 */ 2401 #define EXTI_PR1_PIF5_Pos (5U) 2402 #define EXTI_PR1_PIF5_Msk (0x1UL << EXTI_PR1_PIF5_Pos) /*!< 0x00000020 */ 2403 #define EXTI_PR1_PIF5 EXTI_PR1_PIF5_Msk /*!< Pending bit for line 5 */ 2404 #define EXTI_PR1_PIF6_Pos (6U) 2405 #define EXTI_PR1_PIF6_Msk (0x1UL << EXTI_PR1_PIF6_Pos) /*!< 0x00000040 */ 2406 #define EXTI_PR1_PIF6 EXTI_PR1_PIF6_Msk /*!< Pending bit for line 6 */ 2407 #define EXTI_PR1_PIF7_Pos (7U) 2408 #define EXTI_PR1_PIF7_Msk (0x1UL << EXTI_PR1_PIF7_Pos) /*!< 0x00000080 */ 2409 #define EXTI_PR1_PIF7 EXTI_PR1_PIF7_Msk /*!< Pending bit for line 7 */ 2410 #define EXTI_PR1_PIF8_Pos (8U) 2411 #define EXTI_PR1_PIF8_Msk (0x1UL << EXTI_PR1_PIF8_Pos) /*!< 0x00000100 */ 2412 #define EXTI_PR1_PIF8 EXTI_PR1_PIF8_Msk /*!< Pending bit for line 8 */ 2413 #define EXTI_PR1_PIF9_Pos (9U) 2414 #define EXTI_PR1_PIF9_Msk (0x1UL << EXTI_PR1_PIF9_Pos) /*!< 0x00000200 */ 2415 #define EXTI_PR1_PIF9 EXTI_PR1_PIF9_Msk /*!< Pending bit for line 9 */ 2416 #define EXTI_PR1_PIF10_Pos (10U) 2417 #define EXTI_PR1_PIF10_Msk (0x1UL << EXTI_PR1_PIF10_Pos) /*!< 0x00000400 */ 2418 #define EXTI_PR1_PIF10 EXTI_PR1_PIF10_Msk /*!< Pending bit for line 10 */ 2419 #define EXTI_PR1_PIF11_Pos (11U) 2420 #define EXTI_PR1_PIF11_Msk (0x1UL << EXTI_PR1_PIF11_Pos) /*!< 0x00000800 */ 2421 #define EXTI_PR1_PIF11 EXTI_PR1_PIF11_Msk /*!< Pending bit for line 11 */ 2422 #define EXTI_PR1_PIF12_Pos (12U) 2423 #define EXTI_PR1_PIF12_Msk (0x1UL << EXTI_PR1_PIF12_Pos) /*!< 0x00001000 */ 2424 #define EXTI_PR1_PIF12 EXTI_PR1_PIF12_Msk /*!< Pending bit for line 12 */ 2425 #define EXTI_PR1_PIF13_Pos (13U) 2426 #define EXTI_PR1_PIF13_Msk (0x1UL << EXTI_PR1_PIF13_Pos) /*!< 0x00002000 */ 2427 #define EXTI_PR1_PIF13 EXTI_PR1_PIF13_Msk /*!< Pending bit for line 13 */ 2428 #define EXTI_PR1_PIF14_Pos (14U) 2429 #define EXTI_PR1_PIF14_Msk (0x1UL << EXTI_PR1_PIF14_Pos) /*!< 0x00004000 */ 2430 #define EXTI_PR1_PIF14 EXTI_PR1_PIF14_Msk /*!< Pending bit for line 14 */ 2431 #define EXTI_PR1_PIF15_Pos (15U) 2432 #define EXTI_PR1_PIF15_Msk (0x1UL << EXTI_PR1_PIF15_Pos) /*!< 0x00008000 */ 2433 #define EXTI_PR1_PIF15 EXTI_PR1_PIF15_Msk /*!< Pending bit for line 15 */ 2434 #define EXTI_PR1_PIF16_Pos (16U) 2435 #define EXTI_PR1_PIF16_Msk (0x1UL << EXTI_PR1_PIF16_Pos) /*!< 0x00010000 */ 2436 #define EXTI_PR1_PIF16 EXTI_PR1_PIF16_Msk /*!< Pending bit for line 16 */ 2437 #define EXTI_PR1_PIF17_Pos (17U) 2438 #define EXTI_PR1_PIF17_Msk (0x1UL << EXTI_PR1_PIF17_Pos) /*!< 0x00020000 */ 2439 #define EXTI_PR1_PIF17 EXTI_PR1_PIF17_Msk /*!< Pending bit for line 17 */ 2440 #define EXTI_PR1_PIF18_Pos (18U) 2441 #define EXTI_PR1_PIF18_Msk (0x1UL << EXTI_PR1_PIF18_Pos) /*!< 0x00040000 */ 2442 #define EXTI_PR1_PIF18 EXTI_PR1_PIF18_Msk /*!< Pending bit for line 18 */ 2443 #define EXTI_PR1_PIF19_Pos (19U) 2444 #define EXTI_PR1_PIF19_Msk (0x1UL << EXTI_PR1_PIF19_Pos) /*!< 0x00080000 */ 2445 #define EXTI_PR1_PIF19 EXTI_PR1_PIF19_Msk /*!< Pending bit for line 19 */ 2446 #define EXTI_PR1_PIF31_Pos (31U) 2447 #define EXTI_PR1_PIF31_Msk (0x1UL << EXTI_PR1_PIF31_Pos) /*!< 0x80000000 */ 2448 #define EXTI_PR1_PIF31 EXTI_PR1_PIF31_Msk /*!< Pending bit for line 31 */ 2449 2450 /****************** Bit definition for EXTI_RTSR2 register ******************/ 2451 #define EXTI_RTSR2_RT_Pos (0U) 2452 #define EXTI_RTSR2_RT_Msk (0x302UL << EXTI_RTSR2_RT_Pos) /*!< 0x00000302 */ 2453 #define EXTI_RTSR2_RT EXTI_RTSR2_RT_Msk /*!< Rising trigger event configuration bit */ 2454 #define EXTI_RTSR2_RT33_Pos (1U) 2455 #define EXTI_RTSR2_RT33_Msk (0x1UL << EXTI_RTSR2_RT33_Pos) /*!< 0x00000002 */ 2456 #define EXTI_RTSR2_RT33 EXTI_RTSR2_RT33_Msk /*!< Rising trigger event configuration bit of line 33 */ 2457 #define EXTI_RTSR2_RT40_Pos (8U) 2458 #define EXTI_RTSR2_RT40_Msk (0x1UL << EXTI_RTSR2_RT40_Pos) /*!< 0x00000100 */ 2459 #define EXTI_RTSR2_RT40 EXTI_RTSR2_RT40_Msk /*!< Rising trigger event configuration bit of line 40 */ 2460 #define EXTI_RTSR2_RT41_Pos (9U) 2461 #define EXTI_RTSR2_RT41_Msk (0x1UL << EXTI_RTSR2_RT41_Pos) /*!< 0x00000200 */ 2462 #define EXTI_RTSR2_RT41 EXTI_RTSR2_RT41_Msk /*!< Rising trigger event configuration bit of line 41 */ 2463 2464 /****************** Bit definition for EXTI_FTSR2 register ******************/ 2465 #define EXTI_FTSR2_FT_Pos (0U) 2466 #define EXTI_FTSR2_FT_Msk (0x302UL << EXTI_FTSR2_FT_Pos) /*!< 0x00000302 */ 2467 #define EXTI_FTSR2_FT EXTI_FTSR2_FT_Msk /*!< Falling trigger event configuration bit */ 2468 #define EXTI_FTSR2_FT33_Pos (1U) 2469 #define EXTI_FTSR2_FT33_Msk (0x1UL << EXTI_FTSR2_FT33_Pos) /*!< 0x00000002 */ 2470 #define EXTI_FTSR2_FT33 EXTI_FTSR2_FT33_Msk /*!< Falling trigger event configuration bit of line 33 */ 2471 #define EXTI_FTSR2_FT40_Pos (8U) 2472 #define EXTI_FTSR2_FT40_Msk (0x1UL << EXTI_FTSR2_FT40_Pos) /*!< 0x00000100 */ 2473 #define EXTI_FTSR2_FT40 EXTI_FTSR2_FT40_Msk /*!< Falling trigger event configuration bit of line 40 */ 2474 #define EXTI_FTSR2_FT41_Pos (9U) 2475 #define EXTI_FTSR2_FT41_Msk (0x1UL << EXTI_FTSR2_FT41_Pos) /*!< 0x00000200 */ 2476 #define EXTI_FTSR2_FT41 EXTI_FTSR2_FT41_Msk /*!< Falling trigger event configuration bit of line 41 */ 2477 2478 /****************** Bit definition for EXTI_SWIER2 register *****************/ 2479 #define EXTI_SWIER2_SWI_Pos (0U) 2480 #define EXTI_SWIER2_SWI_Msk (0x302UL << EXTI_SWIER2_SWI_Pos) /*!< 0x00000302 */ 2481 #define EXTI_SWIER2_SWI EXTI_SWIER2_SWI_Msk /*!< Falling trigger event configuration bit */ 2482 #define EXTI_SWIER2_SWI33_Pos (1U) 2483 #define EXTI_SWIER2_SWI33_Msk (0x1UL << EXTI_SWIER2_SWI33_Pos) /*!< 0x00000002 */ 2484 #define EXTI_SWIER2_SWI33 EXTI_SWIER2_SWI33_Msk /*!< Software Interrupt on line 33 */ 2485 #define EXTI_SWIER2_SWI40_Pos (8U) 2486 #define EXTI_SWIER2_SWI40_Msk (0x1UL << EXTI_SWIER2_SWI40_Pos) /*!< 0x00000100 */ 2487 #define EXTI_SWIER2_SWI40 EXTI_SWIER2_SWI40_Msk /*!< Software Interrupt on line 40 */ 2488 #define EXTI_SWIER2_SWI41_Pos (9U) 2489 #define EXTI_SWIER2_SWI41_Msk (0x1UL << EXTI_SWIER2_SWI41_Pos) /*!< 0x00000200 */ 2490 #define EXTI_SWIER2_SWI41 EXTI_SWIER2_SWI41_Msk /*!< Software Interrupt on line 41 */ 2491 2492 /******************* Bit definition for EXTI_PR2 register *******************/ 2493 #define EXTI_PR2_PIF_Pos (0U) 2494 #define EXTI_PR2_PIF_Msk (0x302UL << EXTI_PR2_PIF_Pos) /*!< 0x00000302 */ 2495 #define EXTI_PR2_PIF EXTI_PR2_PIF_Msk /*!< Pending bit */ 2496 #define EXTI_PR2_PIF33_Pos (1U) 2497 #define EXTI_PR2_PIF33_Msk (0x1UL << EXTI_PR2_PIF33_Pos) /*!< 0x00000002 */ 2498 #define EXTI_PR2_PIF33 EXTI_PR2_PIF33_Msk /*!< Pending bit for line 33 */ 2499 #define EXTI_PR2_PIF40_Pos (8U) 2500 #define EXTI_PR2_PIF40_Msk (0x1UL << EXTI_PR2_PIF40_Pos) /*!< 0x00000100 */ 2501 #define EXTI_PR2_PIF40 EXTI_PR2_PIF40_Msk /*!< Pending bit for line 40 */ 2502 #define EXTI_PR2_PIF41_Pos (9U) 2503 #define EXTI_PR2_PIF41_Msk (0x1UL << EXTI_PR2_PIF41_Pos) /*!< 0x00000200 */ 2504 #define EXTI_PR2_PIF41 EXTI_PR2_PIF41_Msk /*!< Pending bit for line 41 */ 2505 2506 /******************** Bits definition for EXTI_IMR1 register ****************/ 2507 #define EXTI_IMR1_Pos (0U) 2508 #define EXTI_IMR1_Msk (0xFFFFFFFFUL << EXTI_IMR1_Pos) /*!< 0xFFFFFFFF */ 2509 #define EXTI_IMR1_IM EXTI_IMR1_Msk /*!< CPU1 wakeup with interrupt Mask on Event */ 2510 #define EXTI_IMR1_IM0_Pos (0U) 2511 #define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */ 2512 #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< CPU1 Interrupt Mask on line 0 */ 2513 #define EXTI_IMR1_IM1_Pos (1U) 2514 #define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */ 2515 #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< CPU1 Interrupt Mask on line 1 */ 2516 #define EXTI_IMR1_IM2_Pos (2U) 2517 #define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */ 2518 #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< CPU1 Interrupt Mask on line 2 */ 2519 #define EXTI_IMR1_IM3_Pos (3U) 2520 #define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */ 2521 #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< CPU1 Interrupt Mask on line 3 */ 2522 #define EXTI_IMR1_IM4_Pos (4U) 2523 #define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */ 2524 #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< CPU1 Interrupt Mask on line 4 */ 2525 #define EXTI_IMR1_IM5_Pos (5U) 2526 #define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */ 2527 #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< CPU1 Interrupt Mask on line 5 */ 2528 #define EXTI_IMR1_IM6_Pos (6U) 2529 #define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */ 2530 #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< CPU1 Interrupt Mask on line 6 */ 2531 #define EXTI_IMR1_IM7_Pos (7U) 2532 #define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */ 2533 #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< CPU1 Interrupt Mask on line 7 */ 2534 #define EXTI_IMR1_IM8_Pos (8U) 2535 #define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */ 2536 #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< CPU1 Interrupt Mask on line 8 */ 2537 #define EXTI_IMR1_IM9_Pos (9U) 2538 #define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */ 2539 #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< CPU1 Interrupt Mask on line 9 */ 2540 #define EXTI_IMR1_IM10_Pos (10U) 2541 #define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */ 2542 #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< CPU1 Interrupt Mask on line 10 */ 2543 #define EXTI_IMR1_IM11_Pos (11U) 2544 #define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */ 2545 #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< CPU1 Interrupt Mask on line 11 */ 2546 #define EXTI_IMR1_IM12_Pos (12U) 2547 #define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */ 2548 #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< CPU1 Interrupt Mask on line 12 */ 2549 #define EXTI_IMR1_IM13_Pos (13U) 2550 #define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */ 2551 #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< CPU1 Interrupt Mask on line 13 */ 2552 #define EXTI_IMR1_IM14_Pos (14U) 2553 #define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */ 2554 #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< CPU1 Interrupt Mask on line 14 */ 2555 #define EXTI_IMR1_IM15_Pos (15U) 2556 #define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */ 2557 #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< CPU1 Interrupt Mask on line 15 */ 2558 #define EXTI_IMR1_IM16_Pos (16U) 2559 #define EXTI_IMR1_IM16_Msk (0x1UL << EXTI_IMR1_IM16_Pos) /*!< 0x00010000 */ 2560 #define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk /*!< CPU1 Interrupt Mask on line 16 */ 2561 #define EXTI_IMR1_IM17_Pos (17U) 2562 #define EXTI_IMR1_IM17_Msk (0x1UL << EXTI_IMR1_IM17_Pos) /*!< 0x00020000 */ 2563 #define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk /*!< CPU1 Interrupt Mask on line 17 */ 2564 #define EXTI_IMR1_IM18_Pos (18U) 2565 #define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */ 2566 #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< CPU1 Interrupt Mask on line 18 */ 2567 #define EXTI_IMR1_IM19_Pos (19U) 2568 #define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */ 2569 #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< CPU1 Interrupt Mask on line 19 */ 2570 #define EXTI_IMR1_IM22_Pos (22U) 2571 #define EXTI_IMR1_IM22_Msk (0x1UL << EXTI_IMR1_IM22_Pos) /*!< 0x00400000 */ 2572 #define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk /*!< CPU1 Interrupt Mask on line 22 */ 2573 #define EXTI_IMR1_IM24_Pos (24U) 2574 #define EXTI_IMR1_IM24_Msk (0x1UL << EXTI_IMR1_IM24_Pos) /*!< 0x01000000 */ 2575 #define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk /*!< CPU1 Interrupt Mask on line 24 */ 2576 #define EXTI_IMR1_IM25_Pos (25U) 2577 #define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */ 2578 #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< CPU1 Interrupt Mask on line 25 */ 2579 #define EXTI_IMR1_IM29_Pos (29U) 2580 #define EXTI_IMR1_IM29_Msk (0x1UL << EXTI_IMR1_IM29_Pos) /*!< 0x20000000 */ 2581 #define EXTI_IMR1_IM29 EXTI_IMR1_IM29_Msk /*!< CPU1 Interrupt Mask on line 29 */ 2582 #define EXTI_IMR1_IM30_Pos (30U) 2583 #define EXTI_IMR1_IM30_Msk (0x1UL << EXTI_IMR1_IM30_Pos) /*!< 0x40000000 */ 2584 #define EXTI_IMR1_IM30 EXTI_IMR1_IM30_Msk /*!< CPU1 Interrupt Mask on line 30 */ 2585 #define EXTI_IMR1_IM31_Pos (31U) 2586 #define EXTI_IMR1_IM31_Msk (0x1UL << EXTI_IMR1_IM31_Pos) /*!< 0x80000000 */ 2587 #define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk /*!< CPU1 Interrupt Mask on line 31 */ 2588 2589 /******************** Bits definition for EXTI_EMR1 register ****************/ 2590 #define EXTI_EMR1_Pos (0U) 2591 #define EXTI_EMR1_Msk (0x003EFFFFUL << EXTI_EMR1_Pos) /*!< 0xFFFFFFFF */ 2592 #define EXTI_EMR1_EM EXTI_EMR1_Msk /*!< CPU1 Event Mask */ 2593 #define EXTI_EMR1_EM0_Pos (0U) 2594 #define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */ 2595 #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< CPU1 Event Mask on line 0 */ 2596 #define EXTI_EMR1_EM1_Pos (1U) 2597 #define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */ 2598 #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< CPU1 Event Mask on line 1 */ 2599 #define EXTI_EMR1_EM2_Pos (2U) 2600 #define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */ 2601 #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< CPU1 Event Mask on line 2 */ 2602 #define EXTI_EMR1_EM3_Pos (3U) 2603 #define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */ 2604 #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< CPU1 Event Mask on line 3 */ 2605 #define EXTI_EMR1_EM4_Pos (4U) 2606 #define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */ 2607 #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< CPU1 Event Mask on line 4 */ 2608 #define EXTI_EMR1_EM5_Pos (5U) 2609 #define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */ 2610 #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< CPU1 Event Mask on line 5 */ 2611 #define EXTI_EMR1_EM6_Pos (6U) 2612 #define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */ 2613 #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< CPU1 Event Mask on line 6 */ 2614 #define EXTI_EMR1_EM7_Pos (7U) 2615 #define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */ 2616 #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< CPU1 Event Mask on line 7 */ 2617 #define EXTI_EMR1_EM8_Pos (8U) 2618 #define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */ 2619 #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< CPU1 Event Mask on line 8 */ 2620 #define EXTI_EMR1_EM9_Pos (9U) 2621 #define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */ 2622 #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< CPU1 Event Mask on line 9 */ 2623 #define EXTI_EMR1_EM10_Pos (10U) 2624 #define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */ 2625 #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< CPU1 Event Mask on line 10 */ 2626 #define EXTI_EMR1_EM11_Pos (11U) 2627 #define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */ 2628 #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< CPU1 Event Mask on line 11 */ 2629 #define EXTI_EMR1_EM12_Pos (12U) 2630 #define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */ 2631 #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< CPU1 Event Mask on line 12 */ 2632 #define EXTI_EMR1_EM13_Pos (13U) 2633 #define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */ 2634 #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< CPU1 Event Mask on line 13 */ 2635 #define EXTI_EMR1_EM14_Pos (14U) 2636 #define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */ 2637 #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< CPU1 Event Mask on line 14 */ 2638 #define EXTI_EMR1_EM15_Pos (15U) 2639 #define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */ 2640 #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< CPU1 Event Mask on line 15 */ 2641 #define EXTI_EMR1_EM17_Pos (17U) 2642 #define EXTI_EMR1_EM17_Msk (0x1UL << EXTI_EMR1_EM17_Pos) /*!< 0x00020000 */ 2643 #define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk /*!< CPU1 Event Mask on line 17 */ 2644 #define EXTI_EMR1_EM18_Pos (18U) 2645 #define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */ 2646 #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< CPU1 Event Mask on line 18 */ 2647 #define EXTI_EMR1_EM19_Pos (19U) 2648 #define EXTI_EMR1_EM19_Msk (0x1UL << EXTI_EMR1_EM19_Pos) /*!< 0x00080000 */ 2649 #define EXTI_EMR1_EM19 EXTI_EMR1_EM19_Msk /*!< CPU1 Event Mask on line 19 */ 2650 2651 /******************** Bits definition for EXTI_IMR2 register ****************/ 2652 #define EXTI_IMR2_Pos (0U) 2653 #define EXTI_IMR2_Msk (0x0001FFFFUL << EXTI_IMR2_Pos) /*!< 0x0001FFFF */ 2654 #define EXTI_IMR2_IM EXTI_IMR2_Msk /*!< CPU1 Interrupt Mask */ 2655 #define EXTI_IMR2_IM33_Pos (1U) 2656 #define EXTI_IMR2_IM33_Msk (0x1UL << EXTI_IMR2_IM33_Pos) /*!< 0x00000002 */ 2657 #define EXTI_IMR2_IM33 EXTI_IMR2_IM33_Msk /*!< CPU1 Interrupt Mask on line 33 */ 2658 #define EXTI_IMR2_IM36_Pos (4U) 2659 #define EXTI_IMR2_IM36_Msk (0x1UL << EXTI_IMR2_IM36_Pos) /*!< 0x00000010 */ 2660 #define EXTI_IMR2_IM36 EXTI_IMR2_IM36_Msk /*!< CPU1 Interrupt Mask on line 36 */ 2661 #define EXTI_IMR2_IM37_Pos (5U) 2662 #define EXTI_IMR2_IM37_Msk (0x1UL << EXTI_IMR2_IM37_Pos) /*!< 0x00000020 */ 2663 #define EXTI_IMR2_IM37 EXTI_IMR2_IM37_Msk /*!< CPU1 Interrupt Mask on line 37 */ 2664 #define EXTI_IMR2_IM38_Pos (6U) 2665 #define EXTI_IMR2_IM38_Msk (0x1UL << EXTI_IMR2_IM38_Pos) /*!< 0x00000040 */ 2666 #define EXTI_IMR2_IM38 EXTI_IMR2_IM38_Msk /*!< CPU1 Interrupt Mask on line 38 */ 2667 #define EXTI_IMR2_IM39_Pos (7U) 2668 #define EXTI_IMR2_IM39_Msk (0x1UL << EXTI_IMR2_IM39_Pos) /*!< 0x00000080 */ 2669 #define EXTI_IMR2_IM39 EXTI_IMR2_IM39_Msk /*!< CPU1 Interrupt Mask on line 39 */ 2670 #define EXTI_IMR2_IM40_Pos (8U) 2671 #define EXTI_IMR2_IM40_Msk (0x1UL << EXTI_IMR2_IM40_Pos) /*!< 0x00000100 */ 2672 #define EXTI_IMR2_IM40 EXTI_IMR2_IM40_Msk /*!< CPU1 Interrupt Mask on line 40 */ 2673 #define EXTI_IMR2_IM41_Pos (9U) 2674 #define EXTI_IMR2_IM41_Msk (0x1UL << EXTI_IMR2_IM41_Pos) /*!< 0x00000200 */ 2675 #define EXTI_IMR2_IM41 EXTI_IMR2_IM41_Msk /*!< CPU1 Interrupt Mask on line 41 */ 2676 #define EXTI_IMR2_IM42_Pos (10U) 2677 #define EXTI_IMR2_IM42_Msk (0x1UL << EXTI_IMR2_IM42_Pos) /*!< 0x00000400 */ 2678 #define EXTI_IMR2_IM42 EXTI_IMR2_IM42_Msk /*!< CPU1 Interrupt Mask on line 42 */ 2679 #define EXTI_IMR2_IM44_Pos (12U) 2680 #define EXTI_IMR2_IM44_Msk (0x1UL << EXTI_IMR2_IM44_Pos) /*!< 0x00001000 */ 2681 #define EXTI_IMR2_IM44 EXTI_IMR2_IM44_Msk /*!< CPU1 Interrupt Mask on line 44 */ 2682 #define EXTI_IMR2_IM45_Pos (13U) 2683 #define EXTI_IMR2_IM45_Msk (0x1UL << EXTI_IMR2_IM45_Pos) /*!< 0x00002000 */ 2684 #define EXTI_IMR2_IM45 EXTI_IMR2_IM45_Msk /*!< CPU1 Interrupt Mask on line 45 */ 2685 #define EXTI_IMR2_IM48_Pos (16U) 2686 #define EXTI_IMR2_IM48_Msk (0x1UL << EXTI_IMR2_IM48_Pos) /*!< 0x00010000 */ 2687 #define EXTI_IMR2_IM48 EXTI_IMR2_IM48_Msk /*!< CPU1 Interrupt Mask on line 48 */ 2688 2689 /******************** Bits definition for EXTI_EMR2 register ****************/ 2690 #define EXTI_EMR2_Pos (0U) 2691 #define EXTI_EMR2_Msk (0x00000300UL << EXTI_EMR2_Pos) /*!< 0x000003000 */ 2692 #define EXTI_EMR2_EM EXTI_EMR2_Msk /*!< CPU1 Interrupt Mask */ 2693 #define EXTI_EMR2_EM40_Pos (8U) 2694 #define EXTI_EMR2_EM40_Msk (0x1UL << EXTI_EMR2_EM40_Pos) /*!< 0x00000100 */ 2695 #define EXTI_EMR2_EM40 EXTI_EMR2_EM40_Msk /*!< CPU1 Event Mask on line 40 */ 2696 #define EXTI_EMR2_EM41_Pos (9U) 2697 #define EXTI_EMR2_EM41_Msk (0x1UL << EXTI_EMR2_EM41_Pos) /*!< 0x00000200 */ 2698 #define EXTI_EMR2_EM41 EXTI_EMR2_EM41_Msk /*!< CPU1 Event Mask on line 41 */ 2699 2700 /******************** Bits definition for EXTI_C2IMR1 register **************/ 2701 #define EXTI_C2IMR1_Pos (0U) 2702 #define EXTI_C2IMR1_Msk (0xFFFFFFFFUL << EXTI_C2IMR1_Pos) /*!< 0xFFFFFFFF */ 2703 #define EXTI_C2IMR1_IM EXTI_C2IMR1_Msk /*!< CPU2 wakeup with interrupt Mask on Event */ 2704 #define EXTI_C2IMR1_IM0_Pos (0U) 2705 #define EXTI_C2IMR1_IM0_Msk (0x1UL << EXTI_C2IMR1_IM0_Pos) /*!< 0x00000001 */ 2706 #define EXTI_C2IMR1_IM0 EXTI_C2IMR1_IM0_Msk /*!< CPU2 Interrupt Mask on line 0 */ 2707 #define EXTI_C2IMR1_IM1_Pos (1U) 2708 #define EXTI_C2IMR1_IM1_Msk (0x1UL << EXTI_C2IMR1_IM1_Pos) /*!< 0x00000002 */ 2709 #define EXTI_C2IMR1_IM1 EXTI_C2IMR1_IM1_Msk /*!< CPU2 Interrupt Mask on line 1 */ 2710 #define EXTI_C2IMR1_IM2_Pos (2U) 2711 #define EXTI_C2IMR1_IM2_Msk (0x1UL << EXTI_C2IMR1_IM2_Pos) /*!< 0x00000004 */ 2712 #define EXTI_C2IMR1_IM2 EXTI_C2IMR1_IM2_Msk /*!< CPU2 Interrupt Mask on line 2 */ 2713 #define EXTI_C2IMR1_IM3_Pos (3U) 2714 #define EXTI_C2IMR1_IM3_Msk (0x1UL << EXTI_C2IMR1_IM3_Pos) /*!< 0x00000008 */ 2715 #define EXTI_C2IMR1_IM3 EXTI_C2IMR1_IM3_Msk /*!< CPU2 Interrupt Mask on line 3 */ 2716 #define EXTI_C2IMR1_IM4_Pos (4U) 2717 #define EXTI_C2IMR1_IM4_Msk (0x1UL << EXTI_C2IMR1_IM4_Pos) /*!< 0x00000010 */ 2718 #define EXTI_C2IMR1_IM4 EXTI_C2IMR1_IM4_Msk /*!< CPU2 Interrupt Mask on line 4 */ 2719 #define EXTI_C2IMR1_IM5_Pos (5U) 2720 #define EXTI_C2IMR1_IM5_Msk (0x1UL << EXTI_C2IMR1_IM5_Pos) /*!< 0x00000020 */ 2721 #define EXTI_C2IMR1_IM5 EXTI_C2IMR1_IM5_Msk /*!< CPU2 Interrupt Mask on line 5 */ 2722 #define EXTI_C2IMR1_IM6_Pos (6U) 2723 #define EXTI_C2IMR1_IM6_Msk (0x1UL << EXTI_C2IMR1_IM6_Pos) /*!< 0x00000040 */ 2724 #define EXTI_C2IMR1_IM6 EXTI_C2IMR1_IM6_Msk /*!< CPU2 Interrupt Mask on line 6 */ 2725 #define EXTI_C2IMR1_IM7_Pos (7U) 2726 #define EXTI_C2IMR1_IM7_Msk (0x1UL << EXTI_C2IMR1_IM7_Pos) /*!< 0x00000080 */ 2727 #define EXTI_C2IMR1_IM7 EXTI_C2IMR1_IM7_Msk /*!< CPU2 Interrupt Mask on line 7 */ 2728 #define EXTI_C2IMR1_IM8_Pos (8U) 2729 #define EXTI_C2IMR1_IM8_Msk (0x1UL << EXTI_C2IMR1_IM8_Pos) /*!< 0x00000100 */ 2730 #define EXTI_C2IMR1_IM8 EXTI_C2IMR1_IM8_Msk /*!< CPU2 Interrupt Mask on line 8 */ 2731 #define EXTI_C2IMR1_IM9_Pos (9U) 2732 #define EXTI_C2IMR1_IM9_Msk (0x1UL << EXTI_C2IMR1_IM9_Pos) /*!< 0x00000200 */ 2733 #define EXTI_C2IMR1_IM9 EXTI_C2IMR1_IM9_Msk /*!< CPU2 Interrupt Mask on line 9 */ 2734 #define EXTI_C2IMR1_IM10_Pos (10U) 2735 #define EXTI_C2IMR1_IM10_Msk (0x1UL << EXTI_C2IMR1_IM10_Pos) /*!< 0x00000400 */ 2736 #define EXTI_C2IMR1_IM10 EXTI_C2IMR1_IM10_Msk /*!< CPU2 Interrupt Mask on line 10 */ 2737 #define EXTI_C2IMR1_IM11_Pos (11U) 2738 #define EXTI_C2IMR1_IM11_Msk (0x1UL << EXTI_C2IMR1_IM11_Pos) /*!< 0x00000800 */ 2739 #define EXTI_C2IMR1_IM11 EXTI_C2IMR1_IM11_Msk /*!< CPU2 Interrupt Mask on line 11 */ 2740 #define EXTI_C2IMR1_IM12_Pos (12U) 2741 #define EXTI_C2IMR1_IM12_Msk (0x1UL << EXTI_C2IMR1_IM12_Pos) /*!< 0x00001000 */ 2742 #define EXTI_C2IMR1_IM12 EXTI_C2IMR1_IM12_Msk /*!< CPU2 Interrupt Mask on line 12 */ 2743 #define EXTI_C2IMR1_IM13_Pos (13U) 2744 #define EXTI_C2IMR1_IM13_Msk (0x1UL << EXTI_C2IMR1_IM13_Pos) /*!< 0x00002000 */ 2745 #define EXTI_C2IMR1_IM13 EXTI_C2IMR1_IM13_Msk /*!< CPU2 Interrupt Mask on line 13 */ 2746 #define EXTI_C2IMR1_IM14_Pos (14U) 2747 #define EXTI_C2IMR1_IM14_Msk (0x1UL << EXTI_C2IMR1_IM14_Pos) /*!< 0x00004000 */ 2748 #define EXTI_C2IMR1_IM14 EXTI_C2IMR1_IM14_Msk /*!< CPU2 Interrupt Mask on line 14 */ 2749 #define EXTI_C2IMR1_IM15_Pos (15U) 2750 #define EXTI_C2IMR1_IM15_Msk (0x1UL << EXTI_C2IMR1_IM15_Pos) /*!< 0x00008000 */ 2751 #define EXTI_C2IMR1_IM15 EXTI_C2IMR1_IM15_Msk /*!< CPU2 Interrupt Mask on line 15 */ 2752 #define EXTI_C2IMR1_IM16_Pos (16U) 2753 #define EXTI_C2IMR1_IM16_Msk (0x1UL << EXTI_C2IMR1_IM16_Pos) /*!< 0x00010000 */ 2754 #define EXTI_C2IMR1_IM16 EXTI_C2IMR1_IM16_Msk /*!< CPU2 Interrupt Mask on line 16 */ 2755 #define EXTI_C2IMR1_IM17_Pos (17U) 2756 #define EXTI_C2IMR1_IM17_Msk (0x1UL << EXTI_C2IMR1_IM17_Pos) /*!< 0x00020000 */ 2757 #define EXTI_C2IMR1_IM17 EXTI_C2IMR1_IM17_Msk /*!< CPU2 Interrupt Mask on line 17 */ 2758 #define EXTI_C2IMR1_IM18_Pos (18U) 2759 #define EXTI_C2IMR1_IM18_Msk (0x1UL << EXTI_C2IMR1_IM18_Pos) /*!< 0x00040000 */ 2760 #define EXTI_C2IMR1_IM18 EXTI_C2IMR1_IM18_Msk /*!< CPU2 Interrupt Mask on line 18 */ 2761 #define EXTI_C2IMR1_IM19_Pos (19U) 2762 #define EXTI_C2IMR1_IM19_Msk (0x1UL << EXTI_C2IMR1_IM19_Pos) /*!< 0x00080000 */ 2763 #define EXTI_C2IMR1_IM19 EXTI_C2IMR1_IM19_Msk /*!< CPU2 Interrupt Mask on line 19 */ 2764 #define EXTI_C2IMR1_IM22_Pos (22U) 2765 #define EXTI_C2IMR1_IM22_Msk (0x1UL << EXTI_C2IMR1_IM22_Pos) /*!< 0x00400000 */ 2766 #define EXTI_C2IMR1_IM22 EXTI_C2IMR1_IM22_Msk /*!< CPU2 Interrupt Mask on line 22 */ 2767 #define EXTI_C2IMR1_IM24_Pos (24U) 2768 #define EXTI_C2IMR1_IM24_Msk (0x1UL << EXTI_C2IMR1_IM24_Pos) /*!< 0x01000000 */ 2769 #define EXTI_C2IMR1_IM24 EXTI_C2IMR1_IM24_Msk /*!< CPU2 Interrupt Mask on line 24 */ 2770 #define EXTI_C2IMR1_IM25_Pos (25U) 2771 #define EXTI_C2IMR1_IM25_Msk (0x1UL << EXTI_C2IMR1_IM25_Pos) /*!< 0x02000000 */ 2772 #define EXTI_C2IMR1_IM25 EXTI_C2IMR1_IM25_Msk /*!< CPU2 Interrupt Mask on line 25 */ 2773 #define EXTI_C2IMR1_IM29_Pos (29U) 2774 #define EXTI_C2IMR1_IM29_Msk (0x1UL << EXTI_C2IMR1_IM29_Pos) /*!< 0x20000000 */ 2775 #define EXTI_C2IMR1_IM29 EXTI_C2IMR1_IM29_Msk /*!< CPU2 Interrupt Mask on line 29 */ 2776 #define EXTI_C2IMR1_IM30_Pos (30U) 2777 #define EXTI_C2IMR1_IM30_Msk (0x1UL << EXTI_C2IMR1_IM30_Pos) /*!< 0x40000000 */ 2778 #define EXTI_C2IMR1_IM30 EXTI_C2IMR1_IM30_Msk /*!< CPU2 Interrupt Mask on line 30 */ 2779 #define EXTI_C2IMR1_IM31_Pos (31U) 2780 #define EXTI_C2IMR1_IM31_Msk (0x1UL << EXTI_C2IMR1_IM31_Pos) /*!< 0x80000000 */ 2781 #define EXTI_C2IMR1_IM31 EXTI_C2IMR1_IM31_Msk /*!< CPU2 Interrupt Mask on line 31 */ 2782 2783 /******************** Bits definition for EXTI_C2EMR1 register **************/ 2784 #define EXTI_C2EMR1_Pos (0U) 2785 #define EXTI_C2EMR1_Msk (0x003EFFFFUL << EXTI_C2EMR1_Pos) /*!< 0xFFFFFFFF */ 2786 #define EXTI_C2EMR1_EM EXTI_C2EMR1_Msk /*!< CPU2 Event Mask */ 2787 #define EXTI_C2EMR1_EM0_Pos (0U) 2788 #define EXTI_C2EMR1_EM0_Msk (0x1UL << EXTI_C2EMR1_EM0_Pos) /*!< 0x00000001 */ 2789 #define EXTI_C2EMR1_EM0 EXTI_C2EMR1_EM0_Msk /*!< CPU2 Event Mask on line 0 */ 2790 #define EXTI_C2EMR1_EM1_Pos (1U) 2791 #define EXTI_C2EMR1_EM1_Msk (0x1UL << EXTI_C2EMR1_EM1_Pos) /*!< 0x00000002 */ 2792 #define EXTI_C2EMR1_EM1 EXTI_C2EMR1_EM1_Msk /*!< CPU2 Event Mask on line 1 */ 2793 #define EXTI_C2EMR1_EM2_Pos (2U) 2794 #define EXTI_C2EMR1_EM2_Msk (0x1UL << EXTI_C2EMR1_EM2_Pos) /*!< 0x00000004 */ 2795 #define EXTI_C2EMR1_EM2 EXTI_C2EMR1_EM2_Msk /*!< CPU2 Event Mask on line 2 */ 2796 #define EXTI_C2EMR1_EM3_Pos (3U) 2797 #define EXTI_C2EMR1_EM3_Msk (0x1UL << EXTI_C2EMR1_EM3_Pos) /*!< 0x00000008 */ 2798 #define EXTI_C2EMR1_EM3 EXTI_C2EMR1_EM3_Msk /*!< CPU2 Event Mask on line 3 */ 2799 #define EXTI_C2EMR1_EM4_Pos (4U) 2800 #define EXTI_C2EMR1_EM4_Msk (0x1UL << EXTI_C2EMR1_EM4_Pos) /*!< 0x00000010 */ 2801 #define EXTI_C2EMR1_EM4 EXTI_C2EMR1_EM4_Msk /*!< CPU2 Event Mask on line 4 */ 2802 #define EXTI_C2EMR1_EM5_Pos (5U) 2803 #define EXTI_C2EMR1_EM5_Msk (0x1UL << EXTI_C2EMR1_EM5_Pos) /*!< 0x00000020 */ 2804 #define EXTI_C2EMR1_EM5 EXTI_C2EMR1_EM5_Msk /*!< CPU2 Event Mask on line 5 */ 2805 #define EXTI_C2EMR1_EM6_Pos (6U) 2806 #define EXTI_C2EMR1_EM6_Msk (0x1UL << EXTI_C2EMR1_EM6_Pos) /*!< 0x00000040 */ 2807 #define EXTI_C2EMR1_EM6 EXTI_C2EMR1_EM6_Msk /*!< CPU2 Event Mask on line 6 */ 2808 #define EXTI_C2EMR1_EM7_Pos (7U) 2809 #define EXTI_C2EMR1_EM7_Msk (0x1UL << EXTI_C2EMR1_EM7_Pos) /*!< 0x00000080 */ 2810 #define EXTI_C2EMR1_EM7 EXTI_C2EMR1_EM7_Msk /*!< CPU2 Event Mask on line 7 */ 2811 #define EXTI_C2EMR1_EM8_Pos (8U) 2812 #define EXTI_C2EMR1_EM8_Msk (0x1UL << EXTI_C2EMR1_EM8_Pos) /*!< 0x00000100 */ 2813 #define EXTI_C2EMR1_EM8 EXTI_C2EMR1_EM8_Msk /*!< CPU2 Event Mask on line 8 */ 2814 #define EXTI_C2EMR1_EM9_Pos (9U) 2815 #define EXTI_C2EMR1_EM9_Msk (0x1UL << EXTI_C2EMR1_EM9_Pos) /*!< 0x00000200 */ 2816 #define EXTI_C2EMR1_EM9 EXTI_C2EMR1_EM9_Msk /*!< CPU2 Event Mask on line 9 */ 2817 #define EXTI_C2EMR1_EM10_Pos (10U) 2818 #define EXTI_C2EMR1_EM10_Msk (0x1UL << EXTI_C2EMR1_EM10_Pos) /*!< 0x00000400 */ 2819 #define EXTI_C2EMR1_EM10 EXTI_C2EMR1_EM10_Msk /*!< CPU2 Event Mask on line 10 */ 2820 #define EXTI_C2EMR1_EM11_Pos (11U) 2821 #define EXTI_C2EMR1_EM11_Msk (0x1UL << EXTI_C2EMR1_EM11_Pos) /*!< 0x00000800 */ 2822 #define EXTI_C2EMR1_EM11 EXTI_C2EMR1_EM11_Msk /*!< CPU2 Event Mask on line 11 */ 2823 #define EXTI_C2EMR1_EM12_Pos (12U) 2824 #define EXTI_C2EMR1_EM12_Msk (0x1UL << EXTI_C2EMR1_EM12_Pos) /*!< 0x00001000 */ 2825 #define EXTI_C2EMR1_EM12 EXTI_C2EMR1_EM12_Msk /*!< CPU2 Event Mask on line 12 */ 2826 #define EXTI_C2EMR1_EM13_Pos (13U) 2827 #define EXTI_C2EMR1_EM13_Msk (0x1UL << EXTI_C2EMR1_EM13_Pos) /*!< 0x00002000 */ 2828 #define EXTI_C2EMR1_EM13 EXTI_C2EMR1_EM13_Msk /*!< CPU2 Event Mask on line 13 */ 2829 #define EXTI_C2EMR1_EM14_Pos (14U) 2830 #define EXTI_C2EMR1_EM14_Msk (0x1UL << EXTI_C2EMR1_EM14_Pos) /*!< 0x00004000 */ 2831 #define EXTI_C2EMR1_EM14 EXTI_C2EMR1_EM14_Msk /*!< CPU2 Event Mask on line 14 */ 2832 #define EXTI_C2EMR1_EM15_Pos (15U) 2833 #define EXTI_C2EMR1_EM15_Msk (0x1UL << EXTI_C2EMR1_EM15_Pos) /*!< 0x00008000 */ 2834 #define EXTI_C2EMR1_EM15 EXTI_C2EMR1_EM15_Msk /*!< CPU2 Event Mask on line 15 */ 2835 #define EXTI_C2EMR1_EM17_Pos (17U) 2836 #define EXTI_C2EMR1_EM17_Msk (0x1UL << EXTI_C2EMR1_EM17_Pos) /*!< 0x00020000 */ 2837 #define EXTI_C2EMR1_EM17 EXTI_C2EMR1_EM17_Msk /*!< CPU2 Event Mask on line 17 */ 2838 #define EXTI_C2EMR1_EM18_Pos (18U) 2839 #define EXTI_C2EMR1_EM18_Msk (0x1UL << EXTI_C2EMR1_EM18_Pos) /*!< 0x00040000 */ 2840 #define EXTI_C2EMR1_EM18 EXTI_C2EMR1_EM18_Msk /*!< CPU2 Event Mask on line 18 */ 2841 #define EXTI_C2EMR1_EM19_Pos (19U) 2842 #define EXTI_C2EMR1_EM19_Msk (0x1UL << EXTI_C2EMR1_EM19_Pos) /*!< 0x00080000 */ 2843 #define EXTI_C2EMR1_EM19 EXTI_C2EMR1_EM19_Msk /*!< CPU2 Event Mask on line 19 */ 2844 2845 /******************** Bits definition for EXTI_C2IMR2 register **************/ 2846 #define EXTI_C2IMR2_Pos (0U) 2847 #define EXTI_C2IMR2_Msk (0x0001FFFFUL << EXTI_C2IMR2_Pos) /*!< 0x0001FFFF */ 2848 #define EXTI_C2IMR2_IM EXTI_C2IMR2_Msk /*!< CPU2 Interrupt Mask */ 2849 #define EXTI_C2IMR2_IM33_Pos (1U) 2850 #define EXTI_C2IMR2_IM33_Msk (0x1UL << EXTI_C2IMR2_IM33_Pos) /*!< 0x00000002 */ 2851 #define EXTI_C2IMR2_IM33 EXTI_C2IMR2_IM33_Msk /*!< CPU2 Interrupt Mask on line 33 */ 2852 #define EXTI_C2IMR2_IM36_Pos (4U) 2853 #define EXTI_C2IMR2_IM36_Msk (0x1UL << EXTI_C2IMR2_IM36_Pos) /*!< 0x00000010 */ 2854 #define EXTI_C2IMR2_IM36 EXTI_C2IMR2_IM36_Msk /*!< CPU2 Interrupt Mask on line 36 */ 2855 #define EXTI_C2IMR2_IM37_Pos (5U) 2856 #define EXTI_C2IMR2_IM37_Msk (0x1UL << EXTI_C2IMR2_IM37_Pos) /*!< 0x00000020 */ 2857 #define EXTI_C2IMR2_IM37 EXTI_C2IMR2_IM37_Msk /*!< CPU2 Interrupt Mask on line 37 */ 2858 #define EXTI_C2IMR2_IM38_Pos (6U) 2859 #define EXTI_C2IMR2_IM38_Msk (0x1UL << EXTI_C2IMR2_IM38_Pos) /*!< 0x00000040 */ 2860 #define EXTI_C2IMR2_IM38 EXTI_C2IMR2_IM38_Msk /*!< CPU2 Interrupt Mask on line 38 */ 2861 #define EXTI_C2IMR2_IM39_Pos (7U) 2862 #define EXTI_C2IMR2_IM39_Msk (0x1UL << EXTI_C2IMR2_IM39_Pos) /*!< 0x00000080 */ 2863 #define EXTI_C2IMR2_IM39 EXTI_C2IMR2_IM39_Msk /*!< CPU2 Interrupt Mask on line 39 */ 2864 #define EXTI_C2IMR2_IM40_Pos (8U) 2865 #define EXTI_C2IMR2_IM40_Msk (0x1UL << EXTI_C2IMR2_IM40_Pos) /*!< 0x00000100 */ 2866 #define EXTI_C2IMR2_IM40 EXTI_C2IMR2_IM40_Msk /*!< CPU2 Interrupt Mask on line 40 */ 2867 #define EXTI_C2IMR2_IM41_Pos (9U) 2868 #define EXTI_C2IMR2_IM41_Msk (0x1UL << EXTI_C2IMR2_IM41_Pos) /*!< 0x00000200 */ 2869 #define EXTI_C2IMR2_IM41 EXTI_C2IMR2_IM41_Msk /*!< CPU2 Interrupt Mask on line 41 */ 2870 #define EXTI_C2IMR2_IM42_Pos (10U) 2871 #define EXTI_C2IMR2_IM42_Msk (0x1UL << EXTI_C2IMR2_IM42_Pos) /*!< 0x00000400 */ 2872 #define EXTI_C2IMR2_IM42 EXTI_C2IMR2_IM42_Msk /*!< CPU2 Interrupt Mask on line 42 */ 2873 #define EXTI_C2IMR2_IM44_Pos (12U) 2874 #define EXTI_C2IMR2_IM44_Msk (0x1UL << EXTI_C2IMR2_IM44_Pos) /*!< 0x00001000 */ 2875 #define EXTI_C2IMR2_IM44 EXTI_C2IMR2_IM44_Msk /*!< CPU2 Interrupt Mask on line 44 */ 2876 #define EXTI_C2IMR2_IM45_Pos (13U) 2877 #define EXTI_C2IMR2_IM45_Msk (0x1UL << EXTI_C2IMR2_IM45_Pos) /*!< 0x00002000 */ 2878 #define EXTI_C2IMR2_IM45 EXTI_C2IMR2_IM45_Msk /*!< CPU2 Interrupt Mask on line 45 */ 2879 #define EXTI_C2IMR2_IM48_Pos (16U) 2880 #define EXTI_C2IMR2_IM48_Msk (0x1UL << EXTI_C2IMR2_IM48_Pos) /*!< 0x00010000 */ 2881 #define EXTI_C2IMR2_IM48 EXTI_C2IMR2_IM48_Msk /*!< CPU2 Interrupt Mask on line 48 */ 2882 2883 /******************** Bits definition for EXTI_C2EMR2 register **************/ 2884 #define EXTI_C2EMR2_Pos (8U) 2885 #define EXTI_C2EMR2_Msk (0x00000300UL << EXTI_C2EMR2_Pos) /*!< 0x000003000 */ 2886 #define EXTI_C2EMR2_EM EXTI_C2EMR2_Msk /*!< CPU2 Interrupt Mask */ 2887 #define EXTI_C2EMR2_EM40_Pos (8U) 2888 #define EXTI_C2EMR2_EM40_Msk (0x1UL << EXTI_C2EMR2_EM40_Pos) /*!< 0x00000100 */ 2889 #define EXTI_C2EMR2_EM40 EXTI_C2EMR2_EM40_Msk /*!< CPU2 Event Mask on line 40 */ 2890 #define EXTI_C2EMR2_EM41_Pos (9U) 2891 #define EXTI_C2EMR2_EM41_Msk (0x1UL << EXTI_C2EMR2_EM41_Pos) /*!< 0x00000200 */ 2892 #define EXTI_C2EMR2_EM41 EXTI_C2EMR2_EM41_Msk /*!< CPU2 Event Mask on line 41 */ 2893 2894 /******************************************************************************/ 2895 /* */ 2896 /* Public Key Accelerator (PKA) */ 2897 /* */ 2898 /******************************************************************************/ 2899 2900 /******************* Bits definition for PKA_CR register **************/ 2901 #define PKA_CR_EN_Pos (0U) 2902 #define PKA_CR_EN_Msk (0x1UL << PKA_CR_EN_Pos) /*!< 0x00000001 */ 2903 #define PKA_CR_EN PKA_CR_EN_Msk /*!< PKA enable */ 2904 #define PKA_CR_START_Pos (1U) 2905 #define PKA_CR_START_Msk (0x1UL << PKA_CR_START_Pos) /*!< 0x00000002 */ 2906 #define PKA_CR_START PKA_CR_START_Msk /*!< Start operation */ 2907 #define PKA_CR_MODE_Pos (8U) 2908 #define PKA_CR_MODE_Msk (0x3FUL << PKA_CR_MODE_Pos) /*!< 0x00003F00 */ 2909 #define PKA_CR_MODE PKA_CR_MODE_Msk /*!< MODE[5:0] PKA operation code */ 2910 #define PKA_CR_MODE_0 (0x01U << PKA_CR_MODE_Pos) /*!< 0x00000100 */ 2911 #define PKA_CR_MODE_1 (0x02U << PKA_CR_MODE_Pos) /*!< 0x00000200 */ 2912 #define PKA_CR_MODE_2 (0x04U << PKA_CR_MODE_Pos) /*!< 0x00000400 */ 2913 #define PKA_CR_MODE_3 (0x08U << PKA_CR_MODE_Pos) /*!< 0x00000800 */ 2914 #define PKA_CR_MODE_4 (0x10U << PKA_CR_MODE_Pos) /*!< 0x00001000 */ 2915 #define PKA_CR_MODE_5 (0x20U << PKA_CR_MODE_Pos) /*!< 0x00002000 */ 2916 #define PKA_CR_PROCENDIE_Pos (17U) 2917 #define PKA_CR_PROCENDIE_Msk (0x1UL << PKA_CR_PROCENDIE_Pos) /*!< 0x00020000 */ 2918 #define PKA_CR_PROCENDIE PKA_CR_PROCENDIE_Msk /*!< End of operation interrupt enable */ 2919 #define PKA_CR_RAMERRIE_Pos (19U) 2920 #define PKA_CR_RAMERRIE_Msk (0x1UL << PKA_CR_RAMERRIE_Pos) /*!< 0x00080000 */ 2921 #define PKA_CR_RAMERRIE PKA_CR_RAMERRIE_Msk /*!< RAM error interrupt enable */ 2922 #define PKA_CR_ADDRERRIE_Pos (20U) 2923 #define PKA_CR_ADDRERRIE_Msk (0x1UL << PKA_CR_ADDRERRIE_Pos) /*!< 0x00100000 */ 2924 #define PKA_CR_ADDRERRIE PKA_CR_ADDRERRIE_Msk /*!< RAM error interrupt enable */ 2925 2926 /******************* Bits definition for PKA_SR register **************/ 2927 #define PKA_SR_BUSY_Pos (16U) 2928 #define PKA_SR_BUSY_Msk (0x1UL << PKA_SR_BUSY_Pos) /*!< 0x00010000 */ 2929 #define PKA_SR_BUSY PKA_SR_BUSY_Msk /*!< PKA operation is in progress */ 2930 #define PKA_SR_PROCENDF_Pos (17U) 2931 #define PKA_SR_PROCENDF_Msk (0x1UL << PKA_SR_PROCENDF_Pos) /*!< 0x00020000 */ 2932 #define PKA_SR_PROCENDF PKA_SR_PROCENDF_Msk /*!< PKA end of operation flag */ 2933 #define PKA_SR_RAMERRF_Pos (19U) 2934 #define PKA_SR_RAMERRF_Msk (0x1UL << PKA_SR_RAMERRF_Pos) /*!< 0x00080000 */ 2935 #define PKA_SR_RAMERRF PKA_SR_RAMERRF_Msk /*!< PKA RAM error flag */ 2936 #define PKA_SR_ADDRERRF_Pos (20U) 2937 #define PKA_SR_ADDRERRF_Msk (0x1UL << PKA_SR_ADDRERRF_Pos) /*!< 0x00100000 */ 2938 #define PKA_SR_ADDRERRF PKA_SR_ADDRERRF_Msk /*!< Address error flag */ 2939 2940 /******************* Bits definition for PKA_CLRFR register **************/ 2941 #define PKA_CLRFR_PROCENDFC_Pos (17U) 2942 #define PKA_CLRFR_PROCENDFC_Msk (0x1UL << PKA_CLRFR_PROCENDFC_Pos) /*!< 0x00020000 */ 2943 #define PKA_CLRFR_PROCENDFC PKA_CLRFR_PROCENDFC_Msk /*!< Clear PKA end of operation flag */ 2944 #define PKA_CLRFR_RAMERRFC_Pos (19U) 2945 #define PKA_CLRFR_RAMERRFC_Msk (0x1UL << PKA_CLRFR_RAMERRFC_Pos) /*!< 0x00080000 */ 2946 #define PKA_CLRFR_RAMERRFC PKA_CLRFR_RAMERRFC_Msk /*!< Clear PKA RAM error flag */ 2947 #define PKA_CLRFR_ADDRERRFC_Pos (20U) 2948 #define PKA_CLRFR_ADDRERRFC_Msk (0x1UL << PKA_CLRFR_ADDRERRFC_Pos) /*!< 0x00100000 */ 2949 #define PKA_CLRFR_ADDRERRFC PKA_CLRFR_ADDRERRFC_Msk /*!< Clear address error flag */ 2950 2951 /******************* Bits definition for PKA RAM *************************/ 2952 #define PKA_RAM_OFFSET 0x400U /*!< PKA RAM address offset */ 2953 2954 /* Compute Montgomery parameter input data */ 2955 #define PKA_MONTGOMERY_PARAM_IN_MOD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */ 2956 #define PKA_MONTGOMERY_PARAM_IN_MODULUS ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input modulus */ 2957 2958 /* Compute Montgomery parameter output data */ 2959 #define PKA_MONTGOMERY_PARAM_OUT_PARAMETER ((0x594U - PKA_RAM_OFFSET)>>2) /*!< Output Montgomery parameter */ 2960 2961 /* Compute modular exponentiation input data */ 2962 #define PKA_MODULAR_EXP_IN_EXP_NB_BITS ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Input exponent number of bits */ 2963 #define PKA_MODULAR_EXP_IN_OP_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 2964 #define PKA_MODULAR_EXP_IN_MONTGOMERY_PARAM ((0x594U - PKA_RAM_OFFSET)>>2) /*!< Input storage area for Montgomery parameter */ 2965 #define PKA_MODULAR_EXP_IN_EXPONENT_BASE ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input base of the exponentiation */ 2966 #define PKA_MODULAR_EXP_IN_EXPONENT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Input exponent to process */ 2967 #define PKA_MODULAR_EXP_IN_MODULUS ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input modulus */ 2968 2969 /* Compute modular exponentiation output data */ 2970 #define PKA_MODULAR_EXP_OUT_MONTGOMERY_PARAM ((0x594U - PKA_RAM_OFFSET)>>2) /*!< Output storage area for Montgomery parameter */ 2971 #define PKA_MODULAR_EXP_OUT_SM_ALGO_ACC1 ((0x724U - PKA_RAM_OFFSET)>>2) /*!< Output SM algorithm accumulator 1 */ 2972 #define PKA_MODULAR_EXP_OUT_SM_ALGO_ACC2 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Output SM algorithm accumulator 2 */ 2973 #define PKA_MODULAR_EXP_OUT_EXPONENT_BASE ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Output base of the exponentiation */ 2974 #define PKA_MODULAR_EXP_OUT_SM_ALGO_ACC3 ((0xE3CU - PKA_RAM_OFFSET)>>2) /*!< Output SM algorithm accumulator 3 */ 2975 2976 /* Compute ECC scalar multiplication input data */ 2977 #define PKA_ECC_SCALAR_MUL_IN_EXP_NB_BITS ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Input exponent number of bits */ 2978 #define PKA_ECC_SCALAR_MUL_IN_OP_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 2979 #define PKA_ECC_SCALAR_MUL_IN_A_COEFF_SIGN ((0x408U - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */ 2980 #define PKA_ECC_SCALAR_MUL_IN_A_COEFF ((0x40CU - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */ 2981 #define PKA_ECC_SCALAR_MUL_IN_MOD_GF ((0x460U - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 2982 #define PKA_ECC_SCALAR_MUL_IN_MONTGOMERY_PARAM ((0x4B4U - PKA_RAM_OFFSET)>>2) /*!< Input storage area for Montgomery parameter */ 2983 #define PKA_ECC_SCALAR_MUL_IN_K ((0x508U - PKA_RAM_OFFSET)>>2) /*!< Input 'k' of KP */ 2984 #define PKA_ECC_SCALAR_MUL_IN_INITIAL_POINT_X ((0x55CU - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */ 2985 #define PKA_ECC_SCALAR_MUL_IN_INITIAL_POINT_Y ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */ 2986 2987 /* Compute ECC scalar multiplication output data */ 2988 #define PKA_ECC_SCALAR_MUL_OUT_RESULT_X ((0x55CU - PKA_RAM_OFFSET)>>2) /*!< Output result X coordinate */ 2989 #define PKA_ECC_SCALAR_MUL_OUT_RESULT_Y ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Output result Y coordinate */ 2990 #define PKA_ECC_SCALAR_MUL_OUT_LAST_DOUBLE_X1 ((0xDE8U - PKA_RAM_OFFSET)>>2) /*!< Output last double X1 coordinate */ 2991 #define PKA_ECC_SCALAR_MUL_OUT_LAST_DOUBLE_Y1 ((0xE3CU - PKA_RAM_OFFSET)>>2) /*!< Output last double Y1 coordinate */ 2992 #define PKA_ECC_SCALAR_MUL_OUT_LAST_DOUBLE_Z1 ((0xE90U - PKA_RAM_OFFSET)>>2) /*!< Output last double Z1 coordinate */ 2993 #define PKA_ECC_SCALAR_MUL_OUT_CHECK_POINT_X2 ((0xEE4U - PKA_RAM_OFFSET)>>2) /*!< Output check point X2 coordinate */ 2994 #define PKA_ECC_SCALAR_MUL_OUT_CHECK_POINT_Y2 ((0xF38U - PKA_RAM_OFFSET)>>2) /*!< Output check point Y2 coordinate */ 2995 #define PKA_ECC_SCALAR_MUL_OUT_CHECK_POINT_Z2 ((0xF8CU - PKA_RAM_OFFSET)>>2) /*!< Output check point Z2 coordinate */ 2996 2997 /* Point check input data */ 2998 #define PKA_POINT_CHECK_IN_MOD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */ 2999 #define PKA_POINT_CHECK_IN_A_COEFF_SIGN ((0x408U - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */ 3000 #define PKA_POINT_CHECK_IN_A_COEFF ((0x40CU - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */ 3001 #define PKA_POINT_CHECK_IN_B_COEFF ((0x7FCU - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'b' coefficient */ 3002 #define PKA_POINT_CHECK_IN_MOD_GF ((0x460U - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 3003 #define PKA_POINT_CHECK_IN_INITIAL_POINT_X ((0x55CU - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */ 3004 #define PKA_POINT_CHECK_IN_INITIAL_POINT_Y ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */ 3005 3006 /* Point check output data */ 3007 #define PKA_POINT_CHECK_OUT_ERROR ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Output error */ 3008 3009 /* ECDSA signature input data */ 3010 #define PKA_ECDSA_SIGN_IN_ORDER_NB_BITS ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Input order number of bits */ 3011 #define PKA_ECDSA_SIGN_IN_MOD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */ 3012 #define PKA_ECDSA_SIGN_IN_A_COEFF_SIGN ((0x408U - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */ 3013 #define PKA_ECDSA_SIGN_IN_A_COEFF ((0x40CU - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */ 3014 #define PKA_ECDSA_SIGN_IN_MOD_GF ((0x460U - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 3015 #define PKA_ECDSA_SIGN_IN_K ((0x508U - PKA_RAM_OFFSET)>>2) /*!< Input k value of the ECDSA */ 3016 #define PKA_ECDSA_SIGN_IN_INITIAL_POINT_X ((0x55CU - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */ 3017 #define PKA_ECDSA_SIGN_IN_INITIAL_POINT_Y ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */ 3018 #define PKA_ECDSA_SIGN_IN_HASH_E ((0xDE8U - PKA_RAM_OFFSET)>>2) /*!< Input e, hash of the message */ 3019 #define PKA_ECDSA_SIGN_IN_PRIVATE_KEY_D ((0xE3CU - PKA_RAM_OFFSET)>>2) /*!< Input d, private key */ 3020 #define PKA_ECDSA_SIGN_IN_ORDER_N ((0xE94U - PKA_RAM_OFFSET)>>2) /*!< Input n, order of the curve */ 3021 3022 /* ECDSA signature output data */ 3023 #define PKA_ECDSA_SIGN_OUT_ERROR ((0xEE8U - PKA_RAM_OFFSET)>>2) /*!< Output error */ 3024 #define PKA_ECDSA_SIGN_OUT_SIGNATURE_R ((0x700U - PKA_RAM_OFFSET)>>2) /*!< Output signature r */ 3025 #define PKA_ECDSA_SIGN_OUT_SIGNATURE_S ((0x754U - PKA_RAM_OFFSET)>>2) /*!< Output signature s */ 3026 #define PKA_ECDSA_SIGN_OUT_FINAL_POINT_X ((0x103CU - PKA_RAM_OFFSET)>>2) /*!< Output final point kP X coordinate */ 3027 #define PKA_ECDSA_SIGN_OUT_FINAL_POINT_Y ((0x1090U - PKA_RAM_OFFSET)>>2) /*!< Output final point kP Y coordinate */ 3028 3029 /* ECDSA verification input data */ 3030 #define PKA_ECDSA_VERIF_IN_ORDER_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input order number of bits */ 3031 #define PKA_ECDSA_VERIF_IN_MOD_NB_BITS ((0x4B4U - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */ 3032 #define PKA_ECDSA_VERIF_IN_A_COEFF_SIGN ((0x45CU - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */ 3033 #define PKA_ECDSA_VERIF_IN_A_COEFF ((0x460U - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */ 3034 #define PKA_ECDSA_VERIF_IN_MOD_GF ((0x4B8U - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */ 3035 #define PKA_ECDSA_VERIF_IN_INITIAL_POINT_X ((0x5E8U - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */ 3036 #define PKA_ECDSA_VERIF_IN_INITIAL_POINT_Y ((0x63CU - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */ 3037 #define PKA_ECDSA_VERIF_IN_PUBLIC_KEY_POINT_X ((0xF40U - PKA_RAM_OFFSET)>>2) /*!< Input public key point X coordinate */ 3038 #define PKA_ECDSA_VERIF_IN_PUBLIC_KEY_POINT_Y ((0xF94U - PKA_RAM_OFFSET)>>2) /*!< Input public key point Y coordinate */ 3039 #define PKA_ECDSA_VERIF_IN_SIGNATURE_R ((0x1098U - PKA_RAM_OFFSET)>>2) /*!< Input r, part of the signature */ 3040 #define PKA_ECDSA_VERIF_IN_SIGNATURE_S ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input s, part of the signature */ 3041 #define PKA_ECDSA_VERIF_IN_HASH_E ((0xFE8U - PKA_RAM_OFFSET)>>2) /*!< Input e, hash of the message */ 3042 #define PKA_ECDSA_VERIF_IN_ORDER_N ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input n, order of the curve */ 3043 3044 /* ECDSA verification output data */ 3045 #define PKA_ECDSA_VERIF_OUT_RESULT ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3046 3047 /* RSA CRT exponentiation input data */ 3048 #define PKA_RSA_CRT_EXP_IN_MOD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operands number of bits */ 3049 #define PKA_RSA_CRT_EXP_IN_DP_CRT ((0x65CU - PKA_RAM_OFFSET)>>2) /*!< Input Dp CRT parameter */ 3050 #define PKA_RSA_CRT_EXP_IN_DQ_CRT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Input Dq CRT parameter */ 3051 #define PKA_RSA_CRT_EXP_IN_QINV_CRT ((0x7ECU - PKA_RAM_OFFSET)>>2) /*!< Input qInv CRT parameter */ 3052 #define PKA_RSA_CRT_EXP_IN_PRIME_P ((0x97CU - PKA_RAM_OFFSET)>>2) /*!< Input Prime p */ 3053 #define PKA_RSA_CRT_EXP_IN_PRIME_Q ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input Prime q */ 3054 #define PKA_RSA_CRT_EXP_IN_EXPONENT_BASE ((0xEECU - PKA_RAM_OFFSET)>>2) /*!< Input base of the exponentiation */ 3055 3056 /* RSA CRT exponentiation output data */ 3057 #define PKA_RSA_CRT_EXP_OUT_RESULT ((0x724U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3058 3059 /* Modular reduction input data */ 3060 #define PKA_MODULAR_REDUC_IN_OP_LENGTH ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Input operand length */ 3061 #define PKA_MODULAR_REDUC_IN_OPERAND ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand */ 3062 #define PKA_MODULAR_REDUC_IN_MOD_LENGTH ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input modulus length */ 3063 #define PKA_MODULAR_REDUC_IN_MODULUS ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input modulus */ 3064 3065 /* Modular reduction output data */ 3066 #define PKA_MODULAR_REDUC_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3067 3068 /* Arithmetic addition input data */ 3069 #define PKA_ARITHMETIC_ADD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3070 #define PKA_ARITHMETIC_ADD_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3071 #define PKA_ARITHMETIC_ADD_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3072 3073 /* Arithmetic addition output data */ 3074 #define PKA_ARITHMETIC_ADD_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3075 3076 /* Arithmetic subtraction input data */ 3077 #define PKA_ARITHMETIC_SUB_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3078 #define PKA_ARITHMETIC_SUB_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3079 #define PKA_ARITHMETIC_SUB_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3080 3081 /* Arithmetic subtraction output data */ 3082 #define PKA_ARITHMETIC_SUB_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3083 3084 /* Arithmetic multiplication input data */ 3085 #define PKA_ARITHMETIC_MUL_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3086 #define PKA_ARITHMETIC_MUL_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3087 #define PKA_ARITHMETIC_MUL_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3088 3089 /* Arithmetic multiplication output data */ 3090 #define PKA_ARITHMETIC_MUL_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3091 3092 /* Comparison input data */ 3093 #define PKA_COMPARISON_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3094 #define PKA_COMPARISON_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3095 #define PKA_COMPARISON_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3096 3097 /* Comparison output data */ 3098 #define PKA_COMPARISON_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3099 3100 /* Modular addition input data */ 3101 #define PKA_MODULAR_ADD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3102 #define PKA_MODULAR_ADD_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3103 #define PKA_MODULAR_ADD_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3104 #define PKA_MODULAR_ADD_IN_OP3_MOD ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input operand op3 (modulus) */ 3105 3106 /* Modular addition output data */ 3107 #define PKA_MODULAR_ADD_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3108 3109 /* Modular inversion input data */ 3110 #define PKA_MODULAR_INV_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3111 #define PKA_MODULAR_INV_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3112 #define PKA_MODULAR_INV_IN_OP2_MOD ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 (modulus) */ 3113 3114 /* Modular inversion output data */ 3115 #define PKA_MODULAR_INV_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3116 3117 /* Modular subtraction input data */ 3118 #define PKA_MODULAR_SUB_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3119 #define PKA_MODULAR_SUB_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3120 #define PKA_MODULAR_SUB_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3121 #define PKA_MODULAR_SUB_IN_OP3_MOD ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input operand op3 */ 3122 3123 /* Modular subtraction output data */ 3124 #define PKA_MODULAR_SUB_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3125 3126 /* Montgomery multiplication input data */ 3127 #define PKA_MONTGOMERY_MUL_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3128 #define PKA_MONTGOMERY_MUL_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3129 #define PKA_MONTGOMERY_MUL_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3130 #define PKA_MONTGOMERY_MUL_IN_OP3_MOD ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input modulus */ 3131 3132 /* Montgomery multiplication output data */ 3133 #define PKA_MONTGOMERY_MUL_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3134 3135 /* Generic Arithmetic input data */ 3136 #define PKA_ARITHMETIC_ALL_OPS_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */ 3137 #define PKA_ARITHMETIC_ALL_OPS_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */ 3138 #define PKA_ARITHMETIC_ALL_OPS_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3139 #define PKA_ARITHMETIC_ALL_OPS_IN_OP3 ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */ 3140 3141 /* Generic Arithmetic output data */ 3142 #define PKA_ARITHMETIC_ALL_OPS_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */ 3143 3144 /******************************************************************************/ 3145 /* */ 3146 /* FLASH */ 3147 /* */ 3148 /******************************************************************************/ 3149 /******************* Bits definition for FLASH_ACR register *****************/ 3150 #define FLASH_ACR_LATENCY_Pos (0U) 3151 #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */ 3152 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< Latency */ 3153 #define FLASH_ACR_LATENCY_0 (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ 3154 #define FLASH_ACR_LATENCY_1 (0x2UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */ 3155 #define FLASH_ACR_LATENCY_2 (0x4UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */ 3156 #define FLASH_ACR_PRFTEN_Pos (8U) 3157 #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */ 3158 #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch enable */ 3159 #define FLASH_ACR_ICEN_Pos (9U) 3160 #define FLASH_ACR_ICEN_Msk (0x1UL << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */ 3161 #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk /*!< Instruction cache enable */ 3162 #define FLASH_ACR_DCEN_Pos (10U) 3163 #define FLASH_ACR_DCEN_Msk (0x1UL << FLASH_ACR_DCEN_Pos) /*!< 0x00000400 */ 3164 #define FLASH_ACR_DCEN FLASH_ACR_DCEN_Msk /*!< Data cache enable */ 3165 #define FLASH_ACR_ICRST_Pos (11U) 3166 #define FLASH_ACR_ICRST_Msk (0x1UL << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */ 3167 #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk /*!< Instruction cache reset */ 3168 #define FLASH_ACR_DCRST_Pos (12U) 3169 #define FLASH_ACR_DCRST_Msk (0x1UL << FLASH_ACR_DCRST_Pos) /*!< 0x00001000 */ 3170 #define FLASH_ACR_DCRST FLASH_ACR_DCRST_Msk /*!< Data cache reset */ 3171 #define FLASH_ACR_PES_Pos (15U) 3172 #define FLASH_ACR_PES_Msk (0x1UL << FLASH_ACR_PES_Pos) /*!< 0x00008000 */ 3173 #define FLASH_ACR_PES FLASH_ACR_PES_Msk /*!< Program/erase suspend request */ 3174 #define FLASH_ACR_EMPTY_Pos (16U) 3175 #define FLASH_ACR_EMPTY_Msk (0x1UL << FLASH_ACR_EMPTY_Pos) /*!< 0x00010000 */ 3176 #define FLASH_ACR_EMPTY FLASH_ACR_EMPTY_Msk /*!< Flash use area empty */ 3177 3178 #define FLASH_ACR_LATENCY_0WS (0x0UL << FLASH_ACR_LATENCY_Pos) /*!< FLASH Zero wait state */ 3179 #define FLASH_ACR_LATENCY_1WS FLASH_ACR_LATENCY_0 /*!< FLASH One wait state */ 3180 #define FLASH_ACR_LATENCY_2WS FLASH_ACR_LATENCY_1 /*!< FLASH Two wait states */ 3181 #define FLASH_ACR_LATENCY_3WS (FLASH_ACR_LATENCY_1 | FLASH_ACR_LATENCY_0) /*!< FLASH Three wait states */ 3182 3183 /******************* Bits definition for FLASH_SR register ******************/ 3184 #define FLASH_SR_EOP_Pos (0U) 3185 #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */ 3186 #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of Operation */ 3187 #define FLASH_SR_OPERR_Pos (1U) 3188 #define FLASH_SR_OPERR_Msk (0x1UL << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */ 3189 #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk /*!< Operation error */ 3190 #define FLASH_SR_PROGERR_Pos (3U) 3191 #define FLASH_SR_PROGERR_Msk (0x1UL << FLASH_SR_PROGERR_Pos) /*!< 0x00000008 */ 3192 #define FLASH_SR_PROGERR FLASH_SR_PROGERR_Msk /*!< Programming error */ 3193 #define FLASH_SR_WRPERR_Pos (4U) 3194 #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */ 3195 #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write protection error */ 3196 #define FLASH_SR_PGAERR_Pos (5U) 3197 #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */ 3198 #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk /*!< Programming alignment error */ 3199 #define FLASH_SR_SIZERR_Pos (6U) 3200 #define FLASH_SR_SIZERR_Msk (0x1UL << FLASH_SR_SIZERR_Pos) /*!< 0x00000040 */ 3201 #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk /*!< Size error */ 3202 #define FLASH_SR_PGSERR_Pos (7U) 3203 #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */ 3204 #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk /*!< Programming sequence error */ 3205 #define FLASH_SR_MISERR_Pos (8U) 3206 #define FLASH_SR_MISERR_Msk (0x1UL << FLASH_SR_MISERR_Pos) /*!< 0x00000100 */ 3207 #define FLASH_SR_MISERR FLASH_SR_MISERR_Msk /*!< Fast programming data miss error */ 3208 #define FLASH_SR_FASTERR_Pos (9U) 3209 #define FLASH_SR_FASTERR_Msk (0x1UL << FLASH_SR_FASTERR_Pos) /*!< 0x00000200 */ 3210 #define FLASH_SR_FASTERR FLASH_SR_FASTERR_Msk /*!< Fast programming error */ 3211 #define FLASH_SR_OPTNV_Pos (13U) 3212 #define FLASH_SR_OPTNV_Msk (0x1UL << FLASH_SR_OPTNV_Pos) /*!< 0x00002000 */ 3213 #define FLASH_SR_OPTNV FLASH_SR_OPTNV_Msk /*!< User option OPTVAL indication */ 3214 #define FLASH_SR_RDERR_Pos (14U) 3215 #define FLASH_SR_RDERR_Msk (0x1UL << FLASH_SR_RDERR_Pos) /*!< 0x00004000 */ 3216 #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk /*!< PCROP read error */ 3217 #define FLASH_SR_OPTVERR_Pos (15U) 3218 #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */ 3219 #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk /*!< Option validity error */ 3220 #define FLASH_SR_BSY_Pos (16U) 3221 #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00010000 */ 3222 #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Flash Busy */ 3223 #define FLASH_SR_CFGBSY_Pos (18U) 3224 #define FLASH_SR_CFGBSY_Msk (0x1UL << FLASH_SR_CFGBSY_Pos) /*!< 0x00040000 */ 3225 #define FLASH_SR_CFGBSY FLASH_SR_CFGBSY_Msk /*!< Programming or erase configuration busy */ 3226 #define FLASH_SR_PESD_Pos (19U) 3227 #define FLASH_SR_PESD_Msk (0x1UL << FLASH_SR_PESD_Pos) /*!< 0x00080000 */ 3228 #define FLASH_SR_PESD FLASH_SR_PESD_Msk /*!< Programming/erase operation suspended */ 3229 3230 /******************* Bits definition for FLASH_CR register ******************/ 3231 #define FLASH_CR_PG_Pos (0U) 3232 #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */ 3233 #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Flash programming */ 3234 #define FLASH_CR_PER_Pos (1U) 3235 #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */ 3236 #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page erase */ 3237 #define FLASH_CR_MER_Pos (2U) 3238 #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos) /*!< 0x00000004 */ 3239 #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass erase */ 3240 #define FLASH_CR_PNB_Pos (3U) 3241 #define FLASH_CR_PNB_Msk (0xFFUL << FLASH_CR_PNB_Pos) /*!< 0x000007F8 */ 3242 #define FLASH_CR_PNB FLASH_CR_PNB_Msk /*!< Page number selection mask */ 3243 #define FLASH_CR_STRT_Pos (16U) 3244 #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00010000 */ 3245 #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start an erase operation */ 3246 #define FLASH_CR_OPTSTRT_Pos (17U) 3247 #define FLASH_CR_OPTSTRT_Msk (0x1UL << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */ 3248 #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk /*!< Options modification start */ 3249 #define FLASH_CR_FSTPG_Pos (18U) 3250 #define FLASH_CR_FSTPG_Msk (0x1UL << FLASH_CR_FSTPG_Pos) /*!< 0x00040000 */ 3251 #define FLASH_CR_FSTPG FLASH_CR_FSTPG_Msk /*!< Fast programming */ 3252 #define FLASH_CR_EOPIE_Pos (24U) 3253 #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */ 3254 #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */ 3255 #define FLASH_CR_ERRIE_Pos (25U) 3256 #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */ 3257 #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error interrupt enable */ 3258 #define FLASH_CR_RDERRIE_Pos (26U) 3259 #define FLASH_CR_RDERRIE_Msk (0x1UL << FLASH_CR_RDERRIE_Pos) /*!< 0x04000000 */ 3260 #define FLASH_CR_RDERRIE FLASH_CR_RDERRIE_Msk /*!< PCROP read error interrupt enable */ 3261 #define FLASH_CR_OBL_LAUNCH_Pos (27U) 3262 #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */ 3263 #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk /*!< Force the option byte loading */ 3264 #define FLASH_CR_OPTLOCK_Pos (30U) 3265 #define FLASH_CR_OPTLOCK_Msk (0x1UL << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */ 3266 #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk /*!< Options lock */ 3267 #define FLASH_CR_LOCK_Pos (31U) 3268 #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */ 3269 #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Flash control register lock */ 3270 3271 /******************* Bits definition for FLASH_ECCR register ****************/ 3272 #define FLASH_ECCR_ADDR_ECC_Pos (0U) 3273 #define FLASH_ECCR_ADDR_ECC_Msk (0x1FFFFUL << FLASH_ECCR_ADDR_ECC_Pos) /*!< 0x0001FFFF */ 3274 #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk /*!< double-word address ECC fail */ 3275 #define FLASH_ECCR_SYSF_ECC_Pos (20U) 3276 #define FLASH_ECCR_SYSF_ECC_Msk (0x1UL << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00100000 */ 3277 #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk /*!< System flash ECC fail */ 3278 #define FLASH_ECCR_ECCCIE_Pos (24U) 3279 #define FLASH_ECCR_ECCCIE_Msk (0x1UL << FLASH_ECCR_ECCCIE_Pos) /*!< 0x01000000 */ 3280 #define FLASH_ECCR_ECCCIE FLASH_ECCR_ECCCIE_Msk /*!< ECC correction interrupt enable */ 3281 #define FLASH_ECCR_CPUID_Pos (26U) 3282 #define FLASH_ECCR_CPUID_Msk (0x7UL << FLASH_ECCR_CPUID_Pos) /*!< 0x1C000000 */ 3283 #define FLASH_ECCR_CPUID FLASH_ECCR_CPUID_Msk /*!< CPU identification */ 3284 #define FLASH_ECCR_CPUID_0 (0x1U << FLASH_ECCR_CPUID_Pos) /*!< 0x04000000 */ 3285 #define FLASH_ECCR_CPUID_1 (0x2U << FLASH_ECCR_CPUID_Pos) /*!< 0x08000000 */ 3286 #define FLASH_ECCR_CPUID_2 (0x4U << FLASH_ECCR_CPUID_Pos) /*!< 0x10000000 */ 3287 #define FLASH_ECCR_ECCC_Pos (30U) 3288 #define FLASH_ECCR_ECCC_Msk (0x1UL << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */ 3289 #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk /*!< ECC correction */ 3290 #define FLASH_ECCR_ECCD_Pos (31U) 3291 #define FLASH_ECCR_ECCD_Msk (0x1UL << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */ 3292 #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk /*!< ECC detection */ 3293 3294 /******************* Bits definition for FLASH_OPTR register ****************/ 3295 #define FLASH_OPTR_RDP_Pos (0U) 3296 #define FLASH_OPTR_RDP_Msk (0xFFUL << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */ 3297 #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk /*!< Read protection level */ 3298 #define FLASH_OPTR_ESE_Pos (8U) 3299 #define FLASH_OPTR_ESE_Msk (0x1UL << FLASH_OPTR_ESE_Pos) /*!< 0x00000100 */ 3300 #define FLASH_OPTR_ESE FLASH_OPTR_ESE_Msk /*!< Security enable */ 3301 #define FLASH_OPTR_BOR_LEV_Pos (9U) 3302 #define FLASH_OPTR_BOR_LEV_Msk (0x7UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000E00 */ 3303 #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk /*!< BOR reset level mask */ 3304 #define FLASH_OPTR_BOR_LEV_0 (0x1U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000200 */ 3305 #define FLASH_OPTR_BOR_LEV_1 (0x2U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000400 */ 3306 #define FLASH_OPTR_BOR_LEV_2 (0x4U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000800 */ 3307 #define FLASH_OPTR_nRST_STOP_Pos (12U) 3308 #define FLASH_OPTR_nRST_STOP_Msk (0x1UL << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00001000 */ 3309 #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk /*!< Reset option in Stop mode */ 3310 #define FLASH_OPTR_nRST_STDBY_Pos (13U) 3311 #define FLASH_OPTR_nRST_STDBY_Msk (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00002000 */ 3312 #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk /*!< Reset option in Standby mode */ 3313 #define FLASH_OPTR_nRST_SHDW_Pos (14U) 3314 #define FLASH_OPTR_nRST_SHDW_Msk (0x1UL << FLASH_OPTR_nRST_SHDW_Pos) /*!< 0x00004000 */ 3315 #define FLASH_OPTR_nRST_SHDW FLASH_OPTR_nRST_SHDW_Msk /*!< Reset option in Shutdown mode */ 3316 #define FLASH_OPTR_IRHEN_Pos (15U) 3317 #define FLASH_OPTR_IRHEN_Msk (0x1UL << FLASH_OPTR_IRHEN_Pos) /*!< 0x00008000 */ 3318 #define FLASH_OPTR_IRHEN FLASH_OPTR_IRHEN_Msk /*!< Internal reset holder enable bit */ 3319 #define FLASH_OPTR_IWDG_SW_Pos (16U) 3320 #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */ 3321 #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk /*!< Independent watchdog selection */ 3322 #define FLASH_OPTR_IWDG_STOP_Pos (17U) 3323 #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */ 3324 #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk /*!< Independent watchdog counter option in Stop mode */ 3325 #define FLASH_OPTR_IWDG_STDBY_Pos (18U) 3326 #define FLASH_OPTR_IWDG_STDBY_Msk (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */ 3327 #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk /*!< Independent watchdog counter option in Standby mode */ 3328 #define FLASH_OPTR_WWDG_SW_Pos (19U) 3329 #define FLASH_OPTR_WWDG_SW_Msk (0x1UL << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */ 3330 #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk /*!< Window watchdog selection */ 3331 #define FLASH_OPTR_nRST_MODE_1_Pos (22U) 3332 #define FLASH_OPTR_nRST_MODE_1_Msk (0x1UL << FLASH_OPTR_nRST_MODE_1_Pos) /*!< 0x04000000 */ 3333 #define FLASH_OPTR_nRST_MODE_1 FLASH_OPTR_nRST_MODE_1_Msk /*!< PB11 GPIO normal mode */ 3334 #define FLASH_OPTR_nBOOT1_Pos (23U) 3335 #define FLASH_OPTR_nBOOT1_Msk (0x1UL << FLASH_OPTR_nBOOT1_Pos) /*!< 0x00800000 */ 3336 #define FLASH_OPTR_nBOOT1 FLASH_OPTR_nBOOT1_Msk /*!< Boot Configuration */ 3337 #define FLASH_OPTR_SRAM2PE_Pos (24U) 3338 #define FLASH_OPTR_SRAM2PE_Msk (0x1UL << FLASH_OPTR_SRAM2PE_Pos) /*!< 0x01000000 */ 3339 #define FLASH_OPTR_SRAM2PE FLASH_OPTR_SRAM2PE_Msk /*!< SRAM2 parity check enable */ 3340 #define FLASH_OPTR_SRAM2RST_Pos (25U) 3341 #define FLASH_OPTR_SRAM2RST_Msk (0x1UL << FLASH_OPTR_SRAM2RST_Pos) /*!< 0x02000000 */ 3342 #define FLASH_OPTR_SRAM2RST FLASH_OPTR_SRAM2RST_Msk /*!< SRAM2 erase option when system reset */ 3343 #define FLASH_OPTR_nSWBOOT0_Pos (26U) 3344 #define FLASH_OPTR_nSWBOOT0_Msk (0x1UL << FLASH_OPTR_nSWBOOT0_Pos) /*!< 0x04000000 */ 3345 #define FLASH_OPTR_nSWBOOT0 FLASH_OPTR_nSWBOOT0_Msk /*!< Software BOOT0 */ 3346 #define FLASH_OPTR_nBOOT0_Pos (27U) 3347 #define FLASH_OPTR_nBOOT0_Msk (0x1UL << FLASH_OPTR_nBOOT0_Pos) /*!< 0x08000000 */ 3348 #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk /*!< BOOT0 option bit */ 3349 #define FLASH_OPTR_nRST_MODE_0_Pos (28U) 3350 #define FLASH_OPTR_nRST_MODE_0_Msk (0x1UL << FLASH_OPTR_nRST_MODE_0_Pos) /*!< 0x10000000 */ 3351 #define FLASH_OPTR_nRST_MODE_0 FLASH_OPTR_nRST_MODE_0_Msk /*!< PB11 reset input mode */ 3352 #define FLASH_OPTR_nRST_MODE_Pos (22U) 3353 #define FLASH_OPTR_nRST_MODE_Msk (0x41UL << FLASH_OPTR_nRST_MODE_Pos) /*!< 0x10400000 */ 3354 #define FLASH_OPTR_nRST_MODE FLASH_OPTR_nRST_MODE_Msk 3355 #define FLASH_OPTR_AGC_TRIM_Pos (29U) 3356 #define FLASH_OPTR_AGC_TRIM_Msk (0x7UL << FLASH_OPTR_AGC_TRIM_Pos) /*!< 0xE0000000 */ 3357 #define FLASH_OPTR_AGC_TRIM FLASH_OPTR_AGC_TRIM_Msk /*!< Automatic Gain Control trimming mask */ 3358 #define FLASH_OPTR_AGC_TRIM_0 (0x1U << FLASH_OPTR_AGC_TRIM_Pos) /*!< 0x20000000 */ 3359 #define FLASH_OPTR_AGC_TRIM_1 (0x2U << FLASH_OPTR_AGC_TRIM_Pos) /*!< 0x40000000 */ 3360 #define FLASH_OPTR_AGC_TRIM_2 (0x4U << FLASH_OPTR_AGC_TRIM_Pos) /*!< 0x80000000 */ 3361 3362 /****************** Bits definition for FLASH_PCROP1ASR register ************/ 3363 #define FLASH_PCROP1ASR_PCROP1A_STRT_Pos (0U) 3364 #define FLASH_PCROP1ASR_PCROP1A_STRT_Msk (0x1FFUL << FLASH_PCROP1ASR_PCROP1A_STRT_Pos) /*!< 0x000001FF */ 3365 #define FLASH_PCROP1ASR_PCROP1A_STRT FLASH_PCROP1ASR_PCROP1A_STRT_Msk /*!< PCROP area A start offset */ 3366 3367 /****************** Bits definition for FLASH_PCROP1AER register ************/ 3368 #define FLASH_PCROP1AER_PCROP1A_END_Pos (0U) 3369 #define FLASH_PCROP1AER_PCROP1A_END_Msk (0x1FFUL << FLASH_PCROP1AER_PCROP1A_END_Pos) /*!< 0x000001FF */ 3370 #define FLASH_PCROP1AER_PCROP1A_END FLASH_PCROP1AER_PCROP1A_END_Msk /*!< PCROP area A end offset */ 3371 #define FLASH_PCROP1AER_PCROP_RDP_Pos (31U) 3372 #define FLASH_PCROP1AER_PCROP_RDP_Msk (0x1UL << FLASH_PCROP1AER_PCROP_RDP_Pos) /*!< 0x80000000 */ 3373 #define FLASH_PCROP1AER_PCROP_RDP FLASH_PCROP1AER_PCROP_RDP_Msk /*!< PCROP area preserved when RDP level decreased */ 3374 3375 /****************** Bits definition for FLASH_WRP1AR register ***************/ 3376 #define FLASH_WRP1AR_WRP1A_STRT_Pos (0U) 3377 #define FLASH_WRP1AR_WRP1A_STRT_Msk (0xFFUL << FLASH_WRP1AR_WRP1A_STRT_Pos) /*!< 0x000000FF */ 3378 #define FLASH_WRP1AR_WRP1A_STRT FLASH_WRP1AR_WRP1A_STRT_Msk /*!< WRP area A start offset */ 3379 #define FLASH_WRP1AR_WRP1A_END_Pos (16U) 3380 #define FLASH_WRP1AR_WRP1A_END_Msk (0xFFUL << FLASH_WRP1AR_WRP1A_END_Pos) /*!< 0x00FF0000 */ 3381 #define FLASH_WRP1AR_WRP1A_END FLASH_WRP1AR_WRP1A_END_Msk /*!< WRP area A end offset */ 3382 3383 /****************** Bits definition for FLASH_WRP1BR register ***************/ 3384 #define FLASH_WRP1BR_WRP1B_STRT_Pos (0U) 3385 #define FLASH_WRP1BR_WRP1B_STRT_Msk (0xFFUL << FLASH_WRP1BR_WRP1B_STRT_Pos) /*!< 0x000000FF */ 3386 #define FLASH_WRP1BR_WRP1B_STRT FLASH_WRP1BR_WRP1B_STRT_Msk /*!< WRP area B start offset */ 3387 #define FLASH_WRP1BR_WRP1B_END_Pos (16U) 3388 #define FLASH_WRP1BR_WRP1B_END_Msk (0xFFUL << FLASH_WRP1BR_WRP1B_END_Pos) /*!< 0x00FF0000 */ 3389 #define FLASH_WRP1BR_WRP1B_END FLASH_WRP1BR_WRP1B_END_Msk /*!< WRP area B end offset */ 3390 3391 /****************** Bits definition for FLASH_PCROP1BSR register ************/ 3392 #define FLASH_PCROP1BSR_PCROP1B_STRT_Pos (0U) 3393 #define FLASH_PCROP1BSR_PCROP1B_STRT_Msk (0x1FFUL << FLASH_PCROP1BSR_PCROP1B_STRT_Pos) /*!< 0x000001FF */ 3394 #define FLASH_PCROP1BSR_PCROP1B_STRT FLASH_PCROP1BSR_PCROP1B_STRT_Msk /*!< PCROP area B start offset */ 3395 3396 /****************** Bits definition for FLASH_PCROP1BER register ************/ 3397 #define FLASH_PCROP1BER_PCROP1B_END_Pos (0U) 3398 #define FLASH_PCROP1BER_PCROP1B_END_Msk (0x1FFUL << FLASH_PCROP1BER_PCROP1B_END_Pos) /*!< 0x000001FF */ 3399 #define FLASH_PCROP1BER_PCROP1B_END FLASH_PCROP1BER_PCROP1B_END_Msk /*!< PCROP area B end offset */ 3400 3401 /****************** Bits definition for FLASH_IPCCBR register ************/ 3402 #define FLASH_IPCCBR_IPCCDBA_Pos (0U) 3403 #define FLASH_IPCCBR_IPCCDBA_Msk (0x3FFFUL << FLASH_IPCCBR_IPCCDBA_Pos) /*!< 0x00003FFF */ 3404 #define FLASH_IPCCBR_IPCCDBA FLASH_IPCCBR_IPCCDBA_Msk /*!< IPCC data buffer base address */ 3405 3406 /****************** Bits definition for FLASH_SFR register ************/ 3407 #define FLASH_SFR_SFSA_Pos (0U) 3408 #define FLASH_SFR_SFSA_Msk (0xFFUL << FLASH_SFR_SFSA_Pos) /*!< 0x000000FF */ 3409 #define FLASH_SFR_SFSA FLASH_SFR_SFSA_Msk /* Secure flash start address */ 3410 #define FLASH_SFR_FSD_Pos (8U) 3411 #define FLASH_SFR_FSD_Msk (0x1UL << FLASH_SFR_FSD_Pos) /*!< 0x00000100 */ 3412 #define FLASH_SFR_FSD FLASH_SFR_FSD_Msk /* Flash mode secure */ 3413 #define FLASH_SFR_DDS_Pos (12U) 3414 #define FLASH_SFR_DDS_Msk (0x1UL << FLASH_SFR_DDS_Pos) /*!< 0x00001000 */ 3415 #define FLASH_SFR_DDS FLASH_SFR_DDS_Msk /* Enabling and disabling CPU2 Debug access */ 3416 3417 /****************** Bits definition for FLASH_SRRVR register ************/ 3418 #define FLASH_SRRVR_SBRV_Pos (0U) 3419 #define FLASH_SRRVR_SBRV_Msk (0x1FFFFUL << FLASH_SRRVR_SBRV_Pos) /*!< 0x0001FFFF */ 3420 #define FLASH_SRRVR_SBRV FLASH_SRRVR_SBRV_Msk /* CPU2 boot reset vector memory offset */ 3421 3422 #define FLASH_SRRVR_SBRSA_A_Pos (18U) 3423 #define FLASH_SRRVR_SBRSA_A_Msk (0x1FUL << FLASH_SRRVR_SBRSA_A_Pos) /*!< 0x007C0000 */ 3424 #define FLASH_SRRVR_SBRSA_A FLASH_SRRVR_SBRSA_A_Msk /* Secure backup SRAM2a start address */ 3425 #define FLASH_SRRVR_BRSD_A_Pos (23U) 3426 #define FLASH_SRRVR_BRSD_A_Msk (0x1UL << FLASH_SRRVR_BRSD_A_Pos) /*!< 0x00800000 */ 3427 #define FLASH_SRRVR_BRSD_A FLASH_SRRVR_BRSD_A_Msk /* Backup SRAM2A secure mode */ 3428 3429 #define FLASH_SRRVR_SBRSA_B_Pos (25U) 3430 #define FLASH_SRRVR_SBRSA_B_Msk (0x3UL << FLASH_SRRVR_SBRSA_B_Pos) /*!< 0x06000000 */ 3431 #define FLASH_SRRVR_SBRSA_B FLASH_SRRVR_SBRSA_B_Msk /* Secure backup SRAM2b start address */ 3432 #define FLASH_SRRVR_BRSD_B_Pos (30U) 3433 #define FLASH_SRRVR_BRSD_B_Msk (0x1UL << FLASH_SRRVR_BRSD_B_Pos) /*!< 0x40000000 */ 3434 #define FLASH_SRRVR_BRSD_B FLASH_SRRVR_BRSD_B_Msk /* Backup SRAM2B secure mode */ 3435 #define FLASH_SRRVR_C2OPT_Pos (31U) 3436 #define FLASH_SRRVR_C2OPT_Msk (0x1UL << FLASH_SRRVR_C2OPT_Pos) /*!< 0x80000000 */ 3437 #define FLASH_SRRVR_C2OPT FLASH_SRRVR_C2OPT_Msk /* CPU2 boot reset vector memory selection */ 3438 3439 /****************** Bits definition for FLASH_C2ACR register ************/ 3440 #define FLASH_C2ACR_PRFTEN_Pos (8U) 3441 #define FLASH_C2ACR_PRFTEN_Msk (0x1UL << FLASH_C2ACR_PRFTEN_Pos) /*!< 0x00000100 */ 3442 #define FLASH_C2ACR_PRFTEN FLASH_C2ACR_PRFTEN_Msk /*!< CPU2 Prefetch enable */ 3443 #define FLASH_C2ACR_ICEN_Pos (9U) 3444 #define FLASH_C2ACR_ICEN_Msk (0x1UL << FLASH_C2ACR_ICEN_Pos) /*!< 0x00000200 */ 3445 #define FLASH_C2ACR_ICEN FLASH_C2ACR_ICEN_Msk /*!< CPU2 Instruction cache enable */ 3446 #define FLASH_C2ACR_ICRST_Pos (11U) 3447 #define FLASH_C2ACR_ICRST_Msk (0x1UL << FLASH_C2ACR_ICRST_Pos) /*!< 0x00000800 */ 3448 #define FLASH_C2ACR_ICRST FLASH_C2ACR_ICRST_Msk /*!< CPU2 Instruction cache reset */ 3449 #define FLASH_C2ACR_PES_Pos (15U) 3450 #define FLASH_C2ACR_PES_Msk (0x1UL << FLASH_C2ACR_PES_Pos) /*!< 0x00008000 */ 3451 #define FLASH_C2ACR_PES FLASH_C2ACR_PES_Msk /*!< CPU2 Program/erase suspend request */ 3452 3453 /****************** Bits definition for FLASH_C2SR register ************/ 3454 #define FLASH_C2SR_EOP_Pos (0U) 3455 #define FLASH_C2SR_EOP_Msk (0x1UL << FLASH_C2SR_EOP_Pos) /*!< 0x00000001 */ 3456 #define FLASH_C2SR_EOP FLASH_C2SR_EOP_Msk /*!< CPU2 End of operation */ 3457 #define FLASH_C2SR_OPERR_Pos (1U) 3458 #define FLASH_C2SR_OPERR_Msk (0x1UL << FLASH_C2SR_OPERR_Pos) /*!< 0x00000002 */ 3459 #define FLASH_C2SR_OPERR FLASH_C2SR_OPERR_Msk /*!< CPU2 Operation error */ 3460 #define FLASH_C2SR_PROGERR_Pos (3U) 3461 #define FLASH_C2SR_PROGERR_Msk (0x1UL << FLASH_C2SR_PROGERR_Pos) /*!< 0x00000008 */ 3462 #define FLASH_C2SR_PROGERR FLASH_C2SR_PROGERR_Msk /*!< CPU2 Programming error */ 3463 #define FLASH_C2SR_WRPERR_Pos (4U) 3464 #define FLASH_C2SR_WRPERR_Msk (0x1UL << FLASH_C2SR_WRPERR_Pos) /*!< 0x00000010 */ 3465 #define FLASH_C2SR_WRPERR FLASH_C2SR_WRPERR_Msk /*!< CPU2 Write protection error */ 3466 #define FLASH_C2SR_PGAERR_Pos (5U) 3467 #define FLASH_C2SR_PGAERR_Msk (0x1UL << FLASH_C2SR_PGAERR_Pos) /*!< 0x00000020 */ 3468 #define FLASH_C2SR_PGAERR FLASH_C2SR_PGAERR_Msk /*!< CPU2 Programming alignment error */ 3469 #define FLASH_C2SR_SIZERR_Pos (6U) 3470 #define FLASH_C2SR_SIZERR_Msk (0x1UL << FLASH_C2SR_SIZERR_Pos) /*!< 0x00000040 */ 3471 #define FLASH_C2SR_SIZERR FLASH_C2SR_SIZERR_Msk /*!< CPU2 Size error */ 3472 #define FLASH_C2SR_PGSERR_Pos (7U) 3473 #define FLASH_C2SR_PGSERR_Msk (0x1UL << FLASH_C2SR_PGSERR_Pos) /*!< 0x00000080 */ 3474 #define FLASH_C2SR_PGSERR FLASH_C2SR_PGSERR_Msk /*!< CPU2 Programming sequence error */ 3475 #define FLASH_C2SR_MISERR_Pos (8U) 3476 #define FLASH_C2SR_MISERR_Msk (0x1UL << FLASH_C2SR_MISERR_Pos) /*!< 0x00000100 */ 3477 #define FLASH_C2SR_MISERR FLASH_C2SR_MISERR_Msk /*!< CPU2 Fast programming data miss error */ 3478 #define FLASH_C2SR_FASTERR_Pos (9U) 3479 #define FLASH_C2SR_FASTERR_Msk (0x1UL << FLASH_C2SR_FASTERR_Pos) /*!< 0x00000200 */ 3480 #define FLASH_C2SR_FASTERR FLASH_C2SR_FASTERR_Msk /*!< CPU2 Fast programming error */ 3481 #define FLASH_C2SR_RDERR_Pos (14U) 3482 #define FLASH_C2SR_RDERR_Msk (0x1UL << FLASH_C2SR_RDERR_Pos) /*!< 0x00004000 */ 3483 #define FLASH_C2SR_RDERR FLASH_C2SR_RDERR_Msk /*!< CPU2 PCROP read error */ 3484 #define FLASH_C2SR_BSY_Pos (16U) 3485 #define FLASH_C2SR_BSY_Msk (0x1UL << FLASH_C2SR_BSY_Pos) /*!< 0x00010000 */ 3486 #define FLASH_C2SR_BSY FLASH_C2SR_BSY_Msk /*!< CPU2 Flash busy */ 3487 #define FLASH_C2SR_CFGBSY_Pos (18U) 3488 #define FLASH_C2SR_CFGBSY_Msk (0x1UL << FLASH_C2SR_CFGBSY_Pos) /*!< 0x00040000 */ 3489 #define FLASH_C2SR_CFGBSY FLASH_C2SR_CFGBSY_Msk /*!< CPU2 Programming or erase configuration busy */ 3490 #define FLASH_C2SR_PESD_Pos (19U) 3491 #define FLASH_C2SR_PESD_Msk (0x1UL << FLASH_C2SR_PESD_Pos) /*!< 0x00080000 */ 3492 #define FLASH_C2SR_PESD FLASH_C2SR_PESD_Msk /*!< CPU2 Programming/erase operation suspended */ 3493 3494 /****************** Bits definition for FLASH_C2CR register ************/ 3495 #define FLASH_C2CR_PG_Pos (0U) 3496 #define FLASH_C2CR_PG_Msk (0x1UL << FLASH_C2CR_PG_Pos) /*!< 0x00000001 */ 3497 #define FLASH_C2CR_PG FLASH_C2CR_PG_Msk /*!< CPU2 Flash programming */ 3498 #define FLASH_C2CR_PER_Pos (1U) 3499 #define FLASH_C2CR_PER_Msk (0x1UL << FLASH_C2CR_PER_Pos) /*!< 0x00000002 */ 3500 #define FLASH_C2CR_PER FLASH_C2CR_PER_Msk /*!< CPU2 Page erase */ 3501 #define FLASH_C2CR_MER_Pos (2U) 3502 #define FLASH_C2CR_MER_Msk (0x1UL << FLASH_C2CR_MER_Pos) /*!< 0x00000004 */ 3503 #define FLASH_C2CR_MER FLASH_C2CR_MER_Msk /*!< CPU2 Mass erase */ 3504 #define FLASH_C2CR_PNB_Pos (3U) 3505 #define FLASH_C2CR_PNB_Msk (0xFFUL << FLASH_C2CR_PNB_Pos) /*!< 0x000007F8 */ 3506 #define FLASH_C2CR_PNB FLASH_C2CR_PNB_Msk /*!< CPU2 Page number selection mask */ 3507 #define FLASH_C2CR_STRT_Pos (16U) 3508 #define FLASH_C2CR_STRT_Msk (0x1UL << FLASH_C2CR_STRT_Pos) /*!< 0x00010000 */ 3509 #define FLASH_C2CR_STRT FLASH_C2CR_STRT_Msk /*!< CPU2 Start an erase operation */ 3510 #define FLASH_C2CR_FSTPG_Pos (18U) 3511 #define FLASH_C2CR_FSTPG_Msk (0x1UL << FLASH_C2CR_FSTPG_Pos) /*!< 0x00040000 */ 3512 #define FLASH_C2CR_FSTPG FLASH_C2CR_FSTPG_Msk /*!< CPU2 Fast programming */ 3513 #define FLASH_C2CR_EOPIE_Pos (24U) 3514 #define FLASH_C2CR_EOPIE_Msk (0x1UL << FLASH_C2CR_EOPIE_Pos) /*!< 0x01000000 */ 3515 #define FLASH_C2CR_EOPIE FLASH_C2CR_EOPIE_Msk /*!< CPU2 End of operation interrupt enable */ 3516 #define FLASH_C2CR_ERRIE_Pos (25U) 3517 #define FLASH_C2CR_ERRIE_Msk (0x1UL << FLASH_C2CR_ERRIE_Pos) /*!< 0x02000000 */ 3518 #define FLASH_C2CR_ERRIE FLASH_C2CR_ERRIE_Msk /*!< CPU2 Error interrupt enable */ 3519 #define FLASH_C2CR_RDERRIE_Pos (26U) 3520 #define FLASH_C2CR_RDERRIE_Msk (0x1UL << FLASH_C2CR_RDERRIE_Pos) /*!< 0x04000000 */ 3521 #define FLASH_C2CR_RDERRIE FLASH_C2CR_RDERRIE_Msk /*!< CPU2 PCROP read error interrupt enable */ 3522 3523 /******************************************************************************/ 3524 /* */ 3525 /* General Purpose I/O */ 3526 /* */ 3527 /******************************************************************************/ 3528 /****************** Bits definition for GPIO_MODER register *****************/ 3529 #define GPIO_MODER_MODE0_Pos (0U) 3530 #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */ 3531 #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk 3532 #define GPIO_MODER_MODE0_0 (0x1U << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */ 3533 #define GPIO_MODER_MODE0_1 (0x2U << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */ 3534 #define GPIO_MODER_MODE1_Pos (2U) 3535 #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */ 3536 #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk 3537 #define GPIO_MODER_MODE1_0 (0x1U << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */ 3538 #define GPIO_MODER_MODE1_1 (0x2U << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */ 3539 #define GPIO_MODER_MODE2_Pos (4U) 3540 #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */ 3541 #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk 3542 #define GPIO_MODER_MODE2_0 (0x1U << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */ 3543 #define GPIO_MODER_MODE2_1 (0x2U << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */ 3544 #define GPIO_MODER_MODE3_Pos (6U) 3545 #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */ 3546 #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk 3547 #define GPIO_MODER_MODE3_0 (0x1U << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */ 3548 #define GPIO_MODER_MODE3_1 (0x2U << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */ 3549 #define GPIO_MODER_MODE4_Pos (8U) 3550 #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */ 3551 #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk 3552 #define GPIO_MODER_MODE4_0 (0x1U << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */ 3553 #define GPIO_MODER_MODE4_1 (0x2U << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */ 3554 #define GPIO_MODER_MODE5_Pos (10U) 3555 #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */ 3556 #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk 3557 #define GPIO_MODER_MODE5_0 (0x1U << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */ 3558 #define GPIO_MODER_MODE5_1 (0x2U << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */ 3559 #define GPIO_MODER_MODE6_Pos (12U) 3560 #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */ 3561 #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk 3562 #define GPIO_MODER_MODE6_0 (0x1U << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */ 3563 #define GPIO_MODER_MODE6_1 (0x2U << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */ 3564 #define GPIO_MODER_MODE7_Pos (14U) 3565 #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */ 3566 #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk 3567 #define GPIO_MODER_MODE7_0 (0x1U << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */ 3568 #define GPIO_MODER_MODE7_1 (0x2U << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */ 3569 #define GPIO_MODER_MODE8_Pos (16U) 3570 #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */ 3571 #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk 3572 #define GPIO_MODER_MODE8_0 (0x1U << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */ 3573 #define GPIO_MODER_MODE8_1 (0x2U << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */ 3574 #define GPIO_MODER_MODE9_Pos (18U) 3575 #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */ 3576 #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk 3577 #define GPIO_MODER_MODE9_0 (0x1U << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */ 3578 #define GPIO_MODER_MODE9_1 (0x2U << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */ 3579 #define GPIO_MODER_MODE10_Pos (20U) 3580 #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */ 3581 #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk 3582 #define GPIO_MODER_MODE10_0 (0x1U << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */ 3583 #define GPIO_MODER_MODE10_1 (0x2U << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */ 3584 #define GPIO_MODER_MODE11_Pos (22U) 3585 #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */ 3586 #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk 3587 #define GPIO_MODER_MODE11_0 (0x1U << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */ 3588 #define GPIO_MODER_MODE11_1 (0x2U << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */ 3589 #define GPIO_MODER_MODE12_Pos (24U) 3590 #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */ 3591 #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk 3592 #define GPIO_MODER_MODE12_0 (0x1U << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */ 3593 #define GPIO_MODER_MODE12_1 (0x2U << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */ 3594 #define GPIO_MODER_MODE13_Pos (26U) 3595 #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */ 3596 #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk 3597 #define GPIO_MODER_MODE13_0 (0x1U << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */ 3598 #define GPIO_MODER_MODE13_1 (0x2U << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */ 3599 #define GPIO_MODER_MODE14_Pos (28U) 3600 #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */ 3601 #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk 3602 #define GPIO_MODER_MODE14_0 (0x1U << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */ 3603 #define GPIO_MODER_MODE14_1 (0x2U << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */ 3604 #define GPIO_MODER_MODE15_Pos (30U) 3605 #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */ 3606 #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk 3607 #define GPIO_MODER_MODE15_0 (0x1U << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */ 3608 #define GPIO_MODER_MODE15_1 (0x2U << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */ 3609 3610 /****************** Bits definition for GPIO_OTYPER register ****************/ 3611 #define GPIO_OTYPER_OT0_Pos (0U) 3612 #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */ 3613 #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk 3614 #define GPIO_OTYPER_OT1_Pos (1U) 3615 #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */ 3616 #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk 3617 #define GPIO_OTYPER_OT2_Pos (2U) 3618 #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */ 3619 #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk 3620 #define GPIO_OTYPER_OT3_Pos (3U) 3621 #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */ 3622 #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk 3623 #define GPIO_OTYPER_OT4_Pos (4U) 3624 #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */ 3625 #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk 3626 #define GPIO_OTYPER_OT5_Pos (5U) 3627 #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */ 3628 #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk 3629 #define GPIO_OTYPER_OT6_Pos (6U) 3630 #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */ 3631 #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk 3632 #define GPIO_OTYPER_OT7_Pos (7U) 3633 #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */ 3634 #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk 3635 #define GPIO_OTYPER_OT8_Pos (8U) 3636 #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */ 3637 #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk 3638 #define GPIO_OTYPER_OT9_Pos (9U) 3639 #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */ 3640 #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk 3641 #define GPIO_OTYPER_OT10_Pos (10U) 3642 #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */ 3643 #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk 3644 #define GPIO_OTYPER_OT11_Pos (11U) 3645 #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */ 3646 #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk 3647 #define GPIO_OTYPER_OT12_Pos (12U) 3648 #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */ 3649 #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk 3650 #define GPIO_OTYPER_OT13_Pos (13U) 3651 #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */ 3652 #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk 3653 #define GPIO_OTYPER_OT14_Pos (14U) 3654 #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */ 3655 #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk 3656 #define GPIO_OTYPER_OT15_Pos (15U) 3657 #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */ 3658 #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk 3659 3660 /****************** Bits definition for GPIO_OSPEEDR register ***************/ 3661 #define GPIO_OSPEEDR_OSPEED0_Pos (0U) 3662 #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */ 3663 #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk 3664 #define GPIO_OSPEEDR_OSPEED0_0 (0x1U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */ 3665 #define GPIO_OSPEEDR_OSPEED0_1 (0x2U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */ 3666 #define GPIO_OSPEEDR_OSPEED1_Pos (2U) 3667 #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */ 3668 #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk 3669 #define GPIO_OSPEEDR_OSPEED1_0 (0x1U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */ 3670 #define GPIO_OSPEEDR_OSPEED1_1 (0x2U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */ 3671 #define GPIO_OSPEEDR_OSPEED2_Pos (4U) 3672 #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */ 3673 #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk 3674 #define GPIO_OSPEEDR_OSPEED2_0 (0x1U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */ 3675 #define GPIO_OSPEEDR_OSPEED2_1 (0x2U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */ 3676 #define GPIO_OSPEEDR_OSPEED3_Pos (6U) 3677 #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */ 3678 #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk 3679 #define GPIO_OSPEEDR_OSPEED3_0 (0x1U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */ 3680 #define GPIO_OSPEEDR_OSPEED3_1 (0x2U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */ 3681 #define GPIO_OSPEEDR_OSPEED4_Pos (8U) 3682 #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */ 3683 #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk 3684 #define GPIO_OSPEEDR_OSPEED4_0 (0x1U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */ 3685 #define GPIO_OSPEEDR_OSPEED4_1 (0x2U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */ 3686 #define GPIO_OSPEEDR_OSPEED5_Pos (10U) 3687 #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */ 3688 #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk 3689 #define GPIO_OSPEEDR_OSPEED5_0 (0x1U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */ 3690 #define GPIO_OSPEEDR_OSPEED5_1 (0x2U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */ 3691 #define GPIO_OSPEEDR_OSPEED6_Pos (12U) 3692 #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */ 3693 #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk 3694 #define GPIO_OSPEEDR_OSPEED6_0 (0x1U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */ 3695 #define GPIO_OSPEEDR_OSPEED6_1 (0x2U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */ 3696 #define GPIO_OSPEEDR_OSPEED7_Pos (14U) 3697 #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */ 3698 #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk 3699 #define GPIO_OSPEEDR_OSPEED7_0 (0x1U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */ 3700 #define GPIO_OSPEEDR_OSPEED7_1 (0x2U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */ 3701 #define GPIO_OSPEEDR_OSPEED8_Pos (16U) 3702 #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */ 3703 #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk 3704 #define GPIO_OSPEEDR_OSPEED8_0 (0x1U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */ 3705 #define GPIO_OSPEEDR_OSPEED8_1 (0x2U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */ 3706 #define GPIO_OSPEEDR_OSPEED9_Pos (18U) 3707 #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */ 3708 #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk 3709 #define GPIO_OSPEEDR_OSPEED9_0 (0x1U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */ 3710 #define GPIO_OSPEEDR_OSPEED9_1 (0x2U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */ 3711 #define GPIO_OSPEEDR_OSPEED10_Pos (20U) 3712 #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */ 3713 #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk 3714 #define GPIO_OSPEEDR_OSPEED10_0 (0x1U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */ 3715 #define GPIO_OSPEEDR_OSPEED10_1 (0x2U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */ 3716 #define GPIO_OSPEEDR_OSPEED11_Pos (22U) 3717 #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */ 3718 #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk 3719 #define GPIO_OSPEEDR_OSPEED11_0 (0x1U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */ 3720 #define GPIO_OSPEEDR_OSPEED11_1 (0x2U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */ 3721 #define GPIO_OSPEEDR_OSPEED12_Pos (24U) 3722 #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */ 3723 #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk 3724 #define GPIO_OSPEEDR_OSPEED12_0 (0x1U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */ 3725 #define GPIO_OSPEEDR_OSPEED12_1 (0x2U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */ 3726 #define GPIO_OSPEEDR_OSPEED13_Pos (26U) 3727 #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */ 3728 #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk 3729 #define GPIO_OSPEEDR_OSPEED13_0 (0x1U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */ 3730 #define GPIO_OSPEEDR_OSPEED13_1 (0x2U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */ 3731 #define GPIO_OSPEEDR_OSPEED14_Pos (28U) 3732 #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */ 3733 #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk 3734 #define GPIO_OSPEEDR_OSPEED14_0 (0x1U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */ 3735 #define GPIO_OSPEEDR_OSPEED14_1 (0x2U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */ 3736 #define GPIO_OSPEEDR_OSPEED15_Pos (30U) 3737 #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */ 3738 #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk 3739 #define GPIO_OSPEEDR_OSPEED15_0 (0x1U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */ 3740 #define GPIO_OSPEEDR_OSPEED15_1 (0x2U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */ 3741 3742 /****************** Bits definition for GPIO_PUPDR register *****************/ 3743 #define GPIO_PUPDR_PUPD0_Pos (0U) 3744 #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */ 3745 #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk 3746 #define GPIO_PUPDR_PUPD0_0 (0x1U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */ 3747 #define GPIO_PUPDR_PUPD0_1 (0x2U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */ 3748 #define GPIO_PUPDR_PUPD1_Pos (2U) 3749 #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */ 3750 #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk 3751 #define GPIO_PUPDR_PUPD1_0 (0x1U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */ 3752 #define GPIO_PUPDR_PUPD1_1 (0x2U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */ 3753 #define GPIO_PUPDR_PUPD2_Pos (4U) 3754 #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */ 3755 #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk 3756 #define GPIO_PUPDR_PUPD2_0 (0x1U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */ 3757 #define GPIO_PUPDR_PUPD2_1 (0x2U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */ 3758 #define GPIO_PUPDR_PUPD3_Pos (6U) 3759 #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */ 3760 #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk 3761 #define GPIO_PUPDR_PUPD3_0 (0x1U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */ 3762 #define GPIO_PUPDR_PUPD3_1 (0x2U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */ 3763 #define GPIO_PUPDR_PUPD4_Pos (8U) 3764 #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */ 3765 #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk 3766 #define GPIO_PUPDR_PUPD4_0 (0x1U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */ 3767 #define GPIO_PUPDR_PUPD4_1 (0x2U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */ 3768 #define GPIO_PUPDR_PUPD5_Pos (10U) 3769 #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */ 3770 #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk 3771 #define GPIO_PUPDR_PUPD5_0 (0x1U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */ 3772 #define GPIO_PUPDR_PUPD5_1 (0x2U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */ 3773 #define GPIO_PUPDR_PUPD6_Pos (12U) 3774 #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */ 3775 #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk 3776 #define GPIO_PUPDR_PUPD6_0 (0x1U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */ 3777 #define GPIO_PUPDR_PUPD6_1 (0x2U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */ 3778 #define GPIO_PUPDR_PUPD7_Pos (14U) 3779 #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */ 3780 #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk 3781 #define GPIO_PUPDR_PUPD7_0 (0x1U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */ 3782 #define GPIO_PUPDR_PUPD7_1 (0x2U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */ 3783 #define GPIO_PUPDR_PUPD8_Pos (16U) 3784 #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */ 3785 #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk 3786 #define GPIO_PUPDR_PUPD8_0 (0x1U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */ 3787 #define GPIO_PUPDR_PUPD8_1 (0x2U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */ 3788 #define GPIO_PUPDR_PUPD9_Pos (18U) 3789 #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */ 3790 #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk 3791 #define GPIO_PUPDR_PUPD9_0 (0x1U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */ 3792 #define GPIO_PUPDR_PUPD9_1 (0x2U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */ 3793 #define GPIO_PUPDR_PUPD10_Pos (20U) 3794 #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */ 3795 #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk 3796 #define GPIO_PUPDR_PUPD10_0 (0x1U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */ 3797 #define GPIO_PUPDR_PUPD10_1 (0x2U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */ 3798 #define GPIO_PUPDR_PUPD11_Pos (22U) 3799 #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */ 3800 #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk 3801 #define GPIO_PUPDR_PUPD11_0 (0x1U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */ 3802 #define GPIO_PUPDR_PUPD11_1 (0x2U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */ 3803 #define GPIO_PUPDR_PUPD12_Pos (24U) 3804 #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */ 3805 #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk 3806 #define GPIO_PUPDR_PUPD12_0 (0x1U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */ 3807 #define GPIO_PUPDR_PUPD12_1 (0x2U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */ 3808 #define GPIO_PUPDR_PUPD13_Pos (26U) 3809 #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */ 3810 #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk 3811 #define GPIO_PUPDR_PUPD13_0 (0x1U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */ 3812 #define GPIO_PUPDR_PUPD13_1 (0x2U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */ 3813 #define GPIO_PUPDR_PUPD14_Pos (28U) 3814 #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */ 3815 #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk 3816 #define GPIO_PUPDR_PUPD14_0 (0x1U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */ 3817 #define GPIO_PUPDR_PUPD14_1 (0x2U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */ 3818 #define GPIO_PUPDR_PUPD15_Pos (30U) 3819 #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */ 3820 #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk 3821 #define GPIO_PUPDR_PUPD15_0 (0x1U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */ 3822 #define GPIO_PUPDR_PUPD15_1 (0x2U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */ 3823 3824 /****************** Bits definition for GPIO_IDR register *******************/ 3825 #define GPIO_IDR_ID0_Pos (0U) 3826 #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */ 3827 #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk 3828 #define GPIO_IDR_ID1_Pos (1U) 3829 #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */ 3830 #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk 3831 #define GPIO_IDR_ID2_Pos (2U) 3832 #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */ 3833 #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk 3834 #define GPIO_IDR_ID3_Pos (3U) 3835 #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */ 3836 #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk 3837 #define GPIO_IDR_ID4_Pos (4U) 3838 #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */ 3839 #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk 3840 #define GPIO_IDR_ID5_Pos (5U) 3841 #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */ 3842 #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk 3843 #define GPIO_IDR_ID6_Pos (6U) 3844 #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */ 3845 #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk 3846 #define GPIO_IDR_ID7_Pos (7U) 3847 #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */ 3848 #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk 3849 #define GPIO_IDR_ID8_Pos (8U) 3850 #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */ 3851 #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk 3852 #define GPIO_IDR_ID9_Pos (9U) 3853 #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */ 3854 #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk 3855 #define GPIO_IDR_ID10_Pos (10U) 3856 #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */ 3857 #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk 3858 #define GPIO_IDR_ID11_Pos (11U) 3859 #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */ 3860 #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk 3861 #define GPIO_IDR_ID12_Pos (12U) 3862 #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */ 3863 #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk 3864 #define GPIO_IDR_ID13_Pos (13U) 3865 #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */ 3866 #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk 3867 #define GPIO_IDR_ID14_Pos (14U) 3868 #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */ 3869 #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk 3870 #define GPIO_IDR_ID15_Pos (15U) 3871 #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */ 3872 #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk 3873 3874 /****************** Bits definition for GPIO_ODR register *******************/ 3875 #define GPIO_ODR_OD0_Pos (0U) 3876 #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */ 3877 #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk 3878 #define GPIO_ODR_OD1_Pos (1U) 3879 #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */ 3880 #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk 3881 #define GPIO_ODR_OD2_Pos (2U) 3882 #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */ 3883 #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk 3884 #define GPIO_ODR_OD3_Pos (3U) 3885 #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */ 3886 #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk 3887 #define GPIO_ODR_OD4_Pos (4U) 3888 #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */ 3889 #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk 3890 #define GPIO_ODR_OD5_Pos (5U) 3891 #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */ 3892 #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk 3893 #define GPIO_ODR_OD6_Pos (6U) 3894 #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */ 3895 #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk 3896 #define GPIO_ODR_OD7_Pos (7U) 3897 #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */ 3898 #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk 3899 #define GPIO_ODR_OD8_Pos (8U) 3900 #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */ 3901 #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk 3902 #define GPIO_ODR_OD9_Pos (9U) 3903 #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */ 3904 #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk 3905 #define GPIO_ODR_OD10_Pos (10U) 3906 #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */ 3907 #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk 3908 #define GPIO_ODR_OD11_Pos (11U) 3909 #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */ 3910 #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk 3911 #define GPIO_ODR_OD12_Pos (12U) 3912 #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */ 3913 #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk 3914 #define GPIO_ODR_OD13_Pos (13U) 3915 #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */ 3916 #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk 3917 #define GPIO_ODR_OD14_Pos (14U) 3918 #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */ 3919 #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk 3920 #define GPIO_ODR_OD15_Pos (15U) 3921 #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */ 3922 #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk 3923 3924 /****************** Bits definition for GPIO_BSRR register ******************/ 3925 #define GPIO_BSRR_BS0_Pos (0U) 3926 #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */ 3927 #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk 3928 #define GPIO_BSRR_BS1_Pos (1U) 3929 #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */ 3930 #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk 3931 #define GPIO_BSRR_BS2_Pos (2U) 3932 #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */ 3933 #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk 3934 #define GPIO_BSRR_BS3_Pos (3U) 3935 #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */ 3936 #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk 3937 #define GPIO_BSRR_BS4_Pos (4U) 3938 #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */ 3939 #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk 3940 #define GPIO_BSRR_BS5_Pos (5U) 3941 #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */ 3942 #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk 3943 #define GPIO_BSRR_BS6_Pos (6U) 3944 #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */ 3945 #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk 3946 #define GPIO_BSRR_BS7_Pos (7U) 3947 #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */ 3948 #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk 3949 #define GPIO_BSRR_BS8_Pos (8U) 3950 #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */ 3951 #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk 3952 #define GPIO_BSRR_BS9_Pos (9U) 3953 #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */ 3954 #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk 3955 #define GPIO_BSRR_BS10_Pos (10U) 3956 #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */ 3957 #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk 3958 #define GPIO_BSRR_BS11_Pos (11U) 3959 #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */ 3960 #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk 3961 #define GPIO_BSRR_BS12_Pos (12U) 3962 #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */ 3963 #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk 3964 #define GPIO_BSRR_BS13_Pos (13U) 3965 #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */ 3966 #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk 3967 #define GPIO_BSRR_BS14_Pos (14U) 3968 #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */ 3969 #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk 3970 #define GPIO_BSRR_BS15_Pos (15U) 3971 #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */ 3972 #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk 3973 #define GPIO_BSRR_BR0_Pos (16U) 3974 #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */ 3975 #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk 3976 #define GPIO_BSRR_BR1_Pos (17U) 3977 #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */ 3978 #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk 3979 #define GPIO_BSRR_BR2_Pos (18U) 3980 #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */ 3981 #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk 3982 #define GPIO_BSRR_BR3_Pos (19U) 3983 #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */ 3984 #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk 3985 #define GPIO_BSRR_BR4_Pos (20U) 3986 #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */ 3987 #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk 3988 #define GPIO_BSRR_BR5_Pos (21U) 3989 #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */ 3990 #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk 3991 #define GPIO_BSRR_BR6_Pos (22U) 3992 #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */ 3993 #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk 3994 #define GPIO_BSRR_BR7_Pos (23U) 3995 #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */ 3996 #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk 3997 #define GPIO_BSRR_BR8_Pos (24U) 3998 #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */ 3999 #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk 4000 #define GPIO_BSRR_BR9_Pos (25U) 4001 #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */ 4002 #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk 4003 #define GPIO_BSRR_BR10_Pos (26U) 4004 #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */ 4005 #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk 4006 #define GPIO_BSRR_BR11_Pos (27U) 4007 #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */ 4008 #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk 4009 #define GPIO_BSRR_BR12_Pos (28U) 4010 #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */ 4011 #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk 4012 #define GPIO_BSRR_BR13_Pos (29U) 4013 #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */ 4014 #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk 4015 #define GPIO_BSRR_BR14_Pos (30U) 4016 #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */ 4017 #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk 4018 #define GPIO_BSRR_BR15_Pos (31U) 4019 #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */ 4020 #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk 4021 4022 /****************** Bit definition for GPIO_LCKR register *********************/ 4023 #define GPIO_LCKR_LCK0_Pos (0U) 4024 #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ 4025 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk 4026 #define GPIO_LCKR_LCK1_Pos (1U) 4027 #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ 4028 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk 4029 #define GPIO_LCKR_LCK2_Pos (2U) 4030 #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ 4031 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk 4032 #define GPIO_LCKR_LCK3_Pos (3U) 4033 #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ 4034 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk 4035 #define GPIO_LCKR_LCK4_Pos (4U) 4036 #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ 4037 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk 4038 #define GPIO_LCKR_LCK5_Pos (5U) 4039 #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ 4040 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk 4041 #define GPIO_LCKR_LCK6_Pos (6U) 4042 #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ 4043 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk 4044 #define GPIO_LCKR_LCK7_Pos (7U) 4045 #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ 4046 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk 4047 #define GPIO_LCKR_LCK8_Pos (8U) 4048 #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ 4049 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk 4050 #define GPIO_LCKR_LCK9_Pos (9U) 4051 #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ 4052 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk 4053 #define GPIO_LCKR_LCK10_Pos (10U) 4054 #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ 4055 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk 4056 #define GPIO_LCKR_LCK11_Pos (11U) 4057 #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ 4058 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk 4059 #define GPIO_LCKR_LCK12_Pos (12U) 4060 #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ 4061 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk 4062 #define GPIO_LCKR_LCK13_Pos (13U) 4063 #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ 4064 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk 4065 #define GPIO_LCKR_LCK14_Pos (14U) 4066 #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ 4067 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk 4068 #define GPIO_LCKR_LCK15_Pos (15U) 4069 #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ 4070 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk 4071 #define GPIO_LCKR_LCKK_Pos (16U) 4072 #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ 4073 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk 4074 4075 /****************** Bit definition for GPIO_AFRL register *********************/ 4076 #define GPIO_AFRL_AFSEL0_Pos (0U) 4077 #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */ 4078 #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk 4079 #define GPIO_AFRL_AFSEL0_0 (0x1U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */ 4080 #define GPIO_AFRL_AFSEL0_1 (0x2U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */ 4081 #define GPIO_AFRL_AFSEL0_2 (0x4U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */ 4082 #define GPIO_AFRL_AFSEL0_3 (0x8U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */ 4083 #define GPIO_AFRL_AFSEL1_Pos (4U) 4084 #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */ 4085 #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk 4086 #define GPIO_AFRL_AFSEL1_0 (0x1U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */ 4087 #define GPIO_AFRL_AFSEL1_1 (0x2U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */ 4088 #define GPIO_AFRL_AFSEL1_2 (0x4U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */ 4089 #define GPIO_AFRL_AFSEL1_3 (0x8U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */ 4090 #define GPIO_AFRL_AFSEL2_Pos (8U) 4091 #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */ 4092 #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk 4093 #define GPIO_AFRL_AFSEL2_0 (0x1U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */ 4094 #define GPIO_AFRL_AFSEL2_1 (0x2U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */ 4095 #define GPIO_AFRL_AFSEL2_2 (0x4U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */ 4096 #define GPIO_AFRL_AFSEL2_3 (0x8U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */ 4097 #define GPIO_AFRL_AFSEL3_Pos (12U) 4098 #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */ 4099 #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk 4100 #define GPIO_AFRL_AFSEL3_0 (0x1U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */ 4101 #define GPIO_AFRL_AFSEL3_1 (0x2U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */ 4102 #define GPIO_AFRL_AFSEL3_2 (0x4U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */ 4103 #define GPIO_AFRL_AFSEL3_3 (0x8U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */ 4104 #define GPIO_AFRL_AFSEL4_Pos (16U) 4105 #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */ 4106 #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk 4107 #define GPIO_AFRL_AFSEL4_0 (0x1U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */ 4108 #define GPIO_AFRL_AFSEL4_1 (0x2U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */ 4109 #define GPIO_AFRL_AFSEL4_2 (0x4U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */ 4110 #define GPIO_AFRL_AFSEL4_3 (0x8U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */ 4111 #define GPIO_AFRL_AFSEL5_Pos (20U) 4112 #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */ 4113 #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk 4114 #define GPIO_AFRL_AFSEL5_0 (0x1U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */ 4115 #define GPIO_AFRL_AFSEL5_1 (0x2U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */ 4116 #define GPIO_AFRL_AFSEL5_2 (0x4U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */ 4117 #define GPIO_AFRL_AFSEL5_3 (0x8U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */ 4118 #define GPIO_AFRL_AFSEL6_Pos (24U) 4119 #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */ 4120 #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk 4121 #define GPIO_AFRL_AFSEL6_0 (0x1U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */ 4122 #define GPIO_AFRL_AFSEL6_1 (0x2U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */ 4123 #define GPIO_AFRL_AFSEL6_2 (0x4U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */ 4124 #define GPIO_AFRL_AFSEL6_3 (0x8U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */ 4125 #define GPIO_AFRL_AFSEL7_Pos (28U) 4126 #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ 4127 #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk 4128 #define GPIO_AFRL_AFSEL7_0 (0x1U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */ 4129 #define GPIO_AFRL_AFSEL7_1 (0x2U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */ 4130 #define GPIO_AFRL_AFSEL7_2 (0x4U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */ 4131 #define GPIO_AFRL_AFSEL7_3 (0x8U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */ 4132 4133 /****************** Bit definition for GPIO_AFRH register *********************/ 4134 #define GPIO_AFRH_AFSEL8_Pos (0U) 4135 #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */ 4136 #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk 4137 #define GPIO_AFRH_AFSEL8_0 (0x1U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */ 4138 #define GPIO_AFRH_AFSEL8_1 (0x2U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */ 4139 #define GPIO_AFRH_AFSEL8_2 (0x4U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */ 4140 #define GPIO_AFRH_AFSEL8_3 (0x8U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */ 4141 #define GPIO_AFRH_AFSEL9_Pos (4U) 4142 #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */ 4143 #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk 4144 #define GPIO_AFRH_AFSEL9_0 (0x1U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */ 4145 #define GPIO_AFRH_AFSEL9_1 (0x2U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */ 4146 #define GPIO_AFRH_AFSEL9_2 (0x4U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */ 4147 #define GPIO_AFRH_AFSEL9_3 (0x8U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */ 4148 #define GPIO_AFRH_AFSEL10_Pos (8U) 4149 #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */ 4150 #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk 4151 #define GPIO_AFRH_AFSEL10_0 (0x1U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */ 4152 #define GPIO_AFRH_AFSEL10_1 (0x2U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */ 4153 #define GPIO_AFRH_AFSEL10_2 (0x4U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */ 4154 #define GPIO_AFRH_AFSEL10_3 (0x8U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */ 4155 #define GPIO_AFRH_AFSEL11_Pos (12U) 4156 #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */ 4157 #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk 4158 #define GPIO_AFRH_AFSEL11_0 (0x1U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */ 4159 #define GPIO_AFRH_AFSEL11_1 (0x2U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */ 4160 #define GPIO_AFRH_AFSEL11_2 (0x4U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */ 4161 #define GPIO_AFRH_AFSEL11_3 (0x8U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */ 4162 #define GPIO_AFRH_AFSEL12_Pos (16U) 4163 #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */ 4164 #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk 4165 #define GPIO_AFRH_AFSEL12_0 (0x1U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */ 4166 #define GPIO_AFRH_AFSEL12_1 (0x2U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */ 4167 #define GPIO_AFRH_AFSEL12_2 (0x4U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */ 4168 #define GPIO_AFRH_AFSEL12_3 (0x8U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */ 4169 #define GPIO_AFRH_AFSEL13_Pos (20U) 4170 #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */ 4171 #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk 4172 #define GPIO_AFRH_AFSEL13_0 (0x1U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */ 4173 #define GPIO_AFRH_AFSEL13_1 (0x2U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */ 4174 #define GPIO_AFRH_AFSEL13_2 (0x4U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */ 4175 #define GPIO_AFRH_AFSEL13_3 (0x8U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */ 4176 #define GPIO_AFRH_AFSEL14_Pos (24U) 4177 #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */ 4178 #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk 4179 #define GPIO_AFRH_AFSEL14_0 (0x1U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */ 4180 #define GPIO_AFRH_AFSEL14_1 (0x2U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */ 4181 #define GPIO_AFRH_AFSEL14_2 (0x4U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */ 4182 #define GPIO_AFRH_AFSEL14_3 (0x8U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */ 4183 #define GPIO_AFRH_AFSEL15_Pos (28U) 4184 #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */ 4185 #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk 4186 #define GPIO_AFRH_AFSEL15_0 (0x1U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */ 4187 #define GPIO_AFRH_AFSEL15_1 (0x2U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */ 4188 #define GPIO_AFRH_AFSEL15_2 (0x4U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */ 4189 #define GPIO_AFRH_AFSEL15_3 (0x8U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */ 4190 4191 /****************** Bits definition for GPIO_BRR register ******************/ 4192 #define GPIO_BRR_BR0_Pos (0U) 4193 #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */ 4194 #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk 4195 #define GPIO_BRR_BR1_Pos (1U) 4196 #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */ 4197 #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk 4198 #define GPIO_BRR_BR2_Pos (2U) 4199 #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */ 4200 #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk 4201 #define GPIO_BRR_BR3_Pos (3U) 4202 #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */ 4203 #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk 4204 #define GPIO_BRR_BR4_Pos (4U) 4205 #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */ 4206 #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk 4207 #define GPIO_BRR_BR5_Pos (5U) 4208 #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */ 4209 #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk 4210 #define GPIO_BRR_BR6_Pos (6U) 4211 #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */ 4212 #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk 4213 #define GPIO_BRR_BR7_Pos (7U) 4214 #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */ 4215 #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk 4216 #define GPIO_BRR_BR8_Pos (8U) 4217 #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */ 4218 #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk 4219 #define GPIO_BRR_BR9_Pos (9U) 4220 #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */ 4221 #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk 4222 #define GPIO_BRR_BR10_Pos (10U) 4223 #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */ 4224 #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk 4225 #define GPIO_BRR_BR11_Pos (11U) 4226 #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */ 4227 #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk 4228 #define GPIO_BRR_BR12_Pos (12U) 4229 #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */ 4230 #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk 4231 #define GPIO_BRR_BR13_Pos (13U) 4232 #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */ 4233 #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk 4234 #define GPIO_BRR_BR14_Pos (14U) 4235 #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */ 4236 #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk 4237 #define GPIO_BRR_BR15_Pos (15U) 4238 #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */ 4239 #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk 4240 4241 /******************************************************************************/ 4242 /* */ 4243 /* HSEM HW Semaphore */ 4244 /* */ 4245 /******************************************************************************/ 4246 /******************** Bit definition for HSEM_R register ********************/ 4247 #define HSEM_R_PROCID_Pos (0U) 4248 #define HSEM_R_PROCID_Msk (0xFFUL << HSEM_R_PROCID_Pos) /*!< 0x000000FF */ 4249 #define HSEM_R_PROCID HSEM_R_PROCID_Msk /*!<Semaphore ProcessID */ 4250 #define HSEM_R_COREID_Pos (8U) 4251 #define HSEM_R_COREID_Msk (0xFUL << HSEM_R_COREID_Pos) /*!< 0x00000F00 */ 4252 #define HSEM_R_COREID HSEM_R_COREID_Msk /*!<Semaphore CoreID. */ 4253 #define HSEM_R_LOCK_Pos (31U) 4254 #define HSEM_R_LOCK_Msk (0x1UL << HSEM_R_LOCK_Pos) /*!< 0x80000000 */ 4255 #define HSEM_R_LOCK HSEM_R_LOCK_Msk /*!<Lock indication. */ 4256 4257 /******************** Bit definition for HSEM_RLR register ******************/ 4258 #define HSEM_RLR_PROCID_Pos (0U) 4259 #define HSEM_RLR_PROCID_Msk (0xFFUL << HSEM_RLR_PROCID_Pos) /*!< 0x000000FF */ 4260 #define HSEM_RLR_PROCID HSEM_RLR_PROCID_Msk /*!<Semaphore ProcessID */ 4261 #define HSEM_RLR_COREID_Pos (8U) 4262 #define HSEM_RLR_COREID_Msk (0xFUL << HSEM_RLR_COREID_Pos) /*!< 0x00000F00 */ 4263 #define HSEM_RLR_COREID HSEM_RLR_COREID_Msk /*!<Semaphore CoreID. */ 4264 #define HSEM_RLR_LOCK_Pos (31U) 4265 #define HSEM_RLR_LOCK_Msk (0x1UL << HSEM_RLR_LOCK_Pos) /*!< 0x80000000 */ 4266 #define HSEM_RLR_LOCK HSEM_RLR_LOCK_Msk /*!<Lock indication. */ 4267 4268 /******************** Bit definition for HSEM_C1IER register ****************/ 4269 #define HSEM_C1IER_ISE0_Pos (0U) 4270 #define HSEM_C1IER_ISE0_Msk (0x1UL << HSEM_C1IER_ISE0_Pos) /*!< 0x00000001 */ 4271 #define HSEM_C1IER_ISE0 HSEM_C1IER_ISE0_Msk /*!<semaphore 0 CPU1 interrupt enable bit. */ 4272 #define HSEM_C1IER_ISE1_Pos (1U) 4273 #define HSEM_C1IER_ISE1_Msk (0x1UL << HSEM_C1IER_ISE1_Pos) /*!< 0x00000002 */ 4274 #define HSEM_C1IER_ISE1 HSEM_C1IER_ISE1_Msk /*!<semaphore 1 CPU1 interrupt enable bit. */ 4275 #define HSEM_C1IER_ISE2_Pos (2U) 4276 #define HSEM_C1IER_ISE2_Msk (0x1UL << HSEM_C1IER_ISE2_Pos) /*!< 0x00000004 */ 4277 #define HSEM_C1IER_ISE2 HSEM_C1IER_ISE2_Msk /*!<semaphore 2 CPU1 interrupt enable bit. */ 4278 #define HSEM_C1IER_ISE3_Pos (3U) 4279 #define HSEM_C1IER_ISE3_Msk (0x1UL << HSEM_C1IER_ISE3_Pos) /*!< 0x00000008 */ 4280 #define HSEM_C1IER_ISE3 HSEM_C1IER_ISE3_Msk /*!<semaphore 3 CPU1 interrupt enable bit. */ 4281 #define HSEM_C1IER_ISE4_Pos (4U) 4282 #define HSEM_C1IER_ISE4_Msk (0x1UL << HSEM_C1IER_ISE4_Pos) /*!< 0x00000010 */ 4283 #define HSEM_C1IER_ISE4 HSEM_C1IER_ISE4_Msk /*!<semaphore 4 CPU1 interrupt enable bit. */ 4284 #define HSEM_C1IER_ISE5_Pos (5U) 4285 #define HSEM_C1IER_ISE5_Msk (0x1UL << HSEM_C1IER_ISE5_Pos) /*!< 0x00000020 */ 4286 #define HSEM_C1IER_ISE5 HSEM_C1IER_ISE5_Msk /*!<semaphore 5 CPU1 interrupt enable bit. */ 4287 #define HSEM_C1IER_ISE6_Pos (6U) 4288 #define HSEM_C1IER_ISE6_Msk (0x1UL << HSEM_C1IER_ISE6_Pos) /*!< 0x00000040 */ 4289 #define HSEM_C1IER_ISE6 HSEM_C1IER_ISE6_Msk /*!<semaphore 6 CPU1 interrupt enable bit. */ 4290 #define HSEM_C1IER_ISE7_Pos (7U) 4291 #define HSEM_C1IER_ISE7_Msk (0x1UL << HSEM_C1IER_ISE7_Pos) /*!< 0x00000080 */ 4292 #define HSEM_C1IER_ISE7 HSEM_C1IER_ISE7_Msk /*!<semaphore 7 CPU1 interrupt enable bit. */ 4293 #define HSEM_C1IER_ISE8_Pos (8U) 4294 #define HSEM_C1IER_ISE8_Msk (0x1UL << HSEM_C1IER_ISE8_Pos) /*!< 0x00000100 */ 4295 #define HSEM_C1IER_ISE8 HSEM_C1IER_ISE8_Msk /*!<semaphore 8 CPU1 interrupt enable bit. */ 4296 #define HSEM_C1IER_ISE9_Pos (9U) 4297 #define HSEM_C1IER_ISE9_Msk (0x1UL << HSEM_C1IER_ISE9_Pos) /*!< 0x00000200 */ 4298 #define HSEM_C1IER_ISE9 HSEM_C1IER_ISE9_Msk /*!<semaphore 9 CPU1 interrupt enable bit. */ 4299 #define HSEM_C1IER_ISE10_Pos (10U) 4300 #define HSEM_C1IER_ISE10_Msk (0x1UL << HSEM_C1IER_ISE10_Pos) /*!< 0x00000400 */ 4301 #define HSEM_C1IER_ISE10 HSEM_C1IER_ISE10_Msk /*!<semaphore 10 CPU1 interrupt enable bit. */ 4302 #define HSEM_C1IER_ISE11_Pos (11U) 4303 #define HSEM_C1IER_ISE11_Msk (0x1UL << HSEM_C1IER_ISE11_Pos) /*!< 0x00000800 */ 4304 #define HSEM_C1IER_ISE11 HSEM_C1IER_ISE11_Msk /*!<semaphore 11 CPU1 interrupt enable bit. */ 4305 #define HSEM_C1IER_ISE12_Pos (12U) 4306 #define HSEM_C1IER_ISE12_Msk (0x1UL << HSEM_C1IER_ISE12_Pos) /*!< 0x00001000 */ 4307 #define HSEM_C1IER_ISE12 HSEM_C1IER_ISE12_Msk /*!<semaphore 12 CPU1 interrupt enable bit. */ 4308 #define HSEM_C1IER_ISE13_Pos (13U) 4309 #define HSEM_C1IER_ISE13_Msk (0x1UL << HSEM_C1IER_ISE13_Pos) /*!< 0x00002000 */ 4310 #define HSEM_C1IER_ISE13 HSEM_C1IER_ISE13_Msk /*!<semaphore 13 CPU1 interrupt enable bit. */ 4311 #define HSEM_C1IER_ISE14_Pos (14U) 4312 #define HSEM_C1IER_ISE14_Msk (0x1UL << HSEM_C1IER_ISE14_Pos) /*!< 0x00004000 */ 4313 #define HSEM_C1IER_ISE14 HSEM_C1IER_ISE14_Msk /*!<semaphore 14 CPU1 interrupt enable bit. */ 4314 #define HSEM_C1IER_ISE15_Pos (15U) 4315 #define HSEM_C1IER_ISE15_Msk (0x1UL << HSEM_C1IER_ISE15_Pos) /*!< 0x00008000 */ 4316 #define HSEM_C1IER_ISE15 HSEM_C1IER_ISE15_Msk /*!<semaphore 15 CPU1 interrupt enable bit. */ 4317 #define HSEM_C1IER_ISE16_Pos (16U) 4318 #define HSEM_C1IER_ISE16_Msk (0x1UL << HSEM_C1IER_ISE16_Pos) /*!< 0x00010000 */ 4319 #define HSEM_C1IER_ISE16 HSEM_C1IER_ISE16_Msk /*!<semaphore 16 CPU1 interrupt enable bit. */ 4320 #define HSEM_C1IER_ISE17_Pos (17U) 4321 #define HSEM_C1IER_ISE17_Msk (0x1UL << HSEM_C1IER_ISE17_Pos) /*!< 0x00020000 */ 4322 #define HSEM_C1IER_ISE17 HSEM_C1IER_ISE17_Msk /*!<semaphore 17 CPU1 interrupt enable bit. */ 4323 #define HSEM_C1IER_ISE18_Pos (18U) 4324 #define HSEM_C1IER_ISE18_Msk (0x1UL << HSEM_C1IER_ISE18_Pos) /*!< 0x00040000 */ 4325 #define HSEM_C1IER_ISE18 HSEM_C1IER_ISE18_Msk /*!<semaphore 18 CPU1 interrupt enable bit. */ 4326 #define HSEM_C1IER_ISE19_Pos (19U) 4327 #define HSEM_C1IER_ISE19_Msk (0x1UL << HSEM_C1IER_ISE19_Pos) /*!< 0x00080000 */ 4328 #define HSEM_C1IER_ISE19 HSEM_C1IER_ISE19_Msk /*!<semaphore 19 CPU1 interrupt enable bit. */ 4329 #define HSEM_C1IER_ISE20_Pos (20U) 4330 #define HSEM_C1IER_ISE20_Msk (0x1UL << HSEM_C1IER_ISE20_Pos) /*!< 0x00100000 */ 4331 #define HSEM_C1IER_ISE20 HSEM_C1IER_ISE20_Msk /*!<semaphore 20 CPU1 interrupt enable bit. */ 4332 #define HSEM_C1IER_ISE21_Pos (21U) 4333 #define HSEM_C1IER_ISE21_Msk (0x1UL << HSEM_C1IER_ISE21_Pos) /*!< 0x00200000 */ 4334 #define HSEM_C1IER_ISE21 HSEM_C1IER_ISE21_Msk /*!<semaphore 21 CPU1 interrupt enable bit. */ 4335 #define HSEM_C1IER_ISE22_Pos (22U) 4336 #define HSEM_C1IER_ISE22_Msk (0x1UL << HSEM_C1IER_ISE22_Pos) /*!< 0x00400000 */ 4337 #define HSEM_C1IER_ISE22 HSEM_C1IER_ISE22_Msk /*!<semaphore 22 CPU1 interrupt enable bit. */ 4338 #define HSEM_C1IER_ISE23_Pos (23U) 4339 #define HSEM_C1IER_ISE23_Msk (0x1UL << HSEM_C1IER_ISE23_Pos) /*!< 0x00800000 */ 4340 #define HSEM_C1IER_ISE23 HSEM_C1IER_ISE23_Msk /*!<semaphore 23 CPU1 interrupt enable bit. */ 4341 #define HSEM_C1IER_ISE24_Pos (24U) 4342 #define HSEM_C1IER_ISE24_Msk (0x1UL << HSEM_C1IER_ISE24_Pos) /*!< 0x01000000 */ 4343 #define HSEM_C1IER_ISE24 HSEM_C1IER_ISE24_Msk /*!<semaphore 24 CPU1 interrupt enable bit. */ 4344 #define HSEM_C1IER_ISE25_Pos (25U) 4345 #define HSEM_C1IER_ISE25_Msk (0x1UL << HSEM_C1IER_ISE25_Pos) /*!< 0x02000000 */ 4346 #define HSEM_C1IER_ISE25 HSEM_C1IER_ISE25_Msk /*!<semaphore 25 CPU1 interrupt enable bit. */ 4347 #define HSEM_C1IER_ISE26_Pos (26U) 4348 #define HSEM_C1IER_ISE26_Msk (0x1UL << HSEM_C1IER_ISE26_Pos) /*!< 0x04000000 */ 4349 #define HSEM_C1IER_ISE26 HSEM_C1IER_ISE26_Msk /*!<semaphore 26 CPU1 interrupt enable bit. */ 4350 #define HSEM_C1IER_ISE27_Pos (27U) 4351 #define HSEM_C1IER_ISE27_Msk (0x1UL << HSEM_C1IER_ISE27_Pos) /*!< 0x08000000 */ 4352 #define HSEM_C1IER_ISE27 HSEM_C1IER_ISE27_Msk /*!<semaphore 27 CPU1 interrupt enable bit. */ 4353 #define HSEM_C1IER_ISE28_Pos (28U) 4354 #define HSEM_C1IER_ISE28_Msk (0x1UL << HSEM_C1IER_ISE28_Pos) /*!< 0x10000000 */ 4355 #define HSEM_C1IER_ISE28 HSEM_C1IER_ISE28_Msk /*!<semaphore 28 CPU1 interrupt enable bit. */ 4356 #define HSEM_C1IER_ISE29_Pos (29U) 4357 #define HSEM_C1IER_ISE29_Msk (0x1UL << HSEM_C1IER_ISE29_Pos) /*!< 0x20000000 */ 4358 #define HSEM_C1IER_ISE29 HSEM_C1IER_ISE29_Msk /*!<semaphore 29 CPU1 interrupt enable bit. */ 4359 #define HSEM_C1IER_ISE30_Pos (30U) 4360 #define HSEM_C1IER_ISE30_Msk (0x1UL << HSEM_C1IER_ISE30_Pos) /*!< 0x40000000 */ 4361 #define HSEM_C1IER_ISE30 HSEM_C1IER_ISE30_Msk /*!<semaphore 30 CPU1 interrupt enable bit. */ 4362 #define HSEM_C1IER_ISE31_Pos (31U) 4363 #define HSEM_C1IER_ISE31_Msk (0x1UL << HSEM_C1IER_ISE31_Pos) /*!< 0x80000000 */ 4364 #define HSEM_C1IER_ISE31 HSEM_C1IER_ISE31_Msk /*!<semaphore 31 CPU1 interrupt enable bit. */ 4365 4366 /******************** Bit definition for HSEM_C1ICR register *****************/ 4367 #define HSEM_C1ICR_ISC0_Pos (0U) 4368 #define HSEM_C1ICR_ISC0_Msk (0x1UL << HSEM_C1ICR_ISC0_Pos) /*!< 0x00000001 */ 4369 #define HSEM_C1ICR_ISC0 HSEM_C1ICR_ISC0_Msk /*!<semaphore 0 CPU1 interrupt clear bit. */ 4370 #define HSEM_C1ICR_ISC1_Pos (1U) 4371 #define HSEM_C1ICR_ISC1_Msk (0x1UL << HSEM_C1ICR_ISC1_Pos) /*!< 0x00000002 */ 4372 #define HSEM_C1ICR_ISC1 HSEM_C1ICR_ISC1_Msk /*!<semaphore 1 CPU1 interrupt clear bit. */ 4373 #define HSEM_C1ICR_ISC2_Pos (2U) 4374 #define HSEM_C1ICR_ISC2_Msk (0x1UL << HSEM_C1ICR_ISC2_Pos) /*!< 0x00000004 */ 4375 #define HSEM_C1ICR_ISC2 HSEM_C1ICR_ISC2_Msk /*!<semaphore 2 CPU1 interrupt clear bit. */ 4376 #define HSEM_C1ICR_ISC3_Pos (3U) 4377 #define HSEM_C1ICR_ISC3_Msk (0x1UL << HSEM_C1ICR_ISC3_Pos) /*!< 0x00000008 */ 4378 #define HSEM_C1ICR_ISC3 HSEM_C1ICR_ISC3_Msk /*!<semaphore 3 CPU1 interrupt clear bit. */ 4379 #define HSEM_C1ICR_ISC4_Pos (4U) 4380 #define HSEM_C1ICR_ISC4_Msk (0x1UL << HSEM_C1ICR_ISC4_Pos) /*!< 0x00000010 */ 4381 #define HSEM_C1ICR_ISC4 HSEM_C1ICR_ISC4_Msk /*!<semaphore 4 CPU1 interrupt clear bit. */ 4382 #define HSEM_C1ICR_ISC5_Pos (5U) 4383 #define HSEM_C1ICR_ISC5_Msk (0x1UL << HSEM_C1ICR_ISC5_Pos) /*!< 0x00000020 */ 4384 #define HSEM_C1ICR_ISC5 HSEM_C1ICR_ISC5_Msk /*!<semaphore 5 CPU1 interrupt clear bit. */ 4385 #define HSEM_C1ICR_ISC6_Pos (6U) 4386 #define HSEM_C1ICR_ISC6_Msk (0x1UL << HSEM_C1ICR_ISC6_Pos) /*!< 0x00000040 */ 4387 #define HSEM_C1ICR_ISC6 HSEM_C1ICR_ISC6_Msk /*!<semaphore 6 CPU1 interrupt clear bit. */ 4388 #define HSEM_C1ICR_ISC7_Pos (7U) 4389 #define HSEM_C1ICR_ISC7_Msk (0x1UL << HSEM_C1ICR_ISC7_Pos) /*!< 0x00000080 */ 4390 #define HSEM_C1ICR_ISC7 HSEM_C1ICR_ISC7_Msk /*!<semaphore 7 CPU1 interrupt clear bit. */ 4391 #define HSEM_C1ICR_ISC8_Pos (8U) 4392 #define HSEM_C1ICR_ISC8_Msk (0x1UL << HSEM_C1ICR_ISC8_Pos) /*!< 0x00000100 */ 4393 #define HSEM_C1ICR_ISC8 HSEM_C1ICR_ISC8_Msk /*!<semaphore 8 CPU1 interrupt clear bit. */ 4394 #define HSEM_C1ICR_ISC9_Pos (9U) 4395 #define HSEM_C1ICR_ISC9_Msk (0x1UL << HSEM_C1ICR_ISC9_Pos) /*!< 0x00000200 */ 4396 #define HSEM_C1ICR_ISC9 HSEM_C1ICR_ISC9_Msk /*!<semaphore 9 CPU1 interrupt clear bit. */ 4397 #define HSEM_C1ICR_ISC10_Pos (10U) 4398 #define HSEM_C1ICR_ISC10_Msk (0x1UL << HSEM_C1ICR_ISC10_Pos) /*!< 0x00000400 */ 4399 #define HSEM_C1ICR_ISC10 HSEM_C1ICR_ISC10_Msk /*!<semaphore 10 CPU1 interrupt clear bit. */ 4400 #define HSEM_C1ICR_ISC11_Pos (11U) 4401 #define HSEM_C1ICR_ISC11_Msk (0x1UL << HSEM_C1ICR_ISC11_Pos) /*!< 0x00000800 */ 4402 #define HSEM_C1ICR_ISC11 HSEM_C1ICR_ISC11_Msk /*!<semaphore 11 CPU1 interrupt clear bit. */ 4403 #define HSEM_C1ICR_ISC12_Pos (12U) 4404 #define HSEM_C1ICR_ISC12_Msk (0x1UL << HSEM_C1ICR_ISC12_Pos) /*!< 0x00001000 */ 4405 #define HSEM_C1ICR_ISC12 HSEM_C1ICR_ISC12_Msk /*!<semaphore 12 CPU1 interrupt clear bit. */ 4406 #define HSEM_C1ICR_ISC13_Pos (13U) 4407 #define HSEM_C1ICR_ISC13_Msk (0x1UL << HSEM_C1ICR_ISC13_Pos) /*!< 0x00002000 */ 4408 #define HSEM_C1ICR_ISC13 HSEM_C1ICR_ISC13_Msk /*!<semaphore 13 CPU1 interrupt clear bit. */ 4409 #define HSEM_C1ICR_ISC14_Pos (14U) 4410 #define HSEM_C1ICR_ISC14_Msk (0x1UL << HSEM_C1ICR_ISC14_Pos) /*!< 0x00004000 */ 4411 #define HSEM_C1ICR_ISC14 HSEM_C1ICR_ISC14_Msk /*!<semaphore 14 CPU1 interrupt clear bit. */ 4412 #define HSEM_C1ICR_ISC15_Pos (15U) 4413 #define HSEM_C1ICR_ISC15_Msk (0x1UL << HSEM_C1ICR_ISC15_Pos) /*!< 0x00008000 */ 4414 #define HSEM_C1ICR_ISC15 HSEM_C1ICR_ISC15_Msk /*!<semaphore 15 CPU1 interrupt clear bit. */ 4415 #define HSEM_C1ICR_ISC16_Pos (16U) 4416 #define HSEM_C1ICR_ISC16_Msk (0x1UL << HSEM_C1ICR_ISC16_Pos) /*!< 0x00010000 */ 4417 #define HSEM_C1ICR_ISC16 HSEM_C1ICR_ISC16_Msk /*!<semaphore 16 CPU1 interrupt clear bit. */ 4418 #define HSEM_C1ICR_ISC17_Pos (17U) 4419 #define HSEM_C1ICR_ISC17_Msk (0x1UL << HSEM_C1ICR_ISC17_Pos) /*!< 0x00020000 */ 4420 #define HSEM_C1ICR_ISC17 HSEM_C1ICR_ISC17_Msk /*!<semaphore 17 CPU1 interrupt clear bit. */ 4421 #define HSEM_C1ICR_ISC18_Pos (18U) 4422 #define HSEM_C1ICR_ISC18_Msk (0x1UL << HSEM_C1ICR_ISC18_Pos) /*!< 0x00040000 */ 4423 #define HSEM_C1ICR_ISC18 HSEM_C1ICR_ISC18_Msk /*!<semaphore 18 CPU1 interrupt clear bit. */ 4424 #define HSEM_C1ICR_ISC19_Pos (19U) 4425 #define HSEM_C1ICR_ISC19_Msk (0x1UL << HSEM_C1ICR_ISC19_Pos) /*!< 0x00080000 */ 4426 #define HSEM_C1ICR_ISC19 HSEM_C1ICR_ISC19_Msk /*!<semaphore 19 CPU1 interrupt clear bit. */ 4427 #define HSEM_C1ICR_ISC20_Pos (20U) 4428 #define HSEM_C1ICR_ISC20_Msk (0x1UL << HSEM_C1ICR_ISC20_Pos) /*!< 0x00100000 */ 4429 #define HSEM_C1ICR_ISC20 HSEM_C1ICR_ISC20_Msk /*!<semaphore 20 CPU1 interrupt clear bit. */ 4430 #define HSEM_C1ICR_ISC21_Pos (21U) 4431 #define HSEM_C1ICR_ISC21_Msk (0x1UL << HSEM_C1ICR_ISC21_Pos) /*!< 0x00200000 */ 4432 #define HSEM_C1ICR_ISC21 HSEM_C1ICR_ISC21_Msk /*!<semaphore 21 CPU1 interrupt clear bit. */ 4433 #define HSEM_C1ICR_ISC22_Pos (22U) 4434 #define HSEM_C1ICR_ISC22_Msk (0x1UL << HSEM_C1ICR_ISC22_Pos) /*!< 0x00400000 */ 4435 #define HSEM_C1ICR_ISC22 HSEM_C1ICR_ISC22_Msk /*!<semaphore 22 CPU1 interrupt clear bit. */ 4436 #define HSEM_C1ICR_ISC23_Pos (23U) 4437 #define HSEM_C1ICR_ISC23_Msk (0x1UL << HSEM_C1ICR_ISC23_Pos) /*!< 0x00800000 */ 4438 #define HSEM_C1ICR_ISC23 HSEM_C1ICR_ISC23_Msk /*!<semaphore 23 CPU1 interrupt clear bit. */ 4439 #define HSEM_C1ICR_ISC24_Pos (24U) 4440 #define HSEM_C1ICR_ISC24_Msk (0x1UL << HSEM_C1ICR_ISC24_Pos) /*!< 0x01000000 */ 4441 #define HSEM_C1ICR_ISC24 HSEM_C1ICR_ISC24_Msk /*!<semaphore 24 CPU1 interrupt clear bit. */ 4442 #define HSEM_C1ICR_ISC25_Pos (25U) 4443 #define HSEM_C1ICR_ISC25_Msk (0x1UL << HSEM_C1ICR_ISC25_Pos) /*!< 0x02000000 */ 4444 #define HSEM_C1ICR_ISC25 HSEM_C1ICR_ISC25_Msk /*!<semaphore 25 CPU1 interrupt clear bit. */ 4445 #define HSEM_C1ICR_ISC26_Pos (26U) 4446 #define HSEM_C1ICR_ISC26_Msk (0x1UL << HSEM_C1ICR_ISC26_Pos) /*!< 0x04000000 */ 4447 #define HSEM_C1ICR_ISC26 HSEM_C1ICR_ISC26_Msk /*!<semaphore 26 CPU1 interrupt clear bit. */ 4448 #define HSEM_C1ICR_ISC27_Pos (27U) 4449 #define HSEM_C1ICR_ISC27_Msk (0x1UL << HSEM_C1ICR_ISC27_Pos) /*!< 0x08000000 */ 4450 #define HSEM_C1ICR_ISC27 HSEM_C1ICR_ISC27_Msk /*!<semaphore 27 CPU1 interrupt clear bit. */ 4451 #define HSEM_C1ICR_ISC28_Pos (28U) 4452 #define HSEM_C1ICR_ISC28_Msk (0x1UL << HSEM_C1ICR_ISC28_Pos) /*!< 0x10000000 */ 4453 #define HSEM_C1ICR_ISC28 HSEM_C1ICR_ISC28_Msk /*!<semaphore 28 CPU1 interrupt clear bit. */ 4454 #define HSEM_C1ICR_ISC29_Pos (29U) 4455 #define HSEM_C1ICR_ISC29_Msk (0x1UL << HSEM_C1ICR_ISC29_Pos) /*!< 0x20000000 */ 4456 #define HSEM_C1ICR_ISC29 HSEM_C1ICR_ISC29_Msk /*!<semaphore 29 CPU1 interrupt clear bit. */ 4457 #define HSEM_C1ICR_ISC30_Pos (30U) 4458 #define HSEM_C1ICR_ISC30_Msk (0x1UL << HSEM_C1ICR_ISC30_Pos) /*!< 0x40000000 */ 4459 #define HSEM_C1ICR_ISC30 HSEM_C1ICR_ISC30_Msk /*!<semaphore 30 CPU1 interrupt clear bit. */ 4460 #define HSEM_C1ICR_ISC31_Pos (31U) 4461 #define HSEM_C1ICR_ISC31_Msk (0x1UL << HSEM_C1ICR_ISC31_Pos) /*!< 0x80000000 */ 4462 #define HSEM_C1ICR_ISC31 HSEM_C1ICR_ISC31_Msk /*!<semaphore 31 CPU1 interrupt clear bit. */ 4463 4464 /******************** Bit definition for HSEM_C1ISR register *****************/ 4465 #define HSEM_C1ISR_ISF0_Pos (0U) 4466 #define HSEM_C1ISR_ISF0_Msk (0x1UL << HSEM_C1ISR_ISF0_Pos) /*!< 0x00000001 */ 4467 #define HSEM_C1ISR_ISF0 HSEM_C1ISR_ISF0_Msk /*!<semaphore 0 CPU1 interrupt status bit. */ 4468 #define HSEM_C1ISR_ISF1_Pos (1U) 4469 #define HSEM_C1ISR_ISF1_Msk (0x1UL << HSEM_C1ISR_ISF1_Pos) /*!< 0x00000002 */ 4470 #define HSEM_C1ISR_ISF1 HSEM_C1ISR_ISF1_Msk /*!<semaphore 1 CPU1 interrupt status bit. */ 4471 #define HSEM_C1ISR_ISF2_Pos (2U) 4472 #define HSEM_C1ISR_ISF2_Msk (0x1UL << HSEM_C1ISR_ISF2_Pos) /*!< 0x00000004 */ 4473 #define HSEM_C1ISR_ISF2 HSEM_C1ISR_ISF2_Msk /*!<semaphore 2 CPU1 interrupt status bit. */ 4474 #define HSEM_C1ISR_ISF3_Pos (3U) 4475 #define HSEM_C1ISR_ISF3_Msk (0x1UL << HSEM_C1ISR_ISF3_Pos) /*!< 0x00000008 */ 4476 #define HSEM_C1ISR_ISF3 HSEM_C1ISR_ISF3_Msk /*!<semaphore 3 CPU1 interrupt status bit. */ 4477 #define HSEM_C1ISR_ISF4_Pos (4U) 4478 #define HSEM_C1ISR_ISF4_Msk (0x1UL << HSEM_C1ISR_ISF4_Pos) /*!< 0x00000010 */ 4479 #define HSEM_C1ISR_ISF4 HSEM_C1ISR_ISF4_Msk /*!<semaphore 4 CPU1 interrupt status bit. */ 4480 #define HSEM_C1ISR_ISF5_Pos (5U) 4481 #define HSEM_C1ISR_ISF5_Msk (0x1UL << HSEM_C1ISR_ISF5_Pos) /*!< 0x00000020 */ 4482 #define HSEM_C1ISR_ISF5 HSEM_C1ISR_ISF5_Msk /*!<semaphore 5 CPU1 interrupt status bit. */ 4483 #define HSEM_C1ISR_ISF6_Pos (6U) 4484 #define HSEM_C1ISR_ISF6_Msk (0x1UL << HSEM_C1ISR_ISF6_Pos) /*!< 0x00000040 */ 4485 #define HSEM_C1ISR_ISF6 HSEM_C1ISR_ISF6_Msk /*!<semaphore 6 CPU1 interrupt status bit. */ 4486 #define HSEM_C1ISR_ISF7_Pos (7U) 4487 #define HSEM_C1ISR_ISF7_Msk (0x1UL << HSEM_C1ISR_ISF7_Pos) /*!< 0x00000080 */ 4488 #define HSEM_C1ISR_ISF7 HSEM_C1ISR_ISF7_Msk /*!<semaphore 7 CPU1 interrupt status bit. */ 4489 #define HSEM_C1ISR_ISF8_Pos (8U) 4490 #define HSEM_C1ISR_ISF8_Msk (0x1UL << HSEM_C1ISR_ISF8_Pos) /*!< 0x00000100 */ 4491 #define HSEM_C1ISR_ISF8 HSEM_C1ISR_ISF8_Msk /*!<semaphore 8 CPU1 interrupt status bit. */ 4492 #define HSEM_C1ISR_ISF9_Pos (9U) 4493 #define HSEM_C1ISR_ISF9_Msk (0x1UL << HSEM_C1ISR_ISF9_Pos) /*!< 0x00000200 */ 4494 #define HSEM_C1ISR_ISF9 HSEM_C1ISR_ISF9_Msk /*!<semaphore 9 CPU1 interrupt status bit. */ 4495 #define HSEM_C1ISR_ISF10_Pos (10U) 4496 #define HSEM_C1ISR_ISF10_Msk (0x1UL << HSEM_C1ISR_ISF10_Pos) /*!< 0x00000400 */ 4497 #define HSEM_C1ISR_ISF10 HSEM_C1ISR_ISF10_Msk /*!<semaphore 10 CPU1 interrupt status bit. */ 4498 #define HSEM_C1ISR_ISF11_Pos (11U) 4499 #define HSEM_C1ISR_ISF11_Msk (0x1UL << HSEM_C1ISR_ISF11_Pos) /*!< 0x00000800 */ 4500 #define HSEM_C1ISR_ISF11 HSEM_C1ISR_ISF11_Msk /*!<semaphore 11 CPU1 interrupt status bit. */ 4501 #define HSEM_C1ISR_ISF12_Pos (12U) 4502 #define HSEM_C1ISR_ISF12_Msk (0x1UL << HSEM_C1ISR_ISF12_Pos) /*!< 0x00001000 */ 4503 #define HSEM_C1ISR_ISF12 HSEM_C1ISR_ISF12_Msk /*!<semaphore 12 CPU1 interrupt status bit. */ 4504 #define HSEM_C1ISR_ISF13_Pos (13U) 4505 #define HSEM_C1ISR_ISF13_Msk (0x1UL << HSEM_C1ISR_ISF13_Pos) /*!< 0x00002000 */ 4506 #define HSEM_C1ISR_ISF13 HSEM_C1ISR_ISF13_Msk /*!<semaphore 13 CPU1 interrupt status bit. */ 4507 #define HSEM_C1ISR_ISF14_Pos (14U) 4508 #define HSEM_C1ISR_ISF14_Msk (0x1UL << HSEM_C1ISR_ISF14_Pos) /*!< 0x00004000 */ 4509 #define HSEM_C1ISR_ISF14 HSEM_C1ISR_ISF14_Msk /*!<semaphore 14 CPU1 interrupt status bit. */ 4510 #define HSEM_C1ISR_ISF15_Pos (15U) 4511 #define HSEM_C1ISR_ISF15_Msk (0x1UL << HSEM_C1ISR_ISF15_Pos) /*!< 0x00008000 */ 4512 #define HSEM_C1ISR_ISF15 HSEM_C1ISR_ISF15_Msk /*!<semaphore 15 CPU1 interrupt status bit. */ 4513 #define HSEM_C1ISR_ISF16_Pos (16U) 4514 #define HSEM_C1ISR_ISF16_Msk (0x1UL << HSEM_C1ISR_ISF16_Pos) /*!< 0x00010000 */ 4515 #define HSEM_C1ISR_ISF16 HSEM_C1ISR_ISF16_Msk /*!<semaphore 16 CPU1 interrupt status bit. */ 4516 #define HSEM_C1ISR_ISF17_Pos (17U) 4517 #define HSEM_C1ISR_ISF17_Msk (0x1UL << HSEM_C1ISR_ISF17_Pos) /*!< 0x00020000 */ 4518 #define HSEM_C1ISR_ISF17 HSEM_C1ISR_ISF17_Msk /*!<semaphore 17 CPU1 interrupt status bit. */ 4519 #define HSEM_C1ISR_ISF18_Pos (18U) 4520 #define HSEM_C1ISR_ISF18_Msk (0x1UL << HSEM_C1ISR_ISF18_Pos) /*!< 0x00040000 */ 4521 #define HSEM_C1ISR_ISF18 HSEM_C1ISR_ISF18_Msk /*!<semaphore 18 CPU1 interrupt status bit. */ 4522 #define HSEM_C1ISR_ISF19_Pos (19U) 4523 #define HSEM_C1ISR_ISF19_Msk (0x1UL << HSEM_C1ISR_ISF19_Pos) /*!< 0x00080000 */ 4524 #define HSEM_C1ISR_ISF19 HSEM_C1ISR_ISF19_Msk /*!<semaphore 19 CPU1 interrupt status bit. */ 4525 #define HSEM_C1ISR_ISF20_Pos (20U) 4526 #define HSEM_C1ISR_ISF20_Msk (0x1UL << HSEM_C1ISR_ISF20_Pos) /*!< 0x00100000 */ 4527 #define HSEM_C1ISR_ISF20 HSEM_C1ISR_ISF20_Msk /*!<semaphore 20 CPU1 interrupt status bit. */ 4528 #define HSEM_C1ISR_ISF21_Pos (21U) 4529 #define HSEM_C1ISR_ISF21_Msk (0x1UL << HSEM_C1ISR_ISF21_Pos) /*!< 0x00200000 */ 4530 #define HSEM_C1ISR_ISF21 HSEM_C1ISR_ISF21_Msk /*!<semaphore 21 CPU1 interrupt status bit. */ 4531 #define HSEM_C1ISR_ISF22_Pos (22U) 4532 #define HSEM_C1ISR_ISF22_Msk (0x1UL << HSEM_C1ISR_ISF22_Pos) /*!< 0x00400000 */ 4533 #define HSEM_C1ISR_ISF22 HSEM_C1ISR_ISF22_Msk /*!<semaphore 22 CPU1 interrupt status bit. */ 4534 #define HSEM_C1ISR_ISF23_Pos (23U) 4535 #define HSEM_C1ISR_ISF23_Msk (0x1UL << HSEM_C1ISR_ISF23_Pos) /*!< 0x00800000 */ 4536 #define HSEM_C1ISR_ISF23 HSEM_C1ISR_ISF23_Msk /*!<semaphore 23 CPU1 interrupt status bit. */ 4537 #define HSEM_C1ISR_ISF24_Pos (24U) 4538 #define HSEM_C1ISR_ISF24_Msk (0x1UL << HSEM_C1ISR_ISF24_Pos) /*!< 0x01000000 */ 4539 #define HSEM_C1ISR_ISF24 HSEM_C1ISR_ISF24_Msk /*!<semaphore 24 CPU1 interrupt status bit. */ 4540 #define HSEM_C1ISR_ISF25_Pos (25U) 4541 #define HSEM_C1ISR_ISF25_Msk (0x1UL << HSEM_C1ISR_ISF25_Pos) /*!< 0x02000000 */ 4542 #define HSEM_C1ISR_ISF25 HSEM_C1ISR_ISF25_Msk /*!<semaphore 25 CPU1 interrupt status bit. */ 4543 #define HSEM_C1ISR_ISF26_Pos (26U) 4544 #define HSEM_C1ISR_ISF26_Msk (0x1UL << HSEM_C1ISR_ISF26_Pos) /*!< 0x04000000 */ 4545 #define HSEM_C1ISR_ISF26 HSEM_C1ISR_ISF26_Msk /*!<semaphore 26 CPU1 interrupt status bit. */ 4546 #define HSEM_C1ISR_ISF27_Pos (27U) 4547 #define HSEM_C1ISR_ISF27_Msk (0x1UL << HSEM_C1ISR_ISF27_Pos) /*!< 0x08000000 */ 4548 #define HSEM_C1ISR_ISF27 HSEM_C1ISR_ISF27_Msk /*!<semaphore 27 CPU1 interrupt status bit. */ 4549 #define HSEM_C1ISR_ISF28_Pos (28U) 4550 #define HSEM_C1ISR_ISF28_Msk (0x1UL << HSEM_C1ISR_ISF28_Pos) /*!< 0x10000000 */ 4551 #define HSEM_C1ISR_ISF28 HSEM_C1ISR_ISF28_Msk /*!<semaphore 28 CPU1 interrupt status bit. */ 4552 #define HSEM_C1ISR_ISF29_Pos (29U) 4553 #define HSEM_C1ISR_ISF29_Msk (0x1UL << HSEM_C1ISR_ISF29_Pos) /*!< 0x20000000 */ 4554 #define HSEM_C1ISR_ISF29 HSEM_C1ISR_ISF29_Msk /*!<semaphore 29 CPU1 interrupt status bit. */ 4555 #define HSEM_C1ISR_ISF30_Pos (30U) 4556 #define HSEM_C1ISR_ISF30_Msk (0x1UL << HSEM_C1ISR_ISF30_Pos) /*!< 0x40000000 */ 4557 #define HSEM_C1ISR_ISF30 HSEM_C1ISR_ISF30_Msk /*!<semaphore 30 CPU1 interrupt status bit. */ 4558 #define HSEM_C1ISR_ISF31_Pos (31U) 4559 #define HSEM_C1ISR_ISF31_Msk (0x1UL << HSEM_C1ISR_ISF31_Pos) /*!< 0x80000000 */ 4560 #define HSEM_C1ISR_ISF31 HSEM_C1ISR_ISF31_Msk /*!<semaphore 31 CPU1 interrupt status bit. */ 4561 4562 /******************** Bit definition for HSEM_C1MISR register *****************/ 4563 #define HSEM_C1MISR_MISF0_Pos (0U) 4564 #define HSEM_C1MISR_MISF0_Msk (0x1UL << HSEM_C1MISR_MISF0_Pos) /*!< 0x00000001 */ 4565 #define HSEM_C1MISR_MISF0 HSEM_C1MISR_MISF0_Msk /*!<semaphore 0 CPU1 interrupt masked status bit. */ 4566 #define HSEM_C1MISR_MISF1_Pos (1U) 4567 #define HSEM_C1MISR_MISF1_Msk (0x1UL << HSEM_C1MISR_MISF1_Pos) /*!< 0x00000002 */ 4568 #define HSEM_C1MISR_MISF1 HSEM_C1MISR_MISF1_Msk /*!<semaphore 1 CPU1 interrupt masked status bit. */ 4569 #define HSEM_C1MISR_MISF2_Pos (2U) 4570 #define HSEM_C1MISR_MISF2_Msk (0x1UL << HSEM_C1MISR_MISF2_Pos) /*!< 0x00000004 */ 4571 #define HSEM_C1MISR_MISF2 HSEM_C1MISR_MISF2_Msk /*!<semaphore 2 CPU1 interrupt masked status bit. */ 4572 #define HSEM_C1MISR_MISF3_Pos (3U) 4573 #define HSEM_C1MISR_MISF3_Msk (0x1UL << HSEM_C1MISR_MISF3_Pos) /*!< 0x00000008 */ 4574 #define HSEM_C1MISR_MISF3 HSEM_C1MISR_MISF3_Msk /*!<semaphore 3 CPU1 interrupt masked status bit. */ 4575 #define HSEM_C1MISR_MISF4_Pos (4U) 4576 #define HSEM_C1MISR_MISF4_Msk (0x1UL << HSEM_C1MISR_MISF4_Pos) /*!< 0x00000010 */ 4577 #define HSEM_C1MISR_MISF4 HSEM_C1MISR_MISF4_Msk /*!<semaphore 4 CPU1 interrupt masked status bit. */ 4578 #define HSEM_C1MISR_MISF5_Pos (5U) 4579 #define HSEM_C1MISR_MISF5_Msk (0x1UL << HSEM_C1MISR_MISF5_Pos) /*!< 0x00000020 */ 4580 #define HSEM_C1MISR_MISF5 HSEM_C1MISR_MISF5_Msk /*!<semaphore 5 CPU1 interrupt masked status bit. */ 4581 #define HSEM_C1MISR_MISF6_Pos (6U) 4582 #define HSEM_C1MISR_MISF6_Msk (0x1UL << HSEM_C1MISR_MISF6_Pos) /*!< 0x00000040 */ 4583 #define HSEM_C1MISR_MISF6 HSEM_C1MISR_MISF6_Msk /*!<semaphore 6 CPU1 interrupt masked status bit. */ 4584 #define HSEM_C1MISR_MISF7_Pos (7U) 4585 #define HSEM_C1MISR_MISF7_Msk (0x1UL << HSEM_C1MISR_MISF7_Pos) /*!< 0x00000080 */ 4586 #define HSEM_C1MISR_MISF7 HSEM_C1MISR_MISF7_Msk /*!<semaphore 7 CPU1 interrupt masked status bit. */ 4587 #define HSEM_C1MISR_MISF8_Pos (8U) 4588 #define HSEM_C1MISR_MISF8_Msk (0x1UL << HSEM_C1MISR_MISF8_Pos) /*!< 0x00000100 */ 4589 #define HSEM_C1MISR_MISF8 HSEM_C1MISR_MISF8_Msk /*!<semaphore 8 CPU1 interrupt masked status bit. */ 4590 #define HSEM_C1MISR_MISF9_Pos (9U) 4591 #define HSEM_C1MISR_MISF9_Msk (0x1UL << HSEM_C1MISR_MISF9_Pos) /*!< 0x00000200 */ 4592 #define HSEM_C1MISR_MISF9 HSEM_C1MISR_MISF9_Msk /*!<semaphore 9 CPU1 interrupt masked status bit. */ 4593 #define HSEM_C1MISR_MISF10_Pos (10U) 4594 #define HSEM_C1MISR_MISF10_Msk (0x1UL << HSEM_C1MISR_MISF10_Pos) /*!< 0x00000400 */ 4595 #define HSEM_C1MISR_MISF10 HSEM_C1MISR_MISF10_Msk /*!<semaphore 10 CPU1 interrupt masked status bit. */ 4596 #define HSEM_C1MISR_MISF11_Pos (11U) 4597 #define HSEM_C1MISR_MISF11_Msk (0x1UL << HSEM_C1MISR_MISF11_Pos) /*!< 0x00000800 */ 4598 #define HSEM_C1MISR_MISF11 HSEM_C1MISR_MISF11_Msk /*!<semaphore 11 CPU1 interrupt masked status bit. */ 4599 #define HSEM_C1MISR_MISF12_Pos (12U) 4600 #define HSEM_C1MISR_MISF12_Msk (0x1UL << HSEM_C1MISR_MISF12_Pos) /*!< 0x00001000 */ 4601 #define HSEM_C1MISR_MISF12 HSEM_C1MISR_MISF12_Msk /*!<semaphore 12 CPU1 interrupt masked status bit. */ 4602 #define HSEM_C1MISR_MISF13_Pos (13U) 4603 #define HSEM_C1MISR_MISF13_Msk (0x1UL << HSEM_C1MISR_MISF13_Pos) /*!< 0x00002000 */ 4604 #define HSEM_C1MISR_MISF13 HSEM_C1MISR_MISF13_Msk /*!<semaphore 13 CPU1 interrupt masked status bit. */ 4605 #define HSEM_C1MISR_MISF14_Pos (14U) 4606 #define HSEM_C1MISR_MISF14_Msk (0x1UL << HSEM_C1MISR_MISF14_Pos) /*!< 0x00004000 */ 4607 #define HSEM_C1MISR_MISF14 HSEM_C1MISR_MISF14_Msk /*!<semaphore 14 CPU1 interrupt masked status bit. */ 4608 #define HSEM_C1MISR_MISF15_Pos (15U) 4609 #define HSEM_C1MISR_MISF15_Msk (0x1UL << HSEM_C1MISR_MISF15_Pos) /*!< 0x00008000 */ 4610 #define HSEM_C1MISR_MISF15 HSEM_C1MISR_MISF15_Msk /*!<semaphore 15 CPU1 interrupt masked status bit. */ 4611 #define HSEM_C1MISR_MISF16_Pos (16U) 4612 #define HSEM_C1MISR_MISF16_Msk (0x1UL << HSEM_C1MISR_MISF16_Pos) /*!< 0x00010000 */ 4613 #define HSEM_C1MISR_MISF16 HSEM_C1MISR_MISF16_Msk /*!<semaphore 16 CPU1 interrupt masked status bit. */ 4614 #define HSEM_C1MISR_MISF17_Pos (17U) 4615 #define HSEM_C1MISR_MISF17_Msk (0x1UL << HSEM_C1MISR_MISF17_Pos) /*!< 0x00020000 */ 4616 #define HSEM_C1MISR_MISF17 HSEM_C1MISR_MISF17_Msk /*!<semaphore 17 CPU1 interrupt masked status bit. */ 4617 #define HSEM_C1MISR_MISF18_Pos (18U) 4618 #define HSEM_C1MISR_MISF18_Msk (0x1UL << HSEM_C1MISR_MISF18_Pos) /*!< 0x00040000 */ 4619 #define HSEM_C1MISR_MISF18 HSEM_C1MISR_MISF18_Msk /*!<semaphore 18 CPU1 interrupt masked status bit. */ 4620 #define HSEM_C1MISR_MISF19_Pos (19U) 4621 #define HSEM_C1MISR_MISF19_Msk (0x1UL << HSEM_C1MISR_MISF19_Pos) /*!< 0x00080000 */ 4622 #define HSEM_C1MISR_MISF19 HSEM_C1MISR_MISF19_Msk /*!<semaphore 19 CPU1 interrupt masked status bit. */ 4623 #define HSEM_C1MISR_MISF20_Pos (20U) 4624 #define HSEM_C1MISR_MISF20_Msk (0x1UL << HSEM_C1MISR_MISF20_Pos) /*!< 0x00100000 */ 4625 #define HSEM_C1MISR_MISF20 HSEM_C1MISR_MISF20_Msk /*!<semaphore 20 CPU1 interrupt masked status bit. */ 4626 #define HSEM_C1MISR_MISF21_Pos (21U) 4627 #define HSEM_C1MISR_MISF21_Msk (0x1UL << HSEM_C1MISR_MISF21_Pos) /*!< 0x00200000 */ 4628 #define HSEM_C1MISR_MISF21 HSEM_C1MISR_MISF21_Msk /*!<semaphore 21 CPU1 interrupt masked status bit. */ 4629 #define HSEM_C1MISR_MISF22_Pos (22U) 4630 #define HSEM_C1MISR_MISF22_Msk (0x1UL << HSEM_C1MISR_MISF22_Pos) /*!< 0x00400000 */ 4631 #define HSEM_C1MISR_MISF22 HSEM_C1MISR_MISF22_Msk /*!<semaphore 22 CPU1 interrupt masked status bit. */ 4632 #define HSEM_C1MISR_MISF23_Pos (23U) 4633 #define HSEM_C1MISR_MISF23_Msk (0x1UL << HSEM_C1MISR_MISF23_Pos) /*!< 0x00800000 */ 4634 #define HSEM_C1MISR_MISF23 HSEM_C1MISR_MISF23_Msk /*!<semaphore 23 CPU1 interrupt masked status bit. */ 4635 #define HSEM_C1MISR_MISF24_Pos (24U) 4636 #define HSEM_C1MISR_MISF24_Msk (0x1UL << HSEM_C1MISR_MISF24_Pos) /*!< 0x01000000 */ 4637 #define HSEM_C1MISR_MISF24 HSEM_C1MISR_MISF24_Msk /*!<semaphore 24 CPU1 interrupt masked status bit. */ 4638 #define HSEM_C1MISR_MISF25_Pos (25U) 4639 #define HSEM_C1MISR_MISF25_Msk (0x1UL << HSEM_C1MISR_MISF25_Pos) /*!< 0x02000000 */ 4640 #define HSEM_C1MISR_MISF25 HSEM_C1MISR_MISF25_Msk /*!<semaphore 25 CPU1 interrupt masked status bit. */ 4641 #define HSEM_C1MISR_MISF26_Pos (26U) 4642 #define HSEM_C1MISR_MISF26_Msk (0x1UL << HSEM_C1MISR_MISF26_Pos) /*!< 0x04000000 */ 4643 #define HSEM_C1MISR_MISF26 HSEM_C1MISR_MISF26_Msk /*!<semaphore 26 CPU1 interrupt masked status bit. */ 4644 #define HSEM_C1MISR_MISF27_Pos (27U) 4645 #define HSEM_C1MISR_MISF27_Msk (0x1UL << HSEM_C1MISR_MISF27_Pos) /*!< 0x08000000 */ 4646 #define HSEM_C1MISR_MISF27 HSEM_C1MISR_MISF27_Msk /*!<semaphore 27 CPU1 interrupt masked status bit. */ 4647 #define HSEM_C1MISR_MISF28_Pos (28U) 4648 #define HSEM_C1MISR_MISF28_Msk (0x1UL << HSEM_C1MISR_MISF28_Pos) /*!< 0x10000000 */ 4649 #define HSEM_C1MISR_MISF28 HSEM_C1MISR_MISF28_Msk /*!<semaphore 28 CPU1 interrupt masked status bit. */ 4650 #define HSEM_C1MISR_MISF29_Pos (29U) 4651 #define HSEM_C1MISR_MISF29_Msk (0x1UL << HSEM_C1MISR_MISF29_Pos) /*!< 0x20000000 */ 4652 #define HSEM_C1MISR_MISF29 HSEM_C1MISR_MISF29_Msk /*!<semaphore 29 CPU1 interrupt masked status bit. */ 4653 #define HSEM_C1MISR_MISF30_Pos (30U) 4654 #define HSEM_C1MISR_MISF30_Msk (0x1UL << HSEM_C1MISR_MISF30_Pos) /*!< 0x40000000 */ 4655 #define HSEM_C1MISR_MISF30 HSEM_C1MISR_MISF30_Msk /*!<semaphore 30 CPU1 interrupt masked status bit. */ 4656 #define HSEM_C1MISR_MISF31_Pos (31U) 4657 #define HSEM_C1MISR_MISF31_Msk (0x1UL << HSEM_C1MISR_MISF31_Pos) /*!< 0x80000000 */ 4658 #define HSEM_C1MISR_MISF31 HSEM_C1MISR_MISF31_Msk /*!<semaphore 31 CPU1 interrupt masked status bit. */ 4659 4660 /******************** Bit definition for HSEM_C2IER register *****************/ 4661 #define HSEM_C2IER_ISE0_Pos (0U) 4662 #define HSEM_C2IER_ISE0_Msk (0x1UL << HSEM_C2IER_ISE0_Pos) /*!< 0x00000001 */ 4663 #define HSEM_C2IER_ISE0 HSEM_C2IER_ISE0_Msk /*!<semaphore 0 CPU2 interrupt enable bit. */ 4664 #define HSEM_C2IER_ISE1_Pos (1U) 4665 #define HSEM_C2IER_ISE1_Msk (0x1UL << HSEM_C2IER_ISE1_Pos) /*!< 0x00000002 */ 4666 #define HSEM_C2IER_ISE1 HSEM_C2IER_ISE1_Msk /*!<semaphore 1 CPU2 interrupt enable bit. */ 4667 #define HSEM_C2IER_ISE2_Pos (2U) 4668 #define HSEM_C2IER_ISE2_Msk (0x1UL << HSEM_C2IER_ISE2_Pos) /*!< 0x00000004 */ 4669 #define HSEM_C2IER_ISE2 HSEM_C2IER_ISE2_Msk /*!<semaphore 2 CPU2 interrupt enable bit. */ 4670 #define HSEM_C2IER_ISE3_Pos (3U) 4671 #define HSEM_C2IER_ISE3_Msk (0x1UL << HSEM_C2IER_ISE3_Pos) /*!< 0x00000008 */ 4672 #define HSEM_C2IER_ISE3 HSEM_C2IER_ISE3_Msk /*!<semaphore 3 CPU2 interrupt enable bit. */ 4673 #define HSEM_C2IER_ISE4_Pos (4U) 4674 #define HSEM_C2IER_ISE4_Msk (0x1UL << HSEM_C2IER_ISE4_Pos) /*!< 0x00000010 */ 4675 #define HSEM_C2IER_ISE4 HSEM_C2IER_ISE4_Msk /*!<semaphore 4 CPU2 interrupt enable bit. */ 4676 #define HSEM_C2IER_ISE5_Pos (5U) 4677 #define HSEM_C2IER_ISE5_Msk (0x1UL << HSEM_C2IER_ISE5_Pos) /*!< 0x00000020 */ 4678 #define HSEM_C2IER_ISE5 HSEM_C2IER_ISE5_Msk /*!<semaphore 5 CPU2 interrupt enable bit. */ 4679 #define HSEM_C2IER_ISE6_Pos (6U) 4680 #define HSEM_C2IER_ISE6_Msk (0x1UL << HSEM_C2IER_ISE6_Pos) /*!< 0x00000040 */ 4681 #define HSEM_C2IER_ISE6 HSEM_C2IER_ISE6_Msk /*!<semaphore 6 CPU2 interrupt enable bit. */ 4682 #define HSEM_C2IER_ISE7_Pos (7U) 4683 #define HSEM_C2IER_ISE7_Msk (0x1UL << HSEM_C2IER_ISE7_Pos) /*!< 0x00000080 */ 4684 #define HSEM_C2IER_ISE7 HSEM_C2IER_ISE7_Msk /*!<semaphore 7 CPU2 interrupt enable bit. */ 4685 #define HSEM_C2IER_ISE8_Pos (8U) 4686 #define HSEM_C2IER_ISE8_Msk (0x1UL << HSEM_C2IER_ISE8_Pos) /*!< 0x00000100 */ 4687 #define HSEM_C2IER_ISE8 HSEM_C2IER_ISE8_Msk /*!<semaphore 8 CPU2 interrupt enable bit. */ 4688 #define HSEM_C2IER_ISE9_Pos (9U) 4689 #define HSEM_C2IER_ISE9_Msk (0x1UL << HSEM_C2IER_ISE9_Pos) /*!< 0x00000200 */ 4690 #define HSEM_C2IER_ISE9 HSEM_C2IER_ISE9_Msk /*!<semaphore 9 CPU2 interrupt enable bit. */ 4691 #define HSEM_C2IER_ISE10_Pos (10U) 4692 #define HSEM_C2IER_ISE10_Msk (0x1UL << HSEM_C2IER_ISE10_Pos) /*!< 0x00000400 */ 4693 #define HSEM_C2IER_ISE10 HSEM_C2IER_ISE10_Msk /*!<semaphore 10 CPU2 interrupt enable bit. */ 4694 #define HSEM_C2IER_ISE11_Pos (11U) 4695 #define HSEM_C2IER_ISE11_Msk (0x1UL << HSEM_C2IER_ISE11_Pos) /*!< 0x00000800 */ 4696 #define HSEM_C2IER_ISE11 HSEM_C2IER_ISE11_Msk /*!<semaphore 11 CPU2 interrupt enable bit. */ 4697 #define HSEM_C2IER_ISE12_Pos (12U) 4698 #define HSEM_C2IER_ISE12_Msk (0x1UL << HSEM_C2IER_ISE12_Pos) /*!< 0x00001000 */ 4699 #define HSEM_C2IER_ISE12 HSEM_C2IER_ISE12_Msk /*!<semaphore 12 CPU2 interrupt enable bit. */ 4700 #define HSEM_C2IER_ISE13_Pos (13U) 4701 #define HSEM_C2IER_ISE13_Msk (0x1UL << HSEM_C2IER_ISE13_Pos) /*!< 0x00002000 */ 4702 #define HSEM_C2IER_ISE13 HSEM_C2IER_ISE13_Msk /*!<semaphore 13 CPU2 interrupt enable bit. */ 4703 #define HSEM_C2IER_ISE14_Pos (14U) 4704 #define HSEM_C2IER_ISE14_Msk (0x1UL << HSEM_C2IER_ISE14_Pos) /*!< 0x00004000 */ 4705 #define HSEM_C2IER_ISE14 HSEM_C2IER_ISE14_Msk /*!<semaphore 14 CPU2 interrupt enable bit. */ 4706 #define HSEM_C2IER_ISE15_Pos (15U) 4707 #define HSEM_C2IER_ISE15_Msk (0x1UL << HSEM_C2IER_ISE15_Pos) /*!< 0x00008000 */ 4708 #define HSEM_C2IER_ISE15 HSEM_C2IER_ISE15_Msk /*!<semaphore 15 CPU2 interrupt enable bit. */ 4709 #define HSEM_C2IER_ISE16_Pos (16U) 4710 #define HSEM_C2IER_ISE16_Msk (0x1UL << HSEM_C2IER_ISE16_Pos) /*!< 0x00010000 */ 4711 #define HSEM_C2IER_ISE16 HSEM_C2IER_ISE16_Msk /*!<semaphore 16 CPU2 interrupt enable bit. */ 4712 #define HSEM_C2IER_ISE17_Pos (17U) 4713 #define HSEM_C2IER_ISE17_Msk (0x1UL << HSEM_C2IER_ISE17_Pos) /*!< 0x00020000 */ 4714 #define HSEM_C2IER_ISE17 HSEM_C2IER_ISE17_Msk /*!<semaphore 17 CPU2 interrupt enable bit. */ 4715 #define HSEM_C2IER_ISE18_Pos (18U) 4716 #define HSEM_C2IER_ISE18_Msk (0x1UL << HSEM_C2IER_ISE18_Pos) /*!< 0x00040000 */ 4717 #define HSEM_C2IER_ISE18 HSEM_C2IER_ISE18_Msk /*!<semaphore 18 CPU2 interrupt enable bit. */ 4718 #define HSEM_C2IER_ISE19_Pos (19U) 4719 #define HSEM_C2IER_ISE19_Msk (0x1UL << HSEM_C2IER_ISE19_Pos) /*!< 0x00080000 */ 4720 #define HSEM_C2IER_ISE19 HSEM_C2IER_ISE19_Msk /*!<semaphore 19 CPU2 interrupt enable bit. */ 4721 #define HSEM_C2IER_ISE20_Pos (20U) 4722 #define HSEM_C2IER_ISE20_Msk (0x1UL << HSEM_C2IER_ISE20_Pos) /*!< 0x00100000 */ 4723 #define HSEM_C2IER_ISE20 HSEM_C2IER_ISE20_Msk /*!<semaphore 20 CPU2 interrupt enable bit. */ 4724 #define HSEM_C2IER_ISE21_Pos (21U) 4725 #define HSEM_C2IER_ISE21_Msk (0x1UL << HSEM_C2IER_ISE21_Pos) /*!< 0x00200000 */ 4726 #define HSEM_C2IER_ISE21 HSEM_C2IER_ISE21_Msk /*!<semaphore 21 CPU2 interrupt enable bit. */ 4727 #define HSEM_C2IER_ISE22_Pos (22U) 4728 #define HSEM_C2IER_ISE22_Msk (0x1UL << HSEM_C2IER_ISE22_Pos) /*!< 0x00400000 */ 4729 #define HSEM_C2IER_ISE22 HSEM_C2IER_ISE22_Msk /*!<semaphore 22 CPU2 interrupt enable bit. */ 4730 #define HSEM_C2IER_ISE23_Pos (23U) 4731 #define HSEM_C2IER_ISE23_Msk (0x1UL << HSEM_C2IER_ISE23_Pos) /*!< 0x00800000 */ 4732 #define HSEM_C2IER_ISE23 HSEM_C2IER_ISE23_Msk /*!<semaphore 23 CPU2 interrupt enable bit. */ 4733 #define HSEM_C2IER_ISE24_Pos (24U) 4734 #define HSEM_C2IER_ISE24_Msk (0x1UL << HSEM_C2IER_ISE24_Pos) /*!< 0x01000000 */ 4735 #define HSEM_C2IER_ISE24 HSEM_C2IER_ISE24_Msk /*!<semaphore 24 CPU2 interrupt enable bit. */ 4736 #define HSEM_C2IER_ISE25_Pos (25U) 4737 #define HSEM_C2IER_ISE25_Msk (0x1UL << HSEM_C2IER_ISE25_Pos) /*!< 0x02000000 */ 4738 #define HSEM_C2IER_ISE25 HSEM_C2IER_ISE25_Msk /*!<semaphore 25 CPU2 interrupt enable bit. */ 4739 #define HSEM_C2IER_ISE26_Pos (26U) 4740 #define HSEM_C2IER_ISE26_Msk (0x1UL << HSEM_C2IER_ISE26_Pos) /*!< 0x04000000 */ 4741 #define HSEM_C2IER_ISE26 HSEM_C2IER_ISE26_Msk /*!<semaphore 26 CPU2 interrupt enable bit. */ 4742 #define HSEM_C2IER_ISE27_Pos (27U) 4743 #define HSEM_C2IER_ISE27_Msk (0x1UL << HSEM_C2IER_ISE27_Pos) /*!< 0x08000000 */ 4744 #define HSEM_C2IER_ISE27 HSEM_C2IER_ISE27_Msk /*!<semaphore 27 CPU2 interrupt enable bit. */ 4745 #define HSEM_C2IER_ISE28_Pos (28U) 4746 #define HSEM_C2IER_ISE28_Msk (0x1UL << HSEM_C2IER_ISE28_Pos) /*!< 0x10000000 */ 4747 #define HSEM_C2IER_ISE28 HSEM_C2IER_ISE28_Msk /*!<semaphore 28 CPU2 interrupt enable bit. */ 4748 #define HSEM_C2IER_ISE29_Pos (29U) 4749 #define HSEM_C2IER_ISE29_Msk (0x1UL << HSEM_C2IER_ISE29_Pos) /*!< 0x20000000 */ 4750 #define HSEM_C2IER_ISE29 HSEM_C2IER_ISE29_Msk /*!<semaphore 29 CPU2 interrupt enable bit. */ 4751 #define HSEM_C2IER_ISE30_Pos (30U) 4752 #define HSEM_C2IER_ISE30_Msk (0x1UL << HSEM_C2IER_ISE30_Pos) /*!< 0x40000000 */ 4753 #define HSEM_C2IER_ISE30 HSEM_C2IER_ISE30_Msk /*!<semaphore 30 CPU2 interrupt enable bit. */ 4754 #define HSEM_C2IER_ISE31_Pos (31U) 4755 #define HSEM_C2IER_ISE31_Msk (0x1UL << HSEM_C2IER_ISE31_Pos) /*!< 0x80000000 */ 4756 #define HSEM_C2IER_ISE31 HSEM_C2IER_ISE31_Msk /*!<semaphore 31 CPU2 interrupt enable bit. */ 4757 4758 /******************** Bit definition for HSEM_C2ICR register *****************/ 4759 #define HSEM_C2ICR_ISC0_Pos (0U) 4760 #define HSEM_C2ICR_ISC0_Msk (0x1UL << HSEM_C2ICR_ISC0_Pos) /*!< 0x00000001 */ 4761 #define HSEM_C2ICR_ISC0 HSEM_C2ICR_ISC0_Msk /*!<semaphore 0 CPU2 interrupt clear bit. */ 4762 #define HSEM_C2ICR_ISC1_Pos (1U) 4763 #define HSEM_C2ICR_ISC1_Msk (0x1UL << HSEM_C2ICR_ISC1_Pos) /*!< 0x00000002 */ 4764 #define HSEM_C2ICR_ISC1 HSEM_C2ICR_ISC1_Msk /*!<semaphore 1 CPU2 interrupt clear bit. */ 4765 #define HSEM_C2ICR_ISC2_Pos (2U) 4766 #define HSEM_C2ICR_ISC2_Msk (0x1UL << HSEM_C2ICR_ISC2_Pos) /*!< 0x00000004 */ 4767 #define HSEM_C2ICR_ISC2 HSEM_C2ICR_ISC2_Msk /*!<semaphore 2 CPU2 interrupt clear bit. */ 4768 #define HSEM_C2ICR_ISC3_Pos (3U) 4769 #define HSEM_C2ICR_ISC3_Msk (0x1UL << HSEM_C2ICR_ISC3_Pos) /*!< 0x00000008 */ 4770 #define HSEM_C2ICR_ISC3 HSEM_C2ICR_ISC3_Msk /*!<semaphore 3 CPU2 interrupt clear bit. */ 4771 #define HSEM_C2ICR_ISC4_Pos (4U) 4772 #define HSEM_C2ICR_ISC4_Msk (0x1UL << HSEM_C2ICR_ISC4_Pos) /*!< 0x00000010 */ 4773 #define HSEM_C2ICR_ISC4 HSEM_C2ICR_ISC4_Msk /*!<semaphore 4 CPU2 interrupt clear bit. */ 4774 #define HSEM_C2ICR_ISC5_Pos (5U) 4775 #define HSEM_C2ICR_ISC5_Msk (0x1UL << HSEM_C2ICR_ISC5_Pos) /*!< 0x00000020 */ 4776 #define HSEM_C2ICR_ISC5 HSEM_C2ICR_ISC5_Msk /*!<semaphore 5 CPU2 interrupt clear bit. */ 4777 #define HSEM_C2ICR_ISC6_Pos (6U) 4778 #define HSEM_C2ICR_ISC6_Msk (0x1UL << HSEM_C2ICR_ISC6_Pos) /*!< 0x00000040 */ 4779 #define HSEM_C2ICR_ISC6 HSEM_C2ICR_ISC6_Msk /*!<semaphore 6 CPU2 interrupt clear bit. */ 4780 #define HSEM_C2ICR_ISC7_Pos (7U) 4781 #define HSEM_C2ICR_ISC7_Msk (0x1UL << HSEM_C2ICR_ISC7_Pos) /*!< 0x00000080 */ 4782 #define HSEM_C2ICR_ISC7 HSEM_C2ICR_ISC7_Msk /*!<semaphore 7 CPU2 interrupt clear bit. */ 4783 #define HSEM_C2ICR_ISC8_Pos (8U) 4784 #define HSEM_C2ICR_ISC8_Msk (0x1UL << HSEM_C2ICR_ISC8_Pos) /*!< 0x00000100 */ 4785 #define HSEM_C2ICR_ISC8 HSEM_C2ICR_ISC8_Msk /*!<semaphore 8 CPU2 interrupt clear bit. */ 4786 #define HSEM_C2ICR_ISC9_Pos (9U) 4787 #define HSEM_C2ICR_ISC9_Msk (0x1UL << HSEM_C2ICR_ISC9_Pos) /*!< 0x00000200 */ 4788 #define HSEM_C2ICR_ISC9 HSEM_C2ICR_ISC9_Msk /*!<semaphore 9 CPU2 interrupt clear bit. */ 4789 #define HSEM_C2ICR_ISC10_Pos (10U) 4790 #define HSEM_C2ICR_ISC10_Msk (0x1UL << HSEM_C2ICR_ISC10_Pos) /*!< 0x00000400 */ 4791 #define HSEM_C2ICR_ISC10 HSEM_C2ICR_ISC10_Msk /*!<semaphore 10 CPU2 interrupt clear bit. */ 4792 #define HSEM_C2ICR_ISC11_Pos (11U) 4793 #define HSEM_C2ICR_ISC11_Msk (0x1UL << HSEM_C2ICR_ISC11_Pos) /*!< 0x00000800 */ 4794 #define HSEM_C2ICR_ISC11 HSEM_C2ICR_ISC11_Msk /*!<semaphore 11 CPU2 interrupt clear bit. */ 4795 #define HSEM_C2ICR_ISC12_Pos (12U) 4796 #define HSEM_C2ICR_ISC12_Msk (0x1UL << HSEM_C2ICR_ISC12_Pos) /*!< 0x00001000 */ 4797 #define HSEM_C2ICR_ISC12 HSEM_C2ICR_ISC12_Msk /*!<semaphore 12 CPU2 interrupt clear bit. */ 4798 #define HSEM_C2ICR_ISC13_Pos (13U) 4799 #define HSEM_C2ICR_ISC13_Msk (0x1UL << HSEM_C2ICR_ISC13_Pos) /*!< 0x00002000 */ 4800 #define HSEM_C2ICR_ISC13 HSEM_C2ICR_ISC13_Msk /*!<semaphore 13 CPU2 interrupt clear bit. */ 4801 #define HSEM_C2ICR_ISC14_Pos (14U) 4802 #define HSEM_C2ICR_ISC14_Msk (0x1UL << HSEM_C2ICR_ISC14_Pos) /*!< 0x00004000 */ 4803 #define HSEM_C2ICR_ISC14 HSEM_C2ICR_ISC14_Msk /*!<semaphore 14 CPU2 interrupt clear bit. */ 4804 #define HSEM_C2ICR_ISC15_Pos (15U) 4805 #define HSEM_C2ICR_ISC15_Msk (0x1UL << HSEM_C2ICR_ISC15_Pos) /*!< 0x00008000 */ 4806 #define HSEM_C2ICR_ISC15 HSEM_C2ICR_ISC15_Msk /*!<semaphore 15 CPU2 interrupt clear bit. */ 4807 #define HSEM_C2ICR_ISC16_Pos (16U) 4808 #define HSEM_C2ICR_ISC16_Msk (0x1UL << HSEM_C2ICR_ISC16_Pos) /*!< 0x00010000 */ 4809 #define HSEM_C2ICR_ISC16 HSEM_C2ICR_ISC16_Msk /*!<semaphore 16 CPU2 interrupt clear bit. */ 4810 #define HSEM_C2ICR_ISC17_Pos (17U) 4811 #define HSEM_C2ICR_ISC17_Msk (0x1UL << HSEM_C2ICR_ISC17_Pos) /*!< 0x00020000 */ 4812 #define HSEM_C2ICR_ISC17 HSEM_C2ICR_ISC17_Msk /*!<semaphore 17 CPU2 interrupt clear bit. */ 4813 #define HSEM_C2ICR_ISC18_Pos (18U) 4814 #define HSEM_C2ICR_ISC18_Msk (0x1UL << HSEM_C2ICR_ISC18_Pos) /*!< 0x00040000 */ 4815 #define HSEM_C2ICR_ISC18 HSEM_C2ICR_ISC18_Msk /*!<semaphore 18 CPU2 interrupt clear bit. */ 4816 #define HSEM_C2ICR_ISC19_Pos (19U) 4817 #define HSEM_C2ICR_ISC19_Msk (0x1UL << HSEM_C2ICR_ISC19_Pos) /*!< 0x00080000 */ 4818 #define HSEM_C2ICR_ISC19 HSEM_C2ICR_ISC19_Msk /*!<semaphore 19 CPU2 interrupt clear bit. */ 4819 #define HSEM_C2ICR_ISC20_Pos (20U) 4820 #define HSEM_C2ICR_ISC20_Msk (0x1UL << HSEM_C2ICR_ISC20_Pos) /*!< 0x00100000 */ 4821 #define HSEM_C2ICR_ISC20 HSEM_C2ICR_ISC20_Msk /*!<semaphore 20 CPU2 interrupt clear bit. */ 4822 #define HSEM_C2ICR_ISC21_Pos (21U) 4823 #define HSEM_C2ICR_ISC21_Msk (0x1UL << HSEM_C2ICR_ISC21_Pos) /*!< 0x00200000 */ 4824 #define HSEM_C2ICR_ISC21 HSEM_C2ICR_ISC21_Msk /*!<semaphore 21 CPU2 interrupt clear bit. */ 4825 #define HSEM_C2ICR_ISC22_Pos (22U) 4826 #define HSEM_C2ICR_ISC22_Msk (0x1UL << HSEM_C2ICR_ISC22_Pos) /*!< 0x00400000 */ 4827 #define HSEM_C2ICR_ISC22 HSEM_C2ICR_ISC22_Msk /*!<semaphore 22 CPU2 interrupt clear bit. */ 4828 #define HSEM_C2ICR_ISC23_Pos (23U) 4829 #define HSEM_C2ICR_ISC23_Msk (0x1UL << HSEM_C2ICR_ISC23_Pos) /*!< 0x00800000 */ 4830 #define HSEM_C2ICR_ISC23 HSEM_C2ICR_ISC23_Msk /*!<semaphore 23 CPU2 interrupt clear bit. */ 4831 #define HSEM_C2ICR_ISC24_Pos (24U) 4832 #define HSEM_C2ICR_ISC24_Msk (0x1UL << HSEM_C2ICR_ISC24_Pos) /*!< 0x01000000 */ 4833 #define HSEM_C2ICR_ISC24 HSEM_C2ICR_ISC24_Msk /*!<semaphore 24 CPU2 interrupt clear bit. */ 4834 #define HSEM_C2ICR_ISC25_Pos (25U) 4835 #define HSEM_C2ICR_ISC25_Msk (0x1UL << HSEM_C2ICR_ISC25_Pos) /*!< 0x02000000 */ 4836 #define HSEM_C2ICR_ISC25 HSEM_C2ICR_ISC25_Msk /*!<semaphore 25 CPU2 interrupt clear bit. */ 4837 #define HSEM_C2ICR_ISC26_Pos (26U) 4838 #define HSEM_C2ICR_ISC26_Msk (0x1UL << HSEM_C2ICR_ISC26_Pos) /*!< 0x04000000 */ 4839 #define HSEM_C2ICR_ISC26 HSEM_C2ICR_ISC26_Msk /*!<semaphore 26 CPU2 interrupt clear bit. */ 4840 #define HSEM_C2ICR_ISC27_Pos (27U) 4841 #define HSEM_C2ICR_ISC27_Msk (0x1UL << HSEM_C2ICR_ISC27_Pos) /*!< 0x08000000 */ 4842 #define HSEM_C2ICR_ISC27 HSEM_C2ICR_ISC27_Msk /*!<semaphore 27 CPU2 interrupt clear bit. */ 4843 #define HSEM_C2ICR_ISC28_Pos (28U) 4844 #define HSEM_C2ICR_ISC28_Msk (0x1UL << HSEM_C2ICR_ISC28_Pos) /*!< 0x10000000 */ 4845 #define HSEM_C2ICR_ISC28 HSEM_C2ICR_ISC28_Msk /*!<semaphore 28 CPU2 interrupt clear bit. */ 4846 #define HSEM_C2ICR_ISC29_Pos (29U) 4847 #define HSEM_C2ICR_ISC29_Msk (0x1UL << HSEM_C2ICR_ISC29_Pos) /*!< 0x20000000 */ 4848 #define HSEM_C2ICR_ISC29 HSEM_C2ICR_ISC29_Msk /*!<semaphore 29 CPU2 interrupt clear bit. */ 4849 #define HSEM_C2ICR_ISC30_Pos (30U) 4850 #define HSEM_C2ICR_ISC30_Msk (0x1UL << HSEM_C2ICR_ISC30_Pos) /*!< 0x40000000 */ 4851 #define HSEM_C2ICR_ISC30 HSEM_C2ICR_ISC30_Msk /*!<semaphore 30 CPU2 interrupt clear bit. */ 4852 #define HSEM_C2ICR_ISC31_Pos (31U) 4853 #define HSEM_C2ICR_ISC31_Msk (0x1UL << HSEM_C2ICR_ISC31_Pos) /*!< 0x80000000 */ 4854 #define HSEM_C2ICR_ISC31 HSEM_C2ICR_ISC31_Msk /*!<semaphore 31 CPU2 interrupt clear bit. */ 4855 4856 /******************** Bit definition for HSEM_C2ISR register *****************/ 4857 #define HSEM_C2ISR_ISF0_Pos (0U) 4858 #define HSEM_C2ISR_ISF0_Msk (0x1UL << HSEM_C2ISR_ISF0_Pos) /*!< 0x00000001 */ 4859 #define HSEM_C2ISR_ISF0 HSEM_C2ISR_ISF0_Msk /*!<semaphore 0 CPU2 interrupt status bit. */ 4860 #define HSEM_C2ISR_ISF1_Pos (1U) 4861 #define HSEM_C2ISR_ISF1_Msk (0x1UL << HSEM_C2ISR_ISF1_Pos) /*!< 0x00000002 */ 4862 #define HSEM_C2ISR_ISF1 HSEM_C2ISR_ISF1_Msk /*!<semaphore 1 CPU2 interrupt status bit. */ 4863 #define HSEM_C2ISR_ISF2_Pos (2U) 4864 #define HSEM_C2ISR_ISF2_Msk (0x1UL << HSEM_C2ISR_ISF2_Pos) /*!< 0x00000004 */ 4865 #define HSEM_C2ISR_ISF2 HSEM_C2ISR_ISF2_Msk /*!<semaphore 2 CPU2 interrupt status bit. */ 4866 #define HSEM_C2ISR_ISF3_Pos (3U) 4867 #define HSEM_C2ISR_ISF3_Msk (0x1UL << HSEM_C2ISR_ISF3_Pos) /*!< 0x00000008 */ 4868 #define HSEM_C2ISR_ISF3 HSEM_C2ISR_ISF3_Msk /*!<semaphore 3 CPU2 interrupt status bit. */ 4869 #define HSEM_C2ISR_ISF4_Pos (4U) 4870 #define HSEM_C2ISR_ISF4_Msk (0x1UL << HSEM_C2ISR_ISF4_Pos) /*!< 0x00000010 */ 4871 #define HSEM_C2ISR_ISF4 HSEM_C2ISR_ISF4_Msk /*!<semaphore 4 CPU2 interrupt status bit. */ 4872 #define HSEM_C2ISR_ISF5_Pos (5U) 4873 #define HSEM_C2ISR_ISF5_Msk (0x1UL << HSEM_C2ISR_ISF5_Pos) /*!< 0x00000020 */ 4874 #define HSEM_C2ISR_ISF5 HSEM_C2ISR_ISF5_Msk /*!<semaphore 5 CPU2 interrupt status bit. */ 4875 #define HSEM_C2ISR_ISF6_Pos (6U) 4876 #define HSEM_C2ISR_ISF6_Msk (0x1UL << HSEM_C2ISR_ISF6_Pos) /*!< 0x00000040 */ 4877 #define HSEM_C2ISR_ISF6 HSEM_C2ISR_ISF6_Msk /*!<semaphore 6 CPU2 interrupt status bit. */ 4878 #define HSEM_C2ISR_ISF7_Pos (7U) 4879 #define HSEM_C2ISR_ISF7_Msk (0x1UL << HSEM_C2ISR_ISF7_Pos) /*!< 0x00000080 */ 4880 #define HSEM_C2ISR_ISF7 HSEM_C2ISR_ISF7_Msk /*!<semaphore 7 CPU2 interrupt status bit. */ 4881 #define HSEM_C2ISR_ISF8_Pos (8U) 4882 #define HSEM_C2ISR_ISF8_Msk (0x1UL << HSEM_C2ISR_ISF8_Pos) /*!< 0x00000100 */ 4883 #define HSEM_C2ISR_ISF8 HSEM_C2ISR_ISF8_Msk /*!<semaphore 8 CPU2 interrupt status bit. */ 4884 #define HSEM_C2ISR_ISF9_Pos (9U) 4885 #define HSEM_C2ISR_ISF9_Msk (0x1UL << HSEM_C2ISR_ISF9_Pos) /*!< 0x00000200 */ 4886 #define HSEM_C2ISR_ISF9 HSEM_C2ISR_ISF9_Msk /*!<semaphore 9 CPU2 interrupt status bit. */ 4887 #define HSEM_C2ISR_ISF10_Pos (10U) 4888 #define HSEM_C2ISR_ISF10_Msk (0x1UL << HSEM_C2ISR_ISF10_Pos) /*!< 0x00000400 */ 4889 #define HSEM_C2ISR_ISF10 HSEM_C2ISR_ISF10_Msk /*!<semaphore 10 CPU2 interrupt status bit. */ 4890 #define HSEM_C2ISR_ISF11_Pos (11U) 4891 #define HSEM_C2ISR_ISF11_Msk (0x1UL << HSEM_C2ISR_ISF11_Pos) /*!< 0x00000800 */ 4892 #define HSEM_C2ISR_ISF11 HSEM_C2ISR_ISF11_Msk /*!<semaphore 11 CPU2 interrupt status bit. */ 4893 #define HSEM_C2ISR_ISF12_Pos (12U) 4894 #define HSEM_C2ISR_ISF12_Msk (0x1UL << HSEM_C2ISR_ISF12_Pos) /*!< 0x00001000 */ 4895 #define HSEM_C2ISR_ISF12 HSEM_C2ISR_ISF12_Msk /*!<semaphore 12 CPU2 interrupt status bit. */ 4896 #define HSEM_C2ISR_ISF13_Pos (13U) 4897 #define HSEM_C2ISR_ISF13_Msk (0x1UL << HSEM_C2ISR_ISF13_Pos) /*!< 0x00002000 */ 4898 #define HSEM_C2ISR_ISF13 HSEM_C2ISR_ISF13_Msk /*!<semaphore 13 CPU2 interrupt status bit. */ 4899 #define HSEM_C2ISR_ISF14_Pos (14U) 4900 #define HSEM_C2ISR_ISF14_Msk (0x1UL << HSEM_C2ISR_ISF14_Pos) /*!< 0x00004000 */ 4901 #define HSEM_C2ISR_ISF14 HSEM_C2ISR_ISF14_Msk /*!<semaphore 14 CPU2 interrupt status bit. */ 4902 #define HSEM_C2ISR_ISF15_Pos (15U) 4903 #define HSEM_C2ISR_ISF15_Msk (0x1UL << HSEM_C2ISR_ISF15_Pos) /*!< 0x00008000 */ 4904 #define HSEM_C2ISR_ISF15 HSEM_C2ISR_ISF15_Msk /*!<semaphore 15 CPU2 interrupt status bit. */ 4905 #define HSEM_C2ISR_ISF16_Pos (16U) 4906 #define HSEM_C2ISR_ISF16_Msk (0x1UL << HSEM_C2ISR_ISF16_Pos) /*!< 0x00010000 */ 4907 #define HSEM_C2ISR_ISF16 HSEM_C2ISR_ISF16_Msk /*!<semaphore 16 CPU2 interrupt status bit. */ 4908 #define HSEM_C2ISR_ISF17_Pos (17U) 4909 #define HSEM_C2ISR_ISF17_Msk (0x1UL << HSEM_C2ISR_ISF17_Pos) /*!< 0x00020000 */ 4910 #define HSEM_C2ISR_ISF17 HSEM_C2ISR_ISF17_Msk /*!<semaphore 17 CPU2 interrupt status bit. */ 4911 #define HSEM_C2ISR_ISF18_Pos (18U) 4912 #define HSEM_C2ISR_ISF18_Msk (0x1UL << HSEM_C2ISR_ISF18_Pos) /*!< 0x00040000 */ 4913 #define HSEM_C2ISR_ISF18 HSEM_C2ISR_ISF18_Msk /*!<semaphore 18 CPU2 interrupt status bit. */ 4914 #define HSEM_C2ISR_ISF19_Pos (19U) 4915 #define HSEM_C2ISR_ISF19_Msk (0x1UL << HSEM_C2ISR_ISF19_Pos) /*!< 0x00080000 */ 4916 #define HSEM_C2ISR_ISF19 HSEM_C2ISR_ISF19_Msk /*!<semaphore 19 CPU2 interrupt status bit. */ 4917 #define HSEM_C2ISR_ISF20_Pos (20U) 4918 #define HSEM_C2ISR_ISF20_Msk (0x1UL << HSEM_C2ISR_ISF20_Pos) /*!< 0x00100000 */ 4919 #define HSEM_C2ISR_ISF20 HSEM_C2ISR_ISF20_Msk /*!<semaphore 20 CPU2 interrupt status bit. */ 4920 #define HSEM_C2ISR_ISF21_Pos (21U) 4921 #define HSEM_C2ISR_ISF21_Msk (0x1UL << HSEM_C2ISR_ISF21_Pos) /*!< 0x00200000 */ 4922 #define HSEM_C2ISR_ISF21 HSEM_C2ISR_ISF21_Msk /*!<semaphore 21 CPU2 interrupt status bit. */ 4923 #define HSEM_C2ISR_ISF22_Pos (22U) 4924 #define HSEM_C2ISR_ISF22_Msk (0x1UL << HSEM_C2ISR_ISF22_Pos) /*!< 0x00400000 */ 4925 #define HSEM_C2ISR_ISF22 HSEM_C2ISR_ISF22_Msk /*!<semaphore 22 CPU2 interrupt status bit. */ 4926 #define HSEM_C2ISR_ISF23_Pos (23U) 4927 #define HSEM_C2ISR_ISF23_Msk (0x1UL << HSEM_C2ISR_ISF23_Pos) /*!< 0x00800000 */ 4928 #define HSEM_C2ISR_ISF23 HSEM_C2ISR_ISF23_Msk /*!<semaphore 23 CPU2 interrupt status bit. */ 4929 #define HSEM_C2ISR_ISF24_Pos (24U) 4930 #define HSEM_C2ISR_ISF24_Msk (0x1UL << HSEM_C2ISR_ISF24_Pos) /*!< 0x01000000 */ 4931 #define HSEM_C2ISR_ISF24 HSEM_C2ISR_ISF24_Msk /*!<semaphore 24 CPU2 interrupt status bit. */ 4932 #define HSEM_C2ISR_ISF25_Pos (25U) 4933 #define HSEM_C2ISR_ISF25_Msk (0x1UL << HSEM_C2ISR_ISF25_Pos) /*!< 0x02000000 */ 4934 #define HSEM_C2ISR_ISF25 HSEM_C2ISR_ISF25_Msk /*!<semaphore 25 CPU2 interrupt status bit. */ 4935 #define HSEM_C2ISR_ISF26_Pos (26U) 4936 #define HSEM_C2ISR_ISF26_Msk (0x1UL << HSEM_C2ISR_ISF26_Pos) /*!< 0x04000000 */ 4937 #define HSEM_C2ISR_ISF26 HSEM_C2ISR_ISF26_Msk /*!<semaphore 26 CPU2 interrupt status bit. */ 4938 #define HSEM_C2ISR_ISF27_Pos (27U) 4939 #define HSEM_C2ISR_ISF27_Msk (0x1UL << HSEM_C2ISR_ISF27_Pos) /*!< 0x08000000 */ 4940 #define HSEM_C2ISR_ISF27 HSEM_C2ISR_ISF27_Msk /*!<semaphore 27 CPU2 interrupt status bit. */ 4941 #define HSEM_C2ISR_ISF28_Pos (28U) 4942 #define HSEM_C2ISR_ISF28_Msk (0x1UL << HSEM_C2ISR_ISF28_Pos) /*!< 0x10000000 */ 4943 #define HSEM_C2ISR_ISF28 HSEM_C2ISR_ISF28_Msk /*!<semaphore 28 CPU2 interrupt status bit. */ 4944 #define HSEM_C2ISR_ISF29_Pos (29U) 4945 #define HSEM_C2ISR_ISF29_Msk (0x1UL << HSEM_C2ISR_ISF29_Pos) /*!< 0x20000000 */ 4946 #define HSEM_C2ISR_ISF29 HSEM_C2ISR_ISF29_Msk /*!<semaphore 29 CPU2 interrupt status bit. */ 4947 #define HSEM_C2ISR_ISF30_Pos (30U) 4948 #define HSEM_C2ISR_ISF30_Msk (0x1UL << HSEM_C2ISR_ISF30_Pos) /*!< 0x40000000 */ 4949 #define HSEM_C2ISR_ISF30 HSEM_C2ISR_ISF30_Msk /*!<semaphore 30 CPU2 interrupt status bit. */ 4950 #define HSEM_C2ISR_ISF31_Pos (31U) 4951 #define HSEM_C2ISR_ISF31_Msk (0x1UL << HSEM_C2ISR_ISF31_Pos) /*!< 0x80000000 */ 4952 #define HSEM_C2ISR_ISF31 HSEM_C2ISR_ISF31_Msk /*!<semaphore 31 CPU2 interrupt status bit. */ 4953 4954 /******************** Bit definition for HSEM_C2MISR register *****************/ 4955 #define HSEM_C2MISR_MISF0_Pos (0U) 4956 #define HSEM_C2MISR_MISF0_Msk (0x1UL << HSEM_C2MISR_MISF0_Pos) /*!< 0x00000001 */ 4957 #define HSEM_C2MISR_MISF0 HSEM_C2MISR_MISF0_Msk /*!<semaphore 0 CPU2 interrupt masked status bit. */ 4958 #define HSEM_C2MISR_MISF1_Pos (1U) 4959 #define HSEM_C2MISR_MISF1_Msk (0x1UL << HSEM_C2MISR_MISF1_Pos) /*!< 0x00000002 */ 4960 #define HSEM_C2MISR_MISF1 HSEM_C2MISR_MISF1_Msk /*!<semaphore 1 CPU2 interrupt masked status bit. */ 4961 #define HSEM_C2MISR_MISF2_Pos (2U) 4962 #define HSEM_C2MISR_MISF2_Msk (0x1UL << HSEM_C2MISR_MISF2_Pos) /*!< 0x00000004 */ 4963 #define HSEM_C2MISR_MISF2 HSEM_C2MISR_MISF2_Msk /*!<semaphore 2 CPU2 interrupt masked status bit. */ 4964 #define HSEM_C2MISR_MISF3_Pos (3U) 4965 #define HSEM_C2MISR_MISF3_Msk (0x1UL << HSEM_C2MISR_MISF3_Pos) /*!< 0x00000008 */ 4966 #define HSEM_C2MISR_MISF3 HSEM_C2MISR_MISF3_Msk /*!<semaphore 3 CPU2 interrupt masked status bit. */ 4967 #define HSEM_C2MISR_MISF4_Pos (4U) 4968 #define HSEM_C2MISR_MISF4_Msk (0x1UL << HSEM_C2MISR_MISF4_Pos) /*!< 0x00000010 */ 4969 #define HSEM_C2MISR_MISF4 HSEM_C2MISR_MISF4_Msk /*!<semaphore 4 CPU2 interrupt masked status bit. */ 4970 #define HSEM_C2MISR_MISF5_Pos (5U) 4971 #define HSEM_C2MISR_MISF5_Msk (0x1UL << HSEM_C2MISR_MISF5_Pos) /*!< 0x00000020 */ 4972 #define HSEM_C2MISR_MISF5 HSEM_C2MISR_MISF5_Msk /*!<semaphore 5 CPU2 interrupt masked status bit. */ 4973 #define HSEM_C2MISR_MISF6_Pos (6U) 4974 #define HSEM_C2MISR_MISF6_Msk (0x1UL << HSEM_C2MISR_MISF6_Pos) /*!< 0x00000040 */ 4975 #define HSEM_C2MISR_MISF6 HSEM_C2MISR_MISF6_Msk /*!<semaphore 6 CPU2 interrupt masked status bit. */ 4976 #define HSEM_C2MISR_MISF7_Pos (7U) 4977 #define HSEM_C2MISR_MISF7_Msk (0x1UL << HSEM_C2MISR_MISF7_Pos) /*!< 0x00000080 */ 4978 #define HSEM_C2MISR_MISF7 HSEM_C2MISR_MISF7_Msk /*!<semaphore 7 CPU2 interrupt masked status bit. */ 4979 #define HSEM_C2MISR_MISF8_Pos (8U) 4980 #define HSEM_C2MISR_MISF8_Msk (0x1UL << HSEM_C2MISR_MISF8_Pos) /*!< 0x00000100 */ 4981 #define HSEM_C2MISR_MISF8 HSEM_C2MISR_MISF8_Msk /*!<semaphore 8 CPU2 interrupt masked status bit. */ 4982 #define HSEM_C2MISR_MISF9_Pos (9U) 4983 #define HSEM_C2MISR_MISF9_Msk (0x1UL << HSEM_C2MISR_MISF9_Pos) /*!< 0x00000200 */ 4984 #define HSEM_C2MISR_MISF9 HSEM_C2MISR_MISF9_Msk /*!<semaphore 9 CPU2 interrupt masked status bit. */ 4985 #define HSEM_C2MISR_MISF10_Pos (10U) 4986 #define HSEM_C2MISR_MISF10_Msk (0x1UL << HSEM_C2MISR_MISF10_Pos) /*!< 0x00000400 */ 4987 #define HSEM_C2MISR_MISF10 HSEM_C2MISR_MISF10_Msk /*!<semaphore 10 CPU2 interrupt masked status bit. */ 4988 #define HSEM_C2MISR_MISF11_Pos (11U) 4989 #define HSEM_C2MISR_MISF11_Msk (0x1UL << HSEM_C2MISR_MISF11_Pos) /*!< 0x00000800 */ 4990 #define HSEM_C2MISR_MISF11 HSEM_C2MISR_MISF11_Msk /*!<semaphore 11 CPU2 interrupt masked status bit. */ 4991 #define HSEM_C2MISR_MISF12_Pos (12U) 4992 #define HSEM_C2MISR_MISF12_Msk (0x1UL << HSEM_C2MISR_MISF12_Pos) /*!< 0x00001000 */ 4993 #define HSEM_C2MISR_MISF12 HSEM_C2MISR_MISF12_Msk /*!<semaphore 12 CPU2 interrupt masked status bit. */ 4994 #define HSEM_C2MISR_MISF13_Pos (13U) 4995 #define HSEM_C2MISR_MISF13_Msk (0x1UL << HSEM_C2MISR_MISF13_Pos) /*!< 0x00002000 */ 4996 #define HSEM_C2MISR_MISF13 HSEM_C2MISR_MISF13_Msk /*!<semaphore 13 CPU2 interrupt masked status bit. */ 4997 #define HSEM_C2MISR_MISF14_Pos (14U) 4998 #define HSEM_C2MISR_MISF14_Msk (0x1UL << HSEM_C2MISR_MISF14_Pos) /*!< 0x00004000 */ 4999 #define HSEM_C2MISR_MISF14 HSEM_C2MISR_MISF14_Msk /*!<semaphore 14 CPU2 interrupt masked status bit. */ 5000 #define HSEM_C2MISR_MISF15_Pos (15U) 5001 #define HSEM_C2MISR_MISF15_Msk (0x1UL << HSEM_C2MISR_MISF15_Pos) /*!< 0x00008000 */ 5002 #define HSEM_C2MISR_MISF15 HSEM_C2MISR_MISF15_Msk /*!<semaphore 15 CPU2 interrupt masked status bit. */ 5003 #define HSEM_C2MISR_MISF16_Pos (16U) 5004 #define HSEM_C2MISR_MISF16_Msk (0x1UL << HSEM_C2MISR_MISF16_Pos) /*!< 0x00010000 */ 5005 #define HSEM_C2MISR_MISF16 HSEM_C2MISR_MISF16_Msk /*!<semaphore 16 CPU2 interrupt masked status bit. */ 5006 #define HSEM_C2MISR_MISF17_Pos (17U) 5007 #define HSEM_C2MISR_MISF17_Msk (0x1UL << HSEM_C2MISR_MISF17_Pos) /*!< 0x00020000 */ 5008 #define HSEM_C2MISR_MISF17 HSEM_C2MISR_MISF17_Msk /*!<semaphore 17 CPU2 interrupt masked status bit. */ 5009 #define HSEM_C2MISR_MISF18_Pos (18U) 5010 #define HSEM_C2MISR_MISF18_Msk (0x1UL << HSEM_C2MISR_MISF18_Pos) /*!< 0x00040000 */ 5011 #define HSEM_C2MISR_MISF18 HSEM_C2MISR_MISF18_Msk /*!<semaphore 18 CPU2 interrupt masked status bit. */ 5012 #define HSEM_C2MISR_MISF19_Pos (19U) 5013 #define HSEM_C2MISR_MISF19_Msk (0x1UL << HSEM_C2MISR_MISF19_Pos) /*!< 0x00080000 */ 5014 #define HSEM_C2MISR_MISF19 HSEM_C2MISR_MISF19_Msk /*!<semaphore 19 CPU2 interrupt masked status bit. */ 5015 #define HSEM_C2MISR_MISF20_Pos (20U) 5016 #define HSEM_C2MISR_MISF20_Msk (0x1UL << HSEM_C2MISR_MISF20_Pos) /*!< 0x00100000 */ 5017 #define HSEM_C2MISR_MISF20 HSEM_C2MISR_MISF20_Msk /*!<semaphore 20 CPU2 interrupt masked status bit. */ 5018 #define HSEM_C2MISR_MISF21_Pos (21U) 5019 #define HSEM_C2MISR_MISF21_Msk (0x1UL << HSEM_C2MISR_MISF21_Pos) /*!< 0x00200000 */ 5020 #define HSEM_C2MISR_MISF21 HSEM_C2MISR_MISF21_Msk /*!<semaphore 21 CPU2 interrupt masked status bit. */ 5021 #define HSEM_C2MISR_MISF22_Pos (22U) 5022 #define HSEM_C2MISR_MISF22_Msk (0x1UL << HSEM_C2MISR_MISF22_Pos) /*!< 0x00400000 */ 5023 #define HSEM_C2MISR_MISF22 HSEM_C2MISR_MISF22_Msk /*!<semaphore 22 CPU2 interrupt masked status bit. */ 5024 #define HSEM_C2MISR_MISF23_Pos (23U) 5025 #define HSEM_C2MISR_MISF23_Msk (0x1UL << HSEM_C2MISR_MISF23_Pos) /*!< 0x00800000 */ 5026 #define HSEM_C2MISR_MISF23 HSEM_C2MISR_MISF23_Msk /*!<semaphore 23 CPU2 interrupt masked status bit. */ 5027 #define HSEM_C2MISR_MISF24_Pos (24U) 5028 #define HSEM_C2MISR_MISF24_Msk (0x1UL << HSEM_C2MISR_MISF24_Pos) /*!< 0x01000000 */ 5029 #define HSEM_C2MISR_MISF24 HSEM_C2MISR_MISF24_Msk /*!<semaphore 24 CPU2 interrupt masked status bit. */ 5030 #define HSEM_C2MISR_MISF25_Pos (25U) 5031 #define HSEM_C2MISR_MISF25_Msk (0x1UL << HSEM_C2MISR_MISF25_Pos) /*!< 0x02000000 */ 5032 #define HSEM_C2MISR_MISF25 HSEM_C2MISR_MISF25_Msk /*!<semaphore 25 CPU2 interrupt masked status bit. */ 5033 #define HSEM_C2MISR_MISF26_Pos (26U) 5034 #define HSEM_C2MISR_MISF26_Msk (0x1UL << HSEM_C2MISR_MISF26_Pos) /*!< 0x04000000 */ 5035 #define HSEM_C2MISR_MISF26 HSEM_C2MISR_MISF26_Msk /*!<semaphore 26 CPU2 interrupt masked status bit. */ 5036 #define HSEM_C2MISR_MISF27_Pos (27U) 5037 #define HSEM_C2MISR_MISF27_Msk (0x1UL << HSEM_C2MISR_MISF27_Pos) /*!< 0x08000000 */ 5038 #define HSEM_C2MISR_MISF27 HSEM_C2MISR_MISF27_Msk /*!<semaphore 27 CPU2 interrupt masked status bit. */ 5039 #define HSEM_C2MISR_MISF28_Pos (28U) 5040 #define HSEM_C2MISR_MISF28_Msk (0x1UL << HSEM_C2MISR_MISF28_Pos) /*!< 0x10000000 */ 5041 #define HSEM_C2MISR_MISF28 HSEM_C2MISR_MISF28_Msk /*!<semaphore 28 CPU2 interrupt masked status bit. */ 5042 #define HSEM_C2MISR_MISF29_Pos (29U) 5043 #define HSEM_C2MISR_MISF29_Msk (0x1UL << HSEM_C2MISR_MISF29_Pos) /*!< 0x20000000 */ 5044 #define HSEM_C2MISR_MISF29 HSEM_C2MISR_MISF29_Msk /*!<semaphore 29 CPU2 interrupt masked status bit. */ 5045 #define HSEM_C2MISR_MISF30_Pos (30U) 5046 #define HSEM_C2MISR_MISF30_Msk (0x1UL << HSEM_C2MISR_MISF30_Pos) /*!< 0x40000000 */ 5047 #define HSEM_C2MISR_MISF30 HSEM_C2MISR_MISF30_Msk /*!<semaphore 30 CPU2 interrupt masked status bit. */ 5048 #define HSEM_C2MISR_MISF31_Pos (31U) 5049 #define HSEM_C2MISR_MISF31_Msk (0x1UL << HSEM_C2MISR_MISF31_Pos) /*!< 0x80000000 */ 5050 #define HSEM_C2MISR_MISF31 HSEM_C2MISR_MISF31_Msk /*!<semaphore 31 CPU2 interrupt masked status bit. */ 5051 5052 /******************** Bit definition for HSEM_CR register *****************/ 5053 #define HSEM_CR_COREID_Pos (8U) 5054 #define HSEM_CR_COREID_Msk (0xFUL << HSEM_CR_COREID_Pos) /*!< 0x00000F00 */ 5055 #define HSEM_CR_COREID HSEM_CR_COREID_Msk /*!<CoreID of semaphores to be cleared. */ 5056 #define HSEM_CR_COREID_CPU1 (0x4U << HSEM_CR_COREID_Pos) 5057 #define HSEM_CR_COREID_CPU2 (0x8U << HSEM_CR_COREID_Pos) 5058 #define HSEM_CR_COREID_CURRENT HSEM_CR_COREID_CPU1 5059 #define HSEM_CR_KEY_Pos (16U) 5060 #define HSEM_CR_KEY_Msk (0xFFFFUL << HSEM_CR_KEY_Pos) /*!< 0xFFFF0000 */ 5061 #define HSEM_CR_KEY HSEM_CR_KEY_Msk /*!<semaphores clear key. */ 5062 5063 /******************** Bit definition for HSEM_KEYR register *****************/ 5064 #define HSEM_KEYR_KEY_Pos (16U) 5065 #define HSEM_KEYR_KEY_Msk (0xFFFFUL << HSEM_KEYR_KEY_Pos) /*!< 0xFFFF0000 */ 5066 #define HSEM_KEYR_KEY HSEM_KEYR_KEY_Msk /*!<semaphores clear key. */ 5067 5068 /******************************************************************************/ 5069 /* */ 5070 /* Inter-integrated Circuit Interface (I2C) */ 5071 /* */ 5072 /******************************************************************************/ 5073 /******************* Bit definition for I2C_CR1 register *******************/ 5074 #define I2C_CR1_PE_Pos (0U) 5075 #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ 5076 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */ 5077 #define I2C_CR1_TXIE_Pos (1U) 5078 #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */ 5079 #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */ 5080 #define I2C_CR1_RXIE_Pos (2U) 5081 #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */ 5082 #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */ 5083 #define I2C_CR1_ADDRIE_Pos (3U) 5084 #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */ 5085 #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */ 5086 #define I2C_CR1_NACKIE_Pos (4U) 5087 #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */ 5088 #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */ 5089 #define I2C_CR1_STOPIE_Pos (5U) 5090 #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */ 5091 #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */ 5092 #define I2C_CR1_TCIE_Pos (6U) 5093 #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */ 5094 #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */ 5095 #define I2C_CR1_ERRIE_Pos (7U) 5096 #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */ 5097 #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */ 5098 #define I2C_CR1_DNF_Pos (8U) 5099 #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */ 5100 #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */ 5101 #define I2C_CR1_ANFOFF_Pos (12U) 5102 #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */ 5103 #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */ 5104 #define I2C_CR1_SWRST_Pos (13U) 5105 #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */ 5106 #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */ 5107 #define I2C_CR1_TXDMAEN_Pos (14U) 5108 #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */ 5109 #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */ 5110 #define I2C_CR1_RXDMAEN_Pos (15U) 5111 #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */ 5112 #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */ 5113 #define I2C_CR1_SBC_Pos (16U) 5114 #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */ 5115 #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */ 5116 #define I2C_CR1_NOSTRETCH_Pos (17U) 5117 #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */ 5118 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */ 5119 #define I2C_CR1_WUPEN_Pos (18U) 5120 #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */ 5121 #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */ 5122 #define I2C_CR1_GCEN_Pos (19U) 5123 #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */ 5124 #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */ 5125 #define I2C_CR1_SMBHEN_Pos (20U) 5126 #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */ 5127 #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */ 5128 #define I2C_CR1_SMBDEN_Pos (21U) 5129 #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */ 5130 #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */ 5131 #define I2C_CR1_ALERTEN_Pos (22U) 5132 #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */ 5133 #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */ 5134 #define I2C_CR1_PECEN_Pos (23U) 5135 #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */ 5136 #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */ 5137 5138 /****************** Bit definition for I2C_CR2 register ********************/ 5139 #define I2C_CR2_SADD_Pos (0U) 5140 #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */ 5141 #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */ 5142 #define I2C_CR2_RD_WRN_Pos (10U) 5143 #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */ 5144 #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */ 5145 #define I2C_CR2_ADD10_Pos (11U) 5146 #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */ 5147 #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */ 5148 #define I2C_CR2_HEAD10R_Pos (12U) 5149 #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */ 5150 #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */ 5151 #define I2C_CR2_START_Pos (13U) 5152 #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */ 5153 #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */ 5154 #define I2C_CR2_STOP_Pos (14U) 5155 #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */ 5156 #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */ 5157 #define I2C_CR2_NACK_Pos (15U) 5158 #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */ 5159 #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */ 5160 #define I2C_CR2_NBYTES_Pos (16U) 5161 #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */ 5162 #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */ 5163 #define I2C_CR2_RELOAD_Pos (24U) 5164 #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */ 5165 #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */ 5166 #define I2C_CR2_AUTOEND_Pos (25U) 5167 #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */ 5168 #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */ 5169 #define I2C_CR2_PECBYTE_Pos (26U) 5170 #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */ 5171 #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */ 5172 5173 /******************* Bit definition for I2C_OAR1 register ******************/ 5174 #define I2C_OAR1_OA1_Pos (0U) 5175 #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */ 5176 #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */ 5177 #define I2C_OAR1_OA1MODE_Pos (10U) 5178 #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */ 5179 #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */ 5180 #define I2C_OAR1_OA1EN_Pos (15U) 5181 #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */ 5182 #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */ 5183 5184 /******************* Bit definition for I2C_OAR2 register ******************/ 5185 #define I2C_OAR2_OA2_Pos (1U) 5186 #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */ 5187 #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */ 5188 #define I2C_OAR2_OA2MSK_Pos (8U) 5189 #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */ 5190 #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */ 5191 #define I2C_OAR2_OA2NOMASK (0x00000000UL) /*!< No mask */ 5192 #define I2C_OAR2_OA2MASK01_Pos (8U) 5193 #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */ 5194 #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */ 5195 #define I2C_OAR2_OA2MASK02_Pos (9U) 5196 #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */ 5197 #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */ 5198 #define I2C_OAR2_OA2MASK03_Pos (8U) 5199 #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */ 5200 #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */ 5201 #define I2C_OAR2_OA2MASK04_Pos (10U) 5202 #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */ 5203 #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */ 5204 #define I2C_OAR2_OA2MASK05_Pos (8U) 5205 #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */ 5206 #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */ 5207 #define I2C_OAR2_OA2MASK06_Pos (9U) 5208 #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */ 5209 #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */ 5210 #define I2C_OAR2_OA2MASK07_Pos (8U) 5211 #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */ 5212 #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */ 5213 #define I2C_OAR2_OA2EN_Pos (15U) 5214 #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */ 5215 #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */ 5216 5217 /******************* Bit definition for I2C_TIMINGR register *******************/ 5218 #define I2C_TIMINGR_SCLL_Pos (0U) 5219 #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */ 5220 #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */ 5221 #define I2C_TIMINGR_SCLH_Pos (8U) 5222 #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */ 5223 #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */ 5224 #define I2C_TIMINGR_SDADEL_Pos (16U) 5225 #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */ 5226 #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */ 5227 #define I2C_TIMINGR_SCLDEL_Pos (20U) 5228 #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */ 5229 #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */ 5230 #define I2C_TIMINGR_PRESC_Pos (28U) 5231 #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */ 5232 #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */ 5233 5234 /******************* Bit definition for I2C_TIMEOUTR register *******************/ 5235 #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U) 5236 #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */ 5237 #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */ 5238 #define I2C_TIMEOUTR_TIDLE_Pos (12U) 5239 #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */ 5240 #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */ 5241 #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U) 5242 #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */ 5243 #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */ 5244 #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U) 5245 #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */ 5246 #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/ 5247 #define I2C_TIMEOUTR_TEXTEN_Pos (31U) 5248 #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */ 5249 #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */ 5250 5251 /****************** Bit definition for I2C_ISR register *********************/ 5252 #define I2C_ISR_TXE_Pos (0U) 5253 #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */ 5254 #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */ 5255 #define I2C_ISR_TXIS_Pos (1U) 5256 #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */ 5257 #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */ 5258 #define I2C_ISR_RXNE_Pos (2U) 5259 #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */ 5260 #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */ 5261 #define I2C_ISR_ADDR_Pos (3U) 5262 #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */ 5263 #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/ 5264 #define I2C_ISR_NACKF_Pos (4U) 5265 #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */ 5266 #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */ 5267 #define I2C_ISR_STOPF_Pos (5U) 5268 #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */ 5269 #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */ 5270 #define I2C_ISR_TC_Pos (6U) 5271 #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */ 5272 #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */ 5273 #define I2C_ISR_TCR_Pos (7U) 5274 #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */ 5275 #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */ 5276 #define I2C_ISR_BERR_Pos (8U) 5277 #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */ 5278 #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */ 5279 #define I2C_ISR_ARLO_Pos (9U) 5280 #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */ 5281 #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */ 5282 #define I2C_ISR_OVR_Pos (10U) 5283 #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */ 5284 #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */ 5285 #define I2C_ISR_PECERR_Pos (11U) 5286 #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */ 5287 #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */ 5288 #define I2C_ISR_TIMEOUT_Pos (12U) 5289 #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */ 5290 #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */ 5291 #define I2C_ISR_ALERT_Pos (13U) 5292 #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */ 5293 #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */ 5294 #define I2C_ISR_BUSY_Pos (15U) 5295 #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */ 5296 #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */ 5297 #define I2C_ISR_DIR_Pos (16U) 5298 #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */ 5299 #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */ 5300 #define I2C_ISR_ADDCODE_Pos (17U) 5301 #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */ 5302 #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */ 5303 5304 /****************** Bit definition for I2C_ICR register *********************/ 5305 #define I2C_ICR_ADDRCF_Pos (3U) 5306 #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */ 5307 #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */ 5308 #define I2C_ICR_NACKCF_Pos (4U) 5309 #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */ 5310 #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */ 5311 #define I2C_ICR_STOPCF_Pos (5U) 5312 #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */ 5313 #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */ 5314 #define I2C_ICR_BERRCF_Pos (8U) 5315 #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */ 5316 #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */ 5317 #define I2C_ICR_ARLOCF_Pos (9U) 5318 #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */ 5319 #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */ 5320 #define I2C_ICR_OVRCF_Pos (10U) 5321 #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */ 5322 #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */ 5323 #define I2C_ICR_PECCF_Pos (11U) 5324 #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */ 5325 #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */ 5326 #define I2C_ICR_TIMOUTCF_Pos (12U) 5327 #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */ 5328 #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */ 5329 #define I2C_ICR_ALERTCF_Pos (13U) 5330 #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */ 5331 #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */ 5332 5333 /****************** Bit definition for I2C_PECR register *********************/ 5334 #define I2C_PECR_PEC_Pos (0U) 5335 #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */ 5336 #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */ 5337 5338 /****************** Bit definition for I2C_RXDR register *********************/ 5339 #define I2C_RXDR_RXDATA_Pos (0U) 5340 #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */ 5341 #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */ 5342 5343 /****************** Bit definition for I2C_TXDR register *********************/ 5344 #define I2C_TXDR_TXDATA_Pos (0U) 5345 #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */ 5346 #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */ 5347 5348 /******************************************************************************/ 5349 /* */ 5350 /* Independent WATCHDOG (IWDG) */ 5351 /* */ 5352 /******************************************************************************/ 5353 /******************* Bit definition for IWDG_KR register ********************/ 5354 #define IWDG_KR_KEY_Pos (0U) 5355 #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ 5356 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */ 5357 5358 /******************* Bit definition for IWDG_PR register ********************/ 5359 #define IWDG_PR_PR_Pos (0U) 5360 #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ 5361 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */ 5362 #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */ 5363 #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */ 5364 #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */ 5365 5366 /******************* Bit definition for IWDG_RLR register *******************/ 5367 #define IWDG_RLR_RL_Pos (0U) 5368 #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ 5369 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */ 5370 5371 /******************* Bit definition for IWDG_SR register ********************/ 5372 #define IWDG_SR_PVU_Pos (0U) 5373 #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ 5374 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ 5375 #define IWDG_SR_RVU_Pos (1U) 5376 #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ 5377 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ 5378 #define IWDG_SR_WVU_Pos (2U) 5379 #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */ 5380 #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */ 5381 5382 /******************* Bit definition for IWDG_KR register ********************/ 5383 #define IWDG_WINR_WIN_Pos (0U) 5384 #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */ 5385 #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */ 5386 5387 /******************************************************************************/ 5388 /* */ 5389 /* Power Control */ 5390 /* */ 5391 /******************************************************************************/ 5392 5393 /******************** Bit definition for PWR_CR1 register ********************/ 5394 #define PWR_CR1_LPMS_Pos (0U) 5395 #define PWR_CR1_LPMS_Msk (0x7UL << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */ 5396 #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< Low Power Mode Selection for CPU1 */ 5397 #define PWR_CR1_LPMS_0 (0x1U << PWR_CR1_LPMS_Pos) /*!< 0x00000001 */ 5398 #define PWR_CR1_LPMS_1 (0x2U << PWR_CR1_LPMS_Pos) /*!< 0x00000002 */ 5399 #define PWR_CR1_LPMS_2 (0x4U << PWR_CR1_LPMS_Pos) /*!< 0x00000004 */ 5400 5401 #define PWR_CR1_FPDR_Pos (4U) 5402 #define PWR_CR1_FPDR_Msk (0x1UL << PWR_CR1_FPDR_Pos) /*!< 0x00000010 */ 5403 #define PWR_CR1_FPDR PWR_CR1_FPDR_Msk /*!< Flash power down mode during LPrun for CPU1 */ 5404 5405 #define PWR_CR1_FPDS_Pos (5U) 5406 #define PWR_CR1_FPDS_Msk (0x1UL << PWR_CR1_FPDS_Pos) /*!< 0x00000020 */ 5407 #define PWR_CR1_FPDS PWR_CR1_FPDS_Msk /*!< Flash power down mode during LPsleep for CPU1 */ 5408 5409 #define PWR_CR1_DBP_Pos (8U) 5410 #define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos) /*!< 0x00000100 */ 5411 #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Backup Domain write protection */ 5412 5413 #define PWR_CR1_LPR_Pos (14U) 5414 #define PWR_CR1_LPR_Msk (0x1UL << PWR_CR1_LPR_Pos) /*!< 0x00004000 */ 5415 #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator Low-Power Run mode */ 5416 5417 /******************** Bit definition for PWR_CR2 register ********************/ 5418 #define PWR_CR2_PVDE_Pos (0U) 5419 #define PWR_CR2_PVDE_Msk (0x1UL << PWR_CR2_PVDE_Pos) /*!< 0x00000001 */ 5420 #define PWR_CR2_PVDE PWR_CR2_PVDE_Msk /*!< Power voltage detector enable */ 5421 5422 #define PWR_CR2_PLS_Pos (1U) 5423 #define PWR_CR2_PLS_Msk (0x7UL << PWR_CR2_PLS_Pos) /*!< 0x0000000E */ 5424 #define PWR_CR2_PLS PWR_CR2_PLS_Msk /*!< Power voltage detector level selection */ 5425 #define PWR_CR2_PLS_0 (0x1U << PWR_CR2_PLS_Pos) /*!< 0x00000002 */ 5426 #define PWR_CR2_PLS_1 (0x2U << PWR_CR2_PLS_Pos) /*!< 0x00000004 */ 5427 #define PWR_CR2_PLS_2 (0x4U << PWR_CR2_PLS_Pos) /*!< 0x00000008 */ 5428 5429 #define PWR_CR2_PVME_Pos (4U) 5430 #define PWR_CR2_PVME_Msk (0x4UL << PWR_CR2_PVME_Pos) /*!< 0x00000040 */ 5431 #define PWR_CR2_PVME PWR_CR2_PVME_Msk /*!< Peripherical Voltage Monitor Enable for all power domains */ 5432 #define PWR_CR2_PVME3_Pos (6U) 5433 #define PWR_CR2_PVME3_Msk (0x1UL << PWR_CR2_PVME3_Pos) /*!< 0x00000040 */ 5434 #define PWR_CR2_PVME3 PWR_CR2_PVME3_Msk /*!< Peripherical Voltage Monitor Vdda Enable */ 5435 5436 /******************** Bit definition for PWR_CR3 register ********************/ 5437 #define PWR_CR3_EWUP_Pos (0U) 5438 #define PWR_CR3_EWUP_Msk (0x09UL << PWR_CR3_EWUP_Pos) /*!< 0x00000009 */ 5439 #define PWR_CR3_EWUP PWR_CR3_EWUP_Msk /*!< Enable all external Wake-Up lines */ 5440 #define PWR_CR3_EWUP1_Pos (0U) 5441 #define PWR_CR3_EWUP1_Msk (0x1UL << PWR_CR3_EWUP1_Pos) /*!< 0x00000001 */ 5442 #define PWR_CR3_EWUP1 PWR_CR3_EWUP1_Msk /*!< Enable external WKUP Pin 1 [line 0] */ 5443 #define PWR_CR3_EWUP4_Pos (3U) 5444 #define PWR_CR3_EWUP4_Msk (0x1UL << PWR_CR3_EWUP4_Pos) /*!< 0x00000008 */ 5445 #define PWR_CR3_EWUP4 PWR_CR3_EWUP4_Msk /*!< Enable external WKUP Pin 4 [line 3] */ 5446 5447 #define PWR_CR3_EBORHSMPSFB_Pos (8U) 5448 #define PWR_CR3_EBORHSMPSFB_Msk (0x1UL << PWR_CR3_EBORHSMPSFB_Pos) /*!< 0x00000100 */ 5449 #define PWR_CR3_EBORHSMPSFB PWR_CR3_EBORHSMPSFB_Msk /*!< BORH and SMPS Step Down converter forced in Bypass interrupts for CPU1 */ 5450 5451 #define PWR_CR3_RRS_Pos (9U) 5452 #define PWR_CR3_RRS_Msk (0x1UL << PWR_CR3_RRS_Pos) /*!< 0x00000200 */ 5453 #define PWR_CR3_RRS PWR_CR3_RRS_Msk /*!< SRAM2 retention in STANDBY mode */ 5454 5455 #define PWR_CR3_APC_Pos (10U) 5456 #define PWR_CR3_APC_Msk (0x1UL << PWR_CR3_APC_Pos) /*!< 0x00000400 */ 5457 #define PWR_CR3_APC PWR_CR3_APC_Msk /*!< Apply pull-up and pull-down configuration for CPU1 */ 5458 5459 #define PWR_CR3_ECRPE_Pos (11U) 5460 #define PWR_CR3_ECRPE_Msk (0x1UL << PWR_CR3_ECRPE_Pos) /*!< 0x00000800 */ 5461 #define PWR_CR3_ECRPE PWR_CR3_ECRPE_Msk /*!< Critical radio phase end of activity interrupt for CPU1 */ 5462 #define PWR_CR3_EBLEA_Pos (12U) 5463 #define PWR_CR3_EBLEA_Msk (0x1UL << PWR_CR3_EBLEA_Pos) /*!< 0x00010000 */ 5464 #define PWR_CR3_EBLEA PWR_CR3_EBLEA_Msk /*!< BLE end of activity interrupt for CPU1 */ 5465 #define PWR_CR3_EC2H_Pos (14U) 5466 #define PWR_CR3_EC2H_Msk (0x1UL << PWR_CR3_EC2H_Pos) /*!< 0x00040000 */ 5467 #define PWR_CR3_EC2H PWR_CR3_EC2H_Msk /*!< CPU2 Hold interrupt for CPU1 */ 5468 5469 #define PWR_CR3_EIWUL_Pos (15U) 5470 #define PWR_CR3_EIWUL_Msk (0x1UL << PWR_CR3_EIWUL_Pos) /*!< 0x00080000 */ 5471 #define PWR_CR3_EIWUL PWR_CR3_EIWUL_Msk /*!< Internal Wake-Up line interrupt for CPU1 */ 5472 5473 /******************** Bit definition for PWR_CR4 register ********************/ 5474 #define PWR_CR4_WP_Pos (0U) 5475 #define PWR_CR4_WP_Msk (0x09UL << PWR_CR4_WP_Pos) /*!< 0x00000009 */ 5476 #define PWR_CR4_WP PWR_CR4_WP_Msk /*!< Wake-Up polarity for all pins */ 5477 #define PWR_CR4_WP1_Pos (0U) 5478 #define PWR_CR4_WP1_Msk (0x1UL << PWR_CR4_WP1_Pos) /*!< 0x00000001 */ 5479 #define PWR_CR4_WP1 PWR_CR4_WP1_Msk /*!< Wake-Up Pin 1 [line 0] polarity */ 5480 #define PWR_CR4_WP4_Pos (3U) 5481 #define PWR_CR4_WP4_Msk (0x1UL << PWR_CR4_WP4_Pos) /*!< 0x00000008 */ 5482 #define PWR_CR4_WP4 PWR_CR4_WP4_Msk /*!< Wake-Up Pin 4 [line 3] polarity */ 5483 5484 #define PWR_CR4_VBE_Pos (8U) 5485 #define PWR_CR4_VBE_Msk (0x1UL << PWR_CR4_VBE_Pos) /*!< 0x00000100 */ 5486 #define PWR_CR4_VBE PWR_CR4_VBE_Msk /*!< VBAT battery charging enable */ 5487 #define PWR_CR4_VBRS_Pos (9U) 5488 #define PWR_CR4_VBRS_Msk (0x1UL << PWR_CR4_VBRS_Pos) /*!< 0x00000200 */ 5489 #define PWR_CR4_VBRS PWR_CR4_VBRS_Msk /*!< VBAT battery charging resistor selection */ 5490 5491 #define PWR_CR4_C2BOOT_Pos (15U) 5492 #define PWR_CR4_C2BOOT_Msk (0x1UL << PWR_CR4_C2BOOT_Pos) /*!< 0x00008000 */ 5493 #define PWR_CR4_C2BOOT PWR_CR4_C2BOOT_Msk /*!< Boot CPU2 after reset or wakeup from Stop or Standby modes */ 5494 5495 /******************** Bit definition for PWR_SR1 register ********************/ 5496 #define PWR_SR1_WUF_Pos (0U) 5497 #define PWR_SR1_WUF_Msk (0x09UL << PWR_SR1_WUF_Pos) /*!< 0x00000009 */ 5498 #define PWR_SR1_WUF PWR_SR1_WUF_Msk /*!< Wakeup Flags of all pins */ 5499 #define PWR_SR1_WUF1_Pos (0U) 5500 #define PWR_SR1_WUF1_Msk (0x1UL << PWR_SR1_WUF1_Pos) /*!< 0x00000001 */ 5501 #define PWR_SR1_WUF1 PWR_SR1_WUF1_Msk /*!< Wakeup Pin 1 [Flag 0] */ 5502 #define PWR_SR1_WUF4_Pos (3U) 5503 #define PWR_SR1_WUF4_Msk (0x1UL << PWR_SR1_WUF4_Pos) /*!< 0x00000008 */ 5504 #define PWR_SR1_WUF4 PWR_SR1_WUF4_Msk /*!< Wakeup Pin 4 [Flag 3] */ 5505 5506 #define PWR_SR1_SMPSFBF_Pos (7U) 5507 #define PWR_SR1_SMPSFBF_Msk (0x1UL << PWR_SR1_SMPSFBF_Pos) /*!< 0x00000100 */ 5508 #define PWR_SR1_SMPSFBF PWR_SR1_SMPSFBF_Msk /*!< SMPS Step Down converter forced in bypass mode interrupt flag */ 5509 5510 #define PWR_SR1_BORHF_Pos (8U) 5511 #define PWR_SR1_BORHF_Msk (0x1UL << PWR_SR1_BORHF_Pos) /*!< 0x00000100 */ 5512 #define PWR_SR1_BORHF PWR_SR1_BORHF_Msk /*!< BORH interrupt flag */ 5513 5514 #define PWR_SR1_BLEWUF_Pos (9U) 5515 #define PWR_SR1_BLEWUF_Msk (0x1UL << PWR_SR1_BLEWUF_Pos) /*!< 0x00000200 */ 5516 #define PWR_SR1_BLEWUF PWR_SR1_BLEWUF_Msk /*!< BLE wakeup interrupt flag */ 5517 5518 #define PWR_SR1_CRPEF_Pos (11U) 5519 #define PWR_SR1_CRPEF_Msk (0x1UL << PWR_SR1_CRPEF_Pos) /*!< 0x00000800 */ 5520 #define PWR_SR1_CRPEF PWR_SR1_CRPEF_Msk /*!< Critical radio phase end of activity interrupt flag */ 5521 #define PWR_SR1_BLEAF_Pos (12U) 5522 #define PWR_SR1_BLEAF_Msk (0x1UL << PWR_SR1_BLEAF_Pos) /*!< 0x00001000 */ 5523 #define PWR_SR1_BLEAF PWR_SR1_BLEAF_Msk /*!< BLE end of activity interrupt flag */ 5524 5525 #define PWR_SR1_C2HF_Pos (14U) 5526 #define PWR_SR1_C2HF_Msk (0x1UL << PWR_SR1_C2HF_Pos) /*!< 0x00004000 */ 5527 #define PWR_SR1_C2HF PWR_SR1_C2HF_Msk /*!< CPU2 Hold interrupt flag */ 5528 5529 #define PWR_SR1_WUFI_Pos (15U) 5530 #define PWR_SR1_WUFI_Msk (0x1UL << PWR_SR1_WUFI_Pos) /*!< 0x00008000 */ 5531 #define PWR_SR1_WUFI PWR_SR1_WUFI_Msk /*!< Internal wakeup interrupt flag */ 5532 5533 /******************** Bit definition for PWR_SR2 register ********************/ 5534 #define PWR_SR2_REGLPS_Pos (8U) 5535 #define PWR_SR2_REGLPS_Msk (0x1UL << PWR_SR2_REGLPS_Pos) /*!< 0x00000100 */ 5536 #define PWR_SR2_REGLPS PWR_SR2_REGLPS_Msk /*!< Low-power regulator started */ 5537 #define PWR_SR2_REGLPF_Pos (9U) 5538 #define PWR_SR2_REGLPF_Msk (0x1UL << PWR_SR2_REGLPF_Pos) /*!< 0x00000200 */ 5539 #define PWR_SR2_REGLPF PWR_SR2_REGLPF_Msk /*!< Low-power regulator flag */ 5540 5541 #define PWR_SR2_PVDO_Pos (11U) 5542 #define PWR_SR2_PVDO_Msk (0x1UL << PWR_SR2_PVDO_Pos) /*!< 0x00000800 */ 5543 #define PWR_SR2_PVDO PWR_SR2_PVDO_Msk /*!< Power voltage detector output */ 5544 5545 #define PWR_SR2_PVMO3_Pos (14U) 5546 #define PWR_SR2_PVMO3_Msk (0x1UL << PWR_SR2_PVMO3_Pos) /*!< 0x00004000 */ 5547 #define PWR_SR2_PVMO3 PWR_SR2_PVMO3_Msk /*!< Peripheral voltage monitor output 3: VDDA vs. 1.62V */ 5548 5549 /******************** Bit definition for PWR_SCR register ********************/ 5550 #define PWR_SCR_CWUF_Pos (0U) 5551 #define PWR_SCR_CWUF_Msk (0x09UL << PWR_SCR_CWUF_Pos) /*!< 0x00000009 */ 5552 #define PWR_SCR_CWUF PWR_SCR_CWUF_Msk /*!< Clear Wake-up Flags for all pins */ 5553 #define PWR_SCR_CWUF1_Pos (0U) 5554 #define PWR_SCR_CWUF1_Msk (0x1UL << PWR_SCR_CWUF1_Pos) /*!< 0x00000001 */ 5555 #define PWR_SCR_CWUF1 PWR_SCR_CWUF1_Msk /*!< Clear Wake-up Pin 1 [Flag 0] */ 5556 #define PWR_SCR_CWUF4_Pos (3U) 5557 #define PWR_SCR_CWUF4_Msk (0x1UL << PWR_SCR_CWUF4_Pos) /*!< 0x00000008 */ 5558 #define PWR_SCR_CWUF4 PWR_SCR_CWUF4_Msk /*!< Clear Wake-up Pin 4 [Flag 3] */ 5559 5560 #define PWR_SCR_CBORHF_Pos (8U) 5561 #define PWR_SCR_CBORHF_Msk (0x1UL << PWR_SCR_CBORHF_Pos) /*!< 0x00000100 */ 5562 #define PWR_SCR_CBORHF PWR_SCR_CBORHF_Msk /*!< Clear BORH interrupt flag */ 5563 5564 #define PWR_SCR_CBLEWUF_Pos (9U) 5565 #define PWR_SCR_CBLEWUF_Msk (0x1UL << PWR_SCR_CBLEWUF_Pos) /*!< 0x00000200 */ 5566 #define PWR_SCR_CBLEWUF PWR_SCR_CBLEWUF_Msk /*!< Clear BLE wakeup interrupt flag */ 5567 5568 #define PWR_SCR_CCRPEF_Pos (11U) 5569 #define PWR_SCR_CCRPEF_Msk (0x1UL << PWR_SCR_CCRPEF_Pos) /*!< 0x00000800 */ 5570 #define PWR_SCR_CCRPEF PWR_SCR_CCRPEF_Msk /*!< Clear Critical radio phase end of activity interrupt flag */ 5571 #define PWR_SCR_CBLEAF_Pos (12U) 5572 #define PWR_SCR_CBLEAF_Msk (0x1UL << PWR_SCR_CBLEAF_Pos) /*!< 0x00001000 */ 5573 #define PWR_SCR_CBLEAF PWR_SCR_CBLEAF_Msk /*!< Clear BLE end of activity interrupt flag */ 5574 5575 #define PWR_SCR_CC2HF_Pos (14U) 5576 #define PWR_SCR_CC2HF_Msk (0x1UL << PWR_SCR_CC2HF_Pos) /*!< 0x00004000 */ 5577 #define PWR_SCR_CC2HF PWR_SCR_CC2HF_Msk /*!< Clear CPU2 Hold interrupt flag */ 5578 5579 /******************** Bit definition for PWR_PUCRA register *****************/ 5580 #define PWR_PUCRA_PA0_Pos (0U) 5581 #define PWR_PUCRA_PA0_Msk (0x1UL << PWR_PUCRA_PA0_Pos) /*!< 0x00000001 */ 5582 #define PWR_PUCRA_PA0 PWR_PUCRA_PA0_Msk /*!< Pin PA0 Pull-Up set */ 5583 #define PWR_PUCRA_PA1_Pos (1U) 5584 #define PWR_PUCRA_PA1_Msk (0x1UL << PWR_PUCRA_PA1_Pos) /*!< 0x00000002 */ 5585 #define PWR_PUCRA_PA1 PWR_PUCRA_PA1_Msk /*!< Pin PA1 Pull-Up set */ 5586 #define PWR_PUCRA_PA2_Pos (2U) 5587 #define PWR_PUCRA_PA2_Msk (0x1UL << PWR_PUCRA_PA2_Pos) /*!< 0x00000004 */ 5588 #define PWR_PUCRA_PA2 PWR_PUCRA_PA2_Msk /*!< Pin PA2 Pull-Up set */ 5589 #define PWR_PUCRA_PA3_Pos (3U) 5590 #define PWR_PUCRA_PA3_Msk (0x1UL << PWR_PUCRA_PA3_Pos) /*!< 0x00000008 */ 5591 #define PWR_PUCRA_PA3 PWR_PUCRA_PA3_Msk /*!< Pin PA3 Pull-Up set */ 5592 #define PWR_PUCRA_PA4_Pos (4U) 5593 #define PWR_PUCRA_PA4_Msk (0x1UL << PWR_PUCRA_PA4_Pos) /*!< 0x00000010 */ 5594 #define PWR_PUCRA_PA4 PWR_PUCRA_PA4_Msk /*!< Pin PA4 Pull-Up set */ 5595 #define PWR_PUCRA_PA5_Pos (5U) 5596 #define PWR_PUCRA_PA5_Msk (0x1UL << PWR_PUCRA_PA5_Pos) /*!< 0x00000020 */ 5597 #define PWR_PUCRA_PA5 PWR_PUCRA_PA5_Msk /*!< Pin PA5 Pull-Up set */ 5598 #define PWR_PUCRA_PA6_Pos (6U) 5599 #define PWR_PUCRA_PA6_Msk (0x1UL << PWR_PUCRA_PA6_Pos) /*!< 0x00000040 */ 5600 #define PWR_PUCRA_PA6 PWR_PUCRA_PA6_Msk /*!< Pin PA6 Pull-Up set */ 5601 #define PWR_PUCRA_PA7_Pos (7U) 5602 #define PWR_PUCRA_PA7_Msk (0x1UL << PWR_PUCRA_PA7_Pos) /*!< 0x00000080 */ 5603 #define PWR_PUCRA_PA7 PWR_PUCRA_PA7_Msk /*!< Pin PA7 Pull-Up set */ 5604 #define PWR_PUCRA_PA8_Pos (8U) 5605 #define PWR_PUCRA_PA8_Msk (0x1UL << PWR_PUCRA_PA8_Pos) /*!< 0x00000100 */ 5606 #define PWR_PUCRA_PA8 PWR_PUCRA_PA8_Msk /*!< Pin PA8 Pull-Up set */ 5607 #define PWR_PUCRA_PA9_Pos (9U) 5608 #define PWR_PUCRA_PA9_Msk (0x1UL << PWR_PUCRA_PA9_Pos) /*!< 0x00000200 */ 5609 #define PWR_PUCRA_PA9 PWR_PUCRA_PA9_Msk /*!< Pin PA9 Pull-Up set */ 5610 #define PWR_PUCRA_PA10_Pos (10U) 5611 #define PWR_PUCRA_PA10_Msk (0x1UL << PWR_PUCRA_PA10_Pos) /*!< 0x00000400 */ 5612 #define PWR_PUCRA_PA10 PWR_PUCRA_PA10_Msk /*!< Pin PA10 Pull-Up set */ 5613 #define PWR_PUCRA_PA11_Pos (11U) 5614 #define PWR_PUCRA_PA11_Msk (0x1UL << PWR_PUCRA_PA11_Pos) /*!< 0x00000800 */ 5615 #define PWR_PUCRA_PA11 PWR_PUCRA_PA11_Msk /*!< Pin PA11 Pull-Up set */ 5616 #define PWR_PUCRA_PA12_Pos (12U) 5617 #define PWR_PUCRA_PA12_Msk (0x1UL << PWR_PUCRA_PA12_Pos) /*!< 0x00001000 */ 5618 #define PWR_PUCRA_PA12 PWR_PUCRA_PA12_Msk /*!< Pin PA12 Pull-Up set */ 5619 #define PWR_PUCRA_PA13_Pos (13U) 5620 #define PWR_PUCRA_PA13_Msk (0x1UL << PWR_PUCRA_PA13_Pos) /*!< 0x00002000 */ 5621 #define PWR_PUCRA_PA13 PWR_PUCRA_PA13_Msk /*!< Pin PA13 Pull-Up set */ 5622 #define PWR_PUCRA_PA15_Pos (15U) 5623 #define PWR_PUCRA_PA15_Msk (0x1UL << PWR_PUCRA_PA15_Pos) /*!< 0x00008000 */ 5624 #define PWR_PUCRA_PA15 PWR_PUCRA_PA15_Msk /*!< Pin PA15 Pull-Up set */ 5625 5626 /******************** Bit definition for PWR_PDCRA register *****************/ 5627 #define PWR_PDCRA_PA0_Pos (0U) 5628 #define PWR_PDCRA_PA0_Msk (0x1UL << PWR_PDCRA_PA0_Pos) /*!< 0x00000001 */ 5629 #define PWR_PDCRA_PA0 PWR_PDCRA_PA0_Msk /*!< Pin PA0 Pull-Down set */ 5630 #define PWR_PDCRA_PA1_Pos (1U) 5631 #define PWR_PDCRA_PA1_Msk (0x1UL << PWR_PDCRA_PA1_Pos) /*!< 0x00000002 */ 5632 #define PWR_PDCRA_PA1 PWR_PDCRA_PA1_Msk /*!< Pin PA1 Pull-Down set */ 5633 #define PWR_PDCRA_PA2_Pos (2U) 5634 #define PWR_PDCRA_PA2_Msk (0x1UL << PWR_PDCRA_PA2_Pos) /*!< 0x00000004 */ 5635 #define PWR_PDCRA_PA2 PWR_PDCRA_PA2_Msk /*!< Pin PA2 Pull-Down set */ 5636 #define PWR_PDCRA_PA3_Pos (3U) 5637 #define PWR_PDCRA_PA3_Msk (0x1UL << PWR_PDCRA_PA3_Pos) /*!< 0x00000008 */ 5638 #define PWR_PDCRA_PA3 PWR_PDCRA_PA3_Msk /*!< Pin PA3 Pull-Down set */ 5639 #define PWR_PDCRA_PA4_Pos (4U) 5640 #define PWR_PDCRA_PA4_Msk (0x1UL << PWR_PDCRA_PA4_Pos) /*!< 0x00000010 */ 5641 #define PWR_PDCRA_PA4 PWR_PDCRA_PA4_Msk /*!< Pin PA4 Pull-Down set */ 5642 #define PWR_PDCRA_PA5_Pos (5U) 5643 #define PWR_PDCRA_PA5_Msk (0x1UL << PWR_PDCRA_PA5_Pos) /*!< 0x00000020 */ 5644 #define PWR_PDCRA_PA5 PWR_PDCRA_PA5_Msk /*!< Pin PA5 Pull-Down set */ 5645 #define PWR_PDCRA_PA6_Pos (6U) 5646 #define PWR_PDCRA_PA6_Msk (0x1UL << PWR_PDCRA_PA6_Pos) /*!< 0x00000040 */ 5647 #define PWR_PDCRA_PA6 PWR_PDCRA_PA6_Msk /*!< Pin PA6 Pull-Down set */ 5648 #define PWR_PDCRA_PA7_Pos (7U) 5649 #define PWR_PDCRA_PA7_Msk (0x1UL << PWR_PDCRA_PA7_Pos) /*!< 0x00000080 */ 5650 #define PWR_PDCRA_PA7 PWR_PDCRA_PA7_Msk /*!< Pin PA7 Pull-Down set */ 5651 #define PWR_PDCRA_PA8_Pos (8U) 5652 #define PWR_PDCRA_PA8_Msk (0x1UL << PWR_PDCRA_PA8_Pos) /*!< 0x00000100 */ 5653 #define PWR_PDCRA_PA8 PWR_PDCRA_PA8_Msk /*!< Pin PA8 Pull-Down set */ 5654 #define PWR_PDCRA_PA9_Pos (9U) 5655 #define PWR_PDCRA_PA9_Msk (0x1UL << PWR_PDCRA_PA9_Pos) /*!< 0x00000200 */ 5656 #define PWR_PDCRA_PA9 PWR_PDCRA_PA9_Msk /*!< Pin PA9 Pull-Down set */ 5657 #define PWR_PDCRA_PA10_Pos (10U) 5658 #define PWR_PDCRA_PA10_Msk (0x1UL << PWR_PDCRA_PA10_Pos) /*!< 0x00000400 */ 5659 #define PWR_PDCRA_PA10 PWR_PDCRA_PA10_Msk /*!< Pin PA10 Pull-Down set */ 5660 #define PWR_PDCRA_PA11_Pos (11U) 5661 #define PWR_PDCRA_PA11_Msk (0x1UL << PWR_PDCRA_PA11_Pos) /*!< 0x00000800 */ 5662 #define PWR_PDCRA_PA11 PWR_PDCRA_PA11_Msk /*!< Pin PA11 Pull-Down set */ 5663 #define PWR_PDCRA_PA12_Pos (12U) 5664 #define PWR_PDCRA_PA12_Msk (0x1UL << PWR_PDCRA_PA12_Pos) /*!< 0x00001000 */ 5665 #define PWR_PDCRA_PA12 PWR_PDCRA_PA12_Msk /*!< Pin PA12 Pull-Down set */ 5666 #define PWR_PDCRA_PA14_Pos (14U) 5667 #define PWR_PDCRA_PA14_Msk (0x1UL << PWR_PDCRA_PA14_Pos) /*!< 0x00004000 */ 5668 #define PWR_PDCRA_PA14 PWR_PDCRA_PA14_Msk /*!< Pin PA14 Pull-Down set */ 5669 5670 /******************** Bit definition for PWR_PUCRB register *****************/ 5671 #define PWR_PUCRB_PB0_Pos (0U) 5672 #define PWR_PUCRB_PB0_Msk (0x1UL << PWR_PUCRB_PB0_Pos) /*!< 0x00000001 */ 5673 #define PWR_PUCRB_PB0 PWR_PUCRB_PB0_Msk /*!< Pin PB0 Pull-Up set */ 5674 #define PWR_PUCRB_PB1_Pos (1U) 5675 #define PWR_PUCRB_PB1_Msk (0x1UL << PWR_PUCRB_PB1_Pos) /*!< 0x00000002 */ 5676 #define PWR_PUCRB_PB1 PWR_PUCRB_PB1_Msk /*!< Pin PB1 Pull-Up set */ 5677 #define PWR_PUCRB_PB2_Pos (2U) 5678 #define PWR_PUCRB_PB2_Msk (0x1UL << PWR_PUCRB_PB2_Pos) /*!< 0x00000004 */ 5679 #define PWR_PUCRB_PB2 PWR_PUCRB_PB2_Msk /*!< Pin PB2 Pull-Up set */ 5680 #define PWR_PUCRB_PB3_Pos (3U) 5681 #define PWR_PUCRB_PB3_Msk (0x1UL << PWR_PUCRB_PB3_Pos) /*!< 0x00000008 */ 5682 #define PWR_PUCRB_PB3 PWR_PUCRB_PB3_Msk /*!< Pin PB3 Pull-Up set */ 5683 #define PWR_PUCRB_PB4_Pos (4U) 5684 #define PWR_PUCRB_PB4_Msk (0x1UL << PWR_PUCRB_PB4_Pos) /*!< 0x00000010 */ 5685 #define PWR_PUCRB_PB4 PWR_PUCRB_PB4_Msk /*!< Pin PB4 Pull-Up set */ 5686 #define PWR_PUCRB_PB5_Pos (5U) 5687 #define PWR_PUCRB_PB5_Msk (0x1UL << PWR_PUCRB_PB5_Pos) /*!< 0x00000020 */ 5688 #define PWR_PUCRB_PB5 PWR_PUCRB_PB5_Msk /*!< Pin PB5 Pull-Up set */ 5689 #define PWR_PUCRB_PB6_Pos (6U) 5690 #define PWR_PUCRB_PB6_Msk (0x1UL << PWR_PUCRB_PB6_Pos) /*!< 0x00000040 */ 5691 #define PWR_PUCRB_PB6 PWR_PUCRB_PB6_Msk /*!< Pin PB6 Pull-Up set */ 5692 #define PWR_PUCRB_PB7_Pos (7U) 5693 #define PWR_PUCRB_PB7_Msk (0x1UL << PWR_PUCRB_PB7_Pos) /*!< 0x00000080 */ 5694 #define PWR_PUCRB_PB7 PWR_PUCRB_PB7_Msk /*!< Pin PB7 Pull-Up set */ 5695 #define PWR_PUCRB_PB8_Pos (8U) 5696 #define PWR_PUCRB_PB8_Msk (0x1UL << PWR_PUCRB_PB8_Pos) /*!< 0x00000100 */ 5697 #define PWR_PUCRB_PB8 PWR_PUCRB_PB8_Msk /*!< Pin PB8 Pull-Up set */ 5698 #define PWR_PUCRB_PB9_Pos (9U) 5699 #define PWR_PUCRB_PB9_Msk (0x1UL << PWR_PUCRB_PB9_Pos) /*!< 0x00000200 */ 5700 #define PWR_PUCRB_PB9 PWR_PUCRB_PB9_Msk /*!< Pin PB9 Pull-Up set */ 5701 5702 /******************** Bit definition for PWR_PDCRB register *****************/ 5703 #define PWR_PDCRB_PB0_Pos (0U) 5704 #define PWR_PDCRB_PB0_Msk (0x1UL << PWR_PDCRB_PB0_Pos) /*!< 0x00000001 */ 5705 #define PWR_PDCRB_PB0 PWR_PDCRB_PB0_Msk /*!< Pin PB0 Pull-Down set */ 5706 #define PWR_PDCRB_PB1_Pos (1U) 5707 #define PWR_PDCRB_PB1_Msk (0x1UL << PWR_PDCRB_PB1_Pos) /*!< 0x00000002 */ 5708 #define PWR_PDCRB_PB1 PWR_PDCRB_PB1_Msk /*!< Pin PB1 Pull-Down set */ 5709 #define PWR_PDCRB_PB2_Pos (2U) 5710 #define PWR_PDCRB_PB2_Msk (0x1UL << PWR_PDCRB_PB2_Pos) /*!< 0x00000004 */ 5711 #define PWR_PDCRB_PB2 PWR_PDCRB_PB2_Msk /*!< Pin PB2 Pull-Down set */ 5712 #define PWR_PDCRB_PB3_Pos (3U) 5713 #define PWR_PDCRB_PB3_Msk (0x1UL << PWR_PDCRB_PB3_Pos) /*!< 0x00000008 */ 5714 #define PWR_PDCRB_PB3 PWR_PDCRB_PB3_Msk /*!< Pin PB3 Pull-Down set */ 5715 #define PWR_PDCRB_PB5_Pos (5U) 5716 #define PWR_PDCRB_PB5_Msk (0x1UL << PWR_PDCRB_PB5_Pos) /*!< 0x00000020 */ 5717 #define PWR_PDCRB_PB5 PWR_PDCRB_PB5_Msk /*!< Pin PB5 Pull-Down set */ 5718 #define PWR_PDCRB_PB6_Pos (6U) 5719 #define PWR_PDCRB_PB6_Msk (0x1UL << PWR_PDCRB_PB6_Pos) /*!< 0x00000040 */ 5720 #define PWR_PDCRB_PB6 PWR_PDCRB_PB6_Msk /*!< Pin PB6 Pull-Down set */ 5721 #define PWR_PDCRB_PB7_Pos (7U) 5722 #define PWR_PDCRB_PB7_Msk (0x1UL << PWR_PDCRB_PB7_Pos) /*!< 0x00000080 */ 5723 #define PWR_PDCRB_PB7 PWR_PDCRB_PB7_Msk /*!< Pin PB7 Pull-Down set */ 5724 #define PWR_PDCRB_PB8_Pos (8U) 5725 #define PWR_PDCRB_PB8_Msk (0x1UL << PWR_PDCRB_PB8_Pos) /*!< 0x00000100 */ 5726 #define PWR_PDCRB_PB8 PWR_PDCRB_PB8_Msk /*!< Pin PB8 Pull-Down set */ 5727 #define PWR_PDCRB_PB9_Pos (9U) 5728 #define PWR_PDCRB_PB9_Msk (0x1UL << PWR_PDCRB_PB9_Pos) /*!< 0x00000200 */ 5729 #define PWR_PDCRB_PB9 PWR_PDCRB_PB9_Msk /*!< Pin PB9 Pull-Down set */ 5730 5731 /******************** Bit definition for PWR_PUCRC register *****************/ 5732 #define PWR_PUCRC_PC14_Pos (14U) 5733 #define PWR_PUCRC_PC14_Msk (0x1UL << PWR_PUCRC_PC14_Pos) /*!< 0x00004000 */ 5734 #define PWR_PUCRC_PC14 PWR_PUCRC_PC14_Msk /*!< Pin PC14 Pull-Up set */ 5735 #define PWR_PUCRC_PC15_Pos (15U) 5736 #define PWR_PUCRC_PC15_Msk (0x1UL << PWR_PUCRC_PC15_Pos) /*!< 0x00008000 */ 5737 #define PWR_PUCRC_PC15 PWR_PUCRC_PC15_Msk /*!< Pin PC15 Pull-Up set */ 5738 5739 /******************** Bit definition for PWR_PDCRC register *****************/ 5740 #define PWR_PDCRC_PC14_Pos (14U) 5741 #define PWR_PDCRC_PC14_Msk (0x1UL << PWR_PDCRC_PC14_Pos) /*!< 0x00004000 */ 5742 #define PWR_PDCRC_PC14 PWR_PDCRC_PC14_Msk /*!< Pin PC14 Pull-Down set */ 5743 #define PWR_PDCRC_PC15_Pos (15U) 5744 #define PWR_PDCRC_PC15_Msk (0x1UL << PWR_PDCRC_PC15_Pos) /*!< 0x00008000 */ 5745 #define PWR_PDCRC_PC15 PWR_PDCRC_PC15_Msk /*!< Pin PC15 Pull-Down set */ 5746 5747 /******************** Bit definition for PWR_PUCRE register *****************/ 5748 #define PWR_PUCRE_PE4_Pos (4U) 5749 #define PWR_PUCRE_PE4_Msk (0x1UL << PWR_PUCRE_PE4_Pos) /*!< 0x00000010 */ 5750 #define PWR_PUCRE_PE4 PWR_PUCRE_PE4_Msk /*!< Pin PE4 Pull-Up set */ 5751 5752 /******************** Bit definition for PWR_PDCRE register *****************/ 5753 #define PWR_PDCRE_PE4_Pos (4U) 5754 #define PWR_PDCRE_PE4_Msk (0x1UL << PWR_PDCRE_PE4_Pos) /*!< 0x00000010 */ 5755 #define PWR_PDCRE_PE4 PWR_PDCRE_PE4_Msk /*!< Pin PE4 Pull-Down set */ 5756 5757 /******************** Bit definition for PWR_PUCRH register *****************/ 5758 #define PWR_PUCRH_PH3_Pos (3U) 5759 #define PWR_PUCRH_PH3_Msk (0x1UL << PWR_PUCRH_PH3_Pos) /*!< 0x00000004 */ 5760 #define PWR_PUCRH_PH3 PWR_PUCRH_PH3_Msk /*!< Pin PH3 Pull-Up set */ 5761 5762 /******************** Bit definition for PWR_PDCRH register *****************/ 5763 #define PWR_PDCRH_PH3_Pos (3U) 5764 #define PWR_PDCRH_PH3_Msk (0x1UL << PWR_PDCRH_PH3_Pos) /*!< 0x00000004 */ 5765 #define PWR_PDCRH_PH3 PWR_PDCRH_PH3_Msk /*!< Pin PH3 Pull-Down set */ 5766 5767 /******************** Bit definition for PWR_C2CR1 register ********************/ 5768 #define PWR_C2CR1_LPMS_Pos (0U) 5769 #define PWR_C2CR1_LPMS_Msk (0x7UL << PWR_C2CR1_LPMS_Pos) /*!< 0x00000007 */ 5770 #define PWR_C2CR1_LPMS PWR_C2CR1_LPMS_Msk /*!< Low Power Mode Selection for CPU2 */ 5771 #define PWR_C2CR1_LPMS_0 (0x1U << PWR_C2CR1_LPMS_Pos) /*!< 0x00000001 */ 5772 #define PWR_C2CR1_LPMS_1 (0x2U << PWR_C2CR1_LPMS_Pos) /*!< 0x00000002 */ 5773 #define PWR_C2CR1_LPMS_2 (0x4U << PWR_C2CR1_LPMS_Pos) /*!< 0x00000004 */ 5774 5775 #define PWR_C2CR1_FPDR_Pos (4U) 5776 #define PWR_C2CR1_FPDR_Msk (0x1UL << PWR_C2CR1_FPDR_Pos) /*!< 0x00000010 */ 5777 #define PWR_C2CR1_FPDR PWR_C2CR1_FPDR_Msk /*!< Flash power down mode during LPrun for CPU2 */ 5778 5779 #define PWR_C2CR1_FPDS_Pos (5U) 5780 #define PWR_C2CR1_FPDS_Msk (0x1UL << PWR_C2CR1_FPDS_Pos) /*!< 0x00000020 */ 5781 #define PWR_C2CR1_FPDS PWR_C2CR1_FPDS_Msk /*!< Flash power down mode during LPsleep for CPU2 */ 5782 5783 #define PWR_C2CR1_BLEEWKUP_Pos (14U) 5784 #define PWR_C2CR1_BLEEWKUP_Msk (0x1UL << PWR_C2CR1_BLEEWKUP_Pos) /*!< 0x00008000 */ 5785 #define PWR_C2CR1_BLEEWKUP PWR_C2CR1_BLEEWKUP_Msk /*!< Radio BLE external wakeup signal */ 5786 5787 /******************** Bit definition for PWR_C2CR3 register ********************/ 5788 #define PWR_C2CR3_EWUP_Pos (0U) 5789 #define PWR_C2CR3_EWUP_Msk (0x09UL << PWR_C2CR3_EWUP_Pos) /*!< 0x00000009 */ 5790 #define PWR_C2CR3_EWUP PWR_C2CR3_EWUP_Msk /*!< Enable all external Wake-Up lines for CPU2 */ 5791 #define PWR_C2CR3_EWUP1_Pos (0U) 5792 #define PWR_C2CR3_EWUP1_Msk (0x1UL << PWR_C2CR3_EWUP1_Pos) /*!< 0x00000001 */ 5793 #define PWR_C2CR3_EWUP1 PWR_C2CR3_EWUP1_Msk /*!< Enable external WKUP Pin 1 [line 0] for CPU2 */ 5794 #define PWR_C2CR3_EWUP4_Pos (3U) 5795 #define PWR_C2CR3_EWUP4_Msk (0x1UL << PWR_C2CR3_EWUP4_Pos) /*!< 0x00000008 */ 5796 #define PWR_C2CR3_EWUP4 PWR_C2CR3_EWUP4_Msk /*!< Enable external WKUP Pin 4 [line 3] for CPU2 */ 5797 5798 #define PWR_C2CR3_EBLEWUP_Pos (9U) 5799 #define PWR_C2CR3_EBLEWUP_Msk (0x1UL << PWR_C2CR3_EBLEWUP_Pos) /*!< 0x00000200 */ 5800 #define PWR_C2CR3_EBLEWUP PWR_C2CR3_EBLEWUP_Msk /*!< Enable BLE host wakeup interrupt for CPU2 */ 5801 5802 #define PWR_C2CR3_APC_Pos (12U) 5803 #define PWR_C2CR3_APC_Msk (0x1UL << PWR_C2CR3_APC_Pos) /*!< 0x00001000 */ 5804 #define PWR_C2CR3_APC PWR_C2CR3_APC_Msk /*!< Apply pull-up and pull-down configuration for CPU2 */ 5805 5806 #define PWR_C2CR3_EIWUL_Pos (15U) 5807 #define PWR_C2CR3_EIWUL_Msk (0x1UL << PWR_C2CR3_EIWUL_Pos) /*!< 0x00008000 */ 5808 #define PWR_C2CR3_EIWUL PWR_C2CR3_EIWUL_Msk /*!< Internal Wake-Up line interrupt for CPU2 */ 5809 5810 /******************** Bit definition for PWR_EXTSCR register ********************/ 5811 #define PWR_EXTSCR_C1CSSF_Pos (0U) 5812 #define PWR_EXTSCR_C1CSSF_Msk (0x1UL << PWR_EXTSCR_C1CSSF_Pos) /*!< 0x00000001 */ 5813 #define PWR_EXTSCR_C1CSSF PWR_EXTSCR_C1CSSF_Msk /*!< Clear standby and stop flags for CPU1 */ 5814 #define PWR_EXTSCR_C2CSSF_Pos (1U) 5815 #define PWR_EXTSCR_C2CSSF_Msk (0x1UL << PWR_EXTSCR_C2CSSF_Pos) /*!< 0x00000002 */ 5816 #define PWR_EXTSCR_C2CSSF PWR_EXTSCR_C2CSSF_Msk /*!< Clear standby and stop flags for CPU2 */ 5817 #define PWR_EXTSCR_CCRPF_Pos (2U) 5818 #define PWR_EXTSCR_CCRPF_Msk (0x1UL << PWR_EXTSCR_CCRPF_Pos) /*!< 0x00000004 */ 5819 #define PWR_EXTSCR_CCRPF PWR_EXTSCR_CCRPF_Msk /*!< Clear critical radio system phase flag */ 5820 5821 #define PWR_EXTSCR_C1SBF_Pos (8U) 5822 #define PWR_EXTSCR_C1SBF_Msk (0x1UL << PWR_EXTSCR_C1SBF_Pos) /*!< 0x00000100 */ 5823 #define PWR_EXTSCR_C1SBF PWR_EXTSCR_C1SBF_Msk /*!< System standby flag for CPU1 */ 5824 #define PWR_EXTSCR_C1STOPF_Pos (9U) 5825 #define PWR_EXTSCR_C1STOPF_Msk (0x1UL << PWR_EXTSCR_C1STOPF_Pos) /*!< 0x00000200 */ 5826 #define PWR_EXTSCR_C1STOPF PWR_EXTSCR_C1STOPF_Msk /*!< System stop flag for CPU1 */ 5827 #define PWR_EXTSCR_C2SBF_Pos (10U) 5828 #define PWR_EXTSCR_C2SBF_Msk (0x1UL << PWR_EXTSCR_C2SBF_Pos) /*!< 0x00000400 */ 5829 #define PWR_EXTSCR_C2SBF PWR_EXTSCR_C2SBF_Msk /*!< System standby flag for CPU2 */ 5830 #define PWR_EXTSCR_C2STOPF_Pos (11U) 5831 #define PWR_EXTSCR_C2STOPF_Msk (0x1UL << PWR_EXTSCR_C2STOPF_Pos) /*!< 0x00000800 */ 5832 #define PWR_EXTSCR_C2STOPF PWR_EXTSCR_C2STOPF_Msk /*!< System stop flag for CPU2 */ 5833 5834 #define PWR_EXTSCR_CRPF_Pos (13U) 5835 #define PWR_EXTSCR_CRPF_Msk (0x1UL << PWR_EXTSCR_CRPF_Pos) /*!< 0x00002000 */ 5836 #define PWR_EXTSCR_CRPF PWR_EXTSCR_CRPF_Msk /*!< Critical radio system phase flag */ 5837 5838 #define PWR_EXTSCR_C1DS_Pos (14U) 5839 #define PWR_EXTSCR_C1DS_Msk (0x1UL << PWR_EXTSCR_C1DS_Pos) /*!< 0x00004000 */ 5840 #define PWR_EXTSCR_C1DS PWR_EXTSCR_C1DS_Msk /*!< CPU1 deepsleep mode flag */ 5841 #define PWR_EXTSCR_C2DS_Pos (15U) 5842 #define PWR_EXTSCR_C2DS_Msk (0x1UL << PWR_EXTSCR_C2DS_Pos) /*!< 0x00008000 */ 5843 #define PWR_EXTSCR_C2DS PWR_EXTSCR_C2DS_Msk /*!< CPU2 deepsleep mode flag */ 5844 5845 /******************************************************************************/ 5846 /* */ 5847 /* Reset and Clock Control */ 5848 /* */ 5849 /******************************************************************************/ 5850 /* 5851 * @brief Specific device feature definitions 5852 */ 5853 5854 /******************** Bit definition for RCC_CR register *****************/ 5855 #define RCC_CR_MSION_Pos (0U) 5856 #define RCC_CR_MSION_Msk (0x1UL << RCC_CR_MSION_Pos) /*!< 0x00000001 */ 5857 #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed oscillator (MSI) clock enable */ 5858 #define RCC_CR_MSIRDY_Pos (1U) 5859 #define RCC_CR_MSIRDY_Msk (0x1UL << RCC_CR_MSIRDY_Pos) /*!< 0x00000002 */ 5860 #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed oscillator (MSI) clock ready flag */ 5861 #define RCC_CR_MSIPLLEN_Pos (2U) 5862 #define RCC_CR_MSIPLLEN_Msk (0x1UL << RCC_CR_MSIPLLEN_Pos) /*!< 0x00000004 */ 5863 #define RCC_CR_MSIPLLEN RCC_CR_MSIPLLEN_Msk /*!< Internal Multi Speed oscillator (MSI) PLL enable */ 5864 5865 /*!< MSIRANGE configuration : 12 frequency ranges available */ 5866 #define RCC_CR_MSIRANGE_Pos (4U) 5867 #define RCC_CR_MSIRANGE_Msk (0xFUL << RCC_CR_MSIRANGE_Pos) /*!< 0x000000F0 */ 5868 #define RCC_CR_MSIRANGE RCC_CR_MSIRANGE_Msk /*!< Internal Multi Speed oscillator (MSI) clock Range */ 5869 #define RCC_CR_MSIRANGE_0 (0x0U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000000 */ 5870 #define RCC_CR_MSIRANGE_1 (0x1U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000010 */ 5871 #define RCC_CR_MSIRANGE_2 (0x2U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000020 */ 5872 #define RCC_CR_MSIRANGE_3 (0x3U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000030 */ 5873 #define RCC_CR_MSIRANGE_4 (0x4U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000040 */ 5874 #define RCC_CR_MSIRANGE_5 (0x5U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000050 */ 5875 #define RCC_CR_MSIRANGE_6 (0x6U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000060 */ 5876 #define RCC_CR_MSIRANGE_7 (0x7U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000070 */ 5877 #define RCC_CR_MSIRANGE_8 (0x8U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000080 */ 5878 #define RCC_CR_MSIRANGE_9 (0x9U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000090 */ 5879 #define RCC_CR_MSIRANGE_10 (0xAU << RCC_CR_MSIRANGE_Pos) /*!< 0x000000A0 */ 5880 #define RCC_CR_MSIRANGE_11 (0xBU << RCC_CR_MSIRANGE_Pos) /*!< 0x000000B0 */ 5881 5882 #define RCC_CR_HSION_Pos (8U) 5883 #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */ 5884 #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed oscillator (HSI16) clock enable */ 5885 #define RCC_CR_HSIKERON_Pos (9U) 5886 #define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */ 5887 #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */ 5888 #define RCC_CR_HSIRDY_Pos (10U) 5889 #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */ 5890 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed oscillator (HSI16) clock ready flag */ 5891 #define RCC_CR_HSIASFS_Pos (11U) 5892 #define RCC_CR_HSIASFS_Msk (0x1UL << RCC_CR_HSIASFS_Pos) /*!< 0x00000800 */ 5893 #define RCC_CR_HSIASFS RCC_CR_HSIASFS_Msk /*!< HSI16 Automatic Start from Stop */ 5894 #define RCC_CR_HSIKERDY_Pos (12U) 5895 #define RCC_CR_HSIKERDY_Msk (0x1UL << RCC_CR_HSIKERDY_Pos) /*!< 0x00001000 */ 5896 #define RCC_CR_HSIKERDY RCC_CR_HSIKERDY_Msk /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel ready flag*/ 5897 5898 #define RCC_CR_HSEON_Pos (16U) 5899 #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ 5900 #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed oscillator (HSE) clock enable */ 5901 #define RCC_CR_HSERDY_Pos (17U) 5902 #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ 5903 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed oscillator (HSE) clock ready */ 5904 #define RCC_CR_CSSON_Pos (19U) 5905 #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */ 5906 #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< HSE Clock Security System enable */ 5907 #define RCC_CR_HSEPRE_Pos (20U) 5908 #define RCC_CR_HSEPRE_Msk (0x1UL << RCC_CR_HSEPRE_Pos) /*!< 0x00100000 */ 5909 #define RCC_CR_HSEPRE RCC_CR_HSEPRE_Msk /*!< HSE sysclk prescaler */ 5910 5911 #define RCC_CR_PLLON_Pos (24U) 5912 #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ 5913 #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< System PLL clock enable */ 5914 #define RCC_CR_PLLRDY_Pos (25U) 5915 #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ 5916 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< System PLL clock ready */ 5917 5918 /******************** Bit definition for RCC_ICSCR register ***************/ 5919 /*!< MSICAL configuration */ 5920 #define RCC_ICSCR_MSICAL_Pos (0U) 5921 #define RCC_ICSCR_MSICAL_Msk (0xFFUL << RCC_ICSCR_MSICAL_Pos) /*!< 0x000000FF */ 5922 #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< MSICAL[7:0] bits */ 5923 #define RCC_ICSCR_MSICAL_0 (0x01U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000001 */ 5924 #define RCC_ICSCR_MSICAL_1 (0x02U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000002 */ 5925 #define RCC_ICSCR_MSICAL_2 (0x04U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000004 */ 5926 #define RCC_ICSCR_MSICAL_3 (0x08U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000008 */ 5927 #define RCC_ICSCR_MSICAL_4 (0x10U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000010 */ 5928 #define RCC_ICSCR_MSICAL_5 (0x20U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000020 */ 5929 #define RCC_ICSCR_MSICAL_6 (0x40U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000040 */ 5930 #define RCC_ICSCR_MSICAL_7 (0x80U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000080 */ 5931 5932 /*!< MSITRIM configuration */ 5933 #define RCC_ICSCR_MSITRIM_Pos (8U) 5934 #define RCC_ICSCR_MSITRIM_Msk (0xFFUL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x0000FF00 */ 5935 #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< MSITRIM[7:0] bits */ 5936 #define RCC_ICSCR_MSITRIM_0 (0x01U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000100 */ 5937 #define RCC_ICSCR_MSITRIM_1 (0x02U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000200 */ 5938 #define RCC_ICSCR_MSITRIM_2 (0x04U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000400 */ 5939 #define RCC_ICSCR_MSITRIM_3 (0x08U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000800 */ 5940 #define RCC_ICSCR_MSITRIM_4 (0x10U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00001000 */ 5941 #define RCC_ICSCR_MSITRIM_5 (0x20U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00002000 */ 5942 #define RCC_ICSCR_MSITRIM_6 (0x40U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00004000 */ 5943 #define RCC_ICSCR_MSITRIM_7 (0x80U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00008000 */ 5944 5945 /*!< HSICAL configuration */ 5946 #define RCC_ICSCR_HSICAL_Pos (16U) 5947 #define RCC_ICSCR_HSICAL_Msk (0xFFUL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00FF0000 */ 5948 #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< HSICAL[7:0] bits */ 5949 #define RCC_ICSCR_HSICAL_0 (0x01U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00010000 */ 5950 #define RCC_ICSCR_HSICAL_1 (0x02U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00020000 */ 5951 #define RCC_ICSCR_HSICAL_2 (0x04U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00040000 */ 5952 #define RCC_ICSCR_HSICAL_3 (0x08U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00080000 */ 5953 #define RCC_ICSCR_HSICAL_4 (0x10U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00100000 */ 5954 #define RCC_ICSCR_HSICAL_5 (0x20U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00200000 */ 5955 #define RCC_ICSCR_HSICAL_6 (0x40U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00400000 */ 5956 #define RCC_ICSCR_HSICAL_7 (0x80U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00800000 */ 5957 5958 /*!< HSITRIM configuration */ 5959 #define RCC_ICSCR_HSITRIM_Pos (24U) 5960 #define RCC_ICSCR_HSITRIM_Msk (0x7FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x7F000000 */ 5961 #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< HSITRIM[6:0] bits */ 5962 #define RCC_ICSCR_HSITRIM_0 (0x01U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x01000000 */ 5963 #define RCC_ICSCR_HSITRIM_1 (0x02U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x02000000 */ 5964 #define RCC_ICSCR_HSITRIM_2 (0x04U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x04000000 */ 5965 #define RCC_ICSCR_HSITRIM_3 (0x08U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x08000000 */ 5966 #define RCC_ICSCR_HSITRIM_4 (0x10U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x10000000 */ 5967 #define RCC_ICSCR_HSITRIM_5 (0x20U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x20000000 */ 5968 #define RCC_ICSCR_HSITRIM_6 (0x40U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x40000000 */ 5969 5970 /******************** Bit definition for RCC_CFGR register ******************/ 5971 /*!< SW configuration */ 5972 #define RCC_CFGR_SW_Pos (0U) 5973 #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ 5974 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ 5975 #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ 5976 #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ 5977 5978 /*!< SWS configuration */ 5979 #define RCC_CFGR_SWS_Pos (2U) 5980 #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ 5981 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ 5982 #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ 5983 #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ 5984 5985 /*!< HPRE configuration */ 5986 #define RCC_CFGR_HPRE_Pos (4U) 5987 #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ 5988 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ 5989 #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ 5990 #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ 5991 #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ 5992 #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ 5993 5994 /*!< PPRE1 configuration */ 5995 #define RCC_CFGR_PPRE1_Pos (8U) 5996 #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */ 5997 #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */ 5998 #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */ 5999 #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */ 6000 #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ 6001 6002 /*!< PPRE2 configuration */ 6003 #define RCC_CFGR_PPRE2_Pos (11U) 6004 #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */ 6005 #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ 6006 #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */ 6007 #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */ 6008 #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ 6009 6010 /*!< STOPWUCK configuration */ 6011 #define RCC_CFGR_STOPWUCK_Pos (15U) 6012 #define RCC_CFGR_STOPWUCK_Msk (0x1UL << RCC_CFGR_STOPWUCK_Pos) /*!< 0x00008000 */ 6013 #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk /*!< Wake Up from stop and CSS backup clock selection */ 6014 6015 /*!< HPREF configuration */ 6016 #define RCC_CFGR_HPREF_Pos (16U) 6017 #define RCC_CFGR_HPREF_Msk (0x1UL << RCC_CFGR_HPREF_Pos) /*!< 0x00010000 */ 6018 #define RCC_CFGR_HPREF RCC_CFGR_HPREF_Msk /*!< AHB prescaler flag */ 6019 6020 /*!< PPRE1F configuration */ 6021 #define RCC_CFGR_PPRE1F_Pos (17U) 6022 #define RCC_CFGR_PPRE1F_Msk (0x1UL << RCC_CFGR_PPRE1F_Pos) /*!< 0x00020000 */ 6023 #define RCC_CFGR_PPRE1F RCC_CFGR_PPRE1F_Msk /*!< CPU1 APB1 prescaler flag */ 6024 6025 /*!< PPRE2F configuration */ 6026 #define RCC_CFGR_PPRE2F_Pos (18U) 6027 #define RCC_CFGR_PPRE2F_Msk (0x1UL << RCC_CFGR_PPRE2F_Pos) /*!< 0x00040000 */ 6028 #define RCC_CFGR_PPRE2F RCC_CFGR_PPRE2F_Msk /*!< APB2 prescaler flag */ 6029 6030 /*!< MCOSEL configuration */ 6031 #define RCC_CFGR_MCOSEL_Pos (24U) 6032 #define RCC_CFGR_MCOSEL_Msk (0xFUL << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */ 6033 #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [3:0] bits (Clock output selection) */ 6034 #define RCC_CFGR_MCOSEL_0 (0x1U << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */ 6035 #define RCC_CFGR_MCOSEL_1 (0x2U << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */ 6036 #define RCC_CFGR_MCOSEL_2 (0x4U << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */ 6037 #define RCC_CFGR_MCOSEL_3 (0x8U << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */ 6038 6039 /*!< MCOPRE configuration */ 6040 #define RCC_CFGR_MCOPRE_Pos (28U) 6041 #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */ 6042 #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */ 6043 #define RCC_CFGR_MCOPRE_0 (0x1U << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */ 6044 #define RCC_CFGR_MCOPRE_1 (0x2U << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */ 6045 #define RCC_CFGR_MCOPRE_2 (0x4U << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */ 6046 6047 /******************** Bit definition for RCC_PLLCFGR register ***************/ 6048 #define RCC_PLLCFGR_PLLSRC_Pos (0U) 6049 #define RCC_PLLCFGR_PLLSRC_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */ 6050 #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk 6051 #define RCC_PLLCFGR_PLLSRC_0 (0x1U << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000001 */ 6052 #define RCC_PLLCFGR_PLLSRC_1 (0x2U << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000002 */ 6053 6054 #define RCC_PLLCFGR_PLLM_Pos (4U) 6055 #define RCC_PLLCFGR_PLLM_Msk (0x7UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000070 */ 6056 #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk 6057 #define RCC_PLLCFGR_PLLM_0 (0x1U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */ 6058 #define RCC_PLLCFGR_PLLM_1 (0x2U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */ 6059 #define RCC_PLLCFGR_PLLM_2 (0x4U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000040 */ 6060 6061 #define RCC_PLLCFGR_PLLN_Pos (8U) 6062 #define RCC_PLLCFGR_PLLN_Msk (0x7FUL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007F00 */ 6063 #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk 6064 #define RCC_PLLCFGR_PLLN_0 (0x01U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */ 6065 #define RCC_PLLCFGR_PLLN_1 (0x02U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */ 6066 #define RCC_PLLCFGR_PLLN_2 (0x04U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */ 6067 #define RCC_PLLCFGR_PLLN_3 (0x08U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */ 6068 #define RCC_PLLCFGR_PLLN_4 (0x10U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */ 6069 #define RCC_PLLCFGR_PLLN_5 (0x20U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */ 6070 #define RCC_PLLCFGR_PLLN_6 (0x40U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */ 6071 6072 #define RCC_PLLCFGR_PLLPEN_Pos (16U) 6073 #define RCC_PLLCFGR_PLLPEN_Msk (0x1UL << RCC_PLLCFGR_PLLPEN_Pos) /*!< 0x00010000 */ 6074 #define RCC_PLLCFGR_PLLPEN RCC_PLLCFGR_PLLPEN_Msk 6075 #define RCC_PLLCFGR_PLLP_Pos (17U) 6076 #define RCC_PLLCFGR_PLLP_Msk (0x1FUL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x003E0000 */ 6077 #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk 6078 #define RCC_PLLCFGR_PLLP_0 (0x01U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */ 6079 #define RCC_PLLCFGR_PLLP_1 (0x02U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00040000 */ 6080 #define RCC_PLLCFGR_PLLP_2 (0x04U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00080000 */ 6081 #define RCC_PLLCFGR_PLLP_3 (0x08U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00100000 */ 6082 #define RCC_PLLCFGR_PLLP_4 (0x10U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00200000 */ 6083 6084 #define RCC_PLLCFGR_PLLQEN_Pos (24U) 6085 #define RCC_PLLCFGR_PLLQEN_Msk (0x1UL << RCC_PLLCFGR_PLLQEN_Pos) /*!< 0x01000000 */ 6086 #define RCC_PLLCFGR_PLLQEN RCC_PLLCFGR_PLLQEN_Msk 6087 #define RCC_PLLCFGR_PLLQ_Pos (25U) 6088 #define RCC_PLLCFGR_PLLQ_Msk (0x7UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x0E000000 */ 6089 #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk 6090 #define RCC_PLLCFGR_PLLQ_0 (0x1U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x02000000 */ 6091 #define RCC_PLLCFGR_PLLQ_1 (0x2U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x04000000 */ 6092 #define RCC_PLLCFGR_PLLQ_2 (0x4U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x08000000 */ 6093 6094 #define RCC_PLLCFGR_PLLREN_Pos (28U) 6095 #define RCC_PLLCFGR_PLLREN_Msk (0x1UL << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x10000000 */ 6096 #define RCC_PLLCFGR_PLLREN RCC_PLLCFGR_PLLREN_Msk 6097 #define RCC_PLLCFGR_PLLR_Pos (29U) 6098 #define RCC_PLLCFGR_PLLR_Msk (0x7UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0xE0000000 */ 6099 #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk 6100 #define RCC_PLLCFGR_PLLR_0 (0x1U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x20000000 */ 6101 #define RCC_PLLCFGR_PLLR_1 (0x2U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x40000000 */ 6102 #define RCC_PLLCFGR_PLLR_2 (0x4U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x80000000 */ 6103 6104 /******************** Bit definition for RCC_CIER register ******************/ 6105 #define RCC_CIER_LSI1RDYIE_Pos (0U) 6106 #define RCC_CIER_LSI1RDYIE_Msk (0x1UL << RCC_CIER_LSI1RDYIE_Pos) /*!< 0x00000001 */ 6107 #define RCC_CIER_LSI1RDYIE RCC_CIER_LSI1RDYIE_Msk 6108 #define RCC_CIER_LSERDYIE_Pos (1U) 6109 #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */ 6110 #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk 6111 #define RCC_CIER_MSIRDYIE_Pos (2U) 6112 #define RCC_CIER_MSIRDYIE_Msk (0x1UL << RCC_CIER_MSIRDYIE_Pos) /*!< 0x00000004 */ 6113 #define RCC_CIER_MSIRDYIE RCC_CIER_MSIRDYIE_Msk 6114 #define RCC_CIER_HSIRDYIE_Pos (3U) 6115 #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */ 6116 #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk 6117 #define RCC_CIER_HSERDYIE_Pos (4U) 6118 #define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */ 6119 #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk 6120 #define RCC_CIER_PLLRDYIE_Pos (5U) 6121 #define RCC_CIER_PLLRDYIE_Msk (0x1UL << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000020 */ 6122 #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk 6123 #define RCC_CIER_LSECSSIE_Pos (9U) 6124 #define RCC_CIER_LSECSSIE_Msk (0x1UL << RCC_CIER_LSECSSIE_Pos) /*!< 0x00000200 */ 6125 #define RCC_CIER_LSECSSIE RCC_CIER_LSECSSIE_Msk 6126 #define RCC_CIER_LSI2RDYIE_Pos (11U) 6127 #define RCC_CIER_LSI2RDYIE_Msk (0x1UL << RCC_CIER_LSI2RDYIE_Pos) /*!< 0x00000800 */ 6128 #define RCC_CIER_LSI2RDYIE RCC_CIER_LSI2RDYIE_Msk 6129 6130 6131 /******************** Bit definition for RCC_CIFR register ******************/ 6132 #define RCC_CIFR_LSI1RDYF_Pos (0U) 6133 #define RCC_CIFR_LSI1RDYF_Msk (0x1UL << RCC_CIFR_LSI1RDYF_Pos) /*!< 0x00000001 */ 6134 #define RCC_CIFR_LSI1RDYF RCC_CIFR_LSI1RDYF_Msk 6135 #define RCC_CIFR_LSERDYF_Pos (1U) 6136 #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */ 6137 #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk 6138 #define RCC_CIFR_MSIRDYF_Pos (2U) 6139 #define RCC_CIFR_MSIRDYF_Msk (0x1UL << RCC_CIFR_MSIRDYF_Pos) /*!< 0x00000004 */ 6140 #define RCC_CIFR_MSIRDYF RCC_CIFR_MSIRDYF_Msk 6141 #define RCC_CIFR_HSIRDYF_Pos (3U) 6142 #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */ 6143 #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk 6144 #define RCC_CIFR_HSERDYF_Pos (4U) 6145 #define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */ 6146 #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk 6147 #define RCC_CIFR_PLLRDYF_Pos (5U) 6148 #define RCC_CIFR_PLLRDYF_Msk (0x1UL << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000020 */ 6149 #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk 6150 #define RCC_CIFR_CSSF_Pos (8U) 6151 #define RCC_CIFR_CSSF_Msk (0x1UL << RCC_CIFR_CSSF_Pos) /*!< 0x00000100 */ 6152 #define RCC_CIFR_CSSF RCC_CIFR_CSSF_Msk 6153 #define RCC_CIFR_LSECSSF_Pos (9U) 6154 #define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */ 6155 #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk 6156 #define RCC_CIFR_LSI2RDYF_Pos (11U) 6157 #define RCC_CIFR_LSI2RDYF_Msk (0x1UL << RCC_CIFR_LSI2RDYF_Pos) /*!< 0x00000800 */ 6158 #define RCC_CIFR_LSI2RDYF RCC_CIFR_LSI2RDYF_Msk 6159 6160 /******************** Bit definition for RCC_CICR register ******************/ 6161 #define RCC_CICR_LSI1RDYC_Pos (0U) 6162 #define RCC_CICR_LSI1RDYC_Msk (0x1UL << RCC_CICR_LSI1RDYC_Pos) /*!< 0x00000001 */ 6163 #define RCC_CICR_LSI1RDYC RCC_CICR_LSI1RDYC_Msk 6164 #define RCC_CICR_LSERDYC_Pos (1U) 6165 #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */ 6166 #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk 6167 #define RCC_CICR_MSIRDYC_Pos (2U) 6168 #define RCC_CICR_MSIRDYC_Msk (0x1UL << RCC_CICR_MSIRDYC_Pos) /*!< 0x00000004 */ 6169 #define RCC_CICR_MSIRDYC RCC_CICR_MSIRDYC_Msk 6170 #define RCC_CICR_HSIRDYC_Pos (3U) 6171 #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */ 6172 #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk 6173 #define RCC_CICR_HSERDYC_Pos (4U) 6174 #define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */ 6175 #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk 6176 #define RCC_CICR_PLLRDYC_Pos (5U) 6177 #define RCC_CICR_PLLRDYC_Msk (0x1UL << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000020 */ 6178 #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk 6179 #define RCC_CICR_CSSC_Pos (8U) 6180 #define RCC_CICR_CSSC_Msk (0x1UL << RCC_CICR_CSSC_Pos) /*!< 0x00000100 */ 6181 #define RCC_CICR_CSSC RCC_CICR_CSSC_Msk 6182 #define RCC_CICR_LSECSSC_Pos (9U) 6183 #define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */ 6184 #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk 6185 #define RCC_CICR_LSI2RDYC_Pos (11U) 6186 #define RCC_CICR_LSI2RDYC_Msk (0x1UL << RCC_CICR_LSI2RDYC_Pos) /*!< 0x00000800 */ 6187 #define RCC_CICR_LSI2RDYC RCC_CICR_LSI2RDYC_Msk 6188 6189 /******************** Bit definition for RCC_AHB1RSTR register **************/ 6190 #define RCC_AHB1RSTR_DMA1RST_Pos (0U) 6191 #define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos) /*!< 0x00000001 */ 6192 #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk 6193 #define RCC_AHB1RSTR_DMAMUX1RST_Pos (2U) 6194 #define RCC_AHB1RSTR_DMAMUX1RST_Msk (0x1UL << RCC_AHB1RSTR_DMAMUX1RST_Pos) /*!< 0x00000004 */ 6195 #define RCC_AHB1RSTR_DMAMUX1RST RCC_AHB1RSTR_DMAMUX1RST_Msk 6196 #define RCC_AHB1RSTR_CRCRST_Pos (12U) 6197 #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */ 6198 #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk 6199 #define RCC_AHB1RSTR_TSCRST_Pos (16U) 6200 #define RCC_AHB1RSTR_TSCRST_Msk (0x1UL << RCC_AHB1RSTR_TSCRST_Pos) /*!< 0x00010000 */ 6201 #define RCC_AHB1RSTR_TSCRST RCC_AHB1RSTR_TSCRST_Msk 6202 6203 /******************** Bit definition for RCC_AHB2RSTR register ***************/ 6204 #define RCC_AHB2RSTR_GPIOARST_Pos (0U) 6205 #define RCC_AHB2RSTR_GPIOARST_Msk (0x1UL << RCC_AHB2RSTR_GPIOARST_Pos) /*!< 0x00000001 */ 6206 #define RCC_AHB2RSTR_GPIOARST RCC_AHB2RSTR_GPIOARST_Msk 6207 #define RCC_AHB2RSTR_GPIOBRST_Pos (1U) 6208 #define RCC_AHB2RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOBRST_Pos) /*!< 0x00000002 */ 6209 #define RCC_AHB2RSTR_GPIOBRST RCC_AHB2RSTR_GPIOBRST_Msk 6210 #define RCC_AHB2RSTR_GPIOCRST_Pos (2U) 6211 #define RCC_AHB2RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOCRST_Pos) /*!< 0x00000004 */ 6212 #define RCC_AHB2RSTR_GPIOCRST RCC_AHB2RSTR_GPIOCRST_Msk 6213 #define RCC_AHB2RSTR_GPIOERST_Pos (4U) 6214 #define RCC_AHB2RSTR_GPIOERST_Msk (0x1UL << RCC_AHB2RSTR_GPIOERST_Pos) /*!< 0x00000010 */ 6215 #define RCC_AHB2RSTR_GPIOERST RCC_AHB2RSTR_GPIOERST_Msk 6216 #define RCC_AHB2RSTR_GPIOHRST_Pos (7U) 6217 #define RCC_AHB2RSTR_GPIOHRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOHRST_Pos) /*!< 0x00000080 */ 6218 #define RCC_AHB2RSTR_GPIOHRST RCC_AHB2RSTR_GPIOHRST_Msk 6219 6220 /******************** Bit definition for RCC_AHB3RSTR register ***************/ 6221 #define RCC_AHB3RSTR_PKARST_Pos (16U) 6222 #define RCC_AHB3RSTR_PKARST_Msk (0x1UL << RCC_AHB3RSTR_PKARST_Pos) /*!< 0x00010000 */ 6223 #define RCC_AHB3RSTR_PKARST RCC_AHB3RSTR_PKARST_Msk 6224 #define RCC_AHB3RSTR_AES2RST_Pos (17U) 6225 #define RCC_AHB3RSTR_AES2RST_Msk (0x1UL << RCC_AHB3RSTR_AES2RST_Pos) /*!< 0x00020000 */ 6226 #define RCC_AHB3RSTR_AES2RST RCC_AHB3RSTR_AES2RST_Msk 6227 #define RCC_AHB3RSTR_RNGRST_Pos (18U) 6228 #define RCC_AHB3RSTR_RNGRST_Msk (0x1UL << RCC_AHB3RSTR_RNGRST_Pos) /*!< 0x00040000 */ 6229 #define RCC_AHB3RSTR_RNGRST RCC_AHB3RSTR_RNGRST_Msk 6230 #define RCC_AHB3RSTR_HSEMRST_Pos (19U) 6231 #define RCC_AHB3RSTR_HSEMRST_Msk (0x1UL << RCC_AHB3RSTR_HSEMRST_Pos) /*!< 0x00080000 */ 6232 #define RCC_AHB3RSTR_HSEMRST RCC_AHB3RSTR_HSEMRST_Msk 6233 #define RCC_AHB3RSTR_IPCCRST_Pos (20U) 6234 #define RCC_AHB3RSTR_IPCCRST_Msk (0x1UL << RCC_AHB3RSTR_IPCCRST_Pos) /*!< 0x00100000 */ 6235 #define RCC_AHB3RSTR_IPCCRST RCC_AHB3RSTR_IPCCRST_Msk 6236 #define RCC_AHB3RSTR_FLASHRST_Pos (25U) 6237 #define RCC_AHB3RSTR_FLASHRST_Msk (0x1UL << RCC_AHB3RSTR_FLASHRST_Pos) /*!< 0x02000000 */ 6238 #define RCC_AHB3RSTR_FLASHRST RCC_AHB3RSTR_FLASHRST_Msk 6239 6240 /******************** Bit definition for RCC_APB1RSTR1 register **************/ 6241 #define RCC_APB1RSTR1_TIM2RST_Pos (0U) 6242 #define RCC_APB1RSTR1_TIM2RST_Msk (0x1UL << RCC_APB1RSTR1_TIM2RST_Pos) /*!< 0x00000001 */ 6243 #define RCC_APB1RSTR1_TIM2RST RCC_APB1RSTR1_TIM2RST_Msk 6244 #define RCC_APB1RSTR1_I2C1RST_Pos (21U) 6245 #define RCC_APB1RSTR1_I2C1RST_Msk (0x1UL << RCC_APB1RSTR1_I2C1RST_Pos) /*!< 0x00200000 */ 6246 #define RCC_APB1RSTR1_I2C1RST RCC_APB1RSTR1_I2C1RST_Msk 6247 #define RCC_APB1RSTR1_LPTIM1RST_Pos (31U) 6248 #define RCC_APB1RSTR1_LPTIM1RST_Msk (0x1UL << RCC_APB1RSTR1_LPTIM1RST_Pos) /*!< 0x80000000 */ 6249 #define RCC_APB1RSTR1_LPTIM1RST RCC_APB1RSTR1_LPTIM1RST_Msk 6250 6251 /******************** Bit definition for RCC_APB1RSTR2 register **************/ 6252 #define RCC_APB1RSTR2_LPTIM2RST_Pos (5U) 6253 #define RCC_APB1RSTR2_LPTIM2RST_Msk (0x1UL << RCC_APB1RSTR2_LPTIM2RST_Pos) /*!< 0x00000020 */ 6254 #define RCC_APB1RSTR2_LPTIM2RST RCC_APB1RSTR2_LPTIM2RST_Msk 6255 6256 /******************** Bit definition for RCC_APB2RSTR register **************/ 6257 #define RCC_APB2RSTR_ADCRST_Pos (9U) 6258 #define RCC_APB2RSTR_ADCRST_Msk (0x1UL << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000200 */ 6259 #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk 6260 #define RCC_APB2RSTR_TIM1RST_Pos (11U) 6261 #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */ 6262 #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk 6263 #define RCC_APB2RSTR_SPI1RST_Pos (12U) 6264 #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ 6265 #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk 6266 #define RCC_APB2RSTR_USART1RST_Pos (14U) 6267 #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ 6268 #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk 6269 6270 /******************** Bit definition for RCC_APB3RSTR register **************/ 6271 #define RCC_APB3RSTR_RFRST_Pos (0U) 6272 #define RCC_APB3RSTR_RFRST_Msk (0x1UL << RCC_APB3RSTR_RFRST_Pos) /*!< 0x00000001 */ 6273 #define RCC_APB3RSTR_RFRST RCC_APB3RSTR_RFRST_Msk 6274 6275 /******************** Bit definition for RCC_AHB1ENR register ****************/ 6276 #define RCC_AHB1ENR_DMA1EN_Pos (0U) 6277 #define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */ 6278 #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk 6279 #define RCC_AHB1ENR_DMAMUX1EN_Pos (2U) 6280 #define RCC_AHB1ENR_DMAMUX1EN_Msk (0x1UL << RCC_AHB1ENR_DMAMUX1EN_Pos) /*!< 0x00000004 */ 6281 #define RCC_AHB1ENR_DMAMUX1EN RCC_AHB1ENR_DMAMUX1EN_Msk 6282 #define RCC_AHB1ENR_CRCEN_Pos (12U) 6283 #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */ 6284 #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk 6285 #define RCC_AHB1ENR_TSCEN_Pos (16U) 6286 #define RCC_AHB1ENR_TSCEN_Msk (0x1UL << RCC_AHB1ENR_TSCEN_Pos) /*!< 0x00010000 */ 6287 #define RCC_AHB1ENR_TSCEN RCC_AHB1ENR_TSCEN_Msk 6288 6289 /******************** Bit definition for RCC_AHB2ENR register ***************/ 6290 #define RCC_AHB2ENR_GPIOAEN_Pos (0U) 6291 #define RCC_AHB2ENR_GPIOAEN_Msk (0x1UL << RCC_AHB2ENR_GPIOAEN_Pos) /*!< 0x00000001 */ 6292 #define RCC_AHB2ENR_GPIOAEN RCC_AHB2ENR_GPIOAEN_Msk 6293 #define RCC_AHB2ENR_GPIOBEN_Pos (1U) 6294 #define RCC_AHB2ENR_GPIOBEN_Msk (0x1UL << RCC_AHB2ENR_GPIOBEN_Pos) /*!< 0x00000002 */ 6295 #define RCC_AHB2ENR_GPIOBEN RCC_AHB2ENR_GPIOBEN_Msk 6296 #define RCC_AHB2ENR_GPIOCEN_Pos (2U) 6297 #define RCC_AHB2ENR_GPIOCEN_Msk (0x1UL << RCC_AHB2ENR_GPIOCEN_Pos) /*!< 0x00000004 */ 6298 #define RCC_AHB2ENR_GPIOCEN RCC_AHB2ENR_GPIOCEN_Msk 6299 #define RCC_AHB2ENR_GPIOEEN_Pos (4U) 6300 #define RCC_AHB2ENR_GPIOEEN_Msk (0x1UL << RCC_AHB2ENR_GPIOEEN_Pos) /*!< 0x00000010 */ 6301 #define RCC_AHB2ENR_GPIOEEN RCC_AHB2ENR_GPIOEEN_Msk 6302 #define RCC_AHB2ENR_GPIOHEN_Pos (7U) 6303 #define RCC_AHB2ENR_GPIOHEN_Msk (0x1UL << RCC_AHB2ENR_GPIOHEN_Pos) /*!< 0x00000080 */ 6304 #define RCC_AHB2ENR_GPIOHEN RCC_AHB2ENR_GPIOHEN_Msk 6305 6306 /******************** Bit definition for RCC_AHB3ENR register ***************/ 6307 #define RCC_AHB3ENR_PKAEN_Pos (16U) 6308 #define RCC_AHB3ENR_PKAEN_Msk (0x1UL << RCC_AHB3ENR_PKAEN_Pos) /*!< 0x00010000 */ 6309 #define RCC_AHB3ENR_PKAEN RCC_AHB3ENR_PKAEN_Msk 6310 #define RCC_AHB3ENR_AES2EN_Pos (17U) 6311 #define RCC_AHB3ENR_AES2EN_Msk (0x1UL << RCC_AHB3ENR_AES2EN_Pos) /*!< 0x00020000 */ 6312 #define RCC_AHB3ENR_AES2EN RCC_AHB3ENR_AES2EN_Msk 6313 #define RCC_AHB3ENR_RNGEN_Pos (18U) 6314 #define RCC_AHB3ENR_RNGEN_Msk (0x1UL << RCC_AHB3ENR_RNGEN_Pos) /*!< 0x00040000 */ 6315 #define RCC_AHB3ENR_RNGEN RCC_AHB3ENR_RNGEN_Msk 6316 #define RCC_AHB3ENR_HSEMEN_Pos (19U) 6317 #define RCC_AHB3ENR_HSEMEN_Msk (0x1UL << RCC_AHB3ENR_HSEMEN_Pos) /*!< 0x00080000 */ 6318 #define RCC_AHB3ENR_HSEMEN RCC_AHB3ENR_HSEMEN_Msk 6319 #define RCC_AHB3ENR_IPCCEN_Pos (20U) 6320 #define RCC_AHB3ENR_IPCCEN_Msk (0x1UL << RCC_AHB3ENR_IPCCEN_Pos) /*!< 0x00100000 */ 6321 #define RCC_AHB3ENR_IPCCEN RCC_AHB3ENR_IPCCEN_Msk 6322 #define RCC_AHB3ENR_FLASHEN_Pos (25U) 6323 #define RCC_AHB3ENR_FLASHEN_Msk (0x1UL << RCC_AHB3ENR_FLASHEN_Pos) /*!< 0x02000000 */ 6324 #define RCC_AHB3ENR_FLASHEN RCC_AHB3ENR_FLASHEN_Msk 6325 6326 /******************** Bit definition for RCC_APB1ENR1 register **************/ 6327 #define RCC_APB1ENR1_TIM2EN_Pos (0U) 6328 #define RCC_APB1ENR1_TIM2EN_Msk (0x1UL << RCC_APB1ENR1_TIM2EN_Pos) /*!< 0x00000001 */ 6329 #define RCC_APB1ENR1_TIM2EN RCC_APB1ENR1_TIM2EN_Msk 6330 #define RCC_APB1ENR1_RTCAPBEN_Pos (10U) 6331 #define RCC_APB1ENR1_RTCAPBEN_Msk (0x1UL << RCC_APB1ENR1_RTCAPBEN_Pos) /*!< 0x00000400 */ 6332 #define RCC_APB1ENR1_RTCAPBEN RCC_APB1ENR1_RTCAPBEN_Msk 6333 #define RCC_APB1ENR1_WWDGEN_Pos (11U) 6334 #define RCC_APB1ENR1_WWDGEN_Msk (0x1UL << RCC_APB1ENR1_WWDGEN_Pos) /*!< 0x00000800 */ 6335 #define RCC_APB1ENR1_WWDGEN RCC_APB1ENR1_WWDGEN_Msk 6336 #define RCC_APB1ENR1_I2C1EN_Pos (21U) 6337 #define RCC_APB1ENR1_I2C1EN_Msk (0x1UL << RCC_APB1ENR1_I2C1EN_Pos) /*!< 0x00200000 */ 6338 #define RCC_APB1ENR1_I2C1EN RCC_APB1ENR1_I2C1EN_Msk 6339 #define RCC_APB1ENR1_LPTIM1EN_Pos (31U) 6340 #define RCC_APB1ENR1_LPTIM1EN_Msk (0x1UL << RCC_APB1ENR1_LPTIM1EN_Pos) /*!< 0x80000000 */ 6341 #define RCC_APB1ENR1_LPTIM1EN RCC_APB1ENR1_LPTIM1EN_Msk 6342 6343 /******************** Bit definition for RCC_APB1ENR2 register **************/ 6344 #define RCC_APB1ENR2_LPTIM2EN_Pos (5U) 6345 #define RCC_APB1ENR2_LPTIM2EN_Msk (0x1UL << RCC_APB1ENR2_LPTIM2EN_Pos) /*!< 0x00000020 */ 6346 #define RCC_APB1ENR2_LPTIM2EN RCC_APB1ENR2_LPTIM2EN_Msk 6347 6348 /******************** Bit definition for RCC_APB2ENR register **************/ 6349 #define RCC_APB2ENR_ADCEN_Pos (9U) 6350 #define RCC_APB2ENR_ADCEN_Msk (0x1UL << RCC_APB2ENR_ADCEN_Pos) /*!< 0x00000200 */ 6351 #define RCC_APB2ENR_ADCEN RCC_APB2ENR_ADCEN_Msk 6352 #define RCC_APB2ENR_TIM1EN_Pos (11U) 6353 #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */ 6354 #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk 6355 #define RCC_APB2ENR_SPI1EN_Pos (12U) 6356 #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ 6357 #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk 6358 #define RCC_APB2ENR_USART1EN_Pos (14U) 6359 #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ 6360 #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk 6361 6362 /******************** Bit definition for RCC_AHB1SMENR register ****************/ 6363 #define RCC_AHB1SMENR_DMA1SMEN_Pos (0U) 6364 #define RCC_AHB1SMENR_DMA1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA1SMEN_Pos) /*!< 0x00000001 */ 6365 #define RCC_AHB1SMENR_DMA1SMEN RCC_AHB1SMENR_DMA1SMEN_Msk 6366 #define RCC_AHB1SMENR_DMAMUX1SMEN_Pos (2U) 6367 #define RCC_AHB1SMENR_DMAMUX1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMAMUX1SMEN_Pos) /*!< 0x00000004 */ 6368 #define RCC_AHB1SMENR_DMAMUX1SMEN RCC_AHB1SMENR_DMAMUX1SMEN_Msk 6369 #define RCC_AHB1SMENR_SRAM1SMEN_Pos (9U) 6370 #define RCC_AHB1SMENR_SRAM1SMEN_Msk (0x1UL << RCC_AHB1SMENR_SRAM1SMEN_Pos) /*!< 0x00000200 */ 6371 #define RCC_AHB1SMENR_SRAM1SMEN RCC_AHB1SMENR_SRAM1SMEN_Msk 6372 #define RCC_AHB1SMENR_CRCSMEN_Pos (12U) 6373 #define RCC_AHB1SMENR_CRCSMEN_Msk (0x1UL << RCC_AHB1SMENR_CRCSMEN_Pos) /*!< 0x00001000 */ 6374 #define RCC_AHB1SMENR_CRCSMEN RCC_AHB1SMENR_CRCSMEN_Msk 6375 #define RCC_AHB1SMENR_TSCSMEN_Pos (16U) 6376 #define RCC_AHB1SMENR_TSCSMEN_Msk (0x1UL << RCC_AHB1SMENR_TSCSMEN_Pos) /*!< 0x00010000 */ 6377 #define RCC_AHB1SMENR_TSCSMEN RCC_AHB1SMENR_TSCSMEN_Msk 6378 6379 /******************** Bit definition for RCC_AHB2SMENR register ***************/ 6380 #define RCC_AHB2SMENR_GPIOASMEN_Pos (0U) 6381 #define RCC_AHB2SMENR_GPIOASMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOASMEN_Pos) /*!< 0x00000001 */ 6382 #define RCC_AHB2SMENR_GPIOASMEN RCC_AHB2SMENR_GPIOASMEN_Msk 6383 #define RCC_AHB2SMENR_GPIOBSMEN_Pos (1U) 6384 #define RCC_AHB2SMENR_GPIOBSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */ 6385 #define RCC_AHB2SMENR_GPIOBSMEN RCC_AHB2SMENR_GPIOBSMEN_Msk 6386 #define RCC_AHB2SMENR_GPIOCSMEN_Pos (2U) 6387 #define RCC_AHB2SMENR_GPIOCSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */ 6388 #define RCC_AHB2SMENR_GPIOCSMEN RCC_AHB2SMENR_GPIOCSMEN_Msk 6389 #define RCC_AHB2SMENR_GPIOESMEN_Pos (4U) 6390 #define RCC_AHB2SMENR_GPIOESMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOESMEN_Pos) /*!< 0x00000010 */ 6391 #define RCC_AHB2SMENR_GPIOESMEN RCC_AHB2SMENR_GPIOESMEN_Msk 6392 #define RCC_AHB2SMENR_GPIOHSMEN_Pos (7U) 6393 #define RCC_AHB2SMENR_GPIOHSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOHSMEN_Pos) /*!< 0x00000080 */ 6394 #define RCC_AHB2SMENR_GPIOHSMEN RCC_AHB2SMENR_GPIOHSMEN_Msk 6395 6396 /******************** Bit definition for RCC_AHB3SMENR register ***************/ 6397 #define RCC_AHB3SMENR_PKASMEN_Pos (16U) 6398 #define RCC_AHB3SMENR_PKASMEN_Msk (0x1UL << RCC_AHB3SMENR_PKASMEN_Pos) /*!< 0x00010000 */ 6399 #define RCC_AHB3SMENR_PKASMEN RCC_AHB3SMENR_PKASMEN_Msk 6400 #define RCC_AHB3SMENR_AES2SMEN_Pos (17U) 6401 #define RCC_AHB3SMENR_AES2SMEN_Msk (0x1UL << RCC_AHB3SMENR_AES2SMEN_Pos) /*!< 0x00020000 */ 6402 #define RCC_AHB3SMENR_AES2SMEN RCC_AHB3SMENR_AES2SMEN_Msk 6403 #define RCC_AHB3SMENR_RNGSMEN_Pos (18U) 6404 #define RCC_AHB3SMENR_RNGSMEN_Msk (0x1UL << RCC_AHB3SMENR_RNGSMEN_Pos) /*!< 0x00040000 */ 6405 #define RCC_AHB3SMENR_RNGSMEN RCC_AHB3SMENR_RNGSMEN_Msk 6406 #define RCC_AHB3SMENR_SRAM2SMEN_Pos (24U) 6407 #define RCC_AHB3SMENR_SRAM2SMEN_Msk (0x1UL << RCC_AHB3SMENR_SRAM2SMEN_Pos) /*!< 0x01000000 */ 6408 #define RCC_AHB3SMENR_SRAM2SMEN RCC_AHB3SMENR_SRAM2SMEN_Msk 6409 #define RCC_AHB3SMENR_FLASHSMEN_Pos (25U) 6410 #define RCC_AHB3SMENR_FLASHSMEN_Msk (0x1UL << RCC_AHB3SMENR_FLASHSMEN_Pos) /*!< 0x02000000 */ 6411 #define RCC_AHB3SMENR_FLASHSMEN RCC_AHB3SMENR_FLASHSMEN_Msk 6412 6413 /******************** Bit definition for RCC_APB1SMENR1 register **************/ 6414 #define RCC_APB1SMENR1_TIM2SMEN_Pos (0U) 6415 #define RCC_APB1SMENR1_TIM2SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */ 6416 #define RCC_APB1SMENR1_TIM2SMEN RCC_APB1SMENR1_TIM2SMEN_Msk 6417 #define RCC_APB1SMENR1_RTCAPBSMEN_Pos (10U) 6418 #define RCC_APB1SMENR1_RTCAPBSMEN_Msk (0x1UL << RCC_APB1SMENR1_RTCAPBSMEN_Pos) /*!< 0x00000400 */ 6419 #define RCC_APB1SMENR1_RTCAPBSMEN RCC_APB1SMENR1_RTCAPBSMEN_Msk 6420 #define RCC_APB1SMENR1_WWDGSMEN_Pos (11U) 6421 #define RCC_APB1SMENR1_WWDGSMEN_Msk (0x1UL << RCC_APB1SMENR1_WWDGSMEN_Pos) /*!< 0x00000800 */ 6422 #define RCC_APB1SMENR1_WWDGSMEN RCC_APB1SMENR1_WWDGSMEN_Msk 6423 #define RCC_APB1SMENR1_I2C1SMEN_Pos (21U) 6424 #define RCC_APB1SMENR1_I2C1SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */ 6425 #define RCC_APB1SMENR1_I2C1SMEN RCC_APB1SMENR1_I2C1SMEN_Msk 6426 #define RCC_APB1SMENR1_LPTIM1SMEN_Pos (31U) 6427 #define RCC_APB1SMENR1_LPTIM1SMEN_Msk (0x1UL << RCC_APB1SMENR1_LPTIM1SMEN_Pos) /*!< 0x80000000 */ 6428 #define RCC_APB1SMENR1_LPTIM1SMEN RCC_APB1SMENR1_LPTIM1SMEN_Msk 6429 6430 /******************** Bit definition for RCC_APB1SMENR2 register **************/ 6431 #define RCC_APB1SMENR2_LPTIM2SMEN_Pos (5U) 6432 #define RCC_APB1SMENR2_LPTIM2SMEN_Msk (0x1UL << RCC_APB1SMENR2_LPTIM2SMEN_Pos) /*!< 0x00000020 */ 6433 #define RCC_APB1SMENR2_LPTIM2SMEN RCC_APB1SMENR2_LPTIM2SMEN_Msk 6434 6435 /******************** Bit definition for RCC_APB2SMENR register **************/ 6436 #define RCC_APB2SMENR_ADCSMEN_Pos (9U) 6437 #define RCC_APB2SMENR_ADCSMEN_Msk (0x1UL << RCC_APB2SMENR_ADCSMEN_Pos) /*!< 0x00000200 */ 6438 #define RCC_APB2SMENR_ADCSMEN RCC_APB2SMENR_ADCSMEN_Msk 6439 #define RCC_APB2SMENR_TIM1SMEN_Pos (11U) 6440 #define RCC_APB2SMENR_TIM1SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM1SMEN_Pos) /*!< 0x00000800 */ 6441 #define RCC_APB2SMENR_TIM1SMEN RCC_APB2SMENR_TIM1SMEN_Msk 6442 #define RCC_APB2SMENR_SPI1SMEN_Pos (12U) 6443 #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */ 6444 #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk 6445 #define RCC_APB2SMENR_USART1SMEN_Pos (14U) 6446 #define RCC_APB2SMENR_USART1SMEN_Msk (0x1UL << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */ 6447 #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk 6448 6449 /******************** Bit definition for RCC_CCIPR register ******************/ 6450 #define RCC_CCIPR_USART1SEL_Pos (0U) 6451 #define RCC_CCIPR_USART1SEL_Msk (0x3UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */ 6452 #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk 6453 #define RCC_CCIPR_USART1SEL_0 (0x1U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */ 6454 #define RCC_CCIPR_USART1SEL_1 (0x2U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */ 6455 6456 #define RCC_CCIPR_I2C1SEL_Pos (12U) 6457 #define RCC_CCIPR_I2C1SEL_Msk (0x3UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */ 6458 #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk 6459 #define RCC_CCIPR_I2C1SEL_0 (0x1U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */ 6460 #define RCC_CCIPR_I2C1SEL_1 (0x2U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */ 6461 6462 #define RCC_CCIPR_LPTIM1SEL_Pos (18U) 6463 #define RCC_CCIPR_LPTIM1SEL_Msk (0x3UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */ 6464 #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk 6465 #define RCC_CCIPR_LPTIM1SEL_0 (0x1U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */ 6466 #define RCC_CCIPR_LPTIM1SEL_1 (0x2U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */ 6467 6468 #define RCC_CCIPR_LPTIM2SEL_Pos (20U) 6469 #define RCC_CCIPR_LPTIM2SEL_Msk (0x3UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00300000 */ 6470 #define RCC_CCIPR_LPTIM2SEL RCC_CCIPR_LPTIM2SEL_Msk 6471 #define RCC_CCIPR_LPTIM2SEL_0 (0x1U << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00100000 */ 6472 #define RCC_CCIPR_LPTIM2SEL_1 (0x2U << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00200000 */ 6473 6474 #define RCC_CCIPR_CLK48SEL_Pos (26U) 6475 #define RCC_CCIPR_CLK48SEL_Msk (0x3UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x0C000000 */ 6476 #define RCC_CCIPR_CLK48SEL RCC_CCIPR_CLK48SEL_Msk 6477 #define RCC_CCIPR_CLK48SEL_0 (0x1U << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x04000000 */ 6478 #define RCC_CCIPR_CLK48SEL_1 (0x2U << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x08000000 */ 6479 6480 #define RCC_CCIPR_ADCSEL_Pos (28U) 6481 #define RCC_CCIPR_ADCSEL_Msk (0x3UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0x30000000 */ 6482 #define RCC_CCIPR_ADCSEL RCC_CCIPR_ADCSEL_Msk 6483 #define RCC_CCIPR_ADCSEL_0 (0x1U << RCC_CCIPR_ADCSEL_Pos) /*!< 0x10000000 */ 6484 #define RCC_CCIPR_ADCSEL_1 (0x2U << RCC_CCIPR_ADCSEL_Pos) /*!< 0x20000000 */ 6485 6486 #define RCC_CCIPR_RNGSEL_Pos (30U) 6487 #define RCC_CCIPR_RNGSEL_Msk (0x3UL << RCC_CCIPR_RNGSEL_Pos) /*!< 0xC0000000 */ 6488 #define RCC_CCIPR_RNGSEL RCC_CCIPR_RNGSEL_Msk 6489 #define RCC_CCIPR_RNGSEL_0 (0x1U << RCC_CCIPR_RNGSEL_Pos) /*!< 0x40000000 */ 6490 #define RCC_CCIPR_RNGSEL_1 (0x2U << RCC_CCIPR_RNGSEL_Pos) /*!< 0x80000000 */ 6491 6492 /******************** Bit definition for RCC_BDCR register ******************/ 6493 #define RCC_BDCR_LSEON_Pos (0U) 6494 #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */ 6495 #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk 6496 #define RCC_BDCR_LSERDY_Pos (1U) 6497 #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */ 6498 #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk 6499 #define RCC_BDCR_LSEBYP_Pos (2U) 6500 #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */ 6501 #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk 6502 6503 #define RCC_BDCR_LSEDRV_Pos (3U) 6504 #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */ 6505 #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk 6506 #define RCC_BDCR_LSEDRV_0 (0x1U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */ 6507 #define RCC_BDCR_LSEDRV_1 (0x2U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */ 6508 6509 #define RCC_BDCR_LSECSSON_Pos (5U) 6510 #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */ 6511 #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk 6512 #define RCC_BDCR_LSECSSD_Pos (6U) 6513 #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */ 6514 #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk 6515 6516 #define RCC_BDCR_RTCSEL_Pos (8U) 6517 #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */ 6518 #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk 6519 #define RCC_BDCR_RTCSEL_0 (0x1U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */ 6520 #define RCC_BDCR_RTCSEL_1 (0x2U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */ 6521 6522 #define RCC_BDCR_RTCEN_Pos (15U) 6523 #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */ 6524 #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk 6525 6526 #define RCC_BDCR_BDRST_Pos (16U) 6527 #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */ 6528 #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk 6529 6530 #define RCC_BDCR_LSCOEN_Pos (24U) 6531 #define RCC_BDCR_LSCOEN_Msk (0x1UL << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */ 6532 #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk 6533 #define RCC_BDCR_LSCOSEL_Pos (25U) 6534 #define RCC_BDCR_LSCOSEL_Msk (0x1UL << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */ 6535 #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk 6536 6537 /******************** Bit definition for RCC_CSR register *******************/ 6538 #define RCC_CSR_LSI1ON_Pos (0U) 6539 #define RCC_CSR_LSI1ON_Msk (0x1UL << RCC_CSR_LSI1ON_Pos) /*!< 0x00000001 */ 6540 #define RCC_CSR_LSI1ON RCC_CSR_LSI1ON_Msk 6541 #define RCC_CSR_LSI1RDY_Pos (1U) 6542 #define RCC_CSR_LSI1RDY_Msk (0x1UL << RCC_CSR_LSI1RDY_Pos) /*!< 0x00000002 */ 6543 #define RCC_CSR_LSI1RDY RCC_CSR_LSI1RDY_Msk 6544 #define RCC_CSR_LSI2ON_Pos (2U) 6545 #define RCC_CSR_LSI2ON_Msk (0x1UL << RCC_CSR_LSI2ON_Pos) /*!< 0x00000004 */ 6546 #define RCC_CSR_LSI2ON RCC_CSR_LSI2ON_Msk 6547 #define RCC_CSR_LSI2RDY_Pos (3U) 6548 #define RCC_CSR_LSI2RDY_Msk (0x1UL << RCC_CSR_LSI2RDY_Pos) /*!< 0x00000008 */ 6549 #define RCC_CSR_LSI2RDY RCC_CSR_LSI2RDY_Msk 6550 #define RCC_CSR_LSI2TRIM_Pos (8U) 6551 #define RCC_CSR_LSI2TRIM_Msk (0xFUL << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000F00 */ 6552 #define RCC_CSR_LSI2TRIM RCC_CSR_LSI2TRIM_Msk 6553 #define RCC_CSR_LSI2TRIM_0 (0x1U << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000100 */ 6554 #define RCC_CSR_LSI2TRIM_1 (0x2U << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000200 */ 6555 #define RCC_CSR_LSI2TRIM_2 (0x4U << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000400 */ 6556 #define RCC_CSR_LSI2TRIM_3 (0x8U << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000800 */ 6557 #define RCC_CSR_RFWKPSEL_Pos (14U) 6558 #define RCC_CSR_RFWKPSEL_Msk (0x3UL << RCC_CSR_RFWKPSEL_Pos) /*!< 0x0000C000 */ 6559 #define RCC_CSR_RFWKPSEL RCC_CSR_RFWKPSEL_Msk 6560 #define RCC_CSR_RFWKPSEL_0 (0x1U << RCC_CSR_RFWKPSEL_Pos) /*!< 0x00004000 */ 6561 #define RCC_CSR_RFWKPSEL_1 (0x2U << RCC_CSR_RFWKPSEL_Pos) /*!< 0x00008000 */ 6562 #define RCC_CSR_RFRSTS_Pos (16U) 6563 #define RCC_CSR_RFRSTS_Msk (0x1UL << RCC_CSR_RFRSTS_Pos) /*!< 0x00010000 */ 6564 #define RCC_CSR_RFRSTS RCC_CSR_RFRSTS_Msk 6565 #define RCC_CSR_RMVF_Pos (23U) 6566 #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */ 6567 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk 6568 #define RCC_CSR_OBLRSTF_Pos (25U) 6569 #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */ 6570 #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk 6571 #define RCC_CSR_PINRSTF_Pos (26U) 6572 #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ 6573 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk 6574 #define RCC_CSR_BORRSTF_Pos (27U) 6575 #define RCC_CSR_BORRSTF_Msk (0x1UL << RCC_CSR_BORRSTF_Pos) /*!< 0x08000000 */ 6576 #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk 6577 #define RCC_CSR_SFTRSTF_Pos (28U) 6578 #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ 6579 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk 6580 #define RCC_CSR_IWDGRSTF_Pos (29U) 6581 #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ 6582 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk 6583 #define RCC_CSR_WWDGRSTF_Pos (30U) 6584 #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ 6585 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk 6586 #define RCC_CSR_LPWRRSTF_Pos (31U) 6587 #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ 6588 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk 6589 6590 /******************** Bit definition for RCC_HSECR register *******************/ 6591 #define RCC_HSECR_UNLOCKED_Pos (0U) 6592 #define RCC_HSECR_UNLOCKED_Msk (0x1UL << RCC_HSECR_UNLOCKED_Pos) /*!< 0x00000001 */ 6593 #define RCC_HSECR_UNLOCKED RCC_HSECR_UNLOCKED_Msk 6594 6595 #define RCC_HSECR_HSES_Pos (3U) 6596 #define RCC_HSECR_HSES_Msk (0x1UL << RCC_HSECR_HSES_Pos) /*!< 0x00000008 */ 6597 #define RCC_HSECR_HSES RCC_HSECR_HSES_Msk 6598 6599 #define RCC_HSECR_HSEGMC_Pos (4U) 6600 #define RCC_HSECR_HSEGMC_Msk (0x7UL << RCC_HSECR_HSEGMC_Pos) /*!< 0x00000070 */ 6601 #define RCC_HSECR_HSEGMC RCC_HSECR_HSEGMC_Msk 6602 #define RCC_HSECR_HSEGMC0_Pos (4U) 6603 #define RCC_HSECR_HSEGMC0_Msk (0x1UL << RCC_HSECR_HSEGMC0_Pos) /*!< 0x00000010 */ 6604 #define RCC_HSECR_HSEGMC0 RCC_HSECR_HSEGMC0_Msk 6605 #define RCC_HSECR_HSEGMC1_Pos (5U) 6606 #define RCC_HSECR_HSEGMC1_Msk (0x1UL << RCC_HSECR_HSEGMC1_Pos) /*!< 0x00000020 */ 6607 #define RCC_HSECR_HSEGMC1 RCC_HSECR_HSEGMC1_Msk 6608 #define RCC_HSECR_HSEGMC2_Pos (6U) 6609 #define RCC_HSECR_HSEGMC2_Msk (0x1UL << RCC_HSECR_HSEGMC2_Pos) /*!< 0x00000040 */ 6610 #define RCC_HSECR_HSEGMC2 RCC_HSECR_HSEGMC2_Msk 6611 6612 #define RCC_HSECR_HSETUNE_Pos (8U) 6613 #define RCC_HSECR_HSETUNE_Msk (0x3FUL << RCC_HSECR_HSETUNE_Pos) /*!< 0x00003F00 */ 6614 #define RCC_HSECR_HSETUNE RCC_HSECR_HSETUNE_Msk 6615 #define RCC_HSECR_HSETUNE0_Pos (8U) 6616 #define RCC_HSECR_HSETUNE0_Msk (0x1UL << RCC_HSECR_HSETUNE0_Pos) /*!< 0x00000100 */ 6617 #define RCC_HSECR_HSETUNE0 RCC_HSECR_HSETUNE0_Msk 6618 #define RCC_HSECR_HSETUNE1_Pos (9U) 6619 #define RCC_HSECR_HSETUNE1_Msk (0x1UL << RCC_HSECR_HSETUNE1_Pos) /*!< 0x00000200 */ 6620 #define RCC_HSECR_HSETUNE1 RCC_HSECR_HSETUNE1_Msk 6621 #define RCC_HSECR_HSETUNE2_Pos (10U) 6622 #define RCC_HSECR_HSETUNE2_Msk (0x1UL << RCC_HSECR_HSETUNE2_Pos) /*!< 0x00000400 */ 6623 #define RCC_HSECR_HSETUNE2 RCC_HSECR_HSETUNE2_Msk 6624 #define RCC_HSECR_HSETUNE3_Pos (11U) 6625 #define RCC_HSECR_HSETUNE3_Msk (0x1UL << RCC_HSECR_HSETUNE3_Pos) /*!< 0x00000800 */ 6626 #define RCC_HSECR_HSETUNE3 RCC_HSECR_HSETUNE3_Msk 6627 #define RCC_HSECR_HSETUNE4_Pos (12U) 6628 #define RCC_HSECR_HSETUNE4_Msk (0x1UL << RCC_HSECR_HSETUNE4_Pos) /*!< 0x00001000 */ 6629 #define RCC_HSECR_HSETUNE4 RCC_HSECR_HSETUNE4_Msk 6630 #define RCC_HSECR_HSETUNE5_Pos (13U) 6631 #define RCC_HSECR_HSETUNE5_Msk (0x1UL << RCC_HSECR_HSETUNE5_Pos) /*!< 0x00002000 */ 6632 #define RCC_HSECR_HSETUNE5 RCC_HSECR_HSETUNE5_Msk 6633 6634 /******************** Bit definition for RCC_EXTCFGR register *******************/ 6635 #define RCC_EXTCFGR_SHDHPRE_Pos (0U) 6636 #define RCC_EXTCFGR_SHDHPRE_Msk (0xFUL << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x0000000F */ 6637 #define RCC_EXTCFGR_SHDHPRE RCC_EXTCFGR_SHDHPRE_Msk 6638 #define RCC_EXTCFGR_SHDHPRE_0 (0x1U << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x00000001 */ 6639 #define RCC_EXTCFGR_SHDHPRE_1 (0x2U << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x00000002 */ 6640 #define RCC_EXTCFGR_SHDHPRE_2 (0x4U << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x00000004 */ 6641 #define RCC_EXTCFGR_SHDHPRE_3 (0x8U << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x00000008 */ 6642 6643 #define RCC_EXTCFGR_C2HPRE_Pos (4U) 6644 #define RCC_EXTCFGR_C2HPRE_Msk (0xFUL << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x000000F0 */ 6645 #define RCC_EXTCFGR_C2HPRE RCC_EXTCFGR_C2HPRE_Msk 6646 #define RCC_EXTCFGR_C2HPRE_0 (0x1U << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x00000010 */ 6647 #define RCC_EXTCFGR_C2HPRE_1 (0x2U << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x00000020 */ 6648 #define RCC_EXTCFGR_C2HPRE_2 (0x4U << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x00000040 */ 6649 #define RCC_EXTCFGR_C2HPRE_3 (0x8U << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x00000080 */ 6650 6651 #define RCC_EXTCFGR_SHDHPREF_Pos (16U) 6652 #define RCC_EXTCFGR_SHDHPREF_Msk (0x1UL << RCC_EXTCFGR_SHDHPREF_Pos) /*!< 0x00010000 */ 6653 #define RCC_EXTCFGR_SHDHPREF RCC_EXTCFGR_SHDHPREF_Msk 6654 #define RCC_EXTCFGR_C2HPREF_Pos (17U) 6655 #define RCC_EXTCFGR_C2HPREF_Msk (0x1UL << RCC_EXTCFGR_C2HPREF_Pos) /*!< 0x00020000 */ 6656 #define RCC_EXTCFGR_C2HPREF RCC_EXTCFGR_C2HPREF_Msk 6657 #define RCC_EXTCFGR_RFCSS_Pos (20U) 6658 #define RCC_EXTCFGR_RFCSS_Msk (0x1UL << RCC_EXTCFGR_RFCSS_Pos) /*!< 0x00100000 */ 6659 #define RCC_EXTCFGR_RFCSS RCC_EXTCFGR_RFCSS_Msk 6660 6661 /******************** Bit definition for RCC_C2AHB1ENR register ****************/ 6662 #define RCC_C2AHB1ENR_DMA1EN_Pos (0U) 6663 #define RCC_C2AHB1ENR_DMA1EN_Msk (0x1UL << RCC_C2AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */ 6664 #define RCC_C2AHB1ENR_DMA1EN RCC_C2AHB1ENR_DMA1EN_Msk 6665 #define RCC_C2AHB1ENR_DMAMUX1EN_Pos (2U) 6666 #define RCC_C2AHB1ENR_DMAMUX1EN_Msk (0x1UL << RCC_C2AHB1ENR_DMAMUX1EN_Pos) /*!< 0x00000004 */ 6667 #define RCC_C2AHB1ENR_DMAMUX1EN RCC_C2AHB1ENR_DMAMUX1EN_Msk 6668 #define RCC_C2AHB1ENR_SRAM1EN_Pos (9U) 6669 #define RCC_C2AHB1ENR_SRAM1EN_Msk (0x1UL << RCC_C2AHB1ENR_SRAM1EN_Pos) /*!< 0x00000200 */ 6670 #define RCC_C2AHB1ENR_SRAM1EN RCC_C2AHB1ENR_SRAM1EN_Msk 6671 #define RCC_C2AHB1ENR_CRCEN_Pos (12U) 6672 #define RCC_C2AHB1ENR_CRCEN_Msk (0x1UL << RCC_C2AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */ 6673 #define RCC_C2AHB1ENR_CRCEN RCC_C2AHB1ENR_CRCEN_Msk 6674 #define RCC_C2AHB1ENR_TSCEN_Pos (16U) 6675 #define RCC_C2AHB1ENR_TSCEN_Msk (0x1UL << RCC_C2AHB1ENR_TSCEN_Pos) /*!< 0x00010000 */ 6676 #define RCC_C2AHB1ENR_TSCEN RCC_C2AHB1ENR_TSCEN_Msk 6677 6678 /******************** Bit definition for RCC_C2AHB2ENR register ***************/ 6679 #define RCC_C2AHB2ENR_GPIOAEN_Pos (0U) 6680 #define RCC_C2AHB2ENR_GPIOAEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOAEN_Pos) /*!< 0x00000001 */ 6681 #define RCC_C2AHB2ENR_GPIOAEN RCC_C2AHB2ENR_GPIOAEN_Msk 6682 #define RCC_C2AHB2ENR_GPIOBEN_Pos (1U) 6683 #define RCC_C2AHB2ENR_GPIOBEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOBEN_Pos) /*!< 0x00000002 */ 6684 #define RCC_C2AHB2ENR_GPIOBEN RCC_C2AHB2ENR_GPIOBEN_Msk 6685 #define RCC_C2AHB2ENR_GPIOCEN_Pos (2U) 6686 #define RCC_C2AHB2ENR_GPIOCEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOCEN_Pos) /*!< 0x00000004 */ 6687 #define RCC_C2AHB2ENR_GPIOCEN RCC_C2AHB2ENR_GPIOCEN_Msk 6688 #define RCC_C2AHB2ENR_GPIOEEN_Pos (4U) 6689 #define RCC_C2AHB2ENR_GPIOEEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOEEN_Pos) /*!< 0x00000010 */ 6690 #define RCC_C2AHB2ENR_GPIOEEN RCC_C2AHB2ENR_GPIOEEN_Msk 6691 #define RCC_C2AHB2ENR_GPIOHEN_Pos (7U) 6692 #define RCC_C2AHB2ENR_GPIOHEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOHEN_Pos) /*!< 0x00000080 */ 6693 #define RCC_C2AHB2ENR_GPIOHEN RCC_C2AHB2ENR_GPIOHEN_Msk 6694 6695 /******************** Bit definition for RCC_C2AHB3ENR register ***************/ 6696 #define RCC_C2AHB3ENR_PKAEN_Pos (16U) 6697 #define RCC_C2AHB3ENR_PKAEN_Msk (0x1UL << RCC_C2AHB3ENR_PKAEN_Pos) /*!< 0x00010000 */ 6698 #define RCC_C2AHB3ENR_PKAEN RCC_C2AHB3ENR_PKAEN_Msk 6699 #define RCC_C2AHB3ENR_AES2EN_Pos (17U) 6700 #define RCC_C2AHB3ENR_AES2EN_Msk (0x1UL << RCC_C2AHB3ENR_AES2EN_Pos) /*!< 0x00020000 */ 6701 #define RCC_C2AHB3ENR_AES2EN RCC_C2AHB3ENR_AES2EN_Msk 6702 #define RCC_C2AHB3ENR_RNGEN_Pos (18U) 6703 #define RCC_C2AHB3ENR_RNGEN_Msk (0x1UL << RCC_C2AHB3ENR_RNGEN_Pos) /*!< 0x00040000 */ 6704 #define RCC_C2AHB3ENR_RNGEN RCC_C2AHB3ENR_RNGEN_Msk 6705 #define RCC_C2AHB3ENR_HSEMEN_Pos (19U) 6706 #define RCC_C2AHB3ENR_HSEMEN_Msk (0x1UL << RCC_C2AHB3ENR_HSEMEN_Pos) /*!< 0x00080000 */ 6707 #define RCC_C2AHB3ENR_HSEMEN RCC_C2AHB3ENR_HSEMEN_Msk 6708 #define RCC_C2AHB3ENR_IPCCEN_Pos (20U) 6709 #define RCC_C2AHB3ENR_IPCCEN_Msk (0x1UL << RCC_C2AHB3ENR_IPCCEN_Pos) /*!< 0x00100000 */ 6710 #define RCC_C2AHB3ENR_IPCCEN RCC_C2AHB3ENR_IPCCEN_Msk 6711 #define RCC_C2AHB3ENR_FLASHEN_Pos (25U) 6712 #define RCC_C2AHB3ENR_FLASHEN_Msk (0x1UL << RCC_C2AHB3ENR_FLASHEN_Pos) /*!< 0x02000000 */ 6713 #define RCC_C2AHB3ENR_FLASHEN RCC_C2AHB3ENR_FLASHEN_Msk 6714 6715 /******************** Bit definition for RCC_C2APB1ENR1 register **************/ 6716 #define RCC_C2APB1ENR1_TIM2EN_Pos (0U) 6717 #define RCC_C2APB1ENR1_TIM2EN_Msk (0x1UL << RCC_C2APB1ENR1_TIM2EN_Pos) /*!< 0x00000001 */ 6718 #define RCC_C2APB1ENR1_TIM2EN RCC_C2APB1ENR1_TIM2EN_Msk 6719 #define RCC_C2APB1ENR1_RTCAPBEN_Pos (10U) 6720 #define RCC_C2APB1ENR1_RTCAPBEN_Msk (0x1UL << RCC_C2APB1ENR1_RTCAPBEN_Pos) /*!< 0x00000400 */ 6721 #define RCC_C2APB1ENR1_RTCAPBEN RCC_C2APB1ENR1_RTCAPBEN_Msk 6722 #define RCC_C2APB1ENR1_I2C1EN_Pos (21U) 6723 #define RCC_C2APB1ENR1_I2C1EN_Msk (0x1UL << RCC_C2APB1ENR1_I2C1EN_Pos) /*!< 0x00200000 */ 6724 #define RCC_C2APB1ENR1_I2C1EN RCC_C2APB1ENR1_I2C1EN_Msk 6725 #define RCC_C2APB1ENR1_LPTIM1EN_Pos (31U) 6726 #define RCC_C2APB1ENR1_LPTIM1EN_Msk (0x1UL << RCC_C2APB1ENR1_LPTIM1EN_Pos) /*!< 0x80000000 */ 6727 #define RCC_C2APB1ENR1_LPTIM1EN RCC_C2APB1ENR1_LPTIM1EN_Msk 6728 6729 /******************** Bit definition for RCC_C2APB1ENR2 register **************/ 6730 #define RCC_C2APB1ENR2_LPTIM2EN_Pos (5U) 6731 #define RCC_C2APB1ENR2_LPTIM2EN_Msk (0x1UL << RCC_C2APB1ENR2_LPTIM2EN_Pos) /*!< 0x00000020 */ 6732 #define RCC_C2APB1ENR2_LPTIM2EN RCC_C2APB1ENR2_LPTIM2EN_Msk 6733 6734 /******************** Bit definition for RCC_C2APB2ENR register **************/ 6735 #define RCC_C2APB2ENR_ADCEN_Pos (9U) 6736 #define RCC_C2APB2ENR_ADCEN_Msk (0x1UL << RCC_C2APB2ENR_ADCEN_Pos) /*!< 0x00000200 */ 6737 #define RCC_C2APB2ENR_ADCEN RCC_C2APB2ENR_ADCEN_Msk 6738 #define RCC_C2APB2ENR_TIM1EN_Pos (11U) 6739 #define RCC_C2APB2ENR_TIM1EN_Msk (0x1UL << RCC_C2APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */ 6740 #define RCC_C2APB2ENR_TIM1EN RCC_C2APB2ENR_TIM1EN_Msk 6741 #define RCC_C2APB2ENR_SPI1EN_Pos (12U) 6742 #define RCC_C2APB2ENR_SPI1EN_Msk (0x1UL << RCC_C2APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ 6743 #define RCC_C2APB2ENR_SPI1EN RCC_C2APB2ENR_SPI1EN_Msk 6744 #define RCC_C2APB2ENR_USART1EN_Pos (14U) 6745 #define RCC_C2APB2ENR_USART1EN_Msk (0x1UL << RCC_C2APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ 6746 #define RCC_C2APB2ENR_USART1EN RCC_C2APB2ENR_USART1EN_Msk 6747 6748 /******************** Bit definition for RCC_C2APB3ENR register **************/ 6749 #define RCC_C2APB3ENR_BLEEN_Pos (0U) 6750 #define RCC_C2APB3ENR_BLEEN_Msk (0x1UL << RCC_C2APB3ENR_BLEEN_Pos) /*!< 0x00000001 */ 6751 #define RCC_C2APB3ENR_BLEEN RCC_C2APB3ENR_BLEEN_Msk 6752 6753 /******************** Bit definition for RCC_C2AHB1SMENR register ****************/ 6754 #define RCC_C2AHB1SMENR_DMA1SMEN_Pos (0U) 6755 #define RCC_C2AHB1SMENR_DMA1SMEN_Msk (0x1UL << RCC_C2AHB1SMENR_DMA1SMEN_Pos) /*!< 0x00000001 */ 6756 #define RCC_C2AHB1SMENR_DMA1SMEN RCC_C2AHB1SMENR_DMA1SMEN_Msk 6757 #define RCC_C2AHB1SMENR_DMAMUX1SMEN_Pos (2U) 6758 #define RCC_C2AHB1SMENR_DMAMUX1SMEN_Msk (0x1UL << RCC_C2AHB1SMENR_DMAMUX1SMEN_Pos) /*!< 0x00000004 */ 6759 #define RCC_C2AHB1SMENR_DMAMUX1SMEN RCC_C2AHB1SMENR_DMAMUX1SMEN_Msk 6760 #define RCC_C2AHB1SMENR_SRAM1SMEN_Pos (9U) 6761 #define RCC_C2AHB1SMENR_SRAM1SMEN_Msk (0x1UL << RCC_C2AHB1SMENR_SRAM1SMEN_Pos) /*!< 0x00000200 */ 6762 #define RCC_C2AHB1SMENR_SRAM1SMEN RCC_C2AHB1SMENR_SRAM1SMEN_Msk 6763 #define RCC_C2AHB1SMENR_CRCSMEN_Pos (12U) 6764 #define RCC_C2AHB1SMENR_CRCSMEN_Msk (0x1UL << RCC_C2AHB1SMENR_CRCSMEN_Pos) /*!< 0x00001000 */ 6765 #define RCC_C2AHB1SMENR_CRCSMEN RCC_C2AHB1SMENR_CRCSMEN_Msk 6766 #define RCC_C2AHB1SMENR_TSCSMEN_Pos (16U) 6767 #define RCC_C2AHB1SMENR_TSCSMEN_Msk (0x1UL << RCC_C2AHB1SMENR_TSCSMEN_Pos) /*!< 0x00010000 */ 6768 #define RCC_C2AHB1SMENR_TSCSMEN RCC_C2AHB1SMENR_TSCSMEN_Msk 6769 6770 /******************** Bit definition for RCC_C2AHB2SMENR register ***************/ 6771 #define RCC_C2AHB2SMENR_GPIOASMEN_Pos (0U) 6772 #define RCC_C2AHB2SMENR_GPIOASMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOASMEN_Pos) /*!< 0x00000001 */ 6773 #define RCC_C2AHB2SMENR_GPIOASMEN RCC_C2AHB2SMENR_GPIOASMEN_Msk 6774 #define RCC_C2AHB2SMENR_GPIOBSMEN_Pos (1U) 6775 #define RCC_C2AHB2SMENR_GPIOBSMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */ 6776 #define RCC_C2AHB2SMENR_GPIOBSMEN RCC_C2AHB2SMENR_GPIOBSMEN_Msk 6777 #define RCC_C2AHB2SMENR_GPIOCSMEN_Pos (2U) 6778 #define RCC_C2AHB2SMENR_GPIOCSMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */ 6779 #define RCC_C2AHB2SMENR_GPIOCSMEN RCC_C2AHB2SMENR_GPIOCSMEN_Msk 6780 #define RCC_C2AHB2SMENR_GPIOESMEN_Pos (4U) 6781 #define RCC_C2AHB2SMENR_GPIOESMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOESMEN_Pos) /*!< 0x00000010 */ 6782 #define RCC_C2AHB2SMENR_GPIOESMEN RCC_C2AHB2SMENR_GPIOESMEN_Msk 6783 #define RCC_C2AHB2SMENR_GPIOHSMEN_Pos (7U) 6784 #define RCC_C2AHB2SMENR_GPIOHSMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOHSMEN_Pos) /*!< 0x00000080 */ 6785 #define RCC_C2AHB2SMENR_GPIOHSMEN RCC_C2AHB2SMENR_GPIOHSMEN_Msk 6786 6787 /******************** Bit definition for RCC_C2AHB3SMENR register ***************/ 6788 #define RCC_C2AHB3SMENR_PKASMEN_Pos (16U) 6789 #define RCC_C2AHB3SMENR_PKASMEN_Msk (0x1UL << RCC_C2AHB3SMENR_PKASMEN_Pos) /*!< 0x00010000 */ 6790 #define RCC_C2AHB3SMENR_PKASMEN RCC_C2AHB3SMENR_PKASMEN_Msk 6791 #define RCC_C2AHB3SMENR_AES2SMEN_Pos (17U) 6792 #define RCC_C2AHB3SMENR_AES2SMEN_Msk (0x1UL << RCC_C2AHB3SMENR_AES2SMEN_Pos) /*!< 0x00020000 */ 6793 #define RCC_C2AHB3SMENR_AES2SMEN RCC_C2AHB3SMENR_AES2SMEN_Msk 6794 #define RCC_C2AHB3SMENR_RNGSMEN_Pos (18U) 6795 #define RCC_C2AHB3SMENR_RNGSMEN_Msk (0x1UL << RCC_C2AHB3SMENR_RNGSMEN_Pos) /*!< 0x00040000 */ 6796 #define RCC_C2AHB3SMENR_RNGSMEN RCC_C2AHB3SMENR_RNGSMEN_Msk 6797 #define RCC_C2AHB3SMENR_SRAM2SMEN_Pos (24U) 6798 #define RCC_C2AHB3SMENR_SRAM2SMEN_Msk (0x1UL << RCC_C2AHB3SMENR_SRAM2SMEN_Pos) /*!< 0x01000000 */ 6799 #define RCC_C2AHB3SMENR_SRAM2SMEN RCC_C2AHB3SMENR_SRAM2SMEN_Msk 6800 #define RCC_C2AHB3SMENR_FLASHSMEN_Pos (25U) 6801 #define RCC_C2AHB3SMENR_FLASHSMEN_Msk (0x1UL << RCC_C2AHB3SMENR_FLASHSMEN_Pos) /*!< 0x02000000 */ 6802 #define RCC_C2AHB3SMENR_FLASHSMEN RCC_C2AHB3SMENR_FLASHSMEN_Msk 6803 6804 /******************** Bit definition for RCC_C2APB1SMENR1 register **************/ 6805 #define RCC_C2APB1SMENR1_TIM2SMEN_Pos (0U) 6806 #define RCC_C2APB1SMENR1_TIM2SMEN_Msk (0x1UL << RCC_C2APB1SMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */ 6807 #define RCC_C2APB1SMENR1_TIM2SMEN RCC_C2APB1SMENR1_TIM2SMEN_Msk 6808 #define RCC_C2APB1SMENR1_RTCAPBSMEN_Pos (10U) 6809 #define RCC_C2APB1SMENR1_RTCAPBSMEN_Msk (0x1UL << RCC_C2APB1SMENR1_RTCAPBSMEN_Pos) /*!< 0x00000400 */ 6810 #define RCC_C2APB1SMENR1_RTCAPBSMEN RCC_C2APB1SMENR1_RTCAPBSMEN_Msk 6811 #define RCC_C2APB1SMENR1_I2C1SMEN_Pos (21U) 6812 #define RCC_C2APB1SMENR1_I2C1SMEN_Msk (0x1UL << RCC_C2APB1SMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */ 6813 #define RCC_C2APB1SMENR1_I2C1SMEN RCC_C2APB1SMENR1_I2C1SMEN_Msk 6814 #define RCC_C2APB1SMENR1_LPTIM1SMEN_Pos (31U) 6815 #define RCC_C2APB1SMENR1_LPTIM1SMEN_Msk (0x1UL << RCC_C2APB1SMENR1_LPTIM1SMEN_Pos) /*!< 0x80000000 */ 6816 #define RCC_C2APB1SMENR1_LPTIM1SMEN RCC_C2APB1SMENR1_LPTIM1SMEN_Msk 6817 6818 /******************** Bit definition for RCC_C2APB1SMENR2 register **************/ 6819 #define RCC_C2APB1SMENR2_LPTIM2SMEN_Pos (5U) 6820 #define RCC_C2APB1SMENR2_LPTIM2SMEN_Msk (0x1UL << RCC_C2APB1SMENR2_LPTIM2SMEN_Pos) /*!< 0x00000020 */ 6821 #define RCC_C2APB1SMENR2_LPTIM2SMEN RCC_C2APB1SMENR2_LPTIM2SMEN_Msk 6822 6823 /******************** Bit definition for RCC_C2APB2SMENR register **************/ 6824 #define RCC_C2APB2SMENR_ADCSMEN_Pos (9U) 6825 #define RCC_C2APB2SMENR_ADCSMEN_Msk (0x1UL << RCC_C2APB2SMENR_ADCSMEN_Pos) /*!< 0x00000200 */ 6826 #define RCC_C2APB2SMENR_ADCSMEN RCC_C2APB2SMENR_ADCSMEN_Msk 6827 #define RCC_C2APB2SMENR_TIM1SMEN_Pos (11U) 6828 #define RCC_C2APB2SMENR_TIM1SMEN_Msk (0x1UL << RCC_C2APB2SMENR_TIM1SMEN_Pos) /*!< 0x00000800 */ 6829 #define RCC_C2APB2SMENR_TIM1SMEN RCC_C2APB2SMENR_TIM1SMEN_Msk 6830 #define RCC_C2APB2SMENR_SPI1SMEN_Pos (12U) 6831 #define RCC_C2APB2SMENR_SPI1SMEN_Msk (0x1UL << RCC_C2APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */ 6832 #define RCC_C2APB2SMENR_SPI1SMEN RCC_C2APB2SMENR_SPI1SMEN_Msk 6833 #define RCC_C2APB2SMENR_USART1SMEN_Pos (14U) 6834 #define RCC_C2APB2SMENR_USART1SMEN_Msk (0x1UL << RCC_C2APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */ 6835 #define RCC_C2APB2SMENR_USART1SMEN RCC_C2APB2SMENR_USART1SMEN_Msk 6836 6837 /******************** Bit definition for RCC_C2APB3SMENR register **************/ 6838 #define RCC_C2APB3SMENR_BLESMEN_Pos (0U) 6839 #define RCC_C2APB3SMENR_BLESMEN_Msk (0x1UL << RCC_C2APB3SMENR_BLESMEN_Pos) /*!< 0x00000001 */ 6840 #define RCC_C2APB3SMENR_BLESMEN RCC_C2APB3SMENR_BLESMEN_Msk 6841 6842 /******************************************************************************/ 6843 /* */ 6844 /* RNG */ 6845 /* */ 6846 /******************************************************************************/ 6847 /******************** Bits definition for register *******************/ 6848 #define RNG_CR_RNGEN_Pos (2U) 6849 #define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */ 6850 #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk 6851 #define RNG_CR_IE_Pos (3U) 6852 #define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000008 */ 6853 #define RNG_CR_IE RNG_CR_IE_Msk 6854 #define RNG_CR_CED_Pos (5U) 6855 #define RNG_CR_CED_Msk (0x1UL << RNG_CR_CED_Pos) /*!< 0x00000020 */ 6856 #define RNG_CR_CED RNG_CR_CED_Msk 6857 6858 /******************** Bits definition for RNG_SR register *******************/ 6859 #define RNG_SR_DRDY_Pos (0U) 6860 #define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos) /*!< 0x00000001 */ 6861 #define RNG_SR_DRDY RNG_SR_DRDY_Msk 6862 #define RNG_SR_CECS_Pos (1U) 6863 #define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos) /*!< 0x00000002 */ 6864 #define RNG_SR_CECS RNG_SR_CECS_Msk 6865 #define RNG_SR_SECS_Pos (2U) 6866 #define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos) /*!< 0x00000004 */ 6867 #define RNG_SR_SECS RNG_SR_SECS_Msk 6868 #define RNG_SR_CEIS_Pos (5U) 6869 #define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos) /*!< 0x00000020 */ 6870 #define RNG_SR_CEIS RNG_SR_CEIS_Msk 6871 #define RNG_SR_SEIS_Pos (6U) 6872 #define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos) /*!< 0x00000040 */ 6873 #define RNG_SR_SEIS RNG_SR_SEIS_Msk 6874 6875 /******************************************************************************/ 6876 /* */ 6877 /* Real-Time Clock (RTC) */ 6878 /* */ 6879 /******************************************************************************/ 6880 /* 6881 * @brief Specific device feature definitions 6882 */ 6883 #define RTC_TAMPER2_SUPPORT 6884 #define RTC_WAKEUP_SUPPORT 6885 #define RTC_BACKUP_SUPPORT 6886 #define RTC_CPU2_SUPPORT_D 6887 #define RTC_INTERNALTS_SUPPORT 6888 6889 /******************** Bits definition for RTC_TR register *******************/ 6890 #define RTC_TR_PM_Pos (22U) 6891 #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */ 6892 #define RTC_TR_PM RTC_TR_PM_Msk /*!< AM/PM notation */ 6893 #define RTC_TR_HT_Pos (20U) 6894 #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */ 6895 #define RTC_TR_HT RTC_TR_HT_Msk /*!< Hour tens in BCD format */ 6896 #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */ 6897 #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */ 6898 #define RTC_TR_HU_Pos (16U) 6899 #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */ 6900 #define RTC_TR_HU RTC_TR_HU_Msk /*!< Hour units in BCD format */ 6901 #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */ 6902 #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */ 6903 #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */ 6904 #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */ 6905 #define RTC_TR_MNT_Pos (12U) 6906 #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */ 6907 #define RTC_TR_MNT RTC_TR_MNT_Msk /*!< Minute tens in BCD format */ 6908 #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */ 6909 #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */ 6910 #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */ 6911 #define RTC_TR_MNU_Pos (8U) 6912 #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ 6913 #define RTC_TR_MNU RTC_TR_MNU_Msk /*!< Minute unit in BCD format */ 6914 #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */ 6915 #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */ 6916 #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */ 6917 #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */ 6918 #define RTC_TR_ST_Pos (4U) 6919 #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */ 6920 #define RTC_TR_ST RTC_TR_ST_Msk /*!< Second tens in BCD format */ 6921 #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */ 6922 #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */ 6923 #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */ 6924 #define RTC_TR_SU_Pos (0U) 6925 #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */ 6926 #define RTC_TR_SU RTC_TR_SU_Msk /*!< Second units in BCD format */ 6927 #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */ 6928 #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */ 6929 #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */ 6930 #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */ 6931 6932 /******************** Bits definition for RTC_DR register *******************/ 6933 #define RTC_DR_YT_Pos (20U) 6934 #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */ 6935 #define RTC_DR_YT RTC_DR_YT_Msk /*!< Year tens in BCD format */ 6936 #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */ 6937 #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */ 6938 #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */ 6939 #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */ 6940 #define RTC_DR_YU_Pos (16U) 6941 #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */ 6942 #define RTC_DR_YU RTC_DR_YU_Msk /*!< Years units in BCD format */ 6943 #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */ 6944 #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */ 6945 #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */ 6946 #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */ 6947 #define RTC_DR_WDU_Pos (13U) 6948 #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ 6949 #define RTC_DR_WDU RTC_DR_WDU_Msk /*!< Week day units */ 6950 #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */ 6951 #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */ 6952 #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */ 6953 #define RTC_DR_MT_Pos (12U) 6954 #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */ 6955 #define RTC_DR_MT RTC_DR_MT_Msk /*!< Month tens in BCD format */ 6956 #define RTC_DR_MU_Pos (8U) 6957 #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */ 6958 #define RTC_DR_MU RTC_DR_MU_Msk /*!< Month units in BCD format */ 6959 #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */ 6960 #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */ 6961 #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */ 6962 #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */ 6963 #define RTC_DR_DT_Pos (4U) 6964 #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */ 6965 #define RTC_DR_DT RTC_DR_DT_Msk /*!< Date tens in BCD format */ 6966 #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */ 6967 #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */ 6968 #define RTC_DR_DU_Pos (0U) 6969 #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */ 6970 #define RTC_DR_DU RTC_DR_DU_Msk /*!< Date units in BCD format */ 6971 #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */ 6972 #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */ 6973 #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */ 6974 #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */ 6975 6976 /******************** Bits definition for RTC_CR register *******************/ 6977 #define RTC_CR_ITSE_Pos (24U) 6978 #define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos) /*!< 0x01000000 */ 6979 #define RTC_CR_ITSE RTC_CR_ITSE_Msk /*!< Timestamp on internal event enable */ 6980 #define RTC_CR_COE_Pos (23U) 6981 #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */ 6982 #define RTC_CR_COE RTC_CR_COE_Msk /*!< Calibration output enable */ 6983 #define RTC_CR_OSEL_Pos (21U) 6984 #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ 6985 #define RTC_CR_OSEL RTC_CR_OSEL_Msk /*!< Output selection */ 6986 #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ 6987 #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ 6988 #define RTC_CR_POL_Pos (20U) 6989 #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */ 6990 #define RTC_CR_POL RTC_CR_POL_Msk /*!< Output polarity */ 6991 #define RTC_CR_COSEL_Pos (19U) 6992 #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */ 6993 #define RTC_CR_COSEL RTC_CR_COSEL_Msk /*!< Calibration output selection */ 6994 #define RTC_CR_BKP_Pos (18U) 6995 #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */ 6996 #define RTC_CR_BKP RTC_CR_BKP_Msk /*!< Backup */ 6997 #define RTC_CR_SUB1H_Pos (17U) 6998 #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ 6999 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk /*!< Subtract 1 hour (winter time change) */ 7000 #define RTC_CR_ADD1H_Pos (16U) 7001 #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ 7002 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk /*!< Add 1 hour (summer time change) */ 7003 #define RTC_CR_TSIE_Pos (15U) 7004 #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ 7005 #define RTC_CR_TSIE RTC_CR_TSIE_Msk /*!< Time-stamp interrupt enable */ 7006 #define RTC_CR_WUTIE_Pos (14U) 7007 #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ 7008 #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk /*!< Wakeup timer interrupt enable */ 7009 #define RTC_CR_ALRBIE_Pos (13U) 7010 #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */ 7011 #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk /*!< Alarm B interrupt enable */ 7012 #define RTC_CR_ALRAIE_Pos (12U) 7013 #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ 7014 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk /*!< Alarm A interrupt enable */ 7015 #define RTC_CR_TSE_Pos (11U) 7016 #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */ 7017 #define RTC_CR_TSE RTC_CR_TSE_Msk /*!< Timestamp on RTC TS input edge enable */ 7018 #define RTC_CR_WUTE_Pos (10U) 7019 #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ 7020 #define RTC_CR_WUTE RTC_CR_WUTE_Msk /*!< Wakeup timer enable */ 7021 #define RTC_CR_ALRBE_Pos (9U) 7022 #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */ 7023 #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk /*!< Alarm B enable */ 7024 #define RTC_CR_ALRAE_Pos (8U) 7025 #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ 7026 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk /*!< Alarm A enable */ 7027 #define RTC_CR_FMT_Pos (6U) 7028 #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */ 7029 #define RTC_CR_FMT RTC_CR_FMT_Msk /*!< Hour AM/PM or 24H format */ 7030 #define RTC_CR_BYPSHAD_Pos (5U) 7031 #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ 7032 #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk /*!< Bypass the shadow registers */ 7033 #define RTC_CR_REFCKON_Pos (4U) 7034 #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ 7035 #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk /*!< RTC_REFIN reference clock detection enable (50 or 60 Hz) */ 7036 #define RTC_CR_TSEDGE_Pos (3U) 7037 #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */ 7038 #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk /*!< Timestamp event active edge */ 7039 #define RTC_CR_WUCKSEL_Pos (0U) 7040 #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */ 7041 #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk /*!< Wakekup clock selection */ 7042 #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */ 7043 #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */ 7044 #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */ 7045 7046 /******************** Bits definition for RTC_ISR register ******************/ 7047 #define RTC_ISR_ITSF_Pos (17U) 7048 #define RTC_ISR_ITSF_Msk (0x1UL << RTC_ISR_ITSF_Pos) /*!< 0x00020000 */ 7049 #define RTC_ISR_ITSF RTC_ISR_ITSF_Msk /*!< Internal timestamp flag */ 7050 #define RTC_ISR_RECALPF_Pos (16U) 7051 #define RTC_ISR_RECALPF_Msk (0x1UL << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */ 7052 #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk /*!< Recalibration pending flag */ 7053 #define RTC_ISR_TAMP2F_Pos (14U) 7054 #define RTC_ISR_TAMP2F_Msk (0x1UL << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */ 7055 #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk /*!< RTC_TAMP2 detection flag */ 7056 #define RTC_ISR_TSOVF_Pos (12U) 7057 #define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */ 7058 #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk /*!< Timestamp overflow flag */ 7059 #define RTC_ISR_TSF_Pos (11U) 7060 #define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos) /*!< 0x00000800 */ 7061 #define RTC_ISR_TSF RTC_ISR_TSF_Msk /*!< Timestamp flag */ 7062 #define RTC_ISR_WUTF_Pos (10U) 7063 #define RTC_ISR_WUTF_Msk (0x1UL << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */ 7064 #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk /*!< Wakeup timer flag */ 7065 #define RTC_ISR_ALRBF_Pos (9U) 7066 #define RTC_ISR_ALRBF_Msk (0x1UL << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */ 7067 #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk /*!< Alarm B flag */ 7068 #define RTC_ISR_ALRAF_Pos (8U) 7069 #define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */ 7070 #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk /*!< Alarm A flag */ 7071 #define RTC_ISR_INIT_Pos (7U) 7072 #define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos) /*!< 0x00000080 */ 7073 #define RTC_ISR_INIT RTC_ISR_INIT_Msk /*!< Initialization mode */ 7074 #define RTC_ISR_INITF_Pos (6U) 7075 #define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos) /*!< 0x00000040 */ 7076 #define RTC_ISR_INITF RTC_ISR_INITF_Msk /*!< Initialization flag */ 7077 #define RTC_ISR_RSF_Pos (5U) 7078 #define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos) /*!< 0x00000020 */ 7079 #define RTC_ISR_RSF RTC_ISR_RSF_Msk /*!< Registers synchronization flag */ 7080 #define RTC_ISR_INITS_Pos (4U) 7081 #define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos) /*!< 0x00000010 */ 7082 #define RTC_ISR_INITS RTC_ISR_INITS_Msk /*!< Initialization status flag */ 7083 #define RTC_ISR_SHPF_Pos (3U) 7084 #define RTC_ISR_SHPF_Msk (0x1UL << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */ 7085 #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk /*!< Shift operation pending */ 7086 #define RTC_ISR_WUTWF_Pos (2U) 7087 #define RTC_ISR_WUTWF_Msk (0x1UL << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */ 7088 #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk /*!< Wakeup timer write flag */ 7089 #define RTC_ISR_ALRBWF_Pos (1U) 7090 #define RTC_ISR_ALRBWF_Msk (0x1UL << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */ 7091 #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk /*!< Alarm B write flag */ 7092 #define RTC_ISR_ALRAWF_Pos (0U) 7093 #define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */ 7094 #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk /*!< Alarm A write flag */ 7095 7096 /******************** Bits definition for RTC_PRER register *****************/ 7097 #define RTC_PRER_PREDIV_A_Pos (16U) 7098 #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ 7099 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk /*!< Asynchronous prescaler factor */ 7100 #define RTC_PRER_PREDIV_S_Pos (0U) 7101 #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */ 7102 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk /*!< Synchronous prescaler factor */ 7103 7104 /******************** Bits definition for RTC_WUTR register *****************/ 7105 #define RTC_WUTR_WUT_Pos (0U) 7106 #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */ 7107 #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk /*!< Wakeup auto-reload value bits */ 7108 7109 /******************** Bits definition for RTC_ALRMAR register ***************/ 7110 #define RTC_ALRMAR_MSK4_Pos (31U) 7111 #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ 7112 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk /*!< Alarm A date mask */ 7113 #define RTC_ALRMAR_WDSEL_Pos (30U) 7114 #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ 7115 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk /*!< Alarm A week day selection */ 7116 #define RTC_ALRMAR_DT_Pos (28U) 7117 #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ 7118 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk /*!< Alarm A date tens in BCD format */ 7119 #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ 7120 #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ 7121 #define RTC_ALRMAR_DU_Pos (24U) 7122 #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ 7123 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk /*!< Alarm A date units in BCD format */ 7124 #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ 7125 #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ 7126 #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ 7127 #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ 7128 #define RTC_ALRMAR_MSK3_Pos (23U) 7129 #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ 7130 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk /*!< Alarm A hours mask */ 7131 #define RTC_ALRMAR_PM_Pos (22U) 7132 #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ 7133 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk /*!< Alarm A AM/PM or 24H format */ 7134 #define RTC_ALRMAR_HT_Pos (20U) 7135 #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ 7136 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk /*!< Alarm A hour tens in BCD format */ 7137 #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ 7138 #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ 7139 #define RTC_ALRMAR_HU_Pos (16U) 7140 #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ 7141 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk /*!< Alarm A hour units in BCD format */ 7142 #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ 7143 #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ 7144 #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ 7145 #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ 7146 #define RTC_ALRMAR_MSK2_Pos (15U) 7147 #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ 7148 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk /*!< Alarm A minutes mask */ 7149 #define RTC_ALRMAR_MNT_Pos (12U) 7150 #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ 7151 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk /*!< Alarm A minute tens in BCD format */ 7152 #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ 7153 #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ 7154 #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ 7155 #define RTC_ALRMAR_MNU_Pos (8U) 7156 #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ 7157 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk /*!< Alarm A minute units in BCD format */ 7158 #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ 7159 #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ 7160 #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ 7161 #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ 7162 #define RTC_ALRMAR_MSK1_Pos (7U) 7163 #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ 7164 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk /*!< Alarm A seconds mask */ 7165 #define RTC_ALRMAR_ST_Pos (4U) 7166 #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ 7167 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk /*!< Alarm A second tens in BCD format */ 7168 #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ 7169 #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ 7170 #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ 7171 #define RTC_ALRMAR_SU_Pos (0U) 7172 #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ 7173 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk /*!< Alarm A second units in BCD format */ 7174 #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ 7175 #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ 7176 #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ 7177 #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ 7178 7179 /******************** Bits definition for RTC_ALRMBR register ***************/ 7180 #define RTC_ALRMBR_MSK4_Pos (31U) 7181 #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */ 7182 #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk /*!< Alarm B date mask */ 7183 #define RTC_ALRMBR_WDSEL_Pos (30U) 7184 #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */ 7185 #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk /*!< Alarm B week day selection */ 7186 #define RTC_ALRMBR_DT_Pos (28U) 7187 #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */ 7188 #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk /*!< Alarm B data tens in BCD format */ 7189 #define RTC_ALRMBR_DT_0 (0x1U << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */ 7190 #define RTC_ALRMBR_DT_1 (0x2U << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */ 7191 #define RTC_ALRMBR_DU_Pos (24U) 7192 #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */ 7193 #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk /*!< Alarm B data units or day in BCD format */ 7194 #define RTC_ALRMBR_DU_0 (0x1U << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */ 7195 #define RTC_ALRMBR_DU_1 (0x2U << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */ 7196 #define RTC_ALRMBR_DU_2 (0x4U << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */ 7197 #define RTC_ALRMBR_DU_3 (0x8U << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */ 7198 #define RTC_ALRMBR_MSK3_Pos (23U) 7199 #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */ 7200 #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk /*!< Alarm B hour mask */ 7201 #define RTC_ALRMBR_PM_Pos (22U) 7202 #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */ 7203 #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk /*!< Alarm B AM/PM or 24H format */ 7204 #define RTC_ALRMBR_HT_Pos (20U) 7205 #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */ 7206 #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk /*!< Alarm B hour tens in BCD format */ 7207 #define RTC_ALRMBR_HT_0 (0x1U << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */ 7208 #define RTC_ALRMBR_HT_1 (0x2U << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */ 7209 #define RTC_ALRMBR_HU_Pos (16U) 7210 #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */ 7211 #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk /*!< Alarm B hour units in BCD format */ 7212 #define RTC_ALRMBR_HU_0 (0x1U << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */ 7213 #define RTC_ALRMBR_HU_1 (0x2U << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */ 7214 #define RTC_ALRMBR_HU_2 (0x4U << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */ 7215 #define RTC_ALRMBR_HU_3 (0x8U << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */ 7216 #define RTC_ALRMBR_MSK2_Pos (15U) 7217 #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */ 7218 #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk /*!< Alarm B minutes mask */ 7219 #define RTC_ALRMBR_MNT_Pos (12U) 7220 #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */ 7221 #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk /*!< Alarm B minute tens in BCD format */ 7222 #define RTC_ALRMBR_MNT_0 (0x1U << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */ 7223 #define RTC_ALRMBR_MNT_1 (0x2U << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */ 7224 #define RTC_ALRMBR_MNT_2 (0x4U << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */ 7225 #define RTC_ALRMBR_MNU_Pos (8U) 7226 #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */ 7227 #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk /*!< Alarm B minute units in BCD format */ 7228 #define RTC_ALRMBR_MNU_0 (0x1U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */ 7229 #define RTC_ALRMBR_MNU_1 (0x2U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */ 7230 #define RTC_ALRMBR_MNU_2 (0x4U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */ 7231 #define RTC_ALRMBR_MNU_3 (0x8U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */ 7232 #define RTC_ALRMBR_MSK1_Pos (7U) 7233 #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */ 7234 #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk /*!< Alarm B seconds mask */ 7235 #define RTC_ALRMBR_ST_Pos (4U) 7236 #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */ 7237 #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk /*!< Alarm B second tens in BCD format */ 7238 #define RTC_ALRMBR_ST_0 (0x1U << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */ 7239 #define RTC_ALRMBR_ST_1 (0x2U << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */ 7240 #define RTC_ALRMBR_ST_2 (0x4U << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */ 7241 #define RTC_ALRMBR_SU_Pos (0U) 7242 #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */ 7243 #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk /*!< Alarm B second units in BCD format */ 7244 #define RTC_ALRMBR_SU_0 (0x1U << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */ 7245 #define RTC_ALRMBR_SU_1 (0x2U << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */ 7246 #define RTC_ALRMBR_SU_2 (0x4U << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */ 7247 #define RTC_ALRMBR_SU_3 (0x8U << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */ 7248 7249 /******************** Bits definition for RTC_WPR register ******************/ 7250 #define RTC_WPR_KEY_Pos (0U) 7251 #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ 7252 #define RTC_WPR_KEY RTC_WPR_KEY_Msk /*!< Write protection key */ 7253 7254 /******************** Bits definition for RTC_SSR register ******************/ 7255 #define RTC_SSR_SS_Pos (0U) 7256 #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */ 7257 #define RTC_SSR_SS RTC_SSR_SS_Msk /*!< Sub second value */ 7258 7259 /******************** Bits definition for RTC_SHIFTR register ***************/ 7260 #define RTC_SHIFTR_SUBFS_Pos (0U) 7261 #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */ 7262 #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk /*!< Subtract a fraction of a second */ 7263 #define RTC_SHIFTR_ADD1S_Pos (31U) 7264 #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */ 7265 #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk /*!< Add on second */ 7266 7267 /******************** Bits definition for RTC_TSTR register *****************/ 7268 #define RTC_TSTR_PM_Pos (22U) 7269 #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ 7270 #define RTC_TSTR_PM RTC_TSTR_PM_Msk /*!< Timestamp AM/PM or 24H format */ 7271 #define RTC_TSTR_HT_Pos (20U) 7272 #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ 7273 #define RTC_TSTR_HT RTC_TSTR_HT_Msk /*!< Timestamp hour tens in BCD format */ 7274 #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ 7275 #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ 7276 #define RTC_TSTR_HU_Pos (16U) 7277 #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ 7278 #define RTC_TSTR_HU RTC_TSTR_HU_Msk /*!< Timestamp hour units in BCD format */ 7279 #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ 7280 #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ 7281 #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ 7282 #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ 7283 #define RTC_TSTR_MNT_Pos (12U) 7284 #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ 7285 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk /*!< Timestamp minute tens in BCD format */ 7286 #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ 7287 #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ 7288 #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ 7289 #define RTC_TSTR_MNU_Pos (8U) 7290 #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ 7291 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk /*!< Timestamp minute units in BCD format */ 7292 #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ 7293 #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ 7294 #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ 7295 #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ 7296 #define RTC_TSTR_ST_Pos (4U) 7297 #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ 7298 #define RTC_TSTR_ST RTC_TSTR_ST_Msk /*!< Timestamp second tens in BCD format */ 7299 #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ 7300 #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ 7301 #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ 7302 #define RTC_TSTR_SU_Pos (0U) 7303 #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ 7304 #define RTC_TSTR_SU RTC_TSTR_SU_Msk /*!< Timestamp second units in BCD format */ 7305 #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ 7306 #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ 7307 #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ 7308 #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ 7309 7310 /******************** Bits definition for RTC_TSDR register *****************/ 7311 #define RTC_TSDR_WDU_Pos (13U) 7312 #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ 7313 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk /*!< Timestamp week day units */ 7314 #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ 7315 #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ 7316 #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ 7317 #define RTC_TSDR_MT_Pos (12U) 7318 #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ 7319 #define RTC_TSDR_MT RTC_TSDR_MT_Msk /*!< Timestamp month tens in BCD format */ 7320 #define RTC_TSDR_MU_Pos (8U) 7321 #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ 7322 #define RTC_TSDR_MU RTC_TSDR_MU_Msk /*!< Timestamp month units in BCD format */ 7323 #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ 7324 #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ 7325 #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ 7326 #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ 7327 #define RTC_TSDR_DT_Pos (4U) 7328 #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ 7329 #define RTC_TSDR_DT RTC_TSDR_DT_Msk /*!< Timestamp date tens in BCD format */ 7330 #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ 7331 #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ 7332 #define RTC_TSDR_DU_Pos (0U) 7333 #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ 7334 #define RTC_TSDR_DU RTC_TSDR_DU_Msk /*!< Timestamp date units in BCD format */ 7335 #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ 7336 #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ 7337 #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ 7338 #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ 7339 7340 /******************** Bits definition for RTC_TSSSR register ****************/ 7341 #define RTC_TSSSR_SS_Pos (0U) 7342 #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */ 7343 #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk /*!< Timestamp sub second value */ 7344 7345 /******************** Bits definition for RTC_CALR register *****************/ 7346 #define RTC_CALR_CALP_Pos (15U) 7347 #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */ 7348 #define RTC_CALR_CALP RTC_CALR_CALP_Msk /*!< Increase frequency of RTC 488.5 ppm */ 7349 #define RTC_CALR_CALW8_Pos (14U) 7350 #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */ 7351 #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk /*!< Use a 8-second calibration cycle period */ 7352 #define RTC_CALR_CALW16_Pos (13U) 7353 #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */ 7354 #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk /*!< Use a 16-second calibration cycle period */ 7355 #define RTC_CALR_CALM_Pos (0U) 7356 #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */ 7357 #define RTC_CALR_CALM RTC_CALR_CALM_Msk /*!< Calibration minus */ 7358 #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos) /*!< 0x00000001 */ 7359 #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos) /*!< 0x00000002 */ 7360 #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos) /*!< 0x00000004 */ 7361 #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos) /*!< 0x00000008 */ 7362 #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos) /*!< 0x00000010 */ 7363 #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos) /*!< 0x00000020 */ 7364 #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos) /*!< 0x00000040 */ 7365 #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos) /*!< 0x00000080 */ 7366 #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos) /*!< 0x00000100 */ 7367 7368 /******************** Bits definition for RTC_TAMPCR register ****************/ 7369 #define RTC_TAMPCR_TAMP2MF_Pos (21U) 7370 #define RTC_TAMPCR_TAMP2MF_Msk (0x1UL << RTC_TAMPCR_TAMP2MF_Pos) /*!< 0x00200000 */ 7371 #define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk /*!< Tamper 2 generates a trigger event */ 7372 #define RTC_TAMPCR_TAMP2NOERASE_Pos (20U) 7373 #define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP2NOERASE_Pos) /*!< 0x00100000 */ 7374 #define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk /*!< Tamper 2 no erase backup registers */ 7375 #define RTC_TAMPCR_TAMP2IE_Pos (19U) 7376 #define RTC_TAMPCR_TAMP2IE_Msk (0x1UL << RTC_TAMPCR_TAMP2IE_Pos) /*!< 0x00080000 */ 7377 #define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk /*!< Tamper 2 interrupt enable */ 7378 #define RTC_TAMPCR_TAMPPUDIS_Pos (15U) 7379 #define RTC_TAMPCR_TAMPPUDIS_Msk (0x1UL << RTC_TAMPCR_TAMPPUDIS_Pos) /*!< 0x00008000 */ 7380 #define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk /*!< RTC_TAMPx pull-up disable */ 7381 #define RTC_TAMPCR_TAMPPRCH_Pos (13U) 7382 #define RTC_TAMPCR_TAMPPRCH_Msk (0x3UL << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00006000 */ 7383 #define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk /*!< RTC_TAMPx precharge duration */ 7384 #define RTC_TAMPCR_TAMPPRCH_0 (0x1U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00002000 */ 7385 #define RTC_TAMPCR_TAMPPRCH_1 (0x2U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00004000 */ 7386 #define RTC_TAMPCR_TAMPFLT_Pos (11U) 7387 #define RTC_TAMPCR_TAMPFLT_Msk (0x3UL << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001800 */ 7388 #define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk /*!< RTC_TAMPx filter count */ 7389 #define RTC_TAMPCR_TAMPFLT_0 (0x1U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00000800 */ 7390 #define RTC_TAMPCR_TAMPFLT_1 (0x2U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001000 */ 7391 #define RTC_TAMPCR_TAMPFREQ_Pos (8U) 7392 #define RTC_TAMPCR_TAMPFREQ_Msk (0x7UL << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000700 */ 7393 #define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk /*!< Tamper sampling frequency */ 7394 #define RTC_TAMPCR_TAMPFREQ_0 (0x1U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000100 */ 7395 #define RTC_TAMPCR_TAMPFREQ_1 (0x2U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000200 */ 7396 #define RTC_TAMPCR_TAMPFREQ_2 (0x4U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000400 */ 7397 #define RTC_TAMPCR_TAMPTS_Pos (7U) 7398 #define RTC_TAMPCR_TAMPTS_Msk (0x1UL << RTC_TAMPCR_TAMPTS_Pos) /*!< 0x00000080 */ 7399 #define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk /*!< Activate timestamp on tamper detection event */ 7400 #define RTC_TAMPCR_TAMP2TRG_Pos (4U) 7401 #define RTC_TAMPCR_TAMP2TRG_Msk (0x1UL << RTC_TAMPCR_TAMP2TRG_Pos) /*!< 0x00000010 */ 7402 #define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk /*!< Active level for RTC_TAMP2 input */ 7403 #define RTC_TAMPCR_TAMP2E_Pos (3U) 7404 #define RTC_TAMPCR_TAMP2E_Msk (0x1UL << RTC_TAMPCR_TAMP2E_Pos) /*!< 0x00000008 */ 7405 #define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk /*!< RTC_TAMP2 detection enable */ 7406 #define RTC_TAMPCR_TAMPIE_Pos (2U) 7407 #define RTC_TAMPCR_TAMPIE_Msk (0x1UL << RTC_TAMPCR_TAMPIE_Pos) /*!< 0x00000004 */ 7408 #define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk /*!< Tampers interrupt enable */ 7409 7410 /******************** Bits definition for RTC_ALRMASSR register *************/ 7411 #define RTC_ALRMASSR_MASKSS_Pos (24U) 7412 #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */ 7413 #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk /*!< Alarm A mask the most-significant bits starting at this bit */ 7414 #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */ 7415 #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */ 7416 #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */ 7417 #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */ 7418 #define RTC_ALRMASSR_SS_Pos (0U) /*!< Alarm A sub seconds value*/ 7419 #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */ 7420 #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk 7421 7422 /******************** Bits definition for RTC_ALRMBSSR register *************/ 7423 #define RTC_ALRMBSSR_MASKSS_Pos (24U) 7424 #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */ 7425 #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk /*!< Alarm B mask the most-significant bits starting at this bit */ 7426 #define RTC_ALRMBSSR_MASKSS_0 (0x1U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */ 7427 #define RTC_ALRMBSSR_MASKSS_1 (0x2U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */ 7428 #define RTC_ALRMBSSR_MASKSS_2 (0x4U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */ 7429 #define RTC_ALRMBSSR_MASKSS_3 (0x8U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */ 7430 #define RTC_ALRMBSSR_SS_Pos (0U) /*!< Alarm B sub seconds value*/ 7431 #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */ 7432 #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk 7433 7434 /******************** Bits definition for RTC_OR register ****************/ 7435 #define RTC_OR_OUT_RMP_Pos (1U) 7436 #define RTC_OR_OUT_RMP_Msk (0x1UL << RTC_OR_OUT_RMP_Pos) /*!< 0x00000002 */ 7437 #define RTC_OR_OUT_RMP RTC_OR_OUT_RMP_Msk /*!< RTC_OUT remap */ 7438 7439 /******************** Bits definition for RTC_BKP0R register ****************/ 7440 #define RTC_BKP0R_Pos (0U) 7441 #define RTC_BKP0R_Msk (0xFFFFFFFFUL << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */ 7442 #define RTC_BKP0R RTC_BKP0R_Msk /*!< RTC backup register 0 */ 7443 7444 /******************** Bits definition for RTC_BKP1R register ****************/ 7445 #define RTC_BKP1R_Pos (0U) 7446 #define RTC_BKP1R_Msk (0xFFFFFFFFUL << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */ 7447 #define RTC_BKP1R RTC_BKP1R_Msk /*!< RTC backup register 1 */ 7448 7449 /******************** Bits definition for RTC_BKP2R register ****************/ 7450 #define RTC_BKP2R_Pos (0U) 7451 #define RTC_BKP2R_Msk (0xFFFFFFFFUL << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */ 7452 #define RTC_BKP2R RTC_BKP2R_Msk /*!< RTC backup register 2 */ 7453 7454 /******************** Bits definition for RTC_BKP3R register ****************/ 7455 #define RTC_BKP3R_Pos (0U) 7456 #define RTC_BKP3R_Msk (0xFFFFFFFFUL << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */ 7457 #define RTC_BKP3R RTC_BKP3R_Msk /*!< RTC backup register 3 */ 7458 7459 /******************** Bits definition for RTC_BKP4R register ****************/ 7460 #define RTC_BKP4R_Pos (0U) 7461 #define RTC_BKP4R_Msk (0xFFFFFFFFUL << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */ 7462 #define RTC_BKP4R RTC_BKP4R_Msk /*!< RTC backup register 4 */ 7463 7464 /******************** Bits definition for RTC_BKP5R register ****************/ 7465 #define RTC_BKP5R_Pos (0U) 7466 #define RTC_BKP5R_Msk (0xFFFFFFFFUL << RTC_BKP5R_Pos) /*!< 0xFFFFFFFF */ 7467 #define RTC_BKP5R RTC_BKP5R_Msk /*!< RTC backup register 5 */ 7468 7469 /******************** Bits definition for RTC_BKP6R register ****************/ 7470 #define RTC_BKP6R_Pos (0U) 7471 #define RTC_BKP6R_Msk (0xFFFFFFFFUL << RTC_BKP6R_Pos) /*!< 0xFFFFFFFF */ 7472 #define RTC_BKP6R RTC_BKP6R_Msk /*!< RTC backup register 6 */ 7473 7474 /******************** Bits definition for RTC_BKP7R register ****************/ 7475 #define RTC_BKP7R_Pos (0U) 7476 #define RTC_BKP7R_Msk (0xFFFFFFFFUL << RTC_BKP7R_Pos) /*!< 0xFFFFFFFF */ 7477 #define RTC_BKP7R RTC_BKP7R_Msk /*!< RTC backup register 7 */ 7478 7479 /******************** Bits definition for RTC_BKP8R register ****************/ 7480 #define RTC_BKP8R_Pos (0U) 7481 #define RTC_BKP8R_Msk (0xFFFFFFFFUL << RTC_BKP8R_Pos) /*!< 0xFFFFFFFF */ 7482 #define RTC_BKP8R RTC_BKP8R_Msk /*!< RTC backup register 8 */ 7483 7484 /******************** Bits definition for RTC_BKP9R register ****************/ 7485 #define RTC_BKP9R_Pos (0U) 7486 #define RTC_BKP9R_Msk (0xFFFFFFFFUL << RTC_BKP9R_Pos) /*!< 0xFFFFFFFF */ 7487 #define RTC_BKP9R RTC_BKP9R_Msk /*!< RTC backup register 9 */ 7488 7489 /******************** Bits definition for RTC_BKP10R register ***************/ 7490 #define RTC_BKP10R_Pos (0U) 7491 #define RTC_BKP10R_Msk (0xFFFFFFFFUL << RTC_BKP10R_Pos) /*!< 0xFFFFFFFF */ 7492 #define RTC_BKP10R RTC_BKP10R_Msk /*!< RTC backup register 10 */ 7493 7494 /******************** Bits definition for RTC_BKP11R register ***************/ 7495 #define RTC_BKP11R_Pos (0U) 7496 #define RTC_BKP11R_Msk (0xFFFFFFFFUL << RTC_BKP11R_Pos) /*!< 0xFFFFFFFF */ 7497 #define RTC_BKP11R RTC_BKP11R_Msk /*!< RTC backup register 11 */ 7498 7499 /******************** Bits definition for RTC_BKP12R register ***************/ 7500 #define RTC_BKP12R_Pos (0U) 7501 #define RTC_BKP12R_Msk (0xFFFFFFFFUL << RTC_BKP12R_Pos) /*!< 0xFFFFFFFF */ 7502 #define RTC_BKP12R RTC_BKP12R_Msk /*!< RTC backup register 12 */ 7503 7504 /******************** Bits definition for RTC_BKP13R register ***************/ 7505 #define RTC_BKP13R_Pos (0U) 7506 #define RTC_BKP13R_Msk (0xFFFFFFFFUL << RTC_BKP13R_Pos) /*!< 0xFFFFFFFF */ 7507 #define RTC_BKP13R RTC_BKP13R_Msk /*!< RTC backup register 13 */ 7508 7509 /******************** Bits definition for RTC_BKP14R register ***************/ 7510 #define RTC_BKP14R_Pos (0U) 7511 #define RTC_BKP14R_Msk (0xFFFFFFFFUL << RTC_BKP14R_Pos) /*!< 0xFFFFFFFF */ 7512 #define RTC_BKP14R RTC_BKP14R_Msk /*!< RTC backup register 14 */ 7513 7514 /******************** Bits definition for RTC_BKP15R register ***************/ 7515 #define RTC_BKP15R_Pos (0U) 7516 #define RTC_BKP15R_Msk (0xFFFFFFFFUL << RTC_BKP15R_Pos) /*!< 0xFFFFFFFF */ 7517 #define RTC_BKP15R RTC_BKP15R_Msk /*!< RTC backup register 15 */ 7518 7519 /******************** Bits definition for RTC_BKP16R register ***************/ 7520 #define RTC_BKP16R_Pos (0U) 7521 #define RTC_BKP16R_Msk (0xFFFFFFFFUL << RTC_BKP16R_Pos) /*!< 0xFFFFFFFF */ 7522 #define RTC_BKP16R RTC_BKP16R_Msk /*!< RTC backup register 16 */ 7523 7524 /******************** Bits definition for RTC_BKP17R register ***************/ 7525 #define RTC_BKP17R_Pos (0U) 7526 #define RTC_BKP17R_Msk (0xFFFFFFFFUL << RTC_BKP17R_Pos) /*!< 0xFFFFFFFF */ 7527 #define RTC_BKP17R RTC_BKP17R_Msk /*!< RTC backup register 17 */ 7528 7529 /******************** Bits definition for RTC_BKP18R register ***************/ 7530 #define RTC_BKP18R_Pos (0U) 7531 #define RTC_BKP18R_Msk (0xFFFFFFFFUL << RTC_BKP18R_Pos) /*!< 0xFFFFFFFF */ 7532 #define RTC_BKP18R RTC_BKP18R_Msk /*!< RTC backup register 18 */ 7533 7534 /******************** Bits definition for RTC_BKP19R register ***************/ 7535 #define RTC_BKP19R_Pos (0U) 7536 #define RTC_BKP19R_Msk (0xFFFFFFFFUL << RTC_BKP19R_Pos) /*!< 0xFFFFFFFF */ 7537 #define RTC_BKP19R RTC_BKP19R_Msk /*!< RTC backup register 19 */ 7538 7539 /******************** Number of backup registers ******************************/ 7540 #define RTC_BKP_NUMBER (20U) 7541 7542 /******************************************************************************/ 7543 /* */ 7544 /* Serial Peripheral Interface (SPI) */ 7545 /* */ 7546 /******************************************************************************/ 7547 /******************* Bit definition for SPI_CR1 register ********************/ 7548 #define SPI_CR1_CPHA_Pos (0U) 7549 #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ 7550 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */ 7551 #define SPI_CR1_CPOL_Pos (1U) 7552 #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ 7553 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */ 7554 #define SPI_CR1_MSTR_Pos (2U) 7555 #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ 7556 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */ 7557 7558 #define SPI_CR1_BR_Pos (3U) 7559 #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ 7560 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */ 7561 #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ 7562 #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ 7563 #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ 7564 7565 #define SPI_CR1_SPE_Pos (6U) 7566 #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ 7567 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */ 7568 #define SPI_CR1_LSBFIRST_Pos (7U) 7569 #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ 7570 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */ 7571 #define SPI_CR1_SSI_Pos (8U) 7572 #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ 7573 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */ 7574 #define SPI_CR1_SSM_Pos (9U) 7575 #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ 7576 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */ 7577 #define SPI_CR1_RXONLY_Pos (10U) 7578 #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ 7579 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */ 7580 #define SPI_CR1_CRCL_Pos (11U) 7581 #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */ 7582 #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */ 7583 #define SPI_CR1_CRCNEXT_Pos (12U) 7584 #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ 7585 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */ 7586 #define SPI_CR1_CRCEN_Pos (13U) 7587 #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ 7588 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */ 7589 #define SPI_CR1_BIDIOE_Pos (14U) 7590 #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ 7591 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */ 7592 #define SPI_CR1_BIDIMODE_Pos (15U) 7593 #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ 7594 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */ 7595 7596 /******************* Bit definition for SPI_CR2 register ********************/ 7597 #define SPI_CR2_RXDMAEN_Pos (0U) 7598 #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ 7599 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ 7600 #define SPI_CR2_TXDMAEN_Pos (1U) 7601 #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ 7602 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ 7603 #define SPI_CR2_SSOE_Pos (2U) 7604 #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ 7605 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ 7606 #define SPI_CR2_NSSP_Pos (3U) 7607 #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */ 7608 #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */ 7609 #define SPI_CR2_FRF_Pos (4U) 7610 #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */ 7611 #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */ 7612 #define SPI_CR2_ERRIE_Pos (5U) 7613 #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ 7614 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ 7615 #define SPI_CR2_RXNEIE_Pos (6U) 7616 #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ 7617 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ 7618 #define SPI_CR2_TXEIE_Pos (7U) 7619 #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ 7620 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ 7621 #define SPI_CR2_DS_Pos (8U) 7622 #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */ 7623 #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */ 7624 #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */ 7625 #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */ 7626 #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */ 7627 #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */ 7628 #define SPI_CR2_FRXTH_Pos (12U) 7629 #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */ 7630 #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */ 7631 #define SPI_CR2_LDMARX_Pos (13U) 7632 #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */ 7633 #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */ 7634 #define SPI_CR2_LDMATX_Pos (14U) 7635 #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */ 7636 #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */ 7637 7638 /******************** Bit definition for SPI_SR register ********************/ 7639 #define SPI_SR_RXNE_Pos (0U) 7640 #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ 7641 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ 7642 #define SPI_SR_TXE_Pos (1U) 7643 #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ 7644 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ 7645 #define SPI_SR_CRCERR_Pos (4U) 7646 #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ 7647 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ 7648 #define SPI_SR_MODF_Pos (5U) 7649 #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ 7650 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ 7651 #define SPI_SR_OVR_Pos (6U) 7652 #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ 7653 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ 7654 #define SPI_SR_BSY_Pos (7U) 7655 #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ 7656 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ 7657 #define SPI_SR_FRE_Pos (8U) 7658 #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */ 7659 #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */ 7660 #define SPI_SR_FRLVL_Pos (9U) 7661 #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */ 7662 #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */ 7663 #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */ 7664 #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */ 7665 #define SPI_SR_FTLVL_Pos (11U) 7666 #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */ 7667 #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */ 7668 #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */ 7669 #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */ 7670 7671 /******************** Bit definition for SPI_DR register ********************/ 7672 #define SPI_DR_DR_Pos (0U) 7673 #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ 7674 #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */ 7675 7676 /******************* Bit definition for SPI_CRCPR register ******************/ 7677 #define SPI_CRCPR_CRCPOLY_Pos (0U) 7678 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ 7679 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */ 7680 7681 /****************** Bit definition for SPI_RXCRCR register ******************/ 7682 #define SPI_RXCRCR_RXCRC_Pos (0U) 7683 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ 7684 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */ 7685 7686 /****************** Bit definition for SPI_TXCRCR register ******************/ 7687 #define SPI_TXCRCR_TXCRC_Pos (0U) 7688 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ 7689 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */ 7690 7691 /******************************************************************************/ 7692 /* */ 7693 /* Touch Sensing Controller (TSC) */ 7694 /* */ 7695 /******************************************************************************/ 7696 /******************* Bit definition for TSC_CR register *********************/ 7697 #define TSC_CR_TSCE_Pos (0U) 7698 #define TSC_CR_TSCE_Msk (0x1UL << TSC_CR_TSCE_Pos) /*!< 0x00000001 */ 7699 #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!< Touch sensing controller enable */ 7700 #define TSC_CR_START_Pos (1U) 7701 #define TSC_CR_START_Msk (0x1UL << TSC_CR_START_Pos) /*!< 0x00000002 */ 7702 #define TSC_CR_START TSC_CR_START_Msk /*!< Start a new acquisition */ 7703 #define TSC_CR_AM_Pos (2U) 7704 #define TSC_CR_AM_Msk (0x1UL << TSC_CR_AM_Pos) /*!< 0x00000004 */ 7705 #define TSC_CR_AM TSC_CR_AM_Msk /*!< Acquisition mode */ 7706 #define TSC_CR_SYNCPOL_Pos (3U) 7707 #define TSC_CR_SYNCPOL_Msk (0x1UL << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */ 7708 #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!< Synchronization pin polarity */ 7709 #define TSC_CR_IODEF_Pos (4U) 7710 #define TSC_CR_IODEF_Msk (0x1UL << TSC_CR_IODEF_Pos) /*!< 0x00000010 */ 7711 #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!< IO default mode */ 7712 7713 #define TSC_CR_MCV_Pos (5U) 7714 #define TSC_CR_MCV_Msk (0x7UL << TSC_CR_MCV_Pos) /*!< 0x000000E0 */ 7715 #define TSC_CR_MCV TSC_CR_MCV_Msk /*!< MCV[2:0] bits (Max Count Value) */ 7716 #define TSC_CR_MCV_0 (0x1U << TSC_CR_MCV_Pos) /*!< 0x00000020 */ 7717 #define TSC_CR_MCV_1 (0x2U << TSC_CR_MCV_Pos) /*!< 0x00000040 */ 7718 #define TSC_CR_MCV_2 (0x4U << TSC_CR_MCV_Pos) /*!< 0x00000080 */ 7719 7720 #define TSC_CR_PGPSC_Pos (12U) 7721 #define TSC_CR_PGPSC_Msk (0x7UL << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */ 7722 #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!< PGPSC[2:0] bits (Pulse Generator Prescaler) */ 7723 #define TSC_CR_PGPSC_0 (0x1U << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */ 7724 #define TSC_CR_PGPSC_1 (0x2U << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */ 7725 #define TSC_CR_PGPSC_2 (0x4U << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */ 7726 7727 #define TSC_CR_SSPSC_Pos (15U) 7728 #define TSC_CR_SSPSC_Msk (0x1UL << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */ 7729 #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!< Spread Spectrum Prescaler */ 7730 #define TSC_CR_SSE_Pos (16U) 7731 #define TSC_CR_SSE_Msk (0x1UL << TSC_CR_SSE_Pos) /*!< 0x00010000 */ 7732 #define TSC_CR_SSE TSC_CR_SSE_Msk /*!< Spread Spectrum Enable */ 7733 7734 #define TSC_CR_SSD_Pos (17U) 7735 #define TSC_CR_SSD_Msk (0x7FUL << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */ 7736 #define TSC_CR_SSD TSC_CR_SSD_Msk /*!< SSD[6:0] bits (Spread Spectrum Deviation) */ 7737 #define TSC_CR_SSD_0 (0x01U << TSC_CR_SSD_Pos) /*!< 0x00020000 */ 7738 #define TSC_CR_SSD_1 (0x02U << TSC_CR_SSD_Pos) /*!< 0x00040000 */ 7739 #define TSC_CR_SSD_2 (0x04U << TSC_CR_SSD_Pos) /*!< 0x00080000 */ 7740 #define TSC_CR_SSD_3 (0x08U << TSC_CR_SSD_Pos) /*!< 0x00100000 */ 7741 #define TSC_CR_SSD_4 (0x10U << TSC_CR_SSD_Pos) /*!< 0x00200000 */ 7742 #define TSC_CR_SSD_5 (0x20U << TSC_CR_SSD_Pos) /*!< 0x00400000 */ 7743 #define TSC_CR_SSD_6 (0x40U << TSC_CR_SSD_Pos) /*!< 0x00800000 */ 7744 7745 #define TSC_CR_CTPL_Pos (24U) 7746 #define TSC_CR_CTPL_Msk (0xFUL << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */ 7747 #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!< CTPL[3:0] bits (Charge Transfer pulse low) */ 7748 #define TSC_CR_CTPL_0 (0x1U << TSC_CR_CTPL_Pos) /*!< 0x01000000 */ 7749 #define TSC_CR_CTPL_1 (0x2U << TSC_CR_CTPL_Pos) /*!< 0x02000000 */ 7750 #define TSC_CR_CTPL_2 (0x4U << TSC_CR_CTPL_Pos) /*!< 0x04000000 */ 7751 #define TSC_CR_CTPL_3 (0x8U << TSC_CR_CTPL_Pos) /*!< 0x08000000 */ 7752 7753 #define TSC_CR_CTPH_Pos (28U) 7754 #define TSC_CR_CTPH_Msk (0xFUL << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */ 7755 #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!< CTPH[3:0] bits (Charge Transfer pulse high) */ 7756 #define TSC_CR_CTPH_0 (0x1U << TSC_CR_CTPH_Pos) /*!< 0x10000000 */ 7757 #define TSC_CR_CTPH_1 (0x2U << TSC_CR_CTPH_Pos) /*!< 0x20000000 */ 7758 #define TSC_CR_CTPH_2 (0x4U << TSC_CR_CTPH_Pos) /*!< 0x40000000 */ 7759 #define TSC_CR_CTPH_3 (0x8U << TSC_CR_CTPH_Pos) /*!< 0x80000000 */ 7760 7761 /******************* Bit definition for TSC_IER register ********************/ 7762 #define TSC_IER_EOAIE_Pos (0U) 7763 #define TSC_IER_EOAIE_Msk (0x1UL << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */ 7764 #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!< End of acquisition interrupt enable */ 7765 #define TSC_IER_MCEIE_Pos (1U) 7766 #define TSC_IER_MCEIE_Msk (0x1UL << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */ 7767 #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!< Max count error interrupt enable */ 7768 7769 /******************* Bit definition for TSC_ICR register ********************/ 7770 #define TSC_ICR_EOAIC_Pos (0U) 7771 #define TSC_ICR_EOAIC_Msk (0x1UL << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */ 7772 #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!< End of acquisition interrupt clear */ 7773 #define TSC_ICR_MCEIC_Pos (1U) 7774 #define TSC_ICR_MCEIC_Msk (0x1UL << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */ 7775 #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!< Max count error interrupt clear */ 7776 7777 /******************* Bit definition for TSC_ISR register ********************/ 7778 #define TSC_ISR_EOAF_Pos (0U) 7779 #define TSC_ISR_EOAF_Msk (0x1UL << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */ 7780 #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!< End of acquisition flag */ 7781 #define TSC_ISR_MCEF_Pos (1U) 7782 #define TSC_ISR_MCEF_Msk (0x1UL << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */ 7783 #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!< Max count error flag */ 7784 7785 /******************* Bit definition for TSC_IOHCR register ******************/ 7786 #define TSC_IOHCR_G1_IO1_Pos (0U) 7787 #define TSC_IOHCR_G1_IO1_Msk (0x1UL << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */ 7788 #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!< GROUP1_IO1 schmitt trigger hysteresis mode */ 7789 #define TSC_IOHCR_G1_IO2_Pos (1U) 7790 #define TSC_IOHCR_G1_IO2_Msk (0x1UL << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */ 7791 #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!< GROUP1_IO2 schmitt trigger hysteresis mode */ 7792 #define TSC_IOHCR_G1_IO3_Pos (2U) 7793 #define TSC_IOHCR_G1_IO3_Msk (0x1UL << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */ 7794 #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!< GROUP1_IO3 schmitt trigger hysteresis mode */ 7795 #define TSC_IOHCR_G1_IO4_Pos (3U) 7796 #define TSC_IOHCR_G1_IO4_Msk (0x1UL << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */ 7797 #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!< GROUP1_IO4 schmitt trigger hysteresis mode */ 7798 #define TSC_IOHCR_G2_IO1_Pos (4U) 7799 #define TSC_IOHCR_G2_IO1_Msk (0x1UL << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */ 7800 #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!< GROUP2_IO1 schmitt trigger hysteresis mode */ 7801 #define TSC_IOHCR_G2_IO2_Pos (5U) 7802 #define TSC_IOHCR_G2_IO2_Msk (0x1UL << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */ 7803 #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!< GROUP2_IO2 schmitt trigger hysteresis mode */ 7804 #define TSC_IOHCR_G2_IO3_Pos (6U) 7805 #define TSC_IOHCR_G2_IO3_Msk (0x1UL << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */ 7806 #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!< GROUP2_IO3 schmitt trigger hysteresis mode */ 7807 #define TSC_IOHCR_G2_IO4_Pos (7U) 7808 #define TSC_IOHCR_G2_IO4_Msk (0x1UL << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */ 7809 #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!< GROUP2_IO4 schmitt trigger hysteresis mode */ 7810 #define TSC_IOHCR_G3_IO1_Pos (8U) 7811 #define TSC_IOHCR_G3_IO1_Msk (0x1UL << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */ 7812 #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!< GROUP3_IO1 schmitt trigger hysteresis mode */ 7813 #define TSC_IOHCR_G3_IO2_Pos (9U) 7814 #define TSC_IOHCR_G3_IO2_Msk (0x1UL << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */ 7815 #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!< GROUP3_IO2 schmitt trigger hysteresis mode */ 7816 #define TSC_IOHCR_G3_IO3_Pos (10U) 7817 #define TSC_IOHCR_G3_IO3_Msk (0x1UL << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */ 7818 #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!< GROUP3_IO3 schmitt trigger hysteresis mode */ 7819 #define TSC_IOHCR_G3_IO4_Pos (11U) 7820 #define TSC_IOHCR_G3_IO4_Msk (0x1UL << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */ 7821 #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!< GROUP3_IO4 schmitt trigger hysteresis mode */ 7822 #define TSC_IOHCR_G4_IO1_Pos (12U) 7823 #define TSC_IOHCR_G4_IO1_Msk (0x1UL << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */ 7824 #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!< GROUP4_IO1 schmitt trigger hysteresis mode */ 7825 #define TSC_IOHCR_G4_IO2_Pos (13U) 7826 #define TSC_IOHCR_G4_IO2_Msk (0x1UL << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */ 7827 #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!< GROUP4_IO2 schmitt trigger hysteresis mode */ 7828 #define TSC_IOHCR_G4_IO3_Pos (14U) 7829 #define TSC_IOHCR_G4_IO3_Msk (0x1UL << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */ 7830 #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!< GROUP4_IO3 schmitt trigger hysteresis mode */ 7831 #define TSC_IOHCR_G4_IO4_Pos (15U) 7832 #define TSC_IOHCR_G4_IO4_Msk (0x1UL << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */ 7833 #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!< GROUP4_IO4 schmitt trigger hysteresis mode */ 7834 #define TSC_IOHCR_G5_IO1_Pos (16U) 7835 #define TSC_IOHCR_G5_IO1_Msk (0x1UL << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */ 7836 #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!< GROUP5_IO1 schmitt trigger hysteresis mode */ 7837 #define TSC_IOHCR_G5_IO2_Pos (17U) 7838 #define TSC_IOHCR_G5_IO2_Msk (0x1UL << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */ 7839 #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!< GROUP5_IO2 schmitt trigger hysteresis mode */ 7840 #define TSC_IOHCR_G5_IO3_Pos (18U) 7841 #define TSC_IOHCR_G5_IO3_Msk (0x1UL << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */ 7842 #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!< GROUP5_IO3 schmitt trigger hysteresis mode */ 7843 #define TSC_IOHCR_G5_IO4_Pos (19U) 7844 #define TSC_IOHCR_G5_IO4_Msk (0x1UL << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */ 7845 #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!< GROUP5_IO4 schmitt trigger hysteresis mode */ 7846 #define TSC_IOHCR_G6_IO1_Pos (20U) 7847 #define TSC_IOHCR_G6_IO1_Msk (0x1UL << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */ 7848 #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!< GROUP6_IO1 schmitt trigger hysteresis mode */ 7849 #define TSC_IOHCR_G6_IO2_Pos (21U) 7850 #define TSC_IOHCR_G6_IO2_Msk (0x1UL << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */ 7851 #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!< GROUP6_IO2 schmitt trigger hysteresis mode */ 7852 #define TSC_IOHCR_G6_IO3_Pos (22U) 7853 #define TSC_IOHCR_G6_IO3_Msk (0x1UL << TSC_IOHCR_G6_IO3_Pos) /*!< 0x00400000 */ 7854 #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk /*!< GROUP6_IO3 schmitt trigger hysteresis mode */ 7855 #define TSC_IOHCR_G6_IO4_Pos (23U) 7856 #define TSC_IOHCR_G6_IO4_Msk (0x1UL << TSC_IOHCR_G6_IO4_Pos) /*!< 0x00800000 */ 7857 #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk /*!< GROUP6_IO4 schmitt trigger hysteresis mode */ 7858 #define TSC_IOHCR_G7_IO1_Pos (24U) 7859 #define TSC_IOHCR_G7_IO1_Msk (0x1UL << TSC_IOHCR_G7_IO1_Pos) /*!< 0x01000000 */ 7860 #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk /*!< GROUP7_IO1 schmitt trigger hysteresis mode */ 7861 #define TSC_IOHCR_G7_IO2_Pos (25U) 7862 #define TSC_IOHCR_G7_IO2_Msk (0x1UL << TSC_IOHCR_G7_IO2_Pos) /*!< 0x02000000 */ 7863 #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk /*!< GROUP7_IO2 schmitt trigger hysteresis mode */ 7864 #define TSC_IOHCR_G7_IO3_Pos (26U) 7865 #define TSC_IOHCR_G7_IO3_Msk (0x1UL << TSC_IOHCR_G7_IO3_Pos) /*!< 0x04000000 */ 7866 #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk /*!< GROUP7_IO3 schmitt trigger hysteresis mode */ 7867 #define TSC_IOHCR_G7_IO4_Pos (27U) 7868 #define TSC_IOHCR_G7_IO4_Msk (0x1UL << TSC_IOHCR_G7_IO4_Pos) /*!< 0x08000000 */ 7869 #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk /*!< GROUP7_IO4 schmitt trigger hysteresis mode */ 7870 7871 /******************* Bit definition for TSC_IOASCR register *****************/ 7872 #define TSC_IOASCR_G1_IO1_Pos (0U) 7873 #define TSC_IOASCR_G1_IO1_Msk (0x1UL << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */ 7874 #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!< GROUP1_IO1 analog switch enable */ 7875 #define TSC_IOASCR_G1_IO2_Pos (1U) 7876 #define TSC_IOASCR_G1_IO2_Msk (0x1UL << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */ 7877 #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!< GROUP1_IO2 analog switch enable */ 7878 #define TSC_IOASCR_G1_IO3_Pos (2U) 7879 #define TSC_IOASCR_G1_IO3_Msk (0x1UL << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */ 7880 #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!< GROUP1_IO3 analog switch enable */ 7881 #define TSC_IOASCR_G1_IO4_Pos (3U) 7882 #define TSC_IOASCR_G1_IO4_Msk (0x1UL << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */ 7883 #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!< GROUP1_IO4 analog switch enable */ 7884 #define TSC_IOASCR_G2_IO1_Pos (4U) 7885 #define TSC_IOASCR_G2_IO1_Msk (0x1UL << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */ 7886 #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!< GROUP2_IO1 analog switch enable */ 7887 #define TSC_IOASCR_G2_IO2_Pos (5U) 7888 #define TSC_IOASCR_G2_IO2_Msk (0x1UL << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */ 7889 #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!< GROUP2_IO2 analog switch enable */ 7890 #define TSC_IOASCR_G2_IO3_Pos (6U) 7891 #define TSC_IOASCR_G2_IO3_Msk (0x1UL << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */ 7892 #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!< GROUP2_IO3 analog switch enable */ 7893 #define TSC_IOASCR_G2_IO4_Pos (7U) 7894 #define TSC_IOASCR_G2_IO4_Msk (0x1UL << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */ 7895 #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!< GROUP2_IO4 analog switch enable */ 7896 #define TSC_IOASCR_G3_IO1_Pos (8U) 7897 #define TSC_IOASCR_G3_IO1_Msk (0x1UL << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */ 7898 #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!< GROUP3_IO1 analog switch enable */ 7899 #define TSC_IOASCR_G3_IO2_Pos (9U) 7900 #define TSC_IOASCR_G3_IO2_Msk (0x1UL << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */ 7901 #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!< GROUP3_IO2 analog switch enable */ 7902 #define TSC_IOASCR_G3_IO3_Pos (10U) 7903 #define TSC_IOASCR_G3_IO3_Msk (0x1UL << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */ 7904 #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!< GROUP3_IO3 analog switch enable */ 7905 #define TSC_IOASCR_G3_IO4_Pos (11U) 7906 #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */ 7907 #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!< GROUP3_IO4 analog switch enable */ 7908 #define TSC_IOASCR_G4_IO1_Pos (12U) 7909 #define TSC_IOASCR_G4_IO1_Msk (0x1UL << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */ 7910 #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!< GROUP4_IO1 analog switch enable */ 7911 #define TSC_IOASCR_G4_IO2_Pos (13U) 7912 #define TSC_IOASCR_G4_IO2_Msk (0x1UL << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */ 7913 #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!< GROUP4_IO2 analog switch enable */ 7914 #define TSC_IOASCR_G4_IO3_Pos (14U) 7915 #define TSC_IOASCR_G4_IO3_Msk (0x1UL << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */ 7916 #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!< GROUP4_IO3 analog switch enable */ 7917 #define TSC_IOASCR_G4_IO4_Pos (15U) 7918 #define TSC_IOASCR_G4_IO4_Msk (0x1UL << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */ 7919 #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!< GROUP4_IO4 analog switch enable */ 7920 #define TSC_IOASCR_G5_IO1_Pos (16U) 7921 #define TSC_IOASCR_G5_IO1_Msk (0x1UL << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */ 7922 #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!< GROUP5_IO1 analog switch enable */ 7923 #define TSC_IOASCR_G5_IO2_Pos (17U) 7924 #define TSC_IOASCR_G5_IO2_Msk (0x1UL << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */ 7925 #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!< GROUP5_IO2 analog switch enable */ 7926 #define TSC_IOASCR_G5_IO3_Pos (18U) 7927 #define TSC_IOASCR_G5_IO3_Msk (0x1UL << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */ 7928 #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!< GROUP5_IO3 analog switch enable */ 7929 #define TSC_IOASCR_G5_IO4_Pos (19U) 7930 #define TSC_IOASCR_G5_IO4_Msk (0x1UL << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */ 7931 #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!< GROUP5_IO4 analog switch enable */ 7932 #define TSC_IOASCR_G6_IO1_Pos (20U) 7933 #define TSC_IOASCR_G6_IO1_Msk (0x1UL << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */ 7934 #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!< GROUP6_IO1 analog switch enable */ 7935 #define TSC_IOASCR_G6_IO2_Pos (21U) 7936 #define TSC_IOASCR_G6_IO2_Msk (0x1UL << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */ 7937 #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!< GROUP6_IO2 analog switch enable */ 7938 #define TSC_IOASCR_G6_IO3_Pos (22U) 7939 #define TSC_IOASCR_G6_IO3_Msk (0x1UL << TSC_IOASCR_G6_IO3_Pos) /*!< 0x00400000 */ 7940 #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk /*!< GROUP6_IO3 analog switch enable */ 7941 #define TSC_IOASCR_G6_IO4_Pos (23U) 7942 #define TSC_IOASCR_G6_IO4_Msk (0x1UL << TSC_IOASCR_G6_IO4_Pos) /*!< 0x00800000 */ 7943 #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk /*!< GROUP6_IO4 analog switch enable */ 7944 #define TSC_IOASCR_G7_IO1_Pos (24U) 7945 #define TSC_IOASCR_G7_IO1_Msk (0x1UL << TSC_IOASCR_G7_IO1_Pos) /*!< 0x01000000 */ 7946 #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk /*!< GROUP7_IO1 analog switch enable */ 7947 #define TSC_IOASCR_G7_IO2_Pos (25U) 7948 #define TSC_IOASCR_G7_IO2_Msk (0x1UL << TSC_IOASCR_G7_IO2_Pos) /*!< 0x02000000 */ 7949 #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk /*!< GROUP7_IO2 analog switch enable */ 7950 #define TSC_IOASCR_G7_IO3_Pos (26U) 7951 #define TSC_IOASCR_G7_IO3_Msk (0x1UL << TSC_IOASCR_G7_IO3_Pos) /*!< 0x04000000 */ 7952 #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk /*!< GROUP7_IO3 analog switch enable */ 7953 #define TSC_IOASCR_G7_IO4_Pos (27U) 7954 #define TSC_IOASCR_G7_IO4_Msk (0x1UL << TSC_IOASCR_G7_IO4_Pos) /*!< 0x08000000 */ 7955 #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk /*!< GROUP7_IO4 analog switch enable */ 7956 7957 /******************* Bit definition for TSC_IOSCR register ******************/ 7958 #define TSC_IOSCR_G1_IO1_Pos (0U) 7959 #define TSC_IOSCR_G1_IO1_Msk (0x1UL << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */ 7960 #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!< GROUP1_IO1 sampling mode */ 7961 #define TSC_IOSCR_G1_IO2_Pos (1U) 7962 #define TSC_IOSCR_G1_IO2_Msk (0x1UL << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */ 7963 #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!< GROUP1_IO2 sampling mode */ 7964 #define TSC_IOSCR_G1_IO3_Pos (2U) 7965 #define TSC_IOSCR_G1_IO3_Msk (0x1UL << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */ 7966 #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!< GROUP1_IO3 sampling mode */ 7967 #define TSC_IOSCR_G1_IO4_Pos (3U) 7968 #define TSC_IOSCR_G1_IO4_Msk (0x1UL << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */ 7969 #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!< GROUP1_IO4 sampling mode */ 7970 #define TSC_IOSCR_G2_IO1_Pos (4U) 7971 #define TSC_IOSCR_G2_IO1_Msk (0x1UL << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */ 7972 #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!< GROUP2_IO1 sampling mode */ 7973 #define TSC_IOSCR_G2_IO2_Pos (5U) 7974 #define TSC_IOSCR_G2_IO2_Msk (0x1UL << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */ 7975 #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!< GROUP2_IO2 sampling mode */ 7976 #define TSC_IOSCR_G2_IO3_Pos (6U) 7977 #define TSC_IOSCR_G2_IO3_Msk (0x1UL << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */ 7978 #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!< GROUP2_IO3 sampling mode */ 7979 #define TSC_IOSCR_G2_IO4_Pos (7U) 7980 #define TSC_IOSCR_G2_IO4_Msk (0x1UL << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */ 7981 #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!< GROUP2_IO4 sampling mode */ 7982 #define TSC_IOSCR_G3_IO1_Pos (8U) 7983 #define TSC_IOSCR_G3_IO1_Msk (0x1UL << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */ 7984 #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!< GROUP3_IO1 sampling mode */ 7985 #define TSC_IOSCR_G3_IO2_Pos (9U) 7986 #define TSC_IOSCR_G3_IO2_Msk (0x1UL << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */ 7987 #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!< GROUP3_IO2 sampling mode */ 7988 #define TSC_IOSCR_G3_IO3_Pos (10U) 7989 #define TSC_IOSCR_G3_IO3_Msk (0x1UL << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */ 7990 #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!< GROUP3_IO3 sampling mode */ 7991 #define TSC_IOSCR_G3_IO4_Pos (11U) 7992 #define TSC_IOSCR_G3_IO4_Msk (0x1UL << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */ 7993 #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!< GROUP3_IO4 sampling mode */ 7994 #define TSC_IOSCR_G4_IO1_Pos (12U) 7995 #define TSC_IOSCR_G4_IO1_Msk (0x1UL << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */ 7996 #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!< GROUP4_IO1 sampling mode */ 7997 #define TSC_IOSCR_G4_IO2_Pos (13U) 7998 #define TSC_IOSCR_G4_IO2_Msk (0x1UL << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */ 7999 #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!< GROUP4_IO2 sampling mode */ 8000 #define TSC_IOSCR_G4_IO3_Pos (14U) 8001 #define TSC_IOSCR_G4_IO3_Msk (0x1UL << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */ 8002 #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!< GROUP4_IO3 sampling mode */ 8003 #define TSC_IOSCR_G4_IO4_Pos (15U) 8004 #define TSC_IOSCR_G4_IO4_Msk (0x1UL << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */ 8005 #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!< GROUP4_IO4 sampling mode */ 8006 #define TSC_IOSCR_G5_IO1_Pos (16U) 8007 #define TSC_IOSCR_G5_IO1_Msk (0x1UL << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */ 8008 #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!< GROUP5_IO1 sampling mode */ 8009 #define TSC_IOSCR_G5_IO2_Pos (17U) 8010 #define TSC_IOSCR_G5_IO2_Msk (0x1UL << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */ 8011 #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!< GROUP5_IO2 sampling mode */ 8012 #define TSC_IOSCR_G5_IO3_Pos (18U) 8013 #define TSC_IOSCR_G5_IO3_Msk (0x1UL << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */ 8014 #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!< GROUP5_IO3 sampling mode */ 8015 #define TSC_IOSCR_G5_IO4_Pos (19U) 8016 #define TSC_IOSCR_G5_IO4_Msk (0x1UL << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */ 8017 #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!< GROUP5_IO4 sampling mode */ 8018 #define TSC_IOSCR_G6_IO1_Pos (20U) 8019 #define TSC_IOSCR_G6_IO1_Msk (0x1UL << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */ 8020 #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!< GROUP6_IO1 sampling mode */ 8021 #define TSC_IOSCR_G6_IO2_Pos (21U) 8022 #define TSC_IOSCR_G6_IO2_Msk (0x1UL << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */ 8023 #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!< GROUP6_IO2 sampling mode */ 8024 #define TSC_IOSCR_G6_IO3_Pos (22U) 8025 #define TSC_IOSCR_G6_IO3_Msk (0x1UL << TSC_IOSCR_G6_IO3_Pos) /*!< 0x00400000 */ 8026 #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk /*!< GROUP6_IO3 sampling mode */ 8027 #define TSC_IOSCR_G6_IO4_Pos (23U) 8028 #define TSC_IOSCR_G6_IO4_Msk (0x1UL << TSC_IOSCR_G6_IO4_Pos) /*!< 0x00800000 */ 8029 #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk /*!< GROUP6_IO4 sampling mode */ 8030 #define TSC_IOSCR_G7_IO1_Pos (24U) 8031 #define TSC_IOSCR_G7_IO1_Msk (0x1UL << TSC_IOSCR_G7_IO1_Pos) /*!< 0x01000000 */ 8032 #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk /*!< GROUP7_IO1 sampling mode */ 8033 #define TSC_IOSCR_G7_IO2_Pos (25U) 8034 #define TSC_IOSCR_G7_IO2_Msk (0x1UL << TSC_IOSCR_G7_IO2_Pos) /*!< 0x02000000 */ 8035 #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk /*!< GROUP7_IO2 sampling mode */ 8036 #define TSC_IOSCR_G7_IO3_Pos (26U) 8037 #define TSC_IOSCR_G7_IO3_Msk (0x1UL << TSC_IOSCR_G7_IO3_Pos) /*!< 0x04000000 */ 8038 #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk /*!< GROUP7_IO3 sampling mode */ 8039 #define TSC_IOSCR_G7_IO4_Pos (27U) 8040 #define TSC_IOSCR_G7_IO4_Msk (0x1UL << TSC_IOSCR_G7_IO4_Pos) /*!< 0x08000000 */ 8041 #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk /*!< GROUP7_IO4 sampling mode */ 8042 8043 /******************* Bit definition for TSC_IOCCR register ******************/ 8044 #define TSC_IOCCR_G1_IO1_Pos (0U) 8045 #define TSC_IOCCR_G1_IO1_Msk (0x1UL << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */ 8046 #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!< GROUP1_IO1 channel mode */ 8047 #define TSC_IOCCR_G1_IO2_Pos (1U) 8048 #define TSC_IOCCR_G1_IO2_Msk (0x1UL << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */ 8049 #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!< GROUP1_IO2 channel mode */ 8050 #define TSC_IOCCR_G1_IO3_Pos (2U) 8051 #define TSC_IOCCR_G1_IO3_Msk (0x1UL << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */ 8052 #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!< GROUP1_IO3 channel mode */ 8053 #define TSC_IOCCR_G1_IO4_Pos (3U) 8054 #define TSC_IOCCR_G1_IO4_Msk (0x1UL << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */ 8055 #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!< GROUP1_IO4 channel mode */ 8056 #define TSC_IOCCR_G2_IO1_Pos (4U) 8057 #define TSC_IOCCR_G2_IO1_Msk (0x1UL << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */ 8058 #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!< GROUP2_IO1 channel mode */ 8059 #define TSC_IOCCR_G2_IO2_Pos (5U) 8060 #define TSC_IOCCR_G2_IO2_Msk (0x1UL << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */ 8061 #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!< GROUP2_IO2 channel mode */ 8062 #define TSC_IOCCR_G2_IO3_Pos (6U) 8063 #define TSC_IOCCR_G2_IO3_Msk (0x1UL << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */ 8064 #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!< GROUP2_IO3 channel mode */ 8065 #define TSC_IOCCR_G2_IO4_Pos (7U) 8066 #define TSC_IOCCR_G2_IO4_Msk (0x1UL << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */ 8067 #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!< GROUP2_IO4 channel mode */ 8068 #define TSC_IOCCR_G3_IO1_Pos (8U) 8069 #define TSC_IOCCR_G3_IO1_Msk (0x1UL << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */ 8070 #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!< GROUP3_IO1 channel mode */ 8071 #define TSC_IOCCR_G3_IO2_Pos (9U) 8072 #define TSC_IOCCR_G3_IO2_Msk (0x1UL << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */ 8073 #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!< GROUP3_IO2 channel mode */ 8074 #define TSC_IOCCR_G3_IO3_Pos (10U) 8075 #define TSC_IOCCR_G3_IO3_Msk (0x1UL << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */ 8076 #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!< GROUP3_IO3 channel mode */ 8077 #define TSC_IOCCR_G3_IO4_Pos (11U) 8078 #define TSC_IOCCR_G3_IO4_Msk (0x1UL << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */ 8079 #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!< GROUP3_IO4 channel mode */ 8080 #define TSC_IOCCR_G4_IO1_Pos (12U) 8081 #define TSC_IOCCR_G4_IO1_Msk (0x1UL << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */ 8082 #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!< GROUP4_IO1 channel mode */ 8083 #define TSC_IOCCR_G4_IO2_Pos (13U) 8084 #define TSC_IOCCR_G4_IO2_Msk (0x1UL << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */ 8085 #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!< GROUP4_IO2 channel mode */ 8086 #define TSC_IOCCR_G4_IO3_Pos (14U) 8087 #define TSC_IOCCR_G4_IO3_Msk (0x1UL << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */ 8088 #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!< GROUP4_IO3 channel mode */ 8089 #define TSC_IOCCR_G4_IO4_Pos (15U) 8090 #define TSC_IOCCR_G4_IO4_Msk (0x1UL << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */ 8091 #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!< GROUP4_IO4 channel mode */ 8092 #define TSC_IOCCR_G5_IO1_Pos (16U) 8093 #define TSC_IOCCR_G5_IO1_Msk (0x1UL << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */ 8094 #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!< GROUP5_IO1 channel mode */ 8095 #define TSC_IOCCR_G5_IO2_Pos (17U) 8096 #define TSC_IOCCR_G5_IO2_Msk (0x1UL << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */ 8097 #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!< GROUP5_IO2 channel mode */ 8098 #define TSC_IOCCR_G5_IO3_Pos (18U) 8099 #define TSC_IOCCR_G5_IO3_Msk (0x1UL << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */ 8100 #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!< GROUP5_IO3 channel mode */ 8101 #define TSC_IOCCR_G5_IO4_Pos (19U) 8102 #define TSC_IOCCR_G5_IO4_Msk (0x1UL << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */ 8103 #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!< GROUP5_IO4 channel mode */ 8104 #define TSC_IOCCR_G6_IO1_Pos (20U) 8105 #define TSC_IOCCR_G6_IO1_Msk (0x1UL << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */ 8106 #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!< GROUP6_IO1 channel mode */ 8107 #define TSC_IOCCR_G6_IO2_Pos (21U) 8108 #define TSC_IOCCR_G6_IO2_Msk (0x1UL << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */ 8109 #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!< GROUP6_IO2 channel mode */ 8110 #define TSC_IOCCR_G6_IO3_Pos (22U) 8111 #define TSC_IOCCR_G6_IO3_Msk (0x1UL << TSC_IOCCR_G6_IO3_Pos) /*!< 0x00400000 */ 8112 #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk /*!< GROUP6_IO3 channel mode */ 8113 #define TSC_IOCCR_G6_IO4_Pos (23U) 8114 #define TSC_IOCCR_G6_IO4_Msk (0x1UL << TSC_IOCCR_G6_IO4_Pos) /*!< 0x00800000 */ 8115 #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk /*!< GROUP6_IO4 channel mode */ 8116 #define TSC_IOCCR_G7_IO1_Pos (24U) 8117 #define TSC_IOCCR_G7_IO1_Msk (0x1UL << TSC_IOCCR_G7_IO1_Pos) /*!< 0x01000000 */ 8118 #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk /*!< GROUP7_IO1 channel mode */ 8119 #define TSC_IOCCR_G7_IO2_Pos (25U) 8120 #define TSC_IOCCR_G7_IO2_Msk (0x1UL << TSC_IOCCR_G7_IO2_Pos) /*!< 0x02000000 */ 8121 #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk /*!< GROUP7_IO2 channel mode */ 8122 #define TSC_IOCCR_G7_IO3_Pos (26U) 8123 #define TSC_IOCCR_G7_IO3_Msk (0x1UL << TSC_IOCCR_G7_IO3_Pos) /*!< 0x04000000 */ 8124 #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk /*!< GROUP7_IO3 channel mode */ 8125 #define TSC_IOCCR_G7_IO4_Pos (27U) 8126 #define TSC_IOCCR_G7_IO4_Msk (0x1UL << TSC_IOCCR_G7_IO4_Pos) /*!< 0x08000000 */ 8127 #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk /*!< GROUP7_IO4 channel mode */ 8128 8129 /******************* Bit definition for TSC_IOGCSR register *****************/ 8130 #define TSC_IOGCSR_G1E_Pos (0U) 8131 #define TSC_IOGCSR_G1E_Msk (0x1UL << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */ 8132 #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!< Analog IO GROUP1 enable */ 8133 #define TSC_IOGCSR_G2E_Pos (1U) 8134 #define TSC_IOGCSR_G2E_Msk (0x1UL << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */ 8135 #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!< Analog IO GROUP2 enable */ 8136 #define TSC_IOGCSR_G3E_Pos (2U) 8137 #define TSC_IOGCSR_G3E_Msk (0x1UL << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */ 8138 #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!< Analog IO GROUP3 enable */ 8139 #define TSC_IOGCSR_G4E_Pos (3U) 8140 #define TSC_IOGCSR_G4E_Msk (0x1UL << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */ 8141 #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!< Analog IO GROUP4 enable */ 8142 #define TSC_IOGCSR_G5E_Pos (4U) 8143 #define TSC_IOGCSR_G5E_Msk (0x1UL << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */ 8144 #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!< Analog IO GROUP5 enable */ 8145 #define TSC_IOGCSR_G6E_Pos (5U) 8146 #define TSC_IOGCSR_G6E_Msk (0x1UL << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */ 8147 #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!< Analog IO GROUP6 enable */ 8148 #define TSC_IOGCSR_G7E_Pos (6U) 8149 #define TSC_IOGCSR_G7E_Msk (0x1UL << TSC_IOGCSR_G7E_Pos) /*!< 0x00000040 */ 8150 #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk /*!< Analog IO GROUP7 enable */ 8151 #define TSC_IOGCSR_G1S_Pos (16U) 8152 #define TSC_IOGCSR_G1S_Msk (0x1UL << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */ 8153 #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!< Analog IO GROUP1 status */ 8154 #define TSC_IOGCSR_G2S_Pos (17U) 8155 #define TSC_IOGCSR_G2S_Msk (0x1UL << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */ 8156 #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!< Analog IO GROUP2 status */ 8157 #define TSC_IOGCSR_G3S_Pos (18U) 8158 #define TSC_IOGCSR_G3S_Msk (0x1UL << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */ 8159 #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!< Analog IO GROUP3 status */ 8160 #define TSC_IOGCSR_G4S_Pos (19U) 8161 #define TSC_IOGCSR_G4S_Msk (0x1UL << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */ 8162 #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!< Analog IO GROUP4 status */ 8163 #define TSC_IOGCSR_G5S_Pos (20U) 8164 #define TSC_IOGCSR_G5S_Msk (0x1UL << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */ 8165 #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!< Analog IO GROUP5 status */ 8166 #define TSC_IOGCSR_G6S_Pos (21U) 8167 #define TSC_IOGCSR_G6S_Msk (0x1UL << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */ 8168 #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!< Analog IO GROUP6 status */ 8169 #define TSC_IOGCSR_G7S_Pos (22U) 8170 #define TSC_IOGCSR_G7S_Msk (0x1UL << TSC_IOGCSR_G7S_Pos) /*!< 0x00400000 */ 8171 #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk /*!< Analog IO GROUP7 status */ 8172 8173 /******************* Bit definition for TSC_IOGXCR register *****************/ 8174 #define TSC_IOGXCR_CNT_Pos (0U) 8175 #define TSC_IOGXCR_CNT_Msk (0x3FFFUL << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */ 8176 #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!< CNT[13:0] bits (Counter value) */ 8177 8178 /******************************************************************************/ 8179 /* */ 8180 /* SYSCFG */ 8181 /* */ 8182 /******************************************************************************/ 8183 /***************** Bit definition for SYSCFG_MEMRMP register (SYSCFG memory remap register) ***********************************/ 8184 #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U) 8185 #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x7UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000007 */ 8186 #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */ 8187 #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */ 8188 #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */ 8189 #define SYSCFG_MEMRMP_MEM_MODE_2 (0x4U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000004 */ 8190 8191 /***************** Bit definition for SYSCFG_CFGR1 register (SYSCFG configuration register 1) ****************************************************************/ 8192 #define SYSCFG_CFGR1_BOOSTEN_Pos (8U) 8193 #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */ 8194 #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */ 8195 #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (16U) 8196 #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00010000 */ 8197 #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< Fast-mode Plus (Fm+) driving capability activation on PB6 */ 8198 #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos (17U) 8199 #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos) /*!< 0x00020000 */ 8200 #define SYSCFG_CFGR1_I2C_PB7_FMP SYSCFG_CFGR1_I2C_PB7_FMP_Msk /*!< Fast-mode Plus (Fm+) driving capability activation on PB7 */ 8201 #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos (18U) 8202 #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos) /*!< 0x00040000 */ 8203 #define SYSCFG_CFGR1_I2C_PB8_FMP SYSCFG_CFGR1_I2C_PB8_FMP_Msk /*!< Fast-mode Plus (Fm+) driving capability activation on PB8 */ 8204 #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos (19U) 8205 #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos) /*!< 0x00080000 */ 8206 #define SYSCFG_CFGR1_I2C_PB9_FMP SYSCFG_CFGR1_I2C_PB9_FMP_Msk /*!< Fast-mode Plus (Fm+) driving capability activation on PB9 */ 8207 #define SYSCFG_CFGR1_I2C1_FMP_Pos (20U) 8208 #define SYSCFG_CFGR1_I2C1_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */ 8209 #define SYSCFG_CFGR1_I2C1_FMP SYSCFG_CFGR1_I2C1_FMP_Msk /*!< I2C1 Fast-mode Plus (Fm+) driving capability activation */ 8210 #define SYSCFG_CFGR1_FPU_IE_Pos (26U) 8211 #define SYSCFG_CFGR1_FPU_IE_Msk (0x3FUL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0xFC000000 */ 8212 #define SYSCFG_CFGR1_FPU_IE SYSCFG_CFGR1_FPU_IE_Msk /*!< Cortex M4 Floating Point Unit interrupts enable bits */ 8213 #define SYSCFG_CFGR1_FPU_IE_0 (0x01U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x04000000 */ 8214 #define SYSCFG_CFGR1_FPU_IE_1 (0x02U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x08000000 */ 8215 #define SYSCFG_CFGR1_FPU_IE_2 (0x04U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x10000000 */ 8216 #define SYSCFG_CFGR1_FPU_IE_3 (0x08U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x20000000 */ 8217 #define SYSCFG_CFGR1_FPU_IE_4 (0x10U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x40000000 */ 8218 #define SYSCFG_CFGR1_FPU_IE_5 (0x20U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x80000000 */ 8219 8220 /***************** Bit definition for SYSCFG_EXTICR1 register (External interrupt configuration register 1) ********************************/ 8221 #define SYSCFG_EXTICR1_EXTI0_Pos (0U) 8222 #define SYSCFG_EXTICR1_EXTI0_Msk (0x7UL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x00000007 */ 8223 #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< External Interrupt Line 0 configuration */ 8224 #define SYSCFG_EXTICR1_EXTI1_Pos (4U) 8225 #define SYSCFG_EXTICR1_EXTI1_Msk (0x7UL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x00000070 */ 8226 #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< External Interrupt Line 1 configuration */ 8227 #define SYSCFG_EXTICR1_EXTI2_Pos (8U) 8228 #define SYSCFG_EXTICR1_EXTI2_Msk (0x7UL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000700 */ 8229 #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< External Interrupt Line 2 configuration */ 8230 #define SYSCFG_EXTICR1_EXTI3_Pos (12U) 8231 #define SYSCFG_EXTICR1_EXTI3_Msk (0x7UL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x00007000 */ 8232 #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< External Interrupt Line 3 configuration */ 8233 8234 /** 8235 * @brief External Interrupt Line 0 Source Input configuration 8236 */ 8237 #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000UL) /*!< PA[0] pin */ 8238 #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001UL) /*!< PB[0] pin */ 8239 8240 /** 8241 * @brief External Interrupt Line 1 Source Input configuration 8242 */ 8243 #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000UL) /*!< PA[1] pin */ 8244 #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010UL) /*!< PB[1] pin */ 8245 #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020UL) /*!< PC[1] pin */ 8246 8247 /** 8248 * @brief External Interrupt Line 2 Source Input configuration 8249 */ 8250 #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000UL) /*!< PA[2] pin */ 8251 #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100UL) /*!< PB[2] pin */ 8252 8253 /** 8254 * @brief External Interrupt Line 3 Source Input configuration 8255 */ 8256 #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000UL) /*!< PA[3] pin */ 8257 #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000UL) /*!< PB[3] pin */ 8258 #define SYSCFG_EXTICR1_EXTI3_PH (0x00007000UL) /*!< PH[3] pin */ 8259 8260 /***************** Bit definition for SYSCFG_EXTICR2 register (External interrupt configuration register 2) ********************************/ 8261 #define SYSCFG_EXTICR2_EXTI4_Pos (0U) 8262 #define SYSCFG_EXTICR2_EXTI4_Msk (0x7UL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x00000007 */ 8263 #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< External Interrupt Line 4 configuration */ 8264 #define SYSCFG_EXTICR2_EXTI5_Pos (4U) 8265 #define SYSCFG_EXTICR2_EXTI5_Msk (0x7UL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x00000070 */ 8266 #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< External Interrupt Line 5 configuration */ 8267 #define SYSCFG_EXTICR2_EXTI6_Pos (8U) 8268 #define SYSCFG_EXTICR2_EXTI6_Msk (0x7UL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000700 */ 8269 #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< External Interrupt Line 6 configuration */ 8270 #define SYSCFG_EXTICR2_EXTI7_Pos (12U) 8271 #define SYSCFG_EXTICR2_EXTI7_Msk (0x7UL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x00007000 */ 8272 #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< External Interrupt Line 7 configuration */ 8273 8274 /** 8275 * @brief External Interrupt Line 4 Source Input configuration 8276 */ 8277 #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000UL) /*!< PA[4] pin */ 8278 #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001UL) /*!< PB[4] pin */ 8279 #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004UL) /*!< PE[4] pin */ 8280 8281 /** 8282 * @brief External Interrupt Line 5 Source Input configuration 8283 */ 8284 #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000UL) /*!< PA[5] pin */ 8285 #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010UL) /*!< PB[5] pin */ 8286 8287 /** 8288 * @brief External Interrupt Line 6 Source Input configuration 8289 */ 8290 #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000UL) /*!< PA[6] pin */ 8291 #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100UL) /*!< PB[6] pin */ 8292 8293 /** 8294 * @brief External Interrupt Line 7 Source Input configuration 8295 */ 8296 #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000UL) /*!< PA[7] pin */ 8297 #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000UL) /*!< PB[7] pin */ 8298 8299 /***************** Bit definition for SYSCFG_EXTICR3 register (External interrupt configuration register 3) ********************************/ 8300 #define SYSCFG_EXTICR3_EXTI8_Pos (0U) 8301 #define SYSCFG_EXTICR3_EXTI8_Msk (0x7UL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x00000007 */ 8302 #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< External Interrupt Line 8 configuration */ 8303 #define SYSCFG_EXTICR3_EXTI9_Pos (4U) 8304 #define SYSCFG_EXTICR3_EXTI9_Msk (0x7UL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x00000070 */ 8305 #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< External Interrupt Line 9 configuration */ 8306 #define SYSCFG_EXTICR3_EXTI10_Pos (8U) 8307 #define SYSCFG_EXTICR3_EXTI10_Msk (0x7UL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000700 */ 8308 #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< External Interrupt Line 10 configuration */ 8309 #define SYSCFG_EXTICR3_EXTI11_Pos (12U) 8310 #define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ 8311 #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< External Interrupt Line 11 configuration */ 8312 8313 /** 8314 * @brief External Interrupt Line 8 Source Input configuration 8315 */ 8316 #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000UL) /*!< PA[8] pin */ 8317 #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001UL) /*!< PB[8] pin */ 8318 8319 /** 8320 * @brief External Interrupt Line 9 Source Input configuration 8321 */ 8322 #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000UL) /*!< PA[9] pin */ 8323 #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010UL) /*!< PB[9] pin */ 8324 8325 /** 8326 * @brief External Interrupt Line 10 Source Input configuration 8327 */ 8328 #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000UL) /*!< PA[10] pin */ 8329 #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100UL) /*!< PB[10] pin */ 8330 8331 /** 8332 * @brief External Interrupt Line 11 Source Input configuration 8333 */ 8334 #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000UL) /*!< PA[11] pin */ 8335 #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000UL) /*!< PB[11] pin */ 8336 8337 /***************** Bit definition for SYSCFG_EXTICR4 register (External interrupt configuration register 4) *********************************/ 8338 #define SYSCFG_EXTICR4_EXTI12_Pos (0U) 8339 #define SYSCFG_EXTICR4_EXTI12_Msk (0x7UL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x00000007 */ 8340 #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< External Interrupt Line 12 configuration */ 8341 #define SYSCFG_EXTICR4_EXTI13_Pos (4U) 8342 #define SYSCFG_EXTICR4_EXTI13_Msk (0x7UL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x00000070 */ 8343 #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< External Interrupt Line 13 configuration */ 8344 #define SYSCFG_EXTICR4_EXTI14_Pos (8U) 8345 #define SYSCFG_EXTICR4_EXTI14_Msk (0x7UL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000700 */ 8346 #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< External Interrupt Line 14 configuration */ 8347 #define SYSCFG_EXTICR4_EXTI15_Pos (12U) 8348 #define SYSCFG_EXTICR4_EXTI15_Msk (0x7UL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x00007000 */ 8349 #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< External Interrupt Line 15 configuration */ 8350 8351 /** 8352 * @brief External Interrupt Line 12 Source Input configuration 8353 */ 8354 #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000UL) /*!< PA[12] pin */ 8355 #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001UL) /*!< PB[12] pin */ 8356 8357 /** 8358 * @brief External Interrupt Line 13 Source Input configuration 8359 */ 8360 #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000UL) /*!< PA[13] pin */ 8361 #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010UL) /*!< PB[13] pin */ 8362 8363 /** 8364 * @brief External Interrupt Line 14 Source Input configuration 8365 */ 8366 #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000UL) /*!< PA[14] pin */ 8367 #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100UL) /*!< PB[14] pin */ 8368 #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200UL) /*!< PC[14] pin */ 8369 8370 /** 8371 * @brief External Interrupt Line 15 Source Input configuration 8372 */ 8373 #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000UL) /*!< PA[15] pin */ 8374 #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000UL) /*!< PB[15] pin */ 8375 #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000UL) /*!< PC[15] pin */ 8376 8377 /***************** Bit definition for SYSCFG_SCSR register (SYSCFG SRAM2 control and status register) *********************************************************/ 8378 #define SYSCFG_SCSR_SRAM2ER_Pos (0U) 8379 #define SYSCFG_SCSR_SRAM2ER_Msk (0x1UL << SYSCFG_SCSR_SRAM2ER_Pos) /*!< 0x00000001 */ 8380 #define SYSCFG_SCSR_SRAM2ER SYSCFG_SCSR_SRAM2ER_Msk /*!< SRAM2 and PKA RAM Erase */ 8381 #define SYSCFG_SCSR_SRAM2BSY_Pos (1U) 8382 #define SYSCFG_SCSR_SRAM2BSY_Msk (0x1UL << SYSCFG_SCSR_SRAM2BSY_Pos) /*!< 0x00000002 */ 8383 #define SYSCFG_SCSR_SRAM2BSY SYSCFG_SCSR_SRAM2BSY_Msk /*!< SRAM2 and PKA RAM busy by erase operation */ 8384 #define SYSCFG_SCSR_C2RFD_Pos (31U) 8385 #define SYSCFG_SCSR_C2RFD_Msk (0x1UL << SYSCFG_SCSR_C2RFD_Pos) /*!< 0x80000000 */ 8386 #define SYSCFG_SCSR_C2RFD SYSCFG_SCSR_C2RFD_Msk /*!< CPU2 SRAM fetch (execution) disable */ 8387 8388 /***************** Bit definition for SYSCFG_CFGR2 register (SYSCFG configuration register 2) *****************************************************************/ 8389 #define SYSCFG_CFGR2_CLL_Pos (0U) 8390 #define SYSCFG_CFGR2_CLL_Msk (0x1UL << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */ 8391 #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Cortex M4 LOCKUP (hardfault) output enable */ 8392 #define SYSCFG_CFGR2_SPL_Pos (1U) 8393 #define SYSCFG_CFGR2_SPL_Msk (0x1UL << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */ 8394 #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< SRAM2 Parity Lock */ 8395 #define SYSCFG_CFGR2_PVDL_Pos (2U) 8396 #define SYSCFG_CFGR2_PVDL_Msk (0x1UL << SYSCFG_CFGR2_PVDL_Pos) /*!< 0x00000004 */ 8397 #define SYSCFG_CFGR2_PVDL SYSCFG_CFGR2_PVDL_Msk /*!< PVD Lock */ 8398 #define SYSCFG_CFGR2_ECCL_Pos (3U) 8399 #define SYSCFG_CFGR2_ECCL_Msk (0x1UL << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */ 8400 #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECC Lock */ 8401 #define SYSCFG_CFGR2_SPF_Pos (8U) 8402 #define SYSCFG_CFGR2_SPF_Msk (0x1UL << SYSCFG_CFGR2_SPF_Pos) /*!< 0x00000100 */ 8403 #define SYSCFG_CFGR2_SPF SYSCFG_CFGR2_SPF_Msk /*!< SRAM2 Parity Lock */ 8404 8405 /***************** Bit definition for SYSCFG_SWPR1 register (SYSCFG SRAM2A write protection register) *********************************************************/ 8406 #define SYSCFG_SWPR1_PAGE0_Pos (0U) 8407 #define SYSCFG_SWPR1_PAGE0_Msk (0x1UL << SYSCFG_SWPR1_PAGE0_Pos) /*!< 0x00000001 */ 8408 #define SYSCFG_SWPR1_PAGE0 SYSCFG_SWPR1_PAGE0_Msk /*!< SRAM2A Write protection page 0 (0x20030000 - 0x200303FF) */ 8409 #define SYSCFG_SWPR1_PAGE1_Pos (1U) 8410 #define SYSCFG_SWPR1_PAGE1_Msk (0x1UL << SYSCFG_SWPR1_PAGE1_Pos) /*!< 0x00000002 */ 8411 #define SYSCFG_SWPR1_PAGE1 SYSCFG_SWPR1_PAGE1_Msk /*!< SRAM2A Write protection page 1 (0x20030400 - 0x200307FF) */ 8412 #define SYSCFG_SWPR1_PAGE2_Pos (2U) 8413 #define SYSCFG_SWPR1_PAGE2_Msk (0x1UL << SYSCFG_SWPR1_PAGE2_Pos) /*!< 0x00000004 */ 8414 #define SYSCFG_SWPR1_PAGE2 SYSCFG_SWPR1_PAGE2_Msk /*!< SRAM2A Write protection page 2 (0x20030800 - 0x20030BFF) */ 8415 #define SYSCFG_SWPR1_PAGE3_Pos (3U) 8416 #define SYSCFG_SWPR1_PAGE3_Msk (0x1UL << SYSCFG_SWPR1_PAGE3_Pos) /*!< 0x00000008 */ 8417 #define SYSCFG_SWPR1_PAGE3 SYSCFG_SWPR1_PAGE3_Msk /*!< SRAM2A Write protection page 3 (0x20030C00 - 0x20030FFF) */ 8418 #define SYSCFG_SWPR1_PAGE4_Pos (4U) 8419 #define SYSCFG_SWPR1_PAGE4_Msk (0x1UL << SYSCFG_SWPR1_PAGE4_Pos) /*!< 0x00000010 */ 8420 #define SYSCFG_SWPR1_PAGE4 SYSCFG_SWPR1_PAGE4_Msk /*!< SRAM2A Write protection page 4 (0x20031000 - 0x200313FF) */ 8421 #define SYSCFG_SWPR1_PAGE5_Pos (5U) 8422 #define SYSCFG_SWPR1_PAGE5_Msk (0x1UL << SYSCFG_SWPR1_PAGE5_Pos) /*!< 0x00000020 */ 8423 #define SYSCFG_SWPR1_PAGE5 SYSCFG_SWPR1_PAGE5_Msk /*!< SRAM2A Write protection page 5 (0x20031400 - 0x200317FF) */ 8424 #define SYSCFG_SWPR1_PAGE6_Pos (6U) 8425 #define SYSCFG_SWPR1_PAGE6_Msk (0x1UL << SYSCFG_SWPR1_PAGE6_Pos) /*!< 0x00000040 */ 8426 #define SYSCFG_SWPR1_PAGE6 SYSCFG_SWPR1_PAGE6_Msk /*!< SRAM2A Write protection page 6 (0x20031800 - 0x20031BFF) */ 8427 #define SYSCFG_SWPR1_PAGE7_Pos (7U) 8428 #define SYSCFG_SWPR1_PAGE7_Msk (0x1UL << SYSCFG_SWPR1_PAGE7_Pos) /*!< 0x00000080 */ 8429 #define SYSCFG_SWPR1_PAGE7 SYSCFG_SWPR1_PAGE7_Msk /*!< SRAM2A Write protection page 7 (0x20031C00 - 0x20031FFF) */ 8430 #define SYSCFG_SWPR1_PAGE8_Pos (8U) 8431 #define SYSCFG_SWPR1_PAGE8_Msk (0x1UL << SYSCFG_SWPR1_PAGE8_Pos) /*!< 0x00000100 */ 8432 #define SYSCFG_SWPR1_PAGE8 SYSCFG_SWPR1_PAGE8_Msk /*!< SRAM2A Write protection page 8 (0x20032000 - 0x200323FF) */ 8433 #define SYSCFG_SWPR1_PAGE9_Pos (9U) 8434 #define SYSCFG_SWPR1_PAGE9_Msk (0x1UL << SYSCFG_SWPR1_PAGE9_Pos) /*!< 0x00000200 */ 8435 #define SYSCFG_SWPR1_PAGE9 SYSCFG_SWPR1_PAGE9_Msk /*!< SRAM2A Write protection page 9 (0x20032400 - 0x200327FF) */ 8436 #define SYSCFG_SWPR1_PAGE10_Pos (10U) 8437 #define SYSCFG_SWPR1_PAGE10_Msk (0x1UL << SYSCFG_SWPR1_PAGE10_Pos) /*!< 0x00000400 */ 8438 #define SYSCFG_SWPR1_PAGE10 SYSCFG_SWPR1_PAGE10_Msk /*!< SRAM2A Write protection page 10 (0x20032800 - 0x20032BFF) */ 8439 #define SYSCFG_SWPR1_PAGE11_Pos (11U) 8440 #define SYSCFG_SWPR1_PAGE11_Msk (0x1UL << SYSCFG_SWPR1_PAGE11_Pos) /*!< 0x00000800 */ 8441 #define SYSCFG_SWPR1_PAGE11 SYSCFG_SWPR1_PAGE11_Msk /*!< SRAM2A Write protection page 11 (0x20032C00 - 0x20032FFF) */ 8442 #define SYSCFG_SWPR1_PAGE12_Pos (12U) 8443 #define SYSCFG_SWPR1_PAGE12_Msk (0x1UL << SYSCFG_SWPR1_PAGE12_Pos) /*!< 0x00001000 */ 8444 #define SYSCFG_SWPR1_PAGE12 SYSCFG_SWPR1_PAGE12_Msk /*!< SRAM2A Write protection page 12 (0x20033000 - 0x200333FF) */ 8445 #define SYSCFG_SWPR1_PAGE13_Pos (13U) 8446 #define SYSCFG_SWPR1_PAGE13_Msk (0x1UL << SYSCFG_SWPR1_PAGE13_Pos) /*!< 0x00002000 */ 8447 #define SYSCFG_SWPR1_PAGE13 SYSCFG_SWPR1_PAGE13_Msk /*!< SRAM2A Write protection page 13 (0x20033400 - 0x200337FF) */ 8448 #define SYSCFG_SWPR1_PAGE14_Pos (14U) 8449 #define SYSCFG_SWPR1_PAGE14_Msk (0x1UL << SYSCFG_SWPR1_PAGE14_Pos) /*!< 0x00004000 */ 8450 #define SYSCFG_SWPR1_PAGE14 SYSCFG_SWPR1_PAGE14_Msk /*!< SRAM2A Write protection page 14 (0x20033800 - 0x20033BFF) */ 8451 #define SYSCFG_SWPR1_PAGE15_Pos (15U) 8452 #define SYSCFG_SWPR1_PAGE15_Msk (0x1UL << SYSCFG_SWPR1_PAGE15_Pos) /*!< 0x00008000 */ 8453 #define SYSCFG_SWPR1_PAGE15 SYSCFG_SWPR1_PAGE15_Msk /*!< SRAM2A Write protection page 15 (0x20033C00 - 0x20033FFF) */ 8454 #define SYSCFG_SWPR1_PAGE16_Pos (16U) 8455 #define SYSCFG_SWPR1_PAGE16_Msk (0x1UL << SYSCFG_SWPR1_PAGE16_Pos) /*!< 0x00010000 */ 8456 #define SYSCFG_SWPR1_PAGE16 SYSCFG_SWPR1_PAGE16_Msk /*!< SRAM2A Write protection page 16 (0x20034000 - 0x200343FF) */ 8457 #define SYSCFG_SWPR1_PAGE17_Pos (17U) 8458 #define SYSCFG_SWPR1_PAGE17_Msk (0x1UL << SYSCFG_SWPR1_PAGE17_Pos) /*!< 0x00020000 */ 8459 #define SYSCFG_SWPR1_PAGE17 SYSCFG_SWPR1_PAGE17_Msk /*!< SRAM2A Write protection page 17 (0x20034400 - 0x200347FF) */ 8460 #define SYSCFG_SWPR1_PAGE18_Pos (18U) 8461 #define SYSCFG_SWPR1_PAGE18_Msk (0x1UL << SYSCFG_SWPR1_PAGE18_Pos) /*!< 0x00040000 */ 8462 #define SYSCFG_SWPR1_PAGE18 SYSCFG_SWPR1_PAGE18_Msk /*!< SRAM2A Write protection page 18 (0x20034800 - 0x20034BFF) */ 8463 #define SYSCFG_SWPR1_PAGE19_Pos (19U) 8464 #define SYSCFG_SWPR1_PAGE19_Msk (0x1UL << SYSCFG_SWPR1_PAGE19_Pos) /*!< 0x00080000 */ 8465 #define SYSCFG_SWPR1_PAGE19 SYSCFG_SWPR1_PAGE19_Msk /*!< SRAM2A Write protection page 19 (0x20034C00 - 0x20034FFF) */ 8466 #define SYSCFG_SWPR1_PAGE20_Pos (20U) 8467 #define SYSCFG_SWPR1_PAGE20_Msk (0x1UL << SYSCFG_SWPR1_PAGE20_Pos) /*!< 0x00100000 */ 8468 #define SYSCFG_SWPR1_PAGE20 SYSCFG_SWPR1_PAGE20_Msk /*!< SRAM2A Write protection page 20 (0x20035000 - 0x200353FF) */ 8469 #define SYSCFG_SWPR1_PAGE21_Pos (21U) 8470 #define SYSCFG_SWPR1_PAGE21_Msk (0x1UL << SYSCFG_SWPR1_PAGE21_Pos) /*!< 0x00200000 */ 8471 #define SYSCFG_SWPR1_PAGE21 SYSCFG_SWPR1_PAGE21_Msk /*!< SRAM2A Write protection page 21 (0x20035400 - 0x200357FF) */ 8472 #define SYSCFG_SWPR1_PAGE22_Pos (22U) 8473 #define SYSCFG_SWPR1_PAGE22_Msk (0x1UL << SYSCFG_SWPR1_PAGE22_Pos) /*!< 0x00400000 */ 8474 #define SYSCFG_SWPR1_PAGE22 SYSCFG_SWPR1_PAGE22_Msk /*!< SRAM2A Write protection page 22 (0x20035800 - 0x20035BFF) */ 8475 #define SYSCFG_SWPR1_PAGE23_Pos (23U) 8476 #define SYSCFG_SWPR1_PAGE23_Msk (0x1UL << SYSCFG_SWPR1_PAGE23_Pos) /*!< 0x00800000 */ 8477 #define SYSCFG_SWPR1_PAGE23 SYSCFG_SWPR1_PAGE23_Msk /*!< SRAM2A Write protection page 23 (0x20035C00 - 0x20035FFF) */ 8478 #define SYSCFG_SWPR1_PAGE24_Pos (24U) 8479 #define SYSCFG_SWPR1_PAGE24_Msk (0x1UL << SYSCFG_SWPR1_PAGE24_Pos) /*!< 0x01000000 */ 8480 #define SYSCFG_SWPR1_PAGE24 SYSCFG_SWPR1_PAGE24_Msk /*!< SRAM2A Write protection page 24 (0x20036000 - 0x200363FF) */ 8481 #define SYSCFG_SWPR1_PAGE25_Pos (25U) 8482 #define SYSCFG_SWPR1_PAGE25_Msk (0x1UL << SYSCFG_SWPR1_PAGE25_Pos) /*!< 0x02000000 */ 8483 #define SYSCFG_SWPR1_PAGE25 SYSCFG_SWPR1_PAGE25_Msk /*!< SRAM2A Write protection page 25 (0x20036400 - 0x200367FF) */ 8484 #define SYSCFG_SWPR1_PAGE26_Pos (26U) 8485 #define SYSCFG_SWPR1_PAGE26_Msk (0x1UL << SYSCFG_SWPR1_PAGE26_Pos) /*!< 0x04000000 */ 8486 #define SYSCFG_SWPR1_PAGE26 SYSCFG_SWPR1_PAGE26_Msk /*!< SRAM2A Write protection page 26 (0x20036800 - 0x20036BFF) */ 8487 #define SYSCFG_SWPR1_PAGE27_Pos (27U) 8488 #define SYSCFG_SWPR1_PAGE27_Msk (0x1UL << SYSCFG_SWPR1_PAGE27_Pos) /*!< 0x08000000 */ 8489 #define SYSCFG_SWPR1_PAGE27 SYSCFG_SWPR1_PAGE27_Msk /*!< SRAM2A Write protection page 27 (0x20036C00 - 0x20036FFF) */ 8490 #define SYSCFG_SWPR1_PAGE28_Pos (28U) 8491 #define SYSCFG_SWPR1_PAGE28_Msk (0x1UL << SYSCFG_SWPR1_PAGE28_Pos) /*!< 0x10000000 */ 8492 #define SYSCFG_SWPR1_PAGE28 SYSCFG_SWPR1_PAGE28_Msk /*!< SRAM2A Write protection page 28 (0x20037000 - 0x200373FF) */ 8493 #define SYSCFG_SWPR1_PAGE29_Pos (29U) 8494 #define SYSCFG_SWPR1_PAGE29_Msk (0x1UL << SYSCFG_SWPR1_PAGE29_Pos) /*!< 0x20000000 */ 8495 #define SYSCFG_SWPR1_PAGE29 SYSCFG_SWPR1_PAGE29_Msk /*!< SRAM2A Write protection page 29 (0x20037400 - 0x200377FF) */ 8496 #define SYSCFG_SWPR1_PAGE30_Pos (30U) 8497 #define SYSCFG_SWPR1_PAGE30_Msk (0x1UL << SYSCFG_SWPR1_PAGE30_Pos) /*!< 0x40000000 */ 8498 #define SYSCFG_SWPR1_PAGE30 SYSCFG_SWPR1_PAGE30_Msk /*!< SRAM2A Write protection page 30 (0x20037800 - 0x20037BFF) */ 8499 #define SYSCFG_SWPR1_PAGE31_Pos (31U) 8500 #define SYSCFG_SWPR1_PAGE31_Msk (0x1UL << SYSCFG_SWPR1_PAGE31_Pos) /*!< 0x80000000 */ 8501 #define SYSCFG_SWPR1_PAGE31 SYSCFG_SWPR1_PAGE31_Msk /*!< SRAM2A Write protection page 31 (0x20037C00 - 0x20037FFF) */ 8502 8503 /***************** Bit definition for SYSCFG_SKR register (SYSCFG SRAM2 key register) *************************************************************************/ 8504 #define SYSCFG_SKR_KEY_Pos (0U) 8505 #define SYSCFG_SKR_KEY_Msk (0xFFUL << SYSCFG_SKR_KEY_Pos) /*!< 0x000000FF */ 8506 #define SYSCFG_SKR_KEY SYSCFG_SKR_KEY_Msk /*!< SRAM2 write protection key for software erase */ 8507 8508 /***************** Bit definition for SYSCFG_SWPR2 register (SYSCFG SRAM2 write protection register) **********************************************************/ 8509 #define SYSCFG_SWPR2_PAGE32_Pos (0U) 8510 #define SYSCFG_SWPR2_PAGE32_Msk (0x1UL << SYSCFG_SWPR2_PAGE32_Pos) /*!< 0x00000001 */ 8511 #define SYSCFG_SWPR2_PAGE32 SYSCFG_SWPR2_PAGE32_Msk /*!< SRAM2B Write protection page 0 (0x20038000 - 0x200383FF) */ 8512 #define SYSCFG_SWPR2_PAGE33_Pos (1U) 8513 #define SYSCFG_SWPR2_PAGE33_Msk (0x1UL << SYSCFG_SWPR2_PAGE33_Pos) /*!< 0x00000002 */ 8514 #define SYSCFG_SWPR2_PAGE33 SYSCFG_SWPR2_PAGE33_Msk /*!< SRAM2B Write protection page 1 (0x20038400 - 0x200387FF) */ 8515 #define SYSCFG_SWPR2_PAGE34_Pos (2U) 8516 #define SYSCFG_SWPR2_PAGE34_Msk (0x1UL << SYSCFG_SWPR2_PAGE34_Pos) /*!< 0x00000004 */ 8517 #define SYSCFG_SWPR2_PAGE34 SYSCFG_SWPR2_PAGE34_Msk /*!< SRAM2B Write protection page 2 (0x20038800 - 0x20038bFF) */ 8518 #define SYSCFG_SWPR2_PAGE35_Pos (3U) 8519 #define SYSCFG_SWPR2_PAGE35_Msk (0x1UL << SYSCFG_SWPR2_PAGE35_Pos) /*!< 0x00000008 */ 8520 #define SYSCFG_SWPR2_PAGE35 SYSCFG_SWPR2_PAGE35_Msk /*!< SRAM2B Write protection page 3 (0x20038C00 - 0x20038FFF) */ 8521 8522 /***************** Bit definition for SYSCFG_IMR1 register (Interrupt masks control and status register on CPU1 - part 1) *******************************************/ 8523 #define SYSCFG_IMR1_TIM1IM_Pos (13U) 8524 #define SYSCFG_IMR1_TIM1IM_Msk (0x1UL << SYSCFG_IMR1_TIM1IM_Pos) /*!< 0x00002000 */ 8525 #define SYSCFG_IMR1_TIM1IM SYSCFG_IMR1_TIM1IM_Msk /*!< Enabling of interrupt from Timer 1 to CPU1 */ 8526 #define SYSCFG_IMR1_EXTI5IM_Pos (21U) 8527 #define SYSCFG_IMR1_EXTI5IM_Msk (0x1UL << SYSCFG_IMR1_EXTI5IM_Pos) /*!< 0x00200000 */ 8528 #define SYSCFG_IMR1_EXTI5IM SYSCFG_IMR1_EXTI5IM_Msk /*!< Enabling of interrupt from External Interrupt Line 5 to CPU1 */ 8529 #define SYSCFG_IMR1_EXTI6IM_Pos (22U) 8530 #define SYSCFG_IMR1_EXTI6IM_Msk (0x1UL << SYSCFG_IMR1_EXTI6IM_Pos) /*!< 0x00400000 */ 8531 #define SYSCFG_IMR1_EXTI6IM SYSCFG_IMR1_EXTI6IM_Msk /*!< Enabling of interrupt from External Interrupt Line 6 to CPU1 */ 8532 #define SYSCFG_IMR1_EXTI7IM_Pos (23U) 8533 #define SYSCFG_IMR1_EXTI7IM_Msk (0x1UL << SYSCFG_IMR1_EXTI7IM_Pos) /*!< 0x00800000 */ 8534 #define SYSCFG_IMR1_EXTI7IM SYSCFG_IMR1_EXTI7IM_Msk /*!< Enabling of interrupt from External Interrupt Line 7 to CPU1 */ 8535 #define SYSCFG_IMR1_EXTI8IM_Pos (24U) 8536 #define SYSCFG_IMR1_EXTI8IM_Msk (0x1UL << SYSCFG_IMR1_EXTI8IM_Pos) /*!< 0x01000000 */ 8537 #define SYSCFG_IMR1_EXTI8IM SYSCFG_IMR1_EXTI8IM_Msk /*!< Enabling of interrupt from External Interrupt Line 8 to CPU1 */ 8538 #define SYSCFG_IMR1_EXTI9IM_Pos (25U) 8539 #define SYSCFG_IMR1_EXTI9IM_Msk (0x1UL << SYSCFG_IMR1_EXTI9IM_Pos) /*!< 0x02000000 */ 8540 #define SYSCFG_IMR1_EXTI9IM SYSCFG_IMR1_EXTI9IM_Msk /*!< Enabling of interrupt from External Interrupt Line 9 to CPU1 */ 8541 #define SYSCFG_IMR1_EXTI10IM_Pos (26U) 8542 #define SYSCFG_IMR1_EXTI10IM_Msk (0x1UL << SYSCFG_IMR1_EXTI10IM_Pos) /*!< 0x04000000 */ 8543 #define SYSCFG_IMR1_EXTI10IM SYSCFG_IMR1_EXTI10IM_Msk /*!< Enabling of interrupt from External Interrupt Line 10 to CPU1 */ 8544 #define SYSCFG_IMR1_EXTI11IM_Pos (27U) 8545 #define SYSCFG_IMR1_EXTI11IM_Msk (0x1UL << SYSCFG_IMR1_EXTI11IM_Pos) /*!< 0x08000000 */ 8546 #define SYSCFG_IMR1_EXTI11IM SYSCFG_IMR1_EXTI11IM_Msk /*!< Enabling of interrupt from External Interrupt Line 11 to CPU1 */ 8547 #define SYSCFG_IMR1_EXTI12IM_Pos (28U) 8548 #define SYSCFG_IMR1_EXTI12IM_Msk (0x1UL << SYSCFG_IMR1_EXTI12IM_Pos) /*!< 0x10000000 */ 8549 #define SYSCFG_IMR1_EXTI12IM SYSCFG_IMR1_EXTI12IM_Msk /*!< Enabling of interrupt from External Interrupt Line 12 to CPU1 */ 8550 #define SYSCFG_IMR1_EXTI13IM_Pos (29U) 8551 #define SYSCFG_IMR1_EXTI13IM_Msk (0x1UL << SYSCFG_IMR1_EXTI13IM_Pos) /*!< 0x20000000 */ 8552 #define SYSCFG_IMR1_EXTI13IM SYSCFG_IMR1_EXTI13IM_Msk /*!< Enabling of interrupt from External Interrupt Line 13 to CPU1 */ 8553 #define SYSCFG_IMR1_EXTI14IM_Pos (30U) 8554 #define SYSCFG_IMR1_EXTI14IM_Msk (0x1UL << SYSCFG_IMR1_EXTI14IM_Pos) /*!< 0x40000000 */ 8555 #define SYSCFG_IMR1_EXTI14IM SYSCFG_IMR1_EXTI14IM_Msk /*!< Enabling of interrupt from External Interrupt Line 14 to CPU1 */ 8556 #define SYSCFG_IMR1_EXTI15IM_Pos (31U) 8557 #define SYSCFG_IMR1_EXTI15IM_Msk (0x1UL << SYSCFG_IMR1_EXTI15IM_Pos) /*!< 0x80000000 */ 8558 #define SYSCFG_IMR1_EXTI15IM SYSCFG_IMR1_EXTI15IM_Msk /*!< Enabling of interrupt from External Interrupt Line 15 to CPU1 */ 8559 8560 /***************** Bit definition for SYSCFG_IMR2 register (Interrupt masks control and status register on CPU1 - part 2) *******************************************/ 8561 #define SYSCFG_IMR2_PVM3IM_Pos (18U) 8562 #define SYSCFG_IMR2_PVM3IM_Msk (0x1UL << SYSCFG_IMR2_PVM3IM_Pos) /*!< 0x00040000 */ 8563 #define SYSCFG_IMR2_PVM3IM SYSCFG_IMR2_PVM3IM_Msk /*!< Enabling of interrupt from Power Voltage Monitoring 3 to CPU1 */ 8564 #define SYSCFG_IMR2_PVDIM_Pos (20U) 8565 #define SYSCFG_IMR2_PVDIM_Msk (0x1UL << SYSCFG_IMR2_PVDIM_Pos) /*!< 0x00100000 */ 8566 #define SYSCFG_IMR2_PVDIM SYSCFG_IMR2_PVDIM_Msk /*!< Enabling of interrupt from Power Voltage Detector to CPU1 */ 8567 8568 /***************** Bit definition for SYSCFG_C2IMR1 register (Interrupt masks control and status register on CPU2 - part 1) *******************************************/ 8569 #define SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM_Pos (0U) 8570 #define SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM_Msk (0x1UL << SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM_Pos) /*!< 0x00000001 */ 8571 #define SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM_Msk /* !< Enabling of interrupt from RTC TimeStamp, RTC Tampers 8572 and LSE Clock Security System to CPU2 */ 8573 #define SYSCFG_C2IMR1_RTCWKUPIM_Pos (3U) 8574 #define SYSCFG_C2IMR1_RTCWKUPIM_Msk (0x1UL << SYSCFG_C2IMR1_RTCWKUPIM_Pos) /*!< 0x00000008 */ 8575 #define SYSCFG_C2IMR1_RTCWKUPIM SYSCFG_C2IMR1_RTCWKUPIM_Msk /*!< Enabling of interrupt from RTC Wakeup to CPU2 */ 8576 #define SYSCFG_C2IMR1_RTCALARMIM_Pos (4U) 8577 #define SYSCFG_C2IMR1_RTCALARMIM_Msk (0x1UL << SYSCFG_C2IMR1_RTCALARMIM_Pos) /*!< 0x00000010 */ 8578 #define SYSCFG_C2IMR1_RTCALARMIM SYSCFG_C2IMR1_RTCALARMIM_Msk /*!< Enabling of interrupt from RTC Alarms to CPU2 */ 8579 #define SYSCFG_C2IMR1_RCCIM_Pos (5U) 8580 #define SYSCFG_C2IMR1_RCCIM_Msk (0x1UL << SYSCFG_C2IMR1_RCCIM_Pos) /*!< 0x00000020 */ 8581 #define SYSCFG_C2IMR1_RCCIM SYSCFG_C2IMR1_RCCIM_Msk /*!< Enabling of interrupt from RCC to CPU2 */ 8582 #define SYSCFG_C2IMR1_FLASHIM_Pos (6U) 8583 #define SYSCFG_C2IMR1_FLASHIM_Msk (0x1UL << SYSCFG_C2IMR1_FLASHIM_Pos) /*!< 0x00000040 */ 8584 #define SYSCFG_C2IMR1_FLASHIM SYSCFG_C2IMR1_FLASHIM_Msk /*!< Enabling of interrupt from FLASH to CPU2 */ 8585 #define SYSCFG_C2IMR1_PKAIM_Pos (8U) 8586 #define SYSCFG_C2IMR1_PKAIM_Msk (0x1UL << SYSCFG_C2IMR1_PKAIM_Pos) /*!< 0x00000100 */ 8587 #define SYSCFG_C2IMR1_PKAIM SYSCFG_C2IMR1_PKAIM_Msk /*!< Enabling of interrupt from Public Key Accelerator to CPU2 */ 8588 #define SYSCFG_C2IMR1_RNGIM_Pos (9U) 8589 #define SYSCFG_C2IMR1_RNGIM_Msk (0x1UL << SYSCFG_C2IMR1_RNGIM_Pos) /*!< 0x00000200 */ 8590 #define SYSCFG_C2IMR1_RNGIM SYSCFG_C2IMR1_RNGIM_Msk /*!< Enabling of interrupt from Random Number Generator to CPU2 */ 8591 #define SYSCFG_C2IMR1_COMPIM_Pos (11U) 8592 #define SYSCFG_C2IMR1_COMPIM_Msk (0x1UL << SYSCFG_C2IMR1_COMPIM_Pos) /*!< 0x00000800 */ 8593 #define SYSCFG_C2IMR1_COMPIM SYSCFG_C2IMR1_COMPIM_Msk /*!< Enabling of interrupt from Comparator to CPU2 */ 8594 #define SYSCFG_C2IMR1_ADCIM_Pos (12U) 8595 #define SYSCFG_C2IMR1_ADCIM_Msk (0x1UL << SYSCFG_C2IMR1_ADCIM_Pos) /*!< 0x00001000 */ 8596 #define SYSCFG_C2IMR1_ADCIM SYSCFG_C2IMR1_ADCIM_Msk /*!< Enabling of interrupt from Analog Digital Converter to CPU2 */ 8597 #define SYSCFG_C2IMR1_EXTI0IM_Pos (16U) 8598 #define SYSCFG_C2IMR1_EXTI0IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI0IM_Pos) /*!< 0x00010000 */ 8599 #define SYSCFG_C2IMR1_EXTI0IM SYSCFG_C2IMR1_EXTI0IM_Msk /*!< Enabling of interrupt from External Interrupt Line 0 to CPU2 */ 8600 #define SYSCFG_C2IMR1_EXTI1IM_Pos (17U) 8601 #define SYSCFG_C2IMR1_EXTI1IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI1IM_Pos) /*!< 0x00020000 */ 8602 #define SYSCFG_C2IMR1_EXTI1IM SYSCFG_C2IMR1_EXTI1IM_Msk /*!< Enabling of interrupt from External Interrupt Line 1 to CPU2 */ 8603 #define SYSCFG_C2IMR1_EXTI2IM_Pos (18U) 8604 #define SYSCFG_C2IMR1_EXTI2IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI2IM_Pos) /*!< 0x00040000 */ 8605 #define SYSCFG_C2IMR1_EXTI2IM SYSCFG_C2IMR1_EXTI2IM_Msk /*!< Enabling of interrupt from External Interrupt Line 2 to CPU2 */ 8606 #define SYSCFG_C2IMR1_EXTI3IM_Pos (19U) 8607 #define SYSCFG_C2IMR1_EXTI3IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI3IM_Pos) /*!< 0x00080000 */ 8608 #define SYSCFG_C2IMR1_EXTI3IM SYSCFG_C2IMR1_EXTI3IM_Msk /*!< Enabling of interrupt from External Interrupt Line 3 to CPU2 */ 8609 #define SYSCFG_C2IMR1_EXTI4IM_Pos (20U) 8610 #define SYSCFG_C2IMR1_EXTI4IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI4IM_Pos) /*!< 0x00100000 */ 8611 #define SYSCFG_C2IMR1_EXTI4IM SYSCFG_C2IMR1_EXTI4IM_Msk /*!< Enabling of interrupt from External Interrupt Line 4 to CPU2 */ 8612 #define SYSCFG_C2IMR1_EXTI5IM_Pos (21U) 8613 #define SYSCFG_C2IMR1_EXTI5IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI5IM_Pos) /*!< 0x00200000 */ 8614 #define SYSCFG_C2IMR1_EXTI5IM SYSCFG_C2IMR1_EXTI5IM_Msk /*!< Enabling of interrupt from External Interrupt Line 5 to CPU2 */ 8615 #define SYSCFG_C2IMR1_EXTI6IM_Pos (22U) 8616 #define SYSCFG_C2IMR1_EXTI6IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI6IM_Pos) /*!< 0x00400000 */ 8617 #define SYSCFG_C2IMR1_EXTI6IM SYSCFG_C2IMR1_EXTI6IM_Msk /*!< Enabling of interrupt from External Interrupt Line 6 to CPU2 */ 8618 #define SYSCFG_C2IMR1_EXTI7IM_Pos (23U) 8619 #define SYSCFG_C2IMR1_EXTI7IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI7IM_Pos) /*!< 0x00800000 */ 8620 #define SYSCFG_C2IMR1_EXTI7IM SYSCFG_C2IMR1_EXTI7IM_Msk /*!< Enabling of interrupt from External Interrupt Line 7 to CPU2 */ 8621 #define SYSCFG_C2IMR1_EXTI8IM_Pos (24U) 8622 #define SYSCFG_C2IMR1_EXTI8IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI8IM_Pos) /*!< 0x01000000 */ 8623 #define SYSCFG_C2IMR1_EXTI8IM SYSCFG_C2IMR1_EXTI8IM_Msk /*!< Enabling of interrupt from External Interrupt Line 8 to CPU2 */ 8624 #define SYSCFG_C2IMR1_EXTI9IM_Pos (25U) 8625 #define SYSCFG_C2IMR1_EXTI9IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI9IM_Pos) /*!< 0x02000000 */ 8626 #define SYSCFG_C2IMR1_EXTI9IM SYSCFG_C2IMR1_EXTI9IM_Msk /*!< Enabling of interrupt from External Interrupt Line 9 to CPU2 */ 8627 #define SYSCFG_C2IMR1_EXTI10IM_Pos (26U) 8628 #define SYSCFG_C2IMR1_EXTI10IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI10IM_Pos) /*!< 0x04000000 */ 8629 #define SYSCFG_C2IMR1_EXTI10IM SYSCFG_C2IMR1_EXTI10IM_Msk /*!< Enabling of interrupt from External Interrupt Line 10 to CPU2 */ 8630 #define SYSCFG_C2IMR1_EXTI11IM_Pos (27U) 8631 #define SYSCFG_C2IMR1_EXTI11IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI11IM_Pos) /*!< 0x08000000 */ 8632 #define SYSCFG_C2IMR1_EXTI11IM SYSCFG_C2IMR1_EXTI11IM_Msk /*!< Enabling of interrupt from External Interrupt Line 11 to CPU2 */ 8633 #define SYSCFG_C2IMR1_EXTI12IM_Pos (28U) 8634 #define SYSCFG_C2IMR1_EXTI12IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI12IM_Pos) /*!< 0x10000000 */ 8635 #define SYSCFG_C2IMR1_EXTI12IM SYSCFG_C2IMR1_EXTI12IM_Msk /*!< Enabling of interrupt from External Interrupt Line 12 to CPU2 */ 8636 #define SYSCFG_C2IMR1_EXTI13IM_Pos (29U) 8637 #define SYSCFG_C2IMR1_EXTI13IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI13IM_Pos) /*!< 0x20000000 */ 8638 #define SYSCFG_C2IMR1_EXTI13IM SYSCFG_C2IMR1_EXTI13IM_Msk /*!< Enabling of interrupt from External Interrupt Line 13 to CPU2 */ 8639 #define SYSCFG_C2IMR1_EXTI14IM_Pos (30U) 8640 #define SYSCFG_C2IMR1_EXTI14IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI14IM_Pos) /*!< 0x40000000 */ 8641 #define SYSCFG_C2IMR1_EXTI14IM SYSCFG_C2IMR1_EXTI14IM_Msk /*!< Enabling of interrupt from External Interrupt Line 14 to CPU2 */ 8642 #define SYSCFG_C2IMR1_EXTI15IM_Pos (31U) 8643 #define SYSCFG_C2IMR1_EXTI15IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI15IM_Pos) /*!< 0x80000000 */ 8644 #define SYSCFG_C2IMR1_EXTI15IM SYSCFG_C2IMR1_EXTI15IM_Msk /*!< Enabling of interrupt from External Interrupt Line 15 to CPU2 */ 8645 8646 /***************** Bit definition for SYSCFG_C2IMR2 register (Interrupt masks control and status register on CPU2 - part 2) *******************************************/ 8647 #define SYSCFG_C2IMR2_DMA1CH1IM_Pos (0U) 8648 #define SYSCFG_C2IMR2_DMA1CH1IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH1IM_Pos) /*!< 0x00000001 */ 8649 #define SYSCFG_C2IMR2_DMA1CH1IM SYSCFG_C2IMR2_DMA1CH1IM_Msk /*!< Enabling of interrupt from DMA1 Channel 1 to CPU2 */ 8650 #define SYSCFG_C2IMR2_DMA1CH2IM_Pos (1U) 8651 #define SYSCFG_C2IMR2_DMA1CH2IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH2IM_Pos) /*!< 0x00000002 */ 8652 #define SYSCFG_C2IMR2_DMA1CH2IM SYSCFG_C2IMR2_DMA1CH2IM_Msk /*!< Enabling of interrupt from DMA1 Channel 2 to CPU2 */ 8653 #define SYSCFG_C2IMR2_DMA1CH3IM_Pos (2U) 8654 #define SYSCFG_C2IMR2_DMA1CH3IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH3IM_Pos) /*!< 0x00000004 */ 8655 #define SYSCFG_C2IMR2_DMA1CH3IM SYSCFG_C2IMR2_DMA1CH3IM_Msk /*!< Enabling of interrupt from DMA1 Channel 3 to CPU2 */ 8656 #define SYSCFG_C2IMR2_DMA1CH4IM_Pos (3U) 8657 #define SYSCFG_C2IMR2_DMA1CH4IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH4IM_Pos) /*!< 0x00000008 */ 8658 #define SYSCFG_C2IMR2_DMA1CH4IM SYSCFG_C2IMR2_DMA1CH4IM_Msk /*!< Enabling of interrupt from DMA1 Channel 4 to CPU2 */ 8659 #define SYSCFG_C2IMR2_DMA1CH5IM_Pos (4U) 8660 #define SYSCFG_C2IMR2_DMA1CH5IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH5IM_Pos) /*!< 0x00000010 */ 8661 #define SYSCFG_C2IMR2_DMA1CH5IM SYSCFG_C2IMR2_DMA1CH5IM_Msk /*!< Enabling of interrupt from DMA1 Channel 5 to CPU2 */ 8662 #define SYSCFG_C2IMR2_DMA1CH6IM_Pos (5U) 8663 #define SYSCFG_C2IMR2_DMA1CH6IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH6IM_Pos) /*!< 0x00000020 */ 8664 #define SYSCFG_C2IMR2_DMA1CH6IM SYSCFG_C2IMR2_DMA1CH6IM_Msk /*!< Enabling of interrupt from DMA1 Channel 6 to CPU2 */ 8665 #define SYSCFG_C2IMR2_DMA1CH7IM_Pos (6U) 8666 #define SYSCFG_C2IMR2_DMA1CH7IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH7IM_Pos) /*!< 0x00000040 */ 8667 #define SYSCFG_C2IMR2_DMA1CH7IM SYSCFG_C2IMR2_DMA1CH7IM_Msk /*!< Enabling of interrupt from DMA1 Channel 7 to CPU2 */ 8668 #define SYSCFG_C2IMR2_DMAMUX1IM_Pos (15U) 8669 #define SYSCFG_C2IMR2_DMAMUX1IM_Msk (0x1UL << SYSCFG_C2IMR2_DMAMUX1IM_Pos) /*!< 0x00008000 */ 8670 #define SYSCFG_C2IMR2_DMAMUX1IM SYSCFG_C2IMR2_DMAMUX1IM_Msk /*!< Enabling of interrupt from DMAMUX1 to CPU2 */ 8671 #define SYSCFG_C2IMR2_PVM3IM_Pos (18U) 8672 #define SYSCFG_C2IMR2_PVM3IM_Msk (0x1UL << SYSCFG_C2IMR2_PVM3IM_Pos) /*!< 0x00040000 */ 8673 #define SYSCFG_C2IMR2_PVM3IM SYSCFG_C2IMR2_PVM3IM_Msk /*!< Enabling of interrupt from Power Voltage Monitoring 3 to CPU2 */ 8674 #define SYSCFG_C2IMR2_PVDIM_Pos (20U) 8675 #define SYSCFG_C2IMR2_PVDIM_Msk (0x1UL << SYSCFG_C2IMR2_PVDIM_Pos) /*!< 0x00100000 */ 8676 #define SYSCFG_C2IMR2_PVDIM SYSCFG_C2IMR2_PVDIM_Msk /*!< Enabling of interrupt from Power Voltage Detector to CPU2 */ 8677 #define SYSCFG_C2IMR2_TSCIM_Pos (21U) 8678 #define SYSCFG_C2IMR2_TSCIM_Msk (0x1UL << SYSCFG_C2IMR2_TSCIM_Pos) /*!< 0x00200000 */ 8679 #define SYSCFG_C2IMR2_TSCIM SYSCFG_C2IMR2_TSCIM_Msk /*!< Enabling of interrupt from Touch Sensing Controller to CPU2 */ 8680 8681 /***************** Bit definition for SYSCFG_SIPCR register (SYSCFG secure IP control register) *****************************************************************************/ 8682 #define SYSCFG_SIPCR_SAES2_Pos (1U) 8683 #define SYSCFG_SIPCR_SAES2_Msk (0x1UL << SYSCFG_SIPCR_SAES2_Pos) /*!< 0x00000002 */ 8684 #define SYSCFG_SIPCR_SAES2 SYSCFG_SIPCR_SAES2_Msk /*!< Enabling the security access of Advanced Encryption Standard 2 */ 8685 #define SYSCFG_SIPCR_SPKA_Pos (2U) 8686 #define SYSCFG_SIPCR_SPKA_Msk (0x1UL << SYSCFG_SIPCR_SPKA_Pos) /*!< 0x00000004 */ 8687 #define SYSCFG_SIPCR_SPKA SYSCFG_SIPCR_SPKA_Msk /*!< Enabling the security access of Public Key Accelerator */ 8688 #define SYSCFG_SIPCR_SRNG_Pos (3U) 8689 #define SYSCFG_SIPCR_SRNG_Msk (0x1UL << SYSCFG_SIPCR_SRNG_Pos) /*!< 0x00000008 */ 8690 #define SYSCFG_SIPCR_SRNG SYSCFG_SIPCR_SRNG_Msk /*!< Enabling the security access of Random Number Generator */ 8691 8692 /******************************************************************************/ 8693 /* */ 8694 /* TIM */ 8695 /* */ 8696 /******************************************************************************/ 8697 /******************* Bit definition for TIM_CR1 register ********************/ 8698 #define TIM_CR1_CEN_Pos (0U) 8699 #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ 8700 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ 8701 #define TIM_CR1_UDIS_Pos (1U) 8702 #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ 8703 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ 8704 #define TIM_CR1_URS_Pos (2U) 8705 #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ 8706 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ 8707 #define TIM_CR1_OPM_Pos (3U) 8708 #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ 8709 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ 8710 #define TIM_CR1_DIR_Pos (4U) 8711 #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ 8712 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ 8713 8714 #define TIM_CR1_CMS_Pos (5U) 8715 #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ 8716 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ 8717 #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ 8718 #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ 8719 8720 #define TIM_CR1_ARPE_Pos (7U) 8721 #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ 8722 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ 8723 8724 #define TIM_CR1_CKD_Pos (8U) 8725 #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ 8726 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ 8727 #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ 8728 #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ 8729 8730 #define TIM_CR1_UIFREMAP_Pos (11U) 8731 #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */ 8732 #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */ 8733 8734 /******************* Bit definition for TIM_CR2 register ********************/ 8735 #define TIM_CR2_CCPC_Pos (0U) 8736 #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ 8737 #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ 8738 #define TIM_CR2_CCUS_Pos (2U) 8739 #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ 8740 #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ 8741 #define TIM_CR2_CCDS_Pos (3U) 8742 #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ 8743 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ 8744 8745 #define TIM_CR2_MMS_Pos (4U) 8746 #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ 8747 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 8748 #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ 8749 #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ 8750 #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ 8751 8752 #define TIM_CR2_TI1S_Pos (7U) 8753 #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ 8754 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ 8755 #define TIM_CR2_OIS1_Pos (8U) 8756 #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ 8757 #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ 8758 #define TIM_CR2_OIS1N_Pos (9U) 8759 #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ 8760 #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ 8761 #define TIM_CR2_OIS2_Pos (10U) 8762 #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ 8763 #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ 8764 #define TIM_CR2_OIS2N_Pos (11U) 8765 #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */ 8766 #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */ 8767 #define TIM_CR2_OIS3_Pos (12U) 8768 #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */ 8769 #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */ 8770 #define TIM_CR2_OIS3N_Pos (13U) 8771 #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */ 8772 #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */ 8773 #define TIM_CR2_OIS4_Pos (14U) 8774 #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */ 8775 #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */ 8776 #define TIM_CR2_OIS5_Pos (16U) 8777 #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */ 8778 #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */ 8779 #define TIM_CR2_OIS6_Pos (18U) 8780 #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */ 8781 #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */ 8782 8783 #define TIM_CR2_MMS2_Pos (20U) 8784 #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */ 8785 #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 8786 #define TIM_CR2_MMS2_0 (0x1U << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */ 8787 #define TIM_CR2_MMS2_1 (0x2U << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */ 8788 #define TIM_CR2_MMS2_2 (0x4U << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */ 8789 #define TIM_CR2_MMS2_3 (0x8U << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */ 8790 8791 /******************* Bit definition for TIM_SMCR register *******************/ 8792 #define TIM_SMCR_SMS_Pos (0U) 8793 #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */ 8794 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ 8795 #define TIM_SMCR_SMS_0 (0x00001U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ 8796 #define TIM_SMCR_SMS_1 (0x00002U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ 8797 #define TIM_SMCR_SMS_2 (0x00004U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ 8798 #define TIM_SMCR_SMS_3 (0x10000U << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */ 8799 8800 #define TIM_SMCR_OCCS_Pos (3U) 8801 #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */ 8802 #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */ 8803 8804 #define TIM_SMCR_TS_Pos (4U) 8805 #define TIM_SMCR_TS_Msk (0x30007UL << TIM_SMCR_TS_Pos) /*!< 0x00300070 */ 8806 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ 8807 #define TIM_SMCR_TS_0 (0x00001U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ 8808 #define TIM_SMCR_TS_1 (0x00002U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ 8809 #define TIM_SMCR_TS_2 (0x00004U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ 8810 #define TIM_SMCR_TS_3 (0x10000U << TIM_SMCR_TS_Pos) /*!< 0x00100000 */ 8811 #define TIM_SMCR_TS_4 (0x20000U << TIM_SMCR_TS_Pos) /*!< 0x00200000 */ 8812 8813 #define TIM_SMCR_MSM_Pos (7U) 8814 #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ 8815 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ 8816 8817 #define TIM_SMCR_ETF_Pos (8U) 8818 #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ 8819 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ 8820 #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ 8821 #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ 8822 #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ 8823 #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ 8824 8825 #define TIM_SMCR_ETPS_Pos (12U) 8826 #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ 8827 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ 8828 #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ 8829 #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ 8830 8831 #define TIM_SMCR_ECE_Pos (14U) 8832 #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ 8833 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ 8834 #define TIM_SMCR_ETP_Pos (15U) 8835 #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ 8836 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ 8837 8838 /******************* Bit definition for TIM_DIER register *******************/ 8839 #define TIM_DIER_UIE_Pos (0U) 8840 #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ 8841 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ 8842 #define TIM_DIER_CC1IE_Pos (1U) 8843 #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ 8844 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ 8845 #define TIM_DIER_CC2IE_Pos (2U) 8846 #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ 8847 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ 8848 #define TIM_DIER_CC3IE_Pos (3U) 8849 #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ 8850 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ 8851 #define TIM_DIER_CC4IE_Pos (4U) 8852 #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ 8853 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ 8854 #define TIM_DIER_COMIE_Pos (5U) 8855 #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ 8856 #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ 8857 #define TIM_DIER_TIE_Pos (6U) 8858 #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ 8859 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ 8860 #define TIM_DIER_BIE_Pos (7U) 8861 #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ 8862 #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ 8863 #define TIM_DIER_UDE_Pos (8U) 8864 #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ 8865 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ 8866 #define TIM_DIER_CC1DE_Pos (9U) 8867 #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ 8868 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ 8869 #define TIM_DIER_CC2DE_Pos (10U) 8870 #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ 8871 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ 8872 #define TIM_DIER_CC3DE_Pos (11U) 8873 #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ 8874 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ 8875 #define TIM_DIER_CC4DE_Pos (12U) 8876 #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ 8877 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ 8878 #define TIM_DIER_COMDE_Pos (13U) 8879 #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ 8880 #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ 8881 #define TIM_DIER_TDE_Pos (14U) 8882 #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ 8883 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ 8884 8885 /******************** Bit definition for TIM_SR register ********************/ 8886 #define TIM_SR_UIF_Pos (0U) 8887 #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ 8888 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ 8889 #define TIM_SR_CC1IF_Pos (1U) 8890 #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ 8891 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ 8892 #define TIM_SR_CC2IF_Pos (2U) 8893 #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ 8894 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ 8895 #define TIM_SR_CC3IF_Pos (3U) 8896 #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ 8897 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ 8898 #define TIM_SR_CC4IF_Pos (4U) 8899 #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ 8900 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ 8901 #define TIM_SR_COMIF_Pos (5U) 8902 #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ 8903 #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ 8904 #define TIM_SR_TIF_Pos (6U) 8905 #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ 8906 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ 8907 #define TIM_SR_BIF_Pos (7U) 8908 #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */ 8909 #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ 8910 #define TIM_SR_B2IF_Pos (8U) 8911 #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */ 8912 #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */ 8913 #define TIM_SR_CC1OF_Pos (9U) 8914 #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ 8915 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ 8916 #define TIM_SR_CC2OF_Pos (10U) 8917 #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ 8918 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ 8919 #define TIM_SR_CC3OF_Pos (11U) 8920 #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ 8921 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ 8922 #define TIM_SR_CC4OF_Pos (12U) 8923 #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ 8924 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ 8925 #define TIM_SR_SBIF_Pos (13U) 8926 #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */ 8927 #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */ 8928 #define TIM_SR_CC5IF_Pos (16U) 8929 #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */ 8930 #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */ 8931 #define TIM_SR_CC6IF_Pos (17U) 8932 #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */ 8933 #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */ 8934 8935 8936 /******************* Bit definition for TIM_EGR register ********************/ 8937 #define TIM_EGR_UG_Pos (0U) 8938 #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ 8939 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ 8940 #define TIM_EGR_CC1G_Pos (1U) 8941 #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ 8942 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ 8943 #define TIM_EGR_CC2G_Pos (2U) 8944 #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ 8945 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ 8946 #define TIM_EGR_CC3G_Pos (3U) 8947 #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ 8948 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ 8949 #define TIM_EGR_CC4G_Pos (4U) 8950 #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ 8951 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ 8952 #define TIM_EGR_COMG_Pos (5U) 8953 #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ 8954 #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ 8955 #define TIM_EGR_TG_Pos (6U) 8956 #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ 8957 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ 8958 #define TIM_EGR_BG_Pos (7U) 8959 #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */ 8960 #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ 8961 #define TIM_EGR_B2G_Pos (8U) 8962 #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */ 8963 #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */ 8964 8965 8966 /****************** Bit definition for TIM_CCMR1 register *******************/ 8967 #define TIM_CCMR1_CC1S_Pos (0U) 8968 #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ 8969 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ 8970 #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ 8971 #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ 8972 8973 #define TIM_CCMR1_OC1FE_Pos (2U) 8974 #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ 8975 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ 8976 #define TIM_CCMR1_OC1PE_Pos (3U) 8977 #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ 8978 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ 8979 8980 #define TIM_CCMR1_OC1M_Pos (4U) 8981 #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */ 8982 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ 8983 #define TIM_CCMR1_OC1M_0 (0x0001U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ 8984 #define TIM_CCMR1_OC1M_1 (0x0002U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ 8985 #define TIM_CCMR1_OC1M_2 (0x0004U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ 8986 #define TIM_CCMR1_OC1M_3 (0x1000U << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */ 8987 8988 #define TIM_CCMR1_OC1CE_Pos (7U) 8989 #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ 8990 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */ 8991 8992 #define TIM_CCMR1_CC2S_Pos (8U) 8993 #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ 8994 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ 8995 #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ 8996 #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ 8997 8998 #define TIM_CCMR1_OC2FE_Pos (10U) 8999 #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ 9000 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ 9001 #define TIM_CCMR1_OC2PE_Pos (11U) 9002 #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ 9003 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ 9004 9005 #define TIM_CCMR1_OC2M_Pos (12U) 9006 #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */ 9007 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ 9008 #define TIM_CCMR1_OC2M_0 (0x0001U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ 9009 #define TIM_CCMR1_OC2M_1 (0x0002U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ 9010 #define TIM_CCMR1_OC2M_2 (0x0004U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ 9011 #define TIM_CCMR1_OC2M_3 (0x1000U << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */ 9012 9013 #define TIM_CCMR1_OC2CE_Pos (15U) 9014 #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ 9015 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ 9016 9017 /*----------------------------------------------------------------------------*/ 9018 #define TIM_CCMR1_IC1PSC_Pos (2U) 9019 #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ 9020 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ 9021 #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ 9022 #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ 9023 9024 #define TIM_CCMR1_IC1F_Pos (4U) 9025 #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ 9026 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ 9027 #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ 9028 #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ 9029 #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ 9030 #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ 9031 9032 #define TIM_CCMR1_IC2PSC_Pos (10U) 9033 #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ 9034 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ 9035 #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ 9036 #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ 9037 9038 #define TIM_CCMR1_IC2F_Pos (12U) 9039 #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ 9040 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ 9041 #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ 9042 #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ 9043 #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ 9044 #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ 9045 9046 /****************** Bit definition for TIM_CCMR2 register *******************/ 9047 #define TIM_CCMR2_CC3S_Pos (0U) 9048 #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ 9049 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ 9050 #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ 9051 #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ 9052 9053 #define TIM_CCMR2_OC3FE_Pos (2U) 9054 #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ 9055 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ 9056 #define TIM_CCMR2_OC3PE_Pos (3U) 9057 #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ 9058 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ 9059 9060 #define TIM_CCMR2_OC3M_Pos (4U) 9061 #define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */ 9062 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ 9063 #define TIM_CCMR2_OC3M_0 (0x0001U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ 9064 #define TIM_CCMR2_OC3M_1 (0x0002U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ 9065 #define TIM_CCMR2_OC3M_2 (0x0004U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ 9066 #define TIM_CCMR2_OC3M_3 (0x1000U << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */ 9067 9068 #define TIM_CCMR2_OC3CE_Pos (7U) 9069 #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ 9070 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ 9071 9072 #define TIM_CCMR2_CC4S_Pos (8U) 9073 #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ 9074 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ 9075 #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ 9076 #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ 9077 9078 #define TIM_CCMR2_OC4FE_Pos (10U) 9079 #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ 9080 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ 9081 #define TIM_CCMR2_OC4PE_Pos (11U) 9082 #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ 9083 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ 9084 9085 #define TIM_CCMR2_OC4M_Pos (12U) 9086 #define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */ 9087 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ 9088 #define TIM_CCMR2_OC4M_0 (0x0001U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ 9089 #define TIM_CCMR2_OC4M_1 (0x0002U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ 9090 #define TIM_CCMR2_OC4M_2 (0x0004U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ 9091 #define TIM_CCMR2_OC4M_3 (0x1000U << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */ 9092 9093 #define TIM_CCMR2_OC4CE_Pos (15U) 9094 #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ 9095 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ 9096 9097 /*----------------------------------------------------------------------------*/ 9098 #define TIM_CCMR2_IC3PSC_Pos (2U) 9099 #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ 9100 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ 9101 #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ 9102 #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ 9103 9104 #define TIM_CCMR2_IC3F_Pos (4U) 9105 #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ 9106 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ 9107 #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ 9108 #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ 9109 #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ 9110 #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ 9111 9112 #define TIM_CCMR2_IC4PSC_Pos (10U) 9113 #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ 9114 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ 9115 #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ 9116 #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ 9117 9118 #define TIM_CCMR2_IC4F_Pos (12U) 9119 #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ 9120 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ 9121 #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ 9122 #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ 9123 #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ 9124 #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ 9125 9126 /****************** Bit definition for TIM_CCMR3 register *******************/ 9127 #define TIM_CCMR3_OC5FE_Pos (2U) 9128 #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */ 9129 #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */ 9130 #define TIM_CCMR3_OC5PE_Pos (3U) 9131 #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */ 9132 #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */ 9133 9134 #define TIM_CCMR3_OC5M_Pos (4U) 9135 #define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */ 9136 #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */ 9137 #define TIM_CCMR3_OC5M_0 (0x0001U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */ 9138 #define TIM_CCMR3_OC5M_1 (0x0002U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */ 9139 #define TIM_CCMR3_OC5M_2 (0x0004U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */ 9140 #define TIM_CCMR3_OC5M_3 (0x1000U << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */ 9141 9142 #define TIM_CCMR3_OC5CE_Pos (7U) 9143 #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */ 9144 #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */ 9145 9146 #define TIM_CCMR3_OC6FE_Pos (10U) 9147 #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */ 9148 #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */ 9149 #define TIM_CCMR3_OC6PE_Pos (11U) 9150 #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */ 9151 #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */ 9152 9153 #define TIM_CCMR3_OC6M_Pos (12U) 9154 #define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */ 9155 #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */ 9156 #define TIM_CCMR3_OC6M_0 (0x0001U << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */ 9157 #define TIM_CCMR3_OC6M_1 (0x0002U << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */ 9158 #define TIM_CCMR3_OC6M_2 (0x0004U << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */ 9159 #define TIM_CCMR3_OC6M_3 (0x1000U << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */ 9160 9161 #define TIM_CCMR3_OC6CE_Pos (15U) 9162 #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */ 9163 #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */ 9164 9165 /******************* Bit definition for TIM_CCER register *******************/ 9166 #define TIM_CCER_CC1E_Pos (0U) 9167 #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ 9168 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ 9169 #define TIM_CCER_CC1P_Pos (1U) 9170 #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ 9171 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ 9172 #define TIM_CCER_CC1NE_Pos (2U) 9173 #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ 9174 #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ 9175 #define TIM_CCER_CC1NP_Pos (3U) 9176 #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ 9177 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ 9178 #define TIM_CCER_CC2E_Pos (4U) 9179 #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ 9180 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ 9181 #define TIM_CCER_CC2P_Pos (5U) 9182 #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ 9183 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ 9184 #define TIM_CCER_CC2NE_Pos (6U) 9185 #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ 9186 #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ 9187 #define TIM_CCER_CC2NP_Pos (7U) 9188 #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ 9189 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ 9190 #define TIM_CCER_CC3E_Pos (8U) 9191 #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ 9192 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ 9193 #define TIM_CCER_CC3P_Pos (9U) 9194 #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ 9195 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ 9196 #define TIM_CCER_CC3NE_Pos (10U) 9197 #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ 9198 #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ 9199 #define TIM_CCER_CC3NP_Pos (11U) 9200 #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ 9201 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ 9202 #define TIM_CCER_CC4E_Pos (12U) 9203 #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ 9204 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ 9205 #define TIM_CCER_CC4P_Pos (13U) 9206 #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ 9207 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ 9208 #define TIM_CCER_CC4NP_Pos (15U) 9209 #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ 9210 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ 9211 #define TIM_CCER_CC5E_Pos (16U) 9212 #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */ 9213 #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */ 9214 #define TIM_CCER_CC5P_Pos (17U) 9215 #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */ 9216 #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */ 9217 #define TIM_CCER_CC6E_Pos (20U) 9218 #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */ 9219 #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */ 9220 #define TIM_CCER_CC6P_Pos (21U) 9221 #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */ 9222 #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */ 9223 9224 /******************* Bit definition for TIM_CNT register ********************/ 9225 #define TIM_CNT_CNT_Pos (0U) 9226 #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ 9227 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ 9228 #define TIM_CNT_UIFCPY_Pos (31U) 9229 #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */ 9230 #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */ 9231 9232 /******************* Bit definition for TIM_PSC register ********************/ 9233 #define TIM_PSC_PSC_Pos (0U) 9234 #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ 9235 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ 9236 9237 /******************* Bit definition for TIM_ARR register ********************/ 9238 #define TIM_ARR_ARR_Pos (0U) 9239 #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ 9240 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */ 9241 9242 /******************* Bit definition for TIM_RCR register ********************/ 9243 #define TIM_RCR_REP_Pos (0U) 9244 #define TIM_RCR_REP_Msk (0xFFFFUL << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */ 9245 #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ 9246 9247 /******************* Bit definition for TIM_CCR1 register *******************/ 9248 #define TIM_CCR1_CCR1_Pos (0U) 9249 #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ 9250 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ 9251 9252 /******************* Bit definition for TIM_CCR2 register *******************/ 9253 #define TIM_CCR2_CCR2_Pos (0U) 9254 #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ 9255 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ 9256 9257 /******************* Bit definition for TIM_CCR3 register *******************/ 9258 #define TIM_CCR3_CCR3_Pos (0U) 9259 #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ 9260 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ 9261 9262 /******************* Bit definition for TIM_CCR4 register *******************/ 9263 #define TIM_CCR4_CCR4_Pos (0U) 9264 #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ 9265 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ 9266 9267 /******************* Bit definition for TIM_CCR5 register *******************/ 9268 #define TIM_CCR5_CCR5_Pos (0U) 9269 #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */ 9270 #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */ 9271 #define TIM_CCR5_GC5C1_Pos (29U) 9272 #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */ 9273 #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */ 9274 #define TIM_CCR5_GC5C2_Pos (30U) 9275 #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */ 9276 #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */ 9277 #define TIM_CCR5_GC5C3_Pos (31U) 9278 #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */ 9279 #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */ 9280 9281 /******************* Bit definition for TIM_CCR6 register *******************/ 9282 #define TIM_CCR6_CCR6_Pos (0U) 9283 #define TIM_CCR6_CCR6_Msk (0xFFFFUL << TIM_CCR6_CCR6_Pos) /*!< 0x0000FFFF */ 9284 #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */ 9285 9286 /******************* Bit definition for TIM_BDTR register *******************/ 9287 #define TIM_BDTR_DTG_Pos (0U) 9288 #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ 9289 #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ 9290 #define TIM_BDTR_DTG_0 (0x01U << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */ 9291 #define TIM_BDTR_DTG_1 (0x02U << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */ 9292 #define TIM_BDTR_DTG_2 (0x04U << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */ 9293 #define TIM_BDTR_DTG_3 (0x08U << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */ 9294 #define TIM_BDTR_DTG_4 (0x10U << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */ 9295 #define TIM_BDTR_DTG_5 (0x20U << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */ 9296 #define TIM_BDTR_DTG_6 (0x40U << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */ 9297 #define TIM_BDTR_DTG_7 (0x80U << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */ 9298 9299 #define TIM_BDTR_LOCK_Pos (8U) 9300 #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ 9301 #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ 9302 #define TIM_BDTR_LOCK_0 (0x1U << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */ 9303 #define TIM_BDTR_LOCK_1 (0x2U << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */ 9304 9305 #define TIM_BDTR_OSSI_Pos (10U) 9306 #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ 9307 #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ 9308 #define TIM_BDTR_OSSR_Pos (11U) 9309 #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ 9310 #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ 9311 #define TIM_BDTR_BKE_Pos (12U) 9312 #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ 9313 #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */ 9314 #define TIM_BDTR_BKP_Pos (13U) 9315 #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ 9316 #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */ 9317 #define TIM_BDTR_AOE_Pos (14U) 9318 #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ 9319 #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ 9320 #define TIM_BDTR_MOE_Pos (15U) 9321 #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ 9322 #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ 9323 9324 #define TIM_BDTR_BKF_Pos (16U) 9325 #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */ 9326 #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */ 9327 #define TIM_BDTR_BK2F_Pos (20U) 9328 #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */ 9329 #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */ 9330 9331 #define TIM_BDTR_BK2E_Pos (24U) 9332 #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */ 9333 #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */ 9334 #define TIM_BDTR_BK2P_Pos (25U) 9335 #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */ 9336 #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */ 9337 9338 #define TIM_BDTR_BKDSRM_Pos (26U) 9339 #define TIM_BDTR_BKDSRM_Msk (0x1UL << TIM_BDTR_BKDSRM_Pos) /*!< 0x04000000 */ 9340 #define TIM_BDTR_BKDSRM TIM_BDTR_BKDSRM_Msk /*!<Break disarming/re-arming */ 9341 #define TIM_BDTR_BK2DSRM_Pos (27U) 9342 #define TIM_BDTR_BK2DSRM_Msk (0x1UL << TIM_BDTR_BK2DSRM_Pos) /*!< 0x08000000 */ 9343 #define TIM_BDTR_BK2DSRM TIM_BDTR_BK2DSRM_Msk /*!<Break2 disarming/re-arming */ 9344 9345 #define TIM_BDTR_BKBID_Pos (28U) 9346 #define TIM_BDTR_BKBID_Msk (0x1UL << TIM_BDTR_BKBID_Pos) /*!< 0x10000000 */ 9347 #define TIM_BDTR_BKBID TIM_BDTR_BKBID_Msk /*!<Break BIDirectional */ 9348 #define TIM_BDTR_BK2BID_Pos (29U) 9349 #define TIM_BDTR_BK2BID_Msk (0x1UL << TIM_BDTR_BK2BID_Pos) /*!< 0x20000000 */ 9350 #define TIM_BDTR_BK2BID TIM_BDTR_BK2BID_Msk /*!<Break2 BIDirectional */ 9351 9352 /******************* Bit definition for TIM_DCR register ********************/ 9353 #define TIM_DCR_DBA_Pos (0U) 9354 #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ 9355 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ 9356 #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ 9357 #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ 9358 #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ 9359 #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ 9360 #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ 9361 9362 #define TIM_DCR_DBL_Pos (8U) 9363 #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ 9364 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ 9365 #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ 9366 #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ 9367 #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ 9368 #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ 9369 #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ 9370 9371 /******************* Bit definition for TIM_DMAR register *******************/ 9372 #define TIM_DMAR_DMAB_Pos (0U) 9373 #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ 9374 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ 9375 9376 /******************* Bit definition for TIM1_OR register *******************/ 9377 #define TIM1_OR_ETR_ADC1_RMP_Pos (0U) 9378 #define TIM1_OR_ETR_ADC1_RMP_Msk (0x3UL << TIM1_OR_ETR_ADC1_RMP_Pos) /*!< 0x00000003 */ 9379 #define TIM1_OR_ETR_ADC1_RMP TIM1_OR_ETR_ADC1_RMP_Msk /*!< TIM1_ETR_ADC1 remapping capability*/ 9380 #define TIM1_OR_ETR_ADC1_RMP_0 (0x1U << TIM1_OR_ETR_ADC1_RMP_Pos) /*!< 0x00000001 */ 9381 #define TIM1_OR_ETR_ADC1_RMP_1 (0x2U << TIM1_OR_ETR_ADC1_RMP_Pos) /*!< 0x00000002 */ 9382 #define TIM1_OR_TI1_RMP_Pos (4U) 9383 #define TIM1_OR_TI1_RMP_Msk (0x1UL << TIM1_OR_TI1_RMP_Pos) /*!< 0x00000010 */ 9384 #define TIM1_OR_TI1_RMP TIM1_OR_TI1_RMP_Msk /*!< Input Capture 1 remap*/ 9385 9386 /******************* Bit definition for TIM2_OR register *******************/ 9387 #define TIM2_OR_TI4_RMP_Pos (2U) 9388 #define TIM2_OR_TI4_RMP_Msk (0x3UL << TIM2_OR_TI4_RMP_Pos) /*!< 0x0000000C */ 9389 #define TIM2_OR_TI4_RMP TIM2_OR_TI4_RMP_Msk /*!< TI4 Input capture 4 remap*/ 9390 #define TIM2_OR_TI4_RMP_0 (0x1U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000004 */ 9391 #define TIM2_OR_ETR_RMP_Pos (1U) 9392 #define TIM2_OR_ETR_RMP_Msk (0x1UL << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000002 */ 9393 #define TIM2_OR_ETR_RMP TIM2_OR_ETR_RMP_Msk /*!< External trigger remap*/ 9394 9395 /******************* Bit definition for TIM1_AF1 register *******************/ 9396 #define TIM1_AF1_BKINE_Pos (0U) 9397 #define TIM1_AF1_BKINE_Msk (0x1UL << TIM1_AF1_BKINE_Pos) /*!< 0x00000001 */ 9398 #define TIM1_AF1_BKINE TIM1_AF1_BKINE_Msk /*!<BRK BKIN input enable */ 9399 #define TIM1_AF1_BKCMP1E_Pos (1U) 9400 #define TIM1_AF1_BKCMP1E_Msk (0x1UL << TIM1_AF1_BKCMP1E_Pos) /*!< 0x00000002 */ 9401 #define TIM1_AF1_BKCMP1E TIM1_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */ 9402 #define TIM1_AF1_BKINP_Pos (9U) 9403 #define TIM1_AF1_BKINP_Msk (0x1UL << TIM1_AF1_BKINP_Pos) /*!< 0x00000200 */ 9404 #define TIM1_AF1_BKINP TIM1_AF1_BKINP_Msk /*!<BRK BKIN input polarity */ 9405 #define TIM1_AF1_BKCMP1P_Pos (10U) 9406 #define TIM1_AF1_BKCMP1P_Msk (0x1UL << TIM1_AF1_BKCMP1P_Pos) /*!< 0x00000400 */ 9407 #define TIM1_AF1_BKCMP1P TIM1_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */ 9408 #define TIM1_AF1_ETRSEL_Pos (14U) 9409 #define TIM1_AF1_ETRSEL_Msk (0x7UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x0001C000 */ 9410 #define TIM1_AF1_ETRSEL TIM1_AF1_ETRSEL_Msk /*!<ETRSEL[2:0] bits (TIM1 ETR source selection) */ 9411 #define TIM1_AF1_ETRSEL_0 (0x1U << TIM1_AF1_ETRSEL_Pos) /*!< 0x00004000 */ 9412 #define TIM1_AF1_ETRSEL_1 (0x2U << TIM1_AF1_ETRSEL_Pos) /*!< 0x00008000 */ 9413 #define TIM1_AF1_ETRSEL_2 (0x4U << TIM1_AF1_ETRSEL_Pos) /*!< 0x00010000 */ 9414 9415 /******************* Bit definition for TIM2_AF1 register *******************/ 9416 #define TIM2_AF1_ETRSEL_Pos (14U) 9417 #define TIM2_AF1_ETRSEL_Msk (0x7UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x0001C000 */ 9418 #define TIM2_AF1_ETRSEL (0x00001C000) /*!< External trigger source selection */ 9419 #define TIM2_AF1_ETRSEL_0 (0x000004000) /*!< Bit_0 */ 9420 #define TIM2_AF1_ETRSEL_1 (0x000008000) /*!< Bit_1 */ 9421 #define TIM2_AF1_ETRSEL_2 (0x000010000) /*!< Bit_2 */ 9422 9423 /******************* Bit definition for TIM17_AF1 register *******************/ 9424 #define TIM17_AF1_BKINE_Pos (0U) 9425 #define TIM17_AF1_BKINE_Msk (0x1UL << TIM17_AF1_BKINE_Pos) /*!< 0x00000001 */ 9426 #define TIM17_AF1_BKINE TIM17_AF1_BKINE_Msk /*!<BRK BKIN input enable */ 9427 #define TIM17_AF1_BKINP_Pos (9U) 9428 #define TIM17_AF1_BKINP_Msk (0x1UL << TIM17_AF1_BKINP_Pos) /*!< 0x00000200 */ 9429 #define TIM17_AF1_BKINP TIM17_AF1_BKINP_Msk /*!<BRK BKIN2 input polarity */ 9430 9431 /******************* Bit definition for TIM1_AF2 register *******************/ 9432 #define TIM1_AF2_BK2INE_Pos (0U) 9433 #define TIM1_AF2_BK2INE_Msk (0x1UL << TIM1_AF2_BK2INE_Pos) /*!< 0x00000001 */ 9434 #define TIM1_AF2_BK2INE TIM1_AF2_BK2INE_Msk /*!<BRK2 BKIN2 input enable */ 9435 #define TIM1_AF2_BK2CMP1E_Pos (1U) 9436 #define TIM1_AF2_BK2CMP1E_Msk (0x1UL << TIM1_AF2_BK2CMP1E_Pos) /*!< 0x00000002 */ 9437 #define TIM1_AF2_BK2CMP1E TIM1_AF2_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */ 9438 #define TIM1_AF2_BK2INP_Pos (9U) 9439 #define TIM1_AF2_BK2INP_Msk (0x1UL << TIM1_AF2_BK2INP_Pos) /*!< 0x00000200 */ 9440 #define TIM1_AF2_BK2INP TIM1_AF2_BK2INP_Msk /*!<BRK2 BKIN2 input polarity */ 9441 #define TIM1_AF2_BK2CMP1P_Pos (10U) 9442 #define TIM1_AF2_BK2CMP1P_Msk (0x1UL << TIM1_AF2_BK2CMP1P_Pos) /*!< 0x00000400 */ 9443 #define TIM1_AF2_BK2CMP1P TIM1_AF2_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */ 9444 9445 /******************************************************************************/ 9446 /* */ 9447 /* Low Power Timer (LPTIM) */ 9448 /* */ 9449 /******************************************************************************/ 9450 9451 /****************** Bit definition for LPTIM_ISR register *******************/ 9452 #define LPTIM_ISR_CMPM_Pos (0U) 9453 #define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */ 9454 #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */ 9455 #define LPTIM_ISR_ARRM_Pos (1U) 9456 #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */ 9457 #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */ 9458 #define LPTIM_ISR_EXTTRIG_Pos (2U) 9459 #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */ 9460 #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */ 9461 #define LPTIM_ISR_CMPOK_Pos (3U) 9462 #define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */ 9463 #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */ 9464 #define LPTIM_ISR_ARROK_Pos (4U) 9465 #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */ 9466 #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */ 9467 #define LPTIM_ISR_UP_Pos (5U) 9468 #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */ 9469 #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */ 9470 #define LPTIM_ISR_DOWN_Pos (6U) 9471 #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */ 9472 #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */ 9473 9474 /****************** Bit definition for LPTIM_ICR register *******************/ 9475 #define LPTIM_ICR_CMPMCF_Pos (0U) 9476 #define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */ 9477 #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */ 9478 #define LPTIM_ICR_ARRMCF_Pos (1U) 9479 #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */ 9480 #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */ 9481 #define LPTIM_ICR_EXTTRIGCF_Pos (2U) 9482 #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */ 9483 #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */ 9484 #define LPTIM_ICR_CMPOKCF_Pos (3U) 9485 #define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */ 9486 #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */ 9487 #define LPTIM_ICR_ARROKCF_Pos (4U) 9488 #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */ 9489 #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */ 9490 #define LPTIM_ICR_UPCF_Pos (5U) 9491 #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */ 9492 #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */ 9493 #define LPTIM_ICR_DOWNCF_Pos (6U) 9494 #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */ 9495 #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */ 9496 9497 /****************** Bit definition for LPTIM_IER register ********************/ 9498 #define LPTIM_IER_CMPMIE_Pos (0U) 9499 #define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */ 9500 #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */ 9501 #define LPTIM_IER_ARRMIE_Pos (1U) 9502 #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */ 9503 #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */ 9504 #define LPTIM_IER_EXTTRIGIE_Pos (2U) 9505 #define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */ 9506 #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */ 9507 #define LPTIM_IER_CMPOKIE_Pos (3U) 9508 #define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */ 9509 #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */ 9510 #define LPTIM_IER_ARROKIE_Pos (4U) 9511 #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */ 9512 #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */ 9513 #define LPTIM_IER_UPIE_Pos (5U) 9514 #define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */ 9515 #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */ 9516 #define LPTIM_IER_DOWNIE_Pos (6U) 9517 #define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */ 9518 #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */ 9519 9520 /****************** Bit definition for LPTIM_CFGR register *******************/ 9521 #define LPTIM_CFGR_CKSEL_Pos (0U) 9522 #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */ 9523 #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */ 9524 9525 #define LPTIM_CFGR_CKPOL_Pos (1U) 9526 #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */ 9527 #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */ 9528 #define LPTIM_CFGR_CKPOL_0 (0x1U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */ 9529 #define LPTIM_CFGR_CKPOL_1 (0x2U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */ 9530 9531 #define LPTIM_CFGR_CKFLT_Pos (3U) 9532 #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */ 9533 #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */ 9534 #define LPTIM_CFGR_CKFLT_0 (0x1U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */ 9535 #define LPTIM_CFGR_CKFLT_1 (0x2U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */ 9536 9537 #define LPTIM_CFGR_TRGFLT_Pos (6U) 9538 #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */ 9539 #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */ 9540 #define LPTIM_CFGR_TRGFLT_0 (0x1U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */ 9541 #define LPTIM_CFGR_TRGFLT_1 (0x2U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */ 9542 9543 #define LPTIM_CFGR_PRESC_Pos (9U) 9544 #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */ 9545 #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */ 9546 #define LPTIM_CFGR_PRESC_0 (0x1U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */ 9547 #define LPTIM_CFGR_PRESC_1 (0x2U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */ 9548 #define LPTIM_CFGR_PRESC_2 (0x4U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */ 9549 9550 #define LPTIM_CFGR_TRIGSEL_Pos (13U) 9551 #define LPTIM_CFGR_TRIGSEL_Msk (0x7UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */ 9552 #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */ 9553 #define LPTIM_CFGR_TRIGSEL_0 (0x1U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */ 9554 #define LPTIM_CFGR_TRIGSEL_1 (0x2U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */ 9555 #define LPTIM_CFGR_TRIGSEL_2 (0x4U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */ 9556 9557 #define LPTIM_CFGR_TRIGEN_Pos (17U) 9558 #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */ 9559 #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */ 9560 #define LPTIM_CFGR_TRIGEN_0 (0x1U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */ 9561 #define LPTIM_CFGR_TRIGEN_1 (0x2U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */ 9562 9563 #define LPTIM_CFGR_TIMOUT_Pos (19U) 9564 #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */ 9565 #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timeout enable */ 9566 #define LPTIM_CFGR_WAVE_Pos (20U) 9567 #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */ 9568 #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */ 9569 #define LPTIM_CFGR_WAVPOL_Pos (21U) 9570 #define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */ 9571 #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */ 9572 #define LPTIM_CFGR_PRELOAD_Pos (22U) 9573 #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */ 9574 #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */ 9575 #define LPTIM_CFGR_COUNTMODE_Pos (23U) 9576 #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */ 9577 #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */ 9578 #define LPTIM_CFGR_ENC_Pos (24U) 9579 #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */ 9580 #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */ 9581 9582 /****************** Bit definition for LPTIM_CR register ********************/ 9583 #define LPTIM_CR_ENABLE_Pos (0U) 9584 #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */ 9585 #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */ 9586 #define LPTIM_CR_SNGSTRT_Pos (1U) 9587 #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */ 9588 #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */ 9589 #define LPTIM_CR_CNTSTRT_Pos (2U) 9590 #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */ 9591 #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */ 9592 #define LPTIM_CR_COUNTRST_Pos (3U) 9593 #define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos) /*!< 0x00000008 */ 9594 #define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk /*!< Counter reset */ 9595 #define LPTIM_CR_RSTARE_Pos (4U) 9596 #define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos) /*!< 0x00000010 */ 9597 #define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk /*!< Reset after read enable */ 9598 9599 /****************** Bit definition for LPTIM_CMP register *******************/ 9600 #define LPTIM_CMP_CMP_Pos (0U) 9601 #define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */ 9602 #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */ 9603 9604 /****************** Bit definition for LPTIM_ARR register *******************/ 9605 #define LPTIM_ARR_ARR_Pos (0U) 9606 #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */ 9607 #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */ 9608 9609 /****************** Bit definition for LPTIM_CNT register *******************/ 9610 #define LPTIM_CNT_CNT_Pos (0U) 9611 #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */ 9612 #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */ 9613 9614 /****************** Bit definition for LPTIM_OR register *******************/ 9615 #define LPTIM_OR_OR_Pos (0U) 9616 #define LPTIM_OR_OR_Msk (0x1UL << LPTIM_OR_OR_Pos) /*!< 0x00000001 */ 9617 #define LPTIM_OR_OR LPTIM_OR_OR_Msk /*!< OR[1:0] bits (Remap selection) */ 9618 #define LPTIM_OR_OR_0 (0x1U << LPTIM_OR_OR_Pos) /*!< 0x00000001 */ 9619 9620 /******************************************************************************/ 9621 /* */ 9622 /* Inter-Processor Communication Controller (IPCC) */ 9623 /* */ 9624 /******************************************************************************/ 9625 9626 /********************** Bit definition for IPCC_C1CR register ***************/ 9627 #define IPCC_C1CR_RXOIE_Pos (0U) 9628 #define IPCC_C1CR_RXOIE_Msk (0x1UL << IPCC_C1CR_RXOIE_Pos) /*!< 0x00000001 */ 9629 #define IPCC_C1CR_RXOIE IPCC_C1CR_RXOIE_Msk /*!< Processor M4 Receive channel occupied interrupt enable */ 9630 #define IPCC_C1CR_TXFIE_Pos (16U) 9631 #define IPCC_C1CR_TXFIE_Msk (0x1UL << IPCC_C1CR_TXFIE_Pos) /*!< 0x00010000 */ 9632 #define IPCC_C1CR_TXFIE IPCC_C1CR_TXFIE_Msk /*!< Processor M4 Transmit channel free interrupt enable */ 9633 9634 /********************** Bit definition for IPCC_C1MR register **************/ 9635 #define IPCC_C1MR_CH1OM_Pos (0U) 9636 #define IPCC_C1MR_CH1OM_Msk (0x1UL << IPCC_C1MR_CH1OM_Pos) /*!< 0x00000001 */ 9637 #define IPCC_C1MR_CH1OM IPCC_C1MR_CH1OM_Msk /*!< M4 Channel1 occupied interrupt mask */ 9638 #define IPCC_C1MR_CH2OM_Pos (1U) 9639 #define IPCC_C1MR_CH2OM_Msk (0x1UL << IPCC_C1MR_CH2OM_Pos) /*!< 0x00000002 */ 9640 #define IPCC_C1MR_CH2OM IPCC_C1MR_CH2OM_Msk /*!< M4 Channel2 occupied interrupt mask */ 9641 #define IPCC_C1MR_CH3OM_Pos (2U) 9642 #define IPCC_C1MR_CH3OM_Msk (0x1UL << IPCC_C1MR_CH3OM_Pos) /*!< 0x00000004 */ 9643 #define IPCC_C1MR_CH3OM IPCC_C1MR_CH3OM_Msk /*!< M4 Channel3 occupied interrupt mask */ 9644 #define IPCC_C1MR_CH4OM_Pos (3U) 9645 #define IPCC_C1MR_CH4OM_Msk (0x1UL << IPCC_C1MR_CH4OM_Pos) /*!< 0x00000008 */ 9646 #define IPCC_C1MR_CH4OM IPCC_C1MR_CH4OM_Msk /*!< M4 Channel4 occupied interrupt mask */ 9647 #define IPCC_C1MR_CH5OM_Pos (4U) 9648 #define IPCC_C1MR_CH5OM_Msk (0x1UL << IPCC_C1MR_CH5OM_Pos) /*!< 0x00000010 */ 9649 #define IPCC_C1MR_CH5OM IPCC_C1MR_CH5OM_Msk /*!< M4 Channel5 occupied interrupt mask */ 9650 #define IPCC_C1MR_CH6OM_Pos (5U) 9651 #define IPCC_C1MR_CH6OM_Msk (0x1UL << IPCC_C1MR_CH6OM_Pos) /*!< 0x00000020 */ 9652 #define IPCC_C1MR_CH6OM IPCC_C1MR_CH6OM_Msk /*!< M4 Channel6 occupied interrupt mask */ 9653 9654 #define IPCC_C1MR_CH1FM_Pos (16U) 9655 #define IPCC_C1MR_CH1FM_Msk (0x1UL << IPCC_C1MR_CH1FM_Pos) /*!< 0x00010000 */ 9656 #define IPCC_C1MR_CH1FM IPCC_C1MR_CH1FM_Msk /*!< M4 Transmit Channel1 free interrupt mask */ 9657 #define IPCC_C1MR_CH2FM_Pos (17U) 9658 #define IPCC_C1MR_CH2FM_Msk (0x1UL << IPCC_C1MR_CH2FM_Pos) /*!< 0x00020000 */ 9659 #define IPCC_C1MR_CH2FM IPCC_C1MR_CH2FM_Msk /*!< M4 Transmit Channel2 free interrupt mask */ 9660 #define IPCC_C1MR_CH3FM_Pos (18U) 9661 #define IPCC_C1MR_CH3FM_Msk (0x1UL << IPCC_C1MR_CH3FM_Pos) /*!< 0x00040000 */ 9662 #define IPCC_C1MR_CH3FM IPCC_C1MR_CH3FM_Msk /*!< M4 Transmit Channel3 free interrupt mask */ 9663 #define IPCC_C1MR_CH4FM_Pos (19U) 9664 #define IPCC_C1MR_CH4FM_Msk (0x1UL << IPCC_C1MR_CH4FM_Pos) /*!< 0x00080000 */ 9665 #define IPCC_C1MR_CH4FM IPCC_C1MR_CH4FM_Msk /*!< M4 Transmit Channel4 free interrupt mask */ 9666 #define IPCC_C1MR_CH5FM_Pos (20U) 9667 #define IPCC_C1MR_CH5FM_Msk (0x1UL << IPCC_C1MR_CH5FM_Pos) /*!< 0x00100000 */ 9668 #define IPCC_C1MR_CH5FM IPCC_C1MR_CH5FM_Msk /*!< M4 Transmit Channel5 free interrupt mask */ 9669 #define IPCC_C1MR_CH6FM_Pos (21U) 9670 #define IPCC_C1MR_CH6FM_Msk (0x1UL << IPCC_C1MR_CH6FM_Pos) /*!< 0x00200000 */ 9671 #define IPCC_C1MR_CH6FM IPCC_C1MR_CH6FM_Msk /*!< M4 Transmit Channel6 free interrupt mask */ 9672 9673 /********************** Bit definition for IPCC_C1SCR register ***************/ 9674 #define IPCC_C1SCR_CH1C_Pos (0U) 9675 #define IPCC_C1SCR_CH1C_Msk (0x1UL << IPCC_C1SCR_CH1C_Pos) /*!< 0x00000001 */ 9676 #define IPCC_C1SCR_CH1C IPCC_C1SCR_CH1C_Msk /*!< M4 receive Channel1 status clear */ 9677 #define IPCC_C1SCR_CH2C_Pos (1U) 9678 #define IPCC_C1SCR_CH2C_Msk (0x1UL << IPCC_C1SCR_CH2C_Pos) /*!< 0x00000002 */ 9679 #define IPCC_C1SCR_CH2C IPCC_C1SCR_CH2C_Msk /*!< M4 receive Channel2 status clear */ 9680 #define IPCC_C1SCR_CH3C_Pos (2U) 9681 #define IPCC_C1SCR_CH3C_Msk (0x1UL << IPCC_C1SCR_CH3C_Pos) /*!< 0x00000004 */ 9682 #define IPCC_C1SCR_CH3C IPCC_C1SCR_CH3C_Msk /*!< M4 receive Channel3 status clear */ 9683 #define IPCC_C1SCR_CH4C_Pos (3U) 9684 #define IPCC_C1SCR_CH4C_Msk (0x1UL << IPCC_C1SCR_CH4C_Pos) /*!< 0x00000008 */ 9685 #define IPCC_C1SCR_CH4C IPCC_C1SCR_CH4C_Msk /*!< M4 receive Channel4 status clear */ 9686 #define IPCC_C1SCR_CH5C_Pos (4U) 9687 #define IPCC_C1SCR_CH5C_Msk (0x1UL << IPCC_C1SCR_CH5C_Pos) /*!< 0x00000010 */ 9688 #define IPCC_C1SCR_CH5C IPCC_C1SCR_CH5C_Msk /*!< M4 receive Channel5 status clear */ 9689 #define IPCC_C1SCR_CH6C_Pos (5U) 9690 #define IPCC_C1SCR_CH6C_Msk (0x1UL << IPCC_C1SCR_CH6C_Pos) /*!< 0x00000020 */ 9691 #define IPCC_C1SCR_CH6C IPCC_C1SCR_CH6C_Msk /*!< M4 receive Channel6 status clear */ 9692 9693 #define IPCC_C1SCR_CH1S_Pos (16U) 9694 #define IPCC_C1SCR_CH1S_Msk (0x1UL << IPCC_C1SCR_CH1S_Pos) /*!< 0x00010000 */ 9695 #define IPCC_C1SCR_CH1S IPCC_C1SCR_CH1S_Msk /*!< M4 transmit Channel1 status set */ 9696 #define IPCC_C1SCR_CH2S_Pos (17U) 9697 #define IPCC_C1SCR_CH2S_Msk (0x1UL << IPCC_C1SCR_CH2S_Pos) /*!< 0x00020000 */ 9698 #define IPCC_C1SCR_CH2S IPCC_C1SCR_CH2S_Msk /*!< M4 transmit Channel2 status set */ 9699 #define IPCC_C1SCR_CH3S_Pos (18U) 9700 #define IPCC_C1SCR_CH3S_Msk (0x1UL << IPCC_C1SCR_CH3S_Pos) /*!< 0x00040000 */ 9701 #define IPCC_C1SCR_CH3S IPCC_C1SCR_CH3S_Msk /*!< M4 transmit Channel3 status set */ 9702 #define IPCC_C1SCR_CH4S_Pos (19U) 9703 #define IPCC_C1SCR_CH4S_Msk (0x1UL << IPCC_C1SCR_CH4S_Pos) /*!< 0x00080000 */ 9704 #define IPCC_C1SCR_CH4S IPCC_C1SCR_CH4S_Msk /*!< M4 transmit Channel4 status set */ 9705 #define IPCC_C1SCR_CH5S_Pos (20U) 9706 #define IPCC_C1SCR_CH5S_Msk (0x1UL << IPCC_C1SCR_CH5S_Pos) /*!< 0x00100000 */ 9707 #define IPCC_C1SCR_CH5S IPCC_C1SCR_CH5S_Msk /*!< M4 transmit Channel5 status set */ 9708 #define IPCC_C1SCR_CH6S_Pos (21U) 9709 #define IPCC_C1SCR_CH6S_Msk (0x1UL << IPCC_C1SCR_CH6S_Pos) /*!< 0x00200000 */ 9710 #define IPCC_C1SCR_CH6S IPCC_C1SCR_CH6S_Msk /*!< M4 transmit Channel6 status set */ 9711 9712 /********************** Bit definition for IPCC_C1TOC2SR register ***************/ 9713 #define IPCC_C1TOC2SR_CH1F_Pos (0U) 9714 #define IPCC_C1TOC2SR_CH1F_Msk (0x1UL << IPCC_C1TOC2SR_CH1F_Pos) /*!< 0x00000001 */ 9715 #define IPCC_C1TOC2SR_CH1F IPCC_C1TOC2SR_CH1F_Msk /*!< M4 transmit to M4 receive Channel1 status flag before masking */ 9716 #define IPCC_C1TOC2SR_CH2F_Pos (1U) 9717 #define IPCC_C1TOC2SR_CH2F_Msk (0x1UL << IPCC_C1TOC2SR_CH2F_Pos) /*!< 0x00000002 */ 9718 #define IPCC_C1TOC2SR_CH2F IPCC_C1TOC2SR_CH2F_Msk /*!< M4 transmit to M4 receive Channel2 status flag before masking */ 9719 #define IPCC_C1TOC2SR_CH3F_Pos (2U) 9720 #define IPCC_C1TOC2SR_CH3F_Msk (0x1UL << IPCC_C1TOC2SR_CH3F_Pos) /*!< 0x00000004 */ 9721 #define IPCC_C1TOC2SR_CH3F IPCC_C1TOC2SR_CH3F_Msk /*!< M4 transmit to M4 receive Channel3 status flag before masking */ 9722 #define IPCC_C1TOC2SR_CH4F_Pos (3U) 9723 #define IPCC_C1TOC2SR_CH4F_Msk (0x1UL << IPCC_C1TOC2SR_CH4F_Pos) /*!< 0x00000008 */ 9724 #define IPCC_C1TOC2SR_CH4F IPCC_C1TOC2SR_CH4F_Msk /*!< M4 transmit to M4 receive Channel4 status flag before masking */ 9725 #define IPCC_C1TOC2SR_CH5F_Pos (4U) 9726 #define IPCC_C1TOC2SR_CH5F_Msk (0x1UL << IPCC_C1TOC2SR_CH5F_Pos) /*!< 0x00000010 */ 9727 #define IPCC_C1TOC2SR_CH5F IPCC_C1TOC2SR_CH5F_Msk /*!< M4 transmit to M4 receive Channel5 status flag before masking */ 9728 #define IPCC_C1TOC2SR_CH6F_Pos (5U) 9729 #define IPCC_C1TOC2SR_CH6F_Msk (0x1UL << IPCC_C1TOC2SR_CH6F_Pos) /*!< 0x00000020 */ 9730 #define IPCC_C1TOC2SR_CH6F IPCC_C1TOC2SR_CH6F_Msk /*!< M4 transmit to M4 receive Channel6 status flag before masking */ 9731 9732 /********************** Bit definition for IPCC_C2CR register ***************/ 9733 #define IPCC_C2CR_RXOIE_Pos (0U) 9734 #define IPCC_C2CR_RXOIE_Msk (0x1UL << IPCC_C2CR_RXOIE_Pos) /*!< 0x00000001 */ 9735 #define IPCC_C2CR_RXOIE IPCC_C2CR_RXOIE_Msk /*!< Processor M0+ Receive channel occupied interrupt enable */ 9736 #define IPCC_C2CR_TXFIE_Pos (16U) 9737 #define IPCC_C2CR_TXFIE_Msk (0x1UL << IPCC_C2CR_TXFIE_Pos) /*!< 0x00010000 */ 9738 #define IPCC_C2CR_TXFIE IPCC_C2CR_TXFIE_Msk /*!< Processor M0+ Transmit channel free interrupt enable */ 9739 9740 /********************** Bit definition for IPCC_C2MR register ***************/ 9741 #define IPCC_C2MR_CH1OM_Pos (0U) 9742 #define IPCC_C2MR_CH1OM_Msk (0x1UL << IPCC_C2MR_CH1OM_Pos) /*!< 0x00000001 */ 9743 #define IPCC_C2MR_CH1OM IPCC_C2MR_CH1OM_Msk /*!< M0+ Channel1 occupied interrupt mask */ 9744 #define IPCC_C2MR_CH2OM_Pos (1U) 9745 #define IPCC_C2MR_CH2OM_Msk (0x1UL << IPCC_C2MR_CH2OM_Pos) /*!< 0x00000002 */ 9746 #define IPCC_C2MR_CH2OM IPCC_C2MR_CH2OM_Msk /*!< M0+ Channel2 occupied interrupt mask */ 9747 #define IPCC_C2MR_CH3OM_Pos (2U) 9748 #define IPCC_C2MR_CH3OM_Msk (0x1UL << IPCC_C2MR_CH3OM_Pos) /*!< 0x00000004 */ 9749 #define IPCC_C2MR_CH3OM IPCC_C2MR_CH3OM_Msk /*!< M0+ Channel3 occupied interrupt mask */ 9750 #define IPCC_C2MR_CH4OM_Pos (3U) 9751 #define IPCC_C2MR_CH4OM_Msk (0x1UL << IPCC_C2MR_CH4OM_Pos) /*!< 0x00000008 */ 9752 #define IPCC_C2MR_CH4OM IPCC_C2MR_CH4OM_Msk /*!< M0+ Channel4 occupied interrupt mask */ 9753 #define IPCC_C2MR_CH5OM_Pos (4U) 9754 #define IPCC_C2MR_CH5OM_Msk (0x1UL << IPCC_C2MR_CH5OM_Pos) /*!< 0x00000010 */ 9755 #define IPCC_C2MR_CH5OM IPCC_C2MR_CH5OM_Msk /*!< M0+ Channel5 occupied interrupt mask */ 9756 #define IPCC_C2MR_CH6OM_Pos (5U) 9757 #define IPCC_C2MR_CH6OM_Msk (0x1UL << IPCC_C2MR_CH6OM_Pos) /*!< 0x00000020 */ 9758 #define IPCC_C2MR_CH6OM IPCC_C2MR_CH6OM_Msk /*!< M0+ Channel6 occupied interrupt mask */ 9759 9760 #define IPCC_C2MR_CH1FM_Pos (16U) 9761 #define IPCC_C2MR_CH1FM_Msk (0x1UL << IPCC_C2MR_CH1FM_Pos) /*!< 0x00010000 */ 9762 #define IPCC_C2MR_CH1FM IPCC_C2MR_CH1FM_Msk /*!< M0+ Transmit Channel1 free interrupt mask */ 9763 #define IPCC_C2MR_CH2FM_Pos (17U) 9764 #define IPCC_C2MR_CH2FM_Msk (0x1UL << IPCC_C2MR_CH2FM_Pos) /*!< 0x00020000 */ 9765 #define IPCC_C2MR_CH2FM IPCC_C2MR_CH2FM_Msk /*!< M0+ Transmit Channel2 free interrupt mask */ 9766 #define IPCC_C2MR_CH3FM_Pos (18U) 9767 #define IPCC_C2MR_CH3FM_Msk (0x1UL << IPCC_C2MR_CH3FM_Pos) /*!< 0x00040000 */ 9768 #define IPCC_C2MR_CH3FM IPCC_C2MR_CH3FM_Msk /*!< M0+ Transmit Channel3 free interrupt mask */ 9769 #define IPCC_C2MR_CH4FM_Pos (19U) 9770 #define IPCC_C2MR_CH4FM_Msk (0x1UL << IPCC_C2MR_CH4FM_Pos) /*!< 0x00080000 */ 9771 #define IPCC_C2MR_CH4FM IPCC_C2MR_CH4FM_Msk /*!< M0+ Transmit Channel4 free interrupt mask */ 9772 #define IPCC_C2MR_CH5FM_Pos (20U) 9773 #define IPCC_C2MR_CH5FM_Msk (0x1UL << IPCC_C2MR_CH5FM_Pos) /*!< 0x00100000 */ 9774 #define IPCC_C2MR_CH5FM IPCC_C2MR_CH5FM_Msk /*!< M0+ Transmit Channel5 free interrupt mask */ 9775 #define IPCC_C2MR_CH6FM_Pos (21U) 9776 #define IPCC_C2MR_CH6FM_Msk (0x1UL << IPCC_C2MR_CH6FM_Pos) /*!< 0x00200000 */ 9777 #define IPCC_C2MR_CH6FM IPCC_C2MR_CH6FM_Msk /*!< M0+ Transmit Channel6 free interrupt mask */ 9778 9779 /********************** Bit definition for IPCC_C2SCR register ***************/ 9780 #define IPCC_C2SCR_CH1C_Pos (0U) 9781 #define IPCC_C2SCR_CH1C_Msk (0x1UL << IPCC_C2SCR_CH1C_Pos) /*!< 0x00000001 */ 9782 #define IPCC_C2SCR_CH1C IPCC_C2SCR_CH1C_Msk /*!< M0+ receive Channel1 status clear */ 9783 #define IPCC_C2SCR_CH2C_Pos (1U) 9784 #define IPCC_C2SCR_CH2C_Msk (0x1UL << IPCC_C2SCR_CH2C_Pos) /*!< 0x00000002 */ 9785 #define IPCC_C2SCR_CH2C IPCC_C2SCR_CH2C_Msk /*!< M0+ receive Channel2 status clear */ 9786 #define IPCC_C2SCR_CH3C_Pos (2U) 9787 #define IPCC_C2SCR_CH3C_Msk (0x1UL << IPCC_C2SCR_CH3C_Pos) /*!< 0x00000004 */ 9788 #define IPCC_C2SCR_CH3C IPCC_C2SCR_CH3C_Msk /*!< M0+ receive Channel3 status clear */ 9789 #define IPCC_C2SCR_CH4C_Pos (3U) 9790 #define IPCC_C2SCR_CH4C_Msk (0x1UL << IPCC_C2SCR_CH4C_Pos) /*!< 0x00000008 */ 9791 #define IPCC_C2SCR_CH4C IPCC_C2SCR_CH4C_Msk /*!< M0+ receive Channel4 status clear */ 9792 #define IPCC_C2SCR_CH5C_Pos (4U) 9793 #define IPCC_C2SCR_CH5C_Msk (0x1UL << IPCC_C2SCR_CH5C_Pos) /*!< 0x00000010 */ 9794 #define IPCC_C2SCR_CH5C IPCC_C2SCR_CH5C_Msk /*!< M0+ receive Channel5 status clear */ 9795 #define IPCC_C2SCR_CH6C_Pos (5U) 9796 #define IPCC_C2SCR_CH6C_Msk (0x1UL << IPCC_C2SCR_CH6C_Pos) /*!< 0x00000020 */ 9797 #define IPCC_C2SCR_CH6C IPCC_C2SCR_CH6C_Msk /*!< M0+ receive Channel6 status clear */ 9798 9799 #define IPCC_C2SCR_CH1S_Pos (16U) 9800 #define IPCC_C2SCR_CH1S_Msk (0x1UL << IPCC_C2SCR_CH1S_Pos) /*!< 0x00010000 */ 9801 #define IPCC_C2SCR_CH1S IPCC_C2SCR_CH1S_Msk /*!< M0+ transmit Channel1 status set */ 9802 #define IPCC_C2SCR_CH2S_Pos (17U) 9803 #define IPCC_C2SCR_CH2S_Msk (0x1UL << IPCC_C2SCR_CH2S_Pos) /*!< 0x00020000 */ 9804 #define IPCC_C2SCR_CH2S IPCC_C2SCR_CH2S_Msk /*!< M0+ transmit Channel2 status set */ 9805 #define IPCC_C2SCR_CH3S_Pos (18U) 9806 #define IPCC_C2SCR_CH3S_Msk (0x1UL << IPCC_C2SCR_CH3S_Pos) /*!< 0x00040000 */ 9807 #define IPCC_C2SCR_CH3S IPCC_C2SCR_CH3S_Msk /*!< M0+ transmit Channel3 status set */ 9808 #define IPCC_C2SCR_CH4S_Pos (19U) 9809 #define IPCC_C2SCR_CH4S_Msk (0x1UL << IPCC_C2SCR_CH4S_Pos) /*!< 0x00080000 */ 9810 #define IPCC_C2SCR_CH4S IPCC_C2SCR_CH4S_Msk /*!< M0+ transmit Channel4 status set */ 9811 #define IPCC_C2SCR_CH5S_Pos (20U) 9812 #define IPCC_C2SCR_CH5S_Msk (0x1UL << IPCC_C2SCR_CH5S_Pos) /*!< 0x00100000 */ 9813 #define IPCC_C2SCR_CH5S IPCC_C2SCR_CH5S_Msk /*!< M0+ transmit Channel5 status set */ 9814 #define IPCC_C2SCR_CH6S_Pos (21U) 9815 #define IPCC_C2SCR_CH6S_Msk (0x1UL << IPCC_C2SCR_CH6S_Pos) /*!< 0x00200000 */ 9816 #define IPCC_C2SCR_CH6S IPCC_C2SCR_CH6S_Msk /*!< M0+ transmit Channel6 status set */ 9817 9818 /********************** Bit definition for IPCC_C2TOC1SR register ***************/ 9819 #define IPCC_C2TOC1SR_CH1F_Pos (0U) 9820 #define IPCC_C2TOC1SR_CH1F_Msk (0x1UL << IPCC_C2TOC1SR_CH1F_Pos) /*!< 0x00000001 */ 9821 #define IPCC_C2TOC1SR_CH1F IPCC_C2TOC1SR_CH1F_Msk /*!< M0+ transmit to M0 receive Channel1 status flag before masking */ 9822 #define IPCC_C2TOC1SR_CH2F_Pos (1U) 9823 #define IPCC_C2TOC1SR_CH2F_Msk (0x1UL << IPCC_C2TOC1SR_CH2F_Pos) /*!< 0x00000002 */ 9824 #define IPCC_C2TOC1SR_CH2F IPCC_C2TOC1SR_CH2F_Msk /*!< M0+ transmit to M0 receive Channel2 status flag before masking */ 9825 #define IPCC_C2TOC1SR_CH3F_Pos (2U) 9826 #define IPCC_C2TOC1SR_CH3F_Msk (0x1UL << IPCC_C2TOC1SR_CH3F_Pos) /*!< 0x00000004 */ 9827 #define IPCC_C2TOC1SR_CH3F IPCC_C2TOC1SR_CH3F_Msk /*!< M0+ transmit to M0 receive Channel3 status flag before masking */ 9828 #define IPCC_C2TOC1SR_CH4F_Pos (3U) 9829 #define IPCC_C2TOC1SR_CH4F_Msk (0x1UL << IPCC_C2TOC1SR_CH4F_Pos) /*!< 0x00000008 */ 9830 #define IPCC_C2TOC1SR_CH4F IPCC_C2TOC1SR_CH4F_Msk /*!< M0+ transmit to M0 receive Channel4 status flag before masking */ 9831 #define IPCC_C2TOC1SR_CH5F_Pos (4U) 9832 #define IPCC_C2TOC1SR_CH5F_Msk (0x1UL << IPCC_C2TOC1SR_CH5F_Pos) /*!< 0x00000010 */ 9833 #define IPCC_C2TOC1SR_CH5F IPCC_C2TOC1SR_CH5F_Msk /*!< M0+ transmit to M0 receive Channel5 status flag before masking */ 9834 #define IPCC_C2TOC1SR_CH6F_Pos (5U) 9835 #define IPCC_C2TOC1SR_CH6F_Msk (0x1UL << IPCC_C2TOC1SR_CH6F_Pos) /*!< 0x00000020 */ 9836 #define IPCC_C2TOC1SR_CH6F IPCC_C2TOC1SR_CH6F_Msk /*!< M0+ transmit to M0 receive Channel6 status flag before masking */ 9837 9838 /********************** Bit definition for IPCC_C1CR register ***************/ 9839 #define IPCC_CR_RXOIE_Pos IPCC_C1CR_RXOIE_Pos 9840 #define IPCC_CR_RXOIE_Msk IPCC_C1CR_RXOIE_Msk 9841 #define IPCC_CR_RXOIE IPCC_C1CR_RXOIE 9842 #define IPCC_CR_TXFIE_Pos IPCC_C1CR_TXFIE_Pos 9843 #define IPCC_CR_TXFIE_Msk IPCC_C1CR_TXFIE_Msk 9844 #define IPCC_CR_TXFIE IPCC_C1CR_TXFIE 9845 9846 /********************** Bit definition for IPCC_C1MR register **************/ 9847 #define IPCC_MR_CH1OM_Pos IPCC_C1MR_CH1OM_Pos 9848 #define IPCC_MR_CH1OM_Msk IPCC_C1MR_CH1OM_Msk 9849 #define IPCC_MR_CH1OM IPCC_C1MR_CH1OM 9850 #define IPCC_MR_CH2OM_Pos IPCC_C1MR_CH2OM_Pos 9851 #define IPCC_MR_CH2OM_Msk IPCC_C1MR_CH2OM_Msk 9852 #define IPCC_MR_CH2OM IPCC_C1MR_CH2OM 9853 #define IPCC_MR_CH3OM_Pos IPCC_C1MR_CH3OM_Pos 9854 #define IPCC_MR_CH3OM_Msk IPCC_C1MR_CH3OM_Msk 9855 #define IPCC_MR_CH3OM IPCC_C1MR_CH3OM 9856 #define IPCC_MR_CH4OM_Pos IPCC_C1MR_CH4OM_Pos 9857 #define IPCC_MR_CH4OM_Msk IPCC_C1MR_CH4OM_Msk 9858 #define IPCC_MR_CH4OM IPCC_C1MR_CH4OM 9859 #define IPCC_MR_CH5OM_Pos IPCC_C1MR_CH5OM_Pos 9860 #define IPCC_MR_CH5OM_Msk IPCC_C1MR_CH5OM_Msk 9861 #define IPCC_MR_CH5OM IPCC_C1MR_CH5OM 9862 #define IPCC_MR_CH6OM_Pos IPCC_C1MR_CH6OM_Pos 9863 #define IPCC_MR_CH6OM_Msk IPCC_C1MR_CH6OM_Msk 9864 #define IPCC_MR_CH6OM IPCC_C1MR_CH6OM 9865 9866 #define IPCC_MR_CH1FM_Pos IPCC_C1MR_CH1FM_Pos 9867 #define IPCC_MR_CH1FM_Msk IPCC_C1MR_CH1FM_Msk 9868 #define IPCC_MR_CH1FM IPCC_C1MR_CH1FM 9869 #define IPCC_MR_CH2FM_Pos IPCC_C1MR_CH2FM_Pos 9870 #define IPCC_MR_CH2FM_Msk IPCC_C1MR_CH2FM_Msk 9871 #define IPCC_MR_CH2FM IPCC_C1MR_CH2FM 9872 #define IPCC_MR_CH3FM_Pos IPCC_C1MR_CH3FM_Pos 9873 #define IPCC_MR_CH3FM_Msk IPCC_C1MR_CH3FM_Msk 9874 #define IPCC_MR_CH3FM IPCC_C1MR_CH3FM 9875 #define IPCC_MR_CH4FM_Pos IPCC_C1MR_CH4FM_Pos 9876 #define IPCC_MR_CH4FM_Msk IPCC_C1MR_CH4FM_Msk 9877 #define IPCC_MR_CH4FM IPCC_C1MR_CH4FM 9878 #define IPCC_MR_CH5FM_Pos IPCC_C1MR_CH5FM_Pos 9879 #define IPCC_MR_CH5FM_Msk IPCC_C1MR_CH5FM_Msk 9880 #define IPCC_MR_CH5FM IPCC_C1MR_CH5FM 9881 #define IPCC_MR_CH6FM_Pos IPCC_C1MR_CH6FM_Pos 9882 #define IPCC_MR_CH6FM_Msk IPCC_C1MR_CH6FM_Msk 9883 #define IPCC_MR_CH6FM IPCC_C1MR_CH6FM 9884 9885 /********************** Bit definition for IPCC_C1SCR register ***************/ 9886 #define IPCC_SCR_CH1C_Pos IPCC_C1SCR_CH1C_Pos 9887 #define IPCC_SCR_CH1C_Msk IPCC_C1SCR_CH1C_Msk 9888 #define IPCC_SCR_CH1C IPCC_C1SCR_CH1C 9889 #define IPCC_SCR_CH2C_Pos IPCC_C1SCR_CH2C_Pos 9890 #define IPCC_SCR_CH2C_Msk IPCC_C1SCR_CH2C_Msk 9891 #define IPCC_SCR_CH2C IPCC_C1SCR_CH2C 9892 #define IPCC_SCR_CH3C_Pos IPCC_C1SCR_CH3C_Pos 9893 #define IPCC_SCR_CH3C_Msk IPCC_C1SCR_CH3C_Msk 9894 #define IPCC_SCR_CH3C IPCC_C1SCR_CH3C 9895 #define IPCC_SCR_CH4C_Pos IPCC_C1SCR_CH4C_Pos 9896 #define IPCC_SCR_CH4C_Msk IPCC_C1SCR_CH4C_Msk 9897 #define IPCC_SCR_CH4C IPCC_C1SCR_CH4C 9898 #define IPCC_SCR_CH5C_Pos IPCC_C1SCR_CH5C_Pos 9899 #define IPCC_SCR_CH5C_Msk IPCC_C1SCR_CH5C_Msk 9900 #define IPCC_SCR_CH5C IPCC_C1SCR_CH5C 9901 #define IPCC_SCR_CH6C_Pos IPCC_C1SCR_CH6C_Pos 9902 #define IPCC_SCR_CH6C_Msk IPCC_C1SCR_CH6C_Msk 9903 #define IPCC_SCR_CH6C IPCC_C1SCR_CH6C 9904 9905 #define IPCC_SCR_CH1S_Pos IPCC_C1SCR_CH1S_Pos 9906 #define IPCC_SCR_CH1S_Msk IPCC_C1SCR_CH1S_Msk 9907 #define IPCC_SCR_CH1S IPCC_C1SCR_CH1S 9908 #define IPCC_SCR_CH2S_Pos IPCC_C1SCR_CH2S_Pos 9909 #define IPCC_SCR_CH2S_Msk IPCC_C1SCR_CH2S_Msk 9910 #define IPCC_SCR_CH2S IPCC_C1SCR_CH2S 9911 #define IPCC_SCR_CH3S_Pos IPCC_C1SCR_CH3S_Pos 9912 #define IPCC_SCR_CH3S_Msk IPCC_C1SCR_CH3S_Msk 9913 #define IPCC_SCR_CH3S IPCC_C1SCR_CH3S 9914 #define IPCC_SCR_CH4S_Pos IPCC_C1SCR_CH4S_Pos 9915 #define IPCC_SCR_CH4S_Msk IPCC_C1SCR_CH4S_Msk 9916 #define IPCC_SCR_CH4S IPCC_C1SCR_CH4S 9917 #define IPCC_SCR_CH5S_Pos IPCC_C1SCR_CH5S_Pos 9918 #define IPCC_SCR_CH5S_Msk IPCC_C1SCR_CH5S_Msk 9919 #define IPCC_SCR_CH5S IPCC_C1SCR_CH5S 9920 #define IPCC_SCR_CH6S_Pos IPCC_C1SCR_CH6S_Pos 9921 #define IPCC_SCR_CH6S_Msk IPCC_C1SCR_CH6S_Msk 9922 #define IPCC_SCR_CH6S IPCC_C1SCR_CH6S 9923 9924 /********************** Bit definition for IPCC_C1TOC2SR register ***************/ 9925 #define IPCC_SR_CH1F_Pos IPCC_C1TOC2SR_CH1F_Pos 9926 #define IPCC_SR_CH1F_Msk IPCC_C1TOC2SR_CH1F_Msk 9927 #define IPCC_SR_CH1F IPCC_C1TOC2SR_CH1F 9928 #define IPCC_SR_CH2F_Pos IPCC_C1TOC2SR_CH2F_Pos 9929 #define IPCC_SR_CH2F_Msk IPCC_C1TOC2SR_CH2F_Msk 9930 #define IPCC_SR_CH2F IPCC_C1TOC2SR_CH2F 9931 #define IPCC_SR_CH3F_Pos IPCC_C1TOC2SR_CH3F_Pos 9932 #define IPCC_SR_CH3F_Msk IPCC_C1TOC2SR_CH3F_Msk 9933 #define IPCC_SR_CH3F IPCC_C1TOC2SR_CH3F 9934 #define IPCC_SR_CH4F_Pos IPCC_C1TOC2SR_CH4F_Pos 9935 #define IPCC_SR_CH4F_Msk IPCC_C1TOC2SR_CH4F_Msk 9936 #define IPCC_SR_CH4F IPCC_C1TOC2SR_CH4F 9937 #define IPCC_SR_CH5F_Pos IPCC_C1TOC2SR_CH5F_Pos 9938 #define IPCC_SR_CH5F_Msk IPCC_C1TOC2SR_CH5F_Msk 9939 #define IPCC_SR_CH5F IPCC_C1TOC2SR_CH5F 9940 #define IPCC_SR_CH6F_Pos IPCC_C1TOC2SR_CH6F_Pos 9941 #define IPCC_SR_CH6F_Msk IPCC_C1TOC2SR_CH6F_Msk 9942 #define IPCC_SR_CH6F IPCC_C1TOC2SR_CH6F 9943 9944 /******************** Number of IPCC channels ******************************/ 9945 #define IPCC_CHANNEL_NUMBER 6U 9946 9947 /******************************************************************************/ 9948 /* */ 9949 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ 9950 /* */ 9951 /******************************************************************************/ 9952 /****************** Bit definition for USART_CR1 register *******************/ 9953 #define USART_CR1_UE_Pos (0U) 9954 #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */ 9955 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ 9956 #define USART_CR1_UESM_Pos (1U) 9957 #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */ 9958 #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */ 9959 #define USART_CR1_RE_Pos (2U) 9960 #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ 9961 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ 9962 #define USART_CR1_TE_Pos (3U) 9963 #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ 9964 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ 9965 #define USART_CR1_IDLEIE_Pos (4U) 9966 #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ 9967 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ 9968 #define USART_CR1_RXNEIE_Pos (5U) 9969 #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ 9970 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ 9971 #define USART_CR1_RXNEIE_RXFNEIE_Pos USART_CR1_RXNEIE_Pos 9972 #define USART_CR1_RXNEIE_RXFNEIE_Msk USART_CR1_RXNEIE_Msk /*!< 0x00000020 */ 9973 #define USART_CR1_RXNEIE_RXFNEIE USART_CR1_RXNEIE_Msk /*!< RXNE and RX FIFO Not Empty Interrupt Enable */ 9974 #define USART_CR1_TCIE_Pos (6U) 9975 #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ 9976 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ 9977 #define USART_CR1_TXEIE_Pos (7U) 9978 #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ 9979 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */ 9980 #define USART_CR1_TXEIE_TXFNFIE_Pos (7U) 9981 #define USART_CR1_TXEIE_TXFNFIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ 9982 #define USART_CR1_TXEIE_TXFNFIE USART_CR1_TXEIE /*!< TXE and TX FIFO Not Full Interrupt Enable */ 9983 #define USART_CR1_PEIE_Pos (8U) 9984 #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ 9985 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ 9986 #define USART_CR1_PS_Pos (9U) 9987 #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ 9988 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ 9989 #define USART_CR1_PCE_Pos (10U) 9990 #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ 9991 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ 9992 #define USART_CR1_WAKE_Pos (11U) 9993 #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ 9994 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */ 9995 #define USART_CR1_M0_Pos (12U) 9996 #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */ 9997 #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */ 9998 #define USART_CR1_MME_Pos (13U) 9999 #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */ 10000 #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */ 10001 #define USART_CR1_CMIE_Pos (14U) 10002 #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */ 10003 #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */ 10004 #define USART_CR1_OVER8_Pos (15U) 10005 #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ 10006 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */ 10007 #define USART_CR1_DEDT_Pos (16U) 10008 #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */ 10009 #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */ 10010 #define USART_CR1_DEDT_0 (0x01U << USART_CR1_DEDT_Pos) /*!< 0x00010000 */ 10011 #define USART_CR1_DEDT_1 (0x02U << USART_CR1_DEDT_Pos) /*!< 0x00020000 */ 10012 #define USART_CR1_DEDT_2 (0x04U << USART_CR1_DEDT_Pos) /*!< 0x00040000 */ 10013 #define USART_CR1_DEDT_3 (0x08U << USART_CR1_DEDT_Pos) /*!< 0x00080000 */ 10014 #define USART_CR1_DEDT_4 (0x10U << USART_CR1_DEDT_Pos) /*!< 0x00100000 */ 10015 #define USART_CR1_DEAT_Pos (21U) 10016 #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */ 10017 #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */ 10018 #define USART_CR1_DEAT_0 (0x01U << USART_CR1_DEAT_Pos) /*!< 0x00200000 */ 10019 #define USART_CR1_DEAT_1 (0x02U << USART_CR1_DEAT_Pos) /*!< 0x00400000 */ 10020 #define USART_CR1_DEAT_2 (0x04U << USART_CR1_DEAT_Pos) /*!< 0x00800000 */ 10021 #define USART_CR1_DEAT_3 (0x08U << USART_CR1_DEAT_Pos) /*!< 0x01000000 */ 10022 #define USART_CR1_DEAT_4 (0x10U << USART_CR1_DEAT_Pos) /*!< 0x02000000 */ 10023 #define USART_CR1_RTOIE_Pos (26U) 10024 #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */ 10025 #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out Interrupt Enable */ 10026 #define USART_CR1_EOBIE_Pos (27U) 10027 #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */ 10028 #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block Interrupt Enable */ 10029 #define USART_CR1_M1_Pos (28U) 10030 #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */ 10031 #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */ 10032 #define USART_CR1_M (uint32_t)(USART_CR1_M1 | USART_CR1_M0) /*!< Word length */ 10033 #define USART_CR1_FIFOEN_Pos (29U) 10034 #define USART_CR1_FIFOEN_Msk (0x1UL << USART_CR1_FIFOEN_Pos) /*!< 0x20000000 */ 10035 #define USART_CR1_FIFOEN USART_CR1_FIFOEN_Msk /*!< FIFO mode enable */ 10036 #define USART_CR1_TXFEIE_Pos (30U) 10037 #define USART_CR1_TXFEIE_Msk (0x1UL << USART_CR1_TXFEIE_Pos) /*!< 0x40000000 */ 10038 #define USART_CR1_TXFEIE USART_CR1_TXFEIE_Msk /*!< TX FIFO Empty Interrupt Enable */ 10039 #define USART_CR1_RXFFIE_Pos (31U) 10040 #define USART_CR1_RXFFIE_Msk (0x1UL << USART_CR1_RXFFIE_Pos) /*!< 0x80000000 */ 10041 #define USART_CR1_RXFFIE USART_CR1_RXFFIE_Msk /*!< RX FIFO Full Interrupt Enable */ 10042 10043 /****************** Bit definition for USART_CR2 register *******************/ 10044 #define USART_CR2_SLVEN_Pos (0U) 10045 #define USART_CR2_SLVEN_Msk (0x1UL << USART_CR2_SLVEN_Pos) /*!< 0x00000001 */ 10046 #define USART_CR2_SLVEN USART_CR2_SLVEN_Msk /*!< Synchronous Slave mode enable */ 10047 #define USART_CR2_DIS_NSS_Pos (3U) 10048 #define USART_CR2_DIS_NSS_Msk (0x1UL << USART_CR2_DIS_NSS_Pos) /*!< 0x00000008 */ 10049 #define USART_CR2_DIS_NSS USART_CR2_DIS_NSS_Msk /*!< Slave Select (NSS) pin management */ 10050 #define USART_CR2_ADDM7_Pos (4U) 10051 #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */ 10052 #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */ 10053 #define USART_CR2_LBDL_Pos (5U) 10054 #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ 10055 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ 10056 #define USART_CR2_LBDIE_Pos (6U) 10057 #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ 10058 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ 10059 #define USART_CR2_LBCL_Pos (8U) 10060 #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ 10061 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ 10062 #define USART_CR2_CPHA_Pos (9U) 10063 #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ 10064 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ 10065 #define USART_CR2_CPOL_Pos (10U) 10066 #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ 10067 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ 10068 #define USART_CR2_CLKEN_Pos (11U) 10069 #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ 10070 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ 10071 #define USART_CR2_STOP_Pos (12U) 10072 #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ 10073 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ 10074 #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */ 10075 #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */ 10076 #define USART_CR2_LINEN_Pos (14U) 10077 #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ 10078 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ 10079 #define USART_CR2_SWAP_Pos (15U) 10080 #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */ 10081 #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */ 10082 #define USART_CR2_RXINV_Pos (16U) 10083 #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */ 10084 #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */ 10085 #define USART_CR2_TXINV_Pos (17U) 10086 #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */ 10087 #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */ 10088 #define USART_CR2_DATAINV_Pos (18U) 10089 #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */ 10090 #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */ 10091 #define USART_CR2_MSBFIRST_Pos (19U) 10092 #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */ 10093 #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */ 10094 #define USART_CR2_ABREN_Pos (20U) 10095 #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */ 10096 #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/ 10097 #define USART_CR2_ABRMODE_Pos (21U) 10098 #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */ 10099 #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */ 10100 #define USART_CR2_ABRMODE_0 (0x1U << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */ 10101 #define USART_CR2_ABRMODE_1 (0x2U << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */ 10102 #define USART_CR2_RTOEN_Pos (23U) 10103 #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */ 10104 #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */ 10105 #define USART_CR2_ADD_Pos (24U) 10106 #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */ 10107 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ 10108 10109 /****************** Bit definition for USART_CR3 register *******************/ 10110 #define USART_CR3_EIE_Pos (0U) 10111 #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ 10112 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ 10113 #define USART_CR3_IREN_Pos (1U) 10114 #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ 10115 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ 10116 #define USART_CR3_IRLP_Pos (2U) 10117 #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ 10118 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ 10119 #define USART_CR3_HDSEL_Pos (3U) 10120 #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ 10121 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ 10122 #define USART_CR3_NACK_Pos (4U) 10123 #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ 10124 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */ 10125 #define USART_CR3_SCEN_Pos (5U) 10126 #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ 10127 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */ 10128 #define USART_CR3_DMAR_Pos (6U) 10129 #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ 10130 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ 10131 #define USART_CR3_DMAT_Pos (7U) 10132 #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ 10133 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ 10134 #define USART_CR3_RTSE_Pos (8U) 10135 #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ 10136 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ 10137 #define USART_CR3_CTSE_Pos (9U) 10138 #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ 10139 #define USART_CR3_CTSE USART_CR3_CTSE_Msk 10140 #define USART_CR3_CTSIE_Pos (10U) 10141 #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ 10142 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ 10143 #define USART_CR3_ONEBIT_Pos (11U) 10144 #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ 10145 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */ 10146 #define USART_CR3_OVRDIS_Pos (12U) 10147 #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */ 10148 #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */ 10149 #define USART_CR3_DDRE_Pos (13U) 10150 #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */ 10151 #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */ 10152 #define USART_CR3_DEM_Pos (14U) 10153 #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */ 10154 #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */ 10155 #define USART_CR3_DEP_Pos (15U) 10156 #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */ 10157 #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */ 10158 #define USART_CR3_SCARCNT_Pos (17U) 10159 #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */ 10160 #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */ 10161 #define USART_CR3_SCARCNT_0 (0x1U << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */ 10162 #define USART_CR3_SCARCNT_1 (0x2U << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */ 10163 #define USART_CR3_SCARCNT_2 (0x4U << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */ 10164 #define USART_CR3_WUS_Pos (20U) 10165 #define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos) /*!< 0x00300000 */ 10166 #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */ 10167 #define USART_CR3_WUS_0 (0x1U << USART_CR3_WUS_Pos) /*!< 0x00100000 */ 10168 #define USART_CR3_WUS_1 (0x2U << USART_CR3_WUS_Pos) /*!< 0x00200000 */ 10169 #define USART_CR3_WUFIE_Pos (22U) 10170 #define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */ 10171 #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */ 10172 #define USART_CR3_TXFTIE_Pos (23U) 10173 #define USART_CR3_TXFTIE_Msk (0x1UL << USART_CR3_TXFTIE_Pos) /*!< 0x00800000 */ 10174 #define USART_CR3_TXFTIE USART_CR3_TXFTIE_Msk /*!< TX FIFO Threshold Interrupt Enable */ 10175 #define USART_CR3_TCBGTIE_Pos (24U) 10176 #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */ 10177 #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */ 10178 #define USART_CR3_RXFTCFG_Pos (25U) 10179 #define USART_CR3_RXFTCFG_Msk (0x7UL << USART_CR3_RXFTCFG_Pos) /*!< 0x0E000000 */ 10180 #define USART_CR3_RXFTCFG USART_CR3_RXFTCFG_Msk /*!< RX FIFO Threshold Configuration */ 10181 #define USART_CR3_RXFTCFG_0 (0x1U << USART_CR3_RXFTCFG_Pos) /*!< 0x02000000 */ 10182 #define USART_CR3_RXFTCFG_1 (0x2U << USART_CR3_RXFTCFG_Pos) /*!< 0x04000000 */ 10183 #define USART_CR3_RXFTCFG_2 (0x4U << USART_CR3_RXFTCFG_Pos) /*!< 0x08000000 */ 10184 #define USART_CR3_RXFTIE_Pos (28U) 10185 #define USART_CR3_RXFTIE_Msk (0x1UL << USART_CR3_RXFTIE_Pos) /*!< 0x10000000 */ 10186 #define USART_CR3_RXFTIE USART_CR3_RXFTIE_Msk /*!< RX FIFO Threshold Interrupt Enable */ 10187 #define USART_CR3_TXFTCFG_Pos (29U) 10188 #define USART_CR3_TXFTCFG_Msk (0x7UL << USART_CR3_TXFTCFG_Pos) /*!< 0xE0000000 */ 10189 #define USART_CR3_TXFTCFG USART_CR3_TXFTCFG_Msk /*!< TX FIFO Threshold configuration */ 10190 #define USART_CR3_TXFTCFG_0 (0x1U << USART_CR3_TXFTCFG_Pos) /*!< 0x20000000 */ 10191 #define USART_CR3_TXFTCFG_1 (0x2U << USART_CR3_TXFTCFG_Pos) /*!< 0x40000000 */ 10192 #define USART_CR3_TXFTCFG_2 (0x4U << USART_CR3_TXFTCFG_Pos) /*!< 0x80000000 */ 10193 10194 /****************** Bit definition for USART_BRR register *******************/ 10195 #define USART_BRR_BRR ((uint16_t)0xFFFF) /*!< USART Baud rate register [15:0] */ 10196 10197 /****************** Bit definition for USART_GTPR register ******************/ 10198 #define USART_GTPR_PSC_Pos (0U) 10199 #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ 10200 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ 10201 #define USART_GTPR_GT_Pos (8U) 10202 #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ 10203 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */ 10204 10205 /******************* Bit definition for USART_RTOR register *****************/ 10206 #define USART_RTOR_RTO_Pos (0U) 10207 #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */ 10208 #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Timeout Value */ 10209 #define USART_RTOR_BLEN_Pos (24U) 10210 #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */ 10211 #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */ 10212 10213 /******************* Bit definition for USART_RQR register ******************/ 10214 #define USART_RQR_ABRRQ_Pos (0U) 10215 #define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */ 10216 #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */ 10217 #define USART_RQR_SBKRQ_Pos (1U) 10218 #define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */ 10219 #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */ 10220 #define USART_RQR_MMRQ_Pos (2U) 10221 #define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */ 10222 #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */ 10223 #define USART_RQR_RXFRQ_Pos (3U) 10224 #define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */ 10225 #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */ 10226 #define USART_RQR_TXFRQ_Pos (4U) 10227 #define USART_RQR_TXFRQ_Msk (0x1UL << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */ 10228 #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit Data flush Request */ 10229 10230 /******************* Bit definition for USART_ISR register ******************/ 10231 #define USART_ISR_PE_Pos (0U) 10232 #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */ 10233 #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */ 10234 #define USART_ISR_FE_Pos (1U) 10235 #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */ 10236 #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */ 10237 #define USART_ISR_NE_Pos (2U) 10238 #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */ 10239 #define USART_ISR_NE USART_ISR_NE_Msk /*!< START bit Noise Error detection Flag */ 10240 #define USART_ISR_ORE_Pos (3U) 10241 #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */ 10242 #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */ 10243 #define USART_ISR_IDLE_Pos (4U) 10244 #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */ 10245 #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */ 10246 #define USART_ISR_RXNE_Pos (5U) 10247 #define USART_ISR_RXNE_Msk (0x1UL << USART_ISR_RXNE_Pos) /*!< 0x00000020 */ 10248 #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */ 10249 #define USART_ISR_RXNE_RXFNE_Pos USART_ISR_RXNE_Pos 10250 #define USART_ISR_RXNE_RXFNE_Msk USART_ISR_RXNE_Msk /*!< 0x00000020 */ 10251 #define USART_ISR_RXNE_RXFNE USART_ISR_RXNE_Msk /*!< Read Data Register or RX FIFO Not Empty */ 10252 #define USART_ISR_TC_Pos (6U) 10253 #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */ 10254 #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */ 10255 #define USART_ISR_TXE_Pos (7U) 10256 #define USART_ISR_TXE_Msk (0x1UL << USART_ISR_TXE_Pos) /*!< 0x00000080 */ 10257 #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */ 10258 #define USART_ISR_TXE_TXFNF_Pos USART_ISR_TXE_Pos 10259 #define USART_ISR_TXE_TXFNF_Msk USART_ISR_TXE_Msk /*!< 0x00000080 */ 10260 #define USART_ISR_TXE_TXFNF USART_ISR_TXE_Msk /*!< Transmit Data Register Empty or TX FIFO Not Full Flag */ 10261 #define USART_ISR_LBDF_Pos (8U) 10262 #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */ 10263 #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */ 10264 #define USART_ISR_CTSIF_Pos (9U) 10265 #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */ 10266 #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt Flag */ 10267 #define USART_ISR_CTS_Pos (10U) 10268 #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */ 10269 #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS Flag */ 10270 #define USART_ISR_RTOF_Pos (11U) 10271 #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */ 10272 #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Timeout */ 10273 #define USART_ISR_EOBF_Pos (12U) 10274 #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */ 10275 #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */ 10276 #define USART_ISR_UDR_Pos (13U) 10277 #define USART_ISR_UDR_Msk (0x1UL << USART_ISR_UDR_Pos) /*!< 0x00002000 */ 10278 #define USART_ISR_UDR USART_ISR_UDR_Msk /*!< SPI Slave Underrun error Flag */ 10279 #define USART_ISR_ABRE_Pos (14U) 10280 #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */ 10281 #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */ 10282 #define USART_ISR_ABRF_Pos (15U) 10283 #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */ 10284 #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */ 10285 #define USART_ISR_BUSY_Pos (16U) 10286 #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */ 10287 #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */ 10288 #define USART_ISR_CMF_Pos (17U) 10289 #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */ 10290 #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */ 10291 #define USART_ISR_SBKF_Pos (18U) 10292 #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */ 10293 #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */ 10294 #define USART_ISR_RWU_Pos (19U) 10295 #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */ 10296 #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */ 10297 #define USART_ISR_WUF_Pos (20U) 10298 #define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos) /*!< 0x00100000 */ 10299 #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */ 10300 #define USART_ISR_TEACK_Pos (21U) 10301 #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */ 10302 #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */ 10303 #define USART_ISR_REACK_Pos (22U) 10304 #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */ 10305 #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */ 10306 #define USART_ISR_TXFE_Pos (23U) 10307 #define USART_ISR_TXFE_Msk (0x1UL << USART_ISR_TXFE_Pos) /*!< 0x00800000 */ 10308 #define USART_ISR_TXFE USART_ISR_TXFE_Msk /*!< TX FIFO Empty Flag */ 10309 #define USART_ISR_RXFF_Pos (24U) 10310 #define USART_ISR_RXFF_Msk (0x1UL << USART_ISR_RXFF_Pos) /*!< 0x01000000 */ 10311 #define USART_ISR_RXFF USART_ISR_RXFF_Msk /*!< RX FIFO Full Flag */ 10312 #define USART_ISR_TCBGT_Pos (25U) 10313 #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */ 10314 #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time completion */ 10315 #define USART_ISR_RXFT_Pos (26U) 10316 #define USART_ISR_RXFT_Msk (0x1UL << USART_ISR_RXFT_Pos) /*!< 0x04000000 */ 10317 #define USART_ISR_RXFT USART_ISR_RXFT_Msk /*!< RX FIFO Threshold Flag */ 10318 #define USART_ISR_TXFT_Pos (27U) 10319 #define USART_ISR_TXFT_Msk (0x1UL << USART_ISR_TXFT_Pos) /*!< 0x08000000 */ 10320 #define USART_ISR_TXFT USART_ISR_TXFT_Msk /*!< TX FIFO Threshold Flag */ 10321 10322 /******************* Bit definition for USART_ICR register ******************/ 10323 #define USART_ICR_PECF_Pos (0U) 10324 #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */ 10325 #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */ 10326 #define USART_ICR_FECF_Pos (1U) 10327 #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */ 10328 #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */ 10329 #define USART_ICR_NECF_Pos (2U) 10330 #define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos) /*!< 0x00000004 */ 10331 #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise Error detected Clear Flag */ 10332 #define USART_ICR_ORECF_Pos (3U) 10333 #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */ 10334 #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */ 10335 #define USART_ICR_IDLECF_Pos (4U) 10336 #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */ 10337 #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */ 10338 #define USART_ICR_TXFECF_Pos (5U) 10339 #define USART_ICR_TXFECF_Msk (0x1UL << USART_ICR_TXFECF_Pos) /*!< 0x00000020 */ 10340 #define USART_ICR_TXFECF USART_ICR_TXFECF_Msk /*!< TX FIFO Empty Clear Flag */ 10341 #define USART_ICR_TCCF_Pos (6U) 10342 #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */ 10343 #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */ 10344 #define USART_ICR_TCBGTCF_Pos (7U) 10345 #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */ 10346 #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */ 10347 #define USART_ICR_LBDCF_Pos (8U) 10348 #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */ 10349 #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */ 10350 #define USART_ICR_CTSCF_Pos (9U) 10351 #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */ 10352 #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */ 10353 #define USART_ICR_RTOCF_Pos (11U) 10354 #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */ 10355 #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */ 10356 #define USART_ICR_EOBCF_Pos (12U) 10357 #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */ 10358 #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */ 10359 #define USART_ICR_UDRCF_Pos (13U) 10360 #define USART_ICR_UDRCF_Msk (0x1UL << USART_ICR_UDRCF_Pos) /*!< 0x00002000 */ 10361 #define USART_ICR_UDRCF USART_ICR_UDRCF_Msk /*!< SPI Slave Underrun Clear Flag */ 10362 #define USART_ICR_CMCF_Pos (17U) 10363 #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */ 10364 #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */ 10365 #define USART_ICR_WUCF_Pos (20U) 10366 #define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos) /*!< 0x00100000 */ 10367 #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */ 10368 10369 /******************* Bit definition for USART_RDR register ******************/ 10370 #define USART_RDR_RDR_Pos (0U) 10371 #define USART_RDR_RDR_Msk (0x01FFUL << USART_RDR_RDR_Pos) /*!< 0x000001FF */ 10372 #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */ 10373 10374 /******************* Bit definition for USART_TDR register ******************/ 10375 #define USART_TDR_TDR_Pos (0U) 10376 #define USART_TDR_TDR_Msk (0x01FFUL << USART_TDR_TDR_Pos) /*!< 0x000001FF */ 10377 #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */ 10378 10379 /******************* Bit definition for USART_PRESC register ******************/ 10380 #define USART_PRESC_PRESCALER_Pos (0U) 10381 #define USART_PRESC_PRESCALER_Msk (0xFUL << USART_PRESC_PRESCALER_Pos) /*!< 0x0000000F */ 10382 #define USART_PRESC_PRESCALER USART_PRESC_PRESCALER_Msk /*!< PRESCALER[3:0] bits (Clock prescaler) */ 10383 #define USART_PRESC_PRESCALER_0 (0x1U << USART_PRESC_PRESCALER_Pos) /*!< 0x00000001 */ 10384 #define USART_PRESC_PRESCALER_1 (0x2U << USART_PRESC_PRESCALER_Pos) /*!< 0x00000002 */ 10385 #define USART_PRESC_PRESCALER_2 (0x4U << USART_PRESC_PRESCALER_Pos) /*!< 0x00000004 */ 10386 #define USART_PRESC_PRESCALER_3 (0x8U << USART_PRESC_PRESCALER_Pos) /*!< 0x00000008 */ 10387 10388 /******************************************************************************/ 10389 /* */ 10390 /* Window WATCHDOG */ 10391 /* */ 10392 /******************************************************************************/ 10393 /******************* Bit definition for WWDG_CR register ********************/ 10394 #define WWDG_CR_T_Pos (0U) 10395 #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ 10396 #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */ 10397 #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */ 10398 #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */ 10399 #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */ 10400 #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */ 10401 #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */ 10402 #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */ 10403 #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */ 10404 10405 #define WWDG_CR_WDGA_Pos (7U) 10406 #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ 10407 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */ 10408 10409 /******************* Bit definition for WWDG_CFR register *******************/ 10410 #define WWDG_CFR_W_Pos (0U) 10411 #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ 10412 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */ 10413 #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */ 10414 #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */ 10415 #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */ 10416 #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */ 10417 #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */ 10418 #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */ 10419 #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */ 10420 10421 #define WWDG_CFR_WDGTB_Pos (11U) 10422 #define WWDG_CFR_WDGTB_Msk (0x7UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00003800 */ 10423 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[2:0] bits (Timer Base) */ 10424 #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000800 */ 10425 #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00001000 */ 10426 #define WWDG_CFR_WDGTB_2 (0x4U << WWDG_CFR_WDGTB_Pos) /*!< 0x00002000 */ 10427 10428 #define WWDG_CFR_EWI_Pos (9U) 10429 #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ 10430 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */ 10431 10432 /******************* Bit definition for WWDG_SR register ********************/ 10433 #define WWDG_SR_EWIF_Pos (0U) 10434 #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ 10435 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */ 10436 10437 /******************************************************************************/ 10438 /* */ 10439 /* Debug MCU */ 10440 /* */ 10441 /******************************************************************************/ 10442 /******************** Bit definition for DBGMCU_IDCODE register *************/ 10443 #define DBGMCU_IDCODE_DEV_ID_Pos (0U) 10444 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ 10445 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk 10446 #define DBGMCU_IDCODE_REV_ID_Pos (16U) 10447 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ 10448 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk 10449 10450 /******************** Bit definition for DBGMCU_CR register *****************/ 10451 #define DBGMCU_CR_DBG_SLEEP_Pos (0U) 10452 #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ 10453 #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk 10454 #define DBGMCU_CR_DBG_STOP_Pos (1U) 10455 #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ 10456 #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk 10457 #define DBGMCU_CR_DBG_STANDBY_Pos (2U) 10458 #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ 10459 #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk 10460 #define DBGMCU_CR_TRACE_IOEN_Pos (5U) 10461 #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */ 10462 #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk 10463 #define DBGMCU_CR_TRGOEN_Pos (28U) 10464 #define DBGMCU_CR_TRGOEN_Msk (0x1UL << DBGMCU_CR_TRGOEN_Pos) /*!< 0x10000000 */ 10465 #define DBGMCU_CR_TRGOEN DBGMCU_CR_TRGOEN_Msk 10466 10467 /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/ 10468 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos (0U) 10469 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ 10470 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk 10471 #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos (10U) 10472 #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ 10473 #define DBGMCU_APB1FZR1_DBG_RTC_STOP DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk 10474 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos (11U) 10475 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */ 10476 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk 10477 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos (12U) 10478 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ 10479 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk 10480 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos (21U) 10481 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */ 10482 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk 10483 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos (31U) 10484 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos) /*!< 0x80000000 */ 10485 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk 10486 10487 /******************** Bit definition for DBGMCU_C2APB1FZR1 register ***********/ 10488 #define DBGMCU_C2APB1FZR1_DBG_TIM2_STOP_Pos (0U) 10489 #define DBGMCU_C2APB1FZR1_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ 10490 #define DBGMCU_C2APB1FZR1_DBG_TIM2_STOP DBGMCU_C2APB1FZR1_DBG_TIM2_STOP_Msk 10491 #define DBGMCU_C2APB1FZR1_DBG_RTC_STOP_Pos (10U) 10492 #define DBGMCU_C2APB1FZR1_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ 10493 #define DBGMCU_C2APB1FZR1_DBG_RTC_STOP DBGMCU_C2APB1FZR1_DBG_RTC_STOP_Msk 10494 #define DBGMCU_C2APB1FZR1_DBG_IWDG_STOP_Pos (12U) 10495 #define DBGMCU_C2APB1FZR1_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ 10496 #define DBGMCU_C2APB1FZR1_DBG_IWDG_STOP DBGMCU_C2APB1FZR1_DBG_IWDG_STOP_Msk 10497 #define DBGMCU_C2APB1FZR1_DBG_I2C1_STOP_Pos (21U) 10498 #define DBGMCU_C2APB1FZR1_DBG_I2C1_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */ 10499 #define DBGMCU_C2APB1FZR1_DBG_I2C1_STOP DBGMCU_C2APB1FZR1_DBG_I2C1_STOP_Msk 10500 #define DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP_Pos (31U) 10501 #define DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP_Pos) /*!< 0x80000000 */ 10502 #define DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP_Msk 10503 10504 /******************** Bit definition for DBGMCU_APB1FZR2 register ***********/ 10505 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos (5U) 10506 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos) /*!< 0x00000020 */ 10507 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk 10508 10509 /******************** Bit definition for DBGMCU_C2APB1FZR2 register ***********/ 10510 #define DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP_Pos (5U) 10511 #define DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP_Pos) /*!< 0x00000020 */ 10512 #define DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP_Msk 10513 10514 /******************** Bit definition for DBGMCU_APB2FZR register ************/ 10515 #define DBGMCU_APB2FZR_DBG_TIM1_STOP_Pos (11U) 10516 #define DBGMCU_APB2FZR_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2FZR_DBG_TIM1_STOP_Pos) /*!< 0x000000800 */ 10517 #define DBGMCU_APB2FZR_DBG_TIM1_STOP DBGMCU_APB2FZR_DBG_TIM1_STOP_Msk 10518 10519 /******************** Bit definition for DBGMCU_C2APB2FZR register ************/ 10520 #define DBGMCU_C2APB2FZR_DBG_TIM1_STOP_Pos (11U) 10521 #define DBGMCU_C2APB2FZR_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_C2APB2FZR_DBG_TIM1_STOP_Pos) /*!< 0x000000800 */ 10522 #define DBGMCU_C2APB2FZR_DBG_TIM1_STOP DBGMCU_C2APB2FZR_DBG_TIM1_STOP_Msk 10523 10524 /** @addtogroup Exported_macros 10525 * @{ 10526 */ 10527 10528 10529 /*********************** UART Instances : Asynchronous mode *******************/ 10530 #define IS_UART_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 10531 10532 /*********************** UART Instances : FIFO mode ***************************/ 10533 #define IS_UART_FIFO_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 10534 10535 /*********************** UART Instances : SPI Slave mode **********************/ 10536 #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 10537 10538 /*********************** USART Instances : Synchronous mode *******************/ 10539 #define IS_USART_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 10540 10541 /*********************** USART Instances : Auto Baud Rate detection ***********/ 10542 10543 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 10544 10545 /*********************** UART Instances : Half-Duplex mode ********************/ 10546 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 10547 10548 /*********************** UART Instances : LIN mode ****************************/ 10549 #define IS_UART_LIN_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 10550 10551 /*********************** UART Instances : Wake-up from Stop mode **************/ 10552 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 10553 10554 /*********************** UART Instances : Hardware Flow control ***************/ 10555 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 10556 10557 /*********************** UART Instances : Smard card mode *********************/ 10558 #define IS_SMARTCARD_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 10559 10560 /*********************** UART Instances : Driver Enable ***********************/ 10561 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 10562 10563 /*********************** UART Instances : IRDA mode ***************************/ 10564 #define IS_IRDA_INSTANCE(INSTANCE) ((INSTANCE) == USART1) 10565 10566 /******************** LPUART Instance *****************************************/ 10567 #define IS_LPUART_INSTANCE(INSTANCE) (0) 10568 10569 /******************************* ADC Instances ********************************/ 10570 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) 10571 10572 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON) 10573 10574 /******************************* AES Instances ********************************/ 10575 #define IS_AES_ALL_INSTANCE(INSTANCE) ((INSTANCE) == AES2) 10576 10577 /******************************* CRC Instances ********************************/ 10578 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) 10579 10580 /******************************** DMA Instances *******************************/ 10581 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ 10582 ((INSTANCE) == DMA1_Channel2) || \ 10583 ((INSTANCE) == DMA1_Channel3) || \ 10584 ((INSTANCE) == DMA1_Channel4) || \ 10585 ((INSTANCE) == DMA1_Channel5) || \ 10586 ((INSTANCE) == DMA1_Channel6) || \ 10587 ((INSTANCE) == DMA1_Channel7)) 10588 10589 /******************************** DMAMUX Instances ****************************/ 10590 #define IS_DMAMUX_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DMAMUX1) 10591 10592 #define IS_DMAMUX_REQUEST_GEN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMAMUX1_RequestGenerator0) || \ 10593 ((INSTANCE) == DMAMUX1_RequestGenerator1) || \ 10594 ((INSTANCE) == DMAMUX1_RequestGenerator2) || \ 10595 ((INSTANCE) == DMAMUX1_RequestGenerator3)) 10596 10597 /******************************* GPIO Instances *******************************/ 10598 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ 10599 ((INSTANCE) == GPIOB) || \ 10600 ((INSTANCE) == GPIOC) || \ 10601 ((INSTANCE) == GPIOE) || \ 10602 ((INSTANCE) == GPIOH)) 10603 10604 /******************************* GPIO AF Instances ****************************/ 10605 #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) 10606 10607 /**************************** GPIO Lock Instances *****************************/ 10608 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) 10609 10610 /******************************** I2C Instances *******************************/ 10611 #define IS_I2C_ALL_INSTANCE(INSTANCE) ((INSTANCE) == I2C1) 10612 10613 /****************** I2C Instances : wakeup capability from stop modes *********/ 10614 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE) 10615 10616 /******************************* SMBUS Instances ******************************/ 10617 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE) 10618 10619 /******************************* IPCC Instances ********************************/ 10620 #define IS_IPCC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IPCC) 10621 10622 /******************************** HSEM Instances *******************************/ 10623 #define IS_HSEM_ALL_INSTANCE(INSTANCE) ((INSTANCE) == HSEM) 10624 10625 #define HSEM_CPU1_COREID (0x00000004UL)/* Semaphore Core ID */ 10626 #define HSEM_CPU2_COREID (0x00000008UL)/* Semaphore Core ID */ 10627 10628 #define HSEM_SEMID_MIN (0U) /* HSEM ID Min*/ 10629 #define HSEM_SEMID_MAX (31U) /* HSEM ID Max */ 10630 10631 #define HSEM_PROCESSID_MIN (0U) /* HSEM Process ID Min */ 10632 #define HSEM_PROCESSID_MAX (255U) /* HSEM Process ID Max */ 10633 10634 #define HSEM_CLEAR_KEY_MIN (0U) /* HSEM clear Key Min value */ 10635 #define HSEM_CLEAR_KEY_MAX (0xFFFFU) /* HSEM clear Key Max value */ 10636 10637 /******************************** PKA Instances *******************************/ 10638 #define IS_PKA_ALL_INSTANCE(INSTANCE) ((INSTANCE) == PKA) 10639 10640 /******************************* RNG Instances ********************************/ 10641 #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG) 10642 10643 /****************************** RTC Instances *********************************/ 10644 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) 10645 10646 /******************************** SPI Instances *******************************/ 10647 #define IS_SPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI1) 10648 10649 /****************** LPTIM Instances : All supported instances *****************/ 10650 #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \ 10651 ((INSTANCE) == LPTIM2)) 10652 10653 /****************** LPTIM Instances : Encoder mode ****************************/ 10654 #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1) 10655 10656 /****************** TIM Instances : All supported instances *******************/ 10657 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10658 ((INSTANCE) == TIM2)) 10659 10660 /****************************** IWDG Instances ********************************/ 10661 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) 10662 10663 /****************************** WWDG Instances ********************************/ 10664 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) 10665 10666 /****************** TIM Instances : supporting 32 bits counter ****************/ 10667 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM2) 10668 10669 /****************** TIM Instances : supporting the break function *************/ 10670 #define IS_TIM_BREAK_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 10671 10672 /************** TIM Instances : supporting Break source selection *************/ 10673 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 10674 10675 /****************** TIM Instances : supporting 2 break inputs *****************/ 10676 #define IS_TIM_BKIN2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 10677 10678 /************* TIM Instances : at least 1 capture/compare channel *************/ 10679 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10680 ((INSTANCE) == TIM2)) 10681 10682 /************ TIM Instances : at least 2 capture/compare channels *************/ 10683 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10684 ((INSTANCE) == TIM2)) 10685 10686 /************ TIM Instances : at least 3 capture/compare channels *************/ 10687 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10688 ((INSTANCE) == TIM2)) 10689 10690 /************ TIM Instances : at least 4 capture/compare channels *************/ 10691 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10692 ((INSTANCE) == TIM2)) 10693 10694 /****************** TIM Instances : at least 5 capture/compare channels *******/ 10695 #define IS_TIM_CC5_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 10696 10697 /****************** TIM Instances : at least 6 capture/compare channels *******/ 10698 #define IS_TIM_CC6_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 10699 10700 /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/ 10701 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 10702 10703 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/ 10704 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10705 ((INSTANCE) == TIM2)) 10706 10707 /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/ 10708 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10709 ((INSTANCE) == TIM2)) 10710 10711 /******************** TIM Instances : DMA burst feature ***********************/ 10712 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10713 ((INSTANCE) == TIM2)) 10714 10715 /******************* TIM Instances : Timer input selection ********************/ 10716 #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10717 ((INSTANCE) == TIM2)) 10718 10719 /******************* TIM Instances : output(s) available **********************/ 10720 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ 10721 ((((INSTANCE) == TIM1) && \ 10722 (((CHANNEL) == TIM_CHANNEL_1) || \ 10723 ((CHANNEL) == TIM_CHANNEL_2) || \ 10724 ((CHANNEL) == TIM_CHANNEL_3) || \ 10725 ((CHANNEL) == TIM_CHANNEL_4) || \ 10726 ((CHANNEL) == TIM_CHANNEL_5) || \ 10727 ((CHANNEL) == TIM_CHANNEL_6))) \ 10728 || \ 10729 (((INSTANCE) == TIM2) && \ 10730 (((CHANNEL) == TIM_CHANNEL_1) || \ 10731 ((CHANNEL) == TIM_CHANNEL_2) || \ 10732 ((CHANNEL) == TIM_CHANNEL_3) || \ 10733 ((CHANNEL) == TIM_CHANNEL_4)))) 10734 10735 /****************** TIM Instances : supporting complementary output(s) ********/ 10736 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \ 10737 (((INSTANCE) == TIM1) && \ 10738 (((CHANNEL) == TIM_CHANNEL_1) || \ 10739 ((CHANNEL) == TIM_CHANNEL_2) || \ 10740 ((CHANNEL) == TIM_CHANNEL_3))) 10741 10742 /****************** TIM Instances : supporting clock division *****************/ 10743 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10744 ((INSTANCE) == TIM2)) 10745 10746 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/ 10747 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10748 ((INSTANCE) == TIM2)) 10749 10750 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/ 10751 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10752 ((INSTANCE) == TIM2)) 10753 10754 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/ 10755 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10756 ((INSTANCE) == TIM2)) 10757 10758 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/ 10759 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10760 ((INSTANCE) == TIM2)) 10761 10762 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/ 10763 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 10764 10765 /****************** TIM Instances : supporting commutation event generation ***/ 10766 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 10767 10768 /****************** TIM Instances : supporting counting mode selection ********/ 10769 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10770 ((INSTANCE) == TIM2)) 10771 10772 /****************** TIM Instances : supporting encoder interface **************/ 10773 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10774 ((INSTANCE) == TIM2)) 10775 10776 /****************** TIM Instances : supporting Hall sensor interface **********/ 10777 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10778 ((INSTANCE) == TIM2)) 10779 10780 /**************** TIM Instances : external trigger input available ************/ 10781 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10782 ((INSTANCE) == TIM2)) 10783 10784 /************* TIM Instances : supporting ETR source selection ***************/ 10785 #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10786 ((INSTANCE) == TIM2)) 10787 10788 /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/ 10789 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10790 ((INSTANCE) == TIM2)) 10791 10792 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/ 10793 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10794 ((INSTANCE) == TIM2)) 10795 10796 /****************** TIM Instances : supporting OCxREF clear *******************/ 10797 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10798 ((INSTANCE) == TIM2)) 10799 10800 /****************** TIM Instances : remapping capability **********************/ 10801 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10802 ((INSTANCE) == TIM2)) 10803 10804 /****************** TIM Instances : supporting repetition counter *************/ 10805 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 10806 10807 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/ 10808 #define IS_TIM_TRGO2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1) 10809 10810 /******************* TIM Instances : Timer input XOR function *****************/ 10811 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 10812 ((INSTANCE) == TIM2)) 10813 10814 /************ TIM Instances : Advanced timers ********************************/ 10815 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)) 10816 10817 /****************************** TSC Instances *********************************/ 10818 #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC) 10819 10820 /** 10821 * @} 10822 */ 10823 10824 /** 10825 * @} 10826 */ 10827 10828 /** 10829 * @} 10830 */ 10831 10832 #ifdef __cplusplus 10833 } 10834 #endif /* __cplusplus */ 10835 10836 #endif /* __STM32WB10xx_H */ 10837 10838 /** 10839 * @} 10840 */ 10841 10842 /** 10843 * @} 10844 */ 10845