1 /**
2   ******************************************************************************
3   * @file    stm32l4xx_hal_ospi.h
4   * @author  MCD Application Team
5   * @brief   Header file of OSPI HAL module.
6   ******************************************************************************
7   * @attention
8   *
9   * <h2><center>&copy; Copyright (c) 2018 STMicroelectronics.
10   * All rights reserved.</center></h2>
11   *
12   * This software component is licensed by ST under BSD 3-Clause license,
13   * the "License"; You may not use this file except in compliance with the
14   * License. You may obtain a copy of the License at:
15   *                       opensource.org/licenses/BSD-3-Clause
16   *
17   ******************************************************************************
18   */
19 
20 /* Define to prevent recursive inclusion -------------------------------------*/
21 #ifndef STM32L4xx_HAL_OSPI_H
22 #define STM32L4xx_HAL_OSPI_H
23 
24 #ifdef __cplusplus
25  extern "C" {
26 #endif
27 
28 /* Includes ------------------------------------------------------------------*/
29 #include "stm32l4xx_hal_def.h"
30 
31 #if defined(OCTOSPI) || defined(OCTOSPI1) || defined(OCTOSPI2)
32 
33 /** @addtogroup STM32L4xx_HAL_Driver
34   * @{
35   */
36 
37 /** @addtogroup OSPI
38   * @{
39   */
40 
41 /* Exported types ------------------------------------------------------------*/
42 /** @defgroup OSPI_Exported_Types OSPI Exported Types
43   * @{
44   */
45 
46 /**
47   * @brief OSPI Init structure definition
48   */
49 typedef struct
50 {
51   uint32_t FifoThreshold;             /*!< This is the threshold used by the Peripheral to generate the interrupt
52                                            indicating that data are available in reception or free place
53                                            is available in transmission.
54                                            This parameter can be a value between 1 and 32 */
55   uint32_t DualQuad;                  /*!< It enables or not the dual-quad mode which allow to access up to
56                                            quad mode on two different devices to increase the throughput.
57                                            This parameter can be a value of @ref OSPI_DualQuad */
58   uint32_t MemoryType;                /*!< It indicates the external device type connected to the OSPI.
59                                            This parameter can be a value of @ref OSPI_MemoryType */
60   uint32_t DeviceSize;                /*!< It defines the size of the external device connected to the OSPI,
61                                            it corresponds to the number of address bits required to access
62                                            the external device.
63                                            This parameter can be a value between 1 and 32 */
64   uint32_t ChipSelectHighTime;        /*!< It defines the minimun number of clocks which the chip select
65                                            must remain high between commands.
66                                            This parameter can be a value between 1 and 8 */
67   uint32_t FreeRunningClock;          /*!< It enables or not the free running clock.
68                                            This parameter can be a value of @ref OSPI_FreeRunningClock */
69   uint32_t ClockMode;                 /*!< It indicates the level of clock when the chip select is released.
70                                            This parameter can be a value of @ref OSPI_ClockMode */
71   uint32_t ClockPrescaler;            /*!< It specifies the prescaler factor used for generating
72                                            the external clock based on the AHB clock.
73                                            This parameter can be a value between 1 and 256 */
74   uint32_t SampleShifting;            /*!< It allows to delay to 1/2 cycle the data sampling in order
75                                            to take in account external signal delays.
76                                            This parameter can be a value of @ref OSPI_SampleShifting */
77   uint32_t DelayHoldQuarterCycle;     /*!< It allows to hold to 1/4 cycle the data.
78                                            This parameter can be a value of @ref OSPI_DelayHoldQuarterCycle */
79   uint32_t ChipSelectBoundary;        /*!< It enables the transaction boundary feature and
80                                            defines the boundary of bytes to release the chip select.
81                                            This parameter can be a value between 0 and 31 */
82   uint32_t DelayBlockBypass;          /*!< It enables the delay block bypass, so the sampling is not affected
83                                            by the delay block.
84                                            This parameter can be a value of @ref OSPI_DelayBlockBypass */
85 #if   defined (OCTOSPI_DCR3_MAXTRAN)
86   uint32_t MaxTran;                   /*!< It enables the communication regulation feature. The chip select is
87                                            released every MaxTran+1 bytes when the other OctoSPI request the access
88                                            to the bus.
89                                            This parameter can be a value between 0 and 255 */
90 #endif
91 #if   defined (OCTOSPI_DCR4_REFRESH)
92   uint32_t Refresh;                   /*!< It enables the refresh rate feature. The chip select is released every
93                                            Refresh+1 clock cycles.
94                                            This parameter can be a value between 0 and 0xFFFFFFFF */
95 #endif
96 }OSPI_InitTypeDef;
97 
98 /**
99   * @brief  HAL OSPI Handle Structure definition
100   */
101 #if defined (USE_HAL_OSPI_REGISTER_CALLBACKS) && (USE_HAL_OSPI_REGISTER_CALLBACKS == 1U)
102 typedef struct __OSPI_HandleTypeDef
103 #else
104 typedef struct
105 #endif
106 {
107   OCTOSPI_TypeDef            *Instance;     /*!< OSPI registers base address                      */
108   OSPI_InitTypeDef           Init;          /*!< OSPI initialization parameters                   */
109   uint8_t                    *pBuffPtr;     /*!< Address of the OSPI buffer for transfer          */
110   __IO uint32_t              XferSize;      /*!< Number of data to transfer                       */
111   __IO uint32_t              XferCount;     /*!< Counter of data transferred                      */
112   DMA_HandleTypeDef     *hdma;    /*!< Handle of the DMA channel used for the transfer  */
113   __IO uint32_t              State;         /*!< Internal state of the OSPI HAL driver            */
114   __IO uint32_t              ErrorCode;     /*!< Error code in case of HAL driver internal error  */
115   uint32_t                   Timeout;       /*!< Timeout used for the OSPI external device access */
116 #if defined (USE_HAL_OSPI_REGISTER_CALLBACKS) && (USE_HAL_OSPI_REGISTER_CALLBACKS == 1U)
117   void (* ErrorCallback)        (struct __OSPI_HandleTypeDef *hospi);
118   void (* AbortCpltCallback)    (struct __OSPI_HandleTypeDef *hospi);
119   void (* FifoThresholdCallback)(struct __OSPI_HandleTypeDef *hospi);
120   void (* CmdCpltCallback)      (struct __OSPI_HandleTypeDef *hospi);
121   void (* RxCpltCallback)       (struct __OSPI_HandleTypeDef *hospi);
122   void (* TxCpltCallback)       (struct __OSPI_HandleTypeDef *hospi);
123   void (* RxHalfCpltCallback)   (struct __OSPI_HandleTypeDef *hospi);
124   void (* TxHalfCpltCallback)   (struct __OSPI_HandleTypeDef *hospi);
125   void (* StatusMatchCallback)  (struct __OSPI_HandleTypeDef *hospi);
126   void (* TimeOutCallback)      (struct __OSPI_HandleTypeDef *hospi);
127 
128   void (* MspInitCallback)      (struct __OSPI_HandleTypeDef *hospi);
129   void (* MspDeInitCallback)    (struct __OSPI_HandleTypeDef *hospi);
130 #endif
131 }OSPI_HandleTypeDef;
132 
133 /**
134   * @brief  HAL OSPI Regular Command Structure definition
135   */
136 typedef struct
137 {
138   uint32_t OperationType;             /*!< It indicates if the configuration applies to the common regsiters or
139                                            to the registers for the write operation (these registers are only
140                                            used for memory-mapped mode).
141                                            This parameter can be a value of @ref OSPI_OperationType */
142   uint32_t FlashId;                   /*!< It indicates which external device is selected for this command (it
143                                            applies only if Dualquad is disabled in the initialization structure).
144                                            This parameter can be a value of @ref OSPI_FlashID */
145   uint32_t Instruction;               /*!< It contains the instruction to be sent to the device.
146                                            This parameter can be a value between 0 and 0xFFFFFFFF */
147   uint32_t InstructionMode;           /*!< It indicates the mode of the instruction.
148                                            This parameter can be a value of @ref OSPI_InstructionMode */
149   uint32_t InstructionSize;           /*!< It indicates the size of the instruction.
150                                            This parameter can be a value of @ref OSPI_InstructionSize */
151   uint32_t InstructionDtrMode;        /*!< It enables or not the DTR mode for the instruction phase.
152                                            This parameter can be a value of @ref OSPI_InstructionDtrMode */
153   uint32_t Address;                   /*!< It contains the address to be sent to the device.
154                                            This parameter can be a value between 0 and 0xFFFFFFFF */
155   uint32_t AddressMode;               /*!< It indicates the mode of the address.
156                                            This parameter can be a value of @ref OSPI_AddressMode */
157   uint32_t AddressSize;               /*!< It indicates the size of the address.
158                                            This parameter can be a value of @ref OSPI_AddressSize */
159   uint32_t AddressDtrMode;            /*!< It enables or not the DTR mode for the address phase.
160                                            This parameter can be a value of @ref OSPI_AddressDtrMode */
161   uint32_t AlternateBytes;            /*!< It contains the alternate bytes to be sent to the device.
162                                            This parameter can be a value between 0 and 0xFFFFFFFF */
163   uint32_t AlternateBytesMode;        /*!< It indicates the mode of the alternate bytes.
164                                            This parameter can be a value of @ref OSPI_AlternateBytesMode */
165   uint32_t AlternateBytesSize;        /*!< It indicates the size of the alternate bytes.
166                                            This parameter can be a value of @ref OSPI_AlternateBytesSize */
167   uint32_t AlternateBytesDtrMode;     /*!< It enables or not the DTR mode for the alternate bytes phase.
168                                            This parameter can be a value of @ref OSPI_AlternateBytesDtrMode */
169   uint32_t DataMode;                  /*!< It indicates the mode of the data.
170                                            This parameter can be a value of @ref OSPI_DataMode */
171   uint32_t NbData;                    /*!< It indicates the number of data transferred with this command.
172                                            This field is only used for indirect mode.
173                                            This parameter can be a value between 1 and 0xFFFFFFFF */
174   uint32_t DataDtrMode;               /*!< It enables or not the DTR mode for the data phase.
175                                            This parameter can be a value of @ref OSPI_DataDtrMode */
176   uint32_t DummyCycles;               /*!< It indicates the number of dummy cycles inserted before data phase.
177                                            This parameter can be a value between 0 and 31 */
178   uint32_t DQSMode;                   /*!< It enables or not the data strobe management.
179                                            This parameter can be a value of @ref OSPI_DQSMode */
180   uint32_t SIOOMode;                  /*!< It enables or not the SIOO mode.
181                                            This parameter can be a value of @ref OSPI_SIOOMode */
182 }OSPI_RegularCmdTypeDef;
183 
184 /**
185   * @brief  HAL OSPI Hyperbus Configuration Structure definition
186   */
187 typedef struct
188 {
189   uint32_t RWRecoveryTime;       /*!< It indicates the number of cycles for the device read write recovery time.
190                                       This parameter can be a value between 0 and 255 */
191   uint32_t AccessTime;           /*!< It indicates the number of cycles for the device acces time.
192                                       This parameter can be a value between 0 and 255 */
193   uint32_t WriteZeroLatency;     /*!< It enables or not the latency for the write access.
194                                       This parameter can be a value of @ref OSPI_WriteZeroLatency */
195   uint32_t LatencyMode;          /*!< It configures the latency mode.
196                                       This parameter can be a value of @ref OSPI_LatencyMode */
197 }OSPI_HyperbusCfgTypeDef;
198 
199 /**
200   * @brief  HAL OSPI Hyperbus Command Structure definition
201   */
202 typedef struct
203 {
204   uint32_t AddressSpace;     /*!< It indicates the address space accessed by the command.
205                                   This parameter can be a value of @ref OSPI_AddressSpace */
206   uint32_t Address;          /*!< It contains the address to be sent tot he device.
207                                   This parameter can be a value between 0 and 0xFFFFFFFF */
208   uint32_t AddressSize;      /*!< It indicates the size of the address.
209                                   This parameter can be a value of @ref OSPI_AddressSize */
210   uint32_t NbData;           /*!< It indicates the number of data transferred with this command.
211                                   This field is only used for indirect mode.
212                                   This parameter can be a value between 1 and 0xFFFFFFFF
213                                   In case of autopolling mode, this parameter can be any value between 1 and 4 */
214   uint32_t DQSMode;          /*!< It enables or not the data strobe management.
215                                   This parameter can be a value of @ref OSPI_DQSMode */
216 }OSPI_HyperbusCmdTypeDef;
217 
218 /**
219   * @brief  HAL OSPI Auto Polling mode configuration structure definition
220   */
221 typedef struct
222 {
223   uint32_t Match;              /*!< Specifies the value to be compared with the masked status register to get a match.
224                                     This parameter can be any value between 0 and 0xFFFFFFFF */
225   uint32_t Mask;               /*!< Specifies the mask to be applied to the status bytes received.
226                                     This parameter can be any value between 0 and 0xFFFFFFFF */
227   uint32_t MatchMode;          /*!< Specifies the method used for determining a match.
228                                     This parameter can be a value of @ref OSPI_MatchMode */
229   uint32_t AutomaticStop;      /*!< Specifies if automatic polling is stopped after a match.
230                                     This parameter can be a value of @ref OSPI_AutomaticStop */
231   uint32_t Interval;           /*!< Specifies the number of clock cycles between two read during automatic polling phases.
232                                     This parameter can be any value between 0 and 0xFFFF */
233 }OSPI_AutoPollingTypeDef;
234 
235 /**
236   * @brief  HAL OSPI Memory Mapped mode configuration structure definition
237   */
238 typedef struct
239 {
240   uint32_t TimeOutActivation;  /*!< Specifies if the timeout counter is enabled to release the chip select.
241                                     This parameter can be a value of @ref OSPI_TimeOutActivation */
242   uint32_t TimeOutPeriod;      /*!< Specifies the number of clock to wait when the FIFO is full before to release the chip select.
243                                     This parameter can be any value between 0 and 0xFFFF */
244 }OSPI_MemoryMappedTypeDef;
245 
246 /**
247   * @brief HAL OSPI IO Manager Configuration structure definition
248   */
249 typedef struct
250 {
251   uint32_t ClkPort;                /*!< It indicates which port of the OSPI IO Manager is used for the CLK pins.
252                                         This parameter can be a value between 1 and 8 */
253   uint32_t DQSPort;                /*!< It indicates which port of the OSPI IO Manager is used for the DQS pin.
254                                         This parameter can be a value between 0 and 8, 0 means that signal not used */
255   uint32_t NCSPort;                /*!< It indicates which port of the OSPI IO Manager is used for the NCS pin.
256                                         This parameter can be a value between 1 and 8 */
257   uint32_t IOLowPort;              /*!< It indicates which port of the OSPI IO Manager is used for the IO[3:0] pins.
258                                         This parameter can be a value of @ref OSPIM_IOPort */
259   uint32_t IOHighPort;             /*!< It indicates which port of the OSPI IO Manager is used for the IO[7:4] pins.
260                                         This parameter can be a value of @ref OSPIM_IOPort */
261 #if   defined (OCTOSPIM_CR_MUXEN)
262   uint32_t Req2AckTime;            /*!< It indicates the minimum switching duration (in number of clock cycles) expected
263                                         if some signals are multiplexed in the OSPI IO Manager with the other OSPI.
264                                         This parameter can be a value between 1 and 256 */
265 #endif
266 }OSPIM_CfgTypeDef;
267 
268 #if defined (USE_HAL_OSPI_REGISTER_CALLBACKS) && (USE_HAL_OSPI_REGISTER_CALLBACKS == 1U)
269 /**
270   * @brief  HAL OSPI Callback ID enumeration definition
271   */
272 typedef enum
273 {
274   HAL_OSPI_ERROR_CB_ID          = 0x00U,  /*!< OSPI Error Callback ID            */
275   HAL_OSPI_ABORT_CB_ID          = 0x01U,  /*!< OSPI Abort Callback ID            */
276   HAL_OSPI_FIFO_THRESHOLD_CB_ID = 0x02U,  /*!< OSPI FIFO Threshold Callback ID   */
277   HAL_OSPI_CMD_CPLT_CB_ID       = 0x03U,  /*!< OSPI Command Complete Callback ID */
278   HAL_OSPI_RX_CPLT_CB_ID        = 0x04U,  /*!< OSPI Rx Complete Callback ID      */
279   HAL_OSPI_TX_CPLT_CB_ID        = 0x05U,  /*!< OSPI Tx Complete Callback ID      */
280   HAL_OSPI_RX_HALF_CPLT_CB_ID   = 0x06U,  /*!< OSPI Rx Half Complete Callback ID */
281   HAL_OSPI_TX_HALF_CPLT_CB_ID   = 0x07U,  /*!< OSPI Tx Half Complete Callback ID */
282   HAL_OSPI_STATUS_MATCH_CB_ID   = 0x08U,  /*!< OSPI Status Match Callback ID     */
283   HAL_OSPI_TIMEOUT_CB_ID        = 0x09U,  /*!< OSPI Timeout Callback ID          */
284 
285   HAL_OSPI_MSP_INIT_CB_ID       = 0x0AU,  /*!< OSPI MspInit Callback ID          */
286   HAL_OSPI_MSP_DEINIT_CB_ID     = 0x0BU   /*!< OSPI MspDeInit Callback ID        */
287 }HAL_OSPI_CallbackIDTypeDef;
288 
289 /**
290   * @brief  HAL OSPI Callback pointer definition
291   */
292 typedef void (*pOSPI_CallbackTypeDef)(OSPI_HandleTypeDef *hospi);
293 #endif
294 /**
295   * @}
296   */
297 
298 /* Exported constants --------------------------------------------------------*/
299 /** @defgroup OSPI_Exported_Constants OSPI Exported Constants
300   * @{
301   */
302 
303 /** @defgroup OSPI_State OSPI State
304   * @{
305   */
306 #define HAL_OSPI_STATE_RESET                 ((uint32_t)0x00000000U)      /*!< Initial state                                                          */
307 #define HAL_OSPI_STATE_HYPERBUS_INIT         ((uint32_t)0x00000001U)      /*!< Initialization done in hyperbus mode but timing configuration not done */
308 #define HAL_OSPI_STATE_READY                 ((uint32_t)0x00000002U)      /*!< Driver ready to be used                                                */
309 #define HAL_OSPI_STATE_CMD_CFG               ((uint32_t)0x00000004U)      /*!< Command (regular or hyperbus) configured, ready for an action          */
310 #define HAL_OSPI_STATE_READ_CMD_CFG          ((uint32_t)0x00000014U)      /*!< Read command configuration done, not the write command configuration   */
311 #define HAL_OSPI_STATE_WRITE_CMD_CFG         ((uint32_t)0x00000024U)      /*!< Write command configuration done, not the read command configuration   */
312 #define HAL_OSPI_STATE_BUSY_CMD              ((uint32_t)0x00000008U)      /*!< Command without data on-going                                          */
313 #define HAL_OSPI_STATE_BUSY_TX               ((uint32_t)0x00000018U)      /*!< Indirect Tx on-going                                                   */
314 #define HAL_OSPI_STATE_BUSY_RX               ((uint32_t)0x00000028U)      /*!< Indirect Rx on-going                                                   */
315 #define HAL_OSPI_STATE_BUSY_AUTO_POLLING     ((uint32_t)0x00000048U)      /*!< Auto-polling on-going                                                  */
316 #define HAL_OSPI_STATE_BUSY_MEM_MAPPED       ((uint32_t)0x00000088U)      /*!< Memory-mapped on-going                                                 */
317 #define HAL_OSPI_STATE_ABORT                 ((uint32_t)0x00000100U)      /*!< Abort on-going                                                         */
318 #define HAL_OSPI_STATE_ERROR                 ((uint32_t)0x00000200U)      /*!< Blocking error, driver should be re-initialized                        */
319 /**
320   * @}
321   */
322 
323 /** @defgroup OSPI_ErrorCode OSPI Error Code
324   * @{
325   */
326 #define HAL_OSPI_ERROR_NONE                  ((uint32_t)0x00000000U)                                         /*!< No error                                   */
327 #define HAL_OSPI_ERROR_TIMEOUT               ((uint32_t)0x00000001U)                                         /*!< Timeout error                              */
328 #define HAL_OSPI_ERROR_TRANSFER              ((uint32_t)0x00000002U)                                         /*!< Transfer error                             */
329 #define HAL_OSPI_ERROR_DMA                   ((uint32_t)0x00000004U)                                         /*!< DMA transfer error                         */
330 #define HAL_OSPI_ERROR_INVALID_PARAM         ((uint32_t)0x00000008U)                                         /*!< Invalid parameters error                   */
331 #define HAL_OSPI_ERROR_INVALID_SEQUENCE      ((uint32_t)0x00000010U)                                         /*!< Sequence of the state machine is incorrect */
332 #if defined (USE_HAL_OSPI_REGISTER_CALLBACKS) && (USE_HAL_OSPI_REGISTER_CALLBACKS == 1U)
333 #define HAL_OSPI_ERROR_INVALID_CALLBACK      ((uint32_t)0x00000020U)                                         /*!< Invalid callback error                     */
334 #endif
335 /**
336   * @}
337   */
338 
339 /** @defgroup OSPI_DualQuad OSPI Dual-Quad
340   * @{
341   */
342 #define HAL_OSPI_DUALQUAD_DISABLE            ((uint32_t)0x00000000U)                                         /*!< Dual-Quad mode disabled */
343 #define HAL_OSPI_DUALQUAD_ENABLE             ((uint32_t)OCTOSPI_CR_DQM)                                      /*!< Dual-Quad mode enabled  */
344 /**
345   * @}
346   */
347 
348 /** @defgroup OSPI_MemoryType OSPI Memory Type
349   * @{
350   */
351 #define HAL_OSPI_MEMTYPE_MICRON              ((uint32_t)0x00000000U)                                         /*!< Micron mode       */
352 #define HAL_OSPI_MEMTYPE_MACRONIX            ((uint32_t)OCTOSPI_DCR1_MTYP_0)                                 /*!< Macronix mode     */
353 #if !defined(STM32L4R5xx)&&!defined(STM32L4R7xx)&&!defined(STM32L4R9xx)&&!defined(STM32L4S5xx)&&!defined(STM32L4S7xx)&&!defined(STM32L4S9xx)
354 #define HAL_OSPI_MEMTYPE_APMEMORY            ((uint32_t)OCTOSPI_DCR1_MTYP_1)                                 /*!< AP Memory mode    */
355 #endif
356 #define HAL_OSPI_MEMTYPE_MACRONIX_RAM        ((uint32_t)(OCTOSPI_DCR1_MTYP_1 | OCTOSPI_DCR1_MTYP_0))         /*!< Macronix RAM mode */
357 #define HAL_OSPI_MEMTYPE_HYPERBUS            ((uint32_t)OCTOSPI_DCR1_MTYP_2)                                 /*!< Hyperbus mode     */
358 /**
359   * @}
360   */
361 
362 /** @defgroup OSPI_FreeRunningClock OSPI Free Running Clock
363   * @{
364   */
365 #define HAL_OSPI_FREERUNCLK_DISABLE          ((uint32_t)0x00000000U)                                         /*!< CLK is not free running               */
366 #define HAL_OSPI_FREERUNCLK_ENABLE           ((uint32_t)OCTOSPI_DCR1_FRCK)                                   /*!< CLK is free running (always provided) */
367 /**
368   * @}
369   */
370 
371 /** @defgroup OSPI_ClockMode OSPI Clock Mode
372   * @{
373   */
374 #define HAL_OSPI_CLOCK_MODE_0                ((uint32_t)0x00000000U)                                         /*!< CLK must stay low while nCS is high  */
375 #define HAL_OSPI_CLOCK_MODE_3                ((uint32_t)OCTOSPI_DCR1_CKMODE)                                 /*!< CLK must stay high while nCS is high */
376 /**
377   * @}
378   */
379 
380 /** @defgroup OSPI_SampleShifting OSPI Sample Shifting
381   * @{
382   */
383 #define HAL_OSPI_SAMPLE_SHIFTING_NONE        ((uint32_t)0x00000000U)                                         /*!< No shift        */
384 #define HAL_OSPI_SAMPLE_SHIFTING_HALFCYCLE   ((uint32_t)OCTOSPI_TCR_SSHIFT)                                  /*!< 1/2 cycle shift */
385 /**
386   * @}
387   */
388 
389 /** @defgroup OSPI_DelayHoldQuarterCycle OSPI Delay Hold Quarter Cycle
390   * @{
391   */
392 #define HAL_OSPI_DHQC_DISABLE                ((uint32_t)0x00000000U)                                         /*!< No Delay             */
393 #define HAL_OSPI_DHQC_ENABLE                 ((uint32_t)OCTOSPI_TCR_DHQC)                                    /*!< Delay Hold 1/4 cycle */
394 /**
395   * @}
396   */
397 
398 /** @defgroup OSPI_DelayBlockBypass OSPI Delay Block Bypaas
399   * @{
400   */
401 #define HAL_OSPI_DELAY_BLOCK_USED            ((uint32_t)0x00000000U)                                         /*!< Sampling clock is delayed by the delay block */
402 #define HAL_OSPI_DELAY_BLOCK_BYPASSED        ((uint32_t)OCTOSPI_DCR1_DLYBYP)                                 /*!< Delay block is bypassed                      */
403 /**
404   * @}
405   */
406 
407 /** @defgroup OSPI_OperationType OSPI Operation Type
408   * @{
409   */
410 #define HAL_OSPI_OPTYPE_COMMON_CFG           ((uint32_t)0x00000000U)                                         /*!< Common configuration (indirect or auto-polling mode) */
411 #define HAL_OSPI_OPTYPE_READ_CFG             ((uint32_t)0x00000001U)                                         /*!< Read configuration (memory-mapped mode)              */
412 #define HAL_OSPI_OPTYPE_WRITE_CFG            ((uint32_t)0x00000002U)                                         /*!< Write configuration (memory-mapped mode)             */
413 /**
414   * @}
415   */
416 
417 /** @defgroup OSPI_FlashID OSPI Flash Id
418   * @{
419   */
420 #define HAL_OSPI_FLASH_ID_1                  ((uint32_t)0x00000000U)                                         /*!< FLASH 1 selected */
421 #define HAL_OSPI_FLASH_ID_2                  ((uint32_t)OCTOSPI_CR_FSEL)                                     /*!< FLASH 2 selected */
422 /**
423   * @}
424   */
425 
426 /** @defgroup OSPI_InstructionMode OSPI Instruction Mode
427   * @{
428   */
429 #define HAL_OSPI_INSTRUCTION_NONE            ((uint32_t)0x00000000U)                                         /*!< No instruction               */
430 #define HAL_OSPI_INSTRUCTION_1_LINE          ((uint32_t)OCTOSPI_CCR_IMODE_0)                                 /*!< Instruction on a single line */
431 #define HAL_OSPI_INSTRUCTION_2_LINES         ((uint32_t)OCTOSPI_CCR_IMODE_1)                                 /*!< Instruction on two lines     */
432 #define HAL_OSPI_INSTRUCTION_4_LINES         ((uint32_t)(OCTOSPI_CCR_IMODE_0 | OCTOSPI_CCR_IMODE_1))         /*!< Instruction on four lines    */
433 #define HAL_OSPI_INSTRUCTION_8_LINES         ((uint32_t)OCTOSPI_CCR_IMODE_2)                                 /*!< Instruction on eight lines   */
434 /**
435   * @}
436   */
437 
438 /** @defgroup OSPI_InstructionSize OSPI Instruction Size
439   * @{
440   */
441 #define HAL_OSPI_INSTRUCTION_8_BITS          ((uint32_t)0x00000000U)                                         /*!< 8-bit instruction  */
442 #define HAL_OSPI_INSTRUCTION_16_BITS         ((uint32_t)OCTOSPI_CCR_ISIZE_0)                                 /*!< 16-bit instruction */
443 #define HAL_OSPI_INSTRUCTION_24_BITS         ((uint32_t)OCTOSPI_CCR_ISIZE_1)                                 /*!< 24-bit instruction */
444 #define HAL_OSPI_INSTRUCTION_32_BITS         ((uint32_t)OCTOSPI_CCR_ISIZE)                                   /*!< 32-bit instruction */
445 /**
446   * @}
447   */
448 
449 /** @defgroup OSPI_InstructionDtrMode OSPI Instruction DTR Mode
450   * @{
451   */
452 #define HAL_OSPI_INSTRUCTION_DTR_DISABLE     ((uint32_t)0x00000000U)                                         /*!< DTR mode disabled for instruction phase */
453 #define HAL_OSPI_INSTRUCTION_DTR_ENABLE      ((uint32_t)OCTOSPI_CCR_IDTR)                                    /*!< DTR mode enabled for instruction phase  */
454 /**
455   * @}
456   */
457 
458 /** @defgroup OSPI_AddressMode OSPI Address Mode
459   * @{
460   */
461 #define HAL_OSPI_ADDRESS_NONE                ((uint32_t)0x00000000U)                                         /*!< No address               */
462 #define HAL_OSPI_ADDRESS_1_LINE              ((uint32_t)OCTOSPI_CCR_ADMODE_0)                                /*!< Address on a single line */
463 #define HAL_OSPI_ADDRESS_2_LINES             ((uint32_t)OCTOSPI_CCR_ADMODE_1)                                /*!< Address on two lines     */
464 #define HAL_OSPI_ADDRESS_4_LINES             ((uint32_t)(OCTOSPI_CCR_ADMODE_0 | OCTOSPI_CCR_ADMODE_1))       /*!< Address on four lines    */
465 #define HAL_OSPI_ADDRESS_8_LINES             ((uint32_t)OCTOSPI_CCR_ADMODE_2)                                /*!< Address on eight lines   */
466 /**
467   * @}
468   */
469 
470 /** @defgroup OSPI_AddressSize OSPI Address Size
471   * @{
472   */
473 #define HAL_OSPI_ADDRESS_8_BITS              ((uint32_t)0x00000000U)                                         /*!< 8-bit address  */
474 #define HAL_OSPI_ADDRESS_16_BITS             ((uint32_t)OCTOSPI_CCR_ADSIZE_0)                                /*!< 16-bit address */
475 #define HAL_OSPI_ADDRESS_24_BITS             ((uint32_t)OCTOSPI_CCR_ADSIZE_1)                                /*!< 24-bit address */
476 #define HAL_OSPI_ADDRESS_32_BITS             ((uint32_t)OCTOSPI_CCR_ADSIZE)                                  /*!< 32-bit address */
477 /**
478   * @}
479   */
480 
481 /** @defgroup OSPI_AddressDtrMode OSPI Address DTR Mode
482   * @{
483   */
484 #define HAL_OSPI_ADDRESS_DTR_DISABLE         ((uint32_t)0x00000000U)                                         /*!< DTR mode disabled for address phase */
485 #define HAL_OSPI_ADDRESS_DTR_ENABLE          ((uint32_t)OCTOSPI_CCR_ADDTR)                                   /*!< DTR mode enabled for address phase  */
486 /**
487   * @}
488   */
489 
490 /** @defgroup OSPI_AlternateBytesMode OSPI Alternate Bytes Mode
491   * @{
492   */
493 #define HAL_OSPI_ALTERNATE_BYTES_NONE        ((uint32_t)0x00000000U)                                         /*!< No alternate bytes               */
494 #define HAL_OSPI_ALTERNATE_BYTES_1_LINE      ((uint32_t)OCTOSPI_CCR_ABMODE_0)                                /*!< Alternate bytes on a single line */
495 #define HAL_OSPI_ALTERNATE_BYTES_2_LINES     ((uint32_t)OCTOSPI_CCR_ABMODE_1)                                /*!< Alternate bytes on two lines     */
496 #define HAL_OSPI_ALTERNATE_BYTES_4_LINES     ((uint32_t)(OCTOSPI_CCR_ABMODE_0 | OCTOSPI_CCR_ABMODE_1))       /*!< Alternate bytes on four lines    */
497 #define HAL_OSPI_ALTERNATE_BYTES_8_LINES     ((uint32_t)OCTOSPI_CCR_ABMODE_2)                                /*!< Alternate bytes on eight lines   */
498 /**
499   * @}
500   */
501 
502 /** @defgroup OSPI_AlternateBytesSize OSPI Alternate Bytes Size
503   * @{
504   */
505 #define HAL_OSPI_ALTERNATE_BYTES_8_BITS      ((uint32_t)0x00000000U)                                         /*!< 8-bit alternate bytes  */
506 #define HAL_OSPI_ALTERNATE_BYTES_16_BITS     ((uint32_t)OCTOSPI_CCR_ABSIZE_0)                                /*!< 16-bit alternate bytes */
507 #define HAL_OSPI_ALTERNATE_BYTES_24_BITS     ((uint32_t)OCTOSPI_CCR_ABSIZE_1)                                /*!< 24-bit alternate bytes */
508 #define HAL_OSPI_ALTERNATE_BYTES_32_BITS     ((uint32_t)OCTOSPI_CCR_ABSIZE)                                  /*!< 32-bit alternate bytes */
509 /**
510   * @}
511   */
512 
513 /** @defgroup OSPI_AlternateBytesDtrMode OSPI Alternate Bytes DTR Mode
514   * @{
515   */
516 #define HAL_OSPI_ALTERNATE_BYTES_DTR_DISABLE ((uint32_t)0x00000000U)                                         /*!< DTR mode disabled for alternate bytes phase */
517 #define HAL_OSPI_ALTERNATE_BYTES_DTR_ENABLE  ((uint32_t)OCTOSPI_CCR_ABDTR)                                   /*!< DTR mode enabled for alternate bytes phase  */
518 /**
519   * @}
520   */
521 
522 /** @defgroup OSPI_DataMode OSPI Data Mode
523   * @{
524   */
525 #define HAL_OSPI_DATA_NONE                   ((uint32_t)0x00000000U)                                         /*!< No data               */
526 #define HAL_OSPI_DATA_1_LINE                 ((uint32_t)OCTOSPI_CCR_DMODE_0)                                 /*!< Data on a single line */
527 #define HAL_OSPI_DATA_2_LINES                ((uint32_t)OCTOSPI_CCR_DMODE_1)                                 /*!< Data on two lines     */
528 #define HAL_OSPI_DATA_4_LINES                ((uint32_t)(OCTOSPI_CCR_DMODE_0 | OCTOSPI_CCR_DMODE_1))         /*!< Data on four lines    */
529 #define HAL_OSPI_DATA_8_LINES                ((uint32_t)OCTOSPI_CCR_DMODE_2)                                 /*!< Data on eight lines   */
530 /**
531   * @}
532   */
533 
534 /** @defgroup OSPI_DataDtrMode OSPI Data DTR Mode
535   * @{
536   */
537 #define HAL_OSPI_DATA_DTR_DISABLE            ((uint32_t)0x00000000U)                                         /*!< DTR mode disabled for data phase */
538 #define HAL_OSPI_DATA_DTR_ENABLE             ((uint32_t)OCTOSPI_CCR_DDTR)                                    /*!< DTR mode enabled for data phase  */
539 /**
540   * @}
541   */
542 
543 /** @defgroup OSPI_DQSMode OSPI DQS Mode
544   * @{
545   */
546 #define HAL_OSPI_DQS_DISABLE                 ((uint32_t)0x00000000U)                                         /*!< DQS disabled */
547 #define HAL_OSPI_DQS_ENABLE                  ((uint32_t)OCTOSPI_CCR_DQSE)                                    /*!< DQS enabled  */
548 /**
549   * @}
550   */
551 
552 /** @defgroup OSPI_SIOOMode OSPI SIOO Mode
553   * @{
554   */
555 #define HAL_OSPI_SIOO_INST_EVERY_CMD         ((uint32_t)0x00000000U)                                         /*!< Send instruction on every transaction       */
556 #define HAL_OSPI_SIOO_INST_ONLY_FIRST_CMD    ((uint32_t)OCTOSPI_CCR_SIOO)                                    /*!< Send instruction only for the first command */
557 /**
558   * @}
559   */
560 
561 /** @defgroup OSPI_WriteZeroLatency OSPI Hyperbus Write Zero Latency Activation
562   * @{
563   */
564 #define HAL_OSPI_LATENCY_ON_WRITE            ((uint32_t)0x00000000U)                                         /*!< Latency on write accesses    */
565 #define HAL_OSPI_NO_LATENCY_ON_WRITE         ((uint32_t)OCTOSPI_HLCR_WZL)                                    /*!< No latency on write accesses */
566 /**
567   * @}
568   */
569 
570 /** @defgroup OSPI_LatencyMode OSPI Hyperbus Latency Mode
571   * @{
572   */
573 #define HAL_OSPI_VARIABLE_LATENCY            ((uint32_t)0x00000000U)                                         /*!< Variable initial latency */
574 #define HAL_OSPI_FIXED_LATENCY               ((uint32_t)OCTOSPI_HLCR_LM)                                     /*!< Fixed latency            */
575 /**
576   * @}
577   */
578 
579 /** @defgroup OSPI_AddressSpace OSPI Hyperbus Address Space
580   * @{
581   */
582 #define HAL_OSPI_MEMORY_ADDRESS_SPACE        ((uint32_t)0x00000000U)                                         /*!< HyperBus memory mode   */
583 #define HAL_OSPI_REGISTER_ADDRESS_SPACE      ((uint32_t)OCTOSPI_DCR1_MTYP_0)                                 /*!< HyperBus register mode */
584 /**
585   * @}
586   */
587 
588 /** @defgroup OSPI_MatchMode OSPI Match Mode
589   * @{
590   */
591 #define HAL_OSPI_MATCH_MODE_AND              ((uint32_t)0x00000000U)                                         /*!< AND match mode between unmasked bits */
592 #define HAL_OSPI_MATCH_MODE_OR               ((uint32_t)OCTOSPI_CR_PMM)                                      /*!< OR match mode between unmasked bits  */
593 /**
594   * @}
595   */
596 
597 /** @defgroup OSPI_AutomaticStop OSPI Automatic Stop
598   * @{
599   */
600 #define HAL_OSPI_AUTOMATIC_STOP_DISABLE      ((uint32_t)0x00000000U)                                         /*!< AutoPolling stops only with abort or OSPI disabling */
601 #define HAL_OSPI_AUTOMATIC_STOP_ENABLE       ((uint32_t)OCTOSPI_CR_APMS)                                     /*!< AutoPolling stops as soon as there is a match       */
602 /**
603   * @}
604   */
605 
606 /** @defgroup OSPI_TimeOutActivation OSPI Timeout Activation
607   * @{
608   */
609 #define HAL_OSPI_TIMEOUT_COUNTER_DISABLE     ((uint32_t)0x00000000U)                                         /*!< Timeout counter disabled, nCS remains active               */
610 #define HAL_OSPI_TIMEOUT_COUNTER_ENABLE      ((uint32_t)OCTOSPI_CR_TCEN)                                     /*!< Timeout counter enabled, nCS released when timeout expires */
611 /**
612   * @}
613   */
614 
615 /** @defgroup OSPI_Flags OSPI Flags
616   * @{
617   */
618 #define HAL_OSPI_FLAG_BUSY                   OCTOSPI_SR_BUSY                                                 /*!< Busy flag: operation is ongoing                                                                          */
619 #define HAL_OSPI_FLAG_TO                     OCTOSPI_SR_TOF                                                  /*!< Timeout flag: timeout occurs in memory-mapped mode                                                       */
620 #define HAL_OSPI_FLAG_SM                     OCTOSPI_SR_SMF                                                  /*!< Status match flag: received data matches in autopolling mode                                             */
621 #define HAL_OSPI_FLAG_FT                     OCTOSPI_SR_FTF                                                  /*!< Fifo threshold flag: Fifo threshold reached or data left after read from memory is complete              */
622 #define HAL_OSPI_FLAG_TC                     OCTOSPI_SR_TCF                                                  /*!< Transfer complete flag: programmed number of data have been transferred or the transfer has been aborted */
623 #define HAL_OSPI_FLAG_TE                     OCTOSPI_SR_TEF                                                  /*!< Transfer error flag: invalid address is being accessed                                                   */
624 /**
625   * @}
626   */
627 
628 /** @defgroup OSPI_Interrupts OSPI Interrupts
629   * @{
630   */
631 #define HAL_OSPI_IT_TO                       OCTOSPI_CR_TOIE                                                 /*!< Interrupt on the timeout flag           */
632 #define HAL_OSPI_IT_SM                       OCTOSPI_CR_SMIE                                                 /*!< Interrupt on the status match flag      */
633 #define HAL_OSPI_IT_FT                       OCTOSPI_CR_FTIE                                                 /*!< Interrupt on the fifo threshold flag    */
634 #define HAL_OSPI_IT_TC                       OCTOSPI_CR_TCIE                                                 /*!< Interrupt on the transfer complete flag */
635 #define HAL_OSPI_IT_TE                       OCTOSPI_CR_TEIE                                                 /*!< Interrupt on the transfer error flag    */
636 /**
637   * @}
638   */
639 
640 /** @defgroup OSPI_Timeout_definition OSPI Timeout definition
641   * @{
642   */
643 #define HAL_OSPI_TIMEOUT_DEFAULT_VALUE       ((uint32_t)5000U)                                               /* 5 s */
644 /**
645   * @}
646   */
647 
648 /** @defgroup OSPIM_IOPort OSPI IO Manager IO Port
649   * @{
650   */
651 #define HAL_OSPIM_IOPORT_NONE              ((uint32_t)0x00000000U)                                          /*!< IOs not used */
652 #define HAL_OSPIM_IOPORT_1_LOW             ((uint32_t)(OCTOSPIM_PCR_IOLEN | 0x1U))                          /*!< Port 1 - IO[3:0] */
653 #define HAL_OSPIM_IOPORT_1_HIGH            ((uint32_t)(OCTOSPIM_PCR_IOHEN | 0x1U))                          /*!< Port 1 - IO[7:4] */
654 #define HAL_OSPIM_IOPORT_2_LOW             ((uint32_t)(OCTOSPIM_PCR_IOLEN | 0x2U))                          /*!< Port 2 - IO[3:0] */
655 #define HAL_OSPIM_IOPORT_2_HIGH            ((uint32_t)(OCTOSPIM_PCR_IOHEN | 0x2U))                          /*!< Port 2 - IO[7:4] */
656 /**
657   * @}
658   */
659 /**
660   * @}
661   */
662 
663 /* Exported macros -----------------------------------------------------------*/
664 /** @defgroup OSPI_Exported_Macros OSPI Exported Macros
665   * @{
666   */
667 /** @brief Reset OSPI handle state.
668   * @param  __HANDLE__ specifies the OSPI Handle.
669   * @retval None
670   */
671 #if defined (USE_HAL_OSPI_REGISTER_CALLBACKS) && (USE_HAL_OSPI_REGISTER_CALLBACKS == 1U)
672 #define __HAL_OSPI_RESET_HANDLE_STATE(__HANDLE__)           do {                                              \
673                                                                   (__HANDLE__)->State = HAL_OSPI_STATE_RESET; \
674                                                                   (__HANDLE__)->MspInitCallback = NULL;       \
675                                                                   (__HANDLE__)->MspDeInitCallback = NULL;     \
676                                                                } while(0)
677 #else
678 #define __HAL_OSPI_RESET_HANDLE_STATE(__HANDLE__)           ((__HANDLE__)->State = HAL_OSPI_STATE_RESET)
679 #endif
680 
681 /** @brief  Enable the OSPI peripheral.
682   * @param  __HANDLE__ specifies the OSPI Handle.
683   * @retval None
684   */
685 #define __HAL_OSPI_ENABLE(__HANDLE__)                       SET_BIT((__HANDLE__)->Instance->CR, OCTOSPI_CR_EN)
686 
687 /** @brief  Disable the OSPI peripheral.
688   * @param  __HANDLE__ specifies the OSPI Handle.
689   * @retval None
690   */
691 #define __HAL_OSPI_DISABLE(__HANDLE__)                      CLEAR_BIT((__HANDLE__)->Instance->CR, OCTOSPI_CR_EN)
692 
693 /** @brief  Enable the specified OSPI interrupt.
694   * @param  __HANDLE__ specifies the OSPI Handle.
695   * @param  __INTERRUPT__ specifies the OSPI interrupt source to enable.
696   *          This parameter can be one of the following values:
697   *            @arg HAL_OSPI_IT_TO: OSPI Timeout interrupt
698   *            @arg HAL_OSPI_IT_SM: OSPI Status match interrupt
699   *            @arg HAL_OSPI_IT_FT: OSPI FIFO threshold interrupt
700   *            @arg HAL_OSPI_IT_TC: OSPI Transfer complete interrupt
701   *            @arg HAL_OSPI_IT_TE: OSPI Transfer error interrupt
702   * @retval None
703   */
704 #define __HAL_OSPI_ENABLE_IT(__HANDLE__, __INTERRUPT__)     SET_BIT((__HANDLE__)->Instance->CR, (__INTERRUPT__))
705 
706 
707 /** @brief  Disable the specified OSPI interrupt.
708   * @param  __HANDLE__ specifies the OSPI Handle.
709   * @param  __INTERRUPT__ specifies the OSPI interrupt source to disable.
710   *          This parameter can be one of the following values:
711   *            @arg HAL_OSPI_IT_TO: OSPI Timeout interrupt
712   *            @arg HAL_OSPI_IT_SM: OSPI Status match interrupt
713   *            @arg HAL_OSPI_IT_FT: OSPI FIFO threshold interrupt
714   *            @arg HAL_OSPI_IT_TC: OSPI Transfer complete interrupt
715   *            @arg HAL_OSPI_IT_TE: OSPI Transfer error interrupt
716   * @retval None
717   */
718 #define __HAL_OSPI_DISABLE_IT(__HANDLE__, __INTERRUPT__)    CLEAR_BIT((__HANDLE__)->Instance->CR, (__INTERRUPT__))
719 
720 /** @brief  Check whether the specified OSPI interrupt source is enabled or not.
721   * @param  __HANDLE__ specifies the OSPI Handle.
722   * @param  __INTERRUPT__ specifies the OSPI interrupt source to check.
723   *          This parameter can be one of the following values:
724   *            @arg HAL_OSPI_IT_TO: OSPI Timeout interrupt
725   *            @arg HAL_OSPI_IT_SM: OSPI Status match interrupt
726   *            @arg HAL_OSPI_IT_FT: OSPI FIFO threshold interrupt
727   *            @arg HAL_OSPI_IT_TC: OSPI Transfer complete interrupt
728   *            @arg HAL_OSPI_IT_TE: OSPI Transfer error interrupt
729   * @retval The new state of __INTERRUPT__ (TRUE or FALSE).
730   */
731 #define __HAL_OSPI_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (READ_BIT((__HANDLE__)->Instance->CR, (__INTERRUPT__)) == (__INTERRUPT__))
732 
733 /**
734   * @brief  Check whether the selected OSPI flag is set or not.
735   * @param  __HANDLE__ specifies the OSPI Handle.
736   * @param  __FLAG__ specifies the OSPI flag to check.
737   *          This parameter can be one of the following values:
738   *            @arg HAL_OSPI_FLAG_BUSY: OSPI Busy flag
739   *            @arg HAL_OSPI_FLAG_TO:   OSPI Timeout flag
740   *            @arg HAL_OSPI_FLAG_SM:   OSPI Status match flag
741   *            @arg HAL_OSPI_FLAG_FT:   OSPI FIFO threshold flag
742   *            @arg HAL_OSPI_FLAG_TC:   OSPI Transfer complete flag
743   *            @arg HAL_OSPI_FLAG_TE:   OSPI Transfer error flag
744   * @retval None
745   */
746 #define __HAL_OSPI_GET_FLAG(__HANDLE__, __FLAG__)           ((READ_BIT((__HANDLE__)->Instance->SR, (__FLAG__)) != 0U) ? SET : RESET)
747 
748 /** @brief  Clears the specified OSPI's flag status.
749   * @param  __HANDLE__ specifies the OSPI Handle.
750   * @param  __FLAG__ specifies the OSPI clear register flag that needs to be set
751   *          This parameter can be one of the following values:
752   *            @arg HAL_OSPI_FLAG_TO:   OSPI Timeout flag
753   *            @arg HAL_OSPI_FLAG_SM:   OSPI Status match flag
754   *            @arg HAL_OSPI_FLAG_TC:   OSPI Transfer complete flag
755   *            @arg HAL_OSPI_FLAG_TE:   OSPI Transfer error flag
756   * @retval None
757   */
758 #define __HAL_OSPI_CLEAR_FLAG(__HANDLE__, __FLAG__)         WRITE_REG((__HANDLE__)->Instance->FCR, (__FLAG__))
759 
760 /**
761   * @}
762   */
763 
764 /* Exported functions --------------------------------------------------------*/
765 /** @addtogroup OSPI_Exported_Functions
766   * @{
767   */
768 
769 /* Initialization/de-initialization functions  ********************************/
770 /** @addtogroup OSPI_Exported_Functions_Group1
771   * @{
772   */
773 HAL_StatusTypeDef     HAL_OSPI_Init                 (OSPI_HandleTypeDef *hospi);
774 void                  HAL_OSPI_MspInit              (OSPI_HandleTypeDef *hospi);
775 HAL_StatusTypeDef     HAL_OSPI_DeInit               (OSPI_HandleTypeDef *hospi);
776 void                  HAL_OSPI_MspDeInit            (OSPI_HandleTypeDef *hospi);
777 
778 /**
779   * @}
780   */
781 
782 /* IO operation functions *****************************************************/
783 /** @addtogroup OSPI_Exported_Functions_Group2
784   * @{
785   */
786 /* OSPI IRQ handler function */
787 void                  HAL_OSPI_IRQHandler           (OSPI_HandleTypeDef *hospi);
788 
789 /* OSPI command configuration functions */
790 HAL_StatusTypeDef     HAL_OSPI_Command              (OSPI_HandleTypeDef *hospi, OSPI_RegularCmdTypeDef *cmd, uint32_t Timeout);
791 HAL_StatusTypeDef     HAL_OSPI_Command_IT           (OSPI_HandleTypeDef *hospi, OSPI_RegularCmdTypeDef *cmd);
792 HAL_StatusTypeDef     HAL_OSPI_HyperbusCfg          (OSPI_HandleTypeDef *hospi, OSPI_HyperbusCfgTypeDef *cfg, uint32_t Timeout);
793 HAL_StatusTypeDef     HAL_OSPI_HyperbusCmd          (OSPI_HandleTypeDef *hospi, OSPI_HyperbusCmdTypeDef *cmd, uint32_t Timeout);
794 
795 /* OSPI indirect mode functions */
796 HAL_StatusTypeDef     HAL_OSPI_Transmit             (OSPI_HandleTypeDef *hospi, uint8_t *pData, uint32_t Timeout);
797 HAL_StatusTypeDef     HAL_OSPI_Receive              (OSPI_HandleTypeDef *hospi, uint8_t *pData, uint32_t Timeout);
798 HAL_StatusTypeDef     HAL_OSPI_Transmit_IT          (OSPI_HandleTypeDef *hospi, uint8_t *pData);
799 HAL_StatusTypeDef     HAL_OSPI_Receive_IT           (OSPI_HandleTypeDef *hospi, uint8_t *pData);
800 HAL_StatusTypeDef     HAL_OSPI_Transmit_DMA         (OSPI_HandleTypeDef *hospi, uint8_t *pData);
801 HAL_StatusTypeDef     HAL_OSPI_Receive_DMA          (OSPI_HandleTypeDef *hospi, uint8_t *pData);
802 
803 /* OSPI status flag polling mode functions */
804 HAL_StatusTypeDef     HAL_OSPI_AutoPolling          (OSPI_HandleTypeDef *hospi, OSPI_AutoPollingTypeDef *cfg, uint32_t Timeout);
805 HAL_StatusTypeDef     HAL_OSPI_AutoPolling_IT       (OSPI_HandleTypeDef *hospi, OSPI_AutoPollingTypeDef *cfg);
806 
807 /* OSPI memory-mapped mode functions */
808 HAL_StatusTypeDef     HAL_OSPI_MemoryMapped         (OSPI_HandleTypeDef *hospi, OSPI_MemoryMappedTypeDef *cfg);
809 
810 /* Callback functions in non-blocking modes ***********************************/
811 void                  HAL_OSPI_ErrorCallback        (OSPI_HandleTypeDef *hospi);
812 void                  HAL_OSPI_AbortCpltCallback    (OSPI_HandleTypeDef *hospi);
813 void                  HAL_OSPI_FifoThresholdCallback(OSPI_HandleTypeDef *hospi);
814 
815 /* OSPI indirect mode functions */
816 void                  HAL_OSPI_CmdCpltCallback      (OSPI_HandleTypeDef *hospi);
817 void                  HAL_OSPI_RxCpltCallback       (OSPI_HandleTypeDef *hospi);
818 void                  HAL_OSPI_TxCpltCallback       (OSPI_HandleTypeDef *hospi);
819 void                  HAL_OSPI_RxHalfCpltCallback   (OSPI_HandleTypeDef *hospi);
820 void                  HAL_OSPI_TxHalfCpltCallback   (OSPI_HandleTypeDef *hospi);
821 
822 /* OSPI status flag polling mode functions */
823 void                  HAL_OSPI_StatusMatchCallback  (OSPI_HandleTypeDef *hospi);
824 
825 /* OSPI memory-mapped mode functions */
826 void                  HAL_OSPI_TimeOutCallback      (OSPI_HandleTypeDef *hospi);
827 
828 #if defined (USE_HAL_OSPI_REGISTER_CALLBACKS) && (USE_HAL_OSPI_REGISTER_CALLBACKS == 1U)
829 /* OSPI callback registering/unregistering */
830 HAL_StatusTypeDef     HAL_OSPI_RegisterCallback     (OSPI_HandleTypeDef *hospi, HAL_OSPI_CallbackIDTypeDef CallbackID, pOSPI_CallbackTypeDef pCallback);
831 HAL_StatusTypeDef     HAL_OSPI_UnRegisterCallback   (OSPI_HandleTypeDef *hospi, HAL_OSPI_CallbackIDTypeDef CallbackID);
832 #endif
833 /**
834   * @}
835   */
836 
837 /* Peripheral Control and State functions  ************************************/
838 /** @addtogroup OSPI_Exported_Functions_Group3
839   * @{
840   */
841 HAL_StatusTypeDef     HAL_OSPI_Abort                (OSPI_HandleTypeDef *hospi);
842 HAL_StatusTypeDef     HAL_OSPI_Abort_IT             (OSPI_HandleTypeDef *hospi);
843 HAL_StatusTypeDef     HAL_OSPI_SetFifoThreshold     (OSPI_HandleTypeDef *hospi, uint32_t Threshold);
844 uint32_t              HAL_OSPI_GetFifoThreshold     (OSPI_HandleTypeDef *hospi);
845 HAL_StatusTypeDef     HAL_OSPI_SetTimeout           (OSPI_HandleTypeDef *hospi, uint32_t Timeout);
846 uint32_t              HAL_OSPI_GetError             (OSPI_HandleTypeDef *hospi);
847 uint32_t              HAL_OSPI_GetState             (OSPI_HandleTypeDef *hospi);
848 
849 /**
850   * @}
851   */
852 
853 /* OSPI IO Manager configuration function  ************************************/
854 /** @addtogroup OSPI_Exported_Functions_Group4
855   * @{
856   */
857 HAL_StatusTypeDef     HAL_OSPIM_Config              (OSPI_HandleTypeDef *hospi, OSPIM_CfgTypeDef *cfg, uint32_t Timeout);
858 
859 /**
860   * @}
861   */
862 
863 /**
864   * @}
865   */
866 /* End of exported functions -------------------------------------------------*/
867 
868 /* Private macros ------------------------------------------------------------*/
869 /**
870   @cond 0
871   */
872 #define IS_OSPI_FIFO_THRESHOLD(THRESHOLD)  (((THRESHOLD) >= 1U) && ((THRESHOLD) <= 32U))
873 
874 #define IS_OSPI_DUALQUAD_MODE(MODE)        (((MODE) == HAL_OSPI_DUALQUAD_DISABLE) || \
875                                             ((MODE) == HAL_OSPI_DUALQUAD_ENABLE))
876 
877 #if defined(STM32L4R5xx) || defined(STM32L4R7xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx)
878 #define IS_OSPI_MEMORY_TYPE(TYPE)          (((TYPE) == HAL_OSPI_MEMTYPE_MICRON)       || \
879                                             ((TYPE) == HAL_OSPI_MEMTYPE_MACRONIX)     || \
880                                             ((TYPE) == HAL_OSPI_MEMTYPE_MACRONIX_RAM) || \
881                                             ((TYPE) == HAL_OSPI_MEMTYPE_HYPERBUS))
882 #else
883 #define IS_OSPI_MEMORY_TYPE(TYPE)          (((TYPE) == HAL_OSPI_MEMTYPE_MICRON)       || \
884                                             ((TYPE) == HAL_OSPI_MEMTYPE_MACRONIX)     || \
885                                             ((TYPE) == HAL_OSPI_MEMTYPE_APMEMORY)     || \
886                                             ((TYPE) == HAL_OSPI_MEMTYPE_MACRONIX_RAM) || \
887                                             ((TYPE) == HAL_OSPI_MEMTYPE_HYPERBUS))
888 #endif
889 
890 #define IS_OSPI_DEVICE_SIZE(SIZE)          (((SIZE) >= 1U) && ((SIZE) <= 32U))
891 
892 #define IS_OSPI_CS_HIGH_TIME(TIME)         (((TIME) >= 1U) && ((TIME) <= 8U))
893 
894 #define IS_OSPI_FREE_RUN_CLK(CLK)          (((CLK) == HAL_OSPI_FREERUNCLK_DISABLE) || \
895                                             ((CLK) == HAL_OSPI_FREERUNCLK_ENABLE))
896 
897 #define IS_OSPI_CLOCK_MODE(MODE)           (((MODE) == HAL_OSPI_CLOCK_MODE_0) || \
898                                             ((MODE) == HAL_OSPI_CLOCK_MODE_3))
899 
900 #define IS_OSPI_CLK_PRESCALER(PRESCALER)   (((PRESCALER) >= 1U) && ((PRESCALER) <= 256U))
901 
902 #define IS_OSPI_SAMPLE_SHIFTING(CYCLE)     (((CYCLE) == HAL_OSPI_SAMPLE_SHIFTING_NONE)      || \
903                                             ((CYCLE) == HAL_OSPI_SAMPLE_SHIFTING_HALFCYCLE))
904 
905 #define IS_OSPI_DHQC(CYCLE)                (((CYCLE) == HAL_OSPI_DHQC_DISABLE) || \
906                                             ((CYCLE) == HAL_OSPI_DHQC_ENABLE))
907 
908 #define IS_OSPI_OPERATION_TYPE(TYPE)       (((TYPE) == HAL_OSPI_OPTYPE_COMMON_CFG) || \
909                                             ((TYPE) == HAL_OSPI_OPTYPE_READ_CFG)   || \
910                                             ((TYPE) == HAL_OSPI_OPTYPE_WRITE_CFG))
911 
912 #define IS_OSPI_FLASH_ID(FLASHID)          (((FLASHID) == HAL_OSPI_FLASH_ID_1) || \
913                                             ((FLASHID) == HAL_OSPI_FLASH_ID_2))
914 
915 #define IS_OSPI_INSTRUCTION_MODE(MODE)     (((MODE) == HAL_OSPI_INSTRUCTION_NONE)    || \
916                                             ((MODE) == HAL_OSPI_INSTRUCTION_1_LINE)  || \
917                                             ((MODE) == HAL_OSPI_INSTRUCTION_2_LINES) || \
918                                             ((MODE) == HAL_OSPI_INSTRUCTION_4_LINES) || \
919                                             ((MODE) == HAL_OSPI_INSTRUCTION_8_LINES))
920 
921 #define IS_OSPI_INSTRUCTION_SIZE(SIZE)     (((SIZE) == HAL_OSPI_INSTRUCTION_8_BITS)  || \
922                                             ((SIZE) == HAL_OSPI_INSTRUCTION_16_BITS) || \
923                                             ((SIZE) == HAL_OSPI_INSTRUCTION_24_BITS) || \
924                                             ((SIZE) == HAL_OSPI_INSTRUCTION_32_BITS))
925 
926 #define IS_OSPI_INSTRUCTION_DTR_MODE(MODE) (((MODE) == HAL_OSPI_INSTRUCTION_DTR_DISABLE) || \
927                                             ((MODE) == HAL_OSPI_INSTRUCTION_DTR_ENABLE))
928 
929 #define IS_OSPI_ADDRESS_MODE(MODE)         (((MODE) == HAL_OSPI_ADDRESS_NONE)    || \
930                                             ((MODE) == HAL_OSPI_ADDRESS_1_LINE)  || \
931                                             ((MODE) == HAL_OSPI_ADDRESS_2_LINES) || \
932                                             ((MODE) == HAL_OSPI_ADDRESS_4_LINES) || \
933                                             ((MODE) == HAL_OSPI_ADDRESS_8_LINES))
934 
935 #define IS_OSPI_ADDRESS_SIZE(SIZE)         (((SIZE) == HAL_OSPI_ADDRESS_8_BITS)  || \
936                                             ((SIZE) == HAL_OSPI_ADDRESS_16_BITS) || \
937                                             ((SIZE) == HAL_OSPI_ADDRESS_24_BITS) || \
938                                             ((SIZE) == HAL_OSPI_ADDRESS_32_BITS))
939 
940 #define IS_OSPI_ADDRESS_DTR_MODE(MODE)     (((MODE) == HAL_OSPI_ADDRESS_DTR_DISABLE) || \
941                                             ((MODE) == HAL_OSPI_ADDRESS_DTR_ENABLE))
942 
943 #define IS_OSPI_ALT_BYTES_MODE(MODE)       (((MODE) == HAL_OSPI_ALTERNATE_BYTES_NONE)    || \
944                                             ((MODE) == HAL_OSPI_ALTERNATE_BYTES_1_LINE)  || \
945                                             ((MODE) == HAL_OSPI_ALTERNATE_BYTES_2_LINES) || \
946                                             ((MODE) == HAL_OSPI_ALTERNATE_BYTES_4_LINES) || \
947                                             ((MODE) == HAL_OSPI_ALTERNATE_BYTES_8_LINES))
948 
949 #define IS_OSPI_ALT_BYTES_SIZE(SIZE)       (((SIZE) == HAL_OSPI_ALTERNATE_BYTES_8_BITS)  || \
950                                             ((SIZE) == HAL_OSPI_ALTERNATE_BYTES_16_BITS) || \
951                                             ((SIZE) == HAL_OSPI_ALTERNATE_BYTES_24_BITS) || \
952                                             ((SIZE) == HAL_OSPI_ALTERNATE_BYTES_32_BITS))
953 
954 #define IS_OSPI_ALT_BYTES_DTR_MODE(MODE)   (((MODE) == HAL_OSPI_ALTERNATE_BYTES_DTR_DISABLE) || \
955                                             ((MODE) == HAL_OSPI_ALTERNATE_BYTES_DTR_ENABLE))
956 
957 #define IS_OSPI_DATA_MODE(MODE)            (((MODE) == HAL_OSPI_DATA_NONE)    || \
958                                             ((MODE) == HAL_OSPI_DATA_1_LINE)  || \
959                                             ((MODE) == HAL_OSPI_DATA_2_LINES) || \
960                                             ((MODE) == HAL_OSPI_DATA_4_LINES) || \
961                                             ((MODE) == HAL_OSPI_DATA_8_LINES))
962 
963 #define IS_OSPI_NUMBER_DATA(NUMBER)        ((NUMBER) >= 1U)
964 
965 #define IS_OSPI_DATA_DTR_MODE(MODE)        (((MODE) == HAL_OSPI_DATA_DTR_DISABLE) || \
966                                             ((MODE) == HAL_OSPI_DATA_DTR_ENABLE))
967 
968 #define IS_OSPI_DUMMY_CYCLES(NUMBER)       ((NUMBER) <= 31U)
969 
970 #define IS_OSPI_DQS_MODE(MODE)             (((MODE) == HAL_OSPI_DQS_DISABLE) || \
971                                             ((MODE) == HAL_OSPI_DQS_ENABLE))
972 
973 #define IS_OSPI_SIOO_MODE(MODE)            (((MODE) == HAL_OSPI_SIOO_INST_EVERY_CMD) || \
974                                             ((MODE) == HAL_OSPI_SIOO_INST_ONLY_FIRST_CMD))
975 
976 #define IS_OSPI_RW_RECOVERY_TIME(NUMBER)   ((NUMBER) <= 255U)
977 
978 #define IS_OSPI_ACCESS_TIME(NUMBER)        ((NUMBER) <= 255U)
979 
980 #define IS_OSPI_WRITE_ZERO_LATENCY(MODE)   (((MODE) == HAL_OSPI_LATENCY_ON_WRITE) || \
981                                             ((MODE) == HAL_OSPI_NO_LATENCY_ON_WRITE))
982 
983 #define IS_OSPI_LATENCY_MODE(MODE)         (((MODE) == HAL_OSPI_VARIABLE_LATENCY) || \
984                                             ((MODE) == HAL_OSPI_FIXED_LATENCY))
985 
986 #define IS_OSPI_ADDRESS_SPACE(SPACE)       (((SPACE) == HAL_OSPI_MEMORY_ADDRESS_SPACE) || \
987                                             ((SPACE) == HAL_OSPI_REGISTER_ADDRESS_SPACE))
988 
989 #define IS_OSPI_MATCH_MODE(MODE)           (((MODE) == HAL_OSPI_MATCH_MODE_AND) || \
990                                             ((MODE) == HAL_OSPI_MATCH_MODE_OR))
991 
992 #define IS_OSPI_AUTOMATIC_STOP(MODE)       (((MODE) == HAL_OSPI_AUTOMATIC_STOP_ENABLE) || \
993                                             ((MODE) == HAL_OSPI_AUTOMATIC_STOP_DISABLE))
994 
995 #define IS_OSPI_INTERVAL(INTERVAL)         ((INTERVAL) <= 0xFFFFU)
996 
997 #define IS_OSPI_STATUS_BYTES_SIZE(SIZE)    (((SIZE) >= 1U) && ((SIZE) <= 4U))
998 
999 #define IS_OSPI_TIMEOUT_ACTIVATION(MODE)   (((MODE) == HAL_OSPI_TIMEOUT_COUNTER_DISABLE) || \
1000                                             ((MODE) == HAL_OSPI_TIMEOUT_COUNTER_ENABLE))
1001 
1002 #define IS_OSPI_TIMEOUT_PERIOD(PERIOD)     ((PERIOD) <= 0xFFFFU)
1003 
1004 #define IS_OSPI_CS_BOUNDARY(BOUNDARY)      ((BOUNDARY) <= 31U)
1005 
1006 #define IS_OSPI_DLYBYP(MODE)               (((MODE) == HAL_OSPI_DELAY_BLOCK_USED) || \
1007                                             ((MODE) == HAL_OSPI_DELAY_BLOCK_BYPASSED))
1008 #if   defined (OCTOSPI_DCR3_MAXTRAN)
1009 
1010 #define IS_OSPI_MAXTRAN(NB_BYTES)          ((NB_BYTES) <= 255U)
1011 #endif
1012 
1013 #define IS_OSPIM_PORT(NUMBER)              (((NUMBER) >= 1U) && ((NUMBER) <= 2U))
1014 
1015 #define IS_OSPIM_DQS_PORT(NUMBER)          ((NUMBER) <= 2U)
1016 
1017 #define IS_OSPIM_IO_PORT(PORT)             (((PORT) == HAL_OSPIM_IOPORT_NONE)  || \
1018                                             ((PORT) == HAL_OSPIM_IOPORT_1_LOW)  || \
1019                                             ((PORT) == HAL_OSPIM_IOPORT_1_HIGH) || \
1020                                             ((PORT) == HAL_OSPIM_IOPORT_2_LOW)  || \
1021                                             ((PORT) == HAL_OSPIM_IOPORT_2_HIGH))
1022 
1023 #if defined (OCTOSPIM_CR_MUXEN)
1024 #define IS_OSPIM_REQ2ACKTIME(TIME)          (((TIME) >= 1) && ((TIME) <= 256))
1025 #endif
1026 /**
1027   @endcond
1028   */
1029 
1030 /* End of private macros -----------------------------------------------------*/
1031 
1032 /**
1033   * @}
1034   */
1035 
1036 /**
1037   * @}
1038   */
1039 
1040 #endif /* OCTOSPI || OCTOSPI1 || OCTOSPI2 */
1041 
1042 #ifdef __cplusplus
1043 }
1044 #endif
1045 
1046 #endif /* STM32L4xx_HAL_OSPI_H */
1047 
1048 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
1049