1 /** 2 ****************************************************************************** 3 * @file stm32g483xx.h 4 * @author MCD Application Team 5 * @brief CMSIS STM32G483xx Device Peripheral Access Layer Header File. 6 * 7 * This file contains: 8 * - Data structures and the address mapping for all peripherals 9 * - Peripheral's registers declarations and bits definition 10 * - Macros to access peripheral�s registers hardware 11 * 12 ****************************************************************************** 13 * @attention 14 * 15 * <h2><center>© Copyright (c) 2019 STMicroelectronics. 16 * All rights reserved.</center></h2> 17 * 18 * This software component is licensed by ST under BSD 3-Clause license, 19 * the "License"; You may not use this file except in compliance with the 20 * License. You may obtain a copy of the License at: 21 * opensource.org/licenses/BSD-3-Clause 22 * 23 ****************************************************************************** 24 */ 25 26 /** @addtogroup CMSIS_Device 27 * @{ 28 */ 29 30 /** @addtogroup stm32g483xx 31 * @{ 32 */ 33 34 #ifndef __STM32G483xx_H 35 #define __STM32G483xx_H 36 37 #ifdef __cplusplus 38 extern "C" { 39 #endif /* __cplusplus */ 40 41 /** @addtogroup Configuration_section_for_CMSIS 42 * @{ 43 */ 44 45 /** 46 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals 47 */ 48 #define __CM4_REV 0x0001 /*!< Cortex-M4 revision r0p1 */ 49 #define __MPU_PRESENT 1 /*!< STM32G4XX provides an MPU */ 50 #define __NVIC_PRIO_BITS 4 /*!< STM32G4XX uses 4 Bits for the Priority Levels */ 51 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */ 52 #define __FPU_PRESENT 1 /*!< FPU present */ 53 54 /** 55 * @} 56 */ 57 58 /** @addtogroup Peripheral_interrupt_number_definition 59 * @{ 60 */ 61 62 /** 63 * @brief STM32G4XX Interrupt Number Definition, according to the selected device 64 * in @ref Library_configuration_section 65 */ 66 typedef enum 67 { 68 /****** Cortex-M4 Processor Exceptions Numbers *********************************************************************************/ 69 NonMaskableInt_IRQn = -14, /*!< 2 Cortex-M4 Non Maskable Interrupt */ 70 HardFault_IRQn = -13, /*!< 3 Cortex-M4 Hard Fault Interrupt */ 71 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */ 72 BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */ 73 UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */ 74 SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */ 75 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */ 76 PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */ 77 SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */ 78 /****** STM32 specific Interrupt Numbers ***************************************************************************************/ 79 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ 80 PVD_PVM_IRQn = 1, /*!< PVD/PVM1/PVM2/PVM3/PVM4 through EXTI Line detection Interrupts */ 81 RTC_TAMP_LSECSS_IRQn = 2, /*!< RTC Tamper and TimeStamp and RCC LSE CSS interrupts through the EXTI */ 82 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */ 83 FLASH_IRQn = 4, /*!< FLASH global Interrupt */ 84 RCC_IRQn = 5, /*!< RCC global Interrupt */ 85 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ 86 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ 87 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */ 88 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ 89 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ 90 DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */ 91 DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */ 92 DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */ 93 DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */ 94 DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */ 95 DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */ 96 DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */ 97 ADC1_2_IRQn = 18, /*!< ADC1 and ADC2 global Interrupt */ 98 USB_HP_IRQn = 19, /*!< USB HP Interrupt */ 99 USB_LP_IRQn = 20, /*!< USB LP Interrupt */ 100 FDCAN1_IT0_IRQn = 21, /*!< FDCAN1 IT0 Interrupt */ 101 FDCAN1_IT1_IRQn = 22, /*!< FDCAN1 IT1 Interrupt */ 102 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ 103 TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break, Transition error, Index error and TIM15 global interrupt */ 104 TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update Interrupt and TIM16 global interrupt */ 105 TIM1_TRG_COM_TIM17_IRQn = 26, /*!< TIM1 TIM1 Trigger, Commutation, Direction change, Index and TIM17 global interrupt */ 106 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */ 107 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ 108 TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ 109 TIM4_IRQn = 30, /*!< TIM4 global Interrupt */ 110 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ 111 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ 112 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */ 113 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ 114 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ 115 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ 116 USART1_IRQn = 37, /*!< USART1 global Interrupt */ 117 USART2_IRQn = 38, /*!< USART2 global Interrupt */ 118 USART3_IRQn = 39, /*!< USART3 global Interrupt */ 119 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ 120 RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */ 121 USBWakeUp_IRQn = 42, /*!< USB Wakeup through EXTI line Interrupt */ 122 TIM8_BRK_IRQn = 43, /*!< TIM8 Break, Transition error and Index error Interrupt */ 123 TIM8_UP_IRQn = 44, /*!< TIM8 Update Interrupt */ 124 TIM8_TRG_COM_IRQn = 45, /*!< TIM8 Trigger, Commutation, Direction change and Index Interrupt */ 125 TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */ 126 ADC3_IRQn = 47, /*!< ADC3 global Interrupt */ 127 FMC_IRQn = 48, /*!< FMC global Interrupt */ 128 LPTIM1_IRQn = 49, /*!< LP TIM1 Interrupt */ 129 TIM5_IRQn = 50, /*!< TIM5 global Interrupt */ 130 SPI3_IRQn = 51, /*!< SPI3 global Interrupt */ 131 UART4_IRQn = 52, /*!< UART4 global Interrupt */ 132 UART5_IRQn = 53, /*!< UART5 global Interrupt */ 133 TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&3 underrun error interrupts */ 134 TIM7_DAC_IRQn = 55, /*!< TIM7 global and DAC2&4 underrun error interrupts */ 135 DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */ 136 DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */ 137 DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */ 138 DMA2_Channel4_IRQn = 59, /*!< DMA2 Channel 4 global Interrupt */ 139 DMA2_Channel5_IRQn = 60, /*!< DMA2 Channel 5 global Interrupt */ 140 ADC4_IRQn = 61, /*!< ADC4 global Interrupt */ 141 ADC5_IRQn = 62, /*!< ADC5 global Interrupt */ 142 UCPD1_IRQn = 63, /*!< UCPD global Interrupt */ 143 COMP1_2_3_IRQn = 64, /*!< COMP1, COMP2 and COMP3 Interrupts */ 144 COMP4_5_6_IRQn = 65, /*!< COMP4, COMP5 and COMP6 */ 145 COMP7_IRQn = 66, /*!< COMP7 Interrupt */ 146 CRS_IRQn = 75, /*!< CRS global interrupt */ 147 SAI1_IRQn = 76, /*!< Serial Audio Interface global interrupt */ 148 TIM20_BRK_IRQn = 77, /*!< TIM20 Break, Transition error and Index error Interrupt */ 149 TIM20_UP_IRQn = 78, /*!< TIM20 Update interrupt */ 150 TIM20_TRG_COM_IRQn = 79, /*!< TIM20 Trigger, Commutation, Direction change and Index Interrupt */ 151 TIM20_CC_IRQn = 80, /*!< TIM20 Capture Compare interrupt */ 152 FPU_IRQn = 81, /*!< FPU global interrupt */ 153 I2C4_EV_IRQn = 82, /*!< I2C4 Event interrupt */ 154 I2C4_ER_IRQn = 83, /*!< I2C4 Error interrupt */ 155 SPI4_IRQn = 84, /*!< SPI4 Event interrupt */ 156 AES_IRQn = 85, /*!< AES global interrupt */ 157 FDCAN2_IT0_IRQn = 86, /*!< FDCAN2 interrupt line 0 interrupt */ 158 FDCAN2_IT1_IRQn = 87, /*!< FDCAN2 interrupt line 1 interrupt */ 159 FDCAN3_IT0_IRQn = 88, /*!< FDCAN3 interrupt line 0 interrupt */ 160 FDCAN3_IT1_IRQn = 89, /*!< FDCAN3 interrupt line 1 interrupt */ 161 RNG_IRQn = 90, /*!< RNG global interrupt */ 162 LPUART1_IRQn = 91, /*!< LP UART 1 Interrupt */ 163 I2C3_EV_IRQn = 92, /*!< I2C3 Event Interrupt */ 164 I2C3_ER_IRQn = 93, /*!< I2C3 Error interrupt */ 165 DMAMUX_OVR_IRQn = 94, /*!< DMAMUX overrun global interrupt */ 166 QUADSPI_IRQn = 95, /*!< QUADSPI interrupt */ 167 DMA1_Channel8_IRQn = 96, /*!< DMA1 Channel 8 interrupt */ 168 DMA2_Channel6_IRQn = 97, /*!< DMA2 Channel 6 interrupt */ 169 DMA2_Channel7_IRQn = 98, /*!< DMA2 Channel 7 interrupt */ 170 DMA2_Channel8_IRQn = 99, /*!< DMA2 Channel 8 interrupt */ 171 CORDIC_IRQn = 100, /*!< CORDIC global Interrupt */ 172 FMAC_IRQn = 101 /*!< FMAC global Interrupt */ 173 } IRQn_Type; 174 175 /** 176 * @} 177 */ 178 179 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */ 180 #include "system_stm32g4xx.h" 181 #include <stdint.h> 182 183 /** @addtogroup Peripheral_registers_structures 184 * @{ 185 */ 186 187 /** 188 * @brief Analog to Digital Converter 189 */ 190 191 typedef struct 192 { 193 __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */ 194 __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */ 195 __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */ 196 __IO uint32_t CFGR; /*!< ADC configuration register 1, Address offset: 0x0C */ 197 __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */ 198 __IO uint32_t SMPR1; /*!< ADC sampling time register 1, Address offset: 0x14 */ 199 __IO uint32_t SMPR2; /*!< ADC sampling time register 2, Address offset: 0x18 */ 200 uint32_t RESERVED1; /*!< Reserved, 0x1C */ 201 __IO uint32_t TR1; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */ 202 __IO uint32_t TR2; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */ 203 __IO uint32_t TR3; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x28 */ 204 uint32_t RESERVED2; /*!< Reserved, 0x2C */ 205 __IO uint32_t SQR1; /*!< ADC group regular sequencer register 1, Address offset: 0x30 */ 206 __IO uint32_t SQR2; /*!< ADC group regular sequencer register 2, Address offset: 0x34 */ 207 __IO uint32_t SQR3; /*!< ADC group regular sequencer register 3, Address offset: 0x38 */ 208 __IO uint32_t SQR4; /*!< ADC group regular sequencer register 4, Address offset: 0x3C */ 209 __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */ 210 uint32_t RESERVED3; /*!< Reserved, 0x44 */ 211 uint32_t RESERVED4; /*!< Reserved, 0x48 */ 212 __IO uint32_t JSQR; /*!< ADC group injected sequencer register, Address offset: 0x4C */ 213 uint32_t RESERVED5[4]; /*!< Reserved, 0x50 - 0x5C */ 214 __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */ 215 __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */ 216 __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */ 217 __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */ 218 uint32_t RESERVED6[4]; /*!< Reserved, 0x70 - 0x7C */ 219 __IO uint32_t JDR1; /*!< ADC group injected rank 1 data register, Address offset: 0x80 */ 220 __IO uint32_t JDR2; /*!< ADC group injected rank 2 data register, Address offset: 0x84 */ 221 __IO uint32_t JDR3; /*!< ADC group injected rank 3 data register, Address offset: 0x88 */ 222 __IO uint32_t JDR4; /*!< ADC group injected rank 4 data register, Address offset: 0x8C */ 223 uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */ 224 __IO uint32_t AWD2CR; /*!< ADC analog watchdog 2 configuration register, Address offset: 0xA0 */ 225 __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 Configuration Register, Address offset: 0xA4 */ 226 uint32_t RESERVED8; /*!< Reserved, 0x0A8 */ 227 uint32_t RESERVED9; /*!< Reserved, 0x0AC */ 228 __IO uint32_t DIFSEL; /*!< ADC differential mode selection register, Address offset: 0xB0 */ 229 __IO uint32_t CALFACT; /*!< ADC calibration factors, Address offset: 0xB4 */ 230 uint32_t RESERVED10[2];/*!< Reserved, 0x0B8 - 0x0BC */ 231 __IO uint32_t GCOMP; /*!< ADC calibration factors, Address offset: 0xC0 */ 232 } ADC_TypeDef; 233 234 typedef struct 235 { 236 __IO uint32_t CSR; /*!< ADC common status register, Address offset: 0x300 + 0x00 */ 237 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x300 + 0x04 */ 238 __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: 0x300 + 0x08 */ 239 __IO uint32_t CDR; /*!< ADC common group regular data register Address offset: 0x300 + 0x0C */ 240 } ADC_Common_TypeDef; 241 242 /** 243 * @brief FD Controller Area Network 244 */ 245 246 typedef struct 247 { 248 __IO uint32_t CREL; /*!< FDCAN Core Release register, Address offset: 0x000 */ 249 __IO uint32_t ENDN; /*!< FDCAN Endian register, Address offset: 0x004 */ 250 uint32_t RESERVED1; /*!< Reserved, 0x008 */ 251 __IO uint32_t DBTP; /*!< FDCAN Data Bit Timing & Prescaler register, Address offset: 0x00C */ 252 __IO uint32_t TEST; /*!< FDCAN Test register, Address offset: 0x010 */ 253 __IO uint32_t RWD; /*!< FDCAN RAM Watchdog register, Address offset: 0x014 */ 254 __IO uint32_t CCCR; /*!< FDCAN CC Control register, Address offset: 0x018 */ 255 __IO uint32_t NBTP; /*!< FDCAN Nominal Bit Timing & Prescaler register, Address offset: 0x01C */ 256 __IO uint32_t TSCC; /*!< FDCAN Timestamp Counter Configuration register, Address offset: 0x020 */ 257 __IO uint32_t TSCV; /*!< FDCAN Timestamp Counter Value register, Address offset: 0x024 */ 258 __IO uint32_t TOCC; /*!< FDCAN Timeout Counter Configuration register, Address offset: 0x028 */ 259 __IO uint32_t TOCV; /*!< FDCAN Timeout Counter Value register, Address offset: 0x02C */ 260 uint32_t RESERVED2[4]; /*!< Reserved, 0x030 - 0x03C */ 261 __IO uint32_t ECR; /*!< FDCAN Error Counter register, Address offset: 0x040 */ 262 __IO uint32_t PSR; /*!< FDCAN Protocol Status register, Address offset: 0x044 */ 263 __IO uint32_t TDCR; /*!< FDCAN Transmitter Delay Compensation register, Address offset: 0x048 */ 264 uint32_t RESERVED3; /*!< Reserved, 0x04C */ 265 __IO uint32_t IR; /*!< FDCAN Interrupt register, Address offset: 0x050 */ 266 __IO uint32_t IE; /*!< FDCAN Interrupt Enable register, Address offset: 0x054 */ 267 __IO uint32_t ILS; /*!< FDCAN Interrupt Line Select register, Address offset: 0x058 */ 268 __IO uint32_t ILE; /*!< FDCAN Interrupt Line Enable register, Address offset: 0x05C */ 269 uint32_t RESERVED4[8]; /*!< Reserved, 0x060 - 0x07C */ 270 __IO uint32_t RXGFC; /*!< FDCAN Global Filter Configuration register, Address offset: 0x080 */ 271 __IO uint32_t XIDAM; /*!< FDCAN Extended ID AND Mask register, Address offset: 0x084 */ 272 __IO uint32_t HPMS; /*!< FDCAN High Priority Message Status register, Address offset: 0x088 */ 273 uint32_t RESERVED5; /*!< Reserved, 0x08C */ 274 __IO uint32_t RXF0S; /*!< FDCAN Rx FIFO 0 Status register, Address offset: 0x090 */ 275 __IO uint32_t RXF0A; /*!< FDCAN Rx FIFO 0 Acknowledge register, Address offset: 0x094 */ 276 __IO uint32_t RXF1S; /*!< FDCAN Rx FIFO 1 Status register, Address offset: 0x098 */ 277 __IO uint32_t RXF1A; /*!< FDCAN Rx FIFO 1 Acknowledge register, Address offset: 0x09C */ 278 uint32_t RESERVED6[8]; /*!< Reserved, 0x0A0 - 0x0BC */ 279 __IO uint32_t TXBC; /*!< FDCAN Tx Buffer Configuration register, Address offset: 0x0C0 */ 280 __IO uint32_t TXFQS; /*!< FDCAN Tx FIFO/Queue Status register, Address offset: 0x0C4 */ 281 __IO uint32_t TXBRP; /*!< FDCAN Tx Buffer Request Pending register, Address offset: 0x0C8 */ 282 __IO uint32_t TXBAR; /*!< FDCAN Tx Buffer Add Request register, Address offset: 0x0CC */ 283 __IO uint32_t TXBCR; /*!< FDCAN Tx Buffer Cancellation Request register, Address offset: 0x0D0 */ 284 __IO uint32_t TXBTO; /*!< FDCAN Tx Buffer Transmission Occurred register, Address offset: 0x0D4 */ 285 __IO uint32_t TXBCF; /*!< FDCAN Tx Buffer Cancellation Finished register, Address offset: 0x0D8 */ 286 __IO uint32_t TXBTIE; /*!< FDCAN Tx Buffer Transmission Interrupt Enable register, Address offset: 0x0DC */ 287 __IO uint32_t TXBCIE; /*!< FDCAN Tx Buffer Cancellation Finished Interrupt Enable register, Address offset: 0x0E0 */ 288 __IO uint32_t TXEFS; /*!< FDCAN Tx Event FIFO Status register, Address offset: 0x0E4 */ 289 __IO uint32_t TXEFA; /*!< FDCAN Tx Event FIFO Acknowledge register, Address offset: 0x0E8 */ 290 } FDCAN_GlobalTypeDef; 291 292 /** 293 * @brief FD Controller Area Network Configuration 294 */ 295 296 typedef struct 297 { 298 __IO uint32_t CKDIV; /*!< FDCAN clock divider register, Address offset: 0x100 + 0x000 */ 299 } FDCAN_Config_TypeDef; 300 301 /** 302 * @brief Comparator 303 */ 304 305 typedef struct 306 { 307 __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */ 308 } COMP_TypeDef; 309 310 /** 311 * @brief CRC calculation unit 312 */ 313 314 typedef struct 315 { 316 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ 317 __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ 318 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ 319 uint32_t RESERVED0; /*!< Reserved, 0x0C */ 320 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */ 321 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */ 322 } CRC_TypeDef; 323 324 /** 325 * @brief Clock Recovery System 326 */ 327 typedef struct 328 { 329 __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */ 330 __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */ 331 __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */ 332 __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */ 333 } CRS_TypeDef; 334 335 /** 336 * @brief Digital to Analog Converter 337 */ 338 339 typedef struct 340 { 341 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ 342 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ 343 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ 344 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ 345 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ 346 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ 347 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ 348 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ 349 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ 350 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ 351 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ 352 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ 353 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ 354 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ 355 __IO uint32_t CCR; /*!< DAC calibration control register, Address offset: 0x38 */ 356 __IO uint32_t MCR; /*!< DAC mode control register, Address offset: 0x3C */ 357 __IO uint32_t SHSR1; /*!< DAC Sample and Hold sample time register 1, Address offset: 0x40 */ 358 __IO uint32_t SHSR2; /*!< DAC Sample and Hold sample time register 2, Address offset: 0x44 */ 359 __IO uint32_t SHHR; /*!< DAC Sample and Hold hold time register, Address offset: 0x48 */ 360 __IO uint32_t SHRR; /*!< DAC Sample and Hold refresh time register, Address offset: 0x4C */ 361 __IO uint32_t RESERVED[2]; 362 __IO uint32_t STR1; /*!< DAC Sawtooth register, Address offset: 0x58 */ 363 __IO uint32_t STR2; /*!< DAC Sawtooth register, Address offset: 0x5C */ 364 __IO uint32_t STMODR; /*!< DAC Sawtooth Mode register, Address offset: 0x60 */ 365 } DAC_TypeDef; 366 367 /** 368 * @brief Debug MCU 369 */ 370 371 typedef struct 372 { 373 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ 374 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ 375 __IO uint32_t APB1FZR1; /*!< Debug MCU APB1 freeze register 1, Address offset: 0x08 */ 376 __IO uint32_t APB1FZR2; /*!< Debug MCU APB1 freeze register 2, Address offset: 0x0C */ 377 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x10 */ 378 } DBGMCU_TypeDef; 379 380 /** 381 * @brief DMA Controller 382 */ 383 384 typedef struct 385 { 386 __IO uint32_t CCR; /*!< DMA channel x configuration register */ 387 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */ 388 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */ 389 __IO uint32_t CMAR; /*!< DMA channel x memory address register */ 390 } DMA_Channel_TypeDef; 391 392 typedef struct 393 { 394 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ 395 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ 396 } DMA_TypeDef; 397 398 /** 399 * @brief DMA Multiplexer 400 */ 401 402 typedef struct 403 { 404 __IO uint32_t CCR; /*!< DMA Multiplexer Channel x Control Register Address offset: 0x0004 * (channel x) */ 405 }DMAMUX_Channel_TypeDef; 406 407 typedef struct 408 { 409 __IO uint32_t CSR; /*!< DMA Channel Status Register Address offset: 0x0080 */ 410 __IO uint32_t CFR; /*!< DMA Channel Clear Flag Register Address offset: 0x0084 */ 411 }DMAMUX_ChannelStatus_TypeDef; 412 413 typedef struct 414 { 415 __IO uint32_t RGCR; /*!< DMA Request Generator x Control Register Address offset: 0x0100 + 0x0004 * (Req Gen x) */ 416 }DMAMUX_RequestGen_TypeDef; 417 418 typedef struct 419 { 420 __IO uint32_t RGSR; /*!< DMA Request Generator Status Register Address offset: 0x0140 */ 421 __IO uint32_t RGCFR; /*!< DMA Request Generator Clear Flag Register Address offset: 0x0144 */ 422 }DMAMUX_RequestGenStatus_TypeDef; 423 424 /** 425 * @brief External Interrupt/Event Controller 426 */ 427 428 typedef struct 429 { 430 __IO uint32_t IMR1; /*!< EXTI Interrupt mask register 1, Address offset: 0x00 */ 431 __IO uint32_t EMR1; /*!< EXTI Event mask register 1, Address offset: 0x04 */ 432 __IO uint32_t RTSR1; /*!< EXTI Rising trigger selection register 1, Address offset: 0x08 */ 433 __IO uint32_t FTSR1; /*!< EXTI Falling trigger selection register 1, Address offset: 0x0C */ 434 __IO uint32_t SWIER1; /*!< EXTI Software interrupt event register 1, Address offset: 0x10 */ 435 __IO uint32_t PR1; /*!< EXTI Pending register 1, Address offset: 0x14 */ 436 uint32_t RESERVED1; /*!< Reserved, 0x18 */ 437 uint32_t RESERVED2; /*!< Reserved, 0x1C */ 438 __IO uint32_t IMR2; /*!< EXTI Interrupt mask register 2, Address offset: 0x20 */ 439 __IO uint32_t EMR2; /*!< EXTI Event mask register 2, Address offset: 0x24 */ 440 __IO uint32_t RTSR2; /*!< EXTI Rising trigger selection register 2, Address offset: 0x28 */ 441 __IO uint32_t FTSR2; /*!< EXTI Falling trigger selection register 2, Address offset: 0x2C */ 442 __IO uint32_t SWIER2; /*!< EXTI Software interrupt event register 2, Address offset: 0x30 */ 443 __IO uint32_t PR2; /*!< EXTI Pending register 2, Address offset: 0x34 */ 444 } EXTI_TypeDef; 445 446 /** 447 * @brief FLASH Registers 448 */ 449 450 typedef struct 451 { 452 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */ 453 __IO uint32_t PDKEYR; /*!< FLASH power down key register, Address offset: 0x04 */ 454 __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x08 */ 455 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x0C */ 456 __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x10 */ 457 __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x14 */ 458 __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */ 459 uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x1C */ 460 __IO uint32_t OPTR; /*!< FLASH option register, Address offset: 0x20 */ 461 __IO uint32_t PCROP1SR; /*!< FLASH bank1 PCROP start address register, Address offset: 0x24 */ 462 __IO uint32_t PCROP1ER; /*!< FLASH bank1 PCROP end address register, Address offset: 0x28 */ 463 __IO uint32_t WRP1AR; /*!< FLASH bank1 WRP area A address register, Address offset: 0x2C */ 464 __IO uint32_t WRP1BR; /*!< FLASH bank1 WRP area B address register, Address offset: 0x30 */ 465 uint32_t RESERVED2[4]; /*!< Reserved2, Address offset: 0x34 */ 466 __IO uint32_t PCROP2SR; /*!< FLASH bank2 PCROP start address register, Address offset: 0x44 */ 467 __IO uint32_t PCROP2ER; /*!< FLASH bank2 PCROP end address register, Address offset: 0x48 */ 468 __IO uint32_t WRP2AR; /*!< FLASH bank2 WRP area A address register, Address offset: 0x4C */ 469 __IO uint32_t WRP2BR; /*!< FLASH bank2 WRP area B address register, Address offset: 0x50 */ 470 uint32_t RESERVED3[7]; /*!< Reserved3, Address offset: 0x54 */ 471 __IO uint32_t SEC1R; /*!< FLASH Securable memory register bank1, Address offset: 0x70 */ 472 __IO uint32_t SEC2R; /*!< FLASH Securable memory register bank2, Address offset: 0x74 */ 473 } FLASH_TypeDef; 474 475 /** 476 * @brief FMAC 477 */ 478 typedef struct 479 { 480 __IO uint32_t X1BUFCFG; /*!< FMAC X1 Buffer Configuration register, Address offset: 0x00 */ 481 __IO uint32_t X2BUFCFG; /*!< FMAC X2 Buffer Configuration register, Address offset: 0x04 */ 482 __IO uint32_t YBUFCFG; /*!< FMAC Y Buffer Configuration register, Address offset: 0x08 */ 483 __IO uint32_t PARAM; /*!< FMAC Parameter register, Address offset: 0x0C */ 484 __IO uint32_t CR; /*!< FMAC Control register, Address offset: 0x10 */ 485 __IO uint32_t SR; /*!< FMAC Status register, Address offset: 0x14 */ 486 __IO uint32_t WDATA; /*!< FMAC Write Data register, Address offset: 0x18 */ 487 __IO uint32_t RDATA; /*!< FMAC Read Data register, Address offset: 0x1C */ 488 } FMAC_TypeDef; 489 490 /** 491 * @brief Flexible Memory Controller 492 */ 493 494 typedef struct 495 { 496 __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */ 497 __IO uint32_t PCSCNTR; /*!< PSRAM chip-select counter register, Address offset: 0x20 */ 498 } FMC_Bank1_TypeDef; 499 500 /** 501 * @brief Flexible Memory Controller Bank1E 502 */ 503 504 typedef struct 505 { 506 __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */ 507 } FMC_Bank1E_TypeDef; 508 509 /** 510 * @brief Flexible Memory Controller Bank3 511 */ 512 513 typedef struct 514 { 515 __IO uint32_t PCR; /*!< NAND Flash control register, Address offset: 0x80 */ 516 __IO uint32_t SR; /*!< NAND Flash FIFO status and interrupt register, Address offset: 0x84 */ 517 __IO uint32_t PMEM; /*!< NAND Flash Common memory space timing register, Address offset: 0x88 */ 518 __IO uint32_t PATT; /*!< NAND Flash Attribute memory space timing register, Address offset: 0x8C */ 519 uint32_t RESERVED0; /*!< Reserved, 0x90 */ 520 __IO uint32_t ECCR; /*!< NAND Flash ECC result registers, Address offset: 0x94 */ 521 } FMC_Bank3_TypeDef; 522 523 /** 524 * @brief General Purpose I/O 525 */ 526 527 typedef struct 528 { 529 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ 530 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ 531 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ 532 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ 533 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ 534 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ 535 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */ 536 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ 537 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */ 538 __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */ 539 } GPIO_TypeDef; 540 541 /** 542 * @brief Inter-integrated Circuit Interface 543 */ 544 545 typedef struct 546 { 547 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ 548 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ 549 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */ 550 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */ 551 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */ 552 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */ 553 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */ 554 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */ 555 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */ 556 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */ 557 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */ 558 } I2C_TypeDef; 559 560 /** 561 * @brief Independent WATCHDOG 562 */ 563 564 typedef struct 565 { 566 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ 567 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ 568 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ 569 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ 570 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */ 571 } IWDG_TypeDef; 572 573 /** 574 * @brief LPTIMER 575 */ 576 577 typedef struct 578 { 579 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */ 580 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */ 581 __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */ 582 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */ 583 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */ 584 __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */ 585 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */ 586 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */ 587 __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */ 588 } LPTIM_TypeDef; 589 590 /** 591 * @brief Operational Amplifier (OPAMP) 592 */ 593 594 typedef struct 595 { 596 __IO uint32_t CSR; /*!< OPAMP control/status register, Address offset: 0x00 */ 597 __IO uint32_t RESERVED[5]; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */ 598 __IO uint32_t TCMR; /*!< OPAMP timer controlled mux mode register, Address offset: 0x18 */ 599 } OPAMP_TypeDef; 600 601 /** 602 * @brief Power Control 603 */ 604 605 typedef struct 606 { 607 __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */ 608 __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x04 */ 609 __IO uint32_t CR3; /*!< PWR power control register 3, Address offset: 0x08 */ 610 __IO uint32_t CR4; /*!< PWR power control register 4, Address offset: 0x0C */ 611 __IO uint32_t SR1; /*!< PWR power status register 1, Address offset: 0x10 */ 612 __IO uint32_t SR2; /*!< PWR power status register 2, Address offset: 0x14 */ 613 __IO uint32_t SCR; /*!< PWR power status reset register, Address offset: 0x18 */ 614 uint32_t RESERVED; /*!< Reserved, Address offset: 0x1C */ 615 __IO uint32_t PUCRA; /*!< Pull_up control register of portA, Address offset: 0x20 */ 616 __IO uint32_t PDCRA; /*!< Pull_Down control register of portA, Address offset: 0x24 */ 617 __IO uint32_t PUCRB; /*!< Pull_up control register of portB, Address offset: 0x28 */ 618 __IO uint32_t PDCRB; /*!< Pull_Down control register of portB, Address offset: 0x2C */ 619 __IO uint32_t PUCRC; /*!< Pull_up control register of portC, Address offset: 0x30 */ 620 __IO uint32_t PDCRC; /*!< Pull_Down control register of portC, Address offset: 0x34 */ 621 __IO uint32_t PUCRD; /*!< Pull_up control register of portD, Address offset: 0x38 */ 622 __IO uint32_t PDCRD; /*!< Pull_Down control register of portD, Address offset: 0x3C */ 623 __IO uint32_t PUCRE; /*!< Pull_up control register of portE, Address offset: 0x40 */ 624 __IO uint32_t PDCRE; /*!< Pull_Down control register of portE, Address offset: 0x44 */ 625 __IO uint32_t PUCRF; /*!< Pull_up control register of portF, Address offset: 0x48 */ 626 __IO uint32_t PDCRF; /*!< Pull_Down control register of portF, Address offset: 0x4C */ 627 __IO uint32_t PUCRG; /*!< Pull_up control register of portG, Address offset: 0x50 */ 628 __IO uint32_t PDCRG; /*!< Pull_Down control register of portG, Address offset: 0x54 */ 629 uint32_t RESERVED1[10]; /*!< Reserved Address offset: 0x58 - 0x7C */ 630 __IO uint32_t CR5; /*!< PWR power control register 5, Address offset: 0x80 */ 631 } PWR_TypeDef; 632 633 /** 634 * @brief QUAD Serial Peripheral Interface 635 */ 636 637 typedef struct 638 { 639 __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */ 640 __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */ 641 __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */ 642 __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */ 643 __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */ 644 __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */ 645 __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */ 646 __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */ 647 __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */ 648 __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */ 649 __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */ 650 __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */ 651 __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */ 652 } QUADSPI_TypeDef; 653 654 /** 655 * @brief Reset and Clock Control 656 */ 657 658 typedef struct 659 { 660 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ 661 __IO uint32_t ICSCR; /*!< RCC internal clock sources calibration register, Address offset: 0x04 */ 662 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */ 663 __IO uint32_t PLLCFGR; /*!< RCC system PLL configuration register, Address offset: 0x0C */ 664 uint32_t RESERVED0; /*!< Reserved, Address offset: 0x10 */ 665 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */ 666 __IO uint32_t CIER; /*!< RCC clock interrupt enable register, Address offset: 0x18 */ 667 __IO uint32_t CIFR; /*!< RCC clock interrupt flag register, Address offset: 0x1C */ 668 __IO uint32_t CICR; /*!< RCC clock interrupt clear register, Address offset: 0x20 */ 669 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x24 */ 670 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x28 */ 671 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x2C */ 672 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x30 */ 673 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x34 */ 674 __IO uint32_t APB1RSTR1; /*!< RCC APB1 peripheral reset register 1, Address offset: 0x38 */ 675 __IO uint32_t APB1RSTR2; /*!< RCC APB1 peripheral reset register 2, Address offset: 0x3C */ 676 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x40 */ 677 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x44 */ 678 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clocks enable register, Address offset: 0x48 */ 679 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clocks enable register, Address offset: 0x4C */ 680 __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clocks enable register, Address offset: 0x50 */ 681 uint32_t RESERVED5; /*!< Reserved, Address offset: 0x54 */ 682 __IO uint32_t APB1ENR1; /*!< RCC APB1 peripheral clocks enable register 1, Address offset: 0x58 */ 683 __IO uint32_t APB1ENR2; /*!< RCC APB1 peripheral clocks enable register 2, Address offset: 0x5C */ 684 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clocks enable register, Address offset: 0x60 */ 685 uint32_t RESERVED6; /*!< Reserved, Address offset: 0x64 */ 686 __IO uint32_t AHB1SMENR; /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register, Address offset: 0x68 */ 687 __IO uint32_t AHB2SMENR; /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register, Address offset: 0x6C */ 688 __IO uint32_t AHB3SMENR; /*!< RCC AHB3 peripheral clocks enable in sleep and stop modes register, Address offset: 0x70 */ 689 uint32_t RESERVED7; /*!< Reserved, Address offset: 0x74 */ 690 __IO uint32_t APB1SMENR1; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */ 691 __IO uint32_t APB1SMENR2; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */ 692 __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */ 693 uint32_t RESERVED8; /*!< Reserved, Address offset: 0x84 */ 694 __IO uint32_t CCIPR; /*!< RCC peripherals independent clock configuration register, Address offset: 0x88 */ 695 uint32_t RESERVED9; /*!< Reserved, Address offset: 0x8C */ 696 __IO uint32_t BDCR; /*!< RCC backup domain control register, Address offset: 0x90 */ 697 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x94 */ 698 __IO uint32_t CRRCR; /*!< RCC clock recovery RC register, Address offset: 0x98 */ 699 __IO uint32_t CCIPR2; /*!< RCC peripherals independent clock configuration register 2, Address offset: 0x9C */ 700 } RCC_TypeDef; 701 702 /** 703 * @brief Real-Time Clock 704 */ 705 /* 706 * @brief Specific device feature definitions 707 */ 708 #define RTC_TAMP_INT_6_SUPPORT 709 #define RTC_TAMP_INT_NB 4u 710 711 #define RTC_TAMP_NB 3u 712 #define RTC_BACKUP_NB 32u 713 714 715 typedef struct 716 { 717 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ 718 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ 719 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x08 */ 720 __IO uint32_t ICSR; /*!< RTC initialization control and status register, Address offset: 0x0C */ 721 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ 722 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ 723 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x18 */ 724 uint32_t RESERVED0; /*!< Reserved Address offset: 0x1C */ 725 uint32_t RESERVED1; /*!< Reserved Address offset: 0x20 */ 726 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ 727 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x28 */ 728 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ 729 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ 730 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ 731 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ 732 uint32_t RESERVED2; /*!< Reserved Address offset: 0x3C */ 733 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x40 */ 734 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ 735 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x48 */ 736 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x4C */ 737 __IO uint32_t SR; /*!< RTC Status register, Address offset: 0x50 */ 738 __IO uint32_t MISR; /*!< RTC Masked Interrupt Status register, Address offset: 0x54 */ 739 uint32_t RESERVED3; /*!< Reserved Address offset: 0x58 */ 740 __IO uint32_t SCR; /*!< RTC Status Clear register, Address offset: 0x5C */ 741 } RTC_TypeDef; 742 743 /** 744 * @brief Tamper and backup registers 745 */ 746 747 typedef struct 748 { 749 __IO uint32_t CR1; /*!< TAMP configuration register 1, Address offset: 0x00 */ 750 __IO uint32_t CR2; /*!< TAMP configuration register 2, Address offset: 0x04 */ 751 uint32_t RESERVED0; /*!< no configuration register 3, Address offset: 0x08 */ 752 __IO uint32_t FLTCR; /*!< TAMP filter control register, Address offset: 0x0C */ 753 uint32_t RESERVED1[6]; /*!< Reserved Address offset: 0x10 - 0x24 */ 754 uint32_t RESERVED2; /*!< Reserved Address offset: 0x28 */ 755 __IO uint32_t IER; /*!< TAMP Interrupt enable register, Address offset: 0x2C */ 756 __IO uint32_t SR; /*!< TAMP Status register, Address offset: 0x30 */ 757 __IO uint32_t MISR; /*!< TAMP Masked Interrupt Status register Address offset: 0x34 */ 758 uint32_t RESERVED3; /*!< Reserved Address offset: 0x38 */ 759 __IO uint32_t SCR; /*!< TAMP Status clear register, Address offset: 0x3C */ 760 uint32_t RESERVED4[48]; /*!< Reserved Address offset: 0x040 - 0xFC */ 761 __IO uint32_t BKP0R; /*!< TAMP backup register 0, Address offset: 0x100 */ 762 __IO uint32_t BKP1R; /*!< TAMP backup register 1, Address offset: 0x104 */ 763 __IO uint32_t BKP2R; /*!< TAMP backup register 2, Address offset: 0x108 */ 764 __IO uint32_t BKP3R; /*!< TAMP backup register 3, Address offset: 0x10C */ 765 __IO uint32_t BKP4R; /*!< TAMP backup register 4, Address offset: 0x110 */ 766 __IO uint32_t BKP5R; /*!< TAMP backup register 5, Address offset: 0x114 */ 767 __IO uint32_t BKP6R; /*!< TAMP backup register 6, Address offset: 0x118 */ 768 __IO uint32_t BKP7R; /*!< TAMP backup register 7, Address offset: 0x11C */ 769 __IO uint32_t BKP8R; /*!< TAMP backup register 8, Address offset: 0x120 */ 770 __IO uint32_t BKP9R; /*!< TAMP backup register 9, Address offset: 0x124 */ 771 __IO uint32_t BKP10R; /*!< TAMP backup register 10, Address offset: 0x128 */ 772 __IO uint32_t BKP11R; /*!< TAMP backup register 11, Address offset: 0x12C */ 773 __IO uint32_t BKP12R; /*!< TAMP backup register 12, Address offset: 0x130 */ 774 __IO uint32_t BKP13R; /*!< TAMP backup register 13, Address offset: 0x134 */ 775 __IO uint32_t BKP14R; /*!< TAMP backup register 14, Address offset: 0x138 */ 776 __IO uint32_t BKP15R; /*!< TAMP backup register 15, Address offset: 0x13C */ 777 __IO uint32_t BKP16R; /*!< TAMP backup register 16, Address offset: 0x140 */ 778 __IO uint32_t BKP17R; /*!< TAMP backup register 17, Address offset: 0x144 */ 779 __IO uint32_t BKP18R; /*!< TAMP backup register 18, Address offset: 0x148 */ 780 __IO uint32_t BKP19R; /*!< TAMP backup register 19, Address offset: 0x14C */ 781 __IO uint32_t BKP20R; /*!< TAMP backup register 20, Address offset: 0x150 */ 782 __IO uint32_t BKP21R; /*!< TAMP backup register 21, Address offset: 0x154 */ 783 __IO uint32_t BKP22R; /*!< TAMP backup register 22, Address offset: 0x158 */ 784 __IO uint32_t BKP23R; /*!< TAMP backup register 23, Address offset: 0x15C */ 785 __IO uint32_t BKP24R; /*!< TAMP backup register 24, Address offset: 0x160 */ 786 __IO uint32_t BKP25R; /*!< TAMP backup register 25, Address offset: 0x164 */ 787 __IO uint32_t BKP26R; /*!< TAMP backup register 26, Address offset: 0x168 */ 788 __IO uint32_t BKP27R; /*!< TAMP backup register 27, Address offset: 0x16C */ 789 __IO uint32_t BKP28R; /*!< TAMP backup register 28, Address offset: 0x170 */ 790 __IO uint32_t BKP29R; /*!< TAMP backup register 29, Address offset: 0x174 */ 791 __IO uint32_t BKP30R; /*!< TAMP backup register 30, Address offset: 0x178 */ 792 __IO uint32_t BKP31R; /*!< TAMP backup register 31, Address offset: 0x17C */ 793 } TAMP_TypeDef; 794 795 /** 796 * @brief Serial Audio Interface 797 */ 798 799 typedef struct 800 { 801 __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */ 802 uint32_t RESERVED[16]; /*!< Reserved, Address offset: 0x04 to 0x40 */ 803 __IO uint32_t PDMCR; /*!< SAI PDM control register, Address offset: 0x44 */ 804 __IO uint32_t PDMDLY; /*!< SAI PDM delay register, Address offset: 0x48 */ 805 } SAI_TypeDef; 806 807 typedef struct 808 { 809 __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */ 810 __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */ 811 __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */ 812 __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */ 813 __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */ 814 __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */ 815 __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */ 816 __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */ 817 } SAI_Block_TypeDef; 818 819 /** 820 * @brief Serial Peripheral Interface 821 */ 822 823 typedef struct 824 { 825 __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */ 826 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ 827 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ 828 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ 829 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */ 830 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */ 831 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */ 832 __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ 833 __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */ 834 } SPI_TypeDef; 835 836 /** 837 * @brief System configuration controller 838 */ 839 840 typedef struct 841 { 842 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */ 843 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */ 844 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */ 845 __IO uint32_t SCSR; /*!< SYSCFG CCMSRAM control and status register, Address offset: 0x18 */ 846 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x1C */ 847 __IO uint32_t SWPR; /*!< SYSCFG CCMSRAM write protection register, Address offset: 0x20 */ 848 __IO uint32_t SKR; /*!< SYSCFG CCMSRAM Key Register, Address offset: 0x24 */ 849 } SYSCFG_TypeDef; 850 851 /** 852 * @brief TIM 853 */ 854 855 typedef struct 856 { 857 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ 858 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ 859 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */ 860 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ 861 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ 862 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ 863 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ 864 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ 865 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ 866 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ 867 __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */ 868 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ 869 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ 870 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ 871 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ 872 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ 873 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ 874 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ 875 __IO uint32_t CCR5; /*!< TIM capture/compare register 5, Address offset: 0x48 */ 876 __IO uint32_t CCR6; /*!< TIM capture/compare register 6, Address offset: 0x4C */ 877 __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x50 */ 878 __IO uint32_t DTR2; /*!< TIM deadtime register 2, Address offset: 0x54 */ 879 __IO uint32_t ECR; /*!< TIM encoder control register, Address offset: 0x58 */ 880 __IO uint32_t TISEL; /*!< TIM Input Selection register, Address offset: 0x5C */ 881 __IO uint32_t AF1; /*!< TIM alternate function option register 1, Address offset: 0x60 */ 882 __IO uint32_t AF2; /*!< TIM alternate function option register 2, Address offset: 0x64 */ 883 __IO uint32_t OR ; /*!< TIM option register, Address offset: 0x68 */ 884 uint32_t RESERVED0[220];/*!< Reserved, Address offset: 0x6C */ 885 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x3DC */ 886 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x3E0 */ 887 } TIM_TypeDef; 888 889 /** 890 * @brief Universal Synchronous Asynchronous Receiver Transmitter 891 */ 892 typedef struct 893 { 894 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */ 895 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */ 896 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */ 897 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */ 898 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */ 899 __IO uint32_t RTOR; /*!< USART Receiver Timeout register, Address offset: 0x14 */ 900 __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */ 901 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */ 902 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */ 903 __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */ 904 __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */ 905 __IO uint32_t PRESC; /*!< USART Prescaler register, Address offset: 0x2C */ 906 } USART_TypeDef; 907 908 /** 909 * @brief Universal Serial Bus Full Speed Device 910 */ 911 912 typedef struct 913 { 914 __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */ 915 __IO uint16_t RESERVED0; /*!< Reserved */ 916 __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */ 917 __IO uint16_t RESERVED1; /*!< Reserved */ 918 __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */ 919 __IO uint16_t RESERVED2; /*!< Reserved */ 920 __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */ 921 __IO uint16_t RESERVED3; /*!< Reserved */ 922 __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */ 923 __IO uint16_t RESERVED4; /*!< Reserved */ 924 __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */ 925 __IO uint16_t RESERVED5; /*!< Reserved */ 926 __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */ 927 __IO uint16_t RESERVED6; /*!< Reserved */ 928 __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */ 929 __IO uint16_t RESERVED7[17]; /*!< Reserved */ 930 __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */ 931 __IO uint16_t RESERVED8; /*!< Reserved */ 932 __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */ 933 __IO uint16_t RESERVED9; /*!< Reserved */ 934 __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */ 935 __IO uint16_t RESERVEDA; /*!< Reserved */ 936 __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */ 937 __IO uint16_t RESERVEDB; /*!< Reserved */ 938 __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */ 939 __IO uint16_t RESERVEDC; /*!< Reserved */ 940 __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */ 941 __IO uint16_t RESERVEDD; /*!< Reserved */ 942 __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */ 943 __IO uint16_t RESERVEDE; /*!< Reserved */ 944 } USB_TypeDef; 945 946 /** 947 * @brief VREFBUF 948 */ 949 950 typedef struct 951 { 952 __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */ 953 __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */ 954 } VREFBUF_TypeDef; 955 956 /** 957 * @brief Window WATCHDOG 958 */ 959 960 typedef struct 961 { 962 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ 963 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ 964 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ 965 } WWDG_TypeDef; 966 967 /** 968 * @brief AES hardware accelerator 969 */ 970 971 typedef struct 972 { 973 __IO uint32_t CR; /*!< AES control register, Address offset: 0x00 */ 974 __IO uint32_t SR; /*!< AES status register, Address offset: 0x04 */ 975 __IO uint32_t DINR; /*!< AES data input register, Address offset: 0x08 */ 976 __IO uint32_t DOUTR; /*!< AES data output register, Address offset: 0x0C */ 977 __IO uint32_t KEYR0; /*!< AES key register 0, Address offset: 0x10 */ 978 __IO uint32_t KEYR1; /*!< AES key register 1, Address offset: 0x14 */ 979 __IO uint32_t KEYR2; /*!< AES key register 2, Address offset: 0x18 */ 980 __IO uint32_t KEYR3; /*!< AES key register 3, Address offset: 0x1C */ 981 __IO uint32_t IVR0; /*!< AES initialization vector register 0, Address offset: 0x20 */ 982 __IO uint32_t IVR1; /*!< AES initialization vector register 1, Address offset: 0x24 */ 983 __IO uint32_t IVR2; /*!< AES initialization vector register 2, Address offset: 0x28 */ 984 __IO uint32_t IVR3; /*!< AES initialization vector register 3, Address offset: 0x2C */ 985 __IO uint32_t KEYR4; /*!< AES key register 4, Address offset: 0x30 */ 986 __IO uint32_t KEYR5; /*!< AES key register 5, Address offset: 0x34 */ 987 __IO uint32_t KEYR6; /*!< AES key register 6, Address offset: 0x38 */ 988 __IO uint32_t KEYR7; /*!< AES key register 7, Address offset: 0x3C */ 989 __IO uint32_t SUSP0R; /*!< AES Suspend register 0, Address offset: 0x40 */ 990 __IO uint32_t SUSP1R; /*!< AES Suspend register 1, Address offset: 0x44 */ 991 __IO uint32_t SUSP2R; /*!< AES Suspend register 2, Address offset: 0x48 */ 992 __IO uint32_t SUSP3R; /*!< AES Suspend register 3, Address offset: 0x4C */ 993 __IO uint32_t SUSP4R; /*!< AES Suspend register 4, Address offset: 0x50 */ 994 __IO uint32_t SUSP5R; /*!< AES Suspend register 5, Address offset: 0x54 */ 995 __IO uint32_t SUSP6R; /*!< AES Suspend register 6, Address offset: 0x58 */ 996 __IO uint32_t SUSP7R; /*!< AES Suspend register 7, Address offset: 0x6C */ 997 } AES_TypeDef; 998 999 /** 1000 * @brief RNG 1001 */ 1002 typedef struct 1003 { 1004 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */ 1005 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */ 1006 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */ 1007 } RNG_TypeDef; 1008 1009 /** 1010 * @brief CORDIC 1011 */ 1012 1013 typedef struct 1014 { 1015 __IO uint32_t CSR; /*!< CORDIC control and status register, Address offset: 0x00 */ 1016 __IO uint32_t WDATA; /*!< CORDIC argument register, Address offset: 0x04 */ 1017 __IO uint32_t RDATA; /*!< CORDIC result register, Address offset: 0x08 */ 1018 } CORDIC_TypeDef; 1019 1020 /** 1021 * @brief UCPD 1022 */ 1023 1024 typedef struct 1025 { 1026 __IO uint32_t CFG1; /*!< UCPD configuration register 1, Address offset: 0x00 */ 1027 __IO uint32_t CFG2; /*!< UCPD configuration register 2, Address offset: 0x04 */ 1028 __IO uint32_t RESERVED0; /*!< UCPD reserved register, Address offset: 0x08 */ 1029 __IO uint32_t CR; /*!< UCPD control register, Address offset: 0x0C */ 1030 __IO uint32_t IMR; /*!< UCPD interrupt mask register, Address offset: 0x10 */ 1031 __IO uint32_t SR; /*!< UCPD status register, Address offset: 0x14 */ 1032 __IO uint32_t ICR; /*!< UCPD interrupt flag clear register Address offset: 0x18 */ 1033 __IO uint32_t TX_ORDSET; /*!< UCPD Tx ordered set type register, Address offset: 0x1C */ 1034 __IO uint32_t TX_PAYSZ; /*!< UCPD Tx payload size register, Address offset: 0x20 */ 1035 __IO uint32_t TXDR; /*!< UCPD Tx data register, Address offset: 0x24 */ 1036 __IO uint32_t RX_ORDSET; /*!< UCPD Rx ordered set type register, Address offset: 0x28 */ 1037 __IO uint32_t RX_PAYSZ; /*!< UCPD Rx payload size register, Address offset: 0x2C */ 1038 __IO uint32_t RXDR; /*!< UCPD Rx data register, Address offset: 0x30 */ 1039 __IO uint32_t RX_ORDEXT1; /*!< UCPD Rx ordered set extension 1 register, Address offset: 0x34 */ 1040 __IO uint32_t RX_ORDEXT2; /*!< UCPD Rx ordered set extension 2 register, Address offset: 0x38 */ 1041 } UCPD_TypeDef; 1042 1043 1044 /** @addtogroup Peripheral_memory_map 1045 * @{ 1046 */ 1047 1048 #define FLASH_BASE (0x08000000UL) /*!< FLASH (up to 512 kB) base address */ 1049 #define SRAM1_BASE (0x20000000UL) /*!< SRAM1(up to 80 KB) base address */ 1050 #define SRAM2_BASE (0x20014000UL) /*!< SRAM2(16 KB) base address */ 1051 #define CCMSRAM_BASE (0x10000000UL) /*!< CCMSRAM(32 KB) base address */ 1052 #define PERIPH_BASE (0x40000000UL) /*!< Peripheral base address */ 1053 #define FMC_BASE (0x60000000UL) /*!< FMC base address */ 1054 #define QSPI_BASE (0x90000000UL) /*!< QUADSPI memories accessible over AHB base address */ 1055 1056 #define FMC_R_BASE (0xA0000000UL) /*!< FMC control registers base address */ 1057 #define QSPI_R_BASE (0xA0001000UL) /*!< QUADSPI control registers base address */ 1058 #define SRAM1_BB_BASE (0x22000000UL) /*!< SRAM1(80 KB) base address in the bit-band region */ 1059 #define SRAM2_BB_BASE (0x22280000UL) /*!< SRAM2(16 KB) base address in the bit-band region */ 1060 #define CCMSRAM_BB_BASE (0x22300000UL) /*!< CCMSRAM(32 KB) base address in the bit-band region */ 1061 #define PERIPH_BB_BASE (0x42000000UL) /*!< Peripheral base address in the bit-band region */ 1062 /* Legacy defines */ 1063 #define SRAM_BASE SRAM1_BASE 1064 #define SRAM_BB_BASE SRAM1_BB_BASE 1065 1066 #define SRAM1_SIZE_MAX (0x00014000UL) /*!< maximum SRAM1 size (up to 80 KBytes) */ 1067 #define SRAM2_SIZE (0x00004000UL) /*!< SRAM2 size (16 KBytes) */ 1068 #define CCMSRAM_SIZE (0x00008000UL) /*!< CCMSRAM size (32 KBytes) */ 1069 1070 /*!< Peripheral memory map */ 1071 #define APB1PERIPH_BASE PERIPH_BASE 1072 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) 1073 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) 1074 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL) 1075 1076 #define FMC_BANK1 FMC_BASE 1077 #define FMC_BANK1_1 FMC_BANK1 1078 #define FMC_BANK1_2 (FMC_BANK1 + 0x04000000UL) 1079 #define FMC_BANK1_3 (FMC_BANK1 + 0x08000000UL) 1080 #define FMC_BANK1_4 (FMC_BANK1 + 0x0C000000UL) 1081 #define FMC_BANK3 (FMC_BASE + 0x20000000UL) 1082 1083 /*!< APB1 peripherals */ 1084 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000UL) 1085 #define TIM3_BASE (APB1PERIPH_BASE + 0x0400UL) 1086 #define TIM4_BASE (APB1PERIPH_BASE + 0x0800UL) 1087 #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00UL) 1088 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000UL) 1089 #define TIM7_BASE (APB1PERIPH_BASE + 0x1400UL) 1090 #define CRS_BASE (APB1PERIPH_BASE + 0x2000UL) 1091 #define TAMP_BASE (APB1PERIPH_BASE + 0x2400UL) 1092 #define RTC_BASE (APB1PERIPH_BASE + 0x2800UL) 1093 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00UL) 1094 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000UL) 1095 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800UL) 1096 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00UL) 1097 #define USART2_BASE (APB1PERIPH_BASE + 0x4400UL) 1098 #define USART3_BASE (APB1PERIPH_BASE + 0x4800UL) 1099 #define UART4_BASE (APB1PERIPH_BASE + 0x4C00UL) 1100 #define UART5_BASE (APB1PERIPH_BASE + 0x5000UL) 1101 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400UL) 1102 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800UL) 1103 #define USB_BASE (APB1PERIPH_BASE + 0x5C00UL) /*!< USB_IP Peripheral Registers base address */ 1104 #define USB_PMAADDR (APB1PERIPH_BASE + 0x6000UL) /*!< USB_IP Packet Memory Area base address */ 1105 #define FDCAN1_BASE (APB1PERIPH_BASE + 0x6400UL) 1106 #define FDCAN_CONFIG_BASE (APB1PERIPH_BASE + 0x6500UL) /*!< FDCAN configuration registers base address */ 1107 #define FDCAN2_BASE (APB1PERIPH_BASE + 0x6800UL) 1108 #define FDCAN3_BASE (APB1PERIPH_BASE + 0x6C00UL) 1109 #define PWR_BASE (APB1PERIPH_BASE + 0x7000UL) 1110 #define I2C3_BASE (APB1PERIPH_BASE + 0x7800UL) 1111 #define LPTIM1_BASE (APB1PERIPH_BASE + 0x7C00UL) 1112 #define LPUART1_BASE (APB1PERIPH_BASE + 0x8000UL) 1113 #define I2C4_BASE (APB1PERIPH_BASE + 0x8400UL) 1114 #define UCPD1_BASE (APB1PERIPH_BASE + 0xA000UL) 1115 #define SRAMCAN_BASE (APB1PERIPH_BASE + 0xA400UL) 1116 1117 /*!< APB2 peripherals */ 1118 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x0000UL) 1119 #define VREFBUF_BASE (APB2PERIPH_BASE + 0x0030UL) 1120 #define COMP1_BASE (APB2PERIPH_BASE + 0x0200UL) 1121 #define COMP2_BASE (APB2PERIPH_BASE + 0x0204UL) 1122 #define COMP3_BASE (APB2PERIPH_BASE + 0x0208UL) 1123 #define COMP4_BASE (APB2PERIPH_BASE + 0x020CUL) 1124 #define COMP5_BASE (APB2PERIPH_BASE + 0x0210UL) 1125 #define COMP6_BASE (APB2PERIPH_BASE + 0x0214UL) 1126 #define COMP7_BASE (APB2PERIPH_BASE + 0x0218UL) 1127 #define OPAMP_BASE (APB2PERIPH_BASE + 0x0300UL) 1128 #define OPAMP1_BASE (APB2PERIPH_BASE + 0x0300UL) 1129 #define OPAMP2_BASE (APB2PERIPH_BASE + 0x0304UL) 1130 #define OPAMP3_BASE (APB2PERIPH_BASE + 0x0308UL) 1131 #define OPAMP4_BASE (APB2PERIPH_BASE + 0x030CUL) 1132 #define OPAMP5_BASE (APB2PERIPH_BASE + 0x0310UL) 1133 #define OPAMP6_BASE (APB2PERIPH_BASE + 0x0314UL) 1134 1135 #define EXTI_BASE (APB2PERIPH_BASE + 0x0400UL) 1136 #define TIM1_BASE (APB2PERIPH_BASE + 0x2C00UL) 1137 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000UL) 1138 #define TIM8_BASE (APB2PERIPH_BASE + 0x3400UL) 1139 #define USART1_BASE (APB2PERIPH_BASE + 0x3800UL) 1140 #define SPI4_BASE (APB2PERIPH_BASE + 0x3C00UL) 1141 #define TIM15_BASE (APB2PERIPH_BASE + 0x4000UL) 1142 #define TIM16_BASE (APB2PERIPH_BASE + 0x4400UL) 1143 #define TIM17_BASE (APB2PERIPH_BASE + 0x4800UL) 1144 #define TIM20_BASE (APB2PERIPH_BASE + 0x5000UL) 1145 #define SAI1_BASE (APB2PERIPH_BASE + 0x5400UL) 1146 #define SAI1_Block_A_BASE (SAI1_BASE + 0x0004UL) 1147 #define SAI1_Block_B_BASE (SAI1_BASE + 0x0024UL) 1148 1149 /*!< AHB1 peripherals */ 1150 #define DMA1_BASE (AHB1PERIPH_BASE) 1151 #define DMA2_BASE (AHB1PERIPH_BASE + 0x0400UL) 1152 #define DMAMUX1_BASE (AHB1PERIPH_BASE + 0x0800UL) 1153 #define CORDIC_BASE (AHB1PERIPH_BASE + 0x0C00UL) 1154 #define RCC_BASE (AHB1PERIPH_BASE + 0x1000UL) 1155 #define FMAC_BASE (AHB1PERIPH_BASE + 0x1400UL) 1156 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x2000UL) 1157 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000UL) 1158 1159 #define DMA1_Channel1_BASE (DMA1_BASE + 0x0008UL) 1160 #define DMA1_Channel2_BASE (DMA1_BASE + 0x001CUL) 1161 #define DMA1_Channel3_BASE (DMA1_BASE + 0x0030UL) 1162 #define DMA1_Channel4_BASE (DMA1_BASE + 0x0044UL) 1163 #define DMA1_Channel5_BASE (DMA1_BASE + 0x0058UL) 1164 #define DMA1_Channel6_BASE (DMA1_BASE + 0x006CUL) 1165 #define DMA1_Channel7_BASE (DMA1_BASE + 0x0080UL) 1166 #define DMA1_Channel8_BASE (DMA1_BASE + 0x0094UL) 1167 1168 #define DMA2_Channel1_BASE (DMA2_BASE + 0x0008UL) 1169 #define DMA2_Channel2_BASE (DMA2_BASE + 0x001CUL) 1170 #define DMA2_Channel3_BASE (DMA2_BASE + 0x0030UL) 1171 #define DMA2_Channel4_BASE (DMA2_BASE + 0x0044UL) 1172 #define DMA2_Channel5_BASE (DMA2_BASE + 0x0058UL) 1173 #define DMA2_Channel6_BASE (DMA2_BASE + 0x006CUL) 1174 #define DMA2_Channel7_BASE (DMA2_BASE + 0x0080UL) 1175 #define DMA2_Channel8_BASE (DMA2_BASE + 0x0094UL) 1176 1177 #define DMAMUX1_Channel0_BASE (DMAMUX1_BASE) 1178 #define DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL) 1179 #define DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL) 1180 #define DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL) 1181 #define DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL) 1182 #define DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL) 1183 #define DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL) 1184 #define DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL) 1185 #define DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL) 1186 #define DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL) 1187 #define DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL) 1188 #define DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL) 1189 #define DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL) 1190 #define DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL) 1191 #define DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL) 1192 #define DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL) 1193 #define DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL) 1194 #define DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL) 1195 #define DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL) 1196 #define DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL) 1197 1198 #define DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL) 1199 #define DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL) 1200 1201 /*!< AHB2 peripherals */ 1202 #define GPIOA_BASE (AHB2PERIPH_BASE + 0x0000UL) 1203 #define GPIOB_BASE (AHB2PERIPH_BASE + 0x0400UL) 1204 #define GPIOC_BASE (AHB2PERIPH_BASE + 0x0800UL) 1205 #define GPIOD_BASE (AHB2PERIPH_BASE + 0x0C00UL) 1206 #define GPIOE_BASE (AHB2PERIPH_BASE + 0x1000UL) 1207 #define GPIOF_BASE (AHB2PERIPH_BASE + 0x1400UL) 1208 #define GPIOG_BASE (AHB2PERIPH_BASE + 0x1800UL) 1209 1210 #define ADC1_BASE (AHB2PERIPH_BASE + 0x08000000UL) 1211 #define ADC2_BASE (AHB2PERIPH_BASE + 0x08000100UL) 1212 #define ADC12_COMMON_BASE (AHB2PERIPH_BASE + 0x08000300UL) 1213 #define ADC3_BASE (AHB2PERIPH_BASE + 0x08000400UL) 1214 #define ADC4_BASE (AHB2PERIPH_BASE + 0x08000500UL) 1215 #define ADC5_BASE (AHB2PERIPH_BASE + 0x08000600UL) 1216 #define ADC345_COMMON_BASE (AHB2PERIPH_BASE + 0x08000700UL) 1217 1218 #define DAC_BASE (AHB2PERIPH_BASE + 0x08000800UL) 1219 #define DAC1_BASE (AHB2PERIPH_BASE + 0x08000800UL) 1220 #define DAC2_BASE (AHB2PERIPH_BASE + 0x08000C00UL) 1221 #define DAC3_BASE (AHB2PERIPH_BASE + 0x08001000UL) 1222 #define DAC4_BASE (AHB2PERIPH_BASE + 0x08001400UL) 1223 #define AES_BASE (AHB2PERIPH_BASE + 0x08060000UL) 1224 1225 /*!< FMC Banks registers base address */ 1226 #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL) 1227 #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL) 1228 #define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL) 1229 #define RNG_BASE (AHB2PERIPH_BASE + 0x08060800UL) 1230 /* Debug MCU registers base address */ 1231 #define DBGMCU_BASE (0xE0042000UL) 1232 1233 #define PACKAGE_BASE (0x1FFF7500UL) /*!< Package data register base address */ 1234 #define UID_BASE (0x1FFF7590UL) /*!< Unique device ID register base address */ 1235 #define FLASHSIZE_BASE (0x1FFF75E0UL) /*!< Flash size data register base address */ 1236 /** 1237 * @} 1238 */ 1239 1240 /** @addtogroup Peripheral_declaration 1241 * @{ 1242 */ 1243 #define TIM2 ((TIM_TypeDef *) TIM2_BASE) 1244 #define TIM3 ((TIM_TypeDef *) TIM3_BASE) 1245 #define TIM4 ((TIM_TypeDef *) TIM4_BASE) 1246 #define TIM5 ((TIM_TypeDef *) TIM5_BASE) 1247 #define TIM6 ((TIM_TypeDef *) TIM6_BASE) 1248 #define TIM7 ((TIM_TypeDef *) TIM7_BASE) 1249 #define CRS ((CRS_TypeDef *) CRS_BASE) 1250 #define TAMP ((TAMP_TypeDef *) TAMP_BASE) 1251 #define RTC ((RTC_TypeDef *) RTC_BASE) 1252 #define WWDG ((WWDG_TypeDef *) WWDG_BASE) 1253 #define IWDG ((IWDG_TypeDef *) IWDG_BASE) 1254 #define SPI2 ((SPI_TypeDef *) SPI2_BASE) 1255 #define SPI3 ((SPI_TypeDef *) SPI3_BASE) 1256 #define USART2 ((USART_TypeDef *) USART2_BASE) 1257 #define USART3 ((USART_TypeDef *) USART3_BASE) 1258 #define UART4 ((USART_TypeDef *) UART4_BASE) 1259 #define UART5 ((USART_TypeDef *) UART5_BASE) 1260 #define I2C1 ((I2C_TypeDef *) I2C1_BASE) 1261 #define I2C2 ((I2C_TypeDef *) I2C2_BASE) 1262 #define USB ((USB_TypeDef *) USB_BASE) 1263 #define FDCAN1 ((FDCAN_GlobalTypeDef *) FDCAN1_BASE) 1264 #define FDCAN_CONFIG ((FDCAN_Config_TypeDef *) FDCAN_CONFIG_BASE) 1265 #define FDCAN2 ((FDCAN_GlobalTypeDef *) FDCAN2_BASE) 1266 #define FDCAN3 ((FDCAN_GlobalTypeDef *) FDCAN3_BASE) 1267 #define PWR ((PWR_TypeDef *) PWR_BASE) 1268 #define I2C3 ((I2C_TypeDef *) I2C3_BASE) 1269 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE) 1270 #define LPUART1 ((USART_TypeDef *) LPUART1_BASE) 1271 #define I2C4 ((I2C_TypeDef *) I2C4_BASE) 1272 #define UCPD1 ((UCPD_TypeDef *) UCPD1_BASE) 1273 1274 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) 1275 #define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE) 1276 #define COMP1 ((COMP_TypeDef *) COMP1_BASE) 1277 #define COMP2 ((COMP_TypeDef *) COMP2_BASE) 1278 #define COMP3 ((COMP_TypeDef *) COMP3_BASE) 1279 #define COMP4 ((COMP_TypeDef *) COMP4_BASE) 1280 #define COMP5 ((COMP_TypeDef *) COMP5_BASE) 1281 #define COMP6 ((COMP_TypeDef *) COMP6_BASE) 1282 #define COMP7 ((COMP_TypeDef *) COMP7_BASE) 1283 1284 #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE) 1285 #define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE) 1286 #define OPAMP2 ((OPAMP_TypeDef *) OPAMP2_BASE) 1287 #define OPAMP3 ((OPAMP_TypeDef *) OPAMP3_BASE) 1288 #define OPAMP4 ((OPAMP_TypeDef *) OPAMP4_BASE) 1289 #define OPAMP5 ((OPAMP_TypeDef *) OPAMP5_BASE) 1290 #define OPAMP6 ((OPAMP_TypeDef *) OPAMP6_BASE) 1291 1292 #define EXTI ((EXTI_TypeDef *) EXTI_BASE) 1293 #define TIM1 ((TIM_TypeDef *) TIM1_BASE) 1294 #define SPI1 ((SPI_TypeDef *) SPI1_BASE) 1295 #define TIM8 ((TIM_TypeDef *) TIM8_BASE) 1296 #define USART1 ((USART_TypeDef *) USART1_BASE) 1297 #define SPI4 ((SPI_TypeDef *) SPI4_BASE) 1298 #define TIM15 ((TIM_TypeDef *) TIM15_BASE) 1299 #define TIM16 ((TIM_TypeDef *) TIM16_BASE) 1300 #define TIM17 ((TIM_TypeDef *) TIM17_BASE) 1301 #define TIM20 ((TIM_TypeDef *) TIM20_BASE) 1302 #define SAI1 ((SAI_TypeDef *) SAI1_BASE) 1303 #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE) 1304 #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE) 1305 #define DMA1 ((DMA_TypeDef *) DMA1_BASE) 1306 #define DMA2 ((DMA_TypeDef *) DMA2_BASE) 1307 #define DMAMUX1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_BASE) 1308 #define CORDIC ((CORDIC_TypeDef *) CORDIC_BASE) 1309 #define RCC ((RCC_TypeDef *) RCC_BASE) 1310 #define FMAC ((FMAC_TypeDef *) FMAC_BASE) 1311 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) 1312 #define CRC ((CRC_TypeDef *) CRC_BASE) 1313 1314 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) 1315 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) 1316 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) 1317 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) 1318 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) 1319 #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE) 1320 #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE) 1321 #define ADC1 ((ADC_TypeDef *) ADC1_BASE) 1322 #define ADC2 ((ADC_TypeDef *) ADC2_BASE) 1323 #define ADC12_COMMON ((ADC_Common_TypeDef *) ADC12_COMMON_BASE) 1324 #define ADC3 ((ADC_TypeDef *) ADC3_BASE) 1325 #define ADC4 ((ADC_TypeDef *) ADC4_BASE) 1326 #define ADC5 ((ADC_TypeDef *) ADC5_BASE) 1327 #define ADC345_COMMON ((ADC_Common_TypeDef *) ADC345_COMMON_BASE) 1328 #define DAC ((DAC_TypeDef *) DAC_BASE) 1329 #define DAC1 ((DAC_TypeDef *) DAC1_BASE) 1330 #define DAC2 ((DAC_TypeDef *) DAC2_BASE) 1331 #define DAC3 ((DAC_TypeDef *) DAC3_BASE) 1332 #define DAC4 ((DAC_TypeDef *) DAC4_BASE) 1333 #define AES ((AES_TypeDef *) AES_BASE) 1334 #define RNG ((RNG_TypeDef *) RNG_BASE) 1335 1336 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) 1337 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) 1338 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) 1339 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) 1340 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) 1341 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) 1342 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) 1343 #define DMA1_Channel8 ((DMA_Channel_TypeDef *) DMA1_Channel8_BASE) 1344 1345 #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE) 1346 #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE) 1347 #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE) 1348 #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE) 1349 #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE) 1350 #define DMA2_Channel6 ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE) 1351 #define DMA2_Channel7 ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE) 1352 #define DMA2_Channel8 ((DMA_Channel_TypeDef *) DMA2_Channel8_BASE) 1353 1354 #define DMAMUX1_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel0_BASE) 1355 #define DMAMUX1_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel1_BASE) 1356 #define DMAMUX1_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel2_BASE) 1357 #define DMAMUX1_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel3_BASE) 1358 #define DMAMUX1_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel4_BASE) 1359 #define DMAMUX1_Channel5 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel5_BASE) 1360 #define DMAMUX1_Channel6 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel6_BASE) 1361 #define DMAMUX1_Channel7 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel7_BASE) 1362 #define DMAMUX1_Channel8 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel8_BASE) 1363 #define DMAMUX1_Channel9 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel9_BASE) 1364 #define DMAMUX1_Channel10 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel10_BASE) 1365 #define DMAMUX1_Channel11 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel11_BASE) 1366 #define DMAMUX1_Channel12 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel12_BASE) 1367 #define DMAMUX1_Channel13 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel13_BASE) 1368 #define DMAMUX1_Channel14 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel14_BASE) 1369 #define DMAMUX1_Channel15 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel15_BASE) 1370 1371 #define DMAMUX1_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator0_BASE) 1372 #define DMAMUX1_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator1_BASE) 1373 #define DMAMUX1_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator2_BASE) 1374 #define DMAMUX1_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator3_BASE) 1375 1376 #define DMAMUX1_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX1_ChannelStatus_BASE) 1377 #define DMAMUX1_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX1_RequestGenStatus_BASE) 1378 1379 #define FMC_Bank1_R ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE) 1380 #define FMC_Bank1E_R ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE) 1381 #define FMC_Bank3_R ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE) 1382 1383 #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE) 1384 1385 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) 1386 1387 /** 1388 * @} 1389 */ 1390 1391 /** @addtogroup Exported_constants 1392 * @{ 1393 */ 1394 1395 /** @addtogroup Peripheral_Registers_Bits_Definition 1396 * @{ 1397 */ 1398 1399 /******************************************************************************/ 1400 /* Peripheral Registers_Bits_Definition */ 1401 /******************************************************************************/ 1402 1403 /******************************************************************************/ 1404 /* */ 1405 /* Analog to Digital Converter */ 1406 /* */ 1407 /******************************************************************************/ 1408 1409 /* 1410 * @brief Specific device feature definitions (not present on all devices in the STM32G4 serie) 1411 */ 1412 #define ADC_MULTIMODE_SUPPORT /*!< ADC feature available only on specific devices: multimode available on devices with several ADC instances */ 1413 1414 /******************** Bit definition for ADC_ISR register *******************/ 1415 #define ADC_ISR_ADRDY_Pos (0U) 1416 #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */ 1417 #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */ 1418 #define ADC_ISR_EOSMP_Pos (1U) 1419 #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */ 1420 #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */ 1421 #define ADC_ISR_EOC_Pos (2U) 1422 #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */ 1423 #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */ 1424 #define ADC_ISR_EOS_Pos (3U) 1425 #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */ 1426 #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */ 1427 #define ADC_ISR_OVR_Pos (4U) 1428 #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */ 1429 #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */ 1430 #define ADC_ISR_JEOC_Pos (5U) 1431 #define ADC_ISR_JEOC_Msk (0x1UL << ADC_ISR_JEOC_Pos) /*!< 0x00000020 */ 1432 #define ADC_ISR_JEOC ADC_ISR_JEOC_Msk /*!< ADC group injected end of unitary conversion flag */ 1433 #define ADC_ISR_JEOS_Pos (6U) 1434 #define ADC_ISR_JEOS_Msk (0x1UL << ADC_ISR_JEOS_Pos) /*!< 0x00000040 */ 1435 #define ADC_ISR_JEOS ADC_ISR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */ 1436 #define ADC_ISR_AWD1_Pos (7U) 1437 #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */ 1438 #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */ 1439 #define ADC_ISR_AWD2_Pos (8U) 1440 #define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */ 1441 #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC analog watchdog 2 flag */ 1442 #define ADC_ISR_AWD3_Pos (9U) 1443 #define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */ 1444 #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC analog watchdog 3 flag */ 1445 #define ADC_ISR_JQOVF_Pos (10U) 1446 #define ADC_ISR_JQOVF_Msk (0x1UL << ADC_ISR_JQOVF_Pos) /*!< 0x00000400 */ 1447 #define ADC_ISR_JQOVF ADC_ISR_JQOVF_Msk /*!< ADC group injected contexts queue overflow flag */ 1448 1449 /******************** Bit definition for ADC_IER register *******************/ 1450 #define ADC_IER_ADRDYIE_Pos (0U) 1451 #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */ 1452 #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */ 1453 #define ADC_IER_EOSMPIE_Pos (1U) 1454 #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */ 1455 #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */ 1456 #define ADC_IER_EOCIE_Pos (2U) 1457 #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */ 1458 #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */ 1459 #define ADC_IER_EOSIE_Pos (3U) 1460 #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */ 1461 #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */ 1462 #define ADC_IER_OVRIE_Pos (4U) 1463 #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */ 1464 #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */ 1465 #define ADC_IER_JEOCIE_Pos (5U) 1466 #define ADC_IER_JEOCIE_Msk (0x1UL << ADC_IER_JEOCIE_Pos) /*!< 0x00000020 */ 1467 #define ADC_IER_JEOCIE ADC_IER_JEOCIE_Msk /*!< ADC group injected end of unitary conversion interrupt */ 1468 #define ADC_IER_JEOSIE_Pos (6U) 1469 #define ADC_IER_JEOSIE_Msk (0x1UL << ADC_IER_JEOSIE_Pos) /*!< 0x00000040 */ 1470 #define ADC_IER_JEOSIE ADC_IER_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */ 1471 #define ADC_IER_AWD1IE_Pos (7U) 1472 #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */ 1473 #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */ 1474 #define ADC_IER_AWD2IE_Pos (8U) 1475 #define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */ 1476 #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC analog watchdog 2 interrupt */ 1477 #define ADC_IER_AWD3IE_Pos (9U) 1478 #define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */ 1479 #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC analog watchdog 3 interrupt */ 1480 #define ADC_IER_JQOVFIE_Pos (10U) 1481 #define ADC_IER_JQOVFIE_Msk (0x1UL << ADC_IER_JQOVFIE_Pos) /*!< 0x00000400 */ 1482 #define ADC_IER_JQOVFIE ADC_IER_JQOVFIE_Msk /*!< ADC group injected contexts queue overflow interrupt */ 1483 1484 /******************** Bit definition for ADC_CR register ********************/ 1485 #define ADC_CR_ADEN_Pos (0U) 1486 #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */ 1487 #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */ 1488 #define ADC_CR_ADDIS_Pos (1U) 1489 #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */ 1490 #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */ 1491 #define ADC_CR_ADSTART_Pos (2U) 1492 #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */ 1493 #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */ 1494 #define ADC_CR_JADSTART_Pos (3U) 1495 #define ADC_CR_JADSTART_Msk (0x1UL << ADC_CR_JADSTART_Pos) /*!< 0x00000008 */ 1496 #define ADC_CR_JADSTART ADC_CR_JADSTART_Msk /*!< ADC group injected conversion start */ 1497 #define ADC_CR_ADSTP_Pos (4U) 1498 #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */ 1499 #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */ 1500 #define ADC_CR_JADSTP_Pos (5U) 1501 #define ADC_CR_JADSTP_Msk (0x1UL << ADC_CR_JADSTP_Pos) /*!< 0x00000020 */ 1502 #define ADC_CR_JADSTP ADC_CR_JADSTP_Msk /*!< ADC group injected conversion stop */ 1503 #define ADC_CR_ADVREGEN_Pos (28U) 1504 #define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */ 1505 #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC voltage regulator enable */ 1506 #define ADC_CR_DEEPPWD_Pos (29U) 1507 #define ADC_CR_DEEPPWD_Msk (0x1UL << ADC_CR_DEEPPWD_Pos) /*!< 0x20000000 */ 1508 #define ADC_CR_DEEPPWD ADC_CR_DEEPPWD_Msk /*!< ADC deep power down enable */ 1509 #define ADC_CR_ADCALDIF_Pos (30U) 1510 #define ADC_CR_ADCALDIF_Msk (0x1UL << ADC_CR_ADCALDIF_Pos) /*!< 0x40000000 */ 1511 #define ADC_CR_ADCALDIF ADC_CR_ADCALDIF_Msk /*!< ADC differential mode for calibration */ 1512 #define ADC_CR_ADCAL_Pos (31U) 1513 #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */ 1514 #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */ 1515 1516 /******************** Bit definition for ADC_CFGR register ******************/ 1517 #define ADC_CFGR_DMAEN_Pos (0U) 1518 #define ADC_CFGR_DMAEN_Msk (0x1UL << ADC_CFGR_DMAEN_Pos) /*!< 0x00000001 */ 1519 #define ADC_CFGR_DMAEN ADC_CFGR_DMAEN_Msk /*!< ADC DMA transfer enable */ 1520 #define ADC_CFGR_DMACFG_Pos (1U) 1521 #define ADC_CFGR_DMACFG_Msk (0x1UL << ADC_CFGR_DMACFG_Pos) /*!< 0x00000002 */ 1522 #define ADC_CFGR_DMACFG ADC_CFGR_DMACFG_Msk /*!< ADC DMA transfer configuration */ 1523 1524 #define ADC_CFGR_RES_Pos (3U) 1525 #define ADC_CFGR_RES_Msk (0x3UL << ADC_CFGR_RES_Pos) /*!< 0x00000018 */ 1526 #define ADC_CFGR_RES ADC_CFGR_RES_Msk /*!< ADC data resolution */ 1527 #define ADC_CFGR_RES_0 (0x1UL << ADC_CFGR_RES_Pos) /*!< 0x00000008 */ 1528 #define ADC_CFGR_RES_1 (0x2UL << ADC_CFGR_RES_Pos) /*!< 0x00000010 */ 1529 1530 #define ADC_CFGR_EXTSEL_Pos (5U) 1531 #define ADC_CFGR_EXTSEL_Msk (0x1FUL << ADC_CFGR_EXTSEL_Pos) /*!< 0x000003E0 */ 1532 #define ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_Msk /*!< ADC group regular external trigger source */ 1533 #define ADC_CFGR_EXTSEL_0 (0x1UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000020 */ 1534 #define ADC_CFGR_EXTSEL_1 (0x2UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000040 */ 1535 #define ADC_CFGR_EXTSEL_2 (0x4UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000080 */ 1536 #define ADC_CFGR_EXTSEL_3 (0x8UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000100 */ 1537 #define ADC_CFGR_EXTSEL_4 (0x10UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000200 */ 1538 1539 #define ADC_CFGR_EXTEN_Pos (10U) 1540 #define ADC_CFGR_EXTEN_Msk (0x3UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000C00 */ 1541 #define ADC_CFGR_EXTEN ADC_CFGR_EXTEN_Msk /*!< ADC group regular external trigger polarity */ 1542 #define ADC_CFGR_EXTEN_0 (0x1UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000400 */ 1543 #define ADC_CFGR_EXTEN_1 (0x2UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000800 */ 1544 1545 #define ADC_CFGR_OVRMOD_Pos (12U) 1546 #define ADC_CFGR_OVRMOD_Msk (0x1UL << ADC_CFGR_OVRMOD_Pos) /*!< 0x00001000 */ 1547 #define ADC_CFGR_OVRMOD ADC_CFGR_OVRMOD_Msk /*!< ADC group regular overrun configuration */ 1548 #define ADC_CFGR_CONT_Pos (13U) 1549 #define ADC_CFGR_CONT_Msk (0x1UL << ADC_CFGR_CONT_Pos) /*!< 0x00002000 */ 1550 #define ADC_CFGR_CONT ADC_CFGR_CONT_Msk /*!< ADC group regular continuous conversion mode */ 1551 #define ADC_CFGR_AUTDLY_Pos (14U) 1552 #define ADC_CFGR_AUTDLY_Msk (0x1UL << ADC_CFGR_AUTDLY_Pos) /*!< 0x00004000 */ 1553 #define ADC_CFGR_AUTDLY ADC_CFGR_AUTDLY_Msk /*!< ADC low power auto wait */ 1554 #define ADC_CFGR_ALIGN_Pos (15U) 1555 #define ADC_CFGR_ALIGN_Msk (0x1UL << ADC_CFGR_ALIGN_Pos) /*!< 0x00008000 */ 1556 #define ADC_CFGR_ALIGN ADC_CFGR_ALIGN_Msk /*!< ADC data alignement */ 1557 #define ADC_CFGR_DISCEN_Pos (16U) 1558 #define ADC_CFGR_DISCEN_Msk (0x1UL << ADC_CFGR_DISCEN_Pos) /*!< 0x00010000 */ 1559 #define ADC_CFGR_DISCEN ADC_CFGR_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */ 1560 1561 #define ADC_CFGR_DISCNUM_Pos (17U) 1562 #define ADC_CFGR_DISCNUM_Msk (0x7UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x000E0000 */ 1563 #define ADC_CFGR_DISCNUM ADC_CFGR_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */ 1564 #define ADC_CFGR_DISCNUM_0 (0x1UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00020000 */ 1565 #define ADC_CFGR_DISCNUM_1 (0x2UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00040000 */ 1566 #define ADC_CFGR_DISCNUM_2 (0x4UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00080000 */ 1567 1568 #define ADC_CFGR_JDISCEN_Pos (20U) 1569 #define ADC_CFGR_JDISCEN_Msk (0x1UL << ADC_CFGR_JDISCEN_Pos) /*!< 0x00100000 */ 1570 #define ADC_CFGR_JDISCEN ADC_CFGR_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */ 1571 #define ADC_CFGR_JQM_Pos (21U) 1572 #define ADC_CFGR_JQM_Msk (0x1UL << ADC_CFGR_JQM_Pos) /*!< 0x00200000 */ 1573 #define ADC_CFGR_JQM ADC_CFGR_JQM_Msk /*!< ADC group injected contexts queue mode */ 1574 #define ADC_CFGR_AWD1SGL_Pos (22U) 1575 #define ADC_CFGR_AWD1SGL_Msk (0x1UL << ADC_CFGR_AWD1SGL_Pos) /*!< 0x00400000 */ 1576 #define ADC_CFGR_AWD1SGL ADC_CFGR_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */ 1577 #define ADC_CFGR_AWD1EN_Pos (23U) 1578 #define ADC_CFGR_AWD1EN_Msk (0x1UL << ADC_CFGR_AWD1EN_Pos) /*!< 0x00800000 */ 1579 #define ADC_CFGR_AWD1EN ADC_CFGR_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */ 1580 #define ADC_CFGR_JAWD1EN_Pos (24U) 1581 #define ADC_CFGR_JAWD1EN_Msk (0x1UL << ADC_CFGR_JAWD1EN_Pos) /*!< 0x01000000 */ 1582 #define ADC_CFGR_JAWD1EN ADC_CFGR_JAWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */ 1583 #define ADC_CFGR_JAUTO_Pos (25U) 1584 #define ADC_CFGR_JAUTO_Msk (0x1UL << ADC_CFGR_JAUTO_Pos) /*!< 0x02000000 */ 1585 #define ADC_CFGR_JAUTO ADC_CFGR_JAUTO_Msk /*!< ADC group injected automatic trigger mode */ 1586 1587 #define ADC_CFGR_AWD1CH_Pos (26U) 1588 #define ADC_CFGR_AWD1CH_Msk (0x1FUL << ADC_CFGR_AWD1CH_Pos) /*!< 0x7C000000 */ 1589 #define ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */ 1590 #define ADC_CFGR_AWD1CH_0 (0x01UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x04000000 */ 1591 #define ADC_CFGR_AWD1CH_1 (0x02UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x08000000 */ 1592 #define ADC_CFGR_AWD1CH_2 (0x04UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x10000000 */ 1593 #define ADC_CFGR_AWD1CH_3 (0x08UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x20000000 */ 1594 #define ADC_CFGR_AWD1CH_4 (0x10UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x40000000 */ 1595 1596 #define ADC_CFGR_JQDIS_Pos (31U) 1597 #define ADC_CFGR_JQDIS_Msk (0x1UL << ADC_CFGR_JQDIS_Pos) /*!< 0x80000000 */ 1598 #define ADC_CFGR_JQDIS ADC_CFGR_JQDIS_Msk /*!< ADC group injected contexts queue disable */ 1599 1600 /******************** Bit definition for ADC_CFGR2 register *****************/ 1601 #define ADC_CFGR2_ROVSE_Pos (0U) 1602 #define ADC_CFGR2_ROVSE_Msk (0x1UL << ADC_CFGR2_ROVSE_Pos) /*!< 0x00000001 */ 1603 #define ADC_CFGR2_ROVSE ADC_CFGR2_ROVSE_Msk /*!< ADC oversampler enable on scope ADC group regular */ 1604 #define ADC_CFGR2_JOVSE_Pos (1U) 1605 #define ADC_CFGR2_JOVSE_Msk (0x1UL << ADC_CFGR2_JOVSE_Pos) /*!< 0x00000002 */ 1606 #define ADC_CFGR2_JOVSE ADC_CFGR2_JOVSE_Msk /*!< ADC oversampler enable on scope ADC group injected */ 1607 1608 #define ADC_CFGR2_OVSR_Pos (2U) 1609 #define ADC_CFGR2_OVSR_Msk (0x7UL << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */ 1610 #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling ratio */ 1611 #define ADC_CFGR2_OVSR_0 (0x1UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */ 1612 #define ADC_CFGR2_OVSR_1 (0x2UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */ 1613 #define ADC_CFGR2_OVSR_2 (0x4UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */ 1614 1615 #define ADC_CFGR2_OVSS_Pos (5U) 1616 #define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */ 1617 #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC oversampling shift */ 1618 #define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */ 1619 #define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */ 1620 #define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */ 1621 #define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */ 1622 1623 #define ADC_CFGR2_TROVS_Pos (9U) 1624 #define ADC_CFGR2_TROVS_Msk (0x1UL << ADC_CFGR2_TROVS_Pos) /*!< 0x00000200 */ 1625 #define ADC_CFGR2_TROVS ADC_CFGR2_TROVS_Msk /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */ 1626 #define ADC_CFGR2_ROVSM_Pos (10U) 1627 #define ADC_CFGR2_ROVSM_Msk (0x1UL << ADC_CFGR2_ROVSM_Pos) /*!< 0x00000400 */ 1628 #define ADC_CFGR2_ROVSM ADC_CFGR2_ROVSM_Msk /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */ 1629 1630 #define ADC_CFGR2_GCOMP_Pos (16U) 1631 #define ADC_CFGR2_GCOMP_Msk (0x1UL << ADC_CFGR2_GCOMP_Pos) /*!< 0x00010000 */ 1632 #define ADC_CFGR2_GCOMP ADC_CFGR2_GCOMP_Msk /*!< ADC Gain Compensation mode */ 1633 1634 #define ADC_CFGR2_SWTRIG_Pos (25U) 1635 #define ADC_CFGR2_SWTRIG_Msk (0x1UL << ADC_CFGR2_SWTRIG_Pos) /*!< 0x02000000 */ 1636 #define ADC_CFGR2_SWTRIG ADC_CFGR2_SWTRIG_Msk /*!< ADC Software Trigger Bit for Sample time control trigger mode */ 1637 #define ADC_CFGR2_BULB_Pos (26U) 1638 #define ADC_CFGR2_BULB_Msk (0x1UL << ADC_CFGR2_BULB_Pos) /*!< 0x04000000 */ 1639 #define ADC_CFGR2_BULB ADC_CFGR2_BULB_Msk /*!< ADC Bulb sampling mode */ 1640 #define ADC_CFGR2_SMPTRIG_Pos (27U) 1641 #define ADC_CFGR2_SMPTRIG_Msk (0x1UL << ADC_CFGR2_SMPTRIG_Pos) /*!< 0x08000000 */ 1642 #define ADC_CFGR2_SMPTRIG ADC_CFGR2_SMPTRIG_Msk /*!< ADC Sample Time Control Trigger mode */ 1643 1644 /******************** Bit definition for ADC_SMPR1 register *****************/ 1645 #define ADC_SMPR1_SMP0_Pos (0U) 1646 #define ADC_SMPR1_SMP0_Msk (0x7UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000007 */ 1647 #define ADC_SMPR1_SMP0 ADC_SMPR1_SMP0_Msk /*!< ADC channel 0 sampling time selection */ 1648 #define ADC_SMPR1_SMP0_0 (0x1UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000001 */ 1649 #define ADC_SMPR1_SMP0_1 (0x2UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000002 */ 1650 #define ADC_SMPR1_SMP0_2 (0x4UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000004 */ 1651 1652 #define ADC_SMPR1_SMP1_Pos (3U) 1653 #define ADC_SMPR1_SMP1_Msk (0x7UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000038 */ 1654 #define ADC_SMPR1_SMP1 ADC_SMPR1_SMP1_Msk /*!< ADC channel 1 sampling time selection */ 1655 #define ADC_SMPR1_SMP1_0 (0x1UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000008 */ 1656 #define ADC_SMPR1_SMP1_1 (0x2UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000010 */ 1657 #define ADC_SMPR1_SMP1_2 (0x4UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000020 */ 1658 1659 #define ADC_SMPR1_SMP2_Pos (6U) 1660 #define ADC_SMPR1_SMP2_Msk (0x7UL << ADC_SMPR1_SMP2_Pos) /*!< 0x000001C0 */ 1661 #define ADC_SMPR1_SMP2 ADC_SMPR1_SMP2_Msk /*!< ADC channel 2 sampling time selection */ 1662 #define ADC_SMPR1_SMP2_0 (0x1UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000040 */ 1663 #define ADC_SMPR1_SMP2_1 (0x2UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000080 */ 1664 #define ADC_SMPR1_SMP2_2 (0x4UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000100 */ 1665 1666 #define ADC_SMPR1_SMP3_Pos (9U) 1667 #define ADC_SMPR1_SMP3_Msk (0x7UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000E00 */ 1668 #define ADC_SMPR1_SMP3 ADC_SMPR1_SMP3_Msk /*!< ADC channel 3 sampling time selection */ 1669 #define ADC_SMPR1_SMP3_0 (0x1UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000200 */ 1670 #define ADC_SMPR1_SMP3_1 (0x2UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000400 */ 1671 #define ADC_SMPR1_SMP3_2 (0x4UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000800 */ 1672 1673 #define ADC_SMPR1_SMP4_Pos (12U) 1674 #define ADC_SMPR1_SMP4_Msk (0x7UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00007000 */ 1675 #define ADC_SMPR1_SMP4 ADC_SMPR1_SMP4_Msk /*!< ADC channel 4 sampling time selection */ 1676 #define ADC_SMPR1_SMP4_0 (0x1UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00001000 */ 1677 #define ADC_SMPR1_SMP4_1 (0x2UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00002000 */ 1678 #define ADC_SMPR1_SMP4_2 (0x4UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00004000 */ 1679 1680 #define ADC_SMPR1_SMP5_Pos (15U) 1681 #define ADC_SMPR1_SMP5_Msk (0x7UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00038000 */ 1682 #define ADC_SMPR1_SMP5 ADC_SMPR1_SMP5_Msk /*!< ADC channel 5 sampling time selection */ 1683 #define ADC_SMPR1_SMP5_0 (0x1UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00008000 */ 1684 #define ADC_SMPR1_SMP5_1 (0x2UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00010000 */ 1685 #define ADC_SMPR1_SMP5_2 (0x4UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00020000 */ 1686 1687 #define ADC_SMPR1_SMP6_Pos (18U) 1688 #define ADC_SMPR1_SMP6_Msk (0x7UL << ADC_SMPR1_SMP6_Pos) /*!< 0x001C0000 */ 1689 #define ADC_SMPR1_SMP6 ADC_SMPR1_SMP6_Msk /*!< ADC channel 6 sampling time selection */ 1690 #define ADC_SMPR1_SMP6_0 (0x1UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00040000 */ 1691 #define ADC_SMPR1_SMP6_1 (0x2UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00080000 */ 1692 #define ADC_SMPR1_SMP6_2 (0x4UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00100000 */ 1693 1694 #define ADC_SMPR1_SMP7_Pos (21U) 1695 #define ADC_SMPR1_SMP7_Msk (0x7UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00E00000 */ 1696 #define ADC_SMPR1_SMP7 ADC_SMPR1_SMP7_Msk /*!< ADC channel 7 sampling time selection */ 1697 #define ADC_SMPR1_SMP7_0 (0x1UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00200000 */ 1698 #define ADC_SMPR1_SMP7_1 (0x2UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00400000 */ 1699 #define ADC_SMPR1_SMP7_2 (0x4UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00800000 */ 1700 1701 #define ADC_SMPR1_SMP8_Pos (24U) 1702 #define ADC_SMPR1_SMP8_Msk (0x7UL << ADC_SMPR1_SMP8_Pos) /*!< 0x07000000 */ 1703 #define ADC_SMPR1_SMP8 ADC_SMPR1_SMP8_Msk /*!< ADC channel 8 sampling time selection */ 1704 #define ADC_SMPR1_SMP8_0 (0x1UL << ADC_SMPR1_SMP8_Pos) /*!< 0x01000000 */ 1705 #define ADC_SMPR1_SMP8_1 (0x2UL << ADC_SMPR1_SMP8_Pos) /*!< 0x02000000 */ 1706 #define ADC_SMPR1_SMP8_2 (0x4UL << ADC_SMPR1_SMP8_Pos) /*!< 0x04000000 */ 1707 1708 #define ADC_SMPR1_SMP9_Pos (27U) 1709 #define ADC_SMPR1_SMP9_Msk (0x7UL << ADC_SMPR1_SMP9_Pos) /*!< 0x38000000 */ 1710 #define ADC_SMPR1_SMP9 ADC_SMPR1_SMP9_Msk /*!< ADC channel 9 sampling time selection */ 1711 #define ADC_SMPR1_SMP9_0 (0x1UL << ADC_SMPR1_SMP9_Pos) /*!< 0x08000000 */ 1712 #define ADC_SMPR1_SMP9_1 (0x2UL << ADC_SMPR1_SMP9_Pos) /*!< 0x10000000 */ 1713 #define ADC_SMPR1_SMP9_2 (0x4UL << ADC_SMPR1_SMP9_Pos) /*!< 0x20000000 */ 1714 1715 #define ADC_SMPR1_SMPPLUS_Pos (31U) 1716 #define ADC_SMPR1_SMPPLUS_Msk (0x1UL << ADC_SMPR1_SMPPLUS_Pos) /*!< 0x80000000 */ 1717 #define ADC_SMPR1_SMPPLUS ADC_SMPR1_SMPPLUS_Msk /*!< ADC channels sampling time additional setting */ 1718 1719 /******************** Bit definition for ADC_SMPR2 register *****************/ 1720 #define ADC_SMPR2_SMP10_Pos (0U) 1721 #define ADC_SMPR2_SMP10_Msk (0x7UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */ 1722 #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC channel 10 sampling time selection */ 1723 #define ADC_SMPR2_SMP10_0 (0x1UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */ 1724 #define ADC_SMPR2_SMP10_1 (0x2UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */ 1725 #define ADC_SMPR2_SMP10_2 (0x4UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */ 1726 1727 #define ADC_SMPR2_SMP11_Pos (3U) 1728 #define ADC_SMPR2_SMP11_Msk (0x7UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */ 1729 #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC channel 11 sampling time selection */ 1730 #define ADC_SMPR2_SMP11_0 (0x1UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */ 1731 #define ADC_SMPR2_SMP11_1 (0x2UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */ 1732 #define ADC_SMPR2_SMP11_2 (0x4UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */ 1733 1734 #define ADC_SMPR2_SMP12_Pos (6U) 1735 #define ADC_SMPR2_SMP12_Msk (0x7UL << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */ 1736 #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC channel 12 sampling time selection */ 1737 #define ADC_SMPR2_SMP12_0 (0x1UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */ 1738 #define ADC_SMPR2_SMP12_1 (0x2UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */ 1739 #define ADC_SMPR2_SMP12_2 (0x4UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */ 1740 1741 #define ADC_SMPR2_SMP13_Pos (9U) 1742 #define ADC_SMPR2_SMP13_Msk (0x7UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */ 1743 #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC channel 13 sampling time selection */ 1744 #define ADC_SMPR2_SMP13_0 (0x1UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */ 1745 #define ADC_SMPR2_SMP13_1 (0x2UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */ 1746 #define ADC_SMPR2_SMP13_2 (0x4UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */ 1747 1748 #define ADC_SMPR2_SMP14_Pos (12U) 1749 #define ADC_SMPR2_SMP14_Msk (0x7UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */ 1750 #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC channel 14 sampling time selection */ 1751 #define ADC_SMPR2_SMP14_0 (0x1UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */ 1752 #define ADC_SMPR2_SMP14_1 (0x2UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */ 1753 #define ADC_SMPR2_SMP14_2 (0x4UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */ 1754 1755 #define ADC_SMPR2_SMP15_Pos (15U) 1756 #define ADC_SMPR2_SMP15_Msk (0x7UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */ 1757 #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC channel 15 sampling time selection */ 1758 #define ADC_SMPR2_SMP15_0 (0x1UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */ 1759 #define ADC_SMPR2_SMP15_1 (0x2UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */ 1760 #define ADC_SMPR2_SMP15_2 (0x4UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */ 1761 1762 #define ADC_SMPR2_SMP16_Pos (18U) 1763 #define ADC_SMPR2_SMP16_Msk (0x7UL << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */ 1764 #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC channel 16 sampling time selection */ 1765 #define ADC_SMPR2_SMP16_0 (0x1UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */ 1766 #define ADC_SMPR2_SMP16_1 (0x2UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */ 1767 #define ADC_SMPR2_SMP16_2 (0x4UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */ 1768 1769 #define ADC_SMPR2_SMP17_Pos (21U) 1770 #define ADC_SMPR2_SMP17_Msk (0x7UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */ 1771 #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC channel 17 sampling time selection */ 1772 #define ADC_SMPR2_SMP17_0 (0x1UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */ 1773 #define ADC_SMPR2_SMP17_1 (0x2UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */ 1774 #define ADC_SMPR2_SMP17_2 (0x4UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */ 1775 1776 #define ADC_SMPR2_SMP18_Pos (24U) 1777 #define ADC_SMPR2_SMP18_Msk (0x7UL << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */ 1778 #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC channel 18 sampling time selection */ 1779 #define ADC_SMPR2_SMP18_0 (0x1UL << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */ 1780 #define ADC_SMPR2_SMP18_1 (0x2UL << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */ 1781 #define ADC_SMPR2_SMP18_2 (0x4UL << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */ 1782 1783 /******************** Bit definition for ADC_TR1 register *******************/ 1784 #define ADC_TR1_LT1_Pos (0U) 1785 #define ADC_TR1_LT1_Msk (0xFFFUL << ADC_TR1_LT1_Pos) /*!< 0x00000FFF */ 1786 #define ADC_TR1_LT1 ADC_TR1_LT1_Msk /*!< ADC analog watchdog 1 threshold low */ 1787 1788 #define ADC_TR1_AWDFILT_Pos (12U) 1789 #define ADC_TR1_AWDFILT_Msk (0x7UL << ADC_TR1_AWDFILT_Pos) /*!< 0x00007000 */ 1790 #define ADC_TR1_AWDFILT ADC_TR1_AWDFILT_Msk /*!< ADC analog watchdog filtering parameter */ 1791 #define ADC_TR1_AWDFILT_0 (0x1UL << ADC_TR1_AWDFILT_Pos) /*!< 0x00001000 */ 1792 #define ADC_TR1_AWDFILT_1 (0x2UL << ADC_TR1_AWDFILT_Pos) /*!< 0x00002000 */ 1793 #define ADC_TR1_AWDFILT_2 (0x4UL << ADC_TR1_AWDFILT_Pos) /*!< 0x00004000 */ 1794 1795 #define ADC_TR1_HT1_Pos (16U) 1796 #define ADC_TR1_HT1_Msk (0xFFFUL << ADC_TR1_HT1_Pos) /*!< 0x0FFF0000 */ 1797 #define ADC_TR1_HT1 ADC_TR1_HT1_Msk /*!< ADC analog watchdog 1 threshold high */ 1798 1799 /******************** Bit definition for ADC_TR2 register *******************/ 1800 #define ADC_TR2_LT2_Pos (0U) 1801 #define ADC_TR2_LT2_Msk (0xFFUL << ADC_TR2_LT2_Pos) /*!< 0x000000FF */ 1802 #define ADC_TR2_LT2 ADC_TR2_LT2_Msk /*!< ADC analog watchdog 2 threshold low */ 1803 1804 #define ADC_TR2_HT2_Pos (16U) 1805 #define ADC_TR2_HT2_Msk (0xFFUL << ADC_TR2_HT2_Pos) /*!< 0x00FF0000 */ 1806 #define ADC_TR2_HT2 ADC_TR2_HT2_Msk /*!< ADC analog watchdog 2 threshold high */ 1807 1808 /******************** Bit definition for ADC_TR3 register *******************/ 1809 #define ADC_TR3_LT3_Pos (0U) 1810 #define ADC_TR3_LT3_Msk (0xFFUL << ADC_TR3_LT3_Pos) /*!< 0x000000FF */ 1811 #define ADC_TR3_LT3 ADC_TR3_LT3_Msk /*!< ADC analog watchdog 3 threshold low */ 1812 1813 #define ADC_TR3_HT3_Pos (16U) 1814 #define ADC_TR3_HT3_Msk (0xFFUL << ADC_TR3_HT3_Pos) /*!< 0x00FF0000 */ 1815 #define ADC_TR3_HT3 ADC_TR3_HT3_Msk /*!< ADC analog watchdog 3 threshold high */ 1816 1817 /******************** Bit definition for ADC_SQR1 register ******************/ 1818 #define ADC_SQR1_L_Pos (0U) 1819 #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x0000000F */ 1820 #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */ 1821 #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00000001 */ 1822 #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00000002 */ 1823 #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00000004 */ 1824 #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00000008 */ 1825 1826 #define ADC_SQR1_SQ1_Pos (6U) 1827 #define ADC_SQR1_SQ1_Msk (0x1FUL << ADC_SQR1_SQ1_Pos) /*!< 0x000007C0 */ 1828 #define ADC_SQR1_SQ1 ADC_SQR1_SQ1_Msk /*!< ADC group regular sequencer rank 1 */ 1829 #define ADC_SQR1_SQ1_0 (0x01UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000040 */ 1830 #define ADC_SQR1_SQ1_1 (0x02UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000080 */ 1831 #define ADC_SQR1_SQ1_2 (0x04UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000100 */ 1832 #define ADC_SQR1_SQ1_3 (0x08UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000200 */ 1833 #define ADC_SQR1_SQ1_4 (0x10UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000400 */ 1834 1835 #define ADC_SQR1_SQ2_Pos (12U) 1836 #define ADC_SQR1_SQ2_Msk (0x1FUL << ADC_SQR1_SQ2_Pos) /*!< 0x0001F000 */ 1837 #define ADC_SQR1_SQ2 ADC_SQR1_SQ2_Msk /*!< ADC group regular sequencer rank 2 */ 1838 #define ADC_SQR1_SQ2_0 (0x01UL << ADC_SQR1_SQ2_Pos) /*!< 0x00001000 */ 1839 #define ADC_SQR1_SQ2_1 (0x02UL << ADC_SQR1_SQ2_Pos) /*!< 0x00002000 */ 1840 #define ADC_SQR1_SQ2_2 (0x04UL << ADC_SQR1_SQ2_Pos) /*!< 0x00004000 */ 1841 #define ADC_SQR1_SQ2_3 (0x08UL << ADC_SQR1_SQ2_Pos) /*!< 0x00008000 */ 1842 #define ADC_SQR1_SQ2_4 (0x10UL << ADC_SQR1_SQ2_Pos) /*!< 0x00010000 */ 1843 1844 #define ADC_SQR1_SQ3_Pos (18U) 1845 #define ADC_SQR1_SQ3_Msk (0x1FUL << ADC_SQR1_SQ3_Pos) /*!< 0x007C0000 */ 1846 #define ADC_SQR1_SQ3 ADC_SQR1_SQ3_Msk /*!< ADC group regular sequencer rank 3 */ 1847 #define ADC_SQR1_SQ3_0 (0x01UL << ADC_SQR1_SQ3_Pos) /*!< 0x00040000 */ 1848 #define ADC_SQR1_SQ3_1 (0x02UL << ADC_SQR1_SQ3_Pos) /*!< 0x00080000 */ 1849 #define ADC_SQR1_SQ3_2 (0x04UL << ADC_SQR1_SQ3_Pos) /*!< 0x00100000 */ 1850 #define ADC_SQR1_SQ3_3 (0x08UL << ADC_SQR1_SQ3_Pos) /*!< 0x00200000 */ 1851 #define ADC_SQR1_SQ3_4 (0x10UL<< ADC_SQR1_SQ3_Pos) /*!< 0x00400000 */ 1852 1853 #define ADC_SQR1_SQ4_Pos (24U) 1854 #define ADC_SQR1_SQ4_Msk (0x1FUL << ADC_SQR1_SQ4_Pos) /*!< 0x1F000000 */ 1855 #define ADC_SQR1_SQ4 ADC_SQR1_SQ4_Msk /*!< ADC group regular sequencer rank 4 */ 1856 #define ADC_SQR1_SQ4_0 (0x01UL << ADC_SQR1_SQ4_Pos) /*!< 0x01000000 */ 1857 #define ADC_SQR1_SQ4_1 (0x02UL << ADC_SQR1_SQ4_Pos) /*!< 0x02000000 */ 1858 #define ADC_SQR1_SQ4_2 (0x04UL << ADC_SQR1_SQ4_Pos) /*!< 0x04000000 */ 1859 #define ADC_SQR1_SQ4_3 (0x08UL << ADC_SQR1_SQ4_Pos) /*!< 0x08000000 */ 1860 #define ADC_SQR1_SQ4_4 (0x10UL << ADC_SQR1_SQ4_Pos) /*!< 0x10000000 */ 1861 1862 /******************** Bit definition for ADC_SQR2 register ******************/ 1863 #define ADC_SQR2_SQ5_Pos (0U) 1864 #define ADC_SQR2_SQ5_Msk (0x1FUL << ADC_SQR2_SQ5_Pos) /*!< 0x0000001F */ 1865 #define ADC_SQR2_SQ5 ADC_SQR2_SQ5_Msk /*!< ADC group regular sequencer rank 5 */ 1866 #define ADC_SQR2_SQ5_0 (0x01UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000001 */ 1867 #define ADC_SQR2_SQ5_1 (0x02UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000002 */ 1868 #define ADC_SQR2_SQ5_2 (0x04UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000004 */ 1869 #define ADC_SQR2_SQ5_3 (0x08UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000008 */ 1870 #define ADC_SQR2_SQ5_4 (0x10UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000010 */ 1871 1872 #define ADC_SQR2_SQ6_Pos (6U) 1873 #define ADC_SQR2_SQ6_Msk (0x1FUL << ADC_SQR2_SQ6_Pos) /*!< 0x000007C0 */ 1874 #define ADC_SQR2_SQ6 ADC_SQR2_SQ6_Msk /*!< ADC group regular sequencer rank 6 */ 1875 #define ADC_SQR2_SQ6_0 (0x01UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000040 */ 1876 #define ADC_SQR2_SQ6_1 (0x02UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000080 */ 1877 #define ADC_SQR2_SQ6_2 (0x04UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000100 */ 1878 #define ADC_SQR2_SQ6_3 (0x08UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000200 */ 1879 #define ADC_SQR2_SQ6_4 (0x10UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000400 */ 1880 1881 #define ADC_SQR2_SQ7_Pos (12U) 1882 #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0001F000 */ 1883 #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */ 1884 #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00001000 */ 1885 #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00002000 */ 1886 #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00004000 */ 1887 #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00008000 */ 1888 #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00010000 */ 1889 1890 #define ADC_SQR2_SQ8_Pos (18U) 1891 #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x007C0000 */ 1892 #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */ 1893 #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00040000 */ 1894 #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00080000 */ 1895 #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00100000 */ 1896 #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00200000 */ 1897 #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00400000 */ 1898 1899 #define ADC_SQR2_SQ9_Pos (24U) 1900 #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x1F000000 */ 1901 #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */ 1902 #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x01000000 */ 1903 #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x02000000 */ 1904 #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x04000000 */ 1905 #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x08000000 */ 1906 #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x10000000 */ 1907 1908 /******************** Bit definition for ADC_SQR3 register ******************/ 1909 #define ADC_SQR3_SQ10_Pos (0U) 1910 #define ADC_SQR3_SQ10_Msk (0x1FUL << ADC_SQR3_SQ10_Pos) /*!< 0x0000001F */ 1911 #define ADC_SQR3_SQ10 ADC_SQR3_SQ10_Msk /*!< ADC group regular sequencer rank 10 */ 1912 #define ADC_SQR3_SQ10_0 (0x01UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000001 */ 1913 #define ADC_SQR3_SQ10_1 (0x02UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000002 */ 1914 #define ADC_SQR3_SQ10_2 (0x04UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000004 */ 1915 #define ADC_SQR3_SQ10_3 (0x08UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000008 */ 1916 #define ADC_SQR3_SQ10_4 (0x10UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000010 */ 1917 1918 #define ADC_SQR3_SQ11_Pos (6U) 1919 #define ADC_SQR3_SQ11_Msk (0x1FUL << ADC_SQR3_SQ11_Pos) /*!< 0x000007C0 */ 1920 #define ADC_SQR3_SQ11 ADC_SQR3_SQ11_Msk /*!< ADC group regular sequencer rank 11 */ 1921 #define ADC_SQR3_SQ11_0 (0x01UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000040 */ 1922 #define ADC_SQR3_SQ11_1 (0x02UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000080 */ 1923 #define ADC_SQR3_SQ11_2 (0x04UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000100 */ 1924 #define ADC_SQR3_SQ11_3 (0x08UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000200 */ 1925 #define ADC_SQR3_SQ11_4 (0x10UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000400 */ 1926 1927 #define ADC_SQR3_SQ12_Pos (12U) 1928 #define ADC_SQR3_SQ12_Msk (0x1FUL << ADC_SQR3_SQ12_Pos) /*!< 0x0001F000 */ 1929 #define ADC_SQR3_SQ12 ADC_SQR3_SQ12_Msk /*!< ADC group regular sequencer rank 12 */ 1930 #define ADC_SQR3_SQ12_0 (0x01UL << ADC_SQR3_SQ12_Pos) /*!< 0x00001000 */ 1931 #define ADC_SQR3_SQ12_1 (0x02UL << ADC_SQR3_SQ12_Pos) /*!< 0x00002000 */ 1932 #define ADC_SQR3_SQ12_2 (0x04UL << ADC_SQR3_SQ12_Pos) /*!< 0x00004000 */ 1933 #define ADC_SQR3_SQ12_3 (0x08UL << ADC_SQR3_SQ12_Pos) /*!< 0x00008000 */ 1934 #define ADC_SQR3_SQ12_4 (0x10UL << ADC_SQR3_SQ12_Pos) /*!< 0x00010000 */ 1935 1936 #define ADC_SQR3_SQ13_Pos (18U) 1937 #define ADC_SQR3_SQ13_Msk (0x1FUL << ADC_SQR3_SQ13_Pos) /*!< 0x007C0000 */ 1938 #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC group regular sequencer rank 13 */ 1939 #define ADC_SQR3_SQ13_0 (0x01UL << ADC_SQR3_SQ13_Pos) /*!< 0x00040000 */ 1940 #define ADC_SQR3_SQ13_1 (0x02UL << ADC_SQR3_SQ13_Pos) /*!< 0x00080000 */ 1941 #define ADC_SQR3_SQ13_2 (0x04UL << ADC_SQR3_SQ13_Pos) /*!< 0x00100000 */ 1942 #define ADC_SQR3_SQ13_3 (0x08UL << ADC_SQR3_SQ13_Pos) /*!< 0x00200000 */ 1943 #define ADC_SQR3_SQ13_4 (0x10UL << ADC_SQR3_SQ13_Pos) /*!< 0x00400000 */ 1944 1945 #define ADC_SQR3_SQ14_Pos (24U) 1946 #define ADC_SQR3_SQ14_Msk (0x1FUL << ADC_SQR3_SQ14_Pos) /*!< 0x1F000000 */ 1947 #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC group regular sequencer rank 14 */ 1948 #define ADC_SQR3_SQ14_0 (0x01UL << ADC_SQR3_SQ14_Pos) /*!< 0x01000000 */ 1949 #define ADC_SQR3_SQ14_1 (0x02UL << ADC_SQR3_SQ14_Pos) /*!< 0x02000000 */ 1950 #define ADC_SQR3_SQ14_2 (0x04UL << ADC_SQR3_SQ14_Pos) /*!< 0x04000000 */ 1951 #define ADC_SQR3_SQ14_3 (0x08UL << ADC_SQR3_SQ14_Pos) /*!< 0x08000000 */ 1952 #define ADC_SQR3_SQ14_4 (0x10UL << ADC_SQR3_SQ14_Pos) /*!< 0x10000000 */ 1953 1954 /******************** Bit definition for ADC_SQR4 register ******************/ 1955 #define ADC_SQR4_SQ15_Pos (0U) 1956 #define ADC_SQR4_SQ15_Msk (0x1FUL << ADC_SQR4_SQ15_Pos) /*!< 0x0000001F */ 1957 #define ADC_SQR4_SQ15 ADC_SQR4_SQ15_Msk /*!< ADC group regular sequencer rank 15 */ 1958 #define ADC_SQR4_SQ15_0 (0x01UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000001 */ 1959 #define ADC_SQR4_SQ15_1 (0x02UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000002 */ 1960 #define ADC_SQR4_SQ15_2 (0x04UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000004 */ 1961 #define ADC_SQR4_SQ15_3 (0x08UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000008 */ 1962 #define ADC_SQR4_SQ15_4 (0x10UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000010 */ 1963 1964 #define ADC_SQR4_SQ16_Pos (6U) 1965 #define ADC_SQR4_SQ16_Msk (0x1FUL << ADC_SQR4_SQ16_Pos) /*!< 0x000007C0 */ 1966 #define ADC_SQR4_SQ16 ADC_SQR4_SQ16_Msk /*!< ADC group regular sequencer rank 16 */ 1967 #define ADC_SQR4_SQ16_0 (0x01UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000040 */ 1968 #define ADC_SQR4_SQ16_1 (0x02UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000080 */ 1969 #define ADC_SQR4_SQ16_2 (0x04UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000100 */ 1970 #define ADC_SQR4_SQ16_3 (0x08UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000200 */ 1971 #define ADC_SQR4_SQ16_4 (0x10UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000400 */ 1972 1973 /******************** Bit definition for ADC_DR register ********************/ 1974 #define ADC_DR_RDATA_Pos (0U) 1975 #define ADC_DR_RDATA_Msk (0xFFFFUL << ADC_DR_RDATA_Pos) /*!< 0x0000FFFF */ 1976 #define ADC_DR_RDATA ADC_DR_RDATA_Msk /*!< ADC group regular conversion data */ 1977 1978 /******************** Bit definition for ADC_JSQR register ******************/ 1979 #define ADC_JSQR_JL_Pos (0U) 1980 #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00000003 */ 1981 #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */ 1982 #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00000001 */ 1983 #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00000002 */ 1984 1985 #define ADC_JSQR_JEXTSEL_Pos (2U) 1986 #define ADC_JSQR_JEXTSEL_Msk (0x1FUL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x0000007C */ 1987 #define ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_Msk /*!< ADC group injected external trigger source */ 1988 #define ADC_JSQR_JEXTSEL_0 (0x1UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000004 */ 1989 #define ADC_JSQR_JEXTSEL_1 (0x2UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000008 */ 1990 #define ADC_JSQR_JEXTSEL_2 (0x4UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000010 */ 1991 #define ADC_JSQR_JEXTSEL_3 (0x8UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000020 */ 1992 #define ADC_JSQR_JEXTSEL_4 (0x10UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000040 */ 1993 1994 #define ADC_JSQR_JEXTEN_Pos (7U) 1995 #define ADC_JSQR_JEXTEN_Msk (0x3UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000180 */ 1996 #define ADC_JSQR_JEXTEN ADC_JSQR_JEXTEN_Msk /*!< ADC group injected external trigger polarity */ 1997 #define ADC_JSQR_JEXTEN_0 (0x1UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000080 */ 1998 #define ADC_JSQR_JEXTEN_1 (0x2UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000100 */ 1999 2000 #define ADC_JSQR_JSQ1_Pos (9U) 2001 #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x00003E00 */ 2002 #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */ 2003 #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000200 */ 2004 #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000400 */ 2005 #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000800 */ 2006 #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00001000 */ 2007 #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00002000 */ 2008 2009 #define ADC_JSQR_JSQ2_Pos (15U) 2010 #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x0007C000 */ 2011 #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */ 2012 #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00004000 */ 2013 #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00008000 */ 2014 #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00010000 */ 2015 #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00020000 */ 2016 #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00040000 */ 2017 2018 #define ADC_JSQR_JSQ3_Pos (21U) 2019 #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x03E00000 */ 2020 #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */ 2021 #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00200000 */ 2022 #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00400000 */ 2023 #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00800000 */ 2024 #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x01000000 */ 2025 #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x02000000 */ 2026 2027 #define ADC_JSQR_JSQ4_Pos (27U) 2028 #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0xF8000000 */ 2029 #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */ 2030 #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x08000000 */ 2031 #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x10000000 */ 2032 #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x20000000 */ 2033 #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x40000000 */ 2034 #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x80000000 */ 2035 2036 /******************** Bit definition for ADC_OFR1 register ******************/ 2037 #define ADC_OFR1_OFFSET1_Pos (0U) 2038 #define ADC_OFR1_OFFSET1_Msk (0xFFFUL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000FFF */ 2039 #define ADC_OFR1_OFFSET1 ADC_OFR1_OFFSET1_Msk /*!< ADC offset number 1 offset level */ 2040 2041 #define ADC_OFR1_OFFSETPOS_Pos (24U) 2042 #define ADC_OFR1_OFFSETPOS_Msk (0x1UL << ADC_OFR1_OFFSETPOS_Pos) /*!< 0x01000000 */ 2043 #define ADC_OFR1_OFFSETPOS ADC_OFR1_OFFSETPOS_Msk /*!< ADC offset number 1 positive */ 2044 #define ADC_OFR1_SATEN_Pos (25U) 2045 #define ADC_OFR1_SATEN_Msk (0x1UL << ADC_OFR1_SATEN_Pos) /*!< 0x02000000 */ 2046 #define ADC_OFR1_SATEN ADC_OFR1_SATEN_Msk /*!< ADC offset number 1 saturation enable */ 2047 2048 #define ADC_OFR1_OFFSET1_CH_Pos (26U) 2049 #define ADC_OFR1_OFFSET1_CH_Msk (0x1FUL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x7C000000 */ 2050 #define ADC_OFR1_OFFSET1_CH ADC_OFR1_OFFSET1_CH_Msk /*!< ADC offset number 1 channel selection */ 2051 #define ADC_OFR1_OFFSET1_CH_0 (0x01UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x04000000 */ 2052 #define ADC_OFR1_OFFSET1_CH_1 (0x02UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x08000000 */ 2053 #define ADC_OFR1_OFFSET1_CH_2 (0x04UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x10000000 */ 2054 #define ADC_OFR1_OFFSET1_CH_3 (0x08UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x20000000 */ 2055 #define ADC_OFR1_OFFSET1_CH_4 (0x10UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x40000000 */ 2056 2057 #define ADC_OFR1_OFFSET1_EN_Pos (31U) 2058 #define ADC_OFR1_OFFSET1_EN_Msk (0x1UL << ADC_OFR1_OFFSET1_EN_Pos) /*!< 0x80000000 */ 2059 #define ADC_OFR1_OFFSET1_EN ADC_OFR1_OFFSET1_EN_Msk /*!< ADC offset number 1 enable */ 2060 2061 /******************** Bit definition for ADC_OFR2 register ******************/ 2062 #define ADC_OFR2_OFFSET2_Pos (0U) 2063 #define ADC_OFR2_OFFSET2_Msk (0xFFFUL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000FFF */ 2064 #define ADC_OFR2_OFFSET2 ADC_OFR2_OFFSET2_Msk /*!< ADC offset number 2 offset level */ 2065 2066 #define ADC_OFR2_OFFSETPOS_Pos (24U) 2067 #define ADC_OFR2_OFFSETPOS_Msk (0x1UL << ADC_OFR2_OFFSETPOS_Pos) /*!< 0x01000000 */ 2068 #define ADC_OFR2_OFFSETPOS ADC_OFR2_OFFSETPOS_Msk /*!< ADC offset number 2 positive */ 2069 #define ADC_OFR2_SATEN_Pos (25U) 2070 #define ADC_OFR2_SATEN_Msk (0x1UL << ADC_OFR2_SATEN_Pos) /*!< 0x02000000 */ 2071 #define ADC_OFR2_SATEN ADC_OFR2_SATEN_Msk /*!< ADC offset number 2 saturation enable */ 2072 2073 #define ADC_OFR2_OFFSET2_CH_Pos (26U) 2074 #define ADC_OFR2_OFFSET2_CH_Msk (0x1FUL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x7C000000 */ 2075 #define ADC_OFR2_OFFSET2_CH ADC_OFR2_OFFSET2_CH_Msk /*!< ADC offset number 2 channel selection */ 2076 #define ADC_OFR2_OFFSET2_CH_0 (0x01UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x04000000 */ 2077 #define ADC_OFR2_OFFSET2_CH_1 (0x02UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x08000000 */ 2078 #define ADC_OFR2_OFFSET2_CH_2 (0x04UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x10000000 */ 2079 #define ADC_OFR2_OFFSET2_CH_3 (0x08UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x20000000 */ 2080 #define ADC_OFR2_OFFSET2_CH_4 (0x10UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x40000000 */ 2081 2082 #define ADC_OFR2_OFFSET2_EN_Pos (31U) 2083 #define ADC_OFR2_OFFSET2_EN_Msk (0x1UL << ADC_OFR2_OFFSET2_EN_Pos) /*!< 0x80000000 */ 2084 #define ADC_OFR2_OFFSET2_EN ADC_OFR2_OFFSET2_EN_Msk /*!< ADC offset number 2 enable */ 2085 2086 /******************** Bit definition for ADC_OFR3 register ******************/ 2087 #define ADC_OFR3_OFFSET3_Pos (0U) 2088 #define ADC_OFR3_OFFSET3_Msk (0xFFFUL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000FFF */ 2089 #define ADC_OFR3_OFFSET3 ADC_OFR3_OFFSET3_Msk /*!< ADC offset number 3 offset level */ 2090 2091 #define ADC_OFR3_OFFSETPOS_Pos (24U) 2092 #define ADC_OFR3_OFFSETPOS_Msk (0x1UL << ADC_OFR3_OFFSETPOS_Pos) /*!< 0x01000000 */ 2093 #define ADC_OFR3_OFFSETPOS ADC_OFR3_OFFSETPOS_Msk /*!< ADC offset number 3 positive */ 2094 #define ADC_OFR3_SATEN_Pos (25U) 2095 #define ADC_OFR3_SATEN_Msk (0x1UL << ADC_OFR3_SATEN_Pos) /*!< 0x02000000 */ 2096 #define ADC_OFR3_SATEN ADC_OFR3_SATEN_Msk /*!< ADC offset number 3 saturation enable */ 2097 2098 #define ADC_OFR3_OFFSET3_CH_Pos (26U) 2099 #define ADC_OFR3_OFFSET3_CH_Msk (0x1FUL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x7C000000 */ 2100 #define ADC_OFR3_OFFSET3_CH ADC_OFR3_OFFSET3_CH_Msk /*!< ADC offset number 3 channel selection */ 2101 #define ADC_OFR3_OFFSET3_CH_0 (0x01UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x04000000 */ 2102 #define ADC_OFR3_OFFSET3_CH_1 (0x02UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x08000000 */ 2103 #define ADC_OFR3_OFFSET3_CH_2 (0x04UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x10000000 */ 2104 #define ADC_OFR3_OFFSET3_CH_3 (0x08UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x20000000 */ 2105 #define ADC_OFR3_OFFSET3_CH_4 (0x10UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x40000000 */ 2106 2107 #define ADC_OFR3_OFFSET3_EN_Pos (31U) 2108 #define ADC_OFR3_OFFSET3_EN_Msk (0x1UL << ADC_OFR3_OFFSET3_EN_Pos) /*!< 0x80000000 */ 2109 #define ADC_OFR3_OFFSET3_EN ADC_OFR3_OFFSET3_EN_Msk /*!< ADC offset number 3 enable */ 2110 2111 /******************** Bit definition for ADC_OFR4 register ******************/ 2112 #define ADC_OFR4_OFFSET4_Pos (0U) 2113 #define ADC_OFR4_OFFSET4_Msk (0xFFFUL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000FFF */ 2114 #define ADC_OFR4_OFFSET4 ADC_OFR4_OFFSET4_Msk /*!< ADC offset number 4 offset level */ 2115 2116 #define ADC_OFR4_OFFSETPOS_Pos (24U) 2117 #define ADC_OFR4_OFFSETPOS_Msk (0x1UL << ADC_OFR4_OFFSETPOS_Pos) /*!< 0x01000000 */ 2118 #define ADC_OFR4_OFFSETPOS ADC_OFR4_OFFSETPOS_Msk /*!< ADC offset number 4 positive */ 2119 #define ADC_OFR4_SATEN_Pos (25U) 2120 #define ADC_OFR4_SATEN_Msk (0x1UL << ADC_OFR4_SATEN_Pos) /*!< 0x02000000 */ 2121 #define ADC_OFR4_SATEN ADC_OFR4_SATEN_Msk /*!< ADC offset number 4 saturation enable */ 2122 2123 #define ADC_OFR4_OFFSET4_CH_Pos (26U) 2124 #define ADC_OFR4_OFFSET4_CH_Msk (0x1FUL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x7C000000 */ 2125 #define ADC_OFR4_OFFSET4_CH ADC_OFR4_OFFSET4_CH_Msk /*!< ADC offset number 4 channel selection */ 2126 #define ADC_OFR4_OFFSET4_CH_0 (0x01UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x04000000 */ 2127 #define ADC_OFR4_OFFSET4_CH_1 (0x02UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x08000000 */ 2128 #define ADC_OFR4_OFFSET4_CH_2 (0x04UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x10000000 */ 2129 #define ADC_OFR4_OFFSET4_CH_3 (0x08UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x20000000 */ 2130 #define ADC_OFR4_OFFSET4_CH_4 (0x10UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x40000000 */ 2131 2132 #define ADC_OFR4_OFFSET4_EN_Pos (31U) 2133 #define ADC_OFR4_OFFSET4_EN_Msk (0x1UL << ADC_OFR4_OFFSET4_EN_Pos) /*!< 0x80000000 */ 2134 #define ADC_OFR4_OFFSET4_EN ADC_OFR4_OFFSET4_EN_Msk /*!< ADC offset number 4 enable */ 2135 2136 /******************** Bit definition for ADC_JDR1 register ******************/ 2137 #define ADC_JDR1_JDATA_Pos (0U) 2138 #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */ 2139 #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */ 2140 2141 /******************** Bit definition for ADC_JDR2 register ******************/ 2142 #define ADC_JDR2_JDATA_Pos (0U) 2143 #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */ 2144 #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */ 2145 2146 /******************** Bit definition for ADC_JDR3 register ******************/ 2147 #define ADC_JDR3_JDATA_Pos (0U) 2148 #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */ 2149 #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */ 2150 2151 /******************** Bit definition for ADC_JDR4 register ******************/ 2152 #define ADC_JDR4_JDATA_Pos (0U) 2153 #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */ 2154 #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */ 2155 2156 /******************** Bit definition for ADC_AWD2CR register ****************/ 2157 #define ADC_AWD2CR_AWD2CH_Pos (0U) 2158 #define ADC_AWD2CR_AWD2CH_Msk (0x7FFFFUL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x0007FFFF */ 2159 #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC analog watchdog 2 monitored channel selection */ 2160 #define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */ 2161 #define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */ 2162 #define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */ 2163 #define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */ 2164 #define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */ 2165 #define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */ 2166 #define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */ 2167 #define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */ 2168 #define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */ 2169 #define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */ 2170 #define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */ 2171 #define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */ 2172 #define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */ 2173 #define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */ 2174 #define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */ 2175 #define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */ 2176 #define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */ 2177 #define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */ 2178 #define ADC_AWD2CR_AWD2CH_18 (0x40000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00040000 */ 2179 2180 /******************** Bit definition for ADC_AWD3CR register ****************/ 2181 #define ADC_AWD3CR_AWD3CH_Pos (0U) 2182 #define ADC_AWD3CR_AWD3CH_Msk (0x7FFFFUL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x0007FFFF */ 2183 #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC analog watchdog 3 monitored channel selection */ 2184 #define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */ 2185 #define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */ 2186 #define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */ 2187 #define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */ 2188 #define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */ 2189 #define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */ 2190 #define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */ 2191 #define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */ 2192 #define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */ 2193 #define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */ 2194 #define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */ 2195 #define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */ 2196 #define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */ 2197 #define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */ 2198 #define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */ 2199 #define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */ 2200 #define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */ 2201 #define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */ 2202 #define ADC_AWD3CR_AWD3CH_18 (0x40000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00040000 */ 2203 2204 /******************** Bit definition for ADC_DIFSEL register ****************/ 2205 #define ADC_DIFSEL_DIFSEL_Pos (0U) 2206 #define ADC_DIFSEL_DIFSEL_Msk (0x7FFFFUL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x0007FFFF */ 2207 #define ADC_DIFSEL_DIFSEL ADC_DIFSEL_DIFSEL_Msk /*!< ADC channel differential or single-ended mode */ 2208 #define ADC_DIFSEL_DIFSEL_0 (0x00001UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000001 */ 2209 #define ADC_DIFSEL_DIFSEL_1 (0x00002UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000002 */ 2210 #define ADC_DIFSEL_DIFSEL_2 (0x00004UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000004 */ 2211 #define ADC_DIFSEL_DIFSEL_3 (0x00008UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000008 */ 2212 #define ADC_DIFSEL_DIFSEL_4 (0x00010UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000010 */ 2213 #define ADC_DIFSEL_DIFSEL_5 (0x00020UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000020 */ 2214 #define ADC_DIFSEL_DIFSEL_6 (0x00040UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000040 */ 2215 #define ADC_DIFSEL_DIFSEL_7 (0x00080UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000080 */ 2216 #define ADC_DIFSEL_DIFSEL_8 (0x00100UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000100 */ 2217 #define ADC_DIFSEL_DIFSEL_9 (0x00200UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000200 */ 2218 #define ADC_DIFSEL_DIFSEL_10 (0x00400UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000400 */ 2219 #define ADC_DIFSEL_DIFSEL_11 (0x00800UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000800 */ 2220 #define ADC_DIFSEL_DIFSEL_12 (0x01000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00001000 */ 2221 #define ADC_DIFSEL_DIFSEL_13 (0x02000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00002000 */ 2222 #define ADC_DIFSEL_DIFSEL_14 (0x04000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00004000 */ 2223 #define ADC_DIFSEL_DIFSEL_15 (0x08000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00008000 */ 2224 #define ADC_DIFSEL_DIFSEL_16 (0x10000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00010000 */ 2225 #define ADC_DIFSEL_DIFSEL_17 (0x20000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00020000 */ 2226 #define ADC_DIFSEL_DIFSEL_18 (0x40000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00040000 */ 2227 2228 /******************** Bit definition for ADC_CALFACT register ***************/ 2229 #define ADC_CALFACT_CALFACT_S_Pos (0U) 2230 #define ADC_CALFACT_CALFACT_S_Msk (0x7FUL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x0000007F */ 2231 #define ADC_CALFACT_CALFACT_S ADC_CALFACT_CALFACT_S_Msk /*!< ADC calibration factor in single-ended mode */ 2232 #define ADC_CALFACT_CALFACT_S_0 (0x01UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000001 */ 2233 #define ADC_CALFACT_CALFACT_S_1 (0x02UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000002 */ 2234 #define ADC_CALFACT_CALFACT_S_2 (0x04UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000004 */ 2235 #define ADC_CALFACT_CALFACT_S_3 (0x08UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000008 */ 2236 #define ADC_CALFACT_CALFACT_S_4 (0x10UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000010 */ 2237 #define ADC_CALFACT_CALFACT_S_5 (0x20UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000020 */ 2238 #define ADC_CALFACT_CALFACT_S_6 (0x40UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000030 */ 2239 2240 #define ADC_CALFACT_CALFACT_D_Pos (16U) 2241 #define ADC_CALFACT_CALFACT_D_Msk (0x7FUL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x007F0000 */ 2242 #define ADC_CALFACT_CALFACT_D ADC_CALFACT_CALFACT_D_Msk /*!< ADC calibration factor in differential mode */ 2243 #define ADC_CALFACT_CALFACT_D_0 (0x01UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00010000 */ 2244 #define ADC_CALFACT_CALFACT_D_1 (0x02UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00020000 */ 2245 #define ADC_CALFACT_CALFACT_D_2 (0x04UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00040000 */ 2246 #define ADC_CALFACT_CALFACT_D_3 (0x08UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00080000 */ 2247 #define ADC_CALFACT_CALFACT_D_4 (0x10UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00100000 */ 2248 #define ADC_CALFACT_CALFACT_D_5 (0x20UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00200000 */ 2249 #define ADC_CALFACT_CALFACT_D_6 (0x40UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00300000 */ 2250 2251 /******************** Bit definition for ADC_GCOMP register *****************/ 2252 #define ADC_GCOMP_GCOMPCOEFF_Pos (0U) 2253 #define ADC_GCOMP_GCOMPCOEFF_Msk (0x3FFFUL << ADC_GCOMP_GCOMPCOEFF_Pos) /*!< 0x00003FFF */ 2254 #define ADC_GCOMP_GCOMPCOEFF ADC_GCOMP_GCOMPCOEFF_Msk /*!< ADC Gain Compensation Coefficient */ 2255 2256 /************************* ADC Common registers *****************************/ 2257 /******************** Bit definition for ADC_CSR register *******************/ 2258 #define ADC_CSR_ADRDY_MST_Pos (0U) 2259 #define ADC_CSR_ADRDY_MST_Msk (0x1UL << ADC_CSR_ADRDY_MST_Pos) /*!< 0x00000001 */ 2260 #define ADC_CSR_ADRDY_MST ADC_CSR_ADRDY_MST_Msk /*!< ADC multimode master ready flag */ 2261 #define ADC_CSR_EOSMP_MST_Pos (1U) 2262 #define ADC_CSR_EOSMP_MST_Msk (0x1UL << ADC_CSR_EOSMP_MST_Pos) /*!< 0x00000002 */ 2263 #define ADC_CSR_EOSMP_MST ADC_CSR_EOSMP_MST_Msk /*!< ADC multimode master group regular end of sampling flag */ 2264 #define ADC_CSR_EOC_MST_Pos (2U) 2265 #define ADC_CSR_EOC_MST_Msk (0x1UL << ADC_CSR_EOC_MST_Pos) /*!< 0x00000004 */ 2266 #define ADC_CSR_EOC_MST ADC_CSR_EOC_MST_Msk /*!< ADC multimode master group regular end of unitary conversion flag */ 2267 #define ADC_CSR_EOS_MST_Pos (3U) 2268 #define ADC_CSR_EOS_MST_Msk (0x1UL << ADC_CSR_EOS_MST_Pos) /*!< 0x00000008 */ 2269 #define ADC_CSR_EOS_MST ADC_CSR_EOS_MST_Msk /*!< ADC multimode master group regular end of sequence conversions flag */ 2270 #define ADC_CSR_OVR_MST_Pos (4U) 2271 #define ADC_CSR_OVR_MST_Msk (0x1UL << ADC_CSR_OVR_MST_Pos) /*!< 0x00000010 */ 2272 #define ADC_CSR_OVR_MST ADC_CSR_OVR_MST_Msk /*!< ADC multimode master group regular overrun flag */ 2273 #define ADC_CSR_JEOC_MST_Pos (5U) 2274 #define ADC_CSR_JEOC_MST_Msk (0x1UL << ADC_CSR_JEOC_MST_Pos) /*!< 0x00000020 */ 2275 #define ADC_CSR_JEOC_MST ADC_CSR_JEOC_MST_Msk /*!< ADC multimode master group injected end of unitary conversion flag */ 2276 #define ADC_CSR_JEOS_MST_Pos (6U) 2277 #define ADC_CSR_JEOS_MST_Msk (0x1UL << ADC_CSR_JEOS_MST_Pos) /*!< 0x00000040 */ 2278 #define ADC_CSR_JEOS_MST ADC_CSR_JEOS_MST_Msk /*!< ADC multimode master group injected end of sequence conversions flag */ 2279 #define ADC_CSR_AWD1_MST_Pos (7U) 2280 #define ADC_CSR_AWD1_MST_Msk (0x1UL << ADC_CSR_AWD1_MST_Pos) /*!< 0x00000080 */ 2281 #define ADC_CSR_AWD1_MST ADC_CSR_AWD1_MST_Msk /*!< ADC multimode master analog watchdog 1 flag */ 2282 #define ADC_CSR_AWD2_MST_Pos (8U) 2283 #define ADC_CSR_AWD2_MST_Msk (0x1UL << ADC_CSR_AWD2_MST_Pos) /*!< 0x00000100 */ 2284 #define ADC_CSR_AWD2_MST ADC_CSR_AWD2_MST_Msk /*!< ADC multimode master analog watchdog 2 flag */ 2285 #define ADC_CSR_AWD3_MST_Pos (9U) 2286 #define ADC_CSR_AWD3_MST_Msk (0x1UL << ADC_CSR_AWD3_MST_Pos) /*!< 0x00000200 */ 2287 #define ADC_CSR_AWD3_MST ADC_CSR_AWD3_MST_Msk /*!< ADC multimode master analog watchdog 3 flag */ 2288 #define ADC_CSR_JQOVF_MST_Pos (10U) 2289 #define ADC_CSR_JQOVF_MST_Msk (0x1UL << ADC_CSR_JQOVF_MST_Pos) /*!< 0x00000400 */ 2290 #define ADC_CSR_JQOVF_MST ADC_CSR_JQOVF_MST_Msk /*!< ADC multimode master group injected contexts queue overflow flag */ 2291 2292 #define ADC_CSR_ADRDY_SLV_Pos (16U) 2293 #define ADC_CSR_ADRDY_SLV_Msk (0x1UL << ADC_CSR_ADRDY_SLV_Pos) /*!< 0x00010000 */ 2294 #define ADC_CSR_ADRDY_SLV ADC_CSR_ADRDY_SLV_Msk /*!< ADC multimode slave ready flag */ 2295 #define ADC_CSR_EOSMP_SLV_Pos (17U) 2296 #define ADC_CSR_EOSMP_SLV_Msk (0x1UL << ADC_CSR_EOSMP_SLV_Pos) /*!< 0x00020000 */ 2297 #define ADC_CSR_EOSMP_SLV ADC_CSR_EOSMP_SLV_Msk /*!< ADC multimode slave group regular end of sampling flag */ 2298 #define ADC_CSR_EOC_SLV_Pos (18U) 2299 #define ADC_CSR_EOC_SLV_Msk (0x1UL << ADC_CSR_EOC_SLV_Pos) /*!< 0x00040000 */ 2300 #define ADC_CSR_EOC_SLV ADC_CSR_EOC_SLV_Msk /*!< ADC multimode slave group regular end of unitary conversion flag */ 2301 #define ADC_CSR_EOS_SLV_Pos (19U) 2302 #define ADC_CSR_EOS_SLV_Msk (0x1UL << ADC_CSR_EOS_SLV_Pos) /*!< 0x00080000 */ 2303 #define ADC_CSR_EOS_SLV ADC_CSR_EOS_SLV_Msk /*!< ADC multimode slave group regular end of sequence conversions flag */ 2304 #define ADC_CSR_OVR_SLV_Pos (20U) 2305 #define ADC_CSR_OVR_SLV_Msk (0x1UL << ADC_CSR_OVR_SLV_Pos) /*!< 0x00100000 */ 2306 #define ADC_CSR_OVR_SLV ADC_CSR_OVR_SLV_Msk /*!< ADC multimode slave group regular overrun flag */ 2307 #define ADC_CSR_JEOC_SLV_Pos (21U) 2308 #define ADC_CSR_JEOC_SLV_Msk (0x1UL << ADC_CSR_JEOC_SLV_Pos) /*!< 0x00200000 */ 2309 #define ADC_CSR_JEOC_SLV ADC_CSR_JEOC_SLV_Msk /*!< ADC multimode slave group injected end of unitary conversion flag */ 2310 #define ADC_CSR_JEOS_SLV_Pos (22U) 2311 #define ADC_CSR_JEOS_SLV_Msk (0x1UL << ADC_CSR_JEOS_SLV_Pos) /*!< 0x00400000 */ 2312 #define ADC_CSR_JEOS_SLV ADC_CSR_JEOS_SLV_Msk /*!< ADC multimode slave group injected end of sequence conversions flag */ 2313 #define ADC_CSR_AWD1_SLV_Pos (23U) 2314 #define ADC_CSR_AWD1_SLV_Msk (0x1UL << ADC_CSR_AWD1_SLV_Pos) /*!< 0x00800000 */ 2315 #define ADC_CSR_AWD1_SLV ADC_CSR_AWD1_SLV_Msk /*!< ADC multimode slave analog watchdog 1 flag */ 2316 #define ADC_CSR_AWD2_SLV_Pos (24U) 2317 #define ADC_CSR_AWD2_SLV_Msk (0x1UL << ADC_CSR_AWD2_SLV_Pos) /*!< 0x01000000 */ 2318 #define ADC_CSR_AWD2_SLV ADC_CSR_AWD2_SLV_Msk /*!< ADC multimode slave analog watchdog 2 flag */ 2319 #define ADC_CSR_AWD3_SLV_Pos (25U) 2320 #define ADC_CSR_AWD3_SLV_Msk (0x1UL << ADC_CSR_AWD3_SLV_Pos) /*!< 0x02000000 */ 2321 #define ADC_CSR_AWD3_SLV ADC_CSR_AWD3_SLV_Msk /*!< ADC multimode slave analog watchdog 3 flag */ 2322 #define ADC_CSR_JQOVF_SLV_Pos (26U) 2323 #define ADC_CSR_JQOVF_SLV_Msk (0x1UL << ADC_CSR_JQOVF_SLV_Pos) /*!< 0x04000000 */ 2324 #define ADC_CSR_JQOVF_SLV ADC_CSR_JQOVF_SLV_Msk /*!< ADC multimode slave group injected contexts queue overflow flag */ 2325 2326 /******************** Bit definition for ADC_CCR register *******************/ 2327 #define ADC_CCR_DUAL_Pos (0U) 2328 #define ADC_CCR_DUAL_Msk (0x1FUL << ADC_CCR_DUAL_Pos) /*!< 0x0000001F */ 2329 #define ADC_CCR_DUAL ADC_CCR_DUAL_Msk /*!< ADC multimode mode selection */ 2330 #define ADC_CCR_DUAL_0 (0x01UL << ADC_CCR_DUAL_Pos) /*!< 0x00000001 */ 2331 #define ADC_CCR_DUAL_1 (0x02UL << ADC_CCR_DUAL_Pos) /*!< 0x00000002 */ 2332 #define ADC_CCR_DUAL_2 (0x04UL << ADC_CCR_DUAL_Pos) /*!< 0x00000004 */ 2333 #define ADC_CCR_DUAL_3 (0x08UL << ADC_CCR_DUAL_Pos) /*!< 0x00000008 */ 2334 #define ADC_CCR_DUAL_4 (0x10UL << ADC_CCR_DUAL_Pos) /*!< 0x00000010 */ 2335 2336 #define ADC_CCR_DELAY_Pos (8U) 2337 #define ADC_CCR_DELAY_Msk (0xFUL << ADC_CCR_DELAY_Pos) /*!< 0x00000F00 */ 2338 #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk /*!< ADC multimode delay between 2 sampling phases */ 2339 #define ADC_CCR_DELAY_0 (0x1UL << ADC_CCR_DELAY_Pos) /*!< 0x00000100 */ 2340 #define ADC_CCR_DELAY_1 (0x2UL << ADC_CCR_DELAY_Pos) /*!< 0x00000200 */ 2341 #define ADC_CCR_DELAY_2 (0x4UL << ADC_CCR_DELAY_Pos) /*!< 0x00000400 */ 2342 #define ADC_CCR_DELAY_3 (0x8UL << ADC_CCR_DELAY_Pos) /*!< 0x00000800 */ 2343 2344 #define ADC_CCR_DMACFG_Pos (13U) 2345 #define ADC_CCR_DMACFG_Msk (0x1UL << ADC_CCR_DMACFG_Pos) /*!< 0x00002000 */ 2346 #define ADC_CCR_DMACFG ADC_CCR_DMACFG_Msk /*!< ADC multimode DMA transfer configuration */ 2347 2348 #define ADC_CCR_MDMA_Pos (14U) 2349 #define ADC_CCR_MDMA_Msk (0x3UL << ADC_CCR_MDMA_Pos) /*!< 0x0000C000 */ 2350 #define ADC_CCR_MDMA ADC_CCR_MDMA_Msk /*!< ADC multimode DMA transfer enable */ 2351 #define ADC_CCR_MDMA_0 (0x1UL << ADC_CCR_MDMA_Pos) /*!< 0x00004000 */ 2352 #define ADC_CCR_MDMA_1 (0x2UL << ADC_CCR_MDMA_Pos) /*!< 0x00008000 */ 2353 2354 #define ADC_CCR_CKMODE_Pos (16U) 2355 #define ADC_CCR_CKMODE_Msk (0x3UL << ADC_CCR_CKMODE_Pos) /*!< 0x00030000 */ 2356 #define ADC_CCR_CKMODE ADC_CCR_CKMODE_Msk /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */ 2357 #define ADC_CCR_CKMODE_0 (0x1UL << ADC_CCR_CKMODE_Pos) /*!< 0x00010000 */ 2358 #define ADC_CCR_CKMODE_1 (0x2UL << ADC_CCR_CKMODE_Pos) /*!< 0x00020000 */ 2359 2360 #define ADC_CCR_PRESC_Pos (18U) 2361 #define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */ 2362 #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC common clock prescaler, only for clock source asynchronous */ 2363 #define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */ 2364 #define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */ 2365 #define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */ 2366 #define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */ 2367 2368 #define ADC_CCR_VREFEN_Pos (22U) 2369 #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */ 2370 #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */ 2371 #define ADC_CCR_VSENSESEL_Pos (23U) 2372 #define ADC_CCR_VSENSESEL_Msk (0x1UL << ADC_CCR_VSENSESEL_Pos) /*!< 0x00800000 */ 2373 #define ADC_CCR_VSENSESEL ADC_CCR_VSENSESEL_Msk /*!< ADC internal path to temperature sensor enable */ 2374 #define ADC_CCR_VBATSEL_Pos (24U) 2375 #define ADC_CCR_VBATSEL_Msk (0x1UL << ADC_CCR_VBATSEL_Pos) /*!< 0x01000000 */ 2376 #define ADC_CCR_VBATSEL ADC_CCR_VBATSEL_Msk /*!< ADC internal path to battery voltage enable */ 2377 2378 /******************** Bit definition for ADC_CDR register *******************/ 2379 #define ADC_CDR_RDATA_MST_Pos (0U) 2380 #define ADC_CDR_RDATA_MST_Msk (0xFFFFUL << ADC_CDR_RDATA_MST_Pos) /*!< 0x0000FFFF */ 2381 #define ADC_CDR_RDATA_MST ADC_CDR_RDATA_MST_Msk /*!< ADC multimode master group regular conversion data */ 2382 2383 #define ADC_CDR_RDATA_SLV_Pos (16U) 2384 #define ADC_CDR_RDATA_SLV_Msk (0xFFFFUL << ADC_CDR_RDATA_SLV_Pos) /*!< 0xFFFF0000 */ 2385 #define ADC_CDR_RDATA_SLV ADC_CDR_RDATA_SLV_Msk /*!< ADC multimode slave group regular conversion data */ 2386 2387 /******************************************************************************/ 2388 /* */ 2389 /* Advanced Encryption Standard (AES) */ 2390 /* */ 2391 /******************************************************************************/ 2392 /******************* Bit definition for AES_CR register *********************/ 2393 #define AES_CR_EN_Pos (0U) 2394 #define AES_CR_EN_Msk (0x1UL << AES_CR_EN_Pos) /*!< 0x00000001 */ 2395 #define AES_CR_EN AES_CR_EN_Msk /*!< AES Enable */ 2396 #define AES_CR_DATATYPE_Pos (1U) 2397 #define AES_CR_DATATYPE_Msk (0x3UL << AES_CR_DATATYPE_Pos) /*!< 0x00000006 */ 2398 #define AES_CR_DATATYPE AES_CR_DATATYPE_Msk /*!< Data type selection */ 2399 #define AES_CR_DATATYPE_0 (0x1UL << AES_CR_DATATYPE_Pos) /*!< 0x00000002 */ 2400 #define AES_CR_DATATYPE_1 (0x2UL << AES_CR_DATATYPE_Pos) /*!< 0x00000004 */ 2401 2402 #define AES_CR_MODE_Pos (3U) 2403 #define AES_CR_MODE_Msk (0x3UL << AES_CR_MODE_Pos) /*!< 0x00000018 */ 2404 #define AES_CR_MODE AES_CR_MODE_Msk /*!< AES Mode Of Operation */ 2405 #define AES_CR_MODE_0 (0x1UL << AES_CR_MODE_Pos) /*!< 0x00000008 */ 2406 #define AES_CR_MODE_1 (0x2UL << AES_CR_MODE_Pos) /*!< 0x00000010 */ 2407 2408 #define AES_CR_CHMOD_Pos (5U) 2409 #define AES_CR_CHMOD_Msk (0x803UL << AES_CR_CHMOD_Pos) /*!< 0x00010060 */ 2410 #define AES_CR_CHMOD AES_CR_CHMOD_Msk /*!< AES Chaining Mode */ 2411 #define AES_CR_CHMOD_0 (0x001UL << AES_CR_CHMOD_Pos) /*!< 0x00000020 */ 2412 #define AES_CR_CHMOD_1 (0x002UL << AES_CR_CHMOD_Pos) /*!< 0x00000040 */ 2413 #define AES_CR_CHMOD_2 (0x800UL << AES_CR_CHMOD_Pos) /*!< 0x00010000 */ 2414 2415 #define AES_CR_CCFC_Pos (7U) 2416 #define AES_CR_CCFC_Msk (0x1UL << AES_CR_CCFC_Pos) /*!< 0x00000080 */ 2417 #define AES_CR_CCFC AES_CR_CCFC_Msk /*!< Computation Complete Flag Clear */ 2418 #define AES_CR_ERRC_Pos (8U) 2419 #define AES_CR_ERRC_Msk (0x1UL << AES_CR_ERRC_Pos) /*!< 0x00000100 */ 2420 #define AES_CR_ERRC AES_CR_ERRC_Msk /*!< Error Clear */ 2421 #define AES_CR_CCFIE_Pos (9U) 2422 #define AES_CR_CCFIE_Msk (0x1UL << AES_CR_CCFIE_Pos) /*!< 0x00000200 */ 2423 #define AES_CR_CCFIE AES_CR_CCFIE_Msk /*!< Computation Complete Flag Interrupt Enable */ 2424 #define AES_CR_ERRIE_Pos (10U) 2425 #define AES_CR_ERRIE_Msk (0x1UL << AES_CR_ERRIE_Pos) /*!< 0x00000400 */ 2426 #define AES_CR_ERRIE AES_CR_ERRIE_Msk /*!< Error Interrupt Enable */ 2427 #define AES_CR_DMAINEN_Pos (11U) 2428 #define AES_CR_DMAINEN_Msk (0x1UL << AES_CR_DMAINEN_Pos) /*!< 0x00000800 */ 2429 #define AES_CR_DMAINEN AES_CR_DMAINEN_Msk /*!< Enable data input phase DMA management */ 2430 #define AES_CR_DMAOUTEN_Pos (12U) 2431 #define AES_CR_DMAOUTEN_Msk (0x1UL << AES_CR_DMAOUTEN_Pos) /*!< 0x00001000 */ 2432 #define AES_CR_DMAOUTEN AES_CR_DMAOUTEN_Msk /*!< Enable data output phase DMA management */ 2433 2434 #define AES_CR_GCMPH_Pos (13U) 2435 #define AES_CR_GCMPH_Msk (0x3UL << AES_CR_GCMPH_Pos) /*!< 0x00006000 */ 2436 #define AES_CR_GCMPH AES_CR_GCMPH_Msk /*!< GCM Phase */ 2437 #define AES_CR_GCMPH_0 (0x1UL << AES_CR_GCMPH_Pos) /*!< 0x00002000 */ 2438 #define AES_CR_GCMPH_1 (0x2UL << AES_CR_GCMPH_Pos) /*!< 0x00004000 */ 2439 2440 #define AES_CR_KEYSIZE_Pos (18U) 2441 #define AES_CR_KEYSIZE_Msk (0x1UL << AES_CR_KEYSIZE_Pos) /*!< 0x00040000 */ 2442 #define AES_CR_KEYSIZE AES_CR_KEYSIZE_Msk /*!< Key size selection */ 2443 #define AES_CR_NPBLB_Pos (20U) 2444 #define AES_CR_NPBLB_Msk (0xFUL << AES_CR_NPBLB_Pos) /*!< 0x00F00000 */ 2445 #define AES_CR_NPBLB AES_CR_NPBLB_Msk /*!< Number of padding bytes in payload last block */ 2446 #define AES_CR_NPBLB_0 (0x1UL << AES_CR_NPBLB_Pos) /*!< 0x00100000 */ 2447 #define AES_CR_NPBLB_1 (0x2UL << AES_CR_NPBLB_Pos) /*!< 0x00200000 */ 2448 #define AES_CR_NPBLB_2 (0x4UL << AES_CR_NPBLB_Pos) /*!< 0x00400000 */ 2449 #define AES_CR_NPBLB_3 (0x8UL << AES_CR_NPBLB_Pos) /*!< 0x00800000 */ 2450 2451 /******************* Bit definition for AES_SR register *********************/ 2452 #define AES_SR_CCF_Pos (0U) 2453 #define AES_SR_CCF_Msk (0x1UL << AES_SR_CCF_Pos) /*!< 0x00000001 */ 2454 #define AES_SR_CCF AES_SR_CCF_Msk /*!< Computation Complete Flag */ 2455 #define AES_SR_RDERR_Pos (1U) 2456 #define AES_SR_RDERR_Msk (0x1UL << AES_SR_RDERR_Pos) /*!< 0x00000002 */ 2457 #define AES_SR_RDERR AES_SR_RDERR_Msk /*!< Read Error Flag */ 2458 #define AES_SR_WRERR_Pos (2U) 2459 #define AES_SR_WRERR_Msk (0x1UL << AES_SR_WRERR_Pos) /*!< 0x00000004 */ 2460 #define AES_SR_WRERR AES_SR_WRERR_Msk /*!< Write Error Flag */ 2461 #define AES_SR_BUSY_Pos (3U) 2462 #define AES_SR_BUSY_Msk (0x1UL << AES_SR_BUSY_Pos) /*!< 0x00000008 */ 2463 #define AES_SR_BUSY AES_SR_BUSY_Msk /*!< Busy Flag */ 2464 2465 /******************* Bit definition for AES_DINR register *******************/ 2466 #define AES_DINR_Pos (0U) 2467 #define AES_DINR_Msk (0xFFFFFFFFUL << AES_DINR_Pos) /*!< 0xFFFFFFFF */ 2468 #define AES_DINR AES_DINR_Msk /*!< AES Data Input Register */ 2469 2470 /******************* Bit definition for AES_DOUTR register ******************/ 2471 #define AES_DOUTR_Pos (0U) 2472 #define AES_DOUTR_Msk (0xFFFFFFFFUL << AES_DOUTR_Pos) /*!< 0xFFFFFFFF */ 2473 #define AES_DOUTR AES_DOUTR_Msk /*!< AES Data Output Register */ 2474 2475 /******************* Bit definition for AES_KEYR0 register ******************/ 2476 #define AES_KEYR0_Pos (0U) 2477 #define AES_KEYR0_Msk (0xFFFFFFFFUL << AES_KEYR0_Pos) /*!< 0xFFFFFFFF */ 2478 #define AES_KEYR0 AES_KEYR0_Msk /*!< AES Key Register 0 */ 2479 2480 /******************* Bit definition for AES_KEYR1 register ******************/ 2481 #define AES_KEYR1_Pos (0U) 2482 #define AES_KEYR1_Msk (0xFFFFFFFFUL << AES_KEYR1_Pos) /*!< 0xFFFFFFFF */ 2483 #define AES_KEYR1 AES_KEYR1_Msk /*!< AES Key Register 1 */ 2484 2485 /******************* Bit definition for AES_KEYR2 register ******************/ 2486 #define AES_KEYR2_Pos (0U) 2487 #define AES_KEYR2_Msk (0xFFFFFFFFUL << AES_KEYR2_Pos) /*!< 0xFFFFFFFF */ 2488 #define AES_KEYR2 AES_KEYR2_Msk /*!< AES Key Register 2 */ 2489 2490 /******************* Bit definition for AES_KEYR3 register ******************/ 2491 #define AES_KEYR3_Pos (0U) 2492 #define AES_KEYR3_Msk (0xFFFFFFFFUL << AES_KEYR3_Pos) /*!< 0xFFFFFFFF */ 2493 #define AES_KEYR3 AES_KEYR3_Msk /*!< AES Key Register 3 */ 2494 2495 /******************* Bit definition for AES_KEYR4 register ******************/ 2496 #define AES_KEYR4_Pos (0U) 2497 #define AES_KEYR4_Msk (0xFFFFFFFFUL << AES_KEYR4_Pos) /*!< 0xFFFFFFFF */ 2498 #define AES_KEYR4 AES_KEYR4_Msk /*!< AES Key Register 4 */ 2499 2500 /******************* Bit definition for AES_KEYR5 register ******************/ 2501 #define AES_KEYR5_Pos (0U) 2502 #define AES_KEYR5_Msk (0xFFFFFFFFUL << AES_KEYR5_Pos) /*!< 0xFFFFFFFF */ 2503 #define AES_KEYR5 AES_KEYR5_Msk /*!< AES Key Register 5 */ 2504 2505 /******************* Bit definition for AES_KEYR6 register ******************/ 2506 #define AES_KEYR6_Pos (0U) 2507 #define AES_KEYR6_Msk (0xFFFFFFFFUL << AES_KEYR6_Pos) /*!< 0xFFFFFFFF */ 2508 #define AES_KEYR6 AES_KEYR6_Msk /*!< AES Key Register 6 */ 2509 2510 /******************* Bit definition for AES_KEYR7 register ******************/ 2511 #define AES_KEYR7_Pos (0U) 2512 #define AES_KEYR7_Msk (0xFFFFFFFFUL << AES_KEYR7_Pos) /*!< 0xFFFFFFFF */ 2513 #define AES_KEYR7 AES_KEYR7_Msk /*!< AES Key Register 7 */ 2514 2515 /******************* Bit definition for AES_IVR0 register ******************/ 2516 #define AES_IVR0_Pos (0U) 2517 #define AES_IVR0_Msk (0xFFFFFFFFUL << AES_IVR0_Pos) /*!< 0xFFFFFFFF */ 2518 #define AES_IVR0 AES_IVR0_Msk /*!< AES Initialization Vector Register 0 */ 2519 2520 /******************* Bit definition for AES_IVR1 register ******************/ 2521 #define AES_IVR1_Pos (0U) 2522 #define AES_IVR1_Msk (0xFFFFFFFFUL << AES_IVR1_Pos) /*!< 0xFFFFFFFF */ 2523 #define AES_IVR1 AES_IVR1_Msk /*!< AES Initialization Vector Register 1 */ 2524 2525 /******************* Bit definition for AES_IVR2 register ******************/ 2526 #define AES_IVR2_Pos (0U) 2527 #define AES_IVR2_Msk (0xFFFFFFFFUL << AES_IVR2_Pos) /*!< 0xFFFFFFFF */ 2528 #define AES_IVR2 AES_IVR2_Msk /*!< AES Initialization Vector Register 2 */ 2529 2530 /******************* Bit definition for AES_IVR3 register ******************/ 2531 #define AES_IVR3_Pos (0U) 2532 #define AES_IVR3_Msk (0xFFFFFFFFUL << AES_IVR3_Pos) /*!< 0xFFFFFFFF */ 2533 #define AES_IVR3 AES_IVR3_Msk /*!< AES Initialization Vector Register 3 */ 2534 2535 /******************* Bit definition for AES_SUSP0R register ******************/ 2536 #define AES_SUSP0R_Pos (0U) 2537 #define AES_SUSP0R_Msk (0xFFFFFFFFUL << AES_SUSP0R_Pos) /*!< 0xFFFFFFFF */ 2538 #define AES_SUSP0R AES_SUSP0R_Msk /*!< AES Suspend registers 0 */ 2539 2540 /******************* Bit definition for AES_SUSP1R register ******************/ 2541 #define AES_SUSP1R_Pos (0U) 2542 #define AES_SUSP1R_Msk (0xFFFFFFFFUL << AES_SUSP1R_Pos) /*!< 0xFFFFFFFF */ 2543 #define AES_SUSP1R AES_SUSP1R_Msk /*!< AES Suspend registers 1 */ 2544 2545 /******************* Bit definition for AES_SUSP2R register ******************/ 2546 #define AES_SUSP2R_Pos (0U) 2547 #define AES_SUSP2R_Msk (0xFFFFFFFFUL << AES_SUSP2R_Pos) /*!< 0xFFFFFFFF */ 2548 #define AES_SUSP2R AES_SUSP2R_Msk /*!< AES Suspend registers 2 */ 2549 2550 /******************* Bit definition for AES_SUSP3R register ******************/ 2551 #define AES_SUSP3R_Pos (0U) 2552 #define AES_SUSP3R_Msk (0xFFFFFFFFUL << AES_SUSP3R_Pos) /*!< 0xFFFFFFFF */ 2553 #define AES_SUSP3R AES_SUSP3R_Msk /*!< AES Suspend registers 3 */ 2554 2555 /******************* Bit definition for AES_SUSP4R register ******************/ 2556 #define AES_SUSP4R_Pos (0U) 2557 #define AES_SUSP4R_Msk (0xFFFFFFFFUL << AES_SUSP4R_Pos) /*!< 0xFFFFFFFF */ 2558 #define AES_SUSP4R AES_SUSP4R_Msk /*!< AES Suspend registers 4 */ 2559 2560 /******************* Bit definition for AES_SUSP5R register ******************/ 2561 #define AES_SUSP5R_Pos (0U) 2562 #define AES_SUSP5R_Msk (0xFFFFFFFFUL << AES_SUSP5R_Pos) /*!< 0xFFFFFFFF */ 2563 #define AES_SUSP5R AES_SUSP5R_Msk /*!< AES Suspend registers 5 */ 2564 2565 /******************* Bit definition for AES_SUSP6R register ******************/ 2566 #define AES_SUSP6R_Pos (0U) 2567 #define AES_SUSP6R_Msk (0xFFFFFFFFUL << AES_SUSP6R_Pos) /*!< 0xFFFFFFFF */ 2568 #define AES_SUSP6R AES_SUSP6R_Msk /*!< AES Suspend registers 6 */ 2569 2570 /******************* Bit definition for AES_SUSP7R register ******************/ 2571 #define AES_SUSP7R_Pos (0U) 2572 #define AES_SUSP7R_Msk (0xFFFFFFFFUL << AES_SUSP7R_Pos) /*!< 0xFFFFFFFF */ 2573 #define AES_SUSP7R AES_SUSP7R_Msk /*!< AES Suspend registers 7 */ 2574 2575 /******************************************************************************/ 2576 /* */ 2577 /* Analog Comparators (COMP) */ 2578 /* */ 2579 /******************************************************************************/ 2580 /********************** Bit definition for COMP_CSR register ****************/ 2581 #define COMP_CSR_EN_Pos (0U) 2582 #define COMP_CSR_EN_Msk (0x1UL << COMP_CSR_EN_Pos) /*!< 0x00000001 */ 2583 #define COMP_CSR_EN COMP_CSR_EN_Msk /*!< Comparator enable */ 2584 2585 #define COMP_CSR_INMSEL_Pos (4U) 2586 #define COMP_CSR_INMSEL_Msk (0xFUL << COMP_CSR_INMSEL_Pos) /*!< 0x00000070 */ 2587 #define COMP_CSR_INMSEL COMP_CSR_INMSEL_Msk /*!< Comparator input minus selection */ 2588 #define COMP_CSR_INMSEL_0 (0x1UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000010 */ 2589 #define COMP_CSR_INMSEL_1 (0x2UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000020 */ 2590 #define COMP_CSR_INMSEL_2 (0x4UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000040 */ 2591 #define COMP_CSR_INMSEL_3 (0x8UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000080 */ 2592 2593 #define COMP_CSR_INPSEL_Pos (8U) 2594 #define COMP_CSR_INPSEL_Msk (0x1UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000100 */ 2595 #define COMP_CSR_INPSEL COMP_CSR_INPSEL_Msk /*!< Comparator input plus selection */ 2596 2597 #define COMP_CSR_POLARITY_Pos (15U) 2598 #define COMP_CSR_POLARITY_Msk (0x1UL << COMP_CSR_POLARITY_Pos) /*!< 0x00008000 */ 2599 #define COMP_CSR_POLARITY COMP_CSR_POLARITY_Msk /*!< Comparator output polarity */ 2600 2601 #define COMP_CSR_HYST_Pos (16U) 2602 #define COMP_CSR_HYST_Msk (0x7UL << COMP_CSR_HYST_Pos) /*!< 0x00070000 */ 2603 #define COMP_CSR_HYST COMP_CSR_HYST_Msk /*!< Comparator hysteresis */ 2604 #define COMP_CSR_HYST_0 (0x1UL << COMP_CSR_HYST_Pos) /*!< 0x00010000 */ 2605 #define COMP_CSR_HYST_1 (0x2UL << COMP_CSR_HYST_Pos) /*!< 0x00020000 */ 2606 #define COMP_CSR_HYST_2 (0x4UL << COMP_CSR_HYST_Pos) /*!< 0x00040000 */ 2607 2608 #define COMP_CSR_BLANKING_Pos (19U) 2609 #define COMP_CSR_BLANKING_Msk (0x7UL << COMP_CSR_BLANKING_Pos) /*!< 0x00380000 */ 2610 #define COMP_CSR_BLANKING COMP_CSR_BLANKING_Msk /*!< Comparator blanking source */ 2611 #define COMP_CSR_BLANKING_0 (0x1UL << COMP_CSR_BLANKING_Pos) /*!< 0x00080000 */ 2612 #define COMP_CSR_BLANKING_1 (0x2UL << COMP_CSR_BLANKING_Pos) /*!< 0x00100000 */ 2613 #define COMP_CSR_BLANKING_2 (0x4UL << COMP_CSR_BLANKING_Pos) /*!< 0x00200000 */ 2614 2615 #define COMP_CSR_BRGEN_Pos (22U) 2616 #define COMP_CSR_BRGEN_Msk (0x1UL << COMP_CSR_BRGEN_Pos) /*!< 0x00400000 */ 2617 #define COMP_CSR_BRGEN COMP_CSR_BRGEN_Msk /*!< Comparator scaler bridge enable */ 2618 2619 #define COMP_CSR_SCALEN_Pos (23U) 2620 #define COMP_CSR_SCALEN_Msk (0x1UL << COMP_CSR_SCALEN_Pos) /*!< 0x00800000 */ 2621 #define COMP_CSR_SCALEN COMP_CSR_SCALEN_Msk /*!< Comparator voltage scaler enable */ 2622 2623 #define COMP_CSR_VALUE_Pos (30U) 2624 #define COMP_CSR_VALUE_Msk (0x1UL << COMP_CSR_VALUE_Pos) /*!< 0x40000000 */ 2625 #define COMP_CSR_VALUE COMP_CSR_VALUE_Msk /*!< Comparator output level */ 2626 2627 #define COMP_CSR_LOCK_Pos (31U) 2628 #define COMP_CSR_LOCK_Msk (0x1UL << COMP_CSR_LOCK_Pos) /*!< 0x80000000 */ 2629 #define COMP_CSR_LOCK COMP_CSR_LOCK_Msk /*!< Comparator lock */ 2630 2631 /******************************************************************************/ 2632 /* */ 2633 /* CORDIC calculation unit */ 2634 /* */ 2635 /******************************************************************************/ 2636 /******************* Bit definition for CORDIC_CSR register *****************/ 2637 #define CORDIC_CSR_FUNC_Pos (0U) 2638 #define CORDIC_CSR_FUNC_Msk (0xFUL << CORDIC_CSR_FUNC_Pos) /*!< 0x0000000F */ 2639 #define CORDIC_CSR_FUNC CORDIC_CSR_FUNC_Msk /*!< Function */ 2640 #define CORDIC_CSR_FUNC_0 (0x1UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000001 */ 2641 #define CORDIC_CSR_FUNC_1 (0x2UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000002 */ 2642 #define CORDIC_CSR_FUNC_2 (0x4UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000004 */ 2643 #define CORDIC_CSR_FUNC_3 (0x8UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000008 */ 2644 #define CORDIC_CSR_PRECISION_Pos (4U) 2645 #define CORDIC_CSR_PRECISION_Msk (0xFUL << CORDIC_CSR_PRECISION_Pos) /*!< 0x000000F0 */ 2646 #define CORDIC_CSR_PRECISION CORDIC_CSR_PRECISION_Msk /*!< Precision */ 2647 #define CORDIC_CSR_PRECISION_0 (0x1UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000010 */ 2648 #define CORDIC_CSR_PRECISION_1 (0x2UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000020 */ 2649 #define CORDIC_CSR_PRECISION_2 (0x4UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000040 */ 2650 #define CORDIC_CSR_PRECISION_3 (0x8UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000080 */ 2651 #define CORDIC_CSR_SCALE_Pos (8U) 2652 #define CORDIC_CSR_SCALE_Msk (0x7UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000700 */ 2653 #define CORDIC_CSR_SCALE CORDIC_CSR_SCALE_Msk /*!< Scaling factor */ 2654 #define CORDIC_CSR_SCALE_0 (0x1UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000100 */ 2655 #define CORDIC_CSR_SCALE_1 (0x2UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000200 */ 2656 #define CORDIC_CSR_SCALE_2 (0x4UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000400 */ 2657 #define CORDIC_CSR_IEN_Pos (16U) 2658 #define CORDIC_CSR_IEN_Msk (0x1UL << CORDIC_CSR_IEN_Pos) /*!< 0x00010000 */ 2659 #define CORDIC_CSR_IEN CORDIC_CSR_IEN_Msk /*!< Interrupt Enable */ 2660 #define CORDIC_CSR_DMAREN_Pos (17U) 2661 #define CORDIC_CSR_DMAREN_Msk (0x1UL << CORDIC_CSR_DMAREN_Pos) /*!< 0x00020000 */ 2662 #define CORDIC_CSR_DMAREN CORDIC_CSR_DMAREN_Msk /*!< DMA Read channel Enable */ 2663 #define CORDIC_CSR_DMAWEN_Pos (18U) 2664 #define CORDIC_CSR_DMAWEN_Msk (0x1UL << CORDIC_CSR_DMAWEN_Pos) /*!< 0x00040000 */ 2665 #define CORDIC_CSR_DMAWEN CORDIC_CSR_DMAWEN_Msk /*!< DMA Write channel Enable */ 2666 #define CORDIC_CSR_NRES_Pos (19U) 2667 #define CORDIC_CSR_NRES_Msk (0x1UL << CORDIC_CSR_NRES_Pos) /*!< 0x00080000 */ 2668 #define CORDIC_CSR_NRES CORDIC_CSR_NRES_Msk /*!< Number of results in WDATA register */ 2669 #define CORDIC_CSR_NARGS_Pos (20U) 2670 #define CORDIC_CSR_NARGS_Msk (0x1UL << CORDIC_CSR_NARGS_Pos) /*!< 0x00100000 */ 2671 #define CORDIC_CSR_NARGS CORDIC_CSR_NARGS_Msk /*!< Number of arguments in RDATA register */ 2672 #define CORDIC_CSR_RESSIZE_Pos (21U) 2673 #define CORDIC_CSR_RESSIZE_Msk (0x1UL << CORDIC_CSR_RESSIZE_Pos) /*!< 0x00200000 */ 2674 #define CORDIC_CSR_RESSIZE CORDIC_CSR_RESSIZE_Msk /*!< Width of output data */ 2675 #define CORDIC_CSR_ARGSIZE_Pos (22U) 2676 #define CORDIC_CSR_ARGSIZE_Msk (0x1UL << CORDIC_CSR_ARGSIZE_Pos) /*!< 0x00400000 */ 2677 #define CORDIC_CSR_ARGSIZE CORDIC_CSR_ARGSIZE_Msk /*!< Width of input data */ 2678 #define CORDIC_CSR_RRDY_Pos (31U) 2679 #define CORDIC_CSR_RRDY_Msk (0x1UL << CORDIC_CSR_RRDY_Pos) /*!< 0x80000000 */ 2680 #define CORDIC_CSR_RRDY CORDIC_CSR_RRDY_Msk /*!< Result Ready Flag */ 2681 2682 /******************* Bit definition for CORDIC_WDATA register ***************/ 2683 #define CORDIC_WDATA_ARG_Pos (0U) 2684 #define CORDIC_WDATA_ARG_Msk (0xFFFFFFFFUL << CORDIC_WDATA_ARG_Pos) /*!< 0xFFFFFFFF */ 2685 #define CORDIC_WDATA_ARG CORDIC_WDATA_ARG_Msk /*!< Input Argument */ 2686 2687 /******************* Bit definition for CORDIC_RDATA register ***************/ 2688 #define CORDIC_RDATA_RES_Pos (0U) 2689 #define CORDIC_RDATA_RES_Msk (0xFFFFFFFFUL << CORDIC_RDATA_RES_Pos) /*!< 0xFFFFFFFF */ 2690 #define CORDIC_RDATA_RES CORDIC_RDATA_RES_Msk /*!< Output Result */ 2691 2692 /******************************************************************************/ 2693 /* */ 2694 /* CRC calculation unit */ 2695 /* */ 2696 /******************************************************************************/ 2697 /******************* Bit definition for CRC_DR register *********************/ 2698 #define CRC_DR_DR_Pos (0U) 2699 #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ 2700 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ 2701 2702 /******************* Bit definition for CRC_IDR register ********************/ 2703 #define CRC_IDR_IDR_Pos (0U) 2704 #define CRC_IDR_IDR_Msk (0xFFFFFFFFUL << CRC_IDR_IDR_Pos) /*!< 0xFFFFFFFF */ 2705 #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 32-bit data register bits */ 2706 2707 /******************** Bit definition for CRC_CR register ********************/ 2708 #define CRC_CR_RESET_Pos (0U) 2709 #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */ 2710 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */ 2711 #define CRC_CR_POLYSIZE_Pos (3U) 2712 #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */ 2713 #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */ 2714 #define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */ 2715 #define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */ 2716 #define CRC_CR_REV_IN_Pos (5U) 2717 #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */ 2718 #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */ 2719 #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */ 2720 #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */ 2721 #define CRC_CR_REV_OUT_Pos (7U) 2722 #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */ 2723 #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */ 2724 2725 /******************* Bit definition for CRC_INIT register *******************/ 2726 #define CRC_INIT_INIT_Pos (0U) 2727 #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */ 2728 #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */ 2729 2730 /******************* Bit definition for CRC_POL register ********************/ 2731 #define CRC_POL_POL_Pos (0U) 2732 #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */ 2733 #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */ 2734 2735 /******************************************************************************/ 2736 /* */ 2737 /* CRS Clock Recovery System */ 2738 /******************************************************************************/ 2739 2740 /******************* Bit definition for CRS_CR register *********************/ 2741 #define CRS_CR_SYNCOKIE_Pos (0U) 2742 #define CRS_CR_SYNCOKIE_Msk (0x1UL << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */ 2743 #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /*!< SYNC event OK interrupt enable */ 2744 #define CRS_CR_SYNCWARNIE_Pos (1U) 2745 #define CRS_CR_SYNCWARNIE_Msk (0x1UL << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */ 2746 #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /*!< SYNC warning interrupt enable */ 2747 #define CRS_CR_ERRIE_Pos (2U) 2748 #define CRS_CR_ERRIE_Msk (0x1UL << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */ 2749 #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /*!< SYNC error or trimming error interrupt enable */ 2750 #define CRS_CR_ESYNCIE_Pos (3U) 2751 #define CRS_CR_ESYNCIE_Msk (0x1UL << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */ 2752 #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /*!< Expected SYNC interrupt enable */ 2753 #define CRS_CR_CEN_Pos (5U) 2754 #define CRS_CR_CEN_Msk (0x1UL << CRS_CR_CEN_Pos) /*!< 0x00000020 */ 2755 #define CRS_CR_CEN CRS_CR_CEN_Msk /*!< Frequency error counter enable */ 2756 #define CRS_CR_AUTOTRIMEN_Pos (6U) 2757 #define CRS_CR_AUTOTRIMEN_Msk (0x1UL << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */ 2758 #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /*!< Automatic trimming enable */ 2759 #define CRS_CR_SWSYNC_Pos (7U) 2760 #define CRS_CR_SWSYNC_Msk (0x1UL << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */ 2761 #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /*!< Generate software SYNC event */ 2762 #define CRS_CR_TRIM_Pos (8U) 2763 #define CRS_CR_TRIM_Msk (0x7FUL << CRS_CR_TRIM_Pos) /*!< 0x00007F00 */ 2764 #define CRS_CR_TRIM CRS_CR_TRIM_Msk /*!< HSI48 oscillator smooth trimming */ 2765 2766 /******************* Bit definition for CRS_CFGR register *********************/ 2767 #define CRS_CFGR_RELOAD_Pos (0U) 2768 #define CRS_CFGR_RELOAD_Msk (0xFFFFUL << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */ 2769 #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /*!< Counter reload value */ 2770 #define CRS_CFGR_FELIM_Pos (16U) 2771 #define CRS_CFGR_FELIM_Msk (0xFFUL << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */ 2772 #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /*!< Frequency error limit */ 2773 2774 #define CRS_CFGR_SYNCDIV_Pos (24U) 2775 #define CRS_CFGR_SYNCDIV_Msk (0x7UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */ 2776 #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /*!< SYNC divider */ 2777 #define CRS_CFGR_SYNCDIV_0 (0x1UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */ 2778 #define CRS_CFGR_SYNCDIV_1 (0x2UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */ 2779 #define CRS_CFGR_SYNCDIV_2 (0x4UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */ 2780 2781 #define CRS_CFGR_SYNCSRC_Pos (28U) 2782 #define CRS_CFGR_SYNCSRC_Msk (0x3UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */ 2783 #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /*!< SYNC signal source selection */ 2784 #define CRS_CFGR_SYNCSRC_0 (0x1UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */ 2785 #define CRS_CFGR_SYNCSRC_1 (0x2UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */ 2786 2787 #define CRS_CFGR_SYNCPOL_Pos (31U) 2788 #define CRS_CFGR_SYNCPOL_Msk (0x1UL << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */ 2789 #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /*!< SYNC polarity selection */ 2790 2791 /******************* Bit definition for CRS_ISR register *********************/ 2792 #define CRS_ISR_SYNCOKF_Pos (0U) 2793 #define CRS_ISR_SYNCOKF_Msk (0x1UL << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */ 2794 #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /*!< SYNC event OK flag */ 2795 #define CRS_ISR_SYNCWARNF_Pos (1U) 2796 #define CRS_ISR_SYNCWARNF_Msk (0x1UL << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */ 2797 #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /*!< SYNC warning flag */ 2798 #define CRS_ISR_ERRF_Pos (2U) 2799 #define CRS_ISR_ERRF_Msk (0x1UL << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */ 2800 #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /*!< Error flag */ 2801 #define CRS_ISR_ESYNCF_Pos (3U) 2802 #define CRS_ISR_ESYNCF_Msk (0x1UL << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */ 2803 #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /*!< Expected SYNC flag */ 2804 #define CRS_ISR_SYNCERR_Pos (8U) 2805 #define CRS_ISR_SYNCERR_Msk (0x1UL << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */ 2806 #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /*!< SYNC error */ 2807 #define CRS_ISR_SYNCMISS_Pos (9U) 2808 #define CRS_ISR_SYNCMISS_Msk (0x1UL << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */ 2809 #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /*!< SYNC missed */ 2810 #define CRS_ISR_TRIMOVF_Pos (10U) 2811 #define CRS_ISR_TRIMOVF_Msk (0x1UL << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */ 2812 #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /*!< Trimming overflow or underflow */ 2813 #define CRS_ISR_FEDIR_Pos (15U) 2814 #define CRS_ISR_FEDIR_Msk (0x1UL << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */ 2815 #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /*!< Frequency error direction */ 2816 #define CRS_ISR_FECAP_Pos (16U) 2817 #define CRS_ISR_FECAP_Msk (0xFFFFUL << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */ 2818 #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /*!< Frequency error capture */ 2819 2820 /******************* Bit definition for CRS_ICR register *********************/ 2821 #define CRS_ICR_SYNCOKC_Pos (0U) 2822 #define CRS_ICR_SYNCOKC_Msk (0x1UL << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */ 2823 #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /*!< SYNC event OK clear flag */ 2824 #define CRS_ICR_SYNCWARNC_Pos (1U) 2825 #define CRS_ICR_SYNCWARNC_Msk (0x1UL << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */ 2826 #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /*!< SYNC warning clear flag */ 2827 #define CRS_ICR_ERRC_Pos (2U) 2828 #define CRS_ICR_ERRC_Msk (0x1UL << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */ 2829 #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /*!< Error clear flag */ 2830 #define CRS_ICR_ESYNCC_Pos (3U) 2831 #define CRS_ICR_ESYNCC_Msk (0x1UL << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */ 2832 #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /*!< Expected SYNC clear flag */ 2833 2834 /******************************************************************************/ 2835 /* */ 2836 /* Digital to Analog Converter */ 2837 /* */ 2838 /******************************************************************************/ 2839 /* 2840 * @brief Specific device feature definitions (not present on all devices in the STM32G4 series) 2841 */ 2842 #define DAC_CHANNEL2_SUPPORT /*!< DAC feature available only on specific devices: DAC channel 2 available */ 2843 2844 /******************** Bit definition for DAC_CR register ********************/ 2845 #define DAC_CR_EN1_Pos (0U) 2846 #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */ 2847 #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */ 2848 #define DAC_CR_TEN1_Pos (1U) 2849 #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000002 */ 2850 #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */ 2851 2852 #define DAC_CR_TSEL1_Pos (2U) 2853 #define DAC_CR_TSEL1_Msk (0xFUL << DAC_CR_TSEL1_Pos) /*!< 0x0000003C */ 2854 #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[3:0] (DAC channel1 Trigger selection) */ 2855 #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000004 */ 2856 #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */ 2857 #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */ 2858 #define DAC_CR_TSEL1_3 (0x8UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */ 2859 2860 #define DAC_CR_WAVE1_Pos (6U) 2861 #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */ 2862 #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ 2863 #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */ 2864 #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */ 2865 2866 #define DAC_CR_MAMP1_Pos (8U) 2867 #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */ 2868 #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ 2869 #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */ 2870 #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */ 2871 #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */ 2872 #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */ 2873 2874 #define DAC_CR_DMAEN1_Pos (12U) 2875 #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */ 2876 #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */ 2877 #define DAC_CR_DMAUDRIE1_Pos (13U) 2878 #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */ 2879 #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel 1 DMA underrun interrupt enable >*/ 2880 #define DAC_CR_CEN1_Pos (14U) 2881 #define DAC_CR_CEN1_Msk (0x1UL << DAC_CR_CEN1_Pos) /*!< 0x00004000 */ 2882 #define DAC_CR_CEN1 DAC_CR_CEN1_Msk /*!<DAC channel 1 calibration enable >*/ 2883 2884 #define DAC_CR_HFSEL_Pos (15U) 2885 #define DAC_CR_HFSEL_Msk (0x1UL << DAC_CR_HFSEL_Pos) /*!< 0x00008000 */ 2886 #define DAC_CR_HFSEL DAC_CR_HFSEL_Msk /*!<DAC channel 1 and 2 high frequency mode enable >*/ 2887 2888 #define DAC_CR_EN2_Pos (16U) 2889 #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */ 2890 #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */ 2891 #define DAC_CR_TEN2_Pos (17U) 2892 #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00020000 */ 2893 #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */ 2894 2895 #define DAC_CR_TSEL2_Pos (18U) 2896 #define DAC_CR_TSEL2_Msk (0xFUL << DAC_CR_TSEL2_Pos) /*!< 0x003C0000 */ 2897 #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[3:0] (DAC channel2 Trigger selection) */ 2898 #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00040000 */ 2899 #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */ 2900 #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */ 2901 #define DAC_CR_TSEL2_3 (0x8UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */ 2902 2903 #define DAC_CR_WAVE2_Pos (22U) 2904 #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */ 2905 #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ 2906 #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */ 2907 #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */ 2908 2909 #define DAC_CR_MAMP2_Pos (24U) 2910 #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */ 2911 #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ 2912 #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */ 2913 #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */ 2914 #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */ 2915 #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */ 2916 2917 #define DAC_CR_DMAEN2_Pos (28U) 2918 #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */ 2919 #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enabled */ 2920 #define DAC_CR_DMAUDRIE2_Pos (29U) 2921 #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */ 2922 #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable >*/ 2923 #define DAC_CR_CEN2_Pos (30U) 2924 #define DAC_CR_CEN2_Msk (0x1UL << DAC_CR_CEN2_Pos) /*!< 0x40000000 */ 2925 #define DAC_CR_CEN2 DAC_CR_CEN2_Msk /*!<DAC channel2 calibration enable >*/ 2926 2927 /***************** Bit definition for DAC_SWTRIGR register ******************/ 2928 #define DAC_SWTRIGR_SWTRIG1_Pos (0U) 2929 #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */ 2930 #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */ 2931 #define DAC_SWTRIGR_SWTRIG2_Pos (1U) 2932 #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */ 2933 #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */ 2934 #define DAC_SWTRIGR_SWTRIGB1_Pos (16U) 2935 #define DAC_SWTRIGR_SWTRIGB1_Msk (0x1UL << DAC_SWTRIGR_SWTRIGB1_Pos) /*!< 0x00010000 */ 2936 #define DAC_SWTRIGR_SWTRIGB1 DAC_SWTRIGR_SWTRIGB1_Msk /*!<DAC channel1 software trigger B */ 2937 #define DAC_SWTRIGR_SWTRIGB2_Pos (17U) 2938 #define DAC_SWTRIGR_SWTRIGB2_Msk (0x1UL << DAC_SWTRIGR_SWTRIGB2_Pos) /*!< 0x00020000 */ 2939 #define DAC_SWTRIGR_SWTRIGB2 DAC_SWTRIGR_SWTRIGB2_Msk /*!<DAC channel2 software trigger B */ 2940 2941 /***************** Bit definition for DAC_DHR12R1 register ******************/ 2942 #define DAC_DHR12R1_DACC1DHR_Pos (0U) 2943 #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */ 2944 #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */ 2945 #define DAC_DHR12R1_DACC1DHRB_Pos (16U) 2946 #define DAC_DHR12R1_DACC1DHRB_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHRB_Pos) /*!< 0x0FFF0000 */ 2947 #define DAC_DHR12R1_DACC1DHRB DAC_DHR12R1_DACC1DHRB_Msk /*!<DAC channel1 12-bit Right-aligned data B */ 2948 2949 /***************** Bit definition for DAC_DHR12L1 register ******************/ 2950 #define DAC_DHR12L1_DACC1DHR_Pos (4U) 2951 #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */ 2952 #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */ 2953 #define DAC_DHR12L1_DACC1DHRB_Pos (20U) 2954 #define DAC_DHR12L1_DACC1DHRB_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHRB_Pos) /*!< 0xFFF00000 */ 2955 #define DAC_DHR12L1_DACC1DHRB DAC_DHR12L1_DACC1DHRB_Msk /*!<DAC channel1 12-bit Left aligned data B */ 2956 2957 /****************** Bit definition for DAC_DHR8R1 register ******************/ 2958 #define DAC_DHR8R1_DACC1DHR_Pos (0U) 2959 #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */ 2960 #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */ 2961 #define DAC_DHR8R1_DACC1DHRB_Pos (8U) 2962 #define DAC_DHR8R1_DACC1DHRB_Msk (0xFFUL << DAC_DHR8R1_DACC1DHRB_Pos) /*!< 0x0000FF00 */ 2963 #define DAC_DHR8R1_DACC1DHRB DAC_DHR8R1_DACC1DHRB_Msk /*!<DAC channel1 8-bit Right aligned data B */ 2964 2965 /***************** Bit definition for DAC_DHR12R2 register ******************/ 2966 #define DAC_DHR12R2_DACC2DHR_Pos (0U) 2967 #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */ 2968 #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */ 2969 #define DAC_DHR12R2_DACC2DHRB_Pos (16U) 2970 #define DAC_DHR12R2_DACC2DHRB_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHRB_Pos) /*!< 0x0FFF0000 */ 2971 #define DAC_DHR12R2_DACC2DHRB DAC_DHR12R2_DACC2DHRB_Msk /*!<DAC channel2 12-bit Right-aligned data B */ 2972 2973 /***************** Bit definition for DAC_DHR12L2 register ******************/ 2974 #define DAC_DHR12L2_DACC2DHR_Pos (4U) 2975 #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */ 2976 #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */ 2977 #define DAC_DHR12L2_DACC2DHRB_Pos (20U) 2978 #define DAC_DHR12L2_DACC2DHRB_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHRB_Pos) /*!< 0xFFF00000 */ 2979 #define DAC_DHR12L2_DACC2DHRB DAC_DHR12L2_DACC2DHRB_Msk /*!<DAC channel2 12-bit Left aligned data B */ 2980 2981 /****************** Bit definition for DAC_DHR8R2 register ******************/ 2982 #define DAC_DHR8R2_DACC2DHR_Pos (0U) 2983 #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */ 2984 #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */ 2985 #define DAC_DHR8R2_DACC2DHRB_Pos (8U) 2986 #define DAC_DHR8R2_DACC2DHRB_Msk (0xFFUL << DAC_DHR8R2_DACC2DHRB_Pos) /*!< 0x0000FF00 */ 2987 #define DAC_DHR8R2_DACC2DHRB DAC_DHR8R2_DACC2DHRB_Msk /*!<DAC channel2 8-bit Right aligned data B */ 2988 2989 /***************** Bit definition for DAC_DHR12RD register ******************/ 2990 #define DAC_DHR12RD_DACC1DHR_Pos (0U) 2991 #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */ 2992 #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */ 2993 #define DAC_DHR12RD_DACC2DHR_Pos (16U) 2994 #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */ 2995 #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */ 2996 2997 /***************** Bit definition for DAC_DHR12LD register ******************/ 2998 #define DAC_DHR12LD_DACC1DHR_Pos (4U) 2999 #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */ 3000 #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */ 3001 #define DAC_DHR12LD_DACC2DHR_Pos (20U) 3002 #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */ 3003 #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */ 3004 3005 /****************** Bit definition for DAC_DHR8RD register ******************/ 3006 #define DAC_DHR8RD_DACC1DHR_Pos (0U) 3007 #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */ 3008 #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */ 3009 #define DAC_DHR8RD_DACC2DHR_Pos (8U) 3010 #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */ 3011 #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */ 3012 3013 /******************* Bit definition for DAC_DOR1 register *******************/ 3014 #define DAC_DOR1_DACC1DOR_Pos (0U) 3015 #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */ 3016 #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */ 3017 #define DAC_DOR1_DACC1DORB_Pos (16U) 3018 #define DAC_DOR1_DACC1DORB_Msk (0xFFFUL << DAC_DOR1_DACC1DORB_Pos) /*!< 0x0FFF0000 */ 3019 #define DAC_DOR1_DACC1DORB DAC_DOR1_DACC1DORB_Msk /*!<DAC channel1 data output B */ 3020 3021 /******************* Bit definition for DAC_DOR2 register *******************/ 3022 #define DAC_DOR2_DACC2DOR_Pos (0U) 3023 #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */ 3024 #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */ 3025 #define DAC_DOR2_DACC2DORB_Pos (16U) 3026 #define DAC_DOR2_DACC2DORB_Msk (0xFFFUL << DAC_DOR2_DACC2DORB_Pos) /*!< 0x0FFF0000 */ 3027 #define DAC_DOR2_DACC2DORB DAC_DOR2_DACC2DORB_Msk /*!<DAC channel2 data output B */ 3028 3029 /******************** Bit definition for DAC_SR register ********************/ 3030 #define DAC_SR_DAC1RDY_Pos (11U) 3031 #define DAC_SR_DAC1RDY_Msk (0x1UL << DAC_SR_DAC1RDY_Pos) /*!< 0x00000800 */ 3032 #define DAC_SR_DAC1RDY DAC_SR_DAC1RDY_Msk /*!<DAC channel 1 ready status bit */ 3033 #define DAC_SR_DORSTAT1_Pos (12U) 3034 #define DAC_SR_DORSTAT1_Msk (0x1UL << DAC_SR_DORSTAT1_Pos) /*!< 0x00001000 */ 3035 #define DAC_SR_DORSTAT1 DAC_SR_DORSTAT1_Msk /*!<DAC channel 1 output register status bit */ 3036 #define DAC_SR_DMAUDR1_Pos (13U) 3037 #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */ 3038 #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */ 3039 #define DAC_SR_CAL_FLAG1_Pos (14U) 3040 #define DAC_SR_CAL_FLAG1_Msk (0x1UL << DAC_SR_CAL_FLAG1_Pos) /*!< 0x00004000 */ 3041 #define DAC_SR_CAL_FLAG1 DAC_SR_CAL_FLAG1_Msk /*!<DAC channel1 calibration offset status */ 3042 #define DAC_SR_BWST1_Pos (15U) 3043 #define DAC_SR_BWST1_Msk (0x1UL << DAC_SR_BWST1_Pos) /*!< 0x00008000 */ 3044 #define DAC_SR_BWST1 DAC_SR_BWST1_Msk /*!<DAC channel1 busy writing sample time flag */ 3045 3046 #define DAC_SR_DAC2RDY_Pos (27U) 3047 #define DAC_SR_DAC2RDY_Msk (0x1UL << DAC_SR_DAC2RDY_Pos) /*!< 0x08000000 */ 3048 #define DAC_SR_DAC2RDY DAC_SR_DAC2RDY_Msk /*!<DAC channel 2 ready status bit */ 3049 #define DAC_SR_DORSTAT2_Pos (28U) 3050 #define DAC_SR_DORSTAT2_Msk (0x1UL << DAC_SR_DORSTAT2_Pos) /*!< 0x10000000 */ 3051 #define DAC_SR_DORSTAT2 DAC_SR_DORSTAT2_Msk /*!<DAC channel 2 output register status bit */ 3052 #define DAC_SR_DMAUDR2_Pos (29U) 3053 #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */ 3054 #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */ 3055 #define DAC_SR_CAL_FLAG2_Pos (30U) 3056 #define DAC_SR_CAL_FLAG2_Msk (0x1UL << DAC_SR_CAL_FLAG2_Pos) /*!< 0x40000000 */ 3057 #define DAC_SR_CAL_FLAG2 DAC_SR_CAL_FLAG2_Msk /*!<DAC channel2 calibration offset status */ 3058 #define DAC_SR_BWST2_Pos (31U) 3059 #define DAC_SR_BWST2_Msk (0x1UL << DAC_SR_BWST2_Pos) /*!< 0x80000000 */ 3060 #define DAC_SR_BWST2 DAC_SR_BWST2_Msk /*!<DAC channel2 busy writing sample time flag */ 3061 3062 /******************* Bit definition for DAC_CCR register ********************/ 3063 #define DAC_CCR_OTRIM1_Pos (0U) 3064 #define DAC_CCR_OTRIM1_Msk (0x1FUL << DAC_CCR_OTRIM1_Pos) /*!< 0x0000001F */ 3065 #define DAC_CCR_OTRIM1 DAC_CCR_OTRIM1_Msk /*!<DAC channel1 offset trimming value */ 3066 #define DAC_CCR_OTRIM2_Pos (16U) 3067 #define DAC_CCR_OTRIM2_Msk (0x1FUL << DAC_CCR_OTRIM2_Pos) /*!< 0x001F0000 */ 3068 #define DAC_CCR_OTRIM2 DAC_CCR_OTRIM2_Msk /*!<DAC channel2 offset trimming value */ 3069 3070 /******************* Bit definition for DAC_MCR register *******************/ 3071 #define DAC_MCR_MODE1_Pos (0U) 3072 #define DAC_MCR_MODE1_Msk (0x7UL << DAC_MCR_MODE1_Pos) /*!< 0x00000007 */ 3073 #define DAC_MCR_MODE1 DAC_MCR_MODE1_Msk /*!<MODE1[2:0] (DAC channel1 mode) */ 3074 #define DAC_MCR_MODE1_0 (0x1UL << DAC_MCR_MODE1_Pos) /*!< 0x00000001 */ 3075 #define DAC_MCR_MODE1_1 (0x2UL << DAC_MCR_MODE1_Pos) /*!< 0x00000002 */ 3076 #define DAC_MCR_MODE1_2 (0x4UL << DAC_MCR_MODE1_Pos) /*!< 0x00000004 */ 3077 3078 #define DAC_MCR_DMADOUBLE1_Pos (8U) 3079 #define DAC_MCR_DMADOUBLE1_Msk (0x1UL << DAC_MCR_DMADOUBLE1_Pos) /*!< 0x00000100 */ 3080 #define DAC_MCR_DMADOUBLE1 DAC_MCR_DMADOUBLE1_Msk /*!<DAC Channel 1 DMA double data mode */ 3081 3082 #define DAC_MCR_SINFORMAT1_Pos (9U) 3083 #define DAC_MCR_SINFORMAT1_Msk (0x1UL << DAC_MCR_SINFORMAT1_Pos) /*!< 0x00000200 */ 3084 #define DAC_MCR_SINFORMAT1 DAC_MCR_SINFORMAT1_Msk /*!<DAC Channel 1 enable signed format */ 3085 3086 #define DAC_MCR_HFSEL_Pos (14U) 3087 #define DAC_MCR_HFSEL_Msk (0x3UL << DAC_MCR_HFSEL_Pos) /*!< 0x0000C000 */ 3088 #define DAC_MCR_HFSEL DAC_MCR_HFSEL_Msk /*!<HFSEL[1:0] (High Frequency interface mode selection) */ 3089 #define DAC_MCR_HFSEL_0 (0x1UL << DAC_MCR_HFSEL_Pos) /*!< 0x00004000 */ 3090 #define DAC_MCR_HFSEL_1 (0x2UL << DAC_MCR_HFSEL_Pos) /*!< 0x00008000 */ 3091 3092 #define DAC_MCR_MODE2_Pos (16U) 3093 #define DAC_MCR_MODE2_Msk (0x7UL << DAC_MCR_MODE2_Pos) /*!< 0x00070000 */ 3094 #define DAC_MCR_MODE2 DAC_MCR_MODE2_Msk /*!<MODE2[2:0] (DAC channel2 mode) */ 3095 #define DAC_MCR_MODE2_0 (0x1UL << DAC_MCR_MODE2_Pos) /*!< 0x00010000 */ 3096 #define DAC_MCR_MODE2_1 (0x2UL << DAC_MCR_MODE2_Pos) /*!< 0x00020000 */ 3097 #define DAC_MCR_MODE2_2 (0x4UL << DAC_MCR_MODE2_Pos) /*!< 0x00040000 */ 3098 3099 #define DAC_MCR_DMADOUBLE2_Pos (24U) 3100 #define DAC_MCR_DMADOUBLE2_Msk (0x1UL << DAC_MCR_DMADOUBLE2_Pos) /*!< 0x01000000 */ 3101 #define DAC_MCR_DMADOUBLE2 DAC_MCR_DMADOUBLE2_Msk /*!<DAC Channel 2 DMA double data mode */ 3102 3103 #define DAC_MCR_SINFORMAT2_Pos (25U) 3104 #define DAC_MCR_SINFORMAT2_Msk (0x1UL << DAC_MCR_SINFORMAT2_Pos) /*!< 0x02000000 */ 3105 #define DAC_MCR_SINFORMAT2 DAC_MCR_SINFORMAT2_Msk /*!<DAC Channel 2 enable signed format */ 3106 3107 /****************** Bit definition for DAC_SHSR1 register ******************/ 3108 #define DAC_SHSR1_TSAMPLE1_Pos (0U) 3109 #define DAC_SHSR1_TSAMPLE1_Msk (0x3FFUL << DAC_SHSR1_TSAMPLE1_Pos) /*!< 0x000003FF */ 3110 #define DAC_SHSR1_TSAMPLE1 DAC_SHSR1_TSAMPLE1_Msk /*!<DAC channel1 sample time */ 3111 3112 /****************** Bit definition for DAC_SHSR2 register ******************/ 3113 #define DAC_SHSR2_TSAMPLE2_Pos (0U) 3114 #define DAC_SHSR2_TSAMPLE2_Msk (0x3FFUL << DAC_SHSR2_TSAMPLE2_Pos) /*!< 0x000003FF */ 3115 #define DAC_SHSR2_TSAMPLE2 DAC_SHSR2_TSAMPLE2_Msk /*!<DAC channel2 sample time */ 3116 3117 /****************** Bit definition for DAC_SHHR register ******************/ 3118 #define DAC_SHHR_THOLD1_Pos (0U) 3119 #define DAC_SHHR_THOLD1_Msk (0x3FFUL << DAC_SHHR_THOLD1_Pos) /*!< 0x000003FF */ 3120 #define DAC_SHHR_THOLD1 DAC_SHHR_THOLD1_Msk /*!<DAC channel1 hold time */ 3121 #define DAC_SHHR_THOLD2_Pos (16U) 3122 #define DAC_SHHR_THOLD2_Msk (0x3FFUL << DAC_SHHR_THOLD2_Pos) /*!< 0x03FF0000 */ 3123 #define DAC_SHHR_THOLD2 DAC_SHHR_THOLD2_Msk /*!<DAC channel2 hold time */ 3124 3125 /****************** Bit definition for DAC_SHRR register ******************/ 3126 #define DAC_SHRR_TREFRESH1_Pos (0U) 3127 #define DAC_SHRR_TREFRESH1_Msk (0xFFUL << DAC_SHRR_TREFRESH1_Pos) /*!< 0x000000FF */ 3128 #define DAC_SHRR_TREFRESH1 DAC_SHRR_TREFRESH1_Msk /*!<DAC channel1 refresh time */ 3129 #define DAC_SHRR_TREFRESH2_Pos (16U) 3130 #define DAC_SHRR_TREFRESH2_Msk (0xFFUL << DAC_SHRR_TREFRESH2_Pos) /*!< 0x00FF0000 */ 3131 #define DAC_SHRR_TREFRESH2 DAC_SHRR_TREFRESH2_Msk /*!<DAC channel2 refresh time */ 3132 3133 /****************** Bit definition for DAC_STR1 register ******************/ 3134 #define DAC_STR1_STRSTDATA1_Pos (0U) 3135 #define DAC_STR1_STRSTDATA1_Msk (0xFFFUL << DAC_STR1_STRSTDATA1_Pos) /*!< 0x00000FFF */ 3136 #define DAC_STR1_STRSTDATA1 DAC_STR1_STRSTDATA1_Msk /*!<DAC Channel 1 Sawtooth starting value */ 3137 #define DAC_STR1_STDIR1_Pos (12U) 3138 #define DAC_STR1_STDIR1_Msk (0x1UL << DAC_STR1_STDIR1_Pos) /*!< 0x00001000 */ 3139 #define DAC_STR1_STDIR1 DAC_STR1_STDIR1_Msk /*!<DAC Channel 1 Sawtooth direction setting */ 3140 3141 #define DAC_STR1_STINCDATA1_Pos (16U) 3142 #define DAC_STR1_STINCDATA1_Msk (0xFFFFUL << DAC_STR1_STINCDATA1_Pos) /*!< 0xFFFF0000 */ 3143 #define DAC_STR1_STINCDATA1 DAC_STR1_STINCDATA1_Msk /*!<DAC Channel 1 Sawtooth increment value (12.4 bit format) */ 3144 3145 /****************** Bit definition for DAC_STR2 register ******************/ 3146 #define DAC_STR2_STRSTDATA2_Pos (0U) 3147 #define DAC_STR2_STRSTDATA2_Msk (0xFFFUL << DAC_STR2_STRSTDATA2_Pos) /*!< 0x00000FFF */ 3148 #define DAC_STR2_STRSTDATA2 DAC_STR2_STRSTDATA2_Msk /*!<DAC Channel 2 Sawtooth starting value */ 3149 #define DAC_STR2_STDIR2_Pos (12U) 3150 #define DAC_STR2_STDIR2_Msk (0x1UL << DAC_STR2_STDIR2_Pos) /*!< 0x00001000 */ 3151 #define DAC_STR2_STDIR2 DAC_STR2_STDIR2_Msk /*!<DAC Channel 2 Sawtooth direction setting */ 3152 3153 #define DAC_STR2_STINCDATA2_Pos (16U) 3154 #define DAC_STR2_STINCDATA2_Msk (0xFFFFUL << DAC_STR2_STINCDATA2_Pos) /*!< 0xFFFF0000 */ 3155 #define DAC_STR2_STINCDATA2 DAC_STR2_STINCDATA2_Msk /*!<DAC Channel 2 Sawtooth increment value (12.4 bit format) */ 3156 3157 /****************** Bit definition for DAC_STMODR register ****************/ 3158 #define DAC_STMODR_STRSTTRIGSEL1_Pos (0U) 3159 #define DAC_STMODR_STRSTTRIGSEL1_Msk (0xFUL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x0000000F */ 3160 #define DAC_STMODR_STRSTTRIGSEL1 DAC_STMODR_STRSTTRIGSEL1_Msk /*!<STRSTTRIGSEL1[3:0] (DAC Channel 1 Sawtooth Increment trigger selection) */ 3161 #define DAC_STMODR_STRSTTRIGSEL1_0 (0x1UL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x00000001 */ 3162 #define DAC_STMODR_STRSTTRIGSEL1_1 (0x2UL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x00000002 */ 3163 #define DAC_STMODR_STRSTTRIGSEL1_2 (0x4UL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x00000004 */ 3164 #define DAC_STMODR_STRSTTRIGSEL1_3 (0x8UL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x00000008 */ 3165 3166 #define DAC_STMODR_STINCTRIGSEL1_Pos (8U) 3167 #define DAC_STMODR_STINCTRIGSEL1_Msk (0xFUL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x0000000F */ 3168 #define DAC_STMODR_STINCTRIGSEL1 DAC_STMODR_STINCTRIGSEL1_Msk /*!<STINCTRIGSEL1[3:0] (DAC Channel 1 Sawtooth Increment trigger selection) */ 3169 #define DAC_STMODR_STINCTRIGSEL1_0 (0x1UL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x00000001 */ 3170 #define DAC_STMODR_STINCTRIGSEL1_1 (0x2UL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x00000002 */ 3171 #define DAC_STMODR_STINCTRIGSEL1_2 (0x4UL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x00000004 */ 3172 #define DAC_STMODR_STINCTRIGSEL1_3 (0x8UL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x00000008 */ 3173 3174 #define DAC_STMODR_STRSTTRIGSEL2_Pos (16U) 3175 #define DAC_STMODR_STRSTTRIGSEL2_Msk (0xFUL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x0000000F */ 3176 #define DAC_STMODR_STRSTTRIGSEL2 DAC_STMODR_STRSTTRIGSEL2_Msk /*!<STRSTTRIGSEL2[3:0] (DAC Channel 2 Sawtooth Increment trigger selection) */ 3177 #define DAC_STMODR_STRSTTRIGSEL2_0 (0x1UL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x00000001 */ 3178 #define DAC_STMODR_STRSTTRIGSEL2_1 (0x2UL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x00000002 */ 3179 #define DAC_STMODR_STRSTTRIGSEL2_2 (0x4UL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x00000004 */ 3180 #define DAC_STMODR_STRSTTRIGSEL2_3 (0x8UL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x00000008 */ 3181 3182 #define DAC_STMODR_STINCTRIGSEL2_Pos (24U) 3183 #define DAC_STMODR_STINCTRIGSEL2_Msk (0xFUL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x0000000F */ 3184 #define DAC_STMODR_STINCTRIGSEL2 DAC_STMODR_STINCTRIGSEL2_Msk /*!<STINCTRIGSEL2[3:0] (DAC Channel 2 Sawtooth Increment trigger selection) */ 3185 #define DAC_STMODR_STINCTRIGSEL2_0 (0x1UL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x00000001 */ 3186 #define DAC_STMODR_STINCTRIGSEL2_1 (0x2UL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x00000002 */ 3187 #define DAC_STMODR_STINCTRIGSEL2_2 (0x4UL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x00000004 */ 3188 #define DAC_STMODR_STINCTRIGSEL2_3 (0x8UL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x00000008 */ 3189 3190 /******************************************************************************/ 3191 /* */ 3192 /* Debug MCU */ 3193 /* */ 3194 /******************************************************************************/ 3195 /******************** Bit definition for DBGMCU_IDCODE register *************/ 3196 #define DBGMCU_IDCODE_DEV_ID_Pos (0U) 3197 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos)/*!< 0x00000FFF */ 3198 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk 3199 #define DBGMCU_IDCODE_REV_ID_Pos (16U) 3200 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos)/*!< 0xFFFF0000 */ 3201 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk 3202 3203 /******************** Bit definition for DBGMCU_CR register *****************/ 3204 #define DBGMCU_CR_DBG_SLEEP_Pos (0U) 3205 #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos)/*!< 0x00000001 */ 3206 #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk 3207 #define DBGMCU_CR_DBG_STOP_Pos (1U) 3208 #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos)/*!< 0x00000002 */ 3209 #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk 3210 #define DBGMCU_CR_DBG_STANDBY_Pos (2U) 3211 #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos)/*!< 0x00000004 */ 3212 #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk 3213 #define DBGMCU_CR_TRACE_IOEN_Pos (5U) 3214 #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos)/*!< 0x00000020 */ 3215 #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk 3216 3217 #define DBGMCU_CR_TRACE_MODE_Pos (6U) 3218 #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos)/*!< 0x000000C0 */ 3219 #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk 3220 #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos)/*!< 0x00000040 */ 3221 #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos)/*!< 0x00000080 */ 3222 3223 /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/ 3224 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos (0U) 3225 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos)/*!< 0x00000001 */ 3226 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk 3227 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos (1U) 3228 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos)/*!< 0x00000002 */ 3229 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk 3230 #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos (2U) 3231 #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos)/*!< 0x00000004 */ 3232 #define DBGMCU_APB1FZR1_DBG_TIM4_STOP DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk 3233 #define DBGMCU_APB1FZR1_DBG_TIM5_STOP_Pos (3U) 3234 #define DBGMCU_APB1FZR1_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM5_STOP_Pos)/*!< 0x00000008 */ 3235 #define DBGMCU_APB1FZR1_DBG_TIM5_STOP DBGMCU_APB1FZR1_DBG_TIM5_STOP_Msk 3236 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos (4U) 3237 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos)/*!< 0x00000010 */ 3238 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk 3239 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos (5U) 3240 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos)/*!< 0x00000020 */ 3241 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk 3242 #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos (10U) 3243 #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos)/*!< 0x00000400 */ 3244 #define DBGMCU_APB1FZR1_DBG_RTC_STOP DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk 3245 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos (11U) 3246 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos)/*!< 0x00000800 */ 3247 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk 3248 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos (12U) 3249 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos)/*!< 0x00001000 */ 3250 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk 3251 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos (21U) 3252 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos)/*!< 0x00200000 */ 3253 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk 3254 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos (22U) 3255 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos)/*!< 0x00400000 */ 3256 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk 3257 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos (30U) 3258 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos)/*!< 0x40000000 */ 3259 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk 3260 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos (31U) 3261 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos)/*!< 0x80000000 */ 3262 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk 3263 3264 /******************** Bit definition for DBGMCU_APB1FZR2 register **********/ 3265 #define DBGMCU_APB1FZR2_DBG_I2C4_STOP_Pos (1U) 3266 #define DBGMCU_APB1FZR2_DBG_I2C4_STOP_Msk (0x1UL << DBGMCU_APB1FZR2_DBG_I2C4_STOP_Pos)/*!< 0x00000002 */ 3267 #define DBGMCU_APB1FZR2_DBG_I2C4_STOP DBGMCU_APB1FZR2_DBG_I2C4_STOP_Msk 3268 3269 /******************** Bit definition for DBGMCU_APB2FZ register ************/ 3270 #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos (11U) 3271 #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos)/*!< 0x00000800 */ 3272 #define DBGMCU_APB2FZ_DBG_TIM1_STOP DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk 3273 #define DBGMCU_APB2FZ_DBG_TIM8_STOP_Pos (13U) 3274 #define DBGMCU_APB2FZ_DBG_TIM8_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM8_STOP_Pos)/*!< 0x00002000 */ 3275 #define DBGMCU_APB2FZ_DBG_TIM8_STOP DBGMCU_APB2FZ_DBG_TIM8_STOP_Msk 3276 #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos (16U) 3277 #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos)/*!< 0x00010000 */ 3278 #define DBGMCU_APB2FZ_DBG_TIM15_STOP DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk 3279 #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos (17U) 3280 #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos)/*!< 0x00020000 */ 3281 #define DBGMCU_APB2FZ_DBG_TIM16_STOP DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk 3282 #define DBGMCU_APB2FZ_DBG_TIM17_STOP_Pos (18U) 3283 #define DBGMCU_APB2FZ_DBG_TIM17_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM17_STOP_Pos)/*!< 0x00040000 */ 3284 #define DBGMCU_APB2FZ_DBG_TIM17_STOP DBGMCU_APB2FZ_DBG_TIM17_STOP_Msk 3285 #define DBGMCU_APB2FZ_DBG_TIM20_STOP_Pos (20U) 3286 #define DBGMCU_APB2FZ_DBG_TIM20_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM20_STOP_Pos)/*!< 0x00100000 */ 3287 #define DBGMCU_APB2FZ_DBG_TIM20_STOP DBGMCU_APB2FZ_DBG_TIM20_STOP_Msk 3288 3289 /******************************************************************************/ 3290 /* */ 3291 /* DMA Controller (DMA) */ 3292 /* */ 3293 /******************************************************************************/ 3294 3295 /******************* Bit definition for DMA_ISR register ********************/ 3296 #define DMA_ISR_GIF1_Pos (0U) 3297 #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ 3298 #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ 3299 #define DMA_ISR_TCIF1_Pos (1U) 3300 #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ 3301 #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ 3302 #define DMA_ISR_HTIF1_Pos (2U) 3303 #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ 3304 #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ 3305 #define DMA_ISR_TEIF1_Pos (3U) 3306 #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ 3307 #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ 3308 #define DMA_ISR_GIF2_Pos (4U) 3309 #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ 3310 #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ 3311 #define DMA_ISR_TCIF2_Pos (5U) 3312 #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ 3313 #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ 3314 #define DMA_ISR_HTIF2_Pos (6U) 3315 #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ 3316 #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ 3317 #define DMA_ISR_TEIF2_Pos (7U) 3318 #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ 3319 #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ 3320 #define DMA_ISR_GIF3_Pos (8U) 3321 #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ 3322 #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ 3323 #define DMA_ISR_TCIF3_Pos (9U) 3324 #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ 3325 #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ 3326 #define DMA_ISR_HTIF3_Pos (10U) 3327 #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ 3328 #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ 3329 #define DMA_ISR_TEIF3_Pos (11U) 3330 #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ 3331 #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ 3332 #define DMA_ISR_GIF4_Pos (12U) 3333 #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ 3334 #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ 3335 #define DMA_ISR_TCIF4_Pos (13U) 3336 #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ 3337 #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ 3338 #define DMA_ISR_HTIF4_Pos (14U) 3339 #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ 3340 #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ 3341 #define DMA_ISR_TEIF4_Pos (15U) 3342 #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ 3343 #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ 3344 #define DMA_ISR_GIF5_Pos (16U) 3345 #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ 3346 #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ 3347 #define DMA_ISR_TCIF5_Pos (17U) 3348 #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ 3349 #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ 3350 #define DMA_ISR_HTIF5_Pos (18U) 3351 #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ 3352 #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ 3353 #define DMA_ISR_TEIF5_Pos (19U) 3354 #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ 3355 #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ 3356 #define DMA_ISR_GIF6_Pos (20U) 3357 #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ 3358 #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ 3359 #define DMA_ISR_TCIF6_Pos (21U) 3360 #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ 3361 #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ 3362 #define DMA_ISR_HTIF6_Pos (22U) 3363 #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ 3364 #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ 3365 #define DMA_ISR_TEIF6_Pos (23U) 3366 #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ 3367 #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ 3368 #define DMA_ISR_GIF7_Pos (24U) 3369 #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ 3370 #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ 3371 #define DMA_ISR_TCIF7_Pos (25U) 3372 #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ 3373 #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ 3374 #define DMA_ISR_HTIF7_Pos (26U) 3375 #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ 3376 #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ 3377 #define DMA_ISR_TEIF7_Pos (27U) 3378 #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ 3379 #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ 3380 #define DMA_ISR_GIF8_Pos (28U) 3381 #define DMA_ISR_GIF8_Msk (0x1UL << DMA_ISR_GIF8_Pos) /*!< 0x10000000 */ 3382 #define DMA_ISR_GIF8 DMA_ISR_GIF8_Msk /*!< Channel 8 Global interrupt flag */ 3383 #define DMA_ISR_TCIF8_Pos (29U) 3384 #define DMA_ISR_TCIF8_Msk (0x1UL << DMA_ISR_TCIF8_Pos) /*!< 0x20000000 */ 3385 #define DMA_ISR_TCIF8 DMA_ISR_TCIF8_Msk /*!< Channel 8 Transfer Complete flag */ 3386 #define DMA_ISR_HTIF8_Pos (30U) 3387 #define DMA_ISR_HTIF8_Msk (0x1UL << DMA_ISR_HTIF8_Pos) /*!< 0x40000000 */ 3388 #define DMA_ISR_HTIF8 DMA_ISR_HTIF8_Msk /*!< Channel 8 Half Transfer flag */ 3389 #define DMA_ISR_TEIF8_Pos (31U) 3390 #define DMA_ISR_TEIF8_Msk (0x1UL << DMA_ISR_TEIF8_Pos) /*!< 0x80000000 */ 3391 #define DMA_ISR_TEIF8 DMA_ISR_TEIF8_Msk /*!< Channel 8 Transfer Error flag */ 3392 3393 /******************* Bit definition for DMA_IFCR register *******************/ 3394 #define DMA_IFCR_CGIF1_Pos (0U) 3395 #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ 3396 #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clearr */ 3397 #define DMA_IFCR_CTCIF1_Pos (1U) 3398 #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ 3399 #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ 3400 #define DMA_IFCR_CHTIF1_Pos (2U) 3401 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ 3402 #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ 3403 #define DMA_IFCR_CTEIF1_Pos (3U) 3404 #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ 3405 #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ 3406 #define DMA_IFCR_CGIF2_Pos (4U) 3407 #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ 3408 #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ 3409 #define DMA_IFCR_CTCIF2_Pos (5U) 3410 #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ 3411 #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ 3412 #define DMA_IFCR_CHTIF2_Pos (6U) 3413 #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ 3414 #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ 3415 #define DMA_IFCR_CTEIF2_Pos (7U) 3416 #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ 3417 #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ 3418 #define DMA_IFCR_CGIF3_Pos (8U) 3419 #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ 3420 #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ 3421 #define DMA_IFCR_CTCIF3_Pos (9U) 3422 #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ 3423 #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ 3424 #define DMA_IFCR_CHTIF3_Pos (10U) 3425 #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ 3426 #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ 3427 #define DMA_IFCR_CTEIF3_Pos (11U) 3428 #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ 3429 #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ 3430 #define DMA_IFCR_CGIF4_Pos (12U) 3431 #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ 3432 #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ 3433 #define DMA_IFCR_CTCIF4_Pos (13U) 3434 #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ 3435 #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ 3436 #define DMA_IFCR_CHTIF4_Pos (14U) 3437 #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ 3438 #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ 3439 #define DMA_IFCR_CTEIF4_Pos (15U) 3440 #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ 3441 #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ 3442 #define DMA_IFCR_CGIF5_Pos (16U) 3443 #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ 3444 #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ 3445 #define DMA_IFCR_CTCIF5_Pos (17U) 3446 #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ 3447 #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ 3448 #define DMA_IFCR_CHTIF5_Pos (18U) 3449 #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ 3450 #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ 3451 #define DMA_IFCR_CTEIF5_Pos (19U) 3452 #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ 3453 #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ 3454 #define DMA_IFCR_CGIF6_Pos (20U) 3455 #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ 3456 #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ 3457 #define DMA_IFCR_CTCIF6_Pos (21U) 3458 #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ 3459 #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ 3460 #define DMA_IFCR_CHTIF6_Pos (22U) 3461 #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ 3462 #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ 3463 #define DMA_IFCR_CTEIF6_Pos (23U) 3464 #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ 3465 #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ 3466 #define DMA_IFCR_CGIF7_Pos (24U) 3467 #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ 3468 #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ 3469 #define DMA_IFCR_CTCIF7_Pos (25U) 3470 #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ 3471 #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ 3472 #define DMA_IFCR_CHTIF7_Pos (26U) 3473 #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ 3474 #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ 3475 #define DMA_IFCR_CTEIF7_Pos (27U) 3476 #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ 3477 #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ 3478 #define DMA_IFCR_CGIF8_Pos (28U) 3479 #define DMA_IFCR_CGIF8_Msk (0x1UL << DMA_IFCR_CGIF8_Pos) /*!< 0x10000000 */ 3480 #define DMA_IFCR_CGIF8 DMA_IFCR_CGIF8_Msk /*!< Channel 8 Global interrupt clear */ 3481 #define DMA_IFCR_CTCIF8_Pos (29U) 3482 #define DMA_IFCR_CTCIF8_Msk (0x1UL << DMA_IFCR_CTCIF8_Pos) /*!< 0x20000000 */ 3483 #define DMA_IFCR_CTCIF8 DMA_IFCR_CTCIF8_Msk /*!< Channel 8 Transfer Complete clear */ 3484 #define DMA_IFCR_CHTIF8_Pos (30U) 3485 #define DMA_IFCR_CHTIF8_Msk (0x1UL << DMA_IFCR_CHTIF8_Pos) /*!< 0x40000000 */ 3486 #define DMA_IFCR_CHTIF8 DMA_IFCR_CHTIF8_Msk /*!< Channel 8 Half Transfer clear */ 3487 #define DMA_IFCR_CTEIF8_Pos (31U) 3488 #define DMA_IFCR_CTEIF8_Msk (0x1UL << DMA_IFCR_CTEIF8_Pos) /*!< 0x80000000 */ 3489 #define DMA_IFCR_CTEIF8 DMA_IFCR_CTEIF8_Msk /*!< Channel 8 Transfer Error clear */ 3490 3491 /******************* Bit definition for DMA_CCR register ********************/ 3492 #define DMA_CCR_EN_Pos (0U) 3493 #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */ 3494 #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ 3495 #define DMA_CCR_TCIE_Pos (1U) 3496 #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ 3497 #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ 3498 #define DMA_CCR_HTIE_Pos (2U) 3499 #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ 3500 #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ 3501 #define DMA_CCR_TEIE_Pos (3U) 3502 #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ 3503 #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ 3504 #define DMA_CCR_DIR_Pos (4U) 3505 #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ 3506 #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ 3507 #define DMA_CCR_CIRC_Pos (5U) 3508 #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ 3509 #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ 3510 #define DMA_CCR_PINC_Pos (6U) 3511 #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ 3512 #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ 3513 #define DMA_CCR_MINC_Pos (7U) 3514 #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ 3515 #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ 3516 3517 #define DMA_CCR_PSIZE_Pos (8U) 3518 #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ 3519 #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ 3520 #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ 3521 #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ 3522 3523 #define DMA_CCR_MSIZE_Pos (10U) 3524 #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ 3525 #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ 3526 #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ 3527 #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ 3528 3529 #define DMA_CCR_PL_Pos (12U) 3530 #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */ 3531 #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/ 3532 #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */ 3533 #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */ 3534 3535 #define DMA_CCR_MEM2MEM_Pos (14U) 3536 #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ 3537 #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ 3538 3539 /****************** Bit definition for DMA_CNDTR register *******************/ 3540 #define DMA_CNDTR_NDT_Pos (0U) 3541 #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ 3542 #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ 3543 3544 /****************** Bit definition for DMA_CPAR register ********************/ 3545 #define DMA_CPAR_PA_Pos (0U) 3546 #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ 3547 #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ 3548 3549 /****************** Bit definition for DMA_CMAR register ********************/ 3550 #define DMA_CMAR_MA_Pos (0U) 3551 #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ 3552 #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ 3553 3554 /******************************************************************************/ 3555 /* */ 3556 /* DMAMUX Controller */ 3557 /* */ 3558 /******************************************************************************/ 3559 3560 /******************** Bits definition for DMAMUX_CxCR register **************/ 3561 #define DMAMUX_CxCR_DMAREQ_ID_Pos (0U) 3562 #define DMAMUX_CxCR_DMAREQ_ID_Msk (0xFFUL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x000000FF */ 3563 #define DMAMUX_CxCR_DMAREQ_ID DMAMUX_CxCR_DMAREQ_ID_Msk 3564 #define DMAMUX_CxCR_DMAREQ_ID_0 (0x01UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000001 */ 3565 #define DMAMUX_CxCR_DMAREQ_ID_1 (0x02UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000002 */ 3566 #define DMAMUX_CxCR_DMAREQ_ID_2 (0x04UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000004 */ 3567 #define DMAMUX_CxCR_DMAREQ_ID_3 (0x08UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000008 */ 3568 #define DMAMUX_CxCR_DMAREQ_ID_4 (0x10UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000010 */ 3569 #define DMAMUX_CxCR_DMAREQ_ID_5 (0x20UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000020 */ 3570 #define DMAMUX_CxCR_DMAREQ_ID_6 (0x40UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000040 */ 3571 #define DMAMUX_CxCR_DMAREQ_ID_7 (0x80UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000080 */ 3572 3573 #define DMAMUX_CxCR_SOIE_Pos (8U) 3574 #define DMAMUX_CxCR_SOIE_Msk (0x1UL << DMAMUX_CxCR_SOIE_Pos)/*!< 0x00000100 */ 3575 #define DMAMUX_CxCR_SOIE DMAMUX_CxCR_SOIE_Msk 3576 3577 #define DMAMUX_CxCR_EGE_Pos (9U) 3578 #define DMAMUX_CxCR_EGE_Msk (0x1UL << DMAMUX_CxCR_EGE_Pos)/*!< 0x00000200 */ 3579 #define DMAMUX_CxCR_EGE DMAMUX_CxCR_EGE_Msk 3580 3581 #define DMAMUX_CxCR_SE_Pos (16U) 3582 #define DMAMUX_CxCR_SE_Msk (0x1UL << DMAMUX_CxCR_SE_Pos)/*!< 0x00010000 */ 3583 #define DMAMUX_CxCR_SE DMAMUX_CxCR_SE_Msk 3584 3585 #define DMAMUX_CxCR_SPOL_Pos (17U) 3586 #define DMAMUX_CxCR_SPOL_Msk (0x3UL << DMAMUX_CxCR_SPOL_Pos)/*!< 0x00060000 */ 3587 #define DMAMUX_CxCR_SPOL DMAMUX_CxCR_SPOL_Msk 3588 #define DMAMUX_CxCR_SPOL_0 (0x1UL << DMAMUX_CxCR_SPOL_Pos)/*!< 0x00020000 */ 3589 #define DMAMUX_CxCR_SPOL_1 (0x2UL << DMAMUX_CxCR_SPOL_Pos)/*!< 0x00040000 */ 3590 3591 #define DMAMUX_CxCR_NBREQ_Pos (19U) 3592 #define DMAMUX_CxCR_NBREQ_Msk (0x1FUL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00F80000 */ 3593 #define DMAMUX_CxCR_NBREQ DMAMUX_CxCR_NBREQ_Msk 3594 #define DMAMUX_CxCR_NBREQ_0 (0x01UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00080000 */ 3595 #define DMAMUX_CxCR_NBREQ_1 (0x02UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00100000 */ 3596 #define DMAMUX_CxCR_NBREQ_2 (0x04UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00200000 */ 3597 #define DMAMUX_CxCR_NBREQ_3 (0x08UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00400000 */ 3598 #define DMAMUX_CxCR_NBREQ_4 (0x10UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00800000 */ 3599 3600 #define DMAMUX_CxCR_SYNC_ID_Pos (24U) 3601 #define DMAMUX_CxCR_SYNC_ID_Msk (0x1FUL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x1F000000 */ 3602 #define DMAMUX_CxCR_SYNC_ID DMAMUX_CxCR_SYNC_ID_Msk 3603 #define DMAMUX_CxCR_SYNC_ID_0 (0x01UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x01000000 */ 3604 #define DMAMUX_CxCR_SYNC_ID_1 (0x02UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x02000000 */ 3605 #define DMAMUX_CxCR_SYNC_ID_2 (0x04UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x04000000 */ 3606 #define DMAMUX_CxCR_SYNC_ID_3 (0x08UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x08000000 */ 3607 #define DMAMUX_CxCR_SYNC_ID_4 (0x10UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x10000000 */ 3608 3609 /******************** Bits definition for DMAMUX_CSR register ****************/ 3610 #define DMAMUX_CSR_SOF0_Pos (0U) 3611 #define DMAMUX_CSR_SOF0_Msk (0x1UL << DMAMUX_CSR_SOF0_Pos)/*!< 0x00000001 */ 3612 #define DMAMUX_CSR_SOF0 DMAMUX_CSR_SOF0_Msk 3613 #define DMAMUX_CSR_SOF1_Pos (1U) 3614 #define DMAMUX_CSR_SOF1_Msk (0x1UL << DMAMUX_CSR_SOF1_Pos)/*!< 0x00000002 */ 3615 #define DMAMUX_CSR_SOF1 DMAMUX_CSR_SOF1_Msk 3616 #define DMAMUX_CSR_SOF2_Pos (2U) 3617 #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos)/*!< 0x00000004 */ 3618 #define DMAMUX_CSR_SOF2 DMAMUX_CSR_SOF2_Msk 3619 #define DMAMUX_CSR_SOF3_Pos (3U) 3620 #define DMAMUX_CSR_SOF3_Msk (0x1UL << DMAMUX_CSR_SOF3_Pos)/*!< 0x00000008 */ 3621 #define DMAMUX_CSR_SOF3 DMAMUX_CSR_SOF3_Msk 3622 #define DMAMUX_CSR_SOF4_Pos (4U) 3623 #define DMAMUX_CSR_SOF4_Msk (0x1UL << DMAMUX_CSR_SOF4_Pos)/*!< 0x00000010 */ 3624 #define DMAMUX_CSR_SOF4 DMAMUX_CSR_SOF4_Msk 3625 #define DMAMUX_CSR_SOF5_Pos (5U) 3626 #define DMAMUX_CSR_SOF5_Msk (0x1UL << DMAMUX_CSR_SOF5_Pos)/*!< 0x00000020 */ 3627 #define DMAMUX_CSR_SOF5 DMAMUX_CSR_SOF5_Msk 3628 #define DMAMUX_CSR_SOF6_Pos (6U) 3629 #define DMAMUX_CSR_SOF6_Msk (0x1UL << DMAMUX_CSR_SOF6_Pos)/*!< 0x00000040 */ 3630 #define DMAMUX_CSR_SOF6 DMAMUX_CSR_SOF6_Msk 3631 #define DMAMUX_CSR_SOF7_Pos (7U) 3632 #define DMAMUX_CSR_SOF7_Msk (0x1UL << DMAMUX_CSR_SOF7_Pos)/*!< 0x00000080 */ 3633 #define DMAMUX_CSR_SOF7 DMAMUX_CSR_SOF7_Msk 3634 #define DMAMUX_CSR_SOF8_Pos (8U) 3635 #define DMAMUX_CSR_SOF8_Msk (0x1UL << DMAMUX_CSR_SOF8_Pos)/*!< 0x00000100 */ 3636 #define DMAMUX_CSR_SOF8 DMAMUX_CSR_SOF8_Msk 3637 #define DMAMUX_CSR_SOF9_Pos (9U) 3638 #define DMAMUX_CSR_SOF9_Msk (0x1UL << DMAMUX_CSR_SOF9_Pos)/*!< 0x00000200 */ 3639 #define DMAMUX_CSR_SOF9 DMAMUX_CSR_SOF9_Msk 3640 #define DMAMUX_CSR_SOF10_Pos (10U) 3641 #define DMAMUX_CSR_SOF10_Msk (0x1UL << DMAMUX_CSR_SOF10_Pos)/*!< 0x00000400 */ 3642 #define DMAMUX_CSR_SOF10 DMAMUX_CSR_SOF10_Msk 3643 #define DMAMUX_CSR_SOF11_Pos (11U) 3644 #define DMAMUX_CSR_SOF11_Msk (0x1UL << DMAMUX_CSR_SOF11_Pos)/*!< 0x00000800 */ 3645 #define DMAMUX_CSR_SOF11 DMAMUX_CSR_SOF11_Msk 3646 #define DMAMUX_CSR_SOF12_Pos (12U) 3647 #define DMAMUX_CSR_SOF12_Msk (0x1UL << DMAMUX_CSR_SOF12_Pos)/*!< 0x00001000 */ 3648 #define DMAMUX_CSR_SOF12 DMAMUX_CSR_SOF12_Msk 3649 #define DMAMUX_CSR_SOF13_Pos (13U) 3650 #define DMAMUX_CSR_SOF13_Msk (0x1UL << DMAMUX_CSR_SOF13_Pos)/*!< 0x00002000 */ 3651 #define DMAMUX_CSR_SOF13 DMAMUX_CSR_SOF13_Msk 3652 #define DMAMUX_CSR_SOF14_Pos (14U) 3653 #define DMAMUX_CSR_SOF14_Msk (0x1UL << DMAMUX_CSR_SOF14_Pos)/*!< 0x00004000 */ 3654 #define DMAMUX_CSR_SOF14 DMAMUX_CSR_SOF14_Msk 3655 #define DMAMUX_CSR_SOF15_Pos (15U) 3656 #define DMAMUX_CSR_SOF15_Msk (0x1UL << DMAMUX_CSR_SOF15_Pos)/*!< 0x00008000 */ 3657 #define DMAMUX_CSR_SOF15 DMAMUX_CSR_SOF15_Msk 3658 3659 /******************** Bits definition for DMAMUX_CFR register ****************/ 3660 #define DMAMUX_CFR_CSOF0_Pos (0U) 3661 #define DMAMUX_CFR_CSOF0_Msk (0x1UL << DMAMUX_CFR_CSOF0_Pos)/*!< 0x00000001 */ 3662 #define DMAMUX_CFR_CSOF0 DMAMUX_CFR_CSOF0_Msk 3663 #define DMAMUX_CFR_CSOF1_Pos (1U) 3664 #define DMAMUX_CFR_CSOF1_Msk (0x1UL << DMAMUX_CFR_CSOF1_Pos)/*!< 0x00000002 */ 3665 #define DMAMUX_CFR_CSOF1 DMAMUX_CFR_CSOF1_Msk 3666 #define DMAMUX_CFR_CSOF2_Pos (2U) 3667 #define DMAMUX_CFR_CSOF2_Msk (0x1UL << DMAMUX_CFR_CSOF2_Pos)/*!< 0x00000004 */ 3668 #define DMAMUX_CFR_CSOF2 DMAMUX_CFR_CSOF2_Msk 3669 #define DMAMUX_CFR_CSOF3_Pos (3U) 3670 #define DMAMUX_CFR_CSOF3_Msk (0x1UL << DMAMUX_CFR_CSOF3_Pos)/*!< 0x00000008 */ 3671 #define DMAMUX_CFR_CSOF3 DMAMUX_CFR_CSOF3_Msk 3672 #define DMAMUX_CFR_CSOF4_Pos (4U) 3673 #define DMAMUX_CFR_CSOF4_Msk (0x1UL << DMAMUX_CFR_CSOF4_Pos)/*!< 0x00000010 */ 3674 #define DMAMUX_CFR_CSOF4 DMAMUX_CFR_CSOF4_Msk 3675 #define DMAMUX_CFR_CSOF5_Pos (5U) 3676 #define DMAMUX_CFR_CSOF5_Msk (0x1UL << DMAMUX_CFR_CSOF5_Pos)/*!< 0x00000020 */ 3677 #define DMAMUX_CFR_CSOF5 DMAMUX_CFR_CSOF5_Msk 3678 #define DMAMUX_CFR_CSOF6_Pos (6U) 3679 #define DMAMUX_CFR_CSOF6_Msk (0x1UL << DMAMUX_CFR_CSOF6_Pos)/*!< 0x00000040 */ 3680 #define DMAMUX_CFR_CSOF6 DMAMUX_CFR_CSOF6_Msk 3681 #define DMAMUX_CFR_CSOF7_Pos (7U) 3682 #define DMAMUX_CFR_CSOF7_Msk (0x1UL << DMAMUX_CFR_CSOF7_Pos)/*!< 0x00000080 */ 3683 #define DMAMUX_CFR_CSOF7 DMAMUX_CFR_CSOF7_Msk 3684 #define DMAMUX_CFR_CSOF8_Pos (8U) 3685 #define DMAMUX_CFR_CSOF8_Msk (0x1UL << DMAMUX_CFR_CSOF8_Pos)/*!< 0x00000100 */ 3686 #define DMAMUX_CFR_CSOF8 DMAMUX_CFR_CSOF8_Msk 3687 #define DMAMUX_CFR_CSOF9_Pos (9U) 3688 #define DMAMUX_CFR_CSOF9_Msk (0x1UL << DMAMUX_CFR_CSOF9_Pos)/*!< 0x00000200 */ 3689 #define DMAMUX_CFR_CSOF9 DMAMUX_CFR_CSOF9_Msk 3690 #define DMAMUX_CFR_CSOF10_Pos (10U) 3691 #define DMAMUX_CFR_CSOF10_Msk (0x1UL << DMAMUX_CFR_CSOF10_Pos)/*!< 0x00000400 */ 3692 #define DMAMUX_CFR_CSOF10 DMAMUX_CFR_CSOF10_Msk 3693 #define DMAMUX_CFR_CSOF11_Pos (11U) 3694 #define DMAMUX_CFR_CSOF11_Msk (0x1UL << DMAMUX_CFR_CSOF11_Pos)/*!< 0x00000800 */ 3695 #define DMAMUX_CFR_CSOF11 DMAMUX_CFR_CSOF11_Msk 3696 #define DMAMUX_CFR_CSOF12_Pos (12U) 3697 #define DMAMUX_CFR_CSOF12_Msk (0x1UL << DMAMUX_CFR_CSOF12_Pos)/*!< 0x00001000 */ 3698 #define DMAMUX_CFR_CSOF12 DMAMUX_CFR_CSOF12_Msk 3699 #define DMAMUX_CFR_CSOF13_Pos (13U) 3700 #define DMAMUX_CFR_CSOF13_Msk (0x1UL << DMAMUX_CFR_CSOF13_Pos)/*!< 0x00002000 */ 3701 #define DMAMUX_CFR_CSOF13 DMAMUX_CFR_CSOF13_Msk 3702 #define DMAMUX_CFR_CSOF14_Pos (14U) 3703 #define DMAMUX_CFR_CSOF14_Msk (0x1UL << DMAMUX_CFR_CSOF14_Pos)/*!< 0x00004000 */ 3704 #define DMAMUX_CFR_CSOF14 DMAMUX_CFR_CSOF14_Msk 3705 #define DMAMUX_CFR_CSOF15_Pos (15U) 3706 #define DMAMUX_CFR_CSOF15_Msk (0x1UL << DMAMUX_CFR_CSOF15_Pos)/*!< 0x00008000 */ 3707 #define DMAMUX_CFR_CSOF15 DMAMUX_CFR_CSOF15_Msk 3708 3709 /******************** Bits definition for DMAMUX_RGxCR register ************/ 3710 #define DMAMUX_RGxCR_SIG_ID_Pos (0U) 3711 #define DMAMUX_RGxCR_SIG_ID_Msk (0x1FUL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x0000001F */ 3712 #define DMAMUX_RGxCR_SIG_ID DMAMUX_RGxCR_SIG_ID_Msk 3713 #define DMAMUX_RGxCR_SIG_ID_0 (0x01UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000001 */ 3714 #define DMAMUX_RGxCR_SIG_ID_1 (0x02UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000002 */ 3715 #define DMAMUX_RGxCR_SIG_ID_2 (0x04UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000004 */ 3716 #define DMAMUX_RGxCR_SIG_ID_3 (0x08UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000008 */ 3717 #define DMAMUX_RGxCR_SIG_ID_4 (0x10UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000010 */ 3718 3719 #define DMAMUX_RGxCR_OIE_Pos (8U) 3720 #define DMAMUX_RGxCR_OIE_Msk (0x1UL << DMAMUX_RGxCR_OIE_Pos)/*!< 0x00000100 */ 3721 #define DMAMUX_RGxCR_OIE DMAMUX_RGxCR_OIE_Msk 3722 3723 #define DMAMUX_RGxCR_GE_Pos (16U) 3724 #define DMAMUX_RGxCR_GE_Msk (0x1UL << DMAMUX_RGxCR_GE_Pos)/*!< 0x00010000 */ 3725 #define DMAMUX_RGxCR_GE DMAMUX_RGxCR_GE_Msk 3726 3727 #define DMAMUX_RGxCR_GPOL_Pos (17U) 3728 #define DMAMUX_RGxCR_GPOL_Msk (0x3UL << DMAMUX_RGxCR_GPOL_Pos)/*!< 0x00060000 */ 3729 #define DMAMUX_RGxCR_GPOL DMAMUX_RGxCR_GPOL_Msk 3730 #define DMAMUX_RGxCR_GPOL_0 (0x1UL << DMAMUX_RGxCR_GPOL_Pos)/*!< 0x00020000 */ 3731 #define DMAMUX_RGxCR_GPOL_1 (0x2UL << DMAMUX_RGxCR_GPOL_Pos)/*!< 0x00040000 */ 3732 3733 #define DMAMUX_RGxCR_GNBREQ_Pos (19U) 3734 #define DMAMUX_RGxCR_GNBREQ_Msk (0x1FUL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00F80000 */ 3735 #define DMAMUX_RGxCR_GNBREQ DMAMUX_RGxCR_GNBREQ_Msk 3736 #define DMAMUX_RGxCR_GNBREQ_0 (0x01UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00080000 */ 3737 #define DMAMUX_RGxCR_GNBREQ_1 (0x02UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00100000 */ 3738 #define DMAMUX_RGxCR_GNBREQ_2 (0x04UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00200000 */ 3739 #define DMAMUX_RGxCR_GNBREQ_3 (0x08UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00400000 */ 3740 #define DMAMUX_RGxCR_GNBREQ_4 (0x10UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00800000 */ 3741 3742 /******************** Bits definition for DMAMUX_RGSR register **************/ 3743 #define DMAMUX_RGSR_OF0_Pos (0U) 3744 #define DMAMUX_RGSR_OF0_Msk (0x1UL << DMAMUX_RGSR_OF0_Pos)/*!< 0x00000001 */ 3745 #define DMAMUX_RGSR_OF0 DMAMUX_RGSR_OF0_Msk 3746 #define DMAMUX_RGSR_OF1_Pos (1U) 3747 #define DMAMUX_RGSR_OF1_Msk (0x1UL << DMAMUX_RGSR_OF1_Pos)/*!< 0x00000002 */ 3748 #define DMAMUX_RGSR_OF1 DMAMUX_RGSR_OF1_Msk 3749 #define DMAMUX_RGSR_OF2_Pos (2U) 3750 #define DMAMUX_RGSR_OF2_Msk (0x1UL << DMAMUX_RGSR_OF2_Pos)/*!< 0x00000004 */ 3751 #define DMAMUX_RGSR_OF2 DMAMUX_RGSR_OF2_Msk 3752 #define DMAMUX_RGSR_OF3_Pos (3U) 3753 #define DMAMUX_RGSR_OF3_Msk (0x1UL << DMAMUX_RGSR_OF3_Pos)/*!< 0x00000008 */ 3754 #define DMAMUX_RGSR_OF3 DMAMUX_RGSR_OF3_Msk 3755 3756 /******************** Bits definition for DMAMUX_RGCFR register ************/ 3757 #define DMAMUX_RGCFR_COF0_Pos (0U) 3758 #define DMAMUX_RGCFR_COF0_Msk (0x1UL << DMAMUX_RGCFR_COF0_Pos)/*!< 0x00000001 */ 3759 #define DMAMUX_RGCFR_COF0 DMAMUX_RGCFR_COF0_Msk 3760 #define DMAMUX_RGCFR_COF1_Pos (1U) 3761 #define DMAMUX_RGCFR_COF1_Msk (0x1UL << DMAMUX_RGCFR_COF1_Pos)/*!< 0x00000002 */ 3762 #define DMAMUX_RGCFR_COF1 DMAMUX_RGCFR_COF1_Msk 3763 #define DMAMUX_RGCFR_COF2_Pos (2U) 3764 #define DMAMUX_RGCFR_COF2_Msk (0x1UL << DMAMUX_RGCFR_COF2_Pos)/*!< 0x00000004 */ 3765 #define DMAMUX_RGCFR_COF2 DMAMUX_RGCFR_COF2_Msk 3766 #define DMAMUX_RGCFR_COF3_Pos (3U) 3767 #define DMAMUX_RGCFR_COF3_Msk (0x1UL << DMAMUX_RGCFR_COF3_Pos)/*!< 0x00000008 */ 3768 #define DMAMUX_RGCFR_COF3 DMAMUX_RGCFR_COF3_Msk 3769 3770 /******************** Bits definition for DMAMUX_IPHW_CFGR2 ******************/ 3771 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Pos (0U) 3772 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Pos)/*!< 0x00000001 */ 3773 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Msk 3774 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Pos (1U) 3775 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Pos)/*!< 0x00000002 */ 3776 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Msk 3777 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Pos (2U) 3778 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Pos)/*!< 0x00000004 */ 3779 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Msk 3780 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Pos (3U) 3781 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Pos)/*!< 0x00000008 */ 3782 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Msk 3783 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Pos (4U) 3784 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Pos)/*!< 0x00000010 */ 3785 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Msk 3786 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Pos (5U) 3787 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Pos)/*!< 0x00000020 */ 3788 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Msk 3789 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Pos (6U) 3790 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Pos)/*!< 0x00000040 */ 3791 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Msk 3792 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Pos (7U) 3793 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Pos)/*!< 0x00000080 */ 3794 #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Msk 3795 3796 /******************** Bits definition for DMAMUX_IPHW_CFGR1 ******************/ 3797 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Pos (0U) 3798 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Pos)/*!< 0x00000001 */ 3799 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Msk 3800 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Pos (1U) 3801 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Pos)/*!< 0x00000002 */ 3802 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Msk 3803 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Pos (2U) 3804 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Pos)/*!< 0x00000004 */ 3805 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Msk 3806 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Pos (3U) 3807 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Pos)/*!< 0x00000008 */ 3808 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Msk 3809 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Pos (4U) 3810 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Pos)/*!< 0x00000010 */ 3811 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Msk 3812 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Pos (5U) 3813 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Pos)/*!< 0x00000020 */ 3814 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Msk 3815 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Pos (6U) 3816 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Pos)/*!< 0x00000040 */ 3817 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Msk 3818 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Pos (7U) 3819 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Pos)/*!< 0x00000080 */ 3820 #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Msk 3821 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Pos (8U) 3822 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Pos)/*!< 0x00000100 */ 3823 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Msk 3824 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Pos (9U) 3825 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Pos)/*!< 0x00000200 */ 3826 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Msk 3827 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Pos (10U) 3828 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Pos)/*!< 0x00000400 */ 3829 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Msk 3830 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Pos (11U) 3831 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Pos)/*!< 0x00000800 */ 3832 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Msk 3833 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Pos (12U) 3834 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Pos)/*!< 0x00001000 */ 3835 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Msk 3836 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Pos (13U) 3837 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Pos)/*!< 0x00002000 */ 3838 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Msk 3839 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Pos (14U) 3840 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Pos)/*!< 0x00004000 */ 3841 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Msk 3842 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Pos (15U) 3843 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Pos)/*!< 0x00008000 */ 3844 #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Msk 3845 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Pos (16U) 3846 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Pos)/*!< 0x00010000 */ 3847 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Msk 3848 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Pos (17U) 3849 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Pos)/*!< 0x00020000 */ 3850 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Msk 3851 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Pos (18U) 3852 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Pos)/*!< 0x00040000 */ 3853 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Msk 3854 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Pos (19U) 3855 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Pos)/*!< 0x00080000 */ 3856 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Msk 3857 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Pos (20U) 3858 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Pos)/*!< 0x00100000 */ 3859 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Msk 3860 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Pos (21U) 3861 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Pos)/*!< 0x00200000 */ 3862 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Msk 3863 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Pos (22U) 3864 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Pos)/*!< 0x00400000 */ 3865 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Msk 3866 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Pos (23U) 3867 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Pos)/*!< 0x00800000 */ 3868 #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Msk 3869 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Pos (24U) 3870 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Pos)/*!< 0x01000000 */ 3871 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Msk 3872 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Pos (25U) 3873 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Pos)/*!< 0x02000000 */ 3874 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Msk 3875 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Pos (26U) 3876 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Pos)/*!< 0x04000000 */ 3877 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Msk 3878 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Pos (27U) 3879 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Pos)/*!< 0x08000000 */ 3880 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Msk 3881 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Pos (28U) 3882 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Pos)/*!< 0x10000000 */ 3883 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Msk 3884 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Pos (29U) 3885 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Pos)/*!< 0x20000000 */ 3886 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Msk 3887 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Pos (30U) 3888 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Pos)/*!< 0x40000000 */ 3889 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Msk 3890 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Pos (31U) 3891 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Pos)/*!< 0x80000000 */ 3892 #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Msk 3893 3894 3895 /******************************************************************************/ 3896 /* */ 3897 /* External Interrupt/Event Controller */ 3898 /* */ 3899 /******************************************************************************/ 3900 /******************* Bit definition for EXTI_IMR1 register ******************/ 3901 #define EXTI_IMR1_IM0_Pos (0U) 3902 #define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */ 3903 #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< Interrupt Mask on line 0 */ 3904 #define EXTI_IMR1_IM1_Pos (1U) 3905 #define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */ 3906 #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< Interrupt Mask on line 1 */ 3907 #define EXTI_IMR1_IM2_Pos (2U) 3908 #define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */ 3909 #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< Interrupt Mask on line 2 */ 3910 #define EXTI_IMR1_IM3_Pos (3U) 3911 #define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */ 3912 #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< Interrupt Mask on line 3 */ 3913 #define EXTI_IMR1_IM4_Pos (4U) 3914 #define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */ 3915 #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< Interrupt Mask on line 4 */ 3916 #define EXTI_IMR1_IM5_Pos (5U) 3917 #define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */ 3918 #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< Interrupt Mask on line 5 */ 3919 #define EXTI_IMR1_IM6_Pos (6U) 3920 #define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */ 3921 #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< Interrupt Mask on line 6 */ 3922 #define EXTI_IMR1_IM7_Pos (7U) 3923 #define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */ 3924 #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< Interrupt Mask on line 7 */ 3925 #define EXTI_IMR1_IM8_Pos (8U) 3926 #define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */ 3927 #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< Interrupt Mask on line 8 */ 3928 #define EXTI_IMR1_IM9_Pos (9U) 3929 #define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */ 3930 #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< Interrupt Mask on line 9 */ 3931 #define EXTI_IMR1_IM10_Pos (10U) 3932 #define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */ 3933 #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< Interrupt Mask on line 10 */ 3934 #define EXTI_IMR1_IM11_Pos (11U) 3935 #define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */ 3936 #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< Interrupt Mask on line 11 */ 3937 #define EXTI_IMR1_IM12_Pos (12U) 3938 #define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */ 3939 #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< Interrupt Mask on line 12 */ 3940 #define EXTI_IMR1_IM13_Pos (13U) 3941 #define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */ 3942 #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< Interrupt Mask on line 13 */ 3943 #define EXTI_IMR1_IM14_Pos (14U) 3944 #define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */ 3945 #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< Interrupt Mask on line 14 */ 3946 #define EXTI_IMR1_IM15_Pos (15U) 3947 #define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */ 3948 #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< Interrupt Mask on line 15 */ 3949 #define EXTI_IMR1_IM16_Pos (16U) 3950 #define EXTI_IMR1_IM16_Msk (0x1UL << EXTI_IMR1_IM16_Pos) /*!< 0x00010000 */ 3951 #define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk /*!< Interrupt Mask on line 16 */ 3952 #define EXTI_IMR1_IM17_Pos (17U) 3953 #define EXTI_IMR1_IM17_Msk (0x1UL << EXTI_IMR1_IM17_Pos) /*!< 0x00020000 */ 3954 #define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk /*!< Interrupt Mask on line 17 */ 3955 #define EXTI_IMR1_IM18_Pos (18U) 3956 #define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */ 3957 #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< Interrupt Mask on line 18 */ 3958 #define EXTI_IMR1_IM19_Pos (19U) 3959 #define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */ 3960 #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< Interrupt Mask on line 19 */ 3961 #define EXTI_IMR1_IM20_Pos (20U) 3962 #define EXTI_IMR1_IM20_Msk (0x1UL << EXTI_IMR1_IM20_Pos) /*!< 0x00100000 */ 3963 #define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk /*!< Interrupt Mask on line 20 */ 3964 #define EXTI_IMR1_IM21_Pos (21U) 3965 #define EXTI_IMR1_IM21_Msk (0x1UL << EXTI_IMR1_IM21_Pos) /*!< 0x00200000 */ 3966 #define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk /*!< Interrupt Mask on line 21 */ 3967 #define EXTI_IMR1_IM22_Pos (22U) 3968 #define EXTI_IMR1_IM22_Msk (0x1UL << EXTI_IMR1_IM22_Pos) /*!< 0x00400000 */ 3969 #define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk /*!< Interrupt Mask on line 22 */ 3970 #define EXTI_IMR1_IM23_Pos (23U) 3971 #define EXTI_IMR1_IM23_Msk (0x1UL << EXTI_IMR1_IM23_Pos) /*!< 0x00800000 */ 3972 #define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk /*!< Interrupt Mask on line 23 */ 3973 #define EXTI_IMR1_IM24_Pos (24U) 3974 #define EXTI_IMR1_IM24_Msk (0x1UL << EXTI_IMR1_IM24_Pos) /*!< 0x01000000 */ 3975 #define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk /*!< Interrupt Mask on line 24 */ 3976 #define EXTI_IMR1_IM25_Pos (25U) 3977 #define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */ 3978 #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< Interrupt Mask on line 25 */ 3979 #define EXTI_IMR1_IM26_Pos (26U) 3980 #define EXTI_IMR1_IM26_Msk (0x1UL << EXTI_IMR1_IM26_Pos) /*!< 0x04000000 */ 3981 #define EXTI_IMR1_IM26 EXTI_IMR1_IM26_Msk /*!< Interrupt Mask on line 26 */ 3982 #define EXTI_IMR1_IM27_Pos (27U) 3983 #define EXTI_IMR1_IM27_Msk (0x1UL << EXTI_IMR1_IM27_Pos) /*!< 0x08000000 */ 3984 #define EXTI_IMR1_IM27 EXTI_IMR1_IM27_Msk /*!< Interrupt Mask on line 27 */ 3985 #define EXTI_IMR1_IM28_Pos (28U) 3986 #define EXTI_IMR1_IM28_Msk (0x1UL << EXTI_IMR1_IM28_Pos) /*!< 0x10000000 */ 3987 #define EXTI_IMR1_IM28 EXTI_IMR1_IM28_Msk /*!< Interrupt Mask on line 28 */ 3988 #define EXTI_IMR1_IM29_Pos (29U) 3989 #define EXTI_IMR1_IM29_Msk (0x1UL << EXTI_IMR1_IM29_Pos) /*!< 0x20000000 */ 3990 #define EXTI_IMR1_IM29 EXTI_IMR1_IM29_Msk /*!< Interrupt Mask on line 29 */ 3991 #define EXTI_IMR1_IM30_Pos (30U) 3992 #define EXTI_IMR1_IM30_Msk (0x1UL << EXTI_IMR1_IM30_Pos) /*!< 0x40000000 */ 3993 #define EXTI_IMR1_IM30 EXTI_IMR1_IM30_Msk /*!< Interrupt Mask on line 30 */ 3994 #define EXTI_IMR1_IM31_Pos (31U) 3995 #define EXTI_IMR1_IM31_Msk (0x1UL << EXTI_IMR1_IM31_Pos) /*!< 0x80000000 */ 3996 #define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk /*!< Interrupt Mask on line 31 */ 3997 #define EXTI_IMR1_IM_Pos (0U) 3998 #define EXTI_IMR1_IM_Msk (0xFFFFFFFFUL << EXTI_IMR1_IM_Pos) /*!< 0xFFFFFFFF */ 3999 #define EXTI_IMR1_IM EXTI_IMR1_IM_Msk /*!< Interrupt Mask All */ 4000 4001 /******************* Bit definition for EXTI_EMR1 register ******************/ 4002 #define EXTI_EMR1_EM0_Pos (0U) 4003 #define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */ 4004 #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< Event Mask on line 0 */ 4005 #define EXTI_EMR1_EM1_Pos (1U) 4006 #define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */ 4007 #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< Event Mask on line 1 */ 4008 #define EXTI_EMR1_EM2_Pos (2U) 4009 #define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */ 4010 #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< Event Mask on line 2 */ 4011 #define EXTI_EMR1_EM3_Pos (3U) 4012 #define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */ 4013 #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< Event Mask on line 3 */ 4014 #define EXTI_EMR1_EM4_Pos (4U) 4015 #define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */ 4016 #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< Event Mask on line 4 */ 4017 #define EXTI_EMR1_EM5_Pos (5U) 4018 #define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */ 4019 #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< Event Mask on line 5 */ 4020 #define EXTI_EMR1_EM6_Pos (6U) 4021 #define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */ 4022 #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< Event Mask on line 6 */ 4023 #define EXTI_EMR1_EM7_Pos (7U) 4024 #define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */ 4025 #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< Event Mask on line 7 */ 4026 #define EXTI_EMR1_EM8_Pos (8U) 4027 #define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */ 4028 #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< Event Mask on line 8 */ 4029 #define EXTI_EMR1_EM9_Pos (9U) 4030 #define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */ 4031 #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< Event Mask on line 9 */ 4032 #define EXTI_EMR1_EM10_Pos (10U) 4033 #define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */ 4034 #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< Event Mask on line 10 */ 4035 #define EXTI_EMR1_EM11_Pos (11U) 4036 #define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */ 4037 #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< Event Mask on line 11 */ 4038 #define EXTI_EMR1_EM12_Pos (12U) 4039 #define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */ 4040 #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< Event Mask on line 12 */ 4041 #define EXTI_EMR1_EM13_Pos (13U) 4042 #define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */ 4043 #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< Event Mask on line 13 */ 4044 #define EXTI_EMR1_EM14_Pos (14U) 4045 #define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */ 4046 #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< Event Mask on line 14 */ 4047 #define EXTI_EMR1_EM15_Pos (15U) 4048 #define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */ 4049 #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< Event Mask on line 15 */ 4050 #define EXTI_EMR1_EM16_Pos (16U) 4051 #define EXTI_EMR1_EM16_Msk (0x1UL << EXTI_EMR1_EM16_Pos) /*!< 0x00010000 */ 4052 #define EXTI_EMR1_EM16 EXTI_EMR1_EM16_Msk /*!< Event Mask on line 16 */ 4053 #define EXTI_EMR1_EM17_Pos (17U) 4054 #define EXTI_EMR1_EM17_Msk (0x1UL << EXTI_EMR1_EM17_Pos) /*!< 0x00020000 */ 4055 #define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk /*!< Event Mask on line 17 */ 4056 #define EXTI_EMR1_EM18_Pos (18U) 4057 #define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */ 4058 #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< Event Mask on line 18 */ 4059 #define EXTI_EMR1_EM19_Pos (19U) 4060 #define EXTI_EMR1_EM19_Msk (0x1UL << EXTI_EMR1_EM19_Pos) /*!< 0x00080000 */ 4061 #define EXTI_EMR1_EM19 EXTI_EMR1_EM19_Msk /*!< Event Mask on line 19 */ 4062 #define EXTI_EMR1_EM20_Pos (20U) 4063 #define EXTI_EMR1_EM20_Msk (0x1UL << EXTI_EMR1_EM20_Pos) /*!< 0x00100000 */ 4064 #define EXTI_EMR1_EM20 EXTI_EMR1_EM20_Msk /*!< Event Mask on line 20 */ 4065 #define EXTI_EMR1_EM21_Pos (21U) 4066 #define EXTI_EMR1_EM21_Msk (0x1UL << EXTI_EMR1_EM21_Pos) /*!< 0x00200000 */ 4067 #define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk /*!< Event Mask on line 21 */ 4068 #define EXTI_EMR1_EM22_Pos (22U) 4069 #define EXTI_EMR1_EM22_Msk (0x1UL << EXTI_EMR1_EM22_Pos) /*!< 0x00400000 */ 4070 #define EXTI_EMR1_EM22 EXTI_EMR1_EM22_Msk /*!< Event Mask on line 22 */ 4071 #define EXTI_EMR1_EM23_Pos (23U) 4072 #define EXTI_EMR1_EM23_Msk (0x1UL << EXTI_EMR1_EM23_Pos) /*!< 0x00800000 */ 4073 #define EXTI_EMR1_EM23 EXTI_EMR1_EM23_Msk /*!< Event Mask on line 23 */ 4074 #define EXTI_EMR1_EM24_Pos (24U) 4075 #define EXTI_EMR1_EM24_Msk (0x1UL << EXTI_EMR1_EM24_Pos) /*!< 0x01000000 */ 4076 #define EXTI_EMR1_EM24 EXTI_EMR1_EM24_Msk /*!< Event Mask on line 24 */ 4077 #define EXTI_EMR1_EM25_Pos (25U) 4078 #define EXTI_EMR1_EM25_Msk (0x1UL << EXTI_EMR1_EM25_Pos) /*!< 0x02000000 */ 4079 #define EXTI_EMR1_EM25 EXTI_EMR1_EM25_Msk /*!< Event Mask on line 25 */ 4080 #define EXTI_EMR1_EM26_Pos (26U) 4081 #define EXTI_EMR1_EM26_Msk (0x1UL << EXTI_EMR1_EM26_Pos) /*!< 0x04000000 */ 4082 #define EXTI_EMR1_EM26 EXTI_EMR1_EM26_Msk /*!< Event Mask on line 26 */ 4083 #define EXTI_EMR1_EM27_Pos (27U) 4084 #define EXTI_EMR1_EM27_Msk (0x1UL << EXTI_EMR1_EM27_Pos) /*!< 0x08000000 */ 4085 #define EXTI_EMR1_EM27 EXTI_EMR1_EM27_Msk /*!< Event Mask on line 27 */ 4086 #define EXTI_EMR1_EM28_Pos (28U) 4087 #define EXTI_EMR1_EM28_Msk (0x1UL << EXTI_EMR1_EM28_Pos) /*!< 0x10000000 */ 4088 #define EXTI_EMR1_EM28 EXTI_EMR1_EM28_Msk /*!< Event Mask on line 28 */ 4089 #define EXTI_EMR1_EM29_Pos (29U) 4090 #define EXTI_EMR1_EM29_Msk (0x1UL << EXTI_EMR1_EM29_Pos) /*!< 0x20000000 */ 4091 #define EXTI_EMR1_EM29 EXTI_EMR1_EM29_Msk /*!< Event Mask on line 29 */ 4092 #define EXTI_EMR1_EM30_Pos (30U) 4093 #define EXTI_EMR1_EM30_Msk (0x1UL << EXTI_EMR1_EM30_Pos) /*!< 0x40000000 */ 4094 #define EXTI_EMR1_EM30 EXTI_EMR1_EM30_Msk /*!< Event Mask on line 30 */ 4095 #define EXTI_EMR1_EM31_Pos (31U) 4096 #define EXTI_EMR1_EM31_Msk (0x1UL << EXTI_EMR1_EM31_Pos) /*!< 0x80000000 */ 4097 #define EXTI_EMR1_EM31 EXTI_EMR1_EM31_Msk /*!< Event Mask on line 31 */ 4098 4099 /****************** Bit definition for EXTI_RTSR1 register ******************/ 4100 #define EXTI_RTSR1_RT0_Pos (0U) 4101 #define EXTI_RTSR1_RT0_Msk (0x1UL << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */ 4102 #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */ 4103 #define EXTI_RTSR1_RT1_Pos (1U) 4104 #define EXTI_RTSR1_RT1_Msk (0x1UL << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */ 4105 #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */ 4106 #define EXTI_RTSR1_RT2_Pos (2U) 4107 #define EXTI_RTSR1_RT2_Msk (0x1UL << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */ 4108 #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */ 4109 #define EXTI_RTSR1_RT3_Pos (3U) 4110 #define EXTI_RTSR1_RT3_Msk (0x1UL << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */ 4111 #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */ 4112 #define EXTI_RTSR1_RT4_Pos (4U) 4113 #define EXTI_RTSR1_RT4_Msk (0x1UL << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */ 4114 #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */ 4115 #define EXTI_RTSR1_RT5_Pos (5U) 4116 #define EXTI_RTSR1_RT5_Msk (0x1UL << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */ 4117 #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */ 4118 #define EXTI_RTSR1_RT6_Pos (6U) 4119 #define EXTI_RTSR1_RT6_Msk (0x1UL << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */ 4120 #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */ 4121 #define EXTI_RTSR1_RT7_Pos (7U) 4122 #define EXTI_RTSR1_RT7_Msk (0x1UL << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */ 4123 #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */ 4124 #define EXTI_RTSR1_RT8_Pos (8U) 4125 #define EXTI_RTSR1_RT8_Msk (0x1UL << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */ 4126 #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */ 4127 #define EXTI_RTSR1_RT9_Pos (9U) 4128 #define EXTI_RTSR1_RT9_Msk (0x1UL << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */ 4129 #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */ 4130 #define EXTI_RTSR1_RT10_Pos (10U) 4131 #define EXTI_RTSR1_RT10_Msk (0x1UL << EXTI_RTSR1_RT10_Pos) /*!< 0x00000400 */ 4132 #define EXTI_RTSR1_RT10 EXTI_RTSR1_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */ 4133 #define EXTI_RTSR1_RT11_Pos (11U) 4134 #define EXTI_RTSR1_RT11_Msk (0x1UL << EXTI_RTSR1_RT11_Pos) /*!< 0x00000800 */ 4135 #define EXTI_RTSR1_RT11 EXTI_RTSR1_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */ 4136 #define EXTI_RTSR1_RT12_Pos (12U) 4137 #define EXTI_RTSR1_RT12_Msk (0x1UL << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */ 4138 #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */ 4139 #define EXTI_RTSR1_RT13_Pos (13U) 4140 #define EXTI_RTSR1_RT13_Msk (0x1UL << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */ 4141 #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */ 4142 #define EXTI_RTSR1_RT14_Pos (14U) 4143 #define EXTI_RTSR1_RT14_Msk (0x1UL << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */ 4144 #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */ 4145 #define EXTI_RTSR1_RT15_Pos (15U) 4146 #define EXTI_RTSR1_RT15_Msk (0x1UL << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */ 4147 #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */ 4148 #define EXTI_RTSR1_RT16_Pos (16U) 4149 #define EXTI_RTSR1_RT16_Msk (0x1UL << EXTI_RTSR1_RT16_Pos) /*!< 0x00010000 */ 4150 #define EXTI_RTSR1_RT16 EXTI_RTSR1_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */ 4151 #define EXTI_RTSR1_RT17_Pos (17U) 4152 #define EXTI_RTSR1_RT17_Msk (0x1UL << EXTI_RTSR1_RT17_Pos) /*!< 0x00020000 */ 4153 #define EXTI_RTSR1_RT17 EXTI_RTSR1_RT17_Msk /*!< Rising trigger event configuration bit of line 17 */ 4154 #define EXTI_RTSR1_RT19_Pos (19U) 4155 #define EXTI_RTSR1_RT19_Msk (0x1UL << EXTI_RTSR1_RT19_Pos) /*!< 0x00080000 */ 4156 #define EXTI_RTSR1_RT19 EXTI_RTSR1_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */ 4157 #define EXTI_RTSR1_RT20_Pos (20U) 4158 #define EXTI_RTSR1_RT20_Msk (0x1UL << EXTI_RTSR1_RT20_Pos) /*!< 0x00100000 */ 4159 #define EXTI_RTSR1_RT20 EXTI_RTSR1_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */ 4160 #define EXTI_RTSR1_RT21_Pos (21U) 4161 #define EXTI_RTSR1_RT21_Msk (0x1UL << EXTI_RTSR1_RT21_Pos) /*!< 0x00200000 */ 4162 #define EXTI_RTSR1_RT21 EXTI_RTSR1_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */ 4163 #define EXTI_RTSR1_RT22_Pos (22U) 4164 #define EXTI_RTSR1_RT22_Msk (0x1UL << EXTI_RTSR1_RT22_Pos) /*!< 0x00400000 */ 4165 #define EXTI_RTSR1_RT22 EXTI_RTSR1_RT22_Msk /*!< Rising trigger event configuration bit of line 22 */ 4166 #define EXTI_RTSR1_RT29_Pos (29U) 4167 #define EXTI_RTSR1_RT29_Msk (0x1UL << EXTI_RTSR1_RT29_Pos) /*!< 0x20000000 */ 4168 #define EXTI_RTSR1_RT29 EXTI_RTSR1_RT29_Msk /*!< Rising trigger event configuration bit of line 29 */ 4169 #define EXTI_RTSR1_RT30_Pos (30U) 4170 #define EXTI_RTSR1_RT30_Msk (0x1UL << EXTI_RTSR1_RT30_Pos) /*!< 0x40000000 */ 4171 #define EXTI_RTSR1_RT30 EXTI_RTSR1_RT30_Msk /*!< Rising trigger event configuration bit of line 30 */ 4172 #define EXTI_RTSR1_RT31_Pos (31U) 4173 #define EXTI_RTSR1_RT31_Msk (0x1UL << EXTI_RTSR1_RT31_Pos) /*!< 0x80000000 */ 4174 #define EXTI_RTSR1_RT31 EXTI_RTSR1_RT31_Msk /*!< Rising trigger event configuration bit of line 31 */ 4175 4176 /****************** Bit definition for EXTI_FTSR1 register ******************/ 4177 #define EXTI_FTSR1_FT0_Pos (0U) 4178 #define EXTI_FTSR1_FT0_Msk (0x1UL << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */ 4179 #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */ 4180 #define EXTI_FTSR1_FT1_Pos (1U) 4181 #define EXTI_FTSR1_FT1_Msk (0x1UL << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */ 4182 #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */ 4183 #define EXTI_FTSR1_FT2_Pos (2U) 4184 #define EXTI_FTSR1_FT2_Msk (0x1UL << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */ 4185 #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */ 4186 #define EXTI_FTSR1_FT3_Pos (3U) 4187 #define EXTI_FTSR1_FT3_Msk (0x1UL << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */ 4188 #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */ 4189 #define EXTI_FTSR1_FT4_Pos (4U) 4190 #define EXTI_FTSR1_FT4_Msk (0x1UL << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */ 4191 #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */ 4192 #define EXTI_FTSR1_FT5_Pos (5U) 4193 #define EXTI_FTSR1_FT5_Msk (0x1UL << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */ 4194 #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */ 4195 #define EXTI_FTSR1_FT6_Pos (6U) 4196 #define EXTI_FTSR1_FT6_Msk (0x1UL << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */ 4197 #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */ 4198 #define EXTI_FTSR1_FT7_Pos (7U) 4199 #define EXTI_FTSR1_FT7_Msk (0x1UL << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */ 4200 #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */ 4201 #define EXTI_FTSR1_FT8_Pos (8U) 4202 #define EXTI_FTSR1_FT8_Msk (0x1UL << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */ 4203 #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */ 4204 #define EXTI_FTSR1_FT9_Pos (9U) 4205 #define EXTI_FTSR1_FT9_Msk (0x1UL << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */ 4206 #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */ 4207 #define EXTI_FTSR1_FT10_Pos (10U) 4208 #define EXTI_FTSR1_FT10_Msk (0x1UL << EXTI_FTSR1_FT10_Pos) /*!< 0x00000400 */ 4209 #define EXTI_FTSR1_FT10 EXTI_FTSR1_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */ 4210 #define EXTI_FTSR1_FT11_Pos (11U) 4211 #define EXTI_FTSR1_FT11_Msk (0x1UL << EXTI_FTSR1_FT11_Pos) /*!< 0x00000800 */ 4212 #define EXTI_FTSR1_FT11 EXTI_FTSR1_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */ 4213 #define EXTI_FTSR1_FT12_Pos (12U) 4214 #define EXTI_FTSR1_FT12_Msk (0x1UL << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */ 4215 #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */ 4216 #define EXTI_FTSR1_FT13_Pos (13U) 4217 #define EXTI_FTSR1_FT13_Msk (0x1UL << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */ 4218 #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */ 4219 #define EXTI_FTSR1_FT14_Pos (14U) 4220 #define EXTI_FTSR1_FT14_Msk (0x1UL << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */ 4221 #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */ 4222 #define EXTI_FTSR1_FT15_Pos (15U) 4223 #define EXTI_FTSR1_FT15_Msk (0x1UL << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */ 4224 #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */ 4225 #define EXTI_FTSR1_FT16_Pos (16U) 4226 #define EXTI_FTSR1_FT16_Msk (0x1UL << EXTI_FTSR1_FT16_Pos) /*!< 0x00010000 */ 4227 #define EXTI_FTSR1_FT16 EXTI_FTSR1_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */ 4228 #define EXTI_FTSR1_FT17_Pos (17U) 4229 #define EXTI_FTSR1_FT17_Msk (0x1UL << EXTI_FTSR1_FT17_Pos) /*!< 0x00020000 */ 4230 #define EXTI_FTSR1_FT17 EXTI_FTSR1_FT17_Msk /*!< Falling trigger event configuration bit of line 17 */ 4231 #define EXTI_FTSR1_FT19_Pos (19U) 4232 #define EXTI_FTSR1_FT19_Msk (0x1UL << EXTI_FTSR1_FT19_Pos) /*!< 0x00080000 */ 4233 #define EXTI_FTSR1_FT19 EXTI_FTSR1_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */ 4234 #define EXTI_FTSR1_FT20_Pos (20U) 4235 #define EXTI_FTSR1_FT20_Msk (0x1UL << EXTI_FTSR1_FT20_Pos) /*!< 0x00100000 */ 4236 #define EXTI_FTSR1_FT20 EXTI_FTSR1_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */ 4237 #define EXTI_FTSR1_FT21_Pos (21U) 4238 #define EXTI_FTSR1_FT21_Msk (0x1UL << EXTI_FTSR1_FT21_Pos) /*!< 0x00200000 */ 4239 #define EXTI_FTSR1_FT21 EXTI_FTSR1_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */ 4240 #define EXTI_FTSR1_FT22_Pos (22U) 4241 #define EXTI_FTSR1_FT22_Msk (0x1UL << EXTI_FTSR1_FT22_Pos) /*!< 0x00400000 */ 4242 #define EXTI_FTSR1_FT22 EXTI_FTSR1_FT22_Msk /*!< Falling trigger event configuration bit of line 22 */ 4243 #define EXTI_FTSR1_FT29_Pos (29U) 4244 #define EXTI_FTSR1_FT29_Msk (0x1UL << EXTI_FTSR1_FT29_Pos) /*!< 0x20000000 */ 4245 #define EXTI_FTSR1_FT29 EXTI_FTSR1_FT29_Msk /*!< Falling trigger event configuration bit of line 29 */ 4246 #define EXTI_FTSR1_FT30_Pos (30U) 4247 #define EXTI_FTSR1_FT30_Msk (0x1UL << EXTI_FTSR1_FT30_Pos) /*!< 0x40000000 */ 4248 #define EXTI_FTSR1_FT30 EXTI_FTSR1_FT30_Msk /*!< Falling trigger event configuration bit of line 30 */ 4249 #define EXTI_FTSR1_FT31_Pos (31U) 4250 #define EXTI_FTSR1_FT31_Msk (0x1UL << EXTI_FTSR1_FT31_Pos) /*!< 0x80000000 */ 4251 #define EXTI_FTSR1_FT31 EXTI_FTSR1_FT31_Msk /*!< Falling trigger event configuration bit of line 31 */ 4252 4253 /****************** Bit definition for EXTI_SWIER1 register *****************/ 4254 #define EXTI_SWIER1_SWI0_Pos (0U) 4255 #define EXTI_SWIER1_SWI0_Msk (0x1UL << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */ 4256 #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */ 4257 #define EXTI_SWIER1_SWI1_Pos (1U) 4258 #define EXTI_SWIER1_SWI1_Msk (0x1UL << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */ 4259 #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */ 4260 #define EXTI_SWIER1_SWI2_Pos (2U) 4261 #define EXTI_SWIER1_SWI2_Msk (0x1UL << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */ 4262 #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */ 4263 #define EXTI_SWIER1_SWI3_Pos (3U) 4264 #define EXTI_SWIER1_SWI3_Msk (0x1UL << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */ 4265 #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */ 4266 #define EXTI_SWIER1_SWI4_Pos (4U) 4267 #define EXTI_SWIER1_SWI4_Msk (0x1UL << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */ 4268 #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */ 4269 #define EXTI_SWIER1_SWI5_Pos (5U) 4270 #define EXTI_SWIER1_SWI5_Msk (0x1UL << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */ 4271 #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */ 4272 #define EXTI_SWIER1_SWI6_Pos (6U) 4273 #define EXTI_SWIER1_SWI6_Msk (0x1UL << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */ 4274 #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */ 4275 #define EXTI_SWIER1_SWI7_Pos (7U) 4276 #define EXTI_SWIER1_SWI7_Msk (0x1UL << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */ 4277 #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */ 4278 #define EXTI_SWIER1_SWI8_Pos (8U) 4279 #define EXTI_SWIER1_SWI8_Msk (0x1UL << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */ 4280 #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */ 4281 #define EXTI_SWIER1_SWI9_Pos (9U) 4282 #define EXTI_SWIER1_SWI9_Msk (0x1UL << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */ 4283 #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */ 4284 #define EXTI_SWIER1_SWI10_Pos (10U) 4285 #define EXTI_SWIER1_SWI10_Msk (0x1UL << EXTI_SWIER1_SWI10_Pos) /*!< 0x00000400 */ 4286 #define EXTI_SWIER1_SWI10 EXTI_SWIER1_SWI10_Msk /*!< Software Interrupt on line 10 */ 4287 #define EXTI_SWIER1_SWI11_Pos (11U) 4288 #define EXTI_SWIER1_SWI11_Msk (0x1UL << EXTI_SWIER1_SWI11_Pos) /*!< 0x00000800 */ 4289 #define EXTI_SWIER1_SWI11 EXTI_SWIER1_SWI11_Msk /*!< Software Interrupt on line 11 */ 4290 #define EXTI_SWIER1_SWI12_Pos (12U) 4291 #define EXTI_SWIER1_SWI12_Msk (0x1UL << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */ 4292 #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */ 4293 #define EXTI_SWIER1_SWI13_Pos (13U) 4294 #define EXTI_SWIER1_SWI13_Msk (0x1UL << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */ 4295 #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */ 4296 #define EXTI_SWIER1_SWI14_Pos (14U) 4297 #define EXTI_SWIER1_SWI14_Msk (0x1UL << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */ 4298 #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */ 4299 #define EXTI_SWIER1_SWI15_Pos (15U) 4300 #define EXTI_SWIER1_SWI15_Msk (0x1UL << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */ 4301 #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */ 4302 #define EXTI_SWIER1_SWI16_Pos (16U) 4303 #define EXTI_SWIER1_SWI16_Msk (0x1UL << EXTI_SWIER1_SWI16_Pos) /*!< 0x00010000 */ 4304 #define EXTI_SWIER1_SWI16 EXTI_SWIER1_SWI16_Msk /*!< Software Interrupt on line 16 */ 4305 #define EXTI_SWIER1_SWI17_Pos (17U) 4306 #define EXTI_SWIER1_SWI17_Msk (0x1UL << EXTI_SWIER1_SWI17_Pos) /*!< 0x00020000 */ 4307 #define EXTI_SWIER1_SWI17 EXTI_SWIER1_SWI17_Msk /*!< Software Interrupt on line 17 */ 4308 #define EXTI_SWIER1_SWI19_Pos (19U) 4309 #define EXTI_SWIER1_SWI19_Msk (0x1UL << EXTI_SWIER1_SWI19_Pos) /*!< 0x00080000 */ 4310 #define EXTI_SWIER1_SWI19 EXTI_SWIER1_SWI19_Msk /*!< Software Interrupt on line 19 */ 4311 #define EXTI_SWIER1_SWI20_Pos (20U) 4312 #define EXTI_SWIER1_SWI20_Msk (0x1UL << EXTI_SWIER1_SWI20_Pos) /*!< 0x00100000 */ 4313 #define EXTI_SWIER1_SWI20 EXTI_SWIER1_SWI20_Msk /*!< Software Interrupt on line 20 */ 4314 #define EXTI_SWIER1_SWI21_Pos (21U) 4315 #define EXTI_SWIER1_SWI21_Msk (0x1UL << EXTI_SWIER1_SWI21_Pos) /*!< 0x00200000 */ 4316 #define EXTI_SWIER1_SWI21 EXTI_SWIER1_SWI21_Msk /*!< Software Interrupt on line 21 */ 4317 #define EXTI_SWIER1_SWI22_Pos (22U) 4318 #define EXTI_SWIER1_SWI22_Msk (0x1UL << EXTI_SWIER1_SWI22_Pos) /*!< 0x00400000 */ 4319 #define EXTI_SWIER1_SWI22 EXTI_SWIER1_SWI22_Msk /*!< Software Interrupt on line 22 */ 4320 #define EXTI_SWIER1_SWI29_Pos (29U) 4321 #define EXTI_SWIER1_SWI29_Msk (0x1UL << EXTI_SWIER1_SWI29_Pos) /*!< 0x20000000 */ 4322 #define EXTI_SWIER1_SWI29 EXTI_SWIER1_SWI29_Msk /*!< Software Interrupt on line 29 */ 4323 #define EXTI_SWIER1_SWI30_Pos (30U) 4324 #define EXTI_SWIER1_SWI30_Msk (0x1UL << EXTI_SWIER1_SWI30_Pos) /*!< 0x40000000 */ 4325 #define EXTI_SWIER1_SWI30 EXTI_SWIER1_SWI30_Msk /*!< Software Interrupt on line 30 */ 4326 #define EXTI_SWIER1_SWI31_Pos (31U) 4327 #define EXTI_SWIER1_SWI31_Msk (0x1UL << EXTI_SWIER1_SWI31_Pos) /*!< 0x80000000 */ 4328 #define EXTI_SWIER1_SWI31 EXTI_SWIER1_SWI31_Msk /*!< Software Interrupt on line 31 */ 4329 4330 /******************* Bit definition for EXTI_PR1 register *******************/ 4331 #define EXTI_PR1_PIF0_Pos (0U) 4332 #define EXTI_PR1_PIF0_Msk (0x1UL << EXTI_PR1_PIF0_Pos) /*!< 0x00000001 */ 4333 #define EXTI_PR1_PIF0 EXTI_PR1_PIF0_Msk /*!< Pending bit for line 0 */ 4334 #define EXTI_PR1_PIF1_Pos (1U) 4335 #define EXTI_PR1_PIF1_Msk (0x1UL << EXTI_PR1_PIF1_Pos) /*!< 0x00000002 */ 4336 #define EXTI_PR1_PIF1 EXTI_PR1_PIF1_Msk /*!< Pending bit for line 1 */ 4337 #define EXTI_PR1_PIF2_Pos (2U) 4338 #define EXTI_PR1_PIF2_Msk (0x1UL << EXTI_PR1_PIF2_Pos) /*!< 0x00000004 */ 4339 #define EXTI_PR1_PIF2 EXTI_PR1_PIF2_Msk /*!< Pending bit for line 2 */ 4340 #define EXTI_PR1_PIF3_Pos (3U) 4341 #define EXTI_PR1_PIF3_Msk (0x1UL << EXTI_PR1_PIF3_Pos) /*!< 0x00000008 */ 4342 #define EXTI_PR1_PIF3 EXTI_PR1_PIF3_Msk /*!< Pending bit for line 3 */ 4343 #define EXTI_PR1_PIF4_Pos (4U) 4344 #define EXTI_PR1_PIF4_Msk (0x1UL << EXTI_PR1_PIF4_Pos) /*!< 0x00000010 */ 4345 #define EXTI_PR1_PIF4 EXTI_PR1_PIF4_Msk /*!< Pending bit for line 4 */ 4346 #define EXTI_PR1_PIF5_Pos (5U) 4347 #define EXTI_PR1_PIF5_Msk (0x1UL << EXTI_PR1_PIF5_Pos) /*!< 0x00000020 */ 4348 #define EXTI_PR1_PIF5 EXTI_PR1_PIF5_Msk /*!< Pending bit for line 5 */ 4349 #define EXTI_PR1_PIF6_Pos (6U) 4350 #define EXTI_PR1_PIF6_Msk (0x1UL << EXTI_PR1_PIF6_Pos) /*!< 0x00000040 */ 4351 #define EXTI_PR1_PIF6 EXTI_PR1_PIF6_Msk /*!< Pending bit for line 6 */ 4352 #define EXTI_PR1_PIF7_Pos (7U) 4353 #define EXTI_PR1_PIF7_Msk (0x1UL << EXTI_PR1_PIF7_Pos) /*!< 0x00000080 */ 4354 #define EXTI_PR1_PIF7 EXTI_PR1_PIF7_Msk /*!< Pending bit for line 7 */ 4355 #define EXTI_PR1_PIF8_Pos (8U) 4356 #define EXTI_PR1_PIF8_Msk (0x1UL << EXTI_PR1_PIF8_Pos) /*!< 0x00000100 */ 4357 #define EXTI_PR1_PIF8 EXTI_PR1_PIF8_Msk /*!< Pending bit for line 8 */ 4358 #define EXTI_PR1_PIF9_Pos (9U) 4359 #define EXTI_PR1_PIF9_Msk (0x1UL << EXTI_PR1_PIF9_Pos) /*!< 0x00000200 */ 4360 #define EXTI_PR1_PIF9 EXTI_PR1_PIF9_Msk /*!< Pending bit for line 9 */ 4361 #define EXTI_PR1_PIF10_Pos (10U) 4362 #define EXTI_PR1_PIF10_Msk (0x1UL << EXTI_PR1_PIF10_Pos) /*!< 0x00000400 */ 4363 #define EXTI_PR1_PIF10 EXTI_PR1_PIF10_Msk /*!< Pending bit for line 10 */ 4364 #define EXTI_PR1_PIF11_Pos (11U) 4365 #define EXTI_PR1_PIF11_Msk (0x1UL << EXTI_PR1_PIF11_Pos) /*!< 0x00000800 */ 4366 #define EXTI_PR1_PIF11 EXTI_PR1_PIF11_Msk /*!< Pending bit for line 11 */ 4367 #define EXTI_PR1_PIF12_Pos (12U) 4368 #define EXTI_PR1_PIF12_Msk (0x1UL << EXTI_PR1_PIF12_Pos) /*!< 0x00001000 */ 4369 #define EXTI_PR1_PIF12 EXTI_PR1_PIF12_Msk /*!< Pending bit for line 12 */ 4370 #define EXTI_PR1_PIF13_Pos (13U) 4371 #define EXTI_PR1_PIF13_Msk (0x1UL << EXTI_PR1_PIF13_Pos) /*!< 0x00002000 */ 4372 #define EXTI_PR1_PIF13 EXTI_PR1_PIF13_Msk /*!< Pending bit for line 13 */ 4373 #define EXTI_PR1_PIF14_Pos (14U) 4374 #define EXTI_PR1_PIF14_Msk (0x1UL << EXTI_PR1_PIF14_Pos) /*!< 0x00004000 */ 4375 #define EXTI_PR1_PIF14 EXTI_PR1_PIF14_Msk /*!< Pending bit for line 14 */ 4376 #define EXTI_PR1_PIF15_Pos (15U) 4377 #define EXTI_PR1_PIF15_Msk (0x1UL << EXTI_PR1_PIF15_Pos) /*!< 0x00008000 */ 4378 #define EXTI_PR1_PIF15 EXTI_PR1_PIF15_Msk /*!< Pending bit for line 15 */ 4379 #define EXTI_PR1_PIF16_Pos (16U) 4380 #define EXTI_PR1_PIF16_Msk (0x1UL << EXTI_PR1_PIF16_Pos) /*!< 0x00010000 */ 4381 #define EXTI_PR1_PIF16 EXTI_PR1_PIF16_Msk /*!< Pending bit for line 16 */ 4382 #define EXTI_PR1_PIF17_Pos (17U) 4383 #define EXTI_PR1_PIF17_Msk (0x1UL << EXTI_PR1_PIF17_Pos) /*!< 0x00020000 */ 4384 #define EXTI_PR1_PIF17 EXTI_PR1_PIF17_Msk /*!< Pending bit for line 17 */ 4385 #define EXTI_PR1_PIF19_Pos (19U) 4386 #define EXTI_PR1_PIF19_Msk (0x1UL << EXTI_PR1_PIF19_Pos) /*!< 0x00080000 */ 4387 #define EXTI_PR1_PIF19 EXTI_PR1_PIF19_Msk /*!< Pending bit for line 19 */ 4388 #define EXTI_PR1_PIF20_Pos (20U) 4389 #define EXTI_PR1_PIF20_Msk (0x1UL << EXTI_PR1_PIF20_Pos) /*!< 0x00100000 */ 4390 #define EXTI_PR1_PIF20 EXTI_PR1_PIF20_Msk /*!< Pending bit for line 20 */ 4391 #define EXTI_PR1_PIF21_Pos (21U) 4392 #define EXTI_PR1_PIF21_Msk (0x1UL << EXTI_PR1_PIF21_Pos) /*!< 0x00200000 */ 4393 #define EXTI_PR1_PIF21 EXTI_PR1_PIF21_Msk /*!< Pending bit for line 21 */ 4394 #define EXTI_PR1_PIF22_Pos (22U) 4395 #define EXTI_PR1_PIF22_Msk (0x1UL << EXTI_PR1_PIF22_Pos) /*!< 0x00400000 */ 4396 #define EXTI_PR1_PIF22 EXTI_PR1_PIF22_Msk /*!< Pending bit for line 22 */ 4397 #define EXTI_PR1_PIF29_Pos (29U) 4398 #define EXTI_PR1_PIF29_Msk (0x1UL << EXTI_PR1_PIF29_Pos) /*!< 0x20000000 */ 4399 #define EXTI_PR1_PIF29 EXTI_PR1_PIF29_Msk /*!< Pending bit for line 29 */ 4400 #define EXTI_PR1_PIF30_Pos (30U) 4401 #define EXTI_PR1_PIF30_Msk (0x1UL << EXTI_PR1_PIF30_Pos) /*!< 0x40000000 */ 4402 #define EXTI_PR1_PIF30 EXTI_PR1_PIF30_Msk /*!< Pending bit for line 30 */ 4403 #define EXTI_PR1_PIF31_Pos (31U) 4404 #define EXTI_PR1_PIF31_Msk (0x1UL << EXTI_PR1_PIF31_Pos) /*!< 0x80000000 */ 4405 #define EXTI_PR1_PIF31 EXTI_PR1_PIF31_Msk /*!< Pending bit for line 31 */ 4406 4407 /******************* Bit definition for EXTI_IMR2 register ******************/ 4408 #define EXTI_IMR2_IM32_Pos (0U) 4409 #define EXTI_IMR2_IM32_Msk (0x1UL << EXTI_IMR2_IM32_Pos) /*!< 0x00000001 */ 4410 #define EXTI_IMR2_IM32 EXTI_IMR2_IM32_Msk /*!< Interrupt Mask on line 32 */ 4411 #define EXTI_IMR2_IM33_Pos (1U) 4412 #define EXTI_IMR2_IM33_Msk (0x1UL << EXTI_IMR2_IM33_Pos) /*!< 0x00000002 */ 4413 #define EXTI_IMR2_IM33 EXTI_IMR2_IM33_Msk /*!< Interrupt Mask on line 33 */ 4414 #define EXTI_IMR2_IM34_Pos (2U) 4415 #define EXTI_IMR2_IM34_Msk (0x1UL << EXTI_IMR2_IM34_Pos) /*!< 0x00000004 */ 4416 #define EXTI_IMR2_IM34 EXTI_IMR2_IM34_Msk /*!< Interrupt Mask on line 34 */ 4417 #define EXTI_IMR2_IM35_Pos (3U) 4418 #define EXTI_IMR2_IM35_Msk (0x1UL << EXTI_IMR2_IM35_Pos) /*!< 0x00000008 */ 4419 #define EXTI_IMR2_IM35 EXTI_IMR2_IM35_Msk /*!< Interrupt Mask on line 35 */ 4420 #define EXTI_IMR2_IM36_Pos (4U) 4421 #define EXTI_IMR2_IM36_Msk (0x1UL << EXTI_IMR2_IM36_Pos) /*!< 0x00000010 */ 4422 #define EXTI_IMR2_IM36 EXTI_IMR2_IM36_Msk /*!< Interrupt Mask on line 36 */ 4423 #define EXTI_IMR2_IM37_Pos (5U) 4424 #define EXTI_IMR2_IM37_Msk (0x1UL << EXTI_IMR2_IM37_Pos) /*!< 0x00000020 */ 4425 #define EXTI_IMR2_IM37 EXTI_IMR2_IM37_Msk /*!< Interrupt Mask on line 37 */ 4426 #define EXTI_IMR2_IM38_Pos (6U) 4427 #define EXTI_IMR2_IM38_Msk (0x1UL << EXTI_IMR2_IM38_Pos) /*!< 0x00000040 */ 4428 #define EXTI_IMR2_IM38 EXTI_IMR2_IM38_Msk /*!< Interrupt Mask on line 38 */ 4429 #define EXTI_IMR2_IM39_Pos (7U) 4430 #define EXTI_IMR2_IM39_Msk (0x1UL << EXTI_IMR2_IM39_Pos) /*!< 0x00000080 */ 4431 #define EXTI_IMR2_IM39 EXTI_IMR2_IM39_Msk /*!< Interrupt Mask on line 39 */ 4432 #define EXTI_IMR2_IM40_Pos (8U) 4433 #define EXTI_IMR2_IM40_Msk (0x1UL << EXTI_IMR2_IM40_Pos) /*!< 0x00000100 */ 4434 #define EXTI_IMR2_IM40 EXTI_IMR2_IM40_Msk /*!< Interrupt Mask on line 40 */ 4435 #define EXTI_IMR2_IM41_Pos (9U) 4436 #define EXTI_IMR2_IM41_Msk (0x1UL << EXTI_IMR2_IM41_Pos) /*!< 0x00000200 */ 4437 #define EXTI_IMR2_IM41 EXTI_IMR2_IM41_Msk /*!< Interrupt Mask on line 41 */ 4438 #define EXTI_IMR2_IM42_Pos (10U) 4439 #define EXTI_IMR2_IM42_Msk (0x1UL << EXTI_IMR2_IM42_Pos) /*!< 0x00000400 */ 4440 #define EXTI_IMR2_IM42 EXTI_IMR2_IM42_Msk /*!< Interrupt Mask on line 42 */ 4441 #define EXTI_IMR2_IM_Pos (0U) 4442 #define EXTI_IMR2_IM_Msk (0x7FFUL << EXTI_IMR2_IM_Pos) /*!< 0x000007FF */ 4443 #define EXTI_IMR2_IM EXTI_IMR2_IM_Msk /*!< Interrupt Mask all */ 4444 4445 /******************* Bit definition for EXTI_EMR2 register ******************/ 4446 #define EXTI_EMR2_EM32_Pos (0U) 4447 #define EXTI_EMR2_EM32_Msk (0x1UL << EXTI_EMR2_EM32_Pos) /*!< 0x00000001 */ 4448 #define EXTI_EMR2_EM32 EXTI_EMR2_EM32_Msk /*!< Event Mask on line 32 */ 4449 #define EXTI_EMR2_EM33_Pos (1U) 4450 #define EXTI_EMR2_EM33_Msk (0x1UL << EXTI_EMR2_EM33_Pos) /*!< 0x00000002 */ 4451 #define EXTI_EMR2_EM33 EXTI_EMR2_EM33_Msk /*!< Event Mask on line 33 */ 4452 #define EXTI_EMR2_EM34_Pos (2U) 4453 #define EXTI_EMR2_EM34_Msk (0x1UL << EXTI_EMR2_EM34_Pos) /*!< 0x00000004 */ 4454 #define EXTI_EMR2_EM34 EXTI_EMR2_EM34_Msk /*!< Event Mask on line 34 */ 4455 #define EXTI_EMR2_EM35_Pos (3U) 4456 #define EXTI_EMR2_EM35_Msk (0x1UL << EXTI_EMR2_EM35_Pos) /*!< 0x00000008 */ 4457 #define EXTI_EMR2_EM35 EXTI_EMR2_EM35_Msk /*!< Event Mask on line 35 */ 4458 #define EXTI_EMR2_EM36_Pos (4U) 4459 #define EXTI_EMR2_EM36_Msk (0x1UL << EXTI_EMR2_EM36_Pos) /*!< 0x00000010 */ 4460 #define EXTI_EMR2_EM36 EXTI_EMR2_EM36_Msk /*!< Event Mask on line 36 */ 4461 #define EXTI_EMR2_EM37_Pos (5U) 4462 #define EXTI_EMR2_EM37_Msk (0x1UL << EXTI_EMR2_EM37_Pos) /*!< 0x00000020 */ 4463 #define EXTI_EMR2_EM37 EXTI_EMR2_EM37_Msk /*!< Event Mask on line 37 */ 4464 #define EXTI_EMR2_EM38_Pos (6U) 4465 #define EXTI_EMR2_EM38_Msk (0x1UL << EXTI_EMR2_EM38_Pos) /*!< 0x00000040 */ 4466 #define EXTI_EMR2_EM38 EXTI_EMR2_EM38_Msk /*!< Event Mask on line 38 */ 4467 #define EXTI_EMR2_EM39_Pos (7U) 4468 #define EXTI_EMR2_EM39_Msk (0x1UL << EXTI_EMR2_EM39_Pos) /*!< 0x00000080 */ 4469 #define EXTI_EMR2_EM39 EXTI_EMR2_EM39_Msk /*!< Event Mask on line 39 */ 4470 #define EXTI_EMR2_EM40_Pos (8U) 4471 #define EXTI_EMR2_EM40_Msk (0x1UL << EXTI_EMR2_EM40_Pos) /*!< 0x00000100 */ 4472 #define EXTI_EMR2_EM40 EXTI_EMR2_EM40_Msk /*!< Event Mask on line 40 */ 4473 #define EXTI_EMR2_EM41_Pos (9U) 4474 #define EXTI_EMR2_EM41_Msk (0x1UL << EXTI_EMR2_EM41_Pos) /*!< 0x00000200 */ 4475 #define EXTI_EMR2_EM41 EXTI_EMR2_EM41_Msk /*!< Event Mask on line 41 */ 4476 #define EXTI_EMR2_EM42_Pos (10U) 4477 #define EXTI_EMR2_EM42_Msk (0x1UL << EXTI_EMR2_EM42_Pos) /*!< 0x00000400 */ 4478 #define EXTI_EMR2_EM42 EXTI_EMR2_EM42_Msk /*!< Event Mask on line 42 */ 4479 #define EXTI_EMR2_EM_Pos (0U) 4480 #define EXTI_EMR2_EM_Msk (0x7FFUL << EXTI_EMR2_EM_Pos) /*!< 0x000007FF */ 4481 #define EXTI_EMR2_EM EXTI_EMR2_EM_Msk /*!< Interrupt Mask all */ 4482 4483 /****************** Bit definition for EXTI_RTSR2 register ******************/ 4484 #define EXTI_RTSR2_RT32_Pos (0U) 4485 #define EXTI_RTSR2_RT32_Msk (0x1UL << EXTI_RTSR2_RT32_Pos) /*!< 0x00000001 */ 4486 #define EXTI_RTSR2_RT32 EXTI_RTSR2_RT32_Msk /*!< Rising trigger event configuration bit of line 32 */ 4487 #define EXTI_RTSR2_RT33_Pos (1U) 4488 #define EXTI_RTSR2_RT33_Msk (0x1UL << EXTI_RTSR2_RT33_Pos) /*!< 0x00000002 */ 4489 #define EXTI_RTSR2_RT33 EXTI_RTSR2_RT33_Msk /*!< Rising trigger event configuration bit of line 33 */ 4490 #define EXTI_RTSR2_RT38_Pos (6U) 4491 #define EXTI_RTSR2_RT38_Msk (0x1UL << EXTI_RTSR2_RT38_Pos) /*!< 0x00000040 */ 4492 #define EXTI_RTSR2_RT38 EXTI_RTSR2_RT38_Msk /*!< Rising trigger event configuration bit of line 38 */ 4493 #define EXTI_RTSR2_RT39_Pos (7U) 4494 #define EXTI_RTSR2_RT39_Msk (0x1UL << EXTI_RTSR2_RT39_Pos) /*!< 0x00000080 */ 4495 #define EXTI_RTSR2_RT39 EXTI_RTSR2_RT39_Msk /*!< Rising trigger event configuration bit of line 39 */ 4496 #define EXTI_RTSR2_RT40_Pos (8U) 4497 #define EXTI_RTSR2_RT40_Msk (0x1UL << EXTI_RTSR2_RT40_Pos) /*!< 0x00000100 */ 4498 #define EXTI_RTSR2_RT40 EXTI_RTSR2_RT40_Msk /*!< Rising trigger event configuration bit of line 40 */ 4499 #define EXTI_RTSR2_RT41_Pos (9U) 4500 #define EXTI_RTSR2_RT41_Msk (0x1UL << EXTI_RTSR2_RT41_Pos) /*!< 0x00000200 */ 4501 #define EXTI_RTSR2_RT41 EXTI_RTSR2_RT41_Msk /*!< Rising trigger event configuration bit of line 41 */ 4502 4503 /****************** Bit definition for EXTI_FTSR2 register ******************/ 4504 #define EXTI_FTSR2_FT32_Pos (0U) 4505 #define EXTI_FTSR2_FT32_Msk (0x1UL << EXTI_FTSR2_FT32_Pos) /*!< 0x00000001 */ 4506 #define EXTI_FTSR2_FT32 EXTI_FTSR2_FT32_Msk /*!< Falling trigger event configuration bit of line 32 */ 4507 #define EXTI_FTSR2_FT33_Pos (1U) 4508 #define EXTI_FTSR2_FT33_Msk (0x1UL << EXTI_FTSR2_FT33_Pos) /*!< 0x00000002 */ 4509 #define EXTI_FTSR2_FT33 EXTI_FTSR2_FT33_Msk /*!< Falling trigger event configuration bit of line 33 */ 4510 #define EXTI_FTSR2_FT38_Pos (6U) 4511 #define EXTI_FTSR2_FT38_Msk (0x1UL << EXTI_FTSR2_FT38_Pos) /*!< 0x00000040 */ 4512 #define EXTI_FTSR2_FT38 EXTI_FTSR2_FT38_Msk /*!< Falling trigger event configuration bit of line 37 */ 4513 #define EXTI_FTSR2_FT39_Pos (7U) 4514 #define EXTI_FTSR2_FT39_Msk (0x1UL << EXTI_FTSR2_FT39_Pos) /*!< 0x00000080 */ 4515 #define EXTI_FTSR2_FT39 EXTI_FTSR2_FT39_Msk /*!< Falling trigger event configuration bit of line 39 */ 4516 #define EXTI_FTSR2_FT40_Pos (8U) 4517 #define EXTI_FTSR2_FT40_Msk (0x1UL << EXTI_FTSR2_FT40_Pos) /*!< 0x00000100 */ 4518 #define EXTI_FTSR2_FT40 EXTI_FTSR2_FT40_Msk /*!< Falling trigger event configuration bit of line 40 */ 4519 #define EXTI_FTSR2_FT41_Pos (9U) 4520 #define EXTI_FTSR2_FT41_Msk (0x1UL << EXTI_FTSR2_FT41_Pos) /*!< 0x00000200 */ 4521 #define EXTI_FTSR2_FT41 EXTI_FTSR2_FT41_Msk /*!< Falling trigger event configuration bit of line 41 */ 4522 4523 /****************** Bit definition for EXTI_SWIER2 register *****************/ 4524 #define EXTI_SWIER2_SWI32_Pos (0U) 4525 #define EXTI_SWIER2_SWI32_Msk (0x1UL << EXTI_SWIER2_SWI32_Pos) /*!< 0x00000001 */ 4526 #define EXTI_SWIER2_SWI32 EXTI_SWIER2_SWI32_Msk /*!< Software Interrupt on line 32 */ 4527 #define EXTI_SWIER2_SWI33_Pos (1U) 4528 #define EXTI_SWIER2_SWI33_Msk (0x1UL << EXTI_SWIER2_SWI33_Pos) /*!< 0x00000002 */ 4529 #define EXTI_SWIER2_SWI33 EXTI_SWIER2_SWI33_Msk /*!< Software Interrupt on line 33 */ 4530 #define EXTI_SWIER2_SWI38_Pos (6U) 4531 #define EXTI_SWIER2_SWI38_Msk (0x1UL << EXTI_SWIER2_SWI38_Pos) /*!< 0x00000040 */ 4532 #define EXTI_SWIER2_SWI38 EXTI_SWIER2_SWI38_Msk /*!< Software Interrupt on line 38 */ 4533 #define EXTI_SWIER2_SWI39_Pos (7U) 4534 #define EXTI_SWIER2_SWI39_Msk (0x1UL << EXTI_SWIER2_SWI39_Pos) /*!< 0x00000080 */ 4535 #define EXTI_SWIER2_SWI39 EXTI_SWIER2_SWI39_Msk /*!< Software Interrupt on line 39 */ 4536 #define EXTI_SWIER2_SWI40_Pos (8U) 4537 #define EXTI_SWIER2_SWI40_Msk (0x1UL << EXTI_SWIER2_SWI40_Pos) /*!< 0x00000100 */ 4538 #define EXTI_SWIER2_SWI40 EXTI_SWIER2_SWI40_Msk /*!< Software Interrupt on line 40 */ 4539 #define EXTI_SWIER2_SWI41_Pos (9U) 4540 #define EXTI_SWIER2_SWI41_Msk (0x1UL << EXTI_SWIER2_SWI41_Pos) /*!< 0x00000200 */ 4541 #define EXTI_SWIER2_SWI41 EXTI_SWIER2_SWI41_Msk /*!< Software Interrupt on line 41 */ 4542 4543 /******************* Bit definition for EXTI_PR2 register *******************/ 4544 #define EXTI_PR2_PIF32_Pos (0U) 4545 #define EXTI_PR2_PIF32_Msk (0x1UL << EXTI_PR2_PIF32_Pos) /*!< 0x00000001 */ 4546 #define EXTI_PR2_PIF32 EXTI_PR2_PIF32_Msk /*!< Pending bit for line 32 */ 4547 #define EXTI_PR2_PIF33_Pos (1U) 4548 #define EXTI_PR2_PIF33_Msk (0x1UL << EXTI_PR2_PIF33_Pos) /*!< 0x00000002 */ 4549 #define EXTI_PR2_PIF33 EXTI_PR2_PIF33_Msk /*!< Pending bit for line 33 */ 4550 #define EXTI_PR2_PIF38_Pos (6U) 4551 #define EXTI_PR2_PIF38_Msk (0x1UL << EXTI_PR2_PIF38_Pos) /*!< 0x00000040 */ 4552 #define EXTI_PR2_PIF38 EXTI_PR2_PIF38_Msk /*!< Pending bit for line 38 */ 4553 #define EXTI_PR2_PIF39_Pos (7U) 4554 #define EXTI_PR2_PIF39_Msk (0x1UL << EXTI_PR2_PIF39_Pos) /*!< 0x00000080 */ 4555 #define EXTI_PR2_PIF39 EXTI_PR2_PIF39_Msk /*!< Pending bit for line 39 */ 4556 #define EXTI_PR2_PIF40_Pos (8U) 4557 #define EXTI_PR2_PIF40_Msk (0x1UL << EXTI_PR2_PIF40_Pos) /*!< 0x00000100 */ 4558 #define EXTI_PR2_PIF40 EXTI_PR2_PIF40_Msk /*!< Pending bit for line 40 */ 4559 #define EXTI_PR2_PIF41_Pos (9U) 4560 #define EXTI_PR2_PIF41_Msk (0x1UL << EXTI_PR2_PIF41_Pos) /*!< 0x00000200 */ 4561 #define EXTI_PR2_PIF41 EXTI_PR2_PIF41_Msk /*!< Pending bit for line 41 */ 4562 4563 /******************************************************************************/ 4564 /* */ 4565 /* Flexible Datarate Controller Area Network */ 4566 /* */ 4567 /******************************************************************************/ 4568 /*!<FDCAN control and status registers */ 4569 /***************** Bit definition for FDCAN_CREL register *******************/ 4570 #define FDCAN_CREL_DAY_Pos (0U) 4571 #define FDCAN_CREL_DAY_Msk (0xFFUL << FDCAN_CREL_DAY_Pos) /*!< 0x000000FF */ 4572 #define FDCAN_CREL_DAY FDCAN_CREL_DAY_Msk /*!<Timestamp Day */ 4573 #define FDCAN_CREL_MON_Pos (8U) 4574 #define FDCAN_CREL_MON_Msk (0xFFUL << FDCAN_CREL_MON_Pos) /*!< 0x0000FF00 */ 4575 #define FDCAN_CREL_MON FDCAN_CREL_MON_Msk /*!<Timestamp Month */ 4576 #define FDCAN_CREL_YEAR_Pos (16U) 4577 #define FDCAN_CREL_YEAR_Msk (0xFUL << FDCAN_CREL_YEAR_Pos) /*!< 0x000F0000 */ 4578 #define FDCAN_CREL_YEAR FDCAN_CREL_YEAR_Msk /*!<Timestamp Year */ 4579 #define FDCAN_CREL_SUBSTEP_Pos (20U) 4580 #define FDCAN_CREL_SUBSTEP_Msk (0xFUL << FDCAN_CREL_SUBSTEP_Pos) /*!< 0x00F00000 */ 4581 #define FDCAN_CREL_SUBSTEP FDCAN_CREL_SUBSTEP_Msk /*!<Sub-step of Core release */ 4582 #define FDCAN_CREL_STEP_Pos (24U) 4583 #define FDCAN_CREL_STEP_Msk (0xFUL << FDCAN_CREL_STEP_Pos) /*!< 0x0F000000 */ 4584 #define FDCAN_CREL_STEP FDCAN_CREL_STEP_Msk /*!<Step of Core release */ 4585 #define FDCAN_CREL_REL_Pos (28U) 4586 #define FDCAN_CREL_REL_Msk (0xFUL << FDCAN_CREL_REL_Pos) /*!< 0xF0000000 */ 4587 #define FDCAN_CREL_REL FDCAN_CREL_REL_Msk /*!<Core release */ 4588 4589 /***************** Bit definition for FDCAN_ENDN register *******************/ 4590 #define FDCAN_ENDN_ETV_Pos (0U) 4591 #define FDCAN_ENDN_ETV_Msk (0xFFFFFFFFUL << FDCAN_ENDN_ETV_Pos) /*!< 0xFFFFFFFF */ 4592 #define FDCAN_ENDN_ETV FDCAN_ENDN_ETV_Msk /*!<Endiannes Test Value */ 4593 4594 /***************** Bit definition for FDCAN_DBTP register *******************/ 4595 #define FDCAN_DBTP_DSJW_Pos (0U) 4596 #define FDCAN_DBTP_DSJW_Msk (0xFUL << FDCAN_DBTP_DSJW_Pos) /*!< 0x0000000F */ 4597 #define FDCAN_DBTP_DSJW FDCAN_DBTP_DSJW_Msk /*!<Synchronization Jump Width */ 4598 #define FDCAN_DBTP_DTSEG2_Pos (4U) 4599 #define FDCAN_DBTP_DTSEG2_Msk (0xFUL << FDCAN_DBTP_DTSEG2_Pos) /*!< 0x000000F0 */ 4600 #define FDCAN_DBTP_DTSEG2 FDCAN_DBTP_DTSEG2_Msk /*!<Data time segment after sample point */ 4601 #define FDCAN_DBTP_DTSEG1_Pos (8U) 4602 #define FDCAN_DBTP_DTSEG1_Msk (0x1FUL << FDCAN_DBTP_DTSEG1_Pos) /*!< 0x00001F00 */ 4603 #define FDCAN_DBTP_DTSEG1 FDCAN_DBTP_DTSEG1_Msk /*!<Data time segment before sample point */ 4604 #define FDCAN_DBTP_DBRP_Pos (16U) 4605 #define FDCAN_DBTP_DBRP_Msk (0x1FUL << FDCAN_DBTP_DBRP_Pos) /*!< 0x001F0000 */ 4606 #define FDCAN_DBTP_DBRP FDCAN_DBTP_DBRP_Msk /*!<Data BIt Rate Prescaler */ 4607 #define FDCAN_DBTP_TDC_Pos (23U) 4608 #define FDCAN_DBTP_TDC_Msk (0x1UL << FDCAN_DBTP_TDC_Pos) /*!< 0x00800000 */ 4609 #define FDCAN_DBTP_TDC FDCAN_DBTP_TDC_Msk /*!<Transceiver Delay Compensation */ 4610 4611 /***************** Bit definition for FDCAN_TEST register *******************/ 4612 #define FDCAN_TEST_LBCK_Pos (4U) 4613 #define FDCAN_TEST_LBCK_Msk (0x1UL << FDCAN_TEST_LBCK_Pos) /*!< 0x00000010 */ 4614 #define FDCAN_TEST_LBCK FDCAN_TEST_LBCK_Msk /*!<Loop Back mode */ 4615 #define FDCAN_TEST_TX_Pos (5U) 4616 #define FDCAN_TEST_TX_Msk (0x3UL << FDCAN_TEST_TX_Pos) /*!< 0x00000060 */ 4617 #define FDCAN_TEST_TX FDCAN_TEST_TX_Msk /*!<Control of Transmit Pin */ 4618 #define FDCAN_TEST_RX_Pos (7U) 4619 #define FDCAN_TEST_RX_Msk (0x1UL << FDCAN_TEST_RX_Pos) /*!< 0x00000080 */ 4620 #define FDCAN_TEST_RX FDCAN_TEST_RX_Msk /*!<Receive Pin */ 4621 4622 /***************** Bit definition for FDCAN_RWD register ********************/ 4623 #define FDCAN_RWD_WDC_Pos (0U) 4624 #define FDCAN_RWD_WDC_Msk (0xFFUL << FDCAN_RWD_WDC_Pos) /*!< 0x000000FF */ 4625 #define FDCAN_RWD_WDC FDCAN_RWD_WDC_Msk /*!<Watchdog configuration */ 4626 #define FDCAN_RWD_WDV_Pos (8U) 4627 #define FDCAN_RWD_WDV_Msk (0xFFUL << FDCAN_RWD_WDV_Pos) /*!< 0x0000FF00 */ 4628 #define FDCAN_RWD_WDV FDCAN_RWD_WDV_Msk /*!<Watchdog value */ 4629 4630 /***************** Bit definition for FDCAN_CCCR register ********************/ 4631 #define FDCAN_CCCR_INIT_Pos (0U) 4632 #define FDCAN_CCCR_INIT_Msk (0x1UL << FDCAN_CCCR_INIT_Pos) /*!< 0x00000001 */ 4633 #define FDCAN_CCCR_INIT FDCAN_CCCR_INIT_Msk /*!<Initialization */ 4634 #define FDCAN_CCCR_CCE_Pos (1U) 4635 #define FDCAN_CCCR_CCE_Msk (0x1UL << FDCAN_CCCR_CCE_Pos) /*!< 0x00000002 */ 4636 #define FDCAN_CCCR_CCE FDCAN_CCCR_CCE_Msk /*!<Configuration Change Enable */ 4637 #define FDCAN_CCCR_ASM_Pos (2U) 4638 #define FDCAN_CCCR_ASM_Msk (0x1UL << FDCAN_CCCR_ASM_Pos) /*!< 0x00000004 */ 4639 #define FDCAN_CCCR_ASM FDCAN_CCCR_ASM_Msk /*!<ASM Restricted Operation Mode */ 4640 #define FDCAN_CCCR_CSA_Pos (3U) 4641 #define FDCAN_CCCR_CSA_Msk (0x1UL << FDCAN_CCCR_CSA_Pos) /*!< 0x00000008 */ 4642 #define FDCAN_CCCR_CSA FDCAN_CCCR_CSA_Msk /*!<Clock Stop Acknowledge */ 4643 #define FDCAN_CCCR_CSR_Pos (4U) 4644 #define FDCAN_CCCR_CSR_Msk (0x1UL << FDCAN_CCCR_CSR_Pos) /*!< 0x00000010 */ 4645 #define FDCAN_CCCR_CSR FDCAN_CCCR_CSR_Msk /*!<Clock Stop Request */ 4646 #define FDCAN_CCCR_MON_Pos (5U) 4647 #define FDCAN_CCCR_MON_Msk (0x1UL << FDCAN_CCCR_MON_Pos) /*!< 0x00000020 */ 4648 #define FDCAN_CCCR_MON FDCAN_CCCR_MON_Msk /*!<Bus Monitoring Mode */ 4649 #define FDCAN_CCCR_DAR_Pos (6U) 4650 #define FDCAN_CCCR_DAR_Msk (0x1UL << FDCAN_CCCR_DAR_Pos) /*!< 0x00000040 */ 4651 #define FDCAN_CCCR_DAR FDCAN_CCCR_DAR_Msk /*!<Disable Automatic Retransmission */ 4652 #define FDCAN_CCCR_TEST_Pos (7U) 4653 #define FDCAN_CCCR_TEST_Msk (0x1UL << FDCAN_CCCR_TEST_Pos) /*!< 0x00000080 */ 4654 #define FDCAN_CCCR_TEST FDCAN_CCCR_TEST_Msk /*!<Test Mode Enable */ 4655 #define FDCAN_CCCR_FDOE_Pos (8U) 4656 #define FDCAN_CCCR_FDOE_Msk (0x1UL << FDCAN_CCCR_FDOE_Pos) /*!< 0x00000100 */ 4657 #define FDCAN_CCCR_FDOE FDCAN_CCCR_FDOE_Msk /*!<FD Operation Enable */ 4658 #define FDCAN_CCCR_BRSE_Pos (9U) 4659 #define FDCAN_CCCR_BRSE_Msk (0x1UL << FDCAN_CCCR_BRSE_Pos) /*!< 0x00000200 */ 4660 #define FDCAN_CCCR_BRSE FDCAN_CCCR_BRSE_Msk /*!<FDCAN Bit Rate Switching */ 4661 #define FDCAN_CCCR_PXHD_Pos (12U) 4662 #define FDCAN_CCCR_PXHD_Msk (0x1UL << FDCAN_CCCR_PXHD_Pos) /*!< 0x00001000 */ 4663 #define FDCAN_CCCR_PXHD FDCAN_CCCR_PXHD_Msk /*!<Protocol Exception Handling Disable */ 4664 #define FDCAN_CCCR_EFBI_Pos (13U) 4665 #define FDCAN_CCCR_EFBI_Msk (0x1UL << FDCAN_CCCR_EFBI_Pos) /*!< 0x00002000 */ 4666 #define FDCAN_CCCR_EFBI FDCAN_CCCR_EFBI_Msk /*!<Edge Filtering during Bus Integration */ 4667 #define FDCAN_CCCR_TXP_Pos (14U) 4668 #define FDCAN_CCCR_TXP_Msk (0x1UL << FDCAN_CCCR_TXP_Pos) /*!< 0x00004000 */ 4669 #define FDCAN_CCCR_TXP FDCAN_CCCR_TXP_Msk /*!<Two CAN bit times Pause */ 4670 #define FDCAN_CCCR_NISO_Pos (15U) 4671 #define FDCAN_CCCR_NISO_Msk (0x1UL << FDCAN_CCCR_NISO_Pos) /*!< 0x00008000 */ 4672 #define FDCAN_CCCR_NISO FDCAN_CCCR_NISO_Msk /*!<Non ISO Operation */ 4673 4674 /***************** Bit definition for FDCAN_NBTP register ********************/ 4675 #define FDCAN_NBTP_NTSEG2_Pos (0U) 4676 #define FDCAN_NBTP_NTSEG2_Msk (0x7FUL << FDCAN_NBTP_NTSEG2_Pos) /*!< 0x0000007F */ 4677 #define FDCAN_NBTP_NTSEG2 FDCAN_NBTP_NTSEG2_Msk /*!<Nominal Time segment after sample point */ 4678 #define FDCAN_NBTP_NTSEG1_Pos (8U) 4679 #define FDCAN_NBTP_NTSEG1_Msk (0xFFUL << FDCAN_NBTP_NTSEG1_Pos) /*!< 0x0000FF00 */ 4680 #define FDCAN_NBTP_NTSEG1 FDCAN_NBTP_NTSEG1_Msk /*!<Nominal Time segment before sample point */ 4681 #define FDCAN_NBTP_NBRP_Pos (16U) 4682 #define FDCAN_NBTP_NBRP_Msk (0x1FFUL << FDCAN_NBTP_NBRP_Pos) /*!< 0x01FF0000 */ 4683 #define FDCAN_NBTP_NBRP FDCAN_NBTP_NBRP_Msk /*!<Bit Rate Prescaler */ 4684 #define FDCAN_NBTP_NSJW_Pos (25U) 4685 #define FDCAN_NBTP_NSJW_Msk (0x7FUL << FDCAN_NBTP_NSJW_Pos) /*!< 0xFE000000 */ 4686 #define FDCAN_NBTP_NSJW FDCAN_NBTP_NSJW_Msk /*!<Nominal (Re)Synchronization Jump Width */ 4687 4688 /***************** Bit definition for FDCAN_TSCC register ********************/ 4689 #define FDCAN_TSCC_TSS_Pos (0U) 4690 #define FDCAN_TSCC_TSS_Msk (0x3UL << FDCAN_TSCC_TSS_Pos) /*!< 0x00000003 */ 4691 #define FDCAN_TSCC_TSS FDCAN_TSCC_TSS_Msk /*!<Timestamp Select */ 4692 #define FDCAN_TSCC_TCP_Pos (16U) 4693 #define FDCAN_TSCC_TCP_Msk (0xFUL << FDCAN_TSCC_TCP_Pos) /*!< 0x000F0000 */ 4694 #define FDCAN_TSCC_TCP FDCAN_TSCC_TCP_Msk /*!<Timestamp Counter Prescaler */ 4695 4696 /***************** Bit definition for FDCAN_TSCV register ********************/ 4697 #define FDCAN_TSCV_TSC_Pos (0U) 4698 #define FDCAN_TSCV_TSC_Msk (0xFFFFUL << FDCAN_TSCV_TSC_Pos) /*!< 0x0000FFFF */ 4699 #define FDCAN_TSCV_TSC FDCAN_TSCV_TSC_Msk /*!<Timestamp Counter */ 4700 4701 /***************** Bit definition for FDCAN_TOCC register ********************/ 4702 #define FDCAN_TOCC_ETOC_Pos (0U) 4703 #define FDCAN_TOCC_ETOC_Msk (0x1UL << FDCAN_TOCC_ETOC_Pos) /*!< 0x00000001 */ 4704 #define FDCAN_TOCC_ETOC FDCAN_TOCC_ETOC_Msk /*!<Enable Timeout Counter */ 4705 #define FDCAN_TOCC_TOS_Pos (1U) 4706 #define FDCAN_TOCC_TOS_Msk (0x3UL << FDCAN_TOCC_TOS_Pos) /*!< 0x00000006 */ 4707 #define FDCAN_TOCC_TOS FDCAN_TOCC_TOS_Msk /*!<Timeout Select */ 4708 #define FDCAN_TOCC_TOP_Pos (16U) 4709 #define FDCAN_TOCC_TOP_Msk (0xFFFFUL << FDCAN_TOCC_TOP_Pos) /*!< 0xFFFF0000 */ 4710 #define FDCAN_TOCC_TOP FDCAN_TOCC_TOP_Msk /*!<Timeout Period */ 4711 4712 /***************** Bit definition for FDCAN_TOCV register ********************/ 4713 #define FDCAN_TOCV_TOC_Pos (0U) 4714 #define FDCAN_TOCV_TOC_Msk (0xFFFFUL << FDCAN_TOCV_TOC_Pos) /*!< 0x0000FFFF */ 4715 #define FDCAN_TOCV_TOC FDCAN_TOCV_TOC_Msk /*!<Timeout Counter */ 4716 4717 /***************** Bit definition for FDCAN_ECR register *********************/ 4718 #define FDCAN_ECR_TEC_Pos (0U) 4719 #define FDCAN_ECR_TEC_Msk (0xFFUL << FDCAN_ECR_TEC_Pos) /*!< 0x000000FF */ 4720 #define FDCAN_ECR_TEC FDCAN_ECR_TEC_Msk /*!<Transmit Error Counter */ 4721 #define FDCAN_ECR_REC_Pos (8U) 4722 #define FDCAN_ECR_REC_Msk (0x7FUL << FDCAN_ECR_REC_Pos) /*!< 0x00007F00 */ 4723 #define FDCAN_ECR_REC FDCAN_ECR_REC_Msk /*!<Receive Error Counter */ 4724 #define FDCAN_ECR_RP_Pos (15U) 4725 #define FDCAN_ECR_RP_Msk (0x1UL << FDCAN_ECR_RP_Pos) /*!< 0x00008000 */ 4726 #define FDCAN_ECR_RP FDCAN_ECR_RP_Msk /*!<Receive Error Passive */ 4727 #define FDCAN_ECR_CEL_Pos (16U) 4728 #define FDCAN_ECR_CEL_Msk (0xFFUL << FDCAN_ECR_CEL_Pos) /*!< 0x00FF0000 */ 4729 #define FDCAN_ECR_CEL FDCAN_ECR_CEL_Msk /*!<CAN Error Logging */ 4730 4731 /***************** Bit definition for FDCAN_PSR register *********************/ 4732 #define FDCAN_PSR_LEC_Pos (0U) 4733 #define FDCAN_PSR_LEC_Msk (0x7UL << FDCAN_PSR_LEC_Pos) /*!< 0x00000007 */ 4734 #define FDCAN_PSR_LEC FDCAN_PSR_LEC_Msk /*!<Last Error Code */ 4735 #define FDCAN_PSR_ACT_Pos (3U) 4736 #define FDCAN_PSR_ACT_Msk (0x3UL << FDCAN_PSR_ACT_Pos) /*!< 0x00000018 */ 4737 #define FDCAN_PSR_ACT FDCAN_PSR_ACT_Msk /*!<Activity */ 4738 #define FDCAN_PSR_EP_Pos (5U) 4739 #define FDCAN_PSR_EP_Msk (0x1UL << FDCAN_PSR_EP_Pos) /*!< 0x00000020 */ 4740 #define FDCAN_PSR_EP FDCAN_PSR_EP_Msk /*!<Error Passive */ 4741 #define FDCAN_PSR_EW_Pos (6U) 4742 #define FDCAN_PSR_EW_Msk (0x1UL << FDCAN_PSR_EW_Pos) /*!< 0x00000040 */ 4743 #define FDCAN_PSR_EW FDCAN_PSR_EW_Msk /*!<Warning Status */ 4744 #define FDCAN_PSR_BO_Pos (7U) 4745 #define FDCAN_PSR_BO_Msk (0x1UL << FDCAN_PSR_BO_Pos) /*!< 0x00000080 */ 4746 #define FDCAN_PSR_BO FDCAN_PSR_BO_Msk /*!<Bus_Off Status */ 4747 #define FDCAN_PSR_DLEC_Pos (8U) 4748 #define FDCAN_PSR_DLEC_Msk (0x7UL << FDCAN_PSR_DLEC_Pos) /*!< 0x00000700 */ 4749 #define FDCAN_PSR_DLEC FDCAN_PSR_DLEC_Msk /*!<Data Last Error Code */ 4750 #define FDCAN_PSR_RESI_Pos (11U) 4751 #define FDCAN_PSR_RESI_Msk (0x1UL << FDCAN_PSR_RESI_Pos) /*!< 0x00000800 */ 4752 #define FDCAN_PSR_RESI FDCAN_PSR_RESI_Msk /*!<ESI flag of last received FDCAN Message */ 4753 #define FDCAN_PSR_RBRS_Pos (12U) 4754 #define FDCAN_PSR_RBRS_Msk (0x1UL << FDCAN_PSR_RBRS_Pos) /*!< 0x00001000 */ 4755 #define FDCAN_PSR_RBRS FDCAN_PSR_RBRS_Msk /*!<BRS flag of last received FDCAN Message */ 4756 #define FDCAN_PSR_REDL_Pos (13U) 4757 #define FDCAN_PSR_REDL_Msk (0x1UL << FDCAN_PSR_REDL_Pos) /*!< 0x00002000 */ 4758 #define FDCAN_PSR_REDL FDCAN_PSR_REDL_Msk /*!<Received FDCAN Message */ 4759 #define FDCAN_PSR_PXE_Pos (14U) 4760 #define FDCAN_PSR_PXE_Msk (0x1UL << FDCAN_PSR_PXE_Pos) /*!< 0x00004000 */ 4761 #define FDCAN_PSR_PXE FDCAN_PSR_PXE_Msk /*!<Protocol Exception Event */ 4762 #define FDCAN_PSR_TDCV_Pos (16U) 4763 #define FDCAN_PSR_TDCV_Msk (0x7FUL << FDCAN_PSR_TDCV_Pos) /*!< 0x007F0000 */ 4764 #define FDCAN_PSR_TDCV FDCAN_PSR_TDCV_Msk /*!<Transmitter Delay Compensation Value */ 4765 4766 /***************** Bit definition for FDCAN_TDCR register ********************/ 4767 #define FDCAN_TDCR_TDCF_Pos (0U) 4768 #define FDCAN_TDCR_TDCF_Msk (0x7FUL << FDCAN_TDCR_TDCF_Pos) /*!< 0x0000007F */ 4769 #define FDCAN_TDCR_TDCF FDCAN_TDCR_TDCF_Msk /*!<Transmitter Delay Compensation Filter */ 4770 #define FDCAN_TDCR_TDCO_Pos (8U) 4771 #define FDCAN_TDCR_TDCO_Msk (0x7FUL << FDCAN_TDCR_TDCO_Pos) /*!< 0x00007F00 */ 4772 #define FDCAN_TDCR_TDCO FDCAN_TDCR_TDCO_Msk /*!<Transmitter Delay Compensation Offset */ 4773 4774 /***************** Bit definition for FDCAN_IR register **********************/ 4775 #define FDCAN_IR_RF0N_Pos (0U) 4776 #define FDCAN_IR_RF0N_Msk (0x1UL << FDCAN_IR_RF0N_Pos) /*!< 0x00000001 */ 4777 #define FDCAN_IR_RF0N FDCAN_IR_RF0N_Msk /*!<Rx FIFO 0 New Message */ 4778 #define FDCAN_IR_RF0F_Pos (1U) 4779 #define FDCAN_IR_RF0F_Msk (0x1UL << FDCAN_IR_RF0F_Pos) /*!< 0x00000002 */ 4780 #define FDCAN_IR_RF0F FDCAN_IR_RF0F_Msk /*!<Rx FIFO 0 Full */ 4781 #define FDCAN_IR_RF0L_Pos (2U) 4782 #define FDCAN_IR_RF0L_Msk (0x1UL << FDCAN_IR_RF0L_Pos) /*!< 0x00000004 */ 4783 #define FDCAN_IR_RF0L FDCAN_IR_RF0L_Msk /*!<Rx FIFO 0 Message Lost */ 4784 #define FDCAN_IR_RF1N_Pos (3U) 4785 #define FDCAN_IR_RF1N_Msk (0x1UL << FDCAN_IR_RF1N_Pos) /*!< 0x00000008 */ 4786 #define FDCAN_IR_RF1N FDCAN_IR_RF1N_Msk /*!<Rx FIFO 1 New Message */ 4787 #define FDCAN_IR_RF1F_Pos (4U) 4788 #define FDCAN_IR_RF1F_Msk (0x1UL << FDCAN_IR_RF1F_Pos) /*!< 0x00000010 */ 4789 #define FDCAN_IR_RF1F FDCAN_IR_RF1F_Msk /*!<Rx FIFO 1 Full */ 4790 #define FDCAN_IR_RF1L_Pos (5U) 4791 #define FDCAN_IR_RF1L_Msk (0x1UL << FDCAN_IR_RF1L_Pos) /*!< 0x00000020 */ 4792 #define FDCAN_IR_RF1L FDCAN_IR_RF1L_Msk /*!<Rx FIFO 1 Message Lost */ 4793 #define FDCAN_IR_HPM_Pos (6U) 4794 #define FDCAN_IR_HPM_Msk (0x1UL << FDCAN_IR_HPM_Pos) /*!< 0x00000040 */ 4795 #define FDCAN_IR_HPM FDCAN_IR_HPM_Msk /*!<High Priority Message */ 4796 #define FDCAN_IR_TC_Pos (7U) 4797 #define FDCAN_IR_TC_Msk (0x1UL << FDCAN_IR_TC_Pos) /*!< 0x00000080 */ 4798 #define FDCAN_IR_TC FDCAN_IR_TC_Msk /*!<Transmission Completed */ 4799 #define FDCAN_IR_TCF_Pos (8U) 4800 #define FDCAN_IR_TCF_Msk (0x1UL << FDCAN_IR_TCF_Pos) /*!< 0x00000100 */ 4801 #define FDCAN_IR_TCF FDCAN_IR_TCF_Msk /*!<Transmission Cancellation Finished */ 4802 #define FDCAN_IR_TFE_Pos (9U) 4803 #define FDCAN_IR_TFE_Msk (0x1UL << FDCAN_IR_TFE_Pos) /*!< 0x00000200 */ 4804 #define FDCAN_IR_TFE FDCAN_IR_TFE_Msk /*!<Tx FIFO Empty */ 4805 #define FDCAN_IR_TEFN_Pos (10U) 4806 #define FDCAN_IR_TEFN_Msk (0x1UL << FDCAN_IR_TEFN_Pos) /*!< 0x00000400 */ 4807 #define FDCAN_IR_TEFN FDCAN_IR_TEFN_Msk /*!<Tx Event FIFO New Entry */ 4808 #define FDCAN_IR_TEFF_Pos (11U) 4809 #define FDCAN_IR_TEFF_Msk (0x1UL << FDCAN_IR_TEFF_Pos) /*!< 0x00000800 */ 4810 #define FDCAN_IR_TEFF FDCAN_IR_TEFF_Msk /*!<Tx Event FIFO Full */ 4811 #define FDCAN_IR_TEFL_Pos (12U) 4812 #define FDCAN_IR_TEFL_Msk (0x1UL << FDCAN_IR_TEFL_Pos) /*!< 0x00001000 */ 4813 #define FDCAN_IR_TEFL FDCAN_IR_TEFL_Msk /*!<Tx Event FIFO Element Lost */ 4814 #define FDCAN_IR_TSW_Pos (13U) 4815 #define FDCAN_IR_TSW_Msk (0x1UL << FDCAN_IR_TSW_Pos) /*!< 0x00002000 */ 4816 #define FDCAN_IR_TSW FDCAN_IR_TSW_Msk /*!<Timestamp Wraparound */ 4817 #define FDCAN_IR_MRAF_Pos (14U) 4818 #define FDCAN_IR_MRAF_Msk (0x1UL << FDCAN_IR_MRAF_Pos) /*!< 0x00004000 */ 4819 #define FDCAN_IR_MRAF FDCAN_IR_MRAF_Msk /*!<Message RAM Access Failure */ 4820 #define FDCAN_IR_TOO_Pos (15U) 4821 #define FDCAN_IR_TOO_Msk (0x1UL << FDCAN_IR_TOO_Pos) /*!< 0x00008000 */ 4822 #define FDCAN_IR_TOO FDCAN_IR_TOO_Msk /*!<Timeout Occurred */ 4823 #define FDCAN_IR_ELO_Pos (16U) 4824 #define FDCAN_IR_ELO_Msk (0x1UL << FDCAN_IR_ELO_Pos) /*!< 0x00010000 */ 4825 #define FDCAN_IR_ELO FDCAN_IR_ELO_Msk /*!<Error Logging Overflow */ 4826 #define FDCAN_IR_EP_Pos (17U) 4827 #define FDCAN_IR_EP_Msk (0x1UL << FDCAN_IR_EP_Pos) /*!< 0x00020000 */ 4828 #define FDCAN_IR_EP FDCAN_IR_EP_Msk /*!<Error Passive */ 4829 #define FDCAN_IR_EW_Pos (18U) 4830 #define FDCAN_IR_EW_Msk (0x1UL << FDCAN_IR_EW_Pos) /*!< 0x00040000 */ 4831 #define FDCAN_IR_EW FDCAN_IR_EW_Msk /*!<Warning Status */ 4832 #define FDCAN_IR_BO_Pos (19U) 4833 #define FDCAN_IR_BO_Msk (0x1UL << FDCAN_IR_BO_Pos) /*!< 0x00080000 */ 4834 #define FDCAN_IR_BO FDCAN_IR_BO_Msk /*!<Bus_Off Status */ 4835 #define FDCAN_IR_WDI_Pos (20U) 4836 #define FDCAN_IR_WDI_Msk (0x1UL << FDCAN_IR_WDI_Pos) /*!< 0x00100000 */ 4837 #define FDCAN_IR_WDI FDCAN_IR_WDI_Msk /*!<Watchdog Interrupt */ 4838 #define FDCAN_IR_PEA_Pos (21U) 4839 #define FDCAN_IR_PEA_Msk (0x1UL << FDCAN_IR_PEA_Pos) /*!< 0x00200000 */ 4840 #define FDCAN_IR_PEA FDCAN_IR_PEA_Msk /*!<Protocol Error in Arbitration Phase */ 4841 #define FDCAN_IR_PED_Pos (22U) 4842 #define FDCAN_IR_PED_Msk (0x1UL << FDCAN_IR_PED_Pos) /*!< 0x00400000 */ 4843 #define FDCAN_IR_PED FDCAN_IR_PED_Msk /*!<Protocol Error in Data Phase */ 4844 #define FDCAN_IR_ARA_Pos (23U) 4845 #define FDCAN_IR_ARA_Msk (0x1UL << FDCAN_IR_ARA_Pos) /*!< 0x00800000 */ 4846 #define FDCAN_IR_ARA FDCAN_IR_ARA_Msk /*!<Access to Reserved Address */ 4847 4848 /***************** Bit definition for FDCAN_IE register **********************/ 4849 #define FDCAN_IE_RF0NE_Pos (0U) 4850 #define FDCAN_IE_RF0NE_Msk (0x1UL << FDCAN_IE_RF0NE_Pos) /*!< 0x00000001 */ 4851 #define FDCAN_IE_RF0NE FDCAN_IE_RF0NE_Msk /*!<Rx FIFO 0 New Message Enable */ 4852 #define FDCAN_IE_RF0FE_Pos (1U) 4853 #define FDCAN_IE_RF0FE_Msk (0x1UL << FDCAN_IE_RF0FE_Pos) /*!< 0x00000002 */ 4854 #define FDCAN_IE_RF0FE FDCAN_IE_RF0FE_Msk /*!<Rx FIFO 0 Full Enable */ 4855 #define FDCAN_IE_RF0LE_Pos (2U) 4856 #define FDCAN_IE_RF0LE_Msk (0x1UL << FDCAN_IE_RF0LE_Pos) /*!< 0x00000004 */ 4857 #define FDCAN_IE_RF0LE FDCAN_IE_RF0LE_Msk /*!<Rx FIFO 0 Message Lost Enable */ 4858 #define FDCAN_IE_RF1NE_Pos (3U) 4859 #define FDCAN_IE_RF1NE_Msk (0x1UL << FDCAN_IE_RF1NE_Pos) /*!< 0x00000008 */ 4860 #define FDCAN_IE_RF1NE FDCAN_IE_RF1NE_Msk /*!<Rx FIFO 1 New Message Enable */ 4861 #define FDCAN_IE_RF1FE_Pos (4U) 4862 #define FDCAN_IE_RF1FE_Msk (0x1UL << FDCAN_IE_RF1FE_Pos) /*!< 0x00000010 */ 4863 #define FDCAN_IE_RF1FE FDCAN_IE_RF1FE_Msk /*!<Rx FIFO 1 Full Enable */ 4864 #define FDCAN_IE_RF1LE_Pos (5U) 4865 #define FDCAN_IE_RF1LE_Msk (0x1UL << FDCAN_IE_RF1LE_Pos) /*!< 0x00000020 */ 4866 #define FDCAN_IE_RF1LE FDCAN_IE_RF1LE_Msk /*!<Rx FIFO 1 Message Lost Enable */ 4867 #define FDCAN_IE_HPME_Pos (6U) 4868 #define FDCAN_IE_HPME_Msk (0x1UL << FDCAN_IE_HPME_Pos) /*!< 0x00000040 */ 4869 #define FDCAN_IE_HPME FDCAN_IE_HPME_Msk /*!<High Priority Message Enable */ 4870 #define FDCAN_IE_TCE_Pos (7U) 4871 #define FDCAN_IE_TCE_Msk (0x1UL << FDCAN_IE_TCE_Pos) /*!< 0x00000080 */ 4872 #define FDCAN_IE_TCE FDCAN_IE_TCE_Msk /*!<Transmission Completed Enable */ 4873 #define FDCAN_IE_TCFE_Pos (8U) 4874 #define FDCAN_IE_TCFE_Msk (0x1UL << FDCAN_IE_TCFE_Pos) /*!< 0x00000100 */ 4875 #define FDCAN_IE_TCFE FDCAN_IE_TCFE_Msk /*!<Transmission Cancellation Finished Enable*/ 4876 #define FDCAN_IE_TFEE_Pos (9U) 4877 #define FDCAN_IE_TFEE_Msk (0x1UL << FDCAN_IE_TFEE_Pos) /*!< 0x00000200 */ 4878 #define FDCAN_IE_TFEE FDCAN_IE_TFEE_Msk /*!<Tx FIFO Empty Enable */ 4879 #define FDCAN_IE_TEFNE_Pos (10U) 4880 #define FDCAN_IE_TEFNE_Msk (0x1UL << FDCAN_IE_TEFNE_Pos) /*!< 0x00000400 */ 4881 #define FDCAN_IE_TEFNE FDCAN_IE_TEFNE_Msk /*!<Tx Event FIFO New Entry Enable */ 4882 #define FDCAN_IE_TEFFE_Pos (11U) 4883 #define FDCAN_IE_TEFFE_Msk (0x1UL << FDCAN_IE_TEFFE_Pos) /*!< 0x00000800 */ 4884 #define FDCAN_IE_TEFFE FDCAN_IE_TEFFE_Msk /*!<Tx Event FIFO Full Enable */ 4885 #define FDCAN_IE_TEFLE_Pos (12U) 4886 #define FDCAN_IE_TEFLE_Msk (0x1UL << FDCAN_IE_TEFLE_Pos) /*!< 0x00001000 */ 4887 #define FDCAN_IE_TEFLE FDCAN_IE_TEFLE_Msk /*!<Tx Event FIFO Element Lost Enable */ 4888 #define FDCAN_IE_TSWE_Pos (13U) 4889 #define FDCAN_IE_TSWE_Msk (0x1UL << FDCAN_IE_TSWE_Pos) /*!< 0x00002000 */ 4890 #define FDCAN_IE_TSWE FDCAN_IE_TSWE_Msk /*!<Timestamp Wraparound Enable */ 4891 #define FDCAN_IE_MRAFE_Pos (14U) 4892 #define FDCAN_IE_MRAFE_Msk (0x1UL << FDCAN_IE_MRAFE_Pos) /*!< 0x00004000 */ 4893 #define FDCAN_IE_MRAFE FDCAN_IE_MRAFE_Msk /*!<Message RAM Access Failure Enable */ 4894 #define FDCAN_IE_TOOE_Pos (15U) 4895 #define FDCAN_IE_TOOE_Msk (0x1UL << FDCAN_IE_TOOE_Pos) /*!< 0x00008000 */ 4896 #define FDCAN_IE_TOOE FDCAN_IE_TOOE_Msk /*!<Timeout Occurred Enable */ 4897 #define FDCAN_IE_ELOE_Pos (16U) 4898 #define FDCAN_IE_ELOE_Msk (0x1UL << FDCAN_IE_ELOE_Pos) /*!< 0x00010000 */ 4899 #define FDCAN_IE_ELOE FDCAN_IE_ELOE_Msk /*!<Error Logging Overflow Enable */ 4900 #define FDCAN_IE_EPE_Pos (17U) 4901 #define FDCAN_IE_EPE_Msk (0x1UL << FDCAN_IE_EPE_Pos) /*!< 0x00020000 */ 4902 #define FDCAN_IE_EPE FDCAN_IE_EPE_Msk /*!<Error Passive Enable */ 4903 #define FDCAN_IE_EWE_Pos (18U) 4904 #define FDCAN_IE_EWE_Msk (0x1UL << FDCAN_IE_EWE_Pos) /*!< 0x00040000 */ 4905 #define FDCAN_IE_EWE FDCAN_IE_EWE_Msk /*!<Warning Status Enable */ 4906 #define FDCAN_IE_BOE_Pos (19U) 4907 #define FDCAN_IE_BOE_Msk (0x1UL << FDCAN_IE_BOE_Pos) /*!< 0x00080000 */ 4908 #define FDCAN_IE_BOE FDCAN_IE_BOE_Msk /*!<Bus_Off Status Enable */ 4909 #define FDCAN_IE_WDIE_Pos (20U) 4910 #define FDCAN_IE_WDIE_Msk (0x1UL << FDCAN_IE_WDIE_Pos) /*!< 0x00100000 */ 4911 #define FDCAN_IE_WDIE FDCAN_IE_WDIE_Msk /*!<Watchdog Interrupt Enable */ 4912 #define FDCAN_IE_PEAE_Pos (21U) 4913 #define FDCAN_IE_PEAE_Msk (0x1UL << FDCAN_IE_PEAE_Pos) /*!< 0x00200000 */ 4914 #define FDCAN_IE_PEAE FDCAN_IE_PEAE_Msk /*!<Protocol Error in Arbitration Phase Enable*/ 4915 #define FDCAN_IE_PEDE_Pos (22U) 4916 #define FDCAN_IE_PEDE_Msk (0x1UL << FDCAN_IE_PEDE_Pos) /*!< 0x00400000 */ 4917 #define FDCAN_IE_PEDE FDCAN_IE_PEDE_Msk /*!<Protocol Error in Data Phase Enable */ 4918 #define FDCAN_IE_ARAE_Pos (23U) 4919 #define FDCAN_IE_ARAE_Msk (0x1UL << FDCAN_IE_ARAE_Pos) /*!< 0x00800000 */ 4920 #define FDCAN_IE_ARAE FDCAN_IE_ARAE_Msk /*!<Access to Reserved Address Enable */ 4921 4922 /***************** Bit definition for FDCAN_ILS register **********************/ 4923 #define FDCAN_ILS_RXFIFO0_Pos (0U) 4924 #define FDCAN_ILS_RXFIFO0_Msk (0x1UL << FDCAN_ILS_RXFIFO0_Pos) /*!< 0x00000001 */ 4925 #define FDCAN_ILS_RXFIFO0 FDCAN_ILS_RXFIFO0_Msk /*!<Rx FIFO 0 Message Lost 4926 Rx FIFO 0 is Full 4927 Rx FIFO 0 Has New Message */ 4928 #define FDCAN_ILS_RXFIFO1_Pos (1U) 4929 #define FDCAN_ILS_RXFIFO1_Msk (0x1UL << FDCAN_ILS_RXFIFO1_Pos) /*!< 0x00000002 */ 4930 #define FDCAN_ILS_RXFIFO1 FDCAN_ILS_RXFIFO1_Msk /*!<Rx FIFO 1 Message Lost 4931 Rx FIFO 1 is Full 4932 Rx FIFO 1 Has New Message */ 4933 #define FDCAN_ILS_SMSG_Pos (2U) 4934 #define FDCAN_ILS_SMSG_Msk (0x1UL << FDCAN_ILS_SMSG_Pos) /*!< 0x00000004 */ 4935 #define FDCAN_ILS_SMSG FDCAN_ILS_SMSG_Msk /*!<Transmission Cancellation Finished 4936 Transmission Completed 4937 High Priority Message */ 4938 #define FDCAN_ILS_TFERR_Pos (3U) 4939 #define FDCAN_ILS_TFERR_Msk (0x1UL << FDCAN_ILS_TFERR_Pos) /*!< 0x00000008 */ 4940 #define FDCAN_ILS_TFERR FDCAN_ILS_TFERR_Msk /*!<Tx Event FIFO Element Lost 4941 Tx Event FIFO Full 4942 Tx Event FIFO New Entry 4943 Tx FIFO Empty Interrupt Line */ 4944 #define FDCAN_ILS_MISC_Pos (4U) 4945 #define FDCAN_ILS_MISC_Msk (0x1UL << FDCAN_ILS_MISC_Pos) /*!< 0x00000010 */ 4946 #define FDCAN_ILS_MISC FDCAN_ILS_MISC_Msk /*!<Timeout Occurred 4947 Message RAM Access Failure 4948 Timestamp Wraparound */ 4949 #define FDCAN_ILS_BERR_Pos (5U) 4950 #define FDCAN_ILS_BERR_Msk (0x1UL << FDCAN_ILS_BERR_Pos) /*!< 0x00000020 */ 4951 #define FDCAN_ILS_BERR FDCAN_ILS_BERR_Msk /*!<Error Passive 4952 Error Logging Overflow */ 4953 #define FDCAN_ILS_PERR_Pos (6U) 4954 #define FDCAN_ILS_PERR_Msk (0x1UL << FDCAN_ILS_PERR_Pos) /*!< 0x00000040 */ 4955 #define FDCAN_ILS_PERR FDCAN_ILS_PERR_Msk /*!<Access to Reserved Address Line 4956 Protocol Error in Data Phase Line 4957 Protocol Error in Arbitration Phase Line 4958 Watchdog Interrupt Line 4959 Bus_Off Status 4960 Warning Status */ 4961 4962 /***************** Bit definition for FDCAN_ILE register **********************/ 4963 #define FDCAN_ILE_EINT0_Pos (0U) 4964 #define FDCAN_ILE_EINT0_Msk (0x1UL << FDCAN_ILE_EINT0_Pos) /*!< 0x00000001 */ 4965 #define FDCAN_ILE_EINT0 FDCAN_ILE_EINT0_Msk /*!<Enable Interrupt Line 0 */ 4966 #define FDCAN_ILE_EINT1_Pos (1U) 4967 #define FDCAN_ILE_EINT1_Msk (0x1UL << FDCAN_ILE_EINT1_Pos) /*!< 0x00000002 */ 4968 #define FDCAN_ILE_EINT1 FDCAN_ILE_EINT1_Msk /*!<Enable Interrupt Line 1 */ 4969 4970 /***************** Bit definition for FDCAN_RXGFC register ********************/ 4971 #define FDCAN_RXGFC_RRFE_Pos (0U) 4972 #define FDCAN_RXGFC_RRFE_Msk (0x1UL << FDCAN_RXGFC_RRFE_Pos) /*!< 0x00000001 */ 4973 #define FDCAN_RXGFC_RRFE FDCAN_RXGFC_RRFE_Msk /*!<Reject Remote Frames Extended */ 4974 #define FDCAN_RXGFC_RRFS_Pos (1U) 4975 #define FDCAN_RXGFC_RRFS_Msk (0x1UL << FDCAN_RXGFC_RRFS_Pos) /*!< 0x00000002 */ 4976 #define FDCAN_RXGFC_RRFS FDCAN_RXGFC_RRFS_Msk /*!<Reject Remote Frames Standard */ 4977 #define FDCAN_RXGFC_ANFE_Pos (2U) 4978 #define FDCAN_RXGFC_ANFE_Msk (0x3UL << FDCAN_RXGFC_ANFE_Pos) /*!< 0x0000000C */ 4979 #define FDCAN_RXGFC_ANFE FDCAN_RXGFC_ANFE_Msk /*!<Accept Non-matching Frames Extended */ 4980 #define FDCAN_RXGFC_ANFS_Pos (4U) 4981 #define FDCAN_RXGFC_ANFS_Msk (0x3UL << FDCAN_RXGFC_ANFS_Pos) /*!< 0x00000030 */ 4982 #define FDCAN_RXGFC_ANFS FDCAN_RXGFC_ANFS_Msk /*!<Accept Non-matching Frames Standard */ 4983 #define FDCAN_RXGFC_F1OM_Pos (8U) 4984 #define FDCAN_RXGFC_F1OM_Msk (0x1UL << FDCAN_RXGFC_F1OM_Pos) /*!< 0x00000100 */ 4985 #define FDCAN_RXGFC_F1OM FDCAN_RXGFC_F1OM_Msk /*!<FIFO 1 operation mode */ 4986 #define FDCAN_RXGFC_F0OM_Pos (9U) 4987 #define FDCAN_RXGFC_F0OM_Msk (0x1UL << FDCAN_RXGFC_F0OM_Pos) /*!< 0x00000200 */ 4988 #define FDCAN_RXGFC_F0OM FDCAN_RXGFC_F0OM_Msk /*!<FIFO 0 operation mode */ 4989 #define FDCAN_RXGFC_LSS_Pos (16U) 4990 #define FDCAN_RXGFC_LSS_Msk (0x1FUL << FDCAN_RXGFC_LSS_Pos) /*!< 0x001F0000 */ 4991 #define FDCAN_RXGFC_LSS FDCAN_RXGFC_LSS_Msk /*!<List Size Standard */ 4992 #define FDCAN_RXGFC_LSE_Pos (24U) 4993 #define FDCAN_RXGFC_LSE_Msk (0xFUL << FDCAN_RXGFC_LSE_Pos) /*!< 0x0F000000 */ 4994 #define FDCAN_RXGFC_LSE FDCAN_RXGFC_LSE_Msk /*!<List Size Extended */ 4995 4996 /***************** Bit definition for FDCAN_XIDAM register ********************/ 4997 #define FDCAN_XIDAM_EIDM_Pos (0U) 4998 #define FDCAN_XIDAM_EIDM_Msk (0x1FFFFFFFUL << FDCAN_XIDAM_EIDM_Pos) /*!< 0x1FFFFFFF */ 4999 #define FDCAN_XIDAM_EIDM FDCAN_XIDAM_EIDM_Msk /*!<Extended ID Mask */ 5000 5001 /***************** Bit definition for FDCAN_HPMS register *********************/ 5002 #define FDCAN_HPMS_BIDX_Pos (0U) 5003 #define FDCAN_HPMS_BIDX_Msk (0x7UL << FDCAN_HPMS_BIDX_Pos) /*!< 0x00000007 */ 5004 #define FDCAN_HPMS_BIDX FDCAN_HPMS_BIDX_Msk /*!<Buffer Index */ 5005 #define FDCAN_HPMS_MSI_Pos (6U) 5006 #define FDCAN_HPMS_MSI_Msk (0x3UL << FDCAN_HPMS_MSI_Pos) /*!< 0x000000C0 */ 5007 #define FDCAN_HPMS_MSI FDCAN_HPMS_MSI_Msk /*!<Message Storage Indicator */ 5008 #define FDCAN_HPMS_FIDX_Pos (8U) 5009 #define FDCAN_HPMS_FIDX_Msk (0x1FUL << FDCAN_HPMS_FIDX_Pos) /*!< 0x00001F00 */ 5010 #define FDCAN_HPMS_FIDX FDCAN_HPMS_FIDX_Msk /*!<Filter Index */ 5011 #define FDCAN_HPMS_FLST_Pos (15U) 5012 #define FDCAN_HPMS_FLST_Msk (0x1UL << FDCAN_HPMS_FLST_Pos) /*!< 0x00008000 */ 5013 #define FDCAN_HPMS_FLST FDCAN_HPMS_FLST_Msk /*!<Filter List */ 5014 5015 /***************** Bit definition for FDCAN_RXF0S register ********************/ 5016 #define FDCAN_RXF0S_F0FL_Pos (0U) 5017 #define FDCAN_RXF0S_F0FL_Msk (0xFUL << FDCAN_RXF0S_F0FL_Pos) /*!< 0x0000000F */ 5018 #define FDCAN_RXF0S_F0FL FDCAN_RXF0S_F0FL_Msk /*!<Rx FIFO 0 Fill Level */ 5019 #define FDCAN_RXF0S_F0GI_Pos (8U) 5020 #define FDCAN_RXF0S_F0GI_Msk (0x3UL << FDCAN_RXF0S_F0GI_Pos) /*!< 0x00000300 */ 5021 #define FDCAN_RXF0S_F0GI FDCAN_RXF0S_F0GI_Msk /*!<Rx FIFO 0 Get Index */ 5022 #define FDCAN_RXF0S_F0PI_Pos (16U) 5023 #define FDCAN_RXF0S_F0PI_Msk (0x3UL << FDCAN_RXF0S_F0PI_Pos) /*!< 0x00030000 */ 5024 #define FDCAN_RXF0S_F0PI FDCAN_RXF0S_F0PI_Msk /*!<Rx FIFO 0 Put Index */ 5025 #define FDCAN_RXF0S_F0F_Pos (24U) 5026 #define FDCAN_RXF0S_F0F_Msk (0x1UL << FDCAN_RXF0S_F0F_Pos) /*!< 0x01000000 */ 5027 #define FDCAN_RXF0S_F0F FDCAN_RXF0S_F0F_Msk /*!<Rx FIFO 0 Full */ 5028 #define FDCAN_RXF0S_RF0L_Pos (25U) 5029 #define FDCAN_RXF0S_RF0L_Msk (0x1UL << FDCAN_RXF0S_RF0L_Pos) /*!< 0x02000000 */ 5030 #define FDCAN_RXF0S_RF0L FDCAN_RXF0S_RF0L_Msk /*!<Rx FIFO 0 Message Lost */ 5031 5032 /***************** Bit definition for FDCAN_RXF0A register ********************/ 5033 #define FDCAN_RXF0A_F0AI_Pos (0U) 5034 #define FDCAN_RXF0A_F0AI_Msk (0x7UL << FDCAN_RXF0A_F0AI_Pos) /*!< 0x00000007 */ 5035 #define FDCAN_RXF0A_F0AI FDCAN_RXF0A_F0AI_Msk /*!<Rx FIFO 0 Acknowledge Index */ 5036 5037 /***************** Bit definition for FDCAN_RXF1S register ********************/ 5038 #define FDCAN_RXF1S_F1FL_Pos (0U) 5039 #define FDCAN_RXF1S_F1FL_Msk (0xFUL << FDCAN_RXF1S_F1FL_Pos) /*!< 0x0000000F */ 5040 #define FDCAN_RXF1S_F1FL FDCAN_RXF1S_F1FL_Msk /*!<Rx FIFO 1 Fill Level */ 5041 #define FDCAN_RXF1S_F1GI_Pos (8U) 5042 #define FDCAN_RXF1S_F1GI_Msk (0x3UL << FDCAN_RXF1S_F1GI_Pos) /*!< 0x00000300 */ 5043 #define FDCAN_RXF1S_F1GI FDCAN_RXF1S_F1GI_Msk /*!<Rx FIFO 1 Get Index */ 5044 #define FDCAN_RXF1S_F1PI_Pos (16U) 5045 #define FDCAN_RXF1S_F1PI_Msk (0x3UL << FDCAN_RXF1S_F1PI_Pos) /*!< 0x00030000 */ 5046 #define FDCAN_RXF1S_F1PI FDCAN_RXF1S_F1PI_Msk /*!<Rx FIFO 1 Put Index */ 5047 #define FDCAN_RXF1S_F1F_Pos (24U) 5048 #define FDCAN_RXF1S_F1F_Msk (0x1UL << FDCAN_RXF1S_F1F_Pos) /*!< 0x01000000 */ 5049 #define FDCAN_RXF1S_F1F FDCAN_RXF1S_F1F_Msk /*!<Rx FIFO 1 Full */ 5050 #define FDCAN_RXF1S_RF1L_Pos (25U) 5051 #define FDCAN_RXF1S_RF1L_Msk (0x1UL << FDCAN_RXF1S_RF1L_Pos) /*!< 0x02000000 */ 5052 #define FDCAN_RXF1S_RF1L FDCAN_RXF1S_RF1L_Msk /*!<Rx FIFO 1 Message Lost */ 5053 5054 /***************** Bit definition for FDCAN_RXF1A register ********************/ 5055 #define FDCAN_RXF1A_F1AI_Pos (0U) 5056 #define FDCAN_RXF1A_F1AI_Msk (0x7UL << FDCAN_RXF1A_F1AI_Pos) /*!< 0x00000007 */ 5057 #define FDCAN_RXF1A_F1AI FDCAN_RXF1A_F1AI_Msk /*!<Rx FIFO 1 Acknowledge Index */ 5058 5059 /***************** Bit definition for FDCAN_TXBC register *********************/ 5060 #define FDCAN_TXBC_TFQM_Pos (24U) 5061 #define FDCAN_TXBC_TFQM_Msk (0x1UL << FDCAN_TXBC_TFQM_Pos) /*!< 0x01000000 */ 5062 #define FDCAN_TXBC_TFQM FDCAN_TXBC_TFQM_Msk /*!<Tx FIFO/Queue Mode */ 5063 5064 /***************** Bit definition for FDCAN_TXFQS register *********************/ 5065 #define FDCAN_TXFQS_TFFL_Pos (0U) 5066 #define FDCAN_TXFQS_TFFL_Msk (0x7UL << FDCAN_TXFQS_TFFL_Pos) /*!< 0x00000007 */ 5067 #define FDCAN_TXFQS_TFFL FDCAN_TXFQS_TFFL_Msk /*!<Tx FIFO Free Level */ 5068 #define FDCAN_TXFQS_TFGI_Pos (8U) 5069 #define FDCAN_TXFQS_TFGI_Msk (0x3UL << FDCAN_TXFQS_TFGI_Pos) /*!< 0x00000300 */ 5070 #define FDCAN_TXFQS_TFGI FDCAN_TXFQS_TFGI_Msk /*!<Tx FIFO Get Index */ 5071 #define FDCAN_TXFQS_TFQPI_Pos (16U) 5072 #define FDCAN_TXFQS_TFQPI_Msk (0x3UL << FDCAN_TXFQS_TFQPI_Pos) /*!< 0x00030000 */ 5073 #define FDCAN_TXFQS_TFQPI FDCAN_TXFQS_TFQPI_Msk /*!<Tx FIFO/Queue Put Index */ 5074 #define FDCAN_TXFQS_TFQF_Pos (21U) 5075 #define FDCAN_TXFQS_TFQF_Msk (0x1UL << FDCAN_TXFQS_TFQF_Pos) /*!< 0x00200000 */ 5076 #define FDCAN_TXFQS_TFQF FDCAN_TXFQS_TFQF_Msk /*!<Tx FIFO/Queue Full */ 5077 5078 /***************** Bit definition for FDCAN_TXBRP register *********************/ 5079 #define FDCAN_TXBRP_TRP_Pos (0U) 5080 #define FDCAN_TXBRP_TRP_Msk (0x7UL << FDCAN_TXBRP_TRP_Pos) /*!< 0x00000007 */ 5081 #define FDCAN_TXBRP_TRP FDCAN_TXBRP_TRP_Msk /*!<Transmission Request Pending */ 5082 5083 /***************** Bit definition for FDCAN_TXBAR register *********************/ 5084 #define FDCAN_TXBAR_AR_Pos (0U) 5085 #define FDCAN_TXBAR_AR_Msk (0x7UL << FDCAN_TXBAR_AR_Pos) /*!< 0x00000007 */ 5086 #define FDCAN_TXBAR_AR FDCAN_TXBAR_AR_Msk /*!<Add Request */ 5087 5088 /***************** Bit definition for FDCAN_TXBCR register *********************/ 5089 #define FDCAN_TXBCR_CR_Pos (0U) 5090 #define FDCAN_TXBCR_CR_Msk (0x7UL << FDCAN_TXBCR_CR_Pos) /*!< 0x00000007 */ 5091 #define FDCAN_TXBCR_CR FDCAN_TXBCR_CR_Msk /*!<Cancellation Request */ 5092 5093 /***************** Bit definition for FDCAN_TXBTO register *********************/ 5094 #define FDCAN_TXBTO_TO_Pos (0U) 5095 #define FDCAN_TXBTO_TO_Msk (0x7UL << FDCAN_TXBTO_TO_Pos) /*!< 0x00000007 */ 5096 #define FDCAN_TXBTO_TO FDCAN_TXBTO_TO_Msk /*!<Transmission Occurred */ 5097 5098 /***************** Bit definition for FDCAN_TXBCF register *********************/ 5099 #define FDCAN_TXBCF_CF_Pos (0U) 5100 #define FDCAN_TXBCF_CF_Msk (0x7UL << FDCAN_TXBCF_CF_Pos) /*!< 0x00000007 */ 5101 #define FDCAN_TXBCF_CF FDCAN_TXBCF_CF_Msk /*!<Cancellation Finished */ 5102 5103 /***************** Bit definition for FDCAN_TXBTIE register ********************/ 5104 #define FDCAN_TXBTIE_TIE_Pos (0U) 5105 #define FDCAN_TXBTIE_TIE_Msk (0x7UL << FDCAN_TXBTIE_TIE_Pos) /*!< 0x00000007 */ 5106 #define FDCAN_TXBTIE_TIE FDCAN_TXBTIE_TIE_Msk /*!<Transmission Interrupt Enable */ 5107 5108 /***************** Bit definition for FDCAN_ TXBCIE register *******************/ 5109 #define FDCAN_TXBCIE_CFIE_Pos (0U) 5110 #define FDCAN_TXBCIE_CFIE_Msk (0x7UL << FDCAN_TXBCIE_CFIE_Pos) /*!< 0x00000007 */ 5111 #define FDCAN_TXBCIE_CFIE FDCAN_TXBCIE_CFIE_Msk /*!<Cancellation Finished Interrupt Enable */ 5112 5113 /***************** Bit definition for FDCAN_TXEFS register *********************/ 5114 #define FDCAN_TXEFS_EFFL_Pos (0U) 5115 #define FDCAN_TXEFS_EFFL_Msk (0x7UL << FDCAN_TXEFS_EFFL_Pos) /*!< 0x00000007 */ 5116 #define FDCAN_TXEFS_EFFL FDCAN_TXEFS_EFFL_Msk /*!<Event FIFO Fill Level */ 5117 #define FDCAN_TXEFS_EFGI_Pos (8U) 5118 #define FDCAN_TXEFS_EFGI_Msk (0x3UL << FDCAN_TXEFS_EFGI_Pos) /*!< 0x00000300 */ 5119 #define FDCAN_TXEFS_EFGI FDCAN_TXEFS_EFGI_Msk /*!<Event FIFO Get Index */ 5120 #define FDCAN_TXEFS_EFPI_Pos (16U) 5121 #define FDCAN_TXEFS_EFPI_Msk (0x3UL << FDCAN_TXEFS_EFPI_Pos) /*!< 0x00030000 */ 5122 #define FDCAN_TXEFS_EFPI FDCAN_TXEFS_EFPI_Msk /*!<Event FIFO Put Index */ 5123 #define FDCAN_TXEFS_EFF_Pos (24U) 5124 #define FDCAN_TXEFS_EFF_Msk (0x1UL << FDCAN_TXEFS_EFF_Pos) /*!< 0x01000000 */ 5125 #define FDCAN_TXEFS_EFF FDCAN_TXEFS_EFF_Msk /*!<Event FIFO Full */ 5126 #define FDCAN_TXEFS_TEFL_Pos (25U) 5127 #define FDCAN_TXEFS_TEFL_Msk (0x1UL << FDCAN_TXEFS_TEFL_Pos) /*!< 0x02000000 */ 5128 #define FDCAN_TXEFS_TEFL FDCAN_TXEFS_TEFL_Msk /*!<Tx Event FIFO Element Lost */ 5129 5130 /***************** Bit definition for FDCAN_TXEFA register *********************/ 5131 #define FDCAN_TXEFA_EFAI_Pos (0U) 5132 #define FDCAN_TXEFA_EFAI_Msk (0x3UL << FDCAN_TXEFA_EFAI_Pos) /*!< 0x00000003 */ 5133 #define FDCAN_TXEFA_EFAI FDCAN_TXEFA_EFAI_Msk /*!<Event FIFO Acknowledge Index */ 5134 5135 5136 /*!<FDCAN config registers */ 5137 /***************** Bit definition for FDCAN_CKDIV register *********************/ 5138 #define FDCAN_CKDIV_PDIV_Pos (0U) 5139 #define FDCAN_CKDIV_PDIV_Msk (0xFUL << FDCAN_CKDIV_PDIV_Pos) /*!< 0x0000000F */ 5140 #define FDCAN_CKDIV_PDIV FDCAN_CKDIV_PDIV_Msk /*!<Input Clock Divider */ 5141 5142 /******************************************************************************/ 5143 /* */ 5144 /* FLASH */ 5145 /* */ 5146 /******************************************************************************/ 5147 /******************* Bits definition for FLASH_ACR register *****************/ 5148 #define FLASH_ACR_LATENCY_Pos (0U) 5149 #define FLASH_ACR_LATENCY_Msk (0xFUL << FLASH_ACR_LATENCY_Pos) /*!< 0x0000000F */ 5150 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk 5151 #define FLASH_ACR_LATENCY_0WS (0x00000000U) 5152 #define FLASH_ACR_LATENCY_1WS (0x00000001U) 5153 #define FLASH_ACR_LATENCY_2WS (0x00000002U) 5154 #define FLASH_ACR_LATENCY_3WS (0x00000003U) 5155 #define FLASH_ACR_LATENCY_4WS (0x00000004U) 5156 #define FLASH_ACR_LATENCY_5WS (0x00000005U) 5157 #define FLASH_ACR_LATENCY_6WS (0x00000006U) 5158 #define FLASH_ACR_LATENCY_7WS (0x00000007U) 5159 #define FLASH_ACR_LATENCY_8WS (0x00000008U) 5160 #define FLASH_ACR_LATENCY_9WS (0x00000009U) 5161 #define FLASH_ACR_LATENCY_10WS (0x0000000AU) 5162 #define FLASH_ACR_LATENCY_11WS (0x0000000BU) 5163 #define FLASH_ACR_LATENCY_12WS (0x0000000CU) 5164 #define FLASH_ACR_LATENCY_13WS (0x0000000DU) 5165 #define FLASH_ACR_LATENCY_14WS (0x0000000EU) 5166 #define FLASH_ACR_LATENCY_15WS (0x0000000FU) 5167 #define FLASH_ACR_PRFTEN_Pos (8U) 5168 #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */ 5169 #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk 5170 #define FLASH_ACR_ICEN_Pos (9U) 5171 #define FLASH_ACR_ICEN_Msk (0x1UL << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */ 5172 #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk 5173 #define FLASH_ACR_DCEN_Pos (10U) 5174 #define FLASH_ACR_DCEN_Msk (0x1UL << FLASH_ACR_DCEN_Pos) /*!< 0x00000400 */ 5175 #define FLASH_ACR_DCEN FLASH_ACR_DCEN_Msk 5176 #define FLASH_ACR_ICRST_Pos (11U) 5177 #define FLASH_ACR_ICRST_Msk (0x1UL << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */ 5178 #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk 5179 #define FLASH_ACR_DCRST_Pos (12U) 5180 #define FLASH_ACR_DCRST_Msk (0x1UL << FLASH_ACR_DCRST_Pos) /*!< 0x00001000 */ 5181 #define FLASH_ACR_DCRST FLASH_ACR_DCRST_Msk 5182 #define FLASH_ACR_RUN_PD_Pos (13U) 5183 #define FLASH_ACR_RUN_PD_Msk (0x1UL << FLASH_ACR_RUN_PD_Pos) /*!< 0x00002000 */ 5184 #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash power down mode during run */ 5185 #define FLASH_ACR_SLEEP_PD_Pos (14U) 5186 #define FLASH_ACR_SLEEP_PD_Msk (0x1UL << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00004000 */ 5187 #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash power down mode during sleep */ 5188 #define FLASH_ACR_DBG_SWEN_Pos (18U) 5189 #define FLASH_ACR_DBG_SWEN_Msk (0x1UL << FLASH_ACR_DBG_SWEN_Pos) /*!< 0x00040000 */ 5190 #define FLASH_ACR_DBG_SWEN FLASH_ACR_DBG_SWEN_Msk /*!< Software disable for debugger */ 5191 5192 /******************* Bits definition for FLASH_SR register ******************/ 5193 #define FLASH_SR_EOP_Pos (0U) 5194 #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */ 5195 #define FLASH_SR_EOP FLASH_SR_EOP_Msk 5196 #define FLASH_SR_OPERR_Pos (1U) 5197 #define FLASH_SR_OPERR_Msk (0x1UL << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */ 5198 #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk 5199 #define FLASH_SR_PROGERR_Pos (3U) 5200 #define FLASH_SR_PROGERR_Msk (0x1UL << FLASH_SR_PROGERR_Pos) /*!< 0x00000008 */ 5201 #define FLASH_SR_PROGERR FLASH_SR_PROGERR_Msk 5202 #define FLASH_SR_WRPERR_Pos (4U) 5203 #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */ 5204 #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk 5205 #define FLASH_SR_PGAERR_Pos (5U) 5206 #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */ 5207 #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk 5208 #define FLASH_SR_SIZERR_Pos (6U) 5209 #define FLASH_SR_SIZERR_Msk (0x1UL << FLASH_SR_SIZERR_Pos) /*!< 0x00000040 */ 5210 #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk 5211 #define FLASH_SR_PGSERR_Pos (7U) 5212 #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */ 5213 #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk 5214 #define FLASH_SR_MISERR_Pos (8U) 5215 #define FLASH_SR_MISERR_Msk (0x1UL << FLASH_SR_MISERR_Pos) /*!< 0x00000100 */ 5216 #define FLASH_SR_MISERR FLASH_SR_MISERR_Msk 5217 #define FLASH_SR_FASTERR_Pos (9U) 5218 #define FLASH_SR_FASTERR_Msk (0x1UL << FLASH_SR_FASTERR_Pos) /*!< 0x00000200 */ 5219 #define FLASH_SR_FASTERR FLASH_SR_FASTERR_Msk 5220 #define FLASH_SR_RDERR_Pos (14U) 5221 #define FLASH_SR_RDERR_Msk (0x1UL << FLASH_SR_RDERR_Pos) /*!< 0x00004000 */ 5222 #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk 5223 #define FLASH_SR_OPTVERR_Pos (15U) 5224 #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */ 5225 #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk 5226 #define FLASH_SR_BSY_Pos (16U) 5227 #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00010000 */ 5228 #define FLASH_SR_BSY FLASH_SR_BSY_Msk 5229 5230 /******************* Bits definition for FLASH_CR register ******************/ 5231 #define FLASH_CR_PG_Pos (0U) 5232 #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */ 5233 #define FLASH_CR_PG FLASH_CR_PG_Msk 5234 #define FLASH_CR_PER_Pos (1U) 5235 #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */ 5236 #define FLASH_CR_PER FLASH_CR_PER_Msk 5237 #define FLASH_CR_MER1_Pos (2U) 5238 #define FLASH_CR_MER1_Msk (0x1UL << FLASH_CR_MER1_Pos) /*!< 0x00000004 */ 5239 #define FLASH_CR_MER1 FLASH_CR_MER1_Msk 5240 #define FLASH_CR_PNB_Pos (3U) 5241 #define FLASH_CR_PNB_Msk (0x7FUL << FLASH_CR_PNB_Pos) /*!< 0x000003F8 */ 5242 #define FLASH_CR_PNB FLASH_CR_PNB_Msk 5243 #define FLASH_CR_BKER_Pos (11U) 5244 #define FLASH_CR_BKER_Msk (0x1UL << FLASH_CR_BKER_Pos) /*!< 0x00000800 */ 5245 #define FLASH_CR_BKER FLASH_CR_BKER_Msk 5246 #define FLASH_CR_MER2_Pos (15U) 5247 #define FLASH_CR_MER2_Msk (0x1UL << FLASH_CR_MER2_Pos) /*!< 0x00008000 */ 5248 #define FLASH_CR_MER2 FLASH_CR_MER2_Msk 5249 #define FLASH_CR_STRT_Pos (16U) 5250 #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00010000 */ 5251 #define FLASH_CR_STRT FLASH_CR_STRT_Msk 5252 #define FLASH_CR_OPTSTRT_Pos (17U) 5253 #define FLASH_CR_OPTSTRT_Msk (0x1UL << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */ 5254 #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk 5255 #define FLASH_CR_FSTPG_Pos (18U) 5256 #define FLASH_CR_FSTPG_Msk (0x1UL << FLASH_CR_FSTPG_Pos) /*!< 0x00040000 */ 5257 #define FLASH_CR_FSTPG FLASH_CR_FSTPG_Msk 5258 #define FLASH_CR_EOPIE_Pos (24U) 5259 #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */ 5260 #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk 5261 #define FLASH_CR_ERRIE_Pos (25U) 5262 #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */ 5263 #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk 5264 #define FLASH_CR_RDERRIE_Pos (26U) 5265 #define FLASH_CR_RDERRIE_Msk (0x1UL << FLASH_CR_RDERRIE_Pos) /*!< 0x04000000 */ 5266 #define FLASH_CR_RDERRIE FLASH_CR_RDERRIE_Msk 5267 #define FLASH_CR_OBL_LAUNCH_Pos (27U) 5268 #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */ 5269 #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk 5270 #define FLASH_CR_SEC_PROT1_Pos (28U) 5271 #define FLASH_CR_SEC_PROT1_Msk (0x1UL << FLASH_CR_SEC_PROT1_Pos) /*!< 0x10000000 */ 5272 #define FLASH_CR_SEC_PROT1 FLASH_CR_SEC_PROT1_Msk 5273 #define FLASH_CR_SEC_PROT2_Pos (29U) 5274 #define FLASH_CR_SEC_PROT2_Msk (0x1UL << FLASH_CR_SEC_PROT2_Pos) /*!< 0x20000000 */ 5275 #define FLASH_CR_SEC_PROT2 FLASH_CR_SEC_PROT2_Msk 5276 #define FLASH_CR_OPTLOCK_Pos (30U) 5277 #define FLASH_CR_OPTLOCK_Msk (0x1UL << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */ 5278 #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk 5279 #define FLASH_CR_LOCK_Pos (31U) 5280 #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */ 5281 #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk 5282 5283 /******************* Bits definition for FLASH_ECCR register ***************/ 5284 #define FLASH_ECCR_ADDR_ECC_Pos (0U) 5285 #define FLASH_ECCR_ADDR_ECC_Msk (0x7FFFFUL << FLASH_ECCR_ADDR_ECC_Pos)/*!< 0x0007FFFF */ 5286 #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk 5287 #define FLASH_ECCR_BK_ECC_Pos (21U) 5288 #define FLASH_ECCR_BK_ECC_Msk (0x1UL << FLASH_ECCR_BK_ECC_Pos) /*!< 0x00200000 */ 5289 #define FLASH_ECCR_BK_ECC FLASH_ECCR_BK_ECC_Msk 5290 #define FLASH_ECCR_SYSF_ECC_Pos (22U) 5291 #define FLASH_ECCR_SYSF_ECC_Msk (0x1UL << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00400000 */ 5292 #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk 5293 #define FLASH_ECCR_ECCIE_Pos (24U) 5294 #define FLASH_ECCR_ECCIE_Msk (0x1UL << FLASH_ECCR_ECCIE_Pos) /*!< 0x01000000 */ 5295 #define FLASH_ECCR_ECCIE FLASH_ECCR_ECCIE_Msk 5296 #define FLASH_ECCR_ECCC2_Pos (28U) 5297 #define FLASH_ECCR_ECCC2_Msk (0x1UL << FLASH_ECCR_ECCC2_Pos) /*!< 0x10000000 */ 5298 #define FLASH_ECCR_ECCC2 FLASH_ECCR_ECCC2_Msk 5299 #define FLASH_ECCR_ECCD2_Pos (29U) 5300 #define FLASH_ECCR_ECCD2_Msk (0x1UL << FLASH_ECCR_ECCD2_Pos) /*!< 0x20000000 */ 5301 #define FLASH_ECCR_ECCD2 FLASH_ECCR_ECCD2_Msk 5302 #define FLASH_ECCR_ECCC_Pos (30U) 5303 #define FLASH_ECCR_ECCC_Msk (0x1UL << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */ 5304 #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk 5305 #define FLASH_ECCR_ECCD_Pos (31U) 5306 #define FLASH_ECCR_ECCD_Msk (0x1UL << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */ 5307 #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk 5308 5309 /******************* Bits definition for FLASH_OPTR register ***************/ 5310 #define FLASH_OPTR_RDP_Pos (0U) 5311 #define FLASH_OPTR_RDP_Msk (0xFFUL << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */ 5312 #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk 5313 #define FLASH_OPTR_BOR_LEV_Pos (8U) 5314 #define FLASH_OPTR_BOR_LEV_Msk (0x7UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000700 */ 5315 #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk 5316 #define FLASH_OPTR_BOR_LEV_0 (0x0UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000000 */ 5317 #define FLASH_OPTR_BOR_LEV_1 (0x1UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000100 */ 5318 #define FLASH_OPTR_BOR_LEV_2 (0x2UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000200 */ 5319 #define FLASH_OPTR_BOR_LEV_3 (0x3UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000300 */ 5320 #define FLASH_OPTR_BOR_LEV_4 (0x4UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000400 */ 5321 #define FLASH_OPTR_nRST_STOP_Pos (12U) 5322 #define FLASH_OPTR_nRST_STOP_Msk (0x1UL << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00001000 */ 5323 #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk 5324 #define FLASH_OPTR_nRST_STDBY_Pos (13U) 5325 #define FLASH_OPTR_nRST_STDBY_Msk (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00002000 */ 5326 #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk 5327 #define FLASH_OPTR_nRST_SHDW_Pos (14U) 5328 #define FLASH_OPTR_nRST_SHDW_Msk (0x1UL << FLASH_OPTR_nRST_SHDW_Pos) /*!< 0x00004000 */ 5329 #define FLASH_OPTR_nRST_SHDW FLASH_OPTR_nRST_SHDW_Msk 5330 #define FLASH_OPTR_IWDG_SW_Pos (16U) 5331 #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */ 5332 #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk 5333 #define FLASH_OPTR_IWDG_STOP_Pos (17U) 5334 #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */ 5335 #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk 5336 #define FLASH_OPTR_IWDG_STDBY_Pos (18U) 5337 #define FLASH_OPTR_IWDG_STDBY_Msk (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */ 5338 #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk 5339 #define FLASH_OPTR_WWDG_SW_Pos (19U) 5340 #define FLASH_OPTR_WWDG_SW_Msk (0x1UL << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */ 5341 #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk 5342 #define FLASH_OPTR_BFB2_Pos (20U) 5343 #define FLASH_OPTR_BFB2_Msk (0x1UL << FLASH_OPTR_BFB2_Pos) /*!< 0x00100000 */ 5344 #define FLASH_OPTR_BFB2 FLASH_OPTR_BFB2_Msk 5345 #define FLASH_OPTR_DBANK_Pos (22U) 5346 #define FLASH_OPTR_DBANK_Msk (0x1UL << FLASH_OPTR_DBANK_Pos) /*!< 0x00400000 */ 5347 #define FLASH_OPTR_DBANK FLASH_OPTR_DBANK_Msk 5348 #define FLASH_OPTR_nBOOT1_Pos (23U) 5349 #define FLASH_OPTR_nBOOT1_Msk (0x1UL << FLASH_OPTR_nBOOT1_Pos) /*!< 0x00800000 */ 5350 #define FLASH_OPTR_nBOOT1 FLASH_OPTR_nBOOT1_Msk 5351 #define FLASH_OPTR_SRAM_PE_Pos (24U) 5352 #define FLASH_OPTR_SRAM_PE_Msk (0x1UL << FLASH_OPTR_SRAM_PE_Pos) /*!< 0x01000000 */ 5353 #define FLASH_OPTR_SRAM_PE FLASH_OPTR_SRAM_PE_Msk 5354 #define FLASH_OPTR_CCMSRAM_RST_Pos (25U) 5355 #define FLASH_OPTR_CCMSRAM_RST_Msk (0x1UL << FLASH_OPTR_CCMSRAM_RST_Pos)/*!< 0x02000000 */ 5356 #define FLASH_OPTR_CCMSRAM_RST FLASH_OPTR_CCMSRAM_RST_Msk 5357 #define FLASH_OPTR_nSWBOOT0_Pos (26U) 5358 #define FLASH_OPTR_nSWBOOT0_Msk (0x1UL << FLASH_OPTR_nSWBOOT0_Pos) /*!< 0x04000000 */ 5359 #define FLASH_OPTR_nSWBOOT0 FLASH_OPTR_nSWBOOT0_Msk 5360 #define FLASH_OPTR_nBOOT0_Pos (27U) 5361 #define FLASH_OPTR_nBOOT0_Msk (0x1UL << FLASH_OPTR_nBOOT0_Pos) /*!< 0x08000000 */ 5362 #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk 5363 #define FLASH_OPTR_NRST_MODE_Pos (28U) 5364 #define FLASH_OPTR_NRST_MODE_Msk (0x3UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x30000000 */ 5365 #define FLASH_OPTR_NRST_MODE FLASH_OPTR_NRST_MODE_Msk 5366 #define FLASH_OPTR_NRST_MODE_0 (0x1UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x10000000 */ 5367 #define FLASH_OPTR_NRST_MODE_1 (0x2UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x20000000 */ 5368 #define FLASH_OPTR_IRHEN_Pos (30U) 5369 #define FLASH_OPTR_IRHEN_Msk (0x1UL << FLASH_OPTR_IRHEN_Pos) /*!< 0x40000000 */ 5370 #define FLASH_OPTR_IRHEN FLASH_OPTR_IRHEN_Msk 5371 5372 /****************** Bits definition for FLASH_PCROP1SR register **********/ 5373 #define FLASH_PCROP1SR_PCROP1_STRT_Pos (0U) 5374 #define FLASH_PCROP1SR_PCROP1_STRT_Msk (0x7FFFUL << FLASH_PCROP1SR_PCROP1_STRT_Pos)/*!< 0x00007FFF */ 5375 #define FLASH_PCROP1SR_PCROP1_STRT FLASH_PCROP1SR_PCROP1_STRT_Msk 5376 5377 /****************** Bits definition for FLASH_PCROP1ER register ***********/ 5378 #define FLASH_PCROP1ER_PCROP1_END_Pos (0U) 5379 #define FLASH_PCROP1ER_PCROP1_END_Msk (0x7FFFUL << FLASH_PCROP1ER_PCROP1_END_Pos)/*!< 0x00007FFF */ 5380 #define FLASH_PCROP1ER_PCROP1_END FLASH_PCROP1ER_PCROP1_END_Msk 5381 #define FLASH_PCROP1ER_PCROP_RDP_Pos (31U) 5382 #define FLASH_PCROP1ER_PCROP_RDP_Msk (0x1UL << FLASH_PCROP1ER_PCROP_RDP_Pos)/*!< 0x80000000 */ 5383 #define FLASH_PCROP1ER_PCROP_RDP FLASH_PCROP1ER_PCROP_RDP_Msk 5384 5385 /****************** Bits definition for FLASH_WRP1AR register ***************/ 5386 #define FLASH_WRP1AR_WRP1A_STRT_Pos (0U) 5387 #define FLASH_WRP1AR_WRP1A_STRT_Msk (0x7FUL << FLASH_WRP1AR_WRP1A_STRT_Pos)/*!< 0x0000007F */ 5388 #define FLASH_WRP1AR_WRP1A_STRT FLASH_WRP1AR_WRP1A_STRT_Msk 5389 #define FLASH_WRP1AR_WRP1A_END_Pos (16U) 5390 #define FLASH_WRP1AR_WRP1A_END_Msk (0x7FUL << FLASH_WRP1AR_WRP1A_END_Pos)/*!< 0x007F0000 */ 5391 #define FLASH_WRP1AR_WRP1A_END FLASH_WRP1AR_WRP1A_END_Msk 5392 5393 /****************** Bits definition for FLASH_WRPB1R register ***************/ 5394 #define FLASH_WRP1BR_WRP1B_STRT_Pos (0U) 5395 #define FLASH_WRP1BR_WRP1B_STRT_Msk (0x7FUL << FLASH_WRP1BR_WRP1B_STRT_Pos)/*!< 0x0000007F */ 5396 #define FLASH_WRP1BR_WRP1B_STRT FLASH_WRP1BR_WRP1B_STRT_Msk 5397 #define FLASH_WRP1BR_WRP1B_END_Pos (16U) 5398 #define FLASH_WRP1BR_WRP1B_END_Msk (0x7FUL << FLASH_WRP1BR_WRP1B_END_Pos)/*!< 0x007F0000 */ 5399 #define FLASH_WRP1BR_WRP1B_END FLASH_WRP1BR_WRP1B_END_Msk 5400 5401 /****************** Bits definition for FLASH_PCROP2SR register **********/ 5402 #define FLASH_PCROP2SR_PCROP2_STRT_Pos (0U) 5403 #define FLASH_PCROP2SR_PCROP2_STRT_Msk (0x07FFFUL << FLASH_PCROP2SR_PCROP2_STRT_Pos)/*!< 0x00007FFF */ 5404 #define FLASH_PCROP2SR_PCROP2_STRT FLASH_PCROP2SR_PCROP2_STRT_Msk 5405 5406 /****************** Bits definition for FLASH_PCROP2ER register ***********/ 5407 #define FLASH_PCROP2ER_PCROP2_END_Pos (0U) 5408 #define FLASH_PCROP2ER_PCROP2_END_Msk (0x07FFFUL << FLASH_PCROP2ER_PCROP2_END_Pos)/*!< 0x00007FFF */ 5409 #define FLASH_PCROP2ER_PCROP2_END FLASH_PCROP2ER_PCROP2_END_Msk 5410 5411 /****************** Bits definition for FLASH_WRP2AR register ***************/ 5412 #define FLASH_WRP2AR_WRP2A_STRT_Pos (0U) 5413 #define FLASH_WRP2AR_WRP2A_STRT_Msk (0x7FUL << FLASH_WRP2AR_WRP2A_STRT_Pos)/*!< 0x000000FF */ 5414 #define FLASH_WRP2AR_WRP2A_STRT FLASH_WRP2AR_WRP2A_STRT_Msk 5415 #define FLASH_WRP2AR_WRP2A_END_Pos (16U) 5416 #define FLASH_WRP2AR_WRP2A_END_Msk (0x7FUL << FLASH_WRP2AR_WRP2A_END_Pos)/*!< 0x00FF0000 */ 5417 #define FLASH_WRP2AR_WRP2A_END FLASH_WRP2AR_WRP2A_END_Msk 5418 5419 /****************** Bits definition for FLASH_WRP2BR register ***************/ 5420 #define FLASH_WRP2BR_WRP2B_STRT_Pos (0U) 5421 #define FLASH_WRP2BR_WRP2B_STRT_Msk (0x7FUL << FLASH_WRP2BR_WRP2B_STRT_Pos)/*!< 0x0000007F */ 5422 #define FLASH_WRP2BR_WRP2B_STRT FLASH_WRP2BR_WRP2B_STRT_Msk 5423 #define FLASH_WRP2BR_WRP2B_END_Pos (16U) 5424 #define FLASH_WRP2BR_WRP2B_END_Msk (0x7FUL << FLASH_WRP2BR_WRP2B_END_Pos)/*!< 0x007F0000 */ 5425 #define FLASH_WRP2BR_WRP2B_END FLASH_WRP2BR_WRP2B_END_Msk 5426 5427 /****************** Bits definition for FLASH_SEC1R register **************/ 5428 #define FLASH_SEC1R_SEC_SIZE1_Pos (0U) 5429 #define FLASH_SEC1R_SEC_SIZE1_Msk (0xFFUL << FLASH_SEC1R_SEC_SIZE1_Pos)/*!< 0x000000FF */ 5430 #define FLASH_SEC1R_SEC_SIZE1 FLASH_SEC1R_SEC_SIZE1_Msk 5431 #define FLASH_SEC1R_BOOT_LOCK_Pos (16U) 5432 #define FLASH_SEC1R_BOOT_LOCK_Msk (0x1UL << FLASH_SEC1R_BOOT_LOCK_Pos)/*!< 0x00010000 */ 5433 #define FLASH_SEC1R_BOOT_LOCK FLASH_SEC1R_BOOT_LOCK_Msk 5434 5435 /****************** Bits definition for FLASH_SEC2R register **************/ 5436 #define FLASH_SEC2R_SEC_SIZE2_Pos (0U) 5437 #define FLASH_SEC2R_SEC_SIZE2_Msk (0xFFUL << FLASH_SEC2R_SEC_SIZE2_Pos)/*!< 0x000000FF */ 5438 #define FLASH_SEC2R_SEC_SIZE2 FLASH_SEC2R_SEC_SIZE2_Msk 5439 5440 /******************************************************************************/ 5441 /* */ 5442 /* Filter Mathematical ACcelerator unit (FMAC) */ 5443 /* */ 5444 /******************************************************************************/ 5445 /***************** Bit definition for FMAC_X1BUFCFG register ****************/ 5446 #define FMAC_X1BUFCFG_X1_BASE_Pos (0U) 5447 #define FMAC_X1BUFCFG_X1_BASE_Msk (0xFFUL << FMAC_X1BUFCFG_X1_BASE_Pos) /*!< 0x000000FF */ 5448 #define FMAC_X1BUFCFG_X1_BASE FMAC_X1BUFCFG_X1_BASE_Msk /*!< Base address of X1 buffer */ 5449 #define FMAC_X1BUFCFG_X1_BUF_SIZE_Pos (8U) 5450 #define FMAC_X1BUFCFG_X1_BUF_SIZE_Msk (0xFFUL << FMAC_X1BUFCFG_X1_BUF_SIZE_Pos)/*!< 0x0000FF00 */ 5451 #define FMAC_X1BUFCFG_X1_BUF_SIZE FMAC_X1BUFCFG_X1_BUF_SIZE_Msk /*!< Allocated size of X1 buffer in 16-bit words */ 5452 #define FMAC_X1BUFCFG_FULL_WM_Pos (24U) 5453 #define FMAC_X1BUFCFG_FULL_WM_Msk (0x3UL << FMAC_X1BUFCFG_FULL_WM_Pos) /*!< 0x03000000 */ 5454 #define FMAC_X1BUFCFG_FULL_WM FMAC_X1BUFCFG_FULL_WM_Msk /*!< Watermark for buffer full flag */ 5455 /***************** Bit definition for FMAC_X2BUFCFG register ****************/ 5456 #define FMAC_X2BUFCFG_X2_BASE_Pos (0U) 5457 #define FMAC_X2BUFCFG_X2_BASE_Msk (0xFFUL << FMAC_X2BUFCFG_X2_BASE_Pos) /*!< 0x000000FF */ 5458 #define FMAC_X2BUFCFG_X2_BASE FMAC_X2BUFCFG_X2_BASE_Msk /*!< Base address of X2 buffer */ 5459 #define FMAC_X2BUFCFG_X2_BUF_SIZE_Pos (8U) 5460 #define FMAC_X2BUFCFG_X2_BUF_SIZE_Msk (0xFFUL << FMAC_X2BUFCFG_X2_BUF_SIZE_Pos)/*!< 0x0000FF00 */ 5461 #define FMAC_X2BUFCFG_X2_BUF_SIZE FMAC_X2BUFCFG_X2_BUF_SIZE_Msk /*!< Size of X2 buffer in 16-bit words */ 5462 /***************** Bit definition for FMAC_YBUFCFG register *****************/ 5463 #define FMAC_YBUFCFG_Y_BASE_Pos (0U) 5464 #define FMAC_YBUFCFG_Y_BASE_Msk (0xFFUL << FMAC_YBUFCFG_Y_BASE_Pos) /*!< 0x000000FF */ 5465 #define FMAC_YBUFCFG_Y_BASE FMAC_YBUFCFG_Y_BASE_Msk /*!< Base address of Y buffer */ 5466 #define FMAC_YBUFCFG_Y_BUF_SIZE_Pos (8U) 5467 #define FMAC_YBUFCFG_Y_BUF_SIZE_Msk (0xFFUL << FMAC_YBUFCFG_Y_BUF_SIZE_Pos) /*!< 0x0000FF00 */ 5468 #define FMAC_YBUFCFG_Y_BUF_SIZE FMAC_YBUFCFG_Y_BUF_SIZE_Msk /*!< Size of Y buffer in 16-bit words */ 5469 #define FMAC_YBUFCFG_EMPTY_WM_Pos (24U) 5470 #define FMAC_YBUFCFG_EMPTY_WM_Msk (0x3UL << FMAC_YBUFCFG_EMPTY_WM_Pos) /*!< 0x03000000 */ 5471 #define FMAC_YBUFCFG_EMPTY_WM FMAC_YBUFCFG_EMPTY_WM_Msk /*!< Watermark for buffer empty flag */ 5472 /****************** Bit definition for FMAC_PARAM register ******************/ 5473 #define FMAC_PARAM_P_Pos (0U) 5474 #define FMAC_PARAM_P_Msk (0xFFUL << FMAC_PARAM_P_Pos) /*!< 0x000000FF */ 5475 #define FMAC_PARAM_P FMAC_PARAM_P_Msk /*!< Input parameter P */ 5476 #define FMAC_PARAM_Q_Pos (8U) 5477 #define FMAC_PARAM_Q_Msk (0xFFUL << FMAC_PARAM_Q_Pos) /*!< 0x0000FF00 */ 5478 #define FMAC_PARAM_Q FMAC_PARAM_Q_Msk /*!< Input parameter Q */ 5479 #define FMAC_PARAM_R_Pos (16U) 5480 #define FMAC_PARAM_R_Msk (0xFFUL << FMAC_PARAM_R_Pos) /*!< 0x00FF0000 */ 5481 #define FMAC_PARAM_R FMAC_PARAM_R_Msk /*!< Input parameter R */ 5482 #define FMAC_PARAM_FUNC_Pos (24U) 5483 #define FMAC_PARAM_FUNC_Msk (0x7FUL << FMAC_PARAM_FUNC_Pos) /*!< 0x7F000000 */ 5484 #define FMAC_PARAM_FUNC FMAC_PARAM_FUNC_Msk /*!< Function */ 5485 #define FMAC_PARAM_FUNC_0 (0x1UL << FMAC_PARAM_FUNC_Pos) /*!< 0x01000000 */ 5486 #define FMAC_PARAM_FUNC_1 (0x2UL << FMAC_PARAM_FUNC_Pos) /*!< 0x02000000 */ 5487 #define FMAC_PARAM_FUNC_2 (0x4UL << FMAC_PARAM_FUNC_Pos) /*!< 0x04000000 */ 5488 #define FMAC_PARAM_FUNC_3 (0x8UL << FMAC_PARAM_FUNC_Pos) /*!< 0x08000000 */ 5489 #define FMAC_PARAM_FUNC_4 (0x10UL << FMAC_PARAM_FUNC_Pos) /*!< 0x10000000 */ 5490 #define FMAC_PARAM_FUNC_5 (0x20UL << FMAC_PARAM_FUNC_Pos) /*!< 0x20000000 */ 5491 #define FMAC_PARAM_FUNC_6 (0x40UL << FMAC_PARAM_FUNC_Pos) /*!< 0x40000000 */ 5492 #define FMAC_PARAM_START_Pos (31U) 5493 #define FMAC_PARAM_START_Msk (0x1UL << FMAC_PARAM_START_Pos) /*!< 0x80000000 */ 5494 #define FMAC_PARAM_START FMAC_PARAM_START_Msk /*!< Enable execution */ 5495 /******************** Bit definition for FMAC_CR register *******************/ 5496 #define FMAC_CR_RIEN_Pos (0U) 5497 #define FMAC_CR_RIEN_Msk (0x1UL << FMAC_CR_RIEN_Pos) /*!< 0x00000001 */ 5498 #define FMAC_CR_RIEN FMAC_CR_RIEN_Msk /*!< Enable read interrupt */ 5499 #define FMAC_CR_WIEN_Pos (1U) 5500 #define FMAC_CR_WIEN_Msk (0x1UL << FMAC_CR_WIEN_Pos) /*!< 0x00000002 */ 5501 #define FMAC_CR_WIEN FMAC_CR_WIEN_Msk /*!< Enable write interrupt */ 5502 #define FMAC_CR_OVFLIEN_Pos (2U) 5503 #define FMAC_CR_OVFLIEN_Msk (0x1UL << FMAC_CR_OVFLIEN_Pos) /*!< 0x00000004 */ 5504 #define FMAC_CR_OVFLIEN FMAC_CR_OVFLIEN_Msk /*!< Enable overflow error interrupts */ 5505 #define FMAC_CR_UNFLIEN_Pos (3U) 5506 #define FMAC_CR_UNFLIEN_Msk (0x1UL << FMAC_CR_UNFLIEN_Pos) /*!< 0x00000008 */ 5507 #define FMAC_CR_UNFLIEN FMAC_CR_UNFLIEN_Msk /*!< Enable underflow error interrupts */ 5508 #define FMAC_CR_SATIEN_Pos (4U) 5509 #define FMAC_CR_SATIEN_Msk (0x1UL << FMAC_CR_SATIEN_Pos) /*!< 0x00000010 */ 5510 #define FMAC_CR_SATIEN FMAC_CR_SATIEN_Msk /*!< Enable saturation error interrupts */ 5511 #define FMAC_CR_DMAREN_Pos (8U) 5512 #define FMAC_CR_DMAREN_Msk (0x1UL << FMAC_CR_DMAREN_Pos) /*!< 0x00000100 */ 5513 #define FMAC_CR_DMAREN FMAC_CR_DMAREN_Msk /*!< Enable DMA read channel requests */ 5514 #define FMAC_CR_DMAWEN_Pos (9U) 5515 #define FMAC_CR_DMAWEN_Msk (0x1UL << FMAC_CR_DMAWEN_Pos) /*!< 0x00000200 */ 5516 #define FMAC_CR_DMAWEN FMAC_CR_DMAWEN_Msk /*!< Enable DMA write channel requests */ 5517 #define FMAC_CR_CLIPEN_Pos (15U) 5518 #define FMAC_CR_CLIPEN_Msk (0x1UL << FMAC_CR_CLIPEN_Pos) /*!< 0x00008000 */ 5519 #define FMAC_CR_CLIPEN FMAC_CR_CLIPEN_Msk /*!< Enable clipping */ 5520 #define FMAC_CR_RESET_Pos (16U) 5521 #define FMAC_CR_RESET_Msk (0x1UL << FMAC_CR_RESET_Pos) /*!< 0x00010000 */ 5522 #define FMAC_CR_RESET FMAC_CR_RESET_Msk /*!< Reset filter mathematical accelerator unit */ 5523 /******************* Bit definition for FMAC_SR register ********************/ 5524 #define FMAC_SR_YEMPTY_Pos (0U) 5525 #define FMAC_SR_YEMPTY_Msk (0x1UL << FMAC_SR_YEMPTY_Pos) /*!< 0x00000001 */ 5526 #define FMAC_SR_YEMPTY FMAC_SR_YEMPTY_Msk /*!< Y buffer empty flag */ 5527 #define FMAC_SR_X1FULL_Pos (1U) 5528 #define FMAC_SR_X1FULL_Msk (0x1UL << FMAC_SR_X1FULL_Pos) /*!< 0x00000002 */ 5529 #define FMAC_SR_X1FULL FMAC_SR_X1FULL_Msk /*!< X1 buffer full flag */ 5530 #define FMAC_SR_OVFL_Pos (8U) 5531 #define FMAC_SR_OVFL_Msk (0x1UL << FMAC_SR_OVFL_Pos) /*!< 0x00000100 */ 5532 #define FMAC_SR_OVFL FMAC_SR_OVFL_Msk /*!< Overflow error flag */ 5533 #define FMAC_SR_UNFL_Pos (9U) 5534 #define FMAC_SR_UNFL_Msk (0x1UL << FMAC_SR_UNFL_Pos) /*!< 0x00000200 */ 5535 #define FMAC_SR_UNFL FMAC_SR_UNFL_Msk /*!< Underflow error flag */ 5536 #define FMAC_SR_SAT_Pos (10U) 5537 #define FMAC_SR_SAT_Msk (0x1UL << FMAC_SR_SAT_Pos) /*!< 0x00000400 */ 5538 #define FMAC_SR_SAT FMAC_SR_SAT_Msk /*!< Saturation error flag */ 5539 /****************** Bit definition for FMAC_WDATA register ******************/ 5540 #define FMAC_WDATA_WDATA_Pos (0U) 5541 #define FMAC_WDATA_WDATA_Msk (0xFFFFUL << FMAC_WDATA_WDATA_Pos) /*!< 0x0000FFFF */ 5542 #define FMAC_WDATA_WDATA FMAC_WDATA_WDATA_Msk /*!< Write data */ 5543 /****************** Bit definition for FMACX_RDATA register *****************/ 5544 #define FMAC_RDATA_RDATA_Pos (0U) 5545 #define FMAC_RDATA_RDATA_Msk (0xFFFFUL << FMAC_RDATA_RDATA_Pos) /*!< 0x0000FFFF */ 5546 #define FMAC_RDATA_RDATA FMAC_RDATA_RDATA_Msk /*!< Read data */ 5547 5548 /******************************************************************************/ 5549 /* */ 5550 /* Flexible Memory Controller */ 5551 /* */ 5552 /******************************************************************************/ 5553 /****************** Bit definition for FMC_BCR1 register *******************/ 5554 #define FMC_BCR1_CCLKEN_Pos (20U) 5555 #define FMC_BCR1_CCLKEN_Msk (0x1UL << FMC_BCR1_CCLKEN_Pos) /*!< 0x00100000 */ 5556 #define FMC_BCR1_CCLKEN FMC_BCR1_CCLKEN_Msk /*!<Continous clock enable */ 5557 #define FMC_BCR1_WFDIS_Pos (21U) 5558 #define FMC_BCR1_WFDIS_Msk (0x1UL << FMC_BCR1_WFDIS_Pos) /*!< 0x00200000 */ 5559 #define FMC_BCR1_WFDIS FMC_BCR1_WFDIS_Msk /*!<Write FIFO Disable */ 5560 5561 /****************** Bit definition for FMC_BCRx registers (x=1..4) *********/ 5562 #define FMC_BCRx_MBKEN_Pos (0U) 5563 #define FMC_BCRx_MBKEN_Msk (0x1UL << FMC_BCRx_MBKEN_Pos) /*!< 0x00000001 */ 5564 #define FMC_BCRx_MBKEN FMC_BCRx_MBKEN_Msk /*!<Memory bank enable bit */ 5565 #define FMC_BCRx_MUXEN_Pos (1U) 5566 #define FMC_BCRx_MUXEN_Msk (0x1UL << FMC_BCRx_MUXEN_Pos) /*!< 0x00000002 */ 5567 #define FMC_BCRx_MUXEN FMC_BCRx_MUXEN_Msk /*!<Address/data multiplexing enable bit */ 5568 5569 #define FMC_BCRx_MTYP_Pos (2U) 5570 #define FMC_BCRx_MTYP_Msk (0x3UL << FMC_BCRx_MTYP_Pos) /*!< 0x0000000C */ 5571 #define FMC_BCRx_MTYP FMC_BCRx_MTYP_Msk /*!<MTYP[1:0] bits (Memory type) */ 5572 #define FMC_BCRx_MTYP_0 (0x1UL << FMC_BCRx_MTYP_Pos) /*!< 0x00000004 */ 5573 #define FMC_BCRx_MTYP_1 (0x2UL << FMC_BCRx_MTYP_Pos) /*!< 0x00000008 */ 5574 5575 #define FMC_BCRx_MWID_Pos (4U) 5576 #define FMC_BCRx_MWID_Msk (0x3UL << FMC_BCRx_MWID_Pos) /*!< 0x00000030 */ 5577 #define FMC_BCRx_MWID FMC_BCRx_MWID_Msk /*!<MWID[1:0] bits (Memory data bus width) */ 5578 #define FMC_BCRx_MWID_0 (0x1UL << FMC_BCRx_MWID_Pos) /*!< 0x00000010 */ 5579 #define FMC_BCRx_MWID_1 (0x2UL << FMC_BCRx_MWID_Pos) /*!< 0x00000020 */ 5580 5581 #define FMC_BCRx_FACCEN_Pos (6U) 5582 #define FMC_BCRx_FACCEN_Msk (0x1UL << FMC_BCRx_FACCEN_Pos) /*!< 0x00000040 */ 5583 #define FMC_BCRx_FACCEN FMC_BCRx_FACCEN_Msk /*!<Flash access enable */ 5584 #define FMC_BCRx_BURSTEN_Pos (8U) 5585 #define FMC_BCRx_BURSTEN_Msk (0x1UL << FMC_BCRx_BURSTEN_Pos) /*!< 0x00000100 */ 5586 #define FMC_BCRx_BURSTEN FMC_BCRx_BURSTEN_Msk /*!<Burst enable bit */ 5587 #define FMC_BCRx_WAITPOL_Pos (9U) 5588 #define FMC_BCRx_WAITPOL_Msk (0x1UL << FMC_BCRx_WAITPOL_Pos) /*!< 0x00000200 */ 5589 #define FMC_BCRx_WAITPOL FMC_BCRx_WAITPOL_Msk /*!<Wait signal polarity bit */ 5590 #define FMC_BCRx_WAITCFG_Pos (11U) 5591 #define FMC_BCRx_WAITCFG_Msk (0x1UL << FMC_BCRx_WAITCFG_Pos) /*!< 0x00000800 */ 5592 #define FMC_BCRx_WAITCFG FMC_BCRx_WAITCFG_Msk /*!<Wait timing configuration */ 5593 #define FMC_BCRx_WREN_Pos (12U) 5594 #define FMC_BCRx_WREN_Msk (0x1UL << FMC_BCRx_WREN_Pos) /*!< 0x00001000 */ 5595 #define FMC_BCRx_WREN FMC_BCRx_WREN_Msk /*!<Write enable bit */ 5596 #define FMC_BCRx_WAITEN_Pos (13U) 5597 #define FMC_BCRx_WAITEN_Msk (0x1UL << FMC_BCRx_WAITEN_Pos) /*!< 0x00002000 */ 5598 #define FMC_BCRx_WAITEN FMC_BCRx_WAITEN_Msk /*!<Wait enable bit */ 5599 #define FMC_BCRx_EXTMOD_Pos (14U) 5600 #define FMC_BCRx_EXTMOD_Msk (0x1UL << FMC_BCRx_EXTMOD_Pos) /*!< 0x00004000 */ 5601 #define FMC_BCRx_EXTMOD FMC_BCRx_EXTMOD_Msk /*!<Extended mode enable */ 5602 #define FMC_BCRx_ASYNCWAIT_Pos (15U) 5603 #define FMC_BCRx_ASYNCWAIT_Msk (0x1UL << FMC_BCRx_ASYNCWAIT_Pos) /*!< 0x00008000 */ 5604 #define FMC_BCRx_ASYNCWAIT FMC_BCRx_ASYNCWAIT_Msk /*!<Asynchronous wait */ 5605 5606 #define FMC_BCRx_CPSIZE_Pos (16U) 5607 #define FMC_BCRx_CPSIZE_Msk (0x7UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00070000 */ 5608 #define FMC_BCRx_CPSIZE FMC_BCRx_CPSIZE_Msk /*!<CRAM page size */ 5609 #define FMC_BCRx_CPSIZE_0 (0x1UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00010000 */ 5610 #define FMC_BCRx_CPSIZE_1 (0x2UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00020000 */ 5611 #define FMC_BCRx_CPSIZE_2 (0x4UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00040000 */ 5612 5613 #define FMC_BCRx_CBURSTRW_Pos (19U) 5614 #define FMC_BCRx_CBURSTRW_Msk (0x1UL << FMC_BCRx_CBURSTRW_Pos) /*!< 0x00080000 */ 5615 #define FMC_BCRx_CBURSTRW FMC_BCRx_CBURSTRW_Msk /*!<Write burst enable */ 5616 5617 #define FMC_BCRx_NBLSET_Pos (22U) 5618 #define FMC_BCRx_NBLSET_Msk (0x3UL << FMC_BCRx_NBLSET_Pos) /*!< 0x00C00000 */ 5619 #define FMC_BCRx_NBLSET FMC_BCRx_NBLSET_Msk /*!<Byte lane (NBL) setup */ 5620 #define FMC_BCRx_NBLSET_0 (0x1UL << FMC_BCRx_NBLSET_Pos) /*!< 0x00500000 */ 5621 #define FMC_BCRx_NBLSET_1 (0x2UL << FMC_BCRx_NBLSET_Pos) /*!< 0x00800000 */ 5622 5623 /****************** Bit definition for FMC_BTRx registers (x=1..4) *********/ 5624 #define FMC_BTRx_ADDSET_Pos (0U) 5625 #define FMC_BTRx_ADDSET_Msk (0xFUL << FMC_BTRx_ADDSET_Pos) /*!< 0x0000000F */ 5626 #define FMC_BTRx_ADDSET FMC_BTRx_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */ 5627 #define FMC_BTRx_ADDSET_0 (0x1UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000001 */ 5628 #define FMC_BTRx_ADDSET_1 (0x2UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000002 */ 5629 #define FMC_BTRx_ADDSET_2 (0x4UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000004 */ 5630 #define FMC_BTRx_ADDSET_3 (0x8UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000008 */ 5631 5632 #define FMC_BTRx_ADDHLD_Pos (4U) 5633 #define FMC_BTRx_ADDHLD_Msk (0xFUL << FMC_BTRx_ADDHLD_Pos) /*!< 0x000000F0 */ 5634 #define FMC_BTRx_ADDHLD FMC_BTRx_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 5635 #define FMC_BTRx_ADDHLD_0 (0x1UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000010 */ 5636 #define FMC_BTRx_ADDHLD_1 (0x2UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000020 */ 5637 #define FMC_BTRx_ADDHLD_2 (0x4UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000040 */ 5638 #define FMC_BTRx_ADDHLD_3 (0x8UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000080 */ 5639 5640 #define FMC_BTRx_DATAST_Pos (8U) 5641 #define FMC_BTRx_DATAST_Msk (0xFFUL << FMC_BTRx_DATAST_Pos) /*!< 0x0000FF00 */ 5642 #define FMC_BTRx_DATAST FMC_BTRx_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */ 5643 #define FMC_BTRx_DATAST_0 (0x01UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000100 */ 5644 #define FMC_BTRx_DATAST_1 (0x02UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000200 */ 5645 #define FMC_BTRx_DATAST_2 (0x04UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000400 */ 5646 #define FMC_BTRx_DATAST_3 (0x08UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000800 */ 5647 #define FMC_BTRx_DATAST_4 (0x10UL << FMC_BTRx_DATAST_Pos) /*!< 0x00001000 */ 5648 #define FMC_BTRx_DATAST_5 (0x20UL << FMC_BTRx_DATAST_Pos) /*!< 0x00002000 */ 5649 #define FMC_BTRx_DATAST_6 (0x40UL << FMC_BTRx_DATAST_Pos) /*!< 0x00004000 */ 5650 #define FMC_BTRx_DATAST_7 (0x80UL << FMC_BTRx_DATAST_Pos) /*!< 0x00008000 */ 5651 5652 #define FMC_BTRx_BUSTURN_Pos (16U) 5653 #define FMC_BTRx_BUSTURN_Msk (0xFUL << FMC_BTRx_BUSTURN_Pos) /*!< 0x000F0000 */ 5654 #define FMC_BTRx_BUSTURN FMC_BTRx_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ 5655 #define FMC_BTRx_BUSTURN_0 (0x1UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00010000 */ 5656 #define FMC_BTRx_BUSTURN_1 (0x2UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00020000 */ 5657 #define FMC_BTRx_BUSTURN_2 (0x4UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00040000 */ 5658 #define FMC_BTRx_BUSTURN_3 (0x8UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00080000 */ 5659 5660 #define FMC_BTRx_CLKDIV_Pos (20U) 5661 #define FMC_BTRx_CLKDIV_Msk (0xFUL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00F00000 */ 5662 #define FMC_BTRx_CLKDIV FMC_BTRx_CLKDIV_Msk /*!<CLKDIV[3:0] bits (Clock divide ratio) */ 5663 #define FMC_BTRx_CLKDIV_0 (0x1UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00100000 */ 5664 #define FMC_BTRx_CLKDIV_1 (0x2UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00200000 */ 5665 #define FMC_BTRx_CLKDIV_2 (0x4UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00400000 */ 5666 #define FMC_BTRx_CLKDIV_3 (0x8UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00800000 */ 5667 5668 #define FMC_BTRx_DATLAT_Pos (24U) 5669 #define FMC_BTRx_DATLAT_Msk (0xFUL << FMC_BTRx_DATLAT_Pos) /*!< 0x0F000000 */ 5670 #define FMC_BTRx_DATLAT FMC_BTRx_DATLAT_Msk /*!<DATLAT[3:0] bits (Data latency) */ 5671 #define FMC_BTRx_DATLAT_0 (0x1UL << FMC_BTRx_DATLAT_Pos) /*!< 0x01000000 */ 5672 #define FMC_BTRx_DATLAT_1 (0x2UL << FMC_BTRx_DATLAT_Pos) /*!< 0x02000000 */ 5673 #define FMC_BTRx_DATLAT_2 (0x4UL << FMC_BTRx_DATLAT_Pos) /*!< 0x04000000 */ 5674 #define FMC_BTRx_DATLAT_3 (0x8UL << FMC_BTRx_DATLAT_Pos) /*!< 0x08000000 */ 5675 5676 #define FMC_BTRx_ACCMOD_Pos (28U) 5677 #define FMC_BTRx_ACCMOD_Msk (0x3UL << FMC_BTRx_ACCMOD_Pos) /*!< 0x30000000 */ 5678 #define FMC_BTRx_ACCMOD FMC_BTRx_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */ 5679 #define FMC_BTRx_ACCMOD_0 (0x1UL << FMC_BTRx_ACCMOD_Pos) /*!< 0x10000000 */ 5680 #define FMC_BTRx_ACCMOD_1 (0x2UL << FMC_BTRx_ACCMOD_Pos) /*!< 0x20000000 */ 5681 5682 #define FMC_BTRx_DATAHLD_Pos (30U) 5683 #define FMC_BTRx_DATAHLD_Msk (0x3UL << FMC_BTRx_DATAHLD_Pos) /*!< 0xC0000000 */ 5684 #define FMC_BTRx_DATAHLD FMC_BTRx_DATAHLD_Msk /*!<DATAHLD[1:0] bits (Data hold phase duration) */ 5685 #define FMC_BTRx_DATAHLD_0 (0x1UL << FMC_BTRx_DATAHLD_Pos) /*!< 0x40000000 */ 5686 #define FMC_BTRx_DATAHLD_1 (0x2UL << FMC_BTRx_DATAHLD_Pos) /*!< 0x80000000 */ 5687 5688 /****************** Bit definition for FMC_BWTRx registers (x=1..4) *********/ 5689 #define FMC_BWTRx_ADDSET_Pos (0U) 5690 #define FMC_BWTRx_ADDSET_Msk (0xFUL << FMC_BWTRx_ADDSET_Pos) /*!< 0x0000000F */ 5691 #define FMC_BWTRx_ADDSET FMC_BWTRx_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */ 5692 #define FMC_BWTRx_ADDSET_0 (0x1UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000001 */ 5693 #define FMC_BWTRx_ADDSET_1 (0x2UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000002 */ 5694 #define FMC_BWTRx_ADDSET_2 (0x4UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000004 */ 5695 #define FMC_BWTRx_ADDSET_3 (0x8UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000008 */ 5696 5697 #define FMC_BWTRx_ADDHLD_Pos (4U) 5698 #define FMC_BWTRx_ADDHLD_Msk (0xFUL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x000000F0 */ 5699 #define FMC_BWTRx_ADDHLD FMC_BWTRx_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 5700 #define FMC_BWTRx_ADDHLD_0 (0x1UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000010 */ 5701 #define FMC_BWTRx_ADDHLD_1 (0x2UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000020 */ 5702 #define FMC_BWTRx_ADDHLD_2 (0x4UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000040 */ 5703 #define FMC_BWTRx_ADDHLD_3 (0x8UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000080 */ 5704 5705 #define FMC_BWTRx_DATAST_Pos (8U) 5706 #define FMC_BWTRx_DATAST_Msk (0xFFUL << FMC_BWTRx_DATAST_Pos) /*!< 0x0000FF00 */ 5707 #define FMC_BWTRx_DATAST FMC_BWTRx_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */ 5708 #define FMC_BWTRx_DATAST_0 (0x01UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000100 */ 5709 #define FMC_BWTRx_DATAST_1 (0x02UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000200 */ 5710 #define FMC_BWTRx_DATAST_2 (0x04UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000400 */ 5711 #define FMC_BWTRx_DATAST_3 (0x08UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000800 */ 5712 #define FMC_BWTRx_DATAST_4 (0x10UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00001000 */ 5713 #define FMC_BWTRx_DATAST_5 (0x20UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00002000 */ 5714 #define FMC_BWTRx_DATAST_6 (0x40UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00004000 */ 5715 #define FMC_BWTRx_DATAST_7 (0x80UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00008000 */ 5716 5717 #define FMC_BWTRx_BUSTURN_Pos (16U) 5718 #define FMC_BWTRx_BUSTURN_Msk (0xFUL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x000F0000 */ 5719 #define FMC_BWTRx_BUSTURN FMC_BWTRx_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ 5720 #define FMC_BWTRx_BUSTURN_0 (0x1UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00010000 */ 5721 #define FMC_BWTRx_BUSTURN_1 (0x2UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00020000 */ 5722 #define FMC_BWTRx_BUSTURN_2 (0x4UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00040000 */ 5723 #define FMC_BWTRx_BUSTURN_3 (0x8UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00080000 */ 5724 5725 #define FMC_BWTRx_ACCMOD_Pos (28U) 5726 #define FMC_BWTRx_ACCMOD_Msk (0x3UL << FMC_BWTRx_ACCMOD_Pos) /*!< 0x30000000 */ 5727 #define FMC_BWTRx_ACCMOD FMC_BWTRx_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */ 5728 #define FMC_BWTRx_ACCMOD_0 (0x1UL << FMC_BWTRx_ACCMOD_Pos) /*!< 0x10000000 */ 5729 #define FMC_BWTRx_ACCMOD_1 (0x2UL << FMC_BWTRx_ACCMOD_Pos) /*!< 0x20000000 */ 5730 5731 #define FMC_BWTRx_DATAHLD_Pos (30U) 5732 #define FMC_BWTRx_DATAHLD_Msk (0x3UL << FMC_BWTRx_DATAHLD_Pos) /*!< 0xC0000000 */ 5733 #define FMC_BWTRx_DATAHLD FMC_BWTRx_DATAHLD_Msk /*!<DATAHLD[1:0] bits (Data hold phase duration) */ 5734 #define FMC_BWTRx_DATAHLD_0 (0x1UL << FMC_BWTRx_DATAHLD_Pos) /*!< 0x40000000 */ 5735 #define FMC_BWTRx_DATAHLD_1 (0x2UL << FMC_BWTRx_DATAHLD_Pos) /*!< 0x80000000 */ 5736 5737 /****************** Bit definition for FMC_PCSCNTR register ******************/ 5738 #define FMC_PCSCNTR_CSCOUNT_Pos (0U) 5739 #define FMC_PCSCNTR_CSCOUNT_Msk (0xFFFFUL << FMC_PCSCNTR_CSCOUNT_Pos) /*!< 0x0000FFFF */ 5740 #define FMC_PCSCNTR_CSCOUNT FMC_PCSCNTR_CSCOUNT_Msk /*!<CSCOUNT[15:0] bits (Chip select counter) */ 5741 5742 #define FMC_PCSCNTR_CNTB1EN_Pos (16U) 5743 #define FMC_PCSCNTR_CNTB1EN_Msk (0x1UL << FMC_PCSCNTR_CNTB1EN_Pos) /*!< 0x00010000 */ 5744 #define FMC_PCSCNTR_CNTB1EN FMC_PCSCNTR_CNTB1EN_Msk /*!<Counter PSRAM/NOR Bank1_1 enable */ 5745 5746 #define FMC_PCSCNTR_CNTB2EN_Pos (17U) 5747 #define FMC_PCSCNTR_CNTB2EN_Msk (0x1UL << FMC_PCSCNTR_CNTB2EN_Pos) /*!< 0x00020000 */ 5748 #define FMC_PCSCNTR_CNTB2EN FMC_PCSCNTR_CNTB2EN_Msk /*!<Counter PSRAM/NOR Bank1_2 enable */ 5749 5750 #define FMC_PCSCNTR_CNTB3EN_Pos (18U) 5751 #define FMC_PCSCNTR_CNTB3EN_Msk (0x1UL << FMC_PCSCNTR_CNTB3EN_Pos) /*!< 0x00040000 */ 5752 #define FMC_PCSCNTR_CNTB3EN FMC_PCSCNTR_CNTB3EN_Msk /*!<Counter PSRAM/NOR Bank1_3 enable */ 5753 5754 #define FMC_PCSCNTR_CNTB4EN_Pos (19U) 5755 #define FMC_PCSCNTR_CNTB4EN_Msk (0x1UL << FMC_PCSCNTR_CNTB4EN_Pos) /*!< 0x00080000 */ 5756 #define FMC_PCSCNTR_CNTB4EN FMC_PCSCNTR_CNTB4EN_Msk /*!<Counter PSRAM/NOR Bank1_4 enable */ 5757 5758 /****************** Bit definition for FMC_PCR register ********************/ 5759 #define FMC_PCR_PWAITEN_Pos (1U) 5760 #define FMC_PCR_PWAITEN_Msk (0x1UL << FMC_PCR_PWAITEN_Pos) /*!< 0x00000002 */ 5761 #define FMC_PCR_PWAITEN FMC_PCR_PWAITEN_Msk /*!<Wait feature enable bit */ 5762 #define FMC_PCR_PBKEN_Pos (2U) 5763 #define FMC_PCR_PBKEN_Msk (0x1UL << FMC_PCR_PBKEN_Pos) /*!< 0x00000004 */ 5764 #define FMC_PCR_PBKEN FMC_PCR_PBKEN_Msk /*!<NAND Flash memory bank enable bit */ 5765 #define FMC_PCR_PTYP_Pos (3U) 5766 #define FMC_PCR_PTYP_Msk (0x1UL << FMC_PCR_PTYP_Pos) /*!< 0x00000008 */ 5767 #define FMC_PCR_PTYP FMC_PCR_PTYP_Msk /*!<Memory type */ 5768 5769 #define FMC_PCR_PWID_Pos (4U) 5770 #define FMC_PCR_PWID_Msk (0x3UL << FMC_PCR_PWID_Pos) /*!< 0x00000030 */ 5771 #define FMC_PCR_PWID FMC_PCR_PWID_Msk /*!<PWID[1:0] bits (NAND Flash databus width) */ 5772 #define FMC_PCR_PWID_0 (0x1UL << FMC_PCR_PWID_Pos) /*!< 0x00000010 */ 5773 #define FMC_PCR_PWID_1 (0x2UL << FMC_PCR_PWID_Pos) /*!< 0x00000020 */ 5774 5775 #define FMC_PCR_ECCEN_Pos (6U) 5776 #define FMC_PCR_ECCEN_Msk (0x1UL << FMC_PCR_ECCEN_Pos) /*!< 0x00000040 */ 5777 #define FMC_PCR_ECCEN FMC_PCR_ECCEN_Msk /*!<ECC computation logic enable bit */ 5778 5779 #define FMC_PCR_TCLR_Pos (9U) 5780 #define FMC_PCR_TCLR_Msk (0xFUL << FMC_PCR_TCLR_Pos) /*!< 0x00001E00 */ 5781 #define FMC_PCR_TCLR FMC_PCR_TCLR_Msk /*!<TCLR[3:0] bits (CLE to RE delay) */ 5782 #define FMC_PCR_TCLR_0 (0x1UL << FMC_PCR_TCLR_Pos) /*!< 0x00000200 */ 5783 #define FMC_PCR_TCLR_1 (0x2UL << FMC_PCR_TCLR_Pos) /*!< 0x00000400 */ 5784 #define FMC_PCR_TCLR_2 (0x4UL << FMC_PCR_TCLR_Pos) /*!< 0x00000800 */ 5785 #define FMC_PCR_TCLR_3 (0x8UL << FMC_PCR_TCLR_Pos) /*!< 0x00001000 */ 5786 5787 #define FMC_PCR_TAR_Pos (13U) 5788 #define FMC_PCR_TAR_Msk (0xFUL << FMC_PCR_TAR_Pos) /*!< 0x0001E000 */ 5789 #define FMC_PCR_TAR FMC_PCR_TAR_Msk /*!<TAR[3:0] bits (ALE to RE delay) */ 5790 #define FMC_PCR_TAR_0 (0x1UL << FMC_PCR_TAR_Pos) /*!< 0x00002000 */ 5791 #define FMC_PCR_TAR_1 (0x2UL << FMC_PCR_TAR_Pos) /*!< 0x00004000 */ 5792 #define FMC_PCR_TAR_2 (0x4UL << FMC_PCR_TAR_Pos) /*!< 0x00008000 */ 5793 #define FMC_PCR_TAR_3 (0x8UL << FMC_PCR_TAR_Pos) /*!< 0x00010000 */ 5794 5795 #define FMC_PCR_ECCPS_Pos (17U) 5796 #define FMC_PCR_ECCPS_Msk (0x7UL << FMC_PCR_ECCPS_Pos) /*!< 0x000E0000 */ 5797 #define FMC_PCR_ECCPS FMC_PCR_ECCPS_Msk /*!<ECCPS[1:0] bits (ECC page size) */ 5798 #define FMC_PCR_ECCPS_0 (0x1UL << FMC_PCR_ECCPS_Pos) /*!< 0x00020000 */ 5799 #define FMC_PCR_ECCPS_1 (0x2UL << FMC_PCR_ECCPS_Pos) /*!< 0x00040000 */ 5800 #define FMC_PCR_ECCPS_2 (0x4UL << FMC_PCR_ECCPS_Pos) /*!< 0x00080000 */ 5801 5802 /******************* Bit definition for FMC_SR register ********************/ 5803 #define FMC_SR_IRS_Pos (0U) 5804 #define FMC_SR_IRS_Msk (0x1UL << FMC_SR_IRS_Pos) /*!< 0x00000001 */ 5805 #define FMC_SR_IRS FMC_SR_IRS_Msk /*!<Interrupt Rising Edge status */ 5806 #define FMC_SR_ILS_Pos (1U) 5807 #define FMC_SR_ILS_Msk (0x1UL << FMC_SR_ILS_Pos) /*!< 0x00000002 */ 5808 #define FMC_SR_ILS FMC_SR_ILS_Msk /*!<Interrupt Level status */ 5809 #define FMC_SR_IFS_Pos (2U) 5810 #define FMC_SR_IFS_Msk (0x1UL << FMC_SR_IFS_Pos) /*!< 0x00000004 */ 5811 #define FMC_SR_IFS FMC_SR_IFS_Msk /*!<Interrupt Falling Edge status */ 5812 #define FMC_SR_IREN_Pos (3U) 5813 #define FMC_SR_IREN_Msk (0x1UL << FMC_SR_IREN_Pos) /*!< 0x00000008 */ 5814 #define FMC_SR_IREN FMC_SR_IREN_Msk /*!<Interrupt Rising Edge detection Enable bit */ 5815 #define FMC_SR_ILEN_Pos (4U) 5816 #define FMC_SR_ILEN_Msk (0x1UL << FMC_SR_ILEN_Pos) /*!< 0x00000010 */ 5817 #define FMC_SR_ILEN FMC_SR_ILEN_Msk /*!<Interrupt Level detection Enable bit */ 5818 #define FMC_SR_IFEN_Pos (5U) 5819 #define FMC_SR_IFEN_Msk (0x1UL << FMC_SR_IFEN_Pos) /*!< 0x00000020 */ 5820 #define FMC_SR_IFEN FMC_SR_IFEN_Msk /*!<Interrupt Falling Edge detection Enable bit */ 5821 #define FMC_SR_FEMPT_Pos (6U) 5822 #define FMC_SR_FEMPT_Msk (0x1UL << FMC_SR_FEMPT_Pos) /*!< 0x00000040 */ 5823 #define FMC_SR_FEMPT FMC_SR_FEMPT_Msk /*!<FIFO empty */ 5824 5825 /****************** Bit definition for FMC_PMEM register ******************/ 5826 #define FMC_PMEM_MEMSET_Pos (0U) 5827 #define FMC_PMEM_MEMSET_Msk (0xFFUL << FMC_PMEM_MEMSET_Pos) /*!< 0x000000FF */ 5828 #define FMC_PMEM_MEMSET FMC_PMEM_MEMSET_Msk /*!<MEMSET[7:0] bits (Common memory setup time) */ 5829 #define FMC_PMEM_MEMSET_0 (0x01UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000001 */ 5830 #define FMC_PMEM_MEMSET_1 (0x02UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000002 */ 5831 #define FMC_PMEM_MEMSET_2 (0x04UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000004 */ 5832 #define FMC_PMEM_MEMSET_3 (0x08UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000008 */ 5833 #define FMC_PMEM_MEMSET_4 (0x10UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000010 */ 5834 #define FMC_PMEM_MEMSET_5 (0x20UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000020 */ 5835 #define FMC_PMEM_MEMSET_6 (0x40UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000040 */ 5836 #define FMC_PMEM_MEMSET_7 (0x80UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000080 */ 5837 5838 #define FMC_PMEM_MEMWAIT_Pos (8U) 5839 #define FMC_PMEM_MEMWAIT_Msk (0xFFUL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x0000FF00 */ 5840 #define FMC_PMEM_MEMWAIT FMC_PMEM_MEMWAIT_Msk /*!<MEMWAIT[7:0] bits (Common memory wait time) */ 5841 #define FMC_PMEM_MEMWAIT_0 (0x01UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000100 */ 5842 #define FMC_PMEM_MEMWAIT_1 (0x02UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000200 */ 5843 #define FMC_PMEM_MEMWAIT_2 (0x04UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000400 */ 5844 #define FMC_PMEM_MEMWAIT_3 (0x08UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000800 */ 5845 #define FMC_PMEM_MEMWAIT_4 (0x10UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00001000 */ 5846 #define FMC_PMEM_MEMWAIT_5 (0x20UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00002000 */ 5847 #define FMC_PMEM_MEMWAIT_6 (0x40UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00004000 */ 5848 #define FMC_PMEM_MEMWAIT_7 (0x80UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00008000 */ 5849 5850 #define FMC_PMEM_MEMHOLD_Pos (16U) 5851 #define FMC_PMEM_MEMHOLD_Msk (0xFFUL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00FF0000 */ 5852 #define FMC_PMEM_MEMHOLD FMC_PMEM_MEMHOLD_Msk /*!<MEMHOLD[7:0] bits (Common memory hold time) */ 5853 #define FMC_PMEM_MEMHOLD_0 (0x01UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00010000 */ 5854 #define FMC_PMEM_MEMHOLD_1 (0x02UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00020000 */ 5855 #define FMC_PMEM_MEMHOLD_2 (0x04UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00040000 */ 5856 #define FMC_PMEM_MEMHOLD_3 (0x08UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00080000 */ 5857 #define FMC_PMEM_MEMHOLD_4 (0x10UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00100000 */ 5858 #define FMC_PMEM_MEMHOLD_5 (0x20UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00200000 */ 5859 #define FMC_PMEM_MEMHOLD_6 (0x40UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00400000 */ 5860 #define FMC_PMEM_MEMHOLD_7 (0x80UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00800000 */ 5861 5862 #define FMC_PMEM_MEMHIZ_Pos (24U) 5863 #define FMC_PMEM_MEMHIZ_Msk (0xFFUL << FMC_PMEM_MEMHIZ_Pos) /*!< 0xFF000000 */ 5864 #define FMC_PMEM_MEMHIZ FMC_PMEM_MEMHIZ_Msk /*!<MEMHIZ[7:0] bits (Common memory databus HiZ time) */ 5865 #define FMC_PMEM_MEMHIZ_0 (0x01UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x01000000 */ 5866 #define FMC_PMEM_MEMHIZ_1 (0x02UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x02000000 */ 5867 #define FMC_PMEM_MEMHIZ_2 (0x04UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x04000000 */ 5868 #define FMC_PMEM_MEMHIZ_3 (0x08UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x08000000 */ 5869 #define FMC_PMEM_MEMHIZ_4 (0x10UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x10000000 */ 5870 #define FMC_PMEM_MEMHIZ_5 (0x20UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x20000000 */ 5871 #define FMC_PMEM_MEMHIZ_6 (0x40UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x40000000 */ 5872 #define FMC_PMEM_MEMHIZ_7 (0x80UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x80000000 */ 5873 5874 /****************** Bit definition for FMC_PATT register *******************/ 5875 #define FMC_PATT_ATTSET_Pos (0U) 5876 #define FMC_PATT_ATTSET_Msk (0xFFUL << FMC_PATT_ATTSET_Pos) /*!< 0x000000FF */ 5877 #define FMC_PATT_ATTSET FMC_PATT_ATTSET_Msk /*!<ATTSET[7:0] bits (Attribute memory setup time) */ 5878 #define FMC_PATT_ATTSET_0 (0x01UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000001 */ 5879 #define FMC_PATT_ATTSET_1 (0x02UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000002 */ 5880 #define FMC_PATT_ATTSET_2 (0x04UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000004 */ 5881 #define FMC_PATT_ATTSET_3 (0x08UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000008 */ 5882 #define FMC_PATT_ATTSET_4 (0x10UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000010 */ 5883 #define FMC_PATT_ATTSET_5 (0x20UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000020 */ 5884 #define FMC_PATT_ATTSET_6 (0x40UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000040 */ 5885 #define FMC_PATT_ATTSET_7 (0x80UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000080 */ 5886 5887 #define FMC_PATT_ATTWAIT_Pos (8U) 5888 #define FMC_PATT_ATTWAIT_Msk (0xFFUL << FMC_PATT_ATTWAIT_Pos) /*!< 0x0000FF00 */ 5889 #define FMC_PATT_ATTWAIT FMC_PATT_ATTWAIT_Msk /*!<ATTWAIT[7:0] bits (Attribute memory wait time) */ 5890 #define FMC_PATT_ATTWAIT_0 (0x01UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000100 */ 5891 #define FMC_PATT_ATTWAIT_1 (0x02UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000200 */ 5892 #define FMC_PATT_ATTWAIT_2 (0x04UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000400 */ 5893 #define FMC_PATT_ATTWAIT_3 (0x08UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000800 */ 5894 #define FMC_PATT_ATTWAIT_4 (0x10UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00001000 */ 5895 #define FMC_PATT_ATTWAIT_5 (0x20UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00002000 */ 5896 #define FMC_PATT_ATTWAIT_6 (0x40UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00004000 */ 5897 #define FMC_PATT_ATTWAIT_7 (0x80UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00008000 */ 5898 5899 #define FMC_PATT_ATTHOLD_Pos (16U) 5900 #define FMC_PATT_ATTHOLD_Msk (0xFFUL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00FF0000 */ 5901 #define FMC_PATT_ATTHOLD FMC_PATT_ATTHOLD_Msk /*!<ATTHOLD[7:0] bits (Attribute memory hold time) */ 5902 #define FMC_PATT_ATTHOLD_0 (0x01UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00010000 */ 5903 #define FMC_PATT_ATTHOLD_1 (0x02UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00020000 */ 5904 #define FMC_PATT_ATTHOLD_2 (0x04UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00040000 */ 5905 #define FMC_PATT_ATTHOLD_3 (0x08UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00080000 */ 5906 #define FMC_PATT_ATTHOLD_4 (0x10UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00100000 */ 5907 #define FMC_PATT_ATTHOLD_5 (0x20UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00200000 */ 5908 #define FMC_PATT_ATTHOLD_6 (0x40UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00400000 */ 5909 #define FMC_PATT_ATTHOLD_7 (0x80UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00800000 */ 5910 5911 #define FMC_PATT_ATTHIZ_Pos (24U) 5912 #define FMC_PATT_ATTHIZ_Msk (0xFFUL << FMC_PATT_ATTHIZ_Pos) /*!< 0xFF000000 */ 5913 #define FMC_PATT_ATTHIZ FMC_PATT_ATTHIZ_Msk /*!<ATTHIZ[7:0] bits (Attribute memory databus HiZ time) */ 5914 #define FMC_PATT_ATTHIZ_0 (0x01UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x01000000 */ 5915 #define FMC_PATT_ATTHIZ_1 (0x02UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x02000000 */ 5916 #define FMC_PATT_ATTHIZ_2 (0x04UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x04000000 */ 5917 #define FMC_PATT_ATTHIZ_3 (0x08UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x08000000 */ 5918 #define FMC_PATT_ATTHIZ_4 (0x10UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x10000000 */ 5919 #define FMC_PATT_ATTHIZ_5 (0x20UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x20000000 */ 5920 #define FMC_PATT_ATTHIZ_6 (0x40UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x40000000 */ 5921 #define FMC_PATT_ATTHIZ_7 (0x80UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x80000000 */ 5922 5923 /****************** Bit definition for FMC_ECCR register *******************/ 5924 #define FMC_ECCR_ECC_Pos (0U) 5925 #define FMC_ECCR_ECC_Msk (0xFFFFFFFFUL << FMC_ECCR_ECC_Pos) /*!< 0xFFFFFFFF */ 5926 #define FMC_ECCR_ECC FMC_ECCR_ECC_Msk /*!<ECC result */ 5927 5928 /******************************************************************************/ 5929 /* */ 5930 /* General Purpose IOs (GPIO) */ 5931 /* */ 5932 /******************************************************************************/ 5933 /****************** Bits definition for GPIO_MODER register *****************/ 5934 #define GPIO_MODER_MODE0_Pos (0U) 5935 #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */ 5936 #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk 5937 #define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */ 5938 #define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */ 5939 #define GPIO_MODER_MODE1_Pos (2U) 5940 #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */ 5941 #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk 5942 #define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */ 5943 #define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */ 5944 #define GPIO_MODER_MODE2_Pos (4U) 5945 #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */ 5946 #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk 5947 #define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */ 5948 #define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */ 5949 #define GPIO_MODER_MODE3_Pos (6U) 5950 #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */ 5951 #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk 5952 #define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */ 5953 #define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */ 5954 #define GPIO_MODER_MODE4_Pos (8U) 5955 #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */ 5956 #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk 5957 #define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */ 5958 #define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */ 5959 #define GPIO_MODER_MODE5_Pos (10U) 5960 #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */ 5961 #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk 5962 #define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */ 5963 #define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */ 5964 #define GPIO_MODER_MODE6_Pos (12U) 5965 #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */ 5966 #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk 5967 #define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */ 5968 #define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */ 5969 #define GPIO_MODER_MODE7_Pos (14U) 5970 #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */ 5971 #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk 5972 #define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */ 5973 #define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */ 5974 #define GPIO_MODER_MODE8_Pos (16U) 5975 #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */ 5976 #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk 5977 #define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */ 5978 #define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */ 5979 #define GPIO_MODER_MODE9_Pos (18U) 5980 #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */ 5981 #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk 5982 #define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */ 5983 #define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */ 5984 #define GPIO_MODER_MODE10_Pos (20U) 5985 #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */ 5986 #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk 5987 #define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */ 5988 #define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */ 5989 #define GPIO_MODER_MODE11_Pos (22U) 5990 #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */ 5991 #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk 5992 #define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */ 5993 #define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */ 5994 #define GPIO_MODER_MODE12_Pos (24U) 5995 #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */ 5996 #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk 5997 #define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */ 5998 #define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */ 5999 #define GPIO_MODER_MODE13_Pos (26U) 6000 #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */ 6001 #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk 6002 #define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */ 6003 #define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */ 6004 #define GPIO_MODER_MODE14_Pos (28U) 6005 #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */ 6006 #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk 6007 #define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */ 6008 #define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */ 6009 #define GPIO_MODER_MODE15_Pos (30U) 6010 #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */ 6011 #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk 6012 #define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */ 6013 #define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */ 6014 6015 /* Legacy defines */ 6016 #define GPIO_MODER_MODER0 GPIO_MODER_MODE0 6017 #define GPIO_MODER_MODER0_0 GPIO_MODER_MODE0_0 6018 #define GPIO_MODER_MODER0_1 GPIO_MODER_MODE0_1 6019 #define GPIO_MODER_MODER1 GPIO_MODER_MODE1 6020 #define GPIO_MODER_MODER1_0 GPIO_MODER_MODE1_0 6021 #define GPIO_MODER_MODER1_1 GPIO_MODER_MODE1_1 6022 #define GPIO_MODER_MODER2 GPIO_MODER_MODE2 6023 #define GPIO_MODER_MODER2_0 GPIO_MODER_MODE2_0 6024 #define GPIO_MODER_MODER2_1 GPIO_MODER_MODE2_1 6025 #define GPIO_MODER_MODER3 GPIO_MODER_MODE3 6026 #define GPIO_MODER_MODER3_0 GPIO_MODER_MODE3_0 6027 #define GPIO_MODER_MODER3_1 GPIO_MODER_MODE3_1 6028 #define GPIO_MODER_MODER4 GPIO_MODER_MODE4 6029 #define GPIO_MODER_MODER4_0 GPIO_MODER_MODE4_0 6030 #define GPIO_MODER_MODER4_1 GPIO_MODER_MODE4_1 6031 #define GPIO_MODER_MODER5 GPIO_MODER_MODE5 6032 #define GPIO_MODER_MODER5_0 GPIO_MODER_MODE5_0 6033 #define GPIO_MODER_MODER5_1 GPIO_MODER_MODE5_1 6034 #define GPIO_MODER_MODER6 GPIO_MODER_MODE6 6035 #define GPIO_MODER_MODER6_0 GPIO_MODER_MODE6_0 6036 #define GPIO_MODER_MODER6_1 GPIO_MODER_MODE6_1 6037 #define GPIO_MODER_MODER7 GPIO_MODER_MODE7 6038 #define GPIO_MODER_MODER7_0 GPIO_MODER_MODE7_0 6039 #define GPIO_MODER_MODER7_1 GPIO_MODER_MODE7_1 6040 #define GPIO_MODER_MODER8 GPIO_MODER_MODE8 6041 #define GPIO_MODER_MODER8_0 GPIO_MODER_MODE8_0 6042 #define GPIO_MODER_MODER8_1 GPIO_MODER_MODE8_1 6043 #define GPIO_MODER_MODER9 GPIO_MODER_MODE9 6044 #define GPIO_MODER_MODER9_0 GPIO_MODER_MODE9_0 6045 #define GPIO_MODER_MODER9_1 GPIO_MODER_MODE9_1 6046 #define GPIO_MODER_MODER10 GPIO_MODER_MODE10 6047 #define GPIO_MODER_MODER10_0 GPIO_MODER_MODE10_0 6048 #define GPIO_MODER_MODER10_1 GPIO_MODER_MODE10_1 6049 #define GPIO_MODER_MODER11 GPIO_MODER_MODE11 6050 #define GPIO_MODER_MODER11_0 GPIO_MODER_MODE11_0 6051 #define GPIO_MODER_MODER11_1 GPIO_MODER_MODE11_1 6052 #define GPIO_MODER_MODER12 GPIO_MODER_MODE12 6053 #define GPIO_MODER_MODER12_0 GPIO_MODER_MODE12_0 6054 #define GPIO_MODER_MODER12_1 GPIO_MODER_MODE12_1 6055 #define GPIO_MODER_MODER13 GPIO_MODER_MODE13 6056 #define GPIO_MODER_MODER13_0 GPIO_MODER_MODE13_0 6057 #define GPIO_MODER_MODER13_1 GPIO_MODER_MODE13_1 6058 #define GPIO_MODER_MODER14 GPIO_MODER_MODE14 6059 #define GPIO_MODER_MODER14_0 GPIO_MODER_MODE14_0 6060 #define GPIO_MODER_MODER14_1 GPIO_MODER_MODE14_1 6061 #define GPIO_MODER_MODER15 GPIO_MODER_MODE15 6062 #define GPIO_MODER_MODER15_0 GPIO_MODER_MODE15_0 6063 #define GPIO_MODER_MODER15_1 GPIO_MODER_MODE15_1 6064 6065 /****************** Bits definition for GPIO_OTYPER register ****************/ 6066 #define GPIO_OTYPER_OT0_Pos (0U) 6067 #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */ 6068 #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk 6069 #define GPIO_OTYPER_OT1_Pos (1U) 6070 #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */ 6071 #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk 6072 #define GPIO_OTYPER_OT2_Pos (2U) 6073 #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */ 6074 #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk 6075 #define GPIO_OTYPER_OT3_Pos (3U) 6076 #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */ 6077 #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk 6078 #define GPIO_OTYPER_OT4_Pos (4U) 6079 #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */ 6080 #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk 6081 #define GPIO_OTYPER_OT5_Pos (5U) 6082 #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */ 6083 #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk 6084 #define GPIO_OTYPER_OT6_Pos (6U) 6085 #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */ 6086 #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk 6087 #define GPIO_OTYPER_OT7_Pos (7U) 6088 #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */ 6089 #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk 6090 #define GPIO_OTYPER_OT8_Pos (8U) 6091 #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */ 6092 #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk 6093 #define GPIO_OTYPER_OT9_Pos (9U) 6094 #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */ 6095 #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk 6096 #define GPIO_OTYPER_OT10_Pos (10U) 6097 #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */ 6098 #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk 6099 #define GPIO_OTYPER_OT11_Pos (11U) 6100 #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */ 6101 #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk 6102 #define GPIO_OTYPER_OT12_Pos (12U) 6103 #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */ 6104 #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk 6105 #define GPIO_OTYPER_OT13_Pos (13U) 6106 #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */ 6107 #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk 6108 #define GPIO_OTYPER_OT14_Pos (14U) 6109 #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */ 6110 #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk 6111 #define GPIO_OTYPER_OT15_Pos (15U) 6112 #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */ 6113 #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk 6114 6115 /* Legacy defines */ 6116 #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0 6117 #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1 6118 #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2 6119 #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3 6120 #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4 6121 #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5 6122 #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6 6123 #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7 6124 #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8 6125 #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9 6126 #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10 6127 #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11 6128 #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12 6129 #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13 6130 #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14 6131 #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15 6132 6133 /****************** Bits definition for GPIO_OSPEEDR register ***************/ 6134 #define GPIO_OSPEEDR_OSPEED0_Pos (0U) 6135 #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */ 6136 #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk 6137 #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */ 6138 #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */ 6139 #define GPIO_OSPEEDR_OSPEED1_Pos (2U) 6140 #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */ 6141 #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk 6142 #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */ 6143 #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */ 6144 #define GPIO_OSPEEDR_OSPEED2_Pos (4U) 6145 #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */ 6146 #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk 6147 #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */ 6148 #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */ 6149 #define GPIO_OSPEEDR_OSPEED3_Pos (6U) 6150 #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */ 6151 #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk 6152 #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */ 6153 #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */ 6154 #define GPIO_OSPEEDR_OSPEED4_Pos (8U) 6155 #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */ 6156 #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk 6157 #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */ 6158 #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */ 6159 #define GPIO_OSPEEDR_OSPEED5_Pos (10U) 6160 #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */ 6161 #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk 6162 #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */ 6163 #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */ 6164 #define GPIO_OSPEEDR_OSPEED6_Pos (12U) 6165 #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */ 6166 #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk 6167 #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */ 6168 #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */ 6169 #define GPIO_OSPEEDR_OSPEED7_Pos (14U) 6170 #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */ 6171 #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk 6172 #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */ 6173 #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */ 6174 #define GPIO_OSPEEDR_OSPEED8_Pos (16U) 6175 #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */ 6176 #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk 6177 #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */ 6178 #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */ 6179 #define GPIO_OSPEEDR_OSPEED9_Pos (18U) 6180 #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */ 6181 #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk 6182 #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */ 6183 #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */ 6184 #define GPIO_OSPEEDR_OSPEED10_Pos (20U) 6185 #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */ 6186 #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk 6187 #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */ 6188 #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */ 6189 #define GPIO_OSPEEDR_OSPEED11_Pos (22U) 6190 #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */ 6191 #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk 6192 #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */ 6193 #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */ 6194 #define GPIO_OSPEEDR_OSPEED12_Pos (24U) 6195 #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */ 6196 #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk 6197 #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */ 6198 #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */ 6199 #define GPIO_OSPEEDR_OSPEED13_Pos (26U) 6200 #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */ 6201 #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk 6202 #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */ 6203 #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */ 6204 #define GPIO_OSPEEDR_OSPEED14_Pos (28U) 6205 #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */ 6206 #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk 6207 #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */ 6208 #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */ 6209 #define GPIO_OSPEEDR_OSPEED15_Pos (30U) 6210 #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */ 6211 #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk 6212 #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */ 6213 #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */ 6214 6215 /* Legacy defines */ 6216 #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0 6217 #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0 6218 #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1 6219 #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1 6220 #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0 6221 #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1 6222 #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2 6223 #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0 6224 #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1 6225 #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3 6226 #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0 6227 #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1 6228 #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4 6229 #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0 6230 #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1 6231 #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5 6232 #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0 6233 #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1 6234 #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6 6235 #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0 6236 #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1 6237 #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7 6238 #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0 6239 #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1 6240 #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8 6241 #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0 6242 #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1 6243 #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9 6244 #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0 6245 #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1 6246 #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10 6247 #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0 6248 #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1 6249 #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11 6250 #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0 6251 #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1 6252 #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12 6253 #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0 6254 #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1 6255 #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13 6256 #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0 6257 #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1 6258 #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14 6259 #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0 6260 #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1 6261 #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15 6262 #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0 6263 #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1 6264 6265 /****************** Bits definition for GPIO_PUPDR register *****************/ 6266 #define GPIO_PUPDR_PUPD0_Pos (0U) 6267 #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */ 6268 #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk 6269 #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */ 6270 #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */ 6271 #define GPIO_PUPDR_PUPD1_Pos (2U) 6272 #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */ 6273 #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk 6274 #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */ 6275 #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */ 6276 #define GPIO_PUPDR_PUPD2_Pos (4U) 6277 #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */ 6278 #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk 6279 #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */ 6280 #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */ 6281 #define GPIO_PUPDR_PUPD3_Pos (6U) 6282 #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */ 6283 #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk 6284 #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */ 6285 #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */ 6286 #define GPIO_PUPDR_PUPD4_Pos (8U) 6287 #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */ 6288 #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk 6289 #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */ 6290 #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */ 6291 #define GPIO_PUPDR_PUPD5_Pos (10U) 6292 #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */ 6293 #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk 6294 #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */ 6295 #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */ 6296 #define GPIO_PUPDR_PUPD6_Pos (12U) 6297 #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */ 6298 #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk 6299 #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */ 6300 #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */ 6301 #define GPIO_PUPDR_PUPD7_Pos (14U) 6302 #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */ 6303 #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk 6304 #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */ 6305 #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */ 6306 #define GPIO_PUPDR_PUPD8_Pos (16U) 6307 #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */ 6308 #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk 6309 #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */ 6310 #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */ 6311 #define GPIO_PUPDR_PUPD9_Pos (18U) 6312 #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */ 6313 #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk 6314 #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */ 6315 #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */ 6316 #define GPIO_PUPDR_PUPD10_Pos (20U) 6317 #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */ 6318 #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk 6319 #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */ 6320 #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */ 6321 #define GPIO_PUPDR_PUPD11_Pos (22U) 6322 #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */ 6323 #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk 6324 #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */ 6325 #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */ 6326 #define GPIO_PUPDR_PUPD12_Pos (24U) 6327 #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */ 6328 #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk 6329 #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */ 6330 #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */ 6331 #define GPIO_PUPDR_PUPD13_Pos (26U) 6332 #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */ 6333 #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk 6334 #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */ 6335 #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */ 6336 #define GPIO_PUPDR_PUPD14_Pos (28U) 6337 #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */ 6338 #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk 6339 #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */ 6340 #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */ 6341 #define GPIO_PUPDR_PUPD15_Pos (30U) 6342 #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */ 6343 #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk 6344 #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */ 6345 #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */ 6346 6347 /* Legacy defines */ 6348 #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0 6349 #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0 6350 #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1 6351 #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1 6352 #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0 6353 #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1 6354 #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2 6355 #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0 6356 #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1 6357 #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3 6358 #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0 6359 #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1 6360 #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4 6361 #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0 6362 #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1 6363 #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5 6364 #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0 6365 #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1 6366 #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6 6367 #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0 6368 #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1 6369 #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7 6370 #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0 6371 #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1 6372 #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8 6373 #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0 6374 #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1 6375 #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9 6376 #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0 6377 #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1 6378 #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10 6379 #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0 6380 #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1 6381 #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11 6382 #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0 6383 #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1 6384 #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12 6385 #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0 6386 #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1 6387 #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13 6388 #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0 6389 #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1 6390 #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14 6391 #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0 6392 #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1 6393 #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15 6394 #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0 6395 #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1 6396 6397 /****************** Bits definition for GPIO_IDR register *******************/ 6398 #define GPIO_IDR_ID0_Pos (0U) 6399 #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */ 6400 #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk 6401 #define GPIO_IDR_ID1_Pos (1U) 6402 #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */ 6403 #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk 6404 #define GPIO_IDR_ID2_Pos (2U) 6405 #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */ 6406 #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk 6407 #define GPIO_IDR_ID3_Pos (3U) 6408 #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */ 6409 #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk 6410 #define GPIO_IDR_ID4_Pos (4U) 6411 #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */ 6412 #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk 6413 #define GPIO_IDR_ID5_Pos (5U) 6414 #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */ 6415 #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk 6416 #define GPIO_IDR_ID6_Pos (6U) 6417 #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */ 6418 #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk 6419 #define GPIO_IDR_ID7_Pos (7U) 6420 #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */ 6421 #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk 6422 #define GPIO_IDR_ID8_Pos (8U) 6423 #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */ 6424 #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk 6425 #define GPIO_IDR_ID9_Pos (9U) 6426 #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */ 6427 #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk 6428 #define GPIO_IDR_ID10_Pos (10U) 6429 #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */ 6430 #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk 6431 #define GPIO_IDR_ID11_Pos (11U) 6432 #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */ 6433 #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk 6434 #define GPIO_IDR_ID12_Pos (12U) 6435 #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */ 6436 #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk 6437 #define GPIO_IDR_ID13_Pos (13U) 6438 #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */ 6439 #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk 6440 #define GPIO_IDR_ID14_Pos (14U) 6441 #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */ 6442 #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk 6443 #define GPIO_IDR_ID15_Pos (15U) 6444 #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */ 6445 #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk 6446 6447 /* Legacy defines */ 6448 #define GPIO_IDR_IDR_0 GPIO_IDR_ID0 6449 #define GPIO_IDR_IDR_1 GPIO_IDR_ID1 6450 #define GPIO_IDR_IDR_2 GPIO_IDR_ID2 6451 #define GPIO_IDR_IDR_3 GPIO_IDR_ID3 6452 #define GPIO_IDR_IDR_4 GPIO_IDR_ID4 6453 #define GPIO_IDR_IDR_5 GPIO_IDR_ID5 6454 #define GPIO_IDR_IDR_6 GPIO_IDR_ID6 6455 #define GPIO_IDR_IDR_7 GPIO_IDR_ID7 6456 #define GPIO_IDR_IDR_8 GPIO_IDR_ID8 6457 #define GPIO_IDR_IDR_9 GPIO_IDR_ID9 6458 #define GPIO_IDR_IDR_10 GPIO_IDR_ID10 6459 #define GPIO_IDR_IDR_11 GPIO_IDR_ID11 6460 #define GPIO_IDR_IDR_12 GPIO_IDR_ID12 6461 #define GPIO_IDR_IDR_13 GPIO_IDR_ID13 6462 #define GPIO_IDR_IDR_14 GPIO_IDR_ID14 6463 #define GPIO_IDR_IDR_15 GPIO_IDR_ID15 6464 6465 /* Old GPIO_IDR register bits definition, maintained for legacy purpose */ 6466 #define GPIO_OTYPER_IDR_0 GPIO_IDR_ID0 6467 #define GPIO_OTYPER_IDR_1 GPIO_IDR_ID1 6468 #define GPIO_OTYPER_IDR_2 GPIO_IDR_ID2 6469 #define GPIO_OTYPER_IDR_3 GPIO_IDR_ID3 6470 #define GPIO_OTYPER_IDR_4 GPIO_IDR_ID4 6471 #define GPIO_OTYPER_IDR_5 GPIO_IDR_ID5 6472 #define GPIO_OTYPER_IDR_6 GPIO_IDR_ID6 6473 #define GPIO_OTYPER_IDR_7 GPIO_IDR_ID7 6474 #define GPIO_OTYPER_IDR_8 GPIO_IDR_ID8 6475 #define GPIO_OTYPER_IDR_9 GPIO_IDR_ID9 6476 #define GPIO_OTYPER_IDR_10 GPIO_IDR_ID10 6477 #define GPIO_OTYPER_IDR_11 GPIO_IDR_ID11 6478 #define GPIO_OTYPER_IDR_12 GPIO_IDR_ID12 6479 #define GPIO_OTYPER_IDR_13 GPIO_IDR_ID13 6480 #define GPIO_OTYPER_IDR_14 GPIO_IDR_ID14 6481 #define GPIO_OTYPER_IDR_15 GPIO_IDR_ID15 6482 6483 /****************** Bits definition for GPIO_ODR register *******************/ 6484 #define GPIO_ODR_OD0_Pos (0U) 6485 #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */ 6486 #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk 6487 #define GPIO_ODR_OD1_Pos (1U) 6488 #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */ 6489 #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk 6490 #define GPIO_ODR_OD2_Pos (2U) 6491 #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */ 6492 #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk 6493 #define GPIO_ODR_OD3_Pos (3U) 6494 #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */ 6495 #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk 6496 #define GPIO_ODR_OD4_Pos (4U) 6497 #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */ 6498 #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk 6499 #define GPIO_ODR_OD5_Pos (5U) 6500 #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */ 6501 #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk 6502 #define GPIO_ODR_OD6_Pos (6U) 6503 #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */ 6504 #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk 6505 #define GPIO_ODR_OD7_Pos (7U) 6506 #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */ 6507 #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk 6508 #define GPIO_ODR_OD8_Pos (8U) 6509 #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */ 6510 #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk 6511 #define GPIO_ODR_OD9_Pos (9U) 6512 #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */ 6513 #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk 6514 #define GPIO_ODR_OD10_Pos (10U) 6515 #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */ 6516 #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk 6517 #define GPIO_ODR_OD11_Pos (11U) 6518 #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */ 6519 #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk 6520 #define GPIO_ODR_OD12_Pos (12U) 6521 #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */ 6522 #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk 6523 #define GPIO_ODR_OD13_Pos (13U) 6524 #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */ 6525 #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk 6526 #define GPIO_ODR_OD14_Pos (14U) 6527 #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */ 6528 #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk 6529 #define GPIO_ODR_OD15_Pos (15U) 6530 #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */ 6531 #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk 6532 6533 /* Legacy defines */ 6534 #define GPIO_ODR_ODR_0 GPIO_ODR_OD0 6535 #define GPIO_ODR_ODR_1 GPIO_ODR_OD1 6536 #define GPIO_ODR_ODR_2 GPIO_ODR_OD2 6537 #define GPIO_ODR_ODR_3 GPIO_ODR_OD3 6538 #define GPIO_ODR_ODR_4 GPIO_ODR_OD4 6539 #define GPIO_ODR_ODR_5 GPIO_ODR_OD5 6540 #define GPIO_ODR_ODR_6 GPIO_ODR_OD6 6541 #define GPIO_ODR_ODR_7 GPIO_ODR_OD7 6542 #define GPIO_ODR_ODR_8 GPIO_ODR_OD8 6543 #define GPIO_ODR_ODR_9 GPIO_ODR_OD9 6544 #define GPIO_ODR_ODR_10 GPIO_ODR_OD10 6545 #define GPIO_ODR_ODR_11 GPIO_ODR_OD11 6546 #define GPIO_ODR_ODR_12 GPIO_ODR_OD12 6547 #define GPIO_ODR_ODR_13 GPIO_ODR_OD13 6548 #define GPIO_ODR_ODR_14 GPIO_ODR_OD14 6549 #define GPIO_ODR_ODR_15 GPIO_ODR_OD15 6550 6551 /* Old GPIO_ODR register bits definition, maintained for legacy purpose */ 6552 #define GPIO_OTYPER_ODR_0 GPIO_ODR_OD0 6553 #define GPIO_OTYPER_ODR_1 GPIO_ODR_OD1 6554 #define GPIO_OTYPER_ODR_2 GPIO_ODR_OD2 6555 #define GPIO_OTYPER_ODR_3 GPIO_ODR_OD3 6556 #define GPIO_OTYPER_ODR_4 GPIO_ODR_OD4 6557 #define GPIO_OTYPER_ODR_5 GPIO_ODR_OD5 6558 #define GPIO_OTYPER_ODR_6 GPIO_ODR_OD6 6559 #define GPIO_OTYPER_ODR_7 GPIO_ODR_OD7 6560 #define GPIO_OTYPER_ODR_8 GPIO_ODR_OD8 6561 #define GPIO_OTYPER_ODR_9 GPIO_ODR_OD9 6562 #define GPIO_OTYPER_ODR_10 GPIO_ODR_OD10 6563 #define GPIO_OTYPER_ODR_11 GPIO_ODR_OD11 6564 #define GPIO_OTYPER_ODR_12 GPIO_ODR_OD12 6565 #define GPIO_OTYPER_ODR_13 GPIO_ODR_OD13 6566 #define GPIO_OTYPER_ODR_14 GPIO_ODR_OD14 6567 #define GPIO_OTYPER_ODR_15 GPIO_ODR_OD15 6568 6569 /****************** Bits definition for GPIO_BSRR register ******************/ 6570 #define GPIO_BSRR_BS0_Pos (0U) 6571 #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */ 6572 #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk 6573 #define GPIO_BSRR_BS1_Pos (1U) 6574 #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */ 6575 #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk 6576 #define GPIO_BSRR_BS2_Pos (2U) 6577 #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */ 6578 #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk 6579 #define GPIO_BSRR_BS3_Pos (3U) 6580 #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */ 6581 #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk 6582 #define GPIO_BSRR_BS4_Pos (4U) 6583 #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */ 6584 #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk 6585 #define GPIO_BSRR_BS5_Pos (5U) 6586 #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */ 6587 #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk 6588 #define GPIO_BSRR_BS6_Pos (6U) 6589 #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */ 6590 #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk 6591 #define GPIO_BSRR_BS7_Pos (7U) 6592 #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */ 6593 #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk 6594 #define GPIO_BSRR_BS8_Pos (8U) 6595 #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */ 6596 #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk 6597 #define GPIO_BSRR_BS9_Pos (9U) 6598 #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */ 6599 #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk 6600 #define GPIO_BSRR_BS10_Pos (10U) 6601 #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */ 6602 #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk 6603 #define GPIO_BSRR_BS11_Pos (11U) 6604 #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */ 6605 #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk 6606 #define GPIO_BSRR_BS12_Pos (12U) 6607 #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */ 6608 #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk 6609 #define GPIO_BSRR_BS13_Pos (13U) 6610 #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */ 6611 #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk 6612 #define GPIO_BSRR_BS14_Pos (14U) 6613 #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */ 6614 #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk 6615 #define GPIO_BSRR_BS15_Pos (15U) 6616 #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */ 6617 #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk 6618 #define GPIO_BSRR_BR0_Pos (16U) 6619 #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */ 6620 #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk 6621 #define GPIO_BSRR_BR1_Pos (17U) 6622 #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */ 6623 #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk 6624 #define GPIO_BSRR_BR2_Pos (18U) 6625 #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */ 6626 #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk 6627 #define GPIO_BSRR_BR3_Pos (19U) 6628 #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */ 6629 #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk 6630 #define GPIO_BSRR_BR4_Pos (20U) 6631 #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */ 6632 #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk 6633 #define GPIO_BSRR_BR5_Pos (21U) 6634 #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */ 6635 #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk 6636 #define GPIO_BSRR_BR6_Pos (22U) 6637 #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */ 6638 #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk 6639 #define GPIO_BSRR_BR7_Pos (23U) 6640 #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */ 6641 #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk 6642 #define GPIO_BSRR_BR8_Pos (24U) 6643 #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */ 6644 #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk 6645 #define GPIO_BSRR_BR9_Pos (25U) 6646 #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */ 6647 #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk 6648 #define GPIO_BSRR_BR10_Pos (26U) 6649 #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */ 6650 #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk 6651 #define GPIO_BSRR_BR11_Pos (27U) 6652 #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */ 6653 #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk 6654 #define GPIO_BSRR_BR12_Pos (28U) 6655 #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */ 6656 #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk 6657 #define GPIO_BSRR_BR13_Pos (29U) 6658 #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */ 6659 #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk 6660 #define GPIO_BSRR_BR14_Pos (30U) 6661 #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */ 6662 #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk 6663 #define GPIO_BSRR_BR15_Pos (31U) 6664 #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */ 6665 #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk 6666 6667 /* Legacy defines */ 6668 #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0 6669 #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1 6670 #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2 6671 #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3 6672 #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4 6673 #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5 6674 #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6 6675 #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7 6676 #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8 6677 #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9 6678 #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10 6679 #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11 6680 #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12 6681 #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13 6682 #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14 6683 #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15 6684 #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0 6685 #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1 6686 #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2 6687 #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3 6688 #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4 6689 #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5 6690 #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6 6691 #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7 6692 #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8 6693 #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9 6694 #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10 6695 #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11 6696 #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12 6697 #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13 6698 #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14 6699 #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15 6700 6701 /****************** Bit definition for GPIO_LCKR register *********************/ 6702 #define GPIO_LCKR_LCK0_Pos (0U) 6703 #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ 6704 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk 6705 #define GPIO_LCKR_LCK1_Pos (1U) 6706 #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ 6707 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk 6708 #define GPIO_LCKR_LCK2_Pos (2U) 6709 #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ 6710 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk 6711 #define GPIO_LCKR_LCK3_Pos (3U) 6712 #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ 6713 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk 6714 #define GPIO_LCKR_LCK4_Pos (4U) 6715 #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ 6716 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk 6717 #define GPIO_LCKR_LCK5_Pos (5U) 6718 #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ 6719 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk 6720 #define GPIO_LCKR_LCK6_Pos (6U) 6721 #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ 6722 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk 6723 #define GPIO_LCKR_LCK7_Pos (7U) 6724 #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ 6725 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk 6726 #define GPIO_LCKR_LCK8_Pos (8U) 6727 #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ 6728 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk 6729 #define GPIO_LCKR_LCK9_Pos (9U) 6730 #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ 6731 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk 6732 #define GPIO_LCKR_LCK10_Pos (10U) 6733 #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ 6734 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk 6735 #define GPIO_LCKR_LCK11_Pos (11U) 6736 #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ 6737 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk 6738 #define GPIO_LCKR_LCK12_Pos (12U) 6739 #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ 6740 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk 6741 #define GPIO_LCKR_LCK13_Pos (13U) 6742 #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ 6743 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk 6744 #define GPIO_LCKR_LCK14_Pos (14U) 6745 #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ 6746 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk 6747 #define GPIO_LCKR_LCK15_Pos (15U) 6748 #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ 6749 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk 6750 #define GPIO_LCKR_LCKK_Pos (16U) 6751 #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ 6752 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk 6753 6754 /****************** Bit definition for GPIO_AFRL register *********************/ 6755 #define GPIO_AFRL_AFSEL0_Pos (0U) 6756 #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */ 6757 #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk 6758 #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */ 6759 #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */ 6760 #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */ 6761 #define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */ 6762 #define GPIO_AFRL_AFSEL1_Pos (4U) 6763 #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */ 6764 #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk 6765 #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */ 6766 #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */ 6767 #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */ 6768 #define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */ 6769 #define GPIO_AFRL_AFSEL2_Pos (8U) 6770 #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */ 6771 #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk 6772 #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */ 6773 #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */ 6774 #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */ 6775 #define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */ 6776 #define GPIO_AFRL_AFSEL3_Pos (12U) 6777 #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */ 6778 #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk 6779 #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */ 6780 #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */ 6781 #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */ 6782 #define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */ 6783 #define GPIO_AFRL_AFSEL4_Pos (16U) 6784 #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */ 6785 #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk 6786 #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */ 6787 #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */ 6788 #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */ 6789 #define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */ 6790 #define GPIO_AFRL_AFSEL5_Pos (20U) 6791 #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */ 6792 #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk 6793 #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */ 6794 #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */ 6795 #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */ 6796 #define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */ 6797 #define GPIO_AFRL_AFSEL6_Pos (24U) 6798 #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */ 6799 #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk 6800 #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */ 6801 #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */ 6802 #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */ 6803 #define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */ 6804 #define GPIO_AFRL_AFSEL7_Pos (28U) 6805 #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */ 6806 #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk 6807 #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */ 6808 #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */ 6809 #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */ 6810 #define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */ 6811 6812 /* Legacy defines */ 6813 #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0 6814 #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1 6815 #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2 6816 #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3 6817 #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4 6818 #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5 6819 #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6 6820 #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7 6821 6822 /****************** Bit definition for GPIO_AFRH register *********************/ 6823 #define GPIO_AFRH_AFSEL8_Pos (0U) 6824 #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */ 6825 #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk 6826 #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */ 6827 #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */ 6828 #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */ 6829 #define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */ 6830 #define GPIO_AFRH_AFSEL9_Pos (4U) 6831 #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */ 6832 #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk 6833 #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */ 6834 #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */ 6835 #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */ 6836 #define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */ 6837 #define GPIO_AFRH_AFSEL10_Pos (8U) 6838 #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */ 6839 #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk 6840 #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */ 6841 #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */ 6842 #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */ 6843 #define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */ 6844 #define GPIO_AFRH_AFSEL11_Pos (12U) 6845 #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */ 6846 #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk 6847 #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */ 6848 #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */ 6849 #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */ 6850 #define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */ 6851 #define GPIO_AFRH_AFSEL12_Pos (16U) 6852 #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */ 6853 #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk 6854 #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */ 6855 #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */ 6856 #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */ 6857 #define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */ 6858 #define GPIO_AFRH_AFSEL13_Pos (20U) 6859 #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */ 6860 #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk 6861 #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */ 6862 #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */ 6863 #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */ 6864 #define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */ 6865 #define GPIO_AFRH_AFSEL14_Pos (24U) 6866 #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */ 6867 #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk 6868 #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */ 6869 #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */ 6870 #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */ 6871 #define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */ 6872 #define GPIO_AFRH_AFSEL15_Pos (28U) 6873 #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */ 6874 #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk 6875 #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */ 6876 #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */ 6877 #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */ 6878 #define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */ 6879 6880 /* Legacy defines */ 6881 #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8 6882 #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9 6883 #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10 6884 #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11 6885 #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12 6886 #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13 6887 #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14 6888 #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15 6889 6890 /****************** Bits definition for GPIO_BRR register ******************/ 6891 #define GPIO_BRR_BR0_Pos (0U) 6892 #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */ 6893 #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk 6894 #define GPIO_BRR_BR1_Pos (1U) 6895 #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */ 6896 #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk 6897 #define GPIO_BRR_BR2_Pos (2U) 6898 #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */ 6899 #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk 6900 #define GPIO_BRR_BR3_Pos (3U) 6901 #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */ 6902 #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk 6903 #define GPIO_BRR_BR4_Pos (4U) 6904 #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */ 6905 #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk 6906 #define GPIO_BRR_BR5_Pos (5U) 6907 #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */ 6908 #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk 6909 #define GPIO_BRR_BR6_Pos (6U) 6910 #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */ 6911 #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk 6912 #define GPIO_BRR_BR7_Pos (7U) 6913 #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */ 6914 #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk 6915 #define GPIO_BRR_BR8_Pos (8U) 6916 #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */ 6917 #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk 6918 #define GPIO_BRR_BR9_Pos (9U) 6919 #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */ 6920 #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk 6921 #define GPIO_BRR_BR10_Pos (10U) 6922 #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */ 6923 #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk 6924 #define GPIO_BRR_BR11_Pos (11U) 6925 #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */ 6926 #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk 6927 #define GPIO_BRR_BR12_Pos (12U) 6928 #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */ 6929 #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk 6930 #define GPIO_BRR_BR13_Pos (13U) 6931 #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */ 6932 #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk 6933 #define GPIO_BRR_BR14_Pos (14U) 6934 #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */ 6935 #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk 6936 #define GPIO_BRR_BR15_Pos (15U) 6937 #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */ 6938 #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk 6939 6940 /* Legacy defines */ 6941 #define GPIO_BRR_BR_0 GPIO_BRR_BR0 6942 #define GPIO_BRR_BR_1 GPIO_BRR_BR1 6943 #define GPIO_BRR_BR_2 GPIO_BRR_BR2 6944 #define GPIO_BRR_BR_3 GPIO_BRR_BR3 6945 #define GPIO_BRR_BR_4 GPIO_BRR_BR4 6946 #define GPIO_BRR_BR_5 GPIO_BRR_BR5 6947 #define GPIO_BRR_BR_6 GPIO_BRR_BR6 6948 #define GPIO_BRR_BR_7 GPIO_BRR_BR7 6949 #define GPIO_BRR_BR_8 GPIO_BRR_BR8 6950 #define GPIO_BRR_BR_9 GPIO_BRR_BR9 6951 #define GPIO_BRR_BR_10 GPIO_BRR_BR10 6952 #define GPIO_BRR_BR_11 GPIO_BRR_BR11 6953 #define GPIO_BRR_BR_12 GPIO_BRR_BR12 6954 #define GPIO_BRR_BR_13 GPIO_BRR_BR13 6955 #define GPIO_BRR_BR_14 GPIO_BRR_BR14 6956 #define GPIO_BRR_BR_15 GPIO_BRR_BR15 6957 6958 6959 /******************************************************************************/ 6960 /* */ 6961 /* Inter-integrated Circuit Interface (I2C) */ 6962 /* */ 6963 /******************************************************************************/ 6964 /******************* Bit definition for I2C_CR1 register *******************/ 6965 #define I2C_CR1_PE_Pos (0U) 6966 #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */ 6967 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */ 6968 #define I2C_CR1_TXIE_Pos (1U) 6969 #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */ 6970 #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */ 6971 #define I2C_CR1_RXIE_Pos (2U) 6972 #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */ 6973 #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */ 6974 #define I2C_CR1_ADDRIE_Pos (3U) 6975 #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */ 6976 #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */ 6977 #define I2C_CR1_NACKIE_Pos (4U) 6978 #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */ 6979 #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */ 6980 #define I2C_CR1_STOPIE_Pos (5U) 6981 #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */ 6982 #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */ 6983 #define I2C_CR1_TCIE_Pos (6U) 6984 #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */ 6985 #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */ 6986 #define I2C_CR1_ERRIE_Pos (7U) 6987 #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */ 6988 #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */ 6989 #define I2C_CR1_DNF_Pos (8U) 6990 #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */ 6991 #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */ 6992 #define I2C_CR1_ANFOFF_Pos (12U) 6993 #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */ 6994 #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */ 6995 #define I2C_CR1_SWRST_Pos (13U) 6996 #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */ 6997 #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */ 6998 #define I2C_CR1_TXDMAEN_Pos (14U) 6999 #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */ 7000 #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */ 7001 #define I2C_CR1_RXDMAEN_Pos (15U) 7002 #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */ 7003 #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */ 7004 #define I2C_CR1_SBC_Pos (16U) 7005 #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */ 7006 #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */ 7007 #define I2C_CR1_NOSTRETCH_Pos (17U) 7008 #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */ 7009 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */ 7010 #define I2C_CR1_WUPEN_Pos (18U) 7011 #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */ 7012 #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */ 7013 #define I2C_CR1_GCEN_Pos (19U) 7014 #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */ 7015 #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */ 7016 #define I2C_CR1_SMBHEN_Pos (20U) 7017 #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */ 7018 #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */ 7019 #define I2C_CR1_SMBDEN_Pos (21U) 7020 #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */ 7021 #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */ 7022 #define I2C_CR1_ALERTEN_Pos (22U) 7023 #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */ 7024 #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */ 7025 #define I2C_CR1_PECEN_Pos (23U) 7026 #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */ 7027 #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */ 7028 7029 /****************** Bit definition for I2C_CR2 register ********************/ 7030 #define I2C_CR2_SADD_Pos (0U) 7031 #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */ 7032 #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */ 7033 #define I2C_CR2_RD_WRN_Pos (10U) 7034 #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */ 7035 #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */ 7036 #define I2C_CR2_ADD10_Pos (11U) 7037 #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */ 7038 #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */ 7039 #define I2C_CR2_HEAD10R_Pos (12U) 7040 #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */ 7041 #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */ 7042 #define I2C_CR2_START_Pos (13U) 7043 #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */ 7044 #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */ 7045 #define I2C_CR2_STOP_Pos (14U) 7046 #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */ 7047 #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */ 7048 #define I2C_CR2_NACK_Pos (15U) 7049 #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */ 7050 #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */ 7051 #define I2C_CR2_NBYTES_Pos (16U) 7052 #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */ 7053 #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */ 7054 #define I2C_CR2_RELOAD_Pos (24U) 7055 #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */ 7056 #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */ 7057 #define I2C_CR2_AUTOEND_Pos (25U) 7058 #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */ 7059 #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */ 7060 #define I2C_CR2_PECBYTE_Pos (26U) 7061 #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */ 7062 #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */ 7063 7064 /******************* Bit definition for I2C_OAR1 register ******************/ 7065 #define I2C_OAR1_OA1_Pos (0U) 7066 #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */ 7067 #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */ 7068 #define I2C_OAR1_OA1MODE_Pos (10U) 7069 #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */ 7070 #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */ 7071 #define I2C_OAR1_OA1EN_Pos (15U) 7072 #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */ 7073 #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */ 7074 7075 /******************* Bit definition for I2C_OAR2 register ******************/ 7076 #define I2C_OAR2_OA2_Pos (1U) 7077 #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */ 7078 #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */ 7079 #define I2C_OAR2_OA2MSK_Pos (8U) 7080 #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */ 7081 #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */ 7082 #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */ 7083 #define I2C_OAR2_OA2MASK01_Pos (8U) 7084 #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */ 7085 #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */ 7086 #define I2C_OAR2_OA2MASK02_Pos (9U) 7087 #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */ 7088 #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */ 7089 #define I2C_OAR2_OA2MASK03_Pos (8U) 7090 #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */ 7091 #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */ 7092 #define I2C_OAR2_OA2MASK04_Pos (10U) 7093 #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */ 7094 #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */ 7095 #define I2C_OAR2_OA2MASK05_Pos (8U) 7096 #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */ 7097 #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */ 7098 #define I2C_OAR2_OA2MASK06_Pos (9U) 7099 #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */ 7100 #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */ 7101 #define I2C_OAR2_OA2MASK07_Pos (8U) 7102 #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */ 7103 #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */ 7104 #define I2C_OAR2_OA2EN_Pos (15U) 7105 #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */ 7106 #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */ 7107 7108 /******************* Bit definition for I2C_TIMINGR register *******************/ 7109 #define I2C_TIMINGR_SCLL_Pos (0U) 7110 #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */ 7111 #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */ 7112 #define I2C_TIMINGR_SCLH_Pos (8U) 7113 #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */ 7114 #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */ 7115 #define I2C_TIMINGR_SDADEL_Pos (16U) 7116 #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */ 7117 #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */ 7118 #define I2C_TIMINGR_SCLDEL_Pos (20U) 7119 #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */ 7120 #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */ 7121 #define I2C_TIMINGR_PRESC_Pos (28U) 7122 #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */ 7123 #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */ 7124 7125 /******************* Bit definition for I2C_TIMEOUTR register *******************/ 7126 #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U) 7127 #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */ 7128 #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */ 7129 #define I2C_TIMEOUTR_TIDLE_Pos (12U) 7130 #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */ 7131 #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */ 7132 #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U) 7133 #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */ 7134 #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */ 7135 #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U) 7136 #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */ 7137 #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B */ 7138 #define I2C_TIMEOUTR_TEXTEN_Pos (31U) 7139 #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */ 7140 #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */ 7141 7142 /****************** Bit definition for I2C_ISR register *********************/ 7143 #define I2C_ISR_TXE_Pos (0U) 7144 #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */ 7145 #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */ 7146 #define I2C_ISR_TXIS_Pos (1U) 7147 #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */ 7148 #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */ 7149 #define I2C_ISR_RXNE_Pos (2U) 7150 #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */ 7151 #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */ 7152 #define I2C_ISR_ADDR_Pos (3U) 7153 #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */ 7154 #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode) */ 7155 #define I2C_ISR_NACKF_Pos (4U) 7156 #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */ 7157 #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */ 7158 #define I2C_ISR_STOPF_Pos (5U) 7159 #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */ 7160 #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */ 7161 #define I2C_ISR_TC_Pos (6U) 7162 #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */ 7163 #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */ 7164 #define I2C_ISR_TCR_Pos (7U) 7165 #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */ 7166 #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */ 7167 #define I2C_ISR_BERR_Pos (8U) 7168 #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */ 7169 #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */ 7170 #define I2C_ISR_ARLO_Pos (9U) 7171 #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */ 7172 #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */ 7173 #define I2C_ISR_OVR_Pos (10U) 7174 #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */ 7175 #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */ 7176 #define I2C_ISR_PECERR_Pos (11U) 7177 #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */ 7178 #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */ 7179 #define I2C_ISR_TIMEOUT_Pos (12U) 7180 #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */ 7181 #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */ 7182 #define I2C_ISR_ALERT_Pos (13U) 7183 #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */ 7184 #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */ 7185 #define I2C_ISR_BUSY_Pos (15U) 7186 #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */ 7187 #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */ 7188 #define I2C_ISR_DIR_Pos (16U) 7189 #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */ 7190 #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */ 7191 #define I2C_ISR_ADDCODE_Pos (17U) 7192 #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */ 7193 #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */ 7194 7195 /****************** Bit definition for I2C_ICR register *********************/ 7196 #define I2C_ICR_ADDRCF_Pos (3U) 7197 #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */ 7198 #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */ 7199 #define I2C_ICR_NACKCF_Pos (4U) 7200 #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */ 7201 #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */ 7202 #define I2C_ICR_STOPCF_Pos (5U) 7203 #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */ 7204 #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */ 7205 #define I2C_ICR_BERRCF_Pos (8U) 7206 #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */ 7207 #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */ 7208 #define I2C_ICR_ARLOCF_Pos (9U) 7209 #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */ 7210 #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */ 7211 #define I2C_ICR_OVRCF_Pos (10U) 7212 #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */ 7213 #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */ 7214 #define I2C_ICR_PECCF_Pos (11U) 7215 #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */ 7216 #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */ 7217 #define I2C_ICR_TIMOUTCF_Pos (12U) 7218 #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */ 7219 #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */ 7220 #define I2C_ICR_ALERTCF_Pos (13U) 7221 #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */ 7222 #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */ 7223 7224 /****************** Bit definition for I2C_PECR register *********************/ 7225 #define I2C_PECR_PEC_Pos (0U) 7226 #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */ 7227 #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */ 7228 7229 /****************** Bit definition for I2C_RXDR register *********************/ 7230 #define I2C_RXDR_RXDATA_Pos (0U) 7231 #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */ 7232 #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */ 7233 7234 /****************** Bit definition for I2C_TXDR register *********************/ 7235 #define I2C_TXDR_TXDATA_Pos (0U) 7236 #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */ 7237 #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */ 7238 7239 /******************************************************************************/ 7240 /* */ 7241 /* Independent WATCHDOG */ 7242 /* */ 7243 /******************************************************************************/ 7244 /******************* Bit definition for IWDG_KR register ********************/ 7245 #define IWDG_KR_KEY_Pos (0U) 7246 #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ 7247 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */ 7248 7249 /******************* Bit definition for IWDG_PR register ********************/ 7250 #define IWDG_PR_PR_Pos (0U) 7251 #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */ 7252 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */ 7253 #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */ 7254 #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */ 7255 #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */ 7256 7257 /******************* Bit definition for IWDG_RLR register *******************/ 7258 #define IWDG_RLR_RL_Pos (0U) 7259 #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ 7260 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */ 7261 7262 /******************* Bit definition for IWDG_SR register ********************/ 7263 #define IWDG_SR_PVU_Pos (0U) 7264 #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ 7265 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ 7266 #define IWDG_SR_RVU_Pos (1U) 7267 #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ 7268 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ 7269 #define IWDG_SR_WVU_Pos (2U) 7270 #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */ 7271 #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */ 7272 7273 /******************* Bit definition for IWDG_KR register ********************/ 7274 #define IWDG_WINR_WIN_Pos (0U) 7275 #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */ 7276 #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */ 7277 7278 /******************************************************************************/ 7279 /* */ 7280 /* Operational Amplifier (OPAMP) */ 7281 /* */ 7282 /******************************************************************************/ 7283 /********************* Bit definition for OPAMPx_CSR register ***************/ 7284 #define OPAMP_CSR_OPAMPxEN_Pos (0U) 7285 #define OPAMP_CSR_OPAMPxEN_Msk (0x1UL << OPAMP_CSR_OPAMPxEN_Pos) /*!< 0x00000001 */ 7286 #define OPAMP_CSR_OPAMPxEN OPAMP_CSR_OPAMPxEN_Msk /*!< OPAMP enable */ 7287 #define OPAMP_CSR_FORCEVP_Pos (1U) 7288 #define OPAMP_CSR_FORCEVP_Msk (0x1UL << OPAMP_CSR_FORCEVP_Pos) /*!< 0x00000002 */ 7289 #define OPAMP_CSR_FORCEVP OPAMP_CSR_FORCEVP_Msk /*!< Connect the internal references to the plus input of the OPAMPX */ 7290 #define OPAMP_CSR_VPSEL_Pos (2U) 7291 #define OPAMP_CSR_VPSEL_Msk (0x3UL << OPAMP_CSR_VPSEL_Pos) /*!< 0x0000000C */ 7292 #define OPAMP_CSR_VPSEL OPAMP_CSR_VPSEL_Msk /*!< Non inverting input selection */ 7293 #define OPAMP_CSR_VPSEL_0 (0x1UL << OPAMP_CSR_VPSEL_Pos) /*!< 0x00000004 */ 7294 #define OPAMP_CSR_VPSEL_1 (0x2UL << OPAMP_CSR_VPSEL_Pos) /*!< 0x00000008 */ 7295 #define OPAMP_CSR_USERTRIM_Pos (4U) 7296 #define OPAMP_CSR_USERTRIM_Msk (0x1UL << OPAMP_CSR_USERTRIM_Pos) /*!< 0x00000010 */ 7297 #define OPAMP_CSR_USERTRIM OPAMP_CSR_USERTRIM_Msk /*!< User trimming enable */ 7298 #define OPAMP_CSR_VMSEL_Pos (5U) 7299 #define OPAMP_CSR_VMSEL_Msk (0x3UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000060 */ 7300 #define OPAMP_CSR_VMSEL OPAMP_CSR_VMSEL_Msk /*!< Inverting input selection */ 7301 #define OPAMP_CSR_VMSEL_0 (0x1UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000020 */ 7302 #define OPAMP_CSR_VMSEL_1 (0x2UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000040 */ 7303 #define OPAMP_CSR_HIGHSPEEDEN_Pos (7U) 7304 #define OPAMP_CSR_HIGHSPEEDEN_Msk (0x1UL << OPAMP_CSR_HIGHSPEEDEN_Pos) /*!< 0x00000080 */ 7305 #define OPAMP_CSR_HIGHSPEEDEN OPAMP_CSR_HIGHSPEEDEN_Msk /*!< High speed mode enable */ 7306 #define OPAMP_CSR_OPAMPINTEN_Pos (8U) 7307 #define OPAMP_CSR_OPAMPINTEN_Msk (0x1UL << OPAMP_CSR_OPAMPINTEN_Pos) /*!< 0x00000100 */ 7308 #define OPAMP_CSR_OPAMPINTEN OPAMP_CSR_OPAMPINTEN_Msk /*!< Internal output enable */ 7309 #define OPAMP_CSR_CALON_Pos (11U) 7310 #define OPAMP_CSR_CALON_Msk (0x1UL << OPAMP_CSR_CALON_Pos) /*!< 0x00000800 */ 7311 #define OPAMP_CSR_CALON OPAMP_CSR_CALON_Msk /*!< Calibration mode enable */ 7312 #define OPAMP_CSR_CALSEL_Pos (12U) 7313 #define OPAMP_CSR_CALSEL_Msk (0x3UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00003000 */ 7314 #define OPAMP_CSR_CALSEL OPAMP_CSR_CALSEL_Msk /*!< Calibration selection */ 7315 #define OPAMP_CSR_CALSEL_0 (0x1UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00001000 */ 7316 #define OPAMP_CSR_CALSEL_1 (0x2UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00002000 */ 7317 #define OPAMP_CSR_PGGAIN_Pos (14U) 7318 #define OPAMP_CSR_PGGAIN_Msk (0x1FUL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x0007C000 */ 7319 #define OPAMP_CSR_PGGAIN OPAMP_CSR_PGGAIN_Msk /*!< Gain in PGA mode */ 7320 #define OPAMP_CSR_PGGAIN_0 (0x1UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00004000 */ 7321 #define OPAMP_CSR_PGGAIN_1 (0x2UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00008000 */ 7322 #define OPAMP_CSR_PGGAIN_2 (0x4UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00010000 */ 7323 #define OPAMP_CSR_PGGAIN_3 (0x8UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00020000 */ 7324 #define OPAMP_CSR_PGGAIN_4 (0x10UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00040000 */ 7325 #define OPAMP_CSR_TRIMOFFSETP_Pos (19U) 7326 #define OPAMP_CSR_TRIMOFFSETP_Msk (0x1FUL << OPAMP_CSR_TRIMOFFSETP_Pos) /*!< 0x00F80000 */ 7327 #define OPAMP_CSR_TRIMOFFSETP OPAMP_CSR_TRIMOFFSETP_Msk /*!< Offset trimming value (PMOS) */ 7328 #define OPAMP_CSR_TRIMOFFSETN_Pos (24U) 7329 #define OPAMP_CSR_TRIMOFFSETN_Msk (0x1FUL << OPAMP_CSR_TRIMOFFSETN_Pos) /*!< 0x1F000000 */ 7330 #define OPAMP_CSR_TRIMOFFSETN OPAMP_CSR_TRIMOFFSETN_Msk /*!< Offset trimming value (NMOS) */ 7331 #define OPAMP_CSR_OUTCAL_Pos (30U) 7332 #define OPAMP_CSR_OUTCAL_Msk (0x1UL << OPAMP_CSR_OUTCAL_Pos) /*!< 0x40000000 */ 7333 #define OPAMP_CSR_OUTCAL OPAMP_CSR_OUTCAL_Msk /*!< OPAMP ouput status flag */ 7334 #define OPAMP_CSR_LOCK_Pos (31U) 7335 #define OPAMP_CSR_LOCK_Msk (0x1UL << OPAMP_CSR_LOCK_Pos) /*!< 0x80000000 */ 7336 #define OPAMP_CSR_LOCK OPAMP_CSR_LOCK_Msk /*!< OPAMP control/status register lock */ 7337 7338 /********************* Bit definition for OPAMPx_TCMR register ***************/ 7339 7340 #define OPAMP_TCMR_VMSSEL_Pos (0U) 7341 #define OPAMP_TCMR_VMSSEL_Msk (0x1UL << OPAMP_TCMR_VMSSEL_Pos) /*!< 0x00000001 */ 7342 #define OPAMP_TCMR_VMSSEL OPAMP_TCMR_VMSSEL_Msk /*!< Secondary inverting input selection */ 7343 #define OPAMP_TCMR_VPSSEL_Pos (1U) 7344 #define OPAMP_TCMR_VPSSEL_Msk (0x3UL << OPAMP_TCMR_VPSSEL_Pos) /*!< 0x00000006 */ 7345 #define OPAMP_TCMR_VPSSEL OPAMP_TCMR_VPSSEL_Msk /*!< Secondary non inverting input selection */ 7346 #define OPAMP_TCMR_VPSSEL_0 (0x1UL << OPAMP_TCMR_VPSSEL_Pos) /*!< 0x00000002 */ 7347 #define OPAMP_TCMR_VPSSEL_1 (0x2UL << OPAMP_TCMR_VPSSEL_Pos) /*!< 0x00000004 */ 7348 #define OPAMP_TCMR_T1CMEN_Pos (3U) 7349 #define OPAMP_TCMR_T1CMEN_Msk (0x1UL << OPAMP_TCMR_T1CMEN_Pos) /*!< 0x00000008 */ 7350 #define OPAMP_TCMR_T1CMEN OPAMP_TCMR_T1CMEN_Msk /*!< Timer 1 controlled mux mode enable */ 7351 #define OPAMP_TCMR_T8CMEN_Pos (4U) 7352 #define OPAMP_TCMR_T8CMEN_Msk (0x1UL << OPAMP_TCMR_T8CMEN_Pos) /*!< 0x00000010 */ 7353 #define OPAMP_TCMR_T8CMEN OPAMP_TCMR_T8CMEN_Msk /*!< Timer 8 controlled mux mode enable */ 7354 #define OPAMP_TCMR_T20CMEN_Pos (5U) 7355 #define OPAMP_TCMR_T20CMEN_Msk (0x1UL << OPAMP_TCMR_T20CMEN_Pos) /*!< 0x00000020 */ 7356 #define OPAMP_TCMR_T20CMEN OPAMP_TCMR_T20CMEN_Msk /*!< Timer 20 controlled mux mode enable */ 7357 #define OPAMP_TCMR_LOCK_Pos (31U) 7358 #define OPAMP_TCMR_LOCK_Msk (0x1UL << OPAMP_TCMR_LOCK_Pos) /*!< 0x80000000 */ 7359 #define OPAMP_TCMR_LOCK OPAMP_TCMR_LOCK_Msk /*!< OPAMP SW control register lock */ 7360 7361 7362 /******************************************************************************/ 7363 /* */ 7364 /* Power Control */ 7365 /* */ 7366 /******************************************************************************/ 7367 7368 /******************** Bit definition for PWR_CR1 register ********************/ 7369 7370 #define PWR_CR1_LPR_Pos (14U) 7371 #define PWR_CR1_LPR_Msk (0x1UL << PWR_CR1_LPR_Pos) /*!< 0x00004000 */ 7372 #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator low-power mode */ 7373 #define PWR_CR1_VOS_Pos (9U) 7374 #define PWR_CR1_VOS_Msk (0x3UL << PWR_CR1_VOS_Pos) /*!< 0x00000600 */ 7375 #define PWR_CR1_VOS PWR_CR1_VOS_Msk /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */ 7376 #define PWR_CR1_VOS_0 (0x1UL << PWR_CR1_VOS_Pos) /*!< 0x00000200 */ 7377 #define PWR_CR1_VOS_1 (0x2UL << PWR_CR1_VOS_Pos) /*!< 0x00000400 */ 7378 #define PWR_CR1_DBP_Pos (8U) 7379 #define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos) /*!< 0x00000100 */ 7380 #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Back-up domain Protection */ 7381 #define PWR_CR1_LPMS_Pos (0U) 7382 #define PWR_CR1_LPMS_Msk (0x7UL << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */ 7383 #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< Low-power mode selection field */ 7384 #define PWR_CR1_LPMS_STOP0 (0x00000000U) /*!< Stop 0 mode */ 7385 #define PWR_CR1_LPMS_STOP1_Pos (0U) 7386 #define PWR_CR1_LPMS_STOP1_Msk (0x1UL << PWR_CR1_LPMS_STOP1_Pos) /*!< 0x00000001 */ 7387 #define PWR_CR1_LPMS_STOP1 PWR_CR1_LPMS_STOP1_Msk /*!< Stop 1 mode */ 7388 #define PWR_CR1_LPMS_STANDBY_Pos (0U) 7389 #define PWR_CR1_LPMS_STANDBY_Msk (0x3UL << PWR_CR1_LPMS_STANDBY_Pos) /*!< 0x00000003 */ 7390 #define PWR_CR1_LPMS_STANDBY PWR_CR1_LPMS_STANDBY_Msk /*!< Stand-by mode */ 7391 #define PWR_CR1_LPMS_SHUTDOWN_Pos (2U) 7392 #define PWR_CR1_LPMS_SHUTDOWN_Msk (0x1UL << PWR_CR1_LPMS_SHUTDOWN_Pos) /*!< 0x00000004 */ 7393 #define PWR_CR1_LPMS_SHUTDOWN PWR_CR1_LPMS_SHUTDOWN_Msk /*!< Shut-down mode */ 7394 7395 7396 /******************** Bit definition for PWR_CR2 register ********************/ 7397 7398 /*!< PVME Peripheral Voltage Monitor Enable */ 7399 #define PWR_CR2_PVME_Pos (4U) 7400 #define PWR_CR2_PVME_Msk (0xFUL << PWR_CR2_PVME_Pos) /*!< 0x000000F0 */ 7401 #define PWR_CR2_PVME PWR_CR2_PVME_Msk /*!< PVM bits field */ 7402 #define PWR_CR2_PVME4_Pos (7U) 7403 #define PWR_CR2_PVME4_Msk (0x1UL << PWR_CR2_PVME4_Pos) /*!< 0x00000080 */ 7404 #define PWR_CR2_PVME4 PWR_CR2_PVME4_Msk /*!< PVM 4 Enable */ 7405 #define PWR_CR2_PVME3_Pos (6U) 7406 #define PWR_CR2_PVME3_Msk (0x1UL << PWR_CR2_PVME3_Pos) /*!< 0x00000040 */ 7407 #define PWR_CR2_PVME3 PWR_CR2_PVME3_Msk /*!< PVM 3 Enable */ 7408 #define PWR_CR2_PVME2_Pos (5U) 7409 #define PWR_CR2_PVME2_Msk (0x1UL << PWR_CR2_PVME2_Pos) /*!< 0x00000020 */ 7410 #define PWR_CR2_PVME2 PWR_CR2_PVME2_Msk /*!< PVM 2 Enable */ 7411 #define PWR_CR2_PVME1_Pos (4U) 7412 #define PWR_CR2_PVME1_Msk (0x1UL << PWR_CR2_PVME1_Pos) /*!< 0x00000010 */ 7413 #define PWR_CR2_PVME1 PWR_CR2_PVME1_Msk /*!< PVM 1 Enable */ 7414 7415 /*!< PVD level configuration */ 7416 #define PWR_CR2_PLS_Pos (1U) 7417 #define PWR_CR2_PLS_Msk (0x7UL << PWR_CR2_PLS_Pos) /*!< 0x0000000E */ 7418 #define PWR_CR2_PLS PWR_CR2_PLS_Msk /*!< PVD level selection */ 7419 #define PWR_CR2_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */ 7420 #define PWR_CR2_PLS_LEV1_Pos (1U) 7421 #define PWR_CR2_PLS_LEV1_Msk (0x1UL << PWR_CR2_PLS_LEV1_Pos) /*!< 0x00000002 */ 7422 #define PWR_CR2_PLS_LEV1 PWR_CR2_PLS_LEV1_Msk /*!< PVD level 1 */ 7423 #define PWR_CR2_PLS_LEV2_Pos (2U) 7424 #define PWR_CR2_PLS_LEV2_Msk (0x1UL << PWR_CR2_PLS_LEV2_Pos) /*!< 0x00000004 */ 7425 #define PWR_CR2_PLS_LEV2 PWR_CR2_PLS_LEV2_Msk /*!< PVD level 2 */ 7426 #define PWR_CR2_PLS_LEV3_Pos (1U) 7427 #define PWR_CR2_PLS_LEV3_Msk (0x3UL << PWR_CR2_PLS_LEV3_Pos) /*!< 0x00000006 */ 7428 #define PWR_CR2_PLS_LEV3 PWR_CR2_PLS_LEV3_Msk /*!< PVD level 3 */ 7429 #define PWR_CR2_PLS_LEV4_Pos (3U) 7430 #define PWR_CR2_PLS_LEV4_Msk (0x1UL << PWR_CR2_PLS_LEV4_Pos) /*!< 0x00000008 */ 7431 #define PWR_CR2_PLS_LEV4 PWR_CR2_PLS_LEV4_Msk /*!< PVD level 4 */ 7432 #define PWR_CR2_PLS_LEV5_Pos (1U) 7433 #define PWR_CR2_PLS_LEV5_Msk (0x5UL << PWR_CR2_PLS_LEV5_Pos) /*!< 0x0000000A */ 7434 #define PWR_CR2_PLS_LEV5 PWR_CR2_PLS_LEV5_Msk /*!< PVD level 5 */ 7435 #define PWR_CR2_PLS_LEV6_Pos (2U) 7436 #define PWR_CR2_PLS_LEV6_Msk (0x3UL << PWR_CR2_PLS_LEV6_Pos) /*!< 0x0000000C */ 7437 #define PWR_CR2_PLS_LEV6 PWR_CR2_PLS_LEV6_Msk /*!< PVD level 6 */ 7438 #define PWR_CR2_PLS_LEV7_Pos (1U) 7439 #define PWR_CR2_PLS_LEV7_Msk (0x7UL << PWR_CR2_PLS_LEV7_Pos) /*!< 0x0000000E */ 7440 #define PWR_CR2_PLS_LEV7 PWR_CR2_PLS_LEV7_Msk /*!< PVD level 7 */ 7441 #define PWR_CR2_PVDE_Pos (0U) 7442 #define PWR_CR2_PVDE_Msk (0x1UL << PWR_CR2_PVDE_Pos) /*!< 0x00000001 */ 7443 #define PWR_CR2_PVDE PWR_CR2_PVDE_Msk /*!< Power Voltage Detector Enable */ 7444 7445 /******************** Bit definition for PWR_CR3 register ********************/ 7446 #define PWR_CR3_EIWF_Pos (15U) 7447 #define PWR_CR3_EIWF_Msk (0x1UL << PWR_CR3_EIWF_Pos) /*!< 0x00008000 */ 7448 #define PWR_CR3_EIWF PWR_CR3_EIWF_Msk /*!< Enable Internal Wake-up line */ 7449 #define PWR_CR3_UCPD_DBDIS_Pos (14U) 7450 #define PWR_CR3_UCPD_DBDIS_Msk (0x1UL << PWR_CR3_UCPD_DBDIS_Pos) /*!< 0x00004000 */ 7451 #define PWR_CR3_UCPD_DBDIS PWR_CR3_UCPD_DBDIS_Msk /*!< USB Type-C and Power Delivery Dead Battery disable. */ 7452 #define PWR_CR3_UCPD_STDBY_Pos (13U) 7453 #define PWR_CR3_UCPD_STDBY_Msk (0x1UL << PWR_CR3_UCPD_STDBY_Pos) /*!< 0x00002000 */ 7454 #define PWR_CR3_UCPD_STDBY PWR_CR3_UCPD_STDBY_Msk /*!< USB Type-C and Power Delivery standby mode. */ 7455 #define PWR_CR3_APC_Pos (10U) 7456 #define PWR_CR3_APC_Msk (0x1UL << PWR_CR3_APC_Pos) /*!< 0x00000400 */ 7457 #define PWR_CR3_APC PWR_CR3_APC_Msk /*!< Apply pull-up and pull-down configuration */ 7458 #define PWR_CR3_RRS_Pos (8U) 7459 #define PWR_CR3_RRS_Msk (0x1UL << PWR_CR3_RRS_Pos) /*!< 0x00000100 */ 7460 #define PWR_CR3_RRS PWR_CR3_RRS_Msk /*!< SRAM2 Retention in Stand-by mode */ 7461 #define PWR_CR3_EWUP5_Pos (4U) 7462 #define PWR_CR3_EWUP5_Msk (0x1UL << PWR_CR3_EWUP5_Pos) /*!< 0x00000010 */ 7463 #define PWR_CR3_EWUP5 PWR_CR3_EWUP5_Msk /*!< Enable Wake-Up Pin 5 */ 7464 #define PWR_CR3_EWUP4_Pos (3U) 7465 #define PWR_CR3_EWUP4_Msk (0x1UL << PWR_CR3_EWUP4_Pos) /*!< 0x00000008 */ 7466 #define PWR_CR3_EWUP4 PWR_CR3_EWUP4_Msk /*!< Enable Wake-Up Pin 4 */ 7467 #define PWR_CR3_EWUP3_Pos (2U) 7468 #define PWR_CR3_EWUP3_Msk (0x1UL << PWR_CR3_EWUP3_Pos) /*!< 0x00000004 */ 7469 #define PWR_CR3_EWUP3 PWR_CR3_EWUP3_Msk /*!< Enable Wake-Up Pin 3 */ 7470 #define PWR_CR3_EWUP2_Pos (1U) 7471 #define PWR_CR3_EWUP2_Msk (0x1UL << PWR_CR3_EWUP2_Pos) /*!< 0x00000002 */ 7472 #define PWR_CR3_EWUP2 PWR_CR3_EWUP2_Msk /*!< Enable Wake-Up Pin 2 */ 7473 #define PWR_CR3_EWUP1_Pos (0U) 7474 #define PWR_CR3_EWUP1_Msk (0x1UL << PWR_CR3_EWUP1_Pos) /*!< 0x00000001 */ 7475 #define PWR_CR3_EWUP1 PWR_CR3_EWUP1_Msk /*!< Enable Wake-Up Pin 1 */ 7476 #define PWR_CR3_EWUP_Pos (0U) 7477 #define PWR_CR3_EWUP_Msk (0x1FUL << PWR_CR3_EWUP_Pos) /*!< 0x0000001F */ 7478 #define PWR_CR3_EWUP PWR_CR3_EWUP_Msk /*!< Enable Wake-Up Pins */ 7479 7480 /******************** Bit definition for PWR_CR4 register ********************/ 7481 #define PWR_CR4_VBRS_Pos (9U) 7482 #define PWR_CR4_VBRS_Msk (0x1UL << PWR_CR4_VBRS_Pos) /*!< 0x00000200 */ 7483 #define PWR_CR4_VBRS PWR_CR4_VBRS_Msk /*!< VBAT Battery charging Resistor Selection */ 7484 #define PWR_CR4_VBE_Pos (8U) 7485 #define PWR_CR4_VBE_Msk (0x1UL << PWR_CR4_VBE_Pos) /*!< 0x00000100 */ 7486 #define PWR_CR4_VBE PWR_CR4_VBE_Msk /*!< VBAT Battery charging Enable */ 7487 #define PWR_CR4_WP5_Pos (4U) 7488 #define PWR_CR4_WP5_Msk (0x1UL << PWR_CR4_WP5_Pos) /*!< 0x00000010 */ 7489 #define PWR_CR4_WP5 PWR_CR4_WP5_Msk /*!< Wake-Up Pin 5 polarity */ 7490 #define PWR_CR4_WP4_Pos (3U) 7491 #define PWR_CR4_WP4_Msk (0x1UL << PWR_CR4_WP4_Pos) /*!< 0x00000008 */ 7492 #define PWR_CR4_WP4 PWR_CR4_WP4_Msk /*!< Wake-Up Pin 4 polarity */ 7493 #define PWR_CR4_WP3_Pos (2U) 7494 #define PWR_CR4_WP3_Msk (0x1UL << PWR_CR4_WP3_Pos) /*!< 0x00000004 */ 7495 #define PWR_CR4_WP3 PWR_CR4_WP3_Msk /*!< Wake-Up Pin 3 polarity */ 7496 #define PWR_CR4_WP2_Pos (1U) 7497 #define PWR_CR4_WP2_Msk (0x1UL << PWR_CR4_WP2_Pos) /*!< 0x00000002 */ 7498 #define PWR_CR4_WP2 PWR_CR4_WP2_Msk /*!< Wake-Up Pin 2 polarity */ 7499 #define PWR_CR4_WP1_Pos (0U) 7500 #define PWR_CR4_WP1_Msk (0x1UL << PWR_CR4_WP1_Pos) /*!< 0x00000001 */ 7501 #define PWR_CR4_WP1 PWR_CR4_WP1_Msk /*!< Wake-Up Pin 1 polarity */ 7502 7503 /******************** Bit definition for PWR_SR1 register ********************/ 7504 #define PWR_SR1_WUFI_Pos (15U) 7505 #define PWR_SR1_WUFI_Msk (0x1UL << PWR_SR1_WUFI_Pos) /*!< 0x00008000 */ 7506 #define PWR_SR1_WUFI PWR_SR1_WUFI_Msk /*!< Wake-Up Flag Internal */ 7507 #define PWR_SR1_SBF_Pos (8U) 7508 #define PWR_SR1_SBF_Msk (0x1UL << PWR_SR1_SBF_Pos) /*!< 0x00000100 */ 7509 #define PWR_SR1_SBF PWR_SR1_SBF_Msk /*!< Stand-By Flag */ 7510 #define PWR_SR1_WUF_Pos (0U) 7511 #define PWR_SR1_WUF_Msk (0x1FUL << PWR_SR1_WUF_Pos) /*!< 0x0000001F */ 7512 #define PWR_SR1_WUF PWR_SR1_WUF_Msk /*!< Wake-up Flags */ 7513 #define PWR_SR1_WUF5_Pos (4U) 7514 #define PWR_SR1_WUF5_Msk (0x1UL << PWR_SR1_WUF5_Pos) /*!< 0x00000010 */ 7515 #define PWR_SR1_WUF5 PWR_SR1_WUF5_Msk /*!< Wake-up Flag 5 */ 7516 #define PWR_SR1_WUF4_Pos (3U) 7517 #define PWR_SR1_WUF4_Msk (0x1UL << PWR_SR1_WUF4_Pos) /*!< 0x00000008 */ 7518 #define PWR_SR1_WUF4 PWR_SR1_WUF4_Msk /*!< Wake-up Flag 4 */ 7519 #define PWR_SR1_WUF3_Pos (2U) 7520 #define PWR_SR1_WUF3_Msk (0x1UL << PWR_SR1_WUF3_Pos) /*!< 0x00000004 */ 7521 #define PWR_SR1_WUF3 PWR_SR1_WUF3_Msk /*!< Wake-up Flag 3 */ 7522 #define PWR_SR1_WUF2_Pos (1U) 7523 #define PWR_SR1_WUF2_Msk (0x1UL << PWR_SR1_WUF2_Pos) /*!< 0x00000002 */ 7524 #define PWR_SR1_WUF2 PWR_SR1_WUF2_Msk /*!< Wake-up Flag 2 */ 7525 #define PWR_SR1_WUF1_Pos (0U) 7526 #define PWR_SR1_WUF1_Msk (0x1UL << PWR_SR1_WUF1_Pos) /*!< 0x00000001 */ 7527 #define PWR_SR1_WUF1 PWR_SR1_WUF1_Msk /*!< Wake-up Flag 1 */ 7528 7529 /******************** Bit definition for PWR_SR2 register ********************/ 7530 #define PWR_SR2_PVMO4_Pos (15U) 7531 #define PWR_SR2_PVMO4_Msk (0x1UL << PWR_SR2_PVMO4_Pos) /*!< 0x00008000 */ 7532 #define PWR_SR2_PVMO4 PWR_SR2_PVMO4_Msk /*!< Peripheral Voltage Monitoring Output 4 */ 7533 #define PWR_SR2_PVMO3_Pos (14U) 7534 #define PWR_SR2_PVMO3_Msk (0x1UL << PWR_SR2_PVMO3_Pos) /*!< 0x00004000 */ 7535 #define PWR_SR2_PVMO3 PWR_SR2_PVMO3_Msk /*!< Peripheral Voltage Monitoring Output 3 */ 7536 #define PWR_SR2_PVMO2_Pos (13U) 7537 #define PWR_SR2_PVMO2_Msk (0x1UL << PWR_SR2_PVMO2_Pos) /*!< 0x00002000 */ 7538 #define PWR_SR2_PVMO2 PWR_SR2_PVMO2_Msk /*!< Peripheral Voltage Monitoring Output 2 */ 7539 #define PWR_SR2_PVMO1_Pos (12U) 7540 #define PWR_SR2_PVMO1_Msk (0x1UL << PWR_SR2_PVMO1_Pos) /*!< 0x00001000 */ 7541 #define PWR_SR2_PVMO1 PWR_SR2_PVMO1_Msk /*!< Peripheral Voltage Monitoring Output 1 */ 7542 #define PWR_SR2_PVDO_Pos (11U) 7543 #define PWR_SR2_PVDO_Msk (0x1UL << PWR_SR2_PVDO_Pos) /*!< 0x00000800 */ 7544 #define PWR_SR2_PVDO PWR_SR2_PVDO_Msk /*!< Power Voltage Detector Output */ 7545 #define PWR_SR2_VOSF_Pos (10U) 7546 #define PWR_SR2_VOSF_Msk (0x1UL << PWR_SR2_VOSF_Pos) /*!< 0x00000400 */ 7547 #define PWR_SR2_VOSF PWR_SR2_VOSF_Msk /*!< Voltage Scaling Flag */ 7548 #define PWR_SR2_REGLPF_Pos (9U) 7549 #define PWR_SR2_REGLPF_Msk (0x1UL << PWR_SR2_REGLPF_Pos) /*!< 0x00000200 */ 7550 #define PWR_SR2_REGLPF PWR_SR2_REGLPF_Msk /*!< Low-power Regulator Flag */ 7551 #define PWR_SR2_REGLPS_Pos (8U) 7552 #define PWR_SR2_REGLPS_Msk (0x1UL << PWR_SR2_REGLPS_Pos) /*!< 0x00000100 */ 7553 #define PWR_SR2_REGLPS PWR_SR2_REGLPS_Msk /*!< Low-power Regulator Started */ 7554 7555 /******************** Bit definition for PWR_SCR register ********************/ 7556 #define PWR_SCR_CSBF_Pos (8U) 7557 #define PWR_SCR_CSBF_Msk (0x1UL << PWR_SCR_CSBF_Pos) /*!< 0x00000100 */ 7558 #define PWR_SCR_CSBF PWR_SCR_CSBF_Msk /*!< Clear Stand-By Flag */ 7559 #define PWR_SCR_CWUF_Pos (0U) 7560 #define PWR_SCR_CWUF_Msk (0x1FUL << PWR_SCR_CWUF_Pos) /*!< 0x0000001F */ 7561 #define PWR_SCR_CWUF PWR_SCR_CWUF_Msk /*!< Clear Wake-up Flags */ 7562 #define PWR_SCR_CWUF5_Pos (4U) 7563 #define PWR_SCR_CWUF5_Msk (0x1UL << PWR_SCR_CWUF5_Pos) /*!< 0x00000010 */ 7564 #define PWR_SCR_CWUF5 PWR_SCR_CWUF5_Msk /*!< Clear Wake-up Flag 5 */ 7565 #define PWR_SCR_CWUF4_Pos (3U) 7566 #define PWR_SCR_CWUF4_Msk (0x1UL << PWR_SCR_CWUF4_Pos) /*!< 0x00000008 */ 7567 #define PWR_SCR_CWUF4 PWR_SCR_CWUF4_Msk /*!< Clear Wake-up Flag 4 */ 7568 #define PWR_SCR_CWUF3_Pos (2U) 7569 #define PWR_SCR_CWUF3_Msk (0x1UL << PWR_SCR_CWUF3_Pos) /*!< 0x00000004 */ 7570 #define PWR_SCR_CWUF3 PWR_SCR_CWUF3_Msk /*!< Clear Wake-up Flag 3 */ 7571 #define PWR_SCR_CWUF2_Pos (1U) 7572 #define PWR_SCR_CWUF2_Msk (0x1UL << PWR_SCR_CWUF2_Pos) /*!< 0x00000002 */ 7573 #define PWR_SCR_CWUF2 PWR_SCR_CWUF2_Msk /*!< Clear Wake-up Flag 2 */ 7574 #define PWR_SCR_CWUF1_Pos (0U) 7575 #define PWR_SCR_CWUF1_Msk (0x1UL << PWR_SCR_CWUF1_Pos) /*!< 0x00000001 */ 7576 #define PWR_SCR_CWUF1 PWR_SCR_CWUF1_Msk /*!< Clear Wake-up Flag 1 */ 7577 7578 /******************** Bit definition for PWR_PUCRA register ********************/ 7579 #define PWR_PUCRA_PA15_Pos (15U) 7580 #define PWR_PUCRA_PA15_Msk (0x1UL << PWR_PUCRA_PA15_Pos) /*!< 0x00008000 */ 7581 #define PWR_PUCRA_PA15 PWR_PUCRA_PA15_Msk /*!< Port PA15 Pull-Up set */ 7582 #define PWR_PUCRA_PA13_Pos (13U) 7583 #define PWR_PUCRA_PA13_Msk (0x1UL << PWR_PUCRA_PA13_Pos) /*!< 0x00002000 */ 7584 #define PWR_PUCRA_PA13 PWR_PUCRA_PA13_Msk /*!< Port PA13 Pull-Up set */ 7585 #define PWR_PUCRA_PA12_Pos (12U) 7586 #define PWR_PUCRA_PA12_Msk (0x1UL << PWR_PUCRA_PA12_Pos) /*!< 0x00001000 */ 7587 #define PWR_PUCRA_PA12 PWR_PUCRA_PA12_Msk /*!< Port PA12 Pull-Up set */ 7588 #define PWR_PUCRA_PA11_Pos (11U) 7589 #define PWR_PUCRA_PA11_Msk (0x1UL << PWR_PUCRA_PA11_Pos) /*!< 0x00000800 */ 7590 #define PWR_PUCRA_PA11 PWR_PUCRA_PA11_Msk /*!< Port PA11 Pull-Up set */ 7591 #define PWR_PUCRA_PA10_Pos (10U) 7592 #define PWR_PUCRA_PA10_Msk (0x1UL << PWR_PUCRA_PA10_Pos) /*!< 0x00000400 */ 7593 #define PWR_PUCRA_PA10 PWR_PUCRA_PA10_Msk /*!< Port PA10 Pull-Up set */ 7594 #define PWR_PUCRA_PA9_Pos (9U) 7595 #define PWR_PUCRA_PA9_Msk (0x1UL << PWR_PUCRA_PA9_Pos) /*!< 0x00000200 */ 7596 #define PWR_PUCRA_PA9 PWR_PUCRA_PA9_Msk /*!< Port PA9 Pull-Up set */ 7597 #define PWR_PUCRA_PA8_Pos (8U) 7598 #define PWR_PUCRA_PA8_Msk (0x1UL << PWR_PUCRA_PA8_Pos) /*!< 0x00000100 */ 7599 #define PWR_PUCRA_PA8 PWR_PUCRA_PA8_Msk /*!< Port PA8 Pull-Up set */ 7600 #define PWR_PUCRA_PA7_Pos (7U) 7601 #define PWR_PUCRA_PA7_Msk (0x1UL << PWR_PUCRA_PA7_Pos) /*!< 0x00000080 */ 7602 #define PWR_PUCRA_PA7 PWR_PUCRA_PA7_Msk /*!< Port PA7 Pull-Up set */ 7603 #define PWR_PUCRA_PA6_Pos (6U) 7604 #define PWR_PUCRA_PA6_Msk (0x1UL << PWR_PUCRA_PA6_Pos) /*!< 0x00000040 */ 7605 #define PWR_PUCRA_PA6 PWR_PUCRA_PA6_Msk /*!< Port PA6 Pull-Up set */ 7606 #define PWR_PUCRA_PA5_Pos (5U) 7607 #define PWR_PUCRA_PA5_Msk (0x1UL << PWR_PUCRA_PA5_Pos) /*!< 0x00000020 */ 7608 #define PWR_PUCRA_PA5 PWR_PUCRA_PA5_Msk /*!< Port PA5 Pull-Up set */ 7609 #define PWR_PUCRA_PA4_Pos (4U) 7610 #define PWR_PUCRA_PA4_Msk (0x1UL << PWR_PUCRA_PA4_Pos) /*!< 0x00000010 */ 7611 #define PWR_PUCRA_PA4 PWR_PUCRA_PA4_Msk /*!< Port PA4 Pull-Up set */ 7612 #define PWR_PUCRA_PA3_Pos (3U) 7613 #define PWR_PUCRA_PA3_Msk (0x1UL << PWR_PUCRA_PA3_Pos) /*!< 0x00000008 */ 7614 #define PWR_PUCRA_PA3 PWR_PUCRA_PA3_Msk /*!< Port PA3 Pull-Up set */ 7615 #define PWR_PUCRA_PA2_Pos (2U) 7616 #define PWR_PUCRA_PA2_Msk (0x1UL << PWR_PUCRA_PA2_Pos) /*!< 0x00000004 */ 7617 #define PWR_PUCRA_PA2 PWR_PUCRA_PA2_Msk /*!< Port PA2 Pull-Up set */ 7618 #define PWR_PUCRA_PA1_Pos (1U) 7619 #define PWR_PUCRA_PA1_Msk (0x1UL << PWR_PUCRA_PA1_Pos) /*!< 0x00000002 */ 7620 #define PWR_PUCRA_PA1 PWR_PUCRA_PA1_Msk /*!< Port PA1 Pull-Up set */ 7621 #define PWR_PUCRA_PA0_Pos (0U) 7622 #define PWR_PUCRA_PA0_Msk (0x1UL << PWR_PUCRA_PA0_Pos) /*!< 0x00000001 */ 7623 #define PWR_PUCRA_PA0 PWR_PUCRA_PA0_Msk /*!< Port PA0 Pull-Up set */ 7624 7625 /******************** Bit definition for PWR_PDCRA register ********************/ 7626 #define PWR_PDCRA_PA14_Pos (14U) 7627 #define PWR_PDCRA_PA14_Msk (0x1UL << PWR_PDCRA_PA14_Pos) /*!< 0x00004000 */ 7628 #define PWR_PDCRA_PA14 PWR_PDCRA_PA14_Msk /*!< Port PA14 Pull-Down set */ 7629 #define PWR_PDCRA_PA12_Pos (12U) 7630 #define PWR_PDCRA_PA12_Msk (0x1UL << PWR_PDCRA_PA12_Pos) /*!< 0x00001000 */ 7631 #define PWR_PDCRA_PA12 PWR_PDCRA_PA12_Msk /*!< Port PA12 Pull-Down set */ 7632 #define PWR_PDCRA_PA11_Pos (11U) 7633 #define PWR_PDCRA_PA11_Msk (0x1UL << PWR_PDCRA_PA11_Pos) /*!< 0x00000800 */ 7634 #define PWR_PDCRA_PA11 PWR_PDCRA_PA11_Msk /*!< Port PA11 Pull-Down set */ 7635 #define PWR_PDCRA_PA10_Pos (10U) 7636 #define PWR_PDCRA_PA10_Msk (0x1UL << PWR_PDCRA_PA10_Pos) /*!< 0x00000400 */ 7637 #define PWR_PDCRA_PA10 PWR_PDCRA_PA10_Msk /*!< Port PA10 Pull-Down set */ 7638 #define PWR_PDCRA_PA9_Pos (9U) 7639 #define PWR_PDCRA_PA9_Msk (0x1UL << PWR_PDCRA_PA9_Pos) /*!< 0x00000200 */ 7640 #define PWR_PDCRA_PA9 PWR_PDCRA_PA9_Msk /*!< Port PA9 Pull-Down set */ 7641 #define PWR_PDCRA_PA8_Pos (8U) 7642 #define PWR_PDCRA_PA8_Msk (0x1UL << PWR_PDCRA_PA8_Pos) /*!< 0x00000100 */ 7643 #define PWR_PDCRA_PA8 PWR_PDCRA_PA8_Msk /*!< Port PA8 Pull-Down set */ 7644 #define PWR_PDCRA_PA7_Pos (7U) 7645 #define PWR_PDCRA_PA7_Msk (0x1UL << PWR_PDCRA_PA7_Pos) /*!< 0x00000080 */ 7646 #define PWR_PDCRA_PA7 PWR_PDCRA_PA7_Msk /*!< Port PA7 Pull-Down set */ 7647 #define PWR_PDCRA_PA6_Pos (6U) 7648 #define PWR_PDCRA_PA6_Msk (0x1UL << PWR_PDCRA_PA6_Pos) /*!< 0x00000040 */ 7649 #define PWR_PDCRA_PA6 PWR_PDCRA_PA6_Msk /*!< Port PA6 Pull-Down set */ 7650 #define PWR_PDCRA_PA5_Pos (5U) 7651 #define PWR_PDCRA_PA5_Msk (0x1UL << PWR_PDCRA_PA5_Pos) /*!< 0x00000020 */ 7652 #define PWR_PDCRA_PA5 PWR_PDCRA_PA5_Msk /*!< Port PA5 Pull-Down set */ 7653 #define PWR_PDCRA_PA4_Pos (4U) 7654 #define PWR_PDCRA_PA4_Msk (0x1UL << PWR_PDCRA_PA4_Pos) /*!< 0x00000010 */ 7655 #define PWR_PDCRA_PA4 PWR_PDCRA_PA4_Msk /*!< Port PA4 Pull-Down set */ 7656 #define PWR_PDCRA_PA3_Pos (3U) 7657 #define PWR_PDCRA_PA3_Msk (0x1UL << PWR_PDCRA_PA3_Pos) /*!< 0x00000008 */ 7658 #define PWR_PDCRA_PA3 PWR_PDCRA_PA3_Msk /*!< Port PA3 Pull-Down set */ 7659 #define PWR_PDCRA_PA2_Pos (2U) 7660 #define PWR_PDCRA_PA2_Msk (0x1UL << PWR_PDCRA_PA2_Pos) /*!< 0x00000004 */ 7661 #define PWR_PDCRA_PA2 PWR_PDCRA_PA2_Msk /*!< Port PA2 Pull-Down set */ 7662 #define PWR_PDCRA_PA1_Pos (1U) 7663 #define PWR_PDCRA_PA1_Msk (0x1UL << PWR_PDCRA_PA1_Pos) /*!< 0x00000002 */ 7664 #define PWR_PDCRA_PA1 PWR_PDCRA_PA1_Msk /*!< Port PA1 Pull-Down set */ 7665 #define PWR_PDCRA_PA0_Pos (0U) 7666 #define PWR_PDCRA_PA0_Msk (0x1UL << PWR_PDCRA_PA0_Pos) /*!< 0x00000001 */ 7667 #define PWR_PDCRA_PA0 PWR_PDCRA_PA0_Msk /*!< Port PA0 Pull-Down set */ 7668 7669 /******************** Bit definition for PWR_PUCRB register ********************/ 7670 7671 #define PWR_PUCRB_PB15_Pos (15U) 7672 #define PWR_PUCRB_PB15_Msk (0x1UL << PWR_PUCRB_PB15_Pos) /*!< 0x00008000 */ 7673 #define PWR_PUCRB_PB15 PWR_PUCRB_PB15_Msk /*!< Port PB15 Pull-Up set */ 7674 #define PWR_PUCRB_PB14_Pos (14U) 7675 #define PWR_PUCRB_PB14_Msk (0x1UL << PWR_PUCRB_PB14_Pos) /*!< 0x00004000 */ 7676 #define PWR_PUCRB_PB14 PWR_PUCRB_PB14_Msk /*!< Port PB14 Pull-Up set */ 7677 #define PWR_PUCRB_PB13_Pos (13U) 7678 #define PWR_PUCRB_PB13_Msk (0x1UL << PWR_PUCRB_PB13_Pos) /*!< 0x00002000 */ 7679 #define PWR_PUCRB_PB13 PWR_PUCRB_PB13_Msk /*!< Port PB13 Pull-Up set */ 7680 #define PWR_PUCRB_PB12_Pos (12U) 7681 #define PWR_PUCRB_PB12_Msk (0x1UL << PWR_PUCRB_PB12_Pos) /*!< 0x00001000 */ 7682 #define PWR_PUCRB_PB12 PWR_PUCRB_PB12_Msk /*!< Port PB12 Pull-Up set */ 7683 #define PWR_PUCRB_PB11_Pos (11U) 7684 #define PWR_PUCRB_PB11_Msk (0x1UL << PWR_PUCRB_PB11_Pos) /*!< 0x00000800 */ 7685 #define PWR_PUCRB_PB11 PWR_PUCRB_PB11_Msk /*!< Port PB11 Pull-Up set */ 7686 #define PWR_PUCRB_PB10_Pos (10U) 7687 #define PWR_PUCRB_PB10_Msk (0x1UL << PWR_PUCRB_PB10_Pos) /*!< 0x00000400 */ 7688 #define PWR_PUCRB_PB10 PWR_PUCRB_PB10_Msk /*!< Port PB10 Pull-Up set */ 7689 #define PWR_PUCRB_PB9_Pos (9U) 7690 #define PWR_PUCRB_PB9_Msk (0x1UL << PWR_PUCRB_PB9_Pos) /*!< 0x00000200 */ 7691 #define PWR_PUCRB_PB9 PWR_PUCRB_PB9_Msk /*!< Port PB9 Pull-Up set */ 7692 #define PWR_PUCRB_PB8_Pos (8U) 7693 #define PWR_PUCRB_PB8_Msk (0x1UL << PWR_PUCRB_PB8_Pos) /*!< 0x00000100 */ 7694 #define PWR_PUCRB_PB8 PWR_PUCRB_PB8_Msk /*!< Port PB8 Pull-Up set */ 7695 #define PWR_PUCRB_PB7_Pos (7U) 7696 #define PWR_PUCRB_PB7_Msk (0x1UL << PWR_PUCRB_PB7_Pos) /*!< 0x00000080 */ 7697 #define PWR_PUCRB_PB7 PWR_PUCRB_PB7_Msk /*!< Port PB7 Pull-Up set */ 7698 #define PWR_PUCRB_PB6_Pos (6U) 7699 #define PWR_PUCRB_PB6_Msk (0x1UL << PWR_PUCRB_PB6_Pos) /*!< 0x00000040 */ 7700 #define PWR_PUCRB_PB6 PWR_PUCRB_PB6_Msk /*!< Port PB6 Pull-Up set */ 7701 #define PWR_PUCRB_PB5_Pos (5U) 7702 #define PWR_PUCRB_PB5_Msk (0x1UL << PWR_PUCRB_PB5_Pos) /*!< 0x00000020 */ 7703 #define PWR_PUCRB_PB5 PWR_PUCRB_PB5_Msk /*!< Port PB5 Pull-Up set */ 7704 #define PWR_PUCRB_PB4_Pos (4U) 7705 #define PWR_PUCRB_PB4_Msk (0x1UL << PWR_PUCRB_PB4_Pos) /*!< 0x00000010 */ 7706 #define PWR_PUCRB_PB4 PWR_PUCRB_PB4_Msk /*!< Port PB4 Pull-Up set */ 7707 #define PWR_PUCRB_PB3_Pos (3U) 7708 #define PWR_PUCRB_PB3_Msk (0x1UL << PWR_PUCRB_PB3_Pos) /*!< 0x00000008 */ 7709 #define PWR_PUCRB_PB3 PWR_PUCRB_PB3_Msk /*!< Port PB3 Pull-Up set */ 7710 #define PWR_PUCRB_PB2_Pos (2U) 7711 #define PWR_PUCRB_PB2_Msk (0x1UL << PWR_PUCRB_PB2_Pos) /*!< 0x00000004 */ 7712 #define PWR_PUCRB_PB2 PWR_PUCRB_PB2_Msk /*!< Port PB2 Pull-Up set */ 7713 #define PWR_PUCRB_PB1_Pos (1U) 7714 #define PWR_PUCRB_PB1_Msk (0x1UL << PWR_PUCRB_PB1_Pos) /*!< 0x00000002 */ 7715 #define PWR_PUCRB_PB1 PWR_PUCRB_PB1_Msk /*!< Port PB1 Pull-Up set */ 7716 #define PWR_PUCRB_PB0_Pos (0U) 7717 #define PWR_PUCRB_PB0_Msk (0x1UL << PWR_PUCRB_PB0_Pos) /*!< 0x00000001 */ 7718 #define PWR_PUCRB_PB0 PWR_PUCRB_PB0_Msk /*!< Port PB0 Pull-Up set */ 7719 7720 /******************** Bit definition for PWR_PDCRB register ********************/ 7721 #define PWR_PDCRB_PB15_Pos (15U) 7722 #define PWR_PDCRB_PB15_Msk (0x1UL << PWR_PDCRB_PB15_Pos) /*!< 0x00008000 */ 7723 #define PWR_PDCRB_PB15 PWR_PDCRB_PB15_Msk /*!< Port PB15 Pull-Down set */ 7724 #define PWR_PDCRB_PB14_Pos (14U) 7725 #define PWR_PDCRB_PB14_Msk (0x1UL << PWR_PDCRB_PB14_Pos) /*!< 0x00004000 */ 7726 #define PWR_PDCRB_PB14 PWR_PDCRB_PB14_Msk /*!< Port PB14 Pull-Down set */ 7727 #define PWR_PDCRB_PB13_Pos (13U) 7728 #define PWR_PDCRB_PB13_Msk (0x1UL << PWR_PDCRB_PB13_Pos) /*!< 0x00002000 */ 7729 #define PWR_PDCRB_PB13 PWR_PDCRB_PB13_Msk /*!< Port PB13 Pull-Down set */ 7730 #define PWR_PDCRB_PB12_Pos (12U) 7731 #define PWR_PDCRB_PB12_Msk (0x1UL << PWR_PDCRB_PB12_Pos) /*!< 0x00001000 */ 7732 #define PWR_PDCRB_PB12 PWR_PDCRB_PB12_Msk /*!< Port PB12 Pull-Down set */ 7733 #define PWR_PDCRB_PB11_Pos (11U) 7734 #define PWR_PDCRB_PB11_Msk (0x1UL << PWR_PDCRB_PB11_Pos) /*!< 0x00000800 */ 7735 #define PWR_PDCRB_PB11 PWR_PDCRB_PB11_Msk /*!< Port PB11 Pull-Down set */ 7736 #define PWR_PDCRB_PB10_Pos (10U) 7737 #define PWR_PDCRB_PB10_Msk (0x1UL << PWR_PDCRB_PB10_Pos) /*!< 0x00000400 */ 7738 #define PWR_PDCRB_PB10 PWR_PDCRB_PB10_Msk /*!< Port PB10 Pull-Down set */ 7739 #define PWR_PDCRB_PB9_Pos (9U) 7740 #define PWR_PDCRB_PB9_Msk (0x1UL << PWR_PDCRB_PB9_Pos) /*!< 0x00000200 */ 7741 #define PWR_PDCRB_PB9 PWR_PDCRB_PB9_Msk /*!< Port PB9 Pull-Down set */ 7742 #define PWR_PDCRB_PB8_Pos (8U) 7743 #define PWR_PDCRB_PB8_Msk (0x1UL << PWR_PDCRB_PB8_Pos) /*!< 0x00000100 */ 7744 #define PWR_PDCRB_PB8 PWR_PDCRB_PB8_Msk /*!< Port PB8 Pull-Down set */ 7745 #define PWR_PDCRB_PB7_Pos (7U) 7746 #define PWR_PDCRB_PB7_Msk (0x1UL << PWR_PDCRB_PB7_Pos) /*!< 0x00000080 */ 7747 #define PWR_PDCRB_PB7 PWR_PDCRB_PB7_Msk /*!< Port PB7 Pull-Down set */ 7748 #define PWR_PDCRB_PB6_Pos (6U) 7749 #define PWR_PDCRB_PB6_Msk (0x1UL << PWR_PDCRB_PB6_Pos) /*!< 0x00000040 */ 7750 #define PWR_PDCRB_PB6 PWR_PDCRB_PB6_Msk /*!< Port PB6 Pull-Down set */ 7751 #define PWR_PDCRB_PB5_Pos (5U) 7752 #define PWR_PDCRB_PB5_Msk (0x1UL << PWR_PDCRB_PB5_Pos) /*!< 0x00000020 */ 7753 #define PWR_PDCRB_PB5 PWR_PDCRB_PB5_Msk /*!< Port PB5 Pull-Down set */ 7754 #define PWR_PDCRB_PB3_Pos (3U) 7755 #define PWR_PDCRB_PB3_Msk (0x1UL << PWR_PDCRB_PB3_Pos) /*!< 0x00000008 */ 7756 #define PWR_PDCRB_PB3 PWR_PDCRB_PB3_Msk /*!< Port PB3 Pull-Down set */ 7757 #define PWR_PDCRB_PB2_Pos (2U) 7758 #define PWR_PDCRB_PB2_Msk (0x1UL << PWR_PDCRB_PB2_Pos) /*!< 0x00000004 */ 7759 #define PWR_PDCRB_PB2 PWR_PDCRB_PB2_Msk /*!< Port PB2 Pull-Down set */ 7760 #define PWR_PDCRB_PB1_Pos (1U) 7761 #define PWR_PDCRB_PB1_Msk (0x1UL << PWR_PDCRB_PB1_Pos) /*!< 0x00000002 */ 7762 #define PWR_PDCRB_PB1 PWR_PDCRB_PB1_Msk /*!< Port PB1 Pull-Down set */ 7763 #define PWR_PDCRB_PB0_Pos (0U) 7764 #define PWR_PDCRB_PB0_Msk (0x1UL << PWR_PDCRB_PB0_Pos) /*!< 0x00000001 */ 7765 #define PWR_PDCRB_PB0 PWR_PDCRB_PB0_Msk /*!< Port PB0 Pull-Down set */ 7766 7767 /******************** Bit definition for PWR_PUCRC register ********************/ 7768 #define PWR_PUCRC_PC15_Pos (15U) 7769 #define PWR_PUCRC_PC15_Msk (0x1UL << PWR_PUCRC_PC15_Pos) /*!< 0x00008000 */ 7770 #define PWR_PUCRC_PC15 PWR_PUCRC_PC15_Msk /*!< Port PC15 Pull-Up set */ 7771 #define PWR_PUCRC_PC14_Pos (14U) 7772 #define PWR_PUCRC_PC14_Msk (0x1UL << PWR_PUCRC_PC14_Pos) /*!< 0x00004000 */ 7773 #define PWR_PUCRC_PC14 PWR_PUCRC_PC14_Msk /*!< Port PC14 Pull-Up set */ 7774 #define PWR_PUCRC_PC13_Pos (13U) 7775 #define PWR_PUCRC_PC13_Msk (0x1UL << PWR_PUCRC_PC13_Pos) /*!< 0x00002000 */ 7776 #define PWR_PUCRC_PC13 PWR_PUCRC_PC13_Msk /*!< Port PC13 Pull-Up set */ 7777 #define PWR_PUCRC_PC12_Pos (12U) 7778 #define PWR_PUCRC_PC12_Msk (0x1UL << PWR_PUCRC_PC12_Pos) /*!< 0x00001000 */ 7779 #define PWR_PUCRC_PC12 PWR_PUCRC_PC12_Msk /*!< Port PC12 Pull-Up set */ 7780 #define PWR_PUCRC_PC11_Pos (11U) 7781 #define PWR_PUCRC_PC11_Msk (0x1UL << PWR_PUCRC_PC11_Pos) /*!< 0x00000800 */ 7782 #define PWR_PUCRC_PC11 PWR_PUCRC_PC11_Msk /*!< Port PC11 Pull-Up set */ 7783 #define PWR_PUCRC_PC10_Pos (10U) 7784 #define PWR_PUCRC_PC10_Msk (0x1UL << PWR_PUCRC_PC10_Pos) /*!< 0x00000400 */ 7785 #define PWR_PUCRC_PC10 PWR_PUCRC_PC10_Msk /*!< Port PC10 Pull-Up set */ 7786 #define PWR_PUCRC_PC9_Pos (9U) 7787 #define PWR_PUCRC_PC9_Msk (0x1UL << PWR_PUCRC_PC9_Pos) /*!< 0x00000200 */ 7788 #define PWR_PUCRC_PC9 PWR_PUCRC_PC9_Msk /*!< Port PC9 Pull-Up set */ 7789 #define PWR_PUCRC_PC8_Pos (8U) 7790 #define PWR_PUCRC_PC8_Msk (0x1UL << PWR_PUCRC_PC8_Pos) /*!< 0x00000100 */ 7791 #define PWR_PUCRC_PC8 PWR_PUCRC_PC8_Msk /*!< Port PC8 Pull-Up set */ 7792 #define PWR_PUCRC_PC7_Pos (7U) 7793 #define PWR_PUCRC_PC7_Msk (0x1UL << PWR_PUCRC_PC7_Pos) /*!< 0x00000080 */ 7794 #define PWR_PUCRC_PC7 PWR_PUCRC_PC7_Msk /*!< Port PC7 Pull-Up set */ 7795 #define PWR_PUCRC_PC6_Pos (6U) 7796 #define PWR_PUCRC_PC6_Msk (0x1UL << PWR_PUCRC_PC6_Pos) /*!< 0x00000040 */ 7797 #define PWR_PUCRC_PC6 PWR_PUCRC_PC6_Msk /*!< Port PC6 Pull-Up set */ 7798 #define PWR_PUCRC_PC5_Pos (5U) 7799 #define PWR_PUCRC_PC5_Msk (0x1UL << PWR_PUCRC_PC5_Pos) /*!< 0x00000020 */ 7800 #define PWR_PUCRC_PC5 PWR_PUCRC_PC5_Msk /*!< Port PC5 Pull-Up set */ 7801 #define PWR_PUCRC_PC4_Pos (4U) 7802 #define PWR_PUCRC_PC4_Msk (0x1UL << PWR_PUCRC_PC4_Pos) /*!< 0x00000010 */ 7803 #define PWR_PUCRC_PC4 PWR_PUCRC_PC4_Msk /*!< Port PC4 Pull-Up set */ 7804 #define PWR_PUCRC_PC3_Pos (3U) 7805 #define PWR_PUCRC_PC3_Msk (0x1UL << PWR_PUCRC_PC3_Pos) /*!< 0x00000008 */ 7806 #define PWR_PUCRC_PC3 PWR_PUCRC_PC3_Msk /*!< Port PC3 Pull-Up set */ 7807 #define PWR_PUCRC_PC2_Pos (2U) 7808 #define PWR_PUCRC_PC2_Msk (0x1UL << PWR_PUCRC_PC2_Pos) /*!< 0x00000004 */ 7809 #define PWR_PUCRC_PC2 PWR_PUCRC_PC2_Msk /*!< Port PC2 Pull-Up set */ 7810 #define PWR_PUCRC_PC1_Pos (1U) 7811 #define PWR_PUCRC_PC1_Msk (0x1UL << PWR_PUCRC_PC1_Pos) /*!< 0x00000002 */ 7812 #define PWR_PUCRC_PC1 PWR_PUCRC_PC1_Msk /*!< Port PC1 Pull-Up set */ 7813 #define PWR_PUCRC_PC0_Pos (0U) 7814 #define PWR_PUCRC_PC0_Msk (0x1UL << PWR_PUCRC_PC0_Pos) /*!< 0x00000001 */ 7815 #define PWR_PUCRC_PC0 PWR_PUCRC_PC0_Msk /*!< Port PC0 Pull-Up set */ 7816 7817 /******************** Bit definition for PWR_PDCRC register ********************/ 7818 #define PWR_PDCRC_PC15_Pos (15U) 7819 #define PWR_PDCRC_PC15_Msk (0x1UL << PWR_PDCRC_PC15_Pos) /*!< 0x00008000 */ 7820 #define PWR_PDCRC_PC15 PWR_PDCRC_PC15_Msk /*!< Port PC15 Pull-Down set */ 7821 #define PWR_PDCRC_PC14_Pos (14U) 7822 #define PWR_PDCRC_PC14_Msk (0x1UL << PWR_PDCRC_PC14_Pos) /*!< 0x00004000 */ 7823 #define PWR_PDCRC_PC14 PWR_PDCRC_PC14_Msk /*!< Port PC14 Pull-Down set */ 7824 #define PWR_PDCRC_PC13_Pos (13U) 7825 #define PWR_PDCRC_PC13_Msk (0x1UL << PWR_PDCRC_PC13_Pos) /*!< 0x00002000 */ 7826 #define PWR_PDCRC_PC13 PWR_PDCRC_PC13_Msk /*!< Port PC13 Pull-Down set */ 7827 #define PWR_PDCRC_PC12_Pos (12U) 7828 #define PWR_PDCRC_PC12_Msk (0x1UL << PWR_PDCRC_PC12_Pos) /*!< 0x00001000 */ 7829 #define PWR_PDCRC_PC12 PWR_PDCRC_PC12_Msk /*!< Port PC12 Pull-Down set */ 7830 #define PWR_PDCRC_PC11_Pos (11U) 7831 #define PWR_PDCRC_PC11_Msk (0x1UL << PWR_PDCRC_PC11_Pos) /*!< 0x00000800 */ 7832 #define PWR_PDCRC_PC11 PWR_PDCRC_PC11_Msk /*!< Port PC11 Pull-Down set */ 7833 #define PWR_PDCRC_PC10_Pos (10U) 7834 #define PWR_PDCRC_PC10_Msk (0x1UL << PWR_PDCRC_PC10_Pos) /*!< 0x00000400 */ 7835 #define PWR_PDCRC_PC10 PWR_PDCRC_PC10_Msk /*!< Port PC10 Pull-Down set */ 7836 #define PWR_PDCRC_PC9_Pos (9U) 7837 #define PWR_PDCRC_PC9_Msk (0x1UL << PWR_PDCRC_PC9_Pos) /*!< 0x00000200 */ 7838 #define PWR_PDCRC_PC9 PWR_PDCRC_PC9_Msk /*!< Port PC9 Pull-Down set */ 7839 #define PWR_PDCRC_PC8_Pos (8U) 7840 #define PWR_PDCRC_PC8_Msk (0x1UL << PWR_PDCRC_PC8_Pos) /*!< 0x00000100 */ 7841 #define PWR_PDCRC_PC8 PWR_PDCRC_PC8_Msk /*!< Port PC8 Pull-Down set */ 7842 #define PWR_PDCRC_PC7_Pos (7U) 7843 #define PWR_PDCRC_PC7_Msk (0x1UL << PWR_PDCRC_PC7_Pos) /*!< 0x00000080 */ 7844 #define PWR_PDCRC_PC7 PWR_PDCRC_PC7_Msk /*!< Port PC7 Pull-Down set */ 7845 #define PWR_PDCRC_PC6_Pos (6U) 7846 #define PWR_PDCRC_PC6_Msk (0x1UL << PWR_PDCRC_PC6_Pos) /*!< 0x00000040 */ 7847 #define PWR_PDCRC_PC6 PWR_PDCRC_PC6_Msk /*!< Port PC6 Pull-Down set */ 7848 #define PWR_PDCRC_PC5_Pos (5U) 7849 #define PWR_PDCRC_PC5_Msk (0x1UL << PWR_PDCRC_PC5_Pos) /*!< 0x00000020 */ 7850 #define PWR_PDCRC_PC5 PWR_PDCRC_PC5_Msk /*!< Port PC5 Pull-Down set */ 7851 #define PWR_PDCRC_PC4_Pos (4U) 7852 #define PWR_PDCRC_PC4_Msk (0x1UL << PWR_PDCRC_PC4_Pos) /*!< 0x00000010 */ 7853 #define PWR_PDCRC_PC4 PWR_PDCRC_PC4_Msk /*!< Port PC4 Pull-Down set */ 7854 #define PWR_PDCRC_PC3_Pos (3U) 7855 #define PWR_PDCRC_PC3_Msk (0x1UL << PWR_PDCRC_PC3_Pos) /*!< 0x00000008 */ 7856 #define PWR_PDCRC_PC3 PWR_PDCRC_PC3_Msk /*!< Port PC3 Pull-Down set */ 7857 #define PWR_PDCRC_PC2_Pos (2U) 7858 #define PWR_PDCRC_PC2_Msk (0x1UL << PWR_PDCRC_PC2_Pos) /*!< 0x00000004 */ 7859 #define PWR_PDCRC_PC2 PWR_PDCRC_PC2_Msk /*!< Port PC2 Pull-Down set */ 7860 #define PWR_PDCRC_PC1_Pos (1U) 7861 #define PWR_PDCRC_PC1_Msk (0x1UL << PWR_PDCRC_PC1_Pos) /*!< 0x00000002 */ 7862 #define PWR_PDCRC_PC1 PWR_PDCRC_PC1_Msk /*!< Port PC1 Pull-Down set */ 7863 #define PWR_PDCRC_PC0_Pos (0U) 7864 #define PWR_PDCRC_PC0_Msk (0x1UL << PWR_PDCRC_PC0_Pos) /*!< 0x00000001 */ 7865 #define PWR_PDCRC_PC0 PWR_PDCRC_PC0_Msk /*!< Port PC0 Pull-Down set */ 7866 7867 /******************** Bit definition for PWR_PUCRD register ********************/ 7868 #define PWR_PUCRD_PD15_Pos (15U) 7869 #define PWR_PUCRD_PD15_Msk (0x1UL << PWR_PUCRD_PD15_Pos) /*!< 0x00008000 */ 7870 #define PWR_PUCRD_PD15 PWR_PUCRD_PD15_Msk /*!< Port PD15 Pull-Up set */ 7871 #define PWR_PUCRD_PD14_Pos (14U) 7872 #define PWR_PUCRD_PD14_Msk (0x1UL << PWR_PUCRD_PD14_Pos) /*!< 0x00004000 */ 7873 #define PWR_PUCRD_PD14 PWR_PUCRD_PD14_Msk /*!< Port PD14 Pull-Up set */ 7874 #define PWR_PUCRD_PD13_Pos (13U) 7875 #define PWR_PUCRD_PD13_Msk (0x1UL << PWR_PUCRD_PD13_Pos) /*!< 0x00002000 */ 7876 #define PWR_PUCRD_PD13 PWR_PUCRD_PD13_Msk /*!< Port PD13 Pull-Up set */ 7877 #define PWR_PUCRD_PD12_Pos (12U) 7878 #define PWR_PUCRD_PD12_Msk (0x1UL << PWR_PUCRD_PD12_Pos) /*!< 0x00001000 */ 7879 #define PWR_PUCRD_PD12 PWR_PUCRD_PD12_Msk /*!< Port PD12 Pull-Up set */ 7880 #define PWR_PUCRD_PD11_Pos (11U) 7881 #define PWR_PUCRD_PD11_Msk (0x1UL << PWR_PUCRD_PD11_Pos) /*!< 0x00000800 */ 7882 #define PWR_PUCRD_PD11 PWR_PUCRD_PD11_Msk /*!< Port PD11 Pull-Up set */ 7883 #define PWR_PUCRD_PD10_Pos (10U) 7884 #define PWR_PUCRD_PD10_Msk (0x1UL << PWR_PUCRD_PD10_Pos) /*!< 0x00000400 */ 7885 #define PWR_PUCRD_PD10 PWR_PUCRD_PD10_Msk /*!< Port PD10 Pull-Up set */ 7886 #define PWR_PUCRD_PD9_Pos (9U) 7887 #define PWR_PUCRD_PD9_Msk (0x1UL << PWR_PUCRD_PD9_Pos) /*!< 0x00000200 */ 7888 #define PWR_PUCRD_PD9 PWR_PUCRD_PD9_Msk /*!< Port PD9 Pull-Up set */ 7889 #define PWR_PUCRD_PD8_Pos (8U) 7890 #define PWR_PUCRD_PD8_Msk (0x1UL << PWR_PUCRD_PD8_Pos) /*!< 0x00000100 */ 7891 #define PWR_PUCRD_PD8 PWR_PUCRD_PD8_Msk /*!< Port PD8 Pull-Up set */ 7892 #define PWR_PUCRD_PD7_Pos (7U) 7893 #define PWR_PUCRD_PD7_Msk (0x1UL << PWR_PUCRD_PD7_Pos) /*!< 0x00000080 */ 7894 #define PWR_PUCRD_PD7 PWR_PUCRD_PD7_Msk /*!< Port PD7 Pull-Up set */ 7895 #define PWR_PUCRD_PD6_Pos (6U) 7896 #define PWR_PUCRD_PD6_Msk (0x1UL << PWR_PUCRD_PD6_Pos) /*!< 0x00000040 */ 7897 #define PWR_PUCRD_PD6 PWR_PUCRD_PD6_Msk /*!< Port PD6 Pull-Up set */ 7898 #define PWR_PUCRD_PD5_Pos (5U) 7899 #define PWR_PUCRD_PD5_Msk (0x1UL << PWR_PUCRD_PD5_Pos) /*!< 0x00000020 */ 7900 #define PWR_PUCRD_PD5 PWR_PUCRD_PD5_Msk /*!< Port PD5 Pull-Up set */ 7901 #define PWR_PUCRD_PD4_Pos (4U) 7902 #define PWR_PUCRD_PD4_Msk (0x1UL << PWR_PUCRD_PD4_Pos) /*!< 0x00000010 */ 7903 #define PWR_PUCRD_PD4 PWR_PUCRD_PD4_Msk /*!< Port PD4 Pull-Up set */ 7904 #define PWR_PUCRD_PD3_Pos (3U) 7905 #define PWR_PUCRD_PD3_Msk (0x1UL << PWR_PUCRD_PD3_Pos) /*!< 0x00000008 */ 7906 #define PWR_PUCRD_PD3 PWR_PUCRD_PD3_Msk /*!< Port PD3 Pull-Up set */ 7907 #define PWR_PUCRD_PD2_Pos (2U) 7908 #define PWR_PUCRD_PD2_Msk (0x1UL << PWR_PUCRD_PD2_Pos) /*!< 0x00000004 */ 7909 #define PWR_PUCRD_PD2 PWR_PUCRD_PD2_Msk /*!< Port PD2 Pull-Up set */ 7910 #define PWR_PUCRD_PD1_Pos (1U) 7911 #define PWR_PUCRD_PD1_Msk (0x1UL << PWR_PUCRD_PD1_Pos) /*!< 0x00000002 */ 7912 #define PWR_PUCRD_PD1 PWR_PUCRD_PD1_Msk /*!< Port PD1 Pull-Up set */ 7913 #define PWR_PUCRD_PD0_Pos (0U) 7914 #define PWR_PUCRD_PD0_Msk (0x1UL << PWR_PUCRD_PD0_Pos) /*!< 0x00000001 */ 7915 #define PWR_PUCRD_PD0 PWR_PUCRD_PD0_Msk /*!< Port PD0 Pull-Up set */ 7916 7917 /******************** Bit definition for PWR_PDCRD register ********************/ 7918 #define PWR_PDCRD_PD15_Pos (15U) 7919 #define PWR_PDCRD_PD15_Msk (0x1UL << PWR_PDCRD_PD15_Pos) /*!< 0x00008000 */ 7920 #define PWR_PDCRD_PD15 PWR_PDCRD_PD15_Msk /*!< Port PD15 Pull-Down set */ 7921 #define PWR_PDCRD_PD14_Pos (14U) 7922 #define PWR_PDCRD_PD14_Msk (0x1UL << PWR_PDCRD_PD14_Pos) /*!< 0x00004000 */ 7923 #define PWR_PDCRD_PD14 PWR_PDCRD_PD14_Msk /*!< Port PD14 Pull-Down set */ 7924 #define PWR_PDCRD_PD13_Pos (13U) 7925 #define PWR_PDCRD_PD13_Msk (0x1UL << PWR_PDCRD_PD13_Pos) /*!< 0x00002000 */ 7926 #define PWR_PDCRD_PD13 PWR_PDCRD_PD13_Msk /*!< Port PD13 Pull-Down set */ 7927 #define PWR_PDCRD_PD12_Pos (12U) 7928 #define PWR_PDCRD_PD12_Msk (0x1UL << PWR_PDCRD_PD12_Pos) /*!< 0x00001000 */ 7929 #define PWR_PDCRD_PD12 PWR_PDCRD_PD12_Msk /*!< Port PD12 Pull-Down set */ 7930 #define PWR_PDCRD_PD11_Pos (11U) 7931 #define PWR_PDCRD_PD11_Msk (0x1UL << PWR_PDCRD_PD11_Pos) /*!< 0x00000800 */ 7932 #define PWR_PDCRD_PD11 PWR_PDCRD_PD11_Msk /*!< Port PD11 Pull-Down set */ 7933 #define PWR_PDCRD_PD10_Pos (10U) 7934 #define PWR_PDCRD_PD10_Msk (0x1UL << PWR_PDCRD_PD10_Pos) /*!< 0x00000400 */ 7935 #define PWR_PDCRD_PD10 PWR_PDCRD_PD10_Msk /*!< Port PD10 Pull-Down set */ 7936 #define PWR_PDCRD_PD9_Pos (9U) 7937 #define PWR_PDCRD_PD9_Msk (0x1UL << PWR_PDCRD_PD9_Pos) /*!< 0x00000200 */ 7938 #define PWR_PDCRD_PD9 PWR_PDCRD_PD9_Msk /*!< Port PD9 Pull-Down set */ 7939 #define PWR_PDCRD_PD8_Pos (8U) 7940 #define PWR_PDCRD_PD8_Msk (0x1UL << PWR_PDCRD_PD8_Pos) /*!< 0x00000100 */ 7941 #define PWR_PDCRD_PD8 PWR_PDCRD_PD8_Msk /*!< Port PD8 Pull-Down set */ 7942 #define PWR_PDCRD_PD7_Pos (7U) 7943 #define PWR_PDCRD_PD7_Msk (0x1UL << PWR_PDCRD_PD7_Pos) /*!< 0x00000080 */ 7944 #define PWR_PDCRD_PD7 PWR_PDCRD_PD7_Msk /*!< Port PD7 Pull-Down set */ 7945 #define PWR_PDCRD_PD6_Pos (6U) 7946 #define PWR_PDCRD_PD6_Msk (0x1UL << PWR_PDCRD_PD6_Pos) /*!< 0x00000040 */ 7947 #define PWR_PDCRD_PD6 PWR_PDCRD_PD6_Msk /*!< Port PD6 Pull-Down set */ 7948 #define PWR_PDCRD_PD5_Pos (5U) 7949 #define PWR_PDCRD_PD5_Msk (0x1UL << PWR_PDCRD_PD5_Pos) /*!< 0x00000020 */ 7950 #define PWR_PDCRD_PD5 PWR_PDCRD_PD5_Msk /*!< Port PD5 Pull-Down set */ 7951 #define PWR_PDCRD_PD4_Pos (4U) 7952 #define PWR_PDCRD_PD4_Msk (0x1UL << PWR_PDCRD_PD4_Pos) /*!< 0x00000010 */ 7953 #define PWR_PDCRD_PD4 PWR_PDCRD_PD4_Msk /*!< Port PD4 Pull-Down set */ 7954 #define PWR_PDCRD_PD3_Pos (3U) 7955 #define PWR_PDCRD_PD3_Msk (0x1UL << PWR_PDCRD_PD3_Pos) /*!< 0x00000008 */ 7956 #define PWR_PDCRD_PD3 PWR_PDCRD_PD3_Msk /*!< Port PD3 Pull-Down set */ 7957 #define PWR_PDCRD_PD2_Pos (2U) 7958 #define PWR_PDCRD_PD2_Msk (0x1UL << PWR_PDCRD_PD2_Pos) /*!< 0x00000004 */ 7959 #define PWR_PDCRD_PD2 PWR_PDCRD_PD2_Msk /*!< Port PD2 Pull-Down set */ 7960 #define PWR_PDCRD_PD1_Pos (1U) 7961 #define PWR_PDCRD_PD1_Msk (0x1UL << PWR_PDCRD_PD1_Pos) /*!< 0x00000002 */ 7962 #define PWR_PDCRD_PD1 PWR_PDCRD_PD1_Msk /*!< Port PD1 Pull-Down set */ 7963 #define PWR_PDCRD_PD0_Pos (0U) 7964 #define PWR_PDCRD_PD0_Msk (0x1UL << PWR_PDCRD_PD0_Pos) /*!< 0x00000001 */ 7965 #define PWR_PDCRD_PD0 PWR_PDCRD_PD0_Msk /*!< Port PD0 Pull-Down set */ 7966 7967 /******************** Bit definition for PWR_PUCRE register ********************/ 7968 #define PWR_PUCRE_PE15_Pos (15U) 7969 #define PWR_PUCRE_PE15_Msk (0x1UL << PWR_PUCRE_PE15_Pos) /*!< 0x00008000 */ 7970 #define PWR_PUCRE_PE15 PWR_PUCRE_PE15_Msk /*!< Port PE15 Pull-Up set */ 7971 #define PWR_PUCRE_PE14_Pos (14U) 7972 #define PWR_PUCRE_PE14_Msk (0x1UL << PWR_PUCRE_PE14_Pos) /*!< 0x00004000 */ 7973 #define PWR_PUCRE_PE14 PWR_PUCRE_PE14_Msk /*!< Port PE14 Pull-Up set */ 7974 #define PWR_PUCRE_PE13_Pos (13U) 7975 #define PWR_PUCRE_PE13_Msk (0x1UL << PWR_PUCRE_PE13_Pos) /*!< 0x00002000 */ 7976 #define PWR_PUCRE_PE13 PWR_PUCRE_PE13_Msk /*!< Port PE13 Pull-Up set */ 7977 #define PWR_PUCRE_PE12_Pos (12U) 7978 #define PWR_PUCRE_PE12_Msk (0x1UL << PWR_PUCRE_PE12_Pos) /*!< 0x00001000 */ 7979 #define PWR_PUCRE_PE12 PWR_PUCRE_PE12_Msk /*!< Port PE12 Pull-Up set */ 7980 #define PWR_PUCRE_PE11_Pos (11U) 7981 #define PWR_PUCRE_PE11_Msk (0x1UL << PWR_PUCRE_PE11_Pos) /*!< 0x00000800 */ 7982 #define PWR_PUCRE_PE11 PWR_PUCRE_PE11_Msk /*!< Port PE11 Pull-Up set */ 7983 #define PWR_PUCRE_PE10_Pos (10U) 7984 #define PWR_PUCRE_PE10_Msk (0x1UL << PWR_PUCRE_PE10_Pos) /*!< 0x00000400 */ 7985 #define PWR_PUCRE_PE10 PWR_PUCRE_PE10_Msk /*!< Port PE10 Pull-Up set */ 7986 #define PWR_PUCRE_PE9_Pos (9U) 7987 #define PWR_PUCRE_PE9_Msk (0x1UL << PWR_PUCRE_PE9_Pos) /*!< 0x00000200 */ 7988 #define PWR_PUCRE_PE9 PWR_PUCRE_PE9_Msk /*!< Port PE9 Pull-Up set */ 7989 #define PWR_PUCRE_PE8_Pos (8U) 7990 #define PWR_PUCRE_PE8_Msk (0x1UL << PWR_PUCRE_PE8_Pos) /*!< 0x00000100 */ 7991 #define PWR_PUCRE_PE8 PWR_PUCRE_PE8_Msk /*!< Port PE8 Pull-Up set */ 7992 #define PWR_PUCRE_PE7_Pos (7U) 7993 #define PWR_PUCRE_PE7_Msk (0x1UL << PWR_PUCRE_PE7_Pos) /*!< 0x00000080 */ 7994 #define PWR_PUCRE_PE7 PWR_PUCRE_PE7_Msk /*!< Port PE7 Pull-Up set */ 7995 #define PWR_PUCRE_PE6_Pos (6U) 7996 #define PWR_PUCRE_PE6_Msk (0x1UL << PWR_PUCRE_PE6_Pos) /*!< 0x00000040 */ 7997 #define PWR_PUCRE_PE6 PWR_PUCRE_PE6_Msk /*!< Port PE6 Pull-Up set */ 7998 #define PWR_PUCRE_PE5_Pos (5U) 7999 #define PWR_PUCRE_PE5_Msk (0x1UL << PWR_PUCRE_PE5_Pos) /*!< 0x00000020 */ 8000 #define PWR_PUCRE_PE5 PWR_PUCRE_PE5_Msk /*!< Port PE5 Pull-Up set */ 8001 #define PWR_PUCRE_PE4_Pos (4U) 8002 #define PWR_PUCRE_PE4_Msk (0x1UL << PWR_PUCRE_PE4_Pos) /*!< 0x00000010 */ 8003 #define PWR_PUCRE_PE4 PWR_PUCRE_PE4_Msk /*!< Port PE4 Pull-Up set */ 8004 #define PWR_PUCRE_PE3_Pos (3U) 8005 #define PWR_PUCRE_PE3_Msk (0x1UL << PWR_PUCRE_PE3_Pos) /*!< 0x00000008 */ 8006 #define PWR_PUCRE_PE3 PWR_PUCRE_PE3_Msk /*!< Port PE3 Pull-Up set */ 8007 #define PWR_PUCRE_PE2_Pos (2U) 8008 #define PWR_PUCRE_PE2_Msk (0x1UL << PWR_PUCRE_PE2_Pos) /*!< 0x00000004 */ 8009 #define PWR_PUCRE_PE2 PWR_PUCRE_PE2_Msk /*!< Port PE2 Pull-Up set */ 8010 #define PWR_PUCRE_PE1_Pos (1U) 8011 #define PWR_PUCRE_PE1_Msk (0x1UL << PWR_PUCRE_PE1_Pos) /*!< 0x00000002 */ 8012 #define PWR_PUCRE_PE1 PWR_PUCRE_PE1_Msk /*!< Port PE1 Pull-Up set */ 8013 #define PWR_PUCRE_PE0_Pos (0U) 8014 #define PWR_PUCRE_PE0_Msk (0x1UL << PWR_PUCRE_PE0_Pos) /*!< 0x00000001 */ 8015 #define PWR_PUCRE_PE0 PWR_PUCRE_PE0_Msk /*!< Port PE0 Pull-Up set */ 8016 8017 /******************** Bit definition for PWR_PDCRE register ********************/ 8018 #define PWR_PDCRE_PE15_Pos (15U) 8019 #define PWR_PDCRE_PE15_Msk (0x1UL << PWR_PDCRE_PE15_Pos) /*!< 0x00008000 */ 8020 #define PWR_PDCRE_PE15 PWR_PDCRE_PE15_Msk /*!< Port PE15 Pull-Down set */ 8021 #define PWR_PDCRE_PE14_Pos (14U) 8022 #define PWR_PDCRE_PE14_Msk (0x1UL << PWR_PDCRE_PE14_Pos) /*!< 0x00004000 */ 8023 #define PWR_PDCRE_PE14 PWR_PDCRE_PE14_Msk /*!< Port PE14 Pull-Down set */ 8024 #define PWR_PDCRE_PE13_Pos (13U) 8025 #define PWR_PDCRE_PE13_Msk (0x1UL << PWR_PDCRE_PE13_Pos) /*!< 0x00002000 */ 8026 #define PWR_PDCRE_PE13 PWR_PDCRE_PE13_Msk /*!< Port PE13 Pull-Down set */ 8027 #define PWR_PDCRE_PE12_Pos (12U) 8028 #define PWR_PDCRE_PE12_Msk (0x1UL << PWR_PDCRE_PE12_Pos) /*!< 0x00001000 */ 8029 #define PWR_PDCRE_PE12 PWR_PDCRE_PE12_Msk /*!< Port PE12 Pull-Down set */ 8030 #define PWR_PDCRE_PE11_Pos (11U) 8031 #define PWR_PDCRE_PE11_Msk (0x1UL << PWR_PDCRE_PE11_Pos) /*!< 0x00000800 */ 8032 #define PWR_PDCRE_PE11 PWR_PDCRE_PE11_Msk /*!< Port PE11 Pull-Down set */ 8033 #define PWR_PDCRE_PE10_Pos (10U) 8034 #define PWR_PDCRE_PE10_Msk (0x1UL << PWR_PDCRE_PE10_Pos) /*!< 0x00000400 */ 8035 #define PWR_PDCRE_PE10 PWR_PDCRE_PE10_Msk /*!< Port PE10 Pull-Down set */ 8036 #define PWR_PDCRE_PE9_Pos (9U) 8037 #define PWR_PDCRE_PE9_Msk (0x1UL << PWR_PDCRE_PE9_Pos) /*!< 0x00000200 */ 8038 #define PWR_PDCRE_PE9 PWR_PDCRE_PE9_Msk /*!< Port PE9 Pull-Down set */ 8039 #define PWR_PDCRE_PE8_Pos (8U) 8040 #define PWR_PDCRE_PE8_Msk (0x1UL << PWR_PDCRE_PE8_Pos) /*!< 0x00000100 */ 8041 #define PWR_PDCRE_PE8 PWR_PDCRE_PE8_Msk /*!< Port PE8 Pull-Down set */ 8042 #define PWR_PDCRE_PE7_Pos (7U) 8043 #define PWR_PDCRE_PE7_Msk (0x1UL << PWR_PDCRE_PE7_Pos) /*!< 0x00000080 */ 8044 #define PWR_PDCRE_PE7 PWR_PDCRE_PE7_Msk /*!< Port PE7 Pull-Down set */ 8045 #define PWR_PDCRE_PE6_Pos (6U) 8046 #define PWR_PDCRE_PE6_Msk (0x1UL << PWR_PDCRE_PE6_Pos) /*!< 0x00000040 */ 8047 #define PWR_PDCRE_PE6 PWR_PDCRE_PE6_Msk /*!< Port PE6 Pull-Down set */ 8048 #define PWR_PDCRE_PE5_Pos (5U) 8049 #define PWR_PDCRE_PE5_Msk (0x1UL << PWR_PDCRE_PE5_Pos) /*!< 0x00000020 */ 8050 #define PWR_PDCRE_PE5 PWR_PDCRE_PE5_Msk /*!< Port PE5 Pull-Down set */ 8051 #define PWR_PDCRE_PE4_Pos (4U) 8052 #define PWR_PDCRE_PE4_Msk (0x1UL << PWR_PDCRE_PE4_Pos) /*!< 0x00000010 */ 8053 #define PWR_PDCRE_PE4 PWR_PDCRE_PE4_Msk /*!< Port PE4 Pull-Down set */ 8054 #define PWR_PDCRE_PE3_Pos (3U) 8055 #define PWR_PDCRE_PE3_Msk (0x1UL << PWR_PDCRE_PE3_Pos) /*!< 0x00000008 */ 8056 #define PWR_PDCRE_PE3 PWR_PDCRE_PE3_Msk /*!< Port PE3 Pull-Down set */ 8057 #define PWR_PDCRE_PE2_Pos (2U) 8058 #define PWR_PDCRE_PE2_Msk (0x1UL << PWR_PDCRE_PE2_Pos) /*!< 0x00000004 */ 8059 #define PWR_PDCRE_PE2 PWR_PDCRE_PE2_Msk /*!< Port PE2 Pull-Down set */ 8060 #define PWR_PDCRE_PE1_Pos (1U) 8061 #define PWR_PDCRE_PE1_Msk (0x1UL << PWR_PDCRE_PE1_Pos) /*!< 0x00000002 */ 8062 #define PWR_PDCRE_PE1 PWR_PDCRE_PE1_Msk /*!< Port PE1 Pull-Down set */ 8063 #define PWR_PDCRE_PE0_Pos (0U) 8064 #define PWR_PDCRE_PE0_Msk (0x1UL << PWR_PDCRE_PE0_Pos) /*!< 0x00000001 */ 8065 #define PWR_PDCRE_PE0 PWR_PDCRE_PE0_Msk /*!< Port PE0 Pull-Down set */ 8066 8067 /******************** Bit definition for PWR_PUCRF register ********************/ 8068 #define PWR_PUCRF_PF15_Pos (15U) 8069 #define PWR_PUCRF_PF15_Msk (0x1UL << PWR_PUCRF_PF15_Pos) /*!< 0x00008000 */ 8070 #define PWR_PUCRF_PF15 PWR_PUCRF_PF15_Msk /*!< Port PF15 Pull-Up set */ 8071 #define PWR_PUCRF_PF14_Pos (14U) 8072 #define PWR_PUCRF_PF14_Msk (0x1UL << PWR_PUCRF_PF14_Pos) /*!< 0x00004000 */ 8073 #define PWR_PUCRF_PF14 PWR_PUCRF_PF14_Msk /*!< Port PF14 Pull-Up set */ 8074 #define PWR_PUCRF_PF13_Pos (13U) 8075 #define PWR_PUCRF_PF13_Msk (0x1UL << PWR_PUCRF_PF13_Pos) /*!< 0x00002000 */ 8076 #define PWR_PUCRF_PF13 PWR_PUCRF_PF13_Msk /*!< Port PF13 Pull-Up set */ 8077 #define PWR_PUCRF_PF12_Pos (12U) 8078 #define PWR_PUCRF_PF12_Msk (0x1UL << PWR_PUCRF_PF12_Pos) /*!< 0x00001000 */ 8079 #define PWR_PUCRF_PF12 PWR_PUCRF_PF12_Msk /*!< Port PF12 Pull-Up set */ 8080 #define PWR_PUCRF_PF11_Pos (11U) 8081 #define PWR_PUCRF_PF11_Msk (0x1UL << PWR_PUCRF_PF11_Pos) /*!< 0x00000800 */ 8082 #define PWR_PUCRF_PF11 PWR_PUCRF_PF11_Msk /*!< Port PF11 Pull-Up set */ 8083 #define PWR_PUCRF_PF10_Pos (10U) 8084 #define PWR_PUCRF_PF10_Msk (0x1UL << PWR_PUCRF_PF10_Pos) /*!< 0x00000400 */ 8085 #define PWR_PUCRF_PF10 PWR_PUCRF_PF10_Msk /*!< Port PF10 Pull-Up set */ 8086 #define PWR_PUCRF_PF9_Pos (9U) 8087 #define PWR_PUCRF_PF9_Msk (0x1UL << PWR_PUCRF_PF9_Pos) /*!< 0x00000200 */ 8088 #define PWR_PUCRF_PF9 PWR_PUCRF_PF9_Msk /*!< Port PF9 Pull-Up set */ 8089 #define PWR_PUCRF_PF8_Pos (8U) 8090 #define PWR_PUCRF_PF8_Msk (0x1UL << PWR_PUCRF_PF8_Pos) /*!< 0x00000100 */ 8091 #define PWR_PUCRF_PF8 PWR_PUCRF_PF8_Msk /*!< Port PF8 Pull-Up set */ 8092 #define PWR_PUCRF_PF7_Pos (7U) 8093 #define PWR_PUCRF_PF7_Msk (0x1UL << PWR_PUCRF_PF7_Pos) /*!< 0x00000080 */ 8094 #define PWR_PUCRF_PF7 PWR_PUCRF_PF7_Msk /*!< Port PF7 Pull-Up set */ 8095 #define PWR_PUCRF_PF6_Pos (6U) 8096 #define PWR_PUCRF_PF6_Msk (0x1UL << PWR_PUCRF_PF6_Pos) /*!< 0x00000040 */ 8097 #define PWR_PUCRF_PF6 PWR_PUCRF_PF6_Msk /*!< Port PF6 Pull-Up set */ 8098 #define PWR_PUCRF_PF5_Pos (5U) 8099 #define PWR_PUCRF_PF5_Msk (0x1UL << PWR_PUCRF_PF5_Pos) /*!< 0x00000020 */ 8100 #define PWR_PUCRF_PF5 PWR_PUCRF_PF5_Msk /*!< Port PF5 Pull-Up set */ 8101 #define PWR_PUCRF_PF4_Pos (4U) 8102 #define PWR_PUCRF_PF4_Msk (0x1UL << PWR_PUCRF_PF4_Pos) /*!< 0x00000010 */ 8103 #define PWR_PUCRF_PF4 PWR_PUCRF_PF4_Msk /*!< Port PF4 Pull-Up set */ 8104 #define PWR_PUCRF_PF3_Pos (3U) 8105 #define PWR_PUCRF_PF3_Msk (0x1UL << PWR_PUCRF_PF3_Pos) /*!< 0x00000008 */ 8106 #define PWR_PUCRF_PF3 PWR_PUCRF_PF3_Msk /*!< Port PF3 Pull-Up set */ 8107 #define PWR_PUCRF_PF2_Pos (2U) 8108 #define PWR_PUCRF_PF2_Msk (0x1UL << PWR_PUCRF_PF2_Pos) /*!< 0x00000004 */ 8109 #define PWR_PUCRF_PF2 PWR_PUCRF_PF2_Msk /*!< Port PF2 Pull-Up set */ 8110 #define PWR_PUCRF_PF1_Pos (1U) 8111 #define PWR_PUCRF_PF1_Msk (0x1UL << PWR_PUCRF_PF1_Pos) /*!< 0x00000002 */ 8112 #define PWR_PUCRF_PF1 PWR_PUCRF_PF1_Msk /*!< Port PF1 Pull-Up set */ 8113 #define PWR_PUCRF_PF0_Pos (0U) 8114 #define PWR_PUCRF_PF0_Msk (0x1UL << PWR_PUCRF_PF0_Pos) /*!< 0x00000001 */ 8115 #define PWR_PUCRF_PF0 PWR_PUCRF_PF0_Msk /*!< Port PF0 Pull-Up set */ 8116 8117 /******************** Bit definition for PWR_PDCRF register ********************/ 8118 #define PWR_PDCRF_PF15_Pos (15U) 8119 #define PWR_PDCRF_PF15_Msk (0x1UL << PWR_PDCRF_PF15_Pos) /*!< 0x00008000 */ 8120 #define PWR_PDCRF_PF15 PWR_PDCRF_PF15_Msk /*!< Port PF15 Pull-Down set */ 8121 #define PWR_PDCRF_PF14_Pos (14U) 8122 #define PWR_PDCRF_PF14_Msk (0x1UL << PWR_PDCRF_PF14_Pos) /*!< 0x00004000 */ 8123 #define PWR_PDCRF_PF14 PWR_PDCRF_PF14_Msk /*!< Port PF14 Pull-Down set */ 8124 #define PWR_PDCRF_PF13_Pos (13U) 8125 #define PWR_PDCRF_PF13_Msk (0x1UL << PWR_PDCRF_PF13_Pos) /*!< 0x00002000 */ 8126 #define PWR_PDCRF_PF13 PWR_PDCRF_PF13_Msk /*!< Port PF13 Pull-Down set */ 8127 #define PWR_PDCRF_PF12_Pos (12U) 8128 #define PWR_PDCRF_PF12_Msk (0x1UL << PWR_PDCRF_PF12_Pos) /*!< 0x00001000 */ 8129 #define PWR_PDCRF_PF12 PWR_PDCRF_PF12_Msk /*!< Port PF12 Pull-Down set */ 8130 #define PWR_PDCRF_PF11_Pos (11U) 8131 #define PWR_PDCRF_PF11_Msk (0x1UL << PWR_PDCRF_PF11_Pos) /*!< 0x00000800 */ 8132 #define PWR_PDCRF_PF11 PWR_PDCRF_PF11_Msk /*!< Port PF11 Pull-Down set */ 8133 #define PWR_PDCRF_PF10_Pos (10U) 8134 #define PWR_PDCRF_PF10_Msk (0x1UL << PWR_PDCRF_PF10_Pos) /*!< 0x00000400 */ 8135 #define PWR_PDCRF_PF10 PWR_PDCRF_PF10_Msk /*!< Port PF10 Pull-Down set */ 8136 #define PWR_PDCRF_PF9_Pos (9U) 8137 #define PWR_PDCRF_PF9_Msk (0x1UL << PWR_PDCRF_PF9_Pos) /*!< 0x00000200 */ 8138 #define PWR_PDCRF_PF9 PWR_PDCRF_PF9_Msk /*!< Port PF9 Pull-Down set */ 8139 #define PWR_PDCRF_PF8_Pos (8U) 8140 #define PWR_PDCRF_PF8_Msk (0x1UL << PWR_PDCRF_PF8_Pos) /*!< 0x00000100 */ 8141 #define PWR_PDCRF_PF8 PWR_PDCRF_PF8_Msk /*!< Port PF8 Pull-Down set */ 8142 #define PWR_PDCRF_PF7_Pos (7U) 8143 #define PWR_PDCRF_PF7_Msk (0x1UL << PWR_PDCRF_PF7_Pos) /*!< 0x00000080 */ 8144 #define PWR_PDCRF_PF7 PWR_PDCRF_PF7_Msk /*!< Port PF7 Pull-Down set */ 8145 #define PWR_PDCRF_PF6_Pos (6U) 8146 #define PWR_PDCRF_PF6_Msk (0x1UL << PWR_PDCRF_PF6_Pos) /*!< 0x00000040 */ 8147 #define PWR_PDCRF_PF6 PWR_PDCRF_PF6_Msk /*!< Port PF6 Pull-Down set */ 8148 #define PWR_PDCRF_PF5_Pos (5U) 8149 #define PWR_PDCRF_PF5_Msk (0x1UL << PWR_PDCRF_PF5_Pos) /*!< 0x00000020 */ 8150 #define PWR_PDCRF_PF5 PWR_PDCRF_PF5_Msk /*!< Port PF5 Pull-Down set */ 8151 #define PWR_PDCRF_PF4_Pos (4U) 8152 #define PWR_PDCRF_PF4_Msk (0x1UL << PWR_PDCRF_PF4_Pos) /*!< 0x00000010 */ 8153 #define PWR_PDCRF_PF4 PWR_PDCRF_PF4_Msk /*!< Port PF4 Pull-Down set */ 8154 #define PWR_PDCRF_PF3_Pos (3U) 8155 #define PWR_PDCRF_PF3_Msk (0x1UL << PWR_PDCRF_PF3_Pos) /*!< 0x00000008 */ 8156 #define PWR_PDCRF_PF3 PWR_PDCRF_PF3_Msk /*!< Port PF3 Pull-Down set */ 8157 #define PWR_PDCRF_PF2_Pos (2U) 8158 #define PWR_PDCRF_PF2_Msk (0x1UL << PWR_PDCRF_PF2_Pos) /*!< 0x00000004 */ 8159 #define PWR_PDCRF_PF2 PWR_PDCRF_PF2_Msk /*!< Port PF2 Pull-Down set */ 8160 #define PWR_PDCRF_PF1_Pos (1U) 8161 #define PWR_PDCRF_PF1_Msk (0x1UL << PWR_PDCRF_PF1_Pos) /*!< 0x00000002 */ 8162 #define PWR_PDCRF_PF1 PWR_PDCRF_PF1_Msk /*!< Port PF1 Pull-Down set */ 8163 #define PWR_PDCRF_PF0_Pos (0U) 8164 #define PWR_PDCRF_PF0_Msk (0x1UL << PWR_PDCRF_PF0_Pos) /*!< 0x00000001 */ 8165 #define PWR_PDCRF_PF0 PWR_PDCRF_PF0_Msk /*!< Port PF0 Pull-Down set */ 8166 8167 /******************** Bit definition for PWR_PUCRG register ********************/ 8168 #define PWR_PUCRG_PG15_Pos (15U) 8169 #define PWR_PUCRG_PG15_Msk (0x1UL << PWR_PUCRG_PG15_Pos) /*!< 0x00008000 */ 8170 #define PWR_PUCRG_PG15 PWR_PUCRG_PG15_Msk /*!< Port PG15 Pull-Up set */ 8171 #define PWR_PUCRG_PG14_Pos (14U) 8172 #define PWR_PUCRG_PG14_Msk (0x1UL << PWR_PUCRG_PG14_Pos) /*!< 0x00004000 */ 8173 #define PWR_PUCRG_PG14 PWR_PUCRG_PG14_Msk /*!< Port PG14 Pull-Up set */ 8174 #define PWR_PUCRG_PG13_Pos (13U) 8175 #define PWR_PUCRG_PG13_Msk (0x1UL << PWR_PUCRG_PG13_Pos) /*!< 0x00002000 */ 8176 #define PWR_PUCRG_PG13 PWR_PUCRG_PG13_Msk /*!< Port PG13 Pull-Up set */ 8177 #define PWR_PUCRG_PG12_Pos (12U) 8178 #define PWR_PUCRG_PG12_Msk (0x1UL << PWR_PUCRG_PG12_Pos) /*!< 0x00001000 */ 8179 #define PWR_PUCRG_PG12 PWR_PUCRG_PG12_Msk /*!< Port PG12 Pull-Up set */ 8180 #define PWR_PUCRG_PG11_Pos (11U) 8181 #define PWR_PUCRG_PG11_Msk (0x1UL << PWR_PUCRG_PG11_Pos) /*!< 0x00000800 */ 8182 #define PWR_PUCRG_PG11 PWR_PUCRG_PG11_Msk /*!< Port PG11 Pull-Up set */ 8183 #define PWR_PUCRG_PG10_Pos (10U) 8184 #define PWR_PUCRG_PG10_Msk (0x1UL << PWR_PUCRG_PG10_Pos) /*!< 0x00000400 */ 8185 #define PWR_PUCRG_PG10 PWR_PUCRG_PG10_Msk /*!< Port PG10 Pull-Up set */ 8186 #define PWR_PUCRG_PG9_Pos (9U) 8187 #define PWR_PUCRG_PG9_Msk (0x1UL << PWR_PUCRG_PG9_Pos) /*!< 0x00000200 */ 8188 #define PWR_PUCRG_PG9 PWR_PUCRG_PG9_Msk /*!< Port PG9 Pull-Up set */ 8189 #define PWR_PUCRG_PG8_Pos (8U) 8190 #define PWR_PUCRG_PG8_Msk (0x1UL << PWR_PUCRG_PG8_Pos) /*!< 0x00000100 */ 8191 #define PWR_PUCRG_PG8 PWR_PUCRG_PG8_Msk /*!< Port PG8 Pull-Up set */ 8192 #define PWR_PUCRG_PG7_Pos (7U) 8193 #define PWR_PUCRG_PG7_Msk (0x1UL << PWR_PUCRG_PG7_Pos) /*!< 0x00000080 */ 8194 #define PWR_PUCRG_PG7 PWR_PUCRG_PG7_Msk /*!< Port PG7 Pull-Up set */ 8195 #define PWR_PUCRG_PG6_Pos (6U) 8196 #define PWR_PUCRG_PG6_Msk (0x1UL << PWR_PUCRG_PG6_Pos) /*!< 0x00000040 */ 8197 #define PWR_PUCRG_PG6 PWR_PUCRG_PG6_Msk /*!< Port PG6 Pull-Up set */ 8198 #define PWR_PUCRG_PG5_Pos (5U) 8199 #define PWR_PUCRG_PG5_Msk (0x1UL << PWR_PUCRG_PG5_Pos) /*!< 0x00000020 */ 8200 #define PWR_PUCRG_PG5 PWR_PUCRG_PG5_Msk /*!< Port PG5 Pull-Up set */ 8201 #define PWR_PUCRG_PG4_Pos (4U) 8202 #define PWR_PUCRG_PG4_Msk (0x1UL << PWR_PUCRG_PG4_Pos) /*!< 0x00000010 */ 8203 #define PWR_PUCRG_PG4 PWR_PUCRG_PG4_Msk /*!< Port PG4 Pull-Up set */ 8204 #define PWR_PUCRG_PG3_Pos (3U) 8205 #define PWR_PUCRG_PG3_Msk (0x1UL << PWR_PUCRG_PG3_Pos) /*!< 0x00000008 */ 8206 #define PWR_PUCRG_PG3 PWR_PUCRG_PG3_Msk /*!< Port PG3 Pull-Up set */ 8207 #define PWR_PUCRG_PG2_Pos (2U) 8208 #define PWR_PUCRG_PG2_Msk (0x1UL << PWR_PUCRG_PG2_Pos) /*!< 0x00000004 */ 8209 #define PWR_PUCRG_PG2 PWR_PUCRG_PG2_Msk /*!< Port PG2 Pull-Up set */ 8210 #define PWR_PUCRG_PG1_Pos (1U) 8211 #define PWR_PUCRG_PG1_Msk (0x1UL << PWR_PUCRG_PG1_Pos) /*!< 0x00000002 */ 8212 #define PWR_PUCRG_PG1 PWR_PUCRG_PG1_Msk /*!< Port PG1 Pull-Up set */ 8213 #define PWR_PUCRG_PG0_Pos (0U) 8214 #define PWR_PUCRG_PG0_Msk (0x1UL << PWR_PUCRG_PG0_Pos) /*!< 0x00000001 */ 8215 #define PWR_PUCRG_PG0 PWR_PUCRG_PG0_Msk /*!< Port PG0 Pull-Up set */ 8216 8217 /******************** Bit definition for PWR_PDCRG register ********************/ 8218 #define PWR_PDCRG_PG10_Pos (10U) 8219 #define PWR_PDCRG_PG10_Msk (0x1UL << PWR_PDCRG_PG10_Pos) /*!< 0x00000400 */ 8220 #define PWR_PDCRG_PG10 PWR_PDCRG_PG10_Msk /*!< Port PG10 Pull-Down set */ 8221 #define PWR_PDCRG_PG9_Pos (9U) 8222 #define PWR_PDCRG_PG9_Msk (0x1UL << PWR_PDCRG_PG9_Pos) /*!< 0x00000200 */ 8223 #define PWR_PDCRG_PG9 PWR_PDCRG_PG9_Msk /*!< Port PG9 Pull-Down set */ 8224 #define PWR_PDCRG_PG8_Pos (8U) 8225 #define PWR_PDCRG_PG8_Msk (0x1UL << PWR_PDCRG_PG8_Pos) /*!< 0x00000100 */ 8226 #define PWR_PDCRG_PG8 PWR_PDCRG_PG8_Msk /*!< Port PG8 Pull-Down set */ 8227 #define PWR_PDCRG_PG7_Pos (7U) 8228 #define PWR_PDCRG_PG7_Msk (0x1UL << PWR_PDCRG_PG7_Pos) /*!< 0x00000080 */ 8229 #define PWR_PDCRG_PG7 PWR_PDCRG_PG7_Msk /*!< Port PG7 Pull-Down set */ 8230 #define PWR_PDCRG_PG6_Pos (6U) 8231 #define PWR_PDCRG_PG6_Msk (0x1UL << PWR_PDCRG_PG6_Pos) /*!< 0x00000040 */ 8232 #define PWR_PDCRG_PG6 PWR_PDCRG_PG6_Msk /*!< Port PG6 Pull-Down set */ 8233 #define PWR_PDCRG_PG5_Pos (5U) 8234 #define PWR_PDCRG_PG5_Msk (0x1UL << PWR_PDCRG_PG5_Pos) /*!< 0x00000020 */ 8235 #define PWR_PDCRG_PG5 PWR_PDCRG_PG5_Msk /*!< Port PG5 Pull-Down set */ 8236 #define PWR_PDCRG_PG4_Pos (4U) 8237 #define PWR_PDCRG_PG4_Msk (0x1UL << PWR_PDCRG_PG4_Pos) /*!< 0x00000010 */ 8238 #define PWR_PDCRG_PG4 PWR_PDCRG_PG4_Msk /*!< Port PG4 Pull-Down set */ 8239 #define PWR_PDCRG_PG3_Pos (3U) 8240 #define PWR_PDCRG_PG3_Msk (0x1UL << PWR_PDCRG_PG3_Pos) /*!< 0x00000008 */ 8241 #define PWR_PDCRG_PG3 PWR_PDCRG_PG3_Msk /*!< Port PG3 Pull-Down set */ 8242 #define PWR_PDCRG_PG2_Pos (2U) 8243 #define PWR_PDCRG_PG2_Msk (0x1UL << PWR_PDCRG_PG2_Pos) /*!< 0x00000004 */ 8244 #define PWR_PDCRG_PG2 PWR_PDCRG_PG2_Msk /*!< Port PG2 Pull-Down set */ 8245 #define PWR_PDCRG_PG1_Pos (1U) 8246 #define PWR_PDCRG_PG1_Msk (0x1UL << PWR_PDCRG_PG1_Pos) /*!< 0x00000002 */ 8247 #define PWR_PDCRG_PG1 PWR_PDCRG_PG1_Msk /*!< Port PG1 Pull-Down set */ 8248 #define PWR_PDCRG_PG0_Pos (0U) 8249 #define PWR_PDCRG_PG0_Msk (0x1UL << PWR_PDCRG_PG0_Pos) /*!< 0x00000001 */ 8250 #define PWR_PDCRG_PG0 PWR_PDCRG_PG0_Msk /*!< Port PG0 Pull-Down set */ 8251 8252 /******************** Bit definition for PWR_CR5 register ********************/ 8253 #define PWR_CR5_R1MODE_Pos (8U) 8254 #define PWR_CR5_R1MODE_Msk (0x1U << PWR_CR5_R1MODE_Pos) /*!< 0x00000100 */ 8255 #define PWR_CR5_R1MODE PWR_CR5_R1MODE_Msk /*!< selection for Main Regulator in Range1 */ 8256 8257 /******************************************************************************/ 8258 /* */ 8259 /* QUADSPI */ 8260 /* */ 8261 /******************************************************************************/ 8262 /***************** Bit definition for QUADSPI_CR register *******************/ 8263 #define QUADSPI_CR_EN_Pos (0U) 8264 #define QUADSPI_CR_EN_Msk (0x1UL << QUADSPI_CR_EN_Pos) /*!< 0x00000001 */ 8265 #define QUADSPI_CR_EN QUADSPI_CR_EN_Msk /*!< Enable */ 8266 #define QUADSPI_CR_ABORT_Pos (1U) 8267 #define QUADSPI_CR_ABORT_Msk (0x1UL << QUADSPI_CR_ABORT_Pos) /*!< 0x00000002 */ 8268 #define QUADSPI_CR_ABORT QUADSPI_CR_ABORT_Msk /*!< Abort request */ 8269 #define QUADSPI_CR_DMAEN_Pos (2U) 8270 #define QUADSPI_CR_DMAEN_Msk (0x1UL << QUADSPI_CR_DMAEN_Pos) /*!< 0x00000004 */ 8271 #define QUADSPI_CR_DMAEN QUADSPI_CR_DMAEN_Msk /*!< DMA Enable */ 8272 #define QUADSPI_CR_TCEN_Pos (3U) 8273 #define QUADSPI_CR_TCEN_Msk (0x1UL << QUADSPI_CR_TCEN_Pos) /*!< 0x00000008 */ 8274 #define QUADSPI_CR_TCEN QUADSPI_CR_TCEN_Msk /*!< Timeout Counter Enable */ 8275 #define QUADSPI_CR_SSHIFT_Pos (4U) 8276 #define QUADSPI_CR_SSHIFT_Msk (0x1UL << QUADSPI_CR_SSHIFT_Pos) /*!< 0x00000010 */ 8277 #define QUADSPI_CR_SSHIFT QUADSPI_CR_SSHIFT_Msk /*!< Sample Shift */ 8278 #define QUADSPI_CR_DFM_Pos (6U) 8279 #define QUADSPI_CR_DFM_Msk (0x1UL << QUADSPI_CR_DFM_Pos) /*!< 0x00000040 */ 8280 #define QUADSPI_CR_DFM QUADSPI_CR_DFM_Msk /*!< Dual-flash mode */ 8281 #define QUADSPI_CR_FSEL_Pos (7U) 8282 #define QUADSPI_CR_FSEL_Msk (0x1UL << QUADSPI_CR_FSEL_Pos) /*!< 0x00000080 */ 8283 #define QUADSPI_CR_FSEL QUADSPI_CR_FSEL_Msk /*!< Flash memory selection */ 8284 #define QUADSPI_CR_FTHRES_Pos (8U) 8285 #define QUADSPI_CR_FTHRES_Msk (0xFUL << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000F00 */ 8286 #define QUADSPI_CR_FTHRES QUADSPI_CR_FTHRES_Msk /*!< FTHRES[3:0] FIFO Level */ 8287 #define QUADSPI_CR_TEIE_Pos (16U) 8288 #define QUADSPI_CR_TEIE_Msk (0x1UL << QUADSPI_CR_TEIE_Pos) /*!< 0x00010000 */ 8289 #define QUADSPI_CR_TEIE QUADSPI_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */ 8290 #define QUADSPI_CR_TCIE_Pos (17U) 8291 #define QUADSPI_CR_TCIE_Msk (0x1UL << QUADSPI_CR_TCIE_Pos) /*!< 0x00020000 */ 8292 #define QUADSPI_CR_TCIE QUADSPI_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */ 8293 #define QUADSPI_CR_FTIE_Pos (18U) 8294 #define QUADSPI_CR_FTIE_Msk (0x1UL << QUADSPI_CR_FTIE_Pos) /*!< 0x00040000 */ 8295 #define QUADSPI_CR_FTIE QUADSPI_CR_FTIE_Msk /*!< FIFO Threshold Interrupt Enable */ 8296 #define QUADSPI_CR_SMIE_Pos (19U) 8297 #define QUADSPI_CR_SMIE_Msk (0x1UL << QUADSPI_CR_SMIE_Pos) /*!< 0x00080000 */ 8298 #define QUADSPI_CR_SMIE QUADSPI_CR_SMIE_Msk /*!< Status Match Interrupt Enable */ 8299 #define QUADSPI_CR_TOIE_Pos (20U) 8300 #define QUADSPI_CR_TOIE_Msk (0x1UL << QUADSPI_CR_TOIE_Pos) /*!< 0x00100000 */ 8301 #define QUADSPI_CR_TOIE QUADSPI_CR_TOIE_Msk /*!< TimeOut Interrupt Enable */ 8302 #define QUADSPI_CR_APMS_Pos (22U) 8303 #define QUADSPI_CR_APMS_Msk (0x1UL << QUADSPI_CR_APMS_Pos) /*!< 0x00400000 */ 8304 #define QUADSPI_CR_APMS QUADSPI_CR_APMS_Msk /*!< Automatic Polling Mode Stop */ 8305 #define QUADSPI_CR_PMM_Pos (23U) 8306 #define QUADSPI_CR_PMM_Msk (0x1UL << QUADSPI_CR_PMM_Pos) /*!< 0x00800000 */ 8307 #define QUADSPI_CR_PMM QUADSPI_CR_PMM_Msk /*!< Polling Match Mode */ 8308 #define QUADSPI_CR_PRESCALER_Pos (24U) 8309 #define QUADSPI_CR_PRESCALER_Msk (0xFFUL << QUADSPI_CR_PRESCALER_Pos) /*!< 0xFF000000 */ 8310 #define QUADSPI_CR_PRESCALER QUADSPI_CR_PRESCALER_Msk /*!< PRESCALER[7:0] Clock prescaler */ 8311 8312 /***************** Bit definition for QUADSPI_DCR register ******************/ 8313 #define QUADSPI_DCR_CKMODE_Pos (0U) 8314 #define QUADSPI_DCR_CKMODE_Msk (0x1UL << QUADSPI_DCR_CKMODE_Pos) /*!< 0x00000001 */ 8315 #define QUADSPI_DCR_CKMODE QUADSPI_DCR_CKMODE_Msk /*!< Mode 0 / Mode 3 */ 8316 #define QUADSPI_DCR_CSHT_Pos (8U) 8317 #define QUADSPI_DCR_CSHT_Msk (0x7UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000700 */ 8318 #define QUADSPI_DCR_CSHT QUADSPI_DCR_CSHT_Msk /*!< CSHT[2:0]: ChipSelect High Time */ 8319 #define QUADSPI_DCR_CSHT_0 (0x1UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000100 */ 8320 #define QUADSPI_DCR_CSHT_1 (0x2UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000200 */ 8321 #define QUADSPI_DCR_CSHT_2 (0x4UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000400 */ 8322 #define QUADSPI_DCR_FSIZE_Pos (16U) 8323 #define QUADSPI_DCR_FSIZE_Msk (0x1FUL << QUADSPI_DCR_FSIZE_Pos) /*!< 0x001F0000 */ 8324 #define QUADSPI_DCR_FSIZE QUADSPI_DCR_FSIZE_Msk /*!< FSIZE[4:0]: Flash Size */ 8325 8326 /****************** Bit definition for QUADSPI_SR register *******************/ 8327 #define QUADSPI_SR_TEF_Pos (0U) 8328 #define QUADSPI_SR_TEF_Msk (0x1UL << QUADSPI_SR_TEF_Pos) /*!< 0x00000001 */ 8329 #define QUADSPI_SR_TEF QUADSPI_SR_TEF_Msk /*!< Transfer Error Flag */ 8330 #define QUADSPI_SR_TCF_Pos (1U) 8331 #define QUADSPI_SR_TCF_Msk (0x1UL << QUADSPI_SR_TCF_Pos) /*!< 0x00000002 */ 8332 #define QUADSPI_SR_TCF QUADSPI_SR_TCF_Msk /*!< Transfer Complete Flag */ 8333 #define QUADSPI_SR_FTF_Pos (2U) 8334 #define QUADSPI_SR_FTF_Msk (0x1UL << QUADSPI_SR_FTF_Pos) /*!< 0x00000004 */ 8335 #define QUADSPI_SR_FTF QUADSPI_SR_FTF_Msk /*!< FIFO Threshlod Flag */ 8336 #define QUADSPI_SR_SMF_Pos (3U) 8337 #define QUADSPI_SR_SMF_Msk (0x1UL << QUADSPI_SR_SMF_Pos) /*!< 0x00000008 */ 8338 #define QUADSPI_SR_SMF QUADSPI_SR_SMF_Msk /*!< Status Match Flag */ 8339 #define QUADSPI_SR_TOF_Pos (4U) 8340 #define QUADSPI_SR_TOF_Msk (0x1UL << QUADSPI_SR_TOF_Pos) /*!< 0x00000010 */ 8341 #define QUADSPI_SR_TOF QUADSPI_SR_TOF_Msk /*!< Timeout Flag */ 8342 #define QUADSPI_SR_BUSY_Pos (5U) 8343 #define QUADSPI_SR_BUSY_Msk (0x1UL << QUADSPI_SR_BUSY_Pos) /*!< 0x00000020 */ 8344 #define QUADSPI_SR_BUSY QUADSPI_SR_BUSY_Msk /*!< Busy */ 8345 #define QUADSPI_SR_FLEVEL_Pos (8U) 8346 #define QUADSPI_SR_FLEVEL_Msk (0x1FUL << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00001F00 */ 8347 #define QUADSPI_SR_FLEVEL QUADSPI_SR_FLEVEL_Msk /*!< FIFO Threshlod Flag */ 8348 8349 /****************** Bit definition for QUADSPI_FCR register ******************/ 8350 #define QUADSPI_FCR_CTEF_Pos (0U) 8351 #define QUADSPI_FCR_CTEF_Msk (0x1UL << QUADSPI_FCR_CTEF_Pos) /*!< 0x00000001 */ 8352 #define QUADSPI_FCR_CTEF QUADSPI_FCR_CTEF_Msk /*!< Clear Transfer Error Flag */ 8353 #define QUADSPI_FCR_CTCF_Pos (1U) 8354 #define QUADSPI_FCR_CTCF_Msk (0x1UL << QUADSPI_FCR_CTCF_Pos) /*!< 0x00000002 */ 8355 #define QUADSPI_FCR_CTCF QUADSPI_FCR_CTCF_Msk /*!< Clear Transfer Complete Flag */ 8356 #define QUADSPI_FCR_CSMF_Pos (3U) 8357 #define QUADSPI_FCR_CSMF_Msk (0x1UL << QUADSPI_FCR_CSMF_Pos) /*!< 0x00000008 */ 8358 #define QUADSPI_FCR_CSMF QUADSPI_FCR_CSMF_Msk /*!< Clear Status Match Flag */ 8359 #define QUADSPI_FCR_CTOF_Pos (4U) 8360 #define QUADSPI_FCR_CTOF_Msk (0x1UL << QUADSPI_FCR_CTOF_Pos) /*!< 0x00000010 */ 8361 #define QUADSPI_FCR_CTOF QUADSPI_FCR_CTOF_Msk /*!< Clear Timeout Flag */ 8362 8363 /****************** Bit definition for QUADSPI_DLR register ******************/ 8364 #define QUADSPI_DLR_DL_Pos (0U) 8365 #define QUADSPI_DLR_DL_Msk (0xFFFFFFFFUL << QUADSPI_DLR_DL_Pos) /*!< 0xFFFFFFFF */ 8366 #define QUADSPI_DLR_DL QUADSPI_DLR_DL_Msk /*!< DL[31:0]: Data Length */ 8367 8368 /****************** Bit definition for QUADSPI_CCR register ******************/ 8369 #define QUADSPI_CCR_INSTRUCTION_Pos (0U) 8370 #define QUADSPI_CCR_INSTRUCTION_Msk (0xFFUL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x000000FF */ 8371 #define QUADSPI_CCR_INSTRUCTION QUADSPI_CCR_INSTRUCTION_Msk /*!< INSTRUCTION[7:0]: Instruction */ 8372 #define QUADSPI_CCR_IMODE_Pos (8U) 8373 #define QUADSPI_CCR_IMODE_Msk (0x3UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000300 */ 8374 #define QUADSPI_CCR_IMODE QUADSPI_CCR_IMODE_Msk /*!< IMODE[1:0]: Instruction Mode */ 8375 #define QUADSPI_CCR_IMODE_0 (0x1UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000100 */ 8376 #define QUADSPI_CCR_IMODE_1 (0x2UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000200 */ 8377 #define QUADSPI_CCR_ADMODE_Pos (10U) 8378 #define QUADSPI_CCR_ADMODE_Msk (0x3UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000C00 */ 8379 #define QUADSPI_CCR_ADMODE QUADSPI_CCR_ADMODE_Msk /*!< ADMODE[1:0]: Address Mode */ 8380 #define QUADSPI_CCR_ADMODE_0 (0x1UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000400 */ 8381 #define QUADSPI_CCR_ADMODE_1 (0x2UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000800 */ 8382 #define QUADSPI_CCR_ADSIZE_Pos (12U) 8383 #define QUADSPI_CCR_ADSIZE_Msk (0x3UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00003000 */ 8384 #define QUADSPI_CCR_ADSIZE QUADSPI_CCR_ADSIZE_Msk /*!< ADSIZE[1:0]: Address Size */ 8385 #define QUADSPI_CCR_ADSIZE_0 (0x1UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00001000 */ 8386 #define QUADSPI_CCR_ADSIZE_1 (0x2UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00002000 */ 8387 #define QUADSPI_CCR_ABMODE_Pos (14U) 8388 #define QUADSPI_CCR_ABMODE_Msk (0x3UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x0000C000 */ 8389 #define QUADSPI_CCR_ABMODE QUADSPI_CCR_ABMODE_Msk /*!< ABMODE[1:0]: Alternate Bytes Mode */ 8390 #define QUADSPI_CCR_ABMODE_0 (0x1UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00004000 */ 8391 #define QUADSPI_CCR_ABMODE_1 (0x2UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00008000 */ 8392 #define QUADSPI_CCR_ABSIZE_Pos (16U) 8393 #define QUADSPI_CCR_ABSIZE_Msk (0x3UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00030000 */ 8394 #define QUADSPI_CCR_ABSIZE QUADSPI_CCR_ABSIZE_Msk /*!< ABSIZE[1:0]: Instruction Mode */ 8395 #define QUADSPI_CCR_ABSIZE_0 (0x1UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00010000 */ 8396 #define QUADSPI_CCR_ABSIZE_1 (0x2UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00020000 */ 8397 #define QUADSPI_CCR_DCYC_Pos (18U) 8398 #define QUADSPI_CCR_DCYC_Msk (0x1FUL << QUADSPI_CCR_DCYC_Pos) /*!< 0x007C0000 */ 8399 #define QUADSPI_CCR_DCYC QUADSPI_CCR_DCYC_Msk /*!< DCYC[4:0]: Dummy Cycles */ 8400 #define QUADSPI_CCR_DMODE_Pos (24U) 8401 #define QUADSPI_CCR_DMODE_Msk (0x3UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x03000000 */ 8402 #define QUADSPI_CCR_DMODE QUADSPI_CCR_DMODE_Msk /*!< DMODE[1:0]: Data Mode */ 8403 #define QUADSPI_CCR_DMODE_0 (0x1UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x01000000 */ 8404 #define QUADSPI_CCR_DMODE_1 (0x2UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x02000000 */ 8405 #define QUADSPI_CCR_FMODE_Pos (26U) 8406 #define QUADSPI_CCR_FMODE_Msk (0x3UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x0C000000 */ 8407 #define QUADSPI_CCR_FMODE QUADSPI_CCR_FMODE_Msk /*!< FMODE[1:0]: Functional Mode */ 8408 #define QUADSPI_CCR_FMODE_0 (0x1UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x04000000 */ 8409 #define QUADSPI_CCR_FMODE_1 (0x2UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x08000000 */ 8410 #define QUADSPI_CCR_SIOO_Pos (28U) 8411 #define QUADSPI_CCR_SIOO_Msk (0x1UL << QUADSPI_CCR_SIOO_Pos) /*!< 0x10000000 */ 8412 #define QUADSPI_CCR_SIOO QUADSPI_CCR_SIOO_Msk /*!< SIOO: Send Instruction Only Once Mode */ 8413 #define QUADSPI_CCR_DHHC_Pos (30U) 8414 #define QUADSPI_CCR_DHHC_Msk (0x1UL << QUADSPI_CCR_DHHC_Pos) /*!< 0x40000000 */ 8415 #define QUADSPI_CCR_DHHC QUADSPI_CCR_DHHC_Msk /*!< DHHC: DDR hold */ 8416 #define QUADSPI_CCR_DDRM_Pos (31U) 8417 #define QUADSPI_CCR_DDRM_Msk (0x1UL << QUADSPI_CCR_DDRM_Pos) /*!< 0x80000000 */ 8418 #define QUADSPI_CCR_DDRM QUADSPI_CCR_DDRM_Msk /*!< DDRM: Double Data Rate Mode */ 8419 8420 /****************** Bit definition for QUADSPI_AR register *******************/ 8421 #define QUADSPI_AR_ADDRESS_Pos (0U) 8422 #define QUADSPI_AR_ADDRESS_Msk (0xFFFFFFFFUL << QUADSPI_AR_ADDRESS_Pos)/*!< 0xFFFFFFFF */ 8423 #define QUADSPI_AR_ADDRESS QUADSPI_AR_ADDRESS_Msk /*!< ADDRESS[31:0]: Address */ 8424 8425 /****************** Bit definition for QUADSPI_ABR register ******************/ 8426 #define QUADSPI_ABR_ALTERNATE_Pos (0U) 8427 #define QUADSPI_ABR_ALTERNATE_Msk (0xFFFFFFFFUL << QUADSPI_ABR_ALTERNATE_Pos)/*!< 0xFFFFFFFF */ 8428 #define QUADSPI_ABR_ALTERNATE QUADSPI_ABR_ALTERNATE_Msk /*!< ALTERNATE[31:0]: Alternate Bytes */ 8429 8430 /****************** Bit definition for QUADSPI_DR register *******************/ 8431 #define QUADSPI_DR_DATA_Pos (0U) 8432 #define QUADSPI_DR_DATA_Msk (0xFFFFFFFFUL << QUADSPI_DR_DATA_Pos) /*!< 0xFFFFFFFF */ 8433 #define QUADSPI_DR_DATA QUADSPI_DR_DATA_Msk /*!< DATA[31:0]: Data */ 8434 8435 /****************** Bit definition for QUADSPI_PSMKR register ****************/ 8436 #define QUADSPI_PSMKR_MASK_Pos (0U) 8437 #define QUADSPI_PSMKR_MASK_Msk (0xFFFFFFFFUL << QUADSPI_PSMKR_MASK_Pos)/*!< 0xFFFFFFFF */ 8438 #define QUADSPI_PSMKR_MASK QUADSPI_PSMKR_MASK_Msk /*!< MASK[31:0]: Status Mask */ 8439 8440 /****************** Bit definition for QUADSPI_PSMAR register ****************/ 8441 #define QUADSPI_PSMAR_MATCH_Pos (0U) 8442 #define QUADSPI_PSMAR_MATCH_Msk (0xFFFFFFFFUL << QUADSPI_PSMAR_MATCH_Pos)/*!< 0xFFFFFFFF */ 8443 #define QUADSPI_PSMAR_MATCH QUADSPI_PSMAR_MATCH_Msk /*!< MATCH[31:0]: Status Match */ 8444 8445 /****************** Bit definition for QUADSPI_PIR register *****************/ 8446 #define QUADSPI_PIR_INTERVAL_Pos (0U) 8447 #define QUADSPI_PIR_INTERVAL_Msk (0xFFFFUL << QUADSPI_PIR_INTERVAL_Pos) /*!< 0x0000FFFF */ 8448 #define QUADSPI_PIR_INTERVAL QUADSPI_PIR_INTERVAL_Msk /*!< INTERVAL[15:0]: Polling Interval */ 8449 8450 /****************** Bit definition for QUADSPI_LPTR register *****************/ 8451 #define QUADSPI_LPTR_TIMEOUT_Pos (0U) 8452 #define QUADSPI_LPTR_TIMEOUT_Msk (0xFFFFUL << QUADSPI_LPTR_TIMEOUT_Pos) /*!< 0x0000FFFF */ 8453 #define QUADSPI_LPTR_TIMEOUT QUADSPI_LPTR_TIMEOUT_Msk /*!< TIMEOUT[15:0]: Timeout period */ 8454 8455 /******************************************************************************/ 8456 /* */ 8457 /* Reset and Clock Control */ 8458 /* */ 8459 /******************************************************************************/ 8460 /* 8461 * @brief Specific device feature definitions (not present on all devices in the STM32G4 serie) 8462 */ 8463 8464 #define RCC_HSI48_SUPPORT 8465 #define RCC_PLLP_DIV_2_31_SUPPORT 8466 8467 /******************** Bit definition for RCC_CR register ********************/ 8468 #define RCC_CR_HSION_Pos (8U) 8469 #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */ 8470 #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed oscillator (HSI16) clock enable */ 8471 #define RCC_CR_HSIKERON_Pos (9U) 8472 #define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */ 8473 #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */ 8474 #define RCC_CR_HSIRDY_Pos (10U) 8475 #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */ 8476 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed oscillator (HSI16) clock ready flag */ 8477 8478 #define RCC_CR_HSEON_Pos (16U) 8479 #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ 8480 #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed oscillator (HSE) clock enable */ 8481 #define RCC_CR_HSERDY_Pos (17U) 8482 #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ 8483 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed oscillator (HSE) clock ready */ 8484 #define RCC_CR_HSEBYP_Pos (18U) 8485 #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ 8486 #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed oscillator (HSE) clock bypass */ 8487 #define RCC_CR_CSSON_Pos (19U) 8488 #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */ 8489 #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< HSE Clock Security System enable */ 8490 8491 #define RCC_CR_PLLON_Pos (24U) 8492 #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ 8493 #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< System PLL clock enable */ 8494 #define RCC_CR_PLLRDY_Pos (25U) 8495 #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ 8496 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< System PLL clock ready */ 8497 8498 /******************** Bit definition for RCC_ICSCR register ***************/ 8499 /*!< HSICAL configuration */ 8500 #define RCC_ICSCR_HSICAL_Pos (16U) 8501 #define RCC_ICSCR_HSICAL_Msk (0xFFUL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00FF0000 */ 8502 #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< HSICAL[7:0] bits */ 8503 #define RCC_ICSCR_HSICAL_0 (0x01UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00010000 */ 8504 #define RCC_ICSCR_HSICAL_1 (0x02UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00020000 */ 8505 #define RCC_ICSCR_HSICAL_2 (0x04UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00040000 */ 8506 #define RCC_ICSCR_HSICAL_3 (0x08UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00080000 */ 8507 #define RCC_ICSCR_HSICAL_4 (0x10UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00100000 */ 8508 #define RCC_ICSCR_HSICAL_5 (0x20UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00200000 */ 8509 #define RCC_ICSCR_HSICAL_6 (0x40UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00400000 */ 8510 #define RCC_ICSCR_HSICAL_7 (0x80UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00800000 */ 8511 8512 /*!< HSITRIM configuration */ 8513 #define RCC_ICSCR_HSITRIM_Pos (24U) 8514 #define RCC_ICSCR_HSITRIM_Msk (0x7FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x7F000000 */ 8515 #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< HSITRIM[6:0] bits */ 8516 #define RCC_ICSCR_HSITRIM_0 (0x01UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x01000000 */ 8517 #define RCC_ICSCR_HSITRIM_1 (0x02UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x02000000 */ 8518 #define RCC_ICSCR_HSITRIM_2 (0x04UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x04000000 */ 8519 #define RCC_ICSCR_HSITRIM_3 (0x08UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x08000000 */ 8520 #define RCC_ICSCR_HSITRIM_4 (0x10UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x10000000 */ 8521 #define RCC_ICSCR_HSITRIM_5 (0x20UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x20000000 */ 8522 #define RCC_ICSCR_HSITRIM_6 (0x40UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x40000000 */ 8523 8524 /******************** Bit definition for RCC_CFGR register ******************/ 8525 /*!< SW configuration */ 8526 #define RCC_CFGR_SW_Pos (0U) 8527 #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ 8528 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ 8529 #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ 8530 #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ 8531 8532 #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI16 oscillator selection as system clock */ 8533 #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE oscillator selection as system clock */ 8534 #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selection as system clock */ 8535 8536 /*!< SWS configuration */ 8537 #define RCC_CFGR_SWS_Pos (2U) 8538 #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ 8539 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ 8540 #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ 8541 #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ 8542 8543 #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI16 oscillator used as system clock */ 8544 #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */ 8545 #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */ 8546 8547 /*!< HPRE configuration */ 8548 #define RCC_CFGR_HPRE_Pos (4U) 8549 #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ 8550 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ 8551 #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ 8552 #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ 8553 #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ 8554 #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ 8555 8556 #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */ 8557 #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */ 8558 #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */ 8559 #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */ 8560 #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */ 8561 #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */ 8562 #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */ 8563 #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */ 8564 #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */ 8565 8566 /*!< PPRE1 configuration */ 8567 #define RCC_CFGR_PPRE1_Pos (8U) 8568 #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */ 8569 #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB2 prescaler) */ 8570 #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */ 8571 #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */ 8572 #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ 8573 8574 #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */ 8575 #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */ 8576 #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */ 8577 #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */ 8578 #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */ 8579 8580 /*!< PPRE2 configuration */ 8581 #define RCC_CFGR_PPRE2_Pos (11U) 8582 #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */ 8583 #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ 8584 #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */ 8585 #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */ 8586 #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ 8587 8588 #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */ 8589 #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */ 8590 #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */ 8591 #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */ 8592 #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */ 8593 8594 /*!< MCOSEL configuration */ 8595 #define RCC_CFGR_MCOSEL_Pos (24U) 8596 #define RCC_CFGR_MCOSEL_Msk (0xFUL << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */ 8597 #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [3:0] bits (Clock output selection) */ 8598 #define RCC_CFGR_MCOSEL_0 (0x1UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */ 8599 #define RCC_CFGR_MCOSEL_1 (0x2UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */ 8600 #define RCC_CFGR_MCOSEL_2 (0x4UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */ 8601 #define RCC_CFGR_MCOSEL_3 (0x8UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */ 8602 8603 #define RCC_CFGR_MCOPRE_Pos (28U) 8604 #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */ 8605 #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */ 8606 #define RCC_CFGR_MCOPRE_0 (0x1UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */ 8607 #define RCC_CFGR_MCOPRE_1 (0x2UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */ 8608 #define RCC_CFGR_MCOPRE_2 (0x4UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */ 8609 8610 #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */ 8611 #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */ 8612 #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */ 8613 #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */ 8614 #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */ 8615 8616 /* Legacy aliases */ 8617 #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE 8618 #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1 8619 #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2 8620 #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4 8621 #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8 8622 #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16 8623 8624 /******************** Bit definition for RCC_PLLCFGR register ***************/ 8625 #define RCC_PLLCFGR_PLLSRC_Pos (0U) 8626 #define RCC_PLLCFGR_PLLSRC_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */ 8627 #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk 8628 #define RCC_PLLCFGR_PLLSRC_0 (0x1UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000001 */ 8629 #define RCC_PLLCFGR_PLLSRC_1 (0x2UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000002 */ 8630 8631 #define RCC_PLLCFGR_PLLSRC_HSI_Pos (1U) 8632 #define RCC_PLLCFGR_PLLSRC_HSI_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_HSI_Pos)/*!< 0x00000002 */ 8633 #define RCC_PLLCFGR_PLLSRC_HSI RCC_PLLCFGR_PLLSRC_HSI_Msk /*!< HSI16 oscillator source clock selected */ 8634 #define RCC_PLLCFGR_PLLSRC_HSE_Pos (0U) 8635 #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_HSE_Pos)/*!< 0x00000003 */ 8636 #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk /*!< HSE oscillator source clock selected */ 8637 8638 #define RCC_PLLCFGR_PLLM_Pos (4U) 8639 #define RCC_PLLCFGR_PLLM_Msk (0xFUL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x000000F0 */ 8640 #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk 8641 #define RCC_PLLCFGR_PLLM_0 (0x1UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */ 8642 #define RCC_PLLCFGR_PLLM_1 (0x2UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */ 8643 #define RCC_PLLCFGR_PLLM_2 (0x4UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000040 */ 8644 #define RCC_PLLCFGR_PLLM_3 (0x8UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000080 */ 8645 8646 #define RCC_PLLCFGR_PLLN_Pos (8U) 8647 #define RCC_PLLCFGR_PLLN_Msk (0x7FUL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007F00 */ 8648 #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk 8649 #define RCC_PLLCFGR_PLLN_0 (0x01UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */ 8650 #define RCC_PLLCFGR_PLLN_1 (0x02UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */ 8651 #define RCC_PLLCFGR_PLLN_2 (0x04UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */ 8652 #define RCC_PLLCFGR_PLLN_3 (0x08UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */ 8653 #define RCC_PLLCFGR_PLLN_4 (0x10UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */ 8654 #define RCC_PLLCFGR_PLLN_5 (0x20UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */ 8655 #define RCC_PLLCFGR_PLLN_6 (0x40UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */ 8656 8657 #define RCC_PLLCFGR_PLLPEN_Pos (16U) 8658 #define RCC_PLLCFGR_PLLPEN_Msk (0x1UL << RCC_PLLCFGR_PLLPEN_Pos) /*!< 0x00010000 */ 8659 #define RCC_PLLCFGR_PLLPEN RCC_PLLCFGR_PLLPEN_Msk 8660 #define RCC_PLLCFGR_PLLP_Pos (17U) 8661 #define RCC_PLLCFGR_PLLP_Msk (0x1UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */ 8662 #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk 8663 #define RCC_PLLCFGR_PLLQEN_Pos (20U) 8664 #define RCC_PLLCFGR_PLLQEN_Msk (0x1UL << RCC_PLLCFGR_PLLQEN_Pos) /*!< 0x00100000 */ 8665 #define RCC_PLLCFGR_PLLQEN RCC_PLLCFGR_PLLQEN_Msk 8666 8667 #define RCC_PLLCFGR_PLLQ_Pos (21U) 8668 #define RCC_PLLCFGR_PLLQ_Msk (0x3UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00600000 */ 8669 #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk 8670 #define RCC_PLLCFGR_PLLQ_0 (0x1UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00200000 */ 8671 #define RCC_PLLCFGR_PLLQ_1 (0x2UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00400000 */ 8672 8673 #define RCC_PLLCFGR_PLLREN_Pos (24U) 8674 #define RCC_PLLCFGR_PLLREN_Msk (0x1UL << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x01000000 */ 8675 #define RCC_PLLCFGR_PLLREN RCC_PLLCFGR_PLLREN_Msk 8676 #define RCC_PLLCFGR_PLLR_Pos (25U) 8677 #define RCC_PLLCFGR_PLLR_Msk (0x3UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x06000000 */ 8678 #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk 8679 #define RCC_PLLCFGR_PLLR_0 (0x1UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x02000000 */ 8680 #define RCC_PLLCFGR_PLLR_1 (0x2UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x04000000 */ 8681 8682 #define RCC_PLLCFGR_PLLPDIV_Pos (27U) 8683 #define RCC_PLLCFGR_PLLPDIV_Msk (0x1FUL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0xF8000000 */ 8684 #define RCC_PLLCFGR_PLLPDIV RCC_PLLCFGR_PLLPDIV_Msk 8685 #define RCC_PLLCFGR_PLLPDIV_0 (0x01UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x08000000 */ 8686 #define RCC_PLLCFGR_PLLPDIV_1 (0x02UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x10000000 */ 8687 #define RCC_PLLCFGR_PLLPDIV_2 (0x04UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x20000000 */ 8688 #define RCC_PLLCFGR_PLLPDIV_3 (0x08UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x40000000 */ 8689 #define RCC_PLLCFGR_PLLPDIV_4 (0x10UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x80000000 */ 8690 8691 /******************** Bit definition for RCC_CIER register ******************/ 8692 #define RCC_CIER_LSIRDYIE_Pos (0U) 8693 #define RCC_CIER_LSIRDYIE_Msk (0x1UL << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */ 8694 #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk 8695 #define RCC_CIER_LSERDYIE_Pos (1U) 8696 #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */ 8697 #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk 8698 #define RCC_CIER_HSIRDYIE_Pos (3U) 8699 #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */ 8700 #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk 8701 #define RCC_CIER_HSERDYIE_Pos (4U) 8702 #define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */ 8703 #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk 8704 #define RCC_CIER_PLLRDYIE_Pos (5U) 8705 #define RCC_CIER_PLLRDYIE_Msk (0x1UL << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000020 */ 8706 #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk 8707 #define RCC_CIER_LSECSSIE_Pos (9U) 8708 #define RCC_CIER_LSECSSIE_Msk (0x1UL << RCC_CIER_LSECSSIE_Pos) /*!< 0x00000200 */ 8709 #define RCC_CIER_LSECSSIE RCC_CIER_LSECSSIE_Msk 8710 #define RCC_CIER_HSI48RDYIE_Pos (10U) 8711 #define RCC_CIER_HSI48RDYIE_Msk (0x1UL << RCC_CIER_HSI48RDYIE_Pos)/*!< 0x00000400 */ 8712 #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk 8713 8714 /******************** Bit definition for RCC_CIFR register ******************/ 8715 #define RCC_CIFR_LSIRDYF_Pos (0U) 8716 #define RCC_CIFR_LSIRDYF_Msk (0x1UL << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */ 8717 #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk 8718 #define RCC_CIFR_LSERDYF_Pos (1U) 8719 #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */ 8720 #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk 8721 #define RCC_CIFR_HSIRDYF_Pos (3U) 8722 #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */ 8723 #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk 8724 #define RCC_CIFR_HSERDYF_Pos (4U) 8725 #define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */ 8726 #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk 8727 #define RCC_CIFR_PLLRDYF_Pos (5U) 8728 #define RCC_CIFR_PLLRDYF_Msk (0x1UL << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000020 */ 8729 #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk 8730 #define RCC_CIFR_CSSF_Pos (8U) 8731 #define RCC_CIFR_CSSF_Msk (0x1UL << RCC_CIFR_CSSF_Pos) /*!< 0x00000100 */ 8732 #define RCC_CIFR_CSSF RCC_CIFR_CSSF_Msk 8733 #define RCC_CIFR_LSECSSF_Pos (9U) 8734 #define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */ 8735 #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk 8736 #define RCC_CIFR_HSI48RDYF_Pos (10U) 8737 #define RCC_CIFR_HSI48RDYF_Msk (0x1UL << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000400 */ 8738 #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk 8739 8740 /******************** Bit definition for RCC_CICR register ******************/ 8741 #define RCC_CICR_LSIRDYC_Pos (0U) 8742 #define RCC_CICR_LSIRDYC_Msk (0x1UL << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */ 8743 #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk 8744 #define RCC_CICR_LSERDYC_Pos (1U) 8745 #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */ 8746 #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk 8747 #define RCC_CICR_HSIRDYC_Pos (3U) 8748 #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */ 8749 #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk 8750 #define RCC_CICR_HSERDYC_Pos (4U) 8751 #define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */ 8752 #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk 8753 #define RCC_CICR_PLLRDYC_Pos (5U) 8754 #define RCC_CICR_PLLRDYC_Msk (0x1UL << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000020 */ 8755 #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk 8756 #define RCC_CICR_CSSC_Pos (8U) 8757 #define RCC_CICR_CSSC_Msk (0x1UL << RCC_CICR_CSSC_Pos) /*!< 0x00000100 */ 8758 #define RCC_CICR_CSSC RCC_CICR_CSSC_Msk 8759 #define RCC_CICR_LSECSSC_Pos (9U) 8760 #define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */ 8761 #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk 8762 #define RCC_CICR_HSI48RDYC_Pos (10U) 8763 #define RCC_CICR_HSI48RDYC_Msk (0x1UL << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000400 */ 8764 #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk 8765 8766 /******************** Bit definition for RCC_AHB1RSTR register **************/ 8767 #define RCC_AHB1RSTR_DMA1RST_Pos (0U) 8768 #define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos)/*!< 0x00000001 */ 8769 #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk 8770 #define RCC_AHB1RSTR_DMA2RST_Pos (1U) 8771 #define RCC_AHB1RSTR_DMA2RST_Msk (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos)/*!< 0x00000002 */ 8772 #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk 8773 #define RCC_AHB1RSTR_DMAMUX1RST_Pos (2U) 8774 #define RCC_AHB1RSTR_DMAMUX1RST_Msk (0x1UL << RCC_AHB1RSTR_DMAMUX1RST_Pos)/*!< 0x00000004 */ 8775 #define RCC_AHB1RSTR_DMAMUX1RST RCC_AHB1RSTR_DMAMUX1RST_Msk 8776 #define RCC_AHB1RSTR_CORDICRST_Pos (3U) 8777 #define RCC_AHB1RSTR_CORDICRST_Msk (0x1UL << RCC_AHB1RSTR_CORDICRST_Pos)/*!< 0x00000008 */ 8778 #define RCC_AHB1RSTR_CORDICRST RCC_AHB1RSTR_CORDICRST_Msk 8779 #define RCC_AHB1RSTR_FMACRST_Pos (4U) 8780 #define RCC_AHB1RSTR_FMACRST_Msk (0x1UL << RCC_AHB1RSTR_FMACRST_Pos) /*!< 0x00000010 */ 8781 #define RCC_AHB1RSTR_FMACRST RCC_AHB1RSTR_FMACRST_Msk 8782 #define RCC_AHB1RSTR_FLASHRST_Pos (8U) 8783 #define RCC_AHB1RSTR_FLASHRST_Msk (0x1UL << RCC_AHB1RSTR_FLASHRST_Pos)/*!< 0x00000100 */ 8784 #define RCC_AHB1RSTR_FLASHRST RCC_AHB1RSTR_FLASHRST_Msk 8785 #define RCC_AHB1RSTR_CRCRST_Pos (12U) 8786 #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos)/*!< 0x00001000 */ 8787 #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk 8788 8789 /******************** Bit definition for RCC_AHB2RSTR register **************/ 8790 #define RCC_AHB2RSTR_GPIOARST_Pos (0U) 8791 #define RCC_AHB2RSTR_GPIOARST_Msk (0x1UL << RCC_AHB2RSTR_GPIOARST_Pos)/*!< 0x00000001 */ 8792 #define RCC_AHB2RSTR_GPIOARST RCC_AHB2RSTR_GPIOARST_Msk 8793 #define RCC_AHB2RSTR_GPIOBRST_Pos (1U) 8794 #define RCC_AHB2RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOBRST_Pos)/*!< 0x00000002 */ 8795 #define RCC_AHB2RSTR_GPIOBRST RCC_AHB2RSTR_GPIOBRST_Msk 8796 #define RCC_AHB2RSTR_GPIOCRST_Pos (2U) 8797 #define RCC_AHB2RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOCRST_Pos)/*!< 0x00000004 */ 8798 #define RCC_AHB2RSTR_GPIOCRST RCC_AHB2RSTR_GPIOCRST_Msk 8799 #define RCC_AHB2RSTR_GPIODRST_Pos (3U) 8800 #define RCC_AHB2RSTR_GPIODRST_Msk (0x1UL << RCC_AHB2RSTR_GPIODRST_Pos)/*!< 0x00000008 */ 8801 #define RCC_AHB2RSTR_GPIODRST RCC_AHB2RSTR_GPIODRST_Msk 8802 #define RCC_AHB2RSTR_GPIOERST_Pos (4U) 8803 #define RCC_AHB2RSTR_GPIOERST_Msk (0x1UL << RCC_AHB2RSTR_GPIOERST_Pos)/*!< 0x00000010 */ 8804 #define RCC_AHB2RSTR_GPIOERST RCC_AHB2RSTR_GPIOERST_Msk 8805 #define RCC_AHB2RSTR_GPIOFRST_Pos (5U) 8806 #define RCC_AHB2RSTR_GPIOFRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOFRST_Pos)/*!< 0x00000020 */ 8807 #define RCC_AHB2RSTR_GPIOFRST RCC_AHB2RSTR_GPIOFRST_Msk 8808 #define RCC_AHB2RSTR_GPIOGRST_Pos (6U) 8809 #define RCC_AHB2RSTR_GPIOGRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOGRST_Pos)/*!< 0x00000040 */ 8810 #define RCC_AHB2RSTR_GPIOGRST RCC_AHB2RSTR_GPIOGRST_Msk 8811 #define RCC_AHB2RSTR_ADC12RST_Pos (13U) 8812 #define RCC_AHB2RSTR_ADC12RST_Msk (0x1UL << RCC_AHB2RSTR_ADC12RST_Pos)/*!< 0x00002000 */ 8813 #define RCC_AHB2RSTR_ADC12RST RCC_AHB2RSTR_ADC12RST_Msk 8814 #define RCC_AHB2RSTR_ADC345RST_Pos (14U) 8815 #define RCC_AHB2RSTR_ADC345RST_Msk (0x1UL << RCC_AHB2RSTR_ADC345RST_Pos)/*!< 0x00004000 */ 8816 #define RCC_AHB2RSTR_ADC345RST RCC_AHB2RSTR_ADC345RST_Msk 8817 #define RCC_AHB2RSTR_DAC1RST_Pos (16U) 8818 #define RCC_AHB2RSTR_DAC1RST_Msk (0x1UL << RCC_AHB2RSTR_DAC1RST_Pos)/*!< 0x00010000 */ 8819 #define RCC_AHB2RSTR_DAC1RST RCC_AHB2RSTR_DAC1RST_Msk 8820 #define RCC_AHB2RSTR_DAC2RST_Pos (17U) 8821 #define RCC_AHB2RSTR_DAC2RST_Msk (0x1UL << RCC_AHB2RSTR_DAC2RST_Pos)/*!< 0x00020000 */ 8822 #define RCC_AHB2RSTR_DAC2RST RCC_AHB2RSTR_DAC2RST_Msk 8823 #define RCC_AHB2RSTR_DAC3RST_Pos (18U) 8824 #define RCC_AHB2RSTR_DAC3RST_Msk (0x1UL << RCC_AHB2RSTR_DAC3RST_Pos)/*!< 0x00040000 */ 8825 #define RCC_AHB2RSTR_DAC3RST RCC_AHB2RSTR_DAC3RST_Msk 8826 #define RCC_AHB2RSTR_DAC4RST_Pos (19U) 8827 #define RCC_AHB2RSTR_DAC4RST_Msk (0x1UL << RCC_AHB2RSTR_DAC4RST_Pos)/*!< 0x00080000 */ 8828 #define RCC_AHB2RSTR_DAC4RST RCC_AHB2RSTR_DAC4RST_Msk 8829 #define RCC_AHB2RSTR_AESRST_Pos (24U) 8830 #define RCC_AHB2RSTR_AESRST_Msk (0x1UL << RCC_AHB2RSTR_AESRST_Pos)/*!< 0x01000000 */ 8831 #define RCC_AHB2RSTR_AESRST RCC_AHB2RSTR_AESRST_Msk 8832 #define RCC_AHB2RSTR_RNGRST_Pos (26U) 8833 #define RCC_AHB2RSTR_RNGRST_Msk (0x1UL << RCC_AHB2RSTR_RNGRST_Pos)/*!< 0x04000000 */ 8834 #define RCC_AHB2RSTR_RNGRST RCC_AHB2RSTR_RNGRST_Msk 8835 8836 /******************** Bit definition for RCC_AHB3RSTR register **************/ 8837 #define RCC_AHB3RSTR_FMCRST_Pos (0U) 8838 #define RCC_AHB3RSTR_FMCRST_Msk (0x1UL << RCC_AHB3RSTR_FMCRST_Pos)/*!< 0x00000001 */ 8839 #define RCC_AHB3RSTR_FMCRST RCC_AHB3RSTR_FMCRST_Msk 8840 #define RCC_AHB3RSTR_QSPIRST_Pos (8U) 8841 #define RCC_AHB3RSTR_QSPIRST_Msk (0x1UL << RCC_AHB3RSTR_QSPIRST_Pos)/*!< 0x00000100 */ 8842 #define RCC_AHB3RSTR_QSPIRST RCC_AHB3RSTR_QSPIRST_Msk 8843 8844 /******************** Bit definition for RCC_APB1RSTR1 register **************/ 8845 #define RCC_APB1RSTR1_TIM2RST_Pos (0U) 8846 #define RCC_APB1RSTR1_TIM2RST_Msk (0x1UL << RCC_APB1RSTR1_TIM2RST_Pos)/*!< 0x00000001 */ 8847 #define RCC_APB1RSTR1_TIM2RST RCC_APB1RSTR1_TIM2RST_Msk 8848 #define RCC_APB1RSTR1_TIM3RST_Pos (1U) 8849 #define RCC_APB1RSTR1_TIM3RST_Msk (0x1UL << RCC_APB1RSTR1_TIM3RST_Pos)/*!< 0x00000002 */ 8850 #define RCC_APB1RSTR1_TIM3RST RCC_APB1RSTR1_TIM3RST_Msk 8851 #define RCC_APB1RSTR1_TIM4RST_Pos (2U) 8852 #define RCC_APB1RSTR1_TIM4RST_Msk (0x1UL << RCC_APB1RSTR1_TIM4RST_Pos)/*!< 0x00000004 */ 8853 #define RCC_APB1RSTR1_TIM4RST RCC_APB1RSTR1_TIM4RST_Msk 8854 #define RCC_APB1RSTR1_TIM5RST_Pos (3U) 8855 #define RCC_APB1RSTR1_TIM5RST_Msk (0x1UL << RCC_APB1RSTR1_TIM5RST_Pos)/*!< 0x00000008 */ 8856 #define RCC_APB1RSTR1_TIM5RST RCC_APB1RSTR1_TIM5RST_Msk 8857 #define RCC_APB1RSTR1_TIM6RST_Pos (4U) 8858 #define RCC_APB1RSTR1_TIM6RST_Msk (0x1UL << RCC_APB1RSTR1_TIM6RST_Pos)/*!< 0x00000010 */ 8859 #define RCC_APB1RSTR1_TIM6RST RCC_APB1RSTR1_TIM6RST_Msk 8860 #define RCC_APB1RSTR1_TIM7RST_Pos (5U) 8861 #define RCC_APB1RSTR1_TIM7RST_Msk (0x1UL << RCC_APB1RSTR1_TIM7RST_Pos)/*!< 0x00000020 */ 8862 #define RCC_APB1RSTR1_TIM7RST RCC_APB1RSTR1_TIM7RST_Msk 8863 #define RCC_APB1RSTR1_CRSRST_Pos (8U) 8864 #define RCC_APB1RSTR1_CRSRST_Msk (0x1UL << RCC_APB1RSTR1_CRSRST_Pos)/*!< 0x00000100 */ 8865 #define RCC_APB1RSTR1_CRSRST RCC_APB1RSTR1_CRSRST_Msk 8866 #define RCC_APB1RSTR1_SPI2RST_Pos (14U) 8867 #define RCC_APB1RSTR1_SPI2RST_Msk (0x1UL << RCC_APB1RSTR1_SPI2RST_Pos)/*!< 0x00004000 */ 8868 #define RCC_APB1RSTR1_SPI2RST RCC_APB1RSTR1_SPI2RST_Msk 8869 #define RCC_APB1RSTR1_SPI3RST_Pos (15U) 8870 #define RCC_APB1RSTR1_SPI3RST_Msk (0x1UL << RCC_APB1RSTR1_SPI3RST_Pos)/*!< 0x00008000 */ 8871 #define RCC_APB1RSTR1_SPI3RST RCC_APB1RSTR1_SPI3RST_Msk 8872 #define RCC_APB1RSTR1_USART2RST_Pos (17U) 8873 #define RCC_APB1RSTR1_USART2RST_Msk (0x1UL << RCC_APB1RSTR1_USART2RST_Pos)/*!< 0x00020000 */ 8874 #define RCC_APB1RSTR1_USART2RST RCC_APB1RSTR1_USART2RST_Msk 8875 #define RCC_APB1RSTR1_USART3RST_Pos (18U) 8876 #define RCC_APB1RSTR1_USART3RST_Msk (0x1UL << RCC_APB1RSTR1_USART3RST_Pos)/*!< 0x00040000 */ 8877 #define RCC_APB1RSTR1_USART3RST RCC_APB1RSTR1_USART3RST_Msk 8878 #define RCC_APB1RSTR1_UART4RST_Pos (19U) 8879 #define RCC_APB1RSTR1_UART4RST_Msk (0x1UL << RCC_APB1RSTR1_UART4RST_Pos)/*!< 0x00080000 */ 8880 #define RCC_APB1RSTR1_UART4RST RCC_APB1RSTR1_UART4RST_Msk 8881 #define RCC_APB1RSTR1_UART5RST_Pos (20U) 8882 #define RCC_APB1RSTR1_UART5RST_Msk (0x1UL << RCC_APB1RSTR1_UART5RST_Pos)/*!< 0x00100000 */ 8883 #define RCC_APB1RSTR1_UART5RST RCC_APB1RSTR1_UART5RST_Msk 8884 #define RCC_APB1RSTR1_I2C1RST_Pos (21U) 8885 #define RCC_APB1RSTR1_I2C1RST_Msk (0x1UL << RCC_APB1RSTR1_I2C1RST_Pos)/*!< 0x00200000 */ 8886 #define RCC_APB1RSTR1_I2C1RST RCC_APB1RSTR1_I2C1RST_Msk 8887 #define RCC_APB1RSTR1_I2C2RST_Pos (22U) 8888 #define RCC_APB1RSTR1_I2C2RST_Msk (0x1UL << RCC_APB1RSTR1_I2C2RST_Pos)/*!< 0x00400000 */ 8889 #define RCC_APB1RSTR1_I2C2RST RCC_APB1RSTR1_I2C2RST_Msk 8890 #define RCC_APB1RSTR1_USBRST_Pos (23U) 8891 #define RCC_APB1RSTR1_USBRST_Msk (0x1UL << RCC_APB1RSTR1_USBRST_Pos)/*!< 0x00800000 */ 8892 #define RCC_APB1RSTR1_USBRST RCC_APB1RSTR1_USBRST_Msk 8893 #define RCC_APB1RSTR1_FDCANRST_Pos (25U) 8894 #define RCC_APB1RSTR1_FDCANRST_Msk (0x1UL << RCC_APB1RSTR1_FDCANRST_Pos)/*!< 0x02000000 */ 8895 #define RCC_APB1RSTR1_FDCANRST RCC_APB1RSTR1_FDCANRST_Msk 8896 #define RCC_APB1RSTR1_PWRRST_Pos (28U) 8897 #define RCC_APB1RSTR1_PWRRST_Msk (0x1UL << RCC_APB1RSTR1_PWRRST_Pos)/*!< 0x10000000 */ 8898 #define RCC_APB1RSTR1_PWRRST RCC_APB1RSTR1_PWRRST_Msk 8899 #define RCC_APB1RSTR1_I2C3RST_Pos (30U) 8900 #define RCC_APB1RSTR1_I2C3RST_Msk (0x1UL << RCC_APB1RSTR1_I2C3RST_Pos)/*!< 0x40000000 */ 8901 #define RCC_APB1RSTR1_I2C3RST RCC_APB1RSTR1_I2C3RST_Msk 8902 #define RCC_APB1RSTR1_LPTIM1RST_Pos (31U) 8903 #define RCC_APB1RSTR1_LPTIM1RST_Msk (0x1UL << RCC_APB1RSTR1_LPTIM1RST_Pos)/*!< 0x80000000 */ 8904 #define RCC_APB1RSTR1_LPTIM1RST RCC_APB1RSTR1_LPTIM1RST_Msk 8905 8906 /******************** Bit definition for RCC_APB1RSTR2 register **************/ 8907 #define RCC_APB1RSTR2_LPUART1RST_Pos (0U) 8908 #define RCC_APB1RSTR2_LPUART1RST_Msk (0x1UL << RCC_APB1RSTR2_LPUART1RST_Pos)/*!< 0x00000001 */ 8909 #define RCC_APB1RSTR2_LPUART1RST RCC_APB1RSTR2_LPUART1RST_Msk 8910 #define RCC_APB1RSTR2_I2C4RST_Pos (1U) 8911 #define RCC_APB1RSTR2_I2C4RST_Msk (0x1UL << RCC_APB1RSTR2_I2C4RST_Pos)/*!< 0x00000002 */ 8912 #define RCC_APB1RSTR2_I2C4RST RCC_APB1RSTR2_I2C4RST_Msk 8913 #define RCC_APB1RSTR2_UCPD1RST_Pos (8U) 8914 #define RCC_APB1RSTR2_UCPD1RST_Msk (0x1UL << RCC_APB1RSTR2_UCPD1RST_Pos)/*!< 0x00000100 */ 8915 #define RCC_APB1RSTR2_UCPD1RST RCC_APB1RSTR2_UCPD1RST_Msk 8916 8917 /******************** Bit definition for RCC_APB2RSTR register **************/ 8918 #define RCC_APB2RSTR_SYSCFGRST_Pos (0U) 8919 #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos)/*!< 0x00000001 */ 8920 #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk 8921 #define RCC_APB2RSTR_TIM1RST_Pos (11U) 8922 #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos)/*!< 0x00000800 */ 8923 #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk 8924 #define RCC_APB2RSTR_SPI1RST_Pos (12U) 8925 #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos)/*!< 0x00001000 */ 8926 #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk 8927 #define RCC_APB2RSTR_TIM8RST_Pos (13U) 8928 #define RCC_APB2RSTR_TIM8RST_Msk (0x1UL << RCC_APB2RSTR_TIM8RST_Pos)/*!< 0x00002000 */ 8929 #define RCC_APB2RSTR_TIM8RST RCC_APB2RSTR_TIM8RST_Msk 8930 #define RCC_APB2RSTR_USART1RST_Pos (14U) 8931 #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos)/*!< 0x00004000 */ 8932 #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk 8933 #define RCC_APB2RSTR_SPI4RST_Pos (15U) 8934 #define RCC_APB2RSTR_SPI4RST_Msk (0x1UL << RCC_APB2RSTR_SPI4RST_Pos)/*!< 0x00008000 */ 8935 #define RCC_APB2RSTR_SPI4RST RCC_APB2RSTR_SPI4RST_Msk 8936 #define RCC_APB2RSTR_TIM15RST_Pos (16U) 8937 #define RCC_APB2RSTR_TIM15RST_Msk (0x1UL << RCC_APB2RSTR_TIM15RST_Pos)/*!< 0x00010000 */ 8938 #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk 8939 #define RCC_APB2RSTR_TIM16RST_Pos (17U) 8940 #define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos)/*!< 0x00020000 */ 8941 #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk 8942 #define RCC_APB2RSTR_TIM17RST_Pos (18U) 8943 #define RCC_APB2RSTR_TIM17RST_Msk (0x1UL << RCC_APB2RSTR_TIM17RST_Pos)/*!< 0x00040000 */ 8944 #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk 8945 #define RCC_APB2RSTR_TIM20RST_Pos (20U) 8946 #define RCC_APB2RSTR_TIM20RST_Msk (0x1UL << RCC_APB2RSTR_TIM20RST_Pos)/*!< 0x00100000 */ 8947 #define RCC_APB2RSTR_TIM20RST RCC_APB2RSTR_TIM20RST_Msk 8948 #define RCC_APB2RSTR_SAI1RST_Pos (21U) 8949 #define RCC_APB2RSTR_SAI1RST_Msk (0x1UL << RCC_APB2RSTR_SAI1RST_Pos)/*!< 0x00200000 */ 8950 #define RCC_APB2RSTR_SAI1RST RCC_APB2RSTR_SAI1RST_Msk 8951 8952 /******************** Bit definition for RCC_AHB1ENR register ***************/ 8953 #define RCC_AHB1ENR_DMA1EN_Pos (0U) 8954 #define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */ 8955 #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk 8956 #define RCC_AHB1ENR_DMA2EN_Pos (1U) 8957 #define RCC_AHB1ENR_DMA2EN_Msk (0x1UL << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00000002 */ 8958 #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk 8959 #define RCC_AHB1ENR_DMAMUX1EN_Pos (2U) 8960 #define RCC_AHB1ENR_DMAMUX1EN_Msk (0x1UL << RCC_AHB1ENR_DMAMUX1EN_Pos)/*!< 0x00000004 */ 8961 #define RCC_AHB1ENR_DMAMUX1EN RCC_AHB1ENR_DMAMUX1EN_Msk 8962 #define RCC_AHB1ENR_CORDICEN_Pos (3U) 8963 #define RCC_AHB1ENR_CORDICEN_Msk (0x1UL << RCC_AHB1ENR_CORDICEN_Pos)/*!< 0x00000008 */ 8964 #define RCC_AHB1ENR_CORDICEN RCC_AHB1ENR_CORDICEN_Msk 8965 #define RCC_AHB1ENR_FMACEN_Pos (4U) 8966 #define RCC_AHB1ENR_FMACEN_Msk (0x1UL << RCC_AHB1ENR_FMACEN_Pos) /*!< 0x00000010 */ 8967 #define RCC_AHB1ENR_FMACEN RCC_AHB1ENR_FMACEN_Msk 8968 #define RCC_AHB1ENR_FLASHEN_Pos (8U) 8969 #define RCC_AHB1ENR_FLASHEN_Msk (0x1UL << RCC_AHB1ENR_FLASHEN_Pos)/*!< 0x00000100 */ 8970 #define RCC_AHB1ENR_FLASHEN RCC_AHB1ENR_FLASHEN_Msk 8971 #define RCC_AHB1ENR_CRCEN_Pos (12U) 8972 #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */ 8973 #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk 8974 8975 /******************** Bit definition for RCC_AHB2ENR register ***************/ 8976 #define RCC_AHB2ENR_GPIOAEN_Pos (0U) 8977 #define RCC_AHB2ENR_GPIOAEN_Msk (0x1UL << RCC_AHB2ENR_GPIOAEN_Pos)/*!< 0x00000001 */ 8978 #define RCC_AHB2ENR_GPIOAEN RCC_AHB2ENR_GPIOAEN_Msk 8979 #define RCC_AHB2ENR_GPIOBEN_Pos (1U) 8980 #define RCC_AHB2ENR_GPIOBEN_Msk (0x1UL << RCC_AHB2ENR_GPIOBEN_Pos)/*!< 0x00000002 */ 8981 #define RCC_AHB2ENR_GPIOBEN RCC_AHB2ENR_GPIOBEN_Msk 8982 #define RCC_AHB2ENR_GPIOCEN_Pos (2U) 8983 #define RCC_AHB2ENR_GPIOCEN_Msk (0x1UL << RCC_AHB2ENR_GPIOCEN_Pos)/*!< 0x00000004 */ 8984 #define RCC_AHB2ENR_GPIOCEN RCC_AHB2ENR_GPIOCEN_Msk 8985 #define RCC_AHB2ENR_GPIODEN_Pos (3U) 8986 #define RCC_AHB2ENR_GPIODEN_Msk (0x1UL << RCC_AHB2ENR_GPIODEN_Pos)/*!< 0x00000008 */ 8987 #define RCC_AHB2ENR_GPIODEN RCC_AHB2ENR_GPIODEN_Msk 8988 #define RCC_AHB2ENR_GPIOEEN_Pos (4U) 8989 #define RCC_AHB2ENR_GPIOEEN_Msk (0x1UL << RCC_AHB2ENR_GPIOEEN_Pos)/*!< 0x00000010 */ 8990 #define RCC_AHB2ENR_GPIOEEN RCC_AHB2ENR_GPIOEEN_Msk 8991 #define RCC_AHB2ENR_GPIOFEN_Pos (5U) 8992 #define RCC_AHB2ENR_GPIOFEN_Msk (0x1UL << RCC_AHB2ENR_GPIOFEN_Pos)/*!< 0x00000020 */ 8993 #define RCC_AHB2ENR_GPIOFEN RCC_AHB2ENR_GPIOFEN_Msk 8994 #define RCC_AHB2ENR_GPIOGEN_Pos (6U) 8995 #define RCC_AHB2ENR_GPIOGEN_Msk (0x1UL << RCC_AHB2ENR_GPIOGEN_Pos)/*!< 0x00000040 */ 8996 #define RCC_AHB2ENR_GPIOGEN RCC_AHB2ENR_GPIOGEN_Msk 8997 #define RCC_AHB2ENR_ADC12EN_Pos (13U) 8998 #define RCC_AHB2ENR_ADC12EN_Msk (0x1UL << RCC_AHB2ENR_ADC12EN_Pos) /*!< 0x00002000 */ 8999 #define RCC_AHB2ENR_ADC12EN RCC_AHB2ENR_ADC12EN_Msk 9000 #define RCC_AHB2ENR_ADC345EN_Pos (14U) 9001 #define RCC_AHB2ENR_ADC345EN_Msk (0x1UL << RCC_AHB2ENR_ADC345EN_Pos) /*!< 0x00004000 */ 9002 #define RCC_AHB2ENR_ADC345EN RCC_AHB2ENR_ADC345EN_Msk 9003 #define RCC_AHB2ENR_DAC1EN_Pos (16U) 9004 #define RCC_AHB2ENR_DAC1EN_Msk (0x1UL << RCC_AHB2ENR_DAC1EN_Pos) /*!< 0x00010000 */ 9005 #define RCC_AHB2ENR_DAC1EN RCC_AHB2ENR_DAC1EN_Msk 9006 #define RCC_AHB2ENR_DAC2EN_Pos (17U) 9007 #define RCC_AHB2ENR_DAC2EN_Msk (0x1UL << RCC_AHB2ENR_DAC2EN_Pos) /*!< 0x00020000 */ 9008 #define RCC_AHB2ENR_DAC2EN RCC_AHB2ENR_DAC2EN_Msk 9009 #define RCC_AHB2ENR_DAC3EN_Pos (18U) 9010 #define RCC_AHB2ENR_DAC3EN_Msk (0x1UL << RCC_AHB2ENR_DAC3EN_Pos) /*!< 0x00040000 */ 9011 #define RCC_AHB2ENR_DAC3EN RCC_AHB2ENR_DAC3EN_Msk 9012 #define RCC_AHB2ENR_DAC4EN_Pos (19U) 9013 #define RCC_AHB2ENR_DAC4EN_Msk (0x1UL << RCC_AHB2ENR_DAC4EN_Pos) /*!< 0x00080000 */ 9014 #define RCC_AHB2ENR_DAC4EN RCC_AHB2ENR_DAC4EN_Msk 9015 #define RCC_AHB2ENR_AESEN_Pos (24U) 9016 #define RCC_AHB2ENR_AESEN_Msk (0x1UL << RCC_AHB2ENR_AESEN_Pos) /*!< 0x01000000 */ 9017 #define RCC_AHB2ENR_AESEN RCC_AHB2ENR_AESEN_Msk 9018 #define RCC_AHB2ENR_RNGEN_Pos (26U) 9019 #define RCC_AHB2ENR_RNGEN_Msk (0x1UL << RCC_AHB2ENR_RNGEN_Pos) /*!< 0x04000000 */ 9020 #define RCC_AHB2ENR_RNGEN RCC_AHB2ENR_RNGEN_Msk 9021 9022 /******************** Bit definition for RCC_AHB3ENR register ***************/ 9023 #define RCC_AHB3ENR_FMCEN_Pos (0U) 9024 #define RCC_AHB3ENR_FMCEN_Msk (0x1UL << RCC_AHB3ENR_FMCEN_Pos) /*!< 0x00000001 */ 9025 #define RCC_AHB3ENR_FMCEN RCC_AHB3ENR_FMCEN_Msk 9026 #define RCC_AHB3ENR_QSPIEN_Pos (8U) 9027 #define RCC_AHB3ENR_QSPIEN_Msk (0x1UL << RCC_AHB3ENR_QSPIEN_Pos) /*!< 0x00000100 */ 9028 #define RCC_AHB3ENR_QSPIEN RCC_AHB3ENR_QSPIEN_Msk 9029 9030 /******************** Bit definition for RCC_APB1ENR1 register ***************/ 9031 #define RCC_APB1ENR1_TIM2EN_Pos (0U) 9032 #define RCC_APB1ENR1_TIM2EN_Msk (0x1UL << RCC_APB1ENR1_TIM2EN_Pos)/*!< 0x00000001 */ 9033 #define RCC_APB1ENR1_TIM2EN RCC_APB1ENR1_TIM2EN_Msk 9034 #define RCC_APB1ENR1_TIM3EN_Pos (1U) 9035 #define RCC_APB1ENR1_TIM3EN_Msk (0x1UL << RCC_APB1ENR1_TIM3EN_Pos)/*!< 0x00000002 */ 9036 #define RCC_APB1ENR1_TIM3EN RCC_APB1ENR1_TIM3EN_Msk 9037 #define RCC_APB1ENR1_TIM4EN_Pos (2U) 9038 #define RCC_APB1ENR1_TIM4EN_Msk (0x1UL << RCC_APB1ENR1_TIM4EN_Pos)/*!< 0x00000004 */ 9039 #define RCC_APB1ENR1_TIM4EN RCC_APB1ENR1_TIM4EN_Msk 9040 #define RCC_APB1ENR1_TIM5EN_Pos (3U) 9041 #define RCC_APB1ENR1_TIM5EN_Msk (0x1UL << RCC_APB1ENR1_TIM5EN_Pos)/*!< 0x00000008 */ 9042 #define RCC_APB1ENR1_TIM5EN RCC_APB1ENR1_TIM5EN_Msk 9043 #define RCC_APB1ENR1_TIM6EN_Pos (4U) 9044 #define RCC_APB1ENR1_TIM6EN_Msk (0x1UL << RCC_APB1ENR1_TIM6EN_Pos)/*!< 0x00000010 */ 9045 #define RCC_APB1ENR1_TIM6EN RCC_APB1ENR1_TIM6EN_Msk 9046 #define RCC_APB1ENR1_TIM7EN_Pos (5U) 9047 #define RCC_APB1ENR1_TIM7EN_Msk (0x1UL << RCC_APB1ENR1_TIM7EN_Pos)/*!< 0x00000020 */ 9048 #define RCC_APB1ENR1_TIM7EN RCC_APB1ENR1_TIM7EN_Msk 9049 #define RCC_APB1ENR1_CRSEN_Pos (8U) 9050 #define RCC_APB1ENR1_CRSEN_Msk (0x1UL << RCC_APB1ENR1_CRSEN_Pos) /*!< 0x00000100 */ 9051 #define RCC_APB1ENR1_CRSEN RCC_APB1ENR1_CRSEN_Msk 9052 #define RCC_APB1ENR1_RTCAPBEN_Pos (10U) 9053 #define RCC_APB1ENR1_RTCAPBEN_Msk (0x1UL << RCC_APB1ENR1_RTCAPBEN_Pos)/*!< 0x00000400 */ 9054 #define RCC_APB1ENR1_RTCAPBEN RCC_APB1ENR1_RTCAPBEN_Msk 9055 #define RCC_APB1ENR1_WWDGEN_Pos (11U) 9056 #define RCC_APB1ENR1_WWDGEN_Msk (0x1UL << RCC_APB1ENR1_WWDGEN_Pos)/*!< 0x00000800 */ 9057 #define RCC_APB1ENR1_WWDGEN RCC_APB1ENR1_WWDGEN_Msk 9058 #define RCC_APB1ENR1_SPI2EN_Pos (14U) 9059 #define RCC_APB1ENR1_SPI2EN_Msk (0x1UL << RCC_APB1ENR1_SPI2EN_Pos)/*!< 0x00004000 */ 9060 #define RCC_APB1ENR1_SPI2EN RCC_APB1ENR1_SPI2EN_Msk 9061 #define RCC_APB1ENR1_SPI3EN_Pos (15U) 9062 #define RCC_APB1ENR1_SPI3EN_Msk (0x1UL << RCC_APB1ENR1_SPI3EN_Pos)/*!< 0x00008000 */ 9063 #define RCC_APB1ENR1_SPI3EN RCC_APB1ENR1_SPI3EN_Msk 9064 #define RCC_APB1ENR1_USART2EN_Pos (17U) 9065 #define RCC_APB1ENR1_USART2EN_Msk (0x1UL << RCC_APB1ENR1_USART2EN_Pos)/*!< 0x00020000 */ 9066 #define RCC_APB1ENR1_USART2EN RCC_APB1ENR1_USART2EN_Msk 9067 #define RCC_APB1ENR1_USART3EN_Pos (18U) 9068 #define RCC_APB1ENR1_USART3EN_Msk (0x1UL << RCC_APB1ENR1_USART3EN_Pos)/*!< 0x00040000 */ 9069 #define RCC_APB1ENR1_USART3EN RCC_APB1ENR1_USART3EN_Msk 9070 #define RCC_APB1ENR1_UART4EN_Pos (19U) 9071 #define RCC_APB1ENR1_UART4EN_Msk (0x1UL << RCC_APB1ENR1_UART4EN_Pos)/*!< 0x00080000 */ 9072 #define RCC_APB1ENR1_UART4EN RCC_APB1ENR1_UART4EN_Msk 9073 #define RCC_APB1ENR1_UART5EN_Pos (20U) 9074 #define RCC_APB1ENR1_UART5EN_Msk (0x1UL << RCC_APB1ENR1_UART5EN_Pos)/*!< 0x00100000 */ 9075 #define RCC_APB1ENR1_UART5EN RCC_APB1ENR1_UART5EN_Msk 9076 #define RCC_APB1ENR1_I2C1EN_Pos (21U) 9077 #define RCC_APB1ENR1_I2C1EN_Msk (0x1UL << RCC_APB1ENR1_I2C1EN_Pos)/*!< 0x00200000 */ 9078 #define RCC_APB1ENR1_I2C1EN RCC_APB1ENR1_I2C1EN_Msk 9079 #define RCC_APB1ENR1_I2C2EN_Pos (22U) 9080 #define RCC_APB1ENR1_I2C2EN_Msk (0x1UL << RCC_APB1ENR1_I2C2EN_Pos)/*!< 0x00400000 */ 9081 #define RCC_APB1ENR1_I2C2EN RCC_APB1ENR1_I2C2EN_Msk 9082 #define RCC_APB1ENR1_USBEN_Pos (23U) 9083 #define RCC_APB1ENR1_USBEN_Msk (0x1UL << RCC_APB1ENR1_USBEN_Pos)/*!< 0x00800000 */ 9084 #define RCC_APB1ENR1_USBEN RCC_APB1ENR1_USBEN_Msk 9085 #define RCC_APB1ENR1_FDCANEN_Pos (25U) 9086 #define RCC_APB1ENR1_FDCANEN_Msk (0x1UL << RCC_APB1ENR1_FDCANEN_Pos)/*!< 0x02000000 */ 9087 #define RCC_APB1ENR1_FDCANEN RCC_APB1ENR1_FDCANEN_Msk 9088 #define RCC_APB1ENR1_PWREN_Pos (28U) 9089 #define RCC_APB1ENR1_PWREN_Msk (0x1UL << RCC_APB1ENR1_PWREN_Pos) /*!< 0x10000000 */ 9090 #define RCC_APB1ENR1_PWREN RCC_APB1ENR1_PWREN_Msk 9091 #define RCC_APB1ENR1_I2C3EN_Pos (30U) 9092 #define RCC_APB1ENR1_I2C3EN_Msk (0x1UL << RCC_APB1ENR1_I2C3EN_Pos)/*!< 0x40000000 */ 9093 #define RCC_APB1ENR1_I2C3EN RCC_APB1ENR1_I2C3EN_Msk 9094 #define RCC_APB1ENR1_LPTIM1EN_Pos (31U) 9095 #define RCC_APB1ENR1_LPTIM1EN_Msk (0x1UL << RCC_APB1ENR1_LPTIM1EN_Pos)/*!< 0x80000000 */ 9096 #define RCC_APB1ENR1_LPTIM1EN RCC_APB1ENR1_LPTIM1EN_Msk 9097 9098 /******************** Bit definition for RCC_APB1RSTR2 register **************/ 9099 #define RCC_APB1ENR2_LPUART1EN_Pos (0U) 9100 #define RCC_APB1ENR2_LPUART1EN_Msk (0x1UL << RCC_APB1ENR2_LPUART1EN_Pos)/*!< 0x00000001 */ 9101 #define RCC_APB1ENR2_LPUART1EN RCC_APB1ENR2_LPUART1EN_Msk 9102 #define RCC_APB1ENR2_I2C4EN_Pos (1U) 9103 #define RCC_APB1ENR2_I2C4EN_Msk (0x1UL << RCC_APB1ENR2_I2C4EN_Pos)/*!< 0x00000002 */ 9104 #define RCC_APB1ENR2_I2C4EN RCC_APB1ENR2_I2C4EN_Msk 9105 #define RCC_APB1ENR2_UCPD1EN_Pos (8U) 9106 #define RCC_APB1ENR2_UCPD1EN_Msk (0x1UL << RCC_APB1ENR2_UCPD1EN_Pos)/*!< 0x00000100 */ 9107 #define RCC_APB1ENR2_UCPD1EN RCC_APB1ENR2_UCPD1EN_Msk 9108 9109 /******************** Bit definition for RCC_APB2ENR register ***************/ 9110 #define RCC_APB2ENR_SYSCFGEN_Pos (0U) 9111 #define RCC_APB2ENR_SYSCFGEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos)/*!< 0x00000001 */ 9112 #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk 9113 #define RCC_APB2ENR_TIM1EN_Pos (11U) 9114 #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */ 9115 #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk 9116 #define RCC_APB2ENR_SPI1EN_Pos (12U) 9117 #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ 9118 #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk 9119 #define RCC_APB2ENR_TIM8EN_Pos (13U) 9120 #define RCC_APB2ENR_TIM8EN_Msk (0x1UL << RCC_APB2ENR_TIM8EN_Pos) /*!< 0x00002000 */ 9121 #define RCC_APB2ENR_TIM8EN RCC_APB2ENR_TIM8EN_Msk 9122 #define RCC_APB2ENR_USART1EN_Pos (14U) 9123 #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos)/*!< 0x00004000 */ 9124 #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk 9125 #define RCC_APB2ENR_SPI4EN_Pos (15U) 9126 #define RCC_APB2ENR_SPI4EN_Msk (0x1UL << RCC_APB2ENR_SPI4EN_Pos) /*!< 0x00008000 */ 9127 #define RCC_APB2ENR_SPI4EN RCC_APB2ENR_SPI4EN_Msk 9128 #define RCC_APB2ENR_TIM15EN_Pos (16U) 9129 #define RCC_APB2ENR_TIM15EN_Msk (0x1UL << RCC_APB2ENR_TIM15EN_Pos)/*!< 0x00010000 */ 9130 #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk 9131 #define RCC_APB2ENR_TIM16EN_Pos (17U) 9132 #define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos)/*!< 0x00020000 */ 9133 #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk 9134 #define RCC_APB2ENR_TIM17EN_Pos (18U) 9135 #define RCC_APB2ENR_TIM17EN_Msk (0x1UL << RCC_APB2ENR_TIM17EN_Pos)/*!< 0x00040000 */ 9136 #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk 9137 #define RCC_APB2ENR_TIM20EN_Pos (20U) 9138 #define RCC_APB2ENR_TIM20EN_Msk (0x1UL << RCC_APB2ENR_TIM20EN_Pos)/*!< 0x00100000 */ 9139 #define RCC_APB2ENR_TIM20EN RCC_APB2ENR_TIM20EN_Msk 9140 #define RCC_APB2ENR_SAI1EN_Pos (21U) 9141 #define RCC_APB2ENR_SAI1EN_Msk (0x1UL << RCC_APB2ENR_SAI1EN_Pos)/*!< 0x00200000 */ 9142 #define RCC_APB2ENR_SAI1EN RCC_APB2ENR_SAI1EN_Msk 9143 9144 /******************** Bit definition for RCC_AHB1SMENR register ***************/ 9145 #define RCC_AHB1SMENR_DMA1SMEN_Pos (0U) 9146 #define RCC_AHB1SMENR_DMA1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA1SMEN_Pos)/*!< 0x00000001 */ 9147 #define RCC_AHB1SMENR_DMA1SMEN RCC_AHB1SMENR_DMA1SMEN_Msk 9148 #define RCC_AHB1SMENR_DMA2SMEN_Pos (1U) 9149 #define RCC_AHB1SMENR_DMA2SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA2SMEN_Pos)/*!< 0x00000002 */ 9150 #define RCC_AHB1SMENR_DMA2SMEN RCC_AHB1SMENR_DMA2SMEN_Msk 9151 #define RCC_AHB1SMENR_DMAMUX1SMEN_Pos (2U) 9152 #define RCC_AHB1SMENR_DMAMUX1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMAMUX1SMEN_Pos)/*!< 0x00000004 */ 9153 #define RCC_AHB1SMENR_DMAMUX1SMEN RCC_AHB1SMENR_DMAMUX1SMEN_Msk 9154 #define RCC_AHB1SMENR_CORDICSMEN_Pos (3U) 9155 #define RCC_AHB1SMENR_CORDICSMEN_Msk (0x1UL << RCC_AHB1SMENR_CORDICSMEN_Pos)/*!< 0x00000008 */ 9156 #define RCC_AHB1SMENR_CORDICSMEN RCC_AHB1SMENR_CORDICSMEN_Msk 9157 #define RCC_AHB1SMENR_FMACSMEN_Pos (4U) 9158 #define RCC_AHB1SMENR_FMACSMEN_Msk (0x1UL << RCC_AHB1SMENR_FMACSMEN_Pos) /*!< 0x00000010 */ 9159 #define RCC_AHB1SMENR_FMACSMEN RCC_AHB1SMENR_FMACSMEN_Msk 9160 #define RCC_AHB1SMENR_FLASHSMEN_Pos (8U) 9161 #define RCC_AHB1SMENR_FLASHSMEN_Msk (0x1UL << RCC_AHB1SMENR_FLASHSMEN_Pos)/*!< 0x00000100 */ 9162 #define RCC_AHB1SMENR_FLASHSMEN RCC_AHB1SMENR_FLASHSMEN_Msk 9163 #define RCC_AHB1SMENR_SRAM1SMEN_Pos (9U) 9164 #define RCC_AHB1SMENR_SRAM1SMEN_Msk (0x1UL << RCC_AHB1SMENR_SRAM1SMEN_Pos)/*!< 0x00000200 */ 9165 #define RCC_AHB1SMENR_SRAM1SMEN RCC_AHB1SMENR_SRAM1SMEN_Msk 9166 #define RCC_AHB1SMENR_CRCSMEN_Pos (12U) 9167 #define RCC_AHB1SMENR_CRCSMEN_Msk (0x1UL << RCC_AHB1SMENR_CRCSMEN_Pos)/*!< 0x00001000 */ 9168 #define RCC_AHB1SMENR_CRCSMEN RCC_AHB1SMENR_CRCSMEN_Msk 9169 9170 /******************** Bit definition for RCC_AHB2SMENR register *************/ 9171 #define RCC_AHB2SMENR_GPIOASMEN_Pos (0U) 9172 #define RCC_AHB2SMENR_GPIOASMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOASMEN_Pos)/*!< 0x00000001 */ 9173 #define RCC_AHB2SMENR_GPIOASMEN RCC_AHB2SMENR_GPIOASMEN_Msk 9174 #define RCC_AHB2SMENR_GPIOBSMEN_Pos (1U) 9175 #define RCC_AHB2SMENR_GPIOBSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOBSMEN_Pos)/*!< 0x00000002 */ 9176 #define RCC_AHB2SMENR_GPIOBSMEN RCC_AHB2SMENR_GPIOBSMEN_Msk 9177 #define RCC_AHB2SMENR_GPIOCSMEN_Pos (2U) 9178 #define RCC_AHB2SMENR_GPIOCSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOCSMEN_Pos)/*!< 0x00000004 */ 9179 #define RCC_AHB2SMENR_GPIOCSMEN RCC_AHB2SMENR_GPIOCSMEN_Msk 9180 #define RCC_AHB2SMENR_GPIODSMEN_Pos (3U) 9181 #define RCC_AHB2SMENR_GPIODSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIODSMEN_Pos)/*!< 0x00000008 */ 9182 #define RCC_AHB2SMENR_GPIODSMEN RCC_AHB2SMENR_GPIODSMEN_Msk 9183 #define RCC_AHB2SMENR_GPIOESMEN_Pos (4U) 9184 #define RCC_AHB2SMENR_GPIOESMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOESMEN_Pos)/*!< 0x00000010 */ 9185 #define RCC_AHB2SMENR_GPIOESMEN RCC_AHB2SMENR_GPIOESMEN_Msk 9186 #define RCC_AHB2SMENR_GPIOFSMEN_Pos (5U) 9187 #define RCC_AHB2SMENR_GPIOFSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOFSMEN_Pos)/*!< 0x00000020 */ 9188 #define RCC_AHB2SMENR_GPIOFSMEN RCC_AHB2SMENR_GPIOFSMEN_Msk 9189 #define RCC_AHB2SMENR_GPIOGSMEN_Pos (6U) 9190 #define RCC_AHB2SMENR_GPIOGSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOGSMEN_Pos)/*!< 0x00000040 */ 9191 #define RCC_AHB2SMENR_GPIOGSMEN RCC_AHB2SMENR_GPIOGSMEN_Msk 9192 #define RCC_AHB2SMENR_CCMSRAMSMEN_Pos (9U) 9193 #define RCC_AHB2SMENR_CCMSRAMSMEN_Msk (0x1UL << RCC_AHB2SMENR_CCMSRAMSMEN_Pos) /*!< 0x00000200 */ 9194 #define RCC_AHB2SMENR_CCMSRAMSMEN RCC_AHB2SMENR_CCMSRAMSMEN_Msk 9195 #define RCC_AHB2SMENR_SRAM2SMEN_Pos (10U) 9196 #define RCC_AHB2SMENR_SRAM2SMEN_Msk (0x1UL << RCC_AHB2SMENR_SRAM2SMEN_Pos)/*!< 0x00000400 */ 9197 #define RCC_AHB2SMENR_SRAM2SMEN RCC_AHB2SMENR_SRAM2SMEN_Msk 9198 #define RCC_AHB2SMENR_ADC12SMEN_Pos (13U) 9199 #define RCC_AHB2SMENR_ADC12SMEN_Msk (0x1UL << RCC_AHB2SMENR_ADC12SMEN_Pos)/*!< 0x00002000 */ 9200 #define RCC_AHB2SMENR_ADC12SMEN RCC_AHB2SMENR_ADC12SMEN_Msk 9201 #define RCC_AHB2SMENR_ADC345SMEN_Pos (14U) 9202 #define RCC_AHB2SMENR_ADC345SMEN_Msk (0x1UL << RCC_AHB2SMENR_ADC345SMEN_Pos)/*!< 0x00004000 */ 9203 #define RCC_AHB2SMENR_ADC345SMEN RCC_AHB2SMENR_ADC345SMEN_Msk 9204 #define RCC_AHB2SMENR_DAC1SMEN_Pos (16U) 9205 #define RCC_AHB2SMENR_DAC1SMEN_Msk (0x1UL << RCC_AHB2SMENR_DAC1SMEN_Pos)/*!< 0x00010000 */ 9206 #define RCC_AHB2SMENR_DAC1SMEN RCC_AHB2SMENR_DAC1SMEN_Msk 9207 #define RCC_AHB2SMENR_DAC2SMEN_Pos (17U) 9208 #define RCC_AHB2SMENR_DAC2SMEN_Msk (0x1UL << RCC_AHB2SMENR_DAC2SMEN_Pos)/*!< 0x00020000 */ 9209 #define RCC_AHB2SMENR_DAC2SMEN RCC_AHB2SMENR_DAC2SMEN_Msk 9210 #define RCC_AHB2SMENR_DAC3SMEN_Pos (18U) 9211 #define RCC_AHB2SMENR_DAC3SMEN_Msk (0x1UL << RCC_AHB2SMENR_DAC3SMEN_Pos)/*!< 0x00040000 */ 9212 #define RCC_AHB2SMENR_DAC3SMEN RCC_AHB2SMENR_DAC3SMEN_Msk 9213 #define RCC_AHB2SMENR_DAC4SMEN_Pos (19U) 9214 #define RCC_AHB2SMENR_DAC4SMEN_Msk (0x1UL << RCC_AHB2SMENR_DAC4SMEN_Pos)/*!< 0x00080000 */ 9215 #define RCC_AHB2SMENR_DAC4SMEN RCC_AHB2SMENR_DAC4SMEN_Msk 9216 #define RCC_AHB2SMENR_AESSMEN_Pos (24U) 9217 #define RCC_AHB2SMENR_AESSMEN_Msk (0x1UL << RCC_AHB2SMENR_AESSMEN_Pos)/*!< 0x01000000 */ 9218 #define RCC_AHB2SMENR_AESSMEN RCC_AHB2SMENR_AESSMEN_Msk 9219 #define RCC_AHB2SMENR_RNGSMEN_Pos (26U) 9220 #define RCC_AHB2SMENR_RNGSMEN_Msk (0x1UL << RCC_AHB2SMENR_RNGSMEN_Pos)/*!< 0x04000000 */ 9221 #define RCC_AHB2SMENR_RNGSMEN RCC_AHB2SMENR_RNGSMEN_Msk 9222 9223 /******************** Bit definition for RCC_AHB3SMENR register *************/ 9224 #define RCC_AHB3SMENR_FMCSMEN_Pos (0U) 9225 #define RCC_AHB3SMENR_FMCSMEN_Msk (0x1UL << RCC_AHB3SMENR_FMCSMEN_Pos)/*!< 0x00000001 */ 9226 #define RCC_AHB3SMENR_FMCSMEN RCC_AHB3SMENR_FMCSMEN_Msk 9227 #define RCC_AHB3SMENR_QSPISMEN_Pos (8U) 9228 #define RCC_AHB3SMENR_QSPISMEN_Msk (0x1UL << RCC_AHB3SMENR_QSPISMEN_Pos)/*!< 0x00000100 */ 9229 #define RCC_AHB3SMENR_QSPISMEN RCC_AHB3SMENR_QSPISMEN_Msk 9230 9231 /******************** Bit definition for RCC_APB1SMENR1 register *************/ 9232 #define RCC_APB1SMENR1_TIM2SMEN_Pos (0U) 9233 #define RCC_APB1SMENR1_TIM2SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM2SMEN_Pos)/*!< 0x00000001 */ 9234 #define RCC_APB1SMENR1_TIM2SMEN RCC_APB1SMENR1_TIM2SMEN_Msk 9235 #define RCC_APB1SMENR1_TIM3SMEN_Pos (1U) 9236 #define RCC_APB1SMENR1_TIM3SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM3SMEN_Pos)/*!< 0x00000002 */ 9237 #define RCC_APB1SMENR1_TIM3SMEN RCC_APB1SMENR1_TIM3SMEN_Msk 9238 #define RCC_APB1SMENR1_TIM4SMEN_Pos (2U) 9239 #define RCC_APB1SMENR1_TIM4SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM4SMEN_Pos)/*!< 0x00000004 */ 9240 #define RCC_APB1SMENR1_TIM4SMEN RCC_APB1SMENR1_TIM4SMEN_Msk 9241 #define RCC_APB1SMENR1_TIM5SMEN_Pos (3U) 9242 #define RCC_APB1SMENR1_TIM5SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM5SMEN_Pos)/*!< 0x00000008 */ 9243 #define RCC_APB1SMENR1_TIM5SMEN RCC_APB1SMENR1_TIM5SMEN_Msk 9244 #define RCC_APB1SMENR1_TIM6SMEN_Pos (4U) 9245 #define RCC_APB1SMENR1_TIM6SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM6SMEN_Pos)/*!< 0x00000010 */ 9246 #define RCC_APB1SMENR1_TIM6SMEN RCC_APB1SMENR1_TIM6SMEN_Msk 9247 #define RCC_APB1SMENR1_TIM7SMEN_Pos (5U) 9248 #define RCC_APB1SMENR1_TIM7SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM7SMEN_Pos)/*!< 0x00000020 */ 9249 #define RCC_APB1SMENR1_TIM7SMEN RCC_APB1SMENR1_TIM7SMEN_Msk 9250 #define RCC_APB1SMENR1_CRSSMEN_Pos (8U) 9251 #define RCC_APB1SMENR1_CRSSMEN_Msk (0x1UL << RCC_APB1SMENR1_CRSSMEN_Pos)/*!< 0x00000100 */ 9252 #define RCC_APB1SMENR1_CRSSMEN RCC_APB1SMENR1_CRSSMEN_Msk 9253 #define RCC_APB1SMENR1_RTCAPBSMEN_Pos (10U) 9254 #define RCC_APB1SMENR1_RTCAPBSMEN_Msk (0x1UL << RCC_APB1SMENR1_RTCAPBSMEN_Pos)/*!< 0x00000400 */ 9255 #define RCC_APB1SMENR1_RTCAPBSMEN RCC_APB1SMENR1_RTCAPBSMEN_Msk 9256 #define RCC_APB1SMENR1_WWDGSMEN_Pos (11U) 9257 #define RCC_APB1SMENR1_WWDGSMEN_Msk (0x1UL << RCC_APB1SMENR1_WWDGSMEN_Pos)/*!< 0x00000800 */ 9258 #define RCC_APB1SMENR1_WWDGSMEN RCC_APB1SMENR1_WWDGSMEN_Msk 9259 #define RCC_APB1SMENR1_SPI2SMEN_Pos (14U) 9260 #define RCC_APB1SMENR1_SPI2SMEN_Msk (0x1UL << RCC_APB1SMENR1_SPI2SMEN_Pos)/*!< 0x00004000 */ 9261 #define RCC_APB1SMENR1_SPI2SMEN RCC_APB1SMENR1_SPI2SMEN_Msk 9262 #define RCC_APB1SMENR1_SPI3SMEN_Pos (15U) 9263 #define RCC_APB1SMENR1_SPI3SMEN_Msk (0x1UL << RCC_APB1SMENR1_SPI3SMEN_Pos)/*!< 0x00008000 */ 9264 #define RCC_APB1SMENR1_SPI3SMEN RCC_APB1SMENR1_SPI3SMEN_Msk 9265 #define RCC_APB1SMENR1_USART2SMEN_Pos (17U) 9266 #define RCC_APB1SMENR1_USART2SMEN_Msk (0x1UL << RCC_APB1SMENR1_USART2SMEN_Pos)/*!< 0x00020000 */ 9267 #define RCC_APB1SMENR1_USART2SMEN RCC_APB1SMENR1_USART2SMEN_Msk 9268 #define RCC_APB1SMENR1_USART3SMEN_Pos (18U) 9269 #define RCC_APB1SMENR1_USART3SMEN_Msk (0x1UL << RCC_APB1SMENR1_USART3SMEN_Pos)/*!< 0x00040000 */ 9270 #define RCC_APB1SMENR1_USART3SMEN RCC_APB1SMENR1_USART3SMEN_Msk 9271 #define RCC_APB1SMENR1_UART4SMEN_Pos (19U) 9272 #define RCC_APB1SMENR1_UART4SMEN_Msk (0x1UL << RCC_APB1SMENR1_UART4SMEN_Pos)/*!< 0x00080000 */ 9273 #define RCC_APB1SMENR1_UART4SMEN RCC_APB1SMENR1_UART4SMEN_Msk 9274 #define RCC_APB1SMENR1_UART5SMEN_Pos (20U) 9275 #define RCC_APB1SMENR1_UART5SMEN_Msk (0x1UL << RCC_APB1SMENR1_UART5SMEN_Pos)/*!< 0x00100000 */ 9276 #define RCC_APB1SMENR1_UART5SMEN RCC_APB1SMENR1_UART5SMEN_Msk 9277 #define RCC_APB1SMENR1_I2C1SMEN_Pos (21U) 9278 #define RCC_APB1SMENR1_I2C1SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C1SMEN_Pos)/*!< 0x00200000 */ 9279 #define RCC_APB1SMENR1_I2C1SMEN RCC_APB1SMENR1_I2C1SMEN_Msk 9280 #define RCC_APB1SMENR1_I2C2SMEN_Pos (22U) 9281 #define RCC_APB1SMENR1_I2C2SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C2SMEN_Pos)/*!< 0x00400000 */ 9282 #define RCC_APB1SMENR1_I2C2SMEN RCC_APB1SMENR1_I2C2SMEN_Msk 9283 #define RCC_APB1SMENR1_USBSMEN_Pos (23U) 9284 #define RCC_APB1SMENR1_USBSMEN_Msk (0x1UL << RCC_APB1SMENR1_USBSMEN_Pos)/*!< 0x00800000 */ 9285 #define RCC_APB1SMENR1_USBSMEN RCC_APB1SMENR1_USBSMEN_Msk 9286 #define RCC_APB1SMENR1_FDCANSMEN_Pos (25U) 9287 #define RCC_APB1SMENR1_FDCANSMEN_Msk (0x1UL << RCC_APB1SMENR1_FDCANSMEN_Pos)/*!< 0x02000000 */ 9288 #define RCC_APB1SMENR1_FDCANSMEN RCC_APB1SMENR1_FDCANSMEN_Msk 9289 #define RCC_APB1SMENR1_PWRSMEN_Pos (28U) 9290 #define RCC_APB1SMENR1_PWRSMEN_Msk (0x1UL << RCC_APB1SMENR1_PWRSMEN_Pos)/*!< 0x10000000 */ 9291 #define RCC_APB1SMENR1_PWRSMEN RCC_APB1SMENR1_PWRSMEN_Msk 9292 #define RCC_APB1SMENR1_I2C3SMEN_Pos (30U) 9293 #define RCC_APB1SMENR1_I2C3SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C3SMEN_Pos)/*!< 0x40000000 */ 9294 #define RCC_APB1SMENR1_I2C3SMEN RCC_APB1SMENR1_I2C3SMEN_Msk 9295 #define RCC_APB1SMENR1_LPTIM1SMEN_Pos (31U) 9296 #define RCC_APB1SMENR1_LPTIM1SMEN_Msk (0x1UL << RCC_APB1SMENR1_LPTIM1SMEN_Pos)/*!< 0x80000000 */ 9297 #define RCC_APB1SMENR1_LPTIM1SMEN RCC_APB1SMENR1_LPTIM1SMEN_Msk 9298 9299 /******************** Bit definition for RCC_APB1SMENR2 register *************/ 9300 #define RCC_APB1SMENR2_LPUART1SMEN_Pos (0U) 9301 #define RCC_APB1SMENR2_LPUART1SMEN_Msk (0x1UL << RCC_APB1SMENR2_LPUART1SMEN_Pos)/*!< 0x00000001 */ 9302 #define RCC_APB1SMENR2_LPUART1SMEN RCC_APB1SMENR2_LPUART1SMEN_Msk 9303 #define RCC_APB1SMENR2_I2C4SMEN_Pos (1U) 9304 #define RCC_APB1SMENR2_I2C4SMEN_Msk (0x1UL << RCC_APB1SMENR2_I2C4SMEN_Pos)/*!< 0x00000002 */ 9305 #define RCC_APB1SMENR2_I2C4SMEN RCC_APB1SMENR2_I2C4SMEN_Msk 9306 #define RCC_APB1SMENR2_UCPD1SMEN_Pos (8U) 9307 #define RCC_APB1SMENR2_UCPD1SMEN_Msk (0x1UL << RCC_APB1SMENR2_UCPD1SMEN_Pos)/*!< 0x00000100 */ 9308 #define RCC_APB1SMENR2_UCPD1SMEN RCC_APB1SMENR2_UCPD1SMEN_Msk 9309 9310 /******************** Bit definition for RCC_APB2SMENR register *************/ 9311 #define RCC_APB2SMENR_SYSCFGSMEN_Pos (0U) 9312 #define RCC_APB2SMENR_SYSCFGSMEN_Msk (0x1UL << RCC_APB2SMENR_SYSCFGSMEN_Pos)/*!< 0x00000001 */ 9313 #define RCC_APB2SMENR_SYSCFGSMEN RCC_APB2SMENR_SYSCFGSMEN_Msk 9314 #define RCC_APB2SMENR_TIM1SMEN_Pos (11U) 9315 #define RCC_APB2SMENR_TIM1SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM1SMEN_Pos)/*!< 0x00000800 */ 9316 #define RCC_APB2SMENR_TIM1SMEN RCC_APB2SMENR_TIM1SMEN_Msk 9317 #define RCC_APB2SMENR_SPI1SMEN_Pos (12U) 9318 #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SPI1SMEN_Pos)/*!< 0x00001000 */ 9319 #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk 9320 #define RCC_APB2SMENR_TIM8SMEN_Pos (13U) 9321 #define RCC_APB2SMENR_TIM8SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM8SMEN_Pos)/*!< 0x00002000 */ 9322 #define RCC_APB2SMENR_TIM8SMEN RCC_APB2SMENR_TIM8SMEN_Msk 9323 #define RCC_APB2SMENR_USART1SMEN_Pos (14U) 9324 #define RCC_APB2SMENR_USART1SMEN_Msk (0x1UL << RCC_APB2SMENR_USART1SMEN_Pos)/*!< 0x00004000 */ 9325 #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk 9326 #define RCC_APB2SMENR_SPI4SMEN_Pos (15U) 9327 #define RCC_APB2SMENR_SPI4SMEN_Msk (0x1UL << RCC_APB2SMENR_SPI4SMEN_Pos)/*!< 0x00008000 */ 9328 #define RCC_APB2SMENR_SPI4SMEN RCC_APB2SMENR_SPI4SMEN_Msk 9329 #define RCC_APB2SMENR_TIM15SMEN_Pos (16U) 9330 #define RCC_APB2SMENR_TIM15SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM15SMEN_Pos)/*!< 0x00010000 */ 9331 #define RCC_APB2SMENR_TIM15SMEN RCC_APB2SMENR_TIM15SMEN_Msk 9332 #define RCC_APB2SMENR_TIM16SMEN_Pos (17U) 9333 #define RCC_APB2SMENR_TIM16SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM16SMEN_Pos)/*!< 0x00020000 */ 9334 #define RCC_APB2SMENR_TIM16SMEN RCC_APB2SMENR_TIM16SMEN_Msk 9335 #define RCC_APB2SMENR_TIM17SMEN_Pos (18U) 9336 #define RCC_APB2SMENR_TIM17SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM17SMEN_Pos)/*!< 0x00040000 */ 9337 #define RCC_APB2SMENR_TIM17SMEN RCC_APB2SMENR_TIM17SMEN_Msk 9338 #define RCC_APB2SMENR_TIM20SMEN_Pos (20U) 9339 #define RCC_APB2SMENR_TIM20SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM20SMEN_Pos)/*!< 0x00100000 */ 9340 #define RCC_APB2SMENR_TIM20SMEN RCC_APB2SMENR_TIM20SMEN_Msk 9341 #define RCC_APB2SMENR_SAI1SMEN_Pos (21U) 9342 #define RCC_APB2SMENR_SAI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SAI1SMEN_Pos)/*!< 0x00200000 */ 9343 #define RCC_APB2SMENR_SAI1SMEN RCC_APB2SMENR_SAI1SMEN_Msk 9344 9345 /******************** Bit definition for RCC_CCIPR register ******************/ 9346 #define RCC_CCIPR_USART1SEL_Pos (0U) 9347 #define RCC_CCIPR_USART1SEL_Msk (0x3UL << RCC_CCIPR_USART1SEL_Pos)/*!< 0x00000003 */ 9348 #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk 9349 #define RCC_CCIPR_USART1SEL_0 (0x1UL << RCC_CCIPR_USART1SEL_Pos)/*!< 0x00000001 */ 9350 #define RCC_CCIPR_USART1SEL_1 (0x2UL << RCC_CCIPR_USART1SEL_Pos)/*!< 0x00000002 */ 9351 9352 #define RCC_CCIPR_USART2SEL_Pos (2U) 9353 #define RCC_CCIPR_USART2SEL_Msk (0x3UL << RCC_CCIPR_USART2SEL_Pos)/*!< 0x0000000C */ 9354 #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk 9355 #define RCC_CCIPR_USART2SEL_0 (0x1UL << RCC_CCIPR_USART2SEL_Pos)/*!< 0x00000004 */ 9356 #define RCC_CCIPR_USART2SEL_1 (0x2UL << RCC_CCIPR_USART2SEL_Pos)/*!< 0x00000008 */ 9357 9358 #define RCC_CCIPR_USART3SEL_Pos (4U) 9359 #define RCC_CCIPR_USART3SEL_Msk (0x3UL << RCC_CCIPR_USART3SEL_Pos)/*!< 0x00000030 */ 9360 #define RCC_CCIPR_USART3SEL RCC_CCIPR_USART3SEL_Msk 9361 #define RCC_CCIPR_USART3SEL_0 (0x1UL << RCC_CCIPR_USART3SEL_Pos)/*!< 0x00000010 */ 9362 #define RCC_CCIPR_USART3SEL_1 (0x2UL << RCC_CCIPR_USART3SEL_Pos)/*!< 0x00000020 */ 9363 9364 #define RCC_CCIPR_UART4SEL_Pos (6U) 9365 #define RCC_CCIPR_UART4SEL_Msk (0x3UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x000000C0 */ 9366 #define RCC_CCIPR_UART4SEL RCC_CCIPR_UART4SEL_Msk 9367 #define RCC_CCIPR_UART4SEL_0 (0x1UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x00000040 */ 9368 #define RCC_CCIPR_UART4SEL_1 (0x2UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x00000080 */ 9369 9370 #define RCC_CCIPR_UART5SEL_Pos (8U) 9371 #define RCC_CCIPR_UART5SEL_Msk (0x3UL << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000300 */ 9372 #define RCC_CCIPR_UART5SEL RCC_CCIPR_UART5SEL_Msk 9373 #define RCC_CCIPR_UART5SEL_0 (0x1UL << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000100 */ 9374 #define RCC_CCIPR_UART5SEL_1 (0x2UL << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000200 */ 9375 9376 #define RCC_CCIPR_LPUART1SEL_Pos (10U) 9377 #define RCC_CCIPR_LPUART1SEL_Msk (0x3UL << RCC_CCIPR_LPUART1SEL_Pos)/*!< 0x00000C00 */ 9378 #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk 9379 #define RCC_CCIPR_LPUART1SEL_0 (0x1UL << RCC_CCIPR_LPUART1SEL_Pos)/*!< 0x00000400 */ 9380 #define RCC_CCIPR_LPUART1SEL_1 (0x2UL << RCC_CCIPR_LPUART1SEL_Pos)/*!< 0x00000800 */ 9381 9382 #define RCC_CCIPR_I2C1SEL_Pos (12U) 9383 #define RCC_CCIPR_I2C1SEL_Msk (0x3UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */ 9384 #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk 9385 #define RCC_CCIPR_I2C1SEL_0 (0x1UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */ 9386 #define RCC_CCIPR_I2C1SEL_1 (0x2UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */ 9387 9388 #define RCC_CCIPR_I2C2SEL_Pos (14U) 9389 #define RCC_CCIPR_I2C2SEL_Msk (0x3UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x0000C000 */ 9390 #define RCC_CCIPR_I2C2SEL RCC_CCIPR_I2C2SEL_Msk 9391 #define RCC_CCIPR_I2C2SEL_0 (0x1UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00004000 */ 9392 #define RCC_CCIPR_I2C2SEL_1 (0x2UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00008000 */ 9393 9394 #define RCC_CCIPR_I2C3SEL_Pos (16U) 9395 #define RCC_CCIPR_I2C3SEL_Msk (0x3UL << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00030000 */ 9396 #define RCC_CCIPR_I2C3SEL RCC_CCIPR_I2C3SEL_Msk 9397 #define RCC_CCIPR_I2C3SEL_0 (0x1UL << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00010000 */ 9398 #define RCC_CCIPR_I2C3SEL_1 (0x2UL << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00020000 */ 9399 9400 #define RCC_CCIPR_LPTIM1SEL_Pos (18U) 9401 #define RCC_CCIPR_LPTIM1SEL_Msk (0x3UL << RCC_CCIPR_LPTIM1SEL_Pos)/*!< 0x000C0000 */ 9402 #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk 9403 #define RCC_CCIPR_LPTIM1SEL_0 (0x1UL << RCC_CCIPR_LPTIM1SEL_Pos)/*!< 0x00040000 */ 9404 #define RCC_CCIPR_LPTIM1SEL_1 (0x2UL << RCC_CCIPR_LPTIM1SEL_Pos)/*!< 0x00080000 */ 9405 9406 #define RCC_CCIPR_SAI1SEL_Pos (20U) 9407 #define RCC_CCIPR_SAI1SEL_Msk (0x3UL << RCC_CCIPR_SAI1SEL_Pos)/*!< 0x00300000 */ 9408 #define RCC_CCIPR_SAI1SEL RCC_CCIPR_SAI1SEL_Msk 9409 #define RCC_CCIPR_SAI1SEL_0 (0x1UL << RCC_CCIPR_SAI1SEL_Pos)/*!< 0x00100000 */ 9410 #define RCC_CCIPR_SAI1SEL_1 (0x2UL << RCC_CCIPR_SAI1SEL_Pos)/*!< 0x00200000 */ 9411 9412 #define RCC_CCIPR_I2S23SEL_Pos (22U) 9413 #define RCC_CCIPR_I2S23SEL_Msk (0x3UL << RCC_CCIPR_I2S23SEL_Pos)/*!< 0x00C00000 */ 9414 #define RCC_CCIPR_I2S23SEL RCC_CCIPR_I2S23SEL_Msk 9415 #define RCC_CCIPR_I2S23SEL_0 (0x1UL << RCC_CCIPR_I2S23SEL_Pos)/*!< 0x00400000 */ 9416 #define RCC_CCIPR_I2S23SEL_1 (0x2UL << RCC_CCIPR_I2S23SEL_Pos)/*!< 0x00800000 */ 9417 9418 #define RCC_CCIPR_FDCANSEL_Pos (24U) 9419 #define RCC_CCIPR_FDCANSEL_Msk (0x3UL << RCC_CCIPR_FDCANSEL_Pos) /*!< 0x03000000 */ 9420 #define RCC_CCIPR_FDCANSEL RCC_CCIPR_FDCANSEL_Msk 9421 #define RCC_CCIPR_FDCANSEL_0 (0x1UL << RCC_CCIPR_FDCANSEL_Pos) /*!< 0x01000000 */ 9422 #define RCC_CCIPR_FDCANSEL_1 (0x2UL << RCC_CCIPR_FDCANSEL_Pos) /*!< 0x02000000 */ 9423 9424 #define RCC_CCIPR_CLK48SEL_Pos (26U) 9425 #define RCC_CCIPR_CLK48SEL_Msk (0x3UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x0C000000 */ 9426 #define RCC_CCIPR_CLK48SEL RCC_CCIPR_CLK48SEL_Msk 9427 #define RCC_CCIPR_CLK48SEL_0 (0x1UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x04000000 */ 9428 #define RCC_CCIPR_CLK48SEL_1 (0x2UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x08000000 */ 9429 9430 #define RCC_CCIPR_ADC12SEL_Pos (28U) 9431 #define RCC_CCIPR_ADC12SEL_Msk (0x3UL << RCC_CCIPR_ADC12SEL_Pos) /*!< 0x30000000 */ 9432 #define RCC_CCIPR_ADC12SEL RCC_CCIPR_ADC12SEL_Msk 9433 #define RCC_CCIPR_ADC12SEL_0 (0x1UL << RCC_CCIPR_ADC12SEL_Pos) /*!< 0x10000000 */ 9434 #define RCC_CCIPR_ADC12SEL_1 (0x2UL << RCC_CCIPR_ADC12SEL_Pos) /*!< 0x20000000 */ 9435 9436 #define RCC_CCIPR_ADC345SEL_Pos (30U) 9437 #define RCC_CCIPR_ADC345SEL_Msk (0x3UL << RCC_CCIPR_ADC345SEL_Pos) /*!< 0x80000000 */ 9438 #define RCC_CCIPR_ADC345SEL RCC_CCIPR_ADC345SEL_Msk 9439 #define RCC_CCIPR_ADC345SEL_0 (0x1UL << RCC_CCIPR_ADC345SEL_Pos) /*!< 0x40000000 */ 9440 #define RCC_CCIPR_ADC345SEL_1 (0x2UL << RCC_CCIPR_ADC345SEL_Pos) /*!< 0x80000000 */ 9441 9442 /******************** Bit definition for RCC_BDCR register ******************/ 9443 #define RCC_BDCR_LSEON_Pos (0U) 9444 #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */ 9445 #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk 9446 #define RCC_BDCR_LSERDY_Pos (1U) 9447 #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */ 9448 #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk 9449 #define RCC_BDCR_LSEBYP_Pos (2U) 9450 #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */ 9451 #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk 9452 9453 #define RCC_BDCR_LSEDRV_Pos (3U) 9454 #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */ 9455 #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk 9456 #define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */ 9457 #define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */ 9458 9459 #define RCC_BDCR_LSECSSON_Pos (5U) 9460 #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */ 9461 #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk 9462 #define RCC_BDCR_LSECSSD_Pos (6U) 9463 #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */ 9464 #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk 9465 9466 #define RCC_BDCR_RTCSEL_Pos (8U) 9467 #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */ 9468 #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk 9469 #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */ 9470 #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */ 9471 9472 #define RCC_BDCR_RTCEN_Pos (15U) 9473 #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */ 9474 #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk 9475 #define RCC_BDCR_BDRST_Pos (16U) 9476 #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */ 9477 #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk 9478 #define RCC_BDCR_LSCOEN_Pos (24U) 9479 #define RCC_BDCR_LSCOEN_Msk (0x1UL << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */ 9480 #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk 9481 #define RCC_BDCR_LSCOSEL_Pos (25U) 9482 #define RCC_BDCR_LSCOSEL_Msk (0x1UL << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */ 9483 #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk 9484 9485 /******************** Bit definition for RCC_CSR register *******************/ 9486 #define RCC_CSR_LSION_Pos (0U) 9487 #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ 9488 #define RCC_CSR_LSION RCC_CSR_LSION_Msk 9489 #define RCC_CSR_LSIRDY_Pos (1U) 9490 #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ 9491 #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk 9492 9493 #define RCC_CSR_RMVF_Pos (23U) 9494 #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */ 9495 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk 9496 #define RCC_CSR_OBLRSTF_Pos (25U) 9497 #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */ 9498 #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk 9499 #define RCC_CSR_PINRSTF_Pos (26U) 9500 #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ 9501 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk 9502 #define RCC_CSR_BORRSTF_Pos (27U) 9503 #define RCC_CSR_BORRSTF_Msk (0x1UL << RCC_CSR_BORRSTF_Pos) /*!< 0x08000000 */ 9504 #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk 9505 #define RCC_CSR_SFTRSTF_Pos (28U) 9506 #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ 9507 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk 9508 #define RCC_CSR_IWDGRSTF_Pos (29U) 9509 #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ 9510 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk 9511 #define RCC_CSR_WWDGRSTF_Pos (30U) 9512 #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ 9513 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk 9514 #define RCC_CSR_LPWRRSTF_Pos (31U) 9515 #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ 9516 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk 9517 9518 /******************** Bit definition for RCC_CRRCR register *****************/ 9519 #define RCC_CRRCR_HSI48ON_Pos (0U) 9520 #define RCC_CRRCR_HSI48ON_Msk (0x1UL << RCC_CRRCR_HSI48ON_Pos) /*!< 0x00000001 */ 9521 #define RCC_CRRCR_HSI48ON RCC_CRRCR_HSI48ON_Msk 9522 #define RCC_CRRCR_HSI48RDY_Pos (1U) 9523 #define RCC_CRRCR_HSI48RDY_Msk (0x1UL << RCC_CRRCR_HSI48RDY_Pos) /*!< 0x00000002 */ 9524 #define RCC_CRRCR_HSI48RDY RCC_CRRCR_HSI48RDY_Msk 9525 9526 /*!< HSI48CAL configuration */ 9527 #define RCC_CRRCR_HSI48CAL_Pos (7U) 9528 #define RCC_CRRCR_HSI48CAL_Msk (0x1FFUL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x0000FF80 */ 9529 #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk /*!< HSI48CAL[8:0] bits */ 9530 #define RCC_CRRCR_HSI48CAL_0 (0x001UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000080 */ 9531 #define RCC_CRRCR_HSI48CAL_1 (0x002UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000100 */ 9532 #define RCC_CRRCR_HSI48CAL_2 (0x004UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000200 */ 9533 #define RCC_CRRCR_HSI48CAL_3 (0x008UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000400 */ 9534 #define RCC_CRRCR_HSI48CAL_4 (0x010UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000800 */ 9535 #define RCC_CRRCR_HSI48CAL_5 (0x020UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00001000 */ 9536 #define RCC_CRRCR_HSI48CAL_6 (0x040UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00002000 */ 9537 #define RCC_CRRCR_HSI48CAL_7 (0x080UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00004000 */ 9538 #define RCC_CRRCR_HSI48CAL_8 (0x100UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00008000 */ 9539 9540 /******************** Bit definition for RCC_CCIPR2 register ******************/ 9541 #define RCC_CCIPR2_I2C4SEL_Pos (0U) 9542 #define RCC_CCIPR2_I2C4SEL_Msk (0x3UL << RCC_CCIPR2_I2C4SEL_Pos) /*!< 0x00000003 */ 9543 #define RCC_CCIPR2_I2C4SEL RCC_CCIPR2_I2C4SEL_Msk 9544 #define RCC_CCIPR2_I2C4SEL_0 (0x1UL << RCC_CCIPR2_I2C4SEL_Pos) /*!< 0x00000001 */ 9545 #define RCC_CCIPR2_I2C4SEL_1 (0x2UL << RCC_CCIPR2_I2C4SEL_Pos) /*!< 0x00000002 */ 9546 9547 #define RCC_CCIPR2_QSPISEL_Pos (20U) 9548 #define RCC_CCIPR2_QSPISEL_Msk (0x3UL << RCC_CCIPR2_QSPISEL_Pos) /*!< 0x00030000 */ 9549 #define RCC_CCIPR2_QSPISEL RCC_CCIPR2_QSPISEL_Msk 9550 #define RCC_CCIPR2_QSPISEL_0 (0x1UL << RCC_CCIPR2_QSPISEL_Pos) /*!< 0x00010000 */ 9551 #define RCC_CCIPR2_QSPISEL_1 (0x2UL << RCC_CCIPR2_QSPISEL_Pos) /*!< 0x00020000 */ 9552 9553 /******************************************************************************/ 9554 /* */ 9555 /* RNG */ 9556 /* */ 9557 /******************************************************************************/ 9558 /******************** Bits definition for RNG_CR register *******************/ 9559 #define RNG_CR_RNGEN_Pos (2U) 9560 #define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */ 9561 #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk 9562 #define RNG_CR_IE_Pos (3U) 9563 #define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000008 */ 9564 #define RNG_CR_IE RNG_CR_IE_Msk 9565 #define RNG_CR_CED_Pos (5U) 9566 #define RNG_CR_CED_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000020 */ 9567 #define RNG_CR_CED RNG_CR_IE_Msk 9568 9569 /******************** Bits definition for RNG_SR register *******************/ 9570 #define RNG_SR_DRDY_Pos (0U) 9571 #define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos) /*!< 0x00000001 */ 9572 #define RNG_SR_DRDY RNG_SR_DRDY_Msk 9573 #define RNG_SR_CECS_Pos (1U) 9574 #define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos) /*!< 0x00000002 */ 9575 #define RNG_SR_CECS RNG_SR_CECS_Msk 9576 #define RNG_SR_SECS_Pos (2U) 9577 #define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos) /*!< 0x00000004 */ 9578 #define RNG_SR_SECS RNG_SR_SECS_Msk 9579 #define RNG_SR_CEIS_Pos (5U) 9580 #define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos) /*!< 0x00000020 */ 9581 #define RNG_SR_CEIS RNG_SR_CEIS_Msk 9582 #define RNG_SR_SEIS_Pos (6U) 9583 #define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos) /*!< 0x00000040 */ 9584 #define RNG_SR_SEIS RNG_SR_SEIS_Msk 9585 9586 /******************************************************************************/ 9587 /* */ 9588 /* Real-Time Clock (RTC) */ 9589 /* */ 9590 /******************************************************************************/ 9591 9592 /******************** Bits definition for RTC_TR register *******************/ 9593 #define RTC_TR_PM_Pos (22U) 9594 #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */ 9595 #define RTC_TR_PM RTC_TR_PM_Msk 9596 #define RTC_TR_HT_Pos (20U) 9597 #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */ 9598 #define RTC_TR_HT RTC_TR_HT_Msk 9599 #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */ 9600 #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */ 9601 #define RTC_TR_HU_Pos (16U) 9602 #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */ 9603 #define RTC_TR_HU RTC_TR_HU_Msk 9604 #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */ 9605 #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */ 9606 #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */ 9607 #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */ 9608 #define RTC_TR_MNT_Pos (12U) 9609 #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */ 9610 #define RTC_TR_MNT RTC_TR_MNT_Msk 9611 #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */ 9612 #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */ 9613 #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */ 9614 #define RTC_TR_MNU_Pos (8U) 9615 #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ 9616 #define RTC_TR_MNU RTC_TR_MNU_Msk 9617 #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */ 9618 #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */ 9619 #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */ 9620 #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */ 9621 #define RTC_TR_ST_Pos (4U) 9622 #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */ 9623 #define RTC_TR_ST RTC_TR_ST_Msk 9624 #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */ 9625 #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */ 9626 #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */ 9627 #define RTC_TR_SU_Pos (0U) 9628 #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */ 9629 #define RTC_TR_SU RTC_TR_SU_Msk 9630 #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */ 9631 #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */ 9632 #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */ 9633 #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */ 9634 9635 /******************** Bits definition for RTC_DR register *******************/ 9636 #define RTC_DR_YT_Pos (20U) 9637 #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */ 9638 #define RTC_DR_YT RTC_DR_YT_Msk 9639 #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */ 9640 #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */ 9641 #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */ 9642 #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */ 9643 #define RTC_DR_YU_Pos (16U) 9644 #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */ 9645 #define RTC_DR_YU RTC_DR_YU_Msk 9646 #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */ 9647 #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */ 9648 #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */ 9649 #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */ 9650 #define RTC_DR_WDU_Pos (13U) 9651 #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ 9652 #define RTC_DR_WDU RTC_DR_WDU_Msk 9653 #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */ 9654 #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */ 9655 #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */ 9656 #define RTC_DR_MT_Pos (12U) 9657 #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */ 9658 #define RTC_DR_MT RTC_DR_MT_Msk 9659 #define RTC_DR_MU_Pos (8U) 9660 #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */ 9661 #define RTC_DR_MU RTC_DR_MU_Msk 9662 #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */ 9663 #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */ 9664 #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */ 9665 #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */ 9666 #define RTC_DR_DT_Pos (4U) 9667 #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */ 9668 #define RTC_DR_DT RTC_DR_DT_Msk 9669 #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */ 9670 #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */ 9671 #define RTC_DR_DU_Pos (0U) 9672 #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */ 9673 #define RTC_DR_DU RTC_DR_DU_Msk 9674 #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */ 9675 #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */ 9676 #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */ 9677 #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */ 9678 9679 /******************** Bits definition for RTC_SSR register ******************/ 9680 #define RTC_SSR_SS_Pos (0U) 9681 #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */ 9682 #define RTC_SSR_SS RTC_SSR_SS_Msk 9683 9684 /******************** Bits definition for RTC_ICSR register ******************/ 9685 #define RTC_ICSR_RECALPF_Pos (16U) 9686 #define RTC_ICSR_RECALPF_Msk (0x1UL << RTC_ICSR_RECALPF_Pos) /*!< 0x00010000 */ 9687 #define RTC_ICSR_RECALPF RTC_ICSR_RECALPF_Msk 9688 #define RTC_ICSR_INIT_Pos (7U) 9689 #define RTC_ICSR_INIT_Msk (0x1UL << RTC_ICSR_INIT_Pos) /*!< 0x00000080 */ 9690 #define RTC_ICSR_INIT RTC_ICSR_INIT_Msk 9691 #define RTC_ICSR_INITF_Pos (6U) 9692 #define RTC_ICSR_INITF_Msk (0x1UL << RTC_ICSR_INITF_Pos) /*!< 0x00000040 */ 9693 #define RTC_ICSR_INITF RTC_ICSR_INITF_Msk 9694 #define RTC_ICSR_RSF_Pos (5U) 9695 #define RTC_ICSR_RSF_Msk (0x1UL << RTC_ICSR_RSF_Pos) /*!< 0x00000020 */ 9696 #define RTC_ICSR_RSF RTC_ICSR_RSF_Msk 9697 #define RTC_ICSR_INITS_Pos (4U) 9698 #define RTC_ICSR_INITS_Msk (0x1UL << RTC_ICSR_INITS_Pos) /*!< 0x00000010 */ 9699 #define RTC_ICSR_INITS RTC_ICSR_INITS_Msk 9700 #define RTC_ICSR_SHPF_Pos (3U) 9701 #define RTC_ICSR_SHPF_Msk (0x1UL << RTC_ICSR_SHPF_Pos) /*!< 0x00000008 */ 9702 #define RTC_ICSR_SHPF RTC_ICSR_SHPF_Msk 9703 #define RTC_ICSR_WUTWF_Pos (2U) 9704 #define RTC_ICSR_WUTWF_Msk (0x1UL << RTC_ICSR_WUTWF_Pos) /*!< 0x00000004 */ 9705 #define RTC_ICSR_WUTWF RTC_ICSR_WUTWF_Msk 9706 #define RTC_ICSR_ALRBWF_Pos (1U) 9707 #define RTC_ICSR_ALRBWF_Msk (0x1UL << RTC_ICSR_ALRBWF_Pos) /*!< 0x00000002 */ 9708 #define RTC_ICSR_ALRBWF RTC_ICSR_ALRBWF_Msk 9709 #define RTC_ICSR_ALRAWF_Pos (0U) 9710 #define RTC_ICSR_ALRAWF_Msk (0x1UL << RTC_ICSR_ALRAWF_Pos) /*!< 0x00000001 */ 9711 #define RTC_ICSR_ALRAWF RTC_ICSR_ALRAWF_Msk 9712 9713 /******************** Bits definition for RTC_PRER register *****************/ 9714 #define RTC_PRER_PREDIV_A_Pos (16U) 9715 #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ 9716 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk 9717 #define RTC_PRER_PREDIV_S_Pos (0U) 9718 #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */ 9719 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk 9720 9721 /******************** Bits definition for RTC_WUTR register *****************/ 9722 #define RTC_WUTR_WUT_Pos (0U) 9723 #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */ 9724 #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk 9725 9726 /******************** Bits definition for RTC_CR register *******************/ 9727 #define RTC_CR_OUT2EN_Pos (31U) 9728 #define RTC_CR_OUT2EN_Msk (0x1UL << RTC_CR_OUT2EN_Pos) /*!< 0x80000000 */ 9729 #define RTC_CR_OUT2EN RTC_CR_OUT2EN_Msk /*!<RTC_OUT2 output enable */ 9730 #define RTC_CR_TAMPALRM_TYPE_Pos (30U) 9731 #define RTC_CR_TAMPALRM_TYPE_Msk (0x1UL << RTC_CR_TAMPALRM_TYPE_Pos) /*!< 0x40000000 */ 9732 #define RTC_CR_TAMPALRM_TYPE RTC_CR_TAMPALRM_TYPE_Msk /*!<TAMPALARM output type */ 9733 #define RTC_CR_TAMPALRM_PU_Pos (29U) 9734 #define RTC_CR_TAMPALRM_PU_Msk (0x1UL << RTC_CR_TAMPALRM_PU_Pos) /*!< 0x20000000 */ 9735 #define RTC_CR_TAMPALRM_PU RTC_CR_TAMPALRM_PU_Msk /*!<TAMPALARM output pull-up config */ 9736 #define RTC_CR_TAMPOE_Pos (26U) 9737 #define RTC_CR_TAMPOE_Msk (0x1UL << RTC_CR_TAMPOE_Pos) /*!< 0x04000000 */ 9738 #define RTC_CR_TAMPOE RTC_CR_TAMPOE_Msk /*!<Tamper detection output enable on TAMPALARM */ 9739 #define RTC_CR_TAMPTS_Pos (25U) 9740 #define RTC_CR_TAMPTS_Msk (0x1UL << RTC_CR_TAMPTS_Pos) /*!< 0x02000000 */ 9741 #define RTC_CR_TAMPTS RTC_CR_TAMPTS_Msk /*!<Activate timestamp on tamper detection event */ 9742 #define RTC_CR_ITSE_Pos (24U) 9743 #define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos) /*!< 0x01000000 */ 9744 #define RTC_CR_ITSE RTC_CR_ITSE_Msk /*!<Timestamp on internal event enable */ 9745 #define RTC_CR_COE_Pos (23U) 9746 #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */ 9747 #define RTC_CR_COE RTC_CR_COE_Msk 9748 #define RTC_CR_OSEL_Pos (21U) 9749 #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ 9750 #define RTC_CR_OSEL RTC_CR_OSEL_Msk 9751 #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ 9752 #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ 9753 #define RTC_CR_POL_Pos (20U) 9754 #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */ 9755 #define RTC_CR_POL RTC_CR_POL_Msk 9756 #define RTC_CR_COSEL_Pos (19U) 9757 #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */ 9758 #define RTC_CR_COSEL RTC_CR_COSEL_Msk 9759 #define RTC_CR_BKP_Pos (18U) 9760 #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */ 9761 #define RTC_CR_BKP RTC_CR_BKP_Msk 9762 #define RTC_CR_SUB1H_Pos (17U) 9763 #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ 9764 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk 9765 #define RTC_CR_ADD1H_Pos (16U) 9766 #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ 9767 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk 9768 #define RTC_CR_TSIE_Pos (15U) 9769 #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ 9770 #define RTC_CR_TSIE RTC_CR_TSIE_Msk 9771 #define RTC_CR_WUTIE_Pos (14U) 9772 #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ 9773 #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk 9774 #define RTC_CR_ALRBIE_Pos (13U) 9775 #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */ 9776 #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk 9777 #define RTC_CR_ALRAIE_Pos (12U) 9778 #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ 9779 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk 9780 #define RTC_CR_TSE_Pos (11U) 9781 #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */ 9782 #define RTC_CR_TSE RTC_CR_TSE_Msk 9783 #define RTC_CR_WUTE_Pos (10U) 9784 #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ 9785 #define RTC_CR_WUTE RTC_CR_WUTE_Msk 9786 #define RTC_CR_ALRBE_Pos (9U) 9787 #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */ 9788 #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk 9789 #define RTC_CR_ALRAE_Pos (8U) 9790 #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ 9791 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk 9792 #define RTC_CR_FMT_Pos (6U) 9793 #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */ 9794 #define RTC_CR_FMT RTC_CR_FMT_Msk 9795 #define RTC_CR_BYPSHAD_Pos (5U) 9796 #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ 9797 #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk 9798 #define RTC_CR_REFCKON_Pos (4U) 9799 #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ 9800 #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk 9801 #define RTC_CR_TSEDGE_Pos (3U) 9802 #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */ 9803 #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk 9804 #define RTC_CR_WUCKSEL_Pos (0U) 9805 #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */ 9806 #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk 9807 #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */ 9808 #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */ 9809 #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */ 9810 9811 /******************** Bits definition for RTC_WPR register ******************/ 9812 #define RTC_WPR_KEY_Pos (0U) 9813 #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ 9814 #define RTC_WPR_KEY RTC_WPR_KEY_Msk 9815 9816 /******************** Bits definition for RTC_CALR register *****************/ 9817 #define RTC_CALR_CALP_Pos (15U) 9818 #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */ 9819 #define RTC_CALR_CALP RTC_CALR_CALP_Msk 9820 #define RTC_CALR_CALW8_Pos (14U) 9821 #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */ 9822 #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk 9823 #define RTC_CALR_CALW16_Pos (13U) 9824 #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */ 9825 #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk 9826 #define RTC_CALR_CALM_Pos (0U) 9827 #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */ 9828 #define RTC_CALR_CALM RTC_CALR_CALM_Msk 9829 #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */ 9830 #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */ 9831 #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */ 9832 #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */ 9833 #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */ 9834 #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */ 9835 #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */ 9836 #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */ 9837 #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */ 9838 9839 /******************** Bits definition for RTC_SHIFTR register ***************/ 9840 #define RTC_SHIFTR_SUBFS_Pos (0U) 9841 #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */ 9842 #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk 9843 #define RTC_SHIFTR_ADD1S_Pos (31U) 9844 #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */ 9845 #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk 9846 9847 /******************** Bits definition for RTC_TSTR register *****************/ 9848 #define RTC_TSTR_PM_Pos (22U) 9849 #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ 9850 #define RTC_TSTR_PM RTC_TSTR_PM_Msk 9851 #define RTC_TSTR_HT_Pos (20U) 9852 #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ 9853 #define RTC_TSTR_HT RTC_TSTR_HT_Msk 9854 #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ 9855 #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ 9856 #define RTC_TSTR_HU_Pos (16U) 9857 #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ 9858 #define RTC_TSTR_HU RTC_TSTR_HU_Msk 9859 #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ 9860 #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ 9861 #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ 9862 #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ 9863 #define RTC_TSTR_MNT_Pos (12U) 9864 #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ 9865 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk 9866 #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ 9867 #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ 9868 #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ 9869 #define RTC_TSTR_MNU_Pos (8U) 9870 #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ 9871 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk 9872 #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ 9873 #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ 9874 #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ 9875 #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ 9876 #define RTC_TSTR_ST_Pos (4U) 9877 #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ 9878 #define RTC_TSTR_ST RTC_TSTR_ST_Msk 9879 #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ 9880 #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ 9881 #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ 9882 #define RTC_TSTR_SU_Pos (0U) 9883 #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ 9884 #define RTC_TSTR_SU RTC_TSTR_SU_Msk 9885 #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ 9886 #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ 9887 #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ 9888 #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ 9889 9890 /******************** Bits definition for RTC_TSDR register *****************/ 9891 #define RTC_TSDR_WDU_Pos (13U) 9892 #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ 9893 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk 9894 #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ 9895 #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ 9896 #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ 9897 #define RTC_TSDR_MT_Pos (12U) 9898 #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ 9899 #define RTC_TSDR_MT RTC_TSDR_MT_Msk 9900 #define RTC_TSDR_MU_Pos (8U) 9901 #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ 9902 #define RTC_TSDR_MU RTC_TSDR_MU_Msk 9903 #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ 9904 #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ 9905 #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ 9906 #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ 9907 #define RTC_TSDR_DT_Pos (4U) 9908 #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ 9909 #define RTC_TSDR_DT RTC_TSDR_DT_Msk 9910 #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ 9911 #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ 9912 #define RTC_TSDR_DU_Pos (0U) 9913 #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ 9914 #define RTC_TSDR_DU RTC_TSDR_DU_Msk 9915 #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ 9916 #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ 9917 #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ 9918 #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ 9919 9920 /******************** Bits definition for RTC_TSSSR register ****************/ 9921 #define RTC_TSSSR_SS_Pos (0U) 9922 #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */ 9923 #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk 9924 9925 /******************** Bits definition for RTC_ALRMAR register ***************/ 9926 #define RTC_ALRMAR_MSK4_Pos (31U) 9927 #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ 9928 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk 9929 #define RTC_ALRMAR_WDSEL_Pos (30U) 9930 #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ 9931 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk 9932 #define RTC_ALRMAR_DT_Pos (28U) 9933 #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ 9934 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk 9935 #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ 9936 #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ 9937 #define RTC_ALRMAR_DU_Pos (24U) 9938 #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ 9939 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk 9940 #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ 9941 #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ 9942 #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ 9943 #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ 9944 #define RTC_ALRMAR_MSK3_Pos (23U) 9945 #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ 9946 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk 9947 #define RTC_ALRMAR_PM_Pos (22U) 9948 #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ 9949 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk 9950 #define RTC_ALRMAR_HT_Pos (20U) 9951 #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ 9952 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk 9953 #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ 9954 #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ 9955 #define RTC_ALRMAR_HU_Pos (16U) 9956 #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ 9957 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk 9958 #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ 9959 #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ 9960 #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ 9961 #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ 9962 #define RTC_ALRMAR_MSK2_Pos (15U) 9963 #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ 9964 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk 9965 #define RTC_ALRMAR_MNT_Pos (12U) 9966 #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ 9967 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk 9968 #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ 9969 #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ 9970 #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ 9971 #define RTC_ALRMAR_MNU_Pos (8U) 9972 #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ 9973 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk 9974 #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ 9975 #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ 9976 #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ 9977 #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ 9978 #define RTC_ALRMAR_MSK1_Pos (7U) 9979 #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ 9980 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk 9981 #define RTC_ALRMAR_ST_Pos (4U) 9982 #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ 9983 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk 9984 #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ 9985 #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ 9986 #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ 9987 #define RTC_ALRMAR_SU_Pos (0U) 9988 #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ 9989 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk 9990 #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ 9991 #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ 9992 #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ 9993 #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ 9994 9995 /******************** Bits definition for RTC_ALRMASSR register *************/ 9996 #define RTC_ALRMASSR_MASKSS_Pos (24U) 9997 #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */ 9998 #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk 9999 #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */ 10000 #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */ 10001 #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */ 10002 #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */ 10003 #define RTC_ALRMASSR_SS_Pos (0U) 10004 #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */ 10005 #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk 10006 10007 /******************** Bits definition for RTC_ALRMBR register ***************/ 10008 #define RTC_ALRMBR_MSK4_Pos (31U) 10009 #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */ 10010 #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk 10011 #define RTC_ALRMBR_WDSEL_Pos (30U) 10012 #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */ 10013 #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk 10014 #define RTC_ALRMBR_DT_Pos (28U) 10015 #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */ 10016 #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk 10017 #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */ 10018 #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */ 10019 #define RTC_ALRMBR_DU_Pos (24U) 10020 #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */ 10021 #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk 10022 #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */ 10023 #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */ 10024 #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */ 10025 #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */ 10026 #define RTC_ALRMBR_MSK3_Pos (23U) 10027 #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */ 10028 #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk 10029 #define RTC_ALRMBR_PM_Pos (22U) 10030 #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */ 10031 #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk 10032 #define RTC_ALRMBR_HT_Pos (20U) 10033 #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */ 10034 #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk 10035 #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */ 10036 #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */ 10037 #define RTC_ALRMBR_HU_Pos (16U) 10038 #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */ 10039 #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk 10040 #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */ 10041 #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */ 10042 #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */ 10043 #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */ 10044 #define RTC_ALRMBR_MSK2_Pos (15U) 10045 #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */ 10046 #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk 10047 #define RTC_ALRMBR_MNT_Pos (12U) 10048 #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */ 10049 #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk 10050 #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */ 10051 #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */ 10052 #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */ 10053 #define RTC_ALRMBR_MNU_Pos (8U) 10054 #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */ 10055 #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk 10056 #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */ 10057 #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */ 10058 #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */ 10059 #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */ 10060 #define RTC_ALRMBR_MSK1_Pos (7U) 10061 #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */ 10062 #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk 10063 #define RTC_ALRMBR_ST_Pos (4U) 10064 #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */ 10065 #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk 10066 #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */ 10067 #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */ 10068 #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */ 10069 #define RTC_ALRMBR_SU_Pos (0U) 10070 #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */ 10071 #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk 10072 #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */ 10073 #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */ 10074 #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */ 10075 #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */ 10076 10077 /******************** Bits definition for RTC_ALRMASSR register *************/ 10078 #define RTC_ALRMBSSR_MASKSS_Pos (24U) 10079 #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */ 10080 #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk 10081 #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */ 10082 #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */ 10083 #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */ 10084 #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */ 10085 #define RTC_ALRMBSSR_SS_Pos (0U) 10086 #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */ 10087 #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk 10088 10089 /******************** Bits definition for RTC_SR register *******************/ 10090 #define RTC_SR_ITSF_Pos (5U) 10091 #define RTC_SR_ITSF_Msk (0x1UL << RTC_SR_ITSF_Pos) /*!< 0x00000020 */ 10092 #define RTC_SR_ITSF RTC_SR_ITSF_Msk 10093 #define RTC_SR_TSOVF_Pos (4U) 10094 #define RTC_SR_TSOVF_Msk (0x1UL << RTC_SR_TSOVF_Pos) /*!< 0x00000010 */ 10095 #define RTC_SR_TSOVF RTC_SR_TSOVF_Msk 10096 #define RTC_SR_TSF_Pos (3U) 10097 #define RTC_SR_TSF_Msk (0x1UL << RTC_SR_TSF_Pos) /*!< 0x00000008 */ 10098 #define RTC_SR_TSF RTC_SR_TSF_Msk 10099 #define RTC_SR_WUTF_Pos (2U) 10100 #define RTC_SR_WUTF_Msk (0x1UL << RTC_SR_WUTF_Pos) /*!< 0x00000004 */ 10101 #define RTC_SR_WUTF RTC_SR_WUTF_Msk 10102 #define RTC_SR_ALRBF_Pos (1U) 10103 #define RTC_SR_ALRBF_Msk (0x1UL << RTC_SR_ALRBF_Pos) /*!< 0x00000002 */ 10104 #define RTC_SR_ALRBF RTC_SR_ALRBF_Msk 10105 #define RTC_SR_ALRAF_Pos (0U) 10106 #define RTC_SR_ALRAF_Msk (0x1UL << RTC_SR_ALRAF_Pos) /*!< 0x00000001 */ 10107 #define RTC_SR_ALRAF RTC_SR_ALRAF_Msk 10108 10109 /******************** Bits definition for RTC_MISR register *****************/ 10110 #define RTC_MISR_ITSMF_Pos (5U) 10111 #define RTC_MISR_ITSMF_Msk (0x1UL << RTC_MISR_ITSMF_Pos) /*!< 0x00000020 */ 10112 #define RTC_MISR_ITSMF RTC_MISR_ITSMF_Msk 10113 #define RTC_MISR_TSOVMF_Pos (4U) 10114 #define RTC_MISR_TSOVMF_Msk (0x1UL << RTC_MISR_TSOVMF_Pos) /*!< 0x00000010 */ 10115 #define RTC_MISR_TSOVMF RTC_MISR_TSOVMF_Msk 10116 #define RTC_MISR_TSMF_Pos (3U) 10117 #define RTC_MISR_TSMF_Msk (0x1UL << RTC_MISR_TSMF_Pos) /*!< 0x00000008 */ 10118 #define RTC_MISR_TSMF RTC_MISR_TSMF_Msk 10119 #define RTC_MISR_WUTMF_Pos (2U) 10120 #define RTC_MISR_WUTMF_Msk (0x1UL << RTC_MISR_WUTMF_Pos) /*!< 0x00000004 */ 10121 #define RTC_MISR_WUTMF RTC_MISR_WUTMF_Msk 10122 #define RTC_MISR_ALRBMF_Pos (1U) 10123 #define RTC_MISR_ALRBMF_Msk (0x1UL << RTC_MISR_ALRBMF_Pos) /*!< 0x00000002 */ 10124 #define RTC_MISR_ALRBMF RTC_MISR_ALRBMF_Msk 10125 #define RTC_MISR_ALRAMF_Pos (0U) 10126 #define RTC_MISR_ALRAMF_Msk (0x1UL << RTC_MISR_ALRAMF_Pos) /*!< 0x00000001 */ 10127 #define RTC_MISR_ALRAMF RTC_MISR_ALRAMF_Msk 10128 10129 /******************** Bits definition for RTC_SCR register ******************/ 10130 #define RTC_SCR_CITSF_Pos (5U) 10131 #define RTC_SCR_CITSF_Msk (0x1UL << RTC_SCR_CITSF_Pos) /*!< 0x00000020 */ 10132 #define RTC_SCR_CITSF RTC_SCR_CITSF_Msk 10133 #define RTC_SCR_CTSOVF_Pos (4U) 10134 #define RTC_SCR_CTSOVF_Msk (0x1UL << RTC_SCR_CTSOVF_Pos) /*!< 0x00000010 */ 10135 #define RTC_SCR_CTSOVF RTC_SCR_CTSOVF_Msk 10136 #define RTC_SCR_CTSF_Pos (3U) 10137 #define RTC_SCR_CTSF_Msk (0x1UL << RTC_SCR_CTSF_Pos) /*!< 0x00000008 */ 10138 #define RTC_SCR_CTSF RTC_SCR_CTSF_Msk 10139 #define RTC_SCR_CWUTF_Pos (2U) 10140 #define RTC_SCR_CWUTF_Msk (0x1UL << RTC_SCR_CWUTF_Pos) /*!< 0x00000004 */ 10141 #define RTC_SCR_CWUTF RTC_SCR_CWUTF_Msk 10142 #define RTC_SCR_CALRBF_Pos (1U) 10143 #define RTC_SCR_CALRBF_Msk (0x1UL << RTC_SCR_CALRBF_Pos) /*!< 0x00000002 */ 10144 #define RTC_SCR_CALRBF RTC_SCR_CALRBF_Msk 10145 #define RTC_SCR_CALRAF_Pos (0U) 10146 #define RTC_SCR_CALRAF_Msk (0x1UL << RTC_SCR_CALRAF_Pos) /*!< 0x00000001 */ 10147 #define RTC_SCR_CALRAF RTC_SCR_CALRAF_Msk 10148 10149 /******************************************************************************/ 10150 /* */ 10151 /* Tamper and backup register (TAMP) */ 10152 /* */ 10153 /******************************************************************************/ 10154 /******************** Bits definition for TAMP_CR1 register *****************/ 10155 #define TAMP_CR1_TAMP1E_Pos (0U) 10156 #define TAMP_CR1_TAMP1E_Msk (0x1UL << TAMP_CR1_TAMP1E_Pos) /*!< 0x00000001 */ 10157 #define TAMP_CR1_TAMP1E TAMP_CR1_TAMP1E_Msk 10158 #define TAMP_CR1_TAMP2E_Pos (1U) 10159 #define TAMP_CR1_TAMP2E_Msk (0x1UL << TAMP_CR1_TAMP2E_Pos) /*!< 0x00000002 */ 10160 #define TAMP_CR1_TAMP2E TAMP_CR1_TAMP2E_Msk 10161 #define TAMP_CR1_TAMP3E_Pos (2U) 10162 #define TAMP_CR1_TAMP3E_Msk (0x1UL << TAMP_CR1_TAMP3E_Pos) /*!< 0x00000004 */ 10163 #define TAMP_CR1_TAMP3E TAMP_CR1_TAMP3E_Msk 10164 #define TAMP_CR1_ITAMP3E_Pos (18U) 10165 #define TAMP_CR1_ITAMP3E_Msk (0x1UL << TAMP_CR1_ITAMP3E_Pos) /*!< 0x00040000 */ 10166 #define TAMP_CR1_ITAMP3E TAMP_CR1_ITAMP3E_Msk 10167 #define TAMP_CR1_ITAMP4E_Pos (19U) 10168 #define TAMP_CR1_ITAMP4E_Msk (0x1UL << TAMP_CR1_ITAMP4E_Pos) /*!< 0x00080000 */ 10169 #define TAMP_CR1_ITAMP4E TAMP_CR1_ITAMP4E_Msk 10170 #define TAMP_CR1_ITAMP5E_Pos (20U) 10171 #define TAMP_CR1_ITAMP5E_Msk (0x1UL << TAMP_CR1_ITAMP5E_Pos) /*!< 0x00100000 */ 10172 #define TAMP_CR1_ITAMP5E TAMP_CR1_ITAMP5E_Msk 10173 #define TAMP_CR1_ITAMP6E_Pos (21U) 10174 #define TAMP_CR1_ITAMP6E_Msk (0x1UL << TAMP_CR1_ITAMP6E_Pos) /*!< 0x00200000 */ 10175 #define TAMP_CR1_ITAMP6E TAMP_CR1_ITAMP6E_Msk 10176 10177 /******************** Bits definition for TAMP_CR2 register *****************/ 10178 #define TAMP_CR2_TAMP1NOERASE_Pos (0U) 10179 #define TAMP_CR2_TAMP1NOERASE_Msk (0x1UL << TAMP_CR2_TAMP1NOERASE_Pos) /*!< 0x00000001 */ 10180 #define TAMP_CR2_TAMP1NOERASE TAMP_CR2_TAMP1NOERASE_Msk 10181 #define TAMP_CR2_TAMP2NOERASE_Pos (1U) 10182 #define TAMP_CR2_TAMP2NOERASE_Msk (0x1UL << TAMP_CR2_TAMP2NOERASE_Pos) /*!< 0x00000002 */ 10183 #define TAMP_CR2_TAMP2NOERASE TAMP_CR2_TAMP2NOERASE_Msk 10184 #define TAMP_CR2_TAMP3NOERASE_Pos (2U) 10185 #define TAMP_CR2_TAMP3NOERASE_Msk (0x1UL << TAMP_CR2_TAMP3NOERASE_Pos) /*!< 0x00000004 */ 10186 #define TAMP_CR2_TAMP3NOERASE TAMP_CR2_TAMP3NOERASE_Msk 10187 #define TAMP_CR2_TAMP1MF_Pos (16U) 10188 #define TAMP_CR2_TAMP1MF_Msk (0x1UL << TAMP_CR2_TAMP1MF_Pos) /*!< 0x00010000 */ 10189 #define TAMP_CR2_TAMP1MF TAMP_CR2_TAMP1MF_Msk 10190 #define TAMP_CR2_TAMP2MF_Pos (17U) 10191 #define TAMP_CR2_TAMP2MF_Msk (0x1UL << TAMP_CR2_TAMP2MF_Pos) /*!< 0x00020000 */ 10192 #define TAMP_CR2_TAMP2MF TAMP_CR2_TAMP2MF_Msk 10193 #define TAMP_CR2_TAMP3MF_Pos (18U) 10194 #define TAMP_CR2_TAMP3MF_Msk (0x1UL << TAMP_CR2_TAMP3MF_Pos) /*!< 0x00040000 */ 10195 #define TAMP_CR2_TAMP3MF TAMP_CR2_TAMP3MF_Msk 10196 #define TAMP_CR2_TAMP1TRG_Pos (24U) 10197 #define TAMP_CR2_TAMP1TRG_Msk (0x1UL << TAMP_CR2_TAMP1TRG_Pos) /*!< 0x01000000 */ 10198 #define TAMP_CR2_TAMP1TRG TAMP_CR2_TAMP1TRG_Msk 10199 #define TAMP_CR2_TAMP2TRG_Pos (25U) 10200 #define TAMP_CR2_TAMP2TRG_Msk (0x1UL << TAMP_CR2_TAMP2TRG_Pos) /*!< 0x02000000 */ 10201 #define TAMP_CR2_TAMP2TRG TAMP_CR2_TAMP2TRG_Msk 10202 #define TAMP_CR2_TAMP3TRG_Pos (26U) 10203 #define TAMP_CR2_TAMP3TRG_Msk (0x1UL << TAMP_CR2_TAMP3TRG_Pos) /*!< 0x04000000 */ 10204 #define TAMP_CR2_TAMP3TRG TAMP_CR2_TAMP3TRG_Msk 10205 10206 /******************** Bits definition for TAMP_FLTCR register ***************/ 10207 #define TAMP_FLTCR_TAMPFREQ_0 (0x00000001UL) 10208 #define TAMP_FLTCR_TAMPFREQ_1 (0x00000002UL) 10209 #define TAMP_FLTCR_TAMPFREQ_2 (0x00000004UL) 10210 #define TAMP_FLTCR_TAMPFREQ_Pos (0U) 10211 #define TAMP_FLTCR_TAMPFREQ_Msk (0x7UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000007 */ 10212 #define TAMP_FLTCR_TAMPFREQ TAMP_FLTCR_TAMPFREQ_Msk 10213 #define TAMP_FLTCR_TAMPFLT_0 (0x00000008UL) 10214 #define TAMP_FLTCR_TAMPFLT_1 (0x00000010UL) 10215 #define TAMP_FLTCR_TAMPFLT_Pos (3U) 10216 #define TAMP_FLTCR_TAMPFLT_Msk (0x3UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000018 */ 10217 #define TAMP_FLTCR_TAMPFLT TAMP_FLTCR_TAMPFLT_Msk 10218 #define TAMP_FLTCR_TAMPPRCH_0 (0x00000020UL) 10219 #define TAMP_FLTCR_TAMPPRCH_1 (0x00000040UL) 10220 #define TAMP_FLTCR_TAMPPRCH_Pos (5U) 10221 #define TAMP_FLTCR_TAMPPRCH_Msk (0x3UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000060 */ 10222 #define TAMP_FLTCR_TAMPPRCH TAMP_FLTCR_TAMPPRCH_Msk 10223 #define TAMP_FLTCR_TAMPPUDIS_Pos (7U) 10224 #define TAMP_FLTCR_TAMPPUDIS_Msk (0x1UL << TAMP_FLTCR_TAMPPUDIS_Pos) /*!< 0x00000080 */ 10225 #define TAMP_FLTCR_TAMPPUDIS TAMP_FLTCR_TAMPPUDIS_Msk 10226 10227 /******************** Bits definition for TAMP_IER register *****************/ 10228 #define TAMP_IER_TAMP1IE_Pos (0U) 10229 #define TAMP_IER_TAMP1IE_Msk (0x1UL << TAMP_IER_TAMP1IE_Pos) /*!< 0x00000001 */ 10230 #define TAMP_IER_TAMP1IE TAMP_IER_TAMP1IE_Msk 10231 #define TAMP_IER_TAMP2IE_Pos (1U) 10232 #define TAMP_IER_TAMP2IE_Msk (0x1UL << TAMP_IER_TAMP2IE_Pos) /*!< 0x00000002 */ 10233 #define TAMP_IER_TAMP2IE TAMP_IER_TAMP2IE_Msk 10234 #define TAMP_IER_TAMP3IE_Pos (2U) 10235 #define TAMP_IER_TAMP3IE_Msk (0x1UL << TAMP_IER_TAMP3IE_Pos) /*!< 0x00000004 */ 10236 #define TAMP_IER_TAMP3IE TAMP_IER_TAMP3IE_Msk 10237 #define TAMP_IER_ITAMP3IE_Pos (18U) 10238 #define TAMP_IER_ITAMP3IE_Msk (0x1UL << TAMP_IER_ITAMP3IE_Pos) /*!< 0x00040000 */ 10239 #define TAMP_IER_ITAMP3IE TAMP_IER_ITAMP3IE_Msk 10240 #define TAMP_IER_ITAMP4IE_Pos (19U) 10241 #define TAMP_IER_ITAMP4IE_Msk (0x1UL << TAMP_IER_ITAMP4IE_Pos) /*!< 0x00080000 */ 10242 #define TAMP_IER_ITAMP4IE TAMP_IER_ITAMP4IE_Msk 10243 #define TAMP_IER_ITAMP5IE_Pos (20U) 10244 #define TAMP_IER_ITAMP5IE_Msk (0x1UL << TAMP_IER_ITAMP5IE_Pos) /*!< 0x00100000 */ 10245 #define TAMP_IER_ITAMP5IE TAMP_IER_ITAMP5IE_Msk 10246 #define TAMP_IER_ITAMP6IE_Pos (21U) 10247 #define TAMP_IER_ITAMP6IE_Msk (0x1UL << TAMP_IER_ITAMP6IE_Pos) /*!< 0x00200000 */ 10248 #define TAMP_IER_ITAMP6IE TAMP_IER_ITAMP6IE_Msk 10249 10250 /******************** Bits definition for TAMP_SR register ******************/ 10251 #define TAMP_SR_TAMP1F_Pos (0U) 10252 #define TAMP_SR_TAMP1F_Msk (0x1UL << TAMP_SR_TAMP1F_Pos) /*!< 0x00000001 */ 10253 #define TAMP_SR_TAMP1F TAMP_SR_TAMP1F_Msk 10254 #define TAMP_SR_TAMP2F_Pos (1U) 10255 #define TAMP_SR_TAMP2F_Msk (0x1UL << TAMP_SR_TAMP2F_Pos) /*!< 0x00000002 */ 10256 #define TAMP_SR_TAMP2F TAMP_SR_TAMP2F_Msk 10257 #define TAMP_SR_TAMP3F_Pos (2U) 10258 #define TAMP_SR_TAMP3F_Msk (0x1UL << TAMP_SR_TAMP3F_Pos) /*!< 0x00000004 */ 10259 #define TAMP_SR_TAMP3F TAMP_SR_TAMP3F_Msk 10260 #define TAMP_SR_ITAMP3F_Pos (18U) 10261 #define TAMP_SR_ITAMP3F_Msk (0x1UL << TAMP_SR_ITAMP3F_Pos) /*!< 0x00040000 */ 10262 #define TAMP_SR_ITAMP3F TAMP_SR_ITAMP3F_Msk 10263 #define TAMP_SR_ITAMP4F_Pos (19U) 10264 #define TAMP_SR_ITAMP4F_Msk (0x1UL << TAMP_SR_ITAMP4F_Pos) /*!< 0x00080000 */ 10265 #define TAMP_SR_ITAMP4F TAMP_SR_ITAMP4F_Msk 10266 #define TAMP_SR_ITAMP5F_Pos (20U) 10267 #define TAMP_SR_ITAMP5F_Msk (0x1UL << TAMP_SR_ITAMP5F_Pos) /*!< 0x00100000 */ 10268 #define TAMP_SR_ITAMP5F TAMP_SR_ITAMP5F_Msk 10269 #define TAMP_SR_ITAMP6F_Pos (21U) 10270 #define TAMP_SR_ITAMP6F_Msk (0x1UL << TAMP_SR_ITAMP6F_Pos) /*!< 0x00200000 */ 10271 #define TAMP_SR_ITAMP6F TAMP_SR_ITAMP6F_Msk 10272 10273 /******************** Bits definition for TAMP_MISR register ****************/ 10274 #define TAMP_MISR_TAMP1MF_Pos (0U) 10275 #define TAMP_MISR_TAMP1MF_Msk (0x1UL << TAMP_MISR_TAMP1MF_Pos) /*!< 0x00000001 */ 10276 #define TAMP_MISR_TAMP1MF TAMP_MISR_TAMP1MF_Msk 10277 #define TAMP_MISR_TAMP2MF_Pos (1U) 10278 #define TAMP_MISR_TAMP2MF_Msk (0x1UL << TAMP_MISR_TAMP2MF_Pos) /*!< 0x00000002 */ 10279 #define TAMP_MISR_TAMP2MF TAMP_MISR_TAMP2MF_Msk 10280 #define TAMP_MISR_TAMP3MF_Pos (2U) 10281 #define TAMP_MISR_TAMP3MF_Msk (0x1UL << TAMP_MISR_TAMP3MF_Pos) /*!< 0x00000004 */ 10282 #define TAMP_MISR_TAMP3MF TAMP_MISR_TAMP3MF_Msk 10283 #define TAMP_MISR_ITAMP3MF_Pos (18U) 10284 #define TAMP_MISR_ITAMP3MF_Msk (0x1UL << TAMP_MISR_ITAMP3MF_Pos) /*!< 0x00040000 */ 10285 #define TAMP_MISR_ITAMP3MF TAMP_MISR_ITAMP3MF_Msk 10286 #define TAMP_MISR_ITAMP4MF_Pos (19U) 10287 #define TAMP_MISR_ITAMP4MF_Msk (0x1UL << TAMP_MISR_ITAMP4MF_Pos) /*!< 0x00080000 */ 10288 #define TAMP_MISR_ITAMP4MF TAMP_MISR_ITAMP4MF_Msk 10289 #define TAMP_MISR_ITAMP5MF_Pos (20U) 10290 #define TAMP_MISR_ITAMP5MF_Msk (0x1UL << TAMP_MISR_ITAMP5MF_Pos) /*!< 0x00100000 */ 10291 #define TAMP_MISR_ITAMP5MF TAMP_MISR_ITAMP5MF_Msk 10292 #define TAMP_MISR_ITAMP6MF_Pos (21U) 10293 #define TAMP_MISR_ITAMP6MF_Msk (0x1UL << TAMP_MISR_ITAMP6MF_Pos) /*!< 0x00200000 */ 10294 #define TAMP_MISR_ITAMP6MF TAMP_MISR_ITAMP6MF_Msk 10295 10296 /******************** Bits definition for TAMP_SCR register *****************/ 10297 #define TAMP_SCR_CTAMP1F_Pos (0U) 10298 #define TAMP_SCR_CTAMP1F_Msk (0x1UL << TAMP_SCR_CTAMP1F_Pos) /*!< 0x00000001 */ 10299 #define TAMP_SCR_CTAMP1F TAMP_SCR_CTAMP1F_Msk 10300 #define TAMP_SCR_CTAMP2F_Pos (1U) 10301 #define TAMP_SCR_CTAMP2F_Msk (0x1UL << TAMP_SCR_CTAMP2F_Pos) /*!< 0x00000002 */ 10302 #define TAMP_SCR_CTAMP2F TAMP_SCR_CTAMP2F_Msk 10303 #define TAMP_SCR_CTAMP3F_Pos (2U) 10304 #define TAMP_SCR_CTAMP3F_Msk (0x1UL << TAMP_SCR_CTAMP3F_Pos) /*!< 0x00000004 */ 10305 #define TAMP_SCR_CTAMP3F TAMP_SCR_CTAMP3F_Msk 10306 #define TAMP_SCR_CITAMP3F_Pos (18U) 10307 #define TAMP_SCR_CITAMP3F_Msk (0x1UL << TAMP_SCR_CITAMP3F_Pos) /*!< 0x00040000 */ 10308 #define TAMP_SCR_CITAMP3F TAMP_SCR_CITAMP3F_Msk 10309 #define TAMP_SCR_CITAMP4F_Pos (19U) 10310 #define TAMP_SCR_CITAMP4F_Msk (0x1UL << TAMP_SCR_CITAMP4F_Pos) /*!< 0x00080000 */ 10311 #define TAMP_SCR_CITAMP4F TAMP_SCR_CITAMP4F_Msk 10312 #define TAMP_SCR_CITAMP5F_Pos (20U) 10313 #define TAMP_SCR_CITAMP5F_Msk (0x1UL << TAMP_SCR_CITAMP5F_Pos) /*!< 0x00100000 */ 10314 #define TAMP_SCR_CITAMP5F TAMP_SCR_CITAMP5F_Msk 10315 #define TAMP_SCR_CITAMP6F_Pos (21U) 10316 #define TAMP_SCR_CITAMP6F_Msk (0x1UL << TAMP_SCR_CITAMP6F_Pos) /*!< 0x00200000 */ 10317 #define TAMP_SCR_CITAMP6F TAMP_SCR_CITAMP6F_Msk 10318 10319 /******************** Bits definition for TAMP_BKP0R register ***************/ 10320 #define TAMP_BKP0R_Pos (0U) 10321 #define TAMP_BKP0R_Msk (0xFFFFFFFFUL << TAMP_BKP0R_Pos) /*!< 0xFFFFFFFF */ 10322 #define TAMP_BKP0R TAMP_BKP0R_Msk 10323 10324 /******************** Bits definition for TAMP_BKP1R register ***************/ 10325 #define TAMP_BKP1R_Pos (0U) 10326 #define TAMP_BKP1R_Msk (0xFFFFFFFFUL << TAMP_BKP1R_Pos) /*!< 0xFFFFFFFF */ 10327 #define TAMP_BKP1R TAMP_BKP1R_Msk 10328 10329 /******************** Bits definition for TAMP_BKP2R register ***************/ 10330 #define TAMP_BKP2R_Pos (0U) 10331 #define TAMP_BKP2R_Msk (0xFFFFFFFFUL << TAMP_BKP2R_Pos) /*!< 0xFFFFFFFF */ 10332 #define TAMP_BKP2R TAMP_BKP2R_Msk 10333 10334 /******************** Bits definition for TAMP_BKP3R register ***************/ 10335 #define TAMP_BKP3R_Pos (0U) 10336 #define TAMP_BKP3R_Msk (0xFFFFFFFFUL << TAMP_BKP3R_Pos) /*!< 0xFFFFFFFF */ 10337 #define TAMP_BKP3R TAMP_BKP3R_Msk 10338 10339 /******************** Bits definition for TAMP_BKP4R register ***************/ 10340 #define TAMP_BKP4R_Pos (0U) 10341 #define TAMP_BKP4R_Msk (0xFFFFFFFFUL << TAMP_BKP4R_Pos) /*!< 0xFFFFFFFF */ 10342 #define TAMP_BKP4R TAMP_BKP4R_Msk 10343 10344 /******************** Bits definition for TAMP_BKP5R register ***************/ 10345 #define TAMP_BKP5R_Pos (0U) 10346 #define TAMP_BKP5R_Msk (0xFFFFFFFFUL << TAMP_BKP5R_Pos) /*!< 0xFFFFFFFF */ 10347 #define TAMP_BKP5R TAMP_BKP5R_Msk 10348 10349 /******************** Bits definition for TAMP_BKP6R register ***************/ 10350 #define TAMP_BKP6R_Pos (0U) 10351 #define TAMP_BKP6R_Msk (0xFFFFFFFFUL << TAMP_BKP6R_Pos) /*!< 0xFFFFFFFF */ 10352 #define TAMP_BKP6R TAMP_BKP6R_Msk 10353 10354 /******************** Bits definition for TAMP_BKP7R register ***************/ 10355 #define TAMP_BKP7R_Pos (0U) 10356 #define TAMP_BKP7R_Msk (0xFFFFFFFFUL << TAMP_BKP7R_Pos) /*!< 0xFFFFFFFF */ 10357 #define TAMP_BKP7R TAMP_BKP7R_Msk 10358 10359 /******************** Bits definition for TAMP_BKP8R register ***************/ 10360 #define TAMP_BKP8R_Pos (0U) 10361 #define TAMP_BKP8R_Msk (0xFFFFFFFFUL << TAMP_BKP8R_Pos) /*!< 0xFFFFFFFF */ 10362 #define TAMP_BKP8R TAMP_BKP8R_Msk 10363 10364 /******************** Bits definition for TAMP_BKP9R register ***************/ 10365 #define TAMP_BKP9R_Pos (0U) 10366 #define TAMP_BKP9R_Msk (0xFFFFFFFFUL << TAMP_BKP9R_Pos) /*!< 0xFFFFFFFF */ 10367 #define TAMP_BKP9R TAMP_BKP9R_Msk 10368 10369 /******************** Bits definition for TAMP_BKP10R register ***************/ 10370 #define TAMP_BKP10R_Pos (0U) 10371 #define TAMP_BKP10R_Msk (0xFFFFFFFFUL << TAMP_BKP10R_Pos) /*!< 0xFFFFFFFF */ 10372 #define TAMP_BKP10R TAMP_BKP10R_Msk 10373 10374 /******************** Bits definition for TAMP_BKP11R register ***************/ 10375 #define TAMP_BKP11R_Pos (0U) 10376 #define TAMP_BKP11R_Msk (0xFFFFFFFFUL << TAMP_BKP11R_Pos) /*!< 0xFFFFFFFF */ 10377 #define TAMP_BKP11R TAMP_BKP11R_Msk 10378 10379 /******************** Bits definition for TAMP_BKP12R register ***************/ 10380 #define TAMP_BKP12R_Pos (0U) 10381 #define TAMP_BKP12R_Msk (0xFFFFFFFFUL << TAMP_BKP12R_Pos) /*!< 0xFFFFFFFF */ 10382 #define TAMP_BKP12R TAMP_BKP12R_Msk 10383 10384 /******************** Bits definition for TAMP_BKP13R register ***************/ 10385 #define TAMP_BKP13R_Pos (0U) 10386 #define TAMP_BKP13R_Msk (0xFFFFFFFFUL << TAMP_BKP13R_Pos) /*!< 0xFFFFFFFF */ 10387 #define TAMP_BKP13R TAMP_BKP13R_Msk 10388 10389 /******************** Bits definition for TAMP_BKP14R register ***************/ 10390 #define TAMP_BKP14R_Pos (0U) 10391 #define TAMP_BKP14R_Msk (0xFFFFFFFFUL << TAMP_BKP14R_Pos) /*!< 0xFFFFFFFF */ 10392 #define TAMP_BKP14R TAMP_BKP14R_Msk 10393 10394 /******************** Bits definition for TAMP_BKP15R register ***************/ 10395 #define TAMP_BKP15R_Pos (0U) 10396 #define TAMP_BKP15R_Msk (0xFFFFFFFFUL << TAMP_BKP15R_Pos) /*!< 0xFFFFFFFF */ 10397 #define TAMP_BKP15R TAMP_BKP15R_Msk 10398 10399 /******************** Bits definition for TAMP_BKP16R register ***************/ 10400 #define TAMP_BKP16R_Pos (0U) 10401 #define TAMP_BKP16R_Msk (0xFFFFFFFFUL << TAMP_BKP16R_Pos) /*!< 0xFFFFFFFF */ 10402 #define TAMP_BKP16R TAMP_BKP16R_Msk 10403 10404 /******************** Bits definition for TAMP_BKP17R register ***************/ 10405 #define TAMP_BKP17R_Pos (0U) 10406 #define TAMP_BKP17R_Msk (0xFFFFFFFFUL << TAMP_BKP17R_Pos) /*!< 0xFFFFFFFF */ 10407 #define TAMP_BKP17R TAMP_BKP17R_Msk 10408 10409 /******************** Bits definition for TAMP_BKP18R register ***************/ 10410 #define TAMP_BKP18R_Pos (0U) 10411 #define TAMP_BKP18R_Msk (0xFFFFFFFFUL << TAMP_BKP18R_Pos) /*!< 0xFFFFFFFF */ 10412 #define TAMP_BKP18R TAMP_BKP18R_Msk 10413 10414 /******************** Bits definition for TAMP_BKP19R register ***************/ 10415 #define TAMP_BKP19R_Pos (0U) 10416 #define TAMP_BKP19R_Msk (0xFFFFFFFFUL << TAMP_BKP19R_Pos) /*!< 0xFFFFFFFF */ 10417 #define TAMP_BKP19R TAMP_BKP19R_Msk 10418 10419 /******************** Bits definition for TAMP_BKP20R register ***************/ 10420 #define TAMP_BKP20R_Pos (0U) 10421 #define TAMP_BKP20R_Msk (0xFFFFFFFFUL << TAMP_BKP20R_Pos) /*!< 0xFFFFFFFF */ 10422 #define TAMP_BKP20R TAMP_BKP20R_Msk 10423 10424 /******************** Bits definition for TAMP_BKP21R register ***************/ 10425 #define TAMP_BKP21R_Pos (0U) 10426 #define TAMP_BKP21R_Msk (0xFFFFFFFFUL << TAMP_BKP21R_Pos) /*!< 0xFFFFFFFF */ 10427 #define TAMP_BKP21R TAMP_BKP21R_Msk 10428 10429 /******************** Bits definition for TAMP_BKP22R register ***************/ 10430 #define TAMP_BKP22R_Pos (0U) 10431 #define TAMP_BKP22R_Msk (0xFFFFFFFFUL << TAMP_BKP22R_Pos) /*!< 0xFFFFFFFF */ 10432 #define TAMP_BKP22R TAMP_BKP22R_Msk 10433 10434 /******************** Bits definition for TAMP_BKP23R register ***************/ 10435 #define TAMP_BKP23R_Pos (0U) 10436 #define TAMP_BKP23R_Msk (0xFFFFFFFFUL << TAMP_BKP23R_Pos) /*!< 0xFFFFFFFF */ 10437 #define TAMP_BKP23R TAMP_BKP23R_Msk 10438 10439 /******************** Bits definition for TAMP_BKP24R register ***************/ 10440 #define TAMP_BKP24R_Pos (0U) 10441 #define TAMP_BKP24R_Msk (0xFFFFFFFFUL << TAMP_BKP24R_Pos) /*!< 0xFFFFFFFF */ 10442 #define TAMP_BKP24R TAMP_BKP24R_Msk 10443 10444 /******************** Bits definition for TAMP_BKP25R register ***************/ 10445 #define TAMP_BKP25R_Pos (0U) 10446 #define TAMP_BKP25R_Msk (0xFFFFFFFFUL << TAMP_BKP25R_Pos) /*!< 0xFFFFFFFF */ 10447 #define TAMP_BKP25R TAMP_BKP25R_Msk 10448 10449 /******************** Bits definition for TAMP_BKP26R register ***************/ 10450 #define TAMP_BKP26R_Pos (0U) 10451 #define TAMP_BKP26R_Msk (0xFFFFFFFFUL << TAMP_BKP26R_Pos) /*!< 0xFFFFFFFF */ 10452 #define TAMP_BKP26R TAMP_BKP26R_Msk 10453 10454 /******************** Bits definition for TAMP_BKP27R register ***************/ 10455 #define TAMP_BKP27R_Pos (0U) 10456 #define TAMP_BKP27R_Msk (0xFFFFFFFFUL << TAMP_BKP27R_Pos) /*!< 0xFFFFFFFF */ 10457 #define TAMP_BKP27R TAMP_BKP27R_Msk 10458 10459 /******************** Bits definition for TAMP_BKP28R register ***************/ 10460 #define TAMP_BKP28R_Pos (0U) 10461 #define TAMP_BKP28R_Msk (0xFFFFFFFFUL << TAMP_BKP28R_Pos) /*!< 0xFFFFFFFF */ 10462 #define TAMP_BKP28R TAMP_BKP28R_Msk 10463 10464 /******************** Bits definition for TAMP_BKP29R register ***************/ 10465 #define TAMP_BKP29R_Pos (0U) 10466 #define TAMP_BKP29R_Msk (0xFFFFFFFFUL << TAMP_BKP29R_Pos) /*!< 0xFFFFFFFF */ 10467 #define TAMP_BKP29R TAMP_BKP29R_Msk 10468 10469 /******************** Bits definition for TAMP_BKP30R register ***************/ 10470 #define TAMP_BKP30R_Pos (0U) 10471 #define TAMP_BKP30R_Msk (0xFFFFFFFFUL << TAMP_BKP30R_Pos) /*!< 0xFFFFFFFF */ 10472 #define TAMP_BKP30R TAMP_BKP30R_Msk 10473 10474 /******************** Bits definition for TAMP_BKP31R register ***************/ 10475 #define TAMP_BKP31R_Pos (0U) 10476 #define TAMP_BKP31R_Msk (0xFFFFFFFFUL << TAMP_BKP31R_Pos) /*!< 0xFFFFFFFF */ 10477 #define TAMP_BKP31R TAMP_BKP31R_Msk 10478 10479 10480 /******************************************************************************/ 10481 /* */ 10482 /* Serial Audio Interface */ 10483 /* */ 10484 /******************************************************************************/ 10485 /******************** Bit definition for SAI_GCR register *******************/ 10486 #define SAI_GCR_SYNCIN_Pos (0U) 10487 #define SAI_GCR_SYNCIN_Msk (0x3UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000003 */ 10488 #define SAI_GCR_SYNCIN SAI_GCR_SYNCIN_Msk /*!<SYNCIN[1:0] bits (Synchronization Inputs) */ 10489 #define SAI_GCR_SYNCIN_0 (0x1UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000001 */ 10490 #define SAI_GCR_SYNCIN_1 (0x2UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000002 */ 10491 10492 #define SAI_GCR_SYNCOUT_Pos (4U) 10493 #define SAI_GCR_SYNCOUT_Msk (0x3UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000030 */ 10494 #define SAI_GCR_SYNCOUT SAI_GCR_SYNCOUT_Msk /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */ 10495 #define SAI_GCR_SYNCOUT_0 (0x1UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000010 */ 10496 #define SAI_GCR_SYNCOUT_1 (0x2UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000020 */ 10497 10498 /******************* Bit definition for SAI_xCR1 register *******************/ 10499 #define SAI_xCR1_MODE_Pos (0U) 10500 #define SAI_xCR1_MODE_Msk (0x3UL << SAI_xCR1_MODE_Pos) /*!< 0x00000003 */ 10501 #define SAI_xCR1_MODE SAI_xCR1_MODE_Msk /*!<MODE[1:0] bits (Audio Block Mode) */ 10502 #define SAI_xCR1_MODE_0 (0x1UL << SAI_xCR1_MODE_Pos) /*!< 0x00000001 */ 10503 #define SAI_xCR1_MODE_1 (0x2UL << SAI_xCR1_MODE_Pos) /*!< 0x00000002 */ 10504 10505 #define SAI_xCR1_PRTCFG_Pos (2U) 10506 #define SAI_xCR1_PRTCFG_Msk (0x3UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x0000000C */ 10507 #define SAI_xCR1_PRTCFG SAI_xCR1_PRTCFG_Msk /*!<PRTCFG[1:0] bits (Protocol Configuration) */ 10508 #define SAI_xCR1_PRTCFG_0 (0x1UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000004 */ 10509 #define SAI_xCR1_PRTCFG_1 (0x2UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000008 */ 10510 10511 #define SAI_xCR1_DS_Pos (5U) 10512 #define SAI_xCR1_DS_Msk (0x7UL << SAI_xCR1_DS_Pos) /*!< 0x000000E0 */ 10513 #define SAI_xCR1_DS SAI_xCR1_DS_Msk /*!<DS[1:0] bits (Data Size) */ 10514 #define SAI_xCR1_DS_0 (0x1UL << SAI_xCR1_DS_Pos) /*!< 0x00000020 */ 10515 #define SAI_xCR1_DS_1 (0x2UL << SAI_xCR1_DS_Pos) /*!< 0x00000040 */ 10516 #define SAI_xCR1_DS_2 (0x4UL << SAI_xCR1_DS_Pos) /*!< 0x00000080 */ 10517 10518 #define SAI_xCR1_LSBFIRST_Pos (8U) 10519 #define SAI_xCR1_LSBFIRST_Msk (0x1UL << SAI_xCR1_LSBFIRST_Pos) /*!< 0x00000100 */ 10520 #define SAI_xCR1_LSBFIRST SAI_xCR1_LSBFIRST_Msk /*!<LSB First Configuration */ 10521 #define SAI_xCR1_CKSTR_Pos (9U) 10522 #define SAI_xCR1_CKSTR_Msk (0x1UL << SAI_xCR1_CKSTR_Pos) /*!< 0x00000200 */ 10523 #define SAI_xCR1_CKSTR SAI_xCR1_CKSTR_Msk /*!<ClocK STRobing edge */ 10524 10525 #define SAI_xCR1_SYNCEN_Pos (10U) 10526 #define SAI_xCR1_SYNCEN_Msk (0x3UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000C00 */ 10527 #define SAI_xCR1_SYNCEN SAI_xCR1_SYNCEN_Msk /*!<SYNCEN[1:0](SYNChronization ENable) */ 10528 #define SAI_xCR1_SYNCEN_0 (0x1UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000400 */ 10529 #define SAI_xCR1_SYNCEN_1 (0x2UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000800 */ 10530 10531 #define SAI_xCR1_MONO_Pos (12U) 10532 #define SAI_xCR1_MONO_Msk (0x1UL << SAI_xCR1_MONO_Pos) /*!< 0x00001000 */ 10533 #define SAI_xCR1_MONO SAI_xCR1_MONO_Msk /*!<Mono mode */ 10534 #define SAI_xCR1_OUTDRIV_Pos (13U) 10535 #define SAI_xCR1_OUTDRIV_Msk (0x1UL << SAI_xCR1_OUTDRIV_Pos) /*!< 0x00002000 */ 10536 #define SAI_xCR1_OUTDRIV SAI_xCR1_OUTDRIV_Msk /*!<Output Drive */ 10537 #define SAI_xCR1_SAIEN_Pos (16U) 10538 #define SAI_xCR1_SAIEN_Msk (0x1UL << SAI_xCR1_SAIEN_Pos) /*!< 0x00010000 */ 10539 #define SAI_xCR1_SAIEN SAI_xCR1_SAIEN_Msk /*!<Audio Block enable */ 10540 #define SAI_xCR1_DMAEN_Pos (17U) 10541 #define SAI_xCR1_DMAEN_Msk (0x1UL << SAI_xCR1_DMAEN_Pos) /*!< 0x00020000 */ 10542 #define SAI_xCR1_DMAEN SAI_xCR1_DMAEN_Msk /*!<DMA enable */ 10543 #define SAI_xCR1_NODIV_Pos (19U) 10544 #define SAI_xCR1_NODIV_Msk (0x1UL << SAI_xCR1_NODIV_Pos) /*!< 0x00080000 */ 10545 #define SAI_xCR1_NODIV SAI_xCR1_NODIV_Msk /*!<No Divider Configuration */ 10546 10547 #define SAI_xCR1_MCKDIV_Pos (20U) 10548 #define SAI_xCR1_MCKDIV_Msk (0x3FUL << SAI_xCR1_MCKDIV_Pos) /*!< 0x03F00000 */ 10549 #define SAI_xCR1_MCKDIV SAI_xCR1_MCKDIV_Msk /*!<MCKDIV[5:0] (Master ClocK Divider) */ 10550 #define SAI_xCR1_MCKDIV_0 (0x00100000U) /*!<Bit 0 */ 10551 #define SAI_xCR1_MCKDIV_1 (0x00200000U) /*!<Bit 1 */ 10552 #define SAI_xCR1_MCKDIV_2 (0x00400000U) /*!<Bit 2 */ 10553 #define SAI_xCR1_MCKDIV_3 (0x00800000U) /*!<Bit 3 */ 10554 #define SAI_xCR1_MCKDIV_4 (0x01000000U) /*!<Bit 4 */ 10555 #define SAI_xCR1_MCKDIV_5 (0x02000000U) /*!<Bit 5 */ 10556 10557 #define SAI_xCR1_OSR_Pos (26U) 10558 #define SAI_xCR1_OSR_Msk (0x1UL << SAI_xCR1_OSR_Pos) /*!< 0x04000000 */ 10559 #define SAI_xCR1_OSR SAI_xCR1_OSR_Msk /*!<Oversampling ratio for master clock */ 10560 10561 #define SAI_xCR1_MCKEN_Pos (27U) 10562 #define SAI_xCR1_MCKEN_Msk (0x1UL << SAI_xCR1_MCKEN_Pos) /*!< 0x08000000 */ 10563 #define SAI_xCR1_MCKEN SAI_xCR1_MCKEN_Msk /*!<Master clock generation enable */ 10564 10565 /******************* Bit definition for SAI_xCR2 register *******************/ 10566 #define SAI_xCR2_FTH_Pos (0U) 10567 #define SAI_xCR2_FTH_Msk (0x7UL << SAI_xCR2_FTH_Pos) /*!< 0x00000007 */ 10568 #define SAI_xCR2_FTH SAI_xCR2_FTH_Msk /*!<FTH[2:0](Fifo THreshold) */ 10569 #define SAI_xCR2_FTH_0 (0x1UL << SAI_xCR2_FTH_Pos) /*!< 0x00000001 */ 10570 #define SAI_xCR2_FTH_1 (0x2UL << SAI_xCR2_FTH_Pos) /*!< 0x00000002 */ 10571 #define SAI_xCR2_FTH_2 (0x4UL << SAI_xCR2_FTH_Pos) /*!< 0x00000004 */ 10572 10573 #define SAI_xCR2_FFLUSH_Pos (3U) 10574 #define SAI_xCR2_FFLUSH_Msk (0x1UL << SAI_xCR2_FFLUSH_Pos) /*!< 0x00000008 */ 10575 #define SAI_xCR2_FFLUSH SAI_xCR2_FFLUSH_Msk /*!<Fifo FLUSH */ 10576 #define SAI_xCR2_TRIS_Pos (4U) 10577 #define SAI_xCR2_TRIS_Msk (0x1UL << SAI_xCR2_TRIS_Pos) /*!< 0x00000010 */ 10578 #define SAI_xCR2_TRIS SAI_xCR2_TRIS_Msk /*!<TRIState Management on data line */ 10579 #define SAI_xCR2_MUTE_Pos (5U) 10580 #define SAI_xCR2_MUTE_Msk (0x1UL << SAI_xCR2_MUTE_Pos) /*!< 0x00000020 */ 10581 #define SAI_xCR2_MUTE SAI_xCR2_MUTE_Msk /*!<Mute mode */ 10582 #define SAI_xCR2_MUTEVAL_Pos (6U) 10583 #define SAI_xCR2_MUTEVAL_Msk (0x1UL << SAI_xCR2_MUTEVAL_Pos) /*!< 0x00000040 */ 10584 #define SAI_xCR2_MUTEVAL SAI_xCR2_MUTEVAL_Msk /*!<Muate value */ 10585 10586 10587 #define SAI_xCR2_MUTECNT_Pos (7U) 10588 #define SAI_xCR2_MUTECNT_Msk (0x3FUL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001F80 */ 10589 #define SAI_xCR2_MUTECNT SAI_xCR2_MUTECNT_Msk /*!<MUTECNT[5:0] (MUTE counter) */ 10590 #define SAI_xCR2_MUTECNT_0 (0x01UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000080 */ 10591 #define SAI_xCR2_MUTECNT_1 (0x02UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000100 */ 10592 #define SAI_xCR2_MUTECNT_2 (0x04UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000200 */ 10593 #define SAI_xCR2_MUTECNT_3 (0x08UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000400 */ 10594 #define SAI_xCR2_MUTECNT_4 (0x10UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000800 */ 10595 #define SAI_xCR2_MUTECNT_5 (0x20UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001000 */ 10596 10597 #define SAI_xCR2_CPL_Pos (13U) 10598 #define SAI_xCR2_CPL_Msk (0x1UL << SAI_xCR2_CPL_Pos) /*!< 0x00002000 */ 10599 #define SAI_xCR2_CPL SAI_xCR2_CPL_Msk /*!<CPL mode */ 10600 #define SAI_xCR2_COMP_Pos (14U) 10601 #define SAI_xCR2_COMP_Msk (0x3UL << SAI_xCR2_COMP_Pos) /*!< 0x0000C000 */ 10602 #define SAI_xCR2_COMP SAI_xCR2_COMP_Msk /*!<COMP[1:0] (Companding mode) */ 10603 #define SAI_xCR2_COMP_0 (0x1UL << SAI_xCR2_COMP_Pos) /*!< 0x00004000 */ 10604 #define SAI_xCR2_COMP_1 (0x2UL << SAI_xCR2_COMP_Pos) /*!< 0x00008000 */ 10605 10606 10607 /****************** Bit definition for SAI_xFRCR register *******************/ 10608 #define SAI_xFRCR_FRL_Pos (0U) 10609 #define SAI_xFRCR_FRL_Msk (0xFFUL << SAI_xFRCR_FRL_Pos) /*!< 0x000000FF */ 10610 #define SAI_xFRCR_FRL SAI_xFRCR_FRL_Msk /*!<FRL[7:0](Frame length) */ 10611 #define SAI_xFRCR_FRL_0 (0x01UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000001 */ 10612 #define SAI_xFRCR_FRL_1 (0x02UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000002 */ 10613 #define SAI_xFRCR_FRL_2 (0x04UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000004 */ 10614 #define SAI_xFRCR_FRL_3 (0x08UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000008 */ 10615 #define SAI_xFRCR_FRL_4 (0x10UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000010 */ 10616 #define SAI_xFRCR_FRL_5 (0x20UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000020 */ 10617 #define SAI_xFRCR_FRL_6 (0x40UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000040 */ 10618 #define SAI_xFRCR_FRL_7 (0x80UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000080 */ 10619 10620 #define SAI_xFRCR_FSALL_Pos (8U) 10621 #define SAI_xFRCR_FSALL_Msk (0x7FUL << SAI_xFRCR_FSALL_Pos) /*!< 0x00007F00 */ 10622 #define SAI_xFRCR_FSALL SAI_xFRCR_FSALL_Msk /*!<FRL[6:0] (Frame synchronization active level length) */ 10623 #define SAI_xFRCR_FSALL_0 (0x01UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000100 */ 10624 #define SAI_xFRCR_FSALL_1 (0x02UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000200 */ 10625 #define SAI_xFRCR_FSALL_2 (0x04UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000400 */ 10626 #define SAI_xFRCR_FSALL_3 (0x08UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000800 */ 10627 #define SAI_xFRCR_FSALL_4 (0x10UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00001000 */ 10628 #define SAI_xFRCR_FSALL_5 (0x20UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00002000 */ 10629 #define SAI_xFRCR_FSALL_6 (0x40UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00004000 */ 10630 10631 #define SAI_xFRCR_FSDEF_Pos (16U) 10632 #define SAI_xFRCR_FSDEF_Msk (0x1UL << SAI_xFRCR_FSDEF_Pos) /*!< 0x00010000 */ 10633 #define SAI_xFRCR_FSDEF SAI_xFRCR_FSDEF_Msk /*!< Frame Synchronization Definition */ 10634 #define SAI_xFRCR_FSPOL_Pos (17U) 10635 #define SAI_xFRCR_FSPOL_Msk (0x1UL << SAI_xFRCR_FSPOL_Pos) /*!< 0x00020000 */ 10636 #define SAI_xFRCR_FSPOL SAI_xFRCR_FSPOL_Msk /*!<Frame Synchronization POLarity */ 10637 #define SAI_xFRCR_FSOFF_Pos (18U) 10638 #define SAI_xFRCR_FSOFF_Msk (0x1UL << SAI_xFRCR_FSOFF_Pos) /*!< 0x00040000 */ 10639 #define SAI_xFRCR_FSOFF SAI_xFRCR_FSOFF_Msk /*!<Frame Synchronization OFFset */ 10640 10641 /****************** Bit definition for SAI_xSLOTR register *******************/ 10642 #define SAI_xSLOTR_FBOFF_Pos (0U) 10643 #define SAI_xSLOTR_FBOFF_Msk (0x1FUL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x0000001F */ 10644 #define SAI_xSLOTR_FBOFF SAI_xSLOTR_FBOFF_Msk /*!<FRL[4:0](First Bit Offset) */ 10645 #define SAI_xSLOTR_FBOFF_0 (0x01UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000001 */ 10646 #define SAI_xSLOTR_FBOFF_1 (0x02UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000002 */ 10647 #define SAI_xSLOTR_FBOFF_2 (0x04UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000004 */ 10648 #define SAI_xSLOTR_FBOFF_3 (0x08UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000008 */ 10649 #define SAI_xSLOTR_FBOFF_4 (0x10UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000010 */ 10650 10651 #define SAI_xSLOTR_SLOTSZ_Pos (6U) 10652 #define SAI_xSLOTR_SLOTSZ_Msk (0x3UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x000000C0 */ 10653 #define SAI_xSLOTR_SLOTSZ SAI_xSLOTR_SLOTSZ_Msk /*!<SLOTSZ[1:0] (Slot size) */ 10654 #define SAI_xSLOTR_SLOTSZ_0 (0x1UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000040 */ 10655 #define SAI_xSLOTR_SLOTSZ_1 (0x2UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000080 */ 10656 10657 #define SAI_xSLOTR_NBSLOT_Pos (8U) 10658 #define SAI_xSLOTR_NBSLOT_Msk (0xFUL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000F00 */ 10659 #define SAI_xSLOTR_NBSLOT SAI_xSLOTR_NBSLOT_Msk /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */ 10660 #define SAI_xSLOTR_NBSLOT_0 (0x1UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000100 */ 10661 #define SAI_xSLOTR_NBSLOT_1 (0x2UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000200 */ 10662 #define SAI_xSLOTR_NBSLOT_2 (0x4UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000400 */ 10663 #define SAI_xSLOTR_NBSLOT_3 (0x8UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000800 */ 10664 10665 #define SAI_xSLOTR_SLOTEN_Pos (16U) 10666 #define SAI_xSLOTR_SLOTEN_Msk (0xFFFFUL << SAI_xSLOTR_SLOTEN_Pos) /*!< 0xFFFF0000 */ 10667 #define SAI_xSLOTR_SLOTEN SAI_xSLOTR_SLOTEN_Msk /*!<SLOTEN[15:0] (Slot Enable) */ 10668 10669 /******************* Bit definition for SAI_xIMR register *******************/ 10670 #define SAI_xIMR_OVRUDRIE_Pos (0U) 10671 #define SAI_xIMR_OVRUDRIE_Msk (0x1UL << SAI_xIMR_OVRUDRIE_Pos) /*!< 0x00000001 */ 10672 #define SAI_xIMR_OVRUDRIE SAI_xIMR_OVRUDRIE_Msk /*!<Overrun underrun interrupt enable */ 10673 #define SAI_xIMR_MUTEDETIE_Pos (1U) 10674 #define SAI_xIMR_MUTEDETIE_Msk (0x1UL << SAI_xIMR_MUTEDETIE_Pos) /*!< 0x00000002 */ 10675 #define SAI_xIMR_MUTEDETIE SAI_xIMR_MUTEDETIE_Msk /*!<Mute detection interrupt enable */ 10676 #define SAI_xIMR_WCKCFGIE_Pos (2U) 10677 #define SAI_xIMR_WCKCFGIE_Msk (0x1UL << SAI_xIMR_WCKCFGIE_Pos) /*!< 0x00000004 */ 10678 #define SAI_xIMR_WCKCFGIE SAI_xIMR_WCKCFGIE_Msk /*!<Wrong Clock Configuration interrupt enable */ 10679 #define SAI_xIMR_FREQIE_Pos (3U) 10680 #define SAI_xIMR_FREQIE_Msk (0x1UL << SAI_xIMR_FREQIE_Pos) /*!< 0x00000008 */ 10681 #define SAI_xIMR_FREQIE SAI_xIMR_FREQIE_Msk /*!<FIFO request interrupt enable */ 10682 #define SAI_xIMR_CNRDYIE_Pos (4U) 10683 #define SAI_xIMR_CNRDYIE_Msk (0x1UL << SAI_xIMR_CNRDYIE_Pos) /*!< 0x00000010 */ 10684 #define SAI_xIMR_CNRDYIE SAI_xIMR_CNRDYIE_Msk /*!<Codec not ready interrupt enable */ 10685 #define SAI_xIMR_AFSDETIE_Pos (5U) 10686 #define SAI_xIMR_AFSDETIE_Msk (0x1UL << SAI_xIMR_AFSDETIE_Pos) /*!< 0x00000020 */ 10687 #define SAI_xIMR_AFSDETIE SAI_xIMR_AFSDETIE_Msk /*!<Anticipated frame synchronization detection interrupt enable */ 10688 #define SAI_xIMR_LFSDETIE_Pos (6U) 10689 #define SAI_xIMR_LFSDETIE_Msk (0x1UL << SAI_xIMR_LFSDETIE_Pos) /*!< 0x00000040 */ 10690 #define SAI_xIMR_LFSDETIE SAI_xIMR_LFSDETIE_Msk /*!<Late frame synchronization detection interrupt enable */ 10691 10692 /******************** Bit definition for SAI_xSR register *******************/ 10693 #define SAI_xSR_OVRUDR_Pos (0U) 10694 #define SAI_xSR_OVRUDR_Msk (0x1UL << SAI_xSR_OVRUDR_Pos) /*!< 0x00000001 */ 10695 #define SAI_xSR_OVRUDR SAI_xSR_OVRUDR_Msk /*!<Overrun underrun */ 10696 #define SAI_xSR_MUTEDET_Pos (1U) 10697 #define SAI_xSR_MUTEDET_Msk (0x1UL << SAI_xSR_MUTEDET_Pos) /*!< 0x00000002 */ 10698 #define SAI_xSR_MUTEDET SAI_xSR_MUTEDET_Msk /*!<Mute detection */ 10699 #define SAI_xSR_WCKCFG_Pos (2U) 10700 #define SAI_xSR_WCKCFG_Msk (0x1UL << SAI_xSR_WCKCFG_Pos) /*!< 0x00000004 */ 10701 #define SAI_xSR_WCKCFG SAI_xSR_WCKCFG_Msk /*!<Wrong Clock Configuration */ 10702 #define SAI_xSR_FREQ_Pos (3U) 10703 #define SAI_xSR_FREQ_Msk (0x1UL << SAI_xSR_FREQ_Pos) /*!< 0x00000008 */ 10704 #define SAI_xSR_FREQ SAI_xSR_FREQ_Msk /*!<FIFO request */ 10705 #define SAI_xSR_CNRDY_Pos (4U) 10706 #define SAI_xSR_CNRDY_Msk (0x1UL << SAI_xSR_CNRDY_Pos) /*!< 0x00000010 */ 10707 #define SAI_xSR_CNRDY SAI_xSR_CNRDY_Msk /*!<Codec not ready */ 10708 #define SAI_xSR_AFSDET_Pos (5U) 10709 #define SAI_xSR_AFSDET_Msk (0x1UL << SAI_xSR_AFSDET_Pos) /*!< 0x00000020 */ 10710 #define SAI_xSR_AFSDET SAI_xSR_AFSDET_Msk /*!<Anticipated frame synchronization detection */ 10711 #define SAI_xSR_LFSDET_Pos (6U) 10712 #define SAI_xSR_LFSDET_Msk (0x1UL << SAI_xSR_LFSDET_Pos) /*!< 0x00000040 */ 10713 #define SAI_xSR_LFSDET SAI_xSR_LFSDET_Msk /*!<Late frame synchronization detection */ 10714 10715 #define SAI_xSR_FLVL_Pos (16U) 10716 #define SAI_xSR_FLVL_Msk (0x7UL << SAI_xSR_FLVL_Pos) /*!< 0x00070000 */ 10717 #define SAI_xSR_FLVL SAI_xSR_FLVL_Msk /*!<FLVL[2:0] (FIFO Level Threshold) */ 10718 #define SAI_xSR_FLVL_0 (0x1UL << SAI_xSR_FLVL_Pos) /*!< 0x00010000 */ 10719 #define SAI_xSR_FLVL_1 (0x2UL << SAI_xSR_FLVL_Pos) /*!< 0x00020000 */ 10720 #define SAI_xSR_FLVL_2 (0x4UL << SAI_xSR_FLVL_Pos) /*!< 0x00040000 */ 10721 10722 /****************** Bit definition for SAI_xCLRFR register ******************/ 10723 #define SAI_xCLRFR_COVRUDR_Pos (0U) 10724 #define SAI_xCLRFR_COVRUDR_Msk (0x1UL << SAI_xCLRFR_COVRUDR_Pos) /*!< 0x00000001 */ 10725 #define SAI_xCLRFR_COVRUDR SAI_xCLRFR_COVRUDR_Msk /*!<Clear Overrun underrun */ 10726 #define SAI_xCLRFR_CMUTEDET_Pos (1U) 10727 #define SAI_xCLRFR_CMUTEDET_Msk (0x1UL << SAI_xCLRFR_CMUTEDET_Pos) /*!< 0x00000002 */ 10728 #define SAI_xCLRFR_CMUTEDET SAI_xCLRFR_CMUTEDET_Msk /*!<Clear Mute detection */ 10729 #define SAI_xCLRFR_CWCKCFG_Pos (2U) 10730 #define SAI_xCLRFR_CWCKCFG_Msk (0x1UL << SAI_xCLRFR_CWCKCFG_Pos) /*!< 0x00000004 */ 10731 #define SAI_xCLRFR_CWCKCFG SAI_xCLRFR_CWCKCFG_Msk /*!<Clear Wrong Clock Configuration */ 10732 #define SAI_xCLRFR_CFREQ_Pos (3U) 10733 #define SAI_xCLRFR_CFREQ_Msk (0x1UL << SAI_xCLRFR_CFREQ_Pos) /*!< 0x00000008 */ 10734 #define SAI_xCLRFR_CFREQ SAI_xCLRFR_CFREQ_Msk /*!<Clear FIFO request */ 10735 #define SAI_xCLRFR_CCNRDY_Pos (4U) 10736 #define SAI_xCLRFR_CCNRDY_Msk (0x1UL << SAI_xCLRFR_CCNRDY_Pos) /*!< 0x00000010 */ 10737 #define SAI_xCLRFR_CCNRDY SAI_xCLRFR_CCNRDY_Msk /*!<Clear Codec not ready */ 10738 #define SAI_xCLRFR_CAFSDET_Pos (5U) 10739 #define SAI_xCLRFR_CAFSDET_Msk (0x1UL << SAI_xCLRFR_CAFSDET_Pos) /*!< 0x00000020 */ 10740 #define SAI_xCLRFR_CAFSDET SAI_xCLRFR_CAFSDET_Msk /*!<Clear Anticipated frame synchronization detection */ 10741 #define SAI_xCLRFR_CLFSDET_Pos (6U) 10742 #define SAI_xCLRFR_CLFSDET_Msk (0x1UL << SAI_xCLRFR_CLFSDET_Pos) /*!< 0x00000040 */ 10743 #define SAI_xCLRFR_CLFSDET SAI_xCLRFR_CLFSDET_Msk /*!<Clear Late frame synchronization detection */ 10744 10745 /****************** Bit definition for SAI_xDR register ******************/ 10746 #define SAI_xDR_DATA_Pos (0U) 10747 #define SAI_xDR_DATA_Msk (0xFFFFFFFFUL << SAI_xDR_DATA_Pos) /*!< 0xFFFFFFFF */ 10748 #define SAI_xDR_DATA SAI_xDR_DATA_Msk 10749 10750 /****************** Bit definition for SAI_PDMCR register *******************/ 10751 #define SAI_PDMCR_PDMEN_Pos (0U) 10752 #define SAI_PDMCR_PDMEN_Msk (0x1UL << SAI_PDMCR_PDMEN_Pos) /*!< 0x00000001 */ 10753 #define SAI_PDMCR_PDMEN SAI_PDMCR_PDMEN_Msk /*!<PDM enable */ 10754 10755 #define SAI_PDMCR_MICNBR_Pos (4U) 10756 #define SAI_PDMCR_MICNBR_Msk (0x3UL << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000030 */ 10757 #define SAI_PDMCR_MICNBR SAI_PDMCR_MICNBR_Msk /*!<MICNBR[1:0] (Number of microphones) */ 10758 #define SAI_PDMCR_MICNBR_0 (0x1UL << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000010 */ 10759 #define SAI_PDMCR_MICNBR_1 (0x2UL << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000020 */ 10760 10761 #define SAI_PDMCR_CKEN1_Pos (8U) 10762 #define SAI_PDMCR_CKEN1_Msk (0x1UL << SAI_PDMCR_CKEN1_Pos) /*!< 0x00000100 */ 10763 #define SAI_PDMCR_CKEN1 SAI_PDMCR_CKEN1_Msk /*!<Clock 1 enable */ 10764 #define SAI_PDMCR_CKEN2_Pos (9U) 10765 #define SAI_PDMCR_CKEN2_Msk (0x1UL << SAI_PDMCR_CKEN2_Pos) /*!< 0x00000200 */ 10766 #define SAI_PDMCR_CKEN2 SAI_PDMCR_CKEN2_Msk /*!<Clock 2 enable */ 10767 #define SAI_PDMCR_CKEN3_Pos (10U) 10768 #define SAI_PDMCR_CKEN3_Msk (0x1UL << SAI_PDMCR_CKEN3_Pos) /*!< 0x00000400 */ 10769 #define SAI_PDMCR_CKEN3 SAI_PDMCR_CKEN3_Msk /*!<Clock 3 enable */ 10770 #define SAI_PDMCR_CKEN4_Pos (11U) 10771 #define SAI_PDMCR_CKEN4_Msk (0x1UL << SAI_PDMCR_CKEN4_Pos) /*!< 0x00000800 */ 10772 #define SAI_PDMCR_CKEN4 SAI_PDMCR_CKEN4_Msk /*!<Clock 4 enable */ 10773 10774 /****************** Bit definition for SAI_PDMDLY register ******************/ 10775 #define SAI_PDMDLY_DLYM1L_Pos (0U) 10776 #define SAI_PDMDLY_DLYM1L_Msk (0x7UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000007 */ 10777 #define SAI_PDMDLY_DLYM1L SAI_PDMDLY_DLYM1L_Msk /*!<DLYM1L[2:0] (Delay line adjust for left microphone of pair 1) */ 10778 #define SAI_PDMDLY_DLYM1L_0 (0x1UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000001 */ 10779 #define SAI_PDMDLY_DLYM1L_1 (0x2UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000002 */ 10780 #define SAI_PDMDLY_DLYM1L_2 (0x4UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000004 */ 10781 10782 #define SAI_PDMDLY_DLYM1R_Pos (4U) 10783 #define SAI_PDMDLY_DLYM1R_Msk (0x7UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000070 */ 10784 #define SAI_PDMDLY_DLYM1R SAI_PDMDLY_DLYM1R_Msk /*!<DLYM1R[2:0] (Delay line adjust for right microphone of pair 1) */ 10785 #define SAI_PDMDLY_DLYM1R_0 (0x1UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000010 */ 10786 #define SAI_PDMDLY_DLYM1R_1 (0x2UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000020 */ 10787 #define SAI_PDMDLY_DLYM1R_2 (0x4UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000040 */ 10788 10789 #define SAI_PDMDLY_DLYM2L_Pos (8U) 10790 #define SAI_PDMDLY_DLYM2L_Msk (0x7UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000700 */ 10791 #define SAI_PDMDLY_DLYM2L SAI_PDMDLY_DLYM2L_Msk /*!<DLYM2L[2:0] (Delay line adjust for left microphone of pair 2) */ 10792 #define SAI_PDMDLY_DLYM2L_0 (0x1UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000100 */ 10793 #define SAI_PDMDLY_DLYM2L_1 (0x2UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000200 */ 10794 #define SAI_PDMDLY_DLYM2L_2 (0x4UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000400 */ 10795 10796 #define SAI_PDMDLY_DLYM2R_Pos (12U) 10797 #define SAI_PDMDLY_DLYM2R_Msk (0x7UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00007000 */ 10798 #define SAI_PDMDLY_DLYM2R SAI_PDMDLY_DLYM2R_Msk /*!<DLYM2R[2:0] (Delay line adjust for right microphone of pair 2) */ 10799 #define SAI_PDMDLY_DLYM2R_0 (0x1UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00001000 */ 10800 #define SAI_PDMDLY_DLYM2R_1 (0x2UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00002000 */ 10801 #define SAI_PDMDLY_DLYM2R_2 (0x4UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00004000 */ 10802 10803 #define SAI_PDMDLY_DLYM3L_Pos (16U) 10804 #define SAI_PDMDLY_DLYM3L_Msk (0x7UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00070000 */ 10805 #define SAI_PDMDLY_DLYM3L SAI_PDMDLY_DLYM3L_Msk /*!<DLYM3L[2:0] (Delay line adjust for left microphone of pair 3) */ 10806 #define SAI_PDMDLY_DLYM3L_0 (0x1UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00010000 */ 10807 #define SAI_PDMDLY_DLYM3L_1 (0x2UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00020000 */ 10808 #define SAI_PDMDLY_DLYM3L_2 (0x4UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00040000 */ 10809 10810 #define SAI_PDMDLY_DLYM3R_Pos (20U) 10811 #define SAI_PDMDLY_DLYM3R_Msk (0x7UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00700000 */ 10812 #define SAI_PDMDLY_DLYM3R SAI_PDMDLY_DLYM3R_Msk /*!<DLYM3R[2:0] (Delay line adjust for right microphone of pair 3) */ 10813 #define SAI_PDMDLY_DLYM3R_0 (0x1UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00100000 */ 10814 #define SAI_PDMDLY_DLYM3R_1 (0x2UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00200000 */ 10815 #define SAI_PDMDLY_DLYM3R_2 (0x4UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00400000 */ 10816 10817 #define SAI_PDMDLY_DLYM4L_Pos (24U) 10818 #define SAI_PDMDLY_DLYM4L_Msk (0x7UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x07000000 */ 10819 #define SAI_PDMDLY_DLYM4L SAI_PDMDLY_DLYM4L_Msk /*!<DLYM4L[2:0] (Delay line adjust for left microphone of pair 4) */ 10820 #define SAI_PDMDLY_DLYM4L_0 (0x1UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x01000000 */ 10821 #define SAI_PDMDLY_DLYM4L_1 (0x2UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x02000000 */ 10822 #define SAI_PDMDLY_DLYM4L_2 (0x4UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x04000000 */ 10823 10824 #define SAI_PDMDLY_DLYM4R_Pos (28U) 10825 #define SAI_PDMDLY_DLYM4R_Msk (0x7UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x70000000 */ 10826 #define SAI_PDMDLY_DLYM4R SAI_PDMDLY_DLYM4R_Msk /*!<DLYM4R[2:0] (Delay line adjust for right microphone of pair 4) */ 10827 #define SAI_PDMDLY_DLYM4R_0 (0x1UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x10000000 */ 10828 #define SAI_PDMDLY_DLYM4R_1 (0x2UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x20000000 */ 10829 #define SAI_PDMDLY_DLYM4R_2 (0x4UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x40000000 */ 10830 10831 10832 /******************************************************************************/ 10833 /* */ 10834 /* Serial Peripheral Interface (SPI) */ 10835 /* */ 10836 /******************************************************************************/ 10837 /* 10838 * @brief Specific device feature definitions (not present on all devices in the STM32G4 serie) 10839 */ 10840 #define SPI_I2S_SUPPORT /*!< I2S support */ 10841 10842 /******************* Bit definition for SPI_CR1 register ********************/ 10843 #define SPI_CR1_CPHA_Pos (0U) 10844 #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ 10845 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */ 10846 #define SPI_CR1_CPOL_Pos (1U) 10847 #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ 10848 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */ 10849 #define SPI_CR1_MSTR_Pos (2U) 10850 #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ 10851 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */ 10852 10853 #define SPI_CR1_BR_Pos (3U) 10854 #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */ 10855 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */ 10856 #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */ 10857 #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */ 10858 #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */ 10859 10860 #define SPI_CR1_SPE_Pos (6U) 10861 #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ 10862 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */ 10863 #define SPI_CR1_LSBFIRST_Pos (7U) 10864 #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ 10865 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */ 10866 #define SPI_CR1_SSI_Pos (8U) 10867 #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ 10868 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */ 10869 #define SPI_CR1_SSM_Pos (9U) 10870 #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ 10871 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */ 10872 #define SPI_CR1_RXONLY_Pos (10U) 10873 #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ 10874 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */ 10875 #define SPI_CR1_CRCL_Pos (11U) 10876 #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */ 10877 #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */ 10878 #define SPI_CR1_CRCNEXT_Pos (12U) 10879 #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ 10880 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */ 10881 #define SPI_CR1_CRCEN_Pos (13U) 10882 #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ 10883 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */ 10884 #define SPI_CR1_BIDIOE_Pos (14U) 10885 #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ 10886 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */ 10887 #define SPI_CR1_BIDIMODE_Pos (15U) 10888 #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ 10889 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */ 10890 10891 /******************* Bit definition for SPI_CR2 register ********************/ 10892 #define SPI_CR2_RXDMAEN_Pos (0U) 10893 #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ 10894 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ 10895 #define SPI_CR2_TXDMAEN_Pos (1U) 10896 #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ 10897 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ 10898 #define SPI_CR2_SSOE_Pos (2U) 10899 #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ 10900 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ 10901 #define SPI_CR2_NSSP_Pos (3U) 10902 #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */ 10903 #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */ 10904 #define SPI_CR2_FRF_Pos (4U) 10905 #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */ 10906 #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */ 10907 #define SPI_CR2_ERRIE_Pos (5U) 10908 #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ 10909 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ 10910 #define SPI_CR2_RXNEIE_Pos (6U) 10911 #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ 10912 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ 10913 #define SPI_CR2_TXEIE_Pos (7U) 10914 #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ 10915 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ 10916 #define SPI_CR2_DS_Pos (8U) 10917 #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */ 10918 #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */ 10919 #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */ 10920 #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */ 10921 #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */ 10922 #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */ 10923 #define SPI_CR2_FRXTH_Pos (12U) 10924 #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */ 10925 #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */ 10926 #define SPI_CR2_LDMARX_Pos (13U) 10927 #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */ 10928 #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */ 10929 #define SPI_CR2_LDMATX_Pos (14U) 10930 #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */ 10931 #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */ 10932 10933 /******************** Bit definition for SPI_SR register ********************/ 10934 #define SPI_SR_RXNE_Pos (0U) 10935 #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ 10936 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ 10937 #define SPI_SR_TXE_Pos (1U) 10938 #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */ 10939 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ 10940 #define SPI_SR_CHSIDE_Pos (2U) 10941 #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ 10942 #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */ 10943 #define SPI_SR_UDR_Pos (3U) 10944 #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */ 10945 #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */ 10946 #define SPI_SR_CRCERR_Pos (4U) 10947 #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ 10948 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ 10949 #define SPI_SR_MODF_Pos (5U) 10950 #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */ 10951 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ 10952 #define SPI_SR_OVR_Pos (6U) 10953 #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */ 10954 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ 10955 #define SPI_SR_BSY_Pos (7U) 10956 #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */ 10957 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ 10958 #define SPI_SR_FRE_Pos (8U) 10959 #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */ 10960 #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */ 10961 #define SPI_SR_FRLVL_Pos (9U) 10962 #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */ 10963 #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */ 10964 #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */ 10965 #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */ 10966 #define SPI_SR_FTLVL_Pos (11U) 10967 #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */ 10968 #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */ 10969 #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */ 10970 #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */ 10971 10972 /******************** Bit definition for SPI_DR register ********************/ 10973 #define SPI_DR_DR_Pos (0U) 10974 #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ 10975 #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */ 10976 10977 /******************* Bit definition for SPI_CRCPR register ******************/ 10978 #define SPI_CRCPR_CRCPOLY_Pos (0U) 10979 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ 10980 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */ 10981 10982 /****************** Bit definition for SPI_RXCRCR register ******************/ 10983 #define SPI_RXCRCR_RXCRC_Pos (0U) 10984 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ 10985 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */ 10986 10987 /****************** Bit definition for SPI_TXCRCR register ******************/ 10988 #define SPI_TXCRCR_TXCRC_Pos (0U) 10989 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ 10990 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */ 10991 10992 /****************** Bit definition for SPI_I2SCFGR register *****************/ 10993 #define SPI_I2SCFGR_CHLEN_Pos (0U) 10994 #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */ 10995 #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */ 10996 #define SPI_I2SCFGR_DATLEN_Pos (1U) 10997 #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */ 10998 #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */ 10999 #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */ 11000 #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */ 11001 #define SPI_I2SCFGR_CKPOL_Pos (3U) 11002 #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */ 11003 #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */ 11004 #define SPI_I2SCFGR_I2SSTD_Pos (4U) 11005 #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */ 11006 #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */ 11007 #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */ 11008 #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */ 11009 #define SPI_I2SCFGR_PCMSYNC_Pos (7U) 11010 #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */ 11011 #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */ 11012 #define SPI_I2SCFGR_I2SCFG_Pos (8U) 11013 #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */ 11014 #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */ 11015 #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */ 11016 #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */ 11017 #define SPI_I2SCFGR_I2SE_Pos (10U) 11018 #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */ 11019 #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */ 11020 #define SPI_I2SCFGR_I2SMOD_Pos (11U) 11021 #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */ 11022 #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */ 11023 #define SPI_I2SCFGR_ASTRTEN_Pos (12U) 11024 #define SPI_I2SCFGR_ASTRTEN_Msk (0x1UL << SPI_I2SCFGR_ASTRTEN_Pos) /*!< 0x00001000 */ 11025 #define SPI_I2SCFGR_ASTRTEN SPI_I2SCFGR_ASTRTEN_Msk /*!<Asynchronous start enable */ 11026 11027 /****************** Bit definition for SPI_I2SPR register *******************/ 11028 #define SPI_I2SPR_I2SDIV_Pos (0U) 11029 #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */ 11030 #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */ 11031 #define SPI_I2SPR_ODD_Pos (8U) 11032 #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */ 11033 #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */ 11034 #define SPI_I2SPR_MCKOE_Pos (9U) 11035 #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */ 11036 #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */ 11037 11038 /******************************************************************************/ 11039 /* */ 11040 /* SYSCFG */ 11041 /* */ 11042 /******************************************************************************/ 11043 /****************** Bit definition for SYSCFG_MEMRMP register ***************/ 11044 #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U) 11045 #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x7UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000007 */ 11046 #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */ 11047 #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */ 11048 #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */ 11049 #define SYSCFG_MEMRMP_MEM_MODE_2 (0x4UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000004 */ 11050 11051 #define SYSCFG_MEMRMP_FB_MODE_Pos (8U) 11052 #define SYSCFG_MEMRMP_FB_MODE_Msk (0x1UL << SYSCFG_MEMRMP_FB_MODE_Pos) /*!< 0x00000100 */ 11053 #define SYSCFG_MEMRMP_FB_MODE SYSCFG_MEMRMP_FB_MODE_Msk /*!< User Flash Bank mode selection */ 11054 11055 /****************** Bit definition for SYSCFG_CFGR1 register ******************/ 11056 #define SYSCFG_CFGR1_BOOSTEN_Pos (8U) 11057 #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */ 11058 #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */ 11059 #define SYSCFG_CFGR1_ANASWVDD_Pos (9U) 11060 #define SYSCFG_CFGR1_ANASWVDD_Msk (0x1UL << SYSCFG_CFGR1_ANASWVDD_Pos) /*!< 0x00000200 */ 11061 #define SYSCFG_CFGR1_ANASWVDD SYSCFG_CFGR1_ANASWVDD_Msk /*!< GPIO analog switch control voltage selection */ 11062 #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (16U) 11063 #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos)/*!< 0x00010000 */ 11064 #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */ 11065 #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos (17U) 11066 #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos)/*!< 0x00020000 */ 11067 #define SYSCFG_CFGR1_I2C_PB7_FMP SYSCFG_CFGR1_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */ 11068 #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos (18U) 11069 #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos)/*!< 0x00040000 */ 11070 #define SYSCFG_CFGR1_I2C_PB8_FMP SYSCFG_CFGR1_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */ 11071 #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos (19U) 11072 #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos)/*!< 0x00080000 */ 11073 #define SYSCFG_CFGR1_I2C_PB9_FMP SYSCFG_CFGR1_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */ 11074 #define SYSCFG_CFGR1_I2C1_FMP_Pos (20U) 11075 #define SYSCFG_CFGR1_I2C1_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */ 11076 #define SYSCFG_CFGR1_I2C1_FMP SYSCFG_CFGR1_I2C1_FMP_Msk /*!< I2C1 Fast mode plus */ 11077 #define SYSCFG_CFGR1_I2C2_FMP_Pos (21U) 11078 #define SYSCFG_CFGR1_I2C2_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C2_FMP_Pos) /*!< 0x00200000 */ 11079 #define SYSCFG_CFGR1_I2C2_FMP SYSCFG_CFGR1_I2C2_FMP_Msk /*!< I2C2 Fast mode plus */ 11080 #define SYSCFG_CFGR1_I2C3_FMP_Pos (22U) 11081 #define SYSCFG_CFGR1_I2C3_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C3_FMP_Pos) /*!< 0x00400000 */ 11082 #define SYSCFG_CFGR1_I2C3_FMP SYSCFG_CFGR1_I2C3_FMP_Msk /*!< I2C3 Fast mode plus */ 11083 #define SYSCFG_CFGR1_I2C4_FMP_Pos (23U) 11084 #define SYSCFG_CFGR1_I2C4_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C4_FMP_Pos) /*!< 0x00800000 */ 11085 #define SYSCFG_CFGR1_I2C4_FMP SYSCFG_CFGR1_I2C4_FMP_Msk /*!< I2C4 Fast mode plus */ 11086 #define SYSCFG_CFGR1_FPU_IE_0 (0x04000000U) /*!< Invalid operation Interrupt enable */ 11087 #define SYSCFG_CFGR1_FPU_IE_1 (0x08000000U) /*!< Divide-by-zero Interrupt enable */ 11088 #define SYSCFG_CFGR1_FPU_IE_2 (0x10000000U) /*!< Underflow Interrupt enable */ 11089 #define SYSCFG_CFGR1_FPU_IE_3 (0x20000000U) /*!< Overflow Interrupt enable */ 11090 #define SYSCFG_CFGR1_FPU_IE_4 (0x40000000U) /*!< Input denormal Interrupt enable */ 11091 #define SYSCFG_CFGR1_FPU_IE_5 (0x80000000U) /*!< Inexact Interrupt enable (interrupt disabled at reset) */ 11092 11093 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/ 11094 #define SYSCFG_EXTICR1_EXTI0_Pos (0U) 11095 #define SYSCFG_EXTICR1_EXTI0_Msk (0x7UL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */ 11096 #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!<EXTI 0 configuration */ 11097 #define SYSCFG_EXTICR1_EXTI1_Pos (4U) 11098 #define SYSCFG_EXTICR1_EXTI1_Msk (0x7UL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */ 11099 #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!<EXTI 1 configuration */ 11100 #define SYSCFG_EXTICR1_EXTI2_Pos (8U) 11101 #define SYSCFG_EXTICR1_EXTI2_Msk (0x7UL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */ 11102 #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!<EXTI 2 configuration */ 11103 #define SYSCFG_EXTICR1_EXTI3_Pos (12U) 11104 #define SYSCFG_EXTICR1_EXTI3_Msk (0x7UL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */ 11105 #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!<EXTI 3 configuration */ 11106 11107 /** 11108 * @brief EXTI0 configuration 11109 */ 11110 #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!<PA[0] pin */ 11111 #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!<PB[0] pin */ 11112 #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!<PC[0] pin */ 11113 #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!<PD[0] pin */ 11114 #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!<PE[0] pin */ 11115 #define SYSCFG_EXTICR1_EXTI0_PF (0x00000005U) /*!<PF[0] pin */ 11116 #define SYSCFG_EXTICR1_EXTI0_PG (0x00000006U) /*!<PG[0] pin */ 11117 11118 /** 11119 * @brief EXTI1 configuration 11120 */ 11121 #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!<PA[1] pin */ 11122 #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!<PB[1] pin */ 11123 #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!<PC[1] pin */ 11124 #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!<PD[1] pin */ 11125 #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!<PE[1] pin */ 11126 #define SYSCFG_EXTICR1_EXTI1_PF (0x00000050U) /*!<PF[1] pin */ 11127 #define SYSCFG_EXTICR1_EXTI1_PG (0x00000060U) /*!<PG[1] pin */ 11128 11129 /** 11130 * @brief EXTI2 configuration 11131 */ 11132 #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!<PA[2] pin */ 11133 #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!<PB[2] pin */ 11134 #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!<PC[2] pin */ 11135 #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!<PD[2] pin */ 11136 #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!<PE[2] pin */ 11137 #define SYSCFG_EXTICR1_EXTI2_PF (0x00000500U) /*!<PF[2] pin */ 11138 #define SYSCFG_EXTICR1_EXTI2_PG (0x00000600U) /*!<PG[2] pin */ 11139 11140 /** 11141 * @brief EXTI3 configuration 11142 */ 11143 #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!<PA[3] pin */ 11144 #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!<PB[3] pin */ 11145 #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!<PC[3] pin */ 11146 #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!<PD[3] pin */ 11147 #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!<PE[3] pin */ 11148 #define SYSCFG_EXTICR1_EXTI3_PF (0x00005000U) /*!<PF[3] pin */ 11149 #define SYSCFG_EXTICR1_EXTI3_PG (0x00006000U) /*!<PG[3] pin */ 11150 11151 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/ 11152 #define SYSCFG_EXTICR2_EXTI4_Pos (0U) 11153 #define SYSCFG_EXTICR2_EXTI4_Msk (0x7UL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */ 11154 #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!<EXTI 4 configuration */ 11155 #define SYSCFG_EXTICR2_EXTI5_Pos (4U) 11156 #define SYSCFG_EXTICR2_EXTI5_Msk (0x7UL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */ 11157 #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!<EXTI 5 configuration */ 11158 #define SYSCFG_EXTICR2_EXTI6_Pos (8U) 11159 #define SYSCFG_EXTICR2_EXTI6_Msk (0x7UL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */ 11160 #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!<EXTI 6 configuration */ 11161 #define SYSCFG_EXTICR2_EXTI7_Pos (12U) 11162 #define SYSCFG_EXTICR2_EXTI7_Msk (0x7UL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */ 11163 #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!<EXTI 7 configuration */ 11164 11165 /** 11166 * @brief EXTI4 configuration 11167 */ 11168 #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!<PA[4] pin */ 11169 #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!<PB[4] pin */ 11170 #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!<PC[4] pin */ 11171 #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!<PD[4] pin */ 11172 #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!<PE[4] pin */ 11173 #define SYSCFG_EXTICR2_EXTI4_PF (0x00000005U) /*!<PF[4] pin */ 11174 #define SYSCFG_EXTICR2_EXTI4_PG (0x00000006U) /*!<PG[4] pin */ 11175 11176 /** 11177 * @brief EXTI5 configuration 11178 */ 11179 #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!<PA[5] pin */ 11180 #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!<PB[5] pin */ 11181 #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!<PC[5] pin */ 11182 #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!<PD[5] pin */ 11183 #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!<PE[5] pin */ 11184 #define SYSCFG_EXTICR2_EXTI5_PF (0x00000050U) /*!<PF[5] pin */ 11185 #define SYSCFG_EXTICR2_EXTI5_PG (0x00000060U) /*!<PG[5] pin */ 11186 11187 /** 11188 * @brief EXTI6 configuration 11189 */ 11190 #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!<PA[6] pin */ 11191 #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!<PB[6] pin */ 11192 #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!<PC[6] pin */ 11193 #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!<PD[6] pin */ 11194 #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!<PE[6] pin */ 11195 #define SYSCFG_EXTICR2_EXTI6_PF (0x00000500U) /*!<PF[6] pin */ 11196 #define SYSCFG_EXTICR2_EXTI6_PG (0x00000600U) /*!<PG[6] pin */ 11197 11198 /** 11199 * @brief EXTI7 configuration 11200 */ 11201 #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!<PA[7] pin */ 11202 #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!<PB[7] pin */ 11203 #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!<PC[7] pin */ 11204 #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!<PD[7] pin */ 11205 #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!<PE[7] pin */ 11206 #define SYSCFG_EXTICR2_EXTI7_PF (0x00005000U) /*!<PF[7] pin */ 11207 #define SYSCFG_EXTICR2_EXTI7_PG (0x00006000U) /*!<PG[7] pin */ 11208 11209 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/ 11210 #define SYSCFG_EXTICR3_EXTI8_Pos (0U) 11211 #define SYSCFG_EXTICR3_EXTI8_Msk (0x7UL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */ 11212 #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!<EXTI 8 configuration */ 11213 #define SYSCFG_EXTICR3_EXTI9_Pos (4U) 11214 #define SYSCFG_EXTICR3_EXTI9_Msk (0x7UL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */ 11215 #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!<EXTI 9 configuration */ 11216 #define SYSCFG_EXTICR3_EXTI10_Pos (8U) 11217 #define SYSCFG_EXTICR3_EXTI10_Msk (0x7UL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */ 11218 #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!<EXTI 10 configuration */ 11219 #define SYSCFG_EXTICR3_EXTI11_Pos (12U) 11220 #define SYSCFG_EXTICR3_EXTI11_Msk (0x7UL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ 11221 #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!<EXTI 11 configuration */ 11222 11223 /** 11224 * @brief EXTI8 configuration 11225 */ 11226 #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!<PA[8] pin */ 11227 #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!<PB[8] pin */ 11228 #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!<PC[8] pin */ 11229 #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!<PD[8] pin */ 11230 #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!<PE[8] pin */ 11231 #define SYSCFG_EXTICR3_EXTI8_PF (0x00000005U) /*!<PF[8] pin */ 11232 #define SYSCFG_EXTICR3_EXTI8_PG (0x00000006U) /*!<PG[8] pin */ 11233 11234 /** 11235 * @brief EXTI9 configuration 11236 */ 11237 #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!<PA[9] pin */ 11238 #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!<PB[9] pin */ 11239 #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!<PC[9] pin */ 11240 #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!<PD[9] pin */ 11241 #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!<PE[9] pin */ 11242 #define SYSCFG_EXTICR3_EXTI9_PF (0x00000050U) /*!<PF[9] pin */ 11243 #define SYSCFG_EXTICR3_EXTI9_PG (0x00000060U) /*!<PG[9] pin */ 11244 11245 /** 11246 * @brief EXTI10 configuration 11247 */ 11248 #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!<PA[10] pin */ 11249 #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!<PB[10] pin */ 11250 #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!<PC[10] pin */ 11251 #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!<PD[10] pin */ 11252 #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!<PE[10] pin */ 11253 #define SYSCFG_EXTICR3_EXTI10_PF (0x00000500U) /*!<PF[10] pin */ 11254 11255 /** 11256 * @brief EXTI11 configuration 11257 */ 11258 #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!<PA[11] pin */ 11259 #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!<PB[11] pin */ 11260 #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!<PC[11] pin */ 11261 #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!<PD[11] pin */ 11262 #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!<PE[11] pin */ 11263 #define SYSCFG_EXTICR3_EXTI11_PF (0x00005000U) /*!<PF[11] pin */ 11264 11265 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/ 11266 #define SYSCFG_EXTICR4_EXTI12_Pos (0U) 11267 #define SYSCFG_EXTICR4_EXTI12_Msk (0x7UL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x00000007 */ 11268 #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!<EXTI 12 configuration */ 11269 #define SYSCFG_EXTICR4_EXTI13_Pos (4U) 11270 #define SYSCFG_EXTICR4_EXTI13_Msk (0x7UL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x00000070 */ 11271 #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!<EXTI 13 configuration */ 11272 #define SYSCFG_EXTICR4_EXTI14_Pos (8U) 11273 #define SYSCFG_EXTICR4_EXTI14_Msk (0x7UL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000700 */ 11274 #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!<EXTI 14 configuration */ 11275 #define SYSCFG_EXTICR4_EXTI15_Pos (12U) 11276 #define SYSCFG_EXTICR4_EXTI15_Msk (0x7UL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x00007000 */ 11277 #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!<EXTI 15 configuration */ 11278 11279 /** 11280 * @brief EXTI12 configuration 11281 */ 11282 #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!<PA[12] pin */ 11283 #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!<PB[12] pin */ 11284 #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!<PC[12] pin */ 11285 #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!<PD[12] pin */ 11286 #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!<PE[12] pin */ 11287 #define SYSCFG_EXTICR4_EXTI12_PF (0x00000005U) /*!<PF[12] pin */ 11288 11289 /** 11290 * @brief EXTI13 configuration 11291 */ 11292 #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!<PA[13] pin */ 11293 #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!<PB[13] pin */ 11294 #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!<PC[13] pin */ 11295 #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!<PD[13] pin */ 11296 #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!<PE[13] pin */ 11297 #define SYSCFG_EXTICR4_EXTI13_PF (0x00000050U) /*!<PF[13] pin */ 11298 11299 /** 11300 * @brief EXTI14 configuration 11301 */ 11302 #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!<PA[14] pin */ 11303 #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!<PB[14] pin */ 11304 #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!<PC[14] pin */ 11305 #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!<PD[14] pin */ 11306 #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!<PE[14] pin */ 11307 #define SYSCFG_EXTICR4_EXTI14_PF (0x00000500U) /*!<PF[14] pin */ 11308 11309 /** 11310 * @brief EXTI15 configuration 11311 */ 11312 #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!<PA[15] pin */ 11313 #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!<PB[15] pin */ 11314 #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!<PC[15] pin */ 11315 #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!<PD[15] pin */ 11316 #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!<PE[15] pin */ 11317 #define SYSCFG_EXTICR4_EXTI15_PF (0x00005000U) /*!<PF[15] pin */ 11318 11319 /****************** Bit definition for SYSCFG_SCSR register ****************/ 11320 #define SYSCFG_SCSR_CCMER_Pos (0U) 11321 #define SYSCFG_SCSR_CCMER_Msk (0x1UL << SYSCFG_SCSR_CCMER_Pos) /*!< 0x00000001 */ 11322 #define SYSCFG_SCSR_CCMER SYSCFG_SCSR_CCMER_Msk /*!< CCMSRAM Erase Request */ 11323 #define SYSCFG_SCSR_CCMBSY_Pos (1U) 11324 #define SYSCFG_SCSR_CCMBSY_Msk (0x1UL << SYSCFG_SCSR_CCMBSY_Pos) /*!< 0x00000002 */ 11325 #define SYSCFG_SCSR_CCMBSY SYSCFG_SCSR_CCMBSY_Msk /*!< CCMSRAM Erase Ongoing */ 11326 11327 /****************** Bit definition for SYSCFG_CFGR2 register ****************/ 11328 #define SYSCFG_CFGR2_CLL_Pos (0U) 11329 #define SYSCFG_CFGR2_CLL_Msk (0x1UL << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */ 11330 #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Core Lockup Lock */ 11331 #define SYSCFG_CFGR2_SPL_Pos (1U) 11332 #define SYSCFG_CFGR2_SPL_Msk (0x1UL << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */ 11333 #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< SRAM Parity Lock*/ 11334 #define SYSCFG_CFGR2_PVDL_Pos (2U) 11335 #define SYSCFG_CFGR2_PVDL_Msk (0x1UL << SYSCFG_CFGR2_PVDL_Pos) /*!< 0x00000004 */ 11336 #define SYSCFG_CFGR2_PVDL SYSCFG_CFGR2_PVDL_Msk /*!< PVD Lock */ 11337 #define SYSCFG_CFGR2_ECCL_Pos (3U) 11338 #define SYSCFG_CFGR2_ECCL_Msk (0x1UL << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */ 11339 #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECC Lock*/ 11340 #define SYSCFG_CFGR2_SPF_Pos (8U) 11341 #define SYSCFG_CFGR2_SPF_Msk (0x1UL << SYSCFG_CFGR2_SPF_Pos) /*!< 0x00000100 */ 11342 #define SYSCFG_CFGR2_SPF SYSCFG_CFGR2_SPF_Msk /*!< SRAM Parity Flag */ 11343 11344 /****************** Bit definition for SYSCFG_SWPR register ****************/ 11345 #define SYSCFG_SWPR_PAGE0_Pos (0U) 11346 #define SYSCFG_SWPR_PAGE0_Msk (0x1UL << SYSCFG_SWPR_PAGE0_Pos) /*!< 0x00000001 */ 11347 #define SYSCFG_SWPR_PAGE0 (SYSCFG_SWPR_PAGE0_Msk) /*!< CCMSRAM Write protection page 0 */ 11348 #define SYSCFG_SWPR_PAGE1_Pos (1U) 11349 #define SYSCFG_SWPR_PAGE1_Msk (0x1UL << SYSCFG_SWPR_PAGE1_Pos) /*!< 0x00000002 */ 11350 #define SYSCFG_SWPR_PAGE1 (SYSCFG_SWPR_PAGE1_Msk) /*!< CCMSRAM Write protection page 1 */ 11351 #define SYSCFG_SWPR_PAGE2_Pos (2U) 11352 #define SYSCFG_SWPR_PAGE2_Msk (0x1UL << SYSCFG_SWPR_PAGE2_Pos) /*!< 0x00000004 */ 11353 #define SYSCFG_SWPR_PAGE2 (SYSCFG_SWPR_PAGE2_Msk) /*!< CCMSRAM Write protection page 2 */ 11354 #define SYSCFG_SWPR_PAGE3_Pos (3U) 11355 #define SYSCFG_SWPR_PAGE3_Msk (0x1UL << SYSCFG_SWPR_PAGE3_Pos) /*!< 0x00000008 */ 11356 #define SYSCFG_SWPR_PAGE3 (SYSCFG_SWPR_PAGE3_Msk) /*!< CCMSRAM Write protection page 3 */ 11357 #define SYSCFG_SWPR_PAGE4_Pos (4U) 11358 #define SYSCFG_SWPR_PAGE4_Msk (0x1UL << SYSCFG_SWPR_PAGE4_Pos) /*!< 0x00000010 */ 11359 #define SYSCFG_SWPR_PAGE4 (SYSCFG_SWPR_PAGE4_Msk) /*!< CCMSRAM Write protection page 4 */ 11360 #define SYSCFG_SWPR_PAGE5_Pos (5U) 11361 #define SYSCFG_SWPR_PAGE5_Msk (0x1UL << SYSCFG_SWPR_PAGE5_Pos) /*!< 0x00000020 */ 11362 #define SYSCFG_SWPR_PAGE5 (SYSCFG_SWPR_PAGE5_Msk) /*!< CCMSRAM Write protection page 5 */ 11363 #define SYSCFG_SWPR_PAGE6_Pos (6U) 11364 #define SYSCFG_SWPR_PAGE6_Msk (0x1UL << SYSCFG_SWPR_PAGE6_Pos) /*!< 0x00000040 */ 11365 #define SYSCFG_SWPR_PAGE6 (SYSCFG_SWPR_PAGE6_Msk) /*!< CCMSRAM Write protection page 6 */ 11366 #define SYSCFG_SWPR_PAGE7_Pos (7U) 11367 #define SYSCFG_SWPR_PAGE7_Msk (0x1UL << SYSCFG_SWPR_PAGE7_Pos) /*!< 0x00000080 */ 11368 #define SYSCFG_SWPR_PAGE7 (SYSCFG_SWPR_PAGE7_Msk) /*!< CCMSRAM Write protection page 7 */ 11369 #define SYSCFG_SWPR_PAGE8_Pos (8U) 11370 #define SYSCFG_SWPR_PAGE8_Msk (0x1UL << SYSCFG_SWPR_PAGE8_Pos) /*!< 0x00000100 */ 11371 #define SYSCFG_SWPR_PAGE8 (SYSCFG_SWPR_PAGE8_Msk) /*!< CCMSRAM Write protection page 8 */ 11372 #define SYSCFG_SWPR_PAGE9_Pos (9U) 11373 #define SYSCFG_SWPR_PAGE9_Msk (0x1UL << SYSCFG_SWPR_PAGE9_Pos) /*!< 0x00000200 */ 11374 #define SYSCFG_SWPR_PAGE9 (SYSCFG_SWPR_PAGE9_Msk) /*!< CCMSRAM Write protection page 9 */ 11375 #define SYSCFG_SWPR_PAGE10_Pos (10U) 11376 #define SYSCFG_SWPR_PAGE10_Msk (0x1UL << SYSCFG_SWPR_PAGE10_Pos) /*!< 0x00000400 */ 11377 #define SYSCFG_SWPR_PAGE10 (SYSCFG_SWPR_PAGE10_Msk) /*!< CCMSRAM Write protection page 10*/ 11378 #define SYSCFG_SWPR_PAGE11_Pos (11U) 11379 #define SYSCFG_SWPR_PAGE11_Msk (0x1UL << SYSCFG_SWPR_PAGE11_Pos) /*!< 0x00000800 */ 11380 #define SYSCFG_SWPR_PAGE11 (SYSCFG_SWPR_PAGE11_Msk) /*!< CCMSRAM Write protection page 11*/ 11381 #define SYSCFG_SWPR_PAGE12_Pos (12U) 11382 #define SYSCFG_SWPR_PAGE12_Msk (0x1UL << SYSCFG_SWPR_PAGE12_Pos) /*!< 0x00001000 */ 11383 #define SYSCFG_SWPR_PAGE12 (SYSCFG_SWPR_PAGE12_Msk) /*!< CCMSRAM Write protection page 12*/ 11384 #define SYSCFG_SWPR_PAGE13_Pos (13U) 11385 #define SYSCFG_SWPR_PAGE13_Msk (0x1UL << SYSCFG_SWPR_PAGE13_Pos) /*!< 0x00002000 */ 11386 #define SYSCFG_SWPR_PAGE13 (SYSCFG_SWPR_PAGE13_Msk) /*!< CCMSRAM Write protection page 13*/ 11387 #define SYSCFG_SWPR_PAGE14_Pos (14U) 11388 #define SYSCFG_SWPR_PAGE14_Msk (0x1UL << SYSCFG_SWPR_PAGE14_Pos) /*!< 0x00004000 */ 11389 #define SYSCFG_SWPR_PAGE14 (SYSCFG_SWPR_PAGE14_Msk) /*!< CCMSRAM Write protection page 14*/ 11390 #define SYSCFG_SWPR_PAGE15_Pos (15U) 11391 #define SYSCFG_SWPR_PAGE15_Msk (0x1UL << SYSCFG_SWPR_PAGE15_Pos) /*!< 0x00008000 */ 11392 #define SYSCFG_SWPR_PAGE15 (SYSCFG_SWPR_PAGE15_Msk) /*!< CCMSRAM Write protection page 15*/ 11393 #define SYSCFG_SWPR_PAGE16_Pos (16U) 11394 #define SYSCFG_SWPR_PAGE16_Msk (0x1UL << SYSCFG_SWPR_PAGE16_Pos) /*!< 0x00010000 */ 11395 #define SYSCFG_SWPR_PAGE16 (SYSCFG_SWPR_PAGE16_Msk) /*!< CCMSRAM Write protection page 16*/ 11396 #define SYSCFG_SWPR_PAGE17_Pos (17U) 11397 #define SYSCFG_SWPR_PAGE17_Msk (0x1UL << SYSCFG_SWPR_PAGE17_Pos) /*!< 0x00020000 */ 11398 #define SYSCFG_SWPR_PAGE17 (SYSCFG_SWPR_PAGE17_Msk) /*!< CCMSRAM Write protection page 17*/ 11399 #define SYSCFG_SWPR_PAGE18_Pos (18U) 11400 #define SYSCFG_SWPR_PAGE18_Msk (0x1UL << SYSCFG_SWPR_PAGE18_Pos) /*!< 0x00040000 */ 11401 #define SYSCFG_SWPR_PAGE18 (SYSCFG_SWPR_PAGE18_Msk) /*!< CCMSRAM Write protection page 18*/ 11402 #define SYSCFG_SWPR_PAGE19_Pos (19U) 11403 #define SYSCFG_SWPR_PAGE19_Msk (0x1UL << SYSCFG_SWPR_PAGE19_Pos) /*!< 0x00080000 */ 11404 #define SYSCFG_SWPR_PAGE19 (SYSCFG_SWPR_PAGE19_Msk) /*!< CCMSRAM Write protection page 19*/ 11405 #define SYSCFG_SWPR_PAGE20_Pos (20U) 11406 #define SYSCFG_SWPR_PAGE20_Msk (0x1UL << SYSCFG_SWPR_PAGE20_Pos) /*!< 0x00100000 */ 11407 #define SYSCFG_SWPR_PAGE20 (SYSCFG_SWPR_PAGE20_Msk) /*!< CCMSRAM Write protection page 20*/ 11408 #define SYSCFG_SWPR_PAGE21_Pos (21U) 11409 #define SYSCFG_SWPR_PAGE21_Msk (0x1UL << SYSCFG_SWPR_PAGE21_Pos) /*!< 0x00200000 */ 11410 #define SYSCFG_SWPR_PAGE21 (SYSCFG_SWPR_PAGE21_Msk) /*!< CCMSRAM Write protection page 21*/ 11411 #define SYSCFG_SWPR_PAGE22_Pos (22U) 11412 #define SYSCFG_SWPR_PAGE22_Msk (0x1UL << SYSCFG_SWPR_PAGE22_Pos) /*!< 0x00400000 */ 11413 #define SYSCFG_SWPR_PAGE22 (SYSCFG_SWPR_PAGE22_Msk) /*!< CCMSRAM Write protection page 22*/ 11414 #define SYSCFG_SWPR_PAGE23_Pos (23U) 11415 #define SYSCFG_SWPR_PAGE23_Msk (0x1UL << SYSCFG_SWPR_PAGE23_Pos) /*!< 0x00800000 */ 11416 #define SYSCFG_SWPR_PAGE23 (SYSCFG_SWPR_PAGE23_Msk) /*!< CCMSRAM Write protection page 23*/ 11417 #define SYSCFG_SWPR_PAGE24_Pos (24U) 11418 #define SYSCFG_SWPR_PAGE24_Msk (0x1UL << SYSCFG_SWPR_PAGE24_Pos) /*!< 0x01000000 */ 11419 #define SYSCFG_SWPR_PAGE24 (SYSCFG_SWPR_PAGE24_Msk) /*!< CCMSRAM Write protection page 24*/ 11420 #define SYSCFG_SWPR_PAGE25_Pos (25U) 11421 #define SYSCFG_SWPR_PAGE25_Msk (0x1UL << SYSCFG_SWPR_PAGE25_Pos) /*!< 0x02000000 */ 11422 #define SYSCFG_SWPR_PAGE25 (SYSCFG_SWPR_PAGE25_Msk) /*!< CCMSRAM Write protection page 25*/ 11423 #define SYSCFG_SWPR_PAGE26_Pos (26U) 11424 #define SYSCFG_SWPR_PAGE26_Msk (0x1UL << SYSCFG_SWPR_PAGE26_Pos) /*!< 0x04000000 */ 11425 #define SYSCFG_SWPR_PAGE26 (SYSCFG_SWPR_PAGE26_Msk) /*!< CCMSRAM Write protection page 26*/ 11426 #define SYSCFG_SWPR_PAGE27_Pos (27U) 11427 #define SYSCFG_SWPR_PAGE27_Msk (0x1UL << SYSCFG_SWPR_PAGE27_Pos) /*!< 0x08000000 */ 11428 #define SYSCFG_SWPR_PAGE27 (SYSCFG_SWPR_PAGE27_Msk) /*!< CCMSRAM Write protection page 27*/ 11429 #define SYSCFG_SWPR_PAGE28_Pos (28U) 11430 #define SYSCFG_SWPR_PAGE28_Msk (0x1UL << SYSCFG_SWPR_PAGE28_Pos) /*!< 0x10000000 */ 11431 #define SYSCFG_SWPR_PAGE28 (SYSCFG_SWPR_PAGE28_Msk) /*!< CCMSRAM Write protection page 28*/ 11432 #define SYSCFG_SWPR_PAGE29_Pos (29U) 11433 #define SYSCFG_SWPR_PAGE29_Msk (0x1UL << SYSCFG_SWPR_PAGE29_Pos) /*!< 0x20000000 */ 11434 #define SYSCFG_SWPR_PAGE29 (SYSCFG_SWPR_PAGE29_Msk) /*!< CCMSRAM Write protection page 29*/ 11435 #define SYSCFG_SWPR_PAGE30_Pos (30U) 11436 #define SYSCFG_SWPR_PAGE30_Msk (0x1UL << SYSCFG_SWPR_PAGE30_Pos) /*!< 0x40000000 */ 11437 #define SYSCFG_SWPR_PAGE30 (SYSCFG_SWPR_PAGE30_Msk) /*!< CCMSRAM Write protection page 30*/ 11438 #define SYSCFG_SWPR_PAGE31_Pos (31U) 11439 #define SYSCFG_SWPR_PAGE31_Msk (0x1UL << SYSCFG_SWPR_PAGE31_Pos) /*!< 0x80000000 */ 11440 #define SYSCFG_SWPR_PAGE31 (SYSCFG_SWPR_PAGE31_Msk) /*!< CCMSRAM Write protection page 31*/ 11441 11442 /****************** Bit definition for SYSCFG_SKR register ****************/ 11443 #define SYSCFG_SKR_KEY_Pos (0U) 11444 #define SYSCFG_SKR_KEY_Msk (0xFFUL << SYSCFG_SKR_KEY_Pos) /*!< 0x000000FF */ 11445 #define SYSCFG_SKR_KEY SYSCFG_SKR_KEY_Msk /*!< CCMSRAM write protection key for software erase */ 11446 11447 /******************************************************************************/ 11448 /* */ 11449 /* TIM */ 11450 /* */ 11451 /******************************************************************************/ 11452 /******************* Bit definition for TIM_CR1 register ********************/ 11453 #define TIM_CR1_CEN_Pos (0U) 11454 #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ 11455 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ 11456 #define TIM_CR1_UDIS_Pos (1U) 11457 #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ 11458 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ 11459 #define TIM_CR1_URS_Pos (2U) 11460 #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */ 11461 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ 11462 #define TIM_CR1_OPM_Pos (3U) 11463 #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ 11464 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ 11465 #define TIM_CR1_DIR_Pos (4U) 11466 #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ 11467 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ 11468 11469 #define TIM_CR1_CMS_Pos (5U) 11470 #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ 11471 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ 11472 #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ 11473 #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ 11474 11475 #define TIM_CR1_ARPE_Pos (7U) 11476 #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ 11477 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ 11478 11479 #define TIM_CR1_CKD_Pos (8U) 11480 #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ 11481 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ 11482 #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ 11483 #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ 11484 11485 #define TIM_CR1_UIFREMAP_Pos (11U) 11486 #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */ 11487 #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */ 11488 11489 #define TIM_CR1_DITHEN_Pos (12U) 11490 #define TIM_CR1_DITHEN_Msk (0x1UL << TIM_CR1_DITHEN_Pos) /*!< 0x00001000 */ 11491 #define TIM_CR1_DITHEN TIM_CR1_DITHEN_Msk /*!<Dithering enable */ 11492 11493 /******************* Bit definition for TIM_CR2 register ********************/ 11494 #define TIM_CR2_CCPC_Pos (0U) 11495 #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */ 11496 #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */ 11497 #define TIM_CR2_CCUS_Pos (2U) 11498 #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */ 11499 #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */ 11500 #define TIM_CR2_CCDS_Pos (3U) 11501 #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ 11502 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ 11503 11504 #define TIM_CR2_MMS_Pos (4U) 11505 #define TIM_CR2_MMS_Msk (0x200007UL << TIM_CR2_MMS_Pos) /*!< 0x02000070 */ 11506 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[3:0] bits (Master Mode Selection) */ 11507 #define TIM_CR2_MMS_0 (0x000001UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ 11508 #define TIM_CR2_MMS_1 (0x000002UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ 11509 #define TIM_CR2_MMS_2 (0x000004UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ 11510 #define TIM_CR2_MMS_3 (0x200000UL << TIM_CR2_MMS_Pos) /*!< 0x02000000 */ 11511 11512 #define TIM_CR2_TI1S_Pos (7U) 11513 #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ 11514 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ 11515 #define TIM_CR2_OIS1_Pos (8U) 11516 #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */ 11517 #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */ 11518 #define TIM_CR2_OIS1N_Pos (9U) 11519 #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */ 11520 #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */ 11521 #define TIM_CR2_OIS2_Pos (10U) 11522 #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */ 11523 #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */ 11524 #define TIM_CR2_OIS2N_Pos (11U) 11525 #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */ 11526 #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */ 11527 #define TIM_CR2_OIS3_Pos (12U) 11528 #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */ 11529 #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */ 11530 #define TIM_CR2_OIS3N_Pos (13U) 11531 #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */ 11532 #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */ 11533 #define TIM_CR2_OIS4_Pos (14U) 11534 #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */ 11535 #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */ 11536 #define TIM_CR2_OIS4N_Pos (15U) 11537 #define TIM_CR2_OIS4N_Msk (0x1UL << TIM_CR2_OIS4N_Pos) /*!< 0x00008000 */ 11538 #define TIM_CR2_OIS4N TIM_CR2_OIS4N_Msk /*!<Output Idle state 4 (OC4N output) */ 11539 #define TIM_CR2_OIS5_Pos (16U) 11540 #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */ 11541 #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */ 11542 #define TIM_CR2_OIS6_Pos (18U) 11543 #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */ 11544 #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */ 11545 11546 #define TIM_CR2_MMS2_Pos (20U) 11547 #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */ 11548 #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ 11549 #define TIM_CR2_MMS2_0 (0x1UL << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */ 11550 #define TIM_CR2_MMS2_1 (0x2UL << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */ 11551 #define TIM_CR2_MMS2_2 (0x4UL << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */ 11552 #define TIM_CR2_MMS2_3 (0x8UL << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */ 11553 11554 /******************* Bit definition for TIM_SMCR register *******************/ 11555 #define TIM_SMCR_SMS_Pos (0U) 11556 #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */ 11557 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ 11558 #define TIM_SMCR_SMS_0 (0x00001UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ 11559 #define TIM_SMCR_SMS_1 (0x00002UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ 11560 #define TIM_SMCR_SMS_2 (0x00004UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ 11561 #define TIM_SMCR_SMS_3 (0x10000UL << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */ 11562 11563 #define TIM_SMCR_OCCS_Pos (3U) 11564 #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */ 11565 #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */ 11566 11567 #define TIM_SMCR_TS_Pos (4U) 11568 #define TIM_SMCR_TS_Msk (0x30007UL << TIM_SMCR_TS_Pos) /*!< 0x00300070 */ 11569 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ 11570 #define TIM_SMCR_TS_0 (0x00001UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ 11571 #define TIM_SMCR_TS_1 (0x00002UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ 11572 #define TIM_SMCR_TS_2 (0x00004UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ 11573 #define TIM_SMCR_TS_3 (0x10000UL << TIM_SMCR_TS_Pos) /*!< 0x00100000 */ 11574 #define TIM_SMCR_TS_4 (0x20000UL << TIM_SMCR_TS_Pos) /*!< 0x00200000 */ 11575 11576 #define TIM_SMCR_MSM_Pos (7U) 11577 #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ 11578 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ 11579 11580 #define TIM_SMCR_ETF_Pos (8U) 11581 #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ 11582 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ 11583 #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ 11584 #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ 11585 #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ 11586 #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ 11587 11588 #define TIM_SMCR_ETPS_Pos (12U) 11589 #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ 11590 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ 11591 #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ 11592 #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ 11593 11594 #define TIM_SMCR_ECE_Pos (14U) 11595 #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ 11596 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ 11597 #define TIM_SMCR_ETP_Pos (15U) 11598 #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ 11599 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ 11600 11601 #define TIM_SMCR_SMSPE_Pos (24U) 11602 #define TIM_SMCR_SMSPE_Msk (0x1UL << TIM_SMCR_SMSPE_Pos) /*!< 0x02000000 */ 11603 #define TIM_SMCR_SMSPE TIM_SMCR_SMSPE_Msk /*!<SMS preload enable */ 11604 11605 #define TIM_SMCR_SMSPS_Pos (25U) 11606 #define TIM_SMCR_SMSPS_Msk (0x1UL << TIM_SMCR_SMSPS_Pos) /*!< 0x04000000 */ 11607 #define TIM_SMCR_SMSPS TIM_SMCR_SMSPS_Msk /*!<SMS preload source */ 11608 11609 /******************* Bit definition for TIM_DIER register *******************/ 11610 #define TIM_DIER_UIE_Pos (0U) 11611 #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ 11612 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ 11613 #define TIM_DIER_CC1IE_Pos (1U) 11614 #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ 11615 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ 11616 #define TIM_DIER_CC2IE_Pos (2U) 11617 #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ 11618 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ 11619 #define TIM_DIER_CC3IE_Pos (3U) 11620 #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ 11621 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ 11622 #define TIM_DIER_CC4IE_Pos (4U) 11623 #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ 11624 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ 11625 #define TIM_DIER_COMIE_Pos (5U) 11626 #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */ 11627 #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */ 11628 #define TIM_DIER_TIE_Pos (6U) 11629 #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ 11630 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ 11631 #define TIM_DIER_BIE_Pos (7U) 11632 #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */ 11633 #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */ 11634 #define TIM_DIER_UDE_Pos (8U) 11635 #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ 11636 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ 11637 #define TIM_DIER_CC1DE_Pos (9U) 11638 #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ 11639 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ 11640 #define TIM_DIER_CC2DE_Pos (10U) 11641 #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ 11642 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ 11643 #define TIM_DIER_CC3DE_Pos (11U) 11644 #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ 11645 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ 11646 #define TIM_DIER_CC4DE_Pos (12U) 11647 #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ 11648 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ 11649 #define TIM_DIER_COMDE_Pos (13U) 11650 #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */ 11651 #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */ 11652 #define TIM_DIER_TDE_Pos (14U) 11653 #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ 11654 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ 11655 #define TIM_DIER_IDXIE_Pos (20U) 11656 #define TIM_DIER_IDXIE_Msk (0x1UL << TIM_DIER_IDXIE_Pos) /*!< 0x00100000 */ 11657 #define TIM_DIER_IDXIE TIM_DIER_IDXIE_Msk /*!<Encoder index interrupt enable */ 11658 #define TIM_DIER_DIRIE_Pos (21U) 11659 #define TIM_DIER_DIRIE_Msk (0x1UL << TIM_DIER_DIRIE_Pos) /*!< 0x00200000 */ 11660 #define TIM_DIER_DIRIE TIM_DIER_DIRIE_Msk /*!<Encoder direction change interrupt enable */ 11661 #define TIM_DIER_IERRIE_Pos (22U) 11662 #define TIM_DIER_IERRIE_Msk (0x1UL << TIM_DIER_IERRIE_Pos) /*!< 0x00400000 */ 11663 #define TIM_DIER_IERRIE TIM_DIER_IERRIE_Msk /*!<Encoder index error enable */ 11664 #define TIM_DIER_TERRIE_Pos (23U) 11665 #define TIM_DIER_TERRIE_Msk (0x1UL << TIM_DIER_TERRIE_Pos) /*!< 0x00800000 */ 11666 #define TIM_DIER_TERRIE TIM_DIER_TERRIE_Msk /*!<Encoder transition error enable */ 11667 11668 /******************** Bit definition for TIM_SR register ********************/ 11669 #define TIM_SR_UIF_Pos (0U) 11670 #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */ 11671 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ 11672 #define TIM_SR_CC1IF_Pos (1U) 11673 #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ 11674 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ 11675 #define TIM_SR_CC2IF_Pos (2U) 11676 #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ 11677 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ 11678 #define TIM_SR_CC3IF_Pos (3U) 11679 #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ 11680 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ 11681 #define TIM_SR_CC4IF_Pos (4U) 11682 #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ 11683 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ 11684 #define TIM_SR_COMIF_Pos (5U) 11685 #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */ 11686 #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */ 11687 #define TIM_SR_TIF_Pos (6U) 11688 #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */ 11689 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ 11690 #define TIM_SR_BIF_Pos (7U) 11691 #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */ 11692 #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */ 11693 #define TIM_SR_B2IF_Pos (8U) 11694 #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */ 11695 #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */ 11696 #define TIM_SR_CC1OF_Pos (9U) 11697 #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ 11698 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ 11699 #define TIM_SR_CC2OF_Pos (10U) 11700 #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ 11701 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ 11702 #define TIM_SR_CC3OF_Pos (11U) 11703 #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ 11704 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ 11705 #define TIM_SR_CC4OF_Pos (12U) 11706 #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ 11707 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ 11708 #define TIM_SR_SBIF_Pos (13U) 11709 #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */ 11710 #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */ 11711 #define TIM_SR_CC5IF_Pos (16U) 11712 #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */ 11713 #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */ 11714 #define TIM_SR_CC6IF_Pos (17U) 11715 #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */ 11716 #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */ 11717 #define TIM_SR_IDXF_Pos (20U) 11718 #define TIM_SR_IDXF_Msk (0x1UL << TIM_SR_IDXF_Pos) /*!< 0x00100000 */ 11719 #define TIM_SR_IDXF TIM_SR_IDXF_Msk /*!<Encoder index interrupt flag */ 11720 #define TIM_SR_DIRF_Pos (21U) 11721 #define TIM_SR_DIRF_Msk (0x1UL << TIM_SR_DIRF_Pos) /*!< 0x00200000 */ 11722 #define TIM_SR_DIRF TIM_SR_DIRF_Msk /*!<Encoder direction change interrupt flag */ 11723 #define TIM_SR_IERRF_Pos (22U) 11724 #define TIM_SR_IERRF_Msk (0x1UL << TIM_SR_IERRF_Pos) /*!< 0x00400000 */ 11725 #define TIM_SR_IERRF TIM_SR_IERRF_Msk /*!<Encoder index error flag */ 11726 #define TIM_SR_TERRF_Pos (23U) 11727 #define TIM_SR_TERRF_Msk (0x1UL << TIM_SR_TERRF_Pos) /*!< 0x00800000 */ 11728 #define TIM_SR_TERRF TIM_SR_TERRF_Msk /*!<Encoder transition error flag */ 11729 11730 /******************* Bit definition for TIM_EGR register ********************/ 11731 #define TIM_EGR_UG_Pos (0U) 11732 #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */ 11733 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ 11734 #define TIM_EGR_CC1G_Pos (1U) 11735 #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ 11736 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ 11737 #define TIM_EGR_CC2G_Pos (2U) 11738 #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ 11739 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ 11740 #define TIM_EGR_CC3G_Pos (3U) 11741 #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ 11742 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ 11743 #define TIM_EGR_CC4G_Pos (4U) 11744 #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ 11745 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ 11746 #define TIM_EGR_COMG_Pos (5U) 11747 #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */ 11748 #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */ 11749 #define TIM_EGR_TG_Pos (6U) 11750 #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */ 11751 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ 11752 #define TIM_EGR_BG_Pos (7U) 11753 #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */ 11754 #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */ 11755 #define TIM_EGR_B2G_Pos (8U) 11756 #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */ 11757 #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */ 11758 11759 11760 /****************** Bit definition for TIM_CCMR1 register *******************/ 11761 #define TIM_CCMR1_CC1S_Pos (0U) 11762 #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ 11763 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ 11764 #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ 11765 #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ 11766 11767 #define TIM_CCMR1_OC1FE_Pos (2U) 11768 #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ 11769 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ 11770 #define TIM_CCMR1_OC1PE_Pos (3U) 11771 #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ 11772 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ 11773 11774 #define TIM_CCMR1_OC1M_Pos (4U) 11775 #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */ 11776 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ 11777 #define TIM_CCMR1_OC1M_0 (0x0001UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ 11778 #define TIM_CCMR1_OC1M_1 (0x0002UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ 11779 #define TIM_CCMR1_OC1M_2 (0x0004UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ 11780 #define TIM_CCMR1_OC1M_3 (0x1000UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */ 11781 11782 #define TIM_CCMR1_OC1CE_Pos (7U) 11783 #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ 11784 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */ 11785 11786 #define TIM_CCMR1_CC2S_Pos (8U) 11787 #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ 11788 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ 11789 #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ 11790 #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ 11791 11792 #define TIM_CCMR1_OC2FE_Pos (10U) 11793 #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ 11794 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ 11795 #define TIM_CCMR1_OC2PE_Pos (11U) 11796 #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ 11797 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ 11798 11799 #define TIM_CCMR1_OC2M_Pos (12U) 11800 #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */ 11801 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ 11802 #define TIM_CCMR1_OC2M_0 (0x0001UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ 11803 #define TIM_CCMR1_OC2M_1 (0x0002UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ 11804 #define TIM_CCMR1_OC2M_2 (0x0004UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ 11805 #define TIM_CCMR1_OC2M_3 (0x1000UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */ 11806 11807 #define TIM_CCMR1_OC2CE_Pos (15U) 11808 #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ 11809 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ 11810 11811 /*----------------------------------------------------------------------------*/ 11812 #define TIM_CCMR1_IC1PSC_Pos (2U) 11813 #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ 11814 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ 11815 #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ 11816 #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ 11817 11818 #define TIM_CCMR1_IC1F_Pos (4U) 11819 #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ 11820 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ 11821 #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ 11822 #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ 11823 #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ 11824 #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ 11825 11826 #define TIM_CCMR1_IC2PSC_Pos (10U) 11827 #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ 11828 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ 11829 #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ 11830 #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ 11831 11832 #define TIM_CCMR1_IC2F_Pos (12U) 11833 #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ 11834 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ 11835 #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ 11836 #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ 11837 #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ 11838 #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ 11839 11840 /****************** Bit definition for TIM_CCMR2 register *******************/ 11841 #define TIM_CCMR2_CC3S_Pos (0U) 11842 #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ 11843 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ 11844 #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ 11845 #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ 11846 11847 #define TIM_CCMR2_OC3FE_Pos (2U) 11848 #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ 11849 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ 11850 #define TIM_CCMR2_OC3PE_Pos (3U) 11851 #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ 11852 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ 11853 11854 #define TIM_CCMR2_OC3M_Pos (4U) 11855 #define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */ 11856 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ 11857 #define TIM_CCMR2_OC3M_0 (0x0001UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ 11858 #define TIM_CCMR2_OC3M_1 (0x0002UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ 11859 #define TIM_CCMR2_OC3M_2 (0x0004UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ 11860 #define TIM_CCMR2_OC3M_3 (0x1000UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */ 11861 11862 #define TIM_CCMR2_OC3CE_Pos (7U) 11863 #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ 11864 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ 11865 11866 #define TIM_CCMR2_CC4S_Pos (8U) 11867 #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ 11868 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ 11869 #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ 11870 #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ 11871 11872 #define TIM_CCMR2_OC4FE_Pos (10U) 11873 #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ 11874 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ 11875 #define TIM_CCMR2_OC4PE_Pos (11U) 11876 #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ 11877 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ 11878 11879 #define TIM_CCMR2_OC4M_Pos (12U) 11880 #define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */ 11881 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ 11882 #define TIM_CCMR2_OC4M_0 (0x0001UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ 11883 #define TIM_CCMR2_OC4M_1 (0x0002UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ 11884 #define TIM_CCMR2_OC4M_2 (0x0004UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ 11885 #define TIM_CCMR2_OC4M_3 (0x1000UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */ 11886 11887 #define TIM_CCMR2_OC4CE_Pos (15U) 11888 #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ 11889 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ 11890 11891 /*----------------------------------------------------------------------------*/ 11892 #define TIM_CCMR2_IC3PSC_Pos (2U) 11893 #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ 11894 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ 11895 #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ 11896 #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ 11897 11898 #define TIM_CCMR2_IC3F_Pos (4U) 11899 #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ 11900 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ 11901 #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ 11902 #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ 11903 #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ 11904 #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ 11905 11906 #define TIM_CCMR2_IC4PSC_Pos (10U) 11907 #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ 11908 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ 11909 #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ 11910 #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ 11911 11912 #define TIM_CCMR2_IC4F_Pos (12U) 11913 #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ 11914 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ 11915 #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ 11916 #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ 11917 #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ 11918 #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ 11919 11920 /****************** Bit definition for TIM_CCMR3 register *******************/ 11921 #define TIM_CCMR3_OC5FE_Pos (2U) 11922 #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */ 11923 #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */ 11924 #define TIM_CCMR3_OC5PE_Pos (3U) 11925 #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */ 11926 #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */ 11927 11928 #define TIM_CCMR3_OC5M_Pos (4U) 11929 #define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */ 11930 #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */ 11931 #define TIM_CCMR3_OC5M_0 (0x0001UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */ 11932 #define TIM_CCMR3_OC5M_1 (0x0002UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */ 11933 #define TIM_CCMR3_OC5M_2 (0x0004UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */ 11934 #define TIM_CCMR3_OC5M_3 (0x1000UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */ 11935 11936 #define TIM_CCMR3_OC5CE_Pos (7U) 11937 #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */ 11938 #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */ 11939 11940 #define TIM_CCMR3_OC6FE_Pos (10U) 11941 #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */ 11942 #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */ 11943 #define TIM_CCMR3_OC6PE_Pos (11U) 11944 #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */ 11945 #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */ 11946 11947 #define TIM_CCMR3_OC6M_Pos (12U) 11948 #define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */ 11949 #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */ 11950 #define TIM_CCMR3_OC6M_0 (0x0001UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */ 11951 #define TIM_CCMR3_OC6M_1 (0x0002UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */ 11952 #define TIM_CCMR3_OC6M_2 (0x0004UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */ 11953 #define TIM_CCMR3_OC6M_3 (0x1000UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */ 11954 11955 #define TIM_CCMR3_OC6CE_Pos (15U) 11956 #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */ 11957 #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */ 11958 11959 /******************* Bit definition for TIM_CCER register *******************/ 11960 #define TIM_CCER_CC1E_Pos (0U) 11961 #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ 11962 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ 11963 #define TIM_CCER_CC1P_Pos (1U) 11964 #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ 11965 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ 11966 #define TIM_CCER_CC1NE_Pos (2U) 11967 #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */ 11968 #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */ 11969 #define TIM_CCER_CC1NP_Pos (3U) 11970 #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ 11971 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ 11972 #define TIM_CCER_CC2E_Pos (4U) 11973 #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ 11974 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ 11975 #define TIM_CCER_CC2P_Pos (5U) 11976 #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ 11977 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ 11978 #define TIM_CCER_CC2NE_Pos (6U) 11979 #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */ 11980 #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */ 11981 #define TIM_CCER_CC2NP_Pos (7U) 11982 #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ 11983 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ 11984 #define TIM_CCER_CC3E_Pos (8U) 11985 #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ 11986 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ 11987 #define TIM_CCER_CC3P_Pos (9U) 11988 #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ 11989 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ 11990 #define TIM_CCER_CC3NE_Pos (10U) 11991 #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */ 11992 #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */ 11993 #define TIM_CCER_CC3NP_Pos (11U) 11994 #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ 11995 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ 11996 #define TIM_CCER_CC4E_Pos (12U) 11997 #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ 11998 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ 11999 #define TIM_CCER_CC4P_Pos (13U) 12000 #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ 12001 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ 12002 #define TIM_CCER_CC4NE_Pos (14U) 12003 #define TIM_CCER_CC4NE_Msk (0x1UL << TIM_CCER_CC4NE_Pos) /*!< 0x00004000 */ 12004 #define TIM_CCER_CC4NE TIM_CCER_CC4NE_Msk /*!<Capture/Compare 4 Complementary output enable */ 12005 #define TIM_CCER_CC4NP_Pos (15U) 12006 #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ 12007 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ 12008 #define TIM_CCER_CC5E_Pos (16U) 12009 #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */ 12010 #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */ 12011 #define TIM_CCER_CC5P_Pos (17U) 12012 #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */ 12013 #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */ 12014 #define TIM_CCER_CC6E_Pos (20U) 12015 #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */ 12016 #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */ 12017 #define TIM_CCER_CC6P_Pos (21U) 12018 #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */ 12019 #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */ 12020 12021 /******************* Bit definition for TIM_CNT register ********************/ 12022 #define TIM_CNT_CNT_Pos (0U) 12023 #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */ 12024 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ 12025 #define TIM_CNT_UIFCPY_Pos (31U) 12026 #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */ 12027 #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */ 12028 12029 /******************* Bit definition for TIM_PSC register ********************/ 12030 #define TIM_PSC_PSC_Pos (0U) 12031 #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ 12032 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ 12033 12034 /******************* Bit definition for TIM_ARR register ********************/ 12035 #define TIM_ARR_ARR_Pos (0U) 12036 #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */ 12037 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */ 12038 12039 /******************* Bit definition for TIM_RCR register ********************/ 12040 #define TIM_RCR_REP_Pos (0U) 12041 #define TIM_RCR_REP_Msk (0xFFFFUL << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */ 12042 #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */ 12043 12044 /******************* Bit definition for TIM_CCR1 register *******************/ 12045 #define TIM_CCR1_CCR1_Pos (0U) 12046 #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ 12047 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ 12048 12049 /******************* Bit definition for TIM_CCR2 register *******************/ 12050 #define TIM_CCR2_CCR2_Pos (0U) 12051 #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ 12052 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ 12053 12054 /******************* Bit definition for TIM_CCR3 register *******************/ 12055 #define TIM_CCR3_CCR3_Pos (0U) 12056 #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ 12057 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ 12058 12059 /******************* Bit definition for TIM_CCR4 register *******************/ 12060 #define TIM_CCR4_CCR4_Pos (0U) 12061 #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ 12062 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ 12063 12064 /******************* Bit definition for TIM_CCR5 register *******************/ 12065 #define TIM_CCR5_CCR5_Pos (0U) 12066 #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */ 12067 #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */ 12068 #define TIM_CCR5_GC5C1_Pos (29U) 12069 #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */ 12070 #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */ 12071 #define TIM_CCR5_GC5C2_Pos (30U) 12072 #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */ 12073 #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */ 12074 #define TIM_CCR5_GC5C3_Pos (31U) 12075 #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */ 12076 #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */ 12077 12078 /******************* Bit definition for TIM_CCR6 register *******************/ 12079 #define TIM_CCR6_CCR6_Pos (0U) 12080 #define TIM_CCR6_CCR6_Msk (0xFFFFUL << TIM_CCR6_CCR6_Pos) /*!< 0x0000FFFF */ 12081 #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */ 12082 12083 /******************* Bit definition for TIM_BDTR register *******************/ 12084 #define TIM_BDTR_DTG_Pos (0U) 12085 #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */ 12086 #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ 12087 #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */ 12088 #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */ 12089 #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */ 12090 #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */ 12091 #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */ 12092 #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */ 12093 #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */ 12094 #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */ 12095 12096 #define TIM_BDTR_LOCK_Pos (8U) 12097 #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */ 12098 #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */ 12099 #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */ 12100 #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */ 12101 12102 #define TIM_BDTR_OSSI_Pos (10U) 12103 #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */ 12104 #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */ 12105 #define TIM_BDTR_OSSR_Pos (11U) 12106 #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */ 12107 #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */ 12108 #define TIM_BDTR_BKE_Pos (12U) 12109 #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */ 12110 #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */ 12111 #define TIM_BDTR_BKP_Pos (13U) 12112 #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */ 12113 #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */ 12114 #define TIM_BDTR_AOE_Pos (14U) 12115 #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */ 12116 #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */ 12117 #define TIM_BDTR_MOE_Pos (15U) 12118 #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */ 12119 #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */ 12120 12121 #define TIM_BDTR_BKF_Pos (16U) 12122 #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */ 12123 #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */ 12124 #define TIM_BDTR_BK2F_Pos (20U) 12125 #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */ 12126 #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */ 12127 12128 #define TIM_BDTR_BK2E_Pos (24U) 12129 #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */ 12130 #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */ 12131 #define TIM_BDTR_BK2P_Pos (25U) 12132 #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */ 12133 #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */ 12134 12135 #define TIM_BDTR_BKDSRM_Pos (26U) 12136 #define TIM_BDTR_BKDSRM_Msk (0x1UL << TIM_BDTR_BKDSRM_Pos) /*!< 0x04000000 */ 12137 #define TIM_BDTR_BKDSRM TIM_BDTR_BKDSRM_Msk /*!<Break disarming/re-arming */ 12138 #define TIM_BDTR_BK2DSRM_Pos (27U) 12139 #define TIM_BDTR_BK2DSRM_Msk (0x1UL << TIM_BDTR_BK2DSRM_Pos) /*!< 0x08000000 */ 12140 #define TIM_BDTR_BK2DSRM TIM_BDTR_BK2DSRM_Msk /*!<Break2 disarming/re-arming */ 12141 12142 #define TIM_BDTR_BKBID_Pos (28U) 12143 #define TIM_BDTR_BKBID_Msk (0x1UL << TIM_BDTR_BKBID_Pos) /*!< 0x10000000 */ 12144 #define TIM_BDTR_BKBID TIM_BDTR_BKBID_Msk /*!<Break BIDirectional */ 12145 #define TIM_BDTR_BK2BID_Pos (29U) 12146 #define TIM_BDTR_BK2BID_Msk (0x1UL << TIM_BDTR_BK2BID_Pos) /*!< 0x20000000 */ 12147 #define TIM_BDTR_BK2BID TIM_BDTR_BK2BID_Msk /*!<Break2 BIDirectional */ 12148 12149 /******************* Bit definition for TIM_DCR register ********************/ 12150 #define TIM_DCR_DBA_Pos (0U) 12151 #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ 12152 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ 12153 #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ 12154 #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ 12155 #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ 12156 #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ 12157 #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ 12158 12159 #define TIM_DCR_DBL_Pos (8U) 12160 #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ 12161 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ 12162 #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ 12163 #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ 12164 #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ 12165 #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ 12166 #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ 12167 12168 /******************* Bit definition for TIM1_AF1 register *******************/ 12169 #define TIM1_AF1_BKINE_Pos (0U) 12170 #define TIM1_AF1_BKINE_Msk (0x1UL << TIM1_AF1_BKINE_Pos) /*!< 0x00000001 */ 12171 #define TIM1_AF1_BKINE TIM1_AF1_BKINE_Msk /*!<BRK BKIN input enable */ 12172 #define TIM1_AF1_BKCMP1E_Pos (1U) 12173 #define TIM1_AF1_BKCMP1E_Msk (0x1UL << TIM1_AF1_BKCMP1E_Pos) /*!< 0x00000002 */ 12174 #define TIM1_AF1_BKCMP1E TIM1_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */ 12175 #define TIM1_AF1_BKCMP2E_Pos (2U) 12176 #define TIM1_AF1_BKCMP2E_Msk (0x1UL << TIM1_AF1_BKCMP2E_Pos) /*!< 0x00000004 */ 12177 #define TIM1_AF1_BKCMP2E TIM1_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */ 12178 #define TIM1_AF1_BKCMP3E_Pos (3U) 12179 #define TIM1_AF1_BKCMP3E_Msk (0x1UL << TIM1_AF1_BKCMP3E_Pos) /*!< 0x00000008 */ 12180 #define TIM1_AF1_BKCMP3E TIM1_AF1_BKCMP3E_Msk /*!<BRK COMP3 enable */ 12181 #define TIM1_AF1_BKCMP4E_Pos (4U) 12182 #define TIM1_AF1_BKCMP4E_Msk (0x1UL << TIM1_AF1_BKCMP4E_Pos) /*!< 0x00000010 */ 12183 #define TIM1_AF1_BKCMP4E TIM1_AF1_BKCMP4E_Msk /*!<BRK COMP4 enable */ 12184 #define TIM1_AF1_BKCMP5E_Pos (5U) 12185 #define TIM1_AF1_BKCMP5E_Msk (0x1UL << TIM1_AF1_BKCMP5E_Pos) /*!< 0x00000020 */ 12186 #define TIM1_AF1_BKCMP5E TIM1_AF1_BKCMP5E_Msk /*!<BRK COMP5 enable */ 12187 #define TIM1_AF1_BKCMP6E_Pos (6U) 12188 #define TIM1_AF1_BKCMP6E_Msk (0x1UL << TIM1_AF1_BKCMP6E_Pos) /*!< 0x00000040 */ 12189 #define TIM1_AF1_BKCMP6E TIM1_AF1_BKCMP6E_Msk /*!<BRK COMP6 enable */ 12190 #define TIM1_AF1_BKCMP7E_Pos (7U) 12191 #define TIM1_AF1_BKCMP7E_Msk (0x1UL << TIM1_AF1_BKCMP7E_Pos) /*!< 0x00000080 */ 12192 #define TIM1_AF1_BKCMP7E TIM1_AF1_BKCMP7E_Msk /*!<BRK COMP7 enable */ 12193 #define TIM1_AF1_BKINP_Pos (9U) 12194 #define TIM1_AF1_BKINP_Msk (0x1UL << TIM1_AF1_BKINP_Pos) /*!< 0x00000200 */ 12195 #define TIM1_AF1_BKINP TIM1_AF1_BKINP_Msk /*!<BRK BKIN input polarity */ 12196 #define TIM1_AF1_BKCMP1P_Pos (10U) 12197 #define TIM1_AF1_BKCMP1P_Msk (0x1UL << TIM1_AF1_BKCMP1P_Pos) /*!< 0x00000400 */ 12198 #define TIM1_AF1_BKCMP1P TIM1_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */ 12199 #define TIM1_AF1_BKCMP2P_Pos (11U) 12200 #define TIM1_AF1_BKCMP2P_Msk (0x1UL << TIM1_AF1_BKCMP2P_Pos) /*!< 0x00000800 */ 12201 #define TIM1_AF1_BKCMP2P TIM1_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */ 12202 #define TIM1_AF1_BKCMP3P_Pos (12U) 12203 #define TIM1_AF1_BKCMP3P_Msk (0x1UL << TIM1_AF1_BKCMP3P_Pos) /*!< 0x00001000 */ 12204 #define TIM1_AF1_BKCMP3P TIM1_AF1_BKCMP3P_Msk /*!<BRK COMP3 input polarity */ 12205 #define TIM1_AF1_BKCMP4P_Pos (13U) 12206 #define TIM1_AF1_BKCMP4P_Msk (0x1UL << TIM1_AF1_BKCMP4P_Pos) /*!< 0x00002000 */ 12207 #define TIM1_AF1_BKCMP4P TIM1_AF1_BKCMP4P_Msk /*!<BRK COMP4 input polarity */ 12208 #define TIM1_AF1_ETRSEL_Pos (14U) 12209 #define TIM1_AF1_ETRSEL_Msk (0xFUL << TIM1_AF1_ETRSEL_Pos) /*!< 0x0003C000 */ 12210 #define TIM1_AF1_ETRSEL TIM1_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM1 ETR source selection) */ 12211 #define TIM1_AF1_ETRSEL_0 (0x1UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00004000 */ 12212 #define TIM1_AF1_ETRSEL_1 (0x2UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00008000 */ 12213 #define TIM1_AF1_ETRSEL_2 (0x4UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00010000 */ 12214 #define TIM1_AF1_ETRSEL_3 (0x8UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00020000 */ 12215 12216 /******************* Bit definition for TIM1_AF2 register *********************/ 12217 #define TIM1_AF2_BK2INE_Pos (0U) 12218 #define TIM1_AF2_BK2INE_Msk (0x1UL << TIM1_AF2_BK2INE_Pos) /*!< 0x00000001 */ 12219 #define TIM1_AF2_BK2INE TIM1_AF2_BK2INE_Msk /*!<BRK2 BKIN input enable */ 12220 #define TIM1_AF2_BK2CMP1E_Pos (1U) 12221 #define TIM1_AF2_BK2CMP1E_Msk (0x1UL << TIM1_AF2_BK2CMP1E_Pos) /*!< 0x00000002 */ 12222 #define TIM1_AF2_BK2CMP1E TIM1_AF2_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */ 12223 #define TIM1_AF2_BK2CMP2E_Pos (2U) 12224 #define TIM1_AF2_BK2CMP2E_Msk (0x1UL << TIM1_AF2_BK2CMP2E_Pos) /*!< 0x00000004 */ 12225 #define TIM1_AF2_BK2CMP2E TIM1_AF2_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */ 12226 #define TIM1_AF2_BK2CMP3E_Pos (3U) 12227 #define TIM1_AF2_BK2CMP3E_Msk (0x1UL << TIM1_AF2_BK2CMP3E_Pos) /*!< 0x00000008 */ 12228 #define TIM1_AF2_BK2CMP3E TIM1_AF2_BK2CMP3E_Msk /*!<BRK2 COMP3 enable */ 12229 #define TIM1_AF2_BK2CMP4E_Pos (4U) 12230 #define TIM1_AF2_BK2CMP4E_Msk (0x1UL << TIM1_AF2_BK2CMP4E_Pos) /*!< 0x00000010 */ 12231 #define TIM1_AF2_BK2CMP4E TIM1_AF2_BK2CMP4E_Msk /*!<BRK2 COMP4 enable */ 12232 #define TIM1_AF2_BK2CMP5E_Pos (5U) 12233 #define TIM1_AF2_BK2CMP5E_Msk (0x1UL << TIM1_AF2_BK2CMP5E_Pos) /*!< 0x00000020 */ 12234 #define TIM1_AF2_BK2CMP5E TIM1_AF2_BK2CMP5E_Msk /*!<BRK2 COMP5 enable */ 12235 #define TIM1_AF2_BK2CMP6E_Pos (6U) 12236 #define TIM1_AF2_BK2CMP6E_Msk (0x1UL << TIM1_AF2_BK2CMP6E_Pos) /*!< 0x00000040 */ 12237 #define TIM1_AF2_BK2CMP6E TIM1_AF2_BK2CMP6E_Msk /*!<BRK2 COMP6 enable */ 12238 #define TIM1_AF2_BK2CMP7E_Pos (7U) 12239 #define TIM1_AF2_BK2CMP7E_Msk (0x1UL << TIM1_AF2_BK2CMP7E_Pos) /*!< 0x00000080 */ 12240 #define TIM1_AF2_BK2CMP7E TIM1_AF2_BK2CMP7E_Msk /*!<BRK2 COMP7 enable */ 12241 #define TIM1_AF2_BK2INP_Pos (9U) 12242 #define TIM1_AF2_BK2INP_Msk (0x1UL << TIM1_AF2_BK2INP_Pos) /*!< 0x00000200 */ 12243 #define TIM1_AF2_BK2INP TIM1_AF2_BK2INP_Msk /*!<BRK2 BKIN input polarity */ 12244 #define TIM1_AF2_BK2CMP1P_Pos (10U) 12245 #define TIM1_AF2_BK2CMP1P_Msk (0x1UL << TIM1_AF2_BK2CMP1P_Pos) /*!< 0x00000400 */ 12246 #define TIM1_AF2_BK2CMP1P TIM1_AF2_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */ 12247 #define TIM1_AF2_BK2CMP2P_Pos (11U) 12248 #define TIM1_AF2_BK2CMP2P_Msk (0x1UL << TIM1_AF2_BK2CMP2P_Pos) /*!< 0x00000800 */ 12249 #define TIM1_AF2_BK2CMP2P TIM1_AF2_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */ 12250 #define TIM1_AF2_BK2CMP3P_Pos (12U) 12251 #define TIM1_AF2_BK2CMP3P_Msk (0x1UL << TIM1_AF2_BK2CMP3P_Pos) /*!< 0x00000400 */ 12252 #define TIM1_AF2_BK2CMP3P TIM1_AF2_BK2CMP3P_Msk /*!<BRK2 COMP3 input polarity */ 12253 #define TIM1_AF2_BK2CMP4P_Pos (13U) 12254 #define TIM1_AF2_BK2CMP4P_Msk (0x1UL << TIM1_AF2_BK2CMP4P_Pos) /*!< 0x00000800 */ 12255 #define TIM1_AF2_BK2CMP4P TIM1_AF2_BK2CMP4P_Msk /*!<BRK2 COMP4 input polarity */ 12256 #define TIM1_AF2_OCRSEL_Pos (16U) 12257 #define TIM1_AF2_OCRSEL_Msk (0x7UL << TIM1_AF2_OCRSEL_Pos) /*!< 0x00070000 */ 12258 #define TIM1_AF2_OCRSEL TIM1_AF2_OCRSEL_Msk /*!<BRK2 COMP2 input polarity */ 12259 #define TIM1_AF2_OCRSEL_0 (0x1UL << TIM1_AF2_OCRSEL_Pos) /*!< 0x00010000 */ 12260 #define TIM1_AF2_OCRSEL_1 (0x2UL << TIM1_AF2_OCRSEL_Pos) /*!< 0x00020000 */ 12261 #define TIM1_AF2_OCRSEL_2 (0x4UL << TIM1_AF2_OCRSEL_Pos) /*!< 0x00040000 */ 12262 12263 /******************* Bit definition for TIM_OR register *********************/ 12264 #define TIM_OR_HSE32EN_Pos (0U) 12265 #define TIM_OR_HSE32EN_Msk (0x1UL << TIM_OR_HSE32EN_Pos) /*!< 0x00000001 */ 12266 #define TIM_OR_HSE32EN TIM_OR_HSE32EN_Msk /*!< HSE/32 clock enable */ 12267 12268 /******************* Bit definition for TIM_TISEL register *********************/ 12269 #define TIM_TISEL_TI1SEL_Pos (0U) 12270 #define TIM_TISEL_TI1SEL_Msk (0xFUL << TIM_TISEL_TI1SEL_Pos) /*!< 0x0000000F */ 12271 #define TIM_TISEL_TI1SEL TIM_TISEL_TI1SEL_Msk /*!<TI1SEL[3:0] bits (TIM1 TI1 SEL)*/ 12272 #define TIM_TISEL_TI1SEL_0 (0x1UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000001 */ 12273 #define TIM_TISEL_TI1SEL_1 (0x2UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000002 */ 12274 #define TIM_TISEL_TI1SEL_2 (0x4UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000004 */ 12275 #define TIM_TISEL_TI1SEL_3 (0x8UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000008 */ 12276 12277 #define TIM_TISEL_TI2SEL_Pos (8U) 12278 #define TIM_TISEL_TI2SEL_Msk (0xFUL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000F00 */ 12279 #define TIM_TISEL_TI2SEL TIM_TISEL_TI2SEL_Msk /*!<TI2SEL[3:0] bits (TIM1 TI2 SEL)*/ 12280 #define TIM_TISEL_TI2SEL_0 (0x1UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000100 */ 12281 #define TIM_TISEL_TI2SEL_1 (0x2UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000200 */ 12282 #define TIM_TISEL_TI2SEL_2 (0x4UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000400 */ 12283 #define TIM_TISEL_TI2SEL_3 (0x8UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000800 */ 12284 12285 #define TIM_TISEL_TI3SEL_Pos (16U) 12286 #define TIM_TISEL_TI3SEL_Msk (0xFUL << TIM_TISEL_TI3SEL_Pos) /*!< 0x000F0000 */ 12287 #define TIM_TISEL_TI3SEL TIM_TISEL_TI3SEL_Msk /*!<TI3SEL[3:0] bits (TIM1 TI3 SEL)*/ 12288 #define TIM_TISEL_TI3SEL_0 (0x1UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00010000 */ 12289 #define TIM_TISEL_TI3SEL_1 (0x2UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00020000 */ 12290 #define TIM_TISEL_TI3SEL_2 (0x4UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00040000 */ 12291 #define TIM_TISEL_TI3SEL_3 (0x8UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00080000 */ 12292 12293 #define TIM_TISEL_TI4SEL_Pos (24U) 12294 #define TIM_TISEL_TI4SEL_Msk (0xFUL << TIM_TISEL_TI4SEL_Pos) /*!< 0x0F000000 */ 12295 #define TIM_TISEL_TI4SEL TIM_TISEL_TI4SEL_Msk /*!<TI4SEL[3:0] bits (TIM1 TI4 SEL)*/ 12296 #define TIM_TISEL_TI4SEL_0 (0x1UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x01000000 */ 12297 #define TIM_TISEL_TI4SEL_1 (0x2UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x02000000 */ 12298 #define TIM_TISEL_TI4SEL_2 (0x4UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x04000000 */ 12299 #define TIM_TISEL_TI4SEL_3 (0x8UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x08000000 */ 12300 12301 /******************* Bit definition for TIM_DTR2 register *********************/ 12302 #define TIM_DTR2_DTGF_Pos (0U) 12303 #define TIM_DTR2_DTGF_Msk (0xFFUL << TIM_DTR2_DTGF_Pos) /*!< 0x0000000F */ 12304 #define TIM_DTR2_DTGF TIM_DTR2_DTGF_Msk /*!<DTGF[7:0] bits (Deadtime falling edge generator setup)*/ 12305 #define TIM_DTR2_DTGF_0 (0x01UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000001 */ 12306 #define TIM_DTR2_DTGF_1 (0x02UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000002 */ 12307 #define TIM_DTR2_DTGF_2 (0x04UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000004 */ 12308 #define TIM_DTR2_DTGF_3 (0x08UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000008 */ 12309 #define TIM_DTR2_DTGF_4 (0x10UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000010 */ 12310 #define TIM_DTR2_DTGF_5 (0x20UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000020 */ 12311 #define TIM_DTR2_DTGF_6 (0x40UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000040 */ 12312 #define TIM_DTR2_DTGF_7 (0x80UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000080 */ 12313 12314 #define TIM_DTR2_DTAE_Pos (16U) 12315 #define TIM_DTR2_DTAE_Msk (0x1UL << TIM_DTR2_DTAE_Pos) /*!< 0x00004000 */ 12316 #define TIM_DTR2_DTAE TIM_DTR2_DTAE_Msk /*!<Deadtime asymmetric enable */ 12317 #define TIM_DTR2_DTPE_Pos (17U) 12318 #define TIM_DTR2_DTPE_Msk (0x1UL << TIM_DTR2_DTPE_Pos) /*!< 0x00008000 */ 12319 #define TIM_DTR2_DTPE TIM_DTR2_DTPE_Msk /*!<Deadtime prelaod enable */ 12320 12321 /******************* Bit definition for TIM_ECR register *********************/ 12322 #define TIM_ECR_IE_Pos (0U) 12323 #define TIM_ECR_IE_Msk (0x1UL << TIM_ECR_IE_Pos) /*!< 0x00000001 */ 12324 #define TIM_ECR_IE TIM_ECR_IE_Msk /*!<Index enable */ 12325 12326 #define TIM_ECR_IDIR_Pos (1U) 12327 #define TIM_ECR_IDIR_Msk (0x3UL << TIM_ECR_IDIR_Pos) /*!< 0x00000006 */ 12328 #define TIM_ECR_IDIR TIM_ECR_IDIR_Msk /*!<IDIR[1:0] bits (Index direction)*/ 12329 #define TIM_ECR_IDIR_0 (0x01UL << TIM_ECR_IDIR_Pos) /*!< 0x00000001 */ 12330 #define TIM_ECR_IDIR_1 (0x02UL << TIM_ECR_IDIR_Pos) /*!< 0x00000002 */ 12331 12332 #define TIM_ECR_FIDX_Pos (5U) 12333 #define TIM_ECR_FIDX_Msk (0x1UL << TIM_ECR_FIDX_Pos) /*!< 0x00000020 */ 12334 #define TIM_ECR_FIDX TIM_ECR_FIDX_Msk /*!<First index enable */ 12335 12336 #define TIM_ECR_IPOS_Pos (6U) 12337 #define TIM_ECR_IPOS_Msk (0x3UL << TIM_ECR_IPOS_Pos) /*!< 0x0000000C0 */ 12338 #define TIM_ECR_IPOS TIM_ECR_IPOS_Msk /*!<IPOS[1:0] bits (Index positioning)*/ 12339 #define TIM_ECR_IPOS_0 (0x01UL << TIM_ECR_IPOS_Pos) /*!< 0x00000001 */ 12340 #define TIM_ECR_IPOS_1 (0x02UL << TIM_ECR_IPOS_Pos) /*!< 0x00000002 */ 12341 12342 #define TIM_ECR_PW_Pos (16U) 12343 #define TIM_ECR_PW_Msk (0xFFUL << TIM_ECR_PW_Pos) /*!< 0x00FF0000 */ 12344 #define TIM_ECR_PW TIM_ECR_PW_Msk /*!<PW[7:0] bits (Pulse width)*/ 12345 #define TIM_ECR_PW_0 (0x01UL << TIM_ECR_PW_Pos) /*!< 0x00010000 */ 12346 #define TIM_ECR_PW_1 (0x02UL << TIM_ECR_PW_Pos) /*!< 0x00020000 */ 12347 #define TIM_ECR_PW_2 (0x04UL << TIM_ECR_PW_Pos) /*!< 0x00040000 */ 12348 #define TIM_ECR_PW_3 (0x08UL << TIM_ECR_PW_Pos) /*!< 0x00080000 */ 12349 #define TIM_ECR_PW_4 (0x10UL << TIM_ECR_PW_Pos) /*!< 0x00100000 */ 12350 #define TIM_ECR_PW_5 (0x20UL << TIM_ECR_PW_Pos) /*!< 0x00200000 */ 12351 #define TIM_ECR_PW_6 (0x40UL << TIM_ECR_PW_Pos) /*!< 0x00400000 */ 12352 #define TIM_ECR_PW_7 (0x80UL << TIM_ECR_PW_Pos) /*!< 0x00800000 */ 12353 12354 #define TIM_ECR_PWPRSC_Pos (24U) 12355 #define TIM_ECR_PWPRSC_Msk (0x7UL << TIM_ECR_PWPRSC_Pos) /*!< 0x07000000 */ 12356 #define TIM_ECR_PWPRSC TIM_ECR_PWPRSC_Msk /*!<PWPRSC[2:0] bits (Pulse width prescaler)*/ 12357 #define TIM_ECR_PWPRSC_0 (0x01UL << TIM_ECR_PWPRSC_Pos) /*!< 0x01000000 */ 12358 #define TIM_ECR_PWPRSC_1 (0x02UL << TIM_ECR_PWPRSC_Pos) /*!< 0x02000000 */ 12359 #define TIM_ECR_PWPRSC_2 (0x04UL << TIM_ECR_PWPRSC_Pos) /*!< 0x04000000 */ 12360 12361 /******************* Bit definition for TIM_DMAR register *******************/ 12362 #define TIM_DMAR_DMAB_Pos (0U) 12363 #define TIM_DMAR_DMAB_Msk (0xFFFFFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0xFFFFFFFF */ 12364 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ 12365 12366 /******************************************************************************/ 12367 /* */ 12368 /* Low Power Timer (LPTIM) */ 12369 /* */ 12370 /******************************************************************************/ 12371 /****************** Bit definition for LPTIM_ISR register *******************/ 12372 #define LPTIM_ISR_CMPM_Pos (0U) 12373 #define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */ 12374 #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */ 12375 #define LPTIM_ISR_ARRM_Pos (1U) 12376 #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */ 12377 #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */ 12378 #define LPTIM_ISR_EXTTRIG_Pos (2U) 12379 #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */ 12380 #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */ 12381 #define LPTIM_ISR_CMPOK_Pos (3U) 12382 #define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */ 12383 #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */ 12384 #define LPTIM_ISR_ARROK_Pos (4U) 12385 #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */ 12386 #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */ 12387 #define LPTIM_ISR_UP_Pos (5U) 12388 #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */ 12389 #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */ 12390 #define LPTIM_ISR_DOWN_Pos (6U) 12391 #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */ 12392 #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */ 12393 12394 /****************** Bit definition for LPTIM_ICR register *******************/ 12395 #define LPTIM_ICR_CMPMCF_Pos (0U) 12396 #define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */ 12397 #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */ 12398 #define LPTIM_ICR_ARRMCF_Pos (1U) 12399 #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */ 12400 #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */ 12401 #define LPTIM_ICR_EXTTRIGCF_Pos (2U) 12402 #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */ 12403 #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */ 12404 #define LPTIM_ICR_CMPOKCF_Pos (3U) 12405 #define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */ 12406 #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */ 12407 #define LPTIM_ICR_ARROKCF_Pos (4U) 12408 #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */ 12409 #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */ 12410 #define LPTIM_ICR_UPCF_Pos (5U) 12411 #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */ 12412 #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */ 12413 #define LPTIM_ICR_DOWNCF_Pos (6U) 12414 #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */ 12415 #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */ 12416 12417 /****************** Bit definition for LPTIM_IER register ********************/ 12418 #define LPTIM_IER_CMPMIE_Pos (0U) 12419 #define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */ 12420 #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */ 12421 #define LPTIM_IER_ARRMIE_Pos (1U) 12422 #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */ 12423 #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */ 12424 #define LPTIM_IER_EXTTRIGIE_Pos (2U) 12425 #define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */ 12426 #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */ 12427 #define LPTIM_IER_CMPOKIE_Pos (3U) 12428 #define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */ 12429 #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */ 12430 #define LPTIM_IER_ARROKIE_Pos (4U) 12431 #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */ 12432 #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */ 12433 #define LPTIM_IER_UPIE_Pos (5U) 12434 #define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */ 12435 #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */ 12436 #define LPTIM_IER_DOWNIE_Pos (6U) 12437 #define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */ 12438 #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */ 12439 12440 /****************** Bit definition for LPTIM_CFGR register *******************/ 12441 #define LPTIM_CFGR_CKSEL_Pos (0U) 12442 #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */ 12443 #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */ 12444 12445 #define LPTIM_CFGR_CKPOL_Pos (1U) 12446 #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */ 12447 #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */ 12448 #define LPTIM_CFGR_CKPOL_0 (0x1UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */ 12449 #define LPTIM_CFGR_CKPOL_1 (0x2UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */ 12450 12451 #define LPTIM_CFGR_CKFLT_Pos (3U) 12452 #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */ 12453 #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */ 12454 #define LPTIM_CFGR_CKFLT_0 (0x1UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */ 12455 #define LPTIM_CFGR_CKFLT_1 (0x2UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */ 12456 12457 #define LPTIM_CFGR_TRGFLT_Pos (6U) 12458 #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */ 12459 #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */ 12460 #define LPTIM_CFGR_TRGFLT_0 (0x1UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */ 12461 #define LPTIM_CFGR_TRGFLT_1 (0x2UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */ 12462 12463 #define LPTIM_CFGR_PRESC_Pos (9U) 12464 #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */ 12465 #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */ 12466 #define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */ 12467 #define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */ 12468 #define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */ 12469 12470 #define LPTIM_CFGR_TRIGSEL_Pos (13U) 12471 #define LPTIM_CFGR_TRIGSEL_Msk (0x10007UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0200E000 */ 12472 #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */ 12473 #define LPTIM_CFGR_TRIGSEL_0 (0x00001UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */ 12474 #define LPTIM_CFGR_TRIGSEL_1 (0x00002UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */ 12475 #define LPTIM_CFGR_TRIGSEL_2 (0x00004UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */ 12476 #define LPTIM_CFGR_TRIGSEL_3 (0x10000UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x02000000 */ 12477 12478 #define LPTIM_CFGR_TRIGEN_Pos (17U) 12479 #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */ 12480 #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */ 12481 #define LPTIM_CFGR_TRIGEN_0 (0x1UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */ 12482 #define LPTIM_CFGR_TRIGEN_1 (0x2UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */ 12483 12484 #define LPTIM_CFGR_TIMOUT_Pos (19U) 12485 #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */ 12486 #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */ 12487 #define LPTIM_CFGR_WAVE_Pos (20U) 12488 #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */ 12489 #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */ 12490 #define LPTIM_CFGR_WAVPOL_Pos (21U) 12491 #define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */ 12492 #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */ 12493 #define LPTIM_CFGR_PRELOAD_Pos (22U) 12494 #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */ 12495 #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */ 12496 #define LPTIM_CFGR_COUNTMODE_Pos (23U) 12497 #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */ 12498 #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */ 12499 #define LPTIM_CFGR_ENC_Pos (24U) 12500 #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */ 12501 #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */ 12502 12503 /****************** Bit definition for LPTIM_CR register ********************/ 12504 #define LPTIM_CR_ENABLE_Pos (0U) 12505 #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */ 12506 #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */ 12507 #define LPTIM_CR_SNGSTRT_Pos (1U) 12508 #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */ 12509 #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */ 12510 #define LPTIM_CR_CNTSTRT_Pos (2U) 12511 #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */ 12512 #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */ 12513 #define LPTIM_CR_COUNTRST_Pos (3U) 12514 #define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos) /*!< 0x00000008 */ 12515 #define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk /*!< Counter reset */ 12516 #define LPTIM_CR_RSTARE_Pos (4U) 12517 #define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos) /*!< 0x00000010 */ 12518 #define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk /*!< Reset after read enable */ 12519 12520 /****************** Bit definition for LPTIM_CMP register *******************/ 12521 #define LPTIM_CMP_CMP_Pos (0U) 12522 #define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */ 12523 #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */ 12524 12525 /****************** Bit definition for LPTIM_ARR register *******************/ 12526 #define LPTIM_ARR_ARR_Pos (0U) 12527 #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */ 12528 #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */ 12529 12530 /****************** Bit definition for LPTIM_CNT register *******************/ 12531 #define LPTIM_CNT_CNT_Pos (0U) 12532 #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */ 12533 #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */ 12534 12535 /****************** Bit definition for LPTIM_OR register *******************/ 12536 #define LPTIM_OR_IN1_Pos (0U) 12537 #define LPTIM_OR_IN1_Msk (0xDUL << LPTIM_OR_IN1_Pos) /*!< 0x0000000D */ 12538 #define LPTIM_OR_IN1 LPTIM_OR_IN1_Msk /*!< IN1[2:0] bits (Remap selection) */ 12539 #define LPTIM_OR_IN1_0 (0x1UL << LPTIM_OR_IN1_Pos) /*!< 0x00000001 */ 12540 #define LPTIM_OR_IN1_1 (0x4UL << LPTIM_OR_IN1_Pos) /*!< 0x00000004 */ 12541 #define LPTIM_OR_IN1_2 (0x8UL << LPTIM_OR_IN1_Pos) /*!< 0x00000008 */ 12542 12543 #define LPTIM_OR_IN2_Pos (1U) 12544 #define LPTIM_OR_IN2_Msk (0x19UL << LPTIM_OR_IN2_Pos) /*!< 0x00000032 */ 12545 #define LPTIM_OR_IN2 LPTIM_OR_IN2_Msk /*!< IN2[2:0] bits (Remap selection) */ 12546 #define LPTIM_OR_IN2_0 (0x1UL << LPTIM_OR_IN2_Pos) /*!< 0x00000002 */ 12547 #define LPTIM_OR_IN2_1 (0x8UL << LPTIM_OR_IN2_Pos) /*!< 0x00000010 */ 12548 #define LPTIM_OR_IN2_2 (0x10UL << LPTIM_OR_IN2_Pos) /*!< 0x00000020 */ 12549 /******************************************************************************/ 12550 /* */ 12551 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ 12552 /* */ 12553 /******************************************************************************/ 12554 /****************** Bit definition for USART_CR1 register *******************/ 12555 #define USART_CR1_UE_Pos (0U) 12556 #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */ 12557 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ 12558 #define USART_CR1_UESM_Pos (1U) 12559 #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */ 12560 #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */ 12561 #define USART_CR1_RE_Pos (2U) 12562 #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */ 12563 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ 12564 #define USART_CR1_TE_Pos (3U) 12565 #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */ 12566 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ 12567 #define USART_CR1_IDLEIE_Pos (4U) 12568 #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ 12569 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ 12570 #define USART_CR1_RXNEIE_Pos (5U) 12571 #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ 12572 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ 12573 #define USART_CR1_RXNEIE_RXFNEIE_Pos USART_CR1_RXNEIE_Pos 12574 #define USART_CR1_RXNEIE_RXFNEIE_Msk USART_CR1_RXNEIE_Msk /*!< 0x00000020 */ 12575 #define USART_CR1_RXNEIE_RXFNEIE USART_CR1_RXNEIE_Msk /*!< RXNE and RX FIFO Not Empty Interrupt Enable */ 12576 #define USART_CR1_TCIE_Pos (6U) 12577 #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ 12578 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ 12579 #define USART_CR1_TXEIE_Pos (7U) 12580 #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ 12581 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */ 12582 #define USART_CR1_TXEIE_TXFNFIE_Pos USART_CR1_TXEIE_Pos 12583 #define USART_CR1_TXEIE_TXFNFIE_Msk USART_CR1_TXEIE_Msk /*!< 0x00000080 */ 12584 #define USART_CR1_TXEIE_TXFNFIE USART_CR1_TXEIE_Msk /*!< TXE and TX FIFO Not Full Interrupt Enable */ 12585 #define USART_CR1_PEIE_Pos (8U) 12586 #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ 12587 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ 12588 #define USART_CR1_PS_Pos (9U) 12589 #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */ 12590 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ 12591 #define USART_CR1_PCE_Pos (10U) 12592 #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */ 12593 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ 12594 #define USART_CR1_WAKE_Pos (11U) 12595 #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ 12596 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */ 12597 #define USART_CR1_M_Pos (12U) 12598 #define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos) /*!< 0x10001000 */ 12599 #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */ 12600 #define USART_CR1_M0_Pos (12U) 12601 #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */ 12602 #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */ 12603 #define USART_CR1_MME_Pos (13U) 12604 #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */ 12605 #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */ 12606 #define USART_CR1_CMIE_Pos (14U) 12607 #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */ 12608 #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */ 12609 #define USART_CR1_OVER8_Pos (15U) 12610 #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ 12611 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */ 12612 #define USART_CR1_DEDT_Pos (16U) 12613 #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */ 12614 #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */ 12615 #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */ 12616 #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */ 12617 #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */ 12618 #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */ 12619 #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */ 12620 #define USART_CR1_DEAT_Pos (21U) 12621 #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */ 12622 #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */ 12623 #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */ 12624 #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */ 12625 #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */ 12626 #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */ 12627 #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */ 12628 #define USART_CR1_RTOIE_Pos (26U) 12629 #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */ 12630 #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */ 12631 #define USART_CR1_EOBIE_Pos (27U) 12632 #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */ 12633 #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */ 12634 #define USART_CR1_M1_Pos (28U) 12635 #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */ 12636 #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */ 12637 #define USART_CR1_FIFOEN_Pos (29U) 12638 #define USART_CR1_FIFOEN_Msk (0x1UL << USART_CR1_FIFOEN_Pos) /*!< 0x20000000 */ 12639 #define USART_CR1_FIFOEN USART_CR1_FIFOEN_Msk /*!< FIFO mode enable */ 12640 #define USART_CR1_TXFEIE_Pos (30U) 12641 #define USART_CR1_TXFEIE_Msk (0x1UL << USART_CR1_TXFEIE_Pos) /*!< 0x40000000 */ 12642 #define USART_CR1_TXFEIE USART_CR1_TXFEIE_Msk /*!< TXFIFO empty interrupt enable */ 12643 #define USART_CR1_RXFFIE_Pos (31U) 12644 #define USART_CR1_RXFFIE_Msk (0x1UL << USART_CR1_RXFFIE_Pos) /*!< 0x80000000 */ 12645 #define USART_CR1_RXFFIE USART_CR1_RXFFIE_Msk /*!< RXFIFO Full interrupt enable */ 12646 12647 /****************** Bit definition for USART_CR2 register *******************/ 12648 #define USART_CR2_SLVEN_Pos (0U) 12649 #define USART_CR2_SLVEN_Msk (0x1UL << USART_CR2_SLVEN_Pos) /*!< 0x00000001 */ 12650 #define USART_CR2_SLVEN USART_CR2_SLVEN_Msk /*!< Synchronous Slave mode enable */ 12651 #define USART_CR2_DIS_NSS_Pos (3U) 12652 #define USART_CR2_DIS_NSS_Msk (0x1UL << USART_CR2_DIS_NSS_Pos) /*!< 0x00000008 */ 12653 #define USART_CR2_DIS_NSS USART_CR2_DIS_NSS_Msk /*!< Slave Select (NSS) pin management */ 12654 #define USART_CR2_ADDM7_Pos (4U) 12655 #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */ 12656 #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */ 12657 #define USART_CR2_LBDL_Pos (5U) 12658 #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ 12659 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ 12660 #define USART_CR2_LBDIE_Pos (6U) 12661 #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ 12662 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ 12663 #define USART_CR2_LBCL_Pos (8U) 12664 #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ 12665 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ 12666 #define USART_CR2_CPHA_Pos (9U) 12667 #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ 12668 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ 12669 #define USART_CR2_CPOL_Pos (10U) 12670 #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ 12671 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ 12672 #define USART_CR2_CLKEN_Pos (11U) 12673 #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ 12674 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ 12675 #define USART_CR2_STOP_Pos (12U) 12676 #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */ 12677 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ 12678 #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */ 12679 #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */ 12680 #define USART_CR2_LINEN_Pos (14U) 12681 #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ 12682 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ 12683 #define USART_CR2_SWAP_Pos (15U) 12684 #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */ 12685 #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */ 12686 #define USART_CR2_RXINV_Pos (16U) 12687 #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */ 12688 #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */ 12689 #define USART_CR2_TXINV_Pos (17U) 12690 #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */ 12691 #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */ 12692 #define USART_CR2_DATAINV_Pos (18U) 12693 #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */ 12694 #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */ 12695 #define USART_CR2_MSBFIRST_Pos (19U) 12696 #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */ 12697 #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */ 12698 #define USART_CR2_ABREN_Pos (20U) 12699 #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */ 12700 #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/ 12701 #define USART_CR2_ABRMODE_Pos (21U) 12702 #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */ 12703 #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */ 12704 #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */ 12705 #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */ 12706 #define USART_CR2_RTOEN_Pos (23U) 12707 #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */ 12708 #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */ 12709 #define USART_CR2_ADD_Pos (24U) 12710 #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */ 12711 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ 12712 12713 /****************** Bit definition for USART_CR3 register *******************/ 12714 #define USART_CR3_EIE_Pos (0U) 12715 #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */ 12716 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ 12717 #define USART_CR3_IREN_Pos (1U) 12718 #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */ 12719 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ 12720 #define USART_CR3_IRLP_Pos (2U) 12721 #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ 12722 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ 12723 #define USART_CR3_HDSEL_Pos (3U) 12724 #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ 12725 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ 12726 #define USART_CR3_NACK_Pos (4U) 12727 #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */ 12728 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */ 12729 #define USART_CR3_SCEN_Pos (5U) 12730 #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ 12731 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */ 12732 #define USART_CR3_DMAR_Pos (6U) 12733 #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ 12734 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ 12735 #define USART_CR3_DMAT_Pos (7U) 12736 #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ 12737 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ 12738 #define USART_CR3_RTSE_Pos (8U) 12739 #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ 12740 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ 12741 #define USART_CR3_CTSE_Pos (9U) 12742 #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ 12743 #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ 12744 #define USART_CR3_CTSIE_Pos (10U) 12745 #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ 12746 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ 12747 #define USART_CR3_ONEBIT_Pos (11U) 12748 #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ 12749 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */ 12750 #define USART_CR3_OVRDIS_Pos (12U) 12751 #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */ 12752 #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */ 12753 #define USART_CR3_DDRE_Pos (13U) 12754 #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */ 12755 #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */ 12756 #define USART_CR3_DEM_Pos (14U) 12757 #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */ 12758 #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */ 12759 #define USART_CR3_DEP_Pos (15U) 12760 #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */ 12761 #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */ 12762 #define USART_CR3_SCARCNT_Pos (17U) 12763 #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */ 12764 #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */ 12765 #define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */ 12766 #define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */ 12767 #define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */ 12768 #define USART_CR3_WUS_Pos (20U) 12769 #define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos) /*!< 0x00300000 */ 12770 #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */ 12771 #define USART_CR3_WUS_0 (0x1UL << USART_CR3_WUS_Pos) /*!< 0x00100000 */ 12772 #define USART_CR3_WUS_1 (0x2UL << USART_CR3_WUS_Pos) /*!< 0x00200000 */ 12773 #define USART_CR3_WUFIE_Pos (22U) 12774 #define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */ 12775 #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */ 12776 #define USART_CR3_TXFTIE_Pos (23U) 12777 #define USART_CR3_TXFTIE_Msk (0x1UL << USART_CR3_TXFTIE_Pos) /*!< 0x00800000 */ 12778 #define USART_CR3_TXFTIE USART_CR3_TXFTIE_Msk /*!< TXFIFO threshold interrupt enable */ 12779 #define USART_CR3_TCBGTIE_Pos (24U) 12780 #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */ 12781 #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */ 12782 #define USART_CR3_RXFTCFG_Pos (25U) 12783 #define USART_CR3_RXFTCFG_Msk (0x7UL << USART_CR3_RXFTCFG_Pos) /*!< 0x0E000000 */ 12784 #define USART_CR3_RXFTCFG USART_CR3_RXFTCFG_Msk /*!< RXFIFO FIFO threshold configuration */ 12785 #define USART_CR3_RXFTCFG_0 (0x1UL << USART_CR3_RXFTCFG_Pos) /*!< 0x02000000 */ 12786 #define USART_CR3_RXFTCFG_1 (0x2UL << USART_CR3_RXFTCFG_Pos) /*!< 0x04000000 */ 12787 #define USART_CR3_RXFTCFG_2 (0x4UL << USART_CR3_RXFTCFG_Pos) /*!< 0x08000000 */ 12788 #define USART_CR3_RXFTIE_Pos (28U) 12789 #define USART_CR3_RXFTIE_Msk (0x1UL << USART_CR3_RXFTIE_Pos) /*!< 0x10000000 */ 12790 #define USART_CR3_RXFTIE USART_CR3_RXFTIE_Msk /*!< RXFIFO threshold interrupt enable */ 12791 #define USART_CR3_TXFTCFG_Pos (29U) 12792 #define USART_CR3_TXFTCFG_Msk (0x7UL << USART_CR3_TXFTCFG_Pos) /*!< 0xE0000000 */ 12793 #define USART_CR3_TXFTCFG USART_CR3_TXFTCFG_Msk /*!< TXFIFO threshold configuration */ 12794 #define USART_CR3_TXFTCFG_0 (0x1UL << USART_CR3_TXFTCFG_Pos) /*!< 0x20000000 */ 12795 #define USART_CR3_TXFTCFG_1 (0x2UL << USART_CR3_TXFTCFG_Pos) /*!< 0x40000000 */ 12796 #define USART_CR3_TXFTCFG_2 (0x4UL << USART_CR3_TXFTCFG_Pos) /*!< 0x80000000 */ 12797 12798 /****************** Bit definition for USART_BRR register *******************/ 12799 #define USART_BRR_LPUART_Pos (0U) 12800 #define USART_BRR_LPUART_Msk (0xFFFFFUL << USART_BRR_LPUART_Pos) /*!< 0x000FFFFF */ 12801 #define USART_BRR_LPUART USART_BRR_LPUART_Msk /*!< LPUART Baud rate register [19:0] */ 12802 #define USART_BRR_BRR_Pos (0U) 12803 #define USART_BRR_BRR_Msk (0xFFFFUL << USART_BRR_BRR_Pos) /*!< 0x0000FFFF */ 12804 #define USART_BRR_BRR USART_BRR_BRR_Msk /*!< USART Baud rate register [15:0] */ 12805 12806 /****************** Bit definition for USART_GTPR register ******************/ 12807 #define USART_GTPR_PSC_Pos (0U) 12808 #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ 12809 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ 12810 #define USART_GTPR_GT_Pos (8U) 12811 #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ 12812 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */ 12813 12814 /******************* Bit definition for USART_RTOR register *****************/ 12815 #define USART_RTOR_RTO_Pos (0U) 12816 #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */ 12817 #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */ 12818 #define USART_RTOR_BLEN_Pos (24U) 12819 #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */ 12820 #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */ 12821 12822 /******************* Bit definition for USART_RQR register ******************/ 12823 #define USART_RQR_ABRRQ_Pos (0U) 12824 #define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */ 12825 #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */ 12826 #define USART_RQR_SBKRQ_Pos (1U) 12827 #define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */ 12828 #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */ 12829 #define USART_RQR_MMRQ_Pos (2U) 12830 #define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */ 12831 #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */ 12832 #define USART_RQR_RXFRQ_Pos (3U) 12833 #define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */ 12834 #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */ 12835 #define USART_RQR_TXFRQ_Pos (4U) 12836 #define USART_RQR_TXFRQ_Msk (0x1UL << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */ 12837 #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */ 12838 12839 /******************* Bit definition for USART_ISR register ******************/ 12840 #define USART_ISR_PE_Pos (0U) 12841 #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */ 12842 #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */ 12843 #define USART_ISR_FE_Pos (1U) 12844 #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */ 12845 #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */ 12846 #define USART_ISR_NE_Pos (2U) 12847 #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */ 12848 #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */ 12849 #define USART_ISR_ORE_Pos (3U) 12850 #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */ 12851 #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */ 12852 #define USART_ISR_IDLE_Pos (4U) 12853 #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */ 12854 #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */ 12855 #define USART_ISR_RXNE_Pos (5U) 12856 #define USART_ISR_RXNE_Msk (0x1UL << USART_ISR_RXNE_Pos) /*!< 0x00000020 */ 12857 #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */ 12858 #define USART_ISR_RXNE_RXFNE_Pos USART_ISR_RXNE_Pos 12859 #define USART_ISR_RXNE_RXFNE_Msk USART_ISR_RXNE_Msk /*!< 0x00000020 */ 12860 #define USART_ISR_RXNE_RXFNE USART_ISR_RXNE_Msk /*!< Read Data Register or RX FIFO Not Empty */ 12861 #define USART_ISR_TC_Pos (6U) 12862 #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */ 12863 #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */ 12864 #define USART_ISR_TXE_Pos (7U) 12865 #define USART_ISR_TXE_Msk (0x1UL << USART_ISR_TXE_Pos) /*!< 0x00000080 */ 12866 #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */ 12867 #define USART_ISR_TXE_TXFNF_Pos USART_ISR_TXE_Pos 12868 #define USART_ISR_TXE_TXFNF_Msk USART_ISR_TXE_Msk /*!< 0x00000080 */ 12869 #define USART_ISR_TXE_TXFNF USART_ISR_TXE_Msk /*!< Transmit Data Register Empty or TX FIFO Not Full Flag */ 12870 #define USART_ISR_LBDF_Pos (8U) 12871 #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */ 12872 #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */ 12873 #define USART_ISR_CTSIF_Pos (9U) 12874 #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */ 12875 #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */ 12876 #define USART_ISR_CTS_Pos (10U) 12877 #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */ 12878 #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */ 12879 #define USART_ISR_RTOF_Pos (11U) 12880 #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */ 12881 #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */ 12882 #define USART_ISR_EOBF_Pos (12U) 12883 #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */ 12884 #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */ 12885 #define USART_ISR_UDR_Pos (13U) 12886 #define USART_ISR_UDR_Msk (0x1UL << USART_ISR_UDR_Pos) /*!< 0x00002000 */ 12887 #define USART_ISR_UDR USART_ISR_UDR_Msk /*!< SPI slave underrun error flag */ 12888 #define USART_ISR_ABRE_Pos (14U) 12889 #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */ 12890 #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */ 12891 #define USART_ISR_ABRF_Pos (15U) 12892 #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */ 12893 #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */ 12894 #define USART_ISR_BUSY_Pos (16U) 12895 #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */ 12896 #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */ 12897 #define USART_ISR_CMF_Pos (17U) 12898 #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */ 12899 #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */ 12900 #define USART_ISR_SBKF_Pos (18U) 12901 #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */ 12902 #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */ 12903 #define USART_ISR_RWU_Pos (19U) 12904 #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */ 12905 #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */ 12906 #define USART_ISR_WUF_Pos (20U) 12907 #define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos) /*!< 0x00100000 */ 12908 #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */ 12909 #define USART_ISR_TEACK_Pos (21U) 12910 #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */ 12911 #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */ 12912 #define USART_ISR_REACK_Pos (22U) 12913 #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */ 12914 #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */ 12915 #define USART_ISR_TXFE_Pos (23U) 12916 #define USART_ISR_TXFE_Msk (0x1UL << USART_ISR_TXFE_Pos) /*!< 0x00800000 */ 12917 #define USART_ISR_TXFE USART_ISR_TXFE_Msk /*!< TXFIFO Empty */ 12918 #define USART_ISR_RXFF_Pos (24U) 12919 #define USART_ISR_RXFF_Msk (0x1UL << USART_ISR_RXFF_Pos) /*!< 0x01000000 */ 12920 #define USART_ISR_RXFF USART_ISR_RXFF_Msk /*!< RXFIFO Full */ 12921 #define USART_ISR_TCBGT_Pos (25U) 12922 #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */ 12923 #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time completion */ 12924 #define USART_ISR_RXFT_Pos (26U) 12925 #define USART_ISR_RXFT_Msk (0x1UL << USART_ISR_RXFT_Pos) /*!< 0x04000000 */ 12926 #define USART_ISR_RXFT USART_ISR_RXFT_Msk /*!< RXFIFO threshold flag */ 12927 #define USART_ISR_TXFT_Pos (27U) 12928 #define USART_ISR_TXFT_Msk (0x1UL << USART_ISR_TXFT_Pos) /*!< 0x08000000 */ 12929 #define USART_ISR_TXFT USART_ISR_TXFT_Msk /*!< TXFIFO threshold flag */ 12930 12931 /******************* Bit definition for USART_ICR register ******************/ 12932 #define USART_ICR_PECF_Pos (0U) 12933 #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */ 12934 #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */ 12935 #define USART_ICR_FECF_Pos (1U) 12936 #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */ 12937 #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */ 12938 #define USART_ICR_NECF_Pos (2U) 12939 #define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos) /*!< 0x00000004 */ 12940 #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise detected Clear Flag */ 12941 #define USART_ICR_ORECF_Pos (3U) 12942 #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */ 12943 #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */ 12944 #define USART_ICR_IDLECF_Pos (4U) 12945 #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */ 12946 #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */ 12947 #define USART_ICR_TXFECF_Pos (5U) 12948 #define USART_ICR_TXFECF_Msk (0x1UL << USART_ICR_TXFECF_Pos) /*!< 0x00000020 */ 12949 #define USART_ICR_TXFECF USART_ICR_TXFECF_Msk /*!< TXFIFO empty Clear flag */ 12950 #define USART_ICR_TCCF_Pos (6U) 12951 #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */ 12952 #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */ 12953 #define USART_ICR_TCBGTCF_Pos (7U) 12954 #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */ 12955 #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */ 12956 #define USART_ICR_LBDCF_Pos (8U) 12957 #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */ 12958 #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */ 12959 #define USART_ICR_CTSCF_Pos (9U) 12960 #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */ 12961 #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */ 12962 #define USART_ICR_RTOCF_Pos (11U) 12963 #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */ 12964 #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */ 12965 #define USART_ICR_EOBCF_Pos (12U) 12966 #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */ 12967 #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */ 12968 #define USART_ICR_UDRCF_Pos (13U) 12969 #define USART_ICR_UDRCF_Msk (0x1UL << USART_ICR_UDRCF_Pos) /*!< 0x00002000 */ 12970 #define USART_ICR_UDRCF USART_ICR_UDRCF_Msk /*!< SPI Slave Underrun Clear Flag */ 12971 #define USART_ICR_CMCF_Pos (17U) 12972 #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */ 12973 #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */ 12974 #define USART_ICR_WUCF_Pos (20U) 12975 #define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos) /*!< 0x00100000 */ 12976 #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */ 12977 12978 /******************* Bit definition for USART_RDR register ******************/ 12979 #define USART_RDR_RDR_Pos (0U) 12980 #define USART_RDR_RDR_Msk (0x1FFUL << USART_RDR_RDR_Pos) /*!< 0x000001FF */ 12981 #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */ 12982 12983 /******************* Bit definition for USART_TDR register ******************/ 12984 #define USART_TDR_TDR_Pos (0U) 12985 #define USART_TDR_TDR_Msk (0x1FFUL << USART_TDR_TDR_Pos) /*!< 0x000001FF */ 12986 #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */ 12987 12988 /******************* Bit definition for USART_PRESC register ****************/ 12989 #define USART_PRESC_PRESCALER_Pos (0U) 12990 #define USART_PRESC_PRESCALER_Msk (0xFUL << USART_PRESC_PRESCALER_Pos) /*!< 0x0000000F */ 12991 #define USART_PRESC_PRESCALER USART_PRESC_PRESCALER_Msk /*!< PRESCALER[3:0] bits (Clock prescaler) */ 12992 #define USART_PRESC_PRESCALER_0 (0x1UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000001 */ 12993 #define USART_PRESC_PRESCALER_1 (0x2UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000002 */ 12994 #define USART_PRESC_PRESCALER_2 (0x4UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000004 */ 12995 #define USART_PRESC_PRESCALER_3 (0x8UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000008 */ 12996 12997 /******************************************************************************/ 12998 /* */ 12999 /* VREFBUF */ 13000 /* */ 13001 /******************************************************************************/ 13002 /******************* Bit definition for VREFBUF_CSR register ****************/ 13003 #define VREFBUF_CSR_ENVR_Pos (0U) 13004 #define VREFBUF_CSR_ENVR_Msk (0x1UL << VREFBUF_CSR_ENVR_Pos) /*!< 0x00000001 */ 13005 #define VREFBUF_CSR_ENVR VREFBUF_CSR_ENVR_Msk /*!<Voltage reference buffer enable */ 13006 #define VREFBUF_CSR_HIZ_Pos (1U) 13007 #define VREFBUF_CSR_HIZ_Msk (0x1UL << VREFBUF_CSR_HIZ_Pos) /*!< 0x00000002 */ 13008 #define VREFBUF_CSR_HIZ VREFBUF_CSR_HIZ_Msk /*!<High impedance mode */ 13009 #define VREFBUF_CSR_VRR_Pos (3U) 13010 #define VREFBUF_CSR_VRR_Msk (0x1UL << VREFBUF_CSR_VRR_Pos) /*!< 0x00000008 */ 13011 #define VREFBUF_CSR_VRR VREFBUF_CSR_VRR_Msk /*!<Voltage reference buffer ready */ 13012 #define VREFBUF_CSR_VRS_Pos (4U) 13013 #define VREFBUF_CSR_VRS_Msk (0x3UL << VREFBUF_CSR_VRS_Pos) /*!< 0x00000030 */ 13014 #define VREFBUF_CSR_VRS VREFBUF_CSR_VRS_Msk /*!<VRS[5:0] bits (Voltage reference scale) */ 13015 #define VREFBUF_CSR_VRS_0 (0x1UL << VREFBUF_CSR_VRS_Pos) /*!< 0x00000010 */ 13016 #define VREFBUF_CSR_VRS_1 (0x2UL << VREFBUF_CSR_VRS_Pos) /*!< 0x00000020 */ 13017 13018 /******************* Bit definition for VREFBUF_CCR register ******************/ 13019 #define VREFBUF_CCR_TRIM_Pos (0U) 13020 #define VREFBUF_CCR_TRIM_Msk (0x3FUL << VREFBUF_CCR_TRIM_Pos) /*!< 0x0000003F */ 13021 #define VREFBUF_CCR_TRIM VREFBUF_CCR_TRIM_Msk /*!<TRIM[5:0] bits (Trimming code) */ 13022 13023 /******************************************************************************/ 13024 /* */ 13025 /* USB Device FS Endpoint registers */ 13026 /* */ 13027 /******************************************************************************/ 13028 #define USB_EP0R USB_BASE /*!< endpoint 0 register address */ 13029 #define USB_EP1R (USB_BASE + 0x0x00000004) /*!< endpoint 1 register address */ 13030 #define USB_EP2R (USB_BASE + 0x0x00000008) /*!< endpoint 2 register address */ 13031 #define USB_EP3R (USB_BASE + 0x0x0000000C) /*!< endpoint 3 register address */ 13032 #define USB_EP4R (USB_BASE + 0x0x00000010) /*!< endpoint 4 register address */ 13033 #define USB_EP5R (USB_BASE + 0x0x00000014) /*!< endpoint 5 register address */ 13034 #define USB_EP6R (USB_BASE + 0x0x00000018) /*!< endpoint 6 register address */ 13035 #define USB_EP7R (USB_BASE + 0x0x0000001C) /*!< endpoint 7 register address */ 13036 13037 /* bit positions */ 13038 #define USB_EP_CTR_RX ((uint16_t)0x8000U) /*!< EndPoint Correct TRansfer RX */ 13039 #define USB_EP_DTOG_RX ((uint16_t)0x4000U) /*!< EndPoint Data TOGGLE RX */ 13040 #define USB_EPRX_STAT ((uint16_t)0x3000U) /*!< EndPoint RX STATus bit field */ 13041 #define USB_EP_SETUP ((uint16_t)0x0800U) /*!< EndPoint SETUP */ 13042 #define USB_EP_T_FIELD ((uint16_t)0x0600U) /*!< EndPoint TYPE */ 13043 #define USB_EP_KIND ((uint16_t)0x0100U) /*!< EndPoint KIND */ 13044 #define USB_EP_CTR_TX ((uint16_t)0x0080U) /*!< EndPoint Correct TRansfer TX */ 13045 #define USB_EP_DTOG_TX ((uint16_t)0x0040U) /*!< EndPoint Data TOGGLE TX */ 13046 #define USB_EPTX_STAT ((uint16_t)0x0030U) /*!< EndPoint TX STATus bit field */ 13047 #define USB_EPADDR_FIELD ((uint16_t)0x000FU) /*!< EndPoint ADDRess FIELD */ 13048 13049 /* EndPoint REGister MASK (no toggle fields) */ 13050 #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD) 13051 /*!< EP_TYPE[1:0] EndPoint TYPE */ 13052 #define USB_EP_TYPE_MASK ((uint16_t)0x0600U) /*!< EndPoint TYPE Mask */ 13053 #define USB_EP_BULK ((uint16_t)0x0000U) /*!< EndPoint BULK */ 13054 #define USB_EP_CONTROL ((uint16_t)0x0200U) /*!< EndPoint CONTROL */ 13055 #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U) /*!< EndPoint ISOCHRONOUS */ 13056 #define USB_EP_INTERRUPT ((uint16_t)0x0600U) /*!< EndPoint INTERRUPT */ 13057 #define USB_EP_T_MASK ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK) 13058 13059 #define USB_EPKIND_MASK ((uint16_t)~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */ 13060 /*!< STAT_TX[1:0] STATus for TX transfer */ 13061 #define USB_EP_TX_DIS ((uint16_t)0x0000U) /*!< EndPoint TX DISabled */ 13062 #define USB_EP_TX_STALL ((uint16_t)0x0010U) /*!< EndPoint TX STALLed */ 13063 #define USB_EP_TX_NAK ((uint16_t)0x0020U) /*!< EndPoint TX NAKed */ 13064 #define USB_EP_TX_VALID ((uint16_t)0x0030U) /*!< EndPoint TX VALID */ 13065 #define USB_EPTX_DTOG1 ((uint16_t)0x0010U) /*!< EndPoint TX Data TOGgle bit1 */ 13066 #define USB_EPTX_DTOG2 ((uint16_t)0x0020U) /*!< EndPoint TX Data TOGgle bit2 */ 13067 #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK) 13068 /*!< STAT_RX[1:0] STATus for RX transfer */ 13069 #define USB_EP_RX_DIS ((uint16_t)0x0000U) /*!< EndPoint RX DISabled */ 13070 #define USB_EP_RX_STALL ((uint16_t)0x1000U) /*!< EndPoint RX STALLed */ 13071 #define USB_EP_RX_NAK ((uint16_t)0x2000U) /*!< EndPoint RX NAKed */ 13072 #define USB_EP_RX_VALID ((uint16_t)0x3000U) /*!< EndPoint RX VALID */ 13073 #define USB_EPRX_DTOG1 ((uint16_t)0x1000U) /*!< EndPoint RX Data TOGgle bit1 */ 13074 #define USB_EPRX_DTOG2 ((uint16_t)0x2000U) /*!< EndPoint RX Data TOGgle bit1 */ 13075 #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK) 13076 13077 /******************************************************************************/ 13078 /* */ 13079 /* USB Device FS General registers */ 13080 /* */ 13081 /******************************************************************************/ 13082 #define USB_CNTR (USB_BASE + 0x00000040U) /*!< Control register */ 13083 #define USB_ISTR (USB_BASE + 0x00000044U) /*!< Interrupt status register */ 13084 #define USB_FNR (USB_BASE + 0x00000048U) /*!< Frame number register */ 13085 #define USB_DADDR (USB_BASE + 0x0000004CU) /*!< Device address register */ 13086 #define USB_BTABLE (USB_BASE + 0x00000050U) /*!< Buffer Table address register */ 13087 #define USB_LPMCSR (USB_BASE + 0x00000054U) /*!< LPM Control and Status register */ 13088 #define USB_BCDR (USB_BASE + 0x00000058U) /*!< Battery Charging detector register*/ 13089 13090 /****************** Bits definition for USB_CNTR register *******************/ 13091 #define USB_CNTR_CTRM ((uint16_t)0x8000U) /*!< Correct TRansfer Mask */ 13092 #define USB_CNTR_PMAOVRM ((uint16_t)0x4000U) /*!< DMA OVeR/underrun Mask */ 13093 #define USB_CNTR_ERRM ((uint16_t)0x2000U) /*!< ERRor Mask */ 13094 #define USB_CNTR_WKUPM ((uint16_t)0x1000U) /*!< WaKe UP Mask */ 13095 #define USB_CNTR_SUSPM ((uint16_t)0x0800U) /*!< SUSPend Mask */ 13096 #define USB_CNTR_RESETM ((uint16_t)0x0400U) /*!< RESET Mask */ 13097 #define USB_CNTR_SOFM ((uint16_t)0x0200U) /*!< Start Of Frame Mask */ 13098 #define USB_CNTR_ESOFM ((uint16_t)0x0100U) /*!< Expected Start Of Frame Mask */ 13099 #define USB_CNTR_L1REQM ((uint16_t)0x0080U) /*!< LPM L1 state request interrupt mask */ 13100 #define USB_CNTR_L1RESUME ((uint16_t)0x0020U) /*!< LPM L1 Resume request */ 13101 #define USB_CNTR_RESUME ((uint16_t)0x0010U) /*!< RESUME request */ 13102 #define USB_CNTR_FSUSP ((uint16_t)0x0008U) /*!< Force SUSPend */ 13103 #define USB_CNTR_LPMODE ((uint16_t)0x0004U) /*!< Low-power MODE */ 13104 #define USB_CNTR_PDWN ((uint16_t)0x0002U) /*!< Power DoWN */ 13105 #define USB_CNTR_FRES ((uint16_t)0x0001U) /*!< Force USB RESet */ 13106 13107 /****************** Bits definition for USB_ISTR register *******************/ 13108 #define USB_ISTR_EP_ID ((uint16_t)0x000FU) /*!< EndPoint IDentifier (read-only bit) */ 13109 #define USB_ISTR_DIR ((uint16_t)0x0010U) /*!< DIRection of transaction (read-only bit) */ 13110 #define USB_ISTR_L1REQ ((uint16_t)0x0080U) /*!< LPM L1 state request */ 13111 #define USB_ISTR_ESOF ((uint16_t)0x0100U) /*!< Expected Start Of Frame (clear-only bit) */ 13112 #define USB_ISTR_SOF ((uint16_t)0x0200U) /*!< Start Of Frame (clear-only bit) */ 13113 #define USB_ISTR_RESET ((uint16_t)0x0400U) /*!< RESET (clear-only bit) */ 13114 #define USB_ISTR_SUSP ((uint16_t)0x0800U) /*!< SUSPend (clear-only bit) */ 13115 #define USB_ISTR_WKUP ((uint16_t)0x1000U) /*!< WaKe UP (clear-only bit) */ 13116 #define USB_ISTR_ERR ((uint16_t)0x2000U) /*!< ERRor (clear-only bit) */ 13117 #define USB_ISTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun (clear-only bit) */ 13118 #define USB_ISTR_CTR ((uint16_t)0x8000U) /*!< Correct TRansfer (clear-only bit) */ 13119 13120 #define USB_CLR_L1REQ (~USB_ISTR_L1REQ) /*!< clear LPM L1 bit */ 13121 #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */ 13122 #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */ 13123 #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */ 13124 #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */ 13125 #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */ 13126 #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */ 13127 #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/ 13128 #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */ 13129 13130 /****************** Bits definition for USB_FNR register ********************/ 13131 #define USB_FNR_FN ((uint16_t)0x07FFU) /*!< Frame Number */ 13132 #define USB_FNR_LSOF ((uint16_t)0x1800U) /*!< Lost SOF */ 13133 #define USB_FNR_LCK ((uint16_t)0x2000U) /*!< LoCKed */ 13134 #define USB_FNR_RXDM ((uint16_t)0x4000U) /*!< status of D- data line */ 13135 #define USB_FNR_RXDP ((uint16_t)0x8000U) /*!< status of D+ data line */ 13136 13137 /****************** Bits definition for USB_DADDR register ****************/ 13138 #define USB_DADDR_ADD ((uint8_t)0x7FU) /*!< ADD[6:0] bits (Device Address) */ 13139 #define USB_DADDR_ADD0 ((uint8_t)0x01U) /*!< Bit 0 */ 13140 #define USB_DADDR_ADD1 ((uint8_t)0x02U) /*!< Bit 1 */ 13141 #define USB_DADDR_ADD2 ((uint8_t)0x04U) /*!< Bit 2 */ 13142 #define USB_DADDR_ADD3 ((uint8_t)0x08U) /*!< Bit 3 */ 13143 #define USB_DADDR_ADD4 ((uint8_t)0x10U) /*!< Bit 4 */ 13144 #define USB_DADDR_ADD5 ((uint8_t)0x20U) /*!< Bit 5 */ 13145 #define USB_DADDR_ADD6 ((uint8_t)0x40U) /*!< Bit 6 */ 13146 13147 #define USB_DADDR_EF ((uint8_t)0x80U) /*!< Enable Function */ 13148 13149 /****************** Bit definition for USB_BTABLE register ******************/ 13150 #define USB_BTABLE_BTABLE ((uint16_t)0xFFF8U) /*!< Buffer Table */ 13151 13152 /****************** Bits definition for USB_BCDR register *******************/ 13153 #define USB_BCDR_BCDEN ((uint16_t)0x0001U) /*!< Battery charging detector (BCD) enable */ 13154 #define USB_BCDR_DCDEN ((uint16_t)0x0002U) /*!< Data contact detection (DCD) mode enable */ 13155 #define USB_BCDR_PDEN ((uint16_t)0x0004U) /*!< Primary detection (PD) mode enable */ 13156 #define USB_BCDR_SDEN ((uint16_t)0x0008U) /*!< Secondary detection (SD) mode enable */ 13157 #define USB_BCDR_DCDET ((uint16_t)0x0010U) /*!< Data contact detection (DCD) status */ 13158 #define USB_BCDR_PDET ((uint16_t)0x0020U) /*!< Primary detection (PD) status */ 13159 #define USB_BCDR_SDET ((uint16_t)0x0040U) /*!< Secondary detection (SD) status */ 13160 #define USB_BCDR_PS2DET ((uint16_t)0x0080U) /*!< PS2 port or proprietary charger detected */ 13161 #define USB_BCDR_DPPU ((uint16_t)0x8000U) /*!< DP Pull-up Enable */ 13162 13163 /******************* Bit definition for LPMCSR register *********************/ 13164 #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U) /*!< LPM support enable */ 13165 #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U) /*!< LPM Token acknowledge enable*/ 13166 #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U) /*!< bRemoteWake value received with last ACKed LPM Token */ 13167 #define USB_LPMCSR_BESL ((uint16_t)0x00F0U) /*!< BESL value received with last ACKed LPM Token */ 13168 13169 /*!< Buffer descriptor table */ 13170 /***************** Bit definition for USB_ADDR0_TX register *****************/ 13171 #define USB_ADDR0_TX_ADDR0_TX_Pos (1U) 13172 #define USB_ADDR0_TX_ADDR0_TX_Msk (0x7FFFUL << USB_ADDR0_TX_ADDR0_TX_Pos)/*!< 0x0000FFFE */ 13173 #define USB_ADDR0_TX_ADDR0_TX USB_ADDR0_TX_ADDR0_TX_Msk /*!< Transmission Buffer Address 0 */ 13174 13175 /***************** Bit definition for USB_ADDR1_TX register *****************/ 13176 #define USB_ADDR1_TX_ADDR1_TX_Pos (1U) 13177 #define USB_ADDR1_TX_ADDR1_TX_Msk (0x7FFFUL << USB_ADDR1_TX_ADDR1_TX_Pos)/*!< 0x0000FFFE */ 13178 #define USB_ADDR1_TX_ADDR1_TX USB_ADDR1_TX_ADDR1_TX_Msk /*!< Transmission Buffer Address 1 */ 13179 13180 /***************** Bit definition for USB_ADDR2_TX register *****************/ 13181 #define USB_ADDR2_TX_ADDR2_TX_Pos (1U) 13182 #define USB_ADDR2_TX_ADDR2_TX_Msk (0x7FFFUL << USB_ADDR2_TX_ADDR2_TX_Pos)/*!< 0x0000FFFE */ 13183 #define USB_ADDR2_TX_ADDR2_TX USB_ADDR2_TX_ADDR2_TX_Msk /*!< Transmission Buffer Address 2 */ 13184 13185 /***************** Bit definition for USB_ADDR3_TX register *****************/ 13186 #define USB_ADDR3_TX_ADDR3_TX_Pos (1U) 13187 #define USB_ADDR3_TX_ADDR3_TX_Msk (0x7FFFUL << USB_ADDR3_TX_ADDR3_TX_Pos)/*!< 0x0000FFFE */ 13188 #define USB_ADDR3_TX_ADDR3_TX USB_ADDR3_TX_ADDR3_TX_Msk /*!< Transmission Buffer Address 3 */ 13189 13190 /***************** Bit definition for USB_ADDR4_TX register *****************/ 13191 #define USB_ADDR4_TX_ADDR4_TX_Pos (1U) 13192 #define USB_ADDR4_TX_ADDR4_TX_Msk (0x7FFFUL << USB_ADDR4_TX_ADDR4_TX_Pos)/*!< 0x0000FFFE */ 13193 #define USB_ADDR4_TX_ADDR4_TX USB_ADDR4_TX_ADDR4_TX_Msk /*!< Transmission Buffer Address 4 */ 13194 13195 /***************** Bit definition for USB_ADDR5_TX register *****************/ 13196 #define USB_ADDR5_TX_ADDR5_TX_Pos (1U) 13197 #define USB_ADDR5_TX_ADDR5_TX_Msk (0x7FFFUL << USB_ADDR5_TX_ADDR5_TX_Pos)/*!< 0x0000FFFE */ 13198 #define USB_ADDR5_TX_ADDR5_TX USB_ADDR5_TX_ADDR5_TX_Msk /*!< Transmission Buffer Address 5 */ 13199 13200 /***************** Bit definition for USB_ADDR6_TX register *****************/ 13201 #define USB_ADDR6_TX_ADDR6_TX_Pos (1U) 13202 #define USB_ADDR6_TX_ADDR6_TX_Msk (0x7FFFUL << USB_ADDR6_TX_ADDR6_TX_Pos)/*!< 0x0000FFFE */ 13203 #define USB_ADDR6_TX_ADDR6_TX USB_ADDR6_TX_ADDR6_TX_Msk /*!< Transmission Buffer Address 6 */ 13204 13205 /***************** Bit definition for USB_ADDR7_TX register *****************/ 13206 #define USB_ADDR7_TX_ADDR7_TX_Pos (1U) 13207 #define USB_ADDR7_TX_ADDR7_TX_Msk (0x7FFFUL << USB_ADDR7_TX_ADDR7_TX_Pos)/*!< 0x0000FFFE */ 13208 #define USB_ADDR7_TX_ADDR7_TX USB_ADDR7_TX_ADDR7_TX_Msk /*!< Transmission Buffer Address 7 */ 13209 13210 /*----------------------------------------------------------------------------*/ 13211 13212 /***************** Bit definition for USB_COUNT0_TX register ****************/ 13213 #define USB_COUNT0_TX_COUNT0_TX_Pos (0U) 13214 #define USB_COUNT0_TX_COUNT0_TX_Msk (0x3FFUL << USB_COUNT0_TX_COUNT0_TX_Pos)/*!< 0x000003FF */ 13215 #define USB_COUNT0_TX_COUNT0_TX USB_COUNT0_TX_COUNT0_TX_Msk /*!< Transmission Byte Count 0 */ 13216 13217 /***************** Bit definition for USB_COUNT1_TX register ****************/ 13218 #define USB_COUNT1_TX_COUNT1_TX_Pos (0U) 13219 #define USB_COUNT1_TX_COUNT1_TX_Msk (0x3FFUL << USB_COUNT1_TX_COUNT1_TX_Pos)/*!< 0x000003FF */ 13220 #define USB_COUNT1_TX_COUNT1_TX USB_COUNT1_TX_COUNT1_TX_Msk /*!< Transmission Byte Count 1 */ 13221 13222 /***************** Bit definition for USB_COUNT2_TX register ****************/ 13223 #define USB_COUNT2_TX_COUNT2_TX_Pos (0U) 13224 #define USB_COUNT2_TX_COUNT2_TX_Msk (0x3FFUL << USB_COUNT2_TX_COUNT2_TX_Pos)/*!< 0x000003FF */ 13225 #define USB_COUNT2_TX_COUNT2_TX USB_COUNT2_TX_COUNT2_TX_Msk /*!< Transmission Byte Count 2 */ 13226 13227 /***************** Bit definition for USB_COUNT3_TX register ****************/ 13228 #define USB_COUNT3_TX_COUNT3_TX_Pos (0U) 13229 #define USB_COUNT3_TX_COUNT3_TX_Msk (0x3FFUL << USB_COUNT3_TX_COUNT3_TX_Pos)/*!< 0x000003FF */ 13230 #define USB_COUNT3_TX_COUNT3_TX USB_COUNT3_TX_COUNT3_TX_Msk /*!< Transmission Byte Count 3 */ 13231 13232 /***************** Bit definition for USB_COUNT4_TX register ****************/ 13233 #define USB_COUNT4_TX_COUNT4_TX_Pos (0U) 13234 #define USB_COUNT4_TX_COUNT4_TX_Msk (0x3FFUL << USB_COUNT4_TX_COUNT4_TX_Pos)/*!< 0x000003FF */ 13235 #define USB_COUNT4_TX_COUNT4_TX USB_COUNT4_TX_COUNT4_TX_Msk /*!< Transmission Byte Count 4 */ 13236 13237 /***************** Bit definition for USB_COUNT5_TX register ****************/ 13238 #define USB_COUNT5_TX_COUNT5_TX_Pos (0U) 13239 #define USB_COUNT5_TX_COUNT5_TX_Msk (0x3FFUL << USB_COUNT5_TX_COUNT5_TX_Pos)/*!< 0x000003FF */ 13240 #define USB_COUNT5_TX_COUNT5_TX USB_COUNT5_TX_COUNT5_TX_Msk /*!< Transmission Byte Count 5 */ 13241 13242 /***************** Bit definition for USB_COUNT6_TX register ****************/ 13243 #define USB_COUNT6_TX_COUNT6_TX_Pos (0U) 13244 #define USB_COUNT6_TX_COUNT6_TX_Msk (0x3FFUL << USB_COUNT6_TX_COUNT6_TX_Pos)/*!< 0x000003FF */ 13245 #define USB_COUNT6_TX_COUNT6_TX USB_COUNT6_TX_COUNT6_TX_Msk /*!< Transmission Byte Count 6 */ 13246 13247 /***************** Bit definition for USB_COUNT7_TX register ****************/ 13248 #define USB_COUNT7_TX_COUNT7_TX_Pos (0U) 13249 #define USB_COUNT7_TX_COUNT7_TX_Msk (0x3FFUL << USB_COUNT7_TX_COUNT7_TX_Pos)/*!< 0x000003FF */ 13250 #define USB_COUNT7_TX_COUNT7_TX USB_COUNT7_TX_COUNT7_TX_Msk /*!< Transmission Byte Count 7 */ 13251 13252 /*----------------------------------------------------------------------------*/ 13253 13254 /**************** Bit definition for USB_COUNT0_TX_0 register ***************/ 13255 #define USB_COUNT0_TX_0_COUNT0_TX_0 (0x000003FFU) /*!< Transmission Byte Count 0 (low) */ 13256 13257 /**************** Bit definition for USB_COUNT0_TX_1 register ***************/ 13258 #define USB_COUNT0_TX_1_COUNT0_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 0 (high) */ 13259 13260 /**************** Bit definition for USB_COUNT1_TX_0 register ***************/ 13261 #define USB_COUNT1_TX_0_COUNT1_TX_0 (0x000003FFU) /*!< Transmission Byte Count 1 (low) */ 13262 13263 /**************** Bit definition for USB_COUNT1_TX_1 register ***************/ 13264 #define USB_COUNT1_TX_1_COUNT1_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 1 (high) */ 13265 13266 /**************** Bit definition for USB_COUNT2_TX_0 register ***************/ 13267 #define USB_COUNT2_TX_0_COUNT2_TX_0 (0x000003FFU) /*!< Transmission Byte Count 2 (low) */ 13268 13269 /**************** Bit definition for USB_COUNT2_TX_1 register ***************/ 13270 #define USB_COUNT2_TX_1_COUNT2_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 2 (high) */ 13271 13272 /**************** Bit definition for USB_COUNT3_TX_0 register ***************/ 13273 #define USB_COUNT3_TX_0_COUNT3_TX_0 (0x000003FFU) /*!< Transmission Byte Count 3 (low) */ 13274 13275 /**************** Bit definition for USB_COUNT3_TX_1 register ***************/ 13276 #define USB_COUNT3_TX_1_COUNT3_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 3 (high) */ 13277 13278 /**************** Bit definition for USB_COUNT4_TX_0 register ***************/ 13279 #define USB_COUNT4_TX_0_COUNT4_TX_0 (0x000003FFU) /*!< Transmission Byte Count 4 (low) */ 13280 13281 /**************** Bit definition for USB_COUNT4_TX_1 register ***************/ 13282 #define USB_COUNT4_TX_1_COUNT4_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 4 (high) */ 13283 13284 /**************** Bit definition for USB_COUNT5_TX_0 register ***************/ 13285 #define USB_COUNT5_TX_0_COUNT5_TX_0 (0x000003FFU) /*!< Transmission Byte Count 5 (low) */ 13286 13287 /**************** Bit definition for USB_COUNT5_TX_1 register ***************/ 13288 #define USB_COUNT5_TX_1_COUNT5_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 5 (high) */ 13289 13290 /**************** Bit definition for USB_COUNT6_TX_0 register ***************/ 13291 #define USB_COUNT6_TX_0_COUNT6_TX_0 (0x000003FFU) /*!< Transmission Byte Count 6 (low) */ 13292 13293 /**************** Bit definition for USB_COUNT6_TX_1 register ***************/ 13294 #define USB_COUNT6_TX_1_COUNT6_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 6 (high) */ 13295 13296 /**************** Bit definition for USB_COUNT7_TX_0 register ***************/ 13297 #define USB_COUNT7_TX_0_COUNT7_TX_0 (0x000003FFU) /*!< Transmission Byte Count 7 (low) */ 13298 13299 /**************** Bit definition for USB_COUNT7_TX_1 register ***************/ 13300 #define USB_COUNT7_TX_1_COUNT7_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 7 (high) */ 13301 13302 /*----------------------------------------------------------------------------*/ 13303 13304 /***************** Bit definition for USB_ADDR0_RX register *****************/ 13305 #define USB_ADDR0_RX_ADDR0_RX_Pos (1U) 13306 #define USB_ADDR0_RX_ADDR0_RX_Msk (0x7FFFUL << USB_ADDR0_RX_ADDR0_RX_Pos)/*!< 0x0000FFFE */ 13307 #define USB_ADDR0_RX_ADDR0_RX USB_ADDR0_RX_ADDR0_RX_Msk /*!< Reception Buffer Address 0 */ 13308 13309 /***************** Bit definition for USB_ADDR1_RX register *****************/ 13310 #define USB_ADDR1_RX_ADDR1_RX_Pos (1U) 13311 #define USB_ADDR1_RX_ADDR1_RX_Msk (0x7FFFUL << USB_ADDR1_RX_ADDR1_RX_Pos)/*!< 0x0000FFFE */ 13312 #define USB_ADDR1_RX_ADDR1_RX USB_ADDR1_RX_ADDR1_RX_Msk /*!< Reception Buffer Address 1 */ 13313 13314 /***************** Bit definition for USB_ADDR2_RX register *****************/ 13315 #define USB_ADDR2_RX_ADDR2_RX_Pos (1U) 13316 #define USB_ADDR2_RX_ADDR2_RX_Msk (0x7FFFUL << USB_ADDR2_RX_ADDR2_RX_Pos)/*!< 0x0000FFFE */ 13317 #define USB_ADDR2_RX_ADDR2_RX USB_ADDR2_RX_ADDR2_RX_Msk /*!< Reception Buffer Address 2 */ 13318 13319 /***************** Bit definition for USB_ADDR3_RX register *****************/ 13320 #define USB_ADDR3_RX_ADDR3_RX_Pos (1U) 13321 #define USB_ADDR3_RX_ADDR3_RX_Msk (0x7FFFUL << USB_ADDR3_RX_ADDR3_RX_Pos)/*!< 0x0000FFFE */ 13322 #define USB_ADDR3_RX_ADDR3_RX USB_ADDR3_RX_ADDR3_RX_Msk /*!< Reception Buffer Address 3 */ 13323 13324 /***************** Bit definition for USB_ADDR4_RX register *****************/ 13325 #define USB_ADDR4_RX_ADDR4_RX_Pos (1U) 13326 #define USB_ADDR4_RX_ADDR4_RX_Msk (0x7FFFUL << USB_ADDR4_RX_ADDR4_RX_Pos)/*!< 0x0000FFFE */ 13327 #define USB_ADDR4_RX_ADDR4_RX USB_ADDR4_RX_ADDR4_RX_Msk /*!< Reception Buffer Address 4 */ 13328 13329 /***************** Bit definition for USB_ADDR5_RX register *****************/ 13330 #define USB_ADDR5_RX_ADDR5_RX_Pos (1U) 13331 #define USB_ADDR5_RX_ADDR5_RX_Msk (0x7FFFUL << USB_ADDR5_RX_ADDR5_RX_Pos)/*!< 0x0000FFFE */ 13332 #define USB_ADDR5_RX_ADDR5_RX USB_ADDR5_RX_ADDR5_RX_Msk /*!< Reception Buffer Address 5 */ 13333 13334 /***************** Bit definition for USB_ADDR6_RX register *****************/ 13335 #define USB_ADDR6_RX_ADDR6_RX_Pos (1U) 13336 #define USB_ADDR6_RX_ADDR6_RX_Msk (0x7FFFUL << USB_ADDR6_RX_ADDR6_RX_Pos)/*!< 0x0000FFFE */ 13337 #define USB_ADDR6_RX_ADDR6_RX USB_ADDR6_RX_ADDR6_RX_Msk /*!< Reception Buffer Address 6 */ 13338 13339 /***************** Bit definition for USB_ADDR7_RX register *****************/ 13340 #define USB_ADDR7_RX_ADDR7_RX_Pos (1U) 13341 #define USB_ADDR7_RX_ADDR7_RX_Msk (0x7FFFUL << USB_ADDR7_RX_ADDR7_RX_Pos)/*!< 0x0000FFFE */ 13342 #define USB_ADDR7_RX_ADDR7_RX USB_ADDR7_RX_ADDR7_RX_Msk /*!< Reception Buffer Address 7 */ 13343 13344 /*----------------------------------------------------------------------------*/ 13345 13346 /***************** Bit definition for USB_COUNT0_RX register ****************/ 13347 #define USB_COUNT0_RX_COUNT0_RX_Pos (0U) 13348 #define USB_COUNT0_RX_COUNT0_RX_Msk (0x3FFUL << USB_COUNT0_RX_COUNT0_RX_Pos)/*!< 0x000003FF */ 13349 #define USB_COUNT0_RX_COUNT0_RX USB_COUNT0_RX_COUNT0_RX_Msk /*!< Reception Byte Count */ 13350 13351 #define USB_COUNT0_RX_NUM_BLOCK_Pos (10U) 13352 #define USB_COUNT0_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */ 13353 #define USB_COUNT0_RX_NUM_BLOCK USB_COUNT0_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 13354 #define USB_COUNT0_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */ 13355 #define USB_COUNT0_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */ 13356 #define USB_COUNT0_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */ 13357 #define USB_COUNT0_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */ 13358 #define USB_COUNT0_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */ 13359 13360 #define USB_COUNT0_RX_BLSIZE_Pos (15U) 13361 #define USB_COUNT0_RX_BLSIZE_Msk (0x1UL << USB_COUNT0_RX_BLSIZE_Pos)/*!< 0x00008000 */ 13362 #define USB_COUNT0_RX_BLSIZE USB_COUNT0_RX_BLSIZE_Msk /*!< BLock SIZE */ 13363 13364 /***************** Bit definition for USB_COUNT1_RX register ****************/ 13365 #define USB_COUNT1_RX_COUNT1_RX_Pos (0U) 13366 #define USB_COUNT1_RX_COUNT1_RX_Msk (0x3FFUL << USB_COUNT1_RX_COUNT1_RX_Pos)/*!< 0x000003FF */ 13367 #define USB_COUNT1_RX_COUNT1_RX USB_COUNT1_RX_COUNT1_RX_Msk /*!< Reception Byte Count */ 13368 13369 #define USB_COUNT1_RX_NUM_BLOCK_Pos (10U) 13370 #define USB_COUNT1_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */ 13371 #define USB_COUNT1_RX_NUM_BLOCK USB_COUNT1_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 13372 #define USB_COUNT1_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */ 13373 #define USB_COUNT1_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */ 13374 #define USB_COUNT1_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */ 13375 #define USB_COUNT1_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */ 13376 #define USB_COUNT1_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */ 13377 13378 #define USB_COUNT1_RX_BLSIZE_Pos (15U) 13379 #define USB_COUNT1_RX_BLSIZE_Msk (0x1UL << USB_COUNT1_RX_BLSIZE_Pos)/*!< 0x00008000 */ 13380 #define USB_COUNT1_RX_BLSIZE USB_COUNT1_RX_BLSIZE_Msk /*!< BLock SIZE */ 13381 13382 /***************** Bit definition for USB_COUNT2_RX register ****************/ 13383 #define USB_COUNT2_RX_COUNT2_RX_Pos (0U) 13384 #define USB_COUNT2_RX_COUNT2_RX_Msk (0x3FFUL << USB_COUNT2_RX_COUNT2_RX_Pos)/*!< 0x000003FF */ 13385 #define USB_COUNT2_RX_COUNT2_RX USB_COUNT2_RX_COUNT2_RX_Msk /*!< Reception Byte Count */ 13386 13387 #define USB_COUNT2_RX_NUM_BLOCK_Pos (10U) 13388 #define USB_COUNT2_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */ 13389 #define USB_COUNT2_RX_NUM_BLOCK USB_COUNT2_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 13390 #define USB_COUNT2_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */ 13391 #define USB_COUNT2_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */ 13392 #define USB_COUNT2_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */ 13393 #define USB_COUNT2_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */ 13394 #define USB_COUNT2_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */ 13395 13396 #define USB_COUNT2_RX_BLSIZE_Pos (15U) 13397 #define USB_COUNT2_RX_BLSIZE_Msk (0x1UL << USB_COUNT2_RX_BLSIZE_Pos)/*!< 0x00008000 */ 13398 #define USB_COUNT2_RX_BLSIZE USB_COUNT2_RX_BLSIZE_Msk /*!< BLock SIZE */ 13399 13400 /***************** Bit definition for USB_COUNT3_RX register ****************/ 13401 #define USB_COUNT3_RX_COUNT3_RX_Pos (0U) 13402 #define USB_COUNT3_RX_COUNT3_RX_Msk (0x3FFUL << USB_COUNT3_RX_COUNT3_RX_Pos)/*!< 0x000003FF */ 13403 #define USB_COUNT3_RX_COUNT3_RX USB_COUNT3_RX_COUNT3_RX_Msk /*!< Reception Byte Count */ 13404 13405 #define USB_COUNT3_RX_NUM_BLOCK_Pos (10U) 13406 #define USB_COUNT3_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */ 13407 #define USB_COUNT3_RX_NUM_BLOCK USB_COUNT3_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 13408 #define USB_COUNT3_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */ 13409 #define USB_COUNT3_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */ 13410 #define USB_COUNT3_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */ 13411 #define USB_COUNT3_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */ 13412 #define USB_COUNT3_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */ 13413 13414 #define USB_COUNT3_RX_BLSIZE_Pos (15U) 13415 #define USB_COUNT3_RX_BLSIZE_Msk (0x1UL << USB_COUNT3_RX_BLSIZE_Pos)/*!< 0x00008000 */ 13416 #define USB_COUNT3_RX_BLSIZE USB_COUNT3_RX_BLSIZE_Msk /*!< BLock SIZE */ 13417 13418 /***************** Bit definition for USB_COUNT4_RX register ****************/ 13419 #define USB_COUNT4_RX_COUNT4_RX_Pos (0U) 13420 #define USB_COUNT4_RX_COUNT4_RX_Msk (0x3FFUL << USB_COUNT4_RX_COUNT4_RX_Pos)/*!< 0x000003FF */ 13421 #define USB_COUNT4_RX_COUNT4_RX USB_COUNT4_RX_COUNT4_RX_Msk /*!< Reception Byte Count */ 13422 13423 #define USB_COUNT4_RX_NUM_BLOCK_Pos (10U) 13424 #define USB_COUNT4_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */ 13425 #define USB_COUNT4_RX_NUM_BLOCK USB_COUNT4_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 13426 #define USB_COUNT4_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */ 13427 #define USB_COUNT4_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */ 13428 #define USB_COUNT4_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */ 13429 #define USB_COUNT4_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */ 13430 #define USB_COUNT4_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */ 13431 13432 #define USB_COUNT4_RX_BLSIZE_Pos (15U) 13433 #define USB_COUNT4_RX_BLSIZE_Msk (0x1UL << USB_COUNT4_RX_BLSIZE_Pos)/*!< 0x00008000 */ 13434 #define USB_COUNT4_RX_BLSIZE USB_COUNT4_RX_BLSIZE_Msk /*!< BLock SIZE */ 13435 13436 /***************** Bit definition for USB_COUNT5_RX register ****************/ 13437 #define USB_COUNT5_RX_COUNT5_RX_Pos (0U) 13438 #define USB_COUNT5_RX_COUNT5_RX_Msk (0x3FFUL << USB_COUNT5_RX_COUNT5_RX_Pos)/*!< 0x000003FF */ 13439 #define USB_COUNT5_RX_COUNT5_RX USB_COUNT5_RX_COUNT5_RX_Msk /*!< Reception Byte Count */ 13440 13441 #define USB_COUNT5_RX_NUM_BLOCK_Pos (10U) 13442 #define USB_COUNT5_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */ 13443 #define USB_COUNT5_RX_NUM_BLOCK USB_COUNT5_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 13444 #define USB_COUNT5_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */ 13445 #define USB_COUNT5_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */ 13446 #define USB_COUNT5_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */ 13447 #define USB_COUNT5_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */ 13448 #define USB_COUNT5_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */ 13449 13450 #define USB_COUNT5_RX_BLSIZE_Pos (15U) 13451 #define USB_COUNT5_RX_BLSIZE_Msk (0x1UL << USB_COUNT5_RX_BLSIZE_Pos)/*!< 0x00008000 */ 13452 #define USB_COUNT5_RX_BLSIZE USB_COUNT5_RX_BLSIZE_Msk /*!< BLock SIZE */ 13453 13454 /***************** Bit definition for USB_COUNT6_RX register ****************/ 13455 #define USB_COUNT6_RX_COUNT6_RX_Pos (0U) 13456 #define USB_COUNT6_RX_COUNT6_RX_Msk (0x3FFUL << USB_COUNT6_RX_COUNT6_RX_Pos)/*!< 0x000003FF */ 13457 #define USB_COUNT6_RX_COUNT6_RX USB_COUNT6_RX_COUNT6_RX_Msk /*!< Reception Byte Count */ 13458 13459 #define USB_COUNT6_RX_NUM_BLOCK_Pos (10U) 13460 #define USB_COUNT6_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */ 13461 #define USB_COUNT6_RX_NUM_BLOCK USB_COUNT6_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 13462 #define USB_COUNT6_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */ 13463 #define USB_COUNT6_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */ 13464 #define USB_COUNT6_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */ 13465 #define USB_COUNT6_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */ 13466 #define USB_COUNT6_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */ 13467 13468 #define USB_COUNT6_RX_BLSIZE_Pos (15U) 13469 #define USB_COUNT6_RX_BLSIZE_Msk (0x1UL << USB_COUNT6_RX_BLSIZE_Pos)/*!< 0x00008000 */ 13470 #define USB_COUNT6_RX_BLSIZE USB_COUNT6_RX_BLSIZE_Msk /*!< BLock SIZE */ 13471 13472 /***************** Bit definition for USB_COUNT7_RX register ****************/ 13473 #define USB_COUNT7_RX_COUNT7_RX_Pos (0U) 13474 #define USB_COUNT7_RX_COUNT7_RX_Msk (0x3FFUL << USB_COUNT7_RX_COUNT7_RX_Pos)/*!< 0x000003FF */ 13475 #define USB_COUNT7_RX_COUNT7_RX USB_COUNT7_RX_COUNT7_RX_Msk /*!< Reception Byte Count */ 13476 13477 #define USB_COUNT7_RX_NUM_BLOCK_Pos (10U) 13478 #define USB_COUNT7_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */ 13479 #define USB_COUNT7_RX_NUM_BLOCK USB_COUNT7_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ 13480 #define USB_COUNT7_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */ 13481 #define USB_COUNT7_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */ 13482 #define USB_COUNT7_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */ 13483 #define USB_COUNT7_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */ 13484 #define USB_COUNT7_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */ 13485 13486 #define USB_COUNT7_RX_BLSIZE_Pos (15U) 13487 #define USB_COUNT7_RX_BLSIZE_Msk (0x1UL << USB_COUNT7_RX_BLSIZE_Pos)/*!< 0x00008000 */ 13488 #define USB_COUNT7_RX_BLSIZE USB_COUNT7_RX_BLSIZE_Msk /*!< BLock SIZE */ 13489 13490 /*----------------------------------------------------------------------------*/ 13491 13492 /**************** Bit definition for USB_COUNT0_RX_0 register ***************/ 13493 #define USB_COUNT0_RX_0_COUNT0_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 13494 13495 #define USB_COUNT0_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 13496 #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 13497 #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 13498 #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 13499 #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 13500 #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 13501 13502 #define USB_COUNT0_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 13503 13504 /**************** Bit definition for USB_COUNT0_RX_1 register ***************/ 13505 #define USB_COUNT0_RX_1_COUNT0_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 13506 13507 #define USB_COUNT0_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 13508 #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 1 */ 13509 #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 13510 #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 13511 #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 13512 #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 13513 13514 #define USB_COUNT0_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 13515 13516 /**************** Bit definition for USB_COUNT1_RX_0 register ***************/ 13517 #define USB_COUNT1_RX_0_COUNT1_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 13518 13519 #define USB_COUNT1_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 13520 #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 13521 #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 13522 #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 13523 #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 13524 #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 13525 13526 #define USB_COUNT1_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 13527 13528 /**************** Bit definition for USB_COUNT1_RX_1 register ***************/ 13529 #define USB_COUNT1_RX_1_COUNT1_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 13530 13531 #define USB_COUNT1_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 13532 #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ 13533 #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 13534 #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 13535 #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 13536 #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 13537 13538 #define USB_COUNT1_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 13539 13540 /**************** Bit definition for USB_COUNT2_RX_0 register ***************/ 13541 #define USB_COUNT2_RX_0_COUNT2_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 13542 13543 #define USB_COUNT2_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 13544 #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 13545 #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 13546 #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 13547 #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 13548 #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 13549 13550 #define USB_COUNT2_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 13551 13552 /**************** Bit definition for USB_COUNT2_RX_1 register ***************/ 13553 #define USB_COUNT2_RX_1_COUNT2_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 13554 13555 #define USB_COUNT2_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 13556 #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ 13557 #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 13558 #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 13559 #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 13560 #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 13561 13562 #define USB_COUNT2_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 13563 13564 /**************** Bit definition for USB_COUNT3_RX_0 register ***************/ 13565 #define USB_COUNT3_RX_0_COUNT3_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 13566 13567 #define USB_COUNT3_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 13568 #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 13569 #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 13570 #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 13571 #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 13572 #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 13573 13574 #define USB_COUNT3_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 13575 13576 /**************** Bit definition for USB_COUNT3_RX_1 register ***************/ 13577 #define USB_COUNT3_RX_1_COUNT3_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 13578 13579 #define USB_COUNT3_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 13580 #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ 13581 #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 13582 #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 13583 #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 13584 #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 13585 13586 #define USB_COUNT3_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 13587 13588 /**************** Bit definition for USB_COUNT4_RX_0 register ***************/ 13589 #define USB_COUNT4_RX_0_COUNT4_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 13590 13591 #define USB_COUNT4_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 13592 #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 13593 #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 13594 #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 13595 #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 13596 #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 13597 13598 #define USB_COUNT4_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 13599 13600 /**************** Bit definition for USB_COUNT4_RX_1 register ***************/ 13601 #define USB_COUNT4_RX_1_COUNT4_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 13602 13603 #define USB_COUNT4_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 13604 #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ 13605 #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 13606 #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 13607 #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 13608 #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 13609 13610 #define USB_COUNT4_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 13611 13612 /**************** Bit definition for USB_COUNT5_RX_0 register ***************/ 13613 #define USB_COUNT5_RX_0_COUNT5_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 13614 13615 #define USB_COUNT5_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 13616 #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 13617 #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 13618 #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 13619 #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 13620 #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 13621 13622 #define USB_COUNT5_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 13623 13624 /**************** Bit definition for USB_COUNT5_RX_1 register ***************/ 13625 #define USB_COUNT5_RX_1_COUNT5_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 13626 13627 #define USB_COUNT5_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 13628 #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ 13629 #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 13630 #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 13631 #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 13632 #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 13633 13634 #define USB_COUNT5_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 13635 13636 /*************** Bit definition for USB_COUNT6_RX_0 register ***************/ 13637 #define USB_COUNT6_RX_0_COUNT6_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 13638 13639 #define USB_COUNT6_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 13640 #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 13641 #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 13642 #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 13643 #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 13644 #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 13645 13646 #define USB_COUNT6_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 13647 13648 /**************** Bit definition for USB_COUNT6_RX_1 register ***************/ 13649 #define USB_COUNT6_RX_1_COUNT6_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 13650 13651 #define USB_COUNT6_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 13652 #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ 13653 #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 13654 #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 13655 #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 13656 #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 13657 13658 #define USB_COUNT6_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 13659 13660 /*************** Bit definition for USB_COUNT7_RX_0 register ****************/ 13661 #define USB_COUNT7_RX_0_COUNT7_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */ 13662 13663 #define USB_COUNT7_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ 13664 #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */ 13665 #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */ 13666 #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */ 13667 #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */ 13668 #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */ 13669 13670 #define USB_COUNT7_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */ 13671 13672 /*************** Bit definition for USB_COUNT7_RX_1 register ****************/ 13673 #define USB_COUNT7_RX_1_COUNT7_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */ 13674 13675 #define USB_COUNT7_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ 13676 #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */ 13677 #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */ 13678 #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */ 13679 #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */ 13680 #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */ 13681 13682 #define USB_COUNT7_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */ 13683 13684 /******************************************************************************/ 13685 /* */ 13686 /* UCPD */ 13687 /* */ 13688 /******************************************************************************/ 13689 /******************** Bits definition for UCPD_CFG1 register *******************/ 13690 #define UCPD_CFG1_HBITCLKDIV_Pos (0U) 13691 #define UCPD_CFG1_HBITCLKDIV_Msk (0x3FUL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x0000003F */ 13692 #define UCPD_CFG1_HBITCLKDIV UCPD_CFG1_HBITCLKDIV_Msk /*!< Number of cycles (minus 1) for a half bit clock */ 13693 #define UCPD_CFG1_HBITCLKDIV_0 (0x01UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000001 */ 13694 #define UCPD_CFG1_HBITCLKDIV_1 (0x02UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000002 */ 13695 #define UCPD_CFG1_HBITCLKDIV_2 (0x04UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000004 */ 13696 #define UCPD_CFG1_HBITCLKDIV_3 (0x08UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000008 */ 13697 #define UCPD_CFG1_HBITCLKDIV_4 (0x10UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000010 */ 13698 #define UCPD_CFG1_HBITCLKDIV_5 (0x20UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000020 */ 13699 #define UCPD_CFG1_IFRGAP_Pos (6U) 13700 #define UCPD_CFG1_IFRGAP_Msk (0x1FUL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x000007C0 */ 13701 #define UCPD_CFG1_IFRGAP UCPD_CFG1_IFRGAP_Msk /*!< Clock divider value to generates Interframe gap */ 13702 #define UCPD_CFG1_IFRGAP_0 (0x01UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000040 */ 13703 #define UCPD_CFG1_IFRGAP_1 (0x02UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000080 */ 13704 #define UCPD_CFG1_IFRGAP_2 (0x04UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000100 */ 13705 #define UCPD_CFG1_IFRGAP_3 (0x08UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000200 */ 13706 #define UCPD_CFG1_IFRGAP_4 (0x10UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000400 */ 13707 #define UCPD_CFG1_TRANSWIN_Pos (11U) 13708 #define UCPD_CFG1_TRANSWIN_Msk (0x1FUL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x0000F800 */ 13709 #define UCPD_CFG1_TRANSWIN UCPD_CFG1_TRANSWIN_Msk /*!< Number of cycles (minus 1) of the half bit clock */ 13710 #define UCPD_CFG1_TRANSWIN_0 (0x01UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00000800 */ 13711 #define UCPD_CFG1_TRANSWIN_1 (0x02UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00001000 */ 13712 #define UCPD_CFG1_TRANSWIN_2 (0x04UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00002000 */ 13713 #define UCPD_CFG1_TRANSWIN_3 (0x08UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00004000 */ 13714 #define UCPD_CFG1_TRANSWIN_4 (0x10UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00008000 */ 13715 #define UCPD_CFG1_PSC_UCPDCLK_Pos (17U) 13716 #define UCPD_CFG1_PSC_UCPDCLK_Msk (0x7UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x000E0000 */ 13717 #define UCPD_CFG1_PSC_UCPDCLK UCPD_CFG1_PSC_UCPDCLK_Msk /*!< Prescaler for UCPDCLK */ 13718 #define UCPD_CFG1_PSC_UCPDCLK_0 (0x1UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00020000 */ 13719 #define UCPD_CFG1_PSC_UCPDCLK_1 (0x2UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00040000 */ 13720 #define UCPD_CFG1_PSC_UCPDCLK_2 (0x4UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00080000 */ 13721 #define UCPD_CFG1_RXORDSETEN_Pos (20U) 13722 #define UCPD_CFG1_RXORDSETEN_Msk (0x1FFUL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x1FF00000 */ 13723 #define UCPD_CFG1_RXORDSETEN UCPD_CFG1_RXORDSETEN_Msk /*!< Receiver ordered set detection enable */ 13724 #define UCPD_CFG1_RXORDSETEN_0 (0x001UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x00100000 */ 13725 #define UCPD_CFG1_RXORDSETEN_1 (0x002UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x00200000 */ 13726 #define UCPD_CFG1_RXORDSETEN_2 (0x004UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x00400000 */ 13727 #define UCPD_CFG1_RXORDSETEN_3 (0x008UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x00800000 */ 13728 #define UCPD_CFG1_RXORDSETEN_4 (0x010UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x01000000 */ 13729 #define UCPD_CFG1_RXORDSETEN_5 (0x020UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x02000000 */ 13730 #define UCPD_CFG1_RXORDSETEN_6 (0x040UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x04000000 */ 13731 #define UCPD_CFG1_RXORDSETEN_7 (0x080UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x08000000 */ 13732 #define UCPD_CFG1_RXORDSETEN_8 (0x100UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x10000000 */ 13733 #define UCPD_CFG1_TXDMAEN_Pos (29U) 13734 #define UCPD_CFG1_TXDMAEN_Msk (0x1UL << UCPD_CFG1_TXDMAEN_Pos) /*!< 0x20000000 */ 13735 #define UCPD_CFG1_TXDMAEN UCPD_CFG1_TXDMAEN_Msk /*!< DMA transmission requests enable */ 13736 #define UCPD_CFG1_RXDMAEN_Pos (30U) 13737 #define UCPD_CFG1_RXDMAEN_Msk (0x1UL << UCPD_CFG1_RXDMAEN_Pos) /*!< 0x40000000 */ 13738 #define UCPD_CFG1_RXDMAEN UCPD_CFG1_RXDMAEN_Msk /*!< DMA reception requests enable */ 13739 #define UCPD_CFG1_UCPDEN_Pos (31U) 13740 #define UCPD_CFG1_UCPDEN_Msk (0x1UL << UCPD_CFG1_UCPDEN_Pos) /*!< 0x80000000 */ 13741 #define UCPD_CFG1_UCPDEN UCPD_CFG1_UCPDEN_Msk /*!< USB Power Delivery Block Enable */ 13742 13743 /******************** Bits definition for UCPD_CFG2 register *******************/ 13744 #define UCPD_CFG2_RXFILTDIS_Pos (0U) 13745 #define UCPD_CFG2_RXFILTDIS_Msk (0x1UL << UCPD_CFG2_RXFILTDIS_Pos) /*!< 0x00000001 */ 13746 #define UCPD_CFG2_RXFILTDIS UCPD_CFG2_RXFILTDIS_Msk /*!< Enables an Rx pre-filter for the BMC decoder */ 13747 #define UCPD_CFG2_RXFILT2N3_Pos (1U) 13748 #define UCPD_CFG2_RXFILT2N3_Msk (0x1UL << UCPD_CFG2_RXFILT2N3_Pos) /*!< 0x00000002 */ 13749 #define UCPD_CFG2_RXFILT2N3 UCPD_CFG2_RXFILT2N3_Msk /*!< Controls the sampling method for an Rx pre-filter for the BMC decode */ 13750 #define UCPD_CFG2_FORCECLK_Pos (2U) 13751 #define UCPD_CFG2_FORCECLK_Msk (0x1UL << UCPD_CFG2_FORCECLK_Pos) /*!< 0x00000004 */ 13752 #define UCPD_CFG2_FORCECLK UCPD_CFG2_FORCECLK_Msk /*!< Controls forcing of the clock request UCPDCLK_REQ */ 13753 #define UCPD_CFG2_WUPEN_Pos (3U) 13754 #define UCPD_CFG2_WUPEN_Msk (0x1UL << UCPD_CFG2_WUPEN_Pos) /*!< 0x00000008 */ 13755 #define UCPD_CFG2_WUPEN UCPD_CFG2_WUPEN_Msk /*!< Wakeup from STOP enable */ 13756 13757 /******************** Bits definition for UCPD_CR register ********************/ 13758 #define UCPD_CR_TXMODE_Pos (0U) 13759 #define UCPD_CR_TXMODE_Msk (0x3UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000003 */ 13760 #define UCPD_CR_TXMODE UCPD_CR_TXMODE_Msk /*!< Type of Tx packet */ 13761 #define UCPD_CR_TXMODE_0 (0x1UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000001 */ 13762 #define UCPD_CR_TXMODE_1 (0x2UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000002 */ 13763 #define UCPD_CR_TXSEND_Pos (2U) 13764 #define UCPD_CR_TXSEND_Msk (0x1UL << UCPD_CR_TXSEND_Pos) /*!< 0x00000004 */ 13765 #define UCPD_CR_TXSEND UCPD_CR_TXSEND_Msk /*!< Type of Tx packet */ 13766 #define UCPD_CR_TXHRST_Pos (3U) 13767 #define UCPD_CR_TXHRST_Msk (0x1UL << UCPD_CR_TXHRST_Pos) /*!< 0x00000008 */ 13768 #define UCPD_CR_TXHRST UCPD_CR_TXHRST_Msk /*!< Command to send a Tx Hard Reset */ 13769 #define UCPD_CR_RXMODE_Pos (4U) 13770 #define UCPD_CR_RXMODE_Msk (0x1UL << UCPD_CR_RXMODE_Pos) /*!< 0x00000010 */ 13771 #define UCPD_CR_RXMODE UCPD_CR_RXMODE_Msk /*!< Receiver mode */ 13772 #define UCPD_CR_PHYRXEN_Pos (5U) 13773 #define UCPD_CR_PHYRXEN_Msk (0x1UL << UCPD_CR_PHYRXEN_Pos) /*!< 0x00000020 */ 13774 #define UCPD_CR_PHYRXEN UCPD_CR_PHYRXEN_Msk /*!< Controls enable of USB Power Delivery receiver */ 13775 #define UCPD_CR_PHYCCSEL_Pos (6U) 13776 #define UCPD_CR_PHYCCSEL_Msk (0x1UL << UCPD_CR_PHYCCSEL_Pos) /*!< 0x00000040 */ 13777 #define UCPD_CR_PHYCCSEL UCPD_CR_PHYCCSEL_Msk /*!< */ 13778 #define UCPD_CR_ANASUBMODE_Pos (7U) 13779 #define UCPD_CR_ANASUBMODE_Msk (0x3UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000180 */ 13780 #define UCPD_CR_ANASUBMODE UCPD_CR_ANASUBMODE_Msk /*!< Analog PHY sub-mode */ 13781 #define UCPD_CR_ANASUBMODE_0 (0x1UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000080 */ 13782 #define UCPD_CR_ANASUBMODE_1 (0x2UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000100 */ 13783 #define UCPD_CR_ANAMODE_Pos (9U) 13784 #define UCPD_CR_ANAMODE_Msk (0x1UL << UCPD_CR_ANAMODE_Pos) /*!< 0x00000200 */ 13785 #define UCPD_CR_ANAMODE UCPD_CR_ANAMODE_Msk /*!< Analog PHY working mode */ 13786 #define UCPD_CR_CCENABLE_Pos (10U) 13787 #define UCPD_CR_CCENABLE_Msk (0x3UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000C00 */ 13788 #define UCPD_CR_CCENABLE UCPD_CR_CCENABLE_Msk /*!< */ 13789 #define UCPD_CR_CCENABLE_0 (0x1UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000400 */ 13790 #define UCPD_CR_CCENABLE_1 (0x2UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000800 */ 13791 #define UCPD_CR_FRSRXEN_Pos (16U) 13792 #define UCPD_CR_FRSRXEN_Msk (0x1UL << UCPD_CR_FRSRXEN_Pos) /*!< 0x00010000 */ 13793 #define UCPD_CR_FRSRXEN UCPD_CR_FRSRXEN_Msk /*!< Enable FRS request detection function */ 13794 #define UCPD_CR_FRSTX_Pos (17U) 13795 #define UCPD_CR_FRSTX_Msk (0x1UL << UCPD_CR_FRSTX_Pos) /*!< 0x00020000 */ 13796 #define UCPD_CR_FRSTX UCPD_CR_FRSTX_Msk /*!< Signal Fast Role Swap request */ 13797 #define UCPD_CR_RDCH_Pos (18U) 13798 #define UCPD_CR_RDCH_Msk (0x1UL << UCPD_CR_RDCH_Pos) /*!< 0x00040000 */ 13799 #define UCPD_CR_RDCH UCPD_CR_RDCH_Msk /*!< */ 13800 #define UCPD_CR_CC1TCDIS_Pos (20U) 13801 #define UCPD_CR_CC1TCDIS_Msk (0x1UL << UCPD_CR_CC1TCDIS_Pos) /*!< 0x00100000 */ 13802 #define UCPD_CR_CC1TCDIS UCPD_CR_CC1TCDIS_Msk /*!< The bit allows the Type-C detector for CC0 to be disabled. */ 13803 #define UCPD_CR_CC2TCDIS_Pos (21U) 13804 #define UCPD_CR_CC2TCDIS_Msk (0x1UL << UCPD_CR_CC2TCDIS_Pos) /*!< 0x00200000 */ 13805 #define UCPD_CR_CC2TCDIS UCPD_CR_CC2TCDIS_Msk /*!< The bit allows the Type-C detector for CC2 to be disabled. */ 13806 13807 /******************** Bits definition for UCPD_IMR register *******************/ 13808 #define UCPD_IMR_TXISIE_Pos (0U) 13809 #define UCPD_IMR_TXISIE_Msk (0x1UL << UCPD_IMR_TXISIE_Pos) /*!< 0x00000001 */ 13810 #define UCPD_IMR_TXISIE UCPD_IMR_TXISIE_Msk /*!< Enable TXIS interrupt */ 13811 #define UCPD_IMR_TXMSGDISCIE_Pos (1U) 13812 #define UCPD_IMR_TXMSGDISCIE_Msk (0x1UL << UCPD_IMR_TXMSGDISCIE_Pos) /*!< 0x00000002 */ 13813 #define UCPD_IMR_TXMSGDISCIE UCPD_IMR_TXMSGDISCIE_Msk /*!< Enable TXMSGDISC interrupt */ 13814 #define UCPD_IMR_TXMSGSENTIE_Pos (2U) 13815 #define UCPD_IMR_TXMSGSENTIE_Msk (0x1UL << UCPD_IMR_TXMSGSENTIE_Pos) /*!< 0x00000004 */ 13816 #define UCPD_IMR_TXMSGSENTIE UCPD_IMR_TXMSGSENTIE_Msk /*!< Enable TXMSGSENT interrupt */ 13817 #define UCPD_IMR_TXMSGABTIE_Pos (3U) 13818 #define UCPD_IMR_TXMSGABTIE_Msk (0x1UL << UCPD_IMR_TXMSGABTIE_Pos) /*!< 0x00000008 */ 13819 #define UCPD_IMR_TXMSGABTIE UCPD_IMR_TXMSGABTIE_Msk /*!< Enable TXMSGABT interrupt */ 13820 #define UCPD_IMR_HRSTDISCIE_Pos (4U) 13821 #define UCPD_IMR_HRSTDISCIE_Msk (0x1UL << UCPD_IMR_HRSTDISCIE_Pos) /*!< 0x00000010 */ 13822 #define UCPD_IMR_HRSTDISCIE UCPD_IMR_HRSTDISCIE_Msk /*!< Enable HRSTDISC interrupt */ 13823 #define UCPD_IMR_HRSTSENTIE_Pos (5U) 13824 #define UCPD_IMR_HRSTSENTIE_Msk (0x1UL << UCPD_IMR_HRSTSENTIE_Pos) /*!< 0x00000020 */ 13825 #define UCPD_IMR_HRSTSENTIE UCPD_IMR_HRSTSENTIE_Msk /*!< Enable HRSTSENT interrupt */ 13826 #define UCPD_IMR_TXUNDIE_Pos (6U) 13827 #define UCPD_IMR_TXUNDIE_Msk (0x1UL << UCPD_IMR_TXUNDIE_Pos) /*!< 0x00000040 */ 13828 #define UCPD_IMR_TXUNDIE UCPD_IMR_TXUNDIE_Msk /*!< Enable TXUND interrupt */ 13829 #define UCPD_IMR_RXNEIE_Pos (8U) 13830 #define UCPD_IMR_RXNEIE_Msk (0x1UL << UCPD_IMR_RXNEIE_Pos) /*!< 0x00000100 */ 13831 #define UCPD_IMR_RXNEIE UCPD_IMR_RXNEIE_Msk /*!< Enable RXNE interrupt */ 13832 #define UCPD_IMR_RXORDDETIE_Pos (9U) 13833 #define UCPD_IMR_RXORDDETIE_Msk (0x1UL << UCPD_IMR_RXORDDETIE_Pos) /*!< 0x00000200 */ 13834 #define UCPD_IMR_RXORDDETIE UCPD_IMR_RXORDDETIE_Msk /*!< Enable RXORDDET interrupt */ 13835 #define UCPD_IMR_RXHRSTDETIE_Pos (10U) 13836 #define UCPD_IMR_RXHRSTDETIE_Msk (0x1UL << UCPD_IMR_RXHRSTDETIE_Pos) /*!< 0x00000400 */ 13837 #define UCPD_IMR_RXHRSTDETIE UCPD_IMR_RXHRSTDETIE_Msk /*!< Enable RXHRSTDET interrupt */ 13838 #define UCPD_IMR_RXOVRIE_Pos (11U) 13839 #define UCPD_IMR_RXOVRIE_Msk (0x1UL << UCPD_IMR_RXOVRIE_Pos) /*!< 0x00000800 */ 13840 #define UCPD_IMR_RXOVRIE UCPD_IMR_RXOVRIE_Msk /*!< Enable RXOVR interrupt */ 13841 #define UCPD_IMR_RXMSGENDIE_Pos (12U) 13842 #define UCPD_IMR_RXMSGENDIE_Msk (0x1UL << UCPD_IMR_RXMSGENDIE_Pos) /*!< 0x00001000 */ 13843 #define UCPD_IMR_RXMSGENDIE UCPD_IMR_RXMSGENDIE_Msk /*!< Enable RXMSGEND interrupt */ 13844 #define UCPD_IMR_TYPECEVT1IE_Pos (14U) 13845 #define UCPD_IMR_TYPECEVT1IE_Msk (0x1UL << UCPD_IMR_TYPECEVT1IE_Pos) /*!< 0x00004000 */ 13846 #define UCPD_IMR_TYPECEVT1IE UCPD_IMR_TYPECEVT1IE_Msk /*!< Enable TYPECEVT1IE interrupt */ 13847 #define UCPD_IMR_TYPECEVT2IE_Pos (15U) 13848 #define UCPD_IMR_TYPECEVT2IE_Msk (0x1UL << UCPD_IMR_TYPECEVT2IE_Pos) /*!< 0x00008000 */ 13849 #define UCPD_IMR_TYPECEVT2IE UCPD_IMR_TYPECEVT2IE_Msk /*!< Enable TYPECEVT2IE interrupt */ 13850 #define UCPD_IMR_FRSEVTIE_Pos (20U) 13851 #define UCPD_IMR_FRSEVTIE_Msk (0x1UL << UCPD_IMR_FRSEVTIE_Pos) /*!< 0x00100000 */ 13852 #define UCPD_IMR_FRSEVTIE UCPD_IMR_FRSEVTIE_Msk /*!< Fast Role Swap interrupt */ 13853 13854 /******************** Bits definition for UCPD_SR register ********************/ 13855 #define UCPD_SR_TXIS_Pos (0U) 13856 #define UCPD_SR_TXIS_Msk (0x1UL << UCPD_SR_TXIS_Pos) /*!< 0x00000001 */ 13857 #define UCPD_SR_TXIS UCPD_SR_TXIS_Msk /*!< Transmit interrupt status */ 13858 #define UCPD_SR_TXMSGDISC_Pos (1U) 13859 #define UCPD_SR_TXMSGDISC_Msk (0x1UL << UCPD_SR_TXMSGDISC_Pos) /*!< 0x00000002 */ 13860 #define UCPD_SR_TXMSGDISC UCPD_SR_TXMSGDISC_Msk /*!< Transmit message discarded interrupt */ 13861 #define UCPD_SR_TXMSGSENT_Pos (2U) 13862 #define UCPD_SR_TXMSGSENT_Msk (0x1UL << UCPD_SR_TXMSGSENT_Pos) /*!< 0x00000004 */ 13863 #define UCPD_SR_TXMSGSENT UCPD_SR_TXMSGSENT_Msk /*!< Transmit message sent interrupt */ 13864 #define UCPD_SR_TXMSGABT_Pos (3U) 13865 #define UCPD_SR_TXMSGABT_Msk (0x1UL << UCPD_SR_TXMSGABT_Pos) /*!< 0x00000008 */ 13866 #define UCPD_SR_TXMSGABT UCPD_SR_TXMSGABT_Msk /*!< Transmit message abort interrupt */ 13867 #define UCPD_SR_HRSTDISC_Pos (4U) 13868 #define UCPD_SR_HRSTDISC_Msk (0x1UL << UCPD_SR_HRSTDISC_Pos) /*!< 0x00000010 */ 13869 #define UCPD_SR_HRSTDISC UCPD_SR_HRSTDISC_Msk /*!< HRST discarded interrupt */ 13870 #define UCPD_SR_HRSTSENT_Pos (5U) 13871 #define UCPD_SR_HRSTSENT_Msk (0x1UL << UCPD_SR_HRSTSENT_Pos) /*!< 0x00000020 */ 13872 #define UCPD_SR_HRSTSENT UCPD_SR_HRSTSENT_Msk /*!< HRST sent interrupt */ 13873 #define UCPD_SR_TXUND_Pos (6U) 13874 #define UCPD_SR_TXUND_Msk (0x1UL << UCPD_SR_TXUND_Pos) /*!< 0x00000040 */ 13875 #define UCPD_SR_TXUND UCPD_SR_TXUND_Msk /*!< Tx data underrun condition interrupt */ 13876 #define UCPD_SR_RXNE_Pos (8U) 13877 #define UCPD_SR_RXNE_Msk (0x1UL << UCPD_SR_RXNE_Pos) /*!< 0x00000100 */ 13878 #define UCPD_SR_RXNE UCPD_SR_RXNE_Msk /*!< Receive data register not empty interrupt */ 13879 #define UCPD_SR_RXORDDET_Pos (9U) 13880 #define UCPD_SR_RXORDDET_Msk (0x1UL << UCPD_SR_RXORDDET_Pos) /*!< 0x00000200 */ 13881 #define UCPD_SR_RXORDDET UCPD_SR_RXORDDET_Msk /*!< Rx ordered set (4 K-codes) detected interrupt */ 13882 #define UCPD_SR_RXHRSTDET_Pos (10U) 13883 #define UCPD_SR_RXHRSTDET_Msk (0x1UL << UCPD_SR_RXHRSTDET_Pos) /*!< 0x00000400 */ 13884 #define UCPD_SR_RXHRSTDET UCPD_SR_RXHRSTDET_Msk /*!< Rx Hard Reset detect interrupt */ 13885 #define UCPD_SR_RXOVR_Pos (11U) 13886 #define UCPD_SR_RXOVR_Msk (0x1UL << UCPD_SR_RXOVR_Pos) /*!< 0x00000800 */ 13887 #define UCPD_SR_RXOVR UCPD_SR_RXOVR_Msk /*!< Rx data overflow interrupt */ 13888 #define UCPD_SR_RXMSGEND_Pos (12U) 13889 #define UCPD_SR_RXMSGEND_Msk (0x1UL << UCPD_SR_RXMSGEND_Pos) /*!< 0x00001000 */ 13890 #define UCPD_SR_RXMSGEND UCPD_SR_RXMSGEND_Msk /*!< Rx message received */ 13891 #define UCPD_SR_RXERR_Pos (13U) 13892 #define UCPD_SR_RXERR_Msk (0x1UL << UCPD_SR_RXERR_Pos) /*!< 0x00002000 */ 13893 #define UCPD_SR_RXERR UCPD_SR_RXERR_Msk /*!< RX Error */ 13894 #define UCPD_SR_TYPECEVT1_Pos (14U) 13895 #define UCPD_SR_TYPECEVT1_Msk (0x1UL << UCPD_SR_TYPECEVT1_Pos) /*!< 0x00004000 */ 13896 #define UCPD_SR_TYPECEVT1 UCPD_SR_TYPECEVT1_Msk /*!< Type C voltage level event on CC1 */ 13897 #define UCPD_SR_TYPECEVT2_Pos (15U) 13898 #define UCPD_SR_TYPECEVT2_Msk (0x1UL << UCPD_SR_TYPECEVT2_Pos) /*!< 0x00008000 */ 13899 #define UCPD_SR_TYPECEVT2 UCPD_SR_TYPECEVT2_Msk /*!< Type C voltage level event on CC2 */ 13900 #define UCPD_SR_TYPEC_VSTATE_CC1_Pos (16U) 13901 #define UCPD_SR_TYPEC_VSTATE_CC1_Msk (0x3UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos)/*!< 0x00030000 */ 13902 #define UCPD_SR_TYPEC_VSTATE_CC1 UCPD_SR_TYPEC_VSTATE_CC1_Msk /*!< Status of DC level on CC1 pin */ 13903 #define UCPD_SR_TYPEC_VSTATE_CC1_0 (0x1UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos)/*!< 0x00010000 */ 13904 #define UCPD_SR_TYPEC_VSTATE_CC1_1 (0x2UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos)/*!< 0x00020000 */ 13905 #define UCPD_SR_TYPEC_VSTATE_CC2_Pos (18U) 13906 #define UCPD_SR_TYPEC_VSTATE_CC2_Msk (0x3UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos)/*!< 0x000C0000 */ 13907 #define UCPD_SR_TYPEC_VSTATE_CC2 UCPD_SR_TYPEC_VSTATE_CC2_Msk /*!<Status of DC level on CC2 pin */ 13908 #define UCPD_SR_TYPEC_VSTATE_CC2_0 (0x1UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos)/*!< 0x00040000 */ 13909 #define UCPD_SR_TYPEC_VSTATE_CC2_1 (0x2UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos)/*!< 0x00080000 */ 13910 #define UCPD_SR_FRSEVT_Pos (20U) 13911 #define UCPD_SR_FRSEVT_Msk (0x1UL << UCPD_SR_FRSEVT_Pos) /*!< 0x00100000 */ 13912 #define UCPD_SR_FRSEVT UCPD_SR_FRSEVT_Msk /*!< Fast Role Swap detection event */ 13913 13914 /******************** Bits definition for UCPD_ICR register *******************/ 13915 #define UCPD_ICR_TXMSGDISCCF_Pos (1U) 13916 #define UCPD_ICR_TXMSGDISCCF_Msk (0x1UL << UCPD_ICR_TXMSGDISCCF_Pos) /*!< 0x00000002 */ 13917 #define UCPD_ICR_TXMSGDISCCF UCPD_ICR_TXMSGDISCCF_Msk /*!< Tx message discarded flag (TXMSGDISC) clear */ 13918 #define UCPD_ICR_TXMSGSENTCF_Pos (2U) 13919 #define UCPD_ICR_TXMSGSENTCF_Msk (0x1UL << UCPD_ICR_TXMSGSENTCF_Pos) /*!< 0x00000004 */ 13920 #define UCPD_ICR_TXMSGSENTCF UCPD_ICR_TXMSGSENTCF_Msk /*!< Tx message sent flag (TXMSGSENT) clear */ 13921 #define UCPD_ICR_TXMSGABTCF_Pos (3U) 13922 #define UCPD_ICR_TXMSGABTCF_Msk (0x1UL << UCPD_ICR_TXMSGABTCF_Pos) /*!< 0x00000008 */ 13923 #define UCPD_ICR_TXMSGABTCF UCPD_ICR_TXMSGABTCF_Msk /*!< Tx message abort flag (TXMSGABT) clear */ 13924 #define UCPD_ICR_HRSTDISCCF_Pos (4U) 13925 #define UCPD_ICR_HRSTDISCCF_Msk (0x1UL << UCPD_ICR_HRSTDISCCF_Pos) /*!< 0x00000010 */ 13926 #define UCPD_ICR_HRSTDISCCF UCPD_ICR_HRSTDISCCF_Msk /*!< Hard reset discarded flag (HRSTDISC) clear */ 13927 #define UCPD_ICR_HRSTSENTCF_Pos (5U) 13928 #define UCPD_ICR_HRSTSENTCF_Msk (0x1UL << UCPD_ICR_HRSTSENTCF_Pos) /*!< 0x00000020 */ 13929 #define UCPD_ICR_HRSTSENTCF UCPD_ICR_HRSTSENTCF_Msk /*!< Hard reset sent flag (HRSTSENT) clear */ 13930 #define UCPD_ICR_TXUNDCF_Pos (6U) 13931 #define UCPD_ICR_TXUNDCF_Msk (0x1UL << UCPD_ICR_TXUNDCF_Pos) /*!< 0x00000040 */ 13932 #define UCPD_ICR_TXUNDCF UCPD_ICR_TXUNDCF_Msk /*!< Tx underflow flag (TXUND) clear */ 13933 #define UCPD_ICR_RXORDDETCF_Pos (9U) 13934 #define UCPD_ICR_RXORDDETCF_Msk (0x1UL << UCPD_ICR_RXORDDETCF_Pos) /*!< 0x00000200 */ 13935 #define UCPD_ICR_RXORDDETCF UCPD_ICR_RXORDDETCF_Msk /*!< Rx ordered set detect flag (RXORDDET) clear */ 13936 #define UCPD_ICR_RXHRSTDETCF_Pos (10U) 13937 #define UCPD_ICR_RXHRSTDETCF_Msk (0x1UL << UCPD_ICR_RXHRSTDETCF_Pos) /*!< 0x00000400 */ 13938 #define UCPD_ICR_RXHRSTDETCF UCPD_ICR_RXHRSTDETCF_Msk /*!< Rx Hard Reset detected flag (RXHRSTDET) clear */ 13939 #define UCPD_ICR_RXOVRCF_Pos (11U) 13940 #define UCPD_ICR_RXOVRCF_Msk (0x1UL << UCPD_ICR_RXOVRCF_Pos) /*!< 0x00000800 */ 13941 #define UCPD_ICR_RXOVRCF UCPD_ICR_RXOVRCF_Msk /*!< Rx overflow flag (RXOVR) clear */ 13942 #define UCPD_ICR_RXMSGENDCF_Pos (12U) 13943 #define UCPD_ICR_RXMSGENDCF_Msk (0x1UL << UCPD_ICR_RXMSGENDCF_Pos) /*!< 0x00001000 */ 13944 #define UCPD_ICR_RXMSGENDCF UCPD_ICR_RXMSGENDCF_Msk /*!< Rx message received flag (RXMSGEND) clear */ 13945 #define UCPD_ICR_TYPECEVT1CF_Pos (14U) 13946 #define UCPD_ICR_TYPECEVT1CF_Msk (0x1UL << UCPD_ICR_TYPECEVT1CF_Pos) /*!< 0x00004000 */ 13947 #define UCPD_ICR_TYPECEVT1CF UCPD_ICR_TYPECEVT1CF_Msk /*!< TypeC event (CC1) flag (TYPECEVT1) clear */ 13948 #define UCPD_ICR_TYPECEVT2CF_Pos (15U) 13949 #define UCPD_ICR_TYPECEVT2CF_Msk (0x1UL << UCPD_ICR_TYPECEVT2CF_Pos) /*!< 0x00008000 */ 13950 #define UCPD_ICR_TYPECEVT2CF UCPD_ICR_TYPECEVT2CF_Msk /*!< TypeC event (CC2) flag (TYPECEVT2) clear */ 13951 #define UCPD_ICR_FRSEVTCF_Pos (20U) 13952 #define UCPD_ICR_FRSEVTCF_Msk (0x1UL << UCPD_ICR_FRSEVTCF_Pos) /*!< 0x00100000 */ 13953 #define UCPD_ICR_FRSEVTCF UCPD_ICR_FRSEVTCF_Msk /*!< Fast Role Swap event flag clear */ 13954 13955 /******************** Bits definition for UCPD_TXORDSET register **************/ 13956 #define UCPD_TX_ORDSET_TXORDSET_Pos (0U) 13957 #define UCPD_TX_ORDSET_TXORDSET_Msk (0xFFFFFUL << UCPD_TX_ORDSET_TXORDSET_Pos)/*!< 0x000FFFFF */ 13958 #define UCPD_TX_ORDSET_TXORDSET UCPD_TX_ORDSET_TXORDSET_Msk /*!< Tx Ordered Set */ 13959 13960 /******************** Bits definition for UCPD_TXPAYSZ register ****************/ 13961 #define UCPD_TX_PAYSZ_TXPAYSZ_Pos (0U) 13962 #define UCPD_TX_PAYSZ_TXPAYSZ_Msk (0x3FFUL << UCPD_TX_PAYSZ_TXPAYSZ_Pos)/*!< 0x000003FF */ 13963 #define UCPD_TX_PAYSZ_TXPAYSZ UCPD_TX_PAYSZ_TXPAYSZ_Msk /*!< Tx payload size in bytes */ 13964 13965 /******************** Bits definition for UCPD_TXDR register *******************/ 13966 #define UCPD_TXDR_TXDATA_Pos (0U) 13967 #define UCPD_TXDR_TXDATA_Msk (0xFFUL << UCPD_TXDR_TXDATA_Pos) /*!< 0x000000FF */ 13968 #define UCPD_TXDR_TXDATA UCPD_TXDR_TXDATA_Msk /*!< Tx Data Register */ 13969 13970 /******************** Bits definition for UCPD_RXORDSET register **************/ 13971 #define UCPD_RX_ORDSET_RXORDSET_Pos (0U) 13972 #define UCPD_RX_ORDSET_RXORDSET_Msk (0x7UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000007 */ 13973 #define UCPD_RX_ORDSET_RXORDSET UCPD_RX_ORDSET_RXORDSET_Msk /*!< Rx Ordered Set Code detected */ 13974 #define UCPD_RX_ORDSET_RXORDSET_0 (0x1UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000001 */ 13975 #define UCPD_RX_ORDSET_RXORDSET_1 (0x2UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000002 */ 13976 #define UCPD_RX_ORDSET_RXORDSET_2 (0x4UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000004 */ 13977 #define UCPD_RX_ORDSET_RXSOP3OF4_Pos (3U) 13978 #define UCPD_RX_ORDSET_RXSOP3OF4_Msk (0x1UL << UCPD_RX_ORDSET_RXSOP3OF4_Pos)/*!< 0x00000008 */ 13979 #define UCPD_RX_ORDSET_RXSOP3OF4 UCPD_RX_ORDSET_RXSOP3OF4_Msk /*!< Rx Ordered Set Debug indication */ 13980 #define UCPD_RX_ORDSET_RXSOPKINVALID_Pos (4U) 13981 #define UCPD_RX_ORDSET_RXSOPKINVALID_Msk (0x7UL << UCPD_RX_ORDSET_RXSOPKINVALID_Pos)/*!< 0x00000070 */ 13982 #define UCPD_RX_ORDSET_RXSOPKINVALID UCPD_RX_ORDSET_RXSOPKINVALID_Msk /*!< Rx Ordered Set corrupted K-Codes (Debug) */ 13983 13984 /******************** Bits definition for UCPD_RXPAYSZ register ****************/ 13985 #define UCPD_RX_PAYSZ_RXPAYSZ_Pos (0U) 13986 #define UCPD_RX_PAYSZ_RXPAYSZ_Msk (0x3FFUL << UCPD_RX_PAYSZ_RXPAYSZ_Pos)/*!< 0x000003FF */ 13987 #define UCPD_RX_PAYSZ_RXPAYSZ UCPD_RX_PAYSZ_RXPAYSZ_Msk /*!< Rx payload size in bytes */ 13988 13989 /******************** Bits definition for UCPD_RXDR register *******************/ 13990 #define UCPD_RXDR_RXDATA_Pos (0U) 13991 #define UCPD_RXDR_RXDATA_Msk (0xFFUL << UCPD_RXDR_RXDATA_Pos) /*!< 0x000000FF */ 13992 #define UCPD_RXDR_RXDATA UCPD_RXDR_RXDATA_Msk /*!< 8-bit receive data */ 13993 13994 /******************** Bits definition for UCPD_RXORDEXT1 register **************/ 13995 #define UCPD_RX_ORDEXT1_RXSOPX1_Pos (0U) 13996 #define UCPD_RX_ORDEXT1_RXSOPX1_Msk (0xFFFFFUL << UCPD_RX_ORDEXT1_RXSOPX1_Pos)/*!< 0x000FFFFF */ 13997 #define UCPD_RX_ORDEXT1_RXSOPX1 UCPD_RX_ORDEXT1_RXSOPX1_Msk /*!< RX Ordered Set Extension Register 1 */ 13998 13999 /******************** Bits definition for UCPD_RXORDEXT2 register **************/ 14000 #define UCPD_RX_ORDEXT2_RXSOPX2_Pos (0U) 14001 #define UCPD_RX_ORDEXT2_RXSOPX2_Msk (0xFFFFFUL << UCPD_RX_ORDEXT2_RXSOPX2_Pos)/*!< 0x000FFFFF */ 14002 #define UCPD_RX_ORDEXT2_RXSOPX2 UCPD_RX_ORDEXT2_RXSOPX2_Msk /*!< RX Ordered Set Extension Register 1 */ 14003 14004 /******************************************************************************/ 14005 /* */ 14006 /* Window WATCHDOG */ 14007 /* */ 14008 /******************************************************************************/ 14009 /******************* Bit definition for WWDG_CR register ********************/ 14010 #define WWDG_CR_T_Pos (0U) 14011 #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */ 14012 #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */ 14013 #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */ 14014 #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */ 14015 #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */ 14016 #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */ 14017 #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */ 14018 #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */ 14019 #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */ 14020 14021 #define WWDG_CR_WDGA_Pos (7U) 14022 #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ 14023 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */ 14024 14025 /******************* Bit definition for WWDG_CFR register *******************/ 14026 #define WWDG_CFR_W_Pos (0U) 14027 #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */ 14028 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */ 14029 #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */ 14030 #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */ 14031 #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */ 14032 #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */ 14033 #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */ 14034 #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */ 14035 #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */ 14036 14037 #define WWDG_CFR_WDGTB_Pos (11U) 14038 #define WWDG_CFR_WDGTB_Msk (0x7UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00003800 */ 14039 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[2:0] bits (Timer Base) */ 14040 #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000800 */ 14041 #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00001000 */ 14042 #define WWDG_CFR_WDGTB_2 (0x4UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00002000 */ 14043 14044 #define WWDG_CFR_EWI_Pos (9U) 14045 #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ 14046 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */ 14047 14048 /******************* Bit definition for WWDG_SR register ********************/ 14049 #define WWDG_SR_EWIF_Pos (0U) 14050 #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ 14051 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */ 14052 14053 /** 14054 * @} 14055 */ 14056 14057 /** 14058 * @} 14059 */ 14060 14061 /** @addtogroup Exported_macros 14062 * @{ 14063 */ 14064 14065 /******************************* ADC Instances ********************************/ 14066 #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \ 14067 ((INSTANCE) == ADC2) || \ 14068 ((INSTANCE) == ADC3) || \ 14069 ((INSTANCE) == ADC4) || \ 14070 ((INSTANCE) == ADC5)) 14071 14072 #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \ 14073 ((INSTANCE) == ADC3)) 14074 14075 #define IS_ADC_COMMON_INSTANCE(INSTANCE) (((INSTANCE) == ADC12_COMMON) || \ 14076 ((INSTANCE) == ADC345_COMMON) ) 14077 14078 /******************************* AES Instances ********************************/ 14079 #define IS_AES_ALL_INSTANCE(INSTANCE) ((INSTANCE) == AES) 14080 14081 /******************************** FDCAN Instances ******************************/ 14082 #define IS_FDCAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == FDCAN1) || \ 14083 ((INSTANCE) == FDCAN2) || \ 14084 ((INSTANCE) == FDCAN3)) 14085 14086 #define IS_FDCAN_CONFIG_INSTANCE(INSTANCE) ((INSTANCE) == FDCAN_CONFIG) 14087 /******************************** COMP Instances ******************************/ 14088 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \ 14089 ((INSTANCE) == COMP2) || \ 14090 ((INSTANCE) == COMP3) || \ 14091 ((INSTANCE) == COMP4) || \ 14092 ((INSTANCE) == COMP5) || \ 14093 ((INSTANCE) == COMP6) || \ 14094 ((INSTANCE) == COMP7)) 14095 14096 /******************************* CORDIC Instances *****************************/ 14097 #define IS_CORDIC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CORDIC) 14098 14099 /******************************* CRC Instances ********************************/ 14100 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) 14101 14102 /******************************* DAC Instances ********************************/ 14103 #define IS_DAC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DAC1) || \ 14104 ((INSTANCE) == DAC2) || \ 14105 ((INSTANCE) == DAC3) || \ 14106 ((INSTANCE) == DAC4)) 14107 14108 14109 /******************************** DMA Instances *******************************/ 14110 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ 14111 ((INSTANCE) == DMA1_Channel2) || \ 14112 ((INSTANCE) == DMA1_Channel3) || \ 14113 ((INSTANCE) == DMA1_Channel4) || \ 14114 ((INSTANCE) == DMA1_Channel5) || \ 14115 ((INSTANCE) == DMA1_Channel6) || \ 14116 ((INSTANCE) == DMA1_Channel7) || \ 14117 ((INSTANCE) == DMA1_Channel8) || \ 14118 ((INSTANCE) == DMA2_Channel1) || \ 14119 ((INSTANCE) == DMA2_Channel2) || \ 14120 ((INSTANCE) == DMA2_Channel3) || \ 14121 ((INSTANCE) == DMA2_Channel4) || \ 14122 ((INSTANCE) == DMA2_Channel5) || \ 14123 ((INSTANCE) == DMA2_Channel6) || \ 14124 ((INSTANCE) == DMA2_Channel7) || \ 14125 ((INSTANCE) == DMA2_Channel8)) 14126 14127 #define IS_DMA_REQUEST_GEN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMAMUX1_RequestGenerator0) || \ 14128 ((INSTANCE) == DMAMUX1_RequestGenerator1) || \ 14129 ((INSTANCE) == DMAMUX1_RequestGenerator2) || \ 14130 ((INSTANCE) == DMAMUX1_RequestGenerator3)) 14131 14132 /******************************* FMAC Instances *******************************/ 14133 #define IS_FMAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == FMAC) 14134 14135 /******************************* GPIO Instances *******************************/ 14136 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ 14137 ((INSTANCE) == GPIOB) || \ 14138 ((INSTANCE) == GPIOC) || \ 14139 ((INSTANCE) == GPIOD) || \ 14140 ((INSTANCE) == GPIOE) || \ 14141 ((INSTANCE) == GPIOF) || \ 14142 ((INSTANCE) == GPIOG)) 14143 14144 /******************************* GPIO AF Instances ****************************/ 14145 #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) 14146 14147 /**************************** GPIO Lock Instances *****************************/ 14148 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) 14149 14150 /******************************** I2C Instances *******************************/ 14151 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ 14152 ((INSTANCE) == I2C2) || \ 14153 ((INSTANCE) == I2C3) || \ 14154 ((INSTANCE) == I2C4)) 14155 14156 /****************** I2C Instances : wakeup capability from stop modes *********/ 14157 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE) 14158 14159 /****************************** OPAMP Instances *******************************/ 14160 #define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1) || \ 14161 ((INSTANCE) == OPAMP2) || \ 14162 ((INSTANCE) == OPAMP3) || \ 14163 ((INSTANCE) == OPAMP4) || \ 14164 ((INSTANCE) == OPAMP5) || \ 14165 ((INSTANCE) == OPAMP6)) 14166 14167 /******************************** PCD Instances *******************************/ 14168 #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB) 14169 14170 /******************************* QSPI Instances *******************************/ 14171 #define IS_QSPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == QUADSPI) 14172 14173 /******************************* RNG Instances ********************************/ 14174 #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG) 14175 14176 /****************************** RTC Instances *********************************/ 14177 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) 14178 14179 #define IS_TAMP_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TAMP) 14180 14181 /****************************** SMBUS Instances *******************************/ 14182 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ 14183 ((INSTANCE) == I2C2) || \ 14184 ((INSTANCE) == I2C3) || \ 14185 ((INSTANCE) == I2C4)) 14186 14187 /******************************** SAI Instances *******************************/ 14188 #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || ((INSTANCE) == SAI1_Block_B)) 14189 14190 /******************************** SPI Instances *******************************/ 14191 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ 14192 ((INSTANCE) == SPI2) || \ 14193 ((INSTANCE) == SPI3) || \ 14194 ((INSTANCE) == SPI4)) 14195 14196 /******************************** I2S Instances *******************************/ 14197 #define IS_I2S_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SPI2) || \ 14198 ((__INSTANCE__) == SPI3)) 14199 14200 /****************** LPTIM Instances : All supported instances *****************/ 14201 #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1) 14202 14203 /****************** LPTIM Instances : supporting encoder interface **************/ 14204 #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1) 14205 14206 /****************** LPTIM Instances : All supported instances *****************/ 14207 #define IS_LPTIM_ENCODER_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1) 14208 14209 /****************** TIM Instances : All supported instances *******************/ 14210 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14211 ((INSTANCE) == TIM2) || \ 14212 ((INSTANCE) == TIM3) || \ 14213 ((INSTANCE) == TIM4) || \ 14214 ((INSTANCE) == TIM5) || \ 14215 ((INSTANCE) == TIM6) || \ 14216 ((INSTANCE) == TIM7) || \ 14217 ((INSTANCE) == TIM8) || \ 14218 ((INSTANCE) == TIM15) || \ 14219 ((INSTANCE) == TIM16) || \ 14220 ((INSTANCE) == TIM17) || \ 14221 ((INSTANCE) == TIM20)) 14222 14223 /****************** TIM Instances : supporting 32 bits counter ****************/ 14224 14225 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ 14226 ((INSTANCE) == TIM5)) 14227 14228 /****************** TIM Instances : supporting the break function *************/ 14229 #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14230 ((INSTANCE) == TIM8) || \ 14231 ((INSTANCE) == TIM15) || \ 14232 ((INSTANCE) == TIM16) || \ 14233 ((INSTANCE) == TIM17) || \ 14234 ((INSTANCE) == TIM20)) 14235 14236 /************** TIM Instances : supporting Break source selection *************/ 14237 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14238 ((INSTANCE) == TIM8) || \ 14239 ((INSTANCE) == TIM15) || \ 14240 ((INSTANCE) == TIM16) || \ 14241 ((INSTANCE) == TIM17) || \ 14242 ((INSTANCE) == TIM20)) 14243 14244 /****************** TIM Instances : supporting 2 break inputs *****************/ 14245 #define IS_TIM_BKIN2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14246 ((INSTANCE) == TIM8) || \ 14247 ((INSTANCE) == TIM20)) 14248 14249 /************* TIM Instances : at least 1 capture/compare channel *************/ 14250 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14251 ((INSTANCE) == TIM2) || \ 14252 ((INSTANCE) == TIM3) || \ 14253 ((INSTANCE) == TIM4) || \ 14254 ((INSTANCE) == TIM5) || \ 14255 ((INSTANCE) == TIM8) || \ 14256 ((INSTANCE) == TIM15) || \ 14257 ((INSTANCE) == TIM16) || \ 14258 ((INSTANCE) == TIM17) || \ 14259 ((INSTANCE) == TIM20)) 14260 14261 /************ TIM Instances : at least 2 capture/compare channels *************/ 14262 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14263 ((INSTANCE) == TIM2) || \ 14264 ((INSTANCE) == TIM3) || \ 14265 ((INSTANCE) == TIM4) || \ 14266 ((INSTANCE) == TIM5) || \ 14267 ((INSTANCE) == TIM8) || \ 14268 ((INSTANCE) == TIM15) || \ 14269 ((INSTANCE) == TIM20)) 14270 14271 /************ TIM Instances : at least 3 capture/compare channels *************/ 14272 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14273 ((INSTANCE) == TIM2) || \ 14274 ((INSTANCE) == TIM3) || \ 14275 ((INSTANCE) == TIM4) || \ 14276 ((INSTANCE) == TIM5) || \ 14277 ((INSTANCE) == TIM8) || \ 14278 ((INSTANCE) == TIM20)) 14279 14280 /************ TIM Instances : at least 4 capture/compare channels *************/ 14281 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14282 ((INSTANCE) == TIM2) || \ 14283 ((INSTANCE) == TIM3) || \ 14284 ((INSTANCE) == TIM4) || \ 14285 ((INSTANCE) == TIM5) || \ 14286 ((INSTANCE) == TIM8) || \ 14287 ((INSTANCE) == TIM20)) 14288 14289 /****************** TIM Instances : at least 5 capture/compare channels *******/ 14290 #define IS_TIM_CC5_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14291 ((INSTANCE) == TIM8) || \ 14292 ((INSTANCE) == TIM20)) 14293 14294 /****************** TIM Instances : at least 6 capture/compare channels *******/ 14295 #define IS_TIM_CC6_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14296 ((INSTANCE) == TIM8) || \ 14297 ((INSTANCE) == TIM20)) 14298 14299 /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/ 14300 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14301 ((INSTANCE) == TIM8) || \ 14302 ((INSTANCE) == TIM15) || \ 14303 ((INSTANCE) == TIM16) || \ 14304 ((INSTANCE) == TIM17) || \ 14305 ((INSTANCE) == TIM20)) 14306 14307 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/ 14308 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14309 ((INSTANCE) == TIM2) || \ 14310 ((INSTANCE) == TIM3) || \ 14311 ((INSTANCE) == TIM4) || \ 14312 ((INSTANCE) == TIM5) || \ 14313 ((INSTANCE) == TIM6) || \ 14314 ((INSTANCE) == TIM7) || \ 14315 ((INSTANCE) == TIM8) || \ 14316 ((INSTANCE) == TIM15) || \ 14317 ((INSTANCE) == TIM16) || \ 14318 ((INSTANCE) == TIM17) || \ 14319 ((INSTANCE) == TIM20)) 14320 14321 /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/ 14322 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14323 ((INSTANCE) == TIM2) || \ 14324 ((INSTANCE) == TIM3) || \ 14325 ((INSTANCE) == TIM4) || \ 14326 ((INSTANCE) == TIM5) || \ 14327 ((INSTANCE) == TIM8) || \ 14328 ((INSTANCE) == TIM15) || \ 14329 ((INSTANCE) == TIM16) || \ 14330 ((INSTANCE) == TIM17) || \ 14331 ((INSTANCE) == TIM20)) 14332 14333 /******************** TIM Instances : DMA burst feature ***********************/ 14334 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14335 ((INSTANCE) == TIM2) || \ 14336 ((INSTANCE) == TIM3) || \ 14337 ((INSTANCE) == TIM4) || \ 14338 ((INSTANCE) == TIM5) || \ 14339 ((INSTANCE) == TIM8) || \ 14340 ((INSTANCE) == TIM15) || \ 14341 ((INSTANCE) == TIM16) || \ 14342 ((INSTANCE) == TIM17) || \ 14343 ((INSTANCE) == TIM20)) 14344 14345 /******************* TIM Instances : output(s) available **********************/ 14346 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ 14347 ((((INSTANCE) == TIM1) && \ 14348 (((CHANNEL) == TIM_CHANNEL_1) || \ 14349 ((CHANNEL) == TIM_CHANNEL_2) || \ 14350 ((CHANNEL) == TIM_CHANNEL_3) || \ 14351 ((CHANNEL) == TIM_CHANNEL_4) || \ 14352 ((CHANNEL) == TIM_CHANNEL_5) || \ 14353 ((CHANNEL) == TIM_CHANNEL_6))) \ 14354 || \ 14355 (((INSTANCE) == TIM2) && \ 14356 (((CHANNEL) == TIM_CHANNEL_1) || \ 14357 ((CHANNEL) == TIM_CHANNEL_2) || \ 14358 ((CHANNEL) == TIM_CHANNEL_3) || \ 14359 ((CHANNEL) == TIM_CHANNEL_4))) \ 14360 || \ 14361 (((INSTANCE) == TIM3) && \ 14362 (((CHANNEL) == TIM_CHANNEL_1) || \ 14363 ((CHANNEL) == TIM_CHANNEL_2) || \ 14364 ((CHANNEL) == TIM_CHANNEL_3) || \ 14365 ((CHANNEL) == TIM_CHANNEL_4))) \ 14366 || \ 14367 (((INSTANCE) == TIM4) && \ 14368 (((CHANNEL) == TIM_CHANNEL_1) || \ 14369 ((CHANNEL) == TIM_CHANNEL_2) || \ 14370 ((CHANNEL) == TIM_CHANNEL_3) || \ 14371 ((CHANNEL) == TIM_CHANNEL_4))) \ 14372 || \ 14373 (((INSTANCE) == TIM5) && \ 14374 (((CHANNEL) == TIM_CHANNEL_1) || \ 14375 ((CHANNEL) == TIM_CHANNEL_2) || \ 14376 ((CHANNEL) == TIM_CHANNEL_3) || \ 14377 ((CHANNEL) == TIM_CHANNEL_4))) \ 14378 || \ 14379 (((INSTANCE) == TIM8) && \ 14380 (((CHANNEL) == TIM_CHANNEL_1) || \ 14381 ((CHANNEL) == TIM_CHANNEL_2) || \ 14382 ((CHANNEL) == TIM_CHANNEL_3) || \ 14383 ((CHANNEL) == TIM_CHANNEL_4) || \ 14384 ((CHANNEL) == TIM_CHANNEL_5) || \ 14385 ((CHANNEL) == TIM_CHANNEL_6))) \ 14386 || \ 14387 (((INSTANCE) == TIM15) && \ 14388 (((CHANNEL) == TIM_CHANNEL_1) || \ 14389 ((CHANNEL) == TIM_CHANNEL_2))) \ 14390 || \ 14391 (((INSTANCE) == TIM16) && \ 14392 (((CHANNEL) == TIM_CHANNEL_1))) \ 14393 || \ 14394 (((INSTANCE) == TIM17) && \ 14395 (((CHANNEL) == TIM_CHANNEL_1))) \ 14396 || \ 14397 (((INSTANCE) == TIM20) && \ 14398 (((CHANNEL) == TIM_CHANNEL_1) || \ 14399 ((CHANNEL) == TIM_CHANNEL_2) || \ 14400 ((CHANNEL) == TIM_CHANNEL_3) || \ 14401 ((CHANNEL) == TIM_CHANNEL_4) || \ 14402 ((CHANNEL) == TIM_CHANNEL_5) || \ 14403 ((CHANNEL) == TIM_CHANNEL_6)))) 14404 14405 /****************** TIM Instances : supporting complementary output(s) ********/ 14406 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \ 14407 ((((INSTANCE) == TIM1) && \ 14408 (((CHANNEL) == TIM_CHANNEL_1) || \ 14409 ((CHANNEL) == TIM_CHANNEL_2) || \ 14410 ((CHANNEL) == TIM_CHANNEL_3) || \ 14411 ((CHANNEL) == TIM_CHANNEL_4))) \ 14412 || \ 14413 (((INSTANCE) == TIM8) && \ 14414 (((CHANNEL) == TIM_CHANNEL_1) || \ 14415 ((CHANNEL) == TIM_CHANNEL_2) || \ 14416 ((CHANNEL) == TIM_CHANNEL_3) || \ 14417 ((CHANNEL) == TIM_CHANNEL_4))) \ 14418 || \ 14419 (((INSTANCE) == TIM15) && \ 14420 ((CHANNEL) == TIM_CHANNEL_1)) \ 14421 || \ 14422 (((INSTANCE) == TIM16) && \ 14423 ((CHANNEL) == TIM_CHANNEL_1)) \ 14424 || \ 14425 (((INSTANCE) == TIM17) && \ 14426 ((CHANNEL) == TIM_CHANNEL_1)) \ 14427 || \ 14428 (((INSTANCE) == TIM20) && \ 14429 (((CHANNEL) == TIM_CHANNEL_1) || \ 14430 ((CHANNEL) == TIM_CHANNEL_2) || \ 14431 ((CHANNEL) == TIM_CHANNEL_3) || \ 14432 ((CHANNEL) == TIM_CHANNEL_4)))) 14433 14434 /****************** TIM Instances : supporting clock division *****************/ 14435 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14436 ((INSTANCE) == TIM2) || \ 14437 ((INSTANCE) == TIM3) || \ 14438 ((INSTANCE) == TIM4) || \ 14439 ((INSTANCE) == TIM5) || \ 14440 ((INSTANCE) == TIM8) || \ 14441 ((INSTANCE) == TIM15) || \ 14442 ((INSTANCE) == TIM16) || \ 14443 ((INSTANCE) == TIM17) || \ 14444 ((INSTANCE) == TIM20)) 14445 14446 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/ 14447 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14448 ((INSTANCE) == TIM2) || \ 14449 ((INSTANCE) == TIM3) || \ 14450 ((INSTANCE) == TIM4) || \ 14451 ((INSTANCE) == TIM5) || \ 14452 ((INSTANCE) == TIM8) || \ 14453 ((INSTANCE) == TIM20)) 14454 14455 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/ 14456 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14457 ((INSTANCE) == TIM2) || \ 14458 ((INSTANCE) == TIM3) || \ 14459 ((INSTANCE) == TIM4) || \ 14460 ((INSTANCE) == TIM5) || \ 14461 ((INSTANCE) == TIM8) || \ 14462 ((INSTANCE) == TIM20)) 14463 14464 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/ 14465 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14466 ((INSTANCE) == TIM2) || \ 14467 ((INSTANCE) == TIM3) || \ 14468 ((INSTANCE) == TIM4) || \ 14469 ((INSTANCE) == TIM5) || \ 14470 ((INSTANCE) == TIM8) || \ 14471 ((INSTANCE) == TIM15)|| \ 14472 ((INSTANCE) == TIM20)) 14473 14474 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/ 14475 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14476 ((INSTANCE) == TIM2) || \ 14477 ((INSTANCE) == TIM3) || \ 14478 ((INSTANCE) == TIM4) || \ 14479 ((INSTANCE) == TIM5) || \ 14480 ((INSTANCE) == TIM8) || \ 14481 ((INSTANCE) == TIM15)|| \ 14482 ((INSTANCE) == TIM20)) 14483 14484 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/ 14485 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14486 ((INSTANCE) == TIM8) || \ 14487 ((INSTANCE) == TIM20)) 14488 14489 /****************** TIM Instances : supporting commutation event generation ***/ 14490 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14491 ((INSTANCE) == TIM8) || \ 14492 ((INSTANCE) == TIM15) || \ 14493 ((INSTANCE) == TIM16) || \ 14494 ((INSTANCE) == TIM17) || \ 14495 ((INSTANCE) == TIM20)) 14496 14497 /****************** TIM Instances : supporting counting mode selection ********/ 14498 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14499 ((INSTANCE) == TIM2) || \ 14500 ((INSTANCE) == TIM3) || \ 14501 ((INSTANCE) == TIM4) || \ 14502 ((INSTANCE) == TIM5) || \ 14503 ((INSTANCE) == TIM8) || \ 14504 ((INSTANCE) == TIM20)) 14505 14506 /****************** TIM Instances : supporting encoder interface **************/ 14507 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14508 ((INSTANCE) == TIM2) || \ 14509 ((INSTANCE) == TIM3) || \ 14510 ((INSTANCE) == TIM4) || \ 14511 ((INSTANCE) == TIM5) || \ 14512 ((INSTANCE) == TIM8) || \ 14513 ((INSTANCE) == TIM20)) 14514 14515 /****************** TIM Instances : supporting Hall sensor interface **********/ 14516 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14517 ((INSTANCE) == TIM2) || \ 14518 ((INSTANCE) == TIM3) || \ 14519 ((INSTANCE) == TIM4) || \ 14520 ((INSTANCE) == TIM5) || \ 14521 ((INSTANCE) == TIM8) || \ 14522 ((INSTANCE) == TIM15) || \ 14523 ((INSTANCE) == TIM20)) 14524 14525 /**************** TIM Instances : external trigger input available ************/ 14526 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14527 ((INSTANCE) == TIM2) || \ 14528 ((INSTANCE) == TIM3) || \ 14529 ((INSTANCE) == TIM4) || \ 14530 ((INSTANCE) == TIM5) || \ 14531 ((INSTANCE) == TIM8) || \ 14532 ((INSTANCE) == TIM20)) 14533 14534 /************* TIM Instances : supporting ETR source selection ***************/ 14535 #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14536 ((INSTANCE) == TIM2) || \ 14537 ((INSTANCE) == TIM3) || \ 14538 ((INSTANCE) == TIM4) || \ 14539 ((INSTANCE) == TIM5) || \ 14540 ((INSTANCE) == TIM8) || \ 14541 ((INSTANCE) == TIM20)) 14542 14543 /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/ 14544 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14545 ((INSTANCE) == TIM2) || \ 14546 ((INSTANCE) == TIM3) || \ 14547 ((INSTANCE) == TIM4) || \ 14548 ((INSTANCE) == TIM5) || \ 14549 ((INSTANCE) == TIM6) || \ 14550 ((INSTANCE) == TIM7) || \ 14551 ((INSTANCE) == TIM8) || \ 14552 ((INSTANCE) == TIM15) || \ 14553 ((INSTANCE) == TIM20)) 14554 14555 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/ 14556 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14557 ((INSTANCE) == TIM2) || \ 14558 ((INSTANCE) == TIM3) || \ 14559 ((INSTANCE) == TIM4) || \ 14560 ((INSTANCE) == TIM5) || \ 14561 ((INSTANCE) == TIM8) || \ 14562 ((INSTANCE) == TIM15) || \ 14563 ((INSTANCE) == TIM20)) 14564 14565 /****************** TIM Instances : supporting OCxREF clear *******************/ 14566 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14567 ((INSTANCE) == TIM2) || \ 14568 ((INSTANCE) == TIM3) || \ 14569 ((INSTANCE) == TIM4) || \ 14570 ((INSTANCE) == TIM5) || \ 14571 ((INSTANCE) == TIM8) || \ 14572 ((INSTANCE) == TIM15) || \ 14573 ((INSTANCE) == TIM16) || \ 14574 ((INSTANCE) == TIM17) || \ 14575 ((INSTANCE) == TIM20)) 14576 14577 /****************** TIM Instances : supporting bitfield OCCS in SMCR register *******************/ 14578 #define IS_TIM_OCCS_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14579 ((INSTANCE) == TIM2) || \ 14580 ((INSTANCE) == TIM3) || \ 14581 ((INSTANCE) == TIM8) || \ 14582 ((INSTANCE) == TIM15) || \ 14583 ((INSTANCE) == TIM16) || \ 14584 ((INSTANCE) == TIM17) || \ 14585 ((INSTANCE) == TIM20)) 14586 14587 /****************** TIM Instances : remapping capability **********************/ 14588 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14589 ((INSTANCE) == TIM2) || \ 14590 ((INSTANCE) == TIM3) || \ 14591 ((INSTANCE) == TIM4) || \ 14592 ((INSTANCE) == TIM5) || \ 14593 ((INSTANCE) == TIM8) || \ 14594 ((INSTANCE) == TIM20)) 14595 14596 /****************** TIM Instances : supporting repetition counter *************/ 14597 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14598 ((INSTANCE) == TIM8) || \ 14599 ((INSTANCE) == TIM15) || \ 14600 ((INSTANCE) == TIM16) || \ 14601 ((INSTANCE) == TIM17) || \ 14602 ((INSTANCE) == TIM20)) 14603 14604 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/ 14605 #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14606 ((INSTANCE) == TIM8) || \ 14607 ((INSTANCE) == TIM20)) 14608 14609 /******************* TIM Instances : Timer input XOR function *****************/ 14610 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14611 ((INSTANCE) == TIM2) || \ 14612 ((INSTANCE) == TIM3) || \ 14613 ((INSTANCE) == TIM4) || \ 14614 ((INSTANCE) == TIM5) || \ 14615 ((INSTANCE) == TIM8) || \ 14616 ((INSTANCE) == TIM15) || \ 14617 ((INSTANCE) == TIM20)) 14618 14619 /******************* TIM Instances : Timer input selection ********************/ 14620 #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14621 ((INSTANCE) == TIM2) || \ 14622 ((INSTANCE) == TIM3) || \ 14623 ((INSTANCE) == TIM4) || \ 14624 ((INSTANCE) == TIM5) || \ 14625 ((INSTANCE) == TIM8) || \ 14626 ((INSTANCE) == TIM15) || \ 14627 ((INSTANCE) == TIM16) || \ 14628 ((INSTANCE) == TIM17) || \ 14629 ((INSTANCE) == TIM20)) 14630 14631 /****************** TIM Instances : Advanced timer instances *******************/ 14632 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \ 14633 ((INSTANCE) == TIM8) || \ 14634 ((INSTANCE) == TIM20)) 14635 14636 /****************** TIM Instances : supporting HSE/32 request instances *******************/ 14637 #define IS_TIM_HSE32_INSTANCE(INSTANCE) (((INSTANCE) == TIM16) || \ 14638 ((INSTANCE) == TIM17)) 14639 14640 14641 /******************** USART Instances : Synchronous mode **********************/ 14642 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 14643 ((INSTANCE) == USART2) || \ 14644 ((INSTANCE) == USART3)) 14645 14646 /******************** UART Instances : Asynchronous mode **********************/ 14647 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 14648 ((INSTANCE) == USART2) || \ 14649 ((INSTANCE) == USART3) || \ 14650 ((INSTANCE) == UART4) || \ 14651 ((INSTANCE) == UART5)) 14652 14653 /*********************** UART Instances : FIFO mode ***************************/ 14654 #define IS_UART_FIFO_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 14655 ((INSTANCE) == USART2) || \ 14656 ((INSTANCE) == USART3) || \ 14657 ((INSTANCE) == UART4) || \ 14658 ((INSTANCE) == UART5) || \ 14659 ((INSTANCE) == LPUART1)) 14660 14661 /*********************** UART Instances : SPI Slave mode **********************/ 14662 #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 14663 ((INSTANCE) == USART2) || \ 14664 ((INSTANCE) == USART3)) 14665 14666 /****************** UART Instances : Auto Baud Rate detection ****************/ 14667 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 14668 ((INSTANCE) == USART2) || \ 14669 ((INSTANCE) == USART3) || \ 14670 ((INSTANCE) == UART4) || \ 14671 ((INSTANCE) == UART5)) 14672 14673 /****************** UART Instances : Driver Enable *****************/ 14674 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 14675 ((INSTANCE) == USART2) || \ 14676 ((INSTANCE) == USART3) || \ 14677 ((INSTANCE) == UART4) || \ 14678 ((INSTANCE) == UART5) || \ 14679 ((INSTANCE) == LPUART1)) 14680 14681 /******************** UART Instances : Half-Duplex mode **********************/ 14682 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 14683 ((INSTANCE) == USART2) || \ 14684 ((INSTANCE) == USART3) || \ 14685 ((INSTANCE) == UART4) || \ 14686 ((INSTANCE) == UART5) || \ 14687 ((INSTANCE) == LPUART1)) 14688 14689 /****************** UART Instances : Hardware Flow control ********************/ 14690 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 14691 ((INSTANCE) == USART2) || \ 14692 ((INSTANCE) == USART3) || \ 14693 ((INSTANCE) == UART4) || \ 14694 ((INSTANCE) == UART5) || \ 14695 ((INSTANCE) == LPUART1)) 14696 14697 /******************** UART Instances : LIN mode **********************/ 14698 #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 14699 ((INSTANCE) == USART2) || \ 14700 ((INSTANCE) == USART3) || \ 14701 ((INSTANCE) == UART4) || \ 14702 ((INSTANCE) == UART5)) 14703 14704 /******************** UART Instances : Wake-up from Stop mode **********************/ 14705 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 14706 ((INSTANCE) == USART2) || \ 14707 ((INSTANCE) == USART3) || \ 14708 ((INSTANCE) == UART4) || \ 14709 ((INSTANCE) == UART5) || \ 14710 ((INSTANCE) == LPUART1)) 14711 14712 /*********************** UART Instances : IRDA mode ***************************/ 14713 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 14714 ((INSTANCE) == USART2) || \ 14715 ((INSTANCE) == USART3) || \ 14716 ((INSTANCE) == UART4) || \ 14717 ((INSTANCE) == UART5)) 14718 14719 /********************* USART Instances : Smard card mode ***********************/ 14720 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ 14721 ((INSTANCE) == USART2) || \ 14722 ((INSTANCE) == USART3)) 14723 14724 /******************** LPUART Instance *****************************************/ 14725 #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1) 14726 14727 /****************************** IWDG Instances ********************************/ 14728 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) 14729 14730 /****************************** WWDG Instances ********************************/ 14731 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) 14732 14733 /****************************** UCPD Instances ********************************/ 14734 #define IS_UCPD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == UCPD1) 14735 14736 /******************************* USB Instances *******************************/ 14737 #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB) 14738 14739 /** 14740 * @} 14741 */ 14742 14743 14744 /******************************************************************************/ 14745 /* For a painless codes migration between the STM32G4xx device product */ 14746 /* lines, the aliases defined below are put in place to overcome the */ 14747 /* differences in the interrupt handlers and IRQn definitions. */ 14748 /* No need to update developed interrupt code when moving across */ 14749 /* product lines within the same STM32G4 Family */ 14750 /******************************************************************************/ 14751 14752 /* Aliases for __IRQn */ 14753 14754 /* Aliases for __IRQHandler */ 14755 14756 #ifdef __cplusplus 14757 } 14758 #endif /* __cplusplus */ 14759 14760 #endif /* __STM32G483xx_H */ 14761 14762 /** 14763 * @} 14764 */ 14765 14766 /** 14767 * @} 14768 */ 14769 14770 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ 14771