1 // THIS HEADER FILE IS AUTOMATICALLY GENERATED -- DO NOT EDIT
2 
3 /**
4  * Copyright (c) 2024 Raspberry Pi Ltd.
5  *
6  * SPDX-License-Identifier: BSD-3-Clause
7  */
8 // =============================================================================
9 // Register block : IO_BANK0
10 // Version        : 1
11 // Bus type       : apb
12 // =============================================================================
13 #ifndef _HARDWARE_REGS_IO_BANK0_H
14 #define _HARDWARE_REGS_IO_BANK0_H
15 // =============================================================================
16 // Register    : IO_BANK0_GPIO0_STATUS
17 #define IO_BANK0_GPIO0_STATUS_OFFSET _u(0x00000000)
18 #define IO_BANK0_GPIO0_STATUS_BITS   _u(0x04022200)
19 #define IO_BANK0_GPIO0_STATUS_RESET  _u(0x00000000)
20 // -----------------------------------------------------------------------------
21 // Field       : IO_BANK0_GPIO0_STATUS_IRQTOPROC
22 // Description : interrupt to processors, after override is applied
23 #define IO_BANK0_GPIO0_STATUS_IRQTOPROC_RESET  _u(0x0)
24 #define IO_BANK0_GPIO0_STATUS_IRQTOPROC_BITS   _u(0x04000000)
25 #define IO_BANK0_GPIO0_STATUS_IRQTOPROC_MSB    _u(26)
26 #define IO_BANK0_GPIO0_STATUS_IRQTOPROC_LSB    _u(26)
27 #define IO_BANK0_GPIO0_STATUS_IRQTOPROC_ACCESS "RO"
28 // -----------------------------------------------------------------------------
29 // Field       : IO_BANK0_GPIO0_STATUS_INFROMPAD
30 // Description : input signal from pad, before filtering and override are
31 //               applied
32 #define IO_BANK0_GPIO0_STATUS_INFROMPAD_RESET  _u(0x0)
33 #define IO_BANK0_GPIO0_STATUS_INFROMPAD_BITS   _u(0x00020000)
34 #define IO_BANK0_GPIO0_STATUS_INFROMPAD_MSB    _u(17)
35 #define IO_BANK0_GPIO0_STATUS_INFROMPAD_LSB    _u(17)
36 #define IO_BANK0_GPIO0_STATUS_INFROMPAD_ACCESS "RO"
37 // -----------------------------------------------------------------------------
38 // Field       : IO_BANK0_GPIO0_STATUS_OETOPAD
39 // Description : output enable to pad after register override is applied
40 #define IO_BANK0_GPIO0_STATUS_OETOPAD_RESET  _u(0x0)
41 #define IO_BANK0_GPIO0_STATUS_OETOPAD_BITS   _u(0x00002000)
42 #define IO_BANK0_GPIO0_STATUS_OETOPAD_MSB    _u(13)
43 #define IO_BANK0_GPIO0_STATUS_OETOPAD_LSB    _u(13)
44 #define IO_BANK0_GPIO0_STATUS_OETOPAD_ACCESS "RO"
45 // -----------------------------------------------------------------------------
46 // Field       : IO_BANK0_GPIO0_STATUS_OUTTOPAD
47 // Description : output signal to pad after register override is applied
48 #define IO_BANK0_GPIO0_STATUS_OUTTOPAD_RESET  _u(0x0)
49 #define IO_BANK0_GPIO0_STATUS_OUTTOPAD_BITS   _u(0x00000200)
50 #define IO_BANK0_GPIO0_STATUS_OUTTOPAD_MSB    _u(9)
51 #define IO_BANK0_GPIO0_STATUS_OUTTOPAD_LSB    _u(9)
52 #define IO_BANK0_GPIO0_STATUS_OUTTOPAD_ACCESS "RO"
53 // =============================================================================
54 // Register    : IO_BANK0_GPIO0_CTRL
55 #define IO_BANK0_GPIO0_CTRL_OFFSET _u(0x00000004)
56 #define IO_BANK0_GPIO0_CTRL_BITS   _u(0x3003f01f)
57 #define IO_BANK0_GPIO0_CTRL_RESET  _u(0x0000001f)
58 // -----------------------------------------------------------------------------
59 // Field       : IO_BANK0_GPIO0_CTRL_IRQOVER
60 //               0x0 -> don't invert the interrupt
61 //               0x1 -> invert the interrupt
62 //               0x2 -> drive interrupt low
63 //               0x3 -> drive interrupt high
64 #define IO_BANK0_GPIO0_CTRL_IRQOVER_RESET  _u(0x0)
65 #define IO_BANK0_GPIO0_CTRL_IRQOVER_BITS   _u(0x30000000)
66 #define IO_BANK0_GPIO0_CTRL_IRQOVER_MSB    _u(29)
67 #define IO_BANK0_GPIO0_CTRL_IRQOVER_LSB    _u(28)
68 #define IO_BANK0_GPIO0_CTRL_IRQOVER_ACCESS "RW"
69 #define IO_BANK0_GPIO0_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
70 #define IO_BANK0_GPIO0_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
71 #define IO_BANK0_GPIO0_CTRL_IRQOVER_VALUE_LOW _u(0x2)
72 #define IO_BANK0_GPIO0_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
73 // -----------------------------------------------------------------------------
74 // Field       : IO_BANK0_GPIO0_CTRL_INOVER
75 //               0x0 -> don't invert the peri input
76 //               0x1 -> invert the peri input
77 //               0x2 -> drive peri input low
78 //               0x3 -> drive peri input high
79 #define IO_BANK0_GPIO0_CTRL_INOVER_RESET  _u(0x0)
80 #define IO_BANK0_GPIO0_CTRL_INOVER_BITS   _u(0x00030000)
81 #define IO_BANK0_GPIO0_CTRL_INOVER_MSB    _u(17)
82 #define IO_BANK0_GPIO0_CTRL_INOVER_LSB    _u(16)
83 #define IO_BANK0_GPIO0_CTRL_INOVER_ACCESS "RW"
84 #define IO_BANK0_GPIO0_CTRL_INOVER_VALUE_NORMAL _u(0x0)
85 #define IO_BANK0_GPIO0_CTRL_INOVER_VALUE_INVERT _u(0x1)
86 #define IO_BANK0_GPIO0_CTRL_INOVER_VALUE_LOW _u(0x2)
87 #define IO_BANK0_GPIO0_CTRL_INOVER_VALUE_HIGH _u(0x3)
88 // -----------------------------------------------------------------------------
89 // Field       : IO_BANK0_GPIO0_CTRL_OEOVER
90 //               0x0 -> drive output enable from peripheral signal selected by funcsel
91 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
92 //               0x2 -> disable output
93 //               0x3 -> enable output
94 #define IO_BANK0_GPIO0_CTRL_OEOVER_RESET  _u(0x0)
95 #define IO_BANK0_GPIO0_CTRL_OEOVER_BITS   _u(0x0000c000)
96 #define IO_BANK0_GPIO0_CTRL_OEOVER_MSB    _u(15)
97 #define IO_BANK0_GPIO0_CTRL_OEOVER_LSB    _u(14)
98 #define IO_BANK0_GPIO0_CTRL_OEOVER_ACCESS "RW"
99 #define IO_BANK0_GPIO0_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
100 #define IO_BANK0_GPIO0_CTRL_OEOVER_VALUE_INVERT _u(0x1)
101 #define IO_BANK0_GPIO0_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
102 #define IO_BANK0_GPIO0_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
103 // -----------------------------------------------------------------------------
104 // Field       : IO_BANK0_GPIO0_CTRL_OUTOVER
105 //               0x0 -> drive output from peripheral signal selected by funcsel
106 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
107 //               0x2 -> drive output low
108 //               0x3 -> drive output high
109 #define IO_BANK0_GPIO0_CTRL_OUTOVER_RESET  _u(0x0)
110 #define IO_BANK0_GPIO0_CTRL_OUTOVER_BITS   _u(0x00003000)
111 #define IO_BANK0_GPIO0_CTRL_OUTOVER_MSB    _u(13)
112 #define IO_BANK0_GPIO0_CTRL_OUTOVER_LSB    _u(12)
113 #define IO_BANK0_GPIO0_CTRL_OUTOVER_ACCESS "RW"
114 #define IO_BANK0_GPIO0_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
115 #define IO_BANK0_GPIO0_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
116 #define IO_BANK0_GPIO0_CTRL_OUTOVER_VALUE_LOW _u(0x2)
117 #define IO_BANK0_GPIO0_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
118 // -----------------------------------------------------------------------------
119 // Field       : IO_BANK0_GPIO0_CTRL_FUNCSEL
120 // Description : 0-31 -> selects pin function according to the gpio table
121 //               31 == NULL
122 //               0x00 -> jtag_tck
123 //               0x01 -> spi0_rx
124 //               0x02 -> uart0_tx
125 //               0x03 -> i2c0_sda
126 //               0x04 -> pwm_a_0
127 //               0x05 -> siob_proc_0
128 //               0x06 -> pio0_0
129 //               0x07 -> pio1_0
130 //               0x08 -> pio2_0
131 //               0x09 -> xip_ss_n_1
132 //               0x0a -> usb_muxing_overcurr_detect
133 //               0x1f -> null
134 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_RESET  _u(0x1f)
135 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_BITS   _u(0x0000001f)
136 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_MSB    _u(4)
137 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_LSB    _u(0)
138 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_ACCESS "RW"
139 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_VALUE_JTAG_TCK _u(0x00)
140 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_VALUE_SPI0_RX _u(0x01)
141 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_VALUE_UART0_TX _u(0x02)
142 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_VALUE_I2C0_SDA _u(0x03)
143 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_VALUE_PWM_A_0 _u(0x04)
144 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_VALUE_SIOB_PROC_0 _u(0x05)
145 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_VALUE_PIO0_0 _u(0x06)
146 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_VALUE_PIO1_0 _u(0x07)
147 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_VALUE_PIO2_0 _u(0x08)
148 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_VALUE_XIP_SS_N_1 _u(0x09)
149 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
150 #define IO_BANK0_GPIO0_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
151 // =============================================================================
152 // Register    : IO_BANK0_GPIO1_STATUS
153 #define IO_BANK0_GPIO1_STATUS_OFFSET _u(0x00000008)
154 #define IO_BANK0_GPIO1_STATUS_BITS   _u(0x04022200)
155 #define IO_BANK0_GPIO1_STATUS_RESET  _u(0x00000000)
156 // -----------------------------------------------------------------------------
157 // Field       : IO_BANK0_GPIO1_STATUS_IRQTOPROC
158 // Description : interrupt to processors, after override is applied
159 #define IO_BANK0_GPIO1_STATUS_IRQTOPROC_RESET  _u(0x0)
160 #define IO_BANK0_GPIO1_STATUS_IRQTOPROC_BITS   _u(0x04000000)
161 #define IO_BANK0_GPIO1_STATUS_IRQTOPROC_MSB    _u(26)
162 #define IO_BANK0_GPIO1_STATUS_IRQTOPROC_LSB    _u(26)
163 #define IO_BANK0_GPIO1_STATUS_IRQTOPROC_ACCESS "RO"
164 // -----------------------------------------------------------------------------
165 // Field       : IO_BANK0_GPIO1_STATUS_INFROMPAD
166 // Description : input signal from pad, before filtering and override are
167 //               applied
168 #define IO_BANK0_GPIO1_STATUS_INFROMPAD_RESET  _u(0x0)
169 #define IO_BANK0_GPIO1_STATUS_INFROMPAD_BITS   _u(0x00020000)
170 #define IO_BANK0_GPIO1_STATUS_INFROMPAD_MSB    _u(17)
171 #define IO_BANK0_GPIO1_STATUS_INFROMPAD_LSB    _u(17)
172 #define IO_BANK0_GPIO1_STATUS_INFROMPAD_ACCESS "RO"
173 // -----------------------------------------------------------------------------
174 // Field       : IO_BANK0_GPIO1_STATUS_OETOPAD
175 // Description : output enable to pad after register override is applied
176 #define IO_BANK0_GPIO1_STATUS_OETOPAD_RESET  _u(0x0)
177 #define IO_BANK0_GPIO1_STATUS_OETOPAD_BITS   _u(0x00002000)
178 #define IO_BANK0_GPIO1_STATUS_OETOPAD_MSB    _u(13)
179 #define IO_BANK0_GPIO1_STATUS_OETOPAD_LSB    _u(13)
180 #define IO_BANK0_GPIO1_STATUS_OETOPAD_ACCESS "RO"
181 // -----------------------------------------------------------------------------
182 // Field       : IO_BANK0_GPIO1_STATUS_OUTTOPAD
183 // Description : output signal to pad after register override is applied
184 #define IO_BANK0_GPIO1_STATUS_OUTTOPAD_RESET  _u(0x0)
185 #define IO_BANK0_GPIO1_STATUS_OUTTOPAD_BITS   _u(0x00000200)
186 #define IO_BANK0_GPIO1_STATUS_OUTTOPAD_MSB    _u(9)
187 #define IO_BANK0_GPIO1_STATUS_OUTTOPAD_LSB    _u(9)
188 #define IO_BANK0_GPIO1_STATUS_OUTTOPAD_ACCESS "RO"
189 // =============================================================================
190 // Register    : IO_BANK0_GPIO1_CTRL
191 #define IO_BANK0_GPIO1_CTRL_OFFSET _u(0x0000000c)
192 #define IO_BANK0_GPIO1_CTRL_BITS   _u(0x3003f01f)
193 #define IO_BANK0_GPIO1_CTRL_RESET  _u(0x0000001f)
194 // -----------------------------------------------------------------------------
195 // Field       : IO_BANK0_GPIO1_CTRL_IRQOVER
196 //               0x0 -> don't invert the interrupt
197 //               0x1 -> invert the interrupt
198 //               0x2 -> drive interrupt low
199 //               0x3 -> drive interrupt high
200 #define IO_BANK0_GPIO1_CTRL_IRQOVER_RESET  _u(0x0)
201 #define IO_BANK0_GPIO1_CTRL_IRQOVER_BITS   _u(0x30000000)
202 #define IO_BANK0_GPIO1_CTRL_IRQOVER_MSB    _u(29)
203 #define IO_BANK0_GPIO1_CTRL_IRQOVER_LSB    _u(28)
204 #define IO_BANK0_GPIO1_CTRL_IRQOVER_ACCESS "RW"
205 #define IO_BANK0_GPIO1_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
206 #define IO_BANK0_GPIO1_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
207 #define IO_BANK0_GPIO1_CTRL_IRQOVER_VALUE_LOW _u(0x2)
208 #define IO_BANK0_GPIO1_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
209 // -----------------------------------------------------------------------------
210 // Field       : IO_BANK0_GPIO1_CTRL_INOVER
211 //               0x0 -> don't invert the peri input
212 //               0x1 -> invert the peri input
213 //               0x2 -> drive peri input low
214 //               0x3 -> drive peri input high
215 #define IO_BANK0_GPIO1_CTRL_INOVER_RESET  _u(0x0)
216 #define IO_BANK0_GPIO1_CTRL_INOVER_BITS   _u(0x00030000)
217 #define IO_BANK0_GPIO1_CTRL_INOVER_MSB    _u(17)
218 #define IO_BANK0_GPIO1_CTRL_INOVER_LSB    _u(16)
219 #define IO_BANK0_GPIO1_CTRL_INOVER_ACCESS "RW"
220 #define IO_BANK0_GPIO1_CTRL_INOVER_VALUE_NORMAL _u(0x0)
221 #define IO_BANK0_GPIO1_CTRL_INOVER_VALUE_INVERT _u(0x1)
222 #define IO_BANK0_GPIO1_CTRL_INOVER_VALUE_LOW _u(0x2)
223 #define IO_BANK0_GPIO1_CTRL_INOVER_VALUE_HIGH _u(0x3)
224 // -----------------------------------------------------------------------------
225 // Field       : IO_BANK0_GPIO1_CTRL_OEOVER
226 //               0x0 -> drive output enable from peripheral signal selected by funcsel
227 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
228 //               0x2 -> disable output
229 //               0x3 -> enable output
230 #define IO_BANK0_GPIO1_CTRL_OEOVER_RESET  _u(0x0)
231 #define IO_BANK0_GPIO1_CTRL_OEOVER_BITS   _u(0x0000c000)
232 #define IO_BANK0_GPIO1_CTRL_OEOVER_MSB    _u(15)
233 #define IO_BANK0_GPIO1_CTRL_OEOVER_LSB    _u(14)
234 #define IO_BANK0_GPIO1_CTRL_OEOVER_ACCESS "RW"
235 #define IO_BANK0_GPIO1_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
236 #define IO_BANK0_GPIO1_CTRL_OEOVER_VALUE_INVERT _u(0x1)
237 #define IO_BANK0_GPIO1_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
238 #define IO_BANK0_GPIO1_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
239 // -----------------------------------------------------------------------------
240 // Field       : IO_BANK0_GPIO1_CTRL_OUTOVER
241 //               0x0 -> drive output from peripheral signal selected by funcsel
242 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
243 //               0x2 -> drive output low
244 //               0x3 -> drive output high
245 #define IO_BANK0_GPIO1_CTRL_OUTOVER_RESET  _u(0x0)
246 #define IO_BANK0_GPIO1_CTRL_OUTOVER_BITS   _u(0x00003000)
247 #define IO_BANK0_GPIO1_CTRL_OUTOVER_MSB    _u(13)
248 #define IO_BANK0_GPIO1_CTRL_OUTOVER_LSB    _u(12)
249 #define IO_BANK0_GPIO1_CTRL_OUTOVER_ACCESS "RW"
250 #define IO_BANK0_GPIO1_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
251 #define IO_BANK0_GPIO1_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
252 #define IO_BANK0_GPIO1_CTRL_OUTOVER_VALUE_LOW _u(0x2)
253 #define IO_BANK0_GPIO1_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
254 // -----------------------------------------------------------------------------
255 // Field       : IO_BANK0_GPIO1_CTRL_FUNCSEL
256 // Description : 0-31 -> selects pin function according to the gpio table
257 //               31 == NULL
258 //               0x00 -> jtag_tms
259 //               0x01 -> spi0_ss_n
260 //               0x02 -> uart0_rx
261 //               0x03 -> i2c0_scl
262 //               0x04 -> pwm_b_0
263 //               0x05 -> siob_proc_1
264 //               0x06 -> pio0_1
265 //               0x07 -> pio1_1
266 //               0x08 -> pio2_1
267 //               0x09 -> coresight_traceclk
268 //               0x0a -> usb_muxing_vbus_detect
269 //               0x1f -> null
270 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_RESET  _u(0x1f)
271 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_BITS   _u(0x0000001f)
272 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_MSB    _u(4)
273 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_LSB    _u(0)
274 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_ACCESS "RW"
275 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_VALUE_JTAG_TMS _u(0x00)
276 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_VALUE_SPI0_SS_N _u(0x01)
277 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_VALUE_UART0_RX _u(0x02)
278 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_VALUE_I2C0_SCL _u(0x03)
279 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_VALUE_PWM_B_0 _u(0x04)
280 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_VALUE_SIOB_PROC_1 _u(0x05)
281 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_VALUE_PIO0_1 _u(0x06)
282 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_VALUE_PIO1_1 _u(0x07)
283 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_VALUE_PIO2_1 _u(0x08)
284 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_VALUE_CORESIGHT_TRACECLK _u(0x09)
285 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
286 #define IO_BANK0_GPIO1_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
287 // =============================================================================
288 // Register    : IO_BANK0_GPIO2_STATUS
289 #define IO_BANK0_GPIO2_STATUS_OFFSET _u(0x00000010)
290 #define IO_BANK0_GPIO2_STATUS_BITS   _u(0x04022200)
291 #define IO_BANK0_GPIO2_STATUS_RESET  _u(0x00000000)
292 // -----------------------------------------------------------------------------
293 // Field       : IO_BANK0_GPIO2_STATUS_IRQTOPROC
294 // Description : interrupt to processors, after override is applied
295 #define IO_BANK0_GPIO2_STATUS_IRQTOPROC_RESET  _u(0x0)
296 #define IO_BANK0_GPIO2_STATUS_IRQTOPROC_BITS   _u(0x04000000)
297 #define IO_BANK0_GPIO2_STATUS_IRQTOPROC_MSB    _u(26)
298 #define IO_BANK0_GPIO2_STATUS_IRQTOPROC_LSB    _u(26)
299 #define IO_BANK0_GPIO2_STATUS_IRQTOPROC_ACCESS "RO"
300 // -----------------------------------------------------------------------------
301 // Field       : IO_BANK0_GPIO2_STATUS_INFROMPAD
302 // Description : input signal from pad, before filtering and override are
303 //               applied
304 #define IO_BANK0_GPIO2_STATUS_INFROMPAD_RESET  _u(0x0)
305 #define IO_BANK0_GPIO2_STATUS_INFROMPAD_BITS   _u(0x00020000)
306 #define IO_BANK0_GPIO2_STATUS_INFROMPAD_MSB    _u(17)
307 #define IO_BANK0_GPIO2_STATUS_INFROMPAD_LSB    _u(17)
308 #define IO_BANK0_GPIO2_STATUS_INFROMPAD_ACCESS "RO"
309 // -----------------------------------------------------------------------------
310 // Field       : IO_BANK0_GPIO2_STATUS_OETOPAD
311 // Description : output enable to pad after register override is applied
312 #define IO_BANK0_GPIO2_STATUS_OETOPAD_RESET  _u(0x0)
313 #define IO_BANK0_GPIO2_STATUS_OETOPAD_BITS   _u(0x00002000)
314 #define IO_BANK0_GPIO2_STATUS_OETOPAD_MSB    _u(13)
315 #define IO_BANK0_GPIO2_STATUS_OETOPAD_LSB    _u(13)
316 #define IO_BANK0_GPIO2_STATUS_OETOPAD_ACCESS "RO"
317 // -----------------------------------------------------------------------------
318 // Field       : IO_BANK0_GPIO2_STATUS_OUTTOPAD
319 // Description : output signal to pad after register override is applied
320 #define IO_BANK0_GPIO2_STATUS_OUTTOPAD_RESET  _u(0x0)
321 #define IO_BANK0_GPIO2_STATUS_OUTTOPAD_BITS   _u(0x00000200)
322 #define IO_BANK0_GPIO2_STATUS_OUTTOPAD_MSB    _u(9)
323 #define IO_BANK0_GPIO2_STATUS_OUTTOPAD_LSB    _u(9)
324 #define IO_BANK0_GPIO2_STATUS_OUTTOPAD_ACCESS "RO"
325 // =============================================================================
326 // Register    : IO_BANK0_GPIO2_CTRL
327 #define IO_BANK0_GPIO2_CTRL_OFFSET _u(0x00000014)
328 #define IO_BANK0_GPIO2_CTRL_BITS   _u(0x3003f01f)
329 #define IO_BANK0_GPIO2_CTRL_RESET  _u(0x0000001f)
330 // -----------------------------------------------------------------------------
331 // Field       : IO_BANK0_GPIO2_CTRL_IRQOVER
332 //               0x0 -> don't invert the interrupt
333 //               0x1 -> invert the interrupt
334 //               0x2 -> drive interrupt low
335 //               0x3 -> drive interrupt high
336 #define IO_BANK0_GPIO2_CTRL_IRQOVER_RESET  _u(0x0)
337 #define IO_BANK0_GPIO2_CTRL_IRQOVER_BITS   _u(0x30000000)
338 #define IO_BANK0_GPIO2_CTRL_IRQOVER_MSB    _u(29)
339 #define IO_BANK0_GPIO2_CTRL_IRQOVER_LSB    _u(28)
340 #define IO_BANK0_GPIO2_CTRL_IRQOVER_ACCESS "RW"
341 #define IO_BANK0_GPIO2_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
342 #define IO_BANK0_GPIO2_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
343 #define IO_BANK0_GPIO2_CTRL_IRQOVER_VALUE_LOW _u(0x2)
344 #define IO_BANK0_GPIO2_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
345 // -----------------------------------------------------------------------------
346 // Field       : IO_BANK0_GPIO2_CTRL_INOVER
347 //               0x0 -> don't invert the peri input
348 //               0x1 -> invert the peri input
349 //               0x2 -> drive peri input low
350 //               0x3 -> drive peri input high
351 #define IO_BANK0_GPIO2_CTRL_INOVER_RESET  _u(0x0)
352 #define IO_BANK0_GPIO2_CTRL_INOVER_BITS   _u(0x00030000)
353 #define IO_BANK0_GPIO2_CTRL_INOVER_MSB    _u(17)
354 #define IO_BANK0_GPIO2_CTRL_INOVER_LSB    _u(16)
355 #define IO_BANK0_GPIO2_CTRL_INOVER_ACCESS "RW"
356 #define IO_BANK0_GPIO2_CTRL_INOVER_VALUE_NORMAL _u(0x0)
357 #define IO_BANK0_GPIO2_CTRL_INOVER_VALUE_INVERT _u(0x1)
358 #define IO_BANK0_GPIO2_CTRL_INOVER_VALUE_LOW _u(0x2)
359 #define IO_BANK0_GPIO2_CTRL_INOVER_VALUE_HIGH _u(0x3)
360 // -----------------------------------------------------------------------------
361 // Field       : IO_BANK0_GPIO2_CTRL_OEOVER
362 //               0x0 -> drive output enable from peripheral signal selected by funcsel
363 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
364 //               0x2 -> disable output
365 //               0x3 -> enable output
366 #define IO_BANK0_GPIO2_CTRL_OEOVER_RESET  _u(0x0)
367 #define IO_BANK0_GPIO2_CTRL_OEOVER_BITS   _u(0x0000c000)
368 #define IO_BANK0_GPIO2_CTRL_OEOVER_MSB    _u(15)
369 #define IO_BANK0_GPIO2_CTRL_OEOVER_LSB    _u(14)
370 #define IO_BANK0_GPIO2_CTRL_OEOVER_ACCESS "RW"
371 #define IO_BANK0_GPIO2_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
372 #define IO_BANK0_GPIO2_CTRL_OEOVER_VALUE_INVERT _u(0x1)
373 #define IO_BANK0_GPIO2_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
374 #define IO_BANK0_GPIO2_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
375 // -----------------------------------------------------------------------------
376 // Field       : IO_BANK0_GPIO2_CTRL_OUTOVER
377 //               0x0 -> drive output from peripheral signal selected by funcsel
378 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
379 //               0x2 -> drive output low
380 //               0x3 -> drive output high
381 #define IO_BANK0_GPIO2_CTRL_OUTOVER_RESET  _u(0x0)
382 #define IO_BANK0_GPIO2_CTRL_OUTOVER_BITS   _u(0x00003000)
383 #define IO_BANK0_GPIO2_CTRL_OUTOVER_MSB    _u(13)
384 #define IO_BANK0_GPIO2_CTRL_OUTOVER_LSB    _u(12)
385 #define IO_BANK0_GPIO2_CTRL_OUTOVER_ACCESS "RW"
386 #define IO_BANK0_GPIO2_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
387 #define IO_BANK0_GPIO2_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
388 #define IO_BANK0_GPIO2_CTRL_OUTOVER_VALUE_LOW _u(0x2)
389 #define IO_BANK0_GPIO2_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
390 // -----------------------------------------------------------------------------
391 // Field       : IO_BANK0_GPIO2_CTRL_FUNCSEL
392 // Description : 0-31 -> selects pin function according to the gpio table
393 //               31 == NULL
394 //               0x00 -> jtag_tdi
395 //               0x01 -> spi0_sclk
396 //               0x02 -> uart0_cts
397 //               0x03 -> i2c1_sda
398 //               0x04 -> pwm_a_1
399 //               0x05 -> siob_proc_2
400 //               0x06 -> pio0_2
401 //               0x07 -> pio1_2
402 //               0x08 -> pio2_2
403 //               0x09 -> coresight_tracedata_0
404 //               0x0a -> usb_muxing_vbus_en
405 //               0x0b -> uart0_tx
406 //               0x1f -> null
407 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_RESET  _u(0x1f)
408 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_BITS   _u(0x0000001f)
409 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_MSB    _u(4)
410 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_LSB    _u(0)
411 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_ACCESS "RW"
412 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_VALUE_JTAG_TDI _u(0x00)
413 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_VALUE_SPI0_SCLK _u(0x01)
414 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_VALUE_UART0_CTS _u(0x02)
415 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_VALUE_I2C1_SDA _u(0x03)
416 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_VALUE_PWM_A_1 _u(0x04)
417 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_VALUE_SIOB_PROC_2 _u(0x05)
418 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_VALUE_PIO0_2 _u(0x06)
419 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_VALUE_PIO1_2 _u(0x07)
420 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_VALUE_PIO2_2 _u(0x08)
421 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_VALUE_CORESIGHT_TRACEDATA_0 _u(0x09)
422 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
423 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_VALUE_UART0_TX _u(0x0b)
424 #define IO_BANK0_GPIO2_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
425 // =============================================================================
426 // Register    : IO_BANK0_GPIO3_STATUS
427 #define IO_BANK0_GPIO3_STATUS_OFFSET _u(0x00000018)
428 #define IO_BANK0_GPIO3_STATUS_BITS   _u(0x04022200)
429 #define IO_BANK0_GPIO3_STATUS_RESET  _u(0x00000000)
430 // -----------------------------------------------------------------------------
431 // Field       : IO_BANK0_GPIO3_STATUS_IRQTOPROC
432 // Description : interrupt to processors, after override is applied
433 #define IO_BANK0_GPIO3_STATUS_IRQTOPROC_RESET  _u(0x0)
434 #define IO_BANK0_GPIO3_STATUS_IRQTOPROC_BITS   _u(0x04000000)
435 #define IO_BANK0_GPIO3_STATUS_IRQTOPROC_MSB    _u(26)
436 #define IO_BANK0_GPIO3_STATUS_IRQTOPROC_LSB    _u(26)
437 #define IO_BANK0_GPIO3_STATUS_IRQTOPROC_ACCESS "RO"
438 // -----------------------------------------------------------------------------
439 // Field       : IO_BANK0_GPIO3_STATUS_INFROMPAD
440 // Description : input signal from pad, before filtering and override are
441 //               applied
442 #define IO_BANK0_GPIO3_STATUS_INFROMPAD_RESET  _u(0x0)
443 #define IO_BANK0_GPIO3_STATUS_INFROMPAD_BITS   _u(0x00020000)
444 #define IO_BANK0_GPIO3_STATUS_INFROMPAD_MSB    _u(17)
445 #define IO_BANK0_GPIO3_STATUS_INFROMPAD_LSB    _u(17)
446 #define IO_BANK0_GPIO3_STATUS_INFROMPAD_ACCESS "RO"
447 // -----------------------------------------------------------------------------
448 // Field       : IO_BANK0_GPIO3_STATUS_OETOPAD
449 // Description : output enable to pad after register override is applied
450 #define IO_BANK0_GPIO3_STATUS_OETOPAD_RESET  _u(0x0)
451 #define IO_BANK0_GPIO3_STATUS_OETOPAD_BITS   _u(0x00002000)
452 #define IO_BANK0_GPIO3_STATUS_OETOPAD_MSB    _u(13)
453 #define IO_BANK0_GPIO3_STATUS_OETOPAD_LSB    _u(13)
454 #define IO_BANK0_GPIO3_STATUS_OETOPAD_ACCESS "RO"
455 // -----------------------------------------------------------------------------
456 // Field       : IO_BANK0_GPIO3_STATUS_OUTTOPAD
457 // Description : output signal to pad after register override is applied
458 #define IO_BANK0_GPIO3_STATUS_OUTTOPAD_RESET  _u(0x0)
459 #define IO_BANK0_GPIO3_STATUS_OUTTOPAD_BITS   _u(0x00000200)
460 #define IO_BANK0_GPIO3_STATUS_OUTTOPAD_MSB    _u(9)
461 #define IO_BANK0_GPIO3_STATUS_OUTTOPAD_LSB    _u(9)
462 #define IO_BANK0_GPIO3_STATUS_OUTTOPAD_ACCESS "RO"
463 // =============================================================================
464 // Register    : IO_BANK0_GPIO3_CTRL
465 #define IO_BANK0_GPIO3_CTRL_OFFSET _u(0x0000001c)
466 #define IO_BANK0_GPIO3_CTRL_BITS   _u(0x3003f01f)
467 #define IO_BANK0_GPIO3_CTRL_RESET  _u(0x0000001f)
468 // -----------------------------------------------------------------------------
469 // Field       : IO_BANK0_GPIO3_CTRL_IRQOVER
470 //               0x0 -> don't invert the interrupt
471 //               0x1 -> invert the interrupt
472 //               0x2 -> drive interrupt low
473 //               0x3 -> drive interrupt high
474 #define IO_BANK0_GPIO3_CTRL_IRQOVER_RESET  _u(0x0)
475 #define IO_BANK0_GPIO3_CTRL_IRQOVER_BITS   _u(0x30000000)
476 #define IO_BANK0_GPIO3_CTRL_IRQOVER_MSB    _u(29)
477 #define IO_BANK0_GPIO3_CTRL_IRQOVER_LSB    _u(28)
478 #define IO_BANK0_GPIO3_CTRL_IRQOVER_ACCESS "RW"
479 #define IO_BANK0_GPIO3_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
480 #define IO_BANK0_GPIO3_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
481 #define IO_BANK0_GPIO3_CTRL_IRQOVER_VALUE_LOW _u(0x2)
482 #define IO_BANK0_GPIO3_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
483 // -----------------------------------------------------------------------------
484 // Field       : IO_BANK0_GPIO3_CTRL_INOVER
485 //               0x0 -> don't invert the peri input
486 //               0x1 -> invert the peri input
487 //               0x2 -> drive peri input low
488 //               0x3 -> drive peri input high
489 #define IO_BANK0_GPIO3_CTRL_INOVER_RESET  _u(0x0)
490 #define IO_BANK0_GPIO3_CTRL_INOVER_BITS   _u(0x00030000)
491 #define IO_BANK0_GPIO3_CTRL_INOVER_MSB    _u(17)
492 #define IO_BANK0_GPIO3_CTRL_INOVER_LSB    _u(16)
493 #define IO_BANK0_GPIO3_CTRL_INOVER_ACCESS "RW"
494 #define IO_BANK0_GPIO3_CTRL_INOVER_VALUE_NORMAL _u(0x0)
495 #define IO_BANK0_GPIO3_CTRL_INOVER_VALUE_INVERT _u(0x1)
496 #define IO_BANK0_GPIO3_CTRL_INOVER_VALUE_LOW _u(0x2)
497 #define IO_BANK0_GPIO3_CTRL_INOVER_VALUE_HIGH _u(0x3)
498 // -----------------------------------------------------------------------------
499 // Field       : IO_BANK0_GPIO3_CTRL_OEOVER
500 //               0x0 -> drive output enable from peripheral signal selected by funcsel
501 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
502 //               0x2 -> disable output
503 //               0x3 -> enable output
504 #define IO_BANK0_GPIO3_CTRL_OEOVER_RESET  _u(0x0)
505 #define IO_BANK0_GPIO3_CTRL_OEOVER_BITS   _u(0x0000c000)
506 #define IO_BANK0_GPIO3_CTRL_OEOVER_MSB    _u(15)
507 #define IO_BANK0_GPIO3_CTRL_OEOVER_LSB    _u(14)
508 #define IO_BANK0_GPIO3_CTRL_OEOVER_ACCESS "RW"
509 #define IO_BANK0_GPIO3_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
510 #define IO_BANK0_GPIO3_CTRL_OEOVER_VALUE_INVERT _u(0x1)
511 #define IO_BANK0_GPIO3_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
512 #define IO_BANK0_GPIO3_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
513 // -----------------------------------------------------------------------------
514 // Field       : IO_BANK0_GPIO3_CTRL_OUTOVER
515 //               0x0 -> drive output from peripheral signal selected by funcsel
516 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
517 //               0x2 -> drive output low
518 //               0x3 -> drive output high
519 #define IO_BANK0_GPIO3_CTRL_OUTOVER_RESET  _u(0x0)
520 #define IO_BANK0_GPIO3_CTRL_OUTOVER_BITS   _u(0x00003000)
521 #define IO_BANK0_GPIO3_CTRL_OUTOVER_MSB    _u(13)
522 #define IO_BANK0_GPIO3_CTRL_OUTOVER_LSB    _u(12)
523 #define IO_BANK0_GPIO3_CTRL_OUTOVER_ACCESS "RW"
524 #define IO_BANK0_GPIO3_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
525 #define IO_BANK0_GPIO3_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
526 #define IO_BANK0_GPIO3_CTRL_OUTOVER_VALUE_LOW _u(0x2)
527 #define IO_BANK0_GPIO3_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
528 // -----------------------------------------------------------------------------
529 // Field       : IO_BANK0_GPIO3_CTRL_FUNCSEL
530 // Description : 0-31 -> selects pin function according to the gpio table
531 //               31 == NULL
532 //               0x00 -> jtag_tdo
533 //               0x01 -> spi0_tx
534 //               0x02 -> uart0_rts
535 //               0x03 -> i2c1_scl
536 //               0x04 -> pwm_b_1
537 //               0x05 -> siob_proc_3
538 //               0x06 -> pio0_3
539 //               0x07 -> pio1_3
540 //               0x08 -> pio2_3
541 //               0x09 -> coresight_tracedata_1
542 //               0x0a -> usb_muxing_overcurr_detect
543 //               0x0b -> uart0_rx
544 //               0x1f -> null
545 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_RESET  _u(0x1f)
546 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_BITS   _u(0x0000001f)
547 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_MSB    _u(4)
548 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_LSB    _u(0)
549 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_ACCESS "RW"
550 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_VALUE_JTAG_TDO _u(0x00)
551 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_VALUE_SPI0_TX _u(0x01)
552 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_VALUE_UART0_RTS _u(0x02)
553 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_VALUE_I2C1_SCL _u(0x03)
554 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_VALUE_PWM_B_1 _u(0x04)
555 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_VALUE_SIOB_PROC_3 _u(0x05)
556 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_VALUE_PIO0_3 _u(0x06)
557 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_VALUE_PIO1_3 _u(0x07)
558 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_VALUE_PIO2_3 _u(0x08)
559 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_VALUE_CORESIGHT_TRACEDATA_1 _u(0x09)
560 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
561 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_VALUE_UART0_RX _u(0x0b)
562 #define IO_BANK0_GPIO3_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
563 // =============================================================================
564 // Register    : IO_BANK0_GPIO4_STATUS
565 #define IO_BANK0_GPIO4_STATUS_OFFSET _u(0x00000020)
566 #define IO_BANK0_GPIO4_STATUS_BITS   _u(0x04022200)
567 #define IO_BANK0_GPIO4_STATUS_RESET  _u(0x00000000)
568 // -----------------------------------------------------------------------------
569 // Field       : IO_BANK0_GPIO4_STATUS_IRQTOPROC
570 // Description : interrupt to processors, after override is applied
571 #define IO_BANK0_GPIO4_STATUS_IRQTOPROC_RESET  _u(0x0)
572 #define IO_BANK0_GPIO4_STATUS_IRQTOPROC_BITS   _u(0x04000000)
573 #define IO_BANK0_GPIO4_STATUS_IRQTOPROC_MSB    _u(26)
574 #define IO_BANK0_GPIO4_STATUS_IRQTOPROC_LSB    _u(26)
575 #define IO_BANK0_GPIO4_STATUS_IRQTOPROC_ACCESS "RO"
576 // -----------------------------------------------------------------------------
577 // Field       : IO_BANK0_GPIO4_STATUS_INFROMPAD
578 // Description : input signal from pad, before filtering and override are
579 //               applied
580 #define IO_BANK0_GPIO4_STATUS_INFROMPAD_RESET  _u(0x0)
581 #define IO_BANK0_GPIO4_STATUS_INFROMPAD_BITS   _u(0x00020000)
582 #define IO_BANK0_GPIO4_STATUS_INFROMPAD_MSB    _u(17)
583 #define IO_BANK0_GPIO4_STATUS_INFROMPAD_LSB    _u(17)
584 #define IO_BANK0_GPIO4_STATUS_INFROMPAD_ACCESS "RO"
585 // -----------------------------------------------------------------------------
586 // Field       : IO_BANK0_GPIO4_STATUS_OETOPAD
587 // Description : output enable to pad after register override is applied
588 #define IO_BANK0_GPIO4_STATUS_OETOPAD_RESET  _u(0x0)
589 #define IO_BANK0_GPIO4_STATUS_OETOPAD_BITS   _u(0x00002000)
590 #define IO_BANK0_GPIO4_STATUS_OETOPAD_MSB    _u(13)
591 #define IO_BANK0_GPIO4_STATUS_OETOPAD_LSB    _u(13)
592 #define IO_BANK0_GPIO4_STATUS_OETOPAD_ACCESS "RO"
593 // -----------------------------------------------------------------------------
594 // Field       : IO_BANK0_GPIO4_STATUS_OUTTOPAD
595 // Description : output signal to pad after register override is applied
596 #define IO_BANK0_GPIO4_STATUS_OUTTOPAD_RESET  _u(0x0)
597 #define IO_BANK0_GPIO4_STATUS_OUTTOPAD_BITS   _u(0x00000200)
598 #define IO_BANK0_GPIO4_STATUS_OUTTOPAD_MSB    _u(9)
599 #define IO_BANK0_GPIO4_STATUS_OUTTOPAD_LSB    _u(9)
600 #define IO_BANK0_GPIO4_STATUS_OUTTOPAD_ACCESS "RO"
601 // =============================================================================
602 // Register    : IO_BANK0_GPIO4_CTRL
603 #define IO_BANK0_GPIO4_CTRL_OFFSET _u(0x00000024)
604 #define IO_BANK0_GPIO4_CTRL_BITS   _u(0x3003f01f)
605 #define IO_BANK0_GPIO4_CTRL_RESET  _u(0x0000001f)
606 // -----------------------------------------------------------------------------
607 // Field       : IO_BANK0_GPIO4_CTRL_IRQOVER
608 //               0x0 -> don't invert the interrupt
609 //               0x1 -> invert the interrupt
610 //               0x2 -> drive interrupt low
611 //               0x3 -> drive interrupt high
612 #define IO_BANK0_GPIO4_CTRL_IRQOVER_RESET  _u(0x0)
613 #define IO_BANK0_GPIO4_CTRL_IRQOVER_BITS   _u(0x30000000)
614 #define IO_BANK0_GPIO4_CTRL_IRQOVER_MSB    _u(29)
615 #define IO_BANK0_GPIO4_CTRL_IRQOVER_LSB    _u(28)
616 #define IO_BANK0_GPIO4_CTRL_IRQOVER_ACCESS "RW"
617 #define IO_BANK0_GPIO4_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
618 #define IO_BANK0_GPIO4_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
619 #define IO_BANK0_GPIO4_CTRL_IRQOVER_VALUE_LOW _u(0x2)
620 #define IO_BANK0_GPIO4_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
621 // -----------------------------------------------------------------------------
622 // Field       : IO_BANK0_GPIO4_CTRL_INOVER
623 //               0x0 -> don't invert the peri input
624 //               0x1 -> invert the peri input
625 //               0x2 -> drive peri input low
626 //               0x3 -> drive peri input high
627 #define IO_BANK0_GPIO4_CTRL_INOVER_RESET  _u(0x0)
628 #define IO_BANK0_GPIO4_CTRL_INOVER_BITS   _u(0x00030000)
629 #define IO_BANK0_GPIO4_CTRL_INOVER_MSB    _u(17)
630 #define IO_BANK0_GPIO4_CTRL_INOVER_LSB    _u(16)
631 #define IO_BANK0_GPIO4_CTRL_INOVER_ACCESS "RW"
632 #define IO_BANK0_GPIO4_CTRL_INOVER_VALUE_NORMAL _u(0x0)
633 #define IO_BANK0_GPIO4_CTRL_INOVER_VALUE_INVERT _u(0x1)
634 #define IO_BANK0_GPIO4_CTRL_INOVER_VALUE_LOW _u(0x2)
635 #define IO_BANK0_GPIO4_CTRL_INOVER_VALUE_HIGH _u(0x3)
636 // -----------------------------------------------------------------------------
637 // Field       : IO_BANK0_GPIO4_CTRL_OEOVER
638 //               0x0 -> drive output enable from peripheral signal selected by funcsel
639 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
640 //               0x2 -> disable output
641 //               0x3 -> enable output
642 #define IO_BANK0_GPIO4_CTRL_OEOVER_RESET  _u(0x0)
643 #define IO_BANK0_GPIO4_CTRL_OEOVER_BITS   _u(0x0000c000)
644 #define IO_BANK0_GPIO4_CTRL_OEOVER_MSB    _u(15)
645 #define IO_BANK0_GPIO4_CTRL_OEOVER_LSB    _u(14)
646 #define IO_BANK0_GPIO4_CTRL_OEOVER_ACCESS "RW"
647 #define IO_BANK0_GPIO4_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
648 #define IO_BANK0_GPIO4_CTRL_OEOVER_VALUE_INVERT _u(0x1)
649 #define IO_BANK0_GPIO4_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
650 #define IO_BANK0_GPIO4_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
651 // -----------------------------------------------------------------------------
652 // Field       : IO_BANK0_GPIO4_CTRL_OUTOVER
653 //               0x0 -> drive output from peripheral signal selected by funcsel
654 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
655 //               0x2 -> drive output low
656 //               0x3 -> drive output high
657 #define IO_BANK0_GPIO4_CTRL_OUTOVER_RESET  _u(0x0)
658 #define IO_BANK0_GPIO4_CTRL_OUTOVER_BITS   _u(0x00003000)
659 #define IO_BANK0_GPIO4_CTRL_OUTOVER_MSB    _u(13)
660 #define IO_BANK0_GPIO4_CTRL_OUTOVER_LSB    _u(12)
661 #define IO_BANK0_GPIO4_CTRL_OUTOVER_ACCESS "RW"
662 #define IO_BANK0_GPIO4_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
663 #define IO_BANK0_GPIO4_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
664 #define IO_BANK0_GPIO4_CTRL_OUTOVER_VALUE_LOW _u(0x2)
665 #define IO_BANK0_GPIO4_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
666 // -----------------------------------------------------------------------------
667 // Field       : IO_BANK0_GPIO4_CTRL_FUNCSEL
668 // Description : 0-31 -> selects pin function according to the gpio table
669 //               31 == NULL
670 //               0x01 -> spi0_rx
671 //               0x02 -> uart1_tx
672 //               0x03 -> i2c0_sda
673 //               0x04 -> pwm_a_2
674 //               0x05 -> siob_proc_4
675 //               0x06 -> pio0_4
676 //               0x07 -> pio1_4
677 //               0x08 -> pio2_4
678 //               0x09 -> coresight_tracedata_2
679 //               0x0a -> usb_muxing_vbus_detect
680 //               0x1f -> null
681 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_RESET  _u(0x1f)
682 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_BITS   _u(0x0000001f)
683 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_MSB    _u(4)
684 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_LSB    _u(0)
685 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_ACCESS "RW"
686 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_VALUE_SPI0_RX _u(0x01)
687 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_VALUE_UART1_TX _u(0x02)
688 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_VALUE_I2C0_SDA _u(0x03)
689 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_VALUE_PWM_A_2 _u(0x04)
690 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_VALUE_SIOB_PROC_4 _u(0x05)
691 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_VALUE_PIO0_4 _u(0x06)
692 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_VALUE_PIO1_4 _u(0x07)
693 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_VALUE_PIO2_4 _u(0x08)
694 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_VALUE_CORESIGHT_TRACEDATA_2 _u(0x09)
695 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
696 #define IO_BANK0_GPIO4_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
697 // =============================================================================
698 // Register    : IO_BANK0_GPIO5_STATUS
699 #define IO_BANK0_GPIO5_STATUS_OFFSET _u(0x00000028)
700 #define IO_BANK0_GPIO5_STATUS_BITS   _u(0x04022200)
701 #define IO_BANK0_GPIO5_STATUS_RESET  _u(0x00000000)
702 // -----------------------------------------------------------------------------
703 // Field       : IO_BANK0_GPIO5_STATUS_IRQTOPROC
704 // Description : interrupt to processors, after override is applied
705 #define IO_BANK0_GPIO5_STATUS_IRQTOPROC_RESET  _u(0x0)
706 #define IO_BANK0_GPIO5_STATUS_IRQTOPROC_BITS   _u(0x04000000)
707 #define IO_BANK0_GPIO5_STATUS_IRQTOPROC_MSB    _u(26)
708 #define IO_BANK0_GPIO5_STATUS_IRQTOPROC_LSB    _u(26)
709 #define IO_BANK0_GPIO5_STATUS_IRQTOPROC_ACCESS "RO"
710 // -----------------------------------------------------------------------------
711 // Field       : IO_BANK0_GPIO5_STATUS_INFROMPAD
712 // Description : input signal from pad, before filtering and override are
713 //               applied
714 #define IO_BANK0_GPIO5_STATUS_INFROMPAD_RESET  _u(0x0)
715 #define IO_BANK0_GPIO5_STATUS_INFROMPAD_BITS   _u(0x00020000)
716 #define IO_BANK0_GPIO5_STATUS_INFROMPAD_MSB    _u(17)
717 #define IO_BANK0_GPIO5_STATUS_INFROMPAD_LSB    _u(17)
718 #define IO_BANK0_GPIO5_STATUS_INFROMPAD_ACCESS "RO"
719 // -----------------------------------------------------------------------------
720 // Field       : IO_BANK0_GPIO5_STATUS_OETOPAD
721 // Description : output enable to pad after register override is applied
722 #define IO_BANK0_GPIO5_STATUS_OETOPAD_RESET  _u(0x0)
723 #define IO_BANK0_GPIO5_STATUS_OETOPAD_BITS   _u(0x00002000)
724 #define IO_BANK0_GPIO5_STATUS_OETOPAD_MSB    _u(13)
725 #define IO_BANK0_GPIO5_STATUS_OETOPAD_LSB    _u(13)
726 #define IO_BANK0_GPIO5_STATUS_OETOPAD_ACCESS "RO"
727 // -----------------------------------------------------------------------------
728 // Field       : IO_BANK0_GPIO5_STATUS_OUTTOPAD
729 // Description : output signal to pad after register override is applied
730 #define IO_BANK0_GPIO5_STATUS_OUTTOPAD_RESET  _u(0x0)
731 #define IO_BANK0_GPIO5_STATUS_OUTTOPAD_BITS   _u(0x00000200)
732 #define IO_BANK0_GPIO5_STATUS_OUTTOPAD_MSB    _u(9)
733 #define IO_BANK0_GPIO5_STATUS_OUTTOPAD_LSB    _u(9)
734 #define IO_BANK0_GPIO5_STATUS_OUTTOPAD_ACCESS "RO"
735 // =============================================================================
736 // Register    : IO_BANK0_GPIO5_CTRL
737 #define IO_BANK0_GPIO5_CTRL_OFFSET _u(0x0000002c)
738 #define IO_BANK0_GPIO5_CTRL_BITS   _u(0x3003f01f)
739 #define IO_BANK0_GPIO5_CTRL_RESET  _u(0x0000001f)
740 // -----------------------------------------------------------------------------
741 // Field       : IO_BANK0_GPIO5_CTRL_IRQOVER
742 //               0x0 -> don't invert the interrupt
743 //               0x1 -> invert the interrupt
744 //               0x2 -> drive interrupt low
745 //               0x3 -> drive interrupt high
746 #define IO_BANK0_GPIO5_CTRL_IRQOVER_RESET  _u(0x0)
747 #define IO_BANK0_GPIO5_CTRL_IRQOVER_BITS   _u(0x30000000)
748 #define IO_BANK0_GPIO5_CTRL_IRQOVER_MSB    _u(29)
749 #define IO_BANK0_GPIO5_CTRL_IRQOVER_LSB    _u(28)
750 #define IO_BANK0_GPIO5_CTRL_IRQOVER_ACCESS "RW"
751 #define IO_BANK0_GPIO5_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
752 #define IO_BANK0_GPIO5_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
753 #define IO_BANK0_GPIO5_CTRL_IRQOVER_VALUE_LOW _u(0x2)
754 #define IO_BANK0_GPIO5_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
755 // -----------------------------------------------------------------------------
756 // Field       : IO_BANK0_GPIO5_CTRL_INOVER
757 //               0x0 -> don't invert the peri input
758 //               0x1 -> invert the peri input
759 //               0x2 -> drive peri input low
760 //               0x3 -> drive peri input high
761 #define IO_BANK0_GPIO5_CTRL_INOVER_RESET  _u(0x0)
762 #define IO_BANK0_GPIO5_CTRL_INOVER_BITS   _u(0x00030000)
763 #define IO_BANK0_GPIO5_CTRL_INOVER_MSB    _u(17)
764 #define IO_BANK0_GPIO5_CTRL_INOVER_LSB    _u(16)
765 #define IO_BANK0_GPIO5_CTRL_INOVER_ACCESS "RW"
766 #define IO_BANK0_GPIO5_CTRL_INOVER_VALUE_NORMAL _u(0x0)
767 #define IO_BANK0_GPIO5_CTRL_INOVER_VALUE_INVERT _u(0x1)
768 #define IO_BANK0_GPIO5_CTRL_INOVER_VALUE_LOW _u(0x2)
769 #define IO_BANK0_GPIO5_CTRL_INOVER_VALUE_HIGH _u(0x3)
770 // -----------------------------------------------------------------------------
771 // Field       : IO_BANK0_GPIO5_CTRL_OEOVER
772 //               0x0 -> drive output enable from peripheral signal selected by funcsel
773 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
774 //               0x2 -> disable output
775 //               0x3 -> enable output
776 #define IO_BANK0_GPIO5_CTRL_OEOVER_RESET  _u(0x0)
777 #define IO_BANK0_GPIO5_CTRL_OEOVER_BITS   _u(0x0000c000)
778 #define IO_BANK0_GPIO5_CTRL_OEOVER_MSB    _u(15)
779 #define IO_BANK0_GPIO5_CTRL_OEOVER_LSB    _u(14)
780 #define IO_BANK0_GPIO5_CTRL_OEOVER_ACCESS "RW"
781 #define IO_BANK0_GPIO5_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
782 #define IO_BANK0_GPIO5_CTRL_OEOVER_VALUE_INVERT _u(0x1)
783 #define IO_BANK0_GPIO5_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
784 #define IO_BANK0_GPIO5_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
785 // -----------------------------------------------------------------------------
786 // Field       : IO_BANK0_GPIO5_CTRL_OUTOVER
787 //               0x0 -> drive output from peripheral signal selected by funcsel
788 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
789 //               0x2 -> drive output low
790 //               0x3 -> drive output high
791 #define IO_BANK0_GPIO5_CTRL_OUTOVER_RESET  _u(0x0)
792 #define IO_BANK0_GPIO5_CTRL_OUTOVER_BITS   _u(0x00003000)
793 #define IO_BANK0_GPIO5_CTRL_OUTOVER_MSB    _u(13)
794 #define IO_BANK0_GPIO5_CTRL_OUTOVER_LSB    _u(12)
795 #define IO_BANK0_GPIO5_CTRL_OUTOVER_ACCESS "RW"
796 #define IO_BANK0_GPIO5_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
797 #define IO_BANK0_GPIO5_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
798 #define IO_BANK0_GPIO5_CTRL_OUTOVER_VALUE_LOW _u(0x2)
799 #define IO_BANK0_GPIO5_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
800 // -----------------------------------------------------------------------------
801 // Field       : IO_BANK0_GPIO5_CTRL_FUNCSEL
802 // Description : 0-31 -> selects pin function according to the gpio table
803 //               31 == NULL
804 //               0x01 -> spi0_ss_n
805 //               0x02 -> uart1_rx
806 //               0x03 -> i2c0_scl
807 //               0x04 -> pwm_b_2
808 //               0x05 -> siob_proc_5
809 //               0x06 -> pio0_5
810 //               0x07 -> pio1_5
811 //               0x08 -> pio2_5
812 //               0x09 -> coresight_tracedata_3
813 //               0x0a -> usb_muxing_vbus_en
814 //               0x1f -> null
815 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_RESET  _u(0x1f)
816 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_BITS   _u(0x0000001f)
817 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_MSB    _u(4)
818 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_LSB    _u(0)
819 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_ACCESS "RW"
820 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_VALUE_SPI0_SS_N _u(0x01)
821 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_VALUE_UART1_RX _u(0x02)
822 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_VALUE_I2C0_SCL _u(0x03)
823 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_VALUE_PWM_B_2 _u(0x04)
824 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_VALUE_SIOB_PROC_5 _u(0x05)
825 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_VALUE_PIO0_5 _u(0x06)
826 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_VALUE_PIO1_5 _u(0x07)
827 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_VALUE_PIO2_5 _u(0x08)
828 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_VALUE_CORESIGHT_TRACEDATA_3 _u(0x09)
829 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
830 #define IO_BANK0_GPIO5_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
831 // =============================================================================
832 // Register    : IO_BANK0_GPIO6_STATUS
833 #define IO_BANK0_GPIO6_STATUS_OFFSET _u(0x00000030)
834 #define IO_BANK0_GPIO6_STATUS_BITS   _u(0x04022200)
835 #define IO_BANK0_GPIO6_STATUS_RESET  _u(0x00000000)
836 // -----------------------------------------------------------------------------
837 // Field       : IO_BANK0_GPIO6_STATUS_IRQTOPROC
838 // Description : interrupt to processors, after override is applied
839 #define IO_BANK0_GPIO6_STATUS_IRQTOPROC_RESET  _u(0x0)
840 #define IO_BANK0_GPIO6_STATUS_IRQTOPROC_BITS   _u(0x04000000)
841 #define IO_BANK0_GPIO6_STATUS_IRQTOPROC_MSB    _u(26)
842 #define IO_BANK0_GPIO6_STATUS_IRQTOPROC_LSB    _u(26)
843 #define IO_BANK0_GPIO6_STATUS_IRQTOPROC_ACCESS "RO"
844 // -----------------------------------------------------------------------------
845 // Field       : IO_BANK0_GPIO6_STATUS_INFROMPAD
846 // Description : input signal from pad, before filtering and override are
847 //               applied
848 #define IO_BANK0_GPIO6_STATUS_INFROMPAD_RESET  _u(0x0)
849 #define IO_BANK0_GPIO6_STATUS_INFROMPAD_BITS   _u(0x00020000)
850 #define IO_BANK0_GPIO6_STATUS_INFROMPAD_MSB    _u(17)
851 #define IO_BANK0_GPIO6_STATUS_INFROMPAD_LSB    _u(17)
852 #define IO_BANK0_GPIO6_STATUS_INFROMPAD_ACCESS "RO"
853 // -----------------------------------------------------------------------------
854 // Field       : IO_BANK0_GPIO6_STATUS_OETOPAD
855 // Description : output enable to pad after register override is applied
856 #define IO_BANK0_GPIO6_STATUS_OETOPAD_RESET  _u(0x0)
857 #define IO_BANK0_GPIO6_STATUS_OETOPAD_BITS   _u(0x00002000)
858 #define IO_BANK0_GPIO6_STATUS_OETOPAD_MSB    _u(13)
859 #define IO_BANK0_GPIO6_STATUS_OETOPAD_LSB    _u(13)
860 #define IO_BANK0_GPIO6_STATUS_OETOPAD_ACCESS "RO"
861 // -----------------------------------------------------------------------------
862 // Field       : IO_BANK0_GPIO6_STATUS_OUTTOPAD
863 // Description : output signal to pad after register override is applied
864 #define IO_BANK0_GPIO6_STATUS_OUTTOPAD_RESET  _u(0x0)
865 #define IO_BANK0_GPIO6_STATUS_OUTTOPAD_BITS   _u(0x00000200)
866 #define IO_BANK0_GPIO6_STATUS_OUTTOPAD_MSB    _u(9)
867 #define IO_BANK0_GPIO6_STATUS_OUTTOPAD_LSB    _u(9)
868 #define IO_BANK0_GPIO6_STATUS_OUTTOPAD_ACCESS "RO"
869 // =============================================================================
870 // Register    : IO_BANK0_GPIO6_CTRL
871 #define IO_BANK0_GPIO6_CTRL_OFFSET _u(0x00000034)
872 #define IO_BANK0_GPIO6_CTRL_BITS   _u(0x3003f01f)
873 #define IO_BANK0_GPIO6_CTRL_RESET  _u(0x0000001f)
874 // -----------------------------------------------------------------------------
875 // Field       : IO_BANK0_GPIO6_CTRL_IRQOVER
876 //               0x0 -> don't invert the interrupt
877 //               0x1 -> invert the interrupt
878 //               0x2 -> drive interrupt low
879 //               0x3 -> drive interrupt high
880 #define IO_BANK0_GPIO6_CTRL_IRQOVER_RESET  _u(0x0)
881 #define IO_BANK0_GPIO6_CTRL_IRQOVER_BITS   _u(0x30000000)
882 #define IO_BANK0_GPIO6_CTRL_IRQOVER_MSB    _u(29)
883 #define IO_BANK0_GPIO6_CTRL_IRQOVER_LSB    _u(28)
884 #define IO_BANK0_GPIO6_CTRL_IRQOVER_ACCESS "RW"
885 #define IO_BANK0_GPIO6_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
886 #define IO_BANK0_GPIO6_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
887 #define IO_BANK0_GPIO6_CTRL_IRQOVER_VALUE_LOW _u(0x2)
888 #define IO_BANK0_GPIO6_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
889 // -----------------------------------------------------------------------------
890 // Field       : IO_BANK0_GPIO6_CTRL_INOVER
891 //               0x0 -> don't invert the peri input
892 //               0x1 -> invert the peri input
893 //               0x2 -> drive peri input low
894 //               0x3 -> drive peri input high
895 #define IO_BANK0_GPIO6_CTRL_INOVER_RESET  _u(0x0)
896 #define IO_BANK0_GPIO6_CTRL_INOVER_BITS   _u(0x00030000)
897 #define IO_BANK0_GPIO6_CTRL_INOVER_MSB    _u(17)
898 #define IO_BANK0_GPIO6_CTRL_INOVER_LSB    _u(16)
899 #define IO_BANK0_GPIO6_CTRL_INOVER_ACCESS "RW"
900 #define IO_BANK0_GPIO6_CTRL_INOVER_VALUE_NORMAL _u(0x0)
901 #define IO_BANK0_GPIO6_CTRL_INOVER_VALUE_INVERT _u(0x1)
902 #define IO_BANK0_GPIO6_CTRL_INOVER_VALUE_LOW _u(0x2)
903 #define IO_BANK0_GPIO6_CTRL_INOVER_VALUE_HIGH _u(0x3)
904 // -----------------------------------------------------------------------------
905 // Field       : IO_BANK0_GPIO6_CTRL_OEOVER
906 //               0x0 -> drive output enable from peripheral signal selected by funcsel
907 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
908 //               0x2 -> disable output
909 //               0x3 -> enable output
910 #define IO_BANK0_GPIO6_CTRL_OEOVER_RESET  _u(0x0)
911 #define IO_BANK0_GPIO6_CTRL_OEOVER_BITS   _u(0x0000c000)
912 #define IO_BANK0_GPIO6_CTRL_OEOVER_MSB    _u(15)
913 #define IO_BANK0_GPIO6_CTRL_OEOVER_LSB    _u(14)
914 #define IO_BANK0_GPIO6_CTRL_OEOVER_ACCESS "RW"
915 #define IO_BANK0_GPIO6_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
916 #define IO_BANK0_GPIO6_CTRL_OEOVER_VALUE_INVERT _u(0x1)
917 #define IO_BANK0_GPIO6_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
918 #define IO_BANK0_GPIO6_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
919 // -----------------------------------------------------------------------------
920 // Field       : IO_BANK0_GPIO6_CTRL_OUTOVER
921 //               0x0 -> drive output from peripheral signal selected by funcsel
922 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
923 //               0x2 -> drive output low
924 //               0x3 -> drive output high
925 #define IO_BANK0_GPIO6_CTRL_OUTOVER_RESET  _u(0x0)
926 #define IO_BANK0_GPIO6_CTRL_OUTOVER_BITS   _u(0x00003000)
927 #define IO_BANK0_GPIO6_CTRL_OUTOVER_MSB    _u(13)
928 #define IO_BANK0_GPIO6_CTRL_OUTOVER_LSB    _u(12)
929 #define IO_BANK0_GPIO6_CTRL_OUTOVER_ACCESS "RW"
930 #define IO_BANK0_GPIO6_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
931 #define IO_BANK0_GPIO6_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
932 #define IO_BANK0_GPIO6_CTRL_OUTOVER_VALUE_LOW _u(0x2)
933 #define IO_BANK0_GPIO6_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
934 // -----------------------------------------------------------------------------
935 // Field       : IO_BANK0_GPIO6_CTRL_FUNCSEL
936 // Description : 0-31 -> selects pin function according to the gpio table
937 //               31 == NULL
938 //               0x01 -> spi0_sclk
939 //               0x02 -> uart1_cts
940 //               0x03 -> i2c1_sda
941 //               0x04 -> pwm_a_3
942 //               0x05 -> siob_proc_6
943 //               0x06 -> pio0_6
944 //               0x07 -> pio1_6
945 //               0x08 -> pio2_6
946 //               0x0a -> usb_muxing_overcurr_detect
947 //               0x0b -> uart1_tx
948 //               0x1f -> null
949 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_RESET  _u(0x1f)
950 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_BITS   _u(0x0000001f)
951 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_MSB    _u(4)
952 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_LSB    _u(0)
953 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_ACCESS "RW"
954 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_VALUE_SPI0_SCLK _u(0x01)
955 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_VALUE_UART1_CTS _u(0x02)
956 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_VALUE_I2C1_SDA _u(0x03)
957 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_VALUE_PWM_A_3 _u(0x04)
958 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_VALUE_SIOB_PROC_6 _u(0x05)
959 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_VALUE_PIO0_6 _u(0x06)
960 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_VALUE_PIO1_6 _u(0x07)
961 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_VALUE_PIO2_6 _u(0x08)
962 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
963 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_VALUE_UART1_TX _u(0x0b)
964 #define IO_BANK0_GPIO6_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
965 // =============================================================================
966 // Register    : IO_BANK0_GPIO7_STATUS
967 #define IO_BANK0_GPIO7_STATUS_OFFSET _u(0x00000038)
968 #define IO_BANK0_GPIO7_STATUS_BITS   _u(0x04022200)
969 #define IO_BANK0_GPIO7_STATUS_RESET  _u(0x00000000)
970 // -----------------------------------------------------------------------------
971 // Field       : IO_BANK0_GPIO7_STATUS_IRQTOPROC
972 // Description : interrupt to processors, after override is applied
973 #define IO_BANK0_GPIO7_STATUS_IRQTOPROC_RESET  _u(0x0)
974 #define IO_BANK0_GPIO7_STATUS_IRQTOPROC_BITS   _u(0x04000000)
975 #define IO_BANK0_GPIO7_STATUS_IRQTOPROC_MSB    _u(26)
976 #define IO_BANK0_GPIO7_STATUS_IRQTOPROC_LSB    _u(26)
977 #define IO_BANK0_GPIO7_STATUS_IRQTOPROC_ACCESS "RO"
978 // -----------------------------------------------------------------------------
979 // Field       : IO_BANK0_GPIO7_STATUS_INFROMPAD
980 // Description : input signal from pad, before filtering and override are
981 //               applied
982 #define IO_BANK0_GPIO7_STATUS_INFROMPAD_RESET  _u(0x0)
983 #define IO_BANK0_GPIO7_STATUS_INFROMPAD_BITS   _u(0x00020000)
984 #define IO_BANK0_GPIO7_STATUS_INFROMPAD_MSB    _u(17)
985 #define IO_BANK0_GPIO7_STATUS_INFROMPAD_LSB    _u(17)
986 #define IO_BANK0_GPIO7_STATUS_INFROMPAD_ACCESS "RO"
987 // -----------------------------------------------------------------------------
988 // Field       : IO_BANK0_GPIO7_STATUS_OETOPAD
989 // Description : output enable to pad after register override is applied
990 #define IO_BANK0_GPIO7_STATUS_OETOPAD_RESET  _u(0x0)
991 #define IO_BANK0_GPIO7_STATUS_OETOPAD_BITS   _u(0x00002000)
992 #define IO_BANK0_GPIO7_STATUS_OETOPAD_MSB    _u(13)
993 #define IO_BANK0_GPIO7_STATUS_OETOPAD_LSB    _u(13)
994 #define IO_BANK0_GPIO7_STATUS_OETOPAD_ACCESS "RO"
995 // -----------------------------------------------------------------------------
996 // Field       : IO_BANK0_GPIO7_STATUS_OUTTOPAD
997 // Description : output signal to pad after register override is applied
998 #define IO_BANK0_GPIO7_STATUS_OUTTOPAD_RESET  _u(0x0)
999 #define IO_BANK0_GPIO7_STATUS_OUTTOPAD_BITS   _u(0x00000200)
1000 #define IO_BANK0_GPIO7_STATUS_OUTTOPAD_MSB    _u(9)
1001 #define IO_BANK0_GPIO7_STATUS_OUTTOPAD_LSB    _u(9)
1002 #define IO_BANK0_GPIO7_STATUS_OUTTOPAD_ACCESS "RO"
1003 // =============================================================================
1004 // Register    : IO_BANK0_GPIO7_CTRL
1005 #define IO_BANK0_GPIO7_CTRL_OFFSET _u(0x0000003c)
1006 #define IO_BANK0_GPIO7_CTRL_BITS   _u(0x3003f01f)
1007 #define IO_BANK0_GPIO7_CTRL_RESET  _u(0x0000001f)
1008 // -----------------------------------------------------------------------------
1009 // Field       : IO_BANK0_GPIO7_CTRL_IRQOVER
1010 //               0x0 -> don't invert the interrupt
1011 //               0x1 -> invert the interrupt
1012 //               0x2 -> drive interrupt low
1013 //               0x3 -> drive interrupt high
1014 #define IO_BANK0_GPIO7_CTRL_IRQOVER_RESET  _u(0x0)
1015 #define IO_BANK0_GPIO7_CTRL_IRQOVER_BITS   _u(0x30000000)
1016 #define IO_BANK0_GPIO7_CTRL_IRQOVER_MSB    _u(29)
1017 #define IO_BANK0_GPIO7_CTRL_IRQOVER_LSB    _u(28)
1018 #define IO_BANK0_GPIO7_CTRL_IRQOVER_ACCESS "RW"
1019 #define IO_BANK0_GPIO7_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
1020 #define IO_BANK0_GPIO7_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
1021 #define IO_BANK0_GPIO7_CTRL_IRQOVER_VALUE_LOW _u(0x2)
1022 #define IO_BANK0_GPIO7_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
1023 // -----------------------------------------------------------------------------
1024 // Field       : IO_BANK0_GPIO7_CTRL_INOVER
1025 //               0x0 -> don't invert the peri input
1026 //               0x1 -> invert the peri input
1027 //               0x2 -> drive peri input low
1028 //               0x3 -> drive peri input high
1029 #define IO_BANK0_GPIO7_CTRL_INOVER_RESET  _u(0x0)
1030 #define IO_BANK0_GPIO7_CTRL_INOVER_BITS   _u(0x00030000)
1031 #define IO_BANK0_GPIO7_CTRL_INOVER_MSB    _u(17)
1032 #define IO_BANK0_GPIO7_CTRL_INOVER_LSB    _u(16)
1033 #define IO_BANK0_GPIO7_CTRL_INOVER_ACCESS "RW"
1034 #define IO_BANK0_GPIO7_CTRL_INOVER_VALUE_NORMAL _u(0x0)
1035 #define IO_BANK0_GPIO7_CTRL_INOVER_VALUE_INVERT _u(0x1)
1036 #define IO_BANK0_GPIO7_CTRL_INOVER_VALUE_LOW _u(0x2)
1037 #define IO_BANK0_GPIO7_CTRL_INOVER_VALUE_HIGH _u(0x3)
1038 // -----------------------------------------------------------------------------
1039 // Field       : IO_BANK0_GPIO7_CTRL_OEOVER
1040 //               0x0 -> drive output enable from peripheral signal selected by funcsel
1041 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
1042 //               0x2 -> disable output
1043 //               0x3 -> enable output
1044 #define IO_BANK0_GPIO7_CTRL_OEOVER_RESET  _u(0x0)
1045 #define IO_BANK0_GPIO7_CTRL_OEOVER_BITS   _u(0x0000c000)
1046 #define IO_BANK0_GPIO7_CTRL_OEOVER_MSB    _u(15)
1047 #define IO_BANK0_GPIO7_CTRL_OEOVER_LSB    _u(14)
1048 #define IO_BANK0_GPIO7_CTRL_OEOVER_ACCESS "RW"
1049 #define IO_BANK0_GPIO7_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
1050 #define IO_BANK0_GPIO7_CTRL_OEOVER_VALUE_INVERT _u(0x1)
1051 #define IO_BANK0_GPIO7_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
1052 #define IO_BANK0_GPIO7_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
1053 // -----------------------------------------------------------------------------
1054 // Field       : IO_BANK0_GPIO7_CTRL_OUTOVER
1055 //               0x0 -> drive output from peripheral signal selected by funcsel
1056 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
1057 //               0x2 -> drive output low
1058 //               0x3 -> drive output high
1059 #define IO_BANK0_GPIO7_CTRL_OUTOVER_RESET  _u(0x0)
1060 #define IO_BANK0_GPIO7_CTRL_OUTOVER_BITS   _u(0x00003000)
1061 #define IO_BANK0_GPIO7_CTRL_OUTOVER_MSB    _u(13)
1062 #define IO_BANK0_GPIO7_CTRL_OUTOVER_LSB    _u(12)
1063 #define IO_BANK0_GPIO7_CTRL_OUTOVER_ACCESS "RW"
1064 #define IO_BANK0_GPIO7_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
1065 #define IO_BANK0_GPIO7_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
1066 #define IO_BANK0_GPIO7_CTRL_OUTOVER_VALUE_LOW _u(0x2)
1067 #define IO_BANK0_GPIO7_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
1068 // -----------------------------------------------------------------------------
1069 // Field       : IO_BANK0_GPIO7_CTRL_FUNCSEL
1070 // Description : 0-31 -> selects pin function according to the gpio table
1071 //               31 == NULL
1072 //               0x01 -> spi0_tx
1073 //               0x02 -> uart1_rts
1074 //               0x03 -> i2c1_scl
1075 //               0x04 -> pwm_b_3
1076 //               0x05 -> siob_proc_7
1077 //               0x06 -> pio0_7
1078 //               0x07 -> pio1_7
1079 //               0x08 -> pio2_7
1080 //               0x0a -> usb_muxing_vbus_detect
1081 //               0x0b -> uart1_rx
1082 //               0x1f -> null
1083 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_RESET  _u(0x1f)
1084 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_BITS   _u(0x0000001f)
1085 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_MSB    _u(4)
1086 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_LSB    _u(0)
1087 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_ACCESS "RW"
1088 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_VALUE_SPI0_TX _u(0x01)
1089 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_VALUE_UART1_RTS _u(0x02)
1090 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_VALUE_I2C1_SCL _u(0x03)
1091 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_VALUE_PWM_B_3 _u(0x04)
1092 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_VALUE_SIOB_PROC_7 _u(0x05)
1093 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_VALUE_PIO0_7 _u(0x06)
1094 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_VALUE_PIO1_7 _u(0x07)
1095 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_VALUE_PIO2_7 _u(0x08)
1096 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
1097 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_VALUE_UART1_RX _u(0x0b)
1098 #define IO_BANK0_GPIO7_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
1099 // =============================================================================
1100 // Register    : IO_BANK0_GPIO8_STATUS
1101 #define IO_BANK0_GPIO8_STATUS_OFFSET _u(0x00000040)
1102 #define IO_BANK0_GPIO8_STATUS_BITS   _u(0x04022200)
1103 #define IO_BANK0_GPIO8_STATUS_RESET  _u(0x00000000)
1104 // -----------------------------------------------------------------------------
1105 // Field       : IO_BANK0_GPIO8_STATUS_IRQTOPROC
1106 // Description : interrupt to processors, after override is applied
1107 #define IO_BANK0_GPIO8_STATUS_IRQTOPROC_RESET  _u(0x0)
1108 #define IO_BANK0_GPIO8_STATUS_IRQTOPROC_BITS   _u(0x04000000)
1109 #define IO_BANK0_GPIO8_STATUS_IRQTOPROC_MSB    _u(26)
1110 #define IO_BANK0_GPIO8_STATUS_IRQTOPROC_LSB    _u(26)
1111 #define IO_BANK0_GPIO8_STATUS_IRQTOPROC_ACCESS "RO"
1112 // -----------------------------------------------------------------------------
1113 // Field       : IO_BANK0_GPIO8_STATUS_INFROMPAD
1114 // Description : input signal from pad, before filtering and override are
1115 //               applied
1116 #define IO_BANK0_GPIO8_STATUS_INFROMPAD_RESET  _u(0x0)
1117 #define IO_BANK0_GPIO8_STATUS_INFROMPAD_BITS   _u(0x00020000)
1118 #define IO_BANK0_GPIO8_STATUS_INFROMPAD_MSB    _u(17)
1119 #define IO_BANK0_GPIO8_STATUS_INFROMPAD_LSB    _u(17)
1120 #define IO_BANK0_GPIO8_STATUS_INFROMPAD_ACCESS "RO"
1121 // -----------------------------------------------------------------------------
1122 // Field       : IO_BANK0_GPIO8_STATUS_OETOPAD
1123 // Description : output enable to pad after register override is applied
1124 #define IO_BANK0_GPIO8_STATUS_OETOPAD_RESET  _u(0x0)
1125 #define IO_BANK0_GPIO8_STATUS_OETOPAD_BITS   _u(0x00002000)
1126 #define IO_BANK0_GPIO8_STATUS_OETOPAD_MSB    _u(13)
1127 #define IO_BANK0_GPIO8_STATUS_OETOPAD_LSB    _u(13)
1128 #define IO_BANK0_GPIO8_STATUS_OETOPAD_ACCESS "RO"
1129 // -----------------------------------------------------------------------------
1130 // Field       : IO_BANK0_GPIO8_STATUS_OUTTOPAD
1131 // Description : output signal to pad after register override is applied
1132 #define IO_BANK0_GPIO8_STATUS_OUTTOPAD_RESET  _u(0x0)
1133 #define IO_BANK0_GPIO8_STATUS_OUTTOPAD_BITS   _u(0x00000200)
1134 #define IO_BANK0_GPIO8_STATUS_OUTTOPAD_MSB    _u(9)
1135 #define IO_BANK0_GPIO8_STATUS_OUTTOPAD_LSB    _u(9)
1136 #define IO_BANK0_GPIO8_STATUS_OUTTOPAD_ACCESS "RO"
1137 // =============================================================================
1138 // Register    : IO_BANK0_GPIO8_CTRL
1139 #define IO_BANK0_GPIO8_CTRL_OFFSET _u(0x00000044)
1140 #define IO_BANK0_GPIO8_CTRL_BITS   _u(0x3003f01f)
1141 #define IO_BANK0_GPIO8_CTRL_RESET  _u(0x0000001f)
1142 // -----------------------------------------------------------------------------
1143 // Field       : IO_BANK0_GPIO8_CTRL_IRQOVER
1144 //               0x0 -> don't invert the interrupt
1145 //               0x1 -> invert the interrupt
1146 //               0x2 -> drive interrupt low
1147 //               0x3 -> drive interrupt high
1148 #define IO_BANK0_GPIO8_CTRL_IRQOVER_RESET  _u(0x0)
1149 #define IO_BANK0_GPIO8_CTRL_IRQOVER_BITS   _u(0x30000000)
1150 #define IO_BANK0_GPIO8_CTRL_IRQOVER_MSB    _u(29)
1151 #define IO_BANK0_GPIO8_CTRL_IRQOVER_LSB    _u(28)
1152 #define IO_BANK0_GPIO8_CTRL_IRQOVER_ACCESS "RW"
1153 #define IO_BANK0_GPIO8_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
1154 #define IO_BANK0_GPIO8_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
1155 #define IO_BANK0_GPIO8_CTRL_IRQOVER_VALUE_LOW _u(0x2)
1156 #define IO_BANK0_GPIO8_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
1157 // -----------------------------------------------------------------------------
1158 // Field       : IO_BANK0_GPIO8_CTRL_INOVER
1159 //               0x0 -> don't invert the peri input
1160 //               0x1 -> invert the peri input
1161 //               0x2 -> drive peri input low
1162 //               0x3 -> drive peri input high
1163 #define IO_BANK0_GPIO8_CTRL_INOVER_RESET  _u(0x0)
1164 #define IO_BANK0_GPIO8_CTRL_INOVER_BITS   _u(0x00030000)
1165 #define IO_BANK0_GPIO8_CTRL_INOVER_MSB    _u(17)
1166 #define IO_BANK0_GPIO8_CTRL_INOVER_LSB    _u(16)
1167 #define IO_BANK0_GPIO8_CTRL_INOVER_ACCESS "RW"
1168 #define IO_BANK0_GPIO8_CTRL_INOVER_VALUE_NORMAL _u(0x0)
1169 #define IO_BANK0_GPIO8_CTRL_INOVER_VALUE_INVERT _u(0x1)
1170 #define IO_BANK0_GPIO8_CTRL_INOVER_VALUE_LOW _u(0x2)
1171 #define IO_BANK0_GPIO8_CTRL_INOVER_VALUE_HIGH _u(0x3)
1172 // -----------------------------------------------------------------------------
1173 // Field       : IO_BANK0_GPIO8_CTRL_OEOVER
1174 //               0x0 -> drive output enable from peripheral signal selected by funcsel
1175 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
1176 //               0x2 -> disable output
1177 //               0x3 -> enable output
1178 #define IO_BANK0_GPIO8_CTRL_OEOVER_RESET  _u(0x0)
1179 #define IO_BANK0_GPIO8_CTRL_OEOVER_BITS   _u(0x0000c000)
1180 #define IO_BANK0_GPIO8_CTRL_OEOVER_MSB    _u(15)
1181 #define IO_BANK0_GPIO8_CTRL_OEOVER_LSB    _u(14)
1182 #define IO_BANK0_GPIO8_CTRL_OEOVER_ACCESS "RW"
1183 #define IO_BANK0_GPIO8_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
1184 #define IO_BANK0_GPIO8_CTRL_OEOVER_VALUE_INVERT _u(0x1)
1185 #define IO_BANK0_GPIO8_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
1186 #define IO_BANK0_GPIO8_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
1187 // -----------------------------------------------------------------------------
1188 // Field       : IO_BANK0_GPIO8_CTRL_OUTOVER
1189 //               0x0 -> drive output from peripheral signal selected by funcsel
1190 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
1191 //               0x2 -> drive output low
1192 //               0x3 -> drive output high
1193 #define IO_BANK0_GPIO8_CTRL_OUTOVER_RESET  _u(0x0)
1194 #define IO_BANK0_GPIO8_CTRL_OUTOVER_BITS   _u(0x00003000)
1195 #define IO_BANK0_GPIO8_CTRL_OUTOVER_MSB    _u(13)
1196 #define IO_BANK0_GPIO8_CTRL_OUTOVER_LSB    _u(12)
1197 #define IO_BANK0_GPIO8_CTRL_OUTOVER_ACCESS "RW"
1198 #define IO_BANK0_GPIO8_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
1199 #define IO_BANK0_GPIO8_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
1200 #define IO_BANK0_GPIO8_CTRL_OUTOVER_VALUE_LOW _u(0x2)
1201 #define IO_BANK0_GPIO8_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
1202 // -----------------------------------------------------------------------------
1203 // Field       : IO_BANK0_GPIO8_CTRL_FUNCSEL
1204 // Description : 0-31 -> selects pin function according to the gpio table
1205 //               31 == NULL
1206 //               0x01 -> spi1_rx
1207 //               0x02 -> uart1_tx
1208 //               0x03 -> i2c0_sda
1209 //               0x04 -> pwm_a_4
1210 //               0x05 -> siob_proc_8
1211 //               0x06 -> pio0_8
1212 //               0x07 -> pio1_8
1213 //               0x08 -> pio2_8
1214 //               0x09 -> xip_ss_n_1
1215 //               0x0a -> usb_muxing_vbus_en
1216 //               0x1f -> null
1217 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_RESET  _u(0x1f)
1218 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_BITS   _u(0x0000001f)
1219 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_MSB    _u(4)
1220 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_LSB    _u(0)
1221 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_ACCESS "RW"
1222 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_VALUE_SPI1_RX _u(0x01)
1223 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_VALUE_UART1_TX _u(0x02)
1224 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_VALUE_I2C0_SDA _u(0x03)
1225 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_VALUE_PWM_A_4 _u(0x04)
1226 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_VALUE_SIOB_PROC_8 _u(0x05)
1227 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_VALUE_PIO0_8 _u(0x06)
1228 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_VALUE_PIO1_8 _u(0x07)
1229 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_VALUE_PIO2_8 _u(0x08)
1230 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_VALUE_XIP_SS_N_1 _u(0x09)
1231 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
1232 #define IO_BANK0_GPIO8_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
1233 // =============================================================================
1234 // Register    : IO_BANK0_GPIO9_STATUS
1235 #define IO_BANK0_GPIO9_STATUS_OFFSET _u(0x00000048)
1236 #define IO_BANK0_GPIO9_STATUS_BITS   _u(0x04022200)
1237 #define IO_BANK0_GPIO9_STATUS_RESET  _u(0x00000000)
1238 // -----------------------------------------------------------------------------
1239 // Field       : IO_BANK0_GPIO9_STATUS_IRQTOPROC
1240 // Description : interrupt to processors, after override is applied
1241 #define IO_BANK0_GPIO9_STATUS_IRQTOPROC_RESET  _u(0x0)
1242 #define IO_BANK0_GPIO9_STATUS_IRQTOPROC_BITS   _u(0x04000000)
1243 #define IO_BANK0_GPIO9_STATUS_IRQTOPROC_MSB    _u(26)
1244 #define IO_BANK0_GPIO9_STATUS_IRQTOPROC_LSB    _u(26)
1245 #define IO_BANK0_GPIO9_STATUS_IRQTOPROC_ACCESS "RO"
1246 // -----------------------------------------------------------------------------
1247 // Field       : IO_BANK0_GPIO9_STATUS_INFROMPAD
1248 // Description : input signal from pad, before filtering and override are
1249 //               applied
1250 #define IO_BANK0_GPIO9_STATUS_INFROMPAD_RESET  _u(0x0)
1251 #define IO_BANK0_GPIO9_STATUS_INFROMPAD_BITS   _u(0x00020000)
1252 #define IO_BANK0_GPIO9_STATUS_INFROMPAD_MSB    _u(17)
1253 #define IO_BANK0_GPIO9_STATUS_INFROMPAD_LSB    _u(17)
1254 #define IO_BANK0_GPIO9_STATUS_INFROMPAD_ACCESS "RO"
1255 // -----------------------------------------------------------------------------
1256 // Field       : IO_BANK0_GPIO9_STATUS_OETOPAD
1257 // Description : output enable to pad after register override is applied
1258 #define IO_BANK0_GPIO9_STATUS_OETOPAD_RESET  _u(0x0)
1259 #define IO_BANK0_GPIO9_STATUS_OETOPAD_BITS   _u(0x00002000)
1260 #define IO_BANK0_GPIO9_STATUS_OETOPAD_MSB    _u(13)
1261 #define IO_BANK0_GPIO9_STATUS_OETOPAD_LSB    _u(13)
1262 #define IO_BANK0_GPIO9_STATUS_OETOPAD_ACCESS "RO"
1263 // -----------------------------------------------------------------------------
1264 // Field       : IO_BANK0_GPIO9_STATUS_OUTTOPAD
1265 // Description : output signal to pad after register override is applied
1266 #define IO_BANK0_GPIO9_STATUS_OUTTOPAD_RESET  _u(0x0)
1267 #define IO_BANK0_GPIO9_STATUS_OUTTOPAD_BITS   _u(0x00000200)
1268 #define IO_BANK0_GPIO9_STATUS_OUTTOPAD_MSB    _u(9)
1269 #define IO_BANK0_GPIO9_STATUS_OUTTOPAD_LSB    _u(9)
1270 #define IO_BANK0_GPIO9_STATUS_OUTTOPAD_ACCESS "RO"
1271 // =============================================================================
1272 // Register    : IO_BANK0_GPIO9_CTRL
1273 #define IO_BANK0_GPIO9_CTRL_OFFSET _u(0x0000004c)
1274 #define IO_BANK0_GPIO9_CTRL_BITS   _u(0x3003f01f)
1275 #define IO_BANK0_GPIO9_CTRL_RESET  _u(0x0000001f)
1276 // -----------------------------------------------------------------------------
1277 // Field       : IO_BANK0_GPIO9_CTRL_IRQOVER
1278 //               0x0 -> don't invert the interrupt
1279 //               0x1 -> invert the interrupt
1280 //               0x2 -> drive interrupt low
1281 //               0x3 -> drive interrupt high
1282 #define IO_BANK0_GPIO9_CTRL_IRQOVER_RESET  _u(0x0)
1283 #define IO_BANK0_GPIO9_CTRL_IRQOVER_BITS   _u(0x30000000)
1284 #define IO_BANK0_GPIO9_CTRL_IRQOVER_MSB    _u(29)
1285 #define IO_BANK0_GPIO9_CTRL_IRQOVER_LSB    _u(28)
1286 #define IO_BANK0_GPIO9_CTRL_IRQOVER_ACCESS "RW"
1287 #define IO_BANK0_GPIO9_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
1288 #define IO_BANK0_GPIO9_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
1289 #define IO_BANK0_GPIO9_CTRL_IRQOVER_VALUE_LOW _u(0x2)
1290 #define IO_BANK0_GPIO9_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
1291 // -----------------------------------------------------------------------------
1292 // Field       : IO_BANK0_GPIO9_CTRL_INOVER
1293 //               0x0 -> don't invert the peri input
1294 //               0x1 -> invert the peri input
1295 //               0x2 -> drive peri input low
1296 //               0x3 -> drive peri input high
1297 #define IO_BANK0_GPIO9_CTRL_INOVER_RESET  _u(0x0)
1298 #define IO_BANK0_GPIO9_CTRL_INOVER_BITS   _u(0x00030000)
1299 #define IO_BANK0_GPIO9_CTRL_INOVER_MSB    _u(17)
1300 #define IO_BANK0_GPIO9_CTRL_INOVER_LSB    _u(16)
1301 #define IO_BANK0_GPIO9_CTRL_INOVER_ACCESS "RW"
1302 #define IO_BANK0_GPIO9_CTRL_INOVER_VALUE_NORMAL _u(0x0)
1303 #define IO_BANK0_GPIO9_CTRL_INOVER_VALUE_INVERT _u(0x1)
1304 #define IO_BANK0_GPIO9_CTRL_INOVER_VALUE_LOW _u(0x2)
1305 #define IO_BANK0_GPIO9_CTRL_INOVER_VALUE_HIGH _u(0x3)
1306 // -----------------------------------------------------------------------------
1307 // Field       : IO_BANK0_GPIO9_CTRL_OEOVER
1308 //               0x0 -> drive output enable from peripheral signal selected by funcsel
1309 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
1310 //               0x2 -> disable output
1311 //               0x3 -> enable output
1312 #define IO_BANK0_GPIO9_CTRL_OEOVER_RESET  _u(0x0)
1313 #define IO_BANK0_GPIO9_CTRL_OEOVER_BITS   _u(0x0000c000)
1314 #define IO_BANK0_GPIO9_CTRL_OEOVER_MSB    _u(15)
1315 #define IO_BANK0_GPIO9_CTRL_OEOVER_LSB    _u(14)
1316 #define IO_BANK0_GPIO9_CTRL_OEOVER_ACCESS "RW"
1317 #define IO_BANK0_GPIO9_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
1318 #define IO_BANK0_GPIO9_CTRL_OEOVER_VALUE_INVERT _u(0x1)
1319 #define IO_BANK0_GPIO9_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
1320 #define IO_BANK0_GPIO9_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
1321 // -----------------------------------------------------------------------------
1322 // Field       : IO_BANK0_GPIO9_CTRL_OUTOVER
1323 //               0x0 -> drive output from peripheral signal selected by funcsel
1324 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
1325 //               0x2 -> drive output low
1326 //               0x3 -> drive output high
1327 #define IO_BANK0_GPIO9_CTRL_OUTOVER_RESET  _u(0x0)
1328 #define IO_BANK0_GPIO9_CTRL_OUTOVER_BITS   _u(0x00003000)
1329 #define IO_BANK0_GPIO9_CTRL_OUTOVER_MSB    _u(13)
1330 #define IO_BANK0_GPIO9_CTRL_OUTOVER_LSB    _u(12)
1331 #define IO_BANK0_GPIO9_CTRL_OUTOVER_ACCESS "RW"
1332 #define IO_BANK0_GPIO9_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
1333 #define IO_BANK0_GPIO9_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
1334 #define IO_BANK0_GPIO9_CTRL_OUTOVER_VALUE_LOW _u(0x2)
1335 #define IO_BANK0_GPIO9_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
1336 // -----------------------------------------------------------------------------
1337 // Field       : IO_BANK0_GPIO9_CTRL_FUNCSEL
1338 // Description : 0-31 -> selects pin function according to the gpio table
1339 //               31 == NULL
1340 //               0x01 -> spi1_ss_n
1341 //               0x02 -> uart1_rx
1342 //               0x03 -> i2c0_scl
1343 //               0x04 -> pwm_b_4
1344 //               0x05 -> siob_proc_9
1345 //               0x06 -> pio0_9
1346 //               0x07 -> pio1_9
1347 //               0x08 -> pio2_9
1348 //               0x0a -> usb_muxing_overcurr_detect
1349 //               0x1f -> null
1350 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_RESET  _u(0x1f)
1351 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_BITS   _u(0x0000001f)
1352 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_MSB    _u(4)
1353 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_LSB    _u(0)
1354 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_ACCESS "RW"
1355 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_VALUE_SPI1_SS_N _u(0x01)
1356 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_VALUE_UART1_RX _u(0x02)
1357 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_VALUE_I2C0_SCL _u(0x03)
1358 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_VALUE_PWM_B_4 _u(0x04)
1359 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_VALUE_SIOB_PROC_9 _u(0x05)
1360 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_VALUE_PIO0_9 _u(0x06)
1361 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_VALUE_PIO1_9 _u(0x07)
1362 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_VALUE_PIO2_9 _u(0x08)
1363 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
1364 #define IO_BANK0_GPIO9_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
1365 // =============================================================================
1366 // Register    : IO_BANK0_GPIO10_STATUS
1367 #define IO_BANK0_GPIO10_STATUS_OFFSET _u(0x00000050)
1368 #define IO_BANK0_GPIO10_STATUS_BITS   _u(0x04022200)
1369 #define IO_BANK0_GPIO10_STATUS_RESET  _u(0x00000000)
1370 // -----------------------------------------------------------------------------
1371 // Field       : IO_BANK0_GPIO10_STATUS_IRQTOPROC
1372 // Description : interrupt to processors, after override is applied
1373 #define IO_BANK0_GPIO10_STATUS_IRQTOPROC_RESET  _u(0x0)
1374 #define IO_BANK0_GPIO10_STATUS_IRQTOPROC_BITS   _u(0x04000000)
1375 #define IO_BANK0_GPIO10_STATUS_IRQTOPROC_MSB    _u(26)
1376 #define IO_BANK0_GPIO10_STATUS_IRQTOPROC_LSB    _u(26)
1377 #define IO_BANK0_GPIO10_STATUS_IRQTOPROC_ACCESS "RO"
1378 // -----------------------------------------------------------------------------
1379 // Field       : IO_BANK0_GPIO10_STATUS_INFROMPAD
1380 // Description : input signal from pad, before filtering and override are
1381 //               applied
1382 #define IO_BANK0_GPIO10_STATUS_INFROMPAD_RESET  _u(0x0)
1383 #define IO_BANK0_GPIO10_STATUS_INFROMPAD_BITS   _u(0x00020000)
1384 #define IO_BANK0_GPIO10_STATUS_INFROMPAD_MSB    _u(17)
1385 #define IO_BANK0_GPIO10_STATUS_INFROMPAD_LSB    _u(17)
1386 #define IO_BANK0_GPIO10_STATUS_INFROMPAD_ACCESS "RO"
1387 // -----------------------------------------------------------------------------
1388 // Field       : IO_BANK0_GPIO10_STATUS_OETOPAD
1389 // Description : output enable to pad after register override is applied
1390 #define IO_BANK0_GPIO10_STATUS_OETOPAD_RESET  _u(0x0)
1391 #define IO_BANK0_GPIO10_STATUS_OETOPAD_BITS   _u(0x00002000)
1392 #define IO_BANK0_GPIO10_STATUS_OETOPAD_MSB    _u(13)
1393 #define IO_BANK0_GPIO10_STATUS_OETOPAD_LSB    _u(13)
1394 #define IO_BANK0_GPIO10_STATUS_OETOPAD_ACCESS "RO"
1395 // -----------------------------------------------------------------------------
1396 // Field       : IO_BANK0_GPIO10_STATUS_OUTTOPAD
1397 // Description : output signal to pad after register override is applied
1398 #define IO_BANK0_GPIO10_STATUS_OUTTOPAD_RESET  _u(0x0)
1399 #define IO_BANK0_GPIO10_STATUS_OUTTOPAD_BITS   _u(0x00000200)
1400 #define IO_BANK0_GPIO10_STATUS_OUTTOPAD_MSB    _u(9)
1401 #define IO_BANK0_GPIO10_STATUS_OUTTOPAD_LSB    _u(9)
1402 #define IO_BANK0_GPIO10_STATUS_OUTTOPAD_ACCESS "RO"
1403 // =============================================================================
1404 // Register    : IO_BANK0_GPIO10_CTRL
1405 #define IO_BANK0_GPIO10_CTRL_OFFSET _u(0x00000054)
1406 #define IO_BANK0_GPIO10_CTRL_BITS   _u(0x3003f01f)
1407 #define IO_BANK0_GPIO10_CTRL_RESET  _u(0x0000001f)
1408 // -----------------------------------------------------------------------------
1409 // Field       : IO_BANK0_GPIO10_CTRL_IRQOVER
1410 //               0x0 -> don't invert the interrupt
1411 //               0x1 -> invert the interrupt
1412 //               0x2 -> drive interrupt low
1413 //               0x3 -> drive interrupt high
1414 #define IO_BANK0_GPIO10_CTRL_IRQOVER_RESET  _u(0x0)
1415 #define IO_BANK0_GPIO10_CTRL_IRQOVER_BITS   _u(0x30000000)
1416 #define IO_BANK0_GPIO10_CTRL_IRQOVER_MSB    _u(29)
1417 #define IO_BANK0_GPIO10_CTRL_IRQOVER_LSB    _u(28)
1418 #define IO_BANK0_GPIO10_CTRL_IRQOVER_ACCESS "RW"
1419 #define IO_BANK0_GPIO10_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
1420 #define IO_BANK0_GPIO10_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
1421 #define IO_BANK0_GPIO10_CTRL_IRQOVER_VALUE_LOW _u(0x2)
1422 #define IO_BANK0_GPIO10_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
1423 // -----------------------------------------------------------------------------
1424 // Field       : IO_BANK0_GPIO10_CTRL_INOVER
1425 //               0x0 -> don't invert the peri input
1426 //               0x1 -> invert the peri input
1427 //               0x2 -> drive peri input low
1428 //               0x3 -> drive peri input high
1429 #define IO_BANK0_GPIO10_CTRL_INOVER_RESET  _u(0x0)
1430 #define IO_BANK0_GPIO10_CTRL_INOVER_BITS   _u(0x00030000)
1431 #define IO_BANK0_GPIO10_CTRL_INOVER_MSB    _u(17)
1432 #define IO_BANK0_GPIO10_CTRL_INOVER_LSB    _u(16)
1433 #define IO_BANK0_GPIO10_CTRL_INOVER_ACCESS "RW"
1434 #define IO_BANK0_GPIO10_CTRL_INOVER_VALUE_NORMAL _u(0x0)
1435 #define IO_BANK0_GPIO10_CTRL_INOVER_VALUE_INVERT _u(0x1)
1436 #define IO_BANK0_GPIO10_CTRL_INOVER_VALUE_LOW _u(0x2)
1437 #define IO_BANK0_GPIO10_CTRL_INOVER_VALUE_HIGH _u(0x3)
1438 // -----------------------------------------------------------------------------
1439 // Field       : IO_BANK0_GPIO10_CTRL_OEOVER
1440 //               0x0 -> drive output enable from peripheral signal selected by funcsel
1441 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
1442 //               0x2 -> disable output
1443 //               0x3 -> enable output
1444 #define IO_BANK0_GPIO10_CTRL_OEOVER_RESET  _u(0x0)
1445 #define IO_BANK0_GPIO10_CTRL_OEOVER_BITS   _u(0x0000c000)
1446 #define IO_BANK0_GPIO10_CTRL_OEOVER_MSB    _u(15)
1447 #define IO_BANK0_GPIO10_CTRL_OEOVER_LSB    _u(14)
1448 #define IO_BANK0_GPIO10_CTRL_OEOVER_ACCESS "RW"
1449 #define IO_BANK0_GPIO10_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
1450 #define IO_BANK0_GPIO10_CTRL_OEOVER_VALUE_INVERT _u(0x1)
1451 #define IO_BANK0_GPIO10_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
1452 #define IO_BANK0_GPIO10_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
1453 // -----------------------------------------------------------------------------
1454 // Field       : IO_BANK0_GPIO10_CTRL_OUTOVER
1455 //               0x0 -> drive output from peripheral signal selected by funcsel
1456 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
1457 //               0x2 -> drive output low
1458 //               0x3 -> drive output high
1459 #define IO_BANK0_GPIO10_CTRL_OUTOVER_RESET  _u(0x0)
1460 #define IO_BANK0_GPIO10_CTRL_OUTOVER_BITS   _u(0x00003000)
1461 #define IO_BANK0_GPIO10_CTRL_OUTOVER_MSB    _u(13)
1462 #define IO_BANK0_GPIO10_CTRL_OUTOVER_LSB    _u(12)
1463 #define IO_BANK0_GPIO10_CTRL_OUTOVER_ACCESS "RW"
1464 #define IO_BANK0_GPIO10_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
1465 #define IO_BANK0_GPIO10_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
1466 #define IO_BANK0_GPIO10_CTRL_OUTOVER_VALUE_LOW _u(0x2)
1467 #define IO_BANK0_GPIO10_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
1468 // -----------------------------------------------------------------------------
1469 // Field       : IO_BANK0_GPIO10_CTRL_FUNCSEL
1470 // Description : 0-31 -> selects pin function according to the gpio table
1471 //               31 == NULL
1472 //               0x01 -> spi1_sclk
1473 //               0x02 -> uart1_cts
1474 //               0x03 -> i2c1_sda
1475 //               0x04 -> pwm_a_5
1476 //               0x05 -> siob_proc_10
1477 //               0x06 -> pio0_10
1478 //               0x07 -> pio1_10
1479 //               0x08 -> pio2_10
1480 //               0x0a -> usb_muxing_vbus_detect
1481 //               0x0b -> uart1_tx
1482 //               0x1f -> null
1483 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_RESET  _u(0x1f)
1484 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_BITS   _u(0x0000001f)
1485 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_MSB    _u(4)
1486 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_LSB    _u(0)
1487 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_ACCESS "RW"
1488 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_VALUE_SPI1_SCLK _u(0x01)
1489 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_VALUE_UART1_CTS _u(0x02)
1490 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_VALUE_I2C1_SDA _u(0x03)
1491 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_VALUE_PWM_A_5 _u(0x04)
1492 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_VALUE_SIOB_PROC_10 _u(0x05)
1493 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_VALUE_PIO0_10 _u(0x06)
1494 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_VALUE_PIO1_10 _u(0x07)
1495 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_VALUE_PIO2_10 _u(0x08)
1496 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
1497 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_VALUE_UART1_TX _u(0x0b)
1498 #define IO_BANK0_GPIO10_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
1499 // =============================================================================
1500 // Register    : IO_BANK0_GPIO11_STATUS
1501 #define IO_BANK0_GPIO11_STATUS_OFFSET _u(0x00000058)
1502 #define IO_BANK0_GPIO11_STATUS_BITS   _u(0x04022200)
1503 #define IO_BANK0_GPIO11_STATUS_RESET  _u(0x00000000)
1504 // -----------------------------------------------------------------------------
1505 // Field       : IO_BANK0_GPIO11_STATUS_IRQTOPROC
1506 // Description : interrupt to processors, after override is applied
1507 #define IO_BANK0_GPIO11_STATUS_IRQTOPROC_RESET  _u(0x0)
1508 #define IO_BANK0_GPIO11_STATUS_IRQTOPROC_BITS   _u(0x04000000)
1509 #define IO_BANK0_GPIO11_STATUS_IRQTOPROC_MSB    _u(26)
1510 #define IO_BANK0_GPIO11_STATUS_IRQTOPROC_LSB    _u(26)
1511 #define IO_BANK0_GPIO11_STATUS_IRQTOPROC_ACCESS "RO"
1512 // -----------------------------------------------------------------------------
1513 // Field       : IO_BANK0_GPIO11_STATUS_INFROMPAD
1514 // Description : input signal from pad, before filtering and override are
1515 //               applied
1516 #define IO_BANK0_GPIO11_STATUS_INFROMPAD_RESET  _u(0x0)
1517 #define IO_BANK0_GPIO11_STATUS_INFROMPAD_BITS   _u(0x00020000)
1518 #define IO_BANK0_GPIO11_STATUS_INFROMPAD_MSB    _u(17)
1519 #define IO_BANK0_GPIO11_STATUS_INFROMPAD_LSB    _u(17)
1520 #define IO_BANK0_GPIO11_STATUS_INFROMPAD_ACCESS "RO"
1521 // -----------------------------------------------------------------------------
1522 // Field       : IO_BANK0_GPIO11_STATUS_OETOPAD
1523 // Description : output enable to pad after register override is applied
1524 #define IO_BANK0_GPIO11_STATUS_OETOPAD_RESET  _u(0x0)
1525 #define IO_BANK0_GPIO11_STATUS_OETOPAD_BITS   _u(0x00002000)
1526 #define IO_BANK0_GPIO11_STATUS_OETOPAD_MSB    _u(13)
1527 #define IO_BANK0_GPIO11_STATUS_OETOPAD_LSB    _u(13)
1528 #define IO_BANK0_GPIO11_STATUS_OETOPAD_ACCESS "RO"
1529 // -----------------------------------------------------------------------------
1530 // Field       : IO_BANK0_GPIO11_STATUS_OUTTOPAD
1531 // Description : output signal to pad after register override is applied
1532 #define IO_BANK0_GPIO11_STATUS_OUTTOPAD_RESET  _u(0x0)
1533 #define IO_BANK0_GPIO11_STATUS_OUTTOPAD_BITS   _u(0x00000200)
1534 #define IO_BANK0_GPIO11_STATUS_OUTTOPAD_MSB    _u(9)
1535 #define IO_BANK0_GPIO11_STATUS_OUTTOPAD_LSB    _u(9)
1536 #define IO_BANK0_GPIO11_STATUS_OUTTOPAD_ACCESS "RO"
1537 // =============================================================================
1538 // Register    : IO_BANK0_GPIO11_CTRL
1539 #define IO_BANK0_GPIO11_CTRL_OFFSET _u(0x0000005c)
1540 #define IO_BANK0_GPIO11_CTRL_BITS   _u(0x3003f01f)
1541 #define IO_BANK0_GPIO11_CTRL_RESET  _u(0x0000001f)
1542 // -----------------------------------------------------------------------------
1543 // Field       : IO_BANK0_GPIO11_CTRL_IRQOVER
1544 //               0x0 -> don't invert the interrupt
1545 //               0x1 -> invert the interrupt
1546 //               0x2 -> drive interrupt low
1547 //               0x3 -> drive interrupt high
1548 #define IO_BANK0_GPIO11_CTRL_IRQOVER_RESET  _u(0x0)
1549 #define IO_BANK0_GPIO11_CTRL_IRQOVER_BITS   _u(0x30000000)
1550 #define IO_BANK0_GPIO11_CTRL_IRQOVER_MSB    _u(29)
1551 #define IO_BANK0_GPIO11_CTRL_IRQOVER_LSB    _u(28)
1552 #define IO_BANK0_GPIO11_CTRL_IRQOVER_ACCESS "RW"
1553 #define IO_BANK0_GPIO11_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
1554 #define IO_BANK0_GPIO11_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
1555 #define IO_BANK0_GPIO11_CTRL_IRQOVER_VALUE_LOW _u(0x2)
1556 #define IO_BANK0_GPIO11_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
1557 // -----------------------------------------------------------------------------
1558 // Field       : IO_BANK0_GPIO11_CTRL_INOVER
1559 //               0x0 -> don't invert the peri input
1560 //               0x1 -> invert the peri input
1561 //               0x2 -> drive peri input low
1562 //               0x3 -> drive peri input high
1563 #define IO_BANK0_GPIO11_CTRL_INOVER_RESET  _u(0x0)
1564 #define IO_BANK0_GPIO11_CTRL_INOVER_BITS   _u(0x00030000)
1565 #define IO_BANK0_GPIO11_CTRL_INOVER_MSB    _u(17)
1566 #define IO_BANK0_GPIO11_CTRL_INOVER_LSB    _u(16)
1567 #define IO_BANK0_GPIO11_CTRL_INOVER_ACCESS "RW"
1568 #define IO_BANK0_GPIO11_CTRL_INOVER_VALUE_NORMAL _u(0x0)
1569 #define IO_BANK0_GPIO11_CTRL_INOVER_VALUE_INVERT _u(0x1)
1570 #define IO_BANK0_GPIO11_CTRL_INOVER_VALUE_LOW _u(0x2)
1571 #define IO_BANK0_GPIO11_CTRL_INOVER_VALUE_HIGH _u(0x3)
1572 // -----------------------------------------------------------------------------
1573 // Field       : IO_BANK0_GPIO11_CTRL_OEOVER
1574 //               0x0 -> drive output enable from peripheral signal selected by funcsel
1575 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
1576 //               0x2 -> disable output
1577 //               0x3 -> enable output
1578 #define IO_BANK0_GPIO11_CTRL_OEOVER_RESET  _u(0x0)
1579 #define IO_BANK0_GPIO11_CTRL_OEOVER_BITS   _u(0x0000c000)
1580 #define IO_BANK0_GPIO11_CTRL_OEOVER_MSB    _u(15)
1581 #define IO_BANK0_GPIO11_CTRL_OEOVER_LSB    _u(14)
1582 #define IO_BANK0_GPIO11_CTRL_OEOVER_ACCESS "RW"
1583 #define IO_BANK0_GPIO11_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
1584 #define IO_BANK0_GPIO11_CTRL_OEOVER_VALUE_INVERT _u(0x1)
1585 #define IO_BANK0_GPIO11_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
1586 #define IO_BANK0_GPIO11_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
1587 // -----------------------------------------------------------------------------
1588 // Field       : IO_BANK0_GPIO11_CTRL_OUTOVER
1589 //               0x0 -> drive output from peripheral signal selected by funcsel
1590 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
1591 //               0x2 -> drive output low
1592 //               0x3 -> drive output high
1593 #define IO_BANK0_GPIO11_CTRL_OUTOVER_RESET  _u(0x0)
1594 #define IO_BANK0_GPIO11_CTRL_OUTOVER_BITS   _u(0x00003000)
1595 #define IO_BANK0_GPIO11_CTRL_OUTOVER_MSB    _u(13)
1596 #define IO_BANK0_GPIO11_CTRL_OUTOVER_LSB    _u(12)
1597 #define IO_BANK0_GPIO11_CTRL_OUTOVER_ACCESS "RW"
1598 #define IO_BANK0_GPIO11_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
1599 #define IO_BANK0_GPIO11_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
1600 #define IO_BANK0_GPIO11_CTRL_OUTOVER_VALUE_LOW _u(0x2)
1601 #define IO_BANK0_GPIO11_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
1602 // -----------------------------------------------------------------------------
1603 // Field       : IO_BANK0_GPIO11_CTRL_FUNCSEL
1604 // Description : 0-31 -> selects pin function according to the gpio table
1605 //               31 == NULL
1606 //               0x01 -> spi1_tx
1607 //               0x02 -> uart1_rts
1608 //               0x03 -> i2c1_scl
1609 //               0x04 -> pwm_b_5
1610 //               0x05 -> siob_proc_11
1611 //               0x06 -> pio0_11
1612 //               0x07 -> pio1_11
1613 //               0x08 -> pio2_11
1614 //               0x0a -> usb_muxing_vbus_en
1615 //               0x0b -> uart1_rx
1616 //               0x1f -> null
1617 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_RESET  _u(0x1f)
1618 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_BITS   _u(0x0000001f)
1619 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_MSB    _u(4)
1620 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_LSB    _u(0)
1621 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_ACCESS "RW"
1622 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_VALUE_SPI1_TX _u(0x01)
1623 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_VALUE_UART1_RTS _u(0x02)
1624 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_VALUE_I2C1_SCL _u(0x03)
1625 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_VALUE_PWM_B_5 _u(0x04)
1626 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_VALUE_SIOB_PROC_11 _u(0x05)
1627 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_VALUE_PIO0_11 _u(0x06)
1628 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_VALUE_PIO1_11 _u(0x07)
1629 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_VALUE_PIO2_11 _u(0x08)
1630 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
1631 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_VALUE_UART1_RX _u(0x0b)
1632 #define IO_BANK0_GPIO11_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
1633 // =============================================================================
1634 // Register    : IO_BANK0_GPIO12_STATUS
1635 #define IO_BANK0_GPIO12_STATUS_OFFSET _u(0x00000060)
1636 #define IO_BANK0_GPIO12_STATUS_BITS   _u(0x04022200)
1637 #define IO_BANK0_GPIO12_STATUS_RESET  _u(0x00000000)
1638 // -----------------------------------------------------------------------------
1639 // Field       : IO_BANK0_GPIO12_STATUS_IRQTOPROC
1640 // Description : interrupt to processors, after override is applied
1641 #define IO_BANK0_GPIO12_STATUS_IRQTOPROC_RESET  _u(0x0)
1642 #define IO_BANK0_GPIO12_STATUS_IRQTOPROC_BITS   _u(0x04000000)
1643 #define IO_BANK0_GPIO12_STATUS_IRQTOPROC_MSB    _u(26)
1644 #define IO_BANK0_GPIO12_STATUS_IRQTOPROC_LSB    _u(26)
1645 #define IO_BANK0_GPIO12_STATUS_IRQTOPROC_ACCESS "RO"
1646 // -----------------------------------------------------------------------------
1647 // Field       : IO_BANK0_GPIO12_STATUS_INFROMPAD
1648 // Description : input signal from pad, before filtering and override are
1649 //               applied
1650 #define IO_BANK0_GPIO12_STATUS_INFROMPAD_RESET  _u(0x0)
1651 #define IO_BANK0_GPIO12_STATUS_INFROMPAD_BITS   _u(0x00020000)
1652 #define IO_BANK0_GPIO12_STATUS_INFROMPAD_MSB    _u(17)
1653 #define IO_BANK0_GPIO12_STATUS_INFROMPAD_LSB    _u(17)
1654 #define IO_BANK0_GPIO12_STATUS_INFROMPAD_ACCESS "RO"
1655 // -----------------------------------------------------------------------------
1656 // Field       : IO_BANK0_GPIO12_STATUS_OETOPAD
1657 // Description : output enable to pad after register override is applied
1658 #define IO_BANK0_GPIO12_STATUS_OETOPAD_RESET  _u(0x0)
1659 #define IO_BANK0_GPIO12_STATUS_OETOPAD_BITS   _u(0x00002000)
1660 #define IO_BANK0_GPIO12_STATUS_OETOPAD_MSB    _u(13)
1661 #define IO_BANK0_GPIO12_STATUS_OETOPAD_LSB    _u(13)
1662 #define IO_BANK0_GPIO12_STATUS_OETOPAD_ACCESS "RO"
1663 // -----------------------------------------------------------------------------
1664 // Field       : IO_BANK0_GPIO12_STATUS_OUTTOPAD
1665 // Description : output signal to pad after register override is applied
1666 #define IO_BANK0_GPIO12_STATUS_OUTTOPAD_RESET  _u(0x0)
1667 #define IO_BANK0_GPIO12_STATUS_OUTTOPAD_BITS   _u(0x00000200)
1668 #define IO_BANK0_GPIO12_STATUS_OUTTOPAD_MSB    _u(9)
1669 #define IO_BANK0_GPIO12_STATUS_OUTTOPAD_LSB    _u(9)
1670 #define IO_BANK0_GPIO12_STATUS_OUTTOPAD_ACCESS "RO"
1671 // =============================================================================
1672 // Register    : IO_BANK0_GPIO12_CTRL
1673 #define IO_BANK0_GPIO12_CTRL_OFFSET _u(0x00000064)
1674 #define IO_BANK0_GPIO12_CTRL_BITS   _u(0x3003f01f)
1675 #define IO_BANK0_GPIO12_CTRL_RESET  _u(0x0000001f)
1676 // -----------------------------------------------------------------------------
1677 // Field       : IO_BANK0_GPIO12_CTRL_IRQOVER
1678 //               0x0 -> don't invert the interrupt
1679 //               0x1 -> invert the interrupt
1680 //               0x2 -> drive interrupt low
1681 //               0x3 -> drive interrupt high
1682 #define IO_BANK0_GPIO12_CTRL_IRQOVER_RESET  _u(0x0)
1683 #define IO_BANK0_GPIO12_CTRL_IRQOVER_BITS   _u(0x30000000)
1684 #define IO_BANK0_GPIO12_CTRL_IRQOVER_MSB    _u(29)
1685 #define IO_BANK0_GPIO12_CTRL_IRQOVER_LSB    _u(28)
1686 #define IO_BANK0_GPIO12_CTRL_IRQOVER_ACCESS "RW"
1687 #define IO_BANK0_GPIO12_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
1688 #define IO_BANK0_GPIO12_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
1689 #define IO_BANK0_GPIO12_CTRL_IRQOVER_VALUE_LOW _u(0x2)
1690 #define IO_BANK0_GPIO12_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
1691 // -----------------------------------------------------------------------------
1692 // Field       : IO_BANK0_GPIO12_CTRL_INOVER
1693 //               0x0 -> don't invert the peri input
1694 //               0x1 -> invert the peri input
1695 //               0x2 -> drive peri input low
1696 //               0x3 -> drive peri input high
1697 #define IO_BANK0_GPIO12_CTRL_INOVER_RESET  _u(0x0)
1698 #define IO_BANK0_GPIO12_CTRL_INOVER_BITS   _u(0x00030000)
1699 #define IO_BANK0_GPIO12_CTRL_INOVER_MSB    _u(17)
1700 #define IO_BANK0_GPIO12_CTRL_INOVER_LSB    _u(16)
1701 #define IO_BANK0_GPIO12_CTRL_INOVER_ACCESS "RW"
1702 #define IO_BANK0_GPIO12_CTRL_INOVER_VALUE_NORMAL _u(0x0)
1703 #define IO_BANK0_GPIO12_CTRL_INOVER_VALUE_INVERT _u(0x1)
1704 #define IO_BANK0_GPIO12_CTRL_INOVER_VALUE_LOW _u(0x2)
1705 #define IO_BANK0_GPIO12_CTRL_INOVER_VALUE_HIGH _u(0x3)
1706 // -----------------------------------------------------------------------------
1707 // Field       : IO_BANK0_GPIO12_CTRL_OEOVER
1708 //               0x0 -> drive output enable from peripheral signal selected by funcsel
1709 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
1710 //               0x2 -> disable output
1711 //               0x3 -> enable output
1712 #define IO_BANK0_GPIO12_CTRL_OEOVER_RESET  _u(0x0)
1713 #define IO_BANK0_GPIO12_CTRL_OEOVER_BITS   _u(0x0000c000)
1714 #define IO_BANK0_GPIO12_CTRL_OEOVER_MSB    _u(15)
1715 #define IO_BANK0_GPIO12_CTRL_OEOVER_LSB    _u(14)
1716 #define IO_BANK0_GPIO12_CTRL_OEOVER_ACCESS "RW"
1717 #define IO_BANK0_GPIO12_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
1718 #define IO_BANK0_GPIO12_CTRL_OEOVER_VALUE_INVERT _u(0x1)
1719 #define IO_BANK0_GPIO12_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
1720 #define IO_BANK0_GPIO12_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
1721 // -----------------------------------------------------------------------------
1722 // Field       : IO_BANK0_GPIO12_CTRL_OUTOVER
1723 //               0x0 -> drive output from peripheral signal selected by funcsel
1724 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
1725 //               0x2 -> drive output low
1726 //               0x3 -> drive output high
1727 #define IO_BANK0_GPIO12_CTRL_OUTOVER_RESET  _u(0x0)
1728 #define IO_BANK0_GPIO12_CTRL_OUTOVER_BITS   _u(0x00003000)
1729 #define IO_BANK0_GPIO12_CTRL_OUTOVER_MSB    _u(13)
1730 #define IO_BANK0_GPIO12_CTRL_OUTOVER_LSB    _u(12)
1731 #define IO_BANK0_GPIO12_CTRL_OUTOVER_ACCESS "RW"
1732 #define IO_BANK0_GPIO12_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
1733 #define IO_BANK0_GPIO12_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
1734 #define IO_BANK0_GPIO12_CTRL_OUTOVER_VALUE_LOW _u(0x2)
1735 #define IO_BANK0_GPIO12_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
1736 // -----------------------------------------------------------------------------
1737 // Field       : IO_BANK0_GPIO12_CTRL_FUNCSEL
1738 // Description : 0-31 -> selects pin function according to the gpio table
1739 //               31 == NULL
1740 //               0x00 -> hstx_0
1741 //               0x01 -> spi1_rx
1742 //               0x02 -> uart0_tx
1743 //               0x03 -> i2c0_sda
1744 //               0x04 -> pwm_a_6
1745 //               0x05 -> siob_proc_12
1746 //               0x06 -> pio0_12
1747 //               0x07 -> pio1_12
1748 //               0x08 -> pio2_12
1749 //               0x09 -> clocks_gpin_0
1750 //               0x0a -> usb_muxing_overcurr_detect
1751 //               0x1f -> null
1752 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_RESET  _u(0x1f)
1753 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_BITS   _u(0x0000001f)
1754 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_MSB    _u(4)
1755 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_LSB    _u(0)
1756 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_ACCESS "RW"
1757 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_VALUE_HSTX_0 _u(0x00)
1758 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_VALUE_SPI1_RX _u(0x01)
1759 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_VALUE_UART0_TX _u(0x02)
1760 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_VALUE_I2C0_SDA _u(0x03)
1761 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_VALUE_PWM_A_6 _u(0x04)
1762 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_VALUE_SIOB_PROC_12 _u(0x05)
1763 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_VALUE_PIO0_12 _u(0x06)
1764 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_VALUE_PIO1_12 _u(0x07)
1765 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_VALUE_PIO2_12 _u(0x08)
1766 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_VALUE_CLOCKS_GPIN_0 _u(0x09)
1767 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
1768 #define IO_BANK0_GPIO12_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
1769 // =============================================================================
1770 // Register    : IO_BANK0_GPIO13_STATUS
1771 #define IO_BANK0_GPIO13_STATUS_OFFSET _u(0x00000068)
1772 #define IO_BANK0_GPIO13_STATUS_BITS   _u(0x04022200)
1773 #define IO_BANK0_GPIO13_STATUS_RESET  _u(0x00000000)
1774 // -----------------------------------------------------------------------------
1775 // Field       : IO_BANK0_GPIO13_STATUS_IRQTOPROC
1776 // Description : interrupt to processors, after override is applied
1777 #define IO_BANK0_GPIO13_STATUS_IRQTOPROC_RESET  _u(0x0)
1778 #define IO_BANK0_GPIO13_STATUS_IRQTOPROC_BITS   _u(0x04000000)
1779 #define IO_BANK0_GPIO13_STATUS_IRQTOPROC_MSB    _u(26)
1780 #define IO_BANK0_GPIO13_STATUS_IRQTOPROC_LSB    _u(26)
1781 #define IO_BANK0_GPIO13_STATUS_IRQTOPROC_ACCESS "RO"
1782 // -----------------------------------------------------------------------------
1783 // Field       : IO_BANK0_GPIO13_STATUS_INFROMPAD
1784 // Description : input signal from pad, before filtering and override are
1785 //               applied
1786 #define IO_BANK0_GPIO13_STATUS_INFROMPAD_RESET  _u(0x0)
1787 #define IO_BANK0_GPIO13_STATUS_INFROMPAD_BITS   _u(0x00020000)
1788 #define IO_BANK0_GPIO13_STATUS_INFROMPAD_MSB    _u(17)
1789 #define IO_BANK0_GPIO13_STATUS_INFROMPAD_LSB    _u(17)
1790 #define IO_BANK0_GPIO13_STATUS_INFROMPAD_ACCESS "RO"
1791 // -----------------------------------------------------------------------------
1792 // Field       : IO_BANK0_GPIO13_STATUS_OETOPAD
1793 // Description : output enable to pad after register override is applied
1794 #define IO_BANK0_GPIO13_STATUS_OETOPAD_RESET  _u(0x0)
1795 #define IO_BANK0_GPIO13_STATUS_OETOPAD_BITS   _u(0x00002000)
1796 #define IO_BANK0_GPIO13_STATUS_OETOPAD_MSB    _u(13)
1797 #define IO_BANK0_GPIO13_STATUS_OETOPAD_LSB    _u(13)
1798 #define IO_BANK0_GPIO13_STATUS_OETOPAD_ACCESS "RO"
1799 // -----------------------------------------------------------------------------
1800 // Field       : IO_BANK0_GPIO13_STATUS_OUTTOPAD
1801 // Description : output signal to pad after register override is applied
1802 #define IO_BANK0_GPIO13_STATUS_OUTTOPAD_RESET  _u(0x0)
1803 #define IO_BANK0_GPIO13_STATUS_OUTTOPAD_BITS   _u(0x00000200)
1804 #define IO_BANK0_GPIO13_STATUS_OUTTOPAD_MSB    _u(9)
1805 #define IO_BANK0_GPIO13_STATUS_OUTTOPAD_LSB    _u(9)
1806 #define IO_BANK0_GPIO13_STATUS_OUTTOPAD_ACCESS "RO"
1807 // =============================================================================
1808 // Register    : IO_BANK0_GPIO13_CTRL
1809 #define IO_BANK0_GPIO13_CTRL_OFFSET _u(0x0000006c)
1810 #define IO_BANK0_GPIO13_CTRL_BITS   _u(0x3003f01f)
1811 #define IO_BANK0_GPIO13_CTRL_RESET  _u(0x0000001f)
1812 // -----------------------------------------------------------------------------
1813 // Field       : IO_BANK0_GPIO13_CTRL_IRQOVER
1814 //               0x0 -> don't invert the interrupt
1815 //               0x1 -> invert the interrupt
1816 //               0x2 -> drive interrupt low
1817 //               0x3 -> drive interrupt high
1818 #define IO_BANK0_GPIO13_CTRL_IRQOVER_RESET  _u(0x0)
1819 #define IO_BANK0_GPIO13_CTRL_IRQOVER_BITS   _u(0x30000000)
1820 #define IO_BANK0_GPIO13_CTRL_IRQOVER_MSB    _u(29)
1821 #define IO_BANK0_GPIO13_CTRL_IRQOVER_LSB    _u(28)
1822 #define IO_BANK0_GPIO13_CTRL_IRQOVER_ACCESS "RW"
1823 #define IO_BANK0_GPIO13_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
1824 #define IO_BANK0_GPIO13_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
1825 #define IO_BANK0_GPIO13_CTRL_IRQOVER_VALUE_LOW _u(0x2)
1826 #define IO_BANK0_GPIO13_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
1827 // -----------------------------------------------------------------------------
1828 // Field       : IO_BANK0_GPIO13_CTRL_INOVER
1829 //               0x0 -> don't invert the peri input
1830 //               0x1 -> invert the peri input
1831 //               0x2 -> drive peri input low
1832 //               0x3 -> drive peri input high
1833 #define IO_BANK0_GPIO13_CTRL_INOVER_RESET  _u(0x0)
1834 #define IO_BANK0_GPIO13_CTRL_INOVER_BITS   _u(0x00030000)
1835 #define IO_BANK0_GPIO13_CTRL_INOVER_MSB    _u(17)
1836 #define IO_BANK0_GPIO13_CTRL_INOVER_LSB    _u(16)
1837 #define IO_BANK0_GPIO13_CTRL_INOVER_ACCESS "RW"
1838 #define IO_BANK0_GPIO13_CTRL_INOVER_VALUE_NORMAL _u(0x0)
1839 #define IO_BANK0_GPIO13_CTRL_INOVER_VALUE_INVERT _u(0x1)
1840 #define IO_BANK0_GPIO13_CTRL_INOVER_VALUE_LOW _u(0x2)
1841 #define IO_BANK0_GPIO13_CTRL_INOVER_VALUE_HIGH _u(0x3)
1842 // -----------------------------------------------------------------------------
1843 // Field       : IO_BANK0_GPIO13_CTRL_OEOVER
1844 //               0x0 -> drive output enable from peripheral signal selected by funcsel
1845 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
1846 //               0x2 -> disable output
1847 //               0x3 -> enable output
1848 #define IO_BANK0_GPIO13_CTRL_OEOVER_RESET  _u(0x0)
1849 #define IO_BANK0_GPIO13_CTRL_OEOVER_BITS   _u(0x0000c000)
1850 #define IO_BANK0_GPIO13_CTRL_OEOVER_MSB    _u(15)
1851 #define IO_BANK0_GPIO13_CTRL_OEOVER_LSB    _u(14)
1852 #define IO_BANK0_GPIO13_CTRL_OEOVER_ACCESS "RW"
1853 #define IO_BANK0_GPIO13_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
1854 #define IO_BANK0_GPIO13_CTRL_OEOVER_VALUE_INVERT _u(0x1)
1855 #define IO_BANK0_GPIO13_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
1856 #define IO_BANK0_GPIO13_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
1857 // -----------------------------------------------------------------------------
1858 // Field       : IO_BANK0_GPIO13_CTRL_OUTOVER
1859 //               0x0 -> drive output from peripheral signal selected by funcsel
1860 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
1861 //               0x2 -> drive output low
1862 //               0x3 -> drive output high
1863 #define IO_BANK0_GPIO13_CTRL_OUTOVER_RESET  _u(0x0)
1864 #define IO_BANK0_GPIO13_CTRL_OUTOVER_BITS   _u(0x00003000)
1865 #define IO_BANK0_GPIO13_CTRL_OUTOVER_MSB    _u(13)
1866 #define IO_BANK0_GPIO13_CTRL_OUTOVER_LSB    _u(12)
1867 #define IO_BANK0_GPIO13_CTRL_OUTOVER_ACCESS "RW"
1868 #define IO_BANK0_GPIO13_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
1869 #define IO_BANK0_GPIO13_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
1870 #define IO_BANK0_GPIO13_CTRL_OUTOVER_VALUE_LOW _u(0x2)
1871 #define IO_BANK0_GPIO13_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
1872 // -----------------------------------------------------------------------------
1873 // Field       : IO_BANK0_GPIO13_CTRL_FUNCSEL
1874 // Description : 0-31 -> selects pin function according to the gpio table
1875 //               31 == NULL
1876 //               0x00 -> hstx_1
1877 //               0x01 -> spi1_ss_n
1878 //               0x02 -> uart0_rx
1879 //               0x03 -> i2c0_scl
1880 //               0x04 -> pwm_b_6
1881 //               0x05 -> siob_proc_13
1882 //               0x06 -> pio0_13
1883 //               0x07 -> pio1_13
1884 //               0x08 -> pio2_13
1885 //               0x09 -> clocks_gpout_0
1886 //               0x0a -> usb_muxing_vbus_detect
1887 //               0x1f -> null
1888 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_RESET  _u(0x1f)
1889 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_BITS   _u(0x0000001f)
1890 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_MSB    _u(4)
1891 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_LSB    _u(0)
1892 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_ACCESS "RW"
1893 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_VALUE_HSTX_1 _u(0x00)
1894 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_VALUE_SPI1_SS_N _u(0x01)
1895 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_VALUE_UART0_RX _u(0x02)
1896 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_VALUE_I2C0_SCL _u(0x03)
1897 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_VALUE_PWM_B_6 _u(0x04)
1898 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_VALUE_SIOB_PROC_13 _u(0x05)
1899 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_VALUE_PIO0_13 _u(0x06)
1900 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_VALUE_PIO1_13 _u(0x07)
1901 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_VALUE_PIO2_13 _u(0x08)
1902 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_VALUE_CLOCKS_GPOUT_0 _u(0x09)
1903 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
1904 #define IO_BANK0_GPIO13_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
1905 // =============================================================================
1906 // Register    : IO_BANK0_GPIO14_STATUS
1907 #define IO_BANK0_GPIO14_STATUS_OFFSET _u(0x00000070)
1908 #define IO_BANK0_GPIO14_STATUS_BITS   _u(0x04022200)
1909 #define IO_BANK0_GPIO14_STATUS_RESET  _u(0x00000000)
1910 // -----------------------------------------------------------------------------
1911 // Field       : IO_BANK0_GPIO14_STATUS_IRQTOPROC
1912 // Description : interrupt to processors, after override is applied
1913 #define IO_BANK0_GPIO14_STATUS_IRQTOPROC_RESET  _u(0x0)
1914 #define IO_BANK0_GPIO14_STATUS_IRQTOPROC_BITS   _u(0x04000000)
1915 #define IO_BANK0_GPIO14_STATUS_IRQTOPROC_MSB    _u(26)
1916 #define IO_BANK0_GPIO14_STATUS_IRQTOPROC_LSB    _u(26)
1917 #define IO_BANK0_GPIO14_STATUS_IRQTOPROC_ACCESS "RO"
1918 // -----------------------------------------------------------------------------
1919 // Field       : IO_BANK0_GPIO14_STATUS_INFROMPAD
1920 // Description : input signal from pad, before filtering and override are
1921 //               applied
1922 #define IO_BANK0_GPIO14_STATUS_INFROMPAD_RESET  _u(0x0)
1923 #define IO_BANK0_GPIO14_STATUS_INFROMPAD_BITS   _u(0x00020000)
1924 #define IO_BANK0_GPIO14_STATUS_INFROMPAD_MSB    _u(17)
1925 #define IO_BANK0_GPIO14_STATUS_INFROMPAD_LSB    _u(17)
1926 #define IO_BANK0_GPIO14_STATUS_INFROMPAD_ACCESS "RO"
1927 // -----------------------------------------------------------------------------
1928 // Field       : IO_BANK0_GPIO14_STATUS_OETOPAD
1929 // Description : output enable to pad after register override is applied
1930 #define IO_BANK0_GPIO14_STATUS_OETOPAD_RESET  _u(0x0)
1931 #define IO_BANK0_GPIO14_STATUS_OETOPAD_BITS   _u(0x00002000)
1932 #define IO_BANK0_GPIO14_STATUS_OETOPAD_MSB    _u(13)
1933 #define IO_BANK0_GPIO14_STATUS_OETOPAD_LSB    _u(13)
1934 #define IO_BANK0_GPIO14_STATUS_OETOPAD_ACCESS "RO"
1935 // -----------------------------------------------------------------------------
1936 // Field       : IO_BANK0_GPIO14_STATUS_OUTTOPAD
1937 // Description : output signal to pad after register override is applied
1938 #define IO_BANK0_GPIO14_STATUS_OUTTOPAD_RESET  _u(0x0)
1939 #define IO_BANK0_GPIO14_STATUS_OUTTOPAD_BITS   _u(0x00000200)
1940 #define IO_BANK0_GPIO14_STATUS_OUTTOPAD_MSB    _u(9)
1941 #define IO_BANK0_GPIO14_STATUS_OUTTOPAD_LSB    _u(9)
1942 #define IO_BANK0_GPIO14_STATUS_OUTTOPAD_ACCESS "RO"
1943 // =============================================================================
1944 // Register    : IO_BANK0_GPIO14_CTRL
1945 #define IO_BANK0_GPIO14_CTRL_OFFSET _u(0x00000074)
1946 #define IO_BANK0_GPIO14_CTRL_BITS   _u(0x3003f01f)
1947 #define IO_BANK0_GPIO14_CTRL_RESET  _u(0x0000001f)
1948 // -----------------------------------------------------------------------------
1949 // Field       : IO_BANK0_GPIO14_CTRL_IRQOVER
1950 //               0x0 -> don't invert the interrupt
1951 //               0x1 -> invert the interrupt
1952 //               0x2 -> drive interrupt low
1953 //               0x3 -> drive interrupt high
1954 #define IO_BANK0_GPIO14_CTRL_IRQOVER_RESET  _u(0x0)
1955 #define IO_BANK0_GPIO14_CTRL_IRQOVER_BITS   _u(0x30000000)
1956 #define IO_BANK0_GPIO14_CTRL_IRQOVER_MSB    _u(29)
1957 #define IO_BANK0_GPIO14_CTRL_IRQOVER_LSB    _u(28)
1958 #define IO_BANK0_GPIO14_CTRL_IRQOVER_ACCESS "RW"
1959 #define IO_BANK0_GPIO14_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
1960 #define IO_BANK0_GPIO14_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
1961 #define IO_BANK0_GPIO14_CTRL_IRQOVER_VALUE_LOW _u(0x2)
1962 #define IO_BANK0_GPIO14_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
1963 // -----------------------------------------------------------------------------
1964 // Field       : IO_BANK0_GPIO14_CTRL_INOVER
1965 //               0x0 -> don't invert the peri input
1966 //               0x1 -> invert the peri input
1967 //               0x2 -> drive peri input low
1968 //               0x3 -> drive peri input high
1969 #define IO_BANK0_GPIO14_CTRL_INOVER_RESET  _u(0x0)
1970 #define IO_BANK0_GPIO14_CTRL_INOVER_BITS   _u(0x00030000)
1971 #define IO_BANK0_GPIO14_CTRL_INOVER_MSB    _u(17)
1972 #define IO_BANK0_GPIO14_CTRL_INOVER_LSB    _u(16)
1973 #define IO_BANK0_GPIO14_CTRL_INOVER_ACCESS "RW"
1974 #define IO_BANK0_GPIO14_CTRL_INOVER_VALUE_NORMAL _u(0x0)
1975 #define IO_BANK0_GPIO14_CTRL_INOVER_VALUE_INVERT _u(0x1)
1976 #define IO_BANK0_GPIO14_CTRL_INOVER_VALUE_LOW _u(0x2)
1977 #define IO_BANK0_GPIO14_CTRL_INOVER_VALUE_HIGH _u(0x3)
1978 // -----------------------------------------------------------------------------
1979 // Field       : IO_BANK0_GPIO14_CTRL_OEOVER
1980 //               0x0 -> drive output enable from peripheral signal selected by funcsel
1981 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
1982 //               0x2 -> disable output
1983 //               0x3 -> enable output
1984 #define IO_BANK0_GPIO14_CTRL_OEOVER_RESET  _u(0x0)
1985 #define IO_BANK0_GPIO14_CTRL_OEOVER_BITS   _u(0x0000c000)
1986 #define IO_BANK0_GPIO14_CTRL_OEOVER_MSB    _u(15)
1987 #define IO_BANK0_GPIO14_CTRL_OEOVER_LSB    _u(14)
1988 #define IO_BANK0_GPIO14_CTRL_OEOVER_ACCESS "RW"
1989 #define IO_BANK0_GPIO14_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
1990 #define IO_BANK0_GPIO14_CTRL_OEOVER_VALUE_INVERT _u(0x1)
1991 #define IO_BANK0_GPIO14_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
1992 #define IO_BANK0_GPIO14_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
1993 // -----------------------------------------------------------------------------
1994 // Field       : IO_BANK0_GPIO14_CTRL_OUTOVER
1995 //               0x0 -> drive output from peripheral signal selected by funcsel
1996 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
1997 //               0x2 -> drive output low
1998 //               0x3 -> drive output high
1999 #define IO_BANK0_GPIO14_CTRL_OUTOVER_RESET  _u(0x0)
2000 #define IO_BANK0_GPIO14_CTRL_OUTOVER_BITS   _u(0x00003000)
2001 #define IO_BANK0_GPIO14_CTRL_OUTOVER_MSB    _u(13)
2002 #define IO_BANK0_GPIO14_CTRL_OUTOVER_LSB    _u(12)
2003 #define IO_BANK0_GPIO14_CTRL_OUTOVER_ACCESS "RW"
2004 #define IO_BANK0_GPIO14_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
2005 #define IO_BANK0_GPIO14_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
2006 #define IO_BANK0_GPIO14_CTRL_OUTOVER_VALUE_LOW _u(0x2)
2007 #define IO_BANK0_GPIO14_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
2008 // -----------------------------------------------------------------------------
2009 // Field       : IO_BANK0_GPIO14_CTRL_FUNCSEL
2010 // Description : 0-31 -> selects pin function according to the gpio table
2011 //               31 == NULL
2012 //               0x00 -> hstx_2
2013 //               0x01 -> spi1_sclk
2014 //               0x02 -> uart0_cts
2015 //               0x03 -> i2c1_sda
2016 //               0x04 -> pwm_a_7
2017 //               0x05 -> siob_proc_14
2018 //               0x06 -> pio0_14
2019 //               0x07 -> pio1_14
2020 //               0x08 -> pio2_14
2021 //               0x09 -> clocks_gpin_1
2022 //               0x0a -> usb_muxing_vbus_en
2023 //               0x0b -> uart0_tx
2024 //               0x1f -> null
2025 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_RESET  _u(0x1f)
2026 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_BITS   _u(0x0000001f)
2027 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_MSB    _u(4)
2028 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_LSB    _u(0)
2029 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_ACCESS "RW"
2030 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_VALUE_HSTX_2 _u(0x00)
2031 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_VALUE_SPI1_SCLK _u(0x01)
2032 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_VALUE_UART0_CTS _u(0x02)
2033 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_VALUE_I2C1_SDA _u(0x03)
2034 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_VALUE_PWM_A_7 _u(0x04)
2035 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_VALUE_SIOB_PROC_14 _u(0x05)
2036 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_VALUE_PIO0_14 _u(0x06)
2037 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_VALUE_PIO1_14 _u(0x07)
2038 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_VALUE_PIO2_14 _u(0x08)
2039 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_VALUE_CLOCKS_GPIN_1 _u(0x09)
2040 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
2041 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_VALUE_UART0_TX _u(0x0b)
2042 #define IO_BANK0_GPIO14_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
2043 // =============================================================================
2044 // Register    : IO_BANK0_GPIO15_STATUS
2045 #define IO_BANK0_GPIO15_STATUS_OFFSET _u(0x00000078)
2046 #define IO_BANK0_GPIO15_STATUS_BITS   _u(0x04022200)
2047 #define IO_BANK0_GPIO15_STATUS_RESET  _u(0x00000000)
2048 // -----------------------------------------------------------------------------
2049 // Field       : IO_BANK0_GPIO15_STATUS_IRQTOPROC
2050 // Description : interrupt to processors, after override is applied
2051 #define IO_BANK0_GPIO15_STATUS_IRQTOPROC_RESET  _u(0x0)
2052 #define IO_BANK0_GPIO15_STATUS_IRQTOPROC_BITS   _u(0x04000000)
2053 #define IO_BANK0_GPIO15_STATUS_IRQTOPROC_MSB    _u(26)
2054 #define IO_BANK0_GPIO15_STATUS_IRQTOPROC_LSB    _u(26)
2055 #define IO_BANK0_GPIO15_STATUS_IRQTOPROC_ACCESS "RO"
2056 // -----------------------------------------------------------------------------
2057 // Field       : IO_BANK0_GPIO15_STATUS_INFROMPAD
2058 // Description : input signal from pad, before filtering and override are
2059 //               applied
2060 #define IO_BANK0_GPIO15_STATUS_INFROMPAD_RESET  _u(0x0)
2061 #define IO_BANK0_GPIO15_STATUS_INFROMPAD_BITS   _u(0x00020000)
2062 #define IO_BANK0_GPIO15_STATUS_INFROMPAD_MSB    _u(17)
2063 #define IO_BANK0_GPIO15_STATUS_INFROMPAD_LSB    _u(17)
2064 #define IO_BANK0_GPIO15_STATUS_INFROMPAD_ACCESS "RO"
2065 // -----------------------------------------------------------------------------
2066 // Field       : IO_BANK0_GPIO15_STATUS_OETOPAD
2067 // Description : output enable to pad after register override is applied
2068 #define IO_BANK0_GPIO15_STATUS_OETOPAD_RESET  _u(0x0)
2069 #define IO_BANK0_GPIO15_STATUS_OETOPAD_BITS   _u(0x00002000)
2070 #define IO_BANK0_GPIO15_STATUS_OETOPAD_MSB    _u(13)
2071 #define IO_BANK0_GPIO15_STATUS_OETOPAD_LSB    _u(13)
2072 #define IO_BANK0_GPIO15_STATUS_OETOPAD_ACCESS "RO"
2073 // -----------------------------------------------------------------------------
2074 // Field       : IO_BANK0_GPIO15_STATUS_OUTTOPAD
2075 // Description : output signal to pad after register override is applied
2076 #define IO_BANK0_GPIO15_STATUS_OUTTOPAD_RESET  _u(0x0)
2077 #define IO_BANK0_GPIO15_STATUS_OUTTOPAD_BITS   _u(0x00000200)
2078 #define IO_BANK0_GPIO15_STATUS_OUTTOPAD_MSB    _u(9)
2079 #define IO_BANK0_GPIO15_STATUS_OUTTOPAD_LSB    _u(9)
2080 #define IO_BANK0_GPIO15_STATUS_OUTTOPAD_ACCESS "RO"
2081 // =============================================================================
2082 // Register    : IO_BANK0_GPIO15_CTRL
2083 #define IO_BANK0_GPIO15_CTRL_OFFSET _u(0x0000007c)
2084 #define IO_BANK0_GPIO15_CTRL_BITS   _u(0x3003f01f)
2085 #define IO_BANK0_GPIO15_CTRL_RESET  _u(0x0000001f)
2086 // -----------------------------------------------------------------------------
2087 // Field       : IO_BANK0_GPIO15_CTRL_IRQOVER
2088 //               0x0 -> don't invert the interrupt
2089 //               0x1 -> invert the interrupt
2090 //               0x2 -> drive interrupt low
2091 //               0x3 -> drive interrupt high
2092 #define IO_BANK0_GPIO15_CTRL_IRQOVER_RESET  _u(0x0)
2093 #define IO_BANK0_GPIO15_CTRL_IRQOVER_BITS   _u(0x30000000)
2094 #define IO_BANK0_GPIO15_CTRL_IRQOVER_MSB    _u(29)
2095 #define IO_BANK0_GPIO15_CTRL_IRQOVER_LSB    _u(28)
2096 #define IO_BANK0_GPIO15_CTRL_IRQOVER_ACCESS "RW"
2097 #define IO_BANK0_GPIO15_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
2098 #define IO_BANK0_GPIO15_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
2099 #define IO_BANK0_GPIO15_CTRL_IRQOVER_VALUE_LOW _u(0x2)
2100 #define IO_BANK0_GPIO15_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
2101 // -----------------------------------------------------------------------------
2102 // Field       : IO_BANK0_GPIO15_CTRL_INOVER
2103 //               0x0 -> don't invert the peri input
2104 //               0x1 -> invert the peri input
2105 //               0x2 -> drive peri input low
2106 //               0x3 -> drive peri input high
2107 #define IO_BANK0_GPIO15_CTRL_INOVER_RESET  _u(0x0)
2108 #define IO_BANK0_GPIO15_CTRL_INOVER_BITS   _u(0x00030000)
2109 #define IO_BANK0_GPIO15_CTRL_INOVER_MSB    _u(17)
2110 #define IO_BANK0_GPIO15_CTRL_INOVER_LSB    _u(16)
2111 #define IO_BANK0_GPIO15_CTRL_INOVER_ACCESS "RW"
2112 #define IO_BANK0_GPIO15_CTRL_INOVER_VALUE_NORMAL _u(0x0)
2113 #define IO_BANK0_GPIO15_CTRL_INOVER_VALUE_INVERT _u(0x1)
2114 #define IO_BANK0_GPIO15_CTRL_INOVER_VALUE_LOW _u(0x2)
2115 #define IO_BANK0_GPIO15_CTRL_INOVER_VALUE_HIGH _u(0x3)
2116 // -----------------------------------------------------------------------------
2117 // Field       : IO_BANK0_GPIO15_CTRL_OEOVER
2118 //               0x0 -> drive output enable from peripheral signal selected by funcsel
2119 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
2120 //               0x2 -> disable output
2121 //               0x3 -> enable output
2122 #define IO_BANK0_GPIO15_CTRL_OEOVER_RESET  _u(0x0)
2123 #define IO_BANK0_GPIO15_CTRL_OEOVER_BITS   _u(0x0000c000)
2124 #define IO_BANK0_GPIO15_CTRL_OEOVER_MSB    _u(15)
2125 #define IO_BANK0_GPIO15_CTRL_OEOVER_LSB    _u(14)
2126 #define IO_BANK0_GPIO15_CTRL_OEOVER_ACCESS "RW"
2127 #define IO_BANK0_GPIO15_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
2128 #define IO_BANK0_GPIO15_CTRL_OEOVER_VALUE_INVERT _u(0x1)
2129 #define IO_BANK0_GPIO15_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
2130 #define IO_BANK0_GPIO15_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
2131 // -----------------------------------------------------------------------------
2132 // Field       : IO_BANK0_GPIO15_CTRL_OUTOVER
2133 //               0x0 -> drive output from peripheral signal selected by funcsel
2134 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
2135 //               0x2 -> drive output low
2136 //               0x3 -> drive output high
2137 #define IO_BANK0_GPIO15_CTRL_OUTOVER_RESET  _u(0x0)
2138 #define IO_BANK0_GPIO15_CTRL_OUTOVER_BITS   _u(0x00003000)
2139 #define IO_BANK0_GPIO15_CTRL_OUTOVER_MSB    _u(13)
2140 #define IO_BANK0_GPIO15_CTRL_OUTOVER_LSB    _u(12)
2141 #define IO_BANK0_GPIO15_CTRL_OUTOVER_ACCESS "RW"
2142 #define IO_BANK0_GPIO15_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
2143 #define IO_BANK0_GPIO15_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
2144 #define IO_BANK0_GPIO15_CTRL_OUTOVER_VALUE_LOW _u(0x2)
2145 #define IO_BANK0_GPIO15_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
2146 // -----------------------------------------------------------------------------
2147 // Field       : IO_BANK0_GPIO15_CTRL_FUNCSEL
2148 // Description : 0-31 -> selects pin function according to the gpio table
2149 //               31 == NULL
2150 //               0x00 -> hstx_3
2151 //               0x01 -> spi1_tx
2152 //               0x02 -> uart0_rts
2153 //               0x03 -> i2c1_scl
2154 //               0x04 -> pwm_b_7
2155 //               0x05 -> siob_proc_15
2156 //               0x06 -> pio0_15
2157 //               0x07 -> pio1_15
2158 //               0x08 -> pio2_15
2159 //               0x09 -> clocks_gpout_1
2160 //               0x0a -> usb_muxing_overcurr_detect
2161 //               0x0b -> uart0_rx
2162 //               0x1f -> null
2163 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_RESET  _u(0x1f)
2164 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_BITS   _u(0x0000001f)
2165 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_MSB    _u(4)
2166 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_LSB    _u(0)
2167 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_ACCESS "RW"
2168 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_VALUE_HSTX_3 _u(0x00)
2169 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_VALUE_SPI1_TX _u(0x01)
2170 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_VALUE_UART0_RTS _u(0x02)
2171 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_VALUE_I2C1_SCL _u(0x03)
2172 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_VALUE_PWM_B_7 _u(0x04)
2173 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_VALUE_SIOB_PROC_15 _u(0x05)
2174 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_VALUE_PIO0_15 _u(0x06)
2175 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_VALUE_PIO1_15 _u(0x07)
2176 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_VALUE_PIO2_15 _u(0x08)
2177 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_VALUE_CLOCKS_GPOUT_1 _u(0x09)
2178 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
2179 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_VALUE_UART0_RX _u(0x0b)
2180 #define IO_BANK0_GPIO15_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
2181 // =============================================================================
2182 // Register    : IO_BANK0_GPIO16_STATUS
2183 #define IO_BANK0_GPIO16_STATUS_OFFSET _u(0x00000080)
2184 #define IO_BANK0_GPIO16_STATUS_BITS   _u(0x04022200)
2185 #define IO_BANK0_GPIO16_STATUS_RESET  _u(0x00000000)
2186 // -----------------------------------------------------------------------------
2187 // Field       : IO_BANK0_GPIO16_STATUS_IRQTOPROC
2188 // Description : interrupt to processors, after override is applied
2189 #define IO_BANK0_GPIO16_STATUS_IRQTOPROC_RESET  _u(0x0)
2190 #define IO_BANK0_GPIO16_STATUS_IRQTOPROC_BITS   _u(0x04000000)
2191 #define IO_BANK0_GPIO16_STATUS_IRQTOPROC_MSB    _u(26)
2192 #define IO_BANK0_GPIO16_STATUS_IRQTOPROC_LSB    _u(26)
2193 #define IO_BANK0_GPIO16_STATUS_IRQTOPROC_ACCESS "RO"
2194 // -----------------------------------------------------------------------------
2195 // Field       : IO_BANK0_GPIO16_STATUS_INFROMPAD
2196 // Description : input signal from pad, before filtering and override are
2197 //               applied
2198 #define IO_BANK0_GPIO16_STATUS_INFROMPAD_RESET  _u(0x0)
2199 #define IO_BANK0_GPIO16_STATUS_INFROMPAD_BITS   _u(0x00020000)
2200 #define IO_BANK0_GPIO16_STATUS_INFROMPAD_MSB    _u(17)
2201 #define IO_BANK0_GPIO16_STATUS_INFROMPAD_LSB    _u(17)
2202 #define IO_BANK0_GPIO16_STATUS_INFROMPAD_ACCESS "RO"
2203 // -----------------------------------------------------------------------------
2204 // Field       : IO_BANK0_GPIO16_STATUS_OETOPAD
2205 // Description : output enable to pad after register override is applied
2206 #define IO_BANK0_GPIO16_STATUS_OETOPAD_RESET  _u(0x0)
2207 #define IO_BANK0_GPIO16_STATUS_OETOPAD_BITS   _u(0x00002000)
2208 #define IO_BANK0_GPIO16_STATUS_OETOPAD_MSB    _u(13)
2209 #define IO_BANK0_GPIO16_STATUS_OETOPAD_LSB    _u(13)
2210 #define IO_BANK0_GPIO16_STATUS_OETOPAD_ACCESS "RO"
2211 // -----------------------------------------------------------------------------
2212 // Field       : IO_BANK0_GPIO16_STATUS_OUTTOPAD
2213 // Description : output signal to pad after register override is applied
2214 #define IO_BANK0_GPIO16_STATUS_OUTTOPAD_RESET  _u(0x0)
2215 #define IO_BANK0_GPIO16_STATUS_OUTTOPAD_BITS   _u(0x00000200)
2216 #define IO_BANK0_GPIO16_STATUS_OUTTOPAD_MSB    _u(9)
2217 #define IO_BANK0_GPIO16_STATUS_OUTTOPAD_LSB    _u(9)
2218 #define IO_BANK0_GPIO16_STATUS_OUTTOPAD_ACCESS "RO"
2219 // =============================================================================
2220 // Register    : IO_BANK0_GPIO16_CTRL
2221 #define IO_BANK0_GPIO16_CTRL_OFFSET _u(0x00000084)
2222 #define IO_BANK0_GPIO16_CTRL_BITS   _u(0x3003f01f)
2223 #define IO_BANK0_GPIO16_CTRL_RESET  _u(0x0000001f)
2224 // -----------------------------------------------------------------------------
2225 // Field       : IO_BANK0_GPIO16_CTRL_IRQOVER
2226 //               0x0 -> don't invert the interrupt
2227 //               0x1 -> invert the interrupt
2228 //               0x2 -> drive interrupt low
2229 //               0x3 -> drive interrupt high
2230 #define IO_BANK0_GPIO16_CTRL_IRQOVER_RESET  _u(0x0)
2231 #define IO_BANK0_GPIO16_CTRL_IRQOVER_BITS   _u(0x30000000)
2232 #define IO_BANK0_GPIO16_CTRL_IRQOVER_MSB    _u(29)
2233 #define IO_BANK0_GPIO16_CTRL_IRQOVER_LSB    _u(28)
2234 #define IO_BANK0_GPIO16_CTRL_IRQOVER_ACCESS "RW"
2235 #define IO_BANK0_GPIO16_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
2236 #define IO_BANK0_GPIO16_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
2237 #define IO_BANK0_GPIO16_CTRL_IRQOVER_VALUE_LOW _u(0x2)
2238 #define IO_BANK0_GPIO16_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
2239 // -----------------------------------------------------------------------------
2240 // Field       : IO_BANK0_GPIO16_CTRL_INOVER
2241 //               0x0 -> don't invert the peri input
2242 //               0x1 -> invert the peri input
2243 //               0x2 -> drive peri input low
2244 //               0x3 -> drive peri input high
2245 #define IO_BANK0_GPIO16_CTRL_INOVER_RESET  _u(0x0)
2246 #define IO_BANK0_GPIO16_CTRL_INOVER_BITS   _u(0x00030000)
2247 #define IO_BANK0_GPIO16_CTRL_INOVER_MSB    _u(17)
2248 #define IO_BANK0_GPIO16_CTRL_INOVER_LSB    _u(16)
2249 #define IO_BANK0_GPIO16_CTRL_INOVER_ACCESS "RW"
2250 #define IO_BANK0_GPIO16_CTRL_INOVER_VALUE_NORMAL _u(0x0)
2251 #define IO_BANK0_GPIO16_CTRL_INOVER_VALUE_INVERT _u(0x1)
2252 #define IO_BANK0_GPIO16_CTRL_INOVER_VALUE_LOW _u(0x2)
2253 #define IO_BANK0_GPIO16_CTRL_INOVER_VALUE_HIGH _u(0x3)
2254 // -----------------------------------------------------------------------------
2255 // Field       : IO_BANK0_GPIO16_CTRL_OEOVER
2256 //               0x0 -> drive output enable from peripheral signal selected by funcsel
2257 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
2258 //               0x2 -> disable output
2259 //               0x3 -> enable output
2260 #define IO_BANK0_GPIO16_CTRL_OEOVER_RESET  _u(0x0)
2261 #define IO_BANK0_GPIO16_CTRL_OEOVER_BITS   _u(0x0000c000)
2262 #define IO_BANK0_GPIO16_CTRL_OEOVER_MSB    _u(15)
2263 #define IO_BANK0_GPIO16_CTRL_OEOVER_LSB    _u(14)
2264 #define IO_BANK0_GPIO16_CTRL_OEOVER_ACCESS "RW"
2265 #define IO_BANK0_GPIO16_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
2266 #define IO_BANK0_GPIO16_CTRL_OEOVER_VALUE_INVERT _u(0x1)
2267 #define IO_BANK0_GPIO16_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
2268 #define IO_BANK0_GPIO16_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
2269 // -----------------------------------------------------------------------------
2270 // Field       : IO_BANK0_GPIO16_CTRL_OUTOVER
2271 //               0x0 -> drive output from peripheral signal selected by funcsel
2272 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
2273 //               0x2 -> drive output low
2274 //               0x3 -> drive output high
2275 #define IO_BANK0_GPIO16_CTRL_OUTOVER_RESET  _u(0x0)
2276 #define IO_BANK0_GPIO16_CTRL_OUTOVER_BITS   _u(0x00003000)
2277 #define IO_BANK0_GPIO16_CTRL_OUTOVER_MSB    _u(13)
2278 #define IO_BANK0_GPIO16_CTRL_OUTOVER_LSB    _u(12)
2279 #define IO_BANK0_GPIO16_CTRL_OUTOVER_ACCESS "RW"
2280 #define IO_BANK0_GPIO16_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
2281 #define IO_BANK0_GPIO16_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
2282 #define IO_BANK0_GPIO16_CTRL_OUTOVER_VALUE_LOW _u(0x2)
2283 #define IO_BANK0_GPIO16_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
2284 // -----------------------------------------------------------------------------
2285 // Field       : IO_BANK0_GPIO16_CTRL_FUNCSEL
2286 // Description : 0-31 -> selects pin function according to the gpio table
2287 //               31 == NULL
2288 //               0x00 -> hstx_4
2289 //               0x01 -> spi0_rx
2290 //               0x02 -> uart0_tx
2291 //               0x03 -> i2c0_sda
2292 //               0x04 -> pwm_a_0
2293 //               0x05 -> siob_proc_16
2294 //               0x06 -> pio0_16
2295 //               0x07 -> pio1_16
2296 //               0x08 -> pio2_16
2297 //               0x0a -> usb_muxing_vbus_detect
2298 //               0x1f -> null
2299 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_RESET  _u(0x1f)
2300 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_BITS   _u(0x0000001f)
2301 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_MSB    _u(4)
2302 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_LSB    _u(0)
2303 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_ACCESS "RW"
2304 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_VALUE_HSTX_4 _u(0x00)
2305 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_VALUE_SPI0_RX _u(0x01)
2306 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_VALUE_UART0_TX _u(0x02)
2307 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_VALUE_I2C0_SDA _u(0x03)
2308 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_VALUE_PWM_A_0 _u(0x04)
2309 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_VALUE_SIOB_PROC_16 _u(0x05)
2310 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_VALUE_PIO0_16 _u(0x06)
2311 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_VALUE_PIO1_16 _u(0x07)
2312 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_VALUE_PIO2_16 _u(0x08)
2313 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
2314 #define IO_BANK0_GPIO16_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
2315 // =============================================================================
2316 // Register    : IO_BANK0_GPIO17_STATUS
2317 #define IO_BANK0_GPIO17_STATUS_OFFSET _u(0x00000088)
2318 #define IO_BANK0_GPIO17_STATUS_BITS   _u(0x04022200)
2319 #define IO_BANK0_GPIO17_STATUS_RESET  _u(0x00000000)
2320 // -----------------------------------------------------------------------------
2321 // Field       : IO_BANK0_GPIO17_STATUS_IRQTOPROC
2322 // Description : interrupt to processors, after override is applied
2323 #define IO_BANK0_GPIO17_STATUS_IRQTOPROC_RESET  _u(0x0)
2324 #define IO_BANK0_GPIO17_STATUS_IRQTOPROC_BITS   _u(0x04000000)
2325 #define IO_BANK0_GPIO17_STATUS_IRQTOPROC_MSB    _u(26)
2326 #define IO_BANK0_GPIO17_STATUS_IRQTOPROC_LSB    _u(26)
2327 #define IO_BANK0_GPIO17_STATUS_IRQTOPROC_ACCESS "RO"
2328 // -----------------------------------------------------------------------------
2329 // Field       : IO_BANK0_GPIO17_STATUS_INFROMPAD
2330 // Description : input signal from pad, before filtering and override are
2331 //               applied
2332 #define IO_BANK0_GPIO17_STATUS_INFROMPAD_RESET  _u(0x0)
2333 #define IO_BANK0_GPIO17_STATUS_INFROMPAD_BITS   _u(0x00020000)
2334 #define IO_BANK0_GPIO17_STATUS_INFROMPAD_MSB    _u(17)
2335 #define IO_BANK0_GPIO17_STATUS_INFROMPAD_LSB    _u(17)
2336 #define IO_BANK0_GPIO17_STATUS_INFROMPAD_ACCESS "RO"
2337 // -----------------------------------------------------------------------------
2338 // Field       : IO_BANK0_GPIO17_STATUS_OETOPAD
2339 // Description : output enable to pad after register override is applied
2340 #define IO_BANK0_GPIO17_STATUS_OETOPAD_RESET  _u(0x0)
2341 #define IO_BANK0_GPIO17_STATUS_OETOPAD_BITS   _u(0x00002000)
2342 #define IO_BANK0_GPIO17_STATUS_OETOPAD_MSB    _u(13)
2343 #define IO_BANK0_GPIO17_STATUS_OETOPAD_LSB    _u(13)
2344 #define IO_BANK0_GPIO17_STATUS_OETOPAD_ACCESS "RO"
2345 // -----------------------------------------------------------------------------
2346 // Field       : IO_BANK0_GPIO17_STATUS_OUTTOPAD
2347 // Description : output signal to pad after register override is applied
2348 #define IO_BANK0_GPIO17_STATUS_OUTTOPAD_RESET  _u(0x0)
2349 #define IO_BANK0_GPIO17_STATUS_OUTTOPAD_BITS   _u(0x00000200)
2350 #define IO_BANK0_GPIO17_STATUS_OUTTOPAD_MSB    _u(9)
2351 #define IO_BANK0_GPIO17_STATUS_OUTTOPAD_LSB    _u(9)
2352 #define IO_BANK0_GPIO17_STATUS_OUTTOPAD_ACCESS "RO"
2353 // =============================================================================
2354 // Register    : IO_BANK0_GPIO17_CTRL
2355 #define IO_BANK0_GPIO17_CTRL_OFFSET _u(0x0000008c)
2356 #define IO_BANK0_GPIO17_CTRL_BITS   _u(0x3003f01f)
2357 #define IO_BANK0_GPIO17_CTRL_RESET  _u(0x0000001f)
2358 // -----------------------------------------------------------------------------
2359 // Field       : IO_BANK0_GPIO17_CTRL_IRQOVER
2360 //               0x0 -> don't invert the interrupt
2361 //               0x1 -> invert the interrupt
2362 //               0x2 -> drive interrupt low
2363 //               0x3 -> drive interrupt high
2364 #define IO_BANK0_GPIO17_CTRL_IRQOVER_RESET  _u(0x0)
2365 #define IO_BANK0_GPIO17_CTRL_IRQOVER_BITS   _u(0x30000000)
2366 #define IO_BANK0_GPIO17_CTRL_IRQOVER_MSB    _u(29)
2367 #define IO_BANK0_GPIO17_CTRL_IRQOVER_LSB    _u(28)
2368 #define IO_BANK0_GPIO17_CTRL_IRQOVER_ACCESS "RW"
2369 #define IO_BANK0_GPIO17_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
2370 #define IO_BANK0_GPIO17_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
2371 #define IO_BANK0_GPIO17_CTRL_IRQOVER_VALUE_LOW _u(0x2)
2372 #define IO_BANK0_GPIO17_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
2373 // -----------------------------------------------------------------------------
2374 // Field       : IO_BANK0_GPIO17_CTRL_INOVER
2375 //               0x0 -> don't invert the peri input
2376 //               0x1 -> invert the peri input
2377 //               0x2 -> drive peri input low
2378 //               0x3 -> drive peri input high
2379 #define IO_BANK0_GPIO17_CTRL_INOVER_RESET  _u(0x0)
2380 #define IO_BANK0_GPIO17_CTRL_INOVER_BITS   _u(0x00030000)
2381 #define IO_BANK0_GPIO17_CTRL_INOVER_MSB    _u(17)
2382 #define IO_BANK0_GPIO17_CTRL_INOVER_LSB    _u(16)
2383 #define IO_BANK0_GPIO17_CTRL_INOVER_ACCESS "RW"
2384 #define IO_BANK0_GPIO17_CTRL_INOVER_VALUE_NORMAL _u(0x0)
2385 #define IO_BANK0_GPIO17_CTRL_INOVER_VALUE_INVERT _u(0x1)
2386 #define IO_BANK0_GPIO17_CTRL_INOVER_VALUE_LOW _u(0x2)
2387 #define IO_BANK0_GPIO17_CTRL_INOVER_VALUE_HIGH _u(0x3)
2388 // -----------------------------------------------------------------------------
2389 // Field       : IO_BANK0_GPIO17_CTRL_OEOVER
2390 //               0x0 -> drive output enable from peripheral signal selected by funcsel
2391 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
2392 //               0x2 -> disable output
2393 //               0x3 -> enable output
2394 #define IO_BANK0_GPIO17_CTRL_OEOVER_RESET  _u(0x0)
2395 #define IO_BANK0_GPIO17_CTRL_OEOVER_BITS   _u(0x0000c000)
2396 #define IO_BANK0_GPIO17_CTRL_OEOVER_MSB    _u(15)
2397 #define IO_BANK0_GPIO17_CTRL_OEOVER_LSB    _u(14)
2398 #define IO_BANK0_GPIO17_CTRL_OEOVER_ACCESS "RW"
2399 #define IO_BANK0_GPIO17_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
2400 #define IO_BANK0_GPIO17_CTRL_OEOVER_VALUE_INVERT _u(0x1)
2401 #define IO_BANK0_GPIO17_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
2402 #define IO_BANK0_GPIO17_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
2403 // -----------------------------------------------------------------------------
2404 // Field       : IO_BANK0_GPIO17_CTRL_OUTOVER
2405 //               0x0 -> drive output from peripheral signal selected by funcsel
2406 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
2407 //               0x2 -> drive output low
2408 //               0x3 -> drive output high
2409 #define IO_BANK0_GPIO17_CTRL_OUTOVER_RESET  _u(0x0)
2410 #define IO_BANK0_GPIO17_CTRL_OUTOVER_BITS   _u(0x00003000)
2411 #define IO_BANK0_GPIO17_CTRL_OUTOVER_MSB    _u(13)
2412 #define IO_BANK0_GPIO17_CTRL_OUTOVER_LSB    _u(12)
2413 #define IO_BANK0_GPIO17_CTRL_OUTOVER_ACCESS "RW"
2414 #define IO_BANK0_GPIO17_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
2415 #define IO_BANK0_GPIO17_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
2416 #define IO_BANK0_GPIO17_CTRL_OUTOVER_VALUE_LOW _u(0x2)
2417 #define IO_BANK0_GPIO17_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
2418 // -----------------------------------------------------------------------------
2419 // Field       : IO_BANK0_GPIO17_CTRL_FUNCSEL
2420 // Description : 0-31 -> selects pin function according to the gpio table
2421 //               31 == NULL
2422 //               0x00 -> hstx_5
2423 //               0x01 -> spi0_ss_n
2424 //               0x02 -> uart0_rx
2425 //               0x03 -> i2c0_scl
2426 //               0x04 -> pwm_b_0
2427 //               0x05 -> siob_proc_17
2428 //               0x06 -> pio0_17
2429 //               0x07 -> pio1_17
2430 //               0x08 -> pio2_17
2431 //               0x0a -> usb_muxing_vbus_en
2432 //               0x1f -> null
2433 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_RESET  _u(0x1f)
2434 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_BITS   _u(0x0000001f)
2435 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_MSB    _u(4)
2436 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_LSB    _u(0)
2437 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_ACCESS "RW"
2438 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_VALUE_HSTX_5 _u(0x00)
2439 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_VALUE_SPI0_SS_N _u(0x01)
2440 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_VALUE_UART0_RX _u(0x02)
2441 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_VALUE_I2C0_SCL _u(0x03)
2442 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_VALUE_PWM_B_0 _u(0x04)
2443 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_VALUE_SIOB_PROC_17 _u(0x05)
2444 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_VALUE_PIO0_17 _u(0x06)
2445 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_VALUE_PIO1_17 _u(0x07)
2446 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_VALUE_PIO2_17 _u(0x08)
2447 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
2448 #define IO_BANK0_GPIO17_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
2449 // =============================================================================
2450 // Register    : IO_BANK0_GPIO18_STATUS
2451 #define IO_BANK0_GPIO18_STATUS_OFFSET _u(0x00000090)
2452 #define IO_BANK0_GPIO18_STATUS_BITS   _u(0x04022200)
2453 #define IO_BANK0_GPIO18_STATUS_RESET  _u(0x00000000)
2454 // -----------------------------------------------------------------------------
2455 // Field       : IO_BANK0_GPIO18_STATUS_IRQTOPROC
2456 // Description : interrupt to processors, after override is applied
2457 #define IO_BANK0_GPIO18_STATUS_IRQTOPROC_RESET  _u(0x0)
2458 #define IO_BANK0_GPIO18_STATUS_IRQTOPROC_BITS   _u(0x04000000)
2459 #define IO_BANK0_GPIO18_STATUS_IRQTOPROC_MSB    _u(26)
2460 #define IO_BANK0_GPIO18_STATUS_IRQTOPROC_LSB    _u(26)
2461 #define IO_BANK0_GPIO18_STATUS_IRQTOPROC_ACCESS "RO"
2462 // -----------------------------------------------------------------------------
2463 // Field       : IO_BANK0_GPIO18_STATUS_INFROMPAD
2464 // Description : input signal from pad, before filtering and override are
2465 //               applied
2466 #define IO_BANK0_GPIO18_STATUS_INFROMPAD_RESET  _u(0x0)
2467 #define IO_BANK0_GPIO18_STATUS_INFROMPAD_BITS   _u(0x00020000)
2468 #define IO_BANK0_GPIO18_STATUS_INFROMPAD_MSB    _u(17)
2469 #define IO_BANK0_GPIO18_STATUS_INFROMPAD_LSB    _u(17)
2470 #define IO_BANK0_GPIO18_STATUS_INFROMPAD_ACCESS "RO"
2471 // -----------------------------------------------------------------------------
2472 // Field       : IO_BANK0_GPIO18_STATUS_OETOPAD
2473 // Description : output enable to pad after register override is applied
2474 #define IO_BANK0_GPIO18_STATUS_OETOPAD_RESET  _u(0x0)
2475 #define IO_BANK0_GPIO18_STATUS_OETOPAD_BITS   _u(0x00002000)
2476 #define IO_BANK0_GPIO18_STATUS_OETOPAD_MSB    _u(13)
2477 #define IO_BANK0_GPIO18_STATUS_OETOPAD_LSB    _u(13)
2478 #define IO_BANK0_GPIO18_STATUS_OETOPAD_ACCESS "RO"
2479 // -----------------------------------------------------------------------------
2480 // Field       : IO_BANK0_GPIO18_STATUS_OUTTOPAD
2481 // Description : output signal to pad after register override is applied
2482 #define IO_BANK0_GPIO18_STATUS_OUTTOPAD_RESET  _u(0x0)
2483 #define IO_BANK0_GPIO18_STATUS_OUTTOPAD_BITS   _u(0x00000200)
2484 #define IO_BANK0_GPIO18_STATUS_OUTTOPAD_MSB    _u(9)
2485 #define IO_BANK0_GPIO18_STATUS_OUTTOPAD_LSB    _u(9)
2486 #define IO_BANK0_GPIO18_STATUS_OUTTOPAD_ACCESS "RO"
2487 // =============================================================================
2488 // Register    : IO_BANK0_GPIO18_CTRL
2489 #define IO_BANK0_GPIO18_CTRL_OFFSET _u(0x00000094)
2490 #define IO_BANK0_GPIO18_CTRL_BITS   _u(0x3003f01f)
2491 #define IO_BANK0_GPIO18_CTRL_RESET  _u(0x0000001f)
2492 // -----------------------------------------------------------------------------
2493 // Field       : IO_BANK0_GPIO18_CTRL_IRQOVER
2494 //               0x0 -> don't invert the interrupt
2495 //               0x1 -> invert the interrupt
2496 //               0x2 -> drive interrupt low
2497 //               0x3 -> drive interrupt high
2498 #define IO_BANK0_GPIO18_CTRL_IRQOVER_RESET  _u(0x0)
2499 #define IO_BANK0_GPIO18_CTRL_IRQOVER_BITS   _u(0x30000000)
2500 #define IO_BANK0_GPIO18_CTRL_IRQOVER_MSB    _u(29)
2501 #define IO_BANK0_GPIO18_CTRL_IRQOVER_LSB    _u(28)
2502 #define IO_BANK0_GPIO18_CTRL_IRQOVER_ACCESS "RW"
2503 #define IO_BANK0_GPIO18_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
2504 #define IO_BANK0_GPIO18_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
2505 #define IO_BANK0_GPIO18_CTRL_IRQOVER_VALUE_LOW _u(0x2)
2506 #define IO_BANK0_GPIO18_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
2507 // -----------------------------------------------------------------------------
2508 // Field       : IO_BANK0_GPIO18_CTRL_INOVER
2509 //               0x0 -> don't invert the peri input
2510 //               0x1 -> invert the peri input
2511 //               0x2 -> drive peri input low
2512 //               0x3 -> drive peri input high
2513 #define IO_BANK0_GPIO18_CTRL_INOVER_RESET  _u(0x0)
2514 #define IO_BANK0_GPIO18_CTRL_INOVER_BITS   _u(0x00030000)
2515 #define IO_BANK0_GPIO18_CTRL_INOVER_MSB    _u(17)
2516 #define IO_BANK0_GPIO18_CTRL_INOVER_LSB    _u(16)
2517 #define IO_BANK0_GPIO18_CTRL_INOVER_ACCESS "RW"
2518 #define IO_BANK0_GPIO18_CTRL_INOVER_VALUE_NORMAL _u(0x0)
2519 #define IO_BANK0_GPIO18_CTRL_INOVER_VALUE_INVERT _u(0x1)
2520 #define IO_BANK0_GPIO18_CTRL_INOVER_VALUE_LOW _u(0x2)
2521 #define IO_BANK0_GPIO18_CTRL_INOVER_VALUE_HIGH _u(0x3)
2522 // -----------------------------------------------------------------------------
2523 // Field       : IO_BANK0_GPIO18_CTRL_OEOVER
2524 //               0x0 -> drive output enable from peripheral signal selected by funcsel
2525 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
2526 //               0x2 -> disable output
2527 //               0x3 -> enable output
2528 #define IO_BANK0_GPIO18_CTRL_OEOVER_RESET  _u(0x0)
2529 #define IO_BANK0_GPIO18_CTRL_OEOVER_BITS   _u(0x0000c000)
2530 #define IO_BANK0_GPIO18_CTRL_OEOVER_MSB    _u(15)
2531 #define IO_BANK0_GPIO18_CTRL_OEOVER_LSB    _u(14)
2532 #define IO_BANK0_GPIO18_CTRL_OEOVER_ACCESS "RW"
2533 #define IO_BANK0_GPIO18_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
2534 #define IO_BANK0_GPIO18_CTRL_OEOVER_VALUE_INVERT _u(0x1)
2535 #define IO_BANK0_GPIO18_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
2536 #define IO_BANK0_GPIO18_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
2537 // -----------------------------------------------------------------------------
2538 // Field       : IO_BANK0_GPIO18_CTRL_OUTOVER
2539 //               0x0 -> drive output from peripheral signal selected by funcsel
2540 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
2541 //               0x2 -> drive output low
2542 //               0x3 -> drive output high
2543 #define IO_BANK0_GPIO18_CTRL_OUTOVER_RESET  _u(0x0)
2544 #define IO_BANK0_GPIO18_CTRL_OUTOVER_BITS   _u(0x00003000)
2545 #define IO_BANK0_GPIO18_CTRL_OUTOVER_MSB    _u(13)
2546 #define IO_BANK0_GPIO18_CTRL_OUTOVER_LSB    _u(12)
2547 #define IO_BANK0_GPIO18_CTRL_OUTOVER_ACCESS "RW"
2548 #define IO_BANK0_GPIO18_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
2549 #define IO_BANK0_GPIO18_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
2550 #define IO_BANK0_GPIO18_CTRL_OUTOVER_VALUE_LOW _u(0x2)
2551 #define IO_BANK0_GPIO18_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
2552 // -----------------------------------------------------------------------------
2553 // Field       : IO_BANK0_GPIO18_CTRL_FUNCSEL
2554 // Description : 0-31 -> selects pin function according to the gpio table
2555 //               31 == NULL
2556 //               0x00 -> hstx_6
2557 //               0x01 -> spi0_sclk
2558 //               0x02 -> uart0_cts
2559 //               0x03 -> i2c1_sda
2560 //               0x04 -> pwm_a_1
2561 //               0x05 -> siob_proc_18
2562 //               0x06 -> pio0_18
2563 //               0x07 -> pio1_18
2564 //               0x08 -> pio2_18
2565 //               0x0a -> usb_muxing_overcurr_detect
2566 //               0x0b -> uart0_tx
2567 //               0x1f -> null
2568 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_RESET  _u(0x1f)
2569 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_BITS   _u(0x0000001f)
2570 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_MSB    _u(4)
2571 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_LSB    _u(0)
2572 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_ACCESS "RW"
2573 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_VALUE_HSTX_6 _u(0x00)
2574 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_VALUE_SPI0_SCLK _u(0x01)
2575 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_VALUE_UART0_CTS _u(0x02)
2576 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_VALUE_I2C1_SDA _u(0x03)
2577 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_VALUE_PWM_A_1 _u(0x04)
2578 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_VALUE_SIOB_PROC_18 _u(0x05)
2579 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_VALUE_PIO0_18 _u(0x06)
2580 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_VALUE_PIO1_18 _u(0x07)
2581 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_VALUE_PIO2_18 _u(0x08)
2582 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
2583 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_VALUE_UART0_TX _u(0x0b)
2584 #define IO_BANK0_GPIO18_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
2585 // =============================================================================
2586 // Register    : IO_BANK0_GPIO19_STATUS
2587 #define IO_BANK0_GPIO19_STATUS_OFFSET _u(0x00000098)
2588 #define IO_BANK0_GPIO19_STATUS_BITS   _u(0x04022200)
2589 #define IO_BANK0_GPIO19_STATUS_RESET  _u(0x00000000)
2590 // -----------------------------------------------------------------------------
2591 // Field       : IO_BANK0_GPIO19_STATUS_IRQTOPROC
2592 // Description : interrupt to processors, after override is applied
2593 #define IO_BANK0_GPIO19_STATUS_IRQTOPROC_RESET  _u(0x0)
2594 #define IO_BANK0_GPIO19_STATUS_IRQTOPROC_BITS   _u(0x04000000)
2595 #define IO_BANK0_GPIO19_STATUS_IRQTOPROC_MSB    _u(26)
2596 #define IO_BANK0_GPIO19_STATUS_IRQTOPROC_LSB    _u(26)
2597 #define IO_BANK0_GPIO19_STATUS_IRQTOPROC_ACCESS "RO"
2598 // -----------------------------------------------------------------------------
2599 // Field       : IO_BANK0_GPIO19_STATUS_INFROMPAD
2600 // Description : input signal from pad, before filtering and override are
2601 //               applied
2602 #define IO_BANK0_GPIO19_STATUS_INFROMPAD_RESET  _u(0x0)
2603 #define IO_BANK0_GPIO19_STATUS_INFROMPAD_BITS   _u(0x00020000)
2604 #define IO_BANK0_GPIO19_STATUS_INFROMPAD_MSB    _u(17)
2605 #define IO_BANK0_GPIO19_STATUS_INFROMPAD_LSB    _u(17)
2606 #define IO_BANK0_GPIO19_STATUS_INFROMPAD_ACCESS "RO"
2607 // -----------------------------------------------------------------------------
2608 // Field       : IO_BANK0_GPIO19_STATUS_OETOPAD
2609 // Description : output enable to pad after register override is applied
2610 #define IO_BANK0_GPIO19_STATUS_OETOPAD_RESET  _u(0x0)
2611 #define IO_BANK0_GPIO19_STATUS_OETOPAD_BITS   _u(0x00002000)
2612 #define IO_BANK0_GPIO19_STATUS_OETOPAD_MSB    _u(13)
2613 #define IO_BANK0_GPIO19_STATUS_OETOPAD_LSB    _u(13)
2614 #define IO_BANK0_GPIO19_STATUS_OETOPAD_ACCESS "RO"
2615 // -----------------------------------------------------------------------------
2616 // Field       : IO_BANK0_GPIO19_STATUS_OUTTOPAD
2617 // Description : output signal to pad after register override is applied
2618 #define IO_BANK0_GPIO19_STATUS_OUTTOPAD_RESET  _u(0x0)
2619 #define IO_BANK0_GPIO19_STATUS_OUTTOPAD_BITS   _u(0x00000200)
2620 #define IO_BANK0_GPIO19_STATUS_OUTTOPAD_MSB    _u(9)
2621 #define IO_BANK0_GPIO19_STATUS_OUTTOPAD_LSB    _u(9)
2622 #define IO_BANK0_GPIO19_STATUS_OUTTOPAD_ACCESS "RO"
2623 // =============================================================================
2624 // Register    : IO_BANK0_GPIO19_CTRL
2625 #define IO_BANK0_GPIO19_CTRL_OFFSET _u(0x0000009c)
2626 #define IO_BANK0_GPIO19_CTRL_BITS   _u(0x3003f01f)
2627 #define IO_BANK0_GPIO19_CTRL_RESET  _u(0x0000001f)
2628 // -----------------------------------------------------------------------------
2629 // Field       : IO_BANK0_GPIO19_CTRL_IRQOVER
2630 //               0x0 -> don't invert the interrupt
2631 //               0x1 -> invert the interrupt
2632 //               0x2 -> drive interrupt low
2633 //               0x3 -> drive interrupt high
2634 #define IO_BANK0_GPIO19_CTRL_IRQOVER_RESET  _u(0x0)
2635 #define IO_BANK0_GPIO19_CTRL_IRQOVER_BITS   _u(0x30000000)
2636 #define IO_BANK0_GPIO19_CTRL_IRQOVER_MSB    _u(29)
2637 #define IO_BANK0_GPIO19_CTRL_IRQOVER_LSB    _u(28)
2638 #define IO_BANK0_GPIO19_CTRL_IRQOVER_ACCESS "RW"
2639 #define IO_BANK0_GPIO19_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
2640 #define IO_BANK0_GPIO19_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
2641 #define IO_BANK0_GPIO19_CTRL_IRQOVER_VALUE_LOW _u(0x2)
2642 #define IO_BANK0_GPIO19_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
2643 // -----------------------------------------------------------------------------
2644 // Field       : IO_BANK0_GPIO19_CTRL_INOVER
2645 //               0x0 -> don't invert the peri input
2646 //               0x1 -> invert the peri input
2647 //               0x2 -> drive peri input low
2648 //               0x3 -> drive peri input high
2649 #define IO_BANK0_GPIO19_CTRL_INOVER_RESET  _u(0x0)
2650 #define IO_BANK0_GPIO19_CTRL_INOVER_BITS   _u(0x00030000)
2651 #define IO_BANK0_GPIO19_CTRL_INOVER_MSB    _u(17)
2652 #define IO_BANK0_GPIO19_CTRL_INOVER_LSB    _u(16)
2653 #define IO_BANK0_GPIO19_CTRL_INOVER_ACCESS "RW"
2654 #define IO_BANK0_GPIO19_CTRL_INOVER_VALUE_NORMAL _u(0x0)
2655 #define IO_BANK0_GPIO19_CTRL_INOVER_VALUE_INVERT _u(0x1)
2656 #define IO_BANK0_GPIO19_CTRL_INOVER_VALUE_LOW _u(0x2)
2657 #define IO_BANK0_GPIO19_CTRL_INOVER_VALUE_HIGH _u(0x3)
2658 // -----------------------------------------------------------------------------
2659 // Field       : IO_BANK0_GPIO19_CTRL_OEOVER
2660 //               0x0 -> drive output enable from peripheral signal selected by funcsel
2661 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
2662 //               0x2 -> disable output
2663 //               0x3 -> enable output
2664 #define IO_BANK0_GPIO19_CTRL_OEOVER_RESET  _u(0x0)
2665 #define IO_BANK0_GPIO19_CTRL_OEOVER_BITS   _u(0x0000c000)
2666 #define IO_BANK0_GPIO19_CTRL_OEOVER_MSB    _u(15)
2667 #define IO_BANK0_GPIO19_CTRL_OEOVER_LSB    _u(14)
2668 #define IO_BANK0_GPIO19_CTRL_OEOVER_ACCESS "RW"
2669 #define IO_BANK0_GPIO19_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
2670 #define IO_BANK0_GPIO19_CTRL_OEOVER_VALUE_INVERT _u(0x1)
2671 #define IO_BANK0_GPIO19_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
2672 #define IO_BANK0_GPIO19_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
2673 // -----------------------------------------------------------------------------
2674 // Field       : IO_BANK0_GPIO19_CTRL_OUTOVER
2675 //               0x0 -> drive output from peripheral signal selected by funcsel
2676 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
2677 //               0x2 -> drive output low
2678 //               0x3 -> drive output high
2679 #define IO_BANK0_GPIO19_CTRL_OUTOVER_RESET  _u(0x0)
2680 #define IO_BANK0_GPIO19_CTRL_OUTOVER_BITS   _u(0x00003000)
2681 #define IO_BANK0_GPIO19_CTRL_OUTOVER_MSB    _u(13)
2682 #define IO_BANK0_GPIO19_CTRL_OUTOVER_LSB    _u(12)
2683 #define IO_BANK0_GPIO19_CTRL_OUTOVER_ACCESS "RW"
2684 #define IO_BANK0_GPIO19_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
2685 #define IO_BANK0_GPIO19_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
2686 #define IO_BANK0_GPIO19_CTRL_OUTOVER_VALUE_LOW _u(0x2)
2687 #define IO_BANK0_GPIO19_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
2688 // -----------------------------------------------------------------------------
2689 // Field       : IO_BANK0_GPIO19_CTRL_FUNCSEL
2690 // Description : 0-31 -> selects pin function according to the gpio table
2691 //               31 == NULL
2692 //               0x00 -> hstx_7
2693 //               0x01 -> spi0_tx
2694 //               0x02 -> uart0_rts
2695 //               0x03 -> i2c1_scl
2696 //               0x04 -> pwm_b_1
2697 //               0x05 -> siob_proc_19
2698 //               0x06 -> pio0_19
2699 //               0x07 -> pio1_19
2700 //               0x08 -> pio2_19
2701 //               0x09 -> xip_ss_n_1
2702 //               0x0a -> usb_muxing_vbus_detect
2703 //               0x0b -> uart0_rx
2704 //               0x1f -> null
2705 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_RESET  _u(0x1f)
2706 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_BITS   _u(0x0000001f)
2707 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_MSB    _u(4)
2708 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_LSB    _u(0)
2709 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_ACCESS "RW"
2710 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_VALUE_HSTX_7 _u(0x00)
2711 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_VALUE_SPI0_TX _u(0x01)
2712 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_VALUE_UART0_RTS _u(0x02)
2713 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_VALUE_I2C1_SCL _u(0x03)
2714 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_VALUE_PWM_B_1 _u(0x04)
2715 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_VALUE_SIOB_PROC_19 _u(0x05)
2716 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_VALUE_PIO0_19 _u(0x06)
2717 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_VALUE_PIO1_19 _u(0x07)
2718 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_VALUE_PIO2_19 _u(0x08)
2719 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_VALUE_XIP_SS_N_1 _u(0x09)
2720 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
2721 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_VALUE_UART0_RX _u(0x0b)
2722 #define IO_BANK0_GPIO19_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
2723 // =============================================================================
2724 // Register    : IO_BANK0_GPIO20_STATUS
2725 #define IO_BANK0_GPIO20_STATUS_OFFSET _u(0x000000a0)
2726 #define IO_BANK0_GPIO20_STATUS_BITS   _u(0x04022200)
2727 #define IO_BANK0_GPIO20_STATUS_RESET  _u(0x00000000)
2728 // -----------------------------------------------------------------------------
2729 // Field       : IO_BANK0_GPIO20_STATUS_IRQTOPROC
2730 // Description : interrupt to processors, after override is applied
2731 #define IO_BANK0_GPIO20_STATUS_IRQTOPROC_RESET  _u(0x0)
2732 #define IO_BANK0_GPIO20_STATUS_IRQTOPROC_BITS   _u(0x04000000)
2733 #define IO_BANK0_GPIO20_STATUS_IRQTOPROC_MSB    _u(26)
2734 #define IO_BANK0_GPIO20_STATUS_IRQTOPROC_LSB    _u(26)
2735 #define IO_BANK0_GPIO20_STATUS_IRQTOPROC_ACCESS "RO"
2736 // -----------------------------------------------------------------------------
2737 // Field       : IO_BANK0_GPIO20_STATUS_INFROMPAD
2738 // Description : input signal from pad, before filtering and override are
2739 //               applied
2740 #define IO_BANK0_GPIO20_STATUS_INFROMPAD_RESET  _u(0x0)
2741 #define IO_BANK0_GPIO20_STATUS_INFROMPAD_BITS   _u(0x00020000)
2742 #define IO_BANK0_GPIO20_STATUS_INFROMPAD_MSB    _u(17)
2743 #define IO_BANK0_GPIO20_STATUS_INFROMPAD_LSB    _u(17)
2744 #define IO_BANK0_GPIO20_STATUS_INFROMPAD_ACCESS "RO"
2745 // -----------------------------------------------------------------------------
2746 // Field       : IO_BANK0_GPIO20_STATUS_OETOPAD
2747 // Description : output enable to pad after register override is applied
2748 #define IO_BANK0_GPIO20_STATUS_OETOPAD_RESET  _u(0x0)
2749 #define IO_BANK0_GPIO20_STATUS_OETOPAD_BITS   _u(0x00002000)
2750 #define IO_BANK0_GPIO20_STATUS_OETOPAD_MSB    _u(13)
2751 #define IO_BANK0_GPIO20_STATUS_OETOPAD_LSB    _u(13)
2752 #define IO_BANK0_GPIO20_STATUS_OETOPAD_ACCESS "RO"
2753 // -----------------------------------------------------------------------------
2754 // Field       : IO_BANK0_GPIO20_STATUS_OUTTOPAD
2755 // Description : output signal to pad after register override is applied
2756 #define IO_BANK0_GPIO20_STATUS_OUTTOPAD_RESET  _u(0x0)
2757 #define IO_BANK0_GPIO20_STATUS_OUTTOPAD_BITS   _u(0x00000200)
2758 #define IO_BANK0_GPIO20_STATUS_OUTTOPAD_MSB    _u(9)
2759 #define IO_BANK0_GPIO20_STATUS_OUTTOPAD_LSB    _u(9)
2760 #define IO_BANK0_GPIO20_STATUS_OUTTOPAD_ACCESS "RO"
2761 // =============================================================================
2762 // Register    : IO_BANK0_GPIO20_CTRL
2763 #define IO_BANK0_GPIO20_CTRL_OFFSET _u(0x000000a4)
2764 #define IO_BANK0_GPIO20_CTRL_BITS   _u(0x3003f01f)
2765 #define IO_BANK0_GPIO20_CTRL_RESET  _u(0x0000001f)
2766 // -----------------------------------------------------------------------------
2767 // Field       : IO_BANK0_GPIO20_CTRL_IRQOVER
2768 //               0x0 -> don't invert the interrupt
2769 //               0x1 -> invert the interrupt
2770 //               0x2 -> drive interrupt low
2771 //               0x3 -> drive interrupt high
2772 #define IO_BANK0_GPIO20_CTRL_IRQOVER_RESET  _u(0x0)
2773 #define IO_BANK0_GPIO20_CTRL_IRQOVER_BITS   _u(0x30000000)
2774 #define IO_BANK0_GPIO20_CTRL_IRQOVER_MSB    _u(29)
2775 #define IO_BANK0_GPIO20_CTRL_IRQOVER_LSB    _u(28)
2776 #define IO_BANK0_GPIO20_CTRL_IRQOVER_ACCESS "RW"
2777 #define IO_BANK0_GPIO20_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
2778 #define IO_BANK0_GPIO20_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
2779 #define IO_BANK0_GPIO20_CTRL_IRQOVER_VALUE_LOW _u(0x2)
2780 #define IO_BANK0_GPIO20_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
2781 // -----------------------------------------------------------------------------
2782 // Field       : IO_BANK0_GPIO20_CTRL_INOVER
2783 //               0x0 -> don't invert the peri input
2784 //               0x1 -> invert the peri input
2785 //               0x2 -> drive peri input low
2786 //               0x3 -> drive peri input high
2787 #define IO_BANK0_GPIO20_CTRL_INOVER_RESET  _u(0x0)
2788 #define IO_BANK0_GPIO20_CTRL_INOVER_BITS   _u(0x00030000)
2789 #define IO_BANK0_GPIO20_CTRL_INOVER_MSB    _u(17)
2790 #define IO_BANK0_GPIO20_CTRL_INOVER_LSB    _u(16)
2791 #define IO_BANK0_GPIO20_CTRL_INOVER_ACCESS "RW"
2792 #define IO_BANK0_GPIO20_CTRL_INOVER_VALUE_NORMAL _u(0x0)
2793 #define IO_BANK0_GPIO20_CTRL_INOVER_VALUE_INVERT _u(0x1)
2794 #define IO_BANK0_GPIO20_CTRL_INOVER_VALUE_LOW _u(0x2)
2795 #define IO_BANK0_GPIO20_CTRL_INOVER_VALUE_HIGH _u(0x3)
2796 // -----------------------------------------------------------------------------
2797 // Field       : IO_BANK0_GPIO20_CTRL_OEOVER
2798 //               0x0 -> drive output enable from peripheral signal selected by funcsel
2799 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
2800 //               0x2 -> disable output
2801 //               0x3 -> enable output
2802 #define IO_BANK0_GPIO20_CTRL_OEOVER_RESET  _u(0x0)
2803 #define IO_BANK0_GPIO20_CTRL_OEOVER_BITS   _u(0x0000c000)
2804 #define IO_BANK0_GPIO20_CTRL_OEOVER_MSB    _u(15)
2805 #define IO_BANK0_GPIO20_CTRL_OEOVER_LSB    _u(14)
2806 #define IO_BANK0_GPIO20_CTRL_OEOVER_ACCESS "RW"
2807 #define IO_BANK0_GPIO20_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
2808 #define IO_BANK0_GPIO20_CTRL_OEOVER_VALUE_INVERT _u(0x1)
2809 #define IO_BANK0_GPIO20_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
2810 #define IO_BANK0_GPIO20_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
2811 // -----------------------------------------------------------------------------
2812 // Field       : IO_BANK0_GPIO20_CTRL_OUTOVER
2813 //               0x0 -> drive output from peripheral signal selected by funcsel
2814 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
2815 //               0x2 -> drive output low
2816 //               0x3 -> drive output high
2817 #define IO_BANK0_GPIO20_CTRL_OUTOVER_RESET  _u(0x0)
2818 #define IO_BANK0_GPIO20_CTRL_OUTOVER_BITS   _u(0x00003000)
2819 #define IO_BANK0_GPIO20_CTRL_OUTOVER_MSB    _u(13)
2820 #define IO_BANK0_GPIO20_CTRL_OUTOVER_LSB    _u(12)
2821 #define IO_BANK0_GPIO20_CTRL_OUTOVER_ACCESS "RW"
2822 #define IO_BANK0_GPIO20_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
2823 #define IO_BANK0_GPIO20_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
2824 #define IO_BANK0_GPIO20_CTRL_OUTOVER_VALUE_LOW _u(0x2)
2825 #define IO_BANK0_GPIO20_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
2826 // -----------------------------------------------------------------------------
2827 // Field       : IO_BANK0_GPIO20_CTRL_FUNCSEL
2828 // Description : 0-31 -> selects pin function according to the gpio table
2829 //               31 == NULL
2830 //               0x01 -> spi0_rx
2831 //               0x02 -> uart1_tx
2832 //               0x03 -> i2c0_sda
2833 //               0x04 -> pwm_a_2
2834 //               0x05 -> siob_proc_20
2835 //               0x06 -> pio0_20
2836 //               0x07 -> pio1_20
2837 //               0x08 -> pio2_20
2838 //               0x09 -> clocks_gpin_0
2839 //               0x0a -> usb_muxing_vbus_en
2840 //               0x1f -> null
2841 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_RESET  _u(0x1f)
2842 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_BITS   _u(0x0000001f)
2843 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_MSB    _u(4)
2844 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_LSB    _u(0)
2845 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_ACCESS "RW"
2846 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_VALUE_SPI0_RX _u(0x01)
2847 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_VALUE_UART1_TX _u(0x02)
2848 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_VALUE_I2C0_SDA _u(0x03)
2849 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_VALUE_PWM_A_2 _u(0x04)
2850 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_VALUE_SIOB_PROC_20 _u(0x05)
2851 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_VALUE_PIO0_20 _u(0x06)
2852 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_VALUE_PIO1_20 _u(0x07)
2853 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_VALUE_PIO2_20 _u(0x08)
2854 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_VALUE_CLOCKS_GPIN_0 _u(0x09)
2855 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
2856 #define IO_BANK0_GPIO20_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
2857 // =============================================================================
2858 // Register    : IO_BANK0_GPIO21_STATUS
2859 #define IO_BANK0_GPIO21_STATUS_OFFSET _u(0x000000a8)
2860 #define IO_BANK0_GPIO21_STATUS_BITS   _u(0x04022200)
2861 #define IO_BANK0_GPIO21_STATUS_RESET  _u(0x00000000)
2862 // -----------------------------------------------------------------------------
2863 // Field       : IO_BANK0_GPIO21_STATUS_IRQTOPROC
2864 // Description : interrupt to processors, after override is applied
2865 #define IO_BANK0_GPIO21_STATUS_IRQTOPROC_RESET  _u(0x0)
2866 #define IO_BANK0_GPIO21_STATUS_IRQTOPROC_BITS   _u(0x04000000)
2867 #define IO_BANK0_GPIO21_STATUS_IRQTOPROC_MSB    _u(26)
2868 #define IO_BANK0_GPIO21_STATUS_IRQTOPROC_LSB    _u(26)
2869 #define IO_BANK0_GPIO21_STATUS_IRQTOPROC_ACCESS "RO"
2870 // -----------------------------------------------------------------------------
2871 // Field       : IO_BANK0_GPIO21_STATUS_INFROMPAD
2872 // Description : input signal from pad, before filtering and override are
2873 //               applied
2874 #define IO_BANK0_GPIO21_STATUS_INFROMPAD_RESET  _u(0x0)
2875 #define IO_BANK0_GPIO21_STATUS_INFROMPAD_BITS   _u(0x00020000)
2876 #define IO_BANK0_GPIO21_STATUS_INFROMPAD_MSB    _u(17)
2877 #define IO_BANK0_GPIO21_STATUS_INFROMPAD_LSB    _u(17)
2878 #define IO_BANK0_GPIO21_STATUS_INFROMPAD_ACCESS "RO"
2879 // -----------------------------------------------------------------------------
2880 // Field       : IO_BANK0_GPIO21_STATUS_OETOPAD
2881 // Description : output enable to pad after register override is applied
2882 #define IO_BANK0_GPIO21_STATUS_OETOPAD_RESET  _u(0x0)
2883 #define IO_BANK0_GPIO21_STATUS_OETOPAD_BITS   _u(0x00002000)
2884 #define IO_BANK0_GPIO21_STATUS_OETOPAD_MSB    _u(13)
2885 #define IO_BANK0_GPIO21_STATUS_OETOPAD_LSB    _u(13)
2886 #define IO_BANK0_GPIO21_STATUS_OETOPAD_ACCESS "RO"
2887 // -----------------------------------------------------------------------------
2888 // Field       : IO_BANK0_GPIO21_STATUS_OUTTOPAD
2889 // Description : output signal to pad after register override is applied
2890 #define IO_BANK0_GPIO21_STATUS_OUTTOPAD_RESET  _u(0x0)
2891 #define IO_BANK0_GPIO21_STATUS_OUTTOPAD_BITS   _u(0x00000200)
2892 #define IO_BANK0_GPIO21_STATUS_OUTTOPAD_MSB    _u(9)
2893 #define IO_BANK0_GPIO21_STATUS_OUTTOPAD_LSB    _u(9)
2894 #define IO_BANK0_GPIO21_STATUS_OUTTOPAD_ACCESS "RO"
2895 // =============================================================================
2896 // Register    : IO_BANK0_GPIO21_CTRL
2897 #define IO_BANK0_GPIO21_CTRL_OFFSET _u(0x000000ac)
2898 #define IO_BANK0_GPIO21_CTRL_BITS   _u(0x3003f01f)
2899 #define IO_BANK0_GPIO21_CTRL_RESET  _u(0x0000001f)
2900 // -----------------------------------------------------------------------------
2901 // Field       : IO_BANK0_GPIO21_CTRL_IRQOVER
2902 //               0x0 -> don't invert the interrupt
2903 //               0x1 -> invert the interrupt
2904 //               0x2 -> drive interrupt low
2905 //               0x3 -> drive interrupt high
2906 #define IO_BANK0_GPIO21_CTRL_IRQOVER_RESET  _u(0x0)
2907 #define IO_BANK0_GPIO21_CTRL_IRQOVER_BITS   _u(0x30000000)
2908 #define IO_BANK0_GPIO21_CTRL_IRQOVER_MSB    _u(29)
2909 #define IO_BANK0_GPIO21_CTRL_IRQOVER_LSB    _u(28)
2910 #define IO_BANK0_GPIO21_CTRL_IRQOVER_ACCESS "RW"
2911 #define IO_BANK0_GPIO21_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
2912 #define IO_BANK0_GPIO21_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
2913 #define IO_BANK0_GPIO21_CTRL_IRQOVER_VALUE_LOW _u(0x2)
2914 #define IO_BANK0_GPIO21_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
2915 // -----------------------------------------------------------------------------
2916 // Field       : IO_BANK0_GPIO21_CTRL_INOVER
2917 //               0x0 -> don't invert the peri input
2918 //               0x1 -> invert the peri input
2919 //               0x2 -> drive peri input low
2920 //               0x3 -> drive peri input high
2921 #define IO_BANK0_GPIO21_CTRL_INOVER_RESET  _u(0x0)
2922 #define IO_BANK0_GPIO21_CTRL_INOVER_BITS   _u(0x00030000)
2923 #define IO_BANK0_GPIO21_CTRL_INOVER_MSB    _u(17)
2924 #define IO_BANK0_GPIO21_CTRL_INOVER_LSB    _u(16)
2925 #define IO_BANK0_GPIO21_CTRL_INOVER_ACCESS "RW"
2926 #define IO_BANK0_GPIO21_CTRL_INOVER_VALUE_NORMAL _u(0x0)
2927 #define IO_BANK0_GPIO21_CTRL_INOVER_VALUE_INVERT _u(0x1)
2928 #define IO_BANK0_GPIO21_CTRL_INOVER_VALUE_LOW _u(0x2)
2929 #define IO_BANK0_GPIO21_CTRL_INOVER_VALUE_HIGH _u(0x3)
2930 // -----------------------------------------------------------------------------
2931 // Field       : IO_BANK0_GPIO21_CTRL_OEOVER
2932 //               0x0 -> drive output enable from peripheral signal selected by funcsel
2933 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
2934 //               0x2 -> disable output
2935 //               0x3 -> enable output
2936 #define IO_BANK0_GPIO21_CTRL_OEOVER_RESET  _u(0x0)
2937 #define IO_BANK0_GPIO21_CTRL_OEOVER_BITS   _u(0x0000c000)
2938 #define IO_BANK0_GPIO21_CTRL_OEOVER_MSB    _u(15)
2939 #define IO_BANK0_GPIO21_CTRL_OEOVER_LSB    _u(14)
2940 #define IO_BANK0_GPIO21_CTRL_OEOVER_ACCESS "RW"
2941 #define IO_BANK0_GPIO21_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
2942 #define IO_BANK0_GPIO21_CTRL_OEOVER_VALUE_INVERT _u(0x1)
2943 #define IO_BANK0_GPIO21_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
2944 #define IO_BANK0_GPIO21_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
2945 // -----------------------------------------------------------------------------
2946 // Field       : IO_BANK0_GPIO21_CTRL_OUTOVER
2947 //               0x0 -> drive output from peripheral signal selected by funcsel
2948 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
2949 //               0x2 -> drive output low
2950 //               0x3 -> drive output high
2951 #define IO_BANK0_GPIO21_CTRL_OUTOVER_RESET  _u(0x0)
2952 #define IO_BANK0_GPIO21_CTRL_OUTOVER_BITS   _u(0x00003000)
2953 #define IO_BANK0_GPIO21_CTRL_OUTOVER_MSB    _u(13)
2954 #define IO_BANK0_GPIO21_CTRL_OUTOVER_LSB    _u(12)
2955 #define IO_BANK0_GPIO21_CTRL_OUTOVER_ACCESS "RW"
2956 #define IO_BANK0_GPIO21_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
2957 #define IO_BANK0_GPIO21_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
2958 #define IO_BANK0_GPIO21_CTRL_OUTOVER_VALUE_LOW _u(0x2)
2959 #define IO_BANK0_GPIO21_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
2960 // -----------------------------------------------------------------------------
2961 // Field       : IO_BANK0_GPIO21_CTRL_FUNCSEL
2962 // Description : 0-31 -> selects pin function according to the gpio table
2963 //               31 == NULL
2964 //               0x01 -> spi0_ss_n
2965 //               0x02 -> uart1_rx
2966 //               0x03 -> i2c0_scl
2967 //               0x04 -> pwm_b_2
2968 //               0x05 -> siob_proc_21
2969 //               0x06 -> pio0_21
2970 //               0x07 -> pio1_21
2971 //               0x08 -> pio2_21
2972 //               0x09 -> clocks_gpout_0
2973 //               0x0a -> usb_muxing_overcurr_detect
2974 //               0x1f -> null
2975 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_RESET  _u(0x1f)
2976 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_BITS   _u(0x0000001f)
2977 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_MSB    _u(4)
2978 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_LSB    _u(0)
2979 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_ACCESS "RW"
2980 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_VALUE_SPI0_SS_N _u(0x01)
2981 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_VALUE_UART1_RX _u(0x02)
2982 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_VALUE_I2C0_SCL _u(0x03)
2983 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_VALUE_PWM_B_2 _u(0x04)
2984 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_VALUE_SIOB_PROC_21 _u(0x05)
2985 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_VALUE_PIO0_21 _u(0x06)
2986 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_VALUE_PIO1_21 _u(0x07)
2987 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_VALUE_PIO2_21 _u(0x08)
2988 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_VALUE_CLOCKS_GPOUT_0 _u(0x09)
2989 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
2990 #define IO_BANK0_GPIO21_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
2991 // =============================================================================
2992 // Register    : IO_BANK0_GPIO22_STATUS
2993 #define IO_BANK0_GPIO22_STATUS_OFFSET _u(0x000000b0)
2994 #define IO_BANK0_GPIO22_STATUS_BITS   _u(0x04022200)
2995 #define IO_BANK0_GPIO22_STATUS_RESET  _u(0x00000000)
2996 // -----------------------------------------------------------------------------
2997 // Field       : IO_BANK0_GPIO22_STATUS_IRQTOPROC
2998 // Description : interrupt to processors, after override is applied
2999 #define IO_BANK0_GPIO22_STATUS_IRQTOPROC_RESET  _u(0x0)
3000 #define IO_BANK0_GPIO22_STATUS_IRQTOPROC_BITS   _u(0x04000000)
3001 #define IO_BANK0_GPIO22_STATUS_IRQTOPROC_MSB    _u(26)
3002 #define IO_BANK0_GPIO22_STATUS_IRQTOPROC_LSB    _u(26)
3003 #define IO_BANK0_GPIO22_STATUS_IRQTOPROC_ACCESS "RO"
3004 // -----------------------------------------------------------------------------
3005 // Field       : IO_BANK0_GPIO22_STATUS_INFROMPAD
3006 // Description : input signal from pad, before filtering and override are
3007 //               applied
3008 #define IO_BANK0_GPIO22_STATUS_INFROMPAD_RESET  _u(0x0)
3009 #define IO_BANK0_GPIO22_STATUS_INFROMPAD_BITS   _u(0x00020000)
3010 #define IO_BANK0_GPIO22_STATUS_INFROMPAD_MSB    _u(17)
3011 #define IO_BANK0_GPIO22_STATUS_INFROMPAD_LSB    _u(17)
3012 #define IO_BANK0_GPIO22_STATUS_INFROMPAD_ACCESS "RO"
3013 // -----------------------------------------------------------------------------
3014 // Field       : IO_BANK0_GPIO22_STATUS_OETOPAD
3015 // Description : output enable to pad after register override is applied
3016 #define IO_BANK0_GPIO22_STATUS_OETOPAD_RESET  _u(0x0)
3017 #define IO_BANK0_GPIO22_STATUS_OETOPAD_BITS   _u(0x00002000)
3018 #define IO_BANK0_GPIO22_STATUS_OETOPAD_MSB    _u(13)
3019 #define IO_BANK0_GPIO22_STATUS_OETOPAD_LSB    _u(13)
3020 #define IO_BANK0_GPIO22_STATUS_OETOPAD_ACCESS "RO"
3021 // -----------------------------------------------------------------------------
3022 // Field       : IO_BANK0_GPIO22_STATUS_OUTTOPAD
3023 // Description : output signal to pad after register override is applied
3024 #define IO_BANK0_GPIO22_STATUS_OUTTOPAD_RESET  _u(0x0)
3025 #define IO_BANK0_GPIO22_STATUS_OUTTOPAD_BITS   _u(0x00000200)
3026 #define IO_BANK0_GPIO22_STATUS_OUTTOPAD_MSB    _u(9)
3027 #define IO_BANK0_GPIO22_STATUS_OUTTOPAD_LSB    _u(9)
3028 #define IO_BANK0_GPIO22_STATUS_OUTTOPAD_ACCESS "RO"
3029 // =============================================================================
3030 // Register    : IO_BANK0_GPIO22_CTRL
3031 #define IO_BANK0_GPIO22_CTRL_OFFSET _u(0x000000b4)
3032 #define IO_BANK0_GPIO22_CTRL_BITS   _u(0x3003f01f)
3033 #define IO_BANK0_GPIO22_CTRL_RESET  _u(0x0000001f)
3034 // -----------------------------------------------------------------------------
3035 // Field       : IO_BANK0_GPIO22_CTRL_IRQOVER
3036 //               0x0 -> don't invert the interrupt
3037 //               0x1 -> invert the interrupt
3038 //               0x2 -> drive interrupt low
3039 //               0x3 -> drive interrupt high
3040 #define IO_BANK0_GPIO22_CTRL_IRQOVER_RESET  _u(0x0)
3041 #define IO_BANK0_GPIO22_CTRL_IRQOVER_BITS   _u(0x30000000)
3042 #define IO_BANK0_GPIO22_CTRL_IRQOVER_MSB    _u(29)
3043 #define IO_BANK0_GPIO22_CTRL_IRQOVER_LSB    _u(28)
3044 #define IO_BANK0_GPIO22_CTRL_IRQOVER_ACCESS "RW"
3045 #define IO_BANK0_GPIO22_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
3046 #define IO_BANK0_GPIO22_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
3047 #define IO_BANK0_GPIO22_CTRL_IRQOVER_VALUE_LOW _u(0x2)
3048 #define IO_BANK0_GPIO22_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
3049 // -----------------------------------------------------------------------------
3050 // Field       : IO_BANK0_GPIO22_CTRL_INOVER
3051 //               0x0 -> don't invert the peri input
3052 //               0x1 -> invert the peri input
3053 //               0x2 -> drive peri input low
3054 //               0x3 -> drive peri input high
3055 #define IO_BANK0_GPIO22_CTRL_INOVER_RESET  _u(0x0)
3056 #define IO_BANK0_GPIO22_CTRL_INOVER_BITS   _u(0x00030000)
3057 #define IO_BANK0_GPIO22_CTRL_INOVER_MSB    _u(17)
3058 #define IO_BANK0_GPIO22_CTRL_INOVER_LSB    _u(16)
3059 #define IO_BANK0_GPIO22_CTRL_INOVER_ACCESS "RW"
3060 #define IO_BANK0_GPIO22_CTRL_INOVER_VALUE_NORMAL _u(0x0)
3061 #define IO_BANK0_GPIO22_CTRL_INOVER_VALUE_INVERT _u(0x1)
3062 #define IO_BANK0_GPIO22_CTRL_INOVER_VALUE_LOW _u(0x2)
3063 #define IO_BANK0_GPIO22_CTRL_INOVER_VALUE_HIGH _u(0x3)
3064 // -----------------------------------------------------------------------------
3065 // Field       : IO_BANK0_GPIO22_CTRL_OEOVER
3066 //               0x0 -> drive output enable from peripheral signal selected by funcsel
3067 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
3068 //               0x2 -> disable output
3069 //               0x3 -> enable output
3070 #define IO_BANK0_GPIO22_CTRL_OEOVER_RESET  _u(0x0)
3071 #define IO_BANK0_GPIO22_CTRL_OEOVER_BITS   _u(0x0000c000)
3072 #define IO_BANK0_GPIO22_CTRL_OEOVER_MSB    _u(15)
3073 #define IO_BANK0_GPIO22_CTRL_OEOVER_LSB    _u(14)
3074 #define IO_BANK0_GPIO22_CTRL_OEOVER_ACCESS "RW"
3075 #define IO_BANK0_GPIO22_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
3076 #define IO_BANK0_GPIO22_CTRL_OEOVER_VALUE_INVERT _u(0x1)
3077 #define IO_BANK0_GPIO22_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
3078 #define IO_BANK0_GPIO22_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
3079 // -----------------------------------------------------------------------------
3080 // Field       : IO_BANK0_GPIO22_CTRL_OUTOVER
3081 //               0x0 -> drive output from peripheral signal selected by funcsel
3082 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
3083 //               0x2 -> drive output low
3084 //               0x3 -> drive output high
3085 #define IO_BANK0_GPIO22_CTRL_OUTOVER_RESET  _u(0x0)
3086 #define IO_BANK0_GPIO22_CTRL_OUTOVER_BITS   _u(0x00003000)
3087 #define IO_BANK0_GPIO22_CTRL_OUTOVER_MSB    _u(13)
3088 #define IO_BANK0_GPIO22_CTRL_OUTOVER_LSB    _u(12)
3089 #define IO_BANK0_GPIO22_CTRL_OUTOVER_ACCESS "RW"
3090 #define IO_BANK0_GPIO22_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
3091 #define IO_BANK0_GPIO22_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
3092 #define IO_BANK0_GPIO22_CTRL_OUTOVER_VALUE_LOW _u(0x2)
3093 #define IO_BANK0_GPIO22_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
3094 // -----------------------------------------------------------------------------
3095 // Field       : IO_BANK0_GPIO22_CTRL_FUNCSEL
3096 // Description : 0-31 -> selects pin function according to the gpio table
3097 //               31 == NULL
3098 //               0x01 -> spi0_sclk
3099 //               0x02 -> uart1_cts
3100 //               0x03 -> i2c1_sda
3101 //               0x04 -> pwm_a_3
3102 //               0x05 -> siob_proc_22
3103 //               0x06 -> pio0_22
3104 //               0x07 -> pio1_22
3105 //               0x08 -> pio2_22
3106 //               0x09 -> clocks_gpin_1
3107 //               0x0a -> usb_muxing_vbus_detect
3108 //               0x0b -> uart1_tx
3109 //               0x1f -> null
3110 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_RESET  _u(0x1f)
3111 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_BITS   _u(0x0000001f)
3112 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_MSB    _u(4)
3113 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_LSB    _u(0)
3114 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_ACCESS "RW"
3115 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_VALUE_SPI0_SCLK _u(0x01)
3116 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_VALUE_UART1_CTS _u(0x02)
3117 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_VALUE_I2C1_SDA _u(0x03)
3118 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_VALUE_PWM_A_3 _u(0x04)
3119 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_VALUE_SIOB_PROC_22 _u(0x05)
3120 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_VALUE_PIO0_22 _u(0x06)
3121 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_VALUE_PIO1_22 _u(0x07)
3122 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_VALUE_PIO2_22 _u(0x08)
3123 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_VALUE_CLOCKS_GPIN_1 _u(0x09)
3124 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
3125 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_VALUE_UART1_TX _u(0x0b)
3126 #define IO_BANK0_GPIO22_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
3127 // =============================================================================
3128 // Register    : IO_BANK0_GPIO23_STATUS
3129 #define IO_BANK0_GPIO23_STATUS_OFFSET _u(0x000000b8)
3130 #define IO_BANK0_GPIO23_STATUS_BITS   _u(0x04022200)
3131 #define IO_BANK0_GPIO23_STATUS_RESET  _u(0x00000000)
3132 // -----------------------------------------------------------------------------
3133 // Field       : IO_BANK0_GPIO23_STATUS_IRQTOPROC
3134 // Description : interrupt to processors, after override is applied
3135 #define IO_BANK0_GPIO23_STATUS_IRQTOPROC_RESET  _u(0x0)
3136 #define IO_BANK0_GPIO23_STATUS_IRQTOPROC_BITS   _u(0x04000000)
3137 #define IO_BANK0_GPIO23_STATUS_IRQTOPROC_MSB    _u(26)
3138 #define IO_BANK0_GPIO23_STATUS_IRQTOPROC_LSB    _u(26)
3139 #define IO_BANK0_GPIO23_STATUS_IRQTOPROC_ACCESS "RO"
3140 // -----------------------------------------------------------------------------
3141 // Field       : IO_BANK0_GPIO23_STATUS_INFROMPAD
3142 // Description : input signal from pad, before filtering and override are
3143 //               applied
3144 #define IO_BANK0_GPIO23_STATUS_INFROMPAD_RESET  _u(0x0)
3145 #define IO_BANK0_GPIO23_STATUS_INFROMPAD_BITS   _u(0x00020000)
3146 #define IO_BANK0_GPIO23_STATUS_INFROMPAD_MSB    _u(17)
3147 #define IO_BANK0_GPIO23_STATUS_INFROMPAD_LSB    _u(17)
3148 #define IO_BANK0_GPIO23_STATUS_INFROMPAD_ACCESS "RO"
3149 // -----------------------------------------------------------------------------
3150 // Field       : IO_BANK0_GPIO23_STATUS_OETOPAD
3151 // Description : output enable to pad after register override is applied
3152 #define IO_BANK0_GPIO23_STATUS_OETOPAD_RESET  _u(0x0)
3153 #define IO_BANK0_GPIO23_STATUS_OETOPAD_BITS   _u(0x00002000)
3154 #define IO_BANK0_GPIO23_STATUS_OETOPAD_MSB    _u(13)
3155 #define IO_BANK0_GPIO23_STATUS_OETOPAD_LSB    _u(13)
3156 #define IO_BANK0_GPIO23_STATUS_OETOPAD_ACCESS "RO"
3157 // -----------------------------------------------------------------------------
3158 // Field       : IO_BANK0_GPIO23_STATUS_OUTTOPAD
3159 // Description : output signal to pad after register override is applied
3160 #define IO_BANK0_GPIO23_STATUS_OUTTOPAD_RESET  _u(0x0)
3161 #define IO_BANK0_GPIO23_STATUS_OUTTOPAD_BITS   _u(0x00000200)
3162 #define IO_BANK0_GPIO23_STATUS_OUTTOPAD_MSB    _u(9)
3163 #define IO_BANK0_GPIO23_STATUS_OUTTOPAD_LSB    _u(9)
3164 #define IO_BANK0_GPIO23_STATUS_OUTTOPAD_ACCESS "RO"
3165 // =============================================================================
3166 // Register    : IO_BANK0_GPIO23_CTRL
3167 #define IO_BANK0_GPIO23_CTRL_OFFSET _u(0x000000bc)
3168 #define IO_BANK0_GPIO23_CTRL_BITS   _u(0x3003f01f)
3169 #define IO_BANK0_GPIO23_CTRL_RESET  _u(0x0000001f)
3170 // -----------------------------------------------------------------------------
3171 // Field       : IO_BANK0_GPIO23_CTRL_IRQOVER
3172 //               0x0 -> don't invert the interrupt
3173 //               0x1 -> invert the interrupt
3174 //               0x2 -> drive interrupt low
3175 //               0x3 -> drive interrupt high
3176 #define IO_BANK0_GPIO23_CTRL_IRQOVER_RESET  _u(0x0)
3177 #define IO_BANK0_GPIO23_CTRL_IRQOVER_BITS   _u(0x30000000)
3178 #define IO_BANK0_GPIO23_CTRL_IRQOVER_MSB    _u(29)
3179 #define IO_BANK0_GPIO23_CTRL_IRQOVER_LSB    _u(28)
3180 #define IO_BANK0_GPIO23_CTRL_IRQOVER_ACCESS "RW"
3181 #define IO_BANK0_GPIO23_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
3182 #define IO_BANK0_GPIO23_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
3183 #define IO_BANK0_GPIO23_CTRL_IRQOVER_VALUE_LOW _u(0x2)
3184 #define IO_BANK0_GPIO23_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
3185 // -----------------------------------------------------------------------------
3186 // Field       : IO_BANK0_GPIO23_CTRL_INOVER
3187 //               0x0 -> don't invert the peri input
3188 //               0x1 -> invert the peri input
3189 //               0x2 -> drive peri input low
3190 //               0x3 -> drive peri input high
3191 #define IO_BANK0_GPIO23_CTRL_INOVER_RESET  _u(0x0)
3192 #define IO_BANK0_GPIO23_CTRL_INOVER_BITS   _u(0x00030000)
3193 #define IO_BANK0_GPIO23_CTRL_INOVER_MSB    _u(17)
3194 #define IO_BANK0_GPIO23_CTRL_INOVER_LSB    _u(16)
3195 #define IO_BANK0_GPIO23_CTRL_INOVER_ACCESS "RW"
3196 #define IO_BANK0_GPIO23_CTRL_INOVER_VALUE_NORMAL _u(0x0)
3197 #define IO_BANK0_GPIO23_CTRL_INOVER_VALUE_INVERT _u(0x1)
3198 #define IO_BANK0_GPIO23_CTRL_INOVER_VALUE_LOW _u(0x2)
3199 #define IO_BANK0_GPIO23_CTRL_INOVER_VALUE_HIGH _u(0x3)
3200 // -----------------------------------------------------------------------------
3201 // Field       : IO_BANK0_GPIO23_CTRL_OEOVER
3202 //               0x0 -> drive output enable from peripheral signal selected by funcsel
3203 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
3204 //               0x2 -> disable output
3205 //               0x3 -> enable output
3206 #define IO_BANK0_GPIO23_CTRL_OEOVER_RESET  _u(0x0)
3207 #define IO_BANK0_GPIO23_CTRL_OEOVER_BITS   _u(0x0000c000)
3208 #define IO_BANK0_GPIO23_CTRL_OEOVER_MSB    _u(15)
3209 #define IO_BANK0_GPIO23_CTRL_OEOVER_LSB    _u(14)
3210 #define IO_BANK0_GPIO23_CTRL_OEOVER_ACCESS "RW"
3211 #define IO_BANK0_GPIO23_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
3212 #define IO_BANK0_GPIO23_CTRL_OEOVER_VALUE_INVERT _u(0x1)
3213 #define IO_BANK0_GPIO23_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
3214 #define IO_BANK0_GPIO23_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
3215 // -----------------------------------------------------------------------------
3216 // Field       : IO_BANK0_GPIO23_CTRL_OUTOVER
3217 //               0x0 -> drive output from peripheral signal selected by funcsel
3218 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
3219 //               0x2 -> drive output low
3220 //               0x3 -> drive output high
3221 #define IO_BANK0_GPIO23_CTRL_OUTOVER_RESET  _u(0x0)
3222 #define IO_BANK0_GPIO23_CTRL_OUTOVER_BITS   _u(0x00003000)
3223 #define IO_BANK0_GPIO23_CTRL_OUTOVER_MSB    _u(13)
3224 #define IO_BANK0_GPIO23_CTRL_OUTOVER_LSB    _u(12)
3225 #define IO_BANK0_GPIO23_CTRL_OUTOVER_ACCESS "RW"
3226 #define IO_BANK0_GPIO23_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
3227 #define IO_BANK0_GPIO23_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
3228 #define IO_BANK0_GPIO23_CTRL_OUTOVER_VALUE_LOW _u(0x2)
3229 #define IO_BANK0_GPIO23_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
3230 // -----------------------------------------------------------------------------
3231 // Field       : IO_BANK0_GPIO23_CTRL_FUNCSEL
3232 // Description : 0-31 -> selects pin function according to the gpio table
3233 //               31 == NULL
3234 //               0x01 -> spi0_tx
3235 //               0x02 -> uart1_rts
3236 //               0x03 -> i2c1_scl
3237 //               0x04 -> pwm_b_3
3238 //               0x05 -> siob_proc_23
3239 //               0x06 -> pio0_23
3240 //               0x07 -> pio1_23
3241 //               0x08 -> pio2_23
3242 //               0x09 -> clocks_gpout_1
3243 //               0x0a -> usb_muxing_vbus_en
3244 //               0x0b -> uart1_rx
3245 //               0x1f -> null
3246 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_RESET  _u(0x1f)
3247 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_BITS   _u(0x0000001f)
3248 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_MSB    _u(4)
3249 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_LSB    _u(0)
3250 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_ACCESS "RW"
3251 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_VALUE_SPI0_TX _u(0x01)
3252 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_VALUE_UART1_RTS _u(0x02)
3253 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_VALUE_I2C1_SCL _u(0x03)
3254 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_VALUE_PWM_B_3 _u(0x04)
3255 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_VALUE_SIOB_PROC_23 _u(0x05)
3256 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_VALUE_PIO0_23 _u(0x06)
3257 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_VALUE_PIO1_23 _u(0x07)
3258 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_VALUE_PIO2_23 _u(0x08)
3259 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_VALUE_CLOCKS_GPOUT_1 _u(0x09)
3260 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
3261 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_VALUE_UART1_RX _u(0x0b)
3262 #define IO_BANK0_GPIO23_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
3263 // =============================================================================
3264 // Register    : IO_BANK0_GPIO24_STATUS
3265 #define IO_BANK0_GPIO24_STATUS_OFFSET _u(0x000000c0)
3266 #define IO_BANK0_GPIO24_STATUS_BITS   _u(0x04022200)
3267 #define IO_BANK0_GPIO24_STATUS_RESET  _u(0x00000000)
3268 // -----------------------------------------------------------------------------
3269 // Field       : IO_BANK0_GPIO24_STATUS_IRQTOPROC
3270 // Description : interrupt to processors, after override is applied
3271 #define IO_BANK0_GPIO24_STATUS_IRQTOPROC_RESET  _u(0x0)
3272 #define IO_BANK0_GPIO24_STATUS_IRQTOPROC_BITS   _u(0x04000000)
3273 #define IO_BANK0_GPIO24_STATUS_IRQTOPROC_MSB    _u(26)
3274 #define IO_BANK0_GPIO24_STATUS_IRQTOPROC_LSB    _u(26)
3275 #define IO_BANK0_GPIO24_STATUS_IRQTOPROC_ACCESS "RO"
3276 // -----------------------------------------------------------------------------
3277 // Field       : IO_BANK0_GPIO24_STATUS_INFROMPAD
3278 // Description : input signal from pad, before filtering and override are
3279 //               applied
3280 #define IO_BANK0_GPIO24_STATUS_INFROMPAD_RESET  _u(0x0)
3281 #define IO_BANK0_GPIO24_STATUS_INFROMPAD_BITS   _u(0x00020000)
3282 #define IO_BANK0_GPIO24_STATUS_INFROMPAD_MSB    _u(17)
3283 #define IO_BANK0_GPIO24_STATUS_INFROMPAD_LSB    _u(17)
3284 #define IO_BANK0_GPIO24_STATUS_INFROMPAD_ACCESS "RO"
3285 // -----------------------------------------------------------------------------
3286 // Field       : IO_BANK0_GPIO24_STATUS_OETOPAD
3287 // Description : output enable to pad after register override is applied
3288 #define IO_BANK0_GPIO24_STATUS_OETOPAD_RESET  _u(0x0)
3289 #define IO_BANK0_GPIO24_STATUS_OETOPAD_BITS   _u(0x00002000)
3290 #define IO_BANK0_GPIO24_STATUS_OETOPAD_MSB    _u(13)
3291 #define IO_BANK0_GPIO24_STATUS_OETOPAD_LSB    _u(13)
3292 #define IO_BANK0_GPIO24_STATUS_OETOPAD_ACCESS "RO"
3293 // -----------------------------------------------------------------------------
3294 // Field       : IO_BANK0_GPIO24_STATUS_OUTTOPAD
3295 // Description : output signal to pad after register override is applied
3296 #define IO_BANK0_GPIO24_STATUS_OUTTOPAD_RESET  _u(0x0)
3297 #define IO_BANK0_GPIO24_STATUS_OUTTOPAD_BITS   _u(0x00000200)
3298 #define IO_BANK0_GPIO24_STATUS_OUTTOPAD_MSB    _u(9)
3299 #define IO_BANK0_GPIO24_STATUS_OUTTOPAD_LSB    _u(9)
3300 #define IO_BANK0_GPIO24_STATUS_OUTTOPAD_ACCESS "RO"
3301 // =============================================================================
3302 // Register    : IO_BANK0_GPIO24_CTRL
3303 #define IO_BANK0_GPIO24_CTRL_OFFSET _u(0x000000c4)
3304 #define IO_BANK0_GPIO24_CTRL_BITS   _u(0x3003f01f)
3305 #define IO_BANK0_GPIO24_CTRL_RESET  _u(0x0000001f)
3306 // -----------------------------------------------------------------------------
3307 // Field       : IO_BANK0_GPIO24_CTRL_IRQOVER
3308 //               0x0 -> don't invert the interrupt
3309 //               0x1 -> invert the interrupt
3310 //               0x2 -> drive interrupt low
3311 //               0x3 -> drive interrupt high
3312 #define IO_BANK0_GPIO24_CTRL_IRQOVER_RESET  _u(0x0)
3313 #define IO_BANK0_GPIO24_CTRL_IRQOVER_BITS   _u(0x30000000)
3314 #define IO_BANK0_GPIO24_CTRL_IRQOVER_MSB    _u(29)
3315 #define IO_BANK0_GPIO24_CTRL_IRQOVER_LSB    _u(28)
3316 #define IO_BANK0_GPIO24_CTRL_IRQOVER_ACCESS "RW"
3317 #define IO_BANK0_GPIO24_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
3318 #define IO_BANK0_GPIO24_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
3319 #define IO_BANK0_GPIO24_CTRL_IRQOVER_VALUE_LOW _u(0x2)
3320 #define IO_BANK0_GPIO24_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
3321 // -----------------------------------------------------------------------------
3322 // Field       : IO_BANK0_GPIO24_CTRL_INOVER
3323 //               0x0 -> don't invert the peri input
3324 //               0x1 -> invert the peri input
3325 //               0x2 -> drive peri input low
3326 //               0x3 -> drive peri input high
3327 #define IO_BANK0_GPIO24_CTRL_INOVER_RESET  _u(0x0)
3328 #define IO_BANK0_GPIO24_CTRL_INOVER_BITS   _u(0x00030000)
3329 #define IO_BANK0_GPIO24_CTRL_INOVER_MSB    _u(17)
3330 #define IO_BANK0_GPIO24_CTRL_INOVER_LSB    _u(16)
3331 #define IO_BANK0_GPIO24_CTRL_INOVER_ACCESS "RW"
3332 #define IO_BANK0_GPIO24_CTRL_INOVER_VALUE_NORMAL _u(0x0)
3333 #define IO_BANK0_GPIO24_CTRL_INOVER_VALUE_INVERT _u(0x1)
3334 #define IO_BANK0_GPIO24_CTRL_INOVER_VALUE_LOW _u(0x2)
3335 #define IO_BANK0_GPIO24_CTRL_INOVER_VALUE_HIGH _u(0x3)
3336 // -----------------------------------------------------------------------------
3337 // Field       : IO_BANK0_GPIO24_CTRL_OEOVER
3338 //               0x0 -> drive output enable from peripheral signal selected by funcsel
3339 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
3340 //               0x2 -> disable output
3341 //               0x3 -> enable output
3342 #define IO_BANK0_GPIO24_CTRL_OEOVER_RESET  _u(0x0)
3343 #define IO_BANK0_GPIO24_CTRL_OEOVER_BITS   _u(0x0000c000)
3344 #define IO_BANK0_GPIO24_CTRL_OEOVER_MSB    _u(15)
3345 #define IO_BANK0_GPIO24_CTRL_OEOVER_LSB    _u(14)
3346 #define IO_BANK0_GPIO24_CTRL_OEOVER_ACCESS "RW"
3347 #define IO_BANK0_GPIO24_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
3348 #define IO_BANK0_GPIO24_CTRL_OEOVER_VALUE_INVERT _u(0x1)
3349 #define IO_BANK0_GPIO24_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
3350 #define IO_BANK0_GPIO24_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
3351 // -----------------------------------------------------------------------------
3352 // Field       : IO_BANK0_GPIO24_CTRL_OUTOVER
3353 //               0x0 -> drive output from peripheral signal selected by funcsel
3354 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
3355 //               0x2 -> drive output low
3356 //               0x3 -> drive output high
3357 #define IO_BANK0_GPIO24_CTRL_OUTOVER_RESET  _u(0x0)
3358 #define IO_BANK0_GPIO24_CTRL_OUTOVER_BITS   _u(0x00003000)
3359 #define IO_BANK0_GPIO24_CTRL_OUTOVER_MSB    _u(13)
3360 #define IO_BANK0_GPIO24_CTRL_OUTOVER_LSB    _u(12)
3361 #define IO_BANK0_GPIO24_CTRL_OUTOVER_ACCESS "RW"
3362 #define IO_BANK0_GPIO24_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
3363 #define IO_BANK0_GPIO24_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
3364 #define IO_BANK0_GPIO24_CTRL_OUTOVER_VALUE_LOW _u(0x2)
3365 #define IO_BANK0_GPIO24_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
3366 // -----------------------------------------------------------------------------
3367 // Field       : IO_BANK0_GPIO24_CTRL_FUNCSEL
3368 // Description : 0-31 -> selects pin function according to the gpio table
3369 //               31 == NULL
3370 //               0x01 -> spi1_rx
3371 //               0x02 -> uart1_tx
3372 //               0x03 -> i2c0_sda
3373 //               0x04 -> pwm_a_4
3374 //               0x05 -> siob_proc_24
3375 //               0x06 -> pio0_24
3376 //               0x07 -> pio1_24
3377 //               0x08 -> pio2_24
3378 //               0x09 -> clocks_gpout_2
3379 //               0x0a -> usb_muxing_overcurr_detect
3380 //               0x1f -> null
3381 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_RESET  _u(0x1f)
3382 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_BITS   _u(0x0000001f)
3383 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_MSB    _u(4)
3384 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_LSB    _u(0)
3385 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_ACCESS "RW"
3386 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_VALUE_SPI1_RX _u(0x01)
3387 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_VALUE_UART1_TX _u(0x02)
3388 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_VALUE_I2C0_SDA _u(0x03)
3389 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_VALUE_PWM_A_4 _u(0x04)
3390 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_VALUE_SIOB_PROC_24 _u(0x05)
3391 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_VALUE_PIO0_24 _u(0x06)
3392 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_VALUE_PIO1_24 _u(0x07)
3393 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_VALUE_PIO2_24 _u(0x08)
3394 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_VALUE_CLOCKS_GPOUT_2 _u(0x09)
3395 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
3396 #define IO_BANK0_GPIO24_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
3397 // =============================================================================
3398 // Register    : IO_BANK0_GPIO25_STATUS
3399 #define IO_BANK0_GPIO25_STATUS_OFFSET _u(0x000000c8)
3400 #define IO_BANK0_GPIO25_STATUS_BITS   _u(0x04022200)
3401 #define IO_BANK0_GPIO25_STATUS_RESET  _u(0x00000000)
3402 // -----------------------------------------------------------------------------
3403 // Field       : IO_BANK0_GPIO25_STATUS_IRQTOPROC
3404 // Description : interrupt to processors, after override is applied
3405 #define IO_BANK0_GPIO25_STATUS_IRQTOPROC_RESET  _u(0x0)
3406 #define IO_BANK0_GPIO25_STATUS_IRQTOPROC_BITS   _u(0x04000000)
3407 #define IO_BANK0_GPIO25_STATUS_IRQTOPROC_MSB    _u(26)
3408 #define IO_BANK0_GPIO25_STATUS_IRQTOPROC_LSB    _u(26)
3409 #define IO_BANK0_GPIO25_STATUS_IRQTOPROC_ACCESS "RO"
3410 // -----------------------------------------------------------------------------
3411 // Field       : IO_BANK0_GPIO25_STATUS_INFROMPAD
3412 // Description : input signal from pad, before filtering and override are
3413 //               applied
3414 #define IO_BANK0_GPIO25_STATUS_INFROMPAD_RESET  _u(0x0)
3415 #define IO_BANK0_GPIO25_STATUS_INFROMPAD_BITS   _u(0x00020000)
3416 #define IO_BANK0_GPIO25_STATUS_INFROMPAD_MSB    _u(17)
3417 #define IO_BANK0_GPIO25_STATUS_INFROMPAD_LSB    _u(17)
3418 #define IO_BANK0_GPIO25_STATUS_INFROMPAD_ACCESS "RO"
3419 // -----------------------------------------------------------------------------
3420 // Field       : IO_BANK0_GPIO25_STATUS_OETOPAD
3421 // Description : output enable to pad after register override is applied
3422 #define IO_BANK0_GPIO25_STATUS_OETOPAD_RESET  _u(0x0)
3423 #define IO_BANK0_GPIO25_STATUS_OETOPAD_BITS   _u(0x00002000)
3424 #define IO_BANK0_GPIO25_STATUS_OETOPAD_MSB    _u(13)
3425 #define IO_BANK0_GPIO25_STATUS_OETOPAD_LSB    _u(13)
3426 #define IO_BANK0_GPIO25_STATUS_OETOPAD_ACCESS "RO"
3427 // -----------------------------------------------------------------------------
3428 // Field       : IO_BANK0_GPIO25_STATUS_OUTTOPAD
3429 // Description : output signal to pad after register override is applied
3430 #define IO_BANK0_GPIO25_STATUS_OUTTOPAD_RESET  _u(0x0)
3431 #define IO_BANK0_GPIO25_STATUS_OUTTOPAD_BITS   _u(0x00000200)
3432 #define IO_BANK0_GPIO25_STATUS_OUTTOPAD_MSB    _u(9)
3433 #define IO_BANK0_GPIO25_STATUS_OUTTOPAD_LSB    _u(9)
3434 #define IO_BANK0_GPIO25_STATUS_OUTTOPAD_ACCESS "RO"
3435 // =============================================================================
3436 // Register    : IO_BANK0_GPIO25_CTRL
3437 #define IO_BANK0_GPIO25_CTRL_OFFSET _u(0x000000cc)
3438 #define IO_BANK0_GPIO25_CTRL_BITS   _u(0x3003f01f)
3439 #define IO_BANK0_GPIO25_CTRL_RESET  _u(0x0000001f)
3440 // -----------------------------------------------------------------------------
3441 // Field       : IO_BANK0_GPIO25_CTRL_IRQOVER
3442 //               0x0 -> don't invert the interrupt
3443 //               0x1 -> invert the interrupt
3444 //               0x2 -> drive interrupt low
3445 //               0x3 -> drive interrupt high
3446 #define IO_BANK0_GPIO25_CTRL_IRQOVER_RESET  _u(0x0)
3447 #define IO_BANK0_GPIO25_CTRL_IRQOVER_BITS   _u(0x30000000)
3448 #define IO_BANK0_GPIO25_CTRL_IRQOVER_MSB    _u(29)
3449 #define IO_BANK0_GPIO25_CTRL_IRQOVER_LSB    _u(28)
3450 #define IO_BANK0_GPIO25_CTRL_IRQOVER_ACCESS "RW"
3451 #define IO_BANK0_GPIO25_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
3452 #define IO_BANK0_GPIO25_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
3453 #define IO_BANK0_GPIO25_CTRL_IRQOVER_VALUE_LOW _u(0x2)
3454 #define IO_BANK0_GPIO25_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
3455 // -----------------------------------------------------------------------------
3456 // Field       : IO_BANK0_GPIO25_CTRL_INOVER
3457 //               0x0 -> don't invert the peri input
3458 //               0x1 -> invert the peri input
3459 //               0x2 -> drive peri input low
3460 //               0x3 -> drive peri input high
3461 #define IO_BANK0_GPIO25_CTRL_INOVER_RESET  _u(0x0)
3462 #define IO_BANK0_GPIO25_CTRL_INOVER_BITS   _u(0x00030000)
3463 #define IO_BANK0_GPIO25_CTRL_INOVER_MSB    _u(17)
3464 #define IO_BANK0_GPIO25_CTRL_INOVER_LSB    _u(16)
3465 #define IO_BANK0_GPIO25_CTRL_INOVER_ACCESS "RW"
3466 #define IO_BANK0_GPIO25_CTRL_INOVER_VALUE_NORMAL _u(0x0)
3467 #define IO_BANK0_GPIO25_CTRL_INOVER_VALUE_INVERT _u(0x1)
3468 #define IO_BANK0_GPIO25_CTRL_INOVER_VALUE_LOW _u(0x2)
3469 #define IO_BANK0_GPIO25_CTRL_INOVER_VALUE_HIGH _u(0x3)
3470 // -----------------------------------------------------------------------------
3471 // Field       : IO_BANK0_GPIO25_CTRL_OEOVER
3472 //               0x0 -> drive output enable from peripheral signal selected by funcsel
3473 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
3474 //               0x2 -> disable output
3475 //               0x3 -> enable output
3476 #define IO_BANK0_GPIO25_CTRL_OEOVER_RESET  _u(0x0)
3477 #define IO_BANK0_GPIO25_CTRL_OEOVER_BITS   _u(0x0000c000)
3478 #define IO_BANK0_GPIO25_CTRL_OEOVER_MSB    _u(15)
3479 #define IO_BANK0_GPIO25_CTRL_OEOVER_LSB    _u(14)
3480 #define IO_BANK0_GPIO25_CTRL_OEOVER_ACCESS "RW"
3481 #define IO_BANK0_GPIO25_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
3482 #define IO_BANK0_GPIO25_CTRL_OEOVER_VALUE_INVERT _u(0x1)
3483 #define IO_BANK0_GPIO25_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
3484 #define IO_BANK0_GPIO25_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
3485 // -----------------------------------------------------------------------------
3486 // Field       : IO_BANK0_GPIO25_CTRL_OUTOVER
3487 //               0x0 -> drive output from peripheral signal selected by funcsel
3488 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
3489 //               0x2 -> drive output low
3490 //               0x3 -> drive output high
3491 #define IO_BANK0_GPIO25_CTRL_OUTOVER_RESET  _u(0x0)
3492 #define IO_BANK0_GPIO25_CTRL_OUTOVER_BITS   _u(0x00003000)
3493 #define IO_BANK0_GPIO25_CTRL_OUTOVER_MSB    _u(13)
3494 #define IO_BANK0_GPIO25_CTRL_OUTOVER_LSB    _u(12)
3495 #define IO_BANK0_GPIO25_CTRL_OUTOVER_ACCESS "RW"
3496 #define IO_BANK0_GPIO25_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
3497 #define IO_BANK0_GPIO25_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
3498 #define IO_BANK0_GPIO25_CTRL_OUTOVER_VALUE_LOW _u(0x2)
3499 #define IO_BANK0_GPIO25_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
3500 // -----------------------------------------------------------------------------
3501 // Field       : IO_BANK0_GPIO25_CTRL_FUNCSEL
3502 // Description : 0-31 -> selects pin function according to the gpio table
3503 //               31 == NULL
3504 //               0x01 -> spi1_ss_n
3505 //               0x02 -> uart1_rx
3506 //               0x03 -> i2c0_scl
3507 //               0x04 -> pwm_b_4
3508 //               0x05 -> siob_proc_25
3509 //               0x06 -> pio0_25
3510 //               0x07 -> pio1_25
3511 //               0x08 -> pio2_25
3512 //               0x09 -> clocks_gpout_3
3513 //               0x0a -> usb_muxing_vbus_detect
3514 //               0x1f -> null
3515 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_RESET  _u(0x1f)
3516 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_BITS   _u(0x0000001f)
3517 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_MSB    _u(4)
3518 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_LSB    _u(0)
3519 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_ACCESS "RW"
3520 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_VALUE_SPI1_SS_N _u(0x01)
3521 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_VALUE_UART1_RX _u(0x02)
3522 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_VALUE_I2C0_SCL _u(0x03)
3523 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_VALUE_PWM_B_4 _u(0x04)
3524 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_VALUE_SIOB_PROC_25 _u(0x05)
3525 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_VALUE_PIO0_25 _u(0x06)
3526 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_VALUE_PIO1_25 _u(0x07)
3527 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_VALUE_PIO2_25 _u(0x08)
3528 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_VALUE_CLOCKS_GPOUT_3 _u(0x09)
3529 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
3530 #define IO_BANK0_GPIO25_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
3531 // =============================================================================
3532 // Register    : IO_BANK0_GPIO26_STATUS
3533 #define IO_BANK0_GPIO26_STATUS_OFFSET _u(0x000000d0)
3534 #define IO_BANK0_GPIO26_STATUS_BITS   _u(0x04022200)
3535 #define IO_BANK0_GPIO26_STATUS_RESET  _u(0x00000000)
3536 // -----------------------------------------------------------------------------
3537 // Field       : IO_BANK0_GPIO26_STATUS_IRQTOPROC
3538 // Description : interrupt to processors, after override is applied
3539 #define IO_BANK0_GPIO26_STATUS_IRQTOPROC_RESET  _u(0x0)
3540 #define IO_BANK0_GPIO26_STATUS_IRQTOPROC_BITS   _u(0x04000000)
3541 #define IO_BANK0_GPIO26_STATUS_IRQTOPROC_MSB    _u(26)
3542 #define IO_BANK0_GPIO26_STATUS_IRQTOPROC_LSB    _u(26)
3543 #define IO_BANK0_GPIO26_STATUS_IRQTOPROC_ACCESS "RO"
3544 // -----------------------------------------------------------------------------
3545 // Field       : IO_BANK0_GPIO26_STATUS_INFROMPAD
3546 // Description : input signal from pad, before filtering and override are
3547 //               applied
3548 #define IO_BANK0_GPIO26_STATUS_INFROMPAD_RESET  _u(0x0)
3549 #define IO_BANK0_GPIO26_STATUS_INFROMPAD_BITS   _u(0x00020000)
3550 #define IO_BANK0_GPIO26_STATUS_INFROMPAD_MSB    _u(17)
3551 #define IO_BANK0_GPIO26_STATUS_INFROMPAD_LSB    _u(17)
3552 #define IO_BANK0_GPIO26_STATUS_INFROMPAD_ACCESS "RO"
3553 // -----------------------------------------------------------------------------
3554 // Field       : IO_BANK0_GPIO26_STATUS_OETOPAD
3555 // Description : output enable to pad after register override is applied
3556 #define IO_BANK0_GPIO26_STATUS_OETOPAD_RESET  _u(0x0)
3557 #define IO_BANK0_GPIO26_STATUS_OETOPAD_BITS   _u(0x00002000)
3558 #define IO_BANK0_GPIO26_STATUS_OETOPAD_MSB    _u(13)
3559 #define IO_BANK0_GPIO26_STATUS_OETOPAD_LSB    _u(13)
3560 #define IO_BANK0_GPIO26_STATUS_OETOPAD_ACCESS "RO"
3561 // -----------------------------------------------------------------------------
3562 // Field       : IO_BANK0_GPIO26_STATUS_OUTTOPAD
3563 // Description : output signal to pad after register override is applied
3564 #define IO_BANK0_GPIO26_STATUS_OUTTOPAD_RESET  _u(0x0)
3565 #define IO_BANK0_GPIO26_STATUS_OUTTOPAD_BITS   _u(0x00000200)
3566 #define IO_BANK0_GPIO26_STATUS_OUTTOPAD_MSB    _u(9)
3567 #define IO_BANK0_GPIO26_STATUS_OUTTOPAD_LSB    _u(9)
3568 #define IO_BANK0_GPIO26_STATUS_OUTTOPAD_ACCESS "RO"
3569 // =============================================================================
3570 // Register    : IO_BANK0_GPIO26_CTRL
3571 #define IO_BANK0_GPIO26_CTRL_OFFSET _u(0x000000d4)
3572 #define IO_BANK0_GPIO26_CTRL_BITS   _u(0x3003f01f)
3573 #define IO_BANK0_GPIO26_CTRL_RESET  _u(0x0000001f)
3574 // -----------------------------------------------------------------------------
3575 // Field       : IO_BANK0_GPIO26_CTRL_IRQOVER
3576 //               0x0 -> don't invert the interrupt
3577 //               0x1 -> invert the interrupt
3578 //               0x2 -> drive interrupt low
3579 //               0x3 -> drive interrupt high
3580 #define IO_BANK0_GPIO26_CTRL_IRQOVER_RESET  _u(0x0)
3581 #define IO_BANK0_GPIO26_CTRL_IRQOVER_BITS   _u(0x30000000)
3582 #define IO_BANK0_GPIO26_CTRL_IRQOVER_MSB    _u(29)
3583 #define IO_BANK0_GPIO26_CTRL_IRQOVER_LSB    _u(28)
3584 #define IO_BANK0_GPIO26_CTRL_IRQOVER_ACCESS "RW"
3585 #define IO_BANK0_GPIO26_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
3586 #define IO_BANK0_GPIO26_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
3587 #define IO_BANK0_GPIO26_CTRL_IRQOVER_VALUE_LOW _u(0x2)
3588 #define IO_BANK0_GPIO26_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
3589 // -----------------------------------------------------------------------------
3590 // Field       : IO_BANK0_GPIO26_CTRL_INOVER
3591 //               0x0 -> don't invert the peri input
3592 //               0x1 -> invert the peri input
3593 //               0x2 -> drive peri input low
3594 //               0x3 -> drive peri input high
3595 #define IO_BANK0_GPIO26_CTRL_INOVER_RESET  _u(0x0)
3596 #define IO_BANK0_GPIO26_CTRL_INOVER_BITS   _u(0x00030000)
3597 #define IO_BANK0_GPIO26_CTRL_INOVER_MSB    _u(17)
3598 #define IO_BANK0_GPIO26_CTRL_INOVER_LSB    _u(16)
3599 #define IO_BANK0_GPIO26_CTRL_INOVER_ACCESS "RW"
3600 #define IO_BANK0_GPIO26_CTRL_INOVER_VALUE_NORMAL _u(0x0)
3601 #define IO_BANK0_GPIO26_CTRL_INOVER_VALUE_INVERT _u(0x1)
3602 #define IO_BANK0_GPIO26_CTRL_INOVER_VALUE_LOW _u(0x2)
3603 #define IO_BANK0_GPIO26_CTRL_INOVER_VALUE_HIGH _u(0x3)
3604 // -----------------------------------------------------------------------------
3605 // Field       : IO_BANK0_GPIO26_CTRL_OEOVER
3606 //               0x0 -> drive output enable from peripheral signal selected by funcsel
3607 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
3608 //               0x2 -> disable output
3609 //               0x3 -> enable output
3610 #define IO_BANK0_GPIO26_CTRL_OEOVER_RESET  _u(0x0)
3611 #define IO_BANK0_GPIO26_CTRL_OEOVER_BITS   _u(0x0000c000)
3612 #define IO_BANK0_GPIO26_CTRL_OEOVER_MSB    _u(15)
3613 #define IO_BANK0_GPIO26_CTRL_OEOVER_LSB    _u(14)
3614 #define IO_BANK0_GPIO26_CTRL_OEOVER_ACCESS "RW"
3615 #define IO_BANK0_GPIO26_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
3616 #define IO_BANK0_GPIO26_CTRL_OEOVER_VALUE_INVERT _u(0x1)
3617 #define IO_BANK0_GPIO26_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
3618 #define IO_BANK0_GPIO26_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
3619 // -----------------------------------------------------------------------------
3620 // Field       : IO_BANK0_GPIO26_CTRL_OUTOVER
3621 //               0x0 -> drive output from peripheral signal selected by funcsel
3622 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
3623 //               0x2 -> drive output low
3624 //               0x3 -> drive output high
3625 #define IO_BANK0_GPIO26_CTRL_OUTOVER_RESET  _u(0x0)
3626 #define IO_BANK0_GPIO26_CTRL_OUTOVER_BITS   _u(0x00003000)
3627 #define IO_BANK0_GPIO26_CTRL_OUTOVER_MSB    _u(13)
3628 #define IO_BANK0_GPIO26_CTRL_OUTOVER_LSB    _u(12)
3629 #define IO_BANK0_GPIO26_CTRL_OUTOVER_ACCESS "RW"
3630 #define IO_BANK0_GPIO26_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
3631 #define IO_BANK0_GPIO26_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
3632 #define IO_BANK0_GPIO26_CTRL_OUTOVER_VALUE_LOW _u(0x2)
3633 #define IO_BANK0_GPIO26_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
3634 // -----------------------------------------------------------------------------
3635 // Field       : IO_BANK0_GPIO26_CTRL_FUNCSEL
3636 // Description : 0-31 -> selects pin function according to the gpio table
3637 //               31 == NULL
3638 //               0x01 -> spi1_sclk
3639 //               0x02 -> uart1_cts
3640 //               0x03 -> i2c1_sda
3641 //               0x04 -> pwm_a_5
3642 //               0x05 -> siob_proc_26
3643 //               0x06 -> pio0_26
3644 //               0x07 -> pio1_26
3645 //               0x08 -> pio2_26
3646 //               0x0a -> usb_muxing_vbus_en
3647 //               0x0b -> uart1_tx
3648 //               0x1f -> null
3649 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_RESET  _u(0x1f)
3650 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_BITS   _u(0x0000001f)
3651 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_MSB    _u(4)
3652 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_LSB    _u(0)
3653 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_ACCESS "RW"
3654 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_VALUE_SPI1_SCLK _u(0x01)
3655 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_VALUE_UART1_CTS _u(0x02)
3656 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_VALUE_I2C1_SDA _u(0x03)
3657 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_VALUE_PWM_A_5 _u(0x04)
3658 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_VALUE_SIOB_PROC_26 _u(0x05)
3659 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_VALUE_PIO0_26 _u(0x06)
3660 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_VALUE_PIO1_26 _u(0x07)
3661 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_VALUE_PIO2_26 _u(0x08)
3662 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
3663 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_VALUE_UART1_TX _u(0x0b)
3664 #define IO_BANK0_GPIO26_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
3665 // =============================================================================
3666 // Register    : IO_BANK0_GPIO27_STATUS
3667 #define IO_BANK0_GPIO27_STATUS_OFFSET _u(0x000000d8)
3668 #define IO_BANK0_GPIO27_STATUS_BITS   _u(0x04022200)
3669 #define IO_BANK0_GPIO27_STATUS_RESET  _u(0x00000000)
3670 // -----------------------------------------------------------------------------
3671 // Field       : IO_BANK0_GPIO27_STATUS_IRQTOPROC
3672 // Description : interrupt to processors, after override is applied
3673 #define IO_BANK0_GPIO27_STATUS_IRQTOPROC_RESET  _u(0x0)
3674 #define IO_BANK0_GPIO27_STATUS_IRQTOPROC_BITS   _u(0x04000000)
3675 #define IO_BANK0_GPIO27_STATUS_IRQTOPROC_MSB    _u(26)
3676 #define IO_BANK0_GPIO27_STATUS_IRQTOPROC_LSB    _u(26)
3677 #define IO_BANK0_GPIO27_STATUS_IRQTOPROC_ACCESS "RO"
3678 // -----------------------------------------------------------------------------
3679 // Field       : IO_BANK0_GPIO27_STATUS_INFROMPAD
3680 // Description : input signal from pad, before filtering and override are
3681 //               applied
3682 #define IO_BANK0_GPIO27_STATUS_INFROMPAD_RESET  _u(0x0)
3683 #define IO_BANK0_GPIO27_STATUS_INFROMPAD_BITS   _u(0x00020000)
3684 #define IO_BANK0_GPIO27_STATUS_INFROMPAD_MSB    _u(17)
3685 #define IO_BANK0_GPIO27_STATUS_INFROMPAD_LSB    _u(17)
3686 #define IO_BANK0_GPIO27_STATUS_INFROMPAD_ACCESS "RO"
3687 // -----------------------------------------------------------------------------
3688 // Field       : IO_BANK0_GPIO27_STATUS_OETOPAD
3689 // Description : output enable to pad after register override is applied
3690 #define IO_BANK0_GPIO27_STATUS_OETOPAD_RESET  _u(0x0)
3691 #define IO_BANK0_GPIO27_STATUS_OETOPAD_BITS   _u(0x00002000)
3692 #define IO_BANK0_GPIO27_STATUS_OETOPAD_MSB    _u(13)
3693 #define IO_BANK0_GPIO27_STATUS_OETOPAD_LSB    _u(13)
3694 #define IO_BANK0_GPIO27_STATUS_OETOPAD_ACCESS "RO"
3695 // -----------------------------------------------------------------------------
3696 // Field       : IO_BANK0_GPIO27_STATUS_OUTTOPAD
3697 // Description : output signal to pad after register override is applied
3698 #define IO_BANK0_GPIO27_STATUS_OUTTOPAD_RESET  _u(0x0)
3699 #define IO_BANK0_GPIO27_STATUS_OUTTOPAD_BITS   _u(0x00000200)
3700 #define IO_BANK0_GPIO27_STATUS_OUTTOPAD_MSB    _u(9)
3701 #define IO_BANK0_GPIO27_STATUS_OUTTOPAD_LSB    _u(9)
3702 #define IO_BANK0_GPIO27_STATUS_OUTTOPAD_ACCESS "RO"
3703 // =============================================================================
3704 // Register    : IO_BANK0_GPIO27_CTRL
3705 #define IO_BANK0_GPIO27_CTRL_OFFSET _u(0x000000dc)
3706 #define IO_BANK0_GPIO27_CTRL_BITS   _u(0x3003f01f)
3707 #define IO_BANK0_GPIO27_CTRL_RESET  _u(0x0000001f)
3708 // -----------------------------------------------------------------------------
3709 // Field       : IO_BANK0_GPIO27_CTRL_IRQOVER
3710 //               0x0 -> don't invert the interrupt
3711 //               0x1 -> invert the interrupt
3712 //               0x2 -> drive interrupt low
3713 //               0x3 -> drive interrupt high
3714 #define IO_BANK0_GPIO27_CTRL_IRQOVER_RESET  _u(0x0)
3715 #define IO_BANK0_GPIO27_CTRL_IRQOVER_BITS   _u(0x30000000)
3716 #define IO_BANK0_GPIO27_CTRL_IRQOVER_MSB    _u(29)
3717 #define IO_BANK0_GPIO27_CTRL_IRQOVER_LSB    _u(28)
3718 #define IO_BANK0_GPIO27_CTRL_IRQOVER_ACCESS "RW"
3719 #define IO_BANK0_GPIO27_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
3720 #define IO_BANK0_GPIO27_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
3721 #define IO_BANK0_GPIO27_CTRL_IRQOVER_VALUE_LOW _u(0x2)
3722 #define IO_BANK0_GPIO27_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
3723 // -----------------------------------------------------------------------------
3724 // Field       : IO_BANK0_GPIO27_CTRL_INOVER
3725 //               0x0 -> don't invert the peri input
3726 //               0x1 -> invert the peri input
3727 //               0x2 -> drive peri input low
3728 //               0x3 -> drive peri input high
3729 #define IO_BANK0_GPIO27_CTRL_INOVER_RESET  _u(0x0)
3730 #define IO_BANK0_GPIO27_CTRL_INOVER_BITS   _u(0x00030000)
3731 #define IO_BANK0_GPIO27_CTRL_INOVER_MSB    _u(17)
3732 #define IO_BANK0_GPIO27_CTRL_INOVER_LSB    _u(16)
3733 #define IO_BANK0_GPIO27_CTRL_INOVER_ACCESS "RW"
3734 #define IO_BANK0_GPIO27_CTRL_INOVER_VALUE_NORMAL _u(0x0)
3735 #define IO_BANK0_GPIO27_CTRL_INOVER_VALUE_INVERT _u(0x1)
3736 #define IO_BANK0_GPIO27_CTRL_INOVER_VALUE_LOW _u(0x2)
3737 #define IO_BANK0_GPIO27_CTRL_INOVER_VALUE_HIGH _u(0x3)
3738 // -----------------------------------------------------------------------------
3739 // Field       : IO_BANK0_GPIO27_CTRL_OEOVER
3740 //               0x0 -> drive output enable from peripheral signal selected by funcsel
3741 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
3742 //               0x2 -> disable output
3743 //               0x3 -> enable output
3744 #define IO_BANK0_GPIO27_CTRL_OEOVER_RESET  _u(0x0)
3745 #define IO_BANK0_GPIO27_CTRL_OEOVER_BITS   _u(0x0000c000)
3746 #define IO_BANK0_GPIO27_CTRL_OEOVER_MSB    _u(15)
3747 #define IO_BANK0_GPIO27_CTRL_OEOVER_LSB    _u(14)
3748 #define IO_BANK0_GPIO27_CTRL_OEOVER_ACCESS "RW"
3749 #define IO_BANK0_GPIO27_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
3750 #define IO_BANK0_GPIO27_CTRL_OEOVER_VALUE_INVERT _u(0x1)
3751 #define IO_BANK0_GPIO27_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
3752 #define IO_BANK0_GPIO27_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
3753 // -----------------------------------------------------------------------------
3754 // Field       : IO_BANK0_GPIO27_CTRL_OUTOVER
3755 //               0x0 -> drive output from peripheral signal selected by funcsel
3756 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
3757 //               0x2 -> drive output low
3758 //               0x3 -> drive output high
3759 #define IO_BANK0_GPIO27_CTRL_OUTOVER_RESET  _u(0x0)
3760 #define IO_BANK0_GPIO27_CTRL_OUTOVER_BITS   _u(0x00003000)
3761 #define IO_BANK0_GPIO27_CTRL_OUTOVER_MSB    _u(13)
3762 #define IO_BANK0_GPIO27_CTRL_OUTOVER_LSB    _u(12)
3763 #define IO_BANK0_GPIO27_CTRL_OUTOVER_ACCESS "RW"
3764 #define IO_BANK0_GPIO27_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
3765 #define IO_BANK0_GPIO27_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
3766 #define IO_BANK0_GPIO27_CTRL_OUTOVER_VALUE_LOW _u(0x2)
3767 #define IO_BANK0_GPIO27_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
3768 // -----------------------------------------------------------------------------
3769 // Field       : IO_BANK0_GPIO27_CTRL_FUNCSEL
3770 // Description : 0-31 -> selects pin function according to the gpio table
3771 //               31 == NULL
3772 //               0x01 -> spi1_tx
3773 //               0x02 -> uart1_rts
3774 //               0x03 -> i2c1_scl
3775 //               0x04 -> pwm_b_5
3776 //               0x05 -> siob_proc_27
3777 //               0x06 -> pio0_27
3778 //               0x07 -> pio1_27
3779 //               0x08 -> pio2_27
3780 //               0x0a -> usb_muxing_overcurr_detect
3781 //               0x0b -> uart1_rx
3782 //               0x1f -> null
3783 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_RESET  _u(0x1f)
3784 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_BITS   _u(0x0000001f)
3785 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_MSB    _u(4)
3786 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_LSB    _u(0)
3787 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_ACCESS "RW"
3788 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_VALUE_SPI1_TX _u(0x01)
3789 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_VALUE_UART1_RTS _u(0x02)
3790 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_VALUE_I2C1_SCL _u(0x03)
3791 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_VALUE_PWM_B_5 _u(0x04)
3792 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_VALUE_SIOB_PROC_27 _u(0x05)
3793 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_VALUE_PIO0_27 _u(0x06)
3794 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_VALUE_PIO1_27 _u(0x07)
3795 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_VALUE_PIO2_27 _u(0x08)
3796 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
3797 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_VALUE_UART1_RX _u(0x0b)
3798 #define IO_BANK0_GPIO27_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
3799 // =============================================================================
3800 // Register    : IO_BANK0_GPIO28_STATUS
3801 #define IO_BANK0_GPIO28_STATUS_OFFSET _u(0x000000e0)
3802 #define IO_BANK0_GPIO28_STATUS_BITS   _u(0x04022200)
3803 #define IO_BANK0_GPIO28_STATUS_RESET  _u(0x00000000)
3804 // -----------------------------------------------------------------------------
3805 // Field       : IO_BANK0_GPIO28_STATUS_IRQTOPROC
3806 // Description : interrupt to processors, after override is applied
3807 #define IO_BANK0_GPIO28_STATUS_IRQTOPROC_RESET  _u(0x0)
3808 #define IO_BANK0_GPIO28_STATUS_IRQTOPROC_BITS   _u(0x04000000)
3809 #define IO_BANK0_GPIO28_STATUS_IRQTOPROC_MSB    _u(26)
3810 #define IO_BANK0_GPIO28_STATUS_IRQTOPROC_LSB    _u(26)
3811 #define IO_BANK0_GPIO28_STATUS_IRQTOPROC_ACCESS "RO"
3812 // -----------------------------------------------------------------------------
3813 // Field       : IO_BANK0_GPIO28_STATUS_INFROMPAD
3814 // Description : input signal from pad, before filtering and override are
3815 //               applied
3816 #define IO_BANK0_GPIO28_STATUS_INFROMPAD_RESET  _u(0x0)
3817 #define IO_BANK0_GPIO28_STATUS_INFROMPAD_BITS   _u(0x00020000)
3818 #define IO_BANK0_GPIO28_STATUS_INFROMPAD_MSB    _u(17)
3819 #define IO_BANK0_GPIO28_STATUS_INFROMPAD_LSB    _u(17)
3820 #define IO_BANK0_GPIO28_STATUS_INFROMPAD_ACCESS "RO"
3821 // -----------------------------------------------------------------------------
3822 // Field       : IO_BANK0_GPIO28_STATUS_OETOPAD
3823 // Description : output enable to pad after register override is applied
3824 #define IO_BANK0_GPIO28_STATUS_OETOPAD_RESET  _u(0x0)
3825 #define IO_BANK0_GPIO28_STATUS_OETOPAD_BITS   _u(0x00002000)
3826 #define IO_BANK0_GPIO28_STATUS_OETOPAD_MSB    _u(13)
3827 #define IO_BANK0_GPIO28_STATUS_OETOPAD_LSB    _u(13)
3828 #define IO_BANK0_GPIO28_STATUS_OETOPAD_ACCESS "RO"
3829 // -----------------------------------------------------------------------------
3830 // Field       : IO_BANK0_GPIO28_STATUS_OUTTOPAD
3831 // Description : output signal to pad after register override is applied
3832 #define IO_BANK0_GPIO28_STATUS_OUTTOPAD_RESET  _u(0x0)
3833 #define IO_BANK0_GPIO28_STATUS_OUTTOPAD_BITS   _u(0x00000200)
3834 #define IO_BANK0_GPIO28_STATUS_OUTTOPAD_MSB    _u(9)
3835 #define IO_BANK0_GPIO28_STATUS_OUTTOPAD_LSB    _u(9)
3836 #define IO_BANK0_GPIO28_STATUS_OUTTOPAD_ACCESS "RO"
3837 // =============================================================================
3838 // Register    : IO_BANK0_GPIO28_CTRL
3839 #define IO_BANK0_GPIO28_CTRL_OFFSET _u(0x000000e4)
3840 #define IO_BANK0_GPIO28_CTRL_BITS   _u(0x3003f01f)
3841 #define IO_BANK0_GPIO28_CTRL_RESET  _u(0x0000001f)
3842 // -----------------------------------------------------------------------------
3843 // Field       : IO_BANK0_GPIO28_CTRL_IRQOVER
3844 //               0x0 -> don't invert the interrupt
3845 //               0x1 -> invert the interrupt
3846 //               0x2 -> drive interrupt low
3847 //               0x3 -> drive interrupt high
3848 #define IO_BANK0_GPIO28_CTRL_IRQOVER_RESET  _u(0x0)
3849 #define IO_BANK0_GPIO28_CTRL_IRQOVER_BITS   _u(0x30000000)
3850 #define IO_BANK0_GPIO28_CTRL_IRQOVER_MSB    _u(29)
3851 #define IO_BANK0_GPIO28_CTRL_IRQOVER_LSB    _u(28)
3852 #define IO_BANK0_GPIO28_CTRL_IRQOVER_ACCESS "RW"
3853 #define IO_BANK0_GPIO28_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
3854 #define IO_BANK0_GPIO28_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
3855 #define IO_BANK0_GPIO28_CTRL_IRQOVER_VALUE_LOW _u(0x2)
3856 #define IO_BANK0_GPIO28_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
3857 // -----------------------------------------------------------------------------
3858 // Field       : IO_BANK0_GPIO28_CTRL_INOVER
3859 //               0x0 -> don't invert the peri input
3860 //               0x1 -> invert the peri input
3861 //               0x2 -> drive peri input low
3862 //               0x3 -> drive peri input high
3863 #define IO_BANK0_GPIO28_CTRL_INOVER_RESET  _u(0x0)
3864 #define IO_BANK0_GPIO28_CTRL_INOVER_BITS   _u(0x00030000)
3865 #define IO_BANK0_GPIO28_CTRL_INOVER_MSB    _u(17)
3866 #define IO_BANK0_GPIO28_CTRL_INOVER_LSB    _u(16)
3867 #define IO_BANK0_GPIO28_CTRL_INOVER_ACCESS "RW"
3868 #define IO_BANK0_GPIO28_CTRL_INOVER_VALUE_NORMAL _u(0x0)
3869 #define IO_BANK0_GPIO28_CTRL_INOVER_VALUE_INVERT _u(0x1)
3870 #define IO_BANK0_GPIO28_CTRL_INOVER_VALUE_LOW _u(0x2)
3871 #define IO_BANK0_GPIO28_CTRL_INOVER_VALUE_HIGH _u(0x3)
3872 // -----------------------------------------------------------------------------
3873 // Field       : IO_BANK0_GPIO28_CTRL_OEOVER
3874 //               0x0 -> drive output enable from peripheral signal selected by funcsel
3875 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
3876 //               0x2 -> disable output
3877 //               0x3 -> enable output
3878 #define IO_BANK0_GPIO28_CTRL_OEOVER_RESET  _u(0x0)
3879 #define IO_BANK0_GPIO28_CTRL_OEOVER_BITS   _u(0x0000c000)
3880 #define IO_BANK0_GPIO28_CTRL_OEOVER_MSB    _u(15)
3881 #define IO_BANK0_GPIO28_CTRL_OEOVER_LSB    _u(14)
3882 #define IO_BANK0_GPIO28_CTRL_OEOVER_ACCESS "RW"
3883 #define IO_BANK0_GPIO28_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
3884 #define IO_BANK0_GPIO28_CTRL_OEOVER_VALUE_INVERT _u(0x1)
3885 #define IO_BANK0_GPIO28_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
3886 #define IO_BANK0_GPIO28_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
3887 // -----------------------------------------------------------------------------
3888 // Field       : IO_BANK0_GPIO28_CTRL_OUTOVER
3889 //               0x0 -> drive output from peripheral signal selected by funcsel
3890 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
3891 //               0x2 -> drive output low
3892 //               0x3 -> drive output high
3893 #define IO_BANK0_GPIO28_CTRL_OUTOVER_RESET  _u(0x0)
3894 #define IO_BANK0_GPIO28_CTRL_OUTOVER_BITS   _u(0x00003000)
3895 #define IO_BANK0_GPIO28_CTRL_OUTOVER_MSB    _u(13)
3896 #define IO_BANK0_GPIO28_CTRL_OUTOVER_LSB    _u(12)
3897 #define IO_BANK0_GPIO28_CTRL_OUTOVER_ACCESS "RW"
3898 #define IO_BANK0_GPIO28_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
3899 #define IO_BANK0_GPIO28_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
3900 #define IO_BANK0_GPIO28_CTRL_OUTOVER_VALUE_LOW _u(0x2)
3901 #define IO_BANK0_GPIO28_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
3902 // -----------------------------------------------------------------------------
3903 // Field       : IO_BANK0_GPIO28_CTRL_FUNCSEL
3904 // Description : 0-31 -> selects pin function according to the gpio table
3905 //               31 == NULL
3906 //               0x01 -> spi1_rx
3907 //               0x02 -> uart0_tx
3908 //               0x03 -> i2c0_sda
3909 //               0x04 -> pwm_a_6
3910 //               0x05 -> siob_proc_28
3911 //               0x06 -> pio0_28
3912 //               0x07 -> pio1_28
3913 //               0x08 -> pio2_28
3914 //               0x0a -> usb_muxing_vbus_detect
3915 //               0x1f -> null
3916 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_RESET  _u(0x1f)
3917 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_BITS   _u(0x0000001f)
3918 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_MSB    _u(4)
3919 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_LSB    _u(0)
3920 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_ACCESS "RW"
3921 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_VALUE_SPI1_RX _u(0x01)
3922 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_VALUE_UART0_TX _u(0x02)
3923 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_VALUE_I2C0_SDA _u(0x03)
3924 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_VALUE_PWM_A_6 _u(0x04)
3925 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_VALUE_SIOB_PROC_28 _u(0x05)
3926 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_VALUE_PIO0_28 _u(0x06)
3927 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_VALUE_PIO1_28 _u(0x07)
3928 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_VALUE_PIO2_28 _u(0x08)
3929 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
3930 #define IO_BANK0_GPIO28_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
3931 // =============================================================================
3932 // Register    : IO_BANK0_GPIO29_STATUS
3933 #define IO_BANK0_GPIO29_STATUS_OFFSET _u(0x000000e8)
3934 #define IO_BANK0_GPIO29_STATUS_BITS   _u(0x04022200)
3935 #define IO_BANK0_GPIO29_STATUS_RESET  _u(0x00000000)
3936 // -----------------------------------------------------------------------------
3937 // Field       : IO_BANK0_GPIO29_STATUS_IRQTOPROC
3938 // Description : interrupt to processors, after override is applied
3939 #define IO_BANK0_GPIO29_STATUS_IRQTOPROC_RESET  _u(0x0)
3940 #define IO_BANK0_GPIO29_STATUS_IRQTOPROC_BITS   _u(0x04000000)
3941 #define IO_BANK0_GPIO29_STATUS_IRQTOPROC_MSB    _u(26)
3942 #define IO_BANK0_GPIO29_STATUS_IRQTOPROC_LSB    _u(26)
3943 #define IO_BANK0_GPIO29_STATUS_IRQTOPROC_ACCESS "RO"
3944 // -----------------------------------------------------------------------------
3945 // Field       : IO_BANK0_GPIO29_STATUS_INFROMPAD
3946 // Description : input signal from pad, before filtering and override are
3947 //               applied
3948 #define IO_BANK0_GPIO29_STATUS_INFROMPAD_RESET  _u(0x0)
3949 #define IO_BANK0_GPIO29_STATUS_INFROMPAD_BITS   _u(0x00020000)
3950 #define IO_BANK0_GPIO29_STATUS_INFROMPAD_MSB    _u(17)
3951 #define IO_BANK0_GPIO29_STATUS_INFROMPAD_LSB    _u(17)
3952 #define IO_BANK0_GPIO29_STATUS_INFROMPAD_ACCESS "RO"
3953 // -----------------------------------------------------------------------------
3954 // Field       : IO_BANK0_GPIO29_STATUS_OETOPAD
3955 // Description : output enable to pad after register override is applied
3956 #define IO_BANK0_GPIO29_STATUS_OETOPAD_RESET  _u(0x0)
3957 #define IO_BANK0_GPIO29_STATUS_OETOPAD_BITS   _u(0x00002000)
3958 #define IO_BANK0_GPIO29_STATUS_OETOPAD_MSB    _u(13)
3959 #define IO_BANK0_GPIO29_STATUS_OETOPAD_LSB    _u(13)
3960 #define IO_BANK0_GPIO29_STATUS_OETOPAD_ACCESS "RO"
3961 // -----------------------------------------------------------------------------
3962 // Field       : IO_BANK0_GPIO29_STATUS_OUTTOPAD
3963 // Description : output signal to pad after register override is applied
3964 #define IO_BANK0_GPIO29_STATUS_OUTTOPAD_RESET  _u(0x0)
3965 #define IO_BANK0_GPIO29_STATUS_OUTTOPAD_BITS   _u(0x00000200)
3966 #define IO_BANK0_GPIO29_STATUS_OUTTOPAD_MSB    _u(9)
3967 #define IO_BANK0_GPIO29_STATUS_OUTTOPAD_LSB    _u(9)
3968 #define IO_BANK0_GPIO29_STATUS_OUTTOPAD_ACCESS "RO"
3969 // =============================================================================
3970 // Register    : IO_BANK0_GPIO29_CTRL
3971 #define IO_BANK0_GPIO29_CTRL_OFFSET _u(0x000000ec)
3972 #define IO_BANK0_GPIO29_CTRL_BITS   _u(0x3003f01f)
3973 #define IO_BANK0_GPIO29_CTRL_RESET  _u(0x0000001f)
3974 // -----------------------------------------------------------------------------
3975 // Field       : IO_BANK0_GPIO29_CTRL_IRQOVER
3976 //               0x0 -> don't invert the interrupt
3977 //               0x1 -> invert the interrupt
3978 //               0x2 -> drive interrupt low
3979 //               0x3 -> drive interrupt high
3980 #define IO_BANK0_GPIO29_CTRL_IRQOVER_RESET  _u(0x0)
3981 #define IO_BANK0_GPIO29_CTRL_IRQOVER_BITS   _u(0x30000000)
3982 #define IO_BANK0_GPIO29_CTRL_IRQOVER_MSB    _u(29)
3983 #define IO_BANK0_GPIO29_CTRL_IRQOVER_LSB    _u(28)
3984 #define IO_BANK0_GPIO29_CTRL_IRQOVER_ACCESS "RW"
3985 #define IO_BANK0_GPIO29_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
3986 #define IO_BANK0_GPIO29_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
3987 #define IO_BANK0_GPIO29_CTRL_IRQOVER_VALUE_LOW _u(0x2)
3988 #define IO_BANK0_GPIO29_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
3989 // -----------------------------------------------------------------------------
3990 // Field       : IO_BANK0_GPIO29_CTRL_INOVER
3991 //               0x0 -> don't invert the peri input
3992 //               0x1 -> invert the peri input
3993 //               0x2 -> drive peri input low
3994 //               0x3 -> drive peri input high
3995 #define IO_BANK0_GPIO29_CTRL_INOVER_RESET  _u(0x0)
3996 #define IO_BANK0_GPIO29_CTRL_INOVER_BITS   _u(0x00030000)
3997 #define IO_BANK0_GPIO29_CTRL_INOVER_MSB    _u(17)
3998 #define IO_BANK0_GPIO29_CTRL_INOVER_LSB    _u(16)
3999 #define IO_BANK0_GPIO29_CTRL_INOVER_ACCESS "RW"
4000 #define IO_BANK0_GPIO29_CTRL_INOVER_VALUE_NORMAL _u(0x0)
4001 #define IO_BANK0_GPIO29_CTRL_INOVER_VALUE_INVERT _u(0x1)
4002 #define IO_BANK0_GPIO29_CTRL_INOVER_VALUE_LOW _u(0x2)
4003 #define IO_BANK0_GPIO29_CTRL_INOVER_VALUE_HIGH _u(0x3)
4004 // -----------------------------------------------------------------------------
4005 // Field       : IO_BANK0_GPIO29_CTRL_OEOVER
4006 //               0x0 -> drive output enable from peripheral signal selected by funcsel
4007 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
4008 //               0x2 -> disable output
4009 //               0x3 -> enable output
4010 #define IO_BANK0_GPIO29_CTRL_OEOVER_RESET  _u(0x0)
4011 #define IO_BANK0_GPIO29_CTRL_OEOVER_BITS   _u(0x0000c000)
4012 #define IO_BANK0_GPIO29_CTRL_OEOVER_MSB    _u(15)
4013 #define IO_BANK0_GPIO29_CTRL_OEOVER_LSB    _u(14)
4014 #define IO_BANK0_GPIO29_CTRL_OEOVER_ACCESS "RW"
4015 #define IO_BANK0_GPIO29_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
4016 #define IO_BANK0_GPIO29_CTRL_OEOVER_VALUE_INVERT _u(0x1)
4017 #define IO_BANK0_GPIO29_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
4018 #define IO_BANK0_GPIO29_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
4019 // -----------------------------------------------------------------------------
4020 // Field       : IO_BANK0_GPIO29_CTRL_OUTOVER
4021 //               0x0 -> drive output from peripheral signal selected by funcsel
4022 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
4023 //               0x2 -> drive output low
4024 //               0x3 -> drive output high
4025 #define IO_BANK0_GPIO29_CTRL_OUTOVER_RESET  _u(0x0)
4026 #define IO_BANK0_GPIO29_CTRL_OUTOVER_BITS   _u(0x00003000)
4027 #define IO_BANK0_GPIO29_CTRL_OUTOVER_MSB    _u(13)
4028 #define IO_BANK0_GPIO29_CTRL_OUTOVER_LSB    _u(12)
4029 #define IO_BANK0_GPIO29_CTRL_OUTOVER_ACCESS "RW"
4030 #define IO_BANK0_GPIO29_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
4031 #define IO_BANK0_GPIO29_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
4032 #define IO_BANK0_GPIO29_CTRL_OUTOVER_VALUE_LOW _u(0x2)
4033 #define IO_BANK0_GPIO29_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
4034 // -----------------------------------------------------------------------------
4035 // Field       : IO_BANK0_GPIO29_CTRL_FUNCSEL
4036 // Description : 0-31 -> selects pin function according to the gpio table
4037 //               31 == NULL
4038 //               0x01 -> spi1_ss_n
4039 //               0x02 -> uart0_rx
4040 //               0x03 -> i2c0_scl
4041 //               0x04 -> pwm_b_6
4042 //               0x05 -> siob_proc_29
4043 //               0x06 -> pio0_29
4044 //               0x07 -> pio1_29
4045 //               0x08 -> pio2_29
4046 //               0x0a -> usb_muxing_vbus_en
4047 //               0x1f -> null
4048 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_RESET  _u(0x1f)
4049 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_BITS   _u(0x0000001f)
4050 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_MSB    _u(4)
4051 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_LSB    _u(0)
4052 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_ACCESS "RW"
4053 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_VALUE_SPI1_SS_N _u(0x01)
4054 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_VALUE_UART0_RX _u(0x02)
4055 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_VALUE_I2C0_SCL _u(0x03)
4056 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_VALUE_PWM_B_6 _u(0x04)
4057 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_VALUE_SIOB_PROC_29 _u(0x05)
4058 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_VALUE_PIO0_29 _u(0x06)
4059 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_VALUE_PIO1_29 _u(0x07)
4060 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_VALUE_PIO2_29 _u(0x08)
4061 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
4062 #define IO_BANK0_GPIO29_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
4063 // =============================================================================
4064 // Register    : IO_BANK0_GPIO30_STATUS
4065 #define IO_BANK0_GPIO30_STATUS_OFFSET _u(0x000000f0)
4066 #define IO_BANK0_GPIO30_STATUS_BITS   _u(0x04022200)
4067 #define IO_BANK0_GPIO30_STATUS_RESET  _u(0x00000000)
4068 // -----------------------------------------------------------------------------
4069 // Field       : IO_BANK0_GPIO30_STATUS_IRQTOPROC
4070 // Description : interrupt to processors, after override is applied
4071 #define IO_BANK0_GPIO30_STATUS_IRQTOPROC_RESET  _u(0x0)
4072 #define IO_BANK0_GPIO30_STATUS_IRQTOPROC_BITS   _u(0x04000000)
4073 #define IO_BANK0_GPIO30_STATUS_IRQTOPROC_MSB    _u(26)
4074 #define IO_BANK0_GPIO30_STATUS_IRQTOPROC_LSB    _u(26)
4075 #define IO_BANK0_GPIO30_STATUS_IRQTOPROC_ACCESS "RO"
4076 // -----------------------------------------------------------------------------
4077 // Field       : IO_BANK0_GPIO30_STATUS_INFROMPAD
4078 // Description : input signal from pad, before filtering and override are
4079 //               applied
4080 #define IO_BANK0_GPIO30_STATUS_INFROMPAD_RESET  _u(0x0)
4081 #define IO_BANK0_GPIO30_STATUS_INFROMPAD_BITS   _u(0x00020000)
4082 #define IO_BANK0_GPIO30_STATUS_INFROMPAD_MSB    _u(17)
4083 #define IO_BANK0_GPIO30_STATUS_INFROMPAD_LSB    _u(17)
4084 #define IO_BANK0_GPIO30_STATUS_INFROMPAD_ACCESS "RO"
4085 // -----------------------------------------------------------------------------
4086 // Field       : IO_BANK0_GPIO30_STATUS_OETOPAD
4087 // Description : output enable to pad after register override is applied
4088 #define IO_BANK0_GPIO30_STATUS_OETOPAD_RESET  _u(0x0)
4089 #define IO_BANK0_GPIO30_STATUS_OETOPAD_BITS   _u(0x00002000)
4090 #define IO_BANK0_GPIO30_STATUS_OETOPAD_MSB    _u(13)
4091 #define IO_BANK0_GPIO30_STATUS_OETOPAD_LSB    _u(13)
4092 #define IO_BANK0_GPIO30_STATUS_OETOPAD_ACCESS "RO"
4093 // -----------------------------------------------------------------------------
4094 // Field       : IO_BANK0_GPIO30_STATUS_OUTTOPAD
4095 // Description : output signal to pad after register override is applied
4096 #define IO_BANK0_GPIO30_STATUS_OUTTOPAD_RESET  _u(0x0)
4097 #define IO_BANK0_GPIO30_STATUS_OUTTOPAD_BITS   _u(0x00000200)
4098 #define IO_BANK0_GPIO30_STATUS_OUTTOPAD_MSB    _u(9)
4099 #define IO_BANK0_GPIO30_STATUS_OUTTOPAD_LSB    _u(9)
4100 #define IO_BANK0_GPIO30_STATUS_OUTTOPAD_ACCESS "RO"
4101 // =============================================================================
4102 // Register    : IO_BANK0_GPIO30_CTRL
4103 #define IO_BANK0_GPIO30_CTRL_OFFSET _u(0x000000f4)
4104 #define IO_BANK0_GPIO30_CTRL_BITS   _u(0x3003f01f)
4105 #define IO_BANK0_GPIO30_CTRL_RESET  _u(0x0000001f)
4106 // -----------------------------------------------------------------------------
4107 // Field       : IO_BANK0_GPIO30_CTRL_IRQOVER
4108 //               0x0 -> don't invert the interrupt
4109 //               0x1 -> invert the interrupt
4110 //               0x2 -> drive interrupt low
4111 //               0x3 -> drive interrupt high
4112 #define IO_BANK0_GPIO30_CTRL_IRQOVER_RESET  _u(0x0)
4113 #define IO_BANK0_GPIO30_CTRL_IRQOVER_BITS   _u(0x30000000)
4114 #define IO_BANK0_GPIO30_CTRL_IRQOVER_MSB    _u(29)
4115 #define IO_BANK0_GPIO30_CTRL_IRQOVER_LSB    _u(28)
4116 #define IO_BANK0_GPIO30_CTRL_IRQOVER_ACCESS "RW"
4117 #define IO_BANK0_GPIO30_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
4118 #define IO_BANK0_GPIO30_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
4119 #define IO_BANK0_GPIO30_CTRL_IRQOVER_VALUE_LOW _u(0x2)
4120 #define IO_BANK0_GPIO30_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
4121 // -----------------------------------------------------------------------------
4122 // Field       : IO_BANK0_GPIO30_CTRL_INOVER
4123 //               0x0 -> don't invert the peri input
4124 //               0x1 -> invert the peri input
4125 //               0x2 -> drive peri input low
4126 //               0x3 -> drive peri input high
4127 #define IO_BANK0_GPIO30_CTRL_INOVER_RESET  _u(0x0)
4128 #define IO_BANK0_GPIO30_CTRL_INOVER_BITS   _u(0x00030000)
4129 #define IO_BANK0_GPIO30_CTRL_INOVER_MSB    _u(17)
4130 #define IO_BANK0_GPIO30_CTRL_INOVER_LSB    _u(16)
4131 #define IO_BANK0_GPIO30_CTRL_INOVER_ACCESS "RW"
4132 #define IO_BANK0_GPIO30_CTRL_INOVER_VALUE_NORMAL _u(0x0)
4133 #define IO_BANK0_GPIO30_CTRL_INOVER_VALUE_INVERT _u(0x1)
4134 #define IO_BANK0_GPIO30_CTRL_INOVER_VALUE_LOW _u(0x2)
4135 #define IO_BANK0_GPIO30_CTRL_INOVER_VALUE_HIGH _u(0x3)
4136 // -----------------------------------------------------------------------------
4137 // Field       : IO_BANK0_GPIO30_CTRL_OEOVER
4138 //               0x0 -> drive output enable from peripheral signal selected by funcsel
4139 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
4140 //               0x2 -> disable output
4141 //               0x3 -> enable output
4142 #define IO_BANK0_GPIO30_CTRL_OEOVER_RESET  _u(0x0)
4143 #define IO_BANK0_GPIO30_CTRL_OEOVER_BITS   _u(0x0000c000)
4144 #define IO_BANK0_GPIO30_CTRL_OEOVER_MSB    _u(15)
4145 #define IO_BANK0_GPIO30_CTRL_OEOVER_LSB    _u(14)
4146 #define IO_BANK0_GPIO30_CTRL_OEOVER_ACCESS "RW"
4147 #define IO_BANK0_GPIO30_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
4148 #define IO_BANK0_GPIO30_CTRL_OEOVER_VALUE_INVERT _u(0x1)
4149 #define IO_BANK0_GPIO30_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
4150 #define IO_BANK0_GPIO30_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
4151 // -----------------------------------------------------------------------------
4152 // Field       : IO_BANK0_GPIO30_CTRL_OUTOVER
4153 //               0x0 -> drive output from peripheral signal selected by funcsel
4154 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
4155 //               0x2 -> drive output low
4156 //               0x3 -> drive output high
4157 #define IO_BANK0_GPIO30_CTRL_OUTOVER_RESET  _u(0x0)
4158 #define IO_BANK0_GPIO30_CTRL_OUTOVER_BITS   _u(0x00003000)
4159 #define IO_BANK0_GPIO30_CTRL_OUTOVER_MSB    _u(13)
4160 #define IO_BANK0_GPIO30_CTRL_OUTOVER_LSB    _u(12)
4161 #define IO_BANK0_GPIO30_CTRL_OUTOVER_ACCESS "RW"
4162 #define IO_BANK0_GPIO30_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
4163 #define IO_BANK0_GPIO30_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
4164 #define IO_BANK0_GPIO30_CTRL_OUTOVER_VALUE_LOW _u(0x2)
4165 #define IO_BANK0_GPIO30_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
4166 // -----------------------------------------------------------------------------
4167 // Field       : IO_BANK0_GPIO30_CTRL_FUNCSEL
4168 // Description : 0-31 -> selects pin function according to the gpio table
4169 //               31 == NULL
4170 //               0x01 -> spi1_sclk
4171 //               0x02 -> uart0_cts
4172 //               0x03 -> i2c1_sda
4173 //               0x04 -> pwm_a_7
4174 //               0x05 -> siob_proc_30
4175 //               0x06 -> pio0_30
4176 //               0x07 -> pio1_30
4177 //               0x08 -> pio2_30
4178 //               0x0a -> usb_muxing_overcurr_detect
4179 //               0x0b -> uart0_tx
4180 //               0x1f -> null
4181 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_RESET  _u(0x1f)
4182 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_BITS   _u(0x0000001f)
4183 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_MSB    _u(4)
4184 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_LSB    _u(0)
4185 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_ACCESS "RW"
4186 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_VALUE_SPI1_SCLK _u(0x01)
4187 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_VALUE_UART0_CTS _u(0x02)
4188 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_VALUE_I2C1_SDA _u(0x03)
4189 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_VALUE_PWM_A_7 _u(0x04)
4190 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_VALUE_SIOB_PROC_30 _u(0x05)
4191 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_VALUE_PIO0_30 _u(0x06)
4192 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_VALUE_PIO1_30 _u(0x07)
4193 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_VALUE_PIO2_30 _u(0x08)
4194 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
4195 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_VALUE_UART0_TX _u(0x0b)
4196 #define IO_BANK0_GPIO30_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
4197 // =============================================================================
4198 // Register    : IO_BANK0_GPIO31_STATUS
4199 #define IO_BANK0_GPIO31_STATUS_OFFSET _u(0x000000f8)
4200 #define IO_BANK0_GPIO31_STATUS_BITS   _u(0x04022200)
4201 #define IO_BANK0_GPIO31_STATUS_RESET  _u(0x00000000)
4202 // -----------------------------------------------------------------------------
4203 // Field       : IO_BANK0_GPIO31_STATUS_IRQTOPROC
4204 // Description : interrupt to processors, after override is applied
4205 #define IO_BANK0_GPIO31_STATUS_IRQTOPROC_RESET  _u(0x0)
4206 #define IO_BANK0_GPIO31_STATUS_IRQTOPROC_BITS   _u(0x04000000)
4207 #define IO_BANK0_GPIO31_STATUS_IRQTOPROC_MSB    _u(26)
4208 #define IO_BANK0_GPIO31_STATUS_IRQTOPROC_LSB    _u(26)
4209 #define IO_BANK0_GPIO31_STATUS_IRQTOPROC_ACCESS "RO"
4210 // -----------------------------------------------------------------------------
4211 // Field       : IO_BANK0_GPIO31_STATUS_INFROMPAD
4212 // Description : input signal from pad, before filtering and override are
4213 //               applied
4214 #define IO_BANK0_GPIO31_STATUS_INFROMPAD_RESET  _u(0x0)
4215 #define IO_BANK0_GPIO31_STATUS_INFROMPAD_BITS   _u(0x00020000)
4216 #define IO_BANK0_GPIO31_STATUS_INFROMPAD_MSB    _u(17)
4217 #define IO_BANK0_GPIO31_STATUS_INFROMPAD_LSB    _u(17)
4218 #define IO_BANK0_GPIO31_STATUS_INFROMPAD_ACCESS "RO"
4219 // -----------------------------------------------------------------------------
4220 // Field       : IO_BANK0_GPIO31_STATUS_OETOPAD
4221 // Description : output enable to pad after register override is applied
4222 #define IO_BANK0_GPIO31_STATUS_OETOPAD_RESET  _u(0x0)
4223 #define IO_BANK0_GPIO31_STATUS_OETOPAD_BITS   _u(0x00002000)
4224 #define IO_BANK0_GPIO31_STATUS_OETOPAD_MSB    _u(13)
4225 #define IO_BANK0_GPIO31_STATUS_OETOPAD_LSB    _u(13)
4226 #define IO_BANK0_GPIO31_STATUS_OETOPAD_ACCESS "RO"
4227 // -----------------------------------------------------------------------------
4228 // Field       : IO_BANK0_GPIO31_STATUS_OUTTOPAD
4229 // Description : output signal to pad after register override is applied
4230 #define IO_BANK0_GPIO31_STATUS_OUTTOPAD_RESET  _u(0x0)
4231 #define IO_BANK0_GPIO31_STATUS_OUTTOPAD_BITS   _u(0x00000200)
4232 #define IO_BANK0_GPIO31_STATUS_OUTTOPAD_MSB    _u(9)
4233 #define IO_BANK0_GPIO31_STATUS_OUTTOPAD_LSB    _u(9)
4234 #define IO_BANK0_GPIO31_STATUS_OUTTOPAD_ACCESS "RO"
4235 // =============================================================================
4236 // Register    : IO_BANK0_GPIO31_CTRL
4237 #define IO_BANK0_GPIO31_CTRL_OFFSET _u(0x000000fc)
4238 #define IO_BANK0_GPIO31_CTRL_BITS   _u(0x3003f01f)
4239 #define IO_BANK0_GPIO31_CTRL_RESET  _u(0x0000001f)
4240 // -----------------------------------------------------------------------------
4241 // Field       : IO_BANK0_GPIO31_CTRL_IRQOVER
4242 //               0x0 -> don't invert the interrupt
4243 //               0x1 -> invert the interrupt
4244 //               0x2 -> drive interrupt low
4245 //               0x3 -> drive interrupt high
4246 #define IO_BANK0_GPIO31_CTRL_IRQOVER_RESET  _u(0x0)
4247 #define IO_BANK0_GPIO31_CTRL_IRQOVER_BITS   _u(0x30000000)
4248 #define IO_BANK0_GPIO31_CTRL_IRQOVER_MSB    _u(29)
4249 #define IO_BANK0_GPIO31_CTRL_IRQOVER_LSB    _u(28)
4250 #define IO_BANK0_GPIO31_CTRL_IRQOVER_ACCESS "RW"
4251 #define IO_BANK0_GPIO31_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
4252 #define IO_BANK0_GPIO31_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
4253 #define IO_BANK0_GPIO31_CTRL_IRQOVER_VALUE_LOW _u(0x2)
4254 #define IO_BANK0_GPIO31_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
4255 // -----------------------------------------------------------------------------
4256 // Field       : IO_BANK0_GPIO31_CTRL_INOVER
4257 //               0x0 -> don't invert the peri input
4258 //               0x1 -> invert the peri input
4259 //               0x2 -> drive peri input low
4260 //               0x3 -> drive peri input high
4261 #define IO_BANK0_GPIO31_CTRL_INOVER_RESET  _u(0x0)
4262 #define IO_BANK0_GPIO31_CTRL_INOVER_BITS   _u(0x00030000)
4263 #define IO_BANK0_GPIO31_CTRL_INOVER_MSB    _u(17)
4264 #define IO_BANK0_GPIO31_CTRL_INOVER_LSB    _u(16)
4265 #define IO_BANK0_GPIO31_CTRL_INOVER_ACCESS "RW"
4266 #define IO_BANK0_GPIO31_CTRL_INOVER_VALUE_NORMAL _u(0x0)
4267 #define IO_BANK0_GPIO31_CTRL_INOVER_VALUE_INVERT _u(0x1)
4268 #define IO_BANK0_GPIO31_CTRL_INOVER_VALUE_LOW _u(0x2)
4269 #define IO_BANK0_GPIO31_CTRL_INOVER_VALUE_HIGH _u(0x3)
4270 // -----------------------------------------------------------------------------
4271 // Field       : IO_BANK0_GPIO31_CTRL_OEOVER
4272 //               0x0 -> drive output enable from peripheral signal selected by funcsel
4273 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
4274 //               0x2 -> disable output
4275 //               0x3 -> enable output
4276 #define IO_BANK0_GPIO31_CTRL_OEOVER_RESET  _u(0x0)
4277 #define IO_BANK0_GPIO31_CTRL_OEOVER_BITS   _u(0x0000c000)
4278 #define IO_BANK0_GPIO31_CTRL_OEOVER_MSB    _u(15)
4279 #define IO_BANK0_GPIO31_CTRL_OEOVER_LSB    _u(14)
4280 #define IO_BANK0_GPIO31_CTRL_OEOVER_ACCESS "RW"
4281 #define IO_BANK0_GPIO31_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
4282 #define IO_BANK0_GPIO31_CTRL_OEOVER_VALUE_INVERT _u(0x1)
4283 #define IO_BANK0_GPIO31_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
4284 #define IO_BANK0_GPIO31_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
4285 // -----------------------------------------------------------------------------
4286 // Field       : IO_BANK0_GPIO31_CTRL_OUTOVER
4287 //               0x0 -> drive output from peripheral signal selected by funcsel
4288 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
4289 //               0x2 -> drive output low
4290 //               0x3 -> drive output high
4291 #define IO_BANK0_GPIO31_CTRL_OUTOVER_RESET  _u(0x0)
4292 #define IO_BANK0_GPIO31_CTRL_OUTOVER_BITS   _u(0x00003000)
4293 #define IO_BANK0_GPIO31_CTRL_OUTOVER_MSB    _u(13)
4294 #define IO_BANK0_GPIO31_CTRL_OUTOVER_LSB    _u(12)
4295 #define IO_BANK0_GPIO31_CTRL_OUTOVER_ACCESS "RW"
4296 #define IO_BANK0_GPIO31_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
4297 #define IO_BANK0_GPIO31_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
4298 #define IO_BANK0_GPIO31_CTRL_OUTOVER_VALUE_LOW _u(0x2)
4299 #define IO_BANK0_GPIO31_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
4300 // -----------------------------------------------------------------------------
4301 // Field       : IO_BANK0_GPIO31_CTRL_FUNCSEL
4302 // Description : 0-31 -> selects pin function according to the gpio table
4303 //               31 == NULL
4304 //               0x01 -> spi1_tx
4305 //               0x02 -> uart0_rts
4306 //               0x03 -> i2c1_scl
4307 //               0x04 -> pwm_b_7
4308 //               0x05 -> siob_proc_31
4309 //               0x06 -> pio0_31
4310 //               0x07 -> pio1_31
4311 //               0x08 -> pio2_31
4312 //               0x0a -> usb_muxing_vbus_detect
4313 //               0x0b -> uart0_rx
4314 //               0x1f -> null
4315 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_RESET  _u(0x1f)
4316 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_BITS   _u(0x0000001f)
4317 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_MSB    _u(4)
4318 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_LSB    _u(0)
4319 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_ACCESS "RW"
4320 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_VALUE_SPI1_TX _u(0x01)
4321 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_VALUE_UART0_RTS _u(0x02)
4322 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_VALUE_I2C1_SCL _u(0x03)
4323 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_VALUE_PWM_B_7 _u(0x04)
4324 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_VALUE_SIOB_PROC_31 _u(0x05)
4325 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_VALUE_PIO0_31 _u(0x06)
4326 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_VALUE_PIO1_31 _u(0x07)
4327 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_VALUE_PIO2_31 _u(0x08)
4328 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
4329 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_VALUE_UART0_RX _u(0x0b)
4330 #define IO_BANK0_GPIO31_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
4331 // =============================================================================
4332 // Register    : IO_BANK0_GPIO32_STATUS
4333 #define IO_BANK0_GPIO32_STATUS_OFFSET _u(0x00000100)
4334 #define IO_BANK0_GPIO32_STATUS_BITS   _u(0x04022200)
4335 #define IO_BANK0_GPIO32_STATUS_RESET  _u(0x00000000)
4336 // -----------------------------------------------------------------------------
4337 // Field       : IO_BANK0_GPIO32_STATUS_IRQTOPROC
4338 // Description : interrupt to processors, after override is applied
4339 #define IO_BANK0_GPIO32_STATUS_IRQTOPROC_RESET  _u(0x0)
4340 #define IO_BANK0_GPIO32_STATUS_IRQTOPROC_BITS   _u(0x04000000)
4341 #define IO_BANK0_GPIO32_STATUS_IRQTOPROC_MSB    _u(26)
4342 #define IO_BANK0_GPIO32_STATUS_IRQTOPROC_LSB    _u(26)
4343 #define IO_BANK0_GPIO32_STATUS_IRQTOPROC_ACCESS "RO"
4344 // -----------------------------------------------------------------------------
4345 // Field       : IO_BANK0_GPIO32_STATUS_INFROMPAD
4346 // Description : input signal from pad, before filtering and override are
4347 //               applied
4348 #define IO_BANK0_GPIO32_STATUS_INFROMPAD_RESET  _u(0x0)
4349 #define IO_BANK0_GPIO32_STATUS_INFROMPAD_BITS   _u(0x00020000)
4350 #define IO_BANK0_GPIO32_STATUS_INFROMPAD_MSB    _u(17)
4351 #define IO_BANK0_GPIO32_STATUS_INFROMPAD_LSB    _u(17)
4352 #define IO_BANK0_GPIO32_STATUS_INFROMPAD_ACCESS "RO"
4353 // -----------------------------------------------------------------------------
4354 // Field       : IO_BANK0_GPIO32_STATUS_OETOPAD
4355 // Description : output enable to pad after register override is applied
4356 #define IO_BANK0_GPIO32_STATUS_OETOPAD_RESET  _u(0x0)
4357 #define IO_BANK0_GPIO32_STATUS_OETOPAD_BITS   _u(0x00002000)
4358 #define IO_BANK0_GPIO32_STATUS_OETOPAD_MSB    _u(13)
4359 #define IO_BANK0_GPIO32_STATUS_OETOPAD_LSB    _u(13)
4360 #define IO_BANK0_GPIO32_STATUS_OETOPAD_ACCESS "RO"
4361 // -----------------------------------------------------------------------------
4362 // Field       : IO_BANK0_GPIO32_STATUS_OUTTOPAD
4363 // Description : output signal to pad after register override is applied
4364 #define IO_BANK0_GPIO32_STATUS_OUTTOPAD_RESET  _u(0x0)
4365 #define IO_BANK0_GPIO32_STATUS_OUTTOPAD_BITS   _u(0x00000200)
4366 #define IO_BANK0_GPIO32_STATUS_OUTTOPAD_MSB    _u(9)
4367 #define IO_BANK0_GPIO32_STATUS_OUTTOPAD_LSB    _u(9)
4368 #define IO_BANK0_GPIO32_STATUS_OUTTOPAD_ACCESS "RO"
4369 // =============================================================================
4370 // Register    : IO_BANK0_GPIO32_CTRL
4371 #define IO_BANK0_GPIO32_CTRL_OFFSET _u(0x00000104)
4372 #define IO_BANK0_GPIO32_CTRL_BITS   _u(0x3003f01f)
4373 #define IO_BANK0_GPIO32_CTRL_RESET  _u(0x0000001f)
4374 // -----------------------------------------------------------------------------
4375 // Field       : IO_BANK0_GPIO32_CTRL_IRQOVER
4376 //               0x0 -> don't invert the interrupt
4377 //               0x1 -> invert the interrupt
4378 //               0x2 -> drive interrupt low
4379 //               0x3 -> drive interrupt high
4380 #define IO_BANK0_GPIO32_CTRL_IRQOVER_RESET  _u(0x0)
4381 #define IO_BANK0_GPIO32_CTRL_IRQOVER_BITS   _u(0x30000000)
4382 #define IO_BANK0_GPIO32_CTRL_IRQOVER_MSB    _u(29)
4383 #define IO_BANK0_GPIO32_CTRL_IRQOVER_LSB    _u(28)
4384 #define IO_BANK0_GPIO32_CTRL_IRQOVER_ACCESS "RW"
4385 #define IO_BANK0_GPIO32_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
4386 #define IO_BANK0_GPIO32_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
4387 #define IO_BANK0_GPIO32_CTRL_IRQOVER_VALUE_LOW _u(0x2)
4388 #define IO_BANK0_GPIO32_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
4389 // -----------------------------------------------------------------------------
4390 // Field       : IO_BANK0_GPIO32_CTRL_INOVER
4391 //               0x0 -> don't invert the peri input
4392 //               0x1 -> invert the peri input
4393 //               0x2 -> drive peri input low
4394 //               0x3 -> drive peri input high
4395 #define IO_BANK0_GPIO32_CTRL_INOVER_RESET  _u(0x0)
4396 #define IO_BANK0_GPIO32_CTRL_INOVER_BITS   _u(0x00030000)
4397 #define IO_BANK0_GPIO32_CTRL_INOVER_MSB    _u(17)
4398 #define IO_BANK0_GPIO32_CTRL_INOVER_LSB    _u(16)
4399 #define IO_BANK0_GPIO32_CTRL_INOVER_ACCESS "RW"
4400 #define IO_BANK0_GPIO32_CTRL_INOVER_VALUE_NORMAL _u(0x0)
4401 #define IO_BANK0_GPIO32_CTRL_INOVER_VALUE_INVERT _u(0x1)
4402 #define IO_BANK0_GPIO32_CTRL_INOVER_VALUE_LOW _u(0x2)
4403 #define IO_BANK0_GPIO32_CTRL_INOVER_VALUE_HIGH _u(0x3)
4404 // -----------------------------------------------------------------------------
4405 // Field       : IO_BANK0_GPIO32_CTRL_OEOVER
4406 //               0x0 -> drive output enable from peripheral signal selected by funcsel
4407 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
4408 //               0x2 -> disable output
4409 //               0x3 -> enable output
4410 #define IO_BANK0_GPIO32_CTRL_OEOVER_RESET  _u(0x0)
4411 #define IO_BANK0_GPIO32_CTRL_OEOVER_BITS   _u(0x0000c000)
4412 #define IO_BANK0_GPIO32_CTRL_OEOVER_MSB    _u(15)
4413 #define IO_BANK0_GPIO32_CTRL_OEOVER_LSB    _u(14)
4414 #define IO_BANK0_GPIO32_CTRL_OEOVER_ACCESS "RW"
4415 #define IO_BANK0_GPIO32_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
4416 #define IO_BANK0_GPIO32_CTRL_OEOVER_VALUE_INVERT _u(0x1)
4417 #define IO_BANK0_GPIO32_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
4418 #define IO_BANK0_GPIO32_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
4419 // -----------------------------------------------------------------------------
4420 // Field       : IO_BANK0_GPIO32_CTRL_OUTOVER
4421 //               0x0 -> drive output from peripheral signal selected by funcsel
4422 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
4423 //               0x2 -> drive output low
4424 //               0x3 -> drive output high
4425 #define IO_BANK0_GPIO32_CTRL_OUTOVER_RESET  _u(0x0)
4426 #define IO_BANK0_GPIO32_CTRL_OUTOVER_BITS   _u(0x00003000)
4427 #define IO_BANK0_GPIO32_CTRL_OUTOVER_MSB    _u(13)
4428 #define IO_BANK0_GPIO32_CTRL_OUTOVER_LSB    _u(12)
4429 #define IO_BANK0_GPIO32_CTRL_OUTOVER_ACCESS "RW"
4430 #define IO_BANK0_GPIO32_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
4431 #define IO_BANK0_GPIO32_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
4432 #define IO_BANK0_GPIO32_CTRL_OUTOVER_VALUE_LOW _u(0x2)
4433 #define IO_BANK0_GPIO32_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
4434 // -----------------------------------------------------------------------------
4435 // Field       : IO_BANK0_GPIO32_CTRL_FUNCSEL
4436 // Description : 0-31 -> selects pin function according to the gpio table
4437 //               31 == NULL
4438 //               0x01 -> spi0_rx
4439 //               0x02 -> uart0_tx
4440 //               0x03 -> i2c0_sda
4441 //               0x04 -> pwm_a_8
4442 //               0x05 -> siob_proc_32
4443 //               0x06 -> pio0_32
4444 //               0x07 -> pio1_32
4445 //               0x08 -> pio2_32
4446 //               0x0a -> usb_muxing_vbus_en
4447 //               0x1f -> null
4448 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_RESET  _u(0x1f)
4449 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_BITS   _u(0x0000001f)
4450 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_MSB    _u(4)
4451 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_LSB    _u(0)
4452 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_ACCESS "RW"
4453 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_VALUE_SPI0_RX _u(0x01)
4454 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_VALUE_UART0_TX _u(0x02)
4455 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_VALUE_I2C0_SDA _u(0x03)
4456 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_VALUE_PWM_A_8 _u(0x04)
4457 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_VALUE_SIOB_PROC_32 _u(0x05)
4458 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_VALUE_PIO0_32 _u(0x06)
4459 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_VALUE_PIO1_32 _u(0x07)
4460 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_VALUE_PIO2_32 _u(0x08)
4461 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
4462 #define IO_BANK0_GPIO32_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
4463 // =============================================================================
4464 // Register    : IO_BANK0_GPIO33_STATUS
4465 #define IO_BANK0_GPIO33_STATUS_OFFSET _u(0x00000108)
4466 #define IO_BANK0_GPIO33_STATUS_BITS   _u(0x04022200)
4467 #define IO_BANK0_GPIO33_STATUS_RESET  _u(0x00000000)
4468 // -----------------------------------------------------------------------------
4469 // Field       : IO_BANK0_GPIO33_STATUS_IRQTOPROC
4470 // Description : interrupt to processors, after override is applied
4471 #define IO_BANK0_GPIO33_STATUS_IRQTOPROC_RESET  _u(0x0)
4472 #define IO_BANK0_GPIO33_STATUS_IRQTOPROC_BITS   _u(0x04000000)
4473 #define IO_BANK0_GPIO33_STATUS_IRQTOPROC_MSB    _u(26)
4474 #define IO_BANK0_GPIO33_STATUS_IRQTOPROC_LSB    _u(26)
4475 #define IO_BANK0_GPIO33_STATUS_IRQTOPROC_ACCESS "RO"
4476 // -----------------------------------------------------------------------------
4477 // Field       : IO_BANK0_GPIO33_STATUS_INFROMPAD
4478 // Description : input signal from pad, before filtering and override are
4479 //               applied
4480 #define IO_BANK0_GPIO33_STATUS_INFROMPAD_RESET  _u(0x0)
4481 #define IO_BANK0_GPIO33_STATUS_INFROMPAD_BITS   _u(0x00020000)
4482 #define IO_BANK0_GPIO33_STATUS_INFROMPAD_MSB    _u(17)
4483 #define IO_BANK0_GPIO33_STATUS_INFROMPAD_LSB    _u(17)
4484 #define IO_BANK0_GPIO33_STATUS_INFROMPAD_ACCESS "RO"
4485 // -----------------------------------------------------------------------------
4486 // Field       : IO_BANK0_GPIO33_STATUS_OETOPAD
4487 // Description : output enable to pad after register override is applied
4488 #define IO_BANK0_GPIO33_STATUS_OETOPAD_RESET  _u(0x0)
4489 #define IO_BANK0_GPIO33_STATUS_OETOPAD_BITS   _u(0x00002000)
4490 #define IO_BANK0_GPIO33_STATUS_OETOPAD_MSB    _u(13)
4491 #define IO_BANK0_GPIO33_STATUS_OETOPAD_LSB    _u(13)
4492 #define IO_BANK0_GPIO33_STATUS_OETOPAD_ACCESS "RO"
4493 // -----------------------------------------------------------------------------
4494 // Field       : IO_BANK0_GPIO33_STATUS_OUTTOPAD
4495 // Description : output signal to pad after register override is applied
4496 #define IO_BANK0_GPIO33_STATUS_OUTTOPAD_RESET  _u(0x0)
4497 #define IO_BANK0_GPIO33_STATUS_OUTTOPAD_BITS   _u(0x00000200)
4498 #define IO_BANK0_GPIO33_STATUS_OUTTOPAD_MSB    _u(9)
4499 #define IO_BANK0_GPIO33_STATUS_OUTTOPAD_LSB    _u(9)
4500 #define IO_BANK0_GPIO33_STATUS_OUTTOPAD_ACCESS "RO"
4501 // =============================================================================
4502 // Register    : IO_BANK0_GPIO33_CTRL
4503 #define IO_BANK0_GPIO33_CTRL_OFFSET _u(0x0000010c)
4504 #define IO_BANK0_GPIO33_CTRL_BITS   _u(0x3003f01f)
4505 #define IO_BANK0_GPIO33_CTRL_RESET  _u(0x0000001f)
4506 // -----------------------------------------------------------------------------
4507 // Field       : IO_BANK0_GPIO33_CTRL_IRQOVER
4508 //               0x0 -> don't invert the interrupt
4509 //               0x1 -> invert the interrupt
4510 //               0x2 -> drive interrupt low
4511 //               0x3 -> drive interrupt high
4512 #define IO_BANK0_GPIO33_CTRL_IRQOVER_RESET  _u(0x0)
4513 #define IO_BANK0_GPIO33_CTRL_IRQOVER_BITS   _u(0x30000000)
4514 #define IO_BANK0_GPIO33_CTRL_IRQOVER_MSB    _u(29)
4515 #define IO_BANK0_GPIO33_CTRL_IRQOVER_LSB    _u(28)
4516 #define IO_BANK0_GPIO33_CTRL_IRQOVER_ACCESS "RW"
4517 #define IO_BANK0_GPIO33_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
4518 #define IO_BANK0_GPIO33_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
4519 #define IO_BANK0_GPIO33_CTRL_IRQOVER_VALUE_LOW _u(0x2)
4520 #define IO_BANK0_GPIO33_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
4521 // -----------------------------------------------------------------------------
4522 // Field       : IO_BANK0_GPIO33_CTRL_INOVER
4523 //               0x0 -> don't invert the peri input
4524 //               0x1 -> invert the peri input
4525 //               0x2 -> drive peri input low
4526 //               0x3 -> drive peri input high
4527 #define IO_BANK0_GPIO33_CTRL_INOVER_RESET  _u(0x0)
4528 #define IO_BANK0_GPIO33_CTRL_INOVER_BITS   _u(0x00030000)
4529 #define IO_BANK0_GPIO33_CTRL_INOVER_MSB    _u(17)
4530 #define IO_BANK0_GPIO33_CTRL_INOVER_LSB    _u(16)
4531 #define IO_BANK0_GPIO33_CTRL_INOVER_ACCESS "RW"
4532 #define IO_BANK0_GPIO33_CTRL_INOVER_VALUE_NORMAL _u(0x0)
4533 #define IO_BANK0_GPIO33_CTRL_INOVER_VALUE_INVERT _u(0x1)
4534 #define IO_BANK0_GPIO33_CTRL_INOVER_VALUE_LOW _u(0x2)
4535 #define IO_BANK0_GPIO33_CTRL_INOVER_VALUE_HIGH _u(0x3)
4536 // -----------------------------------------------------------------------------
4537 // Field       : IO_BANK0_GPIO33_CTRL_OEOVER
4538 //               0x0 -> drive output enable from peripheral signal selected by funcsel
4539 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
4540 //               0x2 -> disable output
4541 //               0x3 -> enable output
4542 #define IO_BANK0_GPIO33_CTRL_OEOVER_RESET  _u(0x0)
4543 #define IO_BANK0_GPIO33_CTRL_OEOVER_BITS   _u(0x0000c000)
4544 #define IO_BANK0_GPIO33_CTRL_OEOVER_MSB    _u(15)
4545 #define IO_BANK0_GPIO33_CTRL_OEOVER_LSB    _u(14)
4546 #define IO_BANK0_GPIO33_CTRL_OEOVER_ACCESS "RW"
4547 #define IO_BANK0_GPIO33_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
4548 #define IO_BANK0_GPIO33_CTRL_OEOVER_VALUE_INVERT _u(0x1)
4549 #define IO_BANK0_GPIO33_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
4550 #define IO_BANK0_GPIO33_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
4551 // -----------------------------------------------------------------------------
4552 // Field       : IO_BANK0_GPIO33_CTRL_OUTOVER
4553 //               0x0 -> drive output from peripheral signal selected by funcsel
4554 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
4555 //               0x2 -> drive output low
4556 //               0x3 -> drive output high
4557 #define IO_BANK0_GPIO33_CTRL_OUTOVER_RESET  _u(0x0)
4558 #define IO_BANK0_GPIO33_CTRL_OUTOVER_BITS   _u(0x00003000)
4559 #define IO_BANK0_GPIO33_CTRL_OUTOVER_MSB    _u(13)
4560 #define IO_BANK0_GPIO33_CTRL_OUTOVER_LSB    _u(12)
4561 #define IO_BANK0_GPIO33_CTRL_OUTOVER_ACCESS "RW"
4562 #define IO_BANK0_GPIO33_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
4563 #define IO_BANK0_GPIO33_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
4564 #define IO_BANK0_GPIO33_CTRL_OUTOVER_VALUE_LOW _u(0x2)
4565 #define IO_BANK0_GPIO33_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
4566 // -----------------------------------------------------------------------------
4567 // Field       : IO_BANK0_GPIO33_CTRL_FUNCSEL
4568 // Description : 0-31 -> selects pin function according to the gpio table
4569 //               31 == NULL
4570 //               0x01 -> spi0_ss_n
4571 //               0x02 -> uart0_rx
4572 //               0x03 -> i2c0_scl
4573 //               0x04 -> pwm_b_8
4574 //               0x05 -> siob_proc_33
4575 //               0x06 -> pio0_33
4576 //               0x07 -> pio1_33
4577 //               0x08 -> pio2_33
4578 //               0x0a -> usb_muxing_overcurr_detect
4579 //               0x1f -> null
4580 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_RESET  _u(0x1f)
4581 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_BITS   _u(0x0000001f)
4582 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_MSB    _u(4)
4583 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_LSB    _u(0)
4584 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_ACCESS "RW"
4585 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_VALUE_SPI0_SS_N _u(0x01)
4586 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_VALUE_UART0_RX _u(0x02)
4587 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_VALUE_I2C0_SCL _u(0x03)
4588 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_VALUE_PWM_B_8 _u(0x04)
4589 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_VALUE_SIOB_PROC_33 _u(0x05)
4590 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_VALUE_PIO0_33 _u(0x06)
4591 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_VALUE_PIO1_33 _u(0x07)
4592 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_VALUE_PIO2_33 _u(0x08)
4593 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
4594 #define IO_BANK0_GPIO33_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
4595 // =============================================================================
4596 // Register    : IO_BANK0_GPIO34_STATUS
4597 #define IO_BANK0_GPIO34_STATUS_OFFSET _u(0x00000110)
4598 #define IO_BANK0_GPIO34_STATUS_BITS   _u(0x04022200)
4599 #define IO_BANK0_GPIO34_STATUS_RESET  _u(0x00000000)
4600 // -----------------------------------------------------------------------------
4601 // Field       : IO_BANK0_GPIO34_STATUS_IRQTOPROC
4602 // Description : interrupt to processors, after override is applied
4603 #define IO_BANK0_GPIO34_STATUS_IRQTOPROC_RESET  _u(0x0)
4604 #define IO_BANK0_GPIO34_STATUS_IRQTOPROC_BITS   _u(0x04000000)
4605 #define IO_BANK0_GPIO34_STATUS_IRQTOPROC_MSB    _u(26)
4606 #define IO_BANK0_GPIO34_STATUS_IRQTOPROC_LSB    _u(26)
4607 #define IO_BANK0_GPIO34_STATUS_IRQTOPROC_ACCESS "RO"
4608 // -----------------------------------------------------------------------------
4609 // Field       : IO_BANK0_GPIO34_STATUS_INFROMPAD
4610 // Description : input signal from pad, before filtering and override are
4611 //               applied
4612 #define IO_BANK0_GPIO34_STATUS_INFROMPAD_RESET  _u(0x0)
4613 #define IO_BANK0_GPIO34_STATUS_INFROMPAD_BITS   _u(0x00020000)
4614 #define IO_BANK0_GPIO34_STATUS_INFROMPAD_MSB    _u(17)
4615 #define IO_BANK0_GPIO34_STATUS_INFROMPAD_LSB    _u(17)
4616 #define IO_BANK0_GPIO34_STATUS_INFROMPAD_ACCESS "RO"
4617 // -----------------------------------------------------------------------------
4618 // Field       : IO_BANK0_GPIO34_STATUS_OETOPAD
4619 // Description : output enable to pad after register override is applied
4620 #define IO_BANK0_GPIO34_STATUS_OETOPAD_RESET  _u(0x0)
4621 #define IO_BANK0_GPIO34_STATUS_OETOPAD_BITS   _u(0x00002000)
4622 #define IO_BANK0_GPIO34_STATUS_OETOPAD_MSB    _u(13)
4623 #define IO_BANK0_GPIO34_STATUS_OETOPAD_LSB    _u(13)
4624 #define IO_BANK0_GPIO34_STATUS_OETOPAD_ACCESS "RO"
4625 // -----------------------------------------------------------------------------
4626 // Field       : IO_BANK0_GPIO34_STATUS_OUTTOPAD
4627 // Description : output signal to pad after register override is applied
4628 #define IO_BANK0_GPIO34_STATUS_OUTTOPAD_RESET  _u(0x0)
4629 #define IO_BANK0_GPIO34_STATUS_OUTTOPAD_BITS   _u(0x00000200)
4630 #define IO_BANK0_GPIO34_STATUS_OUTTOPAD_MSB    _u(9)
4631 #define IO_BANK0_GPIO34_STATUS_OUTTOPAD_LSB    _u(9)
4632 #define IO_BANK0_GPIO34_STATUS_OUTTOPAD_ACCESS "RO"
4633 // =============================================================================
4634 // Register    : IO_BANK0_GPIO34_CTRL
4635 #define IO_BANK0_GPIO34_CTRL_OFFSET _u(0x00000114)
4636 #define IO_BANK0_GPIO34_CTRL_BITS   _u(0x3003f01f)
4637 #define IO_BANK0_GPIO34_CTRL_RESET  _u(0x0000001f)
4638 // -----------------------------------------------------------------------------
4639 // Field       : IO_BANK0_GPIO34_CTRL_IRQOVER
4640 //               0x0 -> don't invert the interrupt
4641 //               0x1 -> invert the interrupt
4642 //               0x2 -> drive interrupt low
4643 //               0x3 -> drive interrupt high
4644 #define IO_BANK0_GPIO34_CTRL_IRQOVER_RESET  _u(0x0)
4645 #define IO_BANK0_GPIO34_CTRL_IRQOVER_BITS   _u(0x30000000)
4646 #define IO_BANK0_GPIO34_CTRL_IRQOVER_MSB    _u(29)
4647 #define IO_BANK0_GPIO34_CTRL_IRQOVER_LSB    _u(28)
4648 #define IO_BANK0_GPIO34_CTRL_IRQOVER_ACCESS "RW"
4649 #define IO_BANK0_GPIO34_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
4650 #define IO_BANK0_GPIO34_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
4651 #define IO_BANK0_GPIO34_CTRL_IRQOVER_VALUE_LOW _u(0x2)
4652 #define IO_BANK0_GPIO34_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
4653 // -----------------------------------------------------------------------------
4654 // Field       : IO_BANK0_GPIO34_CTRL_INOVER
4655 //               0x0 -> don't invert the peri input
4656 //               0x1 -> invert the peri input
4657 //               0x2 -> drive peri input low
4658 //               0x3 -> drive peri input high
4659 #define IO_BANK0_GPIO34_CTRL_INOVER_RESET  _u(0x0)
4660 #define IO_BANK0_GPIO34_CTRL_INOVER_BITS   _u(0x00030000)
4661 #define IO_BANK0_GPIO34_CTRL_INOVER_MSB    _u(17)
4662 #define IO_BANK0_GPIO34_CTRL_INOVER_LSB    _u(16)
4663 #define IO_BANK0_GPIO34_CTRL_INOVER_ACCESS "RW"
4664 #define IO_BANK0_GPIO34_CTRL_INOVER_VALUE_NORMAL _u(0x0)
4665 #define IO_BANK0_GPIO34_CTRL_INOVER_VALUE_INVERT _u(0x1)
4666 #define IO_BANK0_GPIO34_CTRL_INOVER_VALUE_LOW _u(0x2)
4667 #define IO_BANK0_GPIO34_CTRL_INOVER_VALUE_HIGH _u(0x3)
4668 // -----------------------------------------------------------------------------
4669 // Field       : IO_BANK0_GPIO34_CTRL_OEOVER
4670 //               0x0 -> drive output enable from peripheral signal selected by funcsel
4671 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
4672 //               0x2 -> disable output
4673 //               0x3 -> enable output
4674 #define IO_BANK0_GPIO34_CTRL_OEOVER_RESET  _u(0x0)
4675 #define IO_BANK0_GPIO34_CTRL_OEOVER_BITS   _u(0x0000c000)
4676 #define IO_BANK0_GPIO34_CTRL_OEOVER_MSB    _u(15)
4677 #define IO_BANK0_GPIO34_CTRL_OEOVER_LSB    _u(14)
4678 #define IO_BANK0_GPIO34_CTRL_OEOVER_ACCESS "RW"
4679 #define IO_BANK0_GPIO34_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
4680 #define IO_BANK0_GPIO34_CTRL_OEOVER_VALUE_INVERT _u(0x1)
4681 #define IO_BANK0_GPIO34_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
4682 #define IO_BANK0_GPIO34_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
4683 // -----------------------------------------------------------------------------
4684 // Field       : IO_BANK0_GPIO34_CTRL_OUTOVER
4685 //               0x0 -> drive output from peripheral signal selected by funcsel
4686 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
4687 //               0x2 -> drive output low
4688 //               0x3 -> drive output high
4689 #define IO_BANK0_GPIO34_CTRL_OUTOVER_RESET  _u(0x0)
4690 #define IO_BANK0_GPIO34_CTRL_OUTOVER_BITS   _u(0x00003000)
4691 #define IO_BANK0_GPIO34_CTRL_OUTOVER_MSB    _u(13)
4692 #define IO_BANK0_GPIO34_CTRL_OUTOVER_LSB    _u(12)
4693 #define IO_BANK0_GPIO34_CTRL_OUTOVER_ACCESS "RW"
4694 #define IO_BANK0_GPIO34_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
4695 #define IO_BANK0_GPIO34_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
4696 #define IO_BANK0_GPIO34_CTRL_OUTOVER_VALUE_LOW _u(0x2)
4697 #define IO_BANK0_GPIO34_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
4698 // -----------------------------------------------------------------------------
4699 // Field       : IO_BANK0_GPIO34_CTRL_FUNCSEL
4700 // Description : 0-31 -> selects pin function according to the gpio table
4701 //               31 == NULL
4702 //               0x01 -> spi0_sclk
4703 //               0x02 -> uart0_cts
4704 //               0x03 -> i2c1_sda
4705 //               0x04 -> pwm_a_9
4706 //               0x05 -> siob_proc_34
4707 //               0x06 -> pio0_34
4708 //               0x07 -> pio1_34
4709 //               0x08 -> pio2_34
4710 //               0x0a -> usb_muxing_vbus_detect
4711 //               0x0b -> uart0_tx
4712 //               0x1f -> null
4713 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_RESET  _u(0x1f)
4714 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_BITS   _u(0x0000001f)
4715 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_MSB    _u(4)
4716 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_LSB    _u(0)
4717 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_ACCESS "RW"
4718 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_VALUE_SPI0_SCLK _u(0x01)
4719 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_VALUE_UART0_CTS _u(0x02)
4720 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_VALUE_I2C1_SDA _u(0x03)
4721 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_VALUE_PWM_A_9 _u(0x04)
4722 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_VALUE_SIOB_PROC_34 _u(0x05)
4723 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_VALUE_PIO0_34 _u(0x06)
4724 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_VALUE_PIO1_34 _u(0x07)
4725 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_VALUE_PIO2_34 _u(0x08)
4726 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
4727 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_VALUE_UART0_TX _u(0x0b)
4728 #define IO_BANK0_GPIO34_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
4729 // =============================================================================
4730 // Register    : IO_BANK0_GPIO35_STATUS
4731 #define IO_BANK0_GPIO35_STATUS_OFFSET _u(0x00000118)
4732 #define IO_BANK0_GPIO35_STATUS_BITS   _u(0x04022200)
4733 #define IO_BANK0_GPIO35_STATUS_RESET  _u(0x00000000)
4734 // -----------------------------------------------------------------------------
4735 // Field       : IO_BANK0_GPIO35_STATUS_IRQTOPROC
4736 // Description : interrupt to processors, after override is applied
4737 #define IO_BANK0_GPIO35_STATUS_IRQTOPROC_RESET  _u(0x0)
4738 #define IO_BANK0_GPIO35_STATUS_IRQTOPROC_BITS   _u(0x04000000)
4739 #define IO_BANK0_GPIO35_STATUS_IRQTOPROC_MSB    _u(26)
4740 #define IO_BANK0_GPIO35_STATUS_IRQTOPROC_LSB    _u(26)
4741 #define IO_BANK0_GPIO35_STATUS_IRQTOPROC_ACCESS "RO"
4742 // -----------------------------------------------------------------------------
4743 // Field       : IO_BANK0_GPIO35_STATUS_INFROMPAD
4744 // Description : input signal from pad, before filtering and override are
4745 //               applied
4746 #define IO_BANK0_GPIO35_STATUS_INFROMPAD_RESET  _u(0x0)
4747 #define IO_BANK0_GPIO35_STATUS_INFROMPAD_BITS   _u(0x00020000)
4748 #define IO_BANK0_GPIO35_STATUS_INFROMPAD_MSB    _u(17)
4749 #define IO_BANK0_GPIO35_STATUS_INFROMPAD_LSB    _u(17)
4750 #define IO_BANK0_GPIO35_STATUS_INFROMPAD_ACCESS "RO"
4751 // -----------------------------------------------------------------------------
4752 // Field       : IO_BANK0_GPIO35_STATUS_OETOPAD
4753 // Description : output enable to pad after register override is applied
4754 #define IO_BANK0_GPIO35_STATUS_OETOPAD_RESET  _u(0x0)
4755 #define IO_BANK0_GPIO35_STATUS_OETOPAD_BITS   _u(0x00002000)
4756 #define IO_BANK0_GPIO35_STATUS_OETOPAD_MSB    _u(13)
4757 #define IO_BANK0_GPIO35_STATUS_OETOPAD_LSB    _u(13)
4758 #define IO_BANK0_GPIO35_STATUS_OETOPAD_ACCESS "RO"
4759 // -----------------------------------------------------------------------------
4760 // Field       : IO_BANK0_GPIO35_STATUS_OUTTOPAD
4761 // Description : output signal to pad after register override is applied
4762 #define IO_BANK0_GPIO35_STATUS_OUTTOPAD_RESET  _u(0x0)
4763 #define IO_BANK0_GPIO35_STATUS_OUTTOPAD_BITS   _u(0x00000200)
4764 #define IO_BANK0_GPIO35_STATUS_OUTTOPAD_MSB    _u(9)
4765 #define IO_BANK0_GPIO35_STATUS_OUTTOPAD_LSB    _u(9)
4766 #define IO_BANK0_GPIO35_STATUS_OUTTOPAD_ACCESS "RO"
4767 // =============================================================================
4768 // Register    : IO_BANK0_GPIO35_CTRL
4769 #define IO_BANK0_GPIO35_CTRL_OFFSET _u(0x0000011c)
4770 #define IO_BANK0_GPIO35_CTRL_BITS   _u(0x3003f01f)
4771 #define IO_BANK0_GPIO35_CTRL_RESET  _u(0x0000001f)
4772 // -----------------------------------------------------------------------------
4773 // Field       : IO_BANK0_GPIO35_CTRL_IRQOVER
4774 //               0x0 -> don't invert the interrupt
4775 //               0x1 -> invert the interrupt
4776 //               0x2 -> drive interrupt low
4777 //               0x3 -> drive interrupt high
4778 #define IO_BANK0_GPIO35_CTRL_IRQOVER_RESET  _u(0x0)
4779 #define IO_BANK0_GPIO35_CTRL_IRQOVER_BITS   _u(0x30000000)
4780 #define IO_BANK0_GPIO35_CTRL_IRQOVER_MSB    _u(29)
4781 #define IO_BANK0_GPIO35_CTRL_IRQOVER_LSB    _u(28)
4782 #define IO_BANK0_GPIO35_CTRL_IRQOVER_ACCESS "RW"
4783 #define IO_BANK0_GPIO35_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
4784 #define IO_BANK0_GPIO35_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
4785 #define IO_BANK0_GPIO35_CTRL_IRQOVER_VALUE_LOW _u(0x2)
4786 #define IO_BANK0_GPIO35_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
4787 // -----------------------------------------------------------------------------
4788 // Field       : IO_BANK0_GPIO35_CTRL_INOVER
4789 //               0x0 -> don't invert the peri input
4790 //               0x1 -> invert the peri input
4791 //               0x2 -> drive peri input low
4792 //               0x3 -> drive peri input high
4793 #define IO_BANK0_GPIO35_CTRL_INOVER_RESET  _u(0x0)
4794 #define IO_BANK0_GPIO35_CTRL_INOVER_BITS   _u(0x00030000)
4795 #define IO_BANK0_GPIO35_CTRL_INOVER_MSB    _u(17)
4796 #define IO_BANK0_GPIO35_CTRL_INOVER_LSB    _u(16)
4797 #define IO_BANK0_GPIO35_CTRL_INOVER_ACCESS "RW"
4798 #define IO_BANK0_GPIO35_CTRL_INOVER_VALUE_NORMAL _u(0x0)
4799 #define IO_BANK0_GPIO35_CTRL_INOVER_VALUE_INVERT _u(0x1)
4800 #define IO_BANK0_GPIO35_CTRL_INOVER_VALUE_LOW _u(0x2)
4801 #define IO_BANK0_GPIO35_CTRL_INOVER_VALUE_HIGH _u(0x3)
4802 // -----------------------------------------------------------------------------
4803 // Field       : IO_BANK0_GPIO35_CTRL_OEOVER
4804 //               0x0 -> drive output enable from peripheral signal selected by funcsel
4805 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
4806 //               0x2 -> disable output
4807 //               0x3 -> enable output
4808 #define IO_BANK0_GPIO35_CTRL_OEOVER_RESET  _u(0x0)
4809 #define IO_BANK0_GPIO35_CTRL_OEOVER_BITS   _u(0x0000c000)
4810 #define IO_BANK0_GPIO35_CTRL_OEOVER_MSB    _u(15)
4811 #define IO_BANK0_GPIO35_CTRL_OEOVER_LSB    _u(14)
4812 #define IO_BANK0_GPIO35_CTRL_OEOVER_ACCESS "RW"
4813 #define IO_BANK0_GPIO35_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
4814 #define IO_BANK0_GPIO35_CTRL_OEOVER_VALUE_INVERT _u(0x1)
4815 #define IO_BANK0_GPIO35_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
4816 #define IO_BANK0_GPIO35_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
4817 // -----------------------------------------------------------------------------
4818 // Field       : IO_BANK0_GPIO35_CTRL_OUTOVER
4819 //               0x0 -> drive output from peripheral signal selected by funcsel
4820 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
4821 //               0x2 -> drive output low
4822 //               0x3 -> drive output high
4823 #define IO_BANK0_GPIO35_CTRL_OUTOVER_RESET  _u(0x0)
4824 #define IO_BANK0_GPIO35_CTRL_OUTOVER_BITS   _u(0x00003000)
4825 #define IO_BANK0_GPIO35_CTRL_OUTOVER_MSB    _u(13)
4826 #define IO_BANK0_GPIO35_CTRL_OUTOVER_LSB    _u(12)
4827 #define IO_BANK0_GPIO35_CTRL_OUTOVER_ACCESS "RW"
4828 #define IO_BANK0_GPIO35_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
4829 #define IO_BANK0_GPIO35_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
4830 #define IO_BANK0_GPIO35_CTRL_OUTOVER_VALUE_LOW _u(0x2)
4831 #define IO_BANK0_GPIO35_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
4832 // -----------------------------------------------------------------------------
4833 // Field       : IO_BANK0_GPIO35_CTRL_FUNCSEL
4834 // Description : 0-31 -> selects pin function according to the gpio table
4835 //               31 == NULL
4836 //               0x01 -> spi0_tx
4837 //               0x02 -> uart0_rts
4838 //               0x03 -> i2c1_scl
4839 //               0x04 -> pwm_b_9
4840 //               0x05 -> siob_proc_35
4841 //               0x06 -> pio0_35
4842 //               0x07 -> pio1_35
4843 //               0x08 -> pio2_35
4844 //               0x0a -> usb_muxing_vbus_en
4845 //               0x0b -> uart0_rx
4846 //               0x1f -> null
4847 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_RESET  _u(0x1f)
4848 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_BITS   _u(0x0000001f)
4849 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_MSB    _u(4)
4850 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_LSB    _u(0)
4851 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_ACCESS "RW"
4852 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_VALUE_SPI0_TX _u(0x01)
4853 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_VALUE_UART0_RTS _u(0x02)
4854 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_VALUE_I2C1_SCL _u(0x03)
4855 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_VALUE_PWM_B_9 _u(0x04)
4856 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_VALUE_SIOB_PROC_35 _u(0x05)
4857 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_VALUE_PIO0_35 _u(0x06)
4858 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_VALUE_PIO1_35 _u(0x07)
4859 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_VALUE_PIO2_35 _u(0x08)
4860 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
4861 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_VALUE_UART0_RX _u(0x0b)
4862 #define IO_BANK0_GPIO35_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
4863 // =============================================================================
4864 // Register    : IO_BANK0_GPIO36_STATUS
4865 #define IO_BANK0_GPIO36_STATUS_OFFSET _u(0x00000120)
4866 #define IO_BANK0_GPIO36_STATUS_BITS   _u(0x04022200)
4867 #define IO_BANK0_GPIO36_STATUS_RESET  _u(0x00000000)
4868 // -----------------------------------------------------------------------------
4869 // Field       : IO_BANK0_GPIO36_STATUS_IRQTOPROC
4870 // Description : interrupt to processors, after override is applied
4871 #define IO_BANK0_GPIO36_STATUS_IRQTOPROC_RESET  _u(0x0)
4872 #define IO_BANK0_GPIO36_STATUS_IRQTOPROC_BITS   _u(0x04000000)
4873 #define IO_BANK0_GPIO36_STATUS_IRQTOPROC_MSB    _u(26)
4874 #define IO_BANK0_GPIO36_STATUS_IRQTOPROC_LSB    _u(26)
4875 #define IO_BANK0_GPIO36_STATUS_IRQTOPROC_ACCESS "RO"
4876 // -----------------------------------------------------------------------------
4877 // Field       : IO_BANK0_GPIO36_STATUS_INFROMPAD
4878 // Description : input signal from pad, before filtering and override are
4879 //               applied
4880 #define IO_BANK0_GPIO36_STATUS_INFROMPAD_RESET  _u(0x0)
4881 #define IO_BANK0_GPIO36_STATUS_INFROMPAD_BITS   _u(0x00020000)
4882 #define IO_BANK0_GPIO36_STATUS_INFROMPAD_MSB    _u(17)
4883 #define IO_BANK0_GPIO36_STATUS_INFROMPAD_LSB    _u(17)
4884 #define IO_BANK0_GPIO36_STATUS_INFROMPAD_ACCESS "RO"
4885 // -----------------------------------------------------------------------------
4886 // Field       : IO_BANK0_GPIO36_STATUS_OETOPAD
4887 // Description : output enable to pad after register override is applied
4888 #define IO_BANK0_GPIO36_STATUS_OETOPAD_RESET  _u(0x0)
4889 #define IO_BANK0_GPIO36_STATUS_OETOPAD_BITS   _u(0x00002000)
4890 #define IO_BANK0_GPIO36_STATUS_OETOPAD_MSB    _u(13)
4891 #define IO_BANK0_GPIO36_STATUS_OETOPAD_LSB    _u(13)
4892 #define IO_BANK0_GPIO36_STATUS_OETOPAD_ACCESS "RO"
4893 // -----------------------------------------------------------------------------
4894 // Field       : IO_BANK0_GPIO36_STATUS_OUTTOPAD
4895 // Description : output signal to pad after register override is applied
4896 #define IO_BANK0_GPIO36_STATUS_OUTTOPAD_RESET  _u(0x0)
4897 #define IO_BANK0_GPIO36_STATUS_OUTTOPAD_BITS   _u(0x00000200)
4898 #define IO_BANK0_GPIO36_STATUS_OUTTOPAD_MSB    _u(9)
4899 #define IO_BANK0_GPIO36_STATUS_OUTTOPAD_LSB    _u(9)
4900 #define IO_BANK0_GPIO36_STATUS_OUTTOPAD_ACCESS "RO"
4901 // =============================================================================
4902 // Register    : IO_BANK0_GPIO36_CTRL
4903 #define IO_BANK0_GPIO36_CTRL_OFFSET _u(0x00000124)
4904 #define IO_BANK0_GPIO36_CTRL_BITS   _u(0x3003f01f)
4905 #define IO_BANK0_GPIO36_CTRL_RESET  _u(0x0000001f)
4906 // -----------------------------------------------------------------------------
4907 // Field       : IO_BANK0_GPIO36_CTRL_IRQOVER
4908 //               0x0 -> don't invert the interrupt
4909 //               0x1 -> invert the interrupt
4910 //               0x2 -> drive interrupt low
4911 //               0x3 -> drive interrupt high
4912 #define IO_BANK0_GPIO36_CTRL_IRQOVER_RESET  _u(0x0)
4913 #define IO_BANK0_GPIO36_CTRL_IRQOVER_BITS   _u(0x30000000)
4914 #define IO_BANK0_GPIO36_CTRL_IRQOVER_MSB    _u(29)
4915 #define IO_BANK0_GPIO36_CTRL_IRQOVER_LSB    _u(28)
4916 #define IO_BANK0_GPIO36_CTRL_IRQOVER_ACCESS "RW"
4917 #define IO_BANK0_GPIO36_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
4918 #define IO_BANK0_GPIO36_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
4919 #define IO_BANK0_GPIO36_CTRL_IRQOVER_VALUE_LOW _u(0x2)
4920 #define IO_BANK0_GPIO36_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
4921 // -----------------------------------------------------------------------------
4922 // Field       : IO_BANK0_GPIO36_CTRL_INOVER
4923 //               0x0 -> don't invert the peri input
4924 //               0x1 -> invert the peri input
4925 //               0x2 -> drive peri input low
4926 //               0x3 -> drive peri input high
4927 #define IO_BANK0_GPIO36_CTRL_INOVER_RESET  _u(0x0)
4928 #define IO_BANK0_GPIO36_CTRL_INOVER_BITS   _u(0x00030000)
4929 #define IO_BANK0_GPIO36_CTRL_INOVER_MSB    _u(17)
4930 #define IO_BANK0_GPIO36_CTRL_INOVER_LSB    _u(16)
4931 #define IO_BANK0_GPIO36_CTRL_INOVER_ACCESS "RW"
4932 #define IO_BANK0_GPIO36_CTRL_INOVER_VALUE_NORMAL _u(0x0)
4933 #define IO_BANK0_GPIO36_CTRL_INOVER_VALUE_INVERT _u(0x1)
4934 #define IO_BANK0_GPIO36_CTRL_INOVER_VALUE_LOW _u(0x2)
4935 #define IO_BANK0_GPIO36_CTRL_INOVER_VALUE_HIGH _u(0x3)
4936 // -----------------------------------------------------------------------------
4937 // Field       : IO_BANK0_GPIO36_CTRL_OEOVER
4938 //               0x0 -> drive output enable from peripheral signal selected by funcsel
4939 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
4940 //               0x2 -> disable output
4941 //               0x3 -> enable output
4942 #define IO_BANK0_GPIO36_CTRL_OEOVER_RESET  _u(0x0)
4943 #define IO_BANK0_GPIO36_CTRL_OEOVER_BITS   _u(0x0000c000)
4944 #define IO_BANK0_GPIO36_CTRL_OEOVER_MSB    _u(15)
4945 #define IO_BANK0_GPIO36_CTRL_OEOVER_LSB    _u(14)
4946 #define IO_BANK0_GPIO36_CTRL_OEOVER_ACCESS "RW"
4947 #define IO_BANK0_GPIO36_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
4948 #define IO_BANK0_GPIO36_CTRL_OEOVER_VALUE_INVERT _u(0x1)
4949 #define IO_BANK0_GPIO36_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
4950 #define IO_BANK0_GPIO36_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
4951 // -----------------------------------------------------------------------------
4952 // Field       : IO_BANK0_GPIO36_CTRL_OUTOVER
4953 //               0x0 -> drive output from peripheral signal selected by funcsel
4954 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
4955 //               0x2 -> drive output low
4956 //               0x3 -> drive output high
4957 #define IO_BANK0_GPIO36_CTRL_OUTOVER_RESET  _u(0x0)
4958 #define IO_BANK0_GPIO36_CTRL_OUTOVER_BITS   _u(0x00003000)
4959 #define IO_BANK0_GPIO36_CTRL_OUTOVER_MSB    _u(13)
4960 #define IO_BANK0_GPIO36_CTRL_OUTOVER_LSB    _u(12)
4961 #define IO_BANK0_GPIO36_CTRL_OUTOVER_ACCESS "RW"
4962 #define IO_BANK0_GPIO36_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
4963 #define IO_BANK0_GPIO36_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
4964 #define IO_BANK0_GPIO36_CTRL_OUTOVER_VALUE_LOW _u(0x2)
4965 #define IO_BANK0_GPIO36_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
4966 // -----------------------------------------------------------------------------
4967 // Field       : IO_BANK0_GPIO36_CTRL_FUNCSEL
4968 // Description : 0-31 -> selects pin function according to the gpio table
4969 //               31 == NULL
4970 //               0x01 -> spi0_rx
4971 //               0x02 -> uart1_tx
4972 //               0x03 -> i2c0_sda
4973 //               0x04 -> pwm_a_10
4974 //               0x05 -> siob_proc_36
4975 //               0x06 -> pio0_36
4976 //               0x07 -> pio1_36
4977 //               0x08 -> pio2_36
4978 //               0x0a -> usb_muxing_overcurr_detect
4979 //               0x1f -> null
4980 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_RESET  _u(0x1f)
4981 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_BITS   _u(0x0000001f)
4982 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_MSB    _u(4)
4983 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_LSB    _u(0)
4984 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_ACCESS "RW"
4985 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_VALUE_SPI0_RX _u(0x01)
4986 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_VALUE_UART1_TX _u(0x02)
4987 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_VALUE_I2C0_SDA _u(0x03)
4988 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_VALUE_PWM_A_10 _u(0x04)
4989 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_VALUE_SIOB_PROC_36 _u(0x05)
4990 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_VALUE_PIO0_36 _u(0x06)
4991 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_VALUE_PIO1_36 _u(0x07)
4992 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_VALUE_PIO2_36 _u(0x08)
4993 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
4994 #define IO_BANK0_GPIO36_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
4995 // =============================================================================
4996 // Register    : IO_BANK0_GPIO37_STATUS
4997 #define IO_BANK0_GPIO37_STATUS_OFFSET _u(0x00000128)
4998 #define IO_BANK0_GPIO37_STATUS_BITS   _u(0x04022200)
4999 #define IO_BANK0_GPIO37_STATUS_RESET  _u(0x00000000)
5000 // -----------------------------------------------------------------------------
5001 // Field       : IO_BANK0_GPIO37_STATUS_IRQTOPROC
5002 // Description : interrupt to processors, after override is applied
5003 #define IO_BANK0_GPIO37_STATUS_IRQTOPROC_RESET  _u(0x0)
5004 #define IO_BANK0_GPIO37_STATUS_IRQTOPROC_BITS   _u(0x04000000)
5005 #define IO_BANK0_GPIO37_STATUS_IRQTOPROC_MSB    _u(26)
5006 #define IO_BANK0_GPIO37_STATUS_IRQTOPROC_LSB    _u(26)
5007 #define IO_BANK0_GPIO37_STATUS_IRQTOPROC_ACCESS "RO"
5008 // -----------------------------------------------------------------------------
5009 // Field       : IO_BANK0_GPIO37_STATUS_INFROMPAD
5010 // Description : input signal from pad, before filtering and override are
5011 //               applied
5012 #define IO_BANK0_GPIO37_STATUS_INFROMPAD_RESET  _u(0x0)
5013 #define IO_BANK0_GPIO37_STATUS_INFROMPAD_BITS   _u(0x00020000)
5014 #define IO_BANK0_GPIO37_STATUS_INFROMPAD_MSB    _u(17)
5015 #define IO_BANK0_GPIO37_STATUS_INFROMPAD_LSB    _u(17)
5016 #define IO_BANK0_GPIO37_STATUS_INFROMPAD_ACCESS "RO"
5017 // -----------------------------------------------------------------------------
5018 // Field       : IO_BANK0_GPIO37_STATUS_OETOPAD
5019 // Description : output enable to pad after register override is applied
5020 #define IO_BANK0_GPIO37_STATUS_OETOPAD_RESET  _u(0x0)
5021 #define IO_BANK0_GPIO37_STATUS_OETOPAD_BITS   _u(0x00002000)
5022 #define IO_BANK0_GPIO37_STATUS_OETOPAD_MSB    _u(13)
5023 #define IO_BANK0_GPIO37_STATUS_OETOPAD_LSB    _u(13)
5024 #define IO_BANK0_GPIO37_STATUS_OETOPAD_ACCESS "RO"
5025 // -----------------------------------------------------------------------------
5026 // Field       : IO_BANK0_GPIO37_STATUS_OUTTOPAD
5027 // Description : output signal to pad after register override is applied
5028 #define IO_BANK0_GPIO37_STATUS_OUTTOPAD_RESET  _u(0x0)
5029 #define IO_BANK0_GPIO37_STATUS_OUTTOPAD_BITS   _u(0x00000200)
5030 #define IO_BANK0_GPIO37_STATUS_OUTTOPAD_MSB    _u(9)
5031 #define IO_BANK0_GPIO37_STATUS_OUTTOPAD_LSB    _u(9)
5032 #define IO_BANK0_GPIO37_STATUS_OUTTOPAD_ACCESS "RO"
5033 // =============================================================================
5034 // Register    : IO_BANK0_GPIO37_CTRL
5035 #define IO_BANK0_GPIO37_CTRL_OFFSET _u(0x0000012c)
5036 #define IO_BANK0_GPIO37_CTRL_BITS   _u(0x3003f01f)
5037 #define IO_BANK0_GPIO37_CTRL_RESET  _u(0x0000001f)
5038 // -----------------------------------------------------------------------------
5039 // Field       : IO_BANK0_GPIO37_CTRL_IRQOVER
5040 //               0x0 -> don't invert the interrupt
5041 //               0x1 -> invert the interrupt
5042 //               0x2 -> drive interrupt low
5043 //               0x3 -> drive interrupt high
5044 #define IO_BANK0_GPIO37_CTRL_IRQOVER_RESET  _u(0x0)
5045 #define IO_BANK0_GPIO37_CTRL_IRQOVER_BITS   _u(0x30000000)
5046 #define IO_BANK0_GPIO37_CTRL_IRQOVER_MSB    _u(29)
5047 #define IO_BANK0_GPIO37_CTRL_IRQOVER_LSB    _u(28)
5048 #define IO_BANK0_GPIO37_CTRL_IRQOVER_ACCESS "RW"
5049 #define IO_BANK0_GPIO37_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
5050 #define IO_BANK0_GPIO37_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
5051 #define IO_BANK0_GPIO37_CTRL_IRQOVER_VALUE_LOW _u(0x2)
5052 #define IO_BANK0_GPIO37_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
5053 // -----------------------------------------------------------------------------
5054 // Field       : IO_BANK0_GPIO37_CTRL_INOVER
5055 //               0x0 -> don't invert the peri input
5056 //               0x1 -> invert the peri input
5057 //               0x2 -> drive peri input low
5058 //               0x3 -> drive peri input high
5059 #define IO_BANK0_GPIO37_CTRL_INOVER_RESET  _u(0x0)
5060 #define IO_BANK0_GPIO37_CTRL_INOVER_BITS   _u(0x00030000)
5061 #define IO_BANK0_GPIO37_CTRL_INOVER_MSB    _u(17)
5062 #define IO_BANK0_GPIO37_CTRL_INOVER_LSB    _u(16)
5063 #define IO_BANK0_GPIO37_CTRL_INOVER_ACCESS "RW"
5064 #define IO_BANK0_GPIO37_CTRL_INOVER_VALUE_NORMAL _u(0x0)
5065 #define IO_BANK0_GPIO37_CTRL_INOVER_VALUE_INVERT _u(0x1)
5066 #define IO_BANK0_GPIO37_CTRL_INOVER_VALUE_LOW _u(0x2)
5067 #define IO_BANK0_GPIO37_CTRL_INOVER_VALUE_HIGH _u(0x3)
5068 // -----------------------------------------------------------------------------
5069 // Field       : IO_BANK0_GPIO37_CTRL_OEOVER
5070 //               0x0 -> drive output enable from peripheral signal selected by funcsel
5071 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
5072 //               0x2 -> disable output
5073 //               0x3 -> enable output
5074 #define IO_BANK0_GPIO37_CTRL_OEOVER_RESET  _u(0x0)
5075 #define IO_BANK0_GPIO37_CTRL_OEOVER_BITS   _u(0x0000c000)
5076 #define IO_BANK0_GPIO37_CTRL_OEOVER_MSB    _u(15)
5077 #define IO_BANK0_GPIO37_CTRL_OEOVER_LSB    _u(14)
5078 #define IO_BANK0_GPIO37_CTRL_OEOVER_ACCESS "RW"
5079 #define IO_BANK0_GPIO37_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
5080 #define IO_BANK0_GPIO37_CTRL_OEOVER_VALUE_INVERT _u(0x1)
5081 #define IO_BANK0_GPIO37_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
5082 #define IO_BANK0_GPIO37_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
5083 // -----------------------------------------------------------------------------
5084 // Field       : IO_BANK0_GPIO37_CTRL_OUTOVER
5085 //               0x0 -> drive output from peripheral signal selected by funcsel
5086 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
5087 //               0x2 -> drive output low
5088 //               0x3 -> drive output high
5089 #define IO_BANK0_GPIO37_CTRL_OUTOVER_RESET  _u(0x0)
5090 #define IO_BANK0_GPIO37_CTRL_OUTOVER_BITS   _u(0x00003000)
5091 #define IO_BANK0_GPIO37_CTRL_OUTOVER_MSB    _u(13)
5092 #define IO_BANK0_GPIO37_CTRL_OUTOVER_LSB    _u(12)
5093 #define IO_BANK0_GPIO37_CTRL_OUTOVER_ACCESS "RW"
5094 #define IO_BANK0_GPIO37_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
5095 #define IO_BANK0_GPIO37_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
5096 #define IO_BANK0_GPIO37_CTRL_OUTOVER_VALUE_LOW _u(0x2)
5097 #define IO_BANK0_GPIO37_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
5098 // -----------------------------------------------------------------------------
5099 // Field       : IO_BANK0_GPIO37_CTRL_FUNCSEL
5100 // Description : 0-31 -> selects pin function according to the gpio table
5101 //               31 == NULL
5102 //               0x01 -> spi0_ss_n
5103 //               0x02 -> uart1_rx
5104 //               0x03 -> i2c0_scl
5105 //               0x04 -> pwm_b_10
5106 //               0x05 -> siob_proc_37
5107 //               0x06 -> pio0_37
5108 //               0x07 -> pio1_37
5109 //               0x08 -> pio2_37
5110 //               0x0a -> usb_muxing_vbus_detect
5111 //               0x1f -> null
5112 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_RESET  _u(0x1f)
5113 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_BITS   _u(0x0000001f)
5114 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_MSB    _u(4)
5115 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_LSB    _u(0)
5116 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_ACCESS "RW"
5117 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_VALUE_SPI0_SS_N _u(0x01)
5118 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_VALUE_UART1_RX _u(0x02)
5119 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_VALUE_I2C0_SCL _u(0x03)
5120 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_VALUE_PWM_B_10 _u(0x04)
5121 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_VALUE_SIOB_PROC_37 _u(0x05)
5122 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_VALUE_PIO0_37 _u(0x06)
5123 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_VALUE_PIO1_37 _u(0x07)
5124 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_VALUE_PIO2_37 _u(0x08)
5125 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
5126 #define IO_BANK0_GPIO37_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
5127 // =============================================================================
5128 // Register    : IO_BANK0_GPIO38_STATUS
5129 #define IO_BANK0_GPIO38_STATUS_OFFSET _u(0x00000130)
5130 #define IO_BANK0_GPIO38_STATUS_BITS   _u(0x04022200)
5131 #define IO_BANK0_GPIO38_STATUS_RESET  _u(0x00000000)
5132 // -----------------------------------------------------------------------------
5133 // Field       : IO_BANK0_GPIO38_STATUS_IRQTOPROC
5134 // Description : interrupt to processors, after override is applied
5135 #define IO_BANK0_GPIO38_STATUS_IRQTOPROC_RESET  _u(0x0)
5136 #define IO_BANK0_GPIO38_STATUS_IRQTOPROC_BITS   _u(0x04000000)
5137 #define IO_BANK0_GPIO38_STATUS_IRQTOPROC_MSB    _u(26)
5138 #define IO_BANK0_GPIO38_STATUS_IRQTOPROC_LSB    _u(26)
5139 #define IO_BANK0_GPIO38_STATUS_IRQTOPROC_ACCESS "RO"
5140 // -----------------------------------------------------------------------------
5141 // Field       : IO_BANK0_GPIO38_STATUS_INFROMPAD
5142 // Description : input signal from pad, before filtering and override are
5143 //               applied
5144 #define IO_BANK0_GPIO38_STATUS_INFROMPAD_RESET  _u(0x0)
5145 #define IO_BANK0_GPIO38_STATUS_INFROMPAD_BITS   _u(0x00020000)
5146 #define IO_BANK0_GPIO38_STATUS_INFROMPAD_MSB    _u(17)
5147 #define IO_BANK0_GPIO38_STATUS_INFROMPAD_LSB    _u(17)
5148 #define IO_BANK0_GPIO38_STATUS_INFROMPAD_ACCESS "RO"
5149 // -----------------------------------------------------------------------------
5150 // Field       : IO_BANK0_GPIO38_STATUS_OETOPAD
5151 // Description : output enable to pad after register override is applied
5152 #define IO_BANK0_GPIO38_STATUS_OETOPAD_RESET  _u(0x0)
5153 #define IO_BANK0_GPIO38_STATUS_OETOPAD_BITS   _u(0x00002000)
5154 #define IO_BANK0_GPIO38_STATUS_OETOPAD_MSB    _u(13)
5155 #define IO_BANK0_GPIO38_STATUS_OETOPAD_LSB    _u(13)
5156 #define IO_BANK0_GPIO38_STATUS_OETOPAD_ACCESS "RO"
5157 // -----------------------------------------------------------------------------
5158 // Field       : IO_BANK0_GPIO38_STATUS_OUTTOPAD
5159 // Description : output signal to pad after register override is applied
5160 #define IO_BANK0_GPIO38_STATUS_OUTTOPAD_RESET  _u(0x0)
5161 #define IO_BANK0_GPIO38_STATUS_OUTTOPAD_BITS   _u(0x00000200)
5162 #define IO_BANK0_GPIO38_STATUS_OUTTOPAD_MSB    _u(9)
5163 #define IO_BANK0_GPIO38_STATUS_OUTTOPAD_LSB    _u(9)
5164 #define IO_BANK0_GPIO38_STATUS_OUTTOPAD_ACCESS "RO"
5165 // =============================================================================
5166 // Register    : IO_BANK0_GPIO38_CTRL
5167 #define IO_BANK0_GPIO38_CTRL_OFFSET _u(0x00000134)
5168 #define IO_BANK0_GPIO38_CTRL_BITS   _u(0x3003f01f)
5169 #define IO_BANK0_GPIO38_CTRL_RESET  _u(0x0000001f)
5170 // -----------------------------------------------------------------------------
5171 // Field       : IO_BANK0_GPIO38_CTRL_IRQOVER
5172 //               0x0 -> don't invert the interrupt
5173 //               0x1 -> invert the interrupt
5174 //               0x2 -> drive interrupt low
5175 //               0x3 -> drive interrupt high
5176 #define IO_BANK0_GPIO38_CTRL_IRQOVER_RESET  _u(0x0)
5177 #define IO_BANK0_GPIO38_CTRL_IRQOVER_BITS   _u(0x30000000)
5178 #define IO_BANK0_GPIO38_CTRL_IRQOVER_MSB    _u(29)
5179 #define IO_BANK0_GPIO38_CTRL_IRQOVER_LSB    _u(28)
5180 #define IO_BANK0_GPIO38_CTRL_IRQOVER_ACCESS "RW"
5181 #define IO_BANK0_GPIO38_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
5182 #define IO_BANK0_GPIO38_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
5183 #define IO_BANK0_GPIO38_CTRL_IRQOVER_VALUE_LOW _u(0x2)
5184 #define IO_BANK0_GPIO38_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
5185 // -----------------------------------------------------------------------------
5186 // Field       : IO_BANK0_GPIO38_CTRL_INOVER
5187 //               0x0 -> don't invert the peri input
5188 //               0x1 -> invert the peri input
5189 //               0x2 -> drive peri input low
5190 //               0x3 -> drive peri input high
5191 #define IO_BANK0_GPIO38_CTRL_INOVER_RESET  _u(0x0)
5192 #define IO_BANK0_GPIO38_CTRL_INOVER_BITS   _u(0x00030000)
5193 #define IO_BANK0_GPIO38_CTRL_INOVER_MSB    _u(17)
5194 #define IO_BANK0_GPIO38_CTRL_INOVER_LSB    _u(16)
5195 #define IO_BANK0_GPIO38_CTRL_INOVER_ACCESS "RW"
5196 #define IO_BANK0_GPIO38_CTRL_INOVER_VALUE_NORMAL _u(0x0)
5197 #define IO_BANK0_GPIO38_CTRL_INOVER_VALUE_INVERT _u(0x1)
5198 #define IO_BANK0_GPIO38_CTRL_INOVER_VALUE_LOW _u(0x2)
5199 #define IO_BANK0_GPIO38_CTRL_INOVER_VALUE_HIGH _u(0x3)
5200 // -----------------------------------------------------------------------------
5201 // Field       : IO_BANK0_GPIO38_CTRL_OEOVER
5202 //               0x0 -> drive output enable from peripheral signal selected by funcsel
5203 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
5204 //               0x2 -> disable output
5205 //               0x3 -> enable output
5206 #define IO_BANK0_GPIO38_CTRL_OEOVER_RESET  _u(0x0)
5207 #define IO_BANK0_GPIO38_CTRL_OEOVER_BITS   _u(0x0000c000)
5208 #define IO_BANK0_GPIO38_CTRL_OEOVER_MSB    _u(15)
5209 #define IO_BANK0_GPIO38_CTRL_OEOVER_LSB    _u(14)
5210 #define IO_BANK0_GPIO38_CTRL_OEOVER_ACCESS "RW"
5211 #define IO_BANK0_GPIO38_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
5212 #define IO_BANK0_GPIO38_CTRL_OEOVER_VALUE_INVERT _u(0x1)
5213 #define IO_BANK0_GPIO38_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
5214 #define IO_BANK0_GPIO38_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
5215 // -----------------------------------------------------------------------------
5216 // Field       : IO_BANK0_GPIO38_CTRL_OUTOVER
5217 //               0x0 -> drive output from peripheral signal selected by funcsel
5218 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
5219 //               0x2 -> drive output low
5220 //               0x3 -> drive output high
5221 #define IO_BANK0_GPIO38_CTRL_OUTOVER_RESET  _u(0x0)
5222 #define IO_BANK0_GPIO38_CTRL_OUTOVER_BITS   _u(0x00003000)
5223 #define IO_BANK0_GPIO38_CTRL_OUTOVER_MSB    _u(13)
5224 #define IO_BANK0_GPIO38_CTRL_OUTOVER_LSB    _u(12)
5225 #define IO_BANK0_GPIO38_CTRL_OUTOVER_ACCESS "RW"
5226 #define IO_BANK0_GPIO38_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
5227 #define IO_BANK0_GPIO38_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
5228 #define IO_BANK0_GPIO38_CTRL_OUTOVER_VALUE_LOW _u(0x2)
5229 #define IO_BANK0_GPIO38_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
5230 // -----------------------------------------------------------------------------
5231 // Field       : IO_BANK0_GPIO38_CTRL_FUNCSEL
5232 // Description : 0-31 -> selects pin function according to the gpio table
5233 //               31 == NULL
5234 //               0x01 -> spi0_sclk
5235 //               0x02 -> uart1_cts
5236 //               0x03 -> i2c1_sda
5237 //               0x04 -> pwm_a_11
5238 //               0x05 -> siob_proc_38
5239 //               0x06 -> pio0_38
5240 //               0x07 -> pio1_38
5241 //               0x08 -> pio2_38
5242 //               0x0a -> usb_muxing_vbus_en
5243 //               0x0b -> uart1_tx
5244 //               0x1f -> null
5245 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_RESET  _u(0x1f)
5246 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_BITS   _u(0x0000001f)
5247 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_MSB    _u(4)
5248 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_LSB    _u(0)
5249 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_ACCESS "RW"
5250 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_VALUE_SPI0_SCLK _u(0x01)
5251 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_VALUE_UART1_CTS _u(0x02)
5252 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_VALUE_I2C1_SDA _u(0x03)
5253 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_VALUE_PWM_A_11 _u(0x04)
5254 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_VALUE_SIOB_PROC_38 _u(0x05)
5255 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_VALUE_PIO0_38 _u(0x06)
5256 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_VALUE_PIO1_38 _u(0x07)
5257 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_VALUE_PIO2_38 _u(0x08)
5258 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
5259 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_VALUE_UART1_TX _u(0x0b)
5260 #define IO_BANK0_GPIO38_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
5261 // =============================================================================
5262 // Register    : IO_BANK0_GPIO39_STATUS
5263 #define IO_BANK0_GPIO39_STATUS_OFFSET _u(0x00000138)
5264 #define IO_BANK0_GPIO39_STATUS_BITS   _u(0x04022200)
5265 #define IO_BANK0_GPIO39_STATUS_RESET  _u(0x00000000)
5266 // -----------------------------------------------------------------------------
5267 // Field       : IO_BANK0_GPIO39_STATUS_IRQTOPROC
5268 // Description : interrupt to processors, after override is applied
5269 #define IO_BANK0_GPIO39_STATUS_IRQTOPROC_RESET  _u(0x0)
5270 #define IO_BANK0_GPIO39_STATUS_IRQTOPROC_BITS   _u(0x04000000)
5271 #define IO_BANK0_GPIO39_STATUS_IRQTOPROC_MSB    _u(26)
5272 #define IO_BANK0_GPIO39_STATUS_IRQTOPROC_LSB    _u(26)
5273 #define IO_BANK0_GPIO39_STATUS_IRQTOPROC_ACCESS "RO"
5274 // -----------------------------------------------------------------------------
5275 // Field       : IO_BANK0_GPIO39_STATUS_INFROMPAD
5276 // Description : input signal from pad, before filtering and override are
5277 //               applied
5278 #define IO_BANK0_GPIO39_STATUS_INFROMPAD_RESET  _u(0x0)
5279 #define IO_BANK0_GPIO39_STATUS_INFROMPAD_BITS   _u(0x00020000)
5280 #define IO_BANK0_GPIO39_STATUS_INFROMPAD_MSB    _u(17)
5281 #define IO_BANK0_GPIO39_STATUS_INFROMPAD_LSB    _u(17)
5282 #define IO_BANK0_GPIO39_STATUS_INFROMPAD_ACCESS "RO"
5283 // -----------------------------------------------------------------------------
5284 // Field       : IO_BANK0_GPIO39_STATUS_OETOPAD
5285 // Description : output enable to pad after register override is applied
5286 #define IO_BANK0_GPIO39_STATUS_OETOPAD_RESET  _u(0x0)
5287 #define IO_BANK0_GPIO39_STATUS_OETOPAD_BITS   _u(0x00002000)
5288 #define IO_BANK0_GPIO39_STATUS_OETOPAD_MSB    _u(13)
5289 #define IO_BANK0_GPIO39_STATUS_OETOPAD_LSB    _u(13)
5290 #define IO_BANK0_GPIO39_STATUS_OETOPAD_ACCESS "RO"
5291 // -----------------------------------------------------------------------------
5292 // Field       : IO_BANK0_GPIO39_STATUS_OUTTOPAD
5293 // Description : output signal to pad after register override is applied
5294 #define IO_BANK0_GPIO39_STATUS_OUTTOPAD_RESET  _u(0x0)
5295 #define IO_BANK0_GPIO39_STATUS_OUTTOPAD_BITS   _u(0x00000200)
5296 #define IO_BANK0_GPIO39_STATUS_OUTTOPAD_MSB    _u(9)
5297 #define IO_BANK0_GPIO39_STATUS_OUTTOPAD_LSB    _u(9)
5298 #define IO_BANK0_GPIO39_STATUS_OUTTOPAD_ACCESS "RO"
5299 // =============================================================================
5300 // Register    : IO_BANK0_GPIO39_CTRL
5301 #define IO_BANK0_GPIO39_CTRL_OFFSET _u(0x0000013c)
5302 #define IO_BANK0_GPIO39_CTRL_BITS   _u(0x3003f01f)
5303 #define IO_BANK0_GPIO39_CTRL_RESET  _u(0x0000001f)
5304 // -----------------------------------------------------------------------------
5305 // Field       : IO_BANK0_GPIO39_CTRL_IRQOVER
5306 //               0x0 -> don't invert the interrupt
5307 //               0x1 -> invert the interrupt
5308 //               0x2 -> drive interrupt low
5309 //               0x3 -> drive interrupt high
5310 #define IO_BANK0_GPIO39_CTRL_IRQOVER_RESET  _u(0x0)
5311 #define IO_BANK0_GPIO39_CTRL_IRQOVER_BITS   _u(0x30000000)
5312 #define IO_BANK0_GPIO39_CTRL_IRQOVER_MSB    _u(29)
5313 #define IO_BANK0_GPIO39_CTRL_IRQOVER_LSB    _u(28)
5314 #define IO_BANK0_GPIO39_CTRL_IRQOVER_ACCESS "RW"
5315 #define IO_BANK0_GPIO39_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
5316 #define IO_BANK0_GPIO39_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
5317 #define IO_BANK0_GPIO39_CTRL_IRQOVER_VALUE_LOW _u(0x2)
5318 #define IO_BANK0_GPIO39_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
5319 // -----------------------------------------------------------------------------
5320 // Field       : IO_BANK0_GPIO39_CTRL_INOVER
5321 //               0x0 -> don't invert the peri input
5322 //               0x1 -> invert the peri input
5323 //               0x2 -> drive peri input low
5324 //               0x3 -> drive peri input high
5325 #define IO_BANK0_GPIO39_CTRL_INOVER_RESET  _u(0x0)
5326 #define IO_BANK0_GPIO39_CTRL_INOVER_BITS   _u(0x00030000)
5327 #define IO_BANK0_GPIO39_CTRL_INOVER_MSB    _u(17)
5328 #define IO_BANK0_GPIO39_CTRL_INOVER_LSB    _u(16)
5329 #define IO_BANK0_GPIO39_CTRL_INOVER_ACCESS "RW"
5330 #define IO_BANK0_GPIO39_CTRL_INOVER_VALUE_NORMAL _u(0x0)
5331 #define IO_BANK0_GPIO39_CTRL_INOVER_VALUE_INVERT _u(0x1)
5332 #define IO_BANK0_GPIO39_CTRL_INOVER_VALUE_LOW _u(0x2)
5333 #define IO_BANK0_GPIO39_CTRL_INOVER_VALUE_HIGH _u(0x3)
5334 // -----------------------------------------------------------------------------
5335 // Field       : IO_BANK0_GPIO39_CTRL_OEOVER
5336 //               0x0 -> drive output enable from peripheral signal selected by funcsel
5337 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
5338 //               0x2 -> disable output
5339 //               0x3 -> enable output
5340 #define IO_BANK0_GPIO39_CTRL_OEOVER_RESET  _u(0x0)
5341 #define IO_BANK0_GPIO39_CTRL_OEOVER_BITS   _u(0x0000c000)
5342 #define IO_BANK0_GPIO39_CTRL_OEOVER_MSB    _u(15)
5343 #define IO_BANK0_GPIO39_CTRL_OEOVER_LSB    _u(14)
5344 #define IO_BANK0_GPIO39_CTRL_OEOVER_ACCESS "RW"
5345 #define IO_BANK0_GPIO39_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
5346 #define IO_BANK0_GPIO39_CTRL_OEOVER_VALUE_INVERT _u(0x1)
5347 #define IO_BANK0_GPIO39_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
5348 #define IO_BANK0_GPIO39_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
5349 // -----------------------------------------------------------------------------
5350 // Field       : IO_BANK0_GPIO39_CTRL_OUTOVER
5351 //               0x0 -> drive output from peripheral signal selected by funcsel
5352 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
5353 //               0x2 -> drive output low
5354 //               0x3 -> drive output high
5355 #define IO_BANK0_GPIO39_CTRL_OUTOVER_RESET  _u(0x0)
5356 #define IO_BANK0_GPIO39_CTRL_OUTOVER_BITS   _u(0x00003000)
5357 #define IO_BANK0_GPIO39_CTRL_OUTOVER_MSB    _u(13)
5358 #define IO_BANK0_GPIO39_CTRL_OUTOVER_LSB    _u(12)
5359 #define IO_BANK0_GPIO39_CTRL_OUTOVER_ACCESS "RW"
5360 #define IO_BANK0_GPIO39_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
5361 #define IO_BANK0_GPIO39_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
5362 #define IO_BANK0_GPIO39_CTRL_OUTOVER_VALUE_LOW _u(0x2)
5363 #define IO_BANK0_GPIO39_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
5364 // -----------------------------------------------------------------------------
5365 // Field       : IO_BANK0_GPIO39_CTRL_FUNCSEL
5366 // Description : 0-31 -> selects pin function according to the gpio table
5367 //               31 == NULL
5368 //               0x01 -> spi0_tx
5369 //               0x02 -> uart1_rts
5370 //               0x03 -> i2c1_scl
5371 //               0x04 -> pwm_b_11
5372 //               0x05 -> siob_proc_39
5373 //               0x06 -> pio0_39
5374 //               0x07 -> pio1_39
5375 //               0x08 -> pio2_39
5376 //               0x0a -> usb_muxing_overcurr_detect
5377 //               0x0b -> uart1_rx
5378 //               0x1f -> null
5379 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_RESET  _u(0x1f)
5380 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_BITS   _u(0x0000001f)
5381 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_MSB    _u(4)
5382 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_LSB    _u(0)
5383 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_ACCESS "RW"
5384 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_VALUE_SPI0_TX _u(0x01)
5385 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_VALUE_UART1_RTS _u(0x02)
5386 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_VALUE_I2C1_SCL _u(0x03)
5387 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_VALUE_PWM_B_11 _u(0x04)
5388 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_VALUE_SIOB_PROC_39 _u(0x05)
5389 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_VALUE_PIO0_39 _u(0x06)
5390 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_VALUE_PIO1_39 _u(0x07)
5391 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_VALUE_PIO2_39 _u(0x08)
5392 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
5393 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_VALUE_UART1_RX _u(0x0b)
5394 #define IO_BANK0_GPIO39_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
5395 // =============================================================================
5396 // Register    : IO_BANK0_GPIO40_STATUS
5397 #define IO_BANK0_GPIO40_STATUS_OFFSET _u(0x00000140)
5398 #define IO_BANK0_GPIO40_STATUS_BITS   _u(0x04022200)
5399 #define IO_BANK0_GPIO40_STATUS_RESET  _u(0x00000000)
5400 // -----------------------------------------------------------------------------
5401 // Field       : IO_BANK0_GPIO40_STATUS_IRQTOPROC
5402 // Description : interrupt to processors, after override is applied
5403 #define IO_BANK0_GPIO40_STATUS_IRQTOPROC_RESET  _u(0x0)
5404 #define IO_BANK0_GPIO40_STATUS_IRQTOPROC_BITS   _u(0x04000000)
5405 #define IO_BANK0_GPIO40_STATUS_IRQTOPROC_MSB    _u(26)
5406 #define IO_BANK0_GPIO40_STATUS_IRQTOPROC_LSB    _u(26)
5407 #define IO_BANK0_GPIO40_STATUS_IRQTOPROC_ACCESS "RO"
5408 // -----------------------------------------------------------------------------
5409 // Field       : IO_BANK0_GPIO40_STATUS_INFROMPAD
5410 // Description : input signal from pad, before filtering and override are
5411 //               applied
5412 #define IO_BANK0_GPIO40_STATUS_INFROMPAD_RESET  _u(0x0)
5413 #define IO_BANK0_GPIO40_STATUS_INFROMPAD_BITS   _u(0x00020000)
5414 #define IO_BANK0_GPIO40_STATUS_INFROMPAD_MSB    _u(17)
5415 #define IO_BANK0_GPIO40_STATUS_INFROMPAD_LSB    _u(17)
5416 #define IO_BANK0_GPIO40_STATUS_INFROMPAD_ACCESS "RO"
5417 // -----------------------------------------------------------------------------
5418 // Field       : IO_BANK0_GPIO40_STATUS_OETOPAD
5419 // Description : output enable to pad after register override is applied
5420 #define IO_BANK0_GPIO40_STATUS_OETOPAD_RESET  _u(0x0)
5421 #define IO_BANK0_GPIO40_STATUS_OETOPAD_BITS   _u(0x00002000)
5422 #define IO_BANK0_GPIO40_STATUS_OETOPAD_MSB    _u(13)
5423 #define IO_BANK0_GPIO40_STATUS_OETOPAD_LSB    _u(13)
5424 #define IO_BANK0_GPIO40_STATUS_OETOPAD_ACCESS "RO"
5425 // -----------------------------------------------------------------------------
5426 // Field       : IO_BANK0_GPIO40_STATUS_OUTTOPAD
5427 // Description : output signal to pad after register override is applied
5428 #define IO_BANK0_GPIO40_STATUS_OUTTOPAD_RESET  _u(0x0)
5429 #define IO_BANK0_GPIO40_STATUS_OUTTOPAD_BITS   _u(0x00000200)
5430 #define IO_BANK0_GPIO40_STATUS_OUTTOPAD_MSB    _u(9)
5431 #define IO_BANK0_GPIO40_STATUS_OUTTOPAD_LSB    _u(9)
5432 #define IO_BANK0_GPIO40_STATUS_OUTTOPAD_ACCESS "RO"
5433 // =============================================================================
5434 // Register    : IO_BANK0_GPIO40_CTRL
5435 #define IO_BANK0_GPIO40_CTRL_OFFSET _u(0x00000144)
5436 #define IO_BANK0_GPIO40_CTRL_BITS   _u(0x3003f01f)
5437 #define IO_BANK0_GPIO40_CTRL_RESET  _u(0x0000001f)
5438 // -----------------------------------------------------------------------------
5439 // Field       : IO_BANK0_GPIO40_CTRL_IRQOVER
5440 //               0x0 -> don't invert the interrupt
5441 //               0x1 -> invert the interrupt
5442 //               0x2 -> drive interrupt low
5443 //               0x3 -> drive interrupt high
5444 #define IO_BANK0_GPIO40_CTRL_IRQOVER_RESET  _u(0x0)
5445 #define IO_BANK0_GPIO40_CTRL_IRQOVER_BITS   _u(0x30000000)
5446 #define IO_BANK0_GPIO40_CTRL_IRQOVER_MSB    _u(29)
5447 #define IO_BANK0_GPIO40_CTRL_IRQOVER_LSB    _u(28)
5448 #define IO_BANK0_GPIO40_CTRL_IRQOVER_ACCESS "RW"
5449 #define IO_BANK0_GPIO40_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
5450 #define IO_BANK0_GPIO40_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
5451 #define IO_BANK0_GPIO40_CTRL_IRQOVER_VALUE_LOW _u(0x2)
5452 #define IO_BANK0_GPIO40_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
5453 // -----------------------------------------------------------------------------
5454 // Field       : IO_BANK0_GPIO40_CTRL_INOVER
5455 //               0x0 -> don't invert the peri input
5456 //               0x1 -> invert the peri input
5457 //               0x2 -> drive peri input low
5458 //               0x3 -> drive peri input high
5459 #define IO_BANK0_GPIO40_CTRL_INOVER_RESET  _u(0x0)
5460 #define IO_BANK0_GPIO40_CTRL_INOVER_BITS   _u(0x00030000)
5461 #define IO_BANK0_GPIO40_CTRL_INOVER_MSB    _u(17)
5462 #define IO_BANK0_GPIO40_CTRL_INOVER_LSB    _u(16)
5463 #define IO_BANK0_GPIO40_CTRL_INOVER_ACCESS "RW"
5464 #define IO_BANK0_GPIO40_CTRL_INOVER_VALUE_NORMAL _u(0x0)
5465 #define IO_BANK0_GPIO40_CTRL_INOVER_VALUE_INVERT _u(0x1)
5466 #define IO_BANK0_GPIO40_CTRL_INOVER_VALUE_LOW _u(0x2)
5467 #define IO_BANK0_GPIO40_CTRL_INOVER_VALUE_HIGH _u(0x3)
5468 // -----------------------------------------------------------------------------
5469 // Field       : IO_BANK0_GPIO40_CTRL_OEOVER
5470 //               0x0 -> drive output enable from peripheral signal selected by funcsel
5471 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
5472 //               0x2 -> disable output
5473 //               0x3 -> enable output
5474 #define IO_BANK0_GPIO40_CTRL_OEOVER_RESET  _u(0x0)
5475 #define IO_BANK0_GPIO40_CTRL_OEOVER_BITS   _u(0x0000c000)
5476 #define IO_BANK0_GPIO40_CTRL_OEOVER_MSB    _u(15)
5477 #define IO_BANK0_GPIO40_CTRL_OEOVER_LSB    _u(14)
5478 #define IO_BANK0_GPIO40_CTRL_OEOVER_ACCESS "RW"
5479 #define IO_BANK0_GPIO40_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
5480 #define IO_BANK0_GPIO40_CTRL_OEOVER_VALUE_INVERT _u(0x1)
5481 #define IO_BANK0_GPIO40_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
5482 #define IO_BANK0_GPIO40_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
5483 // -----------------------------------------------------------------------------
5484 // Field       : IO_BANK0_GPIO40_CTRL_OUTOVER
5485 //               0x0 -> drive output from peripheral signal selected by funcsel
5486 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
5487 //               0x2 -> drive output low
5488 //               0x3 -> drive output high
5489 #define IO_BANK0_GPIO40_CTRL_OUTOVER_RESET  _u(0x0)
5490 #define IO_BANK0_GPIO40_CTRL_OUTOVER_BITS   _u(0x00003000)
5491 #define IO_BANK0_GPIO40_CTRL_OUTOVER_MSB    _u(13)
5492 #define IO_BANK0_GPIO40_CTRL_OUTOVER_LSB    _u(12)
5493 #define IO_BANK0_GPIO40_CTRL_OUTOVER_ACCESS "RW"
5494 #define IO_BANK0_GPIO40_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
5495 #define IO_BANK0_GPIO40_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
5496 #define IO_BANK0_GPIO40_CTRL_OUTOVER_VALUE_LOW _u(0x2)
5497 #define IO_BANK0_GPIO40_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
5498 // -----------------------------------------------------------------------------
5499 // Field       : IO_BANK0_GPIO40_CTRL_FUNCSEL
5500 // Description : 0-31 -> selects pin function according to the gpio table
5501 //               31 == NULL
5502 //               0x01 -> spi1_rx
5503 //               0x02 -> uart1_tx
5504 //               0x03 -> i2c0_sda
5505 //               0x04 -> pwm_a_8
5506 //               0x05 -> siob_proc_40
5507 //               0x06 -> pio0_40
5508 //               0x07 -> pio1_40
5509 //               0x08 -> pio2_40
5510 //               0x0a -> usb_muxing_vbus_detect
5511 //               0x1f -> null
5512 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_RESET  _u(0x1f)
5513 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_BITS   _u(0x0000001f)
5514 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_MSB    _u(4)
5515 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_LSB    _u(0)
5516 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_ACCESS "RW"
5517 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_VALUE_SPI1_RX _u(0x01)
5518 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_VALUE_UART1_TX _u(0x02)
5519 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_VALUE_I2C0_SDA _u(0x03)
5520 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_VALUE_PWM_A_8 _u(0x04)
5521 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_VALUE_SIOB_PROC_40 _u(0x05)
5522 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_VALUE_PIO0_40 _u(0x06)
5523 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_VALUE_PIO1_40 _u(0x07)
5524 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_VALUE_PIO2_40 _u(0x08)
5525 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
5526 #define IO_BANK0_GPIO40_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
5527 // =============================================================================
5528 // Register    : IO_BANK0_GPIO41_STATUS
5529 #define IO_BANK0_GPIO41_STATUS_OFFSET _u(0x00000148)
5530 #define IO_BANK0_GPIO41_STATUS_BITS   _u(0x04022200)
5531 #define IO_BANK0_GPIO41_STATUS_RESET  _u(0x00000000)
5532 // -----------------------------------------------------------------------------
5533 // Field       : IO_BANK0_GPIO41_STATUS_IRQTOPROC
5534 // Description : interrupt to processors, after override is applied
5535 #define IO_BANK0_GPIO41_STATUS_IRQTOPROC_RESET  _u(0x0)
5536 #define IO_BANK0_GPIO41_STATUS_IRQTOPROC_BITS   _u(0x04000000)
5537 #define IO_BANK0_GPIO41_STATUS_IRQTOPROC_MSB    _u(26)
5538 #define IO_BANK0_GPIO41_STATUS_IRQTOPROC_LSB    _u(26)
5539 #define IO_BANK0_GPIO41_STATUS_IRQTOPROC_ACCESS "RO"
5540 // -----------------------------------------------------------------------------
5541 // Field       : IO_BANK0_GPIO41_STATUS_INFROMPAD
5542 // Description : input signal from pad, before filtering and override are
5543 //               applied
5544 #define IO_BANK0_GPIO41_STATUS_INFROMPAD_RESET  _u(0x0)
5545 #define IO_BANK0_GPIO41_STATUS_INFROMPAD_BITS   _u(0x00020000)
5546 #define IO_BANK0_GPIO41_STATUS_INFROMPAD_MSB    _u(17)
5547 #define IO_BANK0_GPIO41_STATUS_INFROMPAD_LSB    _u(17)
5548 #define IO_BANK0_GPIO41_STATUS_INFROMPAD_ACCESS "RO"
5549 // -----------------------------------------------------------------------------
5550 // Field       : IO_BANK0_GPIO41_STATUS_OETOPAD
5551 // Description : output enable to pad after register override is applied
5552 #define IO_BANK0_GPIO41_STATUS_OETOPAD_RESET  _u(0x0)
5553 #define IO_BANK0_GPIO41_STATUS_OETOPAD_BITS   _u(0x00002000)
5554 #define IO_BANK0_GPIO41_STATUS_OETOPAD_MSB    _u(13)
5555 #define IO_BANK0_GPIO41_STATUS_OETOPAD_LSB    _u(13)
5556 #define IO_BANK0_GPIO41_STATUS_OETOPAD_ACCESS "RO"
5557 // -----------------------------------------------------------------------------
5558 // Field       : IO_BANK0_GPIO41_STATUS_OUTTOPAD
5559 // Description : output signal to pad after register override is applied
5560 #define IO_BANK0_GPIO41_STATUS_OUTTOPAD_RESET  _u(0x0)
5561 #define IO_BANK0_GPIO41_STATUS_OUTTOPAD_BITS   _u(0x00000200)
5562 #define IO_BANK0_GPIO41_STATUS_OUTTOPAD_MSB    _u(9)
5563 #define IO_BANK0_GPIO41_STATUS_OUTTOPAD_LSB    _u(9)
5564 #define IO_BANK0_GPIO41_STATUS_OUTTOPAD_ACCESS "RO"
5565 // =============================================================================
5566 // Register    : IO_BANK0_GPIO41_CTRL
5567 #define IO_BANK0_GPIO41_CTRL_OFFSET _u(0x0000014c)
5568 #define IO_BANK0_GPIO41_CTRL_BITS   _u(0x3003f01f)
5569 #define IO_BANK0_GPIO41_CTRL_RESET  _u(0x0000001f)
5570 // -----------------------------------------------------------------------------
5571 // Field       : IO_BANK0_GPIO41_CTRL_IRQOVER
5572 //               0x0 -> don't invert the interrupt
5573 //               0x1 -> invert the interrupt
5574 //               0x2 -> drive interrupt low
5575 //               0x3 -> drive interrupt high
5576 #define IO_BANK0_GPIO41_CTRL_IRQOVER_RESET  _u(0x0)
5577 #define IO_BANK0_GPIO41_CTRL_IRQOVER_BITS   _u(0x30000000)
5578 #define IO_BANK0_GPIO41_CTRL_IRQOVER_MSB    _u(29)
5579 #define IO_BANK0_GPIO41_CTRL_IRQOVER_LSB    _u(28)
5580 #define IO_BANK0_GPIO41_CTRL_IRQOVER_ACCESS "RW"
5581 #define IO_BANK0_GPIO41_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
5582 #define IO_BANK0_GPIO41_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
5583 #define IO_BANK0_GPIO41_CTRL_IRQOVER_VALUE_LOW _u(0x2)
5584 #define IO_BANK0_GPIO41_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
5585 // -----------------------------------------------------------------------------
5586 // Field       : IO_BANK0_GPIO41_CTRL_INOVER
5587 //               0x0 -> don't invert the peri input
5588 //               0x1 -> invert the peri input
5589 //               0x2 -> drive peri input low
5590 //               0x3 -> drive peri input high
5591 #define IO_BANK0_GPIO41_CTRL_INOVER_RESET  _u(0x0)
5592 #define IO_BANK0_GPIO41_CTRL_INOVER_BITS   _u(0x00030000)
5593 #define IO_BANK0_GPIO41_CTRL_INOVER_MSB    _u(17)
5594 #define IO_BANK0_GPIO41_CTRL_INOVER_LSB    _u(16)
5595 #define IO_BANK0_GPIO41_CTRL_INOVER_ACCESS "RW"
5596 #define IO_BANK0_GPIO41_CTRL_INOVER_VALUE_NORMAL _u(0x0)
5597 #define IO_BANK0_GPIO41_CTRL_INOVER_VALUE_INVERT _u(0x1)
5598 #define IO_BANK0_GPIO41_CTRL_INOVER_VALUE_LOW _u(0x2)
5599 #define IO_BANK0_GPIO41_CTRL_INOVER_VALUE_HIGH _u(0x3)
5600 // -----------------------------------------------------------------------------
5601 // Field       : IO_BANK0_GPIO41_CTRL_OEOVER
5602 //               0x0 -> drive output enable from peripheral signal selected by funcsel
5603 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
5604 //               0x2 -> disable output
5605 //               0x3 -> enable output
5606 #define IO_BANK0_GPIO41_CTRL_OEOVER_RESET  _u(0x0)
5607 #define IO_BANK0_GPIO41_CTRL_OEOVER_BITS   _u(0x0000c000)
5608 #define IO_BANK0_GPIO41_CTRL_OEOVER_MSB    _u(15)
5609 #define IO_BANK0_GPIO41_CTRL_OEOVER_LSB    _u(14)
5610 #define IO_BANK0_GPIO41_CTRL_OEOVER_ACCESS "RW"
5611 #define IO_BANK0_GPIO41_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
5612 #define IO_BANK0_GPIO41_CTRL_OEOVER_VALUE_INVERT _u(0x1)
5613 #define IO_BANK0_GPIO41_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
5614 #define IO_BANK0_GPIO41_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
5615 // -----------------------------------------------------------------------------
5616 // Field       : IO_BANK0_GPIO41_CTRL_OUTOVER
5617 //               0x0 -> drive output from peripheral signal selected by funcsel
5618 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
5619 //               0x2 -> drive output low
5620 //               0x3 -> drive output high
5621 #define IO_BANK0_GPIO41_CTRL_OUTOVER_RESET  _u(0x0)
5622 #define IO_BANK0_GPIO41_CTRL_OUTOVER_BITS   _u(0x00003000)
5623 #define IO_BANK0_GPIO41_CTRL_OUTOVER_MSB    _u(13)
5624 #define IO_BANK0_GPIO41_CTRL_OUTOVER_LSB    _u(12)
5625 #define IO_BANK0_GPIO41_CTRL_OUTOVER_ACCESS "RW"
5626 #define IO_BANK0_GPIO41_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
5627 #define IO_BANK0_GPIO41_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
5628 #define IO_BANK0_GPIO41_CTRL_OUTOVER_VALUE_LOW _u(0x2)
5629 #define IO_BANK0_GPIO41_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
5630 // -----------------------------------------------------------------------------
5631 // Field       : IO_BANK0_GPIO41_CTRL_FUNCSEL
5632 // Description : 0-31 -> selects pin function according to the gpio table
5633 //               31 == NULL
5634 //               0x01 -> spi1_ss_n
5635 //               0x02 -> uart1_rx
5636 //               0x03 -> i2c0_scl
5637 //               0x04 -> pwm_b_8
5638 //               0x05 -> siob_proc_41
5639 //               0x06 -> pio0_41
5640 //               0x07 -> pio1_41
5641 //               0x08 -> pio2_41
5642 //               0x0a -> usb_muxing_vbus_en
5643 //               0x1f -> null
5644 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_RESET  _u(0x1f)
5645 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_BITS   _u(0x0000001f)
5646 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_MSB    _u(4)
5647 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_LSB    _u(0)
5648 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_ACCESS "RW"
5649 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_VALUE_SPI1_SS_N _u(0x01)
5650 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_VALUE_UART1_RX _u(0x02)
5651 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_VALUE_I2C0_SCL _u(0x03)
5652 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_VALUE_PWM_B_8 _u(0x04)
5653 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_VALUE_SIOB_PROC_41 _u(0x05)
5654 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_VALUE_PIO0_41 _u(0x06)
5655 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_VALUE_PIO1_41 _u(0x07)
5656 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_VALUE_PIO2_41 _u(0x08)
5657 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
5658 #define IO_BANK0_GPIO41_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
5659 // =============================================================================
5660 // Register    : IO_BANK0_GPIO42_STATUS
5661 #define IO_BANK0_GPIO42_STATUS_OFFSET _u(0x00000150)
5662 #define IO_BANK0_GPIO42_STATUS_BITS   _u(0x04022200)
5663 #define IO_BANK0_GPIO42_STATUS_RESET  _u(0x00000000)
5664 // -----------------------------------------------------------------------------
5665 // Field       : IO_BANK0_GPIO42_STATUS_IRQTOPROC
5666 // Description : interrupt to processors, after override is applied
5667 #define IO_BANK0_GPIO42_STATUS_IRQTOPROC_RESET  _u(0x0)
5668 #define IO_BANK0_GPIO42_STATUS_IRQTOPROC_BITS   _u(0x04000000)
5669 #define IO_BANK0_GPIO42_STATUS_IRQTOPROC_MSB    _u(26)
5670 #define IO_BANK0_GPIO42_STATUS_IRQTOPROC_LSB    _u(26)
5671 #define IO_BANK0_GPIO42_STATUS_IRQTOPROC_ACCESS "RO"
5672 // -----------------------------------------------------------------------------
5673 // Field       : IO_BANK0_GPIO42_STATUS_INFROMPAD
5674 // Description : input signal from pad, before filtering and override are
5675 //               applied
5676 #define IO_BANK0_GPIO42_STATUS_INFROMPAD_RESET  _u(0x0)
5677 #define IO_BANK0_GPIO42_STATUS_INFROMPAD_BITS   _u(0x00020000)
5678 #define IO_BANK0_GPIO42_STATUS_INFROMPAD_MSB    _u(17)
5679 #define IO_BANK0_GPIO42_STATUS_INFROMPAD_LSB    _u(17)
5680 #define IO_BANK0_GPIO42_STATUS_INFROMPAD_ACCESS "RO"
5681 // -----------------------------------------------------------------------------
5682 // Field       : IO_BANK0_GPIO42_STATUS_OETOPAD
5683 // Description : output enable to pad after register override is applied
5684 #define IO_BANK0_GPIO42_STATUS_OETOPAD_RESET  _u(0x0)
5685 #define IO_BANK0_GPIO42_STATUS_OETOPAD_BITS   _u(0x00002000)
5686 #define IO_BANK0_GPIO42_STATUS_OETOPAD_MSB    _u(13)
5687 #define IO_BANK0_GPIO42_STATUS_OETOPAD_LSB    _u(13)
5688 #define IO_BANK0_GPIO42_STATUS_OETOPAD_ACCESS "RO"
5689 // -----------------------------------------------------------------------------
5690 // Field       : IO_BANK0_GPIO42_STATUS_OUTTOPAD
5691 // Description : output signal to pad after register override is applied
5692 #define IO_BANK0_GPIO42_STATUS_OUTTOPAD_RESET  _u(0x0)
5693 #define IO_BANK0_GPIO42_STATUS_OUTTOPAD_BITS   _u(0x00000200)
5694 #define IO_BANK0_GPIO42_STATUS_OUTTOPAD_MSB    _u(9)
5695 #define IO_BANK0_GPIO42_STATUS_OUTTOPAD_LSB    _u(9)
5696 #define IO_BANK0_GPIO42_STATUS_OUTTOPAD_ACCESS "RO"
5697 // =============================================================================
5698 // Register    : IO_BANK0_GPIO42_CTRL
5699 #define IO_BANK0_GPIO42_CTRL_OFFSET _u(0x00000154)
5700 #define IO_BANK0_GPIO42_CTRL_BITS   _u(0x3003f01f)
5701 #define IO_BANK0_GPIO42_CTRL_RESET  _u(0x0000001f)
5702 // -----------------------------------------------------------------------------
5703 // Field       : IO_BANK0_GPIO42_CTRL_IRQOVER
5704 //               0x0 -> don't invert the interrupt
5705 //               0x1 -> invert the interrupt
5706 //               0x2 -> drive interrupt low
5707 //               0x3 -> drive interrupt high
5708 #define IO_BANK0_GPIO42_CTRL_IRQOVER_RESET  _u(0x0)
5709 #define IO_BANK0_GPIO42_CTRL_IRQOVER_BITS   _u(0x30000000)
5710 #define IO_BANK0_GPIO42_CTRL_IRQOVER_MSB    _u(29)
5711 #define IO_BANK0_GPIO42_CTRL_IRQOVER_LSB    _u(28)
5712 #define IO_BANK0_GPIO42_CTRL_IRQOVER_ACCESS "RW"
5713 #define IO_BANK0_GPIO42_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
5714 #define IO_BANK0_GPIO42_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
5715 #define IO_BANK0_GPIO42_CTRL_IRQOVER_VALUE_LOW _u(0x2)
5716 #define IO_BANK0_GPIO42_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
5717 // -----------------------------------------------------------------------------
5718 // Field       : IO_BANK0_GPIO42_CTRL_INOVER
5719 //               0x0 -> don't invert the peri input
5720 //               0x1 -> invert the peri input
5721 //               0x2 -> drive peri input low
5722 //               0x3 -> drive peri input high
5723 #define IO_BANK0_GPIO42_CTRL_INOVER_RESET  _u(0x0)
5724 #define IO_BANK0_GPIO42_CTRL_INOVER_BITS   _u(0x00030000)
5725 #define IO_BANK0_GPIO42_CTRL_INOVER_MSB    _u(17)
5726 #define IO_BANK0_GPIO42_CTRL_INOVER_LSB    _u(16)
5727 #define IO_BANK0_GPIO42_CTRL_INOVER_ACCESS "RW"
5728 #define IO_BANK0_GPIO42_CTRL_INOVER_VALUE_NORMAL _u(0x0)
5729 #define IO_BANK0_GPIO42_CTRL_INOVER_VALUE_INVERT _u(0x1)
5730 #define IO_BANK0_GPIO42_CTRL_INOVER_VALUE_LOW _u(0x2)
5731 #define IO_BANK0_GPIO42_CTRL_INOVER_VALUE_HIGH _u(0x3)
5732 // -----------------------------------------------------------------------------
5733 // Field       : IO_BANK0_GPIO42_CTRL_OEOVER
5734 //               0x0 -> drive output enable from peripheral signal selected by funcsel
5735 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
5736 //               0x2 -> disable output
5737 //               0x3 -> enable output
5738 #define IO_BANK0_GPIO42_CTRL_OEOVER_RESET  _u(0x0)
5739 #define IO_BANK0_GPIO42_CTRL_OEOVER_BITS   _u(0x0000c000)
5740 #define IO_BANK0_GPIO42_CTRL_OEOVER_MSB    _u(15)
5741 #define IO_BANK0_GPIO42_CTRL_OEOVER_LSB    _u(14)
5742 #define IO_BANK0_GPIO42_CTRL_OEOVER_ACCESS "RW"
5743 #define IO_BANK0_GPIO42_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
5744 #define IO_BANK0_GPIO42_CTRL_OEOVER_VALUE_INVERT _u(0x1)
5745 #define IO_BANK0_GPIO42_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
5746 #define IO_BANK0_GPIO42_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
5747 // -----------------------------------------------------------------------------
5748 // Field       : IO_BANK0_GPIO42_CTRL_OUTOVER
5749 //               0x0 -> drive output from peripheral signal selected by funcsel
5750 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
5751 //               0x2 -> drive output low
5752 //               0x3 -> drive output high
5753 #define IO_BANK0_GPIO42_CTRL_OUTOVER_RESET  _u(0x0)
5754 #define IO_BANK0_GPIO42_CTRL_OUTOVER_BITS   _u(0x00003000)
5755 #define IO_BANK0_GPIO42_CTRL_OUTOVER_MSB    _u(13)
5756 #define IO_BANK0_GPIO42_CTRL_OUTOVER_LSB    _u(12)
5757 #define IO_BANK0_GPIO42_CTRL_OUTOVER_ACCESS "RW"
5758 #define IO_BANK0_GPIO42_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
5759 #define IO_BANK0_GPIO42_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
5760 #define IO_BANK0_GPIO42_CTRL_OUTOVER_VALUE_LOW _u(0x2)
5761 #define IO_BANK0_GPIO42_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
5762 // -----------------------------------------------------------------------------
5763 // Field       : IO_BANK0_GPIO42_CTRL_FUNCSEL
5764 // Description : 0-31 -> selects pin function according to the gpio table
5765 //               31 == NULL
5766 //               0x01 -> spi1_sclk
5767 //               0x02 -> uart1_cts
5768 //               0x03 -> i2c1_sda
5769 //               0x04 -> pwm_a_9
5770 //               0x05 -> siob_proc_42
5771 //               0x06 -> pio0_42
5772 //               0x07 -> pio1_42
5773 //               0x08 -> pio2_42
5774 //               0x0a -> usb_muxing_overcurr_detect
5775 //               0x0b -> uart1_tx
5776 //               0x1f -> null
5777 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_RESET  _u(0x1f)
5778 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_BITS   _u(0x0000001f)
5779 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_MSB    _u(4)
5780 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_LSB    _u(0)
5781 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_ACCESS "RW"
5782 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_VALUE_SPI1_SCLK _u(0x01)
5783 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_VALUE_UART1_CTS _u(0x02)
5784 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_VALUE_I2C1_SDA _u(0x03)
5785 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_VALUE_PWM_A_9 _u(0x04)
5786 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_VALUE_SIOB_PROC_42 _u(0x05)
5787 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_VALUE_PIO0_42 _u(0x06)
5788 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_VALUE_PIO1_42 _u(0x07)
5789 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_VALUE_PIO2_42 _u(0x08)
5790 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
5791 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_VALUE_UART1_TX _u(0x0b)
5792 #define IO_BANK0_GPIO42_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
5793 // =============================================================================
5794 // Register    : IO_BANK0_GPIO43_STATUS
5795 #define IO_BANK0_GPIO43_STATUS_OFFSET _u(0x00000158)
5796 #define IO_BANK0_GPIO43_STATUS_BITS   _u(0x04022200)
5797 #define IO_BANK0_GPIO43_STATUS_RESET  _u(0x00000000)
5798 // -----------------------------------------------------------------------------
5799 // Field       : IO_BANK0_GPIO43_STATUS_IRQTOPROC
5800 // Description : interrupt to processors, after override is applied
5801 #define IO_BANK0_GPIO43_STATUS_IRQTOPROC_RESET  _u(0x0)
5802 #define IO_BANK0_GPIO43_STATUS_IRQTOPROC_BITS   _u(0x04000000)
5803 #define IO_BANK0_GPIO43_STATUS_IRQTOPROC_MSB    _u(26)
5804 #define IO_BANK0_GPIO43_STATUS_IRQTOPROC_LSB    _u(26)
5805 #define IO_BANK0_GPIO43_STATUS_IRQTOPROC_ACCESS "RO"
5806 // -----------------------------------------------------------------------------
5807 // Field       : IO_BANK0_GPIO43_STATUS_INFROMPAD
5808 // Description : input signal from pad, before filtering and override are
5809 //               applied
5810 #define IO_BANK0_GPIO43_STATUS_INFROMPAD_RESET  _u(0x0)
5811 #define IO_BANK0_GPIO43_STATUS_INFROMPAD_BITS   _u(0x00020000)
5812 #define IO_BANK0_GPIO43_STATUS_INFROMPAD_MSB    _u(17)
5813 #define IO_BANK0_GPIO43_STATUS_INFROMPAD_LSB    _u(17)
5814 #define IO_BANK0_GPIO43_STATUS_INFROMPAD_ACCESS "RO"
5815 // -----------------------------------------------------------------------------
5816 // Field       : IO_BANK0_GPIO43_STATUS_OETOPAD
5817 // Description : output enable to pad after register override is applied
5818 #define IO_BANK0_GPIO43_STATUS_OETOPAD_RESET  _u(0x0)
5819 #define IO_BANK0_GPIO43_STATUS_OETOPAD_BITS   _u(0x00002000)
5820 #define IO_BANK0_GPIO43_STATUS_OETOPAD_MSB    _u(13)
5821 #define IO_BANK0_GPIO43_STATUS_OETOPAD_LSB    _u(13)
5822 #define IO_BANK0_GPIO43_STATUS_OETOPAD_ACCESS "RO"
5823 // -----------------------------------------------------------------------------
5824 // Field       : IO_BANK0_GPIO43_STATUS_OUTTOPAD
5825 // Description : output signal to pad after register override is applied
5826 #define IO_BANK0_GPIO43_STATUS_OUTTOPAD_RESET  _u(0x0)
5827 #define IO_BANK0_GPIO43_STATUS_OUTTOPAD_BITS   _u(0x00000200)
5828 #define IO_BANK0_GPIO43_STATUS_OUTTOPAD_MSB    _u(9)
5829 #define IO_BANK0_GPIO43_STATUS_OUTTOPAD_LSB    _u(9)
5830 #define IO_BANK0_GPIO43_STATUS_OUTTOPAD_ACCESS "RO"
5831 // =============================================================================
5832 // Register    : IO_BANK0_GPIO43_CTRL
5833 #define IO_BANK0_GPIO43_CTRL_OFFSET _u(0x0000015c)
5834 #define IO_BANK0_GPIO43_CTRL_BITS   _u(0x3003f01f)
5835 #define IO_BANK0_GPIO43_CTRL_RESET  _u(0x0000001f)
5836 // -----------------------------------------------------------------------------
5837 // Field       : IO_BANK0_GPIO43_CTRL_IRQOVER
5838 //               0x0 -> don't invert the interrupt
5839 //               0x1 -> invert the interrupt
5840 //               0x2 -> drive interrupt low
5841 //               0x3 -> drive interrupt high
5842 #define IO_BANK0_GPIO43_CTRL_IRQOVER_RESET  _u(0x0)
5843 #define IO_BANK0_GPIO43_CTRL_IRQOVER_BITS   _u(0x30000000)
5844 #define IO_BANK0_GPIO43_CTRL_IRQOVER_MSB    _u(29)
5845 #define IO_BANK0_GPIO43_CTRL_IRQOVER_LSB    _u(28)
5846 #define IO_BANK0_GPIO43_CTRL_IRQOVER_ACCESS "RW"
5847 #define IO_BANK0_GPIO43_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
5848 #define IO_BANK0_GPIO43_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
5849 #define IO_BANK0_GPIO43_CTRL_IRQOVER_VALUE_LOW _u(0x2)
5850 #define IO_BANK0_GPIO43_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
5851 // -----------------------------------------------------------------------------
5852 // Field       : IO_BANK0_GPIO43_CTRL_INOVER
5853 //               0x0 -> don't invert the peri input
5854 //               0x1 -> invert the peri input
5855 //               0x2 -> drive peri input low
5856 //               0x3 -> drive peri input high
5857 #define IO_BANK0_GPIO43_CTRL_INOVER_RESET  _u(0x0)
5858 #define IO_BANK0_GPIO43_CTRL_INOVER_BITS   _u(0x00030000)
5859 #define IO_BANK0_GPIO43_CTRL_INOVER_MSB    _u(17)
5860 #define IO_BANK0_GPIO43_CTRL_INOVER_LSB    _u(16)
5861 #define IO_BANK0_GPIO43_CTRL_INOVER_ACCESS "RW"
5862 #define IO_BANK0_GPIO43_CTRL_INOVER_VALUE_NORMAL _u(0x0)
5863 #define IO_BANK0_GPIO43_CTRL_INOVER_VALUE_INVERT _u(0x1)
5864 #define IO_BANK0_GPIO43_CTRL_INOVER_VALUE_LOW _u(0x2)
5865 #define IO_BANK0_GPIO43_CTRL_INOVER_VALUE_HIGH _u(0x3)
5866 // -----------------------------------------------------------------------------
5867 // Field       : IO_BANK0_GPIO43_CTRL_OEOVER
5868 //               0x0 -> drive output enable from peripheral signal selected by funcsel
5869 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
5870 //               0x2 -> disable output
5871 //               0x3 -> enable output
5872 #define IO_BANK0_GPIO43_CTRL_OEOVER_RESET  _u(0x0)
5873 #define IO_BANK0_GPIO43_CTRL_OEOVER_BITS   _u(0x0000c000)
5874 #define IO_BANK0_GPIO43_CTRL_OEOVER_MSB    _u(15)
5875 #define IO_BANK0_GPIO43_CTRL_OEOVER_LSB    _u(14)
5876 #define IO_BANK0_GPIO43_CTRL_OEOVER_ACCESS "RW"
5877 #define IO_BANK0_GPIO43_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
5878 #define IO_BANK0_GPIO43_CTRL_OEOVER_VALUE_INVERT _u(0x1)
5879 #define IO_BANK0_GPIO43_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
5880 #define IO_BANK0_GPIO43_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
5881 // -----------------------------------------------------------------------------
5882 // Field       : IO_BANK0_GPIO43_CTRL_OUTOVER
5883 //               0x0 -> drive output from peripheral signal selected by funcsel
5884 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
5885 //               0x2 -> drive output low
5886 //               0x3 -> drive output high
5887 #define IO_BANK0_GPIO43_CTRL_OUTOVER_RESET  _u(0x0)
5888 #define IO_BANK0_GPIO43_CTRL_OUTOVER_BITS   _u(0x00003000)
5889 #define IO_BANK0_GPIO43_CTRL_OUTOVER_MSB    _u(13)
5890 #define IO_BANK0_GPIO43_CTRL_OUTOVER_LSB    _u(12)
5891 #define IO_BANK0_GPIO43_CTRL_OUTOVER_ACCESS "RW"
5892 #define IO_BANK0_GPIO43_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
5893 #define IO_BANK0_GPIO43_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
5894 #define IO_BANK0_GPIO43_CTRL_OUTOVER_VALUE_LOW _u(0x2)
5895 #define IO_BANK0_GPIO43_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
5896 // -----------------------------------------------------------------------------
5897 // Field       : IO_BANK0_GPIO43_CTRL_FUNCSEL
5898 // Description : 0-31 -> selects pin function according to the gpio table
5899 //               31 == NULL
5900 //               0x01 -> spi1_tx
5901 //               0x02 -> uart1_rts
5902 //               0x03 -> i2c1_scl
5903 //               0x04 -> pwm_b_9
5904 //               0x05 -> siob_proc_43
5905 //               0x06 -> pio0_43
5906 //               0x07 -> pio1_43
5907 //               0x08 -> pio2_43
5908 //               0x0a -> usb_muxing_vbus_detect
5909 //               0x0b -> uart1_rx
5910 //               0x1f -> null
5911 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_RESET  _u(0x1f)
5912 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_BITS   _u(0x0000001f)
5913 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_MSB    _u(4)
5914 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_LSB    _u(0)
5915 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_ACCESS "RW"
5916 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_VALUE_SPI1_TX _u(0x01)
5917 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_VALUE_UART1_RTS _u(0x02)
5918 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_VALUE_I2C1_SCL _u(0x03)
5919 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_VALUE_PWM_B_9 _u(0x04)
5920 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_VALUE_SIOB_PROC_43 _u(0x05)
5921 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_VALUE_PIO0_43 _u(0x06)
5922 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_VALUE_PIO1_43 _u(0x07)
5923 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_VALUE_PIO2_43 _u(0x08)
5924 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
5925 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_VALUE_UART1_RX _u(0x0b)
5926 #define IO_BANK0_GPIO43_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
5927 // =============================================================================
5928 // Register    : IO_BANK0_GPIO44_STATUS
5929 #define IO_BANK0_GPIO44_STATUS_OFFSET _u(0x00000160)
5930 #define IO_BANK0_GPIO44_STATUS_BITS   _u(0x04022200)
5931 #define IO_BANK0_GPIO44_STATUS_RESET  _u(0x00000000)
5932 // -----------------------------------------------------------------------------
5933 // Field       : IO_BANK0_GPIO44_STATUS_IRQTOPROC
5934 // Description : interrupt to processors, after override is applied
5935 #define IO_BANK0_GPIO44_STATUS_IRQTOPROC_RESET  _u(0x0)
5936 #define IO_BANK0_GPIO44_STATUS_IRQTOPROC_BITS   _u(0x04000000)
5937 #define IO_BANK0_GPIO44_STATUS_IRQTOPROC_MSB    _u(26)
5938 #define IO_BANK0_GPIO44_STATUS_IRQTOPROC_LSB    _u(26)
5939 #define IO_BANK0_GPIO44_STATUS_IRQTOPROC_ACCESS "RO"
5940 // -----------------------------------------------------------------------------
5941 // Field       : IO_BANK0_GPIO44_STATUS_INFROMPAD
5942 // Description : input signal from pad, before filtering and override are
5943 //               applied
5944 #define IO_BANK0_GPIO44_STATUS_INFROMPAD_RESET  _u(0x0)
5945 #define IO_BANK0_GPIO44_STATUS_INFROMPAD_BITS   _u(0x00020000)
5946 #define IO_BANK0_GPIO44_STATUS_INFROMPAD_MSB    _u(17)
5947 #define IO_BANK0_GPIO44_STATUS_INFROMPAD_LSB    _u(17)
5948 #define IO_BANK0_GPIO44_STATUS_INFROMPAD_ACCESS "RO"
5949 // -----------------------------------------------------------------------------
5950 // Field       : IO_BANK0_GPIO44_STATUS_OETOPAD
5951 // Description : output enable to pad after register override is applied
5952 #define IO_BANK0_GPIO44_STATUS_OETOPAD_RESET  _u(0x0)
5953 #define IO_BANK0_GPIO44_STATUS_OETOPAD_BITS   _u(0x00002000)
5954 #define IO_BANK0_GPIO44_STATUS_OETOPAD_MSB    _u(13)
5955 #define IO_BANK0_GPIO44_STATUS_OETOPAD_LSB    _u(13)
5956 #define IO_BANK0_GPIO44_STATUS_OETOPAD_ACCESS "RO"
5957 // -----------------------------------------------------------------------------
5958 // Field       : IO_BANK0_GPIO44_STATUS_OUTTOPAD
5959 // Description : output signal to pad after register override is applied
5960 #define IO_BANK0_GPIO44_STATUS_OUTTOPAD_RESET  _u(0x0)
5961 #define IO_BANK0_GPIO44_STATUS_OUTTOPAD_BITS   _u(0x00000200)
5962 #define IO_BANK0_GPIO44_STATUS_OUTTOPAD_MSB    _u(9)
5963 #define IO_BANK0_GPIO44_STATUS_OUTTOPAD_LSB    _u(9)
5964 #define IO_BANK0_GPIO44_STATUS_OUTTOPAD_ACCESS "RO"
5965 // =============================================================================
5966 // Register    : IO_BANK0_GPIO44_CTRL
5967 #define IO_BANK0_GPIO44_CTRL_OFFSET _u(0x00000164)
5968 #define IO_BANK0_GPIO44_CTRL_BITS   _u(0x3003f01f)
5969 #define IO_BANK0_GPIO44_CTRL_RESET  _u(0x0000001f)
5970 // -----------------------------------------------------------------------------
5971 // Field       : IO_BANK0_GPIO44_CTRL_IRQOVER
5972 //               0x0 -> don't invert the interrupt
5973 //               0x1 -> invert the interrupt
5974 //               0x2 -> drive interrupt low
5975 //               0x3 -> drive interrupt high
5976 #define IO_BANK0_GPIO44_CTRL_IRQOVER_RESET  _u(0x0)
5977 #define IO_BANK0_GPIO44_CTRL_IRQOVER_BITS   _u(0x30000000)
5978 #define IO_BANK0_GPIO44_CTRL_IRQOVER_MSB    _u(29)
5979 #define IO_BANK0_GPIO44_CTRL_IRQOVER_LSB    _u(28)
5980 #define IO_BANK0_GPIO44_CTRL_IRQOVER_ACCESS "RW"
5981 #define IO_BANK0_GPIO44_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
5982 #define IO_BANK0_GPIO44_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
5983 #define IO_BANK0_GPIO44_CTRL_IRQOVER_VALUE_LOW _u(0x2)
5984 #define IO_BANK0_GPIO44_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
5985 // -----------------------------------------------------------------------------
5986 // Field       : IO_BANK0_GPIO44_CTRL_INOVER
5987 //               0x0 -> don't invert the peri input
5988 //               0x1 -> invert the peri input
5989 //               0x2 -> drive peri input low
5990 //               0x3 -> drive peri input high
5991 #define IO_BANK0_GPIO44_CTRL_INOVER_RESET  _u(0x0)
5992 #define IO_BANK0_GPIO44_CTRL_INOVER_BITS   _u(0x00030000)
5993 #define IO_BANK0_GPIO44_CTRL_INOVER_MSB    _u(17)
5994 #define IO_BANK0_GPIO44_CTRL_INOVER_LSB    _u(16)
5995 #define IO_BANK0_GPIO44_CTRL_INOVER_ACCESS "RW"
5996 #define IO_BANK0_GPIO44_CTRL_INOVER_VALUE_NORMAL _u(0x0)
5997 #define IO_BANK0_GPIO44_CTRL_INOVER_VALUE_INVERT _u(0x1)
5998 #define IO_BANK0_GPIO44_CTRL_INOVER_VALUE_LOW _u(0x2)
5999 #define IO_BANK0_GPIO44_CTRL_INOVER_VALUE_HIGH _u(0x3)
6000 // -----------------------------------------------------------------------------
6001 // Field       : IO_BANK0_GPIO44_CTRL_OEOVER
6002 //               0x0 -> drive output enable from peripheral signal selected by funcsel
6003 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
6004 //               0x2 -> disable output
6005 //               0x3 -> enable output
6006 #define IO_BANK0_GPIO44_CTRL_OEOVER_RESET  _u(0x0)
6007 #define IO_BANK0_GPIO44_CTRL_OEOVER_BITS   _u(0x0000c000)
6008 #define IO_BANK0_GPIO44_CTRL_OEOVER_MSB    _u(15)
6009 #define IO_BANK0_GPIO44_CTRL_OEOVER_LSB    _u(14)
6010 #define IO_BANK0_GPIO44_CTRL_OEOVER_ACCESS "RW"
6011 #define IO_BANK0_GPIO44_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
6012 #define IO_BANK0_GPIO44_CTRL_OEOVER_VALUE_INVERT _u(0x1)
6013 #define IO_BANK0_GPIO44_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
6014 #define IO_BANK0_GPIO44_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
6015 // -----------------------------------------------------------------------------
6016 // Field       : IO_BANK0_GPIO44_CTRL_OUTOVER
6017 //               0x0 -> drive output from peripheral signal selected by funcsel
6018 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
6019 //               0x2 -> drive output low
6020 //               0x3 -> drive output high
6021 #define IO_BANK0_GPIO44_CTRL_OUTOVER_RESET  _u(0x0)
6022 #define IO_BANK0_GPIO44_CTRL_OUTOVER_BITS   _u(0x00003000)
6023 #define IO_BANK0_GPIO44_CTRL_OUTOVER_MSB    _u(13)
6024 #define IO_BANK0_GPIO44_CTRL_OUTOVER_LSB    _u(12)
6025 #define IO_BANK0_GPIO44_CTRL_OUTOVER_ACCESS "RW"
6026 #define IO_BANK0_GPIO44_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
6027 #define IO_BANK0_GPIO44_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
6028 #define IO_BANK0_GPIO44_CTRL_OUTOVER_VALUE_LOW _u(0x2)
6029 #define IO_BANK0_GPIO44_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
6030 // -----------------------------------------------------------------------------
6031 // Field       : IO_BANK0_GPIO44_CTRL_FUNCSEL
6032 // Description : 0-31 -> selects pin function according to the gpio table
6033 //               31 == NULL
6034 //               0x01 -> spi1_rx
6035 //               0x02 -> uart0_tx
6036 //               0x03 -> i2c0_sda
6037 //               0x04 -> pwm_a_10
6038 //               0x05 -> siob_proc_44
6039 //               0x06 -> pio0_44
6040 //               0x07 -> pio1_44
6041 //               0x08 -> pio2_44
6042 //               0x0a -> usb_muxing_vbus_en
6043 //               0x1f -> null
6044 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_RESET  _u(0x1f)
6045 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_BITS   _u(0x0000001f)
6046 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_MSB    _u(4)
6047 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_LSB    _u(0)
6048 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_ACCESS "RW"
6049 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_VALUE_SPI1_RX _u(0x01)
6050 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_VALUE_UART0_TX _u(0x02)
6051 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_VALUE_I2C0_SDA _u(0x03)
6052 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_VALUE_PWM_A_10 _u(0x04)
6053 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_VALUE_SIOB_PROC_44 _u(0x05)
6054 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_VALUE_PIO0_44 _u(0x06)
6055 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_VALUE_PIO1_44 _u(0x07)
6056 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_VALUE_PIO2_44 _u(0x08)
6057 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
6058 #define IO_BANK0_GPIO44_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
6059 // =============================================================================
6060 // Register    : IO_BANK0_GPIO45_STATUS
6061 #define IO_BANK0_GPIO45_STATUS_OFFSET _u(0x00000168)
6062 #define IO_BANK0_GPIO45_STATUS_BITS   _u(0x04022200)
6063 #define IO_BANK0_GPIO45_STATUS_RESET  _u(0x00000000)
6064 // -----------------------------------------------------------------------------
6065 // Field       : IO_BANK0_GPIO45_STATUS_IRQTOPROC
6066 // Description : interrupt to processors, after override is applied
6067 #define IO_BANK0_GPIO45_STATUS_IRQTOPROC_RESET  _u(0x0)
6068 #define IO_BANK0_GPIO45_STATUS_IRQTOPROC_BITS   _u(0x04000000)
6069 #define IO_BANK0_GPIO45_STATUS_IRQTOPROC_MSB    _u(26)
6070 #define IO_BANK0_GPIO45_STATUS_IRQTOPROC_LSB    _u(26)
6071 #define IO_BANK0_GPIO45_STATUS_IRQTOPROC_ACCESS "RO"
6072 // -----------------------------------------------------------------------------
6073 // Field       : IO_BANK0_GPIO45_STATUS_INFROMPAD
6074 // Description : input signal from pad, before filtering and override are
6075 //               applied
6076 #define IO_BANK0_GPIO45_STATUS_INFROMPAD_RESET  _u(0x0)
6077 #define IO_BANK0_GPIO45_STATUS_INFROMPAD_BITS   _u(0x00020000)
6078 #define IO_BANK0_GPIO45_STATUS_INFROMPAD_MSB    _u(17)
6079 #define IO_BANK0_GPIO45_STATUS_INFROMPAD_LSB    _u(17)
6080 #define IO_BANK0_GPIO45_STATUS_INFROMPAD_ACCESS "RO"
6081 // -----------------------------------------------------------------------------
6082 // Field       : IO_BANK0_GPIO45_STATUS_OETOPAD
6083 // Description : output enable to pad after register override is applied
6084 #define IO_BANK0_GPIO45_STATUS_OETOPAD_RESET  _u(0x0)
6085 #define IO_BANK0_GPIO45_STATUS_OETOPAD_BITS   _u(0x00002000)
6086 #define IO_BANK0_GPIO45_STATUS_OETOPAD_MSB    _u(13)
6087 #define IO_BANK0_GPIO45_STATUS_OETOPAD_LSB    _u(13)
6088 #define IO_BANK0_GPIO45_STATUS_OETOPAD_ACCESS "RO"
6089 // -----------------------------------------------------------------------------
6090 // Field       : IO_BANK0_GPIO45_STATUS_OUTTOPAD
6091 // Description : output signal to pad after register override is applied
6092 #define IO_BANK0_GPIO45_STATUS_OUTTOPAD_RESET  _u(0x0)
6093 #define IO_BANK0_GPIO45_STATUS_OUTTOPAD_BITS   _u(0x00000200)
6094 #define IO_BANK0_GPIO45_STATUS_OUTTOPAD_MSB    _u(9)
6095 #define IO_BANK0_GPIO45_STATUS_OUTTOPAD_LSB    _u(9)
6096 #define IO_BANK0_GPIO45_STATUS_OUTTOPAD_ACCESS "RO"
6097 // =============================================================================
6098 // Register    : IO_BANK0_GPIO45_CTRL
6099 #define IO_BANK0_GPIO45_CTRL_OFFSET _u(0x0000016c)
6100 #define IO_BANK0_GPIO45_CTRL_BITS   _u(0x3003f01f)
6101 #define IO_BANK0_GPIO45_CTRL_RESET  _u(0x0000001f)
6102 // -----------------------------------------------------------------------------
6103 // Field       : IO_BANK0_GPIO45_CTRL_IRQOVER
6104 //               0x0 -> don't invert the interrupt
6105 //               0x1 -> invert the interrupt
6106 //               0x2 -> drive interrupt low
6107 //               0x3 -> drive interrupt high
6108 #define IO_BANK0_GPIO45_CTRL_IRQOVER_RESET  _u(0x0)
6109 #define IO_BANK0_GPIO45_CTRL_IRQOVER_BITS   _u(0x30000000)
6110 #define IO_BANK0_GPIO45_CTRL_IRQOVER_MSB    _u(29)
6111 #define IO_BANK0_GPIO45_CTRL_IRQOVER_LSB    _u(28)
6112 #define IO_BANK0_GPIO45_CTRL_IRQOVER_ACCESS "RW"
6113 #define IO_BANK0_GPIO45_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
6114 #define IO_BANK0_GPIO45_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
6115 #define IO_BANK0_GPIO45_CTRL_IRQOVER_VALUE_LOW _u(0x2)
6116 #define IO_BANK0_GPIO45_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
6117 // -----------------------------------------------------------------------------
6118 // Field       : IO_BANK0_GPIO45_CTRL_INOVER
6119 //               0x0 -> don't invert the peri input
6120 //               0x1 -> invert the peri input
6121 //               0x2 -> drive peri input low
6122 //               0x3 -> drive peri input high
6123 #define IO_BANK0_GPIO45_CTRL_INOVER_RESET  _u(0x0)
6124 #define IO_BANK0_GPIO45_CTRL_INOVER_BITS   _u(0x00030000)
6125 #define IO_BANK0_GPIO45_CTRL_INOVER_MSB    _u(17)
6126 #define IO_BANK0_GPIO45_CTRL_INOVER_LSB    _u(16)
6127 #define IO_BANK0_GPIO45_CTRL_INOVER_ACCESS "RW"
6128 #define IO_BANK0_GPIO45_CTRL_INOVER_VALUE_NORMAL _u(0x0)
6129 #define IO_BANK0_GPIO45_CTRL_INOVER_VALUE_INVERT _u(0x1)
6130 #define IO_BANK0_GPIO45_CTRL_INOVER_VALUE_LOW _u(0x2)
6131 #define IO_BANK0_GPIO45_CTRL_INOVER_VALUE_HIGH _u(0x3)
6132 // -----------------------------------------------------------------------------
6133 // Field       : IO_BANK0_GPIO45_CTRL_OEOVER
6134 //               0x0 -> drive output enable from peripheral signal selected by funcsel
6135 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
6136 //               0x2 -> disable output
6137 //               0x3 -> enable output
6138 #define IO_BANK0_GPIO45_CTRL_OEOVER_RESET  _u(0x0)
6139 #define IO_BANK0_GPIO45_CTRL_OEOVER_BITS   _u(0x0000c000)
6140 #define IO_BANK0_GPIO45_CTRL_OEOVER_MSB    _u(15)
6141 #define IO_BANK0_GPIO45_CTRL_OEOVER_LSB    _u(14)
6142 #define IO_BANK0_GPIO45_CTRL_OEOVER_ACCESS "RW"
6143 #define IO_BANK0_GPIO45_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
6144 #define IO_BANK0_GPIO45_CTRL_OEOVER_VALUE_INVERT _u(0x1)
6145 #define IO_BANK0_GPIO45_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
6146 #define IO_BANK0_GPIO45_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
6147 // -----------------------------------------------------------------------------
6148 // Field       : IO_BANK0_GPIO45_CTRL_OUTOVER
6149 //               0x0 -> drive output from peripheral signal selected by funcsel
6150 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
6151 //               0x2 -> drive output low
6152 //               0x3 -> drive output high
6153 #define IO_BANK0_GPIO45_CTRL_OUTOVER_RESET  _u(0x0)
6154 #define IO_BANK0_GPIO45_CTRL_OUTOVER_BITS   _u(0x00003000)
6155 #define IO_BANK0_GPIO45_CTRL_OUTOVER_MSB    _u(13)
6156 #define IO_BANK0_GPIO45_CTRL_OUTOVER_LSB    _u(12)
6157 #define IO_BANK0_GPIO45_CTRL_OUTOVER_ACCESS "RW"
6158 #define IO_BANK0_GPIO45_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
6159 #define IO_BANK0_GPIO45_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
6160 #define IO_BANK0_GPIO45_CTRL_OUTOVER_VALUE_LOW _u(0x2)
6161 #define IO_BANK0_GPIO45_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
6162 // -----------------------------------------------------------------------------
6163 // Field       : IO_BANK0_GPIO45_CTRL_FUNCSEL
6164 // Description : 0-31 -> selects pin function according to the gpio table
6165 //               31 == NULL
6166 //               0x01 -> spi1_ss_n
6167 //               0x02 -> uart0_rx
6168 //               0x03 -> i2c0_scl
6169 //               0x04 -> pwm_b_10
6170 //               0x05 -> siob_proc_45
6171 //               0x06 -> pio0_45
6172 //               0x07 -> pio1_45
6173 //               0x08 -> pio2_45
6174 //               0x0a -> usb_muxing_overcurr_detect
6175 //               0x1f -> null
6176 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_RESET  _u(0x1f)
6177 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_BITS   _u(0x0000001f)
6178 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_MSB    _u(4)
6179 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_LSB    _u(0)
6180 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_ACCESS "RW"
6181 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_VALUE_SPI1_SS_N _u(0x01)
6182 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_VALUE_UART0_RX _u(0x02)
6183 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_VALUE_I2C0_SCL _u(0x03)
6184 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_VALUE_PWM_B_10 _u(0x04)
6185 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_VALUE_SIOB_PROC_45 _u(0x05)
6186 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_VALUE_PIO0_45 _u(0x06)
6187 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_VALUE_PIO1_45 _u(0x07)
6188 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_VALUE_PIO2_45 _u(0x08)
6189 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_VALUE_USB_MUXING_OVERCURR_DETECT _u(0x0a)
6190 #define IO_BANK0_GPIO45_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
6191 // =============================================================================
6192 // Register    : IO_BANK0_GPIO46_STATUS
6193 #define IO_BANK0_GPIO46_STATUS_OFFSET _u(0x00000170)
6194 #define IO_BANK0_GPIO46_STATUS_BITS   _u(0x04022200)
6195 #define IO_BANK0_GPIO46_STATUS_RESET  _u(0x00000000)
6196 // -----------------------------------------------------------------------------
6197 // Field       : IO_BANK0_GPIO46_STATUS_IRQTOPROC
6198 // Description : interrupt to processors, after override is applied
6199 #define IO_BANK0_GPIO46_STATUS_IRQTOPROC_RESET  _u(0x0)
6200 #define IO_BANK0_GPIO46_STATUS_IRQTOPROC_BITS   _u(0x04000000)
6201 #define IO_BANK0_GPIO46_STATUS_IRQTOPROC_MSB    _u(26)
6202 #define IO_BANK0_GPIO46_STATUS_IRQTOPROC_LSB    _u(26)
6203 #define IO_BANK0_GPIO46_STATUS_IRQTOPROC_ACCESS "RO"
6204 // -----------------------------------------------------------------------------
6205 // Field       : IO_BANK0_GPIO46_STATUS_INFROMPAD
6206 // Description : input signal from pad, before filtering and override are
6207 //               applied
6208 #define IO_BANK0_GPIO46_STATUS_INFROMPAD_RESET  _u(0x0)
6209 #define IO_BANK0_GPIO46_STATUS_INFROMPAD_BITS   _u(0x00020000)
6210 #define IO_BANK0_GPIO46_STATUS_INFROMPAD_MSB    _u(17)
6211 #define IO_BANK0_GPIO46_STATUS_INFROMPAD_LSB    _u(17)
6212 #define IO_BANK0_GPIO46_STATUS_INFROMPAD_ACCESS "RO"
6213 // -----------------------------------------------------------------------------
6214 // Field       : IO_BANK0_GPIO46_STATUS_OETOPAD
6215 // Description : output enable to pad after register override is applied
6216 #define IO_BANK0_GPIO46_STATUS_OETOPAD_RESET  _u(0x0)
6217 #define IO_BANK0_GPIO46_STATUS_OETOPAD_BITS   _u(0x00002000)
6218 #define IO_BANK0_GPIO46_STATUS_OETOPAD_MSB    _u(13)
6219 #define IO_BANK0_GPIO46_STATUS_OETOPAD_LSB    _u(13)
6220 #define IO_BANK0_GPIO46_STATUS_OETOPAD_ACCESS "RO"
6221 // -----------------------------------------------------------------------------
6222 // Field       : IO_BANK0_GPIO46_STATUS_OUTTOPAD
6223 // Description : output signal to pad after register override is applied
6224 #define IO_BANK0_GPIO46_STATUS_OUTTOPAD_RESET  _u(0x0)
6225 #define IO_BANK0_GPIO46_STATUS_OUTTOPAD_BITS   _u(0x00000200)
6226 #define IO_BANK0_GPIO46_STATUS_OUTTOPAD_MSB    _u(9)
6227 #define IO_BANK0_GPIO46_STATUS_OUTTOPAD_LSB    _u(9)
6228 #define IO_BANK0_GPIO46_STATUS_OUTTOPAD_ACCESS "RO"
6229 // =============================================================================
6230 // Register    : IO_BANK0_GPIO46_CTRL
6231 #define IO_BANK0_GPIO46_CTRL_OFFSET _u(0x00000174)
6232 #define IO_BANK0_GPIO46_CTRL_BITS   _u(0x3003f01f)
6233 #define IO_BANK0_GPIO46_CTRL_RESET  _u(0x0000001f)
6234 // -----------------------------------------------------------------------------
6235 // Field       : IO_BANK0_GPIO46_CTRL_IRQOVER
6236 //               0x0 -> don't invert the interrupt
6237 //               0x1 -> invert the interrupt
6238 //               0x2 -> drive interrupt low
6239 //               0x3 -> drive interrupt high
6240 #define IO_BANK0_GPIO46_CTRL_IRQOVER_RESET  _u(0x0)
6241 #define IO_BANK0_GPIO46_CTRL_IRQOVER_BITS   _u(0x30000000)
6242 #define IO_BANK0_GPIO46_CTRL_IRQOVER_MSB    _u(29)
6243 #define IO_BANK0_GPIO46_CTRL_IRQOVER_LSB    _u(28)
6244 #define IO_BANK0_GPIO46_CTRL_IRQOVER_ACCESS "RW"
6245 #define IO_BANK0_GPIO46_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
6246 #define IO_BANK0_GPIO46_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
6247 #define IO_BANK0_GPIO46_CTRL_IRQOVER_VALUE_LOW _u(0x2)
6248 #define IO_BANK0_GPIO46_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
6249 // -----------------------------------------------------------------------------
6250 // Field       : IO_BANK0_GPIO46_CTRL_INOVER
6251 //               0x0 -> don't invert the peri input
6252 //               0x1 -> invert the peri input
6253 //               0x2 -> drive peri input low
6254 //               0x3 -> drive peri input high
6255 #define IO_BANK0_GPIO46_CTRL_INOVER_RESET  _u(0x0)
6256 #define IO_BANK0_GPIO46_CTRL_INOVER_BITS   _u(0x00030000)
6257 #define IO_BANK0_GPIO46_CTRL_INOVER_MSB    _u(17)
6258 #define IO_BANK0_GPIO46_CTRL_INOVER_LSB    _u(16)
6259 #define IO_BANK0_GPIO46_CTRL_INOVER_ACCESS "RW"
6260 #define IO_BANK0_GPIO46_CTRL_INOVER_VALUE_NORMAL _u(0x0)
6261 #define IO_BANK0_GPIO46_CTRL_INOVER_VALUE_INVERT _u(0x1)
6262 #define IO_BANK0_GPIO46_CTRL_INOVER_VALUE_LOW _u(0x2)
6263 #define IO_BANK0_GPIO46_CTRL_INOVER_VALUE_HIGH _u(0x3)
6264 // -----------------------------------------------------------------------------
6265 // Field       : IO_BANK0_GPIO46_CTRL_OEOVER
6266 //               0x0 -> drive output enable from peripheral signal selected by funcsel
6267 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
6268 //               0x2 -> disable output
6269 //               0x3 -> enable output
6270 #define IO_BANK0_GPIO46_CTRL_OEOVER_RESET  _u(0x0)
6271 #define IO_BANK0_GPIO46_CTRL_OEOVER_BITS   _u(0x0000c000)
6272 #define IO_BANK0_GPIO46_CTRL_OEOVER_MSB    _u(15)
6273 #define IO_BANK0_GPIO46_CTRL_OEOVER_LSB    _u(14)
6274 #define IO_BANK0_GPIO46_CTRL_OEOVER_ACCESS "RW"
6275 #define IO_BANK0_GPIO46_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
6276 #define IO_BANK0_GPIO46_CTRL_OEOVER_VALUE_INVERT _u(0x1)
6277 #define IO_BANK0_GPIO46_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
6278 #define IO_BANK0_GPIO46_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
6279 // -----------------------------------------------------------------------------
6280 // Field       : IO_BANK0_GPIO46_CTRL_OUTOVER
6281 //               0x0 -> drive output from peripheral signal selected by funcsel
6282 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
6283 //               0x2 -> drive output low
6284 //               0x3 -> drive output high
6285 #define IO_BANK0_GPIO46_CTRL_OUTOVER_RESET  _u(0x0)
6286 #define IO_BANK0_GPIO46_CTRL_OUTOVER_BITS   _u(0x00003000)
6287 #define IO_BANK0_GPIO46_CTRL_OUTOVER_MSB    _u(13)
6288 #define IO_BANK0_GPIO46_CTRL_OUTOVER_LSB    _u(12)
6289 #define IO_BANK0_GPIO46_CTRL_OUTOVER_ACCESS "RW"
6290 #define IO_BANK0_GPIO46_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
6291 #define IO_BANK0_GPIO46_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
6292 #define IO_BANK0_GPIO46_CTRL_OUTOVER_VALUE_LOW _u(0x2)
6293 #define IO_BANK0_GPIO46_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
6294 // -----------------------------------------------------------------------------
6295 // Field       : IO_BANK0_GPIO46_CTRL_FUNCSEL
6296 // Description : 0-31 -> selects pin function according to the gpio table
6297 //               31 == NULL
6298 //               0x01 -> spi1_sclk
6299 //               0x02 -> uart0_cts
6300 //               0x03 -> i2c1_sda
6301 //               0x04 -> pwm_a_11
6302 //               0x05 -> siob_proc_46
6303 //               0x06 -> pio0_46
6304 //               0x07 -> pio1_46
6305 //               0x08 -> pio2_46
6306 //               0x0a -> usb_muxing_vbus_detect
6307 //               0x0b -> uart0_tx
6308 //               0x1f -> null
6309 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_RESET  _u(0x1f)
6310 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_BITS   _u(0x0000001f)
6311 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_MSB    _u(4)
6312 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_LSB    _u(0)
6313 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_ACCESS "RW"
6314 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_VALUE_SPI1_SCLK _u(0x01)
6315 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_VALUE_UART0_CTS _u(0x02)
6316 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_VALUE_I2C1_SDA _u(0x03)
6317 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_VALUE_PWM_A_11 _u(0x04)
6318 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_VALUE_SIOB_PROC_46 _u(0x05)
6319 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_VALUE_PIO0_46 _u(0x06)
6320 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_VALUE_PIO1_46 _u(0x07)
6321 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_VALUE_PIO2_46 _u(0x08)
6322 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_DETECT _u(0x0a)
6323 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_VALUE_UART0_TX _u(0x0b)
6324 #define IO_BANK0_GPIO46_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
6325 // =============================================================================
6326 // Register    : IO_BANK0_GPIO47_STATUS
6327 #define IO_BANK0_GPIO47_STATUS_OFFSET _u(0x00000178)
6328 #define IO_BANK0_GPIO47_STATUS_BITS   _u(0x04022200)
6329 #define IO_BANK0_GPIO47_STATUS_RESET  _u(0x00000000)
6330 // -----------------------------------------------------------------------------
6331 // Field       : IO_BANK0_GPIO47_STATUS_IRQTOPROC
6332 // Description : interrupt to processors, after override is applied
6333 #define IO_BANK0_GPIO47_STATUS_IRQTOPROC_RESET  _u(0x0)
6334 #define IO_BANK0_GPIO47_STATUS_IRQTOPROC_BITS   _u(0x04000000)
6335 #define IO_BANK0_GPIO47_STATUS_IRQTOPROC_MSB    _u(26)
6336 #define IO_BANK0_GPIO47_STATUS_IRQTOPROC_LSB    _u(26)
6337 #define IO_BANK0_GPIO47_STATUS_IRQTOPROC_ACCESS "RO"
6338 // -----------------------------------------------------------------------------
6339 // Field       : IO_BANK0_GPIO47_STATUS_INFROMPAD
6340 // Description : input signal from pad, before filtering and override are
6341 //               applied
6342 #define IO_BANK0_GPIO47_STATUS_INFROMPAD_RESET  _u(0x0)
6343 #define IO_BANK0_GPIO47_STATUS_INFROMPAD_BITS   _u(0x00020000)
6344 #define IO_BANK0_GPIO47_STATUS_INFROMPAD_MSB    _u(17)
6345 #define IO_BANK0_GPIO47_STATUS_INFROMPAD_LSB    _u(17)
6346 #define IO_BANK0_GPIO47_STATUS_INFROMPAD_ACCESS "RO"
6347 // -----------------------------------------------------------------------------
6348 // Field       : IO_BANK0_GPIO47_STATUS_OETOPAD
6349 // Description : output enable to pad after register override is applied
6350 #define IO_BANK0_GPIO47_STATUS_OETOPAD_RESET  _u(0x0)
6351 #define IO_BANK0_GPIO47_STATUS_OETOPAD_BITS   _u(0x00002000)
6352 #define IO_BANK0_GPIO47_STATUS_OETOPAD_MSB    _u(13)
6353 #define IO_BANK0_GPIO47_STATUS_OETOPAD_LSB    _u(13)
6354 #define IO_BANK0_GPIO47_STATUS_OETOPAD_ACCESS "RO"
6355 // -----------------------------------------------------------------------------
6356 // Field       : IO_BANK0_GPIO47_STATUS_OUTTOPAD
6357 // Description : output signal to pad after register override is applied
6358 #define IO_BANK0_GPIO47_STATUS_OUTTOPAD_RESET  _u(0x0)
6359 #define IO_BANK0_GPIO47_STATUS_OUTTOPAD_BITS   _u(0x00000200)
6360 #define IO_BANK0_GPIO47_STATUS_OUTTOPAD_MSB    _u(9)
6361 #define IO_BANK0_GPIO47_STATUS_OUTTOPAD_LSB    _u(9)
6362 #define IO_BANK0_GPIO47_STATUS_OUTTOPAD_ACCESS "RO"
6363 // =============================================================================
6364 // Register    : IO_BANK0_GPIO47_CTRL
6365 #define IO_BANK0_GPIO47_CTRL_OFFSET _u(0x0000017c)
6366 #define IO_BANK0_GPIO47_CTRL_BITS   _u(0x3003f01f)
6367 #define IO_BANK0_GPIO47_CTRL_RESET  _u(0x0000001f)
6368 // -----------------------------------------------------------------------------
6369 // Field       : IO_BANK0_GPIO47_CTRL_IRQOVER
6370 //               0x0 -> don't invert the interrupt
6371 //               0x1 -> invert the interrupt
6372 //               0x2 -> drive interrupt low
6373 //               0x3 -> drive interrupt high
6374 #define IO_BANK0_GPIO47_CTRL_IRQOVER_RESET  _u(0x0)
6375 #define IO_BANK0_GPIO47_CTRL_IRQOVER_BITS   _u(0x30000000)
6376 #define IO_BANK0_GPIO47_CTRL_IRQOVER_MSB    _u(29)
6377 #define IO_BANK0_GPIO47_CTRL_IRQOVER_LSB    _u(28)
6378 #define IO_BANK0_GPIO47_CTRL_IRQOVER_ACCESS "RW"
6379 #define IO_BANK0_GPIO47_CTRL_IRQOVER_VALUE_NORMAL _u(0x0)
6380 #define IO_BANK0_GPIO47_CTRL_IRQOVER_VALUE_INVERT _u(0x1)
6381 #define IO_BANK0_GPIO47_CTRL_IRQOVER_VALUE_LOW _u(0x2)
6382 #define IO_BANK0_GPIO47_CTRL_IRQOVER_VALUE_HIGH _u(0x3)
6383 // -----------------------------------------------------------------------------
6384 // Field       : IO_BANK0_GPIO47_CTRL_INOVER
6385 //               0x0 -> don't invert the peri input
6386 //               0x1 -> invert the peri input
6387 //               0x2 -> drive peri input low
6388 //               0x3 -> drive peri input high
6389 #define IO_BANK0_GPIO47_CTRL_INOVER_RESET  _u(0x0)
6390 #define IO_BANK0_GPIO47_CTRL_INOVER_BITS   _u(0x00030000)
6391 #define IO_BANK0_GPIO47_CTRL_INOVER_MSB    _u(17)
6392 #define IO_BANK0_GPIO47_CTRL_INOVER_LSB    _u(16)
6393 #define IO_BANK0_GPIO47_CTRL_INOVER_ACCESS "RW"
6394 #define IO_BANK0_GPIO47_CTRL_INOVER_VALUE_NORMAL _u(0x0)
6395 #define IO_BANK0_GPIO47_CTRL_INOVER_VALUE_INVERT _u(0x1)
6396 #define IO_BANK0_GPIO47_CTRL_INOVER_VALUE_LOW _u(0x2)
6397 #define IO_BANK0_GPIO47_CTRL_INOVER_VALUE_HIGH _u(0x3)
6398 // -----------------------------------------------------------------------------
6399 // Field       : IO_BANK0_GPIO47_CTRL_OEOVER
6400 //               0x0 -> drive output enable from peripheral signal selected by funcsel
6401 //               0x1 -> drive output enable from inverse of peripheral signal selected by funcsel
6402 //               0x2 -> disable output
6403 //               0x3 -> enable output
6404 #define IO_BANK0_GPIO47_CTRL_OEOVER_RESET  _u(0x0)
6405 #define IO_BANK0_GPIO47_CTRL_OEOVER_BITS   _u(0x0000c000)
6406 #define IO_BANK0_GPIO47_CTRL_OEOVER_MSB    _u(15)
6407 #define IO_BANK0_GPIO47_CTRL_OEOVER_LSB    _u(14)
6408 #define IO_BANK0_GPIO47_CTRL_OEOVER_ACCESS "RW"
6409 #define IO_BANK0_GPIO47_CTRL_OEOVER_VALUE_NORMAL _u(0x0)
6410 #define IO_BANK0_GPIO47_CTRL_OEOVER_VALUE_INVERT _u(0x1)
6411 #define IO_BANK0_GPIO47_CTRL_OEOVER_VALUE_DISABLE _u(0x2)
6412 #define IO_BANK0_GPIO47_CTRL_OEOVER_VALUE_ENABLE _u(0x3)
6413 // -----------------------------------------------------------------------------
6414 // Field       : IO_BANK0_GPIO47_CTRL_OUTOVER
6415 //               0x0 -> drive output from peripheral signal selected by funcsel
6416 //               0x1 -> drive output from inverse of peripheral signal selected by funcsel
6417 //               0x2 -> drive output low
6418 //               0x3 -> drive output high
6419 #define IO_BANK0_GPIO47_CTRL_OUTOVER_RESET  _u(0x0)
6420 #define IO_BANK0_GPIO47_CTRL_OUTOVER_BITS   _u(0x00003000)
6421 #define IO_BANK0_GPIO47_CTRL_OUTOVER_MSB    _u(13)
6422 #define IO_BANK0_GPIO47_CTRL_OUTOVER_LSB    _u(12)
6423 #define IO_BANK0_GPIO47_CTRL_OUTOVER_ACCESS "RW"
6424 #define IO_BANK0_GPIO47_CTRL_OUTOVER_VALUE_NORMAL _u(0x0)
6425 #define IO_BANK0_GPIO47_CTRL_OUTOVER_VALUE_INVERT _u(0x1)
6426 #define IO_BANK0_GPIO47_CTRL_OUTOVER_VALUE_LOW _u(0x2)
6427 #define IO_BANK0_GPIO47_CTRL_OUTOVER_VALUE_HIGH _u(0x3)
6428 // -----------------------------------------------------------------------------
6429 // Field       : IO_BANK0_GPIO47_CTRL_FUNCSEL
6430 // Description : 0-31 -> selects pin function according to the gpio table
6431 //               31 == NULL
6432 //               0x01 -> spi1_tx
6433 //               0x02 -> uart0_rts
6434 //               0x03 -> i2c1_scl
6435 //               0x04 -> pwm_b_11
6436 //               0x05 -> siob_proc_47
6437 //               0x06 -> pio0_47
6438 //               0x07 -> pio1_47
6439 //               0x08 -> pio2_47
6440 //               0x09 -> xip_ss_n_1
6441 //               0x0a -> usb_muxing_vbus_en
6442 //               0x0b -> uart0_rx
6443 //               0x1f -> null
6444 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_RESET  _u(0x1f)
6445 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_BITS   _u(0x0000001f)
6446 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_MSB    _u(4)
6447 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_LSB    _u(0)
6448 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_ACCESS "RW"
6449 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_VALUE_SPI1_TX _u(0x01)
6450 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_VALUE_UART0_RTS _u(0x02)
6451 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_VALUE_I2C1_SCL _u(0x03)
6452 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_VALUE_PWM_B_11 _u(0x04)
6453 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_VALUE_SIOB_PROC_47 _u(0x05)
6454 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_VALUE_PIO0_47 _u(0x06)
6455 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_VALUE_PIO1_47 _u(0x07)
6456 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_VALUE_PIO2_47 _u(0x08)
6457 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_VALUE_XIP_SS_N_1 _u(0x09)
6458 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_VALUE_USB_MUXING_VBUS_EN _u(0x0a)
6459 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_VALUE_UART0_RX _u(0x0b)
6460 #define IO_BANK0_GPIO47_CTRL_FUNCSEL_VALUE_NULL _u(0x1f)
6461 // =============================================================================
6462 // Register    : IO_BANK0_IRQSUMMARY_PROC0_SECURE0
6463 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_OFFSET _u(0x00000200)
6464 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_BITS   _u(0xffffffff)
6465 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_RESET  _u(0x00000000)
6466 // -----------------------------------------------------------------------------
6467 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO31
6468 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO31_RESET  _u(0x0)
6469 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO31_BITS   _u(0x80000000)
6470 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO31_MSB    _u(31)
6471 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO31_LSB    _u(31)
6472 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO31_ACCESS "RO"
6473 // -----------------------------------------------------------------------------
6474 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO30
6475 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO30_RESET  _u(0x0)
6476 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO30_BITS   _u(0x40000000)
6477 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO30_MSB    _u(30)
6478 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO30_LSB    _u(30)
6479 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO30_ACCESS "RO"
6480 // -----------------------------------------------------------------------------
6481 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO29
6482 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO29_RESET  _u(0x0)
6483 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO29_BITS   _u(0x20000000)
6484 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO29_MSB    _u(29)
6485 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO29_LSB    _u(29)
6486 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO29_ACCESS "RO"
6487 // -----------------------------------------------------------------------------
6488 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO28
6489 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO28_RESET  _u(0x0)
6490 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO28_BITS   _u(0x10000000)
6491 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO28_MSB    _u(28)
6492 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO28_LSB    _u(28)
6493 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO28_ACCESS "RO"
6494 // -----------------------------------------------------------------------------
6495 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO27
6496 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO27_RESET  _u(0x0)
6497 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO27_BITS   _u(0x08000000)
6498 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO27_MSB    _u(27)
6499 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO27_LSB    _u(27)
6500 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO27_ACCESS "RO"
6501 // -----------------------------------------------------------------------------
6502 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO26
6503 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO26_RESET  _u(0x0)
6504 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO26_BITS   _u(0x04000000)
6505 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO26_MSB    _u(26)
6506 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO26_LSB    _u(26)
6507 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO26_ACCESS "RO"
6508 // -----------------------------------------------------------------------------
6509 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO25
6510 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO25_RESET  _u(0x0)
6511 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO25_BITS   _u(0x02000000)
6512 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO25_MSB    _u(25)
6513 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO25_LSB    _u(25)
6514 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO25_ACCESS "RO"
6515 // -----------------------------------------------------------------------------
6516 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO24
6517 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO24_RESET  _u(0x0)
6518 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO24_BITS   _u(0x01000000)
6519 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO24_MSB    _u(24)
6520 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO24_LSB    _u(24)
6521 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO24_ACCESS "RO"
6522 // -----------------------------------------------------------------------------
6523 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO23
6524 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO23_RESET  _u(0x0)
6525 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO23_BITS   _u(0x00800000)
6526 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO23_MSB    _u(23)
6527 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO23_LSB    _u(23)
6528 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO23_ACCESS "RO"
6529 // -----------------------------------------------------------------------------
6530 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO22
6531 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO22_RESET  _u(0x0)
6532 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO22_BITS   _u(0x00400000)
6533 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO22_MSB    _u(22)
6534 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO22_LSB    _u(22)
6535 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO22_ACCESS "RO"
6536 // -----------------------------------------------------------------------------
6537 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO21
6538 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO21_RESET  _u(0x0)
6539 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO21_BITS   _u(0x00200000)
6540 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO21_MSB    _u(21)
6541 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO21_LSB    _u(21)
6542 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO21_ACCESS "RO"
6543 // -----------------------------------------------------------------------------
6544 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO20
6545 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO20_RESET  _u(0x0)
6546 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO20_BITS   _u(0x00100000)
6547 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO20_MSB    _u(20)
6548 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO20_LSB    _u(20)
6549 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO20_ACCESS "RO"
6550 // -----------------------------------------------------------------------------
6551 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO19
6552 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO19_RESET  _u(0x0)
6553 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO19_BITS   _u(0x00080000)
6554 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO19_MSB    _u(19)
6555 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO19_LSB    _u(19)
6556 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO19_ACCESS "RO"
6557 // -----------------------------------------------------------------------------
6558 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO18
6559 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO18_RESET  _u(0x0)
6560 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO18_BITS   _u(0x00040000)
6561 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO18_MSB    _u(18)
6562 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO18_LSB    _u(18)
6563 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO18_ACCESS "RO"
6564 // -----------------------------------------------------------------------------
6565 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO17
6566 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO17_RESET  _u(0x0)
6567 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO17_BITS   _u(0x00020000)
6568 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO17_MSB    _u(17)
6569 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO17_LSB    _u(17)
6570 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO17_ACCESS "RO"
6571 // -----------------------------------------------------------------------------
6572 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO16
6573 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO16_RESET  _u(0x0)
6574 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO16_BITS   _u(0x00010000)
6575 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO16_MSB    _u(16)
6576 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO16_LSB    _u(16)
6577 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO16_ACCESS "RO"
6578 // -----------------------------------------------------------------------------
6579 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO15
6580 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO15_RESET  _u(0x0)
6581 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO15_BITS   _u(0x00008000)
6582 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO15_MSB    _u(15)
6583 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO15_LSB    _u(15)
6584 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO15_ACCESS "RO"
6585 // -----------------------------------------------------------------------------
6586 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO14
6587 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO14_RESET  _u(0x0)
6588 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO14_BITS   _u(0x00004000)
6589 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO14_MSB    _u(14)
6590 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO14_LSB    _u(14)
6591 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO14_ACCESS "RO"
6592 // -----------------------------------------------------------------------------
6593 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO13
6594 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO13_RESET  _u(0x0)
6595 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO13_BITS   _u(0x00002000)
6596 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO13_MSB    _u(13)
6597 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO13_LSB    _u(13)
6598 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO13_ACCESS "RO"
6599 // -----------------------------------------------------------------------------
6600 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO12
6601 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO12_RESET  _u(0x0)
6602 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO12_BITS   _u(0x00001000)
6603 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO12_MSB    _u(12)
6604 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO12_LSB    _u(12)
6605 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO12_ACCESS "RO"
6606 // -----------------------------------------------------------------------------
6607 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO11
6608 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO11_RESET  _u(0x0)
6609 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO11_BITS   _u(0x00000800)
6610 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO11_MSB    _u(11)
6611 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO11_LSB    _u(11)
6612 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO11_ACCESS "RO"
6613 // -----------------------------------------------------------------------------
6614 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO10
6615 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO10_RESET  _u(0x0)
6616 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO10_BITS   _u(0x00000400)
6617 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO10_MSB    _u(10)
6618 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO10_LSB    _u(10)
6619 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO10_ACCESS "RO"
6620 // -----------------------------------------------------------------------------
6621 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO9
6622 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO9_RESET  _u(0x0)
6623 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO9_BITS   _u(0x00000200)
6624 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO9_MSB    _u(9)
6625 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO9_LSB    _u(9)
6626 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO9_ACCESS "RO"
6627 // -----------------------------------------------------------------------------
6628 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO8
6629 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO8_RESET  _u(0x0)
6630 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO8_BITS   _u(0x00000100)
6631 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO8_MSB    _u(8)
6632 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO8_LSB    _u(8)
6633 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO8_ACCESS "RO"
6634 // -----------------------------------------------------------------------------
6635 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO7
6636 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO7_RESET  _u(0x0)
6637 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO7_BITS   _u(0x00000080)
6638 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO7_MSB    _u(7)
6639 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO7_LSB    _u(7)
6640 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO7_ACCESS "RO"
6641 // -----------------------------------------------------------------------------
6642 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO6
6643 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO6_RESET  _u(0x0)
6644 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO6_BITS   _u(0x00000040)
6645 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO6_MSB    _u(6)
6646 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO6_LSB    _u(6)
6647 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO6_ACCESS "RO"
6648 // -----------------------------------------------------------------------------
6649 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO5
6650 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO5_RESET  _u(0x0)
6651 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO5_BITS   _u(0x00000020)
6652 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO5_MSB    _u(5)
6653 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO5_LSB    _u(5)
6654 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO5_ACCESS "RO"
6655 // -----------------------------------------------------------------------------
6656 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO4
6657 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO4_RESET  _u(0x0)
6658 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO4_BITS   _u(0x00000010)
6659 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO4_MSB    _u(4)
6660 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO4_LSB    _u(4)
6661 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO4_ACCESS "RO"
6662 // -----------------------------------------------------------------------------
6663 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO3
6664 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO3_RESET  _u(0x0)
6665 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO3_BITS   _u(0x00000008)
6666 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO3_MSB    _u(3)
6667 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO3_LSB    _u(3)
6668 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO3_ACCESS "RO"
6669 // -----------------------------------------------------------------------------
6670 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO2
6671 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO2_RESET  _u(0x0)
6672 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO2_BITS   _u(0x00000004)
6673 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO2_MSB    _u(2)
6674 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO2_LSB    _u(2)
6675 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO2_ACCESS "RO"
6676 // -----------------------------------------------------------------------------
6677 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO1
6678 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO1_RESET  _u(0x0)
6679 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO1_BITS   _u(0x00000002)
6680 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO1_MSB    _u(1)
6681 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO1_LSB    _u(1)
6682 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO1_ACCESS "RO"
6683 // -----------------------------------------------------------------------------
6684 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO0
6685 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO0_RESET  _u(0x0)
6686 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO0_BITS   _u(0x00000001)
6687 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO0_MSB    _u(0)
6688 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO0_LSB    _u(0)
6689 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE0_GPIO0_ACCESS "RO"
6690 // =============================================================================
6691 // Register    : IO_BANK0_IRQSUMMARY_PROC0_SECURE1
6692 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_OFFSET _u(0x00000204)
6693 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_BITS   _u(0x0000ffff)
6694 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_RESET  _u(0x00000000)
6695 // -----------------------------------------------------------------------------
6696 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO47
6697 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO47_RESET  _u(0x0)
6698 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO47_BITS   _u(0x00008000)
6699 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO47_MSB    _u(15)
6700 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO47_LSB    _u(15)
6701 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO47_ACCESS "RO"
6702 // -----------------------------------------------------------------------------
6703 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO46
6704 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO46_RESET  _u(0x0)
6705 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO46_BITS   _u(0x00004000)
6706 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO46_MSB    _u(14)
6707 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO46_LSB    _u(14)
6708 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO46_ACCESS "RO"
6709 // -----------------------------------------------------------------------------
6710 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO45
6711 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO45_RESET  _u(0x0)
6712 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO45_BITS   _u(0x00002000)
6713 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO45_MSB    _u(13)
6714 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO45_LSB    _u(13)
6715 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO45_ACCESS "RO"
6716 // -----------------------------------------------------------------------------
6717 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO44
6718 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO44_RESET  _u(0x0)
6719 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO44_BITS   _u(0x00001000)
6720 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO44_MSB    _u(12)
6721 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO44_LSB    _u(12)
6722 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO44_ACCESS "RO"
6723 // -----------------------------------------------------------------------------
6724 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO43
6725 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO43_RESET  _u(0x0)
6726 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO43_BITS   _u(0x00000800)
6727 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO43_MSB    _u(11)
6728 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO43_LSB    _u(11)
6729 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO43_ACCESS "RO"
6730 // -----------------------------------------------------------------------------
6731 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO42
6732 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO42_RESET  _u(0x0)
6733 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO42_BITS   _u(0x00000400)
6734 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO42_MSB    _u(10)
6735 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO42_LSB    _u(10)
6736 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO42_ACCESS "RO"
6737 // -----------------------------------------------------------------------------
6738 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO41
6739 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO41_RESET  _u(0x0)
6740 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO41_BITS   _u(0x00000200)
6741 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO41_MSB    _u(9)
6742 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO41_LSB    _u(9)
6743 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO41_ACCESS "RO"
6744 // -----------------------------------------------------------------------------
6745 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO40
6746 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO40_RESET  _u(0x0)
6747 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO40_BITS   _u(0x00000100)
6748 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO40_MSB    _u(8)
6749 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO40_LSB    _u(8)
6750 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO40_ACCESS "RO"
6751 // -----------------------------------------------------------------------------
6752 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO39
6753 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO39_RESET  _u(0x0)
6754 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO39_BITS   _u(0x00000080)
6755 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO39_MSB    _u(7)
6756 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO39_LSB    _u(7)
6757 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO39_ACCESS "RO"
6758 // -----------------------------------------------------------------------------
6759 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO38
6760 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO38_RESET  _u(0x0)
6761 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO38_BITS   _u(0x00000040)
6762 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO38_MSB    _u(6)
6763 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO38_LSB    _u(6)
6764 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO38_ACCESS "RO"
6765 // -----------------------------------------------------------------------------
6766 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO37
6767 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO37_RESET  _u(0x0)
6768 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO37_BITS   _u(0x00000020)
6769 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO37_MSB    _u(5)
6770 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO37_LSB    _u(5)
6771 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO37_ACCESS "RO"
6772 // -----------------------------------------------------------------------------
6773 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO36
6774 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO36_RESET  _u(0x0)
6775 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO36_BITS   _u(0x00000010)
6776 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO36_MSB    _u(4)
6777 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO36_LSB    _u(4)
6778 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO36_ACCESS "RO"
6779 // -----------------------------------------------------------------------------
6780 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO35
6781 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO35_RESET  _u(0x0)
6782 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO35_BITS   _u(0x00000008)
6783 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO35_MSB    _u(3)
6784 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO35_LSB    _u(3)
6785 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO35_ACCESS "RO"
6786 // -----------------------------------------------------------------------------
6787 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO34
6788 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO34_RESET  _u(0x0)
6789 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO34_BITS   _u(0x00000004)
6790 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO34_MSB    _u(2)
6791 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO34_LSB    _u(2)
6792 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO34_ACCESS "RO"
6793 // -----------------------------------------------------------------------------
6794 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO33
6795 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO33_RESET  _u(0x0)
6796 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO33_BITS   _u(0x00000002)
6797 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO33_MSB    _u(1)
6798 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO33_LSB    _u(1)
6799 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO33_ACCESS "RO"
6800 // -----------------------------------------------------------------------------
6801 // Field       : IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO32
6802 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO32_RESET  _u(0x0)
6803 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO32_BITS   _u(0x00000001)
6804 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO32_MSB    _u(0)
6805 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO32_LSB    _u(0)
6806 #define IO_BANK0_IRQSUMMARY_PROC0_SECURE1_GPIO32_ACCESS "RO"
6807 // =============================================================================
6808 // Register    : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0
6809 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_OFFSET _u(0x00000208)
6810 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_BITS   _u(0xffffffff)
6811 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_RESET  _u(0x00000000)
6812 // -----------------------------------------------------------------------------
6813 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO31
6814 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO31_RESET  _u(0x0)
6815 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO31_BITS   _u(0x80000000)
6816 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO31_MSB    _u(31)
6817 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO31_LSB    _u(31)
6818 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO31_ACCESS "RO"
6819 // -----------------------------------------------------------------------------
6820 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO30
6821 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO30_RESET  _u(0x0)
6822 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO30_BITS   _u(0x40000000)
6823 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO30_MSB    _u(30)
6824 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO30_LSB    _u(30)
6825 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO30_ACCESS "RO"
6826 // -----------------------------------------------------------------------------
6827 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO29
6828 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO29_RESET  _u(0x0)
6829 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO29_BITS   _u(0x20000000)
6830 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO29_MSB    _u(29)
6831 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO29_LSB    _u(29)
6832 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO29_ACCESS "RO"
6833 // -----------------------------------------------------------------------------
6834 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO28
6835 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO28_RESET  _u(0x0)
6836 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO28_BITS   _u(0x10000000)
6837 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO28_MSB    _u(28)
6838 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO28_LSB    _u(28)
6839 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO28_ACCESS "RO"
6840 // -----------------------------------------------------------------------------
6841 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO27
6842 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO27_RESET  _u(0x0)
6843 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO27_BITS   _u(0x08000000)
6844 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO27_MSB    _u(27)
6845 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO27_LSB    _u(27)
6846 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO27_ACCESS "RO"
6847 // -----------------------------------------------------------------------------
6848 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO26
6849 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO26_RESET  _u(0x0)
6850 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO26_BITS   _u(0x04000000)
6851 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO26_MSB    _u(26)
6852 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO26_LSB    _u(26)
6853 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO26_ACCESS "RO"
6854 // -----------------------------------------------------------------------------
6855 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO25
6856 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO25_RESET  _u(0x0)
6857 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO25_BITS   _u(0x02000000)
6858 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO25_MSB    _u(25)
6859 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO25_LSB    _u(25)
6860 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO25_ACCESS "RO"
6861 // -----------------------------------------------------------------------------
6862 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO24
6863 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO24_RESET  _u(0x0)
6864 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO24_BITS   _u(0x01000000)
6865 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO24_MSB    _u(24)
6866 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO24_LSB    _u(24)
6867 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO24_ACCESS "RO"
6868 // -----------------------------------------------------------------------------
6869 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO23
6870 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO23_RESET  _u(0x0)
6871 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO23_BITS   _u(0x00800000)
6872 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO23_MSB    _u(23)
6873 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO23_LSB    _u(23)
6874 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO23_ACCESS "RO"
6875 // -----------------------------------------------------------------------------
6876 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO22
6877 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO22_RESET  _u(0x0)
6878 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO22_BITS   _u(0x00400000)
6879 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO22_MSB    _u(22)
6880 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO22_LSB    _u(22)
6881 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO22_ACCESS "RO"
6882 // -----------------------------------------------------------------------------
6883 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO21
6884 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO21_RESET  _u(0x0)
6885 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO21_BITS   _u(0x00200000)
6886 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO21_MSB    _u(21)
6887 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO21_LSB    _u(21)
6888 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO21_ACCESS "RO"
6889 // -----------------------------------------------------------------------------
6890 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO20
6891 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO20_RESET  _u(0x0)
6892 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO20_BITS   _u(0x00100000)
6893 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO20_MSB    _u(20)
6894 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO20_LSB    _u(20)
6895 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO20_ACCESS "RO"
6896 // -----------------------------------------------------------------------------
6897 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO19
6898 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO19_RESET  _u(0x0)
6899 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO19_BITS   _u(0x00080000)
6900 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO19_MSB    _u(19)
6901 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO19_LSB    _u(19)
6902 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO19_ACCESS "RO"
6903 // -----------------------------------------------------------------------------
6904 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO18
6905 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO18_RESET  _u(0x0)
6906 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO18_BITS   _u(0x00040000)
6907 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO18_MSB    _u(18)
6908 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO18_LSB    _u(18)
6909 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO18_ACCESS "RO"
6910 // -----------------------------------------------------------------------------
6911 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO17
6912 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO17_RESET  _u(0x0)
6913 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO17_BITS   _u(0x00020000)
6914 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO17_MSB    _u(17)
6915 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO17_LSB    _u(17)
6916 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO17_ACCESS "RO"
6917 // -----------------------------------------------------------------------------
6918 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO16
6919 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO16_RESET  _u(0x0)
6920 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO16_BITS   _u(0x00010000)
6921 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO16_MSB    _u(16)
6922 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO16_LSB    _u(16)
6923 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO16_ACCESS "RO"
6924 // -----------------------------------------------------------------------------
6925 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO15
6926 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO15_RESET  _u(0x0)
6927 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO15_BITS   _u(0x00008000)
6928 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO15_MSB    _u(15)
6929 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO15_LSB    _u(15)
6930 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO15_ACCESS "RO"
6931 // -----------------------------------------------------------------------------
6932 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO14
6933 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO14_RESET  _u(0x0)
6934 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO14_BITS   _u(0x00004000)
6935 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO14_MSB    _u(14)
6936 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO14_LSB    _u(14)
6937 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO14_ACCESS "RO"
6938 // -----------------------------------------------------------------------------
6939 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO13
6940 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO13_RESET  _u(0x0)
6941 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO13_BITS   _u(0x00002000)
6942 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO13_MSB    _u(13)
6943 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO13_LSB    _u(13)
6944 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO13_ACCESS "RO"
6945 // -----------------------------------------------------------------------------
6946 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO12
6947 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO12_RESET  _u(0x0)
6948 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO12_BITS   _u(0x00001000)
6949 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO12_MSB    _u(12)
6950 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO12_LSB    _u(12)
6951 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO12_ACCESS "RO"
6952 // -----------------------------------------------------------------------------
6953 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO11
6954 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO11_RESET  _u(0x0)
6955 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO11_BITS   _u(0x00000800)
6956 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO11_MSB    _u(11)
6957 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO11_LSB    _u(11)
6958 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO11_ACCESS "RO"
6959 // -----------------------------------------------------------------------------
6960 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO10
6961 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO10_RESET  _u(0x0)
6962 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO10_BITS   _u(0x00000400)
6963 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO10_MSB    _u(10)
6964 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO10_LSB    _u(10)
6965 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO10_ACCESS "RO"
6966 // -----------------------------------------------------------------------------
6967 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO9
6968 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO9_RESET  _u(0x0)
6969 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO9_BITS   _u(0x00000200)
6970 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO9_MSB    _u(9)
6971 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO9_LSB    _u(9)
6972 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO9_ACCESS "RO"
6973 // -----------------------------------------------------------------------------
6974 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO8
6975 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO8_RESET  _u(0x0)
6976 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO8_BITS   _u(0x00000100)
6977 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO8_MSB    _u(8)
6978 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO8_LSB    _u(8)
6979 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO8_ACCESS "RO"
6980 // -----------------------------------------------------------------------------
6981 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO7
6982 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO7_RESET  _u(0x0)
6983 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO7_BITS   _u(0x00000080)
6984 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO7_MSB    _u(7)
6985 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO7_LSB    _u(7)
6986 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO7_ACCESS "RO"
6987 // -----------------------------------------------------------------------------
6988 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO6
6989 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO6_RESET  _u(0x0)
6990 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO6_BITS   _u(0x00000040)
6991 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO6_MSB    _u(6)
6992 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO6_LSB    _u(6)
6993 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO6_ACCESS "RO"
6994 // -----------------------------------------------------------------------------
6995 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO5
6996 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO5_RESET  _u(0x0)
6997 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO5_BITS   _u(0x00000020)
6998 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO5_MSB    _u(5)
6999 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO5_LSB    _u(5)
7000 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO5_ACCESS "RO"
7001 // -----------------------------------------------------------------------------
7002 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO4
7003 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO4_RESET  _u(0x0)
7004 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO4_BITS   _u(0x00000010)
7005 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO4_MSB    _u(4)
7006 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO4_LSB    _u(4)
7007 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO4_ACCESS "RO"
7008 // -----------------------------------------------------------------------------
7009 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO3
7010 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO3_RESET  _u(0x0)
7011 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO3_BITS   _u(0x00000008)
7012 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO3_MSB    _u(3)
7013 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO3_LSB    _u(3)
7014 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO3_ACCESS "RO"
7015 // -----------------------------------------------------------------------------
7016 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO2
7017 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO2_RESET  _u(0x0)
7018 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO2_BITS   _u(0x00000004)
7019 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO2_MSB    _u(2)
7020 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO2_LSB    _u(2)
7021 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO2_ACCESS "RO"
7022 // -----------------------------------------------------------------------------
7023 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO1
7024 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO1_RESET  _u(0x0)
7025 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO1_BITS   _u(0x00000002)
7026 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO1_MSB    _u(1)
7027 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO1_LSB    _u(1)
7028 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO1_ACCESS "RO"
7029 // -----------------------------------------------------------------------------
7030 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO0
7031 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO0_RESET  _u(0x0)
7032 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO0_BITS   _u(0x00000001)
7033 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO0_MSB    _u(0)
7034 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO0_LSB    _u(0)
7035 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE0_GPIO0_ACCESS "RO"
7036 // =============================================================================
7037 // Register    : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1
7038 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_OFFSET _u(0x0000020c)
7039 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_BITS   _u(0x0000ffff)
7040 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_RESET  _u(0x00000000)
7041 // -----------------------------------------------------------------------------
7042 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO47
7043 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO47_RESET  _u(0x0)
7044 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO47_BITS   _u(0x00008000)
7045 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO47_MSB    _u(15)
7046 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO47_LSB    _u(15)
7047 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO47_ACCESS "RO"
7048 // -----------------------------------------------------------------------------
7049 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO46
7050 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO46_RESET  _u(0x0)
7051 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO46_BITS   _u(0x00004000)
7052 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO46_MSB    _u(14)
7053 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO46_LSB    _u(14)
7054 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO46_ACCESS "RO"
7055 // -----------------------------------------------------------------------------
7056 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO45
7057 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO45_RESET  _u(0x0)
7058 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO45_BITS   _u(0x00002000)
7059 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO45_MSB    _u(13)
7060 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO45_LSB    _u(13)
7061 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO45_ACCESS "RO"
7062 // -----------------------------------------------------------------------------
7063 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO44
7064 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO44_RESET  _u(0x0)
7065 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO44_BITS   _u(0x00001000)
7066 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO44_MSB    _u(12)
7067 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO44_LSB    _u(12)
7068 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO44_ACCESS "RO"
7069 // -----------------------------------------------------------------------------
7070 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO43
7071 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO43_RESET  _u(0x0)
7072 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO43_BITS   _u(0x00000800)
7073 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO43_MSB    _u(11)
7074 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO43_LSB    _u(11)
7075 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO43_ACCESS "RO"
7076 // -----------------------------------------------------------------------------
7077 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO42
7078 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO42_RESET  _u(0x0)
7079 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO42_BITS   _u(0x00000400)
7080 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO42_MSB    _u(10)
7081 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO42_LSB    _u(10)
7082 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO42_ACCESS "RO"
7083 // -----------------------------------------------------------------------------
7084 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO41
7085 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO41_RESET  _u(0x0)
7086 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO41_BITS   _u(0x00000200)
7087 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO41_MSB    _u(9)
7088 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO41_LSB    _u(9)
7089 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO41_ACCESS "RO"
7090 // -----------------------------------------------------------------------------
7091 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO40
7092 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO40_RESET  _u(0x0)
7093 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO40_BITS   _u(0x00000100)
7094 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO40_MSB    _u(8)
7095 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO40_LSB    _u(8)
7096 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO40_ACCESS "RO"
7097 // -----------------------------------------------------------------------------
7098 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO39
7099 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO39_RESET  _u(0x0)
7100 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO39_BITS   _u(0x00000080)
7101 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO39_MSB    _u(7)
7102 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO39_LSB    _u(7)
7103 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO39_ACCESS "RO"
7104 // -----------------------------------------------------------------------------
7105 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO38
7106 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO38_RESET  _u(0x0)
7107 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO38_BITS   _u(0x00000040)
7108 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO38_MSB    _u(6)
7109 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO38_LSB    _u(6)
7110 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO38_ACCESS "RO"
7111 // -----------------------------------------------------------------------------
7112 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO37
7113 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO37_RESET  _u(0x0)
7114 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO37_BITS   _u(0x00000020)
7115 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO37_MSB    _u(5)
7116 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO37_LSB    _u(5)
7117 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO37_ACCESS "RO"
7118 // -----------------------------------------------------------------------------
7119 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO36
7120 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO36_RESET  _u(0x0)
7121 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO36_BITS   _u(0x00000010)
7122 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO36_MSB    _u(4)
7123 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO36_LSB    _u(4)
7124 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO36_ACCESS "RO"
7125 // -----------------------------------------------------------------------------
7126 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO35
7127 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO35_RESET  _u(0x0)
7128 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO35_BITS   _u(0x00000008)
7129 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO35_MSB    _u(3)
7130 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO35_LSB    _u(3)
7131 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO35_ACCESS "RO"
7132 // -----------------------------------------------------------------------------
7133 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO34
7134 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO34_RESET  _u(0x0)
7135 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO34_BITS   _u(0x00000004)
7136 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO34_MSB    _u(2)
7137 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO34_LSB    _u(2)
7138 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO34_ACCESS "RO"
7139 // -----------------------------------------------------------------------------
7140 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO33
7141 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO33_RESET  _u(0x0)
7142 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO33_BITS   _u(0x00000002)
7143 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO33_MSB    _u(1)
7144 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO33_LSB    _u(1)
7145 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO33_ACCESS "RO"
7146 // -----------------------------------------------------------------------------
7147 // Field       : IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO32
7148 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO32_RESET  _u(0x0)
7149 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO32_BITS   _u(0x00000001)
7150 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO32_MSB    _u(0)
7151 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO32_LSB    _u(0)
7152 #define IO_BANK0_IRQSUMMARY_PROC0_NONSECURE1_GPIO32_ACCESS "RO"
7153 // =============================================================================
7154 // Register    : IO_BANK0_IRQSUMMARY_PROC1_SECURE0
7155 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_OFFSET _u(0x00000210)
7156 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_BITS   _u(0xffffffff)
7157 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_RESET  _u(0x00000000)
7158 // -----------------------------------------------------------------------------
7159 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO31
7160 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO31_RESET  _u(0x0)
7161 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO31_BITS   _u(0x80000000)
7162 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO31_MSB    _u(31)
7163 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO31_LSB    _u(31)
7164 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO31_ACCESS "RO"
7165 // -----------------------------------------------------------------------------
7166 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO30
7167 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO30_RESET  _u(0x0)
7168 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO30_BITS   _u(0x40000000)
7169 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO30_MSB    _u(30)
7170 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO30_LSB    _u(30)
7171 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO30_ACCESS "RO"
7172 // -----------------------------------------------------------------------------
7173 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO29
7174 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO29_RESET  _u(0x0)
7175 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO29_BITS   _u(0x20000000)
7176 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO29_MSB    _u(29)
7177 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO29_LSB    _u(29)
7178 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO29_ACCESS "RO"
7179 // -----------------------------------------------------------------------------
7180 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO28
7181 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO28_RESET  _u(0x0)
7182 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO28_BITS   _u(0x10000000)
7183 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO28_MSB    _u(28)
7184 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO28_LSB    _u(28)
7185 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO28_ACCESS "RO"
7186 // -----------------------------------------------------------------------------
7187 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO27
7188 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO27_RESET  _u(0x0)
7189 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO27_BITS   _u(0x08000000)
7190 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO27_MSB    _u(27)
7191 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO27_LSB    _u(27)
7192 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO27_ACCESS "RO"
7193 // -----------------------------------------------------------------------------
7194 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO26
7195 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO26_RESET  _u(0x0)
7196 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO26_BITS   _u(0x04000000)
7197 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO26_MSB    _u(26)
7198 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO26_LSB    _u(26)
7199 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO26_ACCESS "RO"
7200 // -----------------------------------------------------------------------------
7201 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO25
7202 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO25_RESET  _u(0x0)
7203 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO25_BITS   _u(0x02000000)
7204 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO25_MSB    _u(25)
7205 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO25_LSB    _u(25)
7206 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO25_ACCESS "RO"
7207 // -----------------------------------------------------------------------------
7208 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO24
7209 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO24_RESET  _u(0x0)
7210 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO24_BITS   _u(0x01000000)
7211 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO24_MSB    _u(24)
7212 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO24_LSB    _u(24)
7213 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO24_ACCESS "RO"
7214 // -----------------------------------------------------------------------------
7215 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO23
7216 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO23_RESET  _u(0x0)
7217 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO23_BITS   _u(0x00800000)
7218 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO23_MSB    _u(23)
7219 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO23_LSB    _u(23)
7220 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO23_ACCESS "RO"
7221 // -----------------------------------------------------------------------------
7222 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO22
7223 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO22_RESET  _u(0x0)
7224 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO22_BITS   _u(0x00400000)
7225 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO22_MSB    _u(22)
7226 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO22_LSB    _u(22)
7227 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO22_ACCESS "RO"
7228 // -----------------------------------------------------------------------------
7229 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO21
7230 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO21_RESET  _u(0x0)
7231 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO21_BITS   _u(0x00200000)
7232 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO21_MSB    _u(21)
7233 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO21_LSB    _u(21)
7234 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO21_ACCESS "RO"
7235 // -----------------------------------------------------------------------------
7236 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO20
7237 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO20_RESET  _u(0x0)
7238 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO20_BITS   _u(0x00100000)
7239 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO20_MSB    _u(20)
7240 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO20_LSB    _u(20)
7241 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO20_ACCESS "RO"
7242 // -----------------------------------------------------------------------------
7243 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO19
7244 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO19_RESET  _u(0x0)
7245 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO19_BITS   _u(0x00080000)
7246 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO19_MSB    _u(19)
7247 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO19_LSB    _u(19)
7248 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO19_ACCESS "RO"
7249 // -----------------------------------------------------------------------------
7250 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO18
7251 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO18_RESET  _u(0x0)
7252 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO18_BITS   _u(0x00040000)
7253 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO18_MSB    _u(18)
7254 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO18_LSB    _u(18)
7255 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO18_ACCESS "RO"
7256 // -----------------------------------------------------------------------------
7257 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO17
7258 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO17_RESET  _u(0x0)
7259 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO17_BITS   _u(0x00020000)
7260 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO17_MSB    _u(17)
7261 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO17_LSB    _u(17)
7262 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO17_ACCESS "RO"
7263 // -----------------------------------------------------------------------------
7264 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO16
7265 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO16_RESET  _u(0x0)
7266 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO16_BITS   _u(0x00010000)
7267 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO16_MSB    _u(16)
7268 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO16_LSB    _u(16)
7269 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO16_ACCESS "RO"
7270 // -----------------------------------------------------------------------------
7271 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO15
7272 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO15_RESET  _u(0x0)
7273 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO15_BITS   _u(0x00008000)
7274 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO15_MSB    _u(15)
7275 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO15_LSB    _u(15)
7276 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO15_ACCESS "RO"
7277 // -----------------------------------------------------------------------------
7278 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO14
7279 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO14_RESET  _u(0x0)
7280 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO14_BITS   _u(0x00004000)
7281 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO14_MSB    _u(14)
7282 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO14_LSB    _u(14)
7283 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO14_ACCESS "RO"
7284 // -----------------------------------------------------------------------------
7285 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO13
7286 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO13_RESET  _u(0x0)
7287 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO13_BITS   _u(0x00002000)
7288 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO13_MSB    _u(13)
7289 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO13_LSB    _u(13)
7290 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO13_ACCESS "RO"
7291 // -----------------------------------------------------------------------------
7292 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO12
7293 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO12_RESET  _u(0x0)
7294 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO12_BITS   _u(0x00001000)
7295 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO12_MSB    _u(12)
7296 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO12_LSB    _u(12)
7297 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO12_ACCESS "RO"
7298 // -----------------------------------------------------------------------------
7299 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO11
7300 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO11_RESET  _u(0x0)
7301 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO11_BITS   _u(0x00000800)
7302 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO11_MSB    _u(11)
7303 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO11_LSB    _u(11)
7304 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO11_ACCESS "RO"
7305 // -----------------------------------------------------------------------------
7306 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO10
7307 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO10_RESET  _u(0x0)
7308 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO10_BITS   _u(0x00000400)
7309 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO10_MSB    _u(10)
7310 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO10_LSB    _u(10)
7311 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO10_ACCESS "RO"
7312 // -----------------------------------------------------------------------------
7313 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO9
7314 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO9_RESET  _u(0x0)
7315 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO9_BITS   _u(0x00000200)
7316 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO9_MSB    _u(9)
7317 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO9_LSB    _u(9)
7318 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO9_ACCESS "RO"
7319 // -----------------------------------------------------------------------------
7320 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO8
7321 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO8_RESET  _u(0x0)
7322 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO8_BITS   _u(0x00000100)
7323 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO8_MSB    _u(8)
7324 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO8_LSB    _u(8)
7325 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO8_ACCESS "RO"
7326 // -----------------------------------------------------------------------------
7327 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO7
7328 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO7_RESET  _u(0x0)
7329 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO7_BITS   _u(0x00000080)
7330 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO7_MSB    _u(7)
7331 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO7_LSB    _u(7)
7332 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO7_ACCESS "RO"
7333 // -----------------------------------------------------------------------------
7334 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO6
7335 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO6_RESET  _u(0x0)
7336 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO6_BITS   _u(0x00000040)
7337 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO6_MSB    _u(6)
7338 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO6_LSB    _u(6)
7339 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO6_ACCESS "RO"
7340 // -----------------------------------------------------------------------------
7341 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO5
7342 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO5_RESET  _u(0x0)
7343 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO5_BITS   _u(0x00000020)
7344 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO5_MSB    _u(5)
7345 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO5_LSB    _u(5)
7346 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO5_ACCESS "RO"
7347 // -----------------------------------------------------------------------------
7348 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO4
7349 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO4_RESET  _u(0x0)
7350 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO4_BITS   _u(0x00000010)
7351 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO4_MSB    _u(4)
7352 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO4_LSB    _u(4)
7353 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO4_ACCESS "RO"
7354 // -----------------------------------------------------------------------------
7355 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO3
7356 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO3_RESET  _u(0x0)
7357 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO3_BITS   _u(0x00000008)
7358 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO3_MSB    _u(3)
7359 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO3_LSB    _u(3)
7360 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO3_ACCESS "RO"
7361 // -----------------------------------------------------------------------------
7362 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO2
7363 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO2_RESET  _u(0x0)
7364 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO2_BITS   _u(0x00000004)
7365 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO2_MSB    _u(2)
7366 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO2_LSB    _u(2)
7367 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO2_ACCESS "RO"
7368 // -----------------------------------------------------------------------------
7369 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO1
7370 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO1_RESET  _u(0x0)
7371 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO1_BITS   _u(0x00000002)
7372 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO1_MSB    _u(1)
7373 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO1_LSB    _u(1)
7374 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO1_ACCESS "RO"
7375 // -----------------------------------------------------------------------------
7376 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO0
7377 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO0_RESET  _u(0x0)
7378 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO0_BITS   _u(0x00000001)
7379 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO0_MSB    _u(0)
7380 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO0_LSB    _u(0)
7381 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE0_GPIO0_ACCESS "RO"
7382 // =============================================================================
7383 // Register    : IO_BANK0_IRQSUMMARY_PROC1_SECURE1
7384 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_OFFSET _u(0x00000214)
7385 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_BITS   _u(0x0000ffff)
7386 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_RESET  _u(0x00000000)
7387 // -----------------------------------------------------------------------------
7388 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO47
7389 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO47_RESET  _u(0x0)
7390 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO47_BITS   _u(0x00008000)
7391 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO47_MSB    _u(15)
7392 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO47_LSB    _u(15)
7393 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO47_ACCESS "RO"
7394 // -----------------------------------------------------------------------------
7395 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO46
7396 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO46_RESET  _u(0x0)
7397 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO46_BITS   _u(0x00004000)
7398 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO46_MSB    _u(14)
7399 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO46_LSB    _u(14)
7400 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO46_ACCESS "RO"
7401 // -----------------------------------------------------------------------------
7402 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO45
7403 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO45_RESET  _u(0x0)
7404 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO45_BITS   _u(0x00002000)
7405 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO45_MSB    _u(13)
7406 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO45_LSB    _u(13)
7407 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO45_ACCESS "RO"
7408 // -----------------------------------------------------------------------------
7409 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO44
7410 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO44_RESET  _u(0x0)
7411 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO44_BITS   _u(0x00001000)
7412 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO44_MSB    _u(12)
7413 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO44_LSB    _u(12)
7414 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO44_ACCESS "RO"
7415 // -----------------------------------------------------------------------------
7416 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO43
7417 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO43_RESET  _u(0x0)
7418 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO43_BITS   _u(0x00000800)
7419 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO43_MSB    _u(11)
7420 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO43_LSB    _u(11)
7421 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO43_ACCESS "RO"
7422 // -----------------------------------------------------------------------------
7423 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO42
7424 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO42_RESET  _u(0x0)
7425 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO42_BITS   _u(0x00000400)
7426 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO42_MSB    _u(10)
7427 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO42_LSB    _u(10)
7428 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO42_ACCESS "RO"
7429 // -----------------------------------------------------------------------------
7430 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO41
7431 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO41_RESET  _u(0x0)
7432 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO41_BITS   _u(0x00000200)
7433 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO41_MSB    _u(9)
7434 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO41_LSB    _u(9)
7435 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO41_ACCESS "RO"
7436 // -----------------------------------------------------------------------------
7437 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO40
7438 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO40_RESET  _u(0x0)
7439 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO40_BITS   _u(0x00000100)
7440 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO40_MSB    _u(8)
7441 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO40_LSB    _u(8)
7442 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO40_ACCESS "RO"
7443 // -----------------------------------------------------------------------------
7444 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO39
7445 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO39_RESET  _u(0x0)
7446 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO39_BITS   _u(0x00000080)
7447 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO39_MSB    _u(7)
7448 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO39_LSB    _u(7)
7449 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO39_ACCESS "RO"
7450 // -----------------------------------------------------------------------------
7451 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO38
7452 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO38_RESET  _u(0x0)
7453 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO38_BITS   _u(0x00000040)
7454 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO38_MSB    _u(6)
7455 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO38_LSB    _u(6)
7456 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO38_ACCESS "RO"
7457 // -----------------------------------------------------------------------------
7458 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO37
7459 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO37_RESET  _u(0x0)
7460 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO37_BITS   _u(0x00000020)
7461 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO37_MSB    _u(5)
7462 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO37_LSB    _u(5)
7463 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO37_ACCESS "RO"
7464 // -----------------------------------------------------------------------------
7465 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO36
7466 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO36_RESET  _u(0x0)
7467 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO36_BITS   _u(0x00000010)
7468 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO36_MSB    _u(4)
7469 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO36_LSB    _u(4)
7470 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO36_ACCESS "RO"
7471 // -----------------------------------------------------------------------------
7472 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO35
7473 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO35_RESET  _u(0x0)
7474 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO35_BITS   _u(0x00000008)
7475 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO35_MSB    _u(3)
7476 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO35_LSB    _u(3)
7477 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO35_ACCESS "RO"
7478 // -----------------------------------------------------------------------------
7479 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO34
7480 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO34_RESET  _u(0x0)
7481 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO34_BITS   _u(0x00000004)
7482 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO34_MSB    _u(2)
7483 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO34_LSB    _u(2)
7484 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO34_ACCESS "RO"
7485 // -----------------------------------------------------------------------------
7486 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO33
7487 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO33_RESET  _u(0x0)
7488 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO33_BITS   _u(0x00000002)
7489 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO33_MSB    _u(1)
7490 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO33_LSB    _u(1)
7491 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO33_ACCESS "RO"
7492 // -----------------------------------------------------------------------------
7493 // Field       : IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO32
7494 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO32_RESET  _u(0x0)
7495 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO32_BITS   _u(0x00000001)
7496 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO32_MSB    _u(0)
7497 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO32_LSB    _u(0)
7498 #define IO_BANK0_IRQSUMMARY_PROC1_SECURE1_GPIO32_ACCESS "RO"
7499 // =============================================================================
7500 // Register    : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0
7501 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_OFFSET _u(0x00000218)
7502 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_BITS   _u(0xffffffff)
7503 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_RESET  _u(0x00000000)
7504 // -----------------------------------------------------------------------------
7505 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO31
7506 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO31_RESET  _u(0x0)
7507 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO31_BITS   _u(0x80000000)
7508 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO31_MSB    _u(31)
7509 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO31_LSB    _u(31)
7510 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO31_ACCESS "RO"
7511 // -----------------------------------------------------------------------------
7512 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO30
7513 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO30_RESET  _u(0x0)
7514 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO30_BITS   _u(0x40000000)
7515 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO30_MSB    _u(30)
7516 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO30_LSB    _u(30)
7517 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO30_ACCESS "RO"
7518 // -----------------------------------------------------------------------------
7519 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO29
7520 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO29_RESET  _u(0x0)
7521 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO29_BITS   _u(0x20000000)
7522 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO29_MSB    _u(29)
7523 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO29_LSB    _u(29)
7524 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO29_ACCESS "RO"
7525 // -----------------------------------------------------------------------------
7526 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO28
7527 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO28_RESET  _u(0x0)
7528 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO28_BITS   _u(0x10000000)
7529 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO28_MSB    _u(28)
7530 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO28_LSB    _u(28)
7531 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO28_ACCESS "RO"
7532 // -----------------------------------------------------------------------------
7533 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO27
7534 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO27_RESET  _u(0x0)
7535 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO27_BITS   _u(0x08000000)
7536 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO27_MSB    _u(27)
7537 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO27_LSB    _u(27)
7538 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO27_ACCESS "RO"
7539 // -----------------------------------------------------------------------------
7540 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO26
7541 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO26_RESET  _u(0x0)
7542 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO26_BITS   _u(0x04000000)
7543 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO26_MSB    _u(26)
7544 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO26_LSB    _u(26)
7545 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO26_ACCESS "RO"
7546 // -----------------------------------------------------------------------------
7547 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO25
7548 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO25_RESET  _u(0x0)
7549 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO25_BITS   _u(0x02000000)
7550 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO25_MSB    _u(25)
7551 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO25_LSB    _u(25)
7552 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO25_ACCESS "RO"
7553 // -----------------------------------------------------------------------------
7554 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO24
7555 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO24_RESET  _u(0x0)
7556 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO24_BITS   _u(0x01000000)
7557 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO24_MSB    _u(24)
7558 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO24_LSB    _u(24)
7559 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO24_ACCESS "RO"
7560 // -----------------------------------------------------------------------------
7561 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO23
7562 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO23_RESET  _u(0x0)
7563 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO23_BITS   _u(0x00800000)
7564 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO23_MSB    _u(23)
7565 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO23_LSB    _u(23)
7566 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO23_ACCESS "RO"
7567 // -----------------------------------------------------------------------------
7568 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO22
7569 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO22_RESET  _u(0x0)
7570 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO22_BITS   _u(0x00400000)
7571 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO22_MSB    _u(22)
7572 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO22_LSB    _u(22)
7573 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO22_ACCESS "RO"
7574 // -----------------------------------------------------------------------------
7575 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO21
7576 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO21_RESET  _u(0x0)
7577 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO21_BITS   _u(0x00200000)
7578 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO21_MSB    _u(21)
7579 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO21_LSB    _u(21)
7580 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO21_ACCESS "RO"
7581 // -----------------------------------------------------------------------------
7582 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO20
7583 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO20_RESET  _u(0x0)
7584 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO20_BITS   _u(0x00100000)
7585 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO20_MSB    _u(20)
7586 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO20_LSB    _u(20)
7587 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO20_ACCESS "RO"
7588 // -----------------------------------------------------------------------------
7589 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO19
7590 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO19_RESET  _u(0x0)
7591 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO19_BITS   _u(0x00080000)
7592 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO19_MSB    _u(19)
7593 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO19_LSB    _u(19)
7594 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO19_ACCESS "RO"
7595 // -----------------------------------------------------------------------------
7596 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO18
7597 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO18_RESET  _u(0x0)
7598 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO18_BITS   _u(0x00040000)
7599 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO18_MSB    _u(18)
7600 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO18_LSB    _u(18)
7601 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO18_ACCESS "RO"
7602 // -----------------------------------------------------------------------------
7603 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO17
7604 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO17_RESET  _u(0x0)
7605 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO17_BITS   _u(0x00020000)
7606 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO17_MSB    _u(17)
7607 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO17_LSB    _u(17)
7608 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO17_ACCESS "RO"
7609 // -----------------------------------------------------------------------------
7610 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO16
7611 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO16_RESET  _u(0x0)
7612 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO16_BITS   _u(0x00010000)
7613 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO16_MSB    _u(16)
7614 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO16_LSB    _u(16)
7615 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO16_ACCESS "RO"
7616 // -----------------------------------------------------------------------------
7617 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO15
7618 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO15_RESET  _u(0x0)
7619 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO15_BITS   _u(0x00008000)
7620 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO15_MSB    _u(15)
7621 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO15_LSB    _u(15)
7622 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO15_ACCESS "RO"
7623 // -----------------------------------------------------------------------------
7624 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO14
7625 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO14_RESET  _u(0x0)
7626 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO14_BITS   _u(0x00004000)
7627 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO14_MSB    _u(14)
7628 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO14_LSB    _u(14)
7629 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO14_ACCESS "RO"
7630 // -----------------------------------------------------------------------------
7631 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO13
7632 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO13_RESET  _u(0x0)
7633 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO13_BITS   _u(0x00002000)
7634 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO13_MSB    _u(13)
7635 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO13_LSB    _u(13)
7636 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO13_ACCESS "RO"
7637 // -----------------------------------------------------------------------------
7638 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO12
7639 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO12_RESET  _u(0x0)
7640 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO12_BITS   _u(0x00001000)
7641 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO12_MSB    _u(12)
7642 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO12_LSB    _u(12)
7643 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO12_ACCESS "RO"
7644 // -----------------------------------------------------------------------------
7645 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO11
7646 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO11_RESET  _u(0x0)
7647 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO11_BITS   _u(0x00000800)
7648 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO11_MSB    _u(11)
7649 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO11_LSB    _u(11)
7650 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO11_ACCESS "RO"
7651 // -----------------------------------------------------------------------------
7652 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO10
7653 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO10_RESET  _u(0x0)
7654 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO10_BITS   _u(0x00000400)
7655 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO10_MSB    _u(10)
7656 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO10_LSB    _u(10)
7657 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO10_ACCESS "RO"
7658 // -----------------------------------------------------------------------------
7659 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO9
7660 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO9_RESET  _u(0x0)
7661 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO9_BITS   _u(0x00000200)
7662 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO9_MSB    _u(9)
7663 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO9_LSB    _u(9)
7664 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO9_ACCESS "RO"
7665 // -----------------------------------------------------------------------------
7666 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO8
7667 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO8_RESET  _u(0x0)
7668 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO8_BITS   _u(0x00000100)
7669 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO8_MSB    _u(8)
7670 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO8_LSB    _u(8)
7671 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO8_ACCESS "RO"
7672 // -----------------------------------------------------------------------------
7673 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO7
7674 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO7_RESET  _u(0x0)
7675 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO7_BITS   _u(0x00000080)
7676 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO7_MSB    _u(7)
7677 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO7_LSB    _u(7)
7678 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO7_ACCESS "RO"
7679 // -----------------------------------------------------------------------------
7680 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO6
7681 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO6_RESET  _u(0x0)
7682 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO6_BITS   _u(0x00000040)
7683 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO6_MSB    _u(6)
7684 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO6_LSB    _u(6)
7685 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO6_ACCESS "RO"
7686 // -----------------------------------------------------------------------------
7687 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO5
7688 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO5_RESET  _u(0x0)
7689 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO5_BITS   _u(0x00000020)
7690 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO5_MSB    _u(5)
7691 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO5_LSB    _u(5)
7692 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO5_ACCESS "RO"
7693 // -----------------------------------------------------------------------------
7694 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO4
7695 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO4_RESET  _u(0x0)
7696 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO4_BITS   _u(0x00000010)
7697 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO4_MSB    _u(4)
7698 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO4_LSB    _u(4)
7699 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO4_ACCESS "RO"
7700 // -----------------------------------------------------------------------------
7701 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO3
7702 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO3_RESET  _u(0x0)
7703 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO3_BITS   _u(0x00000008)
7704 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO3_MSB    _u(3)
7705 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO3_LSB    _u(3)
7706 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO3_ACCESS "RO"
7707 // -----------------------------------------------------------------------------
7708 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO2
7709 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO2_RESET  _u(0x0)
7710 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO2_BITS   _u(0x00000004)
7711 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO2_MSB    _u(2)
7712 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO2_LSB    _u(2)
7713 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO2_ACCESS "RO"
7714 // -----------------------------------------------------------------------------
7715 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO1
7716 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO1_RESET  _u(0x0)
7717 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO1_BITS   _u(0x00000002)
7718 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO1_MSB    _u(1)
7719 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO1_LSB    _u(1)
7720 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO1_ACCESS "RO"
7721 // -----------------------------------------------------------------------------
7722 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO0
7723 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO0_RESET  _u(0x0)
7724 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO0_BITS   _u(0x00000001)
7725 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO0_MSB    _u(0)
7726 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO0_LSB    _u(0)
7727 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE0_GPIO0_ACCESS "RO"
7728 // =============================================================================
7729 // Register    : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1
7730 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_OFFSET _u(0x0000021c)
7731 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_BITS   _u(0x0000ffff)
7732 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_RESET  _u(0x00000000)
7733 // -----------------------------------------------------------------------------
7734 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO47
7735 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO47_RESET  _u(0x0)
7736 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO47_BITS   _u(0x00008000)
7737 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO47_MSB    _u(15)
7738 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO47_LSB    _u(15)
7739 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO47_ACCESS "RO"
7740 // -----------------------------------------------------------------------------
7741 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO46
7742 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO46_RESET  _u(0x0)
7743 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO46_BITS   _u(0x00004000)
7744 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO46_MSB    _u(14)
7745 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO46_LSB    _u(14)
7746 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO46_ACCESS "RO"
7747 // -----------------------------------------------------------------------------
7748 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO45
7749 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO45_RESET  _u(0x0)
7750 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO45_BITS   _u(0x00002000)
7751 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO45_MSB    _u(13)
7752 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO45_LSB    _u(13)
7753 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO45_ACCESS "RO"
7754 // -----------------------------------------------------------------------------
7755 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO44
7756 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO44_RESET  _u(0x0)
7757 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO44_BITS   _u(0x00001000)
7758 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO44_MSB    _u(12)
7759 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO44_LSB    _u(12)
7760 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO44_ACCESS "RO"
7761 // -----------------------------------------------------------------------------
7762 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO43
7763 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO43_RESET  _u(0x0)
7764 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO43_BITS   _u(0x00000800)
7765 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO43_MSB    _u(11)
7766 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO43_LSB    _u(11)
7767 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO43_ACCESS "RO"
7768 // -----------------------------------------------------------------------------
7769 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO42
7770 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO42_RESET  _u(0x0)
7771 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO42_BITS   _u(0x00000400)
7772 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO42_MSB    _u(10)
7773 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO42_LSB    _u(10)
7774 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO42_ACCESS "RO"
7775 // -----------------------------------------------------------------------------
7776 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO41
7777 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO41_RESET  _u(0x0)
7778 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO41_BITS   _u(0x00000200)
7779 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO41_MSB    _u(9)
7780 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO41_LSB    _u(9)
7781 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO41_ACCESS "RO"
7782 // -----------------------------------------------------------------------------
7783 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO40
7784 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO40_RESET  _u(0x0)
7785 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO40_BITS   _u(0x00000100)
7786 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO40_MSB    _u(8)
7787 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO40_LSB    _u(8)
7788 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO40_ACCESS "RO"
7789 // -----------------------------------------------------------------------------
7790 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO39
7791 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO39_RESET  _u(0x0)
7792 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO39_BITS   _u(0x00000080)
7793 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO39_MSB    _u(7)
7794 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO39_LSB    _u(7)
7795 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO39_ACCESS "RO"
7796 // -----------------------------------------------------------------------------
7797 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO38
7798 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO38_RESET  _u(0x0)
7799 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO38_BITS   _u(0x00000040)
7800 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO38_MSB    _u(6)
7801 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO38_LSB    _u(6)
7802 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO38_ACCESS "RO"
7803 // -----------------------------------------------------------------------------
7804 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO37
7805 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO37_RESET  _u(0x0)
7806 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO37_BITS   _u(0x00000020)
7807 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO37_MSB    _u(5)
7808 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO37_LSB    _u(5)
7809 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO37_ACCESS "RO"
7810 // -----------------------------------------------------------------------------
7811 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO36
7812 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO36_RESET  _u(0x0)
7813 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO36_BITS   _u(0x00000010)
7814 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO36_MSB    _u(4)
7815 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO36_LSB    _u(4)
7816 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO36_ACCESS "RO"
7817 // -----------------------------------------------------------------------------
7818 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO35
7819 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO35_RESET  _u(0x0)
7820 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO35_BITS   _u(0x00000008)
7821 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO35_MSB    _u(3)
7822 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO35_LSB    _u(3)
7823 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO35_ACCESS "RO"
7824 // -----------------------------------------------------------------------------
7825 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO34
7826 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO34_RESET  _u(0x0)
7827 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO34_BITS   _u(0x00000004)
7828 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO34_MSB    _u(2)
7829 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO34_LSB    _u(2)
7830 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO34_ACCESS "RO"
7831 // -----------------------------------------------------------------------------
7832 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO33
7833 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO33_RESET  _u(0x0)
7834 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO33_BITS   _u(0x00000002)
7835 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO33_MSB    _u(1)
7836 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO33_LSB    _u(1)
7837 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO33_ACCESS "RO"
7838 // -----------------------------------------------------------------------------
7839 // Field       : IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO32
7840 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO32_RESET  _u(0x0)
7841 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO32_BITS   _u(0x00000001)
7842 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO32_MSB    _u(0)
7843 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO32_LSB    _u(0)
7844 #define IO_BANK0_IRQSUMMARY_PROC1_NONSECURE1_GPIO32_ACCESS "RO"
7845 // =============================================================================
7846 // Register    : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0
7847 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_OFFSET _u(0x00000220)
7848 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_BITS   _u(0xffffffff)
7849 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_RESET  _u(0x00000000)
7850 // -----------------------------------------------------------------------------
7851 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO31
7852 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO31_RESET  _u(0x0)
7853 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO31_BITS   _u(0x80000000)
7854 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO31_MSB    _u(31)
7855 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO31_LSB    _u(31)
7856 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO31_ACCESS "RO"
7857 // -----------------------------------------------------------------------------
7858 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO30
7859 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO30_RESET  _u(0x0)
7860 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO30_BITS   _u(0x40000000)
7861 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO30_MSB    _u(30)
7862 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO30_LSB    _u(30)
7863 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO30_ACCESS "RO"
7864 // -----------------------------------------------------------------------------
7865 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO29
7866 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO29_RESET  _u(0x0)
7867 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO29_BITS   _u(0x20000000)
7868 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO29_MSB    _u(29)
7869 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO29_LSB    _u(29)
7870 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO29_ACCESS "RO"
7871 // -----------------------------------------------------------------------------
7872 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO28
7873 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO28_RESET  _u(0x0)
7874 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO28_BITS   _u(0x10000000)
7875 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO28_MSB    _u(28)
7876 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO28_LSB    _u(28)
7877 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO28_ACCESS "RO"
7878 // -----------------------------------------------------------------------------
7879 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO27
7880 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO27_RESET  _u(0x0)
7881 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO27_BITS   _u(0x08000000)
7882 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO27_MSB    _u(27)
7883 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO27_LSB    _u(27)
7884 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO27_ACCESS "RO"
7885 // -----------------------------------------------------------------------------
7886 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO26
7887 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO26_RESET  _u(0x0)
7888 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO26_BITS   _u(0x04000000)
7889 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO26_MSB    _u(26)
7890 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO26_LSB    _u(26)
7891 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO26_ACCESS "RO"
7892 // -----------------------------------------------------------------------------
7893 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO25
7894 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO25_RESET  _u(0x0)
7895 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO25_BITS   _u(0x02000000)
7896 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO25_MSB    _u(25)
7897 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO25_LSB    _u(25)
7898 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO25_ACCESS "RO"
7899 // -----------------------------------------------------------------------------
7900 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO24
7901 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO24_RESET  _u(0x0)
7902 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO24_BITS   _u(0x01000000)
7903 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO24_MSB    _u(24)
7904 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO24_LSB    _u(24)
7905 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO24_ACCESS "RO"
7906 // -----------------------------------------------------------------------------
7907 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO23
7908 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO23_RESET  _u(0x0)
7909 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO23_BITS   _u(0x00800000)
7910 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO23_MSB    _u(23)
7911 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO23_LSB    _u(23)
7912 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO23_ACCESS "RO"
7913 // -----------------------------------------------------------------------------
7914 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO22
7915 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO22_RESET  _u(0x0)
7916 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO22_BITS   _u(0x00400000)
7917 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO22_MSB    _u(22)
7918 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO22_LSB    _u(22)
7919 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO22_ACCESS "RO"
7920 // -----------------------------------------------------------------------------
7921 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO21
7922 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO21_RESET  _u(0x0)
7923 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO21_BITS   _u(0x00200000)
7924 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO21_MSB    _u(21)
7925 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO21_LSB    _u(21)
7926 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO21_ACCESS "RO"
7927 // -----------------------------------------------------------------------------
7928 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO20
7929 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO20_RESET  _u(0x0)
7930 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO20_BITS   _u(0x00100000)
7931 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO20_MSB    _u(20)
7932 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO20_LSB    _u(20)
7933 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO20_ACCESS "RO"
7934 // -----------------------------------------------------------------------------
7935 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO19
7936 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO19_RESET  _u(0x0)
7937 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO19_BITS   _u(0x00080000)
7938 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO19_MSB    _u(19)
7939 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO19_LSB    _u(19)
7940 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO19_ACCESS "RO"
7941 // -----------------------------------------------------------------------------
7942 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO18
7943 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO18_RESET  _u(0x0)
7944 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO18_BITS   _u(0x00040000)
7945 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO18_MSB    _u(18)
7946 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO18_LSB    _u(18)
7947 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO18_ACCESS "RO"
7948 // -----------------------------------------------------------------------------
7949 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO17
7950 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO17_RESET  _u(0x0)
7951 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO17_BITS   _u(0x00020000)
7952 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO17_MSB    _u(17)
7953 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO17_LSB    _u(17)
7954 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO17_ACCESS "RO"
7955 // -----------------------------------------------------------------------------
7956 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO16
7957 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO16_RESET  _u(0x0)
7958 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO16_BITS   _u(0x00010000)
7959 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO16_MSB    _u(16)
7960 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO16_LSB    _u(16)
7961 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO16_ACCESS "RO"
7962 // -----------------------------------------------------------------------------
7963 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO15
7964 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO15_RESET  _u(0x0)
7965 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO15_BITS   _u(0x00008000)
7966 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO15_MSB    _u(15)
7967 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO15_LSB    _u(15)
7968 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO15_ACCESS "RO"
7969 // -----------------------------------------------------------------------------
7970 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO14
7971 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO14_RESET  _u(0x0)
7972 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO14_BITS   _u(0x00004000)
7973 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO14_MSB    _u(14)
7974 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO14_LSB    _u(14)
7975 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO14_ACCESS "RO"
7976 // -----------------------------------------------------------------------------
7977 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO13
7978 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO13_RESET  _u(0x0)
7979 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO13_BITS   _u(0x00002000)
7980 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO13_MSB    _u(13)
7981 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO13_LSB    _u(13)
7982 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO13_ACCESS "RO"
7983 // -----------------------------------------------------------------------------
7984 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO12
7985 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO12_RESET  _u(0x0)
7986 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO12_BITS   _u(0x00001000)
7987 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO12_MSB    _u(12)
7988 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO12_LSB    _u(12)
7989 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO12_ACCESS "RO"
7990 // -----------------------------------------------------------------------------
7991 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO11
7992 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO11_RESET  _u(0x0)
7993 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO11_BITS   _u(0x00000800)
7994 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO11_MSB    _u(11)
7995 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO11_LSB    _u(11)
7996 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO11_ACCESS "RO"
7997 // -----------------------------------------------------------------------------
7998 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO10
7999 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO10_RESET  _u(0x0)
8000 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO10_BITS   _u(0x00000400)
8001 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO10_MSB    _u(10)
8002 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO10_LSB    _u(10)
8003 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO10_ACCESS "RO"
8004 // -----------------------------------------------------------------------------
8005 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO9
8006 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO9_RESET  _u(0x0)
8007 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO9_BITS   _u(0x00000200)
8008 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO9_MSB    _u(9)
8009 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO9_LSB    _u(9)
8010 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO9_ACCESS "RO"
8011 // -----------------------------------------------------------------------------
8012 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO8
8013 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO8_RESET  _u(0x0)
8014 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO8_BITS   _u(0x00000100)
8015 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO8_MSB    _u(8)
8016 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO8_LSB    _u(8)
8017 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO8_ACCESS "RO"
8018 // -----------------------------------------------------------------------------
8019 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO7
8020 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO7_RESET  _u(0x0)
8021 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO7_BITS   _u(0x00000080)
8022 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO7_MSB    _u(7)
8023 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO7_LSB    _u(7)
8024 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO7_ACCESS "RO"
8025 // -----------------------------------------------------------------------------
8026 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO6
8027 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO6_RESET  _u(0x0)
8028 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO6_BITS   _u(0x00000040)
8029 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO6_MSB    _u(6)
8030 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO6_LSB    _u(6)
8031 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO6_ACCESS "RO"
8032 // -----------------------------------------------------------------------------
8033 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO5
8034 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO5_RESET  _u(0x0)
8035 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO5_BITS   _u(0x00000020)
8036 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO5_MSB    _u(5)
8037 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO5_LSB    _u(5)
8038 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO5_ACCESS "RO"
8039 // -----------------------------------------------------------------------------
8040 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO4
8041 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO4_RESET  _u(0x0)
8042 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO4_BITS   _u(0x00000010)
8043 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO4_MSB    _u(4)
8044 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO4_LSB    _u(4)
8045 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO4_ACCESS "RO"
8046 // -----------------------------------------------------------------------------
8047 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO3
8048 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO3_RESET  _u(0x0)
8049 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO3_BITS   _u(0x00000008)
8050 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO3_MSB    _u(3)
8051 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO3_LSB    _u(3)
8052 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO3_ACCESS "RO"
8053 // -----------------------------------------------------------------------------
8054 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO2
8055 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO2_RESET  _u(0x0)
8056 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO2_BITS   _u(0x00000004)
8057 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO2_MSB    _u(2)
8058 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO2_LSB    _u(2)
8059 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO2_ACCESS "RO"
8060 // -----------------------------------------------------------------------------
8061 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO1
8062 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO1_RESET  _u(0x0)
8063 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO1_BITS   _u(0x00000002)
8064 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO1_MSB    _u(1)
8065 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO1_LSB    _u(1)
8066 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO1_ACCESS "RO"
8067 // -----------------------------------------------------------------------------
8068 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO0
8069 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO0_RESET  _u(0x0)
8070 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO0_BITS   _u(0x00000001)
8071 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO0_MSB    _u(0)
8072 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO0_LSB    _u(0)
8073 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE0_GPIO0_ACCESS "RO"
8074 // =============================================================================
8075 // Register    : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1
8076 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_OFFSET _u(0x00000224)
8077 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_BITS   _u(0x0000ffff)
8078 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_RESET  _u(0x00000000)
8079 // -----------------------------------------------------------------------------
8080 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO47
8081 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO47_RESET  _u(0x0)
8082 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO47_BITS   _u(0x00008000)
8083 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO47_MSB    _u(15)
8084 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO47_LSB    _u(15)
8085 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO47_ACCESS "RO"
8086 // -----------------------------------------------------------------------------
8087 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO46
8088 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO46_RESET  _u(0x0)
8089 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO46_BITS   _u(0x00004000)
8090 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO46_MSB    _u(14)
8091 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO46_LSB    _u(14)
8092 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO46_ACCESS "RO"
8093 // -----------------------------------------------------------------------------
8094 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO45
8095 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO45_RESET  _u(0x0)
8096 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO45_BITS   _u(0x00002000)
8097 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO45_MSB    _u(13)
8098 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO45_LSB    _u(13)
8099 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO45_ACCESS "RO"
8100 // -----------------------------------------------------------------------------
8101 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO44
8102 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO44_RESET  _u(0x0)
8103 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO44_BITS   _u(0x00001000)
8104 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO44_MSB    _u(12)
8105 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO44_LSB    _u(12)
8106 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO44_ACCESS "RO"
8107 // -----------------------------------------------------------------------------
8108 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO43
8109 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO43_RESET  _u(0x0)
8110 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO43_BITS   _u(0x00000800)
8111 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO43_MSB    _u(11)
8112 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO43_LSB    _u(11)
8113 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO43_ACCESS "RO"
8114 // -----------------------------------------------------------------------------
8115 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO42
8116 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO42_RESET  _u(0x0)
8117 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO42_BITS   _u(0x00000400)
8118 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO42_MSB    _u(10)
8119 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO42_LSB    _u(10)
8120 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO42_ACCESS "RO"
8121 // -----------------------------------------------------------------------------
8122 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO41
8123 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO41_RESET  _u(0x0)
8124 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO41_BITS   _u(0x00000200)
8125 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO41_MSB    _u(9)
8126 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO41_LSB    _u(9)
8127 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO41_ACCESS "RO"
8128 // -----------------------------------------------------------------------------
8129 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO40
8130 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO40_RESET  _u(0x0)
8131 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO40_BITS   _u(0x00000100)
8132 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO40_MSB    _u(8)
8133 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO40_LSB    _u(8)
8134 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO40_ACCESS "RO"
8135 // -----------------------------------------------------------------------------
8136 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO39
8137 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO39_RESET  _u(0x0)
8138 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO39_BITS   _u(0x00000080)
8139 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO39_MSB    _u(7)
8140 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO39_LSB    _u(7)
8141 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO39_ACCESS "RO"
8142 // -----------------------------------------------------------------------------
8143 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO38
8144 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO38_RESET  _u(0x0)
8145 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO38_BITS   _u(0x00000040)
8146 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO38_MSB    _u(6)
8147 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO38_LSB    _u(6)
8148 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO38_ACCESS "RO"
8149 // -----------------------------------------------------------------------------
8150 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO37
8151 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO37_RESET  _u(0x0)
8152 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO37_BITS   _u(0x00000020)
8153 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO37_MSB    _u(5)
8154 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO37_LSB    _u(5)
8155 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO37_ACCESS "RO"
8156 // -----------------------------------------------------------------------------
8157 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO36
8158 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO36_RESET  _u(0x0)
8159 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO36_BITS   _u(0x00000010)
8160 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO36_MSB    _u(4)
8161 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO36_LSB    _u(4)
8162 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO36_ACCESS "RO"
8163 // -----------------------------------------------------------------------------
8164 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO35
8165 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO35_RESET  _u(0x0)
8166 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO35_BITS   _u(0x00000008)
8167 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO35_MSB    _u(3)
8168 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO35_LSB    _u(3)
8169 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO35_ACCESS "RO"
8170 // -----------------------------------------------------------------------------
8171 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO34
8172 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO34_RESET  _u(0x0)
8173 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO34_BITS   _u(0x00000004)
8174 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO34_MSB    _u(2)
8175 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO34_LSB    _u(2)
8176 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO34_ACCESS "RO"
8177 // -----------------------------------------------------------------------------
8178 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO33
8179 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO33_RESET  _u(0x0)
8180 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO33_BITS   _u(0x00000002)
8181 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO33_MSB    _u(1)
8182 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO33_LSB    _u(1)
8183 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO33_ACCESS "RO"
8184 // -----------------------------------------------------------------------------
8185 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO32
8186 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO32_RESET  _u(0x0)
8187 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO32_BITS   _u(0x00000001)
8188 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO32_MSB    _u(0)
8189 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO32_LSB    _u(0)
8190 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_SECURE1_GPIO32_ACCESS "RO"
8191 // =============================================================================
8192 // Register    : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0
8193 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_OFFSET _u(0x00000228)
8194 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_BITS   _u(0xffffffff)
8195 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_RESET  _u(0x00000000)
8196 // -----------------------------------------------------------------------------
8197 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO31
8198 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO31_RESET  _u(0x0)
8199 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO31_BITS   _u(0x80000000)
8200 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO31_MSB    _u(31)
8201 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO31_LSB    _u(31)
8202 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO31_ACCESS "RO"
8203 // -----------------------------------------------------------------------------
8204 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO30
8205 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO30_RESET  _u(0x0)
8206 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO30_BITS   _u(0x40000000)
8207 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO30_MSB    _u(30)
8208 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO30_LSB    _u(30)
8209 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO30_ACCESS "RO"
8210 // -----------------------------------------------------------------------------
8211 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO29
8212 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO29_RESET  _u(0x0)
8213 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO29_BITS   _u(0x20000000)
8214 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO29_MSB    _u(29)
8215 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO29_LSB    _u(29)
8216 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO29_ACCESS "RO"
8217 // -----------------------------------------------------------------------------
8218 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO28
8219 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO28_RESET  _u(0x0)
8220 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO28_BITS   _u(0x10000000)
8221 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO28_MSB    _u(28)
8222 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO28_LSB    _u(28)
8223 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO28_ACCESS "RO"
8224 // -----------------------------------------------------------------------------
8225 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO27
8226 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO27_RESET  _u(0x0)
8227 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO27_BITS   _u(0x08000000)
8228 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO27_MSB    _u(27)
8229 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO27_LSB    _u(27)
8230 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO27_ACCESS "RO"
8231 // -----------------------------------------------------------------------------
8232 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO26
8233 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO26_RESET  _u(0x0)
8234 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO26_BITS   _u(0x04000000)
8235 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO26_MSB    _u(26)
8236 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO26_LSB    _u(26)
8237 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO26_ACCESS "RO"
8238 // -----------------------------------------------------------------------------
8239 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO25
8240 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO25_RESET  _u(0x0)
8241 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO25_BITS   _u(0x02000000)
8242 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO25_MSB    _u(25)
8243 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO25_LSB    _u(25)
8244 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO25_ACCESS "RO"
8245 // -----------------------------------------------------------------------------
8246 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO24
8247 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO24_RESET  _u(0x0)
8248 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO24_BITS   _u(0x01000000)
8249 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO24_MSB    _u(24)
8250 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO24_LSB    _u(24)
8251 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO24_ACCESS "RO"
8252 // -----------------------------------------------------------------------------
8253 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO23
8254 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO23_RESET  _u(0x0)
8255 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO23_BITS   _u(0x00800000)
8256 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO23_MSB    _u(23)
8257 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO23_LSB    _u(23)
8258 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO23_ACCESS "RO"
8259 // -----------------------------------------------------------------------------
8260 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO22
8261 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO22_RESET  _u(0x0)
8262 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO22_BITS   _u(0x00400000)
8263 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO22_MSB    _u(22)
8264 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO22_LSB    _u(22)
8265 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO22_ACCESS "RO"
8266 // -----------------------------------------------------------------------------
8267 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO21
8268 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO21_RESET  _u(0x0)
8269 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO21_BITS   _u(0x00200000)
8270 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO21_MSB    _u(21)
8271 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO21_LSB    _u(21)
8272 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO21_ACCESS "RO"
8273 // -----------------------------------------------------------------------------
8274 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO20
8275 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO20_RESET  _u(0x0)
8276 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO20_BITS   _u(0x00100000)
8277 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO20_MSB    _u(20)
8278 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO20_LSB    _u(20)
8279 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO20_ACCESS "RO"
8280 // -----------------------------------------------------------------------------
8281 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO19
8282 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO19_RESET  _u(0x0)
8283 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO19_BITS   _u(0x00080000)
8284 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO19_MSB    _u(19)
8285 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO19_LSB    _u(19)
8286 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO19_ACCESS "RO"
8287 // -----------------------------------------------------------------------------
8288 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO18
8289 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO18_RESET  _u(0x0)
8290 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO18_BITS   _u(0x00040000)
8291 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO18_MSB    _u(18)
8292 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO18_LSB    _u(18)
8293 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO18_ACCESS "RO"
8294 // -----------------------------------------------------------------------------
8295 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO17
8296 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO17_RESET  _u(0x0)
8297 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO17_BITS   _u(0x00020000)
8298 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO17_MSB    _u(17)
8299 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO17_LSB    _u(17)
8300 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO17_ACCESS "RO"
8301 // -----------------------------------------------------------------------------
8302 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO16
8303 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO16_RESET  _u(0x0)
8304 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO16_BITS   _u(0x00010000)
8305 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO16_MSB    _u(16)
8306 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO16_LSB    _u(16)
8307 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO16_ACCESS "RO"
8308 // -----------------------------------------------------------------------------
8309 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO15
8310 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO15_RESET  _u(0x0)
8311 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO15_BITS   _u(0x00008000)
8312 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO15_MSB    _u(15)
8313 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO15_LSB    _u(15)
8314 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO15_ACCESS "RO"
8315 // -----------------------------------------------------------------------------
8316 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO14
8317 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO14_RESET  _u(0x0)
8318 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO14_BITS   _u(0x00004000)
8319 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO14_MSB    _u(14)
8320 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO14_LSB    _u(14)
8321 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO14_ACCESS "RO"
8322 // -----------------------------------------------------------------------------
8323 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO13
8324 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO13_RESET  _u(0x0)
8325 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO13_BITS   _u(0x00002000)
8326 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO13_MSB    _u(13)
8327 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO13_LSB    _u(13)
8328 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO13_ACCESS "RO"
8329 // -----------------------------------------------------------------------------
8330 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO12
8331 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO12_RESET  _u(0x0)
8332 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO12_BITS   _u(0x00001000)
8333 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO12_MSB    _u(12)
8334 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO12_LSB    _u(12)
8335 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO12_ACCESS "RO"
8336 // -----------------------------------------------------------------------------
8337 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO11
8338 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO11_RESET  _u(0x0)
8339 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO11_BITS   _u(0x00000800)
8340 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO11_MSB    _u(11)
8341 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO11_LSB    _u(11)
8342 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO11_ACCESS "RO"
8343 // -----------------------------------------------------------------------------
8344 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO10
8345 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO10_RESET  _u(0x0)
8346 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO10_BITS   _u(0x00000400)
8347 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO10_MSB    _u(10)
8348 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO10_LSB    _u(10)
8349 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO10_ACCESS "RO"
8350 // -----------------------------------------------------------------------------
8351 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO9
8352 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO9_RESET  _u(0x0)
8353 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO9_BITS   _u(0x00000200)
8354 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO9_MSB    _u(9)
8355 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO9_LSB    _u(9)
8356 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO9_ACCESS "RO"
8357 // -----------------------------------------------------------------------------
8358 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO8
8359 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO8_RESET  _u(0x0)
8360 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO8_BITS   _u(0x00000100)
8361 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO8_MSB    _u(8)
8362 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO8_LSB    _u(8)
8363 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO8_ACCESS "RO"
8364 // -----------------------------------------------------------------------------
8365 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO7
8366 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO7_RESET  _u(0x0)
8367 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO7_BITS   _u(0x00000080)
8368 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO7_MSB    _u(7)
8369 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO7_LSB    _u(7)
8370 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO7_ACCESS "RO"
8371 // -----------------------------------------------------------------------------
8372 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO6
8373 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO6_RESET  _u(0x0)
8374 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO6_BITS   _u(0x00000040)
8375 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO6_MSB    _u(6)
8376 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO6_LSB    _u(6)
8377 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO6_ACCESS "RO"
8378 // -----------------------------------------------------------------------------
8379 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO5
8380 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO5_RESET  _u(0x0)
8381 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO5_BITS   _u(0x00000020)
8382 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO5_MSB    _u(5)
8383 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO5_LSB    _u(5)
8384 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO5_ACCESS "RO"
8385 // -----------------------------------------------------------------------------
8386 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO4
8387 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO4_RESET  _u(0x0)
8388 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO4_BITS   _u(0x00000010)
8389 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO4_MSB    _u(4)
8390 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO4_LSB    _u(4)
8391 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO4_ACCESS "RO"
8392 // -----------------------------------------------------------------------------
8393 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO3
8394 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO3_RESET  _u(0x0)
8395 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO3_BITS   _u(0x00000008)
8396 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO3_MSB    _u(3)
8397 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO3_LSB    _u(3)
8398 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO3_ACCESS "RO"
8399 // -----------------------------------------------------------------------------
8400 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO2
8401 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO2_RESET  _u(0x0)
8402 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO2_BITS   _u(0x00000004)
8403 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO2_MSB    _u(2)
8404 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO2_LSB    _u(2)
8405 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO2_ACCESS "RO"
8406 // -----------------------------------------------------------------------------
8407 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO1
8408 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO1_RESET  _u(0x0)
8409 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO1_BITS   _u(0x00000002)
8410 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO1_MSB    _u(1)
8411 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO1_LSB    _u(1)
8412 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO1_ACCESS "RO"
8413 // -----------------------------------------------------------------------------
8414 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO0
8415 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO0_RESET  _u(0x0)
8416 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO0_BITS   _u(0x00000001)
8417 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO0_MSB    _u(0)
8418 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO0_LSB    _u(0)
8419 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE0_GPIO0_ACCESS "RO"
8420 // =============================================================================
8421 // Register    : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1
8422 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_OFFSET _u(0x0000022c)
8423 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_BITS   _u(0x0000ffff)
8424 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_RESET  _u(0x00000000)
8425 // -----------------------------------------------------------------------------
8426 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO47
8427 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO47_RESET  _u(0x0)
8428 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO47_BITS   _u(0x00008000)
8429 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO47_MSB    _u(15)
8430 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO47_LSB    _u(15)
8431 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO47_ACCESS "RO"
8432 // -----------------------------------------------------------------------------
8433 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO46
8434 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO46_RESET  _u(0x0)
8435 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO46_BITS   _u(0x00004000)
8436 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO46_MSB    _u(14)
8437 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO46_LSB    _u(14)
8438 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO46_ACCESS "RO"
8439 // -----------------------------------------------------------------------------
8440 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO45
8441 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO45_RESET  _u(0x0)
8442 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO45_BITS   _u(0x00002000)
8443 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO45_MSB    _u(13)
8444 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO45_LSB    _u(13)
8445 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO45_ACCESS "RO"
8446 // -----------------------------------------------------------------------------
8447 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO44
8448 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO44_RESET  _u(0x0)
8449 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO44_BITS   _u(0x00001000)
8450 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO44_MSB    _u(12)
8451 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO44_LSB    _u(12)
8452 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO44_ACCESS "RO"
8453 // -----------------------------------------------------------------------------
8454 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO43
8455 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO43_RESET  _u(0x0)
8456 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO43_BITS   _u(0x00000800)
8457 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO43_MSB    _u(11)
8458 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO43_LSB    _u(11)
8459 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO43_ACCESS "RO"
8460 // -----------------------------------------------------------------------------
8461 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO42
8462 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO42_RESET  _u(0x0)
8463 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO42_BITS   _u(0x00000400)
8464 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO42_MSB    _u(10)
8465 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO42_LSB    _u(10)
8466 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO42_ACCESS "RO"
8467 // -----------------------------------------------------------------------------
8468 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO41
8469 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO41_RESET  _u(0x0)
8470 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO41_BITS   _u(0x00000200)
8471 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO41_MSB    _u(9)
8472 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO41_LSB    _u(9)
8473 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO41_ACCESS "RO"
8474 // -----------------------------------------------------------------------------
8475 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO40
8476 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO40_RESET  _u(0x0)
8477 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO40_BITS   _u(0x00000100)
8478 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO40_MSB    _u(8)
8479 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO40_LSB    _u(8)
8480 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO40_ACCESS "RO"
8481 // -----------------------------------------------------------------------------
8482 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO39
8483 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO39_RESET  _u(0x0)
8484 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO39_BITS   _u(0x00000080)
8485 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO39_MSB    _u(7)
8486 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO39_LSB    _u(7)
8487 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO39_ACCESS "RO"
8488 // -----------------------------------------------------------------------------
8489 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO38
8490 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO38_RESET  _u(0x0)
8491 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO38_BITS   _u(0x00000040)
8492 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO38_MSB    _u(6)
8493 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO38_LSB    _u(6)
8494 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO38_ACCESS "RO"
8495 // -----------------------------------------------------------------------------
8496 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO37
8497 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO37_RESET  _u(0x0)
8498 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO37_BITS   _u(0x00000020)
8499 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO37_MSB    _u(5)
8500 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO37_LSB    _u(5)
8501 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO37_ACCESS "RO"
8502 // -----------------------------------------------------------------------------
8503 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO36
8504 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO36_RESET  _u(0x0)
8505 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO36_BITS   _u(0x00000010)
8506 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO36_MSB    _u(4)
8507 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO36_LSB    _u(4)
8508 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO36_ACCESS "RO"
8509 // -----------------------------------------------------------------------------
8510 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO35
8511 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO35_RESET  _u(0x0)
8512 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO35_BITS   _u(0x00000008)
8513 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO35_MSB    _u(3)
8514 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO35_LSB    _u(3)
8515 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO35_ACCESS "RO"
8516 // -----------------------------------------------------------------------------
8517 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO34
8518 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO34_RESET  _u(0x0)
8519 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO34_BITS   _u(0x00000004)
8520 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO34_MSB    _u(2)
8521 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO34_LSB    _u(2)
8522 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO34_ACCESS "RO"
8523 // -----------------------------------------------------------------------------
8524 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO33
8525 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO33_RESET  _u(0x0)
8526 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO33_BITS   _u(0x00000002)
8527 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO33_MSB    _u(1)
8528 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO33_LSB    _u(1)
8529 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO33_ACCESS "RO"
8530 // -----------------------------------------------------------------------------
8531 // Field       : IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO32
8532 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO32_RESET  _u(0x0)
8533 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO32_BITS   _u(0x00000001)
8534 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO32_MSB    _u(0)
8535 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO32_LSB    _u(0)
8536 #define IO_BANK0_IRQSUMMARY_DORMANT_WAKE_NONSECURE1_GPIO32_ACCESS "RO"
8537 // =============================================================================
8538 // Register    : IO_BANK0_INTR0
8539 // Description : Raw Interrupts
8540 #define IO_BANK0_INTR0_OFFSET _u(0x00000230)
8541 #define IO_BANK0_INTR0_BITS   _u(0xffffffff)
8542 #define IO_BANK0_INTR0_RESET  _u(0x00000000)
8543 // -----------------------------------------------------------------------------
8544 // Field       : IO_BANK0_INTR0_GPIO7_EDGE_HIGH
8545 #define IO_BANK0_INTR0_GPIO7_EDGE_HIGH_RESET  _u(0x0)
8546 #define IO_BANK0_INTR0_GPIO7_EDGE_HIGH_BITS   _u(0x80000000)
8547 #define IO_BANK0_INTR0_GPIO7_EDGE_HIGH_MSB    _u(31)
8548 #define IO_BANK0_INTR0_GPIO7_EDGE_HIGH_LSB    _u(31)
8549 #define IO_BANK0_INTR0_GPIO7_EDGE_HIGH_ACCESS "WC"
8550 // -----------------------------------------------------------------------------
8551 // Field       : IO_BANK0_INTR0_GPIO7_EDGE_LOW
8552 #define IO_BANK0_INTR0_GPIO7_EDGE_LOW_RESET  _u(0x0)
8553 #define IO_BANK0_INTR0_GPIO7_EDGE_LOW_BITS   _u(0x40000000)
8554 #define IO_BANK0_INTR0_GPIO7_EDGE_LOW_MSB    _u(30)
8555 #define IO_BANK0_INTR0_GPIO7_EDGE_LOW_LSB    _u(30)
8556 #define IO_BANK0_INTR0_GPIO7_EDGE_LOW_ACCESS "WC"
8557 // -----------------------------------------------------------------------------
8558 // Field       : IO_BANK0_INTR0_GPIO7_LEVEL_HIGH
8559 #define IO_BANK0_INTR0_GPIO7_LEVEL_HIGH_RESET  _u(0x0)
8560 #define IO_BANK0_INTR0_GPIO7_LEVEL_HIGH_BITS   _u(0x20000000)
8561 #define IO_BANK0_INTR0_GPIO7_LEVEL_HIGH_MSB    _u(29)
8562 #define IO_BANK0_INTR0_GPIO7_LEVEL_HIGH_LSB    _u(29)
8563 #define IO_BANK0_INTR0_GPIO7_LEVEL_HIGH_ACCESS "RO"
8564 // -----------------------------------------------------------------------------
8565 // Field       : IO_BANK0_INTR0_GPIO7_LEVEL_LOW
8566 #define IO_BANK0_INTR0_GPIO7_LEVEL_LOW_RESET  _u(0x0)
8567 #define IO_BANK0_INTR0_GPIO7_LEVEL_LOW_BITS   _u(0x10000000)
8568 #define IO_BANK0_INTR0_GPIO7_LEVEL_LOW_MSB    _u(28)
8569 #define IO_BANK0_INTR0_GPIO7_LEVEL_LOW_LSB    _u(28)
8570 #define IO_BANK0_INTR0_GPIO7_LEVEL_LOW_ACCESS "RO"
8571 // -----------------------------------------------------------------------------
8572 // Field       : IO_BANK0_INTR0_GPIO6_EDGE_HIGH
8573 #define IO_BANK0_INTR0_GPIO6_EDGE_HIGH_RESET  _u(0x0)
8574 #define IO_BANK0_INTR0_GPIO6_EDGE_HIGH_BITS   _u(0x08000000)
8575 #define IO_BANK0_INTR0_GPIO6_EDGE_HIGH_MSB    _u(27)
8576 #define IO_BANK0_INTR0_GPIO6_EDGE_HIGH_LSB    _u(27)
8577 #define IO_BANK0_INTR0_GPIO6_EDGE_HIGH_ACCESS "WC"
8578 // -----------------------------------------------------------------------------
8579 // Field       : IO_BANK0_INTR0_GPIO6_EDGE_LOW
8580 #define IO_BANK0_INTR0_GPIO6_EDGE_LOW_RESET  _u(0x0)
8581 #define IO_BANK0_INTR0_GPIO6_EDGE_LOW_BITS   _u(0x04000000)
8582 #define IO_BANK0_INTR0_GPIO6_EDGE_LOW_MSB    _u(26)
8583 #define IO_BANK0_INTR0_GPIO6_EDGE_LOW_LSB    _u(26)
8584 #define IO_BANK0_INTR0_GPIO6_EDGE_LOW_ACCESS "WC"
8585 // -----------------------------------------------------------------------------
8586 // Field       : IO_BANK0_INTR0_GPIO6_LEVEL_HIGH
8587 #define IO_BANK0_INTR0_GPIO6_LEVEL_HIGH_RESET  _u(0x0)
8588 #define IO_BANK0_INTR0_GPIO6_LEVEL_HIGH_BITS   _u(0x02000000)
8589 #define IO_BANK0_INTR0_GPIO6_LEVEL_HIGH_MSB    _u(25)
8590 #define IO_BANK0_INTR0_GPIO6_LEVEL_HIGH_LSB    _u(25)
8591 #define IO_BANK0_INTR0_GPIO6_LEVEL_HIGH_ACCESS "RO"
8592 // -----------------------------------------------------------------------------
8593 // Field       : IO_BANK0_INTR0_GPIO6_LEVEL_LOW
8594 #define IO_BANK0_INTR0_GPIO6_LEVEL_LOW_RESET  _u(0x0)
8595 #define IO_BANK0_INTR0_GPIO6_LEVEL_LOW_BITS   _u(0x01000000)
8596 #define IO_BANK0_INTR0_GPIO6_LEVEL_LOW_MSB    _u(24)
8597 #define IO_BANK0_INTR0_GPIO6_LEVEL_LOW_LSB    _u(24)
8598 #define IO_BANK0_INTR0_GPIO6_LEVEL_LOW_ACCESS "RO"
8599 // -----------------------------------------------------------------------------
8600 // Field       : IO_BANK0_INTR0_GPIO5_EDGE_HIGH
8601 #define IO_BANK0_INTR0_GPIO5_EDGE_HIGH_RESET  _u(0x0)
8602 #define IO_BANK0_INTR0_GPIO5_EDGE_HIGH_BITS   _u(0x00800000)
8603 #define IO_BANK0_INTR0_GPIO5_EDGE_HIGH_MSB    _u(23)
8604 #define IO_BANK0_INTR0_GPIO5_EDGE_HIGH_LSB    _u(23)
8605 #define IO_BANK0_INTR0_GPIO5_EDGE_HIGH_ACCESS "WC"
8606 // -----------------------------------------------------------------------------
8607 // Field       : IO_BANK0_INTR0_GPIO5_EDGE_LOW
8608 #define IO_BANK0_INTR0_GPIO5_EDGE_LOW_RESET  _u(0x0)
8609 #define IO_BANK0_INTR0_GPIO5_EDGE_LOW_BITS   _u(0x00400000)
8610 #define IO_BANK0_INTR0_GPIO5_EDGE_LOW_MSB    _u(22)
8611 #define IO_BANK0_INTR0_GPIO5_EDGE_LOW_LSB    _u(22)
8612 #define IO_BANK0_INTR0_GPIO5_EDGE_LOW_ACCESS "WC"
8613 // -----------------------------------------------------------------------------
8614 // Field       : IO_BANK0_INTR0_GPIO5_LEVEL_HIGH
8615 #define IO_BANK0_INTR0_GPIO5_LEVEL_HIGH_RESET  _u(0x0)
8616 #define IO_BANK0_INTR0_GPIO5_LEVEL_HIGH_BITS   _u(0x00200000)
8617 #define IO_BANK0_INTR0_GPIO5_LEVEL_HIGH_MSB    _u(21)
8618 #define IO_BANK0_INTR0_GPIO5_LEVEL_HIGH_LSB    _u(21)
8619 #define IO_BANK0_INTR0_GPIO5_LEVEL_HIGH_ACCESS "RO"
8620 // -----------------------------------------------------------------------------
8621 // Field       : IO_BANK0_INTR0_GPIO5_LEVEL_LOW
8622 #define IO_BANK0_INTR0_GPIO5_LEVEL_LOW_RESET  _u(0x0)
8623 #define IO_BANK0_INTR0_GPIO5_LEVEL_LOW_BITS   _u(0x00100000)
8624 #define IO_BANK0_INTR0_GPIO5_LEVEL_LOW_MSB    _u(20)
8625 #define IO_BANK0_INTR0_GPIO5_LEVEL_LOW_LSB    _u(20)
8626 #define IO_BANK0_INTR0_GPIO5_LEVEL_LOW_ACCESS "RO"
8627 // -----------------------------------------------------------------------------
8628 // Field       : IO_BANK0_INTR0_GPIO4_EDGE_HIGH
8629 #define IO_BANK0_INTR0_GPIO4_EDGE_HIGH_RESET  _u(0x0)
8630 #define IO_BANK0_INTR0_GPIO4_EDGE_HIGH_BITS   _u(0x00080000)
8631 #define IO_BANK0_INTR0_GPIO4_EDGE_HIGH_MSB    _u(19)
8632 #define IO_BANK0_INTR0_GPIO4_EDGE_HIGH_LSB    _u(19)
8633 #define IO_BANK0_INTR0_GPIO4_EDGE_HIGH_ACCESS "WC"
8634 // -----------------------------------------------------------------------------
8635 // Field       : IO_BANK0_INTR0_GPIO4_EDGE_LOW
8636 #define IO_BANK0_INTR0_GPIO4_EDGE_LOW_RESET  _u(0x0)
8637 #define IO_BANK0_INTR0_GPIO4_EDGE_LOW_BITS   _u(0x00040000)
8638 #define IO_BANK0_INTR0_GPIO4_EDGE_LOW_MSB    _u(18)
8639 #define IO_BANK0_INTR0_GPIO4_EDGE_LOW_LSB    _u(18)
8640 #define IO_BANK0_INTR0_GPIO4_EDGE_LOW_ACCESS "WC"
8641 // -----------------------------------------------------------------------------
8642 // Field       : IO_BANK0_INTR0_GPIO4_LEVEL_HIGH
8643 #define IO_BANK0_INTR0_GPIO4_LEVEL_HIGH_RESET  _u(0x0)
8644 #define IO_BANK0_INTR0_GPIO4_LEVEL_HIGH_BITS   _u(0x00020000)
8645 #define IO_BANK0_INTR0_GPIO4_LEVEL_HIGH_MSB    _u(17)
8646 #define IO_BANK0_INTR0_GPIO4_LEVEL_HIGH_LSB    _u(17)
8647 #define IO_BANK0_INTR0_GPIO4_LEVEL_HIGH_ACCESS "RO"
8648 // -----------------------------------------------------------------------------
8649 // Field       : IO_BANK0_INTR0_GPIO4_LEVEL_LOW
8650 #define IO_BANK0_INTR0_GPIO4_LEVEL_LOW_RESET  _u(0x0)
8651 #define IO_BANK0_INTR0_GPIO4_LEVEL_LOW_BITS   _u(0x00010000)
8652 #define IO_BANK0_INTR0_GPIO4_LEVEL_LOW_MSB    _u(16)
8653 #define IO_BANK0_INTR0_GPIO4_LEVEL_LOW_LSB    _u(16)
8654 #define IO_BANK0_INTR0_GPIO4_LEVEL_LOW_ACCESS "RO"
8655 // -----------------------------------------------------------------------------
8656 // Field       : IO_BANK0_INTR0_GPIO3_EDGE_HIGH
8657 #define IO_BANK0_INTR0_GPIO3_EDGE_HIGH_RESET  _u(0x0)
8658 #define IO_BANK0_INTR0_GPIO3_EDGE_HIGH_BITS   _u(0x00008000)
8659 #define IO_BANK0_INTR0_GPIO3_EDGE_HIGH_MSB    _u(15)
8660 #define IO_BANK0_INTR0_GPIO3_EDGE_HIGH_LSB    _u(15)
8661 #define IO_BANK0_INTR0_GPIO3_EDGE_HIGH_ACCESS "WC"
8662 // -----------------------------------------------------------------------------
8663 // Field       : IO_BANK0_INTR0_GPIO3_EDGE_LOW
8664 #define IO_BANK0_INTR0_GPIO3_EDGE_LOW_RESET  _u(0x0)
8665 #define IO_BANK0_INTR0_GPIO3_EDGE_LOW_BITS   _u(0x00004000)
8666 #define IO_BANK0_INTR0_GPIO3_EDGE_LOW_MSB    _u(14)
8667 #define IO_BANK0_INTR0_GPIO3_EDGE_LOW_LSB    _u(14)
8668 #define IO_BANK0_INTR0_GPIO3_EDGE_LOW_ACCESS "WC"
8669 // -----------------------------------------------------------------------------
8670 // Field       : IO_BANK0_INTR0_GPIO3_LEVEL_HIGH
8671 #define IO_BANK0_INTR0_GPIO3_LEVEL_HIGH_RESET  _u(0x0)
8672 #define IO_BANK0_INTR0_GPIO3_LEVEL_HIGH_BITS   _u(0x00002000)
8673 #define IO_BANK0_INTR0_GPIO3_LEVEL_HIGH_MSB    _u(13)
8674 #define IO_BANK0_INTR0_GPIO3_LEVEL_HIGH_LSB    _u(13)
8675 #define IO_BANK0_INTR0_GPIO3_LEVEL_HIGH_ACCESS "RO"
8676 // -----------------------------------------------------------------------------
8677 // Field       : IO_BANK0_INTR0_GPIO3_LEVEL_LOW
8678 #define IO_BANK0_INTR0_GPIO3_LEVEL_LOW_RESET  _u(0x0)
8679 #define IO_BANK0_INTR0_GPIO3_LEVEL_LOW_BITS   _u(0x00001000)
8680 #define IO_BANK0_INTR0_GPIO3_LEVEL_LOW_MSB    _u(12)
8681 #define IO_BANK0_INTR0_GPIO3_LEVEL_LOW_LSB    _u(12)
8682 #define IO_BANK0_INTR0_GPIO3_LEVEL_LOW_ACCESS "RO"
8683 // -----------------------------------------------------------------------------
8684 // Field       : IO_BANK0_INTR0_GPIO2_EDGE_HIGH
8685 #define IO_BANK0_INTR0_GPIO2_EDGE_HIGH_RESET  _u(0x0)
8686 #define IO_BANK0_INTR0_GPIO2_EDGE_HIGH_BITS   _u(0x00000800)
8687 #define IO_BANK0_INTR0_GPIO2_EDGE_HIGH_MSB    _u(11)
8688 #define IO_BANK0_INTR0_GPIO2_EDGE_HIGH_LSB    _u(11)
8689 #define IO_BANK0_INTR0_GPIO2_EDGE_HIGH_ACCESS "WC"
8690 // -----------------------------------------------------------------------------
8691 // Field       : IO_BANK0_INTR0_GPIO2_EDGE_LOW
8692 #define IO_BANK0_INTR0_GPIO2_EDGE_LOW_RESET  _u(0x0)
8693 #define IO_BANK0_INTR0_GPIO2_EDGE_LOW_BITS   _u(0x00000400)
8694 #define IO_BANK0_INTR0_GPIO2_EDGE_LOW_MSB    _u(10)
8695 #define IO_BANK0_INTR0_GPIO2_EDGE_LOW_LSB    _u(10)
8696 #define IO_BANK0_INTR0_GPIO2_EDGE_LOW_ACCESS "WC"
8697 // -----------------------------------------------------------------------------
8698 // Field       : IO_BANK0_INTR0_GPIO2_LEVEL_HIGH
8699 #define IO_BANK0_INTR0_GPIO2_LEVEL_HIGH_RESET  _u(0x0)
8700 #define IO_BANK0_INTR0_GPIO2_LEVEL_HIGH_BITS   _u(0x00000200)
8701 #define IO_BANK0_INTR0_GPIO2_LEVEL_HIGH_MSB    _u(9)
8702 #define IO_BANK0_INTR0_GPIO2_LEVEL_HIGH_LSB    _u(9)
8703 #define IO_BANK0_INTR0_GPIO2_LEVEL_HIGH_ACCESS "RO"
8704 // -----------------------------------------------------------------------------
8705 // Field       : IO_BANK0_INTR0_GPIO2_LEVEL_LOW
8706 #define IO_BANK0_INTR0_GPIO2_LEVEL_LOW_RESET  _u(0x0)
8707 #define IO_BANK0_INTR0_GPIO2_LEVEL_LOW_BITS   _u(0x00000100)
8708 #define IO_BANK0_INTR0_GPIO2_LEVEL_LOW_MSB    _u(8)
8709 #define IO_BANK0_INTR0_GPIO2_LEVEL_LOW_LSB    _u(8)
8710 #define IO_BANK0_INTR0_GPIO2_LEVEL_LOW_ACCESS "RO"
8711 // -----------------------------------------------------------------------------
8712 // Field       : IO_BANK0_INTR0_GPIO1_EDGE_HIGH
8713 #define IO_BANK0_INTR0_GPIO1_EDGE_HIGH_RESET  _u(0x0)
8714 #define IO_BANK0_INTR0_GPIO1_EDGE_HIGH_BITS   _u(0x00000080)
8715 #define IO_BANK0_INTR0_GPIO1_EDGE_HIGH_MSB    _u(7)
8716 #define IO_BANK0_INTR0_GPIO1_EDGE_HIGH_LSB    _u(7)
8717 #define IO_BANK0_INTR0_GPIO1_EDGE_HIGH_ACCESS "WC"
8718 // -----------------------------------------------------------------------------
8719 // Field       : IO_BANK0_INTR0_GPIO1_EDGE_LOW
8720 #define IO_BANK0_INTR0_GPIO1_EDGE_LOW_RESET  _u(0x0)
8721 #define IO_BANK0_INTR0_GPIO1_EDGE_LOW_BITS   _u(0x00000040)
8722 #define IO_BANK0_INTR0_GPIO1_EDGE_LOW_MSB    _u(6)
8723 #define IO_BANK0_INTR0_GPIO1_EDGE_LOW_LSB    _u(6)
8724 #define IO_BANK0_INTR0_GPIO1_EDGE_LOW_ACCESS "WC"
8725 // -----------------------------------------------------------------------------
8726 // Field       : IO_BANK0_INTR0_GPIO1_LEVEL_HIGH
8727 #define IO_BANK0_INTR0_GPIO1_LEVEL_HIGH_RESET  _u(0x0)
8728 #define IO_BANK0_INTR0_GPIO1_LEVEL_HIGH_BITS   _u(0x00000020)
8729 #define IO_BANK0_INTR0_GPIO1_LEVEL_HIGH_MSB    _u(5)
8730 #define IO_BANK0_INTR0_GPIO1_LEVEL_HIGH_LSB    _u(5)
8731 #define IO_BANK0_INTR0_GPIO1_LEVEL_HIGH_ACCESS "RO"
8732 // -----------------------------------------------------------------------------
8733 // Field       : IO_BANK0_INTR0_GPIO1_LEVEL_LOW
8734 #define IO_BANK0_INTR0_GPIO1_LEVEL_LOW_RESET  _u(0x0)
8735 #define IO_BANK0_INTR0_GPIO1_LEVEL_LOW_BITS   _u(0x00000010)
8736 #define IO_BANK0_INTR0_GPIO1_LEVEL_LOW_MSB    _u(4)
8737 #define IO_BANK0_INTR0_GPIO1_LEVEL_LOW_LSB    _u(4)
8738 #define IO_BANK0_INTR0_GPIO1_LEVEL_LOW_ACCESS "RO"
8739 // -----------------------------------------------------------------------------
8740 // Field       : IO_BANK0_INTR0_GPIO0_EDGE_HIGH
8741 #define IO_BANK0_INTR0_GPIO0_EDGE_HIGH_RESET  _u(0x0)
8742 #define IO_BANK0_INTR0_GPIO0_EDGE_HIGH_BITS   _u(0x00000008)
8743 #define IO_BANK0_INTR0_GPIO0_EDGE_HIGH_MSB    _u(3)
8744 #define IO_BANK0_INTR0_GPIO0_EDGE_HIGH_LSB    _u(3)
8745 #define IO_BANK0_INTR0_GPIO0_EDGE_HIGH_ACCESS "WC"
8746 // -----------------------------------------------------------------------------
8747 // Field       : IO_BANK0_INTR0_GPIO0_EDGE_LOW
8748 #define IO_BANK0_INTR0_GPIO0_EDGE_LOW_RESET  _u(0x0)
8749 #define IO_BANK0_INTR0_GPIO0_EDGE_LOW_BITS   _u(0x00000004)
8750 #define IO_BANK0_INTR0_GPIO0_EDGE_LOW_MSB    _u(2)
8751 #define IO_BANK0_INTR0_GPIO0_EDGE_LOW_LSB    _u(2)
8752 #define IO_BANK0_INTR0_GPIO0_EDGE_LOW_ACCESS "WC"
8753 // -----------------------------------------------------------------------------
8754 // Field       : IO_BANK0_INTR0_GPIO0_LEVEL_HIGH
8755 #define IO_BANK0_INTR0_GPIO0_LEVEL_HIGH_RESET  _u(0x0)
8756 #define IO_BANK0_INTR0_GPIO0_LEVEL_HIGH_BITS   _u(0x00000002)
8757 #define IO_BANK0_INTR0_GPIO0_LEVEL_HIGH_MSB    _u(1)
8758 #define IO_BANK0_INTR0_GPIO0_LEVEL_HIGH_LSB    _u(1)
8759 #define IO_BANK0_INTR0_GPIO0_LEVEL_HIGH_ACCESS "RO"
8760 // -----------------------------------------------------------------------------
8761 // Field       : IO_BANK0_INTR0_GPIO0_LEVEL_LOW
8762 #define IO_BANK0_INTR0_GPIO0_LEVEL_LOW_RESET  _u(0x0)
8763 #define IO_BANK0_INTR0_GPIO0_LEVEL_LOW_BITS   _u(0x00000001)
8764 #define IO_BANK0_INTR0_GPIO0_LEVEL_LOW_MSB    _u(0)
8765 #define IO_BANK0_INTR0_GPIO0_LEVEL_LOW_LSB    _u(0)
8766 #define IO_BANK0_INTR0_GPIO0_LEVEL_LOW_ACCESS "RO"
8767 // =============================================================================
8768 // Register    : IO_BANK0_INTR1
8769 // Description : Raw Interrupts
8770 #define IO_BANK0_INTR1_OFFSET _u(0x00000234)
8771 #define IO_BANK0_INTR1_BITS   _u(0xffffffff)
8772 #define IO_BANK0_INTR1_RESET  _u(0x00000000)
8773 // -----------------------------------------------------------------------------
8774 // Field       : IO_BANK0_INTR1_GPIO15_EDGE_HIGH
8775 #define IO_BANK0_INTR1_GPIO15_EDGE_HIGH_RESET  _u(0x0)
8776 #define IO_BANK0_INTR1_GPIO15_EDGE_HIGH_BITS   _u(0x80000000)
8777 #define IO_BANK0_INTR1_GPIO15_EDGE_HIGH_MSB    _u(31)
8778 #define IO_BANK0_INTR1_GPIO15_EDGE_HIGH_LSB    _u(31)
8779 #define IO_BANK0_INTR1_GPIO15_EDGE_HIGH_ACCESS "WC"
8780 // -----------------------------------------------------------------------------
8781 // Field       : IO_BANK0_INTR1_GPIO15_EDGE_LOW
8782 #define IO_BANK0_INTR1_GPIO15_EDGE_LOW_RESET  _u(0x0)
8783 #define IO_BANK0_INTR1_GPIO15_EDGE_LOW_BITS   _u(0x40000000)
8784 #define IO_BANK0_INTR1_GPIO15_EDGE_LOW_MSB    _u(30)
8785 #define IO_BANK0_INTR1_GPIO15_EDGE_LOW_LSB    _u(30)
8786 #define IO_BANK0_INTR1_GPIO15_EDGE_LOW_ACCESS "WC"
8787 // -----------------------------------------------------------------------------
8788 // Field       : IO_BANK0_INTR1_GPIO15_LEVEL_HIGH
8789 #define IO_BANK0_INTR1_GPIO15_LEVEL_HIGH_RESET  _u(0x0)
8790 #define IO_BANK0_INTR1_GPIO15_LEVEL_HIGH_BITS   _u(0x20000000)
8791 #define IO_BANK0_INTR1_GPIO15_LEVEL_HIGH_MSB    _u(29)
8792 #define IO_BANK0_INTR1_GPIO15_LEVEL_HIGH_LSB    _u(29)
8793 #define IO_BANK0_INTR1_GPIO15_LEVEL_HIGH_ACCESS "RO"
8794 // -----------------------------------------------------------------------------
8795 // Field       : IO_BANK0_INTR1_GPIO15_LEVEL_LOW
8796 #define IO_BANK0_INTR1_GPIO15_LEVEL_LOW_RESET  _u(0x0)
8797 #define IO_BANK0_INTR1_GPIO15_LEVEL_LOW_BITS   _u(0x10000000)
8798 #define IO_BANK0_INTR1_GPIO15_LEVEL_LOW_MSB    _u(28)
8799 #define IO_BANK0_INTR1_GPIO15_LEVEL_LOW_LSB    _u(28)
8800 #define IO_BANK0_INTR1_GPIO15_LEVEL_LOW_ACCESS "RO"
8801 // -----------------------------------------------------------------------------
8802 // Field       : IO_BANK0_INTR1_GPIO14_EDGE_HIGH
8803 #define IO_BANK0_INTR1_GPIO14_EDGE_HIGH_RESET  _u(0x0)
8804 #define IO_BANK0_INTR1_GPIO14_EDGE_HIGH_BITS   _u(0x08000000)
8805 #define IO_BANK0_INTR1_GPIO14_EDGE_HIGH_MSB    _u(27)
8806 #define IO_BANK0_INTR1_GPIO14_EDGE_HIGH_LSB    _u(27)
8807 #define IO_BANK0_INTR1_GPIO14_EDGE_HIGH_ACCESS "WC"
8808 // -----------------------------------------------------------------------------
8809 // Field       : IO_BANK0_INTR1_GPIO14_EDGE_LOW
8810 #define IO_BANK0_INTR1_GPIO14_EDGE_LOW_RESET  _u(0x0)
8811 #define IO_BANK0_INTR1_GPIO14_EDGE_LOW_BITS   _u(0x04000000)
8812 #define IO_BANK0_INTR1_GPIO14_EDGE_LOW_MSB    _u(26)
8813 #define IO_BANK0_INTR1_GPIO14_EDGE_LOW_LSB    _u(26)
8814 #define IO_BANK0_INTR1_GPIO14_EDGE_LOW_ACCESS "WC"
8815 // -----------------------------------------------------------------------------
8816 // Field       : IO_BANK0_INTR1_GPIO14_LEVEL_HIGH
8817 #define IO_BANK0_INTR1_GPIO14_LEVEL_HIGH_RESET  _u(0x0)
8818 #define IO_BANK0_INTR1_GPIO14_LEVEL_HIGH_BITS   _u(0x02000000)
8819 #define IO_BANK0_INTR1_GPIO14_LEVEL_HIGH_MSB    _u(25)
8820 #define IO_BANK0_INTR1_GPIO14_LEVEL_HIGH_LSB    _u(25)
8821 #define IO_BANK0_INTR1_GPIO14_LEVEL_HIGH_ACCESS "RO"
8822 // -----------------------------------------------------------------------------
8823 // Field       : IO_BANK0_INTR1_GPIO14_LEVEL_LOW
8824 #define IO_BANK0_INTR1_GPIO14_LEVEL_LOW_RESET  _u(0x0)
8825 #define IO_BANK0_INTR1_GPIO14_LEVEL_LOW_BITS   _u(0x01000000)
8826 #define IO_BANK0_INTR1_GPIO14_LEVEL_LOW_MSB    _u(24)
8827 #define IO_BANK0_INTR1_GPIO14_LEVEL_LOW_LSB    _u(24)
8828 #define IO_BANK0_INTR1_GPIO14_LEVEL_LOW_ACCESS "RO"
8829 // -----------------------------------------------------------------------------
8830 // Field       : IO_BANK0_INTR1_GPIO13_EDGE_HIGH
8831 #define IO_BANK0_INTR1_GPIO13_EDGE_HIGH_RESET  _u(0x0)
8832 #define IO_BANK0_INTR1_GPIO13_EDGE_HIGH_BITS   _u(0x00800000)
8833 #define IO_BANK0_INTR1_GPIO13_EDGE_HIGH_MSB    _u(23)
8834 #define IO_BANK0_INTR1_GPIO13_EDGE_HIGH_LSB    _u(23)
8835 #define IO_BANK0_INTR1_GPIO13_EDGE_HIGH_ACCESS "WC"
8836 // -----------------------------------------------------------------------------
8837 // Field       : IO_BANK0_INTR1_GPIO13_EDGE_LOW
8838 #define IO_BANK0_INTR1_GPIO13_EDGE_LOW_RESET  _u(0x0)
8839 #define IO_BANK0_INTR1_GPIO13_EDGE_LOW_BITS   _u(0x00400000)
8840 #define IO_BANK0_INTR1_GPIO13_EDGE_LOW_MSB    _u(22)
8841 #define IO_BANK0_INTR1_GPIO13_EDGE_LOW_LSB    _u(22)
8842 #define IO_BANK0_INTR1_GPIO13_EDGE_LOW_ACCESS "WC"
8843 // -----------------------------------------------------------------------------
8844 // Field       : IO_BANK0_INTR1_GPIO13_LEVEL_HIGH
8845 #define IO_BANK0_INTR1_GPIO13_LEVEL_HIGH_RESET  _u(0x0)
8846 #define IO_BANK0_INTR1_GPIO13_LEVEL_HIGH_BITS   _u(0x00200000)
8847 #define IO_BANK0_INTR1_GPIO13_LEVEL_HIGH_MSB    _u(21)
8848 #define IO_BANK0_INTR1_GPIO13_LEVEL_HIGH_LSB    _u(21)
8849 #define IO_BANK0_INTR1_GPIO13_LEVEL_HIGH_ACCESS "RO"
8850 // -----------------------------------------------------------------------------
8851 // Field       : IO_BANK0_INTR1_GPIO13_LEVEL_LOW
8852 #define IO_BANK0_INTR1_GPIO13_LEVEL_LOW_RESET  _u(0x0)
8853 #define IO_BANK0_INTR1_GPIO13_LEVEL_LOW_BITS   _u(0x00100000)
8854 #define IO_BANK0_INTR1_GPIO13_LEVEL_LOW_MSB    _u(20)
8855 #define IO_BANK0_INTR1_GPIO13_LEVEL_LOW_LSB    _u(20)
8856 #define IO_BANK0_INTR1_GPIO13_LEVEL_LOW_ACCESS "RO"
8857 // -----------------------------------------------------------------------------
8858 // Field       : IO_BANK0_INTR1_GPIO12_EDGE_HIGH
8859 #define IO_BANK0_INTR1_GPIO12_EDGE_HIGH_RESET  _u(0x0)
8860 #define IO_BANK0_INTR1_GPIO12_EDGE_HIGH_BITS   _u(0x00080000)
8861 #define IO_BANK0_INTR1_GPIO12_EDGE_HIGH_MSB    _u(19)
8862 #define IO_BANK0_INTR1_GPIO12_EDGE_HIGH_LSB    _u(19)
8863 #define IO_BANK0_INTR1_GPIO12_EDGE_HIGH_ACCESS "WC"
8864 // -----------------------------------------------------------------------------
8865 // Field       : IO_BANK0_INTR1_GPIO12_EDGE_LOW
8866 #define IO_BANK0_INTR1_GPIO12_EDGE_LOW_RESET  _u(0x0)
8867 #define IO_BANK0_INTR1_GPIO12_EDGE_LOW_BITS   _u(0x00040000)
8868 #define IO_BANK0_INTR1_GPIO12_EDGE_LOW_MSB    _u(18)
8869 #define IO_BANK0_INTR1_GPIO12_EDGE_LOW_LSB    _u(18)
8870 #define IO_BANK0_INTR1_GPIO12_EDGE_LOW_ACCESS "WC"
8871 // -----------------------------------------------------------------------------
8872 // Field       : IO_BANK0_INTR1_GPIO12_LEVEL_HIGH
8873 #define IO_BANK0_INTR1_GPIO12_LEVEL_HIGH_RESET  _u(0x0)
8874 #define IO_BANK0_INTR1_GPIO12_LEVEL_HIGH_BITS   _u(0x00020000)
8875 #define IO_BANK0_INTR1_GPIO12_LEVEL_HIGH_MSB    _u(17)
8876 #define IO_BANK0_INTR1_GPIO12_LEVEL_HIGH_LSB    _u(17)
8877 #define IO_BANK0_INTR1_GPIO12_LEVEL_HIGH_ACCESS "RO"
8878 // -----------------------------------------------------------------------------
8879 // Field       : IO_BANK0_INTR1_GPIO12_LEVEL_LOW
8880 #define IO_BANK0_INTR1_GPIO12_LEVEL_LOW_RESET  _u(0x0)
8881 #define IO_BANK0_INTR1_GPIO12_LEVEL_LOW_BITS   _u(0x00010000)
8882 #define IO_BANK0_INTR1_GPIO12_LEVEL_LOW_MSB    _u(16)
8883 #define IO_BANK0_INTR1_GPIO12_LEVEL_LOW_LSB    _u(16)
8884 #define IO_BANK0_INTR1_GPIO12_LEVEL_LOW_ACCESS "RO"
8885 // -----------------------------------------------------------------------------
8886 // Field       : IO_BANK0_INTR1_GPIO11_EDGE_HIGH
8887 #define IO_BANK0_INTR1_GPIO11_EDGE_HIGH_RESET  _u(0x0)
8888 #define IO_BANK0_INTR1_GPIO11_EDGE_HIGH_BITS   _u(0x00008000)
8889 #define IO_BANK0_INTR1_GPIO11_EDGE_HIGH_MSB    _u(15)
8890 #define IO_BANK0_INTR1_GPIO11_EDGE_HIGH_LSB    _u(15)
8891 #define IO_BANK0_INTR1_GPIO11_EDGE_HIGH_ACCESS "WC"
8892 // -----------------------------------------------------------------------------
8893 // Field       : IO_BANK0_INTR1_GPIO11_EDGE_LOW
8894 #define IO_BANK0_INTR1_GPIO11_EDGE_LOW_RESET  _u(0x0)
8895 #define IO_BANK0_INTR1_GPIO11_EDGE_LOW_BITS   _u(0x00004000)
8896 #define IO_BANK0_INTR1_GPIO11_EDGE_LOW_MSB    _u(14)
8897 #define IO_BANK0_INTR1_GPIO11_EDGE_LOW_LSB    _u(14)
8898 #define IO_BANK0_INTR1_GPIO11_EDGE_LOW_ACCESS "WC"
8899 // -----------------------------------------------------------------------------
8900 // Field       : IO_BANK0_INTR1_GPIO11_LEVEL_HIGH
8901 #define IO_BANK0_INTR1_GPIO11_LEVEL_HIGH_RESET  _u(0x0)
8902 #define IO_BANK0_INTR1_GPIO11_LEVEL_HIGH_BITS   _u(0x00002000)
8903 #define IO_BANK0_INTR1_GPIO11_LEVEL_HIGH_MSB    _u(13)
8904 #define IO_BANK0_INTR1_GPIO11_LEVEL_HIGH_LSB    _u(13)
8905 #define IO_BANK0_INTR1_GPIO11_LEVEL_HIGH_ACCESS "RO"
8906 // -----------------------------------------------------------------------------
8907 // Field       : IO_BANK0_INTR1_GPIO11_LEVEL_LOW
8908 #define IO_BANK0_INTR1_GPIO11_LEVEL_LOW_RESET  _u(0x0)
8909 #define IO_BANK0_INTR1_GPIO11_LEVEL_LOW_BITS   _u(0x00001000)
8910 #define IO_BANK0_INTR1_GPIO11_LEVEL_LOW_MSB    _u(12)
8911 #define IO_BANK0_INTR1_GPIO11_LEVEL_LOW_LSB    _u(12)
8912 #define IO_BANK0_INTR1_GPIO11_LEVEL_LOW_ACCESS "RO"
8913 // -----------------------------------------------------------------------------
8914 // Field       : IO_BANK0_INTR1_GPIO10_EDGE_HIGH
8915 #define IO_BANK0_INTR1_GPIO10_EDGE_HIGH_RESET  _u(0x0)
8916 #define IO_BANK0_INTR1_GPIO10_EDGE_HIGH_BITS   _u(0x00000800)
8917 #define IO_BANK0_INTR1_GPIO10_EDGE_HIGH_MSB    _u(11)
8918 #define IO_BANK0_INTR1_GPIO10_EDGE_HIGH_LSB    _u(11)
8919 #define IO_BANK0_INTR1_GPIO10_EDGE_HIGH_ACCESS "WC"
8920 // -----------------------------------------------------------------------------
8921 // Field       : IO_BANK0_INTR1_GPIO10_EDGE_LOW
8922 #define IO_BANK0_INTR1_GPIO10_EDGE_LOW_RESET  _u(0x0)
8923 #define IO_BANK0_INTR1_GPIO10_EDGE_LOW_BITS   _u(0x00000400)
8924 #define IO_BANK0_INTR1_GPIO10_EDGE_LOW_MSB    _u(10)
8925 #define IO_BANK0_INTR1_GPIO10_EDGE_LOW_LSB    _u(10)
8926 #define IO_BANK0_INTR1_GPIO10_EDGE_LOW_ACCESS "WC"
8927 // -----------------------------------------------------------------------------
8928 // Field       : IO_BANK0_INTR1_GPIO10_LEVEL_HIGH
8929 #define IO_BANK0_INTR1_GPIO10_LEVEL_HIGH_RESET  _u(0x0)
8930 #define IO_BANK0_INTR1_GPIO10_LEVEL_HIGH_BITS   _u(0x00000200)
8931 #define IO_BANK0_INTR1_GPIO10_LEVEL_HIGH_MSB    _u(9)
8932 #define IO_BANK0_INTR1_GPIO10_LEVEL_HIGH_LSB    _u(9)
8933 #define IO_BANK0_INTR1_GPIO10_LEVEL_HIGH_ACCESS "RO"
8934 // -----------------------------------------------------------------------------
8935 // Field       : IO_BANK0_INTR1_GPIO10_LEVEL_LOW
8936 #define IO_BANK0_INTR1_GPIO10_LEVEL_LOW_RESET  _u(0x0)
8937 #define IO_BANK0_INTR1_GPIO10_LEVEL_LOW_BITS   _u(0x00000100)
8938 #define IO_BANK0_INTR1_GPIO10_LEVEL_LOW_MSB    _u(8)
8939 #define IO_BANK0_INTR1_GPIO10_LEVEL_LOW_LSB    _u(8)
8940 #define IO_BANK0_INTR1_GPIO10_LEVEL_LOW_ACCESS "RO"
8941 // -----------------------------------------------------------------------------
8942 // Field       : IO_BANK0_INTR1_GPIO9_EDGE_HIGH
8943 #define IO_BANK0_INTR1_GPIO9_EDGE_HIGH_RESET  _u(0x0)
8944 #define IO_BANK0_INTR1_GPIO9_EDGE_HIGH_BITS   _u(0x00000080)
8945 #define IO_BANK0_INTR1_GPIO9_EDGE_HIGH_MSB    _u(7)
8946 #define IO_BANK0_INTR1_GPIO9_EDGE_HIGH_LSB    _u(7)
8947 #define IO_BANK0_INTR1_GPIO9_EDGE_HIGH_ACCESS "WC"
8948 // -----------------------------------------------------------------------------
8949 // Field       : IO_BANK0_INTR1_GPIO9_EDGE_LOW
8950 #define IO_BANK0_INTR1_GPIO9_EDGE_LOW_RESET  _u(0x0)
8951 #define IO_BANK0_INTR1_GPIO9_EDGE_LOW_BITS   _u(0x00000040)
8952 #define IO_BANK0_INTR1_GPIO9_EDGE_LOW_MSB    _u(6)
8953 #define IO_BANK0_INTR1_GPIO9_EDGE_LOW_LSB    _u(6)
8954 #define IO_BANK0_INTR1_GPIO9_EDGE_LOW_ACCESS "WC"
8955 // -----------------------------------------------------------------------------
8956 // Field       : IO_BANK0_INTR1_GPIO9_LEVEL_HIGH
8957 #define IO_BANK0_INTR1_GPIO9_LEVEL_HIGH_RESET  _u(0x0)
8958 #define IO_BANK0_INTR1_GPIO9_LEVEL_HIGH_BITS   _u(0x00000020)
8959 #define IO_BANK0_INTR1_GPIO9_LEVEL_HIGH_MSB    _u(5)
8960 #define IO_BANK0_INTR1_GPIO9_LEVEL_HIGH_LSB    _u(5)
8961 #define IO_BANK0_INTR1_GPIO9_LEVEL_HIGH_ACCESS "RO"
8962 // -----------------------------------------------------------------------------
8963 // Field       : IO_BANK0_INTR1_GPIO9_LEVEL_LOW
8964 #define IO_BANK0_INTR1_GPIO9_LEVEL_LOW_RESET  _u(0x0)
8965 #define IO_BANK0_INTR1_GPIO9_LEVEL_LOW_BITS   _u(0x00000010)
8966 #define IO_BANK0_INTR1_GPIO9_LEVEL_LOW_MSB    _u(4)
8967 #define IO_BANK0_INTR1_GPIO9_LEVEL_LOW_LSB    _u(4)
8968 #define IO_BANK0_INTR1_GPIO9_LEVEL_LOW_ACCESS "RO"
8969 // -----------------------------------------------------------------------------
8970 // Field       : IO_BANK0_INTR1_GPIO8_EDGE_HIGH
8971 #define IO_BANK0_INTR1_GPIO8_EDGE_HIGH_RESET  _u(0x0)
8972 #define IO_BANK0_INTR1_GPIO8_EDGE_HIGH_BITS   _u(0x00000008)
8973 #define IO_BANK0_INTR1_GPIO8_EDGE_HIGH_MSB    _u(3)
8974 #define IO_BANK0_INTR1_GPIO8_EDGE_HIGH_LSB    _u(3)
8975 #define IO_BANK0_INTR1_GPIO8_EDGE_HIGH_ACCESS "WC"
8976 // -----------------------------------------------------------------------------
8977 // Field       : IO_BANK0_INTR1_GPIO8_EDGE_LOW
8978 #define IO_BANK0_INTR1_GPIO8_EDGE_LOW_RESET  _u(0x0)
8979 #define IO_BANK0_INTR1_GPIO8_EDGE_LOW_BITS   _u(0x00000004)
8980 #define IO_BANK0_INTR1_GPIO8_EDGE_LOW_MSB    _u(2)
8981 #define IO_BANK0_INTR1_GPIO8_EDGE_LOW_LSB    _u(2)
8982 #define IO_BANK0_INTR1_GPIO8_EDGE_LOW_ACCESS "WC"
8983 // -----------------------------------------------------------------------------
8984 // Field       : IO_BANK0_INTR1_GPIO8_LEVEL_HIGH
8985 #define IO_BANK0_INTR1_GPIO8_LEVEL_HIGH_RESET  _u(0x0)
8986 #define IO_BANK0_INTR1_GPIO8_LEVEL_HIGH_BITS   _u(0x00000002)
8987 #define IO_BANK0_INTR1_GPIO8_LEVEL_HIGH_MSB    _u(1)
8988 #define IO_BANK0_INTR1_GPIO8_LEVEL_HIGH_LSB    _u(1)
8989 #define IO_BANK0_INTR1_GPIO8_LEVEL_HIGH_ACCESS "RO"
8990 // -----------------------------------------------------------------------------
8991 // Field       : IO_BANK0_INTR1_GPIO8_LEVEL_LOW
8992 #define IO_BANK0_INTR1_GPIO8_LEVEL_LOW_RESET  _u(0x0)
8993 #define IO_BANK0_INTR1_GPIO8_LEVEL_LOW_BITS   _u(0x00000001)
8994 #define IO_BANK0_INTR1_GPIO8_LEVEL_LOW_MSB    _u(0)
8995 #define IO_BANK0_INTR1_GPIO8_LEVEL_LOW_LSB    _u(0)
8996 #define IO_BANK0_INTR1_GPIO8_LEVEL_LOW_ACCESS "RO"
8997 // =============================================================================
8998 // Register    : IO_BANK0_INTR2
8999 // Description : Raw Interrupts
9000 #define IO_BANK0_INTR2_OFFSET _u(0x00000238)
9001 #define IO_BANK0_INTR2_BITS   _u(0xffffffff)
9002 #define IO_BANK0_INTR2_RESET  _u(0x00000000)
9003 // -----------------------------------------------------------------------------
9004 // Field       : IO_BANK0_INTR2_GPIO23_EDGE_HIGH
9005 #define IO_BANK0_INTR2_GPIO23_EDGE_HIGH_RESET  _u(0x0)
9006 #define IO_BANK0_INTR2_GPIO23_EDGE_HIGH_BITS   _u(0x80000000)
9007 #define IO_BANK0_INTR2_GPIO23_EDGE_HIGH_MSB    _u(31)
9008 #define IO_BANK0_INTR2_GPIO23_EDGE_HIGH_LSB    _u(31)
9009 #define IO_BANK0_INTR2_GPIO23_EDGE_HIGH_ACCESS "WC"
9010 // -----------------------------------------------------------------------------
9011 // Field       : IO_BANK0_INTR2_GPIO23_EDGE_LOW
9012 #define IO_BANK0_INTR2_GPIO23_EDGE_LOW_RESET  _u(0x0)
9013 #define IO_BANK0_INTR2_GPIO23_EDGE_LOW_BITS   _u(0x40000000)
9014 #define IO_BANK0_INTR2_GPIO23_EDGE_LOW_MSB    _u(30)
9015 #define IO_BANK0_INTR2_GPIO23_EDGE_LOW_LSB    _u(30)
9016 #define IO_BANK0_INTR2_GPIO23_EDGE_LOW_ACCESS "WC"
9017 // -----------------------------------------------------------------------------
9018 // Field       : IO_BANK0_INTR2_GPIO23_LEVEL_HIGH
9019 #define IO_BANK0_INTR2_GPIO23_LEVEL_HIGH_RESET  _u(0x0)
9020 #define IO_BANK0_INTR2_GPIO23_LEVEL_HIGH_BITS   _u(0x20000000)
9021 #define IO_BANK0_INTR2_GPIO23_LEVEL_HIGH_MSB    _u(29)
9022 #define IO_BANK0_INTR2_GPIO23_LEVEL_HIGH_LSB    _u(29)
9023 #define IO_BANK0_INTR2_GPIO23_LEVEL_HIGH_ACCESS "RO"
9024 // -----------------------------------------------------------------------------
9025 // Field       : IO_BANK0_INTR2_GPIO23_LEVEL_LOW
9026 #define IO_BANK0_INTR2_GPIO23_LEVEL_LOW_RESET  _u(0x0)
9027 #define IO_BANK0_INTR2_GPIO23_LEVEL_LOW_BITS   _u(0x10000000)
9028 #define IO_BANK0_INTR2_GPIO23_LEVEL_LOW_MSB    _u(28)
9029 #define IO_BANK0_INTR2_GPIO23_LEVEL_LOW_LSB    _u(28)
9030 #define IO_BANK0_INTR2_GPIO23_LEVEL_LOW_ACCESS "RO"
9031 // -----------------------------------------------------------------------------
9032 // Field       : IO_BANK0_INTR2_GPIO22_EDGE_HIGH
9033 #define IO_BANK0_INTR2_GPIO22_EDGE_HIGH_RESET  _u(0x0)
9034 #define IO_BANK0_INTR2_GPIO22_EDGE_HIGH_BITS   _u(0x08000000)
9035 #define IO_BANK0_INTR2_GPIO22_EDGE_HIGH_MSB    _u(27)
9036 #define IO_BANK0_INTR2_GPIO22_EDGE_HIGH_LSB    _u(27)
9037 #define IO_BANK0_INTR2_GPIO22_EDGE_HIGH_ACCESS "WC"
9038 // -----------------------------------------------------------------------------
9039 // Field       : IO_BANK0_INTR2_GPIO22_EDGE_LOW
9040 #define IO_BANK0_INTR2_GPIO22_EDGE_LOW_RESET  _u(0x0)
9041 #define IO_BANK0_INTR2_GPIO22_EDGE_LOW_BITS   _u(0x04000000)
9042 #define IO_BANK0_INTR2_GPIO22_EDGE_LOW_MSB    _u(26)
9043 #define IO_BANK0_INTR2_GPIO22_EDGE_LOW_LSB    _u(26)
9044 #define IO_BANK0_INTR2_GPIO22_EDGE_LOW_ACCESS "WC"
9045 // -----------------------------------------------------------------------------
9046 // Field       : IO_BANK0_INTR2_GPIO22_LEVEL_HIGH
9047 #define IO_BANK0_INTR2_GPIO22_LEVEL_HIGH_RESET  _u(0x0)
9048 #define IO_BANK0_INTR2_GPIO22_LEVEL_HIGH_BITS   _u(0x02000000)
9049 #define IO_BANK0_INTR2_GPIO22_LEVEL_HIGH_MSB    _u(25)
9050 #define IO_BANK0_INTR2_GPIO22_LEVEL_HIGH_LSB    _u(25)
9051 #define IO_BANK0_INTR2_GPIO22_LEVEL_HIGH_ACCESS "RO"
9052 // -----------------------------------------------------------------------------
9053 // Field       : IO_BANK0_INTR2_GPIO22_LEVEL_LOW
9054 #define IO_BANK0_INTR2_GPIO22_LEVEL_LOW_RESET  _u(0x0)
9055 #define IO_BANK0_INTR2_GPIO22_LEVEL_LOW_BITS   _u(0x01000000)
9056 #define IO_BANK0_INTR2_GPIO22_LEVEL_LOW_MSB    _u(24)
9057 #define IO_BANK0_INTR2_GPIO22_LEVEL_LOW_LSB    _u(24)
9058 #define IO_BANK0_INTR2_GPIO22_LEVEL_LOW_ACCESS "RO"
9059 // -----------------------------------------------------------------------------
9060 // Field       : IO_BANK0_INTR2_GPIO21_EDGE_HIGH
9061 #define IO_BANK0_INTR2_GPIO21_EDGE_HIGH_RESET  _u(0x0)
9062 #define IO_BANK0_INTR2_GPIO21_EDGE_HIGH_BITS   _u(0x00800000)
9063 #define IO_BANK0_INTR2_GPIO21_EDGE_HIGH_MSB    _u(23)
9064 #define IO_BANK0_INTR2_GPIO21_EDGE_HIGH_LSB    _u(23)
9065 #define IO_BANK0_INTR2_GPIO21_EDGE_HIGH_ACCESS "WC"
9066 // -----------------------------------------------------------------------------
9067 // Field       : IO_BANK0_INTR2_GPIO21_EDGE_LOW
9068 #define IO_BANK0_INTR2_GPIO21_EDGE_LOW_RESET  _u(0x0)
9069 #define IO_BANK0_INTR2_GPIO21_EDGE_LOW_BITS   _u(0x00400000)
9070 #define IO_BANK0_INTR2_GPIO21_EDGE_LOW_MSB    _u(22)
9071 #define IO_BANK0_INTR2_GPIO21_EDGE_LOW_LSB    _u(22)
9072 #define IO_BANK0_INTR2_GPIO21_EDGE_LOW_ACCESS "WC"
9073 // -----------------------------------------------------------------------------
9074 // Field       : IO_BANK0_INTR2_GPIO21_LEVEL_HIGH
9075 #define IO_BANK0_INTR2_GPIO21_LEVEL_HIGH_RESET  _u(0x0)
9076 #define IO_BANK0_INTR2_GPIO21_LEVEL_HIGH_BITS   _u(0x00200000)
9077 #define IO_BANK0_INTR2_GPIO21_LEVEL_HIGH_MSB    _u(21)
9078 #define IO_BANK0_INTR2_GPIO21_LEVEL_HIGH_LSB    _u(21)
9079 #define IO_BANK0_INTR2_GPIO21_LEVEL_HIGH_ACCESS "RO"
9080 // -----------------------------------------------------------------------------
9081 // Field       : IO_BANK0_INTR2_GPIO21_LEVEL_LOW
9082 #define IO_BANK0_INTR2_GPIO21_LEVEL_LOW_RESET  _u(0x0)
9083 #define IO_BANK0_INTR2_GPIO21_LEVEL_LOW_BITS   _u(0x00100000)
9084 #define IO_BANK0_INTR2_GPIO21_LEVEL_LOW_MSB    _u(20)
9085 #define IO_BANK0_INTR2_GPIO21_LEVEL_LOW_LSB    _u(20)
9086 #define IO_BANK0_INTR2_GPIO21_LEVEL_LOW_ACCESS "RO"
9087 // -----------------------------------------------------------------------------
9088 // Field       : IO_BANK0_INTR2_GPIO20_EDGE_HIGH
9089 #define IO_BANK0_INTR2_GPIO20_EDGE_HIGH_RESET  _u(0x0)
9090 #define IO_BANK0_INTR2_GPIO20_EDGE_HIGH_BITS   _u(0x00080000)
9091 #define IO_BANK0_INTR2_GPIO20_EDGE_HIGH_MSB    _u(19)
9092 #define IO_BANK0_INTR2_GPIO20_EDGE_HIGH_LSB    _u(19)
9093 #define IO_BANK0_INTR2_GPIO20_EDGE_HIGH_ACCESS "WC"
9094 // -----------------------------------------------------------------------------
9095 // Field       : IO_BANK0_INTR2_GPIO20_EDGE_LOW
9096 #define IO_BANK0_INTR2_GPIO20_EDGE_LOW_RESET  _u(0x0)
9097 #define IO_BANK0_INTR2_GPIO20_EDGE_LOW_BITS   _u(0x00040000)
9098 #define IO_BANK0_INTR2_GPIO20_EDGE_LOW_MSB    _u(18)
9099 #define IO_BANK0_INTR2_GPIO20_EDGE_LOW_LSB    _u(18)
9100 #define IO_BANK0_INTR2_GPIO20_EDGE_LOW_ACCESS "WC"
9101 // -----------------------------------------------------------------------------
9102 // Field       : IO_BANK0_INTR2_GPIO20_LEVEL_HIGH
9103 #define IO_BANK0_INTR2_GPIO20_LEVEL_HIGH_RESET  _u(0x0)
9104 #define IO_BANK0_INTR2_GPIO20_LEVEL_HIGH_BITS   _u(0x00020000)
9105 #define IO_BANK0_INTR2_GPIO20_LEVEL_HIGH_MSB    _u(17)
9106 #define IO_BANK0_INTR2_GPIO20_LEVEL_HIGH_LSB    _u(17)
9107 #define IO_BANK0_INTR2_GPIO20_LEVEL_HIGH_ACCESS "RO"
9108 // -----------------------------------------------------------------------------
9109 // Field       : IO_BANK0_INTR2_GPIO20_LEVEL_LOW
9110 #define IO_BANK0_INTR2_GPIO20_LEVEL_LOW_RESET  _u(0x0)
9111 #define IO_BANK0_INTR2_GPIO20_LEVEL_LOW_BITS   _u(0x00010000)
9112 #define IO_BANK0_INTR2_GPIO20_LEVEL_LOW_MSB    _u(16)
9113 #define IO_BANK0_INTR2_GPIO20_LEVEL_LOW_LSB    _u(16)
9114 #define IO_BANK0_INTR2_GPIO20_LEVEL_LOW_ACCESS "RO"
9115 // -----------------------------------------------------------------------------
9116 // Field       : IO_BANK0_INTR2_GPIO19_EDGE_HIGH
9117 #define IO_BANK0_INTR2_GPIO19_EDGE_HIGH_RESET  _u(0x0)
9118 #define IO_BANK0_INTR2_GPIO19_EDGE_HIGH_BITS   _u(0x00008000)
9119 #define IO_BANK0_INTR2_GPIO19_EDGE_HIGH_MSB    _u(15)
9120 #define IO_BANK0_INTR2_GPIO19_EDGE_HIGH_LSB    _u(15)
9121 #define IO_BANK0_INTR2_GPIO19_EDGE_HIGH_ACCESS "WC"
9122 // -----------------------------------------------------------------------------
9123 // Field       : IO_BANK0_INTR2_GPIO19_EDGE_LOW
9124 #define IO_BANK0_INTR2_GPIO19_EDGE_LOW_RESET  _u(0x0)
9125 #define IO_BANK0_INTR2_GPIO19_EDGE_LOW_BITS   _u(0x00004000)
9126 #define IO_BANK0_INTR2_GPIO19_EDGE_LOW_MSB    _u(14)
9127 #define IO_BANK0_INTR2_GPIO19_EDGE_LOW_LSB    _u(14)
9128 #define IO_BANK0_INTR2_GPIO19_EDGE_LOW_ACCESS "WC"
9129 // -----------------------------------------------------------------------------
9130 // Field       : IO_BANK0_INTR2_GPIO19_LEVEL_HIGH
9131 #define IO_BANK0_INTR2_GPIO19_LEVEL_HIGH_RESET  _u(0x0)
9132 #define IO_BANK0_INTR2_GPIO19_LEVEL_HIGH_BITS   _u(0x00002000)
9133 #define IO_BANK0_INTR2_GPIO19_LEVEL_HIGH_MSB    _u(13)
9134 #define IO_BANK0_INTR2_GPIO19_LEVEL_HIGH_LSB    _u(13)
9135 #define IO_BANK0_INTR2_GPIO19_LEVEL_HIGH_ACCESS "RO"
9136 // -----------------------------------------------------------------------------
9137 // Field       : IO_BANK0_INTR2_GPIO19_LEVEL_LOW
9138 #define IO_BANK0_INTR2_GPIO19_LEVEL_LOW_RESET  _u(0x0)
9139 #define IO_BANK0_INTR2_GPIO19_LEVEL_LOW_BITS   _u(0x00001000)
9140 #define IO_BANK0_INTR2_GPIO19_LEVEL_LOW_MSB    _u(12)
9141 #define IO_BANK0_INTR2_GPIO19_LEVEL_LOW_LSB    _u(12)
9142 #define IO_BANK0_INTR2_GPIO19_LEVEL_LOW_ACCESS "RO"
9143 // -----------------------------------------------------------------------------
9144 // Field       : IO_BANK0_INTR2_GPIO18_EDGE_HIGH
9145 #define IO_BANK0_INTR2_GPIO18_EDGE_HIGH_RESET  _u(0x0)
9146 #define IO_BANK0_INTR2_GPIO18_EDGE_HIGH_BITS   _u(0x00000800)
9147 #define IO_BANK0_INTR2_GPIO18_EDGE_HIGH_MSB    _u(11)
9148 #define IO_BANK0_INTR2_GPIO18_EDGE_HIGH_LSB    _u(11)
9149 #define IO_BANK0_INTR2_GPIO18_EDGE_HIGH_ACCESS "WC"
9150 // -----------------------------------------------------------------------------
9151 // Field       : IO_BANK0_INTR2_GPIO18_EDGE_LOW
9152 #define IO_BANK0_INTR2_GPIO18_EDGE_LOW_RESET  _u(0x0)
9153 #define IO_BANK0_INTR2_GPIO18_EDGE_LOW_BITS   _u(0x00000400)
9154 #define IO_BANK0_INTR2_GPIO18_EDGE_LOW_MSB    _u(10)
9155 #define IO_BANK0_INTR2_GPIO18_EDGE_LOW_LSB    _u(10)
9156 #define IO_BANK0_INTR2_GPIO18_EDGE_LOW_ACCESS "WC"
9157 // -----------------------------------------------------------------------------
9158 // Field       : IO_BANK0_INTR2_GPIO18_LEVEL_HIGH
9159 #define IO_BANK0_INTR2_GPIO18_LEVEL_HIGH_RESET  _u(0x0)
9160 #define IO_BANK0_INTR2_GPIO18_LEVEL_HIGH_BITS   _u(0x00000200)
9161 #define IO_BANK0_INTR2_GPIO18_LEVEL_HIGH_MSB    _u(9)
9162 #define IO_BANK0_INTR2_GPIO18_LEVEL_HIGH_LSB    _u(9)
9163 #define IO_BANK0_INTR2_GPIO18_LEVEL_HIGH_ACCESS "RO"
9164 // -----------------------------------------------------------------------------
9165 // Field       : IO_BANK0_INTR2_GPIO18_LEVEL_LOW
9166 #define IO_BANK0_INTR2_GPIO18_LEVEL_LOW_RESET  _u(0x0)
9167 #define IO_BANK0_INTR2_GPIO18_LEVEL_LOW_BITS   _u(0x00000100)
9168 #define IO_BANK0_INTR2_GPIO18_LEVEL_LOW_MSB    _u(8)
9169 #define IO_BANK0_INTR2_GPIO18_LEVEL_LOW_LSB    _u(8)
9170 #define IO_BANK0_INTR2_GPIO18_LEVEL_LOW_ACCESS "RO"
9171 // -----------------------------------------------------------------------------
9172 // Field       : IO_BANK0_INTR2_GPIO17_EDGE_HIGH
9173 #define IO_BANK0_INTR2_GPIO17_EDGE_HIGH_RESET  _u(0x0)
9174 #define IO_BANK0_INTR2_GPIO17_EDGE_HIGH_BITS   _u(0x00000080)
9175 #define IO_BANK0_INTR2_GPIO17_EDGE_HIGH_MSB    _u(7)
9176 #define IO_BANK0_INTR2_GPIO17_EDGE_HIGH_LSB    _u(7)
9177 #define IO_BANK0_INTR2_GPIO17_EDGE_HIGH_ACCESS "WC"
9178 // -----------------------------------------------------------------------------
9179 // Field       : IO_BANK0_INTR2_GPIO17_EDGE_LOW
9180 #define IO_BANK0_INTR2_GPIO17_EDGE_LOW_RESET  _u(0x0)
9181 #define IO_BANK0_INTR2_GPIO17_EDGE_LOW_BITS   _u(0x00000040)
9182 #define IO_BANK0_INTR2_GPIO17_EDGE_LOW_MSB    _u(6)
9183 #define IO_BANK0_INTR2_GPIO17_EDGE_LOW_LSB    _u(6)
9184 #define IO_BANK0_INTR2_GPIO17_EDGE_LOW_ACCESS "WC"
9185 // -----------------------------------------------------------------------------
9186 // Field       : IO_BANK0_INTR2_GPIO17_LEVEL_HIGH
9187 #define IO_BANK0_INTR2_GPIO17_LEVEL_HIGH_RESET  _u(0x0)
9188 #define IO_BANK0_INTR2_GPIO17_LEVEL_HIGH_BITS   _u(0x00000020)
9189 #define IO_BANK0_INTR2_GPIO17_LEVEL_HIGH_MSB    _u(5)
9190 #define IO_BANK0_INTR2_GPIO17_LEVEL_HIGH_LSB    _u(5)
9191 #define IO_BANK0_INTR2_GPIO17_LEVEL_HIGH_ACCESS "RO"
9192 // -----------------------------------------------------------------------------
9193 // Field       : IO_BANK0_INTR2_GPIO17_LEVEL_LOW
9194 #define IO_BANK0_INTR2_GPIO17_LEVEL_LOW_RESET  _u(0x0)
9195 #define IO_BANK0_INTR2_GPIO17_LEVEL_LOW_BITS   _u(0x00000010)
9196 #define IO_BANK0_INTR2_GPIO17_LEVEL_LOW_MSB    _u(4)
9197 #define IO_BANK0_INTR2_GPIO17_LEVEL_LOW_LSB    _u(4)
9198 #define IO_BANK0_INTR2_GPIO17_LEVEL_LOW_ACCESS "RO"
9199 // -----------------------------------------------------------------------------
9200 // Field       : IO_BANK0_INTR2_GPIO16_EDGE_HIGH
9201 #define IO_BANK0_INTR2_GPIO16_EDGE_HIGH_RESET  _u(0x0)
9202 #define IO_BANK0_INTR2_GPIO16_EDGE_HIGH_BITS   _u(0x00000008)
9203 #define IO_BANK0_INTR2_GPIO16_EDGE_HIGH_MSB    _u(3)
9204 #define IO_BANK0_INTR2_GPIO16_EDGE_HIGH_LSB    _u(3)
9205 #define IO_BANK0_INTR2_GPIO16_EDGE_HIGH_ACCESS "WC"
9206 // -----------------------------------------------------------------------------
9207 // Field       : IO_BANK0_INTR2_GPIO16_EDGE_LOW
9208 #define IO_BANK0_INTR2_GPIO16_EDGE_LOW_RESET  _u(0x0)
9209 #define IO_BANK0_INTR2_GPIO16_EDGE_LOW_BITS   _u(0x00000004)
9210 #define IO_BANK0_INTR2_GPIO16_EDGE_LOW_MSB    _u(2)
9211 #define IO_BANK0_INTR2_GPIO16_EDGE_LOW_LSB    _u(2)
9212 #define IO_BANK0_INTR2_GPIO16_EDGE_LOW_ACCESS "WC"
9213 // -----------------------------------------------------------------------------
9214 // Field       : IO_BANK0_INTR2_GPIO16_LEVEL_HIGH
9215 #define IO_BANK0_INTR2_GPIO16_LEVEL_HIGH_RESET  _u(0x0)
9216 #define IO_BANK0_INTR2_GPIO16_LEVEL_HIGH_BITS   _u(0x00000002)
9217 #define IO_BANK0_INTR2_GPIO16_LEVEL_HIGH_MSB    _u(1)
9218 #define IO_BANK0_INTR2_GPIO16_LEVEL_HIGH_LSB    _u(1)
9219 #define IO_BANK0_INTR2_GPIO16_LEVEL_HIGH_ACCESS "RO"
9220 // -----------------------------------------------------------------------------
9221 // Field       : IO_BANK0_INTR2_GPIO16_LEVEL_LOW
9222 #define IO_BANK0_INTR2_GPIO16_LEVEL_LOW_RESET  _u(0x0)
9223 #define IO_BANK0_INTR2_GPIO16_LEVEL_LOW_BITS   _u(0x00000001)
9224 #define IO_BANK0_INTR2_GPIO16_LEVEL_LOW_MSB    _u(0)
9225 #define IO_BANK0_INTR2_GPIO16_LEVEL_LOW_LSB    _u(0)
9226 #define IO_BANK0_INTR2_GPIO16_LEVEL_LOW_ACCESS "RO"
9227 // =============================================================================
9228 // Register    : IO_BANK0_INTR3
9229 // Description : Raw Interrupts
9230 #define IO_BANK0_INTR3_OFFSET _u(0x0000023c)
9231 #define IO_BANK0_INTR3_BITS   _u(0xffffffff)
9232 #define IO_BANK0_INTR3_RESET  _u(0x00000000)
9233 // -----------------------------------------------------------------------------
9234 // Field       : IO_BANK0_INTR3_GPIO31_EDGE_HIGH
9235 #define IO_BANK0_INTR3_GPIO31_EDGE_HIGH_RESET  _u(0x0)
9236 #define IO_BANK0_INTR3_GPIO31_EDGE_HIGH_BITS   _u(0x80000000)
9237 #define IO_BANK0_INTR3_GPIO31_EDGE_HIGH_MSB    _u(31)
9238 #define IO_BANK0_INTR3_GPIO31_EDGE_HIGH_LSB    _u(31)
9239 #define IO_BANK0_INTR3_GPIO31_EDGE_HIGH_ACCESS "WC"
9240 // -----------------------------------------------------------------------------
9241 // Field       : IO_BANK0_INTR3_GPIO31_EDGE_LOW
9242 #define IO_BANK0_INTR3_GPIO31_EDGE_LOW_RESET  _u(0x0)
9243 #define IO_BANK0_INTR3_GPIO31_EDGE_LOW_BITS   _u(0x40000000)
9244 #define IO_BANK0_INTR3_GPIO31_EDGE_LOW_MSB    _u(30)
9245 #define IO_BANK0_INTR3_GPIO31_EDGE_LOW_LSB    _u(30)
9246 #define IO_BANK0_INTR3_GPIO31_EDGE_LOW_ACCESS "WC"
9247 // -----------------------------------------------------------------------------
9248 // Field       : IO_BANK0_INTR3_GPIO31_LEVEL_HIGH
9249 #define IO_BANK0_INTR3_GPIO31_LEVEL_HIGH_RESET  _u(0x0)
9250 #define IO_BANK0_INTR3_GPIO31_LEVEL_HIGH_BITS   _u(0x20000000)
9251 #define IO_BANK0_INTR3_GPIO31_LEVEL_HIGH_MSB    _u(29)
9252 #define IO_BANK0_INTR3_GPIO31_LEVEL_HIGH_LSB    _u(29)
9253 #define IO_BANK0_INTR3_GPIO31_LEVEL_HIGH_ACCESS "RO"
9254 // -----------------------------------------------------------------------------
9255 // Field       : IO_BANK0_INTR3_GPIO31_LEVEL_LOW
9256 #define IO_BANK0_INTR3_GPIO31_LEVEL_LOW_RESET  _u(0x0)
9257 #define IO_BANK0_INTR3_GPIO31_LEVEL_LOW_BITS   _u(0x10000000)
9258 #define IO_BANK0_INTR3_GPIO31_LEVEL_LOW_MSB    _u(28)
9259 #define IO_BANK0_INTR3_GPIO31_LEVEL_LOW_LSB    _u(28)
9260 #define IO_BANK0_INTR3_GPIO31_LEVEL_LOW_ACCESS "RO"
9261 // -----------------------------------------------------------------------------
9262 // Field       : IO_BANK0_INTR3_GPIO30_EDGE_HIGH
9263 #define IO_BANK0_INTR3_GPIO30_EDGE_HIGH_RESET  _u(0x0)
9264 #define IO_BANK0_INTR3_GPIO30_EDGE_HIGH_BITS   _u(0x08000000)
9265 #define IO_BANK0_INTR3_GPIO30_EDGE_HIGH_MSB    _u(27)
9266 #define IO_BANK0_INTR3_GPIO30_EDGE_HIGH_LSB    _u(27)
9267 #define IO_BANK0_INTR3_GPIO30_EDGE_HIGH_ACCESS "WC"
9268 // -----------------------------------------------------------------------------
9269 // Field       : IO_BANK0_INTR3_GPIO30_EDGE_LOW
9270 #define IO_BANK0_INTR3_GPIO30_EDGE_LOW_RESET  _u(0x0)
9271 #define IO_BANK0_INTR3_GPIO30_EDGE_LOW_BITS   _u(0x04000000)
9272 #define IO_BANK0_INTR3_GPIO30_EDGE_LOW_MSB    _u(26)
9273 #define IO_BANK0_INTR3_GPIO30_EDGE_LOW_LSB    _u(26)
9274 #define IO_BANK0_INTR3_GPIO30_EDGE_LOW_ACCESS "WC"
9275 // -----------------------------------------------------------------------------
9276 // Field       : IO_BANK0_INTR3_GPIO30_LEVEL_HIGH
9277 #define IO_BANK0_INTR3_GPIO30_LEVEL_HIGH_RESET  _u(0x0)
9278 #define IO_BANK0_INTR3_GPIO30_LEVEL_HIGH_BITS   _u(0x02000000)
9279 #define IO_BANK0_INTR3_GPIO30_LEVEL_HIGH_MSB    _u(25)
9280 #define IO_BANK0_INTR3_GPIO30_LEVEL_HIGH_LSB    _u(25)
9281 #define IO_BANK0_INTR3_GPIO30_LEVEL_HIGH_ACCESS "RO"
9282 // -----------------------------------------------------------------------------
9283 // Field       : IO_BANK0_INTR3_GPIO30_LEVEL_LOW
9284 #define IO_BANK0_INTR3_GPIO30_LEVEL_LOW_RESET  _u(0x0)
9285 #define IO_BANK0_INTR3_GPIO30_LEVEL_LOW_BITS   _u(0x01000000)
9286 #define IO_BANK0_INTR3_GPIO30_LEVEL_LOW_MSB    _u(24)
9287 #define IO_BANK0_INTR3_GPIO30_LEVEL_LOW_LSB    _u(24)
9288 #define IO_BANK0_INTR3_GPIO30_LEVEL_LOW_ACCESS "RO"
9289 // -----------------------------------------------------------------------------
9290 // Field       : IO_BANK0_INTR3_GPIO29_EDGE_HIGH
9291 #define IO_BANK0_INTR3_GPIO29_EDGE_HIGH_RESET  _u(0x0)
9292 #define IO_BANK0_INTR3_GPIO29_EDGE_HIGH_BITS   _u(0x00800000)
9293 #define IO_BANK0_INTR3_GPIO29_EDGE_HIGH_MSB    _u(23)
9294 #define IO_BANK0_INTR3_GPIO29_EDGE_HIGH_LSB    _u(23)
9295 #define IO_BANK0_INTR3_GPIO29_EDGE_HIGH_ACCESS "WC"
9296 // -----------------------------------------------------------------------------
9297 // Field       : IO_BANK0_INTR3_GPIO29_EDGE_LOW
9298 #define IO_BANK0_INTR3_GPIO29_EDGE_LOW_RESET  _u(0x0)
9299 #define IO_BANK0_INTR3_GPIO29_EDGE_LOW_BITS   _u(0x00400000)
9300 #define IO_BANK0_INTR3_GPIO29_EDGE_LOW_MSB    _u(22)
9301 #define IO_BANK0_INTR3_GPIO29_EDGE_LOW_LSB    _u(22)
9302 #define IO_BANK0_INTR3_GPIO29_EDGE_LOW_ACCESS "WC"
9303 // -----------------------------------------------------------------------------
9304 // Field       : IO_BANK0_INTR3_GPIO29_LEVEL_HIGH
9305 #define IO_BANK0_INTR3_GPIO29_LEVEL_HIGH_RESET  _u(0x0)
9306 #define IO_BANK0_INTR3_GPIO29_LEVEL_HIGH_BITS   _u(0x00200000)
9307 #define IO_BANK0_INTR3_GPIO29_LEVEL_HIGH_MSB    _u(21)
9308 #define IO_BANK0_INTR3_GPIO29_LEVEL_HIGH_LSB    _u(21)
9309 #define IO_BANK0_INTR3_GPIO29_LEVEL_HIGH_ACCESS "RO"
9310 // -----------------------------------------------------------------------------
9311 // Field       : IO_BANK0_INTR3_GPIO29_LEVEL_LOW
9312 #define IO_BANK0_INTR3_GPIO29_LEVEL_LOW_RESET  _u(0x0)
9313 #define IO_BANK0_INTR3_GPIO29_LEVEL_LOW_BITS   _u(0x00100000)
9314 #define IO_BANK0_INTR3_GPIO29_LEVEL_LOW_MSB    _u(20)
9315 #define IO_BANK0_INTR3_GPIO29_LEVEL_LOW_LSB    _u(20)
9316 #define IO_BANK0_INTR3_GPIO29_LEVEL_LOW_ACCESS "RO"
9317 // -----------------------------------------------------------------------------
9318 // Field       : IO_BANK0_INTR3_GPIO28_EDGE_HIGH
9319 #define IO_BANK0_INTR3_GPIO28_EDGE_HIGH_RESET  _u(0x0)
9320 #define IO_BANK0_INTR3_GPIO28_EDGE_HIGH_BITS   _u(0x00080000)
9321 #define IO_BANK0_INTR3_GPIO28_EDGE_HIGH_MSB    _u(19)
9322 #define IO_BANK0_INTR3_GPIO28_EDGE_HIGH_LSB    _u(19)
9323 #define IO_BANK0_INTR3_GPIO28_EDGE_HIGH_ACCESS "WC"
9324 // -----------------------------------------------------------------------------
9325 // Field       : IO_BANK0_INTR3_GPIO28_EDGE_LOW
9326 #define IO_BANK0_INTR3_GPIO28_EDGE_LOW_RESET  _u(0x0)
9327 #define IO_BANK0_INTR3_GPIO28_EDGE_LOW_BITS   _u(0x00040000)
9328 #define IO_BANK0_INTR3_GPIO28_EDGE_LOW_MSB    _u(18)
9329 #define IO_BANK0_INTR3_GPIO28_EDGE_LOW_LSB    _u(18)
9330 #define IO_BANK0_INTR3_GPIO28_EDGE_LOW_ACCESS "WC"
9331 // -----------------------------------------------------------------------------
9332 // Field       : IO_BANK0_INTR3_GPIO28_LEVEL_HIGH
9333 #define IO_BANK0_INTR3_GPIO28_LEVEL_HIGH_RESET  _u(0x0)
9334 #define IO_BANK0_INTR3_GPIO28_LEVEL_HIGH_BITS   _u(0x00020000)
9335 #define IO_BANK0_INTR3_GPIO28_LEVEL_HIGH_MSB    _u(17)
9336 #define IO_BANK0_INTR3_GPIO28_LEVEL_HIGH_LSB    _u(17)
9337 #define IO_BANK0_INTR3_GPIO28_LEVEL_HIGH_ACCESS "RO"
9338 // -----------------------------------------------------------------------------
9339 // Field       : IO_BANK0_INTR3_GPIO28_LEVEL_LOW
9340 #define IO_BANK0_INTR3_GPIO28_LEVEL_LOW_RESET  _u(0x0)
9341 #define IO_BANK0_INTR3_GPIO28_LEVEL_LOW_BITS   _u(0x00010000)
9342 #define IO_BANK0_INTR3_GPIO28_LEVEL_LOW_MSB    _u(16)
9343 #define IO_BANK0_INTR3_GPIO28_LEVEL_LOW_LSB    _u(16)
9344 #define IO_BANK0_INTR3_GPIO28_LEVEL_LOW_ACCESS "RO"
9345 // -----------------------------------------------------------------------------
9346 // Field       : IO_BANK0_INTR3_GPIO27_EDGE_HIGH
9347 #define IO_BANK0_INTR3_GPIO27_EDGE_HIGH_RESET  _u(0x0)
9348 #define IO_BANK0_INTR3_GPIO27_EDGE_HIGH_BITS   _u(0x00008000)
9349 #define IO_BANK0_INTR3_GPIO27_EDGE_HIGH_MSB    _u(15)
9350 #define IO_BANK0_INTR3_GPIO27_EDGE_HIGH_LSB    _u(15)
9351 #define IO_BANK0_INTR3_GPIO27_EDGE_HIGH_ACCESS "WC"
9352 // -----------------------------------------------------------------------------
9353 // Field       : IO_BANK0_INTR3_GPIO27_EDGE_LOW
9354 #define IO_BANK0_INTR3_GPIO27_EDGE_LOW_RESET  _u(0x0)
9355 #define IO_BANK0_INTR3_GPIO27_EDGE_LOW_BITS   _u(0x00004000)
9356 #define IO_BANK0_INTR3_GPIO27_EDGE_LOW_MSB    _u(14)
9357 #define IO_BANK0_INTR3_GPIO27_EDGE_LOW_LSB    _u(14)
9358 #define IO_BANK0_INTR3_GPIO27_EDGE_LOW_ACCESS "WC"
9359 // -----------------------------------------------------------------------------
9360 // Field       : IO_BANK0_INTR3_GPIO27_LEVEL_HIGH
9361 #define IO_BANK0_INTR3_GPIO27_LEVEL_HIGH_RESET  _u(0x0)
9362 #define IO_BANK0_INTR3_GPIO27_LEVEL_HIGH_BITS   _u(0x00002000)
9363 #define IO_BANK0_INTR3_GPIO27_LEVEL_HIGH_MSB    _u(13)
9364 #define IO_BANK0_INTR3_GPIO27_LEVEL_HIGH_LSB    _u(13)
9365 #define IO_BANK0_INTR3_GPIO27_LEVEL_HIGH_ACCESS "RO"
9366 // -----------------------------------------------------------------------------
9367 // Field       : IO_BANK0_INTR3_GPIO27_LEVEL_LOW
9368 #define IO_BANK0_INTR3_GPIO27_LEVEL_LOW_RESET  _u(0x0)
9369 #define IO_BANK0_INTR3_GPIO27_LEVEL_LOW_BITS   _u(0x00001000)
9370 #define IO_BANK0_INTR3_GPIO27_LEVEL_LOW_MSB    _u(12)
9371 #define IO_BANK0_INTR3_GPIO27_LEVEL_LOW_LSB    _u(12)
9372 #define IO_BANK0_INTR3_GPIO27_LEVEL_LOW_ACCESS "RO"
9373 // -----------------------------------------------------------------------------
9374 // Field       : IO_BANK0_INTR3_GPIO26_EDGE_HIGH
9375 #define IO_BANK0_INTR3_GPIO26_EDGE_HIGH_RESET  _u(0x0)
9376 #define IO_BANK0_INTR3_GPIO26_EDGE_HIGH_BITS   _u(0x00000800)
9377 #define IO_BANK0_INTR3_GPIO26_EDGE_HIGH_MSB    _u(11)
9378 #define IO_BANK0_INTR3_GPIO26_EDGE_HIGH_LSB    _u(11)
9379 #define IO_BANK0_INTR3_GPIO26_EDGE_HIGH_ACCESS "WC"
9380 // -----------------------------------------------------------------------------
9381 // Field       : IO_BANK0_INTR3_GPIO26_EDGE_LOW
9382 #define IO_BANK0_INTR3_GPIO26_EDGE_LOW_RESET  _u(0x0)
9383 #define IO_BANK0_INTR3_GPIO26_EDGE_LOW_BITS   _u(0x00000400)
9384 #define IO_BANK0_INTR3_GPIO26_EDGE_LOW_MSB    _u(10)
9385 #define IO_BANK0_INTR3_GPIO26_EDGE_LOW_LSB    _u(10)
9386 #define IO_BANK0_INTR3_GPIO26_EDGE_LOW_ACCESS "WC"
9387 // -----------------------------------------------------------------------------
9388 // Field       : IO_BANK0_INTR3_GPIO26_LEVEL_HIGH
9389 #define IO_BANK0_INTR3_GPIO26_LEVEL_HIGH_RESET  _u(0x0)
9390 #define IO_BANK0_INTR3_GPIO26_LEVEL_HIGH_BITS   _u(0x00000200)
9391 #define IO_BANK0_INTR3_GPIO26_LEVEL_HIGH_MSB    _u(9)
9392 #define IO_BANK0_INTR3_GPIO26_LEVEL_HIGH_LSB    _u(9)
9393 #define IO_BANK0_INTR3_GPIO26_LEVEL_HIGH_ACCESS "RO"
9394 // -----------------------------------------------------------------------------
9395 // Field       : IO_BANK0_INTR3_GPIO26_LEVEL_LOW
9396 #define IO_BANK0_INTR3_GPIO26_LEVEL_LOW_RESET  _u(0x0)
9397 #define IO_BANK0_INTR3_GPIO26_LEVEL_LOW_BITS   _u(0x00000100)
9398 #define IO_BANK0_INTR3_GPIO26_LEVEL_LOW_MSB    _u(8)
9399 #define IO_BANK0_INTR3_GPIO26_LEVEL_LOW_LSB    _u(8)
9400 #define IO_BANK0_INTR3_GPIO26_LEVEL_LOW_ACCESS "RO"
9401 // -----------------------------------------------------------------------------
9402 // Field       : IO_BANK0_INTR3_GPIO25_EDGE_HIGH
9403 #define IO_BANK0_INTR3_GPIO25_EDGE_HIGH_RESET  _u(0x0)
9404 #define IO_BANK0_INTR3_GPIO25_EDGE_HIGH_BITS   _u(0x00000080)
9405 #define IO_BANK0_INTR3_GPIO25_EDGE_HIGH_MSB    _u(7)
9406 #define IO_BANK0_INTR3_GPIO25_EDGE_HIGH_LSB    _u(7)
9407 #define IO_BANK0_INTR3_GPIO25_EDGE_HIGH_ACCESS "WC"
9408 // -----------------------------------------------------------------------------
9409 // Field       : IO_BANK0_INTR3_GPIO25_EDGE_LOW
9410 #define IO_BANK0_INTR3_GPIO25_EDGE_LOW_RESET  _u(0x0)
9411 #define IO_BANK0_INTR3_GPIO25_EDGE_LOW_BITS   _u(0x00000040)
9412 #define IO_BANK0_INTR3_GPIO25_EDGE_LOW_MSB    _u(6)
9413 #define IO_BANK0_INTR3_GPIO25_EDGE_LOW_LSB    _u(6)
9414 #define IO_BANK0_INTR3_GPIO25_EDGE_LOW_ACCESS "WC"
9415 // -----------------------------------------------------------------------------
9416 // Field       : IO_BANK0_INTR3_GPIO25_LEVEL_HIGH
9417 #define IO_BANK0_INTR3_GPIO25_LEVEL_HIGH_RESET  _u(0x0)
9418 #define IO_BANK0_INTR3_GPIO25_LEVEL_HIGH_BITS   _u(0x00000020)
9419 #define IO_BANK0_INTR3_GPIO25_LEVEL_HIGH_MSB    _u(5)
9420 #define IO_BANK0_INTR3_GPIO25_LEVEL_HIGH_LSB    _u(5)
9421 #define IO_BANK0_INTR3_GPIO25_LEVEL_HIGH_ACCESS "RO"
9422 // -----------------------------------------------------------------------------
9423 // Field       : IO_BANK0_INTR3_GPIO25_LEVEL_LOW
9424 #define IO_BANK0_INTR3_GPIO25_LEVEL_LOW_RESET  _u(0x0)
9425 #define IO_BANK0_INTR3_GPIO25_LEVEL_LOW_BITS   _u(0x00000010)
9426 #define IO_BANK0_INTR3_GPIO25_LEVEL_LOW_MSB    _u(4)
9427 #define IO_BANK0_INTR3_GPIO25_LEVEL_LOW_LSB    _u(4)
9428 #define IO_BANK0_INTR3_GPIO25_LEVEL_LOW_ACCESS "RO"
9429 // -----------------------------------------------------------------------------
9430 // Field       : IO_BANK0_INTR3_GPIO24_EDGE_HIGH
9431 #define IO_BANK0_INTR3_GPIO24_EDGE_HIGH_RESET  _u(0x0)
9432 #define IO_BANK0_INTR3_GPIO24_EDGE_HIGH_BITS   _u(0x00000008)
9433 #define IO_BANK0_INTR3_GPIO24_EDGE_HIGH_MSB    _u(3)
9434 #define IO_BANK0_INTR3_GPIO24_EDGE_HIGH_LSB    _u(3)
9435 #define IO_BANK0_INTR3_GPIO24_EDGE_HIGH_ACCESS "WC"
9436 // -----------------------------------------------------------------------------
9437 // Field       : IO_BANK0_INTR3_GPIO24_EDGE_LOW
9438 #define IO_BANK0_INTR3_GPIO24_EDGE_LOW_RESET  _u(0x0)
9439 #define IO_BANK0_INTR3_GPIO24_EDGE_LOW_BITS   _u(0x00000004)
9440 #define IO_BANK0_INTR3_GPIO24_EDGE_LOW_MSB    _u(2)
9441 #define IO_BANK0_INTR3_GPIO24_EDGE_LOW_LSB    _u(2)
9442 #define IO_BANK0_INTR3_GPIO24_EDGE_LOW_ACCESS "WC"
9443 // -----------------------------------------------------------------------------
9444 // Field       : IO_BANK0_INTR3_GPIO24_LEVEL_HIGH
9445 #define IO_BANK0_INTR3_GPIO24_LEVEL_HIGH_RESET  _u(0x0)
9446 #define IO_BANK0_INTR3_GPIO24_LEVEL_HIGH_BITS   _u(0x00000002)
9447 #define IO_BANK0_INTR3_GPIO24_LEVEL_HIGH_MSB    _u(1)
9448 #define IO_BANK0_INTR3_GPIO24_LEVEL_HIGH_LSB    _u(1)
9449 #define IO_BANK0_INTR3_GPIO24_LEVEL_HIGH_ACCESS "RO"
9450 // -----------------------------------------------------------------------------
9451 // Field       : IO_BANK0_INTR3_GPIO24_LEVEL_LOW
9452 #define IO_BANK0_INTR3_GPIO24_LEVEL_LOW_RESET  _u(0x0)
9453 #define IO_BANK0_INTR3_GPIO24_LEVEL_LOW_BITS   _u(0x00000001)
9454 #define IO_BANK0_INTR3_GPIO24_LEVEL_LOW_MSB    _u(0)
9455 #define IO_BANK0_INTR3_GPIO24_LEVEL_LOW_LSB    _u(0)
9456 #define IO_BANK0_INTR3_GPIO24_LEVEL_LOW_ACCESS "RO"
9457 // =============================================================================
9458 // Register    : IO_BANK0_INTR4
9459 // Description : Raw Interrupts
9460 #define IO_BANK0_INTR4_OFFSET _u(0x00000240)
9461 #define IO_BANK0_INTR4_BITS   _u(0xffffffff)
9462 #define IO_BANK0_INTR4_RESET  _u(0x00000000)
9463 // -----------------------------------------------------------------------------
9464 // Field       : IO_BANK0_INTR4_GPIO39_EDGE_HIGH
9465 #define IO_BANK0_INTR4_GPIO39_EDGE_HIGH_RESET  _u(0x0)
9466 #define IO_BANK0_INTR4_GPIO39_EDGE_HIGH_BITS   _u(0x80000000)
9467 #define IO_BANK0_INTR4_GPIO39_EDGE_HIGH_MSB    _u(31)
9468 #define IO_BANK0_INTR4_GPIO39_EDGE_HIGH_LSB    _u(31)
9469 #define IO_BANK0_INTR4_GPIO39_EDGE_HIGH_ACCESS "WC"
9470 // -----------------------------------------------------------------------------
9471 // Field       : IO_BANK0_INTR4_GPIO39_EDGE_LOW
9472 #define IO_BANK0_INTR4_GPIO39_EDGE_LOW_RESET  _u(0x0)
9473 #define IO_BANK0_INTR4_GPIO39_EDGE_LOW_BITS   _u(0x40000000)
9474 #define IO_BANK0_INTR4_GPIO39_EDGE_LOW_MSB    _u(30)
9475 #define IO_BANK0_INTR4_GPIO39_EDGE_LOW_LSB    _u(30)
9476 #define IO_BANK0_INTR4_GPIO39_EDGE_LOW_ACCESS "WC"
9477 // -----------------------------------------------------------------------------
9478 // Field       : IO_BANK0_INTR4_GPIO39_LEVEL_HIGH
9479 #define IO_BANK0_INTR4_GPIO39_LEVEL_HIGH_RESET  _u(0x0)
9480 #define IO_BANK0_INTR4_GPIO39_LEVEL_HIGH_BITS   _u(0x20000000)
9481 #define IO_BANK0_INTR4_GPIO39_LEVEL_HIGH_MSB    _u(29)
9482 #define IO_BANK0_INTR4_GPIO39_LEVEL_HIGH_LSB    _u(29)
9483 #define IO_BANK0_INTR4_GPIO39_LEVEL_HIGH_ACCESS "RO"
9484 // -----------------------------------------------------------------------------
9485 // Field       : IO_BANK0_INTR4_GPIO39_LEVEL_LOW
9486 #define IO_BANK0_INTR4_GPIO39_LEVEL_LOW_RESET  _u(0x0)
9487 #define IO_BANK0_INTR4_GPIO39_LEVEL_LOW_BITS   _u(0x10000000)
9488 #define IO_BANK0_INTR4_GPIO39_LEVEL_LOW_MSB    _u(28)
9489 #define IO_BANK0_INTR4_GPIO39_LEVEL_LOW_LSB    _u(28)
9490 #define IO_BANK0_INTR4_GPIO39_LEVEL_LOW_ACCESS "RO"
9491 // -----------------------------------------------------------------------------
9492 // Field       : IO_BANK0_INTR4_GPIO38_EDGE_HIGH
9493 #define IO_BANK0_INTR4_GPIO38_EDGE_HIGH_RESET  _u(0x0)
9494 #define IO_BANK0_INTR4_GPIO38_EDGE_HIGH_BITS   _u(0x08000000)
9495 #define IO_BANK0_INTR4_GPIO38_EDGE_HIGH_MSB    _u(27)
9496 #define IO_BANK0_INTR4_GPIO38_EDGE_HIGH_LSB    _u(27)
9497 #define IO_BANK0_INTR4_GPIO38_EDGE_HIGH_ACCESS "WC"
9498 // -----------------------------------------------------------------------------
9499 // Field       : IO_BANK0_INTR4_GPIO38_EDGE_LOW
9500 #define IO_BANK0_INTR4_GPIO38_EDGE_LOW_RESET  _u(0x0)
9501 #define IO_BANK0_INTR4_GPIO38_EDGE_LOW_BITS   _u(0x04000000)
9502 #define IO_BANK0_INTR4_GPIO38_EDGE_LOW_MSB    _u(26)
9503 #define IO_BANK0_INTR4_GPIO38_EDGE_LOW_LSB    _u(26)
9504 #define IO_BANK0_INTR4_GPIO38_EDGE_LOW_ACCESS "WC"
9505 // -----------------------------------------------------------------------------
9506 // Field       : IO_BANK0_INTR4_GPIO38_LEVEL_HIGH
9507 #define IO_BANK0_INTR4_GPIO38_LEVEL_HIGH_RESET  _u(0x0)
9508 #define IO_BANK0_INTR4_GPIO38_LEVEL_HIGH_BITS   _u(0x02000000)
9509 #define IO_BANK0_INTR4_GPIO38_LEVEL_HIGH_MSB    _u(25)
9510 #define IO_BANK0_INTR4_GPIO38_LEVEL_HIGH_LSB    _u(25)
9511 #define IO_BANK0_INTR4_GPIO38_LEVEL_HIGH_ACCESS "RO"
9512 // -----------------------------------------------------------------------------
9513 // Field       : IO_BANK0_INTR4_GPIO38_LEVEL_LOW
9514 #define IO_BANK0_INTR4_GPIO38_LEVEL_LOW_RESET  _u(0x0)
9515 #define IO_BANK0_INTR4_GPIO38_LEVEL_LOW_BITS   _u(0x01000000)
9516 #define IO_BANK0_INTR4_GPIO38_LEVEL_LOW_MSB    _u(24)
9517 #define IO_BANK0_INTR4_GPIO38_LEVEL_LOW_LSB    _u(24)
9518 #define IO_BANK0_INTR4_GPIO38_LEVEL_LOW_ACCESS "RO"
9519 // -----------------------------------------------------------------------------
9520 // Field       : IO_BANK0_INTR4_GPIO37_EDGE_HIGH
9521 #define IO_BANK0_INTR4_GPIO37_EDGE_HIGH_RESET  _u(0x0)
9522 #define IO_BANK0_INTR4_GPIO37_EDGE_HIGH_BITS   _u(0x00800000)
9523 #define IO_BANK0_INTR4_GPIO37_EDGE_HIGH_MSB    _u(23)
9524 #define IO_BANK0_INTR4_GPIO37_EDGE_HIGH_LSB    _u(23)
9525 #define IO_BANK0_INTR4_GPIO37_EDGE_HIGH_ACCESS "WC"
9526 // -----------------------------------------------------------------------------
9527 // Field       : IO_BANK0_INTR4_GPIO37_EDGE_LOW
9528 #define IO_BANK0_INTR4_GPIO37_EDGE_LOW_RESET  _u(0x0)
9529 #define IO_BANK0_INTR4_GPIO37_EDGE_LOW_BITS   _u(0x00400000)
9530 #define IO_BANK0_INTR4_GPIO37_EDGE_LOW_MSB    _u(22)
9531 #define IO_BANK0_INTR4_GPIO37_EDGE_LOW_LSB    _u(22)
9532 #define IO_BANK0_INTR4_GPIO37_EDGE_LOW_ACCESS "WC"
9533 // -----------------------------------------------------------------------------
9534 // Field       : IO_BANK0_INTR4_GPIO37_LEVEL_HIGH
9535 #define IO_BANK0_INTR4_GPIO37_LEVEL_HIGH_RESET  _u(0x0)
9536 #define IO_BANK0_INTR4_GPIO37_LEVEL_HIGH_BITS   _u(0x00200000)
9537 #define IO_BANK0_INTR4_GPIO37_LEVEL_HIGH_MSB    _u(21)
9538 #define IO_BANK0_INTR4_GPIO37_LEVEL_HIGH_LSB    _u(21)
9539 #define IO_BANK0_INTR4_GPIO37_LEVEL_HIGH_ACCESS "RO"
9540 // -----------------------------------------------------------------------------
9541 // Field       : IO_BANK0_INTR4_GPIO37_LEVEL_LOW
9542 #define IO_BANK0_INTR4_GPIO37_LEVEL_LOW_RESET  _u(0x0)
9543 #define IO_BANK0_INTR4_GPIO37_LEVEL_LOW_BITS   _u(0x00100000)
9544 #define IO_BANK0_INTR4_GPIO37_LEVEL_LOW_MSB    _u(20)
9545 #define IO_BANK0_INTR4_GPIO37_LEVEL_LOW_LSB    _u(20)
9546 #define IO_BANK0_INTR4_GPIO37_LEVEL_LOW_ACCESS "RO"
9547 // -----------------------------------------------------------------------------
9548 // Field       : IO_BANK0_INTR4_GPIO36_EDGE_HIGH
9549 #define IO_BANK0_INTR4_GPIO36_EDGE_HIGH_RESET  _u(0x0)
9550 #define IO_BANK0_INTR4_GPIO36_EDGE_HIGH_BITS   _u(0x00080000)
9551 #define IO_BANK0_INTR4_GPIO36_EDGE_HIGH_MSB    _u(19)
9552 #define IO_BANK0_INTR4_GPIO36_EDGE_HIGH_LSB    _u(19)
9553 #define IO_BANK0_INTR4_GPIO36_EDGE_HIGH_ACCESS "WC"
9554 // -----------------------------------------------------------------------------
9555 // Field       : IO_BANK0_INTR4_GPIO36_EDGE_LOW
9556 #define IO_BANK0_INTR4_GPIO36_EDGE_LOW_RESET  _u(0x0)
9557 #define IO_BANK0_INTR4_GPIO36_EDGE_LOW_BITS   _u(0x00040000)
9558 #define IO_BANK0_INTR4_GPIO36_EDGE_LOW_MSB    _u(18)
9559 #define IO_BANK0_INTR4_GPIO36_EDGE_LOW_LSB    _u(18)
9560 #define IO_BANK0_INTR4_GPIO36_EDGE_LOW_ACCESS "WC"
9561 // -----------------------------------------------------------------------------
9562 // Field       : IO_BANK0_INTR4_GPIO36_LEVEL_HIGH
9563 #define IO_BANK0_INTR4_GPIO36_LEVEL_HIGH_RESET  _u(0x0)
9564 #define IO_BANK0_INTR4_GPIO36_LEVEL_HIGH_BITS   _u(0x00020000)
9565 #define IO_BANK0_INTR4_GPIO36_LEVEL_HIGH_MSB    _u(17)
9566 #define IO_BANK0_INTR4_GPIO36_LEVEL_HIGH_LSB    _u(17)
9567 #define IO_BANK0_INTR4_GPIO36_LEVEL_HIGH_ACCESS "RO"
9568 // -----------------------------------------------------------------------------
9569 // Field       : IO_BANK0_INTR4_GPIO36_LEVEL_LOW
9570 #define IO_BANK0_INTR4_GPIO36_LEVEL_LOW_RESET  _u(0x0)
9571 #define IO_BANK0_INTR4_GPIO36_LEVEL_LOW_BITS   _u(0x00010000)
9572 #define IO_BANK0_INTR4_GPIO36_LEVEL_LOW_MSB    _u(16)
9573 #define IO_BANK0_INTR4_GPIO36_LEVEL_LOW_LSB    _u(16)
9574 #define IO_BANK0_INTR4_GPIO36_LEVEL_LOW_ACCESS "RO"
9575 // -----------------------------------------------------------------------------
9576 // Field       : IO_BANK0_INTR4_GPIO35_EDGE_HIGH
9577 #define IO_BANK0_INTR4_GPIO35_EDGE_HIGH_RESET  _u(0x0)
9578 #define IO_BANK0_INTR4_GPIO35_EDGE_HIGH_BITS   _u(0x00008000)
9579 #define IO_BANK0_INTR4_GPIO35_EDGE_HIGH_MSB    _u(15)
9580 #define IO_BANK0_INTR4_GPIO35_EDGE_HIGH_LSB    _u(15)
9581 #define IO_BANK0_INTR4_GPIO35_EDGE_HIGH_ACCESS "WC"
9582 // -----------------------------------------------------------------------------
9583 // Field       : IO_BANK0_INTR4_GPIO35_EDGE_LOW
9584 #define IO_BANK0_INTR4_GPIO35_EDGE_LOW_RESET  _u(0x0)
9585 #define IO_BANK0_INTR4_GPIO35_EDGE_LOW_BITS   _u(0x00004000)
9586 #define IO_BANK0_INTR4_GPIO35_EDGE_LOW_MSB    _u(14)
9587 #define IO_BANK0_INTR4_GPIO35_EDGE_LOW_LSB    _u(14)
9588 #define IO_BANK0_INTR4_GPIO35_EDGE_LOW_ACCESS "WC"
9589 // -----------------------------------------------------------------------------
9590 // Field       : IO_BANK0_INTR4_GPIO35_LEVEL_HIGH
9591 #define IO_BANK0_INTR4_GPIO35_LEVEL_HIGH_RESET  _u(0x0)
9592 #define IO_BANK0_INTR4_GPIO35_LEVEL_HIGH_BITS   _u(0x00002000)
9593 #define IO_BANK0_INTR4_GPIO35_LEVEL_HIGH_MSB    _u(13)
9594 #define IO_BANK0_INTR4_GPIO35_LEVEL_HIGH_LSB    _u(13)
9595 #define IO_BANK0_INTR4_GPIO35_LEVEL_HIGH_ACCESS "RO"
9596 // -----------------------------------------------------------------------------
9597 // Field       : IO_BANK0_INTR4_GPIO35_LEVEL_LOW
9598 #define IO_BANK0_INTR4_GPIO35_LEVEL_LOW_RESET  _u(0x0)
9599 #define IO_BANK0_INTR4_GPIO35_LEVEL_LOW_BITS   _u(0x00001000)
9600 #define IO_BANK0_INTR4_GPIO35_LEVEL_LOW_MSB    _u(12)
9601 #define IO_BANK0_INTR4_GPIO35_LEVEL_LOW_LSB    _u(12)
9602 #define IO_BANK0_INTR4_GPIO35_LEVEL_LOW_ACCESS "RO"
9603 // -----------------------------------------------------------------------------
9604 // Field       : IO_BANK0_INTR4_GPIO34_EDGE_HIGH
9605 #define IO_BANK0_INTR4_GPIO34_EDGE_HIGH_RESET  _u(0x0)
9606 #define IO_BANK0_INTR4_GPIO34_EDGE_HIGH_BITS   _u(0x00000800)
9607 #define IO_BANK0_INTR4_GPIO34_EDGE_HIGH_MSB    _u(11)
9608 #define IO_BANK0_INTR4_GPIO34_EDGE_HIGH_LSB    _u(11)
9609 #define IO_BANK0_INTR4_GPIO34_EDGE_HIGH_ACCESS "WC"
9610 // -----------------------------------------------------------------------------
9611 // Field       : IO_BANK0_INTR4_GPIO34_EDGE_LOW
9612 #define IO_BANK0_INTR4_GPIO34_EDGE_LOW_RESET  _u(0x0)
9613 #define IO_BANK0_INTR4_GPIO34_EDGE_LOW_BITS   _u(0x00000400)
9614 #define IO_BANK0_INTR4_GPIO34_EDGE_LOW_MSB    _u(10)
9615 #define IO_BANK0_INTR4_GPIO34_EDGE_LOW_LSB    _u(10)
9616 #define IO_BANK0_INTR4_GPIO34_EDGE_LOW_ACCESS "WC"
9617 // -----------------------------------------------------------------------------
9618 // Field       : IO_BANK0_INTR4_GPIO34_LEVEL_HIGH
9619 #define IO_BANK0_INTR4_GPIO34_LEVEL_HIGH_RESET  _u(0x0)
9620 #define IO_BANK0_INTR4_GPIO34_LEVEL_HIGH_BITS   _u(0x00000200)
9621 #define IO_BANK0_INTR4_GPIO34_LEVEL_HIGH_MSB    _u(9)
9622 #define IO_BANK0_INTR4_GPIO34_LEVEL_HIGH_LSB    _u(9)
9623 #define IO_BANK0_INTR4_GPIO34_LEVEL_HIGH_ACCESS "RO"
9624 // -----------------------------------------------------------------------------
9625 // Field       : IO_BANK0_INTR4_GPIO34_LEVEL_LOW
9626 #define IO_BANK0_INTR4_GPIO34_LEVEL_LOW_RESET  _u(0x0)
9627 #define IO_BANK0_INTR4_GPIO34_LEVEL_LOW_BITS   _u(0x00000100)
9628 #define IO_BANK0_INTR4_GPIO34_LEVEL_LOW_MSB    _u(8)
9629 #define IO_BANK0_INTR4_GPIO34_LEVEL_LOW_LSB    _u(8)
9630 #define IO_BANK0_INTR4_GPIO34_LEVEL_LOW_ACCESS "RO"
9631 // -----------------------------------------------------------------------------
9632 // Field       : IO_BANK0_INTR4_GPIO33_EDGE_HIGH
9633 #define IO_BANK0_INTR4_GPIO33_EDGE_HIGH_RESET  _u(0x0)
9634 #define IO_BANK0_INTR4_GPIO33_EDGE_HIGH_BITS   _u(0x00000080)
9635 #define IO_BANK0_INTR4_GPIO33_EDGE_HIGH_MSB    _u(7)
9636 #define IO_BANK0_INTR4_GPIO33_EDGE_HIGH_LSB    _u(7)
9637 #define IO_BANK0_INTR4_GPIO33_EDGE_HIGH_ACCESS "WC"
9638 // -----------------------------------------------------------------------------
9639 // Field       : IO_BANK0_INTR4_GPIO33_EDGE_LOW
9640 #define IO_BANK0_INTR4_GPIO33_EDGE_LOW_RESET  _u(0x0)
9641 #define IO_BANK0_INTR4_GPIO33_EDGE_LOW_BITS   _u(0x00000040)
9642 #define IO_BANK0_INTR4_GPIO33_EDGE_LOW_MSB    _u(6)
9643 #define IO_BANK0_INTR4_GPIO33_EDGE_LOW_LSB    _u(6)
9644 #define IO_BANK0_INTR4_GPIO33_EDGE_LOW_ACCESS "WC"
9645 // -----------------------------------------------------------------------------
9646 // Field       : IO_BANK0_INTR4_GPIO33_LEVEL_HIGH
9647 #define IO_BANK0_INTR4_GPIO33_LEVEL_HIGH_RESET  _u(0x0)
9648 #define IO_BANK0_INTR4_GPIO33_LEVEL_HIGH_BITS   _u(0x00000020)
9649 #define IO_BANK0_INTR4_GPIO33_LEVEL_HIGH_MSB    _u(5)
9650 #define IO_BANK0_INTR4_GPIO33_LEVEL_HIGH_LSB    _u(5)
9651 #define IO_BANK0_INTR4_GPIO33_LEVEL_HIGH_ACCESS "RO"
9652 // -----------------------------------------------------------------------------
9653 // Field       : IO_BANK0_INTR4_GPIO33_LEVEL_LOW
9654 #define IO_BANK0_INTR4_GPIO33_LEVEL_LOW_RESET  _u(0x0)
9655 #define IO_BANK0_INTR4_GPIO33_LEVEL_LOW_BITS   _u(0x00000010)
9656 #define IO_BANK0_INTR4_GPIO33_LEVEL_LOW_MSB    _u(4)
9657 #define IO_BANK0_INTR4_GPIO33_LEVEL_LOW_LSB    _u(4)
9658 #define IO_BANK0_INTR4_GPIO33_LEVEL_LOW_ACCESS "RO"
9659 // -----------------------------------------------------------------------------
9660 // Field       : IO_BANK0_INTR4_GPIO32_EDGE_HIGH
9661 #define IO_BANK0_INTR4_GPIO32_EDGE_HIGH_RESET  _u(0x0)
9662 #define IO_BANK0_INTR4_GPIO32_EDGE_HIGH_BITS   _u(0x00000008)
9663 #define IO_BANK0_INTR4_GPIO32_EDGE_HIGH_MSB    _u(3)
9664 #define IO_BANK0_INTR4_GPIO32_EDGE_HIGH_LSB    _u(3)
9665 #define IO_BANK0_INTR4_GPIO32_EDGE_HIGH_ACCESS "WC"
9666 // -----------------------------------------------------------------------------
9667 // Field       : IO_BANK0_INTR4_GPIO32_EDGE_LOW
9668 #define IO_BANK0_INTR4_GPIO32_EDGE_LOW_RESET  _u(0x0)
9669 #define IO_BANK0_INTR4_GPIO32_EDGE_LOW_BITS   _u(0x00000004)
9670 #define IO_BANK0_INTR4_GPIO32_EDGE_LOW_MSB    _u(2)
9671 #define IO_BANK0_INTR4_GPIO32_EDGE_LOW_LSB    _u(2)
9672 #define IO_BANK0_INTR4_GPIO32_EDGE_LOW_ACCESS "WC"
9673 // -----------------------------------------------------------------------------
9674 // Field       : IO_BANK0_INTR4_GPIO32_LEVEL_HIGH
9675 #define IO_BANK0_INTR4_GPIO32_LEVEL_HIGH_RESET  _u(0x0)
9676 #define IO_BANK0_INTR4_GPIO32_LEVEL_HIGH_BITS   _u(0x00000002)
9677 #define IO_BANK0_INTR4_GPIO32_LEVEL_HIGH_MSB    _u(1)
9678 #define IO_BANK0_INTR4_GPIO32_LEVEL_HIGH_LSB    _u(1)
9679 #define IO_BANK0_INTR4_GPIO32_LEVEL_HIGH_ACCESS "RO"
9680 // -----------------------------------------------------------------------------
9681 // Field       : IO_BANK0_INTR4_GPIO32_LEVEL_LOW
9682 #define IO_BANK0_INTR4_GPIO32_LEVEL_LOW_RESET  _u(0x0)
9683 #define IO_BANK0_INTR4_GPIO32_LEVEL_LOW_BITS   _u(0x00000001)
9684 #define IO_BANK0_INTR4_GPIO32_LEVEL_LOW_MSB    _u(0)
9685 #define IO_BANK0_INTR4_GPIO32_LEVEL_LOW_LSB    _u(0)
9686 #define IO_BANK0_INTR4_GPIO32_LEVEL_LOW_ACCESS "RO"
9687 // =============================================================================
9688 // Register    : IO_BANK0_INTR5
9689 // Description : Raw Interrupts
9690 #define IO_BANK0_INTR5_OFFSET _u(0x00000244)
9691 #define IO_BANK0_INTR5_BITS   _u(0xffffffff)
9692 #define IO_BANK0_INTR5_RESET  _u(0x00000000)
9693 // -----------------------------------------------------------------------------
9694 // Field       : IO_BANK0_INTR5_GPIO47_EDGE_HIGH
9695 #define IO_BANK0_INTR5_GPIO47_EDGE_HIGH_RESET  _u(0x0)
9696 #define IO_BANK0_INTR5_GPIO47_EDGE_HIGH_BITS   _u(0x80000000)
9697 #define IO_BANK0_INTR5_GPIO47_EDGE_HIGH_MSB    _u(31)
9698 #define IO_BANK0_INTR5_GPIO47_EDGE_HIGH_LSB    _u(31)
9699 #define IO_BANK0_INTR5_GPIO47_EDGE_HIGH_ACCESS "WC"
9700 // -----------------------------------------------------------------------------
9701 // Field       : IO_BANK0_INTR5_GPIO47_EDGE_LOW
9702 #define IO_BANK0_INTR5_GPIO47_EDGE_LOW_RESET  _u(0x0)
9703 #define IO_BANK0_INTR5_GPIO47_EDGE_LOW_BITS   _u(0x40000000)
9704 #define IO_BANK0_INTR5_GPIO47_EDGE_LOW_MSB    _u(30)
9705 #define IO_BANK0_INTR5_GPIO47_EDGE_LOW_LSB    _u(30)
9706 #define IO_BANK0_INTR5_GPIO47_EDGE_LOW_ACCESS "WC"
9707 // -----------------------------------------------------------------------------
9708 // Field       : IO_BANK0_INTR5_GPIO47_LEVEL_HIGH
9709 #define IO_BANK0_INTR5_GPIO47_LEVEL_HIGH_RESET  _u(0x0)
9710 #define IO_BANK0_INTR5_GPIO47_LEVEL_HIGH_BITS   _u(0x20000000)
9711 #define IO_BANK0_INTR5_GPIO47_LEVEL_HIGH_MSB    _u(29)
9712 #define IO_BANK0_INTR5_GPIO47_LEVEL_HIGH_LSB    _u(29)
9713 #define IO_BANK0_INTR5_GPIO47_LEVEL_HIGH_ACCESS "RO"
9714 // -----------------------------------------------------------------------------
9715 // Field       : IO_BANK0_INTR5_GPIO47_LEVEL_LOW
9716 #define IO_BANK0_INTR5_GPIO47_LEVEL_LOW_RESET  _u(0x0)
9717 #define IO_BANK0_INTR5_GPIO47_LEVEL_LOW_BITS   _u(0x10000000)
9718 #define IO_BANK0_INTR5_GPIO47_LEVEL_LOW_MSB    _u(28)
9719 #define IO_BANK0_INTR5_GPIO47_LEVEL_LOW_LSB    _u(28)
9720 #define IO_BANK0_INTR5_GPIO47_LEVEL_LOW_ACCESS "RO"
9721 // -----------------------------------------------------------------------------
9722 // Field       : IO_BANK0_INTR5_GPIO46_EDGE_HIGH
9723 #define IO_BANK0_INTR5_GPIO46_EDGE_HIGH_RESET  _u(0x0)
9724 #define IO_BANK0_INTR5_GPIO46_EDGE_HIGH_BITS   _u(0x08000000)
9725 #define IO_BANK0_INTR5_GPIO46_EDGE_HIGH_MSB    _u(27)
9726 #define IO_BANK0_INTR5_GPIO46_EDGE_HIGH_LSB    _u(27)
9727 #define IO_BANK0_INTR5_GPIO46_EDGE_HIGH_ACCESS "WC"
9728 // -----------------------------------------------------------------------------
9729 // Field       : IO_BANK0_INTR5_GPIO46_EDGE_LOW
9730 #define IO_BANK0_INTR5_GPIO46_EDGE_LOW_RESET  _u(0x0)
9731 #define IO_BANK0_INTR5_GPIO46_EDGE_LOW_BITS   _u(0x04000000)
9732 #define IO_BANK0_INTR5_GPIO46_EDGE_LOW_MSB    _u(26)
9733 #define IO_BANK0_INTR5_GPIO46_EDGE_LOW_LSB    _u(26)
9734 #define IO_BANK0_INTR5_GPIO46_EDGE_LOW_ACCESS "WC"
9735 // -----------------------------------------------------------------------------
9736 // Field       : IO_BANK0_INTR5_GPIO46_LEVEL_HIGH
9737 #define IO_BANK0_INTR5_GPIO46_LEVEL_HIGH_RESET  _u(0x0)
9738 #define IO_BANK0_INTR5_GPIO46_LEVEL_HIGH_BITS   _u(0x02000000)
9739 #define IO_BANK0_INTR5_GPIO46_LEVEL_HIGH_MSB    _u(25)
9740 #define IO_BANK0_INTR5_GPIO46_LEVEL_HIGH_LSB    _u(25)
9741 #define IO_BANK0_INTR5_GPIO46_LEVEL_HIGH_ACCESS "RO"
9742 // -----------------------------------------------------------------------------
9743 // Field       : IO_BANK0_INTR5_GPIO46_LEVEL_LOW
9744 #define IO_BANK0_INTR5_GPIO46_LEVEL_LOW_RESET  _u(0x0)
9745 #define IO_BANK0_INTR5_GPIO46_LEVEL_LOW_BITS   _u(0x01000000)
9746 #define IO_BANK0_INTR5_GPIO46_LEVEL_LOW_MSB    _u(24)
9747 #define IO_BANK0_INTR5_GPIO46_LEVEL_LOW_LSB    _u(24)
9748 #define IO_BANK0_INTR5_GPIO46_LEVEL_LOW_ACCESS "RO"
9749 // -----------------------------------------------------------------------------
9750 // Field       : IO_BANK0_INTR5_GPIO45_EDGE_HIGH
9751 #define IO_BANK0_INTR5_GPIO45_EDGE_HIGH_RESET  _u(0x0)
9752 #define IO_BANK0_INTR5_GPIO45_EDGE_HIGH_BITS   _u(0x00800000)
9753 #define IO_BANK0_INTR5_GPIO45_EDGE_HIGH_MSB    _u(23)
9754 #define IO_BANK0_INTR5_GPIO45_EDGE_HIGH_LSB    _u(23)
9755 #define IO_BANK0_INTR5_GPIO45_EDGE_HIGH_ACCESS "WC"
9756 // -----------------------------------------------------------------------------
9757 // Field       : IO_BANK0_INTR5_GPIO45_EDGE_LOW
9758 #define IO_BANK0_INTR5_GPIO45_EDGE_LOW_RESET  _u(0x0)
9759 #define IO_BANK0_INTR5_GPIO45_EDGE_LOW_BITS   _u(0x00400000)
9760 #define IO_BANK0_INTR5_GPIO45_EDGE_LOW_MSB    _u(22)
9761 #define IO_BANK0_INTR5_GPIO45_EDGE_LOW_LSB    _u(22)
9762 #define IO_BANK0_INTR5_GPIO45_EDGE_LOW_ACCESS "WC"
9763 // -----------------------------------------------------------------------------
9764 // Field       : IO_BANK0_INTR5_GPIO45_LEVEL_HIGH
9765 #define IO_BANK0_INTR5_GPIO45_LEVEL_HIGH_RESET  _u(0x0)
9766 #define IO_BANK0_INTR5_GPIO45_LEVEL_HIGH_BITS   _u(0x00200000)
9767 #define IO_BANK0_INTR5_GPIO45_LEVEL_HIGH_MSB    _u(21)
9768 #define IO_BANK0_INTR5_GPIO45_LEVEL_HIGH_LSB    _u(21)
9769 #define IO_BANK0_INTR5_GPIO45_LEVEL_HIGH_ACCESS "RO"
9770 // -----------------------------------------------------------------------------
9771 // Field       : IO_BANK0_INTR5_GPIO45_LEVEL_LOW
9772 #define IO_BANK0_INTR5_GPIO45_LEVEL_LOW_RESET  _u(0x0)
9773 #define IO_BANK0_INTR5_GPIO45_LEVEL_LOW_BITS   _u(0x00100000)
9774 #define IO_BANK0_INTR5_GPIO45_LEVEL_LOW_MSB    _u(20)
9775 #define IO_BANK0_INTR5_GPIO45_LEVEL_LOW_LSB    _u(20)
9776 #define IO_BANK0_INTR5_GPIO45_LEVEL_LOW_ACCESS "RO"
9777 // -----------------------------------------------------------------------------
9778 // Field       : IO_BANK0_INTR5_GPIO44_EDGE_HIGH
9779 #define IO_BANK0_INTR5_GPIO44_EDGE_HIGH_RESET  _u(0x0)
9780 #define IO_BANK0_INTR5_GPIO44_EDGE_HIGH_BITS   _u(0x00080000)
9781 #define IO_BANK0_INTR5_GPIO44_EDGE_HIGH_MSB    _u(19)
9782 #define IO_BANK0_INTR5_GPIO44_EDGE_HIGH_LSB    _u(19)
9783 #define IO_BANK0_INTR5_GPIO44_EDGE_HIGH_ACCESS "WC"
9784 // -----------------------------------------------------------------------------
9785 // Field       : IO_BANK0_INTR5_GPIO44_EDGE_LOW
9786 #define IO_BANK0_INTR5_GPIO44_EDGE_LOW_RESET  _u(0x0)
9787 #define IO_BANK0_INTR5_GPIO44_EDGE_LOW_BITS   _u(0x00040000)
9788 #define IO_BANK0_INTR5_GPIO44_EDGE_LOW_MSB    _u(18)
9789 #define IO_BANK0_INTR5_GPIO44_EDGE_LOW_LSB    _u(18)
9790 #define IO_BANK0_INTR5_GPIO44_EDGE_LOW_ACCESS "WC"
9791 // -----------------------------------------------------------------------------
9792 // Field       : IO_BANK0_INTR5_GPIO44_LEVEL_HIGH
9793 #define IO_BANK0_INTR5_GPIO44_LEVEL_HIGH_RESET  _u(0x0)
9794 #define IO_BANK0_INTR5_GPIO44_LEVEL_HIGH_BITS   _u(0x00020000)
9795 #define IO_BANK0_INTR5_GPIO44_LEVEL_HIGH_MSB    _u(17)
9796 #define IO_BANK0_INTR5_GPIO44_LEVEL_HIGH_LSB    _u(17)
9797 #define IO_BANK0_INTR5_GPIO44_LEVEL_HIGH_ACCESS "RO"
9798 // -----------------------------------------------------------------------------
9799 // Field       : IO_BANK0_INTR5_GPIO44_LEVEL_LOW
9800 #define IO_BANK0_INTR5_GPIO44_LEVEL_LOW_RESET  _u(0x0)
9801 #define IO_BANK0_INTR5_GPIO44_LEVEL_LOW_BITS   _u(0x00010000)
9802 #define IO_BANK0_INTR5_GPIO44_LEVEL_LOW_MSB    _u(16)
9803 #define IO_BANK0_INTR5_GPIO44_LEVEL_LOW_LSB    _u(16)
9804 #define IO_BANK0_INTR5_GPIO44_LEVEL_LOW_ACCESS "RO"
9805 // -----------------------------------------------------------------------------
9806 // Field       : IO_BANK0_INTR5_GPIO43_EDGE_HIGH
9807 #define IO_BANK0_INTR5_GPIO43_EDGE_HIGH_RESET  _u(0x0)
9808 #define IO_BANK0_INTR5_GPIO43_EDGE_HIGH_BITS   _u(0x00008000)
9809 #define IO_BANK0_INTR5_GPIO43_EDGE_HIGH_MSB    _u(15)
9810 #define IO_BANK0_INTR5_GPIO43_EDGE_HIGH_LSB    _u(15)
9811 #define IO_BANK0_INTR5_GPIO43_EDGE_HIGH_ACCESS "WC"
9812 // -----------------------------------------------------------------------------
9813 // Field       : IO_BANK0_INTR5_GPIO43_EDGE_LOW
9814 #define IO_BANK0_INTR5_GPIO43_EDGE_LOW_RESET  _u(0x0)
9815 #define IO_BANK0_INTR5_GPIO43_EDGE_LOW_BITS   _u(0x00004000)
9816 #define IO_BANK0_INTR5_GPIO43_EDGE_LOW_MSB    _u(14)
9817 #define IO_BANK0_INTR5_GPIO43_EDGE_LOW_LSB    _u(14)
9818 #define IO_BANK0_INTR5_GPIO43_EDGE_LOW_ACCESS "WC"
9819 // -----------------------------------------------------------------------------
9820 // Field       : IO_BANK0_INTR5_GPIO43_LEVEL_HIGH
9821 #define IO_BANK0_INTR5_GPIO43_LEVEL_HIGH_RESET  _u(0x0)
9822 #define IO_BANK0_INTR5_GPIO43_LEVEL_HIGH_BITS   _u(0x00002000)
9823 #define IO_BANK0_INTR5_GPIO43_LEVEL_HIGH_MSB    _u(13)
9824 #define IO_BANK0_INTR5_GPIO43_LEVEL_HIGH_LSB    _u(13)
9825 #define IO_BANK0_INTR5_GPIO43_LEVEL_HIGH_ACCESS "RO"
9826 // -----------------------------------------------------------------------------
9827 // Field       : IO_BANK0_INTR5_GPIO43_LEVEL_LOW
9828 #define IO_BANK0_INTR5_GPIO43_LEVEL_LOW_RESET  _u(0x0)
9829 #define IO_BANK0_INTR5_GPIO43_LEVEL_LOW_BITS   _u(0x00001000)
9830 #define IO_BANK0_INTR5_GPIO43_LEVEL_LOW_MSB    _u(12)
9831 #define IO_BANK0_INTR5_GPIO43_LEVEL_LOW_LSB    _u(12)
9832 #define IO_BANK0_INTR5_GPIO43_LEVEL_LOW_ACCESS "RO"
9833 // -----------------------------------------------------------------------------
9834 // Field       : IO_BANK0_INTR5_GPIO42_EDGE_HIGH
9835 #define IO_BANK0_INTR5_GPIO42_EDGE_HIGH_RESET  _u(0x0)
9836 #define IO_BANK0_INTR5_GPIO42_EDGE_HIGH_BITS   _u(0x00000800)
9837 #define IO_BANK0_INTR5_GPIO42_EDGE_HIGH_MSB    _u(11)
9838 #define IO_BANK0_INTR5_GPIO42_EDGE_HIGH_LSB    _u(11)
9839 #define IO_BANK0_INTR5_GPIO42_EDGE_HIGH_ACCESS "WC"
9840 // -----------------------------------------------------------------------------
9841 // Field       : IO_BANK0_INTR5_GPIO42_EDGE_LOW
9842 #define IO_BANK0_INTR5_GPIO42_EDGE_LOW_RESET  _u(0x0)
9843 #define IO_BANK0_INTR5_GPIO42_EDGE_LOW_BITS   _u(0x00000400)
9844 #define IO_BANK0_INTR5_GPIO42_EDGE_LOW_MSB    _u(10)
9845 #define IO_BANK0_INTR5_GPIO42_EDGE_LOW_LSB    _u(10)
9846 #define IO_BANK0_INTR5_GPIO42_EDGE_LOW_ACCESS "WC"
9847 // -----------------------------------------------------------------------------
9848 // Field       : IO_BANK0_INTR5_GPIO42_LEVEL_HIGH
9849 #define IO_BANK0_INTR5_GPIO42_LEVEL_HIGH_RESET  _u(0x0)
9850 #define IO_BANK0_INTR5_GPIO42_LEVEL_HIGH_BITS   _u(0x00000200)
9851 #define IO_BANK0_INTR5_GPIO42_LEVEL_HIGH_MSB    _u(9)
9852 #define IO_BANK0_INTR5_GPIO42_LEVEL_HIGH_LSB    _u(9)
9853 #define IO_BANK0_INTR5_GPIO42_LEVEL_HIGH_ACCESS "RO"
9854 // -----------------------------------------------------------------------------
9855 // Field       : IO_BANK0_INTR5_GPIO42_LEVEL_LOW
9856 #define IO_BANK0_INTR5_GPIO42_LEVEL_LOW_RESET  _u(0x0)
9857 #define IO_BANK0_INTR5_GPIO42_LEVEL_LOW_BITS   _u(0x00000100)
9858 #define IO_BANK0_INTR5_GPIO42_LEVEL_LOW_MSB    _u(8)
9859 #define IO_BANK0_INTR5_GPIO42_LEVEL_LOW_LSB    _u(8)
9860 #define IO_BANK0_INTR5_GPIO42_LEVEL_LOW_ACCESS "RO"
9861 // -----------------------------------------------------------------------------
9862 // Field       : IO_BANK0_INTR5_GPIO41_EDGE_HIGH
9863 #define IO_BANK0_INTR5_GPIO41_EDGE_HIGH_RESET  _u(0x0)
9864 #define IO_BANK0_INTR5_GPIO41_EDGE_HIGH_BITS   _u(0x00000080)
9865 #define IO_BANK0_INTR5_GPIO41_EDGE_HIGH_MSB    _u(7)
9866 #define IO_BANK0_INTR5_GPIO41_EDGE_HIGH_LSB    _u(7)
9867 #define IO_BANK0_INTR5_GPIO41_EDGE_HIGH_ACCESS "WC"
9868 // -----------------------------------------------------------------------------
9869 // Field       : IO_BANK0_INTR5_GPIO41_EDGE_LOW
9870 #define IO_BANK0_INTR5_GPIO41_EDGE_LOW_RESET  _u(0x0)
9871 #define IO_BANK0_INTR5_GPIO41_EDGE_LOW_BITS   _u(0x00000040)
9872 #define IO_BANK0_INTR5_GPIO41_EDGE_LOW_MSB    _u(6)
9873 #define IO_BANK0_INTR5_GPIO41_EDGE_LOW_LSB    _u(6)
9874 #define IO_BANK0_INTR5_GPIO41_EDGE_LOW_ACCESS "WC"
9875 // -----------------------------------------------------------------------------
9876 // Field       : IO_BANK0_INTR5_GPIO41_LEVEL_HIGH
9877 #define IO_BANK0_INTR5_GPIO41_LEVEL_HIGH_RESET  _u(0x0)
9878 #define IO_BANK0_INTR5_GPIO41_LEVEL_HIGH_BITS   _u(0x00000020)
9879 #define IO_BANK0_INTR5_GPIO41_LEVEL_HIGH_MSB    _u(5)
9880 #define IO_BANK0_INTR5_GPIO41_LEVEL_HIGH_LSB    _u(5)
9881 #define IO_BANK0_INTR5_GPIO41_LEVEL_HIGH_ACCESS "RO"
9882 // -----------------------------------------------------------------------------
9883 // Field       : IO_BANK0_INTR5_GPIO41_LEVEL_LOW
9884 #define IO_BANK0_INTR5_GPIO41_LEVEL_LOW_RESET  _u(0x0)
9885 #define IO_BANK0_INTR5_GPIO41_LEVEL_LOW_BITS   _u(0x00000010)
9886 #define IO_BANK0_INTR5_GPIO41_LEVEL_LOW_MSB    _u(4)
9887 #define IO_BANK0_INTR5_GPIO41_LEVEL_LOW_LSB    _u(4)
9888 #define IO_BANK0_INTR5_GPIO41_LEVEL_LOW_ACCESS "RO"
9889 // -----------------------------------------------------------------------------
9890 // Field       : IO_BANK0_INTR5_GPIO40_EDGE_HIGH
9891 #define IO_BANK0_INTR5_GPIO40_EDGE_HIGH_RESET  _u(0x0)
9892 #define IO_BANK0_INTR5_GPIO40_EDGE_HIGH_BITS   _u(0x00000008)
9893 #define IO_BANK0_INTR5_GPIO40_EDGE_HIGH_MSB    _u(3)
9894 #define IO_BANK0_INTR5_GPIO40_EDGE_HIGH_LSB    _u(3)
9895 #define IO_BANK0_INTR5_GPIO40_EDGE_HIGH_ACCESS "WC"
9896 // -----------------------------------------------------------------------------
9897 // Field       : IO_BANK0_INTR5_GPIO40_EDGE_LOW
9898 #define IO_BANK0_INTR5_GPIO40_EDGE_LOW_RESET  _u(0x0)
9899 #define IO_BANK0_INTR5_GPIO40_EDGE_LOW_BITS   _u(0x00000004)
9900 #define IO_BANK0_INTR5_GPIO40_EDGE_LOW_MSB    _u(2)
9901 #define IO_BANK0_INTR5_GPIO40_EDGE_LOW_LSB    _u(2)
9902 #define IO_BANK0_INTR5_GPIO40_EDGE_LOW_ACCESS "WC"
9903 // -----------------------------------------------------------------------------
9904 // Field       : IO_BANK0_INTR5_GPIO40_LEVEL_HIGH
9905 #define IO_BANK0_INTR5_GPIO40_LEVEL_HIGH_RESET  _u(0x0)
9906 #define IO_BANK0_INTR5_GPIO40_LEVEL_HIGH_BITS   _u(0x00000002)
9907 #define IO_BANK0_INTR5_GPIO40_LEVEL_HIGH_MSB    _u(1)
9908 #define IO_BANK0_INTR5_GPIO40_LEVEL_HIGH_LSB    _u(1)
9909 #define IO_BANK0_INTR5_GPIO40_LEVEL_HIGH_ACCESS "RO"
9910 // -----------------------------------------------------------------------------
9911 // Field       : IO_BANK0_INTR5_GPIO40_LEVEL_LOW
9912 #define IO_BANK0_INTR5_GPIO40_LEVEL_LOW_RESET  _u(0x0)
9913 #define IO_BANK0_INTR5_GPIO40_LEVEL_LOW_BITS   _u(0x00000001)
9914 #define IO_BANK0_INTR5_GPIO40_LEVEL_LOW_MSB    _u(0)
9915 #define IO_BANK0_INTR5_GPIO40_LEVEL_LOW_LSB    _u(0)
9916 #define IO_BANK0_INTR5_GPIO40_LEVEL_LOW_ACCESS "RO"
9917 // =============================================================================
9918 // Register    : IO_BANK0_PROC0_INTE0
9919 // Description : Interrupt Enable for proc0
9920 #define IO_BANK0_PROC0_INTE0_OFFSET _u(0x00000248)
9921 #define IO_BANK0_PROC0_INTE0_BITS   _u(0xffffffff)
9922 #define IO_BANK0_PROC0_INTE0_RESET  _u(0x00000000)
9923 // -----------------------------------------------------------------------------
9924 // Field       : IO_BANK0_PROC0_INTE0_GPIO7_EDGE_HIGH
9925 #define IO_BANK0_PROC0_INTE0_GPIO7_EDGE_HIGH_RESET  _u(0x0)
9926 #define IO_BANK0_PROC0_INTE0_GPIO7_EDGE_HIGH_BITS   _u(0x80000000)
9927 #define IO_BANK0_PROC0_INTE0_GPIO7_EDGE_HIGH_MSB    _u(31)
9928 #define IO_BANK0_PROC0_INTE0_GPIO7_EDGE_HIGH_LSB    _u(31)
9929 #define IO_BANK0_PROC0_INTE0_GPIO7_EDGE_HIGH_ACCESS "RW"
9930 // -----------------------------------------------------------------------------
9931 // Field       : IO_BANK0_PROC0_INTE0_GPIO7_EDGE_LOW
9932 #define IO_BANK0_PROC0_INTE0_GPIO7_EDGE_LOW_RESET  _u(0x0)
9933 #define IO_BANK0_PROC0_INTE0_GPIO7_EDGE_LOW_BITS   _u(0x40000000)
9934 #define IO_BANK0_PROC0_INTE0_GPIO7_EDGE_LOW_MSB    _u(30)
9935 #define IO_BANK0_PROC0_INTE0_GPIO7_EDGE_LOW_LSB    _u(30)
9936 #define IO_BANK0_PROC0_INTE0_GPIO7_EDGE_LOW_ACCESS "RW"
9937 // -----------------------------------------------------------------------------
9938 // Field       : IO_BANK0_PROC0_INTE0_GPIO7_LEVEL_HIGH
9939 #define IO_BANK0_PROC0_INTE0_GPIO7_LEVEL_HIGH_RESET  _u(0x0)
9940 #define IO_BANK0_PROC0_INTE0_GPIO7_LEVEL_HIGH_BITS   _u(0x20000000)
9941 #define IO_BANK0_PROC0_INTE0_GPIO7_LEVEL_HIGH_MSB    _u(29)
9942 #define IO_BANK0_PROC0_INTE0_GPIO7_LEVEL_HIGH_LSB    _u(29)
9943 #define IO_BANK0_PROC0_INTE0_GPIO7_LEVEL_HIGH_ACCESS "RW"
9944 // -----------------------------------------------------------------------------
9945 // Field       : IO_BANK0_PROC0_INTE0_GPIO7_LEVEL_LOW
9946 #define IO_BANK0_PROC0_INTE0_GPIO7_LEVEL_LOW_RESET  _u(0x0)
9947 #define IO_BANK0_PROC0_INTE0_GPIO7_LEVEL_LOW_BITS   _u(0x10000000)
9948 #define IO_BANK0_PROC0_INTE0_GPIO7_LEVEL_LOW_MSB    _u(28)
9949 #define IO_BANK0_PROC0_INTE0_GPIO7_LEVEL_LOW_LSB    _u(28)
9950 #define IO_BANK0_PROC0_INTE0_GPIO7_LEVEL_LOW_ACCESS "RW"
9951 // -----------------------------------------------------------------------------
9952 // Field       : IO_BANK0_PROC0_INTE0_GPIO6_EDGE_HIGH
9953 #define IO_BANK0_PROC0_INTE0_GPIO6_EDGE_HIGH_RESET  _u(0x0)
9954 #define IO_BANK0_PROC0_INTE0_GPIO6_EDGE_HIGH_BITS   _u(0x08000000)
9955 #define IO_BANK0_PROC0_INTE0_GPIO6_EDGE_HIGH_MSB    _u(27)
9956 #define IO_BANK0_PROC0_INTE0_GPIO6_EDGE_HIGH_LSB    _u(27)
9957 #define IO_BANK0_PROC0_INTE0_GPIO6_EDGE_HIGH_ACCESS "RW"
9958 // -----------------------------------------------------------------------------
9959 // Field       : IO_BANK0_PROC0_INTE0_GPIO6_EDGE_LOW
9960 #define IO_BANK0_PROC0_INTE0_GPIO6_EDGE_LOW_RESET  _u(0x0)
9961 #define IO_BANK0_PROC0_INTE0_GPIO6_EDGE_LOW_BITS   _u(0x04000000)
9962 #define IO_BANK0_PROC0_INTE0_GPIO6_EDGE_LOW_MSB    _u(26)
9963 #define IO_BANK0_PROC0_INTE0_GPIO6_EDGE_LOW_LSB    _u(26)
9964 #define IO_BANK0_PROC0_INTE0_GPIO6_EDGE_LOW_ACCESS "RW"
9965 // -----------------------------------------------------------------------------
9966 // Field       : IO_BANK0_PROC0_INTE0_GPIO6_LEVEL_HIGH
9967 #define IO_BANK0_PROC0_INTE0_GPIO6_LEVEL_HIGH_RESET  _u(0x0)
9968 #define IO_BANK0_PROC0_INTE0_GPIO6_LEVEL_HIGH_BITS   _u(0x02000000)
9969 #define IO_BANK0_PROC0_INTE0_GPIO6_LEVEL_HIGH_MSB    _u(25)
9970 #define IO_BANK0_PROC0_INTE0_GPIO6_LEVEL_HIGH_LSB    _u(25)
9971 #define IO_BANK0_PROC0_INTE0_GPIO6_LEVEL_HIGH_ACCESS "RW"
9972 // -----------------------------------------------------------------------------
9973 // Field       : IO_BANK0_PROC0_INTE0_GPIO6_LEVEL_LOW
9974 #define IO_BANK0_PROC0_INTE0_GPIO6_LEVEL_LOW_RESET  _u(0x0)
9975 #define IO_BANK0_PROC0_INTE0_GPIO6_LEVEL_LOW_BITS   _u(0x01000000)
9976 #define IO_BANK0_PROC0_INTE0_GPIO6_LEVEL_LOW_MSB    _u(24)
9977 #define IO_BANK0_PROC0_INTE0_GPIO6_LEVEL_LOW_LSB    _u(24)
9978 #define IO_BANK0_PROC0_INTE0_GPIO6_LEVEL_LOW_ACCESS "RW"
9979 // -----------------------------------------------------------------------------
9980 // Field       : IO_BANK0_PROC0_INTE0_GPIO5_EDGE_HIGH
9981 #define IO_BANK0_PROC0_INTE0_GPIO5_EDGE_HIGH_RESET  _u(0x0)
9982 #define IO_BANK0_PROC0_INTE0_GPIO5_EDGE_HIGH_BITS   _u(0x00800000)
9983 #define IO_BANK0_PROC0_INTE0_GPIO5_EDGE_HIGH_MSB    _u(23)
9984 #define IO_BANK0_PROC0_INTE0_GPIO5_EDGE_HIGH_LSB    _u(23)
9985 #define IO_BANK0_PROC0_INTE0_GPIO5_EDGE_HIGH_ACCESS "RW"
9986 // -----------------------------------------------------------------------------
9987 // Field       : IO_BANK0_PROC0_INTE0_GPIO5_EDGE_LOW
9988 #define IO_BANK0_PROC0_INTE0_GPIO5_EDGE_LOW_RESET  _u(0x0)
9989 #define IO_BANK0_PROC0_INTE0_GPIO5_EDGE_LOW_BITS   _u(0x00400000)
9990 #define IO_BANK0_PROC0_INTE0_GPIO5_EDGE_LOW_MSB    _u(22)
9991 #define IO_BANK0_PROC0_INTE0_GPIO5_EDGE_LOW_LSB    _u(22)
9992 #define IO_BANK0_PROC0_INTE0_GPIO5_EDGE_LOW_ACCESS "RW"
9993 // -----------------------------------------------------------------------------
9994 // Field       : IO_BANK0_PROC0_INTE0_GPIO5_LEVEL_HIGH
9995 #define IO_BANK0_PROC0_INTE0_GPIO5_LEVEL_HIGH_RESET  _u(0x0)
9996 #define IO_BANK0_PROC0_INTE0_GPIO5_LEVEL_HIGH_BITS   _u(0x00200000)
9997 #define IO_BANK0_PROC0_INTE0_GPIO5_LEVEL_HIGH_MSB    _u(21)
9998 #define IO_BANK0_PROC0_INTE0_GPIO5_LEVEL_HIGH_LSB    _u(21)
9999 #define IO_BANK0_PROC0_INTE0_GPIO5_LEVEL_HIGH_ACCESS "RW"
10000 // -----------------------------------------------------------------------------
10001 // Field       : IO_BANK0_PROC0_INTE0_GPIO5_LEVEL_LOW
10002 #define IO_BANK0_PROC0_INTE0_GPIO5_LEVEL_LOW_RESET  _u(0x0)
10003 #define IO_BANK0_PROC0_INTE0_GPIO5_LEVEL_LOW_BITS   _u(0x00100000)
10004 #define IO_BANK0_PROC0_INTE0_GPIO5_LEVEL_LOW_MSB    _u(20)
10005 #define IO_BANK0_PROC0_INTE0_GPIO5_LEVEL_LOW_LSB    _u(20)
10006 #define IO_BANK0_PROC0_INTE0_GPIO5_LEVEL_LOW_ACCESS "RW"
10007 // -----------------------------------------------------------------------------
10008 // Field       : IO_BANK0_PROC0_INTE0_GPIO4_EDGE_HIGH
10009 #define IO_BANK0_PROC0_INTE0_GPIO4_EDGE_HIGH_RESET  _u(0x0)
10010 #define IO_BANK0_PROC0_INTE0_GPIO4_EDGE_HIGH_BITS   _u(0x00080000)
10011 #define IO_BANK0_PROC0_INTE0_GPIO4_EDGE_HIGH_MSB    _u(19)
10012 #define IO_BANK0_PROC0_INTE0_GPIO4_EDGE_HIGH_LSB    _u(19)
10013 #define IO_BANK0_PROC0_INTE0_GPIO4_EDGE_HIGH_ACCESS "RW"
10014 // -----------------------------------------------------------------------------
10015 // Field       : IO_BANK0_PROC0_INTE0_GPIO4_EDGE_LOW
10016 #define IO_BANK0_PROC0_INTE0_GPIO4_EDGE_LOW_RESET  _u(0x0)
10017 #define IO_BANK0_PROC0_INTE0_GPIO4_EDGE_LOW_BITS   _u(0x00040000)
10018 #define IO_BANK0_PROC0_INTE0_GPIO4_EDGE_LOW_MSB    _u(18)
10019 #define IO_BANK0_PROC0_INTE0_GPIO4_EDGE_LOW_LSB    _u(18)
10020 #define IO_BANK0_PROC0_INTE0_GPIO4_EDGE_LOW_ACCESS "RW"
10021 // -----------------------------------------------------------------------------
10022 // Field       : IO_BANK0_PROC0_INTE0_GPIO4_LEVEL_HIGH
10023 #define IO_BANK0_PROC0_INTE0_GPIO4_LEVEL_HIGH_RESET  _u(0x0)
10024 #define IO_BANK0_PROC0_INTE0_GPIO4_LEVEL_HIGH_BITS   _u(0x00020000)
10025 #define IO_BANK0_PROC0_INTE0_GPIO4_LEVEL_HIGH_MSB    _u(17)
10026 #define IO_BANK0_PROC0_INTE0_GPIO4_LEVEL_HIGH_LSB    _u(17)
10027 #define IO_BANK0_PROC0_INTE0_GPIO4_LEVEL_HIGH_ACCESS "RW"
10028 // -----------------------------------------------------------------------------
10029 // Field       : IO_BANK0_PROC0_INTE0_GPIO4_LEVEL_LOW
10030 #define IO_BANK0_PROC0_INTE0_GPIO4_LEVEL_LOW_RESET  _u(0x0)
10031 #define IO_BANK0_PROC0_INTE0_GPIO4_LEVEL_LOW_BITS   _u(0x00010000)
10032 #define IO_BANK0_PROC0_INTE0_GPIO4_LEVEL_LOW_MSB    _u(16)
10033 #define IO_BANK0_PROC0_INTE0_GPIO4_LEVEL_LOW_LSB    _u(16)
10034 #define IO_BANK0_PROC0_INTE0_GPIO4_LEVEL_LOW_ACCESS "RW"
10035 // -----------------------------------------------------------------------------
10036 // Field       : IO_BANK0_PROC0_INTE0_GPIO3_EDGE_HIGH
10037 #define IO_BANK0_PROC0_INTE0_GPIO3_EDGE_HIGH_RESET  _u(0x0)
10038 #define IO_BANK0_PROC0_INTE0_GPIO3_EDGE_HIGH_BITS   _u(0x00008000)
10039 #define IO_BANK0_PROC0_INTE0_GPIO3_EDGE_HIGH_MSB    _u(15)
10040 #define IO_BANK0_PROC0_INTE0_GPIO3_EDGE_HIGH_LSB    _u(15)
10041 #define IO_BANK0_PROC0_INTE0_GPIO3_EDGE_HIGH_ACCESS "RW"
10042 // -----------------------------------------------------------------------------
10043 // Field       : IO_BANK0_PROC0_INTE0_GPIO3_EDGE_LOW
10044 #define IO_BANK0_PROC0_INTE0_GPIO3_EDGE_LOW_RESET  _u(0x0)
10045 #define IO_BANK0_PROC0_INTE0_GPIO3_EDGE_LOW_BITS   _u(0x00004000)
10046 #define IO_BANK0_PROC0_INTE0_GPIO3_EDGE_LOW_MSB    _u(14)
10047 #define IO_BANK0_PROC0_INTE0_GPIO3_EDGE_LOW_LSB    _u(14)
10048 #define IO_BANK0_PROC0_INTE0_GPIO3_EDGE_LOW_ACCESS "RW"
10049 // -----------------------------------------------------------------------------
10050 // Field       : IO_BANK0_PROC0_INTE0_GPIO3_LEVEL_HIGH
10051 #define IO_BANK0_PROC0_INTE0_GPIO3_LEVEL_HIGH_RESET  _u(0x0)
10052 #define IO_BANK0_PROC0_INTE0_GPIO3_LEVEL_HIGH_BITS   _u(0x00002000)
10053 #define IO_BANK0_PROC0_INTE0_GPIO3_LEVEL_HIGH_MSB    _u(13)
10054 #define IO_BANK0_PROC0_INTE0_GPIO3_LEVEL_HIGH_LSB    _u(13)
10055 #define IO_BANK0_PROC0_INTE0_GPIO3_LEVEL_HIGH_ACCESS "RW"
10056 // -----------------------------------------------------------------------------
10057 // Field       : IO_BANK0_PROC0_INTE0_GPIO3_LEVEL_LOW
10058 #define IO_BANK0_PROC0_INTE0_GPIO3_LEVEL_LOW_RESET  _u(0x0)
10059 #define IO_BANK0_PROC0_INTE0_GPIO3_LEVEL_LOW_BITS   _u(0x00001000)
10060 #define IO_BANK0_PROC0_INTE0_GPIO3_LEVEL_LOW_MSB    _u(12)
10061 #define IO_BANK0_PROC0_INTE0_GPIO3_LEVEL_LOW_LSB    _u(12)
10062 #define IO_BANK0_PROC0_INTE0_GPIO3_LEVEL_LOW_ACCESS "RW"
10063 // -----------------------------------------------------------------------------
10064 // Field       : IO_BANK0_PROC0_INTE0_GPIO2_EDGE_HIGH
10065 #define IO_BANK0_PROC0_INTE0_GPIO2_EDGE_HIGH_RESET  _u(0x0)
10066 #define IO_BANK0_PROC0_INTE0_GPIO2_EDGE_HIGH_BITS   _u(0x00000800)
10067 #define IO_BANK0_PROC0_INTE0_GPIO2_EDGE_HIGH_MSB    _u(11)
10068 #define IO_BANK0_PROC0_INTE0_GPIO2_EDGE_HIGH_LSB    _u(11)
10069 #define IO_BANK0_PROC0_INTE0_GPIO2_EDGE_HIGH_ACCESS "RW"
10070 // -----------------------------------------------------------------------------
10071 // Field       : IO_BANK0_PROC0_INTE0_GPIO2_EDGE_LOW
10072 #define IO_BANK0_PROC0_INTE0_GPIO2_EDGE_LOW_RESET  _u(0x0)
10073 #define IO_BANK0_PROC0_INTE0_GPIO2_EDGE_LOW_BITS   _u(0x00000400)
10074 #define IO_BANK0_PROC0_INTE0_GPIO2_EDGE_LOW_MSB    _u(10)
10075 #define IO_BANK0_PROC0_INTE0_GPIO2_EDGE_LOW_LSB    _u(10)
10076 #define IO_BANK0_PROC0_INTE0_GPIO2_EDGE_LOW_ACCESS "RW"
10077 // -----------------------------------------------------------------------------
10078 // Field       : IO_BANK0_PROC0_INTE0_GPIO2_LEVEL_HIGH
10079 #define IO_BANK0_PROC0_INTE0_GPIO2_LEVEL_HIGH_RESET  _u(0x0)
10080 #define IO_BANK0_PROC0_INTE0_GPIO2_LEVEL_HIGH_BITS   _u(0x00000200)
10081 #define IO_BANK0_PROC0_INTE0_GPIO2_LEVEL_HIGH_MSB    _u(9)
10082 #define IO_BANK0_PROC0_INTE0_GPIO2_LEVEL_HIGH_LSB    _u(9)
10083 #define IO_BANK0_PROC0_INTE0_GPIO2_LEVEL_HIGH_ACCESS "RW"
10084 // -----------------------------------------------------------------------------
10085 // Field       : IO_BANK0_PROC0_INTE0_GPIO2_LEVEL_LOW
10086 #define IO_BANK0_PROC0_INTE0_GPIO2_LEVEL_LOW_RESET  _u(0x0)
10087 #define IO_BANK0_PROC0_INTE0_GPIO2_LEVEL_LOW_BITS   _u(0x00000100)
10088 #define IO_BANK0_PROC0_INTE0_GPIO2_LEVEL_LOW_MSB    _u(8)
10089 #define IO_BANK0_PROC0_INTE0_GPIO2_LEVEL_LOW_LSB    _u(8)
10090 #define IO_BANK0_PROC0_INTE0_GPIO2_LEVEL_LOW_ACCESS "RW"
10091 // -----------------------------------------------------------------------------
10092 // Field       : IO_BANK0_PROC0_INTE0_GPIO1_EDGE_HIGH
10093 #define IO_BANK0_PROC0_INTE0_GPIO1_EDGE_HIGH_RESET  _u(0x0)
10094 #define IO_BANK0_PROC0_INTE0_GPIO1_EDGE_HIGH_BITS   _u(0x00000080)
10095 #define IO_BANK0_PROC0_INTE0_GPIO1_EDGE_HIGH_MSB    _u(7)
10096 #define IO_BANK0_PROC0_INTE0_GPIO1_EDGE_HIGH_LSB    _u(7)
10097 #define IO_BANK0_PROC0_INTE0_GPIO1_EDGE_HIGH_ACCESS "RW"
10098 // -----------------------------------------------------------------------------
10099 // Field       : IO_BANK0_PROC0_INTE0_GPIO1_EDGE_LOW
10100 #define IO_BANK0_PROC0_INTE0_GPIO1_EDGE_LOW_RESET  _u(0x0)
10101 #define IO_BANK0_PROC0_INTE0_GPIO1_EDGE_LOW_BITS   _u(0x00000040)
10102 #define IO_BANK0_PROC0_INTE0_GPIO1_EDGE_LOW_MSB    _u(6)
10103 #define IO_BANK0_PROC0_INTE0_GPIO1_EDGE_LOW_LSB    _u(6)
10104 #define IO_BANK0_PROC0_INTE0_GPIO1_EDGE_LOW_ACCESS "RW"
10105 // -----------------------------------------------------------------------------
10106 // Field       : IO_BANK0_PROC0_INTE0_GPIO1_LEVEL_HIGH
10107 #define IO_BANK0_PROC0_INTE0_GPIO1_LEVEL_HIGH_RESET  _u(0x0)
10108 #define IO_BANK0_PROC0_INTE0_GPIO1_LEVEL_HIGH_BITS   _u(0x00000020)
10109 #define IO_BANK0_PROC0_INTE0_GPIO1_LEVEL_HIGH_MSB    _u(5)
10110 #define IO_BANK0_PROC0_INTE0_GPIO1_LEVEL_HIGH_LSB    _u(5)
10111 #define IO_BANK0_PROC0_INTE0_GPIO1_LEVEL_HIGH_ACCESS "RW"
10112 // -----------------------------------------------------------------------------
10113 // Field       : IO_BANK0_PROC0_INTE0_GPIO1_LEVEL_LOW
10114 #define IO_BANK0_PROC0_INTE0_GPIO1_LEVEL_LOW_RESET  _u(0x0)
10115 #define IO_BANK0_PROC0_INTE0_GPIO1_LEVEL_LOW_BITS   _u(0x00000010)
10116 #define IO_BANK0_PROC0_INTE0_GPIO1_LEVEL_LOW_MSB    _u(4)
10117 #define IO_BANK0_PROC0_INTE0_GPIO1_LEVEL_LOW_LSB    _u(4)
10118 #define IO_BANK0_PROC0_INTE0_GPIO1_LEVEL_LOW_ACCESS "RW"
10119 // -----------------------------------------------------------------------------
10120 // Field       : IO_BANK0_PROC0_INTE0_GPIO0_EDGE_HIGH
10121 #define IO_BANK0_PROC0_INTE0_GPIO0_EDGE_HIGH_RESET  _u(0x0)
10122 #define IO_BANK0_PROC0_INTE0_GPIO0_EDGE_HIGH_BITS   _u(0x00000008)
10123 #define IO_BANK0_PROC0_INTE0_GPIO0_EDGE_HIGH_MSB    _u(3)
10124 #define IO_BANK0_PROC0_INTE0_GPIO0_EDGE_HIGH_LSB    _u(3)
10125 #define IO_BANK0_PROC0_INTE0_GPIO0_EDGE_HIGH_ACCESS "RW"
10126 // -----------------------------------------------------------------------------
10127 // Field       : IO_BANK0_PROC0_INTE0_GPIO0_EDGE_LOW
10128 #define IO_BANK0_PROC0_INTE0_GPIO0_EDGE_LOW_RESET  _u(0x0)
10129 #define IO_BANK0_PROC0_INTE0_GPIO0_EDGE_LOW_BITS   _u(0x00000004)
10130 #define IO_BANK0_PROC0_INTE0_GPIO0_EDGE_LOW_MSB    _u(2)
10131 #define IO_BANK0_PROC0_INTE0_GPIO0_EDGE_LOW_LSB    _u(2)
10132 #define IO_BANK0_PROC0_INTE0_GPIO0_EDGE_LOW_ACCESS "RW"
10133 // -----------------------------------------------------------------------------
10134 // Field       : IO_BANK0_PROC0_INTE0_GPIO0_LEVEL_HIGH
10135 #define IO_BANK0_PROC0_INTE0_GPIO0_LEVEL_HIGH_RESET  _u(0x0)
10136 #define IO_BANK0_PROC0_INTE0_GPIO0_LEVEL_HIGH_BITS   _u(0x00000002)
10137 #define IO_BANK0_PROC0_INTE0_GPIO0_LEVEL_HIGH_MSB    _u(1)
10138 #define IO_BANK0_PROC0_INTE0_GPIO0_LEVEL_HIGH_LSB    _u(1)
10139 #define IO_BANK0_PROC0_INTE0_GPIO0_LEVEL_HIGH_ACCESS "RW"
10140 // -----------------------------------------------------------------------------
10141 // Field       : IO_BANK0_PROC0_INTE0_GPIO0_LEVEL_LOW
10142 #define IO_BANK0_PROC0_INTE0_GPIO0_LEVEL_LOW_RESET  _u(0x0)
10143 #define IO_BANK0_PROC0_INTE0_GPIO0_LEVEL_LOW_BITS   _u(0x00000001)
10144 #define IO_BANK0_PROC0_INTE0_GPIO0_LEVEL_LOW_MSB    _u(0)
10145 #define IO_BANK0_PROC0_INTE0_GPIO0_LEVEL_LOW_LSB    _u(0)
10146 #define IO_BANK0_PROC0_INTE0_GPIO0_LEVEL_LOW_ACCESS "RW"
10147 // =============================================================================
10148 // Register    : IO_BANK0_PROC0_INTE1
10149 // Description : Interrupt Enable for proc0
10150 #define IO_BANK0_PROC0_INTE1_OFFSET _u(0x0000024c)
10151 #define IO_BANK0_PROC0_INTE1_BITS   _u(0xffffffff)
10152 #define IO_BANK0_PROC0_INTE1_RESET  _u(0x00000000)
10153 // -----------------------------------------------------------------------------
10154 // Field       : IO_BANK0_PROC0_INTE1_GPIO15_EDGE_HIGH
10155 #define IO_BANK0_PROC0_INTE1_GPIO15_EDGE_HIGH_RESET  _u(0x0)
10156 #define IO_BANK0_PROC0_INTE1_GPIO15_EDGE_HIGH_BITS   _u(0x80000000)
10157 #define IO_BANK0_PROC0_INTE1_GPIO15_EDGE_HIGH_MSB    _u(31)
10158 #define IO_BANK0_PROC0_INTE1_GPIO15_EDGE_HIGH_LSB    _u(31)
10159 #define IO_BANK0_PROC0_INTE1_GPIO15_EDGE_HIGH_ACCESS "RW"
10160 // -----------------------------------------------------------------------------
10161 // Field       : IO_BANK0_PROC0_INTE1_GPIO15_EDGE_LOW
10162 #define IO_BANK0_PROC0_INTE1_GPIO15_EDGE_LOW_RESET  _u(0x0)
10163 #define IO_BANK0_PROC0_INTE1_GPIO15_EDGE_LOW_BITS   _u(0x40000000)
10164 #define IO_BANK0_PROC0_INTE1_GPIO15_EDGE_LOW_MSB    _u(30)
10165 #define IO_BANK0_PROC0_INTE1_GPIO15_EDGE_LOW_LSB    _u(30)
10166 #define IO_BANK0_PROC0_INTE1_GPIO15_EDGE_LOW_ACCESS "RW"
10167 // -----------------------------------------------------------------------------
10168 // Field       : IO_BANK0_PROC0_INTE1_GPIO15_LEVEL_HIGH
10169 #define IO_BANK0_PROC0_INTE1_GPIO15_LEVEL_HIGH_RESET  _u(0x0)
10170 #define IO_BANK0_PROC0_INTE1_GPIO15_LEVEL_HIGH_BITS   _u(0x20000000)
10171 #define IO_BANK0_PROC0_INTE1_GPIO15_LEVEL_HIGH_MSB    _u(29)
10172 #define IO_BANK0_PROC0_INTE1_GPIO15_LEVEL_HIGH_LSB    _u(29)
10173 #define IO_BANK0_PROC0_INTE1_GPIO15_LEVEL_HIGH_ACCESS "RW"
10174 // -----------------------------------------------------------------------------
10175 // Field       : IO_BANK0_PROC0_INTE1_GPIO15_LEVEL_LOW
10176 #define IO_BANK0_PROC0_INTE1_GPIO15_LEVEL_LOW_RESET  _u(0x0)
10177 #define IO_BANK0_PROC0_INTE1_GPIO15_LEVEL_LOW_BITS   _u(0x10000000)
10178 #define IO_BANK0_PROC0_INTE1_GPIO15_LEVEL_LOW_MSB    _u(28)
10179 #define IO_BANK0_PROC0_INTE1_GPIO15_LEVEL_LOW_LSB    _u(28)
10180 #define IO_BANK0_PROC0_INTE1_GPIO15_LEVEL_LOW_ACCESS "RW"
10181 // -----------------------------------------------------------------------------
10182 // Field       : IO_BANK0_PROC0_INTE1_GPIO14_EDGE_HIGH
10183 #define IO_BANK0_PROC0_INTE1_GPIO14_EDGE_HIGH_RESET  _u(0x0)
10184 #define IO_BANK0_PROC0_INTE1_GPIO14_EDGE_HIGH_BITS   _u(0x08000000)
10185 #define IO_BANK0_PROC0_INTE1_GPIO14_EDGE_HIGH_MSB    _u(27)
10186 #define IO_BANK0_PROC0_INTE1_GPIO14_EDGE_HIGH_LSB    _u(27)
10187 #define IO_BANK0_PROC0_INTE1_GPIO14_EDGE_HIGH_ACCESS "RW"
10188 // -----------------------------------------------------------------------------
10189 // Field       : IO_BANK0_PROC0_INTE1_GPIO14_EDGE_LOW
10190 #define IO_BANK0_PROC0_INTE1_GPIO14_EDGE_LOW_RESET  _u(0x0)
10191 #define IO_BANK0_PROC0_INTE1_GPIO14_EDGE_LOW_BITS   _u(0x04000000)
10192 #define IO_BANK0_PROC0_INTE1_GPIO14_EDGE_LOW_MSB    _u(26)
10193 #define IO_BANK0_PROC0_INTE1_GPIO14_EDGE_LOW_LSB    _u(26)
10194 #define IO_BANK0_PROC0_INTE1_GPIO14_EDGE_LOW_ACCESS "RW"
10195 // -----------------------------------------------------------------------------
10196 // Field       : IO_BANK0_PROC0_INTE1_GPIO14_LEVEL_HIGH
10197 #define IO_BANK0_PROC0_INTE1_GPIO14_LEVEL_HIGH_RESET  _u(0x0)
10198 #define IO_BANK0_PROC0_INTE1_GPIO14_LEVEL_HIGH_BITS   _u(0x02000000)
10199 #define IO_BANK0_PROC0_INTE1_GPIO14_LEVEL_HIGH_MSB    _u(25)
10200 #define IO_BANK0_PROC0_INTE1_GPIO14_LEVEL_HIGH_LSB    _u(25)
10201 #define IO_BANK0_PROC0_INTE1_GPIO14_LEVEL_HIGH_ACCESS "RW"
10202 // -----------------------------------------------------------------------------
10203 // Field       : IO_BANK0_PROC0_INTE1_GPIO14_LEVEL_LOW
10204 #define IO_BANK0_PROC0_INTE1_GPIO14_LEVEL_LOW_RESET  _u(0x0)
10205 #define IO_BANK0_PROC0_INTE1_GPIO14_LEVEL_LOW_BITS   _u(0x01000000)
10206 #define IO_BANK0_PROC0_INTE1_GPIO14_LEVEL_LOW_MSB    _u(24)
10207 #define IO_BANK0_PROC0_INTE1_GPIO14_LEVEL_LOW_LSB    _u(24)
10208 #define IO_BANK0_PROC0_INTE1_GPIO14_LEVEL_LOW_ACCESS "RW"
10209 // -----------------------------------------------------------------------------
10210 // Field       : IO_BANK0_PROC0_INTE1_GPIO13_EDGE_HIGH
10211 #define IO_BANK0_PROC0_INTE1_GPIO13_EDGE_HIGH_RESET  _u(0x0)
10212 #define IO_BANK0_PROC0_INTE1_GPIO13_EDGE_HIGH_BITS   _u(0x00800000)
10213 #define IO_BANK0_PROC0_INTE1_GPIO13_EDGE_HIGH_MSB    _u(23)
10214 #define IO_BANK0_PROC0_INTE1_GPIO13_EDGE_HIGH_LSB    _u(23)
10215 #define IO_BANK0_PROC0_INTE1_GPIO13_EDGE_HIGH_ACCESS "RW"
10216 // -----------------------------------------------------------------------------
10217 // Field       : IO_BANK0_PROC0_INTE1_GPIO13_EDGE_LOW
10218 #define IO_BANK0_PROC0_INTE1_GPIO13_EDGE_LOW_RESET  _u(0x0)
10219 #define IO_BANK0_PROC0_INTE1_GPIO13_EDGE_LOW_BITS   _u(0x00400000)
10220 #define IO_BANK0_PROC0_INTE1_GPIO13_EDGE_LOW_MSB    _u(22)
10221 #define IO_BANK0_PROC0_INTE1_GPIO13_EDGE_LOW_LSB    _u(22)
10222 #define IO_BANK0_PROC0_INTE1_GPIO13_EDGE_LOW_ACCESS "RW"
10223 // -----------------------------------------------------------------------------
10224 // Field       : IO_BANK0_PROC0_INTE1_GPIO13_LEVEL_HIGH
10225 #define IO_BANK0_PROC0_INTE1_GPIO13_LEVEL_HIGH_RESET  _u(0x0)
10226 #define IO_BANK0_PROC0_INTE1_GPIO13_LEVEL_HIGH_BITS   _u(0x00200000)
10227 #define IO_BANK0_PROC0_INTE1_GPIO13_LEVEL_HIGH_MSB    _u(21)
10228 #define IO_BANK0_PROC0_INTE1_GPIO13_LEVEL_HIGH_LSB    _u(21)
10229 #define IO_BANK0_PROC0_INTE1_GPIO13_LEVEL_HIGH_ACCESS "RW"
10230 // -----------------------------------------------------------------------------
10231 // Field       : IO_BANK0_PROC0_INTE1_GPIO13_LEVEL_LOW
10232 #define IO_BANK0_PROC0_INTE1_GPIO13_LEVEL_LOW_RESET  _u(0x0)
10233 #define IO_BANK0_PROC0_INTE1_GPIO13_LEVEL_LOW_BITS   _u(0x00100000)
10234 #define IO_BANK0_PROC0_INTE1_GPIO13_LEVEL_LOW_MSB    _u(20)
10235 #define IO_BANK0_PROC0_INTE1_GPIO13_LEVEL_LOW_LSB    _u(20)
10236 #define IO_BANK0_PROC0_INTE1_GPIO13_LEVEL_LOW_ACCESS "RW"
10237 // -----------------------------------------------------------------------------
10238 // Field       : IO_BANK0_PROC0_INTE1_GPIO12_EDGE_HIGH
10239 #define IO_BANK0_PROC0_INTE1_GPIO12_EDGE_HIGH_RESET  _u(0x0)
10240 #define IO_BANK0_PROC0_INTE1_GPIO12_EDGE_HIGH_BITS   _u(0x00080000)
10241 #define IO_BANK0_PROC0_INTE1_GPIO12_EDGE_HIGH_MSB    _u(19)
10242 #define IO_BANK0_PROC0_INTE1_GPIO12_EDGE_HIGH_LSB    _u(19)
10243 #define IO_BANK0_PROC0_INTE1_GPIO12_EDGE_HIGH_ACCESS "RW"
10244 // -----------------------------------------------------------------------------
10245 // Field       : IO_BANK0_PROC0_INTE1_GPIO12_EDGE_LOW
10246 #define IO_BANK0_PROC0_INTE1_GPIO12_EDGE_LOW_RESET  _u(0x0)
10247 #define IO_BANK0_PROC0_INTE1_GPIO12_EDGE_LOW_BITS   _u(0x00040000)
10248 #define IO_BANK0_PROC0_INTE1_GPIO12_EDGE_LOW_MSB    _u(18)
10249 #define IO_BANK0_PROC0_INTE1_GPIO12_EDGE_LOW_LSB    _u(18)
10250 #define IO_BANK0_PROC0_INTE1_GPIO12_EDGE_LOW_ACCESS "RW"
10251 // -----------------------------------------------------------------------------
10252 // Field       : IO_BANK0_PROC0_INTE1_GPIO12_LEVEL_HIGH
10253 #define IO_BANK0_PROC0_INTE1_GPIO12_LEVEL_HIGH_RESET  _u(0x0)
10254 #define IO_BANK0_PROC0_INTE1_GPIO12_LEVEL_HIGH_BITS   _u(0x00020000)
10255 #define IO_BANK0_PROC0_INTE1_GPIO12_LEVEL_HIGH_MSB    _u(17)
10256 #define IO_BANK0_PROC0_INTE1_GPIO12_LEVEL_HIGH_LSB    _u(17)
10257 #define IO_BANK0_PROC0_INTE1_GPIO12_LEVEL_HIGH_ACCESS "RW"
10258 // -----------------------------------------------------------------------------
10259 // Field       : IO_BANK0_PROC0_INTE1_GPIO12_LEVEL_LOW
10260 #define IO_BANK0_PROC0_INTE1_GPIO12_LEVEL_LOW_RESET  _u(0x0)
10261 #define IO_BANK0_PROC0_INTE1_GPIO12_LEVEL_LOW_BITS   _u(0x00010000)
10262 #define IO_BANK0_PROC0_INTE1_GPIO12_LEVEL_LOW_MSB    _u(16)
10263 #define IO_BANK0_PROC0_INTE1_GPIO12_LEVEL_LOW_LSB    _u(16)
10264 #define IO_BANK0_PROC0_INTE1_GPIO12_LEVEL_LOW_ACCESS "RW"
10265 // -----------------------------------------------------------------------------
10266 // Field       : IO_BANK0_PROC0_INTE1_GPIO11_EDGE_HIGH
10267 #define IO_BANK0_PROC0_INTE1_GPIO11_EDGE_HIGH_RESET  _u(0x0)
10268 #define IO_BANK0_PROC0_INTE1_GPIO11_EDGE_HIGH_BITS   _u(0x00008000)
10269 #define IO_BANK0_PROC0_INTE1_GPIO11_EDGE_HIGH_MSB    _u(15)
10270 #define IO_BANK0_PROC0_INTE1_GPIO11_EDGE_HIGH_LSB    _u(15)
10271 #define IO_BANK0_PROC0_INTE1_GPIO11_EDGE_HIGH_ACCESS "RW"
10272 // -----------------------------------------------------------------------------
10273 // Field       : IO_BANK0_PROC0_INTE1_GPIO11_EDGE_LOW
10274 #define IO_BANK0_PROC0_INTE1_GPIO11_EDGE_LOW_RESET  _u(0x0)
10275 #define IO_BANK0_PROC0_INTE1_GPIO11_EDGE_LOW_BITS   _u(0x00004000)
10276 #define IO_BANK0_PROC0_INTE1_GPIO11_EDGE_LOW_MSB    _u(14)
10277 #define IO_BANK0_PROC0_INTE1_GPIO11_EDGE_LOW_LSB    _u(14)
10278 #define IO_BANK0_PROC0_INTE1_GPIO11_EDGE_LOW_ACCESS "RW"
10279 // -----------------------------------------------------------------------------
10280 // Field       : IO_BANK0_PROC0_INTE1_GPIO11_LEVEL_HIGH
10281 #define IO_BANK0_PROC0_INTE1_GPIO11_LEVEL_HIGH_RESET  _u(0x0)
10282 #define IO_BANK0_PROC0_INTE1_GPIO11_LEVEL_HIGH_BITS   _u(0x00002000)
10283 #define IO_BANK0_PROC0_INTE1_GPIO11_LEVEL_HIGH_MSB    _u(13)
10284 #define IO_BANK0_PROC0_INTE1_GPIO11_LEVEL_HIGH_LSB    _u(13)
10285 #define IO_BANK0_PROC0_INTE1_GPIO11_LEVEL_HIGH_ACCESS "RW"
10286 // -----------------------------------------------------------------------------
10287 // Field       : IO_BANK0_PROC0_INTE1_GPIO11_LEVEL_LOW
10288 #define IO_BANK0_PROC0_INTE1_GPIO11_LEVEL_LOW_RESET  _u(0x0)
10289 #define IO_BANK0_PROC0_INTE1_GPIO11_LEVEL_LOW_BITS   _u(0x00001000)
10290 #define IO_BANK0_PROC0_INTE1_GPIO11_LEVEL_LOW_MSB    _u(12)
10291 #define IO_BANK0_PROC0_INTE1_GPIO11_LEVEL_LOW_LSB    _u(12)
10292 #define IO_BANK0_PROC0_INTE1_GPIO11_LEVEL_LOW_ACCESS "RW"
10293 // -----------------------------------------------------------------------------
10294 // Field       : IO_BANK0_PROC0_INTE1_GPIO10_EDGE_HIGH
10295 #define IO_BANK0_PROC0_INTE1_GPIO10_EDGE_HIGH_RESET  _u(0x0)
10296 #define IO_BANK0_PROC0_INTE1_GPIO10_EDGE_HIGH_BITS   _u(0x00000800)
10297 #define IO_BANK0_PROC0_INTE1_GPIO10_EDGE_HIGH_MSB    _u(11)
10298 #define IO_BANK0_PROC0_INTE1_GPIO10_EDGE_HIGH_LSB    _u(11)
10299 #define IO_BANK0_PROC0_INTE1_GPIO10_EDGE_HIGH_ACCESS "RW"
10300 // -----------------------------------------------------------------------------
10301 // Field       : IO_BANK0_PROC0_INTE1_GPIO10_EDGE_LOW
10302 #define IO_BANK0_PROC0_INTE1_GPIO10_EDGE_LOW_RESET  _u(0x0)
10303 #define IO_BANK0_PROC0_INTE1_GPIO10_EDGE_LOW_BITS   _u(0x00000400)
10304 #define IO_BANK0_PROC0_INTE1_GPIO10_EDGE_LOW_MSB    _u(10)
10305 #define IO_BANK0_PROC0_INTE1_GPIO10_EDGE_LOW_LSB    _u(10)
10306 #define IO_BANK0_PROC0_INTE1_GPIO10_EDGE_LOW_ACCESS "RW"
10307 // -----------------------------------------------------------------------------
10308 // Field       : IO_BANK0_PROC0_INTE1_GPIO10_LEVEL_HIGH
10309 #define IO_BANK0_PROC0_INTE1_GPIO10_LEVEL_HIGH_RESET  _u(0x0)
10310 #define IO_BANK0_PROC0_INTE1_GPIO10_LEVEL_HIGH_BITS   _u(0x00000200)
10311 #define IO_BANK0_PROC0_INTE1_GPIO10_LEVEL_HIGH_MSB    _u(9)
10312 #define IO_BANK0_PROC0_INTE1_GPIO10_LEVEL_HIGH_LSB    _u(9)
10313 #define IO_BANK0_PROC0_INTE1_GPIO10_LEVEL_HIGH_ACCESS "RW"
10314 // -----------------------------------------------------------------------------
10315 // Field       : IO_BANK0_PROC0_INTE1_GPIO10_LEVEL_LOW
10316 #define IO_BANK0_PROC0_INTE1_GPIO10_LEVEL_LOW_RESET  _u(0x0)
10317 #define IO_BANK0_PROC0_INTE1_GPIO10_LEVEL_LOW_BITS   _u(0x00000100)
10318 #define IO_BANK0_PROC0_INTE1_GPIO10_LEVEL_LOW_MSB    _u(8)
10319 #define IO_BANK0_PROC0_INTE1_GPIO10_LEVEL_LOW_LSB    _u(8)
10320 #define IO_BANK0_PROC0_INTE1_GPIO10_LEVEL_LOW_ACCESS "RW"
10321 // -----------------------------------------------------------------------------
10322 // Field       : IO_BANK0_PROC0_INTE1_GPIO9_EDGE_HIGH
10323 #define IO_BANK0_PROC0_INTE1_GPIO9_EDGE_HIGH_RESET  _u(0x0)
10324 #define IO_BANK0_PROC0_INTE1_GPIO9_EDGE_HIGH_BITS   _u(0x00000080)
10325 #define IO_BANK0_PROC0_INTE1_GPIO9_EDGE_HIGH_MSB    _u(7)
10326 #define IO_BANK0_PROC0_INTE1_GPIO9_EDGE_HIGH_LSB    _u(7)
10327 #define IO_BANK0_PROC0_INTE1_GPIO9_EDGE_HIGH_ACCESS "RW"
10328 // -----------------------------------------------------------------------------
10329 // Field       : IO_BANK0_PROC0_INTE1_GPIO9_EDGE_LOW
10330 #define IO_BANK0_PROC0_INTE1_GPIO9_EDGE_LOW_RESET  _u(0x0)
10331 #define IO_BANK0_PROC0_INTE1_GPIO9_EDGE_LOW_BITS   _u(0x00000040)
10332 #define IO_BANK0_PROC0_INTE1_GPIO9_EDGE_LOW_MSB    _u(6)
10333 #define IO_BANK0_PROC0_INTE1_GPIO9_EDGE_LOW_LSB    _u(6)
10334 #define IO_BANK0_PROC0_INTE1_GPIO9_EDGE_LOW_ACCESS "RW"
10335 // -----------------------------------------------------------------------------
10336 // Field       : IO_BANK0_PROC0_INTE1_GPIO9_LEVEL_HIGH
10337 #define IO_BANK0_PROC0_INTE1_GPIO9_LEVEL_HIGH_RESET  _u(0x0)
10338 #define IO_BANK0_PROC0_INTE1_GPIO9_LEVEL_HIGH_BITS   _u(0x00000020)
10339 #define IO_BANK0_PROC0_INTE1_GPIO9_LEVEL_HIGH_MSB    _u(5)
10340 #define IO_BANK0_PROC0_INTE1_GPIO9_LEVEL_HIGH_LSB    _u(5)
10341 #define IO_BANK0_PROC0_INTE1_GPIO9_LEVEL_HIGH_ACCESS "RW"
10342 // -----------------------------------------------------------------------------
10343 // Field       : IO_BANK0_PROC0_INTE1_GPIO9_LEVEL_LOW
10344 #define IO_BANK0_PROC0_INTE1_GPIO9_LEVEL_LOW_RESET  _u(0x0)
10345 #define IO_BANK0_PROC0_INTE1_GPIO9_LEVEL_LOW_BITS   _u(0x00000010)
10346 #define IO_BANK0_PROC0_INTE1_GPIO9_LEVEL_LOW_MSB    _u(4)
10347 #define IO_BANK0_PROC0_INTE1_GPIO9_LEVEL_LOW_LSB    _u(4)
10348 #define IO_BANK0_PROC0_INTE1_GPIO9_LEVEL_LOW_ACCESS "RW"
10349 // -----------------------------------------------------------------------------
10350 // Field       : IO_BANK0_PROC0_INTE1_GPIO8_EDGE_HIGH
10351 #define IO_BANK0_PROC0_INTE1_GPIO8_EDGE_HIGH_RESET  _u(0x0)
10352 #define IO_BANK0_PROC0_INTE1_GPIO8_EDGE_HIGH_BITS   _u(0x00000008)
10353 #define IO_BANK0_PROC0_INTE1_GPIO8_EDGE_HIGH_MSB    _u(3)
10354 #define IO_BANK0_PROC0_INTE1_GPIO8_EDGE_HIGH_LSB    _u(3)
10355 #define IO_BANK0_PROC0_INTE1_GPIO8_EDGE_HIGH_ACCESS "RW"
10356 // -----------------------------------------------------------------------------
10357 // Field       : IO_BANK0_PROC0_INTE1_GPIO8_EDGE_LOW
10358 #define IO_BANK0_PROC0_INTE1_GPIO8_EDGE_LOW_RESET  _u(0x0)
10359 #define IO_BANK0_PROC0_INTE1_GPIO8_EDGE_LOW_BITS   _u(0x00000004)
10360 #define IO_BANK0_PROC0_INTE1_GPIO8_EDGE_LOW_MSB    _u(2)
10361 #define IO_BANK0_PROC0_INTE1_GPIO8_EDGE_LOW_LSB    _u(2)
10362 #define IO_BANK0_PROC0_INTE1_GPIO8_EDGE_LOW_ACCESS "RW"
10363 // -----------------------------------------------------------------------------
10364 // Field       : IO_BANK0_PROC0_INTE1_GPIO8_LEVEL_HIGH
10365 #define IO_BANK0_PROC0_INTE1_GPIO8_LEVEL_HIGH_RESET  _u(0x0)
10366 #define IO_BANK0_PROC0_INTE1_GPIO8_LEVEL_HIGH_BITS   _u(0x00000002)
10367 #define IO_BANK0_PROC0_INTE1_GPIO8_LEVEL_HIGH_MSB    _u(1)
10368 #define IO_BANK0_PROC0_INTE1_GPIO8_LEVEL_HIGH_LSB    _u(1)
10369 #define IO_BANK0_PROC0_INTE1_GPIO8_LEVEL_HIGH_ACCESS "RW"
10370 // -----------------------------------------------------------------------------
10371 // Field       : IO_BANK0_PROC0_INTE1_GPIO8_LEVEL_LOW
10372 #define IO_BANK0_PROC0_INTE1_GPIO8_LEVEL_LOW_RESET  _u(0x0)
10373 #define IO_BANK0_PROC0_INTE1_GPIO8_LEVEL_LOW_BITS   _u(0x00000001)
10374 #define IO_BANK0_PROC0_INTE1_GPIO8_LEVEL_LOW_MSB    _u(0)
10375 #define IO_BANK0_PROC0_INTE1_GPIO8_LEVEL_LOW_LSB    _u(0)
10376 #define IO_BANK0_PROC0_INTE1_GPIO8_LEVEL_LOW_ACCESS "RW"
10377 // =============================================================================
10378 // Register    : IO_BANK0_PROC0_INTE2
10379 // Description : Interrupt Enable for proc0
10380 #define IO_BANK0_PROC0_INTE2_OFFSET _u(0x00000250)
10381 #define IO_BANK0_PROC0_INTE2_BITS   _u(0xffffffff)
10382 #define IO_BANK0_PROC0_INTE2_RESET  _u(0x00000000)
10383 // -----------------------------------------------------------------------------
10384 // Field       : IO_BANK0_PROC0_INTE2_GPIO23_EDGE_HIGH
10385 #define IO_BANK0_PROC0_INTE2_GPIO23_EDGE_HIGH_RESET  _u(0x0)
10386 #define IO_BANK0_PROC0_INTE2_GPIO23_EDGE_HIGH_BITS   _u(0x80000000)
10387 #define IO_BANK0_PROC0_INTE2_GPIO23_EDGE_HIGH_MSB    _u(31)
10388 #define IO_BANK0_PROC0_INTE2_GPIO23_EDGE_HIGH_LSB    _u(31)
10389 #define IO_BANK0_PROC0_INTE2_GPIO23_EDGE_HIGH_ACCESS "RW"
10390 // -----------------------------------------------------------------------------
10391 // Field       : IO_BANK0_PROC0_INTE2_GPIO23_EDGE_LOW
10392 #define IO_BANK0_PROC0_INTE2_GPIO23_EDGE_LOW_RESET  _u(0x0)
10393 #define IO_BANK0_PROC0_INTE2_GPIO23_EDGE_LOW_BITS   _u(0x40000000)
10394 #define IO_BANK0_PROC0_INTE2_GPIO23_EDGE_LOW_MSB    _u(30)
10395 #define IO_BANK0_PROC0_INTE2_GPIO23_EDGE_LOW_LSB    _u(30)
10396 #define IO_BANK0_PROC0_INTE2_GPIO23_EDGE_LOW_ACCESS "RW"
10397 // -----------------------------------------------------------------------------
10398 // Field       : IO_BANK0_PROC0_INTE2_GPIO23_LEVEL_HIGH
10399 #define IO_BANK0_PROC0_INTE2_GPIO23_LEVEL_HIGH_RESET  _u(0x0)
10400 #define IO_BANK0_PROC0_INTE2_GPIO23_LEVEL_HIGH_BITS   _u(0x20000000)
10401 #define IO_BANK0_PROC0_INTE2_GPIO23_LEVEL_HIGH_MSB    _u(29)
10402 #define IO_BANK0_PROC0_INTE2_GPIO23_LEVEL_HIGH_LSB    _u(29)
10403 #define IO_BANK0_PROC0_INTE2_GPIO23_LEVEL_HIGH_ACCESS "RW"
10404 // -----------------------------------------------------------------------------
10405 // Field       : IO_BANK0_PROC0_INTE2_GPIO23_LEVEL_LOW
10406 #define IO_BANK0_PROC0_INTE2_GPIO23_LEVEL_LOW_RESET  _u(0x0)
10407 #define IO_BANK0_PROC0_INTE2_GPIO23_LEVEL_LOW_BITS   _u(0x10000000)
10408 #define IO_BANK0_PROC0_INTE2_GPIO23_LEVEL_LOW_MSB    _u(28)
10409 #define IO_BANK0_PROC0_INTE2_GPIO23_LEVEL_LOW_LSB    _u(28)
10410 #define IO_BANK0_PROC0_INTE2_GPIO23_LEVEL_LOW_ACCESS "RW"
10411 // -----------------------------------------------------------------------------
10412 // Field       : IO_BANK0_PROC0_INTE2_GPIO22_EDGE_HIGH
10413 #define IO_BANK0_PROC0_INTE2_GPIO22_EDGE_HIGH_RESET  _u(0x0)
10414 #define IO_BANK0_PROC0_INTE2_GPIO22_EDGE_HIGH_BITS   _u(0x08000000)
10415 #define IO_BANK0_PROC0_INTE2_GPIO22_EDGE_HIGH_MSB    _u(27)
10416 #define IO_BANK0_PROC0_INTE2_GPIO22_EDGE_HIGH_LSB    _u(27)
10417 #define IO_BANK0_PROC0_INTE2_GPIO22_EDGE_HIGH_ACCESS "RW"
10418 // -----------------------------------------------------------------------------
10419 // Field       : IO_BANK0_PROC0_INTE2_GPIO22_EDGE_LOW
10420 #define IO_BANK0_PROC0_INTE2_GPIO22_EDGE_LOW_RESET  _u(0x0)
10421 #define IO_BANK0_PROC0_INTE2_GPIO22_EDGE_LOW_BITS   _u(0x04000000)
10422 #define IO_BANK0_PROC0_INTE2_GPIO22_EDGE_LOW_MSB    _u(26)
10423 #define IO_BANK0_PROC0_INTE2_GPIO22_EDGE_LOW_LSB    _u(26)
10424 #define IO_BANK0_PROC0_INTE2_GPIO22_EDGE_LOW_ACCESS "RW"
10425 // -----------------------------------------------------------------------------
10426 // Field       : IO_BANK0_PROC0_INTE2_GPIO22_LEVEL_HIGH
10427 #define IO_BANK0_PROC0_INTE2_GPIO22_LEVEL_HIGH_RESET  _u(0x0)
10428 #define IO_BANK0_PROC0_INTE2_GPIO22_LEVEL_HIGH_BITS   _u(0x02000000)
10429 #define IO_BANK0_PROC0_INTE2_GPIO22_LEVEL_HIGH_MSB    _u(25)
10430 #define IO_BANK0_PROC0_INTE2_GPIO22_LEVEL_HIGH_LSB    _u(25)
10431 #define IO_BANK0_PROC0_INTE2_GPIO22_LEVEL_HIGH_ACCESS "RW"
10432 // -----------------------------------------------------------------------------
10433 // Field       : IO_BANK0_PROC0_INTE2_GPIO22_LEVEL_LOW
10434 #define IO_BANK0_PROC0_INTE2_GPIO22_LEVEL_LOW_RESET  _u(0x0)
10435 #define IO_BANK0_PROC0_INTE2_GPIO22_LEVEL_LOW_BITS   _u(0x01000000)
10436 #define IO_BANK0_PROC0_INTE2_GPIO22_LEVEL_LOW_MSB    _u(24)
10437 #define IO_BANK0_PROC0_INTE2_GPIO22_LEVEL_LOW_LSB    _u(24)
10438 #define IO_BANK0_PROC0_INTE2_GPIO22_LEVEL_LOW_ACCESS "RW"
10439 // -----------------------------------------------------------------------------
10440 // Field       : IO_BANK0_PROC0_INTE2_GPIO21_EDGE_HIGH
10441 #define IO_BANK0_PROC0_INTE2_GPIO21_EDGE_HIGH_RESET  _u(0x0)
10442 #define IO_BANK0_PROC0_INTE2_GPIO21_EDGE_HIGH_BITS   _u(0x00800000)
10443 #define IO_BANK0_PROC0_INTE2_GPIO21_EDGE_HIGH_MSB    _u(23)
10444 #define IO_BANK0_PROC0_INTE2_GPIO21_EDGE_HIGH_LSB    _u(23)
10445 #define IO_BANK0_PROC0_INTE2_GPIO21_EDGE_HIGH_ACCESS "RW"
10446 // -----------------------------------------------------------------------------
10447 // Field       : IO_BANK0_PROC0_INTE2_GPIO21_EDGE_LOW
10448 #define IO_BANK0_PROC0_INTE2_GPIO21_EDGE_LOW_RESET  _u(0x0)
10449 #define IO_BANK0_PROC0_INTE2_GPIO21_EDGE_LOW_BITS   _u(0x00400000)
10450 #define IO_BANK0_PROC0_INTE2_GPIO21_EDGE_LOW_MSB    _u(22)
10451 #define IO_BANK0_PROC0_INTE2_GPIO21_EDGE_LOW_LSB    _u(22)
10452 #define IO_BANK0_PROC0_INTE2_GPIO21_EDGE_LOW_ACCESS "RW"
10453 // -----------------------------------------------------------------------------
10454 // Field       : IO_BANK0_PROC0_INTE2_GPIO21_LEVEL_HIGH
10455 #define IO_BANK0_PROC0_INTE2_GPIO21_LEVEL_HIGH_RESET  _u(0x0)
10456 #define IO_BANK0_PROC0_INTE2_GPIO21_LEVEL_HIGH_BITS   _u(0x00200000)
10457 #define IO_BANK0_PROC0_INTE2_GPIO21_LEVEL_HIGH_MSB    _u(21)
10458 #define IO_BANK0_PROC0_INTE2_GPIO21_LEVEL_HIGH_LSB    _u(21)
10459 #define IO_BANK0_PROC0_INTE2_GPIO21_LEVEL_HIGH_ACCESS "RW"
10460 // -----------------------------------------------------------------------------
10461 // Field       : IO_BANK0_PROC0_INTE2_GPIO21_LEVEL_LOW
10462 #define IO_BANK0_PROC0_INTE2_GPIO21_LEVEL_LOW_RESET  _u(0x0)
10463 #define IO_BANK0_PROC0_INTE2_GPIO21_LEVEL_LOW_BITS   _u(0x00100000)
10464 #define IO_BANK0_PROC0_INTE2_GPIO21_LEVEL_LOW_MSB    _u(20)
10465 #define IO_BANK0_PROC0_INTE2_GPIO21_LEVEL_LOW_LSB    _u(20)
10466 #define IO_BANK0_PROC0_INTE2_GPIO21_LEVEL_LOW_ACCESS "RW"
10467 // -----------------------------------------------------------------------------
10468 // Field       : IO_BANK0_PROC0_INTE2_GPIO20_EDGE_HIGH
10469 #define IO_BANK0_PROC0_INTE2_GPIO20_EDGE_HIGH_RESET  _u(0x0)
10470 #define IO_BANK0_PROC0_INTE2_GPIO20_EDGE_HIGH_BITS   _u(0x00080000)
10471 #define IO_BANK0_PROC0_INTE2_GPIO20_EDGE_HIGH_MSB    _u(19)
10472 #define IO_BANK0_PROC0_INTE2_GPIO20_EDGE_HIGH_LSB    _u(19)
10473 #define IO_BANK0_PROC0_INTE2_GPIO20_EDGE_HIGH_ACCESS "RW"
10474 // -----------------------------------------------------------------------------
10475 // Field       : IO_BANK0_PROC0_INTE2_GPIO20_EDGE_LOW
10476 #define IO_BANK0_PROC0_INTE2_GPIO20_EDGE_LOW_RESET  _u(0x0)
10477 #define IO_BANK0_PROC0_INTE2_GPIO20_EDGE_LOW_BITS   _u(0x00040000)
10478 #define IO_BANK0_PROC0_INTE2_GPIO20_EDGE_LOW_MSB    _u(18)
10479 #define IO_BANK0_PROC0_INTE2_GPIO20_EDGE_LOW_LSB    _u(18)
10480 #define IO_BANK0_PROC0_INTE2_GPIO20_EDGE_LOW_ACCESS "RW"
10481 // -----------------------------------------------------------------------------
10482 // Field       : IO_BANK0_PROC0_INTE2_GPIO20_LEVEL_HIGH
10483 #define IO_BANK0_PROC0_INTE2_GPIO20_LEVEL_HIGH_RESET  _u(0x0)
10484 #define IO_BANK0_PROC0_INTE2_GPIO20_LEVEL_HIGH_BITS   _u(0x00020000)
10485 #define IO_BANK0_PROC0_INTE2_GPIO20_LEVEL_HIGH_MSB    _u(17)
10486 #define IO_BANK0_PROC0_INTE2_GPIO20_LEVEL_HIGH_LSB    _u(17)
10487 #define IO_BANK0_PROC0_INTE2_GPIO20_LEVEL_HIGH_ACCESS "RW"
10488 // -----------------------------------------------------------------------------
10489 // Field       : IO_BANK0_PROC0_INTE2_GPIO20_LEVEL_LOW
10490 #define IO_BANK0_PROC0_INTE2_GPIO20_LEVEL_LOW_RESET  _u(0x0)
10491 #define IO_BANK0_PROC0_INTE2_GPIO20_LEVEL_LOW_BITS   _u(0x00010000)
10492 #define IO_BANK0_PROC0_INTE2_GPIO20_LEVEL_LOW_MSB    _u(16)
10493 #define IO_BANK0_PROC0_INTE2_GPIO20_LEVEL_LOW_LSB    _u(16)
10494 #define IO_BANK0_PROC0_INTE2_GPIO20_LEVEL_LOW_ACCESS "RW"
10495 // -----------------------------------------------------------------------------
10496 // Field       : IO_BANK0_PROC0_INTE2_GPIO19_EDGE_HIGH
10497 #define IO_BANK0_PROC0_INTE2_GPIO19_EDGE_HIGH_RESET  _u(0x0)
10498 #define IO_BANK0_PROC0_INTE2_GPIO19_EDGE_HIGH_BITS   _u(0x00008000)
10499 #define IO_BANK0_PROC0_INTE2_GPIO19_EDGE_HIGH_MSB    _u(15)
10500 #define IO_BANK0_PROC0_INTE2_GPIO19_EDGE_HIGH_LSB    _u(15)
10501 #define IO_BANK0_PROC0_INTE2_GPIO19_EDGE_HIGH_ACCESS "RW"
10502 // -----------------------------------------------------------------------------
10503 // Field       : IO_BANK0_PROC0_INTE2_GPIO19_EDGE_LOW
10504 #define IO_BANK0_PROC0_INTE2_GPIO19_EDGE_LOW_RESET  _u(0x0)
10505 #define IO_BANK0_PROC0_INTE2_GPIO19_EDGE_LOW_BITS   _u(0x00004000)
10506 #define IO_BANK0_PROC0_INTE2_GPIO19_EDGE_LOW_MSB    _u(14)
10507 #define IO_BANK0_PROC0_INTE2_GPIO19_EDGE_LOW_LSB    _u(14)
10508 #define IO_BANK0_PROC0_INTE2_GPIO19_EDGE_LOW_ACCESS "RW"
10509 // -----------------------------------------------------------------------------
10510 // Field       : IO_BANK0_PROC0_INTE2_GPIO19_LEVEL_HIGH
10511 #define IO_BANK0_PROC0_INTE2_GPIO19_LEVEL_HIGH_RESET  _u(0x0)
10512 #define IO_BANK0_PROC0_INTE2_GPIO19_LEVEL_HIGH_BITS   _u(0x00002000)
10513 #define IO_BANK0_PROC0_INTE2_GPIO19_LEVEL_HIGH_MSB    _u(13)
10514 #define IO_BANK0_PROC0_INTE2_GPIO19_LEVEL_HIGH_LSB    _u(13)
10515 #define IO_BANK0_PROC0_INTE2_GPIO19_LEVEL_HIGH_ACCESS "RW"
10516 // -----------------------------------------------------------------------------
10517 // Field       : IO_BANK0_PROC0_INTE2_GPIO19_LEVEL_LOW
10518 #define IO_BANK0_PROC0_INTE2_GPIO19_LEVEL_LOW_RESET  _u(0x0)
10519 #define IO_BANK0_PROC0_INTE2_GPIO19_LEVEL_LOW_BITS   _u(0x00001000)
10520 #define IO_BANK0_PROC0_INTE2_GPIO19_LEVEL_LOW_MSB    _u(12)
10521 #define IO_BANK0_PROC0_INTE2_GPIO19_LEVEL_LOW_LSB    _u(12)
10522 #define IO_BANK0_PROC0_INTE2_GPIO19_LEVEL_LOW_ACCESS "RW"
10523 // -----------------------------------------------------------------------------
10524 // Field       : IO_BANK0_PROC0_INTE2_GPIO18_EDGE_HIGH
10525 #define IO_BANK0_PROC0_INTE2_GPIO18_EDGE_HIGH_RESET  _u(0x0)
10526 #define IO_BANK0_PROC0_INTE2_GPIO18_EDGE_HIGH_BITS   _u(0x00000800)
10527 #define IO_BANK0_PROC0_INTE2_GPIO18_EDGE_HIGH_MSB    _u(11)
10528 #define IO_BANK0_PROC0_INTE2_GPIO18_EDGE_HIGH_LSB    _u(11)
10529 #define IO_BANK0_PROC0_INTE2_GPIO18_EDGE_HIGH_ACCESS "RW"
10530 // -----------------------------------------------------------------------------
10531 // Field       : IO_BANK0_PROC0_INTE2_GPIO18_EDGE_LOW
10532 #define IO_BANK0_PROC0_INTE2_GPIO18_EDGE_LOW_RESET  _u(0x0)
10533 #define IO_BANK0_PROC0_INTE2_GPIO18_EDGE_LOW_BITS   _u(0x00000400)
10534 #define IO_BANK0_PROC0_INTE2_GPIO18_EDGE_LOW_MSB    _u(10)
10535 #define IO_BANK0_PROC0_INTE2_GPIO18_EDGE_LOW_LSB    _u(10)
10536 #define IO_BANK0_PROC0_INTE2_GPIO18_EDGE_LOW_ACCESS "RW"
10537 // -----------------------------------------------------------------------------
10538 // Field       : IO_BANK0_PROC0_INTE2_GPIO18_LEVEL_HIGH
10539 #define IO_BANK0_PROC0_INTE2_GPIO18_LEVEL_HIGH_RESET  _u(0x0)
10540 #define IO_BANK0_PROC0_INTE2_GPIO18_LEVEL_HIGH_BITS   _u(0x00000200)
10541 #define IO_BANK0_PROC0_INTE2_GPIO18_LEVEL_HIGH_MSB    _u(9)
10542 #define IO_BANK0_PROC0_INTE2_GPIO18_LEVEL_HIGH_LSB    _u(9)
10543 #define IO_BANK0_PROC0_INTE2_GPIO18_LEVEL_HIGH_ACCESS "RW"
10544 // -----------------------------------------------------------------------------
10545 // Field       : IO_BANK0_PROC0_INTE2_GPIO18_LEVEL_LOW
10546 #define IO_BANK0_PROC0_INTE2_GPIO18_LEVEL_LOW_RESET  _u(0x0)
10547 #define IO_BANK0_PROC0_INTE2_GPIO18_LEVEL_LOW_BITS   _u(0x00000100)
10548 #define IO_BANK0_PROC0_INTE2_GPIO18_LEVEL_LOW_MSB    _u(8)
10549 #define IO_BANK0_PROC0_INTE2_GPIO18_LEVEL_LOW_LSB    _u(8)
10550 #define IO_BANK0_PROC0_INTE2_GPIO18_LEVEL_LOW_ACCESS "RW"
10551 // -----------------------------------------------------------------------------
10552 // Field       : IO_BANK0_PROC0_INTE2_GPIO17_EDGE_HIGH
10553 #define IO_BANK0_PROC0_INTE2_GPIO17_EDGE_HIGH_RESET  _u(0x0)
10554 #define IO_BANK0_PROC0_INTE2_GPIO17_EDGE_HIGH_BITS   _u(0x00000080)
10555 #define IO_BANK0_PROC0_INTE2_GPIO17_EDGE_HIGH_MSB    _u(7)
10556 #define IO_BANK0_PROC0_INTE2_GPIO17_EDGE_HIGH_LSB    _u(7)
10557 #define IO_BANK0_PROC0_INTE2_GPIO17_EDGE_HIGH_ACCESS "RW"
10558 // -----------------------------------------------------------------------------
10559 // Field       : IO_BANK0_PROC0_INTE2_GPIO17_EDGE_LOW
10560 #define IO_BANK0_PROC0_INTE2_GPIO17_EDGE_LOW_RESET  _u(0x0)
10561 #define IO_BANK0_PROC0_INTE2_GPIO17_EDGE_LOW_BITS   _u(0x00000040)
10562 #define IO_BANK0_PROC0_INTE2_GPIO17_EDGE_LOW_MSB    _u(6)
10563 #define IO_BANK0_PROC0_INTE2_GPIO17_EDGE_LOW_LSB    _u(6)
10564 #define IO_BANK0_PROC0_INTE2_GPIO17_EDGE_LOW_ACCESS "RW"
10565 // -----------------------------------------------------------------------------
10566 // Field       : IO_BANK0_PROC0_INTE2_GPIO17_LEVEL_HIGH
10567 #define IO_BANK0_PROC0_INTE2_GPIO17_LEVEL_HIGH_RESET  _u(0x0)
10568 #define IO_BANK0_PROC0_INTE2_GPIO17_LEVEL_HIGH_BITS   _u(0x00000020)
10569 #define IO_BANK0_PROC0_INTE2_GPIO17_LEVEL_HIGH_MSB    _u(5)
10570 #define IO_BANK0_PROC0_INTE2_GPIO17_LEVEL_HIGH_LSB    _u(5)
10571 #define IO_BANK0_PROC0_INTE2_GPIO17_LEVEL_HIGH_ACCESS "RW"
10572 // -----------------------------------------------------------------------------
10573 // Field       : IO_BANK0_PROC0_INTE2_GPIO17_LEVEL_LOW
10574 #define IO_BANK0_PROC0_INTE2_GPIO17_LEVEL_LOW_RESET  _u(0x0)
10575 #define IO_BANK0_PROC0_INTE2_GPIO17_LEVEL_LOW_BITS   _u(0x00000010)
10576 #define IO_BANK0_PROC0_INTE2_GPIO17_LEVEL_LOW_MSB    _u(4)
10577 #define IO_BANK0_PROC0_INTE2_GPIO17_LEVEL_LOW_LSB    _u(4)
10578 #define IO_BANK0_PROC0_INTE2_GPIO17_LEVEL_LOW_ACCESS "RW"
10579 // -----------------------------------------------------------------------------
10580 // Field       : IO_BANK0_PROC0_INTE2_GPIO16_EDGE_HIGH
10581 #define IO_BANK0_PROC0_INTE2_GPIO16_EDGE_HIGH_RESET  _u(0x0)
10582 #define IO_BANK0_PROC0_INTE2_GPIO16_EDGE_HIGH_BITS   _u(0x00000008)
10583 #define IO_BANK0_PROC0_INTE2_GPIO16_EDGE_HIGH_MSB    _u(3)
10584 #define IO_BANK0_PROC0_INTE2_GPIO16_EDGE_HIGH_LSB    _u(3)
10585 #define IO_BANK0_PROC0_INTE2_GPIO16_EDGE_HIGH_ACCESS "RW"
10586 // -----------------------------------------------------------------------------
10587 // Field       : IO_BANK0_PROC0_INTE2_GPIO16_EDGE_LOW
10588 #define IO_BANK0_PROC0_INTE2_GPIO16_EDGE_LOW_RESET  _u(0x0)
10589 #define IO_BANK0_PROC0_INTE2_GPIO16_EDGE_LOW_BITS   _u(0x00000004)
10590 #define IO_BANK0_PROC0_INTE2_GPIO16_EDGE_LOW_MSB    _u(2)
10591 #define IO_BANK0_PROC0_INTE2_GPIO16_EDGE_LOW_LSB    _u(2)
10592 #define IO_BANK0_PROC0_INTE2_GPIO16_EDGE_LOW_ACCESS "RW"
10593 // -----------------------------------------------------------------------------
10594 // Field       : IO_BANK0_PROC0_INTE2_GPIO16_LEVEL_HIGH
10595 #define IO_BANK0_PROC0_INTE2_GPIO16_LEVEL_HIGH_RESET  _u(0x0)
10596 #define IO_BANK0_PROC0_INTE2_GPIO16_LEVEL_HIGH_BITS   _u(0x00000002)
10597 #define IO_BANK0_PROC0_INTE2_GPIO16_LEVEL_HIGH_MSB    _u(1)
10598 #define IO_BANK0_PROC0_INTE2_GPIO16_LEVEL_HIGH_LSB    _u(1)
10599 #define IO_BANK0_PROC0_INTE2_GPIO16_LEVEL_HIGH_ACCESS "RW"
10600 // -----------------------------------------------------------------------------
10601 // Field       : IO_BANK0_PROC0_INTE2_GPIO16_LEVEL_LOW
10602 #define IO_BANK0_PROC0_INTE2_GPIO16_LEVEL_LOW_RESET  _u(0x0)
10603 #define IO_BANK0_PROC0_INTE2_GPIO16_LEVEL_LOW_BITS   _u(0x00000001)
10604 #define IO_BANK0_PROC0_INTE2_GPIO16_LEVEL_LOW_MSB    _u(0)
10605 #define IO_BANK0_PROC0_INTE2_GPIO16_LEVEL_LOW_LSB    _u(0)
10606 #define IO_BANK0_PROC0_INTE2_GPIO16_LEVEL_LOW_ACCESS "RW"
10607 // =============================================================================
10608 // Register    : IO_BANK0_PROC0_INTE3
10609 // Description : Interrupt Enable for proc0
10610 #define IO_BANK0_PROC0_INTE3_OFFSET _u(0x00000254)
10611 #define IO_BANK0_PROC0_INTE3_BITS   _u(0xffffffff)
10612 #define IO_BANK0_PROC0_INTE3_RESET  _u(0x00000000)
10613 // -----------------------------------------------------------------------------
10614 // Field       : IO_BANK0_PROC0_INTE3_GPIO31_EDGE_HIGH
10615 #define IO_BANK0_PROC0_INTE3_GPIO31_EDGE_HIGH_RESET  _u(0x0)
10616 #define IO_BANK0_PROC0_INTE3_GPIO31_EDGE_HIGH_BITS   _u(0x80000000)
10617 #define IO_BANK0_PROC0_INTE3_GPIO31_EDGE_HIGH_MSB    _u(31)
10618 #define IO_BANK0_PROC0_INTE3_GPIO31_EDGE_HIGH_LSB    _u(31)
10619 #define IO_BANK0_PROC0_INTE3_GPIO31_EDGE_HIGH_ACCESS "RW"
10620 // -----------------------------------------------------------------------------
10621 // Field       : IO_BANK0_PROC0_INTE3_GPIO31_EDGE_LOW
10622 #define IO_BANK0_PROC0_INTE3_GPIO31_EDGE_LOW_RESET  _u(0x0)
10623 #define IO_BANK0_PROC0_INTE3_GPIO31_EDGE_LOW_BITS   _u(0x40000000)
10624 #define IO_BANK0_PROC0_INTE3_GPIO31_EDGE_LOW_MSB    _u(30)
10625 #define IO_BANK0_PROC0_INTE3_GPIO31_EDGE_LOW_LSB    _u(30)
10626 #define IO_BANK0_PROC0_INTE3_GPIO31_EDGE_LOW_ACCESS "RW"
10627 // -----------------------------------------------------------------------------
10628 // Field       : IO_BANK0_PROC0_INTE3_GPIO31_LEVEL_HIGH
10629 #define IO_BANK0_PROC0_INTE3_GPIO31_LEVEL_HIGH_RESET  _u(0x0)
10630 #define IO_BANK0_PROC0_INTE3_GPIO31_LEVEL_HIGH_BITS   _u(0x20000000)
10631 #define IO_BANK0_PROC0_INTE3_GPIO31_LEVEL_HIGH_MSB    _u(29)
10632 #define IO_BANK0_PROC0_INTE3_GPIO31_LEVEL_HIGH_LSB    _u(29)
10633 #define IO_BANK0_PROC0_INTE3_GPIO31_LEVEL_HIGH_ACCESS "RW"
10634 // -----------------------------------------------------------------------------
10635 // Field       : IO_BANK0_PROC0_INTE3_GPIO31_LEVEL_LOW
10636 #define IO_BANK0_PROC0_INTE3_GPIO31_LEVEL_LOW_RESET  _u(0x0)
10637 #define IO_BANK0_PROC0_INTE3_GPIO31_LEVEL_LOW_BITS   _u(0x10000000)
10638 #define IO_BANK0_PROC0_INTE3_GPIO31_LEVEL_LOW_MSB    _u(28)
10639 #define IO_BANK0_PROC0_INTE3_GPIO31_LEVEL_LOW_LSB    _u(28)
10640 #define IO_BANK0_PROC0_INTE3_GPIO31_LEVEL_LOW_ACCESS "RW"
10641 // -----------------------------------------------------------------------------
10642 // Field       : IO_BANK0_PROC0_INTE3_GPIO30_EDGE_HIGH
10643 #define IO_BANK0_PROC0_INTE3_GPIO30_EDGE_HIGH_RESET  _u(0x0)
10644 #define IO_BANK0_PROC0_INTE3_GPIO30_EDGE_HIGH_BITS   _u(0x08000000)
10645 #define IO_BANK0_PROC0_INTE3_GPIO30_EDGE_HIGH_MSB    _u(27)
10646 #define IO_BANK0_PROC0_INTE3_GPIO30_EDGE_HIGH_LSB    _u(27)
10647 #define IO_BANK0_PROC0_INTE3_GPIO30_EDGE_HIGH_ACCESS "RW"
10648 // -----------------------------------------------------------------------------
10649 // Field       : IO_BANK0_PROC0_INTE3_GPIO30_EDGE_LOW
10650 #define IO_BANK0_PROC0_INTE3_GPIO30_EDGE_LOW_RESET  _u(0x0)
10651 #define IO_BANK0_PROC0_INTE3_GPIO30_EDGE_LOW_BITS   _u(0x04000000)
10652 #define IO_BANK0_PROC0_INTE3_GPIO30_EDGE_LOW_MSB    _u(26)
10653 #define IO_BANK0_PROC0_INTE3_GPIO30_EDGE_LOW_LSB    _u(26)
10654 #define IO_BANK0_PROC0_INTE3_GPIO30_EDGE_LOW_ACCESS "RW"
10655 // -----------------------------------------------------------------------------
10656 // Field       : IO_BANK0_PROC0_INTE3_GPIO30_LEVEL_HIGH
10657 #define IO_BANK0_PROC0_INTE3_GPIO30_LEVEL_HIGH_RESET  _u(0x0)
10658 #define IO_BANK0_PROC0_INTE3_GPIO30_LEVEL_HIGH_BITS   _u(0x02000000)
10659 #define IO_BANK0_PROC0_INTE3_GPIO30_LEVEL_HIGH_MSB    _u(25)
10660 #define IO_BANK0_PROC0_INTE3_GPIO30_LEVEL_HIGH_LSB    _u(25)
10661 #define IO_BANK0_PROC0_INTE3_GPIO30_LEVEL_HIGH_ACCESS "RW"
10662 // -----------------------------------------------------------------------------
10663 // Field       : IO_BANK0_PROC0_INTE3_GPIO30_LEVEL_LOW
10664 #define IO_BANK0_PROC0_INTE3_GPIO30_LEVEL_LOW_RESET  _u(0x0)
10665 #define IO_BANK0_PROC0_INTE3_GPIO30_LEVEL_LOW_BITS   _u(0x01000000)
10666 #define IO_BANK0_PROC0_INTE3_GPIO30_LEVEL_LOW_MSB    _u(24)
10667 #define IO_BANK0_PROC0_INTE3_GPIO30_LEVEL_LOW_LSB    _u(24)
10668 #define IO_BANK0_PROC0_INTE3_GPIO30_LEVEL_LOW_ACCESS "RW"
10669 // -----------------------------------------------------------------------------
10670 // Field       : IO_BANK0_PROC0_INTE3_GPIO29_EDGE_HIGH
10671 #define IO_BANK0_PROC0_INTE3_GPIO29_EDGE_HIGH_RESET  _u(0x0)
10672 #define IO_BANK0_PROC0_INTE3_GPIO29_EDGE_HIGH_BITS   _u(0x00800000)
10673 #define IO_BANK0_PROC0_INTE3_GPIO29_EDGE_HIGH_MSB    _u(23)
10674 #define IO_BANK0_PROC0_INTE3_GPIO29_EDGE_HIGH_LSB    _u(23)
10675 #define IO_BANK0_PROC0_INTE3_GPIO29_EDGE_HIGH_ACCESS "RW"
10676 // -----------------------------------------------------------------------------
10677 // Field       : IO_BANK0_PROC0_INTE3_GPIO29_EDGE_LOW
10678 #define IO_BANK0_PROC0_INTE3_GPIO29_EDGE_LOW_RESET  _u(0x0)
10679 #define IO_BANK0_PROC0_INTE3_GPIO29_EDGE_LOW_BITS   _u(0x00400000)
10680 #define IO_BANK0_PROC0_INTE3_GPIO29_EDGE_LOW_MSB    _u(22)
10681 #define IO_BANK0_PROC0_INTE3_GPIO29_EDGE_LOW_LSB    _u(22)
10682 #define IO_BANK0_PROC0_INTE3_GPIO29_EDGE_LOW_ACCESS "RW"
10683 // -----------------------------------------------------------------------------
10684 // Field       : IO_BANK0_PROC0_INTE3_GPIO29_LEVEL_HIGH
10685 #define IO_BANK0_PROC0_INTE3_GPIO29_LEVEL_HIGH_RESET  _u(0x0)
10686 #define IO_BANK0_PROC0_INTE3_GPIO29_LEVEL_HIGH_BITS   _u(0x00200000)
10687 #define IO_BANK0_PROC0_INTE3_GPIO29_LEVEL_HIGH_MSB    _u(21)
10688 #define IO_BANK0_PROC0_INTE3_GPIO29_LEVEL_HIGH_LSB    _u(21)
10689 #define IO_BANK0_PROC0_INTE3_GPIO29_LEVEL_HIGH_ACCESS "RW"
10690 // -----------------------------------------------------------------------------
10691 // Field       : IO_BANK0_PROC0_INTE3_GPIO29_LEVEL_LOW
10692 #define IO_BANK0_PROC0_INTE3_GPIO29_LEVEL_LOW_RESET  _u(0x0)
10693 #define IO_BANK0_PROC0_INTE3_GPIO29_LEVEL_LOW_BITS   _u(0x00100000)
10694 #define IO_BANK0_PROC0_INTE3_GPIO29_LEVEL_LOW_MSB    _u(20)
10695 #define IO_BANK0_PROC0_INTE3_GPIO29_LEVEL_LOW_LSB    _u(20)
10696 #define IO_BANK0_PROC0_INTE3_GPIO29_LEVEL_LOW_ACCESS "RW"
10697 // -----------------------------------------------------------------------------
10698 // Field       : IO_BANK0_PROC0_INTE3_GPIO28_EDGE_HIGH
10699 #define IO_BANK0_PROC0_INTE3_GPIO28_EDGE_HIGH_RESET  _u(0x0)
10700 #define IO_BANK0_PROC0_INTE3_GPIO28_EDGE_HIGH_BITS   _u(0x00080000)
10701 #define IO_BANK0_PROC0_INTE3_GPIO28_EDGE_HIGH_MSB    _u(19)
10702 #define IO_BANK0_PROC0_INTE3_GPIO28_EDGE_HIGH_LSB    _u(19)
10703 #define IO_BANK0_PROC0_INTE3_GPIO28_EDGE_HIGH_ACCESS "RW"
10704 // -----------------------------------------------------------------------------
10705 // Field       : IO_BANK0_PROC0_INTE3_GPIO28_EDGE_LOW
10706 #define IO_BANK0_PROC0_INTE3_GPIO28_EDGE_LOW_RESET  _u(0x0)
10707 #define IO_BANK0_PROC0_INTE3_GPIO28_EDGE_LOW_BITS   _u(0x00040000)
10708 #define IO_BANK0_PROC0_INTE3_GPIO28_EDGE_LOW_MSB    _u(18)
10709 #define IO_BANK0_PROC0_INTE3_GPIO28_EDGE_LOW_LSB    _u(18)
10710 #define IO_BANK0_PROC0_INTE3_GPIO28_EDGE_LOW_ACCESS "RW"
10711 // -----------------------------------------------------------------------------
10712 // Field       : IO_BANK0_PROC0_INTE3_GPIO28_LEVEL_HIGH
10713 #define IO_BANK0_PROC0_INTE3_GPIO28_LEVEL_HIGH_RESET  _u(0x0)
10714 #define IO_BANK0_PROC0_INTE3_GPIO28_LEVEL_HIGH_BITS   _u(0x00020000)
10715 #define IO_BANK0_PROC0_INTE3_GPIO28_LEVEL_HIGH_MSB    _u(17)
10716 #define IO_BANK0_PROC0_INTE3_GPIO28_LEVEL_HIGH_LSB    _u(17)
10717 #define IO_BANK0_PROC0_INTE3_GPIO28_LEVEL_HIGH_ACCESS "RW"
10718 // -----------------------------------------------------------------------------
10719 // Field       : IO_BANK0_PROC0_INTE3_GPIO28_LEVEL_LOW
10720 #define IO_BANK0_PROC0_INTE3_GPIO28_LEVEL_LOW_RESET  _u(0x0)
10721 #define IO_BANK0_PROC0_INTE3_GPIO28_LEVEL_LOW_BITS   _u(0x00010000)
10722 #define IO_BANK0_PROC0_INTE3_GPIO28_LEVEL_LOW_MSB    _u(16)
10723 #define IO_BANK0_PROC0_INTE3_GPIO28_LEVEL_LOW_LSB    _u(16)
10724 #define IO_BANK0_PROC0_INTE3_GPIO28_LEVEL_LOW_ACCESS "RW"
10725 // -----------------------------------------------------------------------------
10726 // Field       : IO_BANK0_PROC0_INTE3_GPIO27_EDGE_HIGH
10727 #define IO_BANK0_PROC0_INTE3_GPIO27_EDGE_HIGH_RESET  _u(0x0)
10728 #define IO_BANK0_PROC0_INTE3_GPIO27_EDGE_HIGH_BITS   _u(0x00008000)
10729 #define IO_BANK0_PROC0_INTE3_GPIO27_EDGE_HIGH_MSB    _u(15)
10730 #define IO_BANK0_PROC0_INTE3_GPIO27_EDGE_HIGH_LSB    _u(15)
10731 #define IO_BANK0_PROC0_INTE3_GPIO27_EDGE_HIGH_ACCESS "RW"
10732 // -----------------------------------------------------------------------------
10733 // Field       : IO_BANK0_PROC0_INTE3_GPIO27_EDGE_LOW
10734 #define IO_BANK0_PROC0_INTE3_GPIO27_EDGE_LOW_RESET  _u(0x0)
10735 #define IO_BANK0_PROC0_INTE3_GPIO27_EDGE_LOW_BITS   _u(0x00004000)
10736 #define IO_BANK0_PROC0_INTE3_GPIO27_EDGE_LOW_MSB    _u(14)
10737 #define IO_BANK0_PROC0_INTE3_GPIO27_EDGE_LOW_LSB    _u(14)
10738 #define IO_BANK0_PROC0_INTE3_GPIO27_EDGE_LOW_ACCESS "RW"
10739 // -----------------------------------------------------------------------------
10740 // Field       : IO_BANK0_PROC0_INTE3_GPIO27_LEVEL_HIGH
10741 #define IO_BANK0_PROC0_INTE3_GPIO27_LEVEL_HIGH_RESET  _u(0x0)
10742 #define IO_BANK0_PROC0_INTE3_GPIO27_LEVEL_HIGH_BITS   _u(0x00002000)
10743 #define IO_BANK0_PROC0_INTE3_GPIO27_LEVEL_HIGH_MSB    _u(13)
10744 #define IO_BANK0_PROC0_INTE3_GPIO27_LEVEL_HIGH_LSB    _u(13)
10745 #define IO_BANK0_PROC0_INTE3_GPIO27_LEVEL_HIGH_ACCESS "RW"
10746 // -----------------------------------------------------------------------------
10747 // Field       : IO_BANK0_PROC0_INTE3_GPIO27_LEVEL_LOW
10748 #define IO_BANK0_PROC0_INTE3_GPIO27_LEVEL_LOW_RESET  _u(0x0)
10749 #define IO_BANK0_PROC0_INTE3_GPIO27_LEVEL_LOW_BITS   _u(0x00001000)
10750 #define IO_BANK0_PROC0_INTE3_GPIO27_LEVEL_LOW_MSB    _u(12)
10751 #define IO_BANK0_PROC0_INTE3_GPIO27_LEVEL_LOW_LSB    _u(12)
10752 #define IO_BANK0_PROC0_INTE3_GPIO27_LEVEL_LOW_ACCESS "RW"
10753 // -----------------------------------------------------------------------------
10754 // Field       : IO_BANK0_PROC0_INTE3_GPIO26_EDGE_HIGH
10755 #define IO_BANK0_PROC0_INTE3_GPIO26_EDGE_HIGH_RESET  _u(0x0)
10756 #define IO_BANK0_PROC0_INTE3_GPIO26_EDGE_HIGH_BITS   _u(0x00000800)
10757 #define IO_BANK0_PROC0_INTE3_GPIO26_EDGE_HIGH_MSB    _u(11)
10758 #define IO_BANK0_PROC0_INTE3_GPIO26_EDGE_HIGH_LSB    _u(11)
10759 #define IO_BANK0_PROC0_INTE3_GPIO26_EDGE_HIGH_ACCESS "RW"
10760 // -----------------------------------------------------------------------------
10761 // Field       : IO_BANK0_PROC0_INTE3_GPIO26_EDGE_LOW
10762 #define IO_BANK0_PROC0_INTE3_GPIO26_EDGE_LOW_RESET  _u(0x0)
10763 #define IO_BANK0_PROC0_INTE3_GPIO26_EDGE_LOW_BITS   _u(0x00000400)
10764 #define IO_BANK0_PROC0_INTE3_GPIO26_EDGE_LOW_MSB    _u(10)
10765 #define IO_BANK0_PROC0_INTE3_GPIO26_EDGE_LOW_LSB    _u(10)
10766 #define IO_BANK0_PROC0_INTE3_GPIO26_EDGE_LOW_ACCESS "RW"
10767 // -----------------------------------------------------------------------------
10768 // Field       : IO_BANK0_PROC0_INTE3_GPIO26_LEVEL_HIGH
10769 #define IO_BANK0_PROC0_INTE3_GPIO26_LEVEL_HIGH_RESET  _u(0x0)
10770 #define IO_BANK0_PROC0_INTE3_GPIO26_LEVEL_HIGH_BITS   _u(0x00000200)
10771 #define IO_BANK0_PROC0_INTE3_GPIO26_LEVEL_HIGH_MSB    _u(9)
10772 #define IO_BANK0_PROC0_INTE3_GPIO26_LEVEL_HIGH_LSB    _u(9)
10773 #define IO_BANK0_PROC0_INTE3_GPIO26_LEVEL_HIGH_ACCESS "RW"
10774 // -----------------------------------------------------------------------------
10775 // Field       : IO_BANK0_PROC0_INTE3_GPIO26_LEVEL_LOW
10776 #define IO_BANK0_PROC0_INTE3_GPIO26_LEVEL_LOW_RESET  _u(0x0)
10777 #define IO_BANK0_PROC0_INTE3_GPIO26_LEVEL_LOW_BITS   _u(0x00000100)
10778 #define IO_BANK0_PROC0_INTE3_GPIO26_LEVEL_LOW_MSB    _u(8)
10779 #define IO_BANK0_PROC0_INTE3_GPIO26_LEVEL_LOW_LSB    _u(8)
10780 #define IO_BANK0_PROC0_INTE3_GPIO26_LEVEL_LOW_ACCESS "RW"
10781 // -----------------------------------------------------------------------------
10782 // Field       : IO_BANK0_PROC0_INTE3_GPIO25_EDGE_HIGH
10783 #define IO_BANK0_PROC0_INTE3_GPIO25_EDGE_HIGH_RESET  _u(0x0)
10784 #define IO_BANK0_PROC0_INTE3_GPIO25_EDGE_HIGH_BITS   _u(0x00000080)
10785 #define IO_BANK0_PROC0_INTE3_GPIO25_EDGE_HIGH_MSB    _u(7)
10786 #define IO_BANK0_PROC0_INTE3_GPIO25_EDGE_HIGH_LSB    _u(7)
10787 #define IO_BANK0_PROC0_INTE3_GPIO25_EDGE_HIGH_ACCESS "RW"
10788 // -----------------------------------------------------------------------------
10789 // Field       : IO_BANK0_PROC0_INTE3_GPIO25_EDGE_LOW
10790 #define IO_BANK0_PROC0_INTE3_GPIO25_EDGE_LOW_RESET  _u(0x0)
10791 #define IO_BANK0_PROC0_INTE3_GPIO25_EDGE_LOW_BITS   _u(0x00000040)
10792 #define IO_BANK0_PROC0_INTE3_GPIO25_EDGE_LOW_MSB    _u(6)
10793 #define IO_BANK0_PROC0_INTE3_GPIO25_EDGE_LOW_LSB    _u(6)
10794 #define IO_BANK0_PROC0_INTE3_GPIO25_EDGE_LOW_ACCESS "RW"
10795 // -----------------------------------------------------------------------------
10796 // Field       : IO_BANK0_PROC0_INTE3_GPIO25_LEVEL_HIGH
10797 #define IO_BANK0_PROC0_INTE3_GPIO25_LEVEL_HIGH_RESET  _u(0x0)
10798 #define IO_BANK0_PROC0_INTE3_GPIO25_LEVEL_HIGH_BITS   _u(0x00000020)
10799 #define IO_BANK0_PROC0_INTE3_GPIO25_LEVEL_HIGH_MSB    _u(5)
10800 #define IO_BANK0_PROC0_INTE3_GPIO25_LEVEL_HIGH_LSB    _u(5)
10801 #define IO_BANK0_PROC0_INTE3_GPIO25_LEVEL_HIGH_ACCESS "RW"
10802 // -----------------------------------------------------------------------------
10803 // Field       : IO_BANK0_PROC0_INTE3_GPIO25_LEVEL_LOW
10804 #define IO_BANK0_PROC0_INTE3_GPIO25_LEVEL_LOW_RESET  _u(0x0)
10805 #define IO_BANK0_PROC0_INTE3_GPIO25_LEVEL_LOW_BITS   _u(0x00000010)
10806 #define IO_BANK0_PROC0_INTE3_GPIO25_LEVEL_LOW_MSB    _u(4)
10807 #define IO_BANK0_PROC0_INTE3_GPIO25_LEVEL_LOW_LSB    _u(4)
10808 #define IO_BANK0_PROC0_INTE3_GPIO25_LEVEL_LOW_ACCESS "RW"
10809 // -----------------------------------------------------------------------------
10810 // Field       : IO_BANK0_PROC0_INTE3_GPIO24_EDGE_HIGH
10811 #define IO_BANK0_PROC0_INTE3_GPIO24_EDGE_HIGH_RESET  _u(0x0)
10812 #define IO_BANK0_PROC0_INTE3_GPIO24_EDGE_HIGH_BITS   _u(0x00000008)
10813 #define IO_BANK0_PROC0_INTE3_GPIO24_EDGE_HIGH_MSB    _u(3)
10814 #define IO_BANK0_PROC0_INTE3_GPIO24_EDGE_HIGH_LSB    _u(3)
10815 #define IO_BANK0_PROC0_INTE3_GPIO24_EDGE_HIGH_ACCESS "RW"
10816 // -----------------------------------------------------------------------------
10817 // Field       : IO_BANK0_PROC0_INTE3_GPIO24_EDGE_LOW
10818 #define IO_BANK0_PROC0_INTE3_GPIO24_EDGE_LOW_RESET  _u(0x0)
10819 #define IO_BANK0_PROC0_INTE3_GPIO24_EDGE_LOW_BITS   _u(0x00000004)
10820 #define IO_BANK0_PROC0_INTE3_GPIO24_EDGE_LOW_MSB    _u(2)
10821 #define IO_BANK0_PROC0_INTE3_GPIO24_EDGE_LOW_LSB    _u(2)
10822 #define IO_BANK0_PROC0_INTE3_GPIO24_EDGE_LOW_ACCESS "RW"
10823 // -----------------------------------------------------------------------------
10824 // Field       : IO_BANK0_PROC0_INTE3_GPIO24_LEVEL_HIGH
10825 #define IO_BANK0_PROC0_INTE3_GPIO24_LEVEL_HIGH_RESET  _u(0x0)
10826 #define IO_BANK0_PROC0_INTE3_GPIO24_LEVEL_HIGH_BITS   _u(0x00000002)
10827 #define IO_BANK0_PROC0_INTE3_GPIO24_LEVEL_HIGH_MSB    _u(1)
10828 #define IO_BANK0_PROC0_INTE3_GPIO24_LEVEL_HIGH_LSB    _u(1)
10829 #define IO_BANK0_PROC0_INTE3_GPIO24_LEVEL_HIGH_ACCESS "RW"
10830 // -----------------------------------------------------------------------------
10831 // Field       : IO_BANK0_PROC0_INTE3_GPIO24_LEVEL_LOW
10832 #define IO_BANK0_PROC0_INTE3_GPIO24_LEVEL_LOW_RESET  _u(0x0)
10833 #define IO_BANK0_PROC0_INTE3_GPIO24_LEVEL_LOW_BITS   _u(0x00000001)
10834 #define IO_BANK0_PROC0_INTE3_GPIO24_LEVEL_LOW_MSB    _u(0)
10835 #define IO_BANK0_PROC0_INTE3_GPIO24_LEVEL_LOW_LSB    _u(0)
10836 #define IO_BANK0_PROC0_INTE3_GPIO24_LEVEL_LOW_ACCESS "RW"
10837 // =============================================================================
10838 // Register    : IO_BANK0_PROC0_INTE4
10839 // Description : Interrupt Enable for proc0
10840 #define IO_BANK0_PROC0_INTE4_OFFSET _u(0x00000258)
10841 #define IO_BANK0_PROC0_INTE4_BITS   _u(0xffffffff)
10842 #define IO_BANK0_PROC0_INTE4_RESET  _u(0x00000000)
10843 // -----------------------------------------------------------------------------
10844 // Field       : IO_BANK0_PROC0_INTE4_GPIO39_EDGE_HIGH
10845 #define IO_BANK0_PROC0_INTE4_GPIO39_EDGE_HIGH_RESET  _u(0x0)
10846 #define IO_BANK0_PROC0_INTE4_GPIO39_EDGE_HIGH_BITS   _u(0x80000000)
10847 #define IO_BANK0_PROC0_INTE4_GPIO39_EDGE_HIGH_MSB    _u(31)
10848 #define IO_BANK0_PROC0_INTE4_GPIO39_EDGE_HIGH_LSB    _u(31)
10849 #define IO_BANK0_PROC0_INTE4_GPIO39_EDGE_HIGH_ACCESS "RW"
10850 // -----------------------------------------------------------------------------
10851 // Field       : IO_BANK0_PROC0_INTE4_GPIO39_EDGE_LOW
10852 #define IO_BANK0_PROC0_INTE4_GPIO39_EDGE_LOW_RESET  _u(0x0)
10853 #define IO_BANK0_PROC0_INTE4_GPIO39_EDGE_LOW_BITS   _u(0x40000000)
10854 #define IO_BANK0_PROC0_INTE4_GPIO39_EDGE_LOW_MSB    _u(30)
10855 #define IO_BANK0_PROC0_INTE4_GPIO39_EDGE_LOW_LSB    _u(30)
10856 #define IO_BANK0_PROC0_INTE4_GPIO39_EDGE_LOW_ACCESS "RW"
10857 // -----------------------------------------------------------------------------
10858 // Field       : IO_BANK0_PROC0_INTE4_GPIO39_LEVEL_HIGH
10859 #define IO_BANK0_PROC0_INTE4_GPIO39_LEVEL_HIGH_RESET  _u(0x0)
10860 #define IO_BANK0_PROC0_INTE4_GPIO39_LEVEL_HIGH_BITS   _u(0x20000000)
10861 #define IO_BANK0_PROC0_INTE4_GPIO39_LEVEL_HIGH_MSB    _u(29)
10862 #define IO_BANK0_PROC0_INTE4_GPIO39_LEVEL_HIGH_LSB    _u(29)
10863 #define IO_BANK0_PROC0_INTE4_GPIO39_LEVEL_HIGH_ACCESS "RW"
10864 // -----------------------------------------------------------------------------
10865 // Field       : IO_BANK0_PROC0_INTE4_GPIO39_LEVEL_LOW
10866 #define IO_BANK0_PROC0_INTE4_GPIO39_LEVEL_LOW_RESET  _u(0x0)
10867 #define IO_BANK0_PROC0_INTE4_GPIO39_LEVEL_LOW_BITS   _u(0x10000000)
10868 #define IO_BANK0_PROC0_INTE4_GPIO39_LEVEL_LOW_MSB    _u(28)
10869 #define IO_BANK0_PROC0_INTE4_GPIO39_LEVEL_LOW_LSB    _u(28)
10870 #define IO_BANK0_PROC0_INTE4_GPIO39_LEVEL_LOW_ACCESS "RW"
10871 // -----------------------------------------------------------------------------
10872 // Field       : IO_BANK0_PROC0_INTE4_GPIO38_EDGE_HIGH
10873 #define IO_BANK0_PROC0_INTE4_GPIO38_EDGE_HIGH_RESET  _u(0x0)
10874 #define IO_BANK0_PROC0_INTE4_GPIO38_EDGE_HIGH_BITS   _u(0x08000000)
10875 #define IO_BANK0_PROC0_INTE4_GPIO38_EDGE_HIGH_MSB    _u(27)
10876 #define IO_BANK0_PROC0_INTE4_GPIO38_EDGE_HIGH_LSB    _u(27)
10877 #define IO_BANK0_PROC0_INTE4_GPIO38_EDGE_HIGH_ACCESS "RW"
10878 // -----------------------------------------------------------------------------
10879 // Field       : IO_BANK0_PROC0_INTE4_GPIO38_EDGE_LOW
10880 #define IO_BANK0_PROC0_INTE4_GPIO38_EDGE_LOW_RESET  _u(0x0)
10881 #define IO_BANK0_PROC0_INTE4_GPIO38_EDGE_LOW_BITS   _u(0x04000000)
10882 #define IO_BANK0_PROC0_INTE4_GPIO38_EDGE_LOW_MSB    _u(26)
10883 #define IO_BANK0_PROC0_INTE4_GPIO38_EDGE_LOW_LSB    _u(26)
10884 #define IO_BANK0_PROC0_INTE4_GPIO38_EDGE_LOW_ACCESS "RW"
10885 // -----------------------------------------------------------------------------
10886 // Field       : IO_BANK0_PROC0_INTE4_GPIO38_LEVEL_HIGH
10887 #define IO_BANK0_PROC0_INTE4_GPIO38_LEVEL_HIGH_RESET  _u(0x0)
10888 #define IO_BANK0_PROC0_INTE4_GPIO38_LEVEL_HIGH_BITS   _u(0x02000000)
10889 #define IO_BANK0_PROC0_INTE4_GPIO38_LEVEL_HIGH_MSB    _u(25)
10890 #define IO_BANK0_PROC0_INTE4_GPIO38_LEVEL_HIGH_LSB    _u(25)
10891 #define IO_BANK0_PROC0_INTE4_GPIO38_LEVEL_HIGH_ACCESS "RW"
10892 // -----------------------------------------------------------------------------
10893 // Field       : IO_BANK0_PROC0_INTE4_GPIO38_LEVEL_LOW
10894 #define IO_BANK0_PROC0_INTE4_GPIO38_LEVEL_LOW_RESET  _u(0x0)
10895 #define IO_BANK0_PROC0_INTE4_GPIO38_LEVEL_LOW_BITS   _u(0x01000000)
10896 #define IO_BANK0_PROC0_INTE4_GPIO38_LEVEL_LOW_MSB    _u(24)
10897 #define IO_BANK0_PROC0_INTE4_GPIO38_LEVEL_LOW_LSB    _u(24)
10898 #define IO_BANK0_PROC0_INTE4_GPIO38_LEVEL_LOW_ACCESS "RW"
10899 // -----------------------------------------------------------------------------
10900 // Field       : IO_BANK0_PROC0_INTE4_GPIO37_EDGE_HIGH
10901 #define IO_BANK0_PROC0_INTE4_GPIO37_EDGE_HIGH_RESET  _u(0x0)
10902 #define IO_BANK0_PROC0_INTE4_GPIO37_EDGE_HIGH_BITS   _u(0x00800000)
10903 #define IO_BANK0_PROC0_INTE4_GPIO37_EDGE_HIGH_MSB    _u(23)
10904 #define IO_BANK0_PROC0_INTE4_GPIO37_EDGE_HIGH_LSB    _u(23)
10905 #define IO_BANK0_PROC0_INTE4_GPIO37_EDGE_HIGH_ACCESS "RW"
10906 // -----------------------------------------------------------------------------
10907 // Field       : IO_BANK0_PROC0_INTE4_GPIO37_EDGE_LOW
10908 #define IO_BANK0_PROC0_INTE4_GPIO37_EDGE_LOW_RESET  _u(0x0)
10909 #define IO_BANK0_PROC0_INTE4_GPIO37_EDGE_LOW_BITS   _u(0x00400000)
10910 #define IO_BANK0_PROC0_INTE4_GPIO37_EDGE_LOW_MSB    _u(22)
10911 #define IO_BANK0_PROC0_INTE4_GPIO37_EDGE_LOW_LSB    _u(22)
10912 #define IO_BANK0_PROC0_INTE4_GPIO37_EDGE_LOW_ACCESS "RW"
10913 // -----------------------------------------------------------------------------
10914 // Field       : IO_BANK0_PROC0_INTE4_GPIO37_LEVEL_HIGH
10915 #define IO_BANK0_PROC0_INTE4_GPIO37_LEVEL_HIGH_RESET  _u(0x0)
10916 #define IO_BANK0_PROC0_INTE4_GPIO37_LEVEL_HIGH_BITS   _u(0x00200000)
10917 #define IO_BANK0_PROC0_INTE4_GPIO37_LEVEL_HIGH_MSB    _u(21)
10918 #define IO_BANK0_PROC0_INTE4_GPIO37_LEVEL_HIGH_LSB    _u(21)
10919 #define IO_BANK0_PROC0_INTE4_GPIO37_LEVEL_HIGH_ACCESS "RW"
10920 // -----------------------------------------------------------------------------
10921 // Field       : IO_BANK0_PROC0_INTE4_GPIO37_LEVEL_LOW
10922 #define IO_BANK0_PROC0_INTE4_GPIO37_LEVEL_LOW_RESET  _u(0x0)
10923 #define IO_BANK0_PROC0_INTE4_GPIO37_LEVEL_LOW_BITS   _u(0x00100000)
10924 #define IO_BANK0_PROC0_INTE4_GPIO37_LEVEL_LOW_MSB    _u(20)
10925 #define IO_BANK0_PROC0_INTE4_GPIO37_LEVEL_LOW_LSB    _u(20)
10926 #define IO_BANK0_PROC0_INTE4_GPIO37_LEVEL_LOW_ACCESS "RW"
10927 // -----------------------------------------------------------------------------
10928 // Field       : IO_BANK0_PROC0_INTE4_GPIO36_EDGE_HIGH
10929 #define IO_BANK0_PROC0_INTE4_GPIO36_EDGE_HIGH_RESET  _u(0x0)
10930 #define IO_BANK0_PROC0_INTE4_GPIO36_EDGE_HIGH_BITS   _u(0x00080000)
10931 #define IO_BANK0_PROC0_INTE4_GPIO36_EDGE_HIGH_MSB    _u(19)
10932 #define IO_BANK0_PROC0_INTE4_GPIO36_EDGE_HIGH_LSB    _u(19)
10933 #define IO_BANK0_PROC0_INTE4_GPIO36_EDGE_HIGH_ACCESS "RW"
10934 // -----------------------------------------------------------------------------
10935 // Field       : IO_BANK0_PROC0_INTE4_GPIO36_EDGE_LOW
10936 #define IO_BANK0_PROC0_INTE4_GPIO36_EDGE_LOW_RESET  _u(0x0)
10937 #define IO_BANK0_PROC0_INTE4_GPIO36_EDGE_LOW_BITS   _u(0x00040000)
10938 #define IO_BANK0_PROC0_INTE4_GPIO36_EDGE_LOW_MSB    _u(18)
10939 #define IO_BANK0_PROC0_INTE4_GPIO36_EDGE_LOW_LSB    _u(18)
10940 #define IO_BANK0_PROC0_INTE4_GPIO36_EDGE_LOW_ACCESS "RW"
10941 // -----------------------------------------------------------------------------
10942 // Field       : IO_BANK0_PROC0_INTE4_GPIO36_LEVEL_HIGH
10943 #define IO_BANK0_PROC0_INTE4_GPIO36_LEVEL_HIGH_RESET  _u(0x0)
10944 #define IO_BANK0_PROC0_INTE4_GPIO36_LEVEL_HIGH_BITS   _u(0x00020000)
10945 #define IO_BANK0_PROC0_INTE4_GPIO36_LEVEL_HIGH_MSB    _u(17)
10946 #define IO_BANK0_PROC0_INTE4_GPIO36_LEVEL_HIGH_LSB    _u(17)
10947 #define IO_BANK0_PROC0_INTE4_GPIO36_LEVEL_HIGH_ACCESS "RW"
10948 // -----------------------------------------------------------------------------
10949 // Field       : IO_BANK0_PROC0_INTE4_GPIO36_LEVEL_LOW
10950 #define IO_BANK0_PROC0_INTE4_GPIO36_LEVEL_LOW_RESET  _u(0x0)
10951 #define IO_BANK0_PROC0_INTE4_GPIO36_LEVEL_LOW_BITS   _u(0x00010000)
10952 #define IO_BANK0_PROC0_INTE4_GPIO36_LEVEL_LOW_MSB    _u(16)
10953 #define IO_BANK0_PROC0_INTE4_GPIO36_LEVEL_LOW_LSB    _u(16)
10954 #define IO_BANK0_PROC0_INTE4_GPIO36_LEVEL_LOW_ACCESS "RW"
10955 // -----------------------------------------------------------------------------
10956 // Field       : IO_BANK0_PROC0_INTE4_GPIO35_EDGE_HIGH
10957 #define IO_BANK0_PROC0_INTE4_GPIO35_EDGE_HIGH_RESET  _u(0x0)
10958 #define IO_BANK0_PROC0_INTE4_GPIO35_EDGE_HIGH_BITS   _u(0x00008000)
10959 #define IO_BANK0_PROC0_INTE4_GPIO35_EDGE_HIGH_MSB    _u(15)
10960 #define IO_BANK0_PROC0_INTE4_GPIO35_EDGE_HIGH_LSB    _u(15)
10961 #define IO_BANK0_PROC0_INTE4_GPIO35_EDGE_HIGH_ACCESS "RW"
10962 // -----------------------------------------------------------------------------
10963 // Field       : IO_BANK0_PROC0_INTE4_GPIO35_EDGE_LOW
10964 #define IO_BANK0_PROC0_INTE4_GPIO35_EDGE_LOW_RESET  _u(0x0)
10965 #define IO_BANK0_PROC0_INTE4_GPIO35_EDGE_LOW_BITS   _u(0x00004000)
10966 #define IO_BANK0_PROC0_INTE4_GPIO35_EDGE_LOW_MSB    _u(14)
10967 #define IO_BANK0_PROC0_INTE4_GPIO35_EDGE_LOW_LSB    _u(14)
10968 #define IO_BANK0_PROC0_INTE4_GPIO35_EDGE_LOW_ACCESS "RW"
10969 // -----------------------------------------------------------------------------
10970 // Field       : IO_BANK0_PROC0_INTE4_GPIO35_LEVEL_HIGH
10971 #define IO_BANK0_PROC0_INTE4_GPIO35_LEVEL_HIGH_RESET  _u(0x0)
10972 #define IO_BANK0_PROC0_INTE4_GPIO35_LEVEL_HIGH_BITS   _u(0x00002000)
10973 #define IO_BANK0_PROC0_INTE4_GPIO35_LEVEL_HIGH_MSB    _u(13)
10974 #define IO_BANK0_PROC0_INTE4_GPIO35_LEVEL_HIGH_LSB    _u(13)
10975 #define IO_BANK0_PROC0_INTE4_GPIO35_LEVEL_HIGH_ACCESS "RW"
10976 // -----------------------------------------------------------------------------
10977 // Field       : IO_BANK0_PROC0_INTE4_GPIO35_LEVEL_LOW
10978 #define IO_BANK0_PROC0_INTE4_GPIO35_LEVEL_LOW_RESET  _u(0x0)
10979 #define IO_BANK0_PROC0_INTE4_GPIO35_LEVEL_LOW_BITS   _u(0x00001000)
10980 #define IO_BANK0_PROC0_INTE4_GPIO35_LEVEL_LOW_MSB    _u(12)
10981 #define IO_BANK0_PROC0_INTE4_GPIO35_LEVEL_LOW_LSB    _u(12)
10982 #define IO_BANK0_PROC0_INTE4_GPIO35_LEVEL_LOW_ACCESS "RW"
10983 // -----------------------------------------------------------------------------
10984 // Field       : IO_BANK0_PROC0_INTE4_GPIO34_EDGE_HIGH
10985 #define IO_BANK0_PROC0_INTE4_GPIO34_EDGE_HIGH_RESET  _u(0x0)
10986 #define IO_BANK0_PROC0_INTE4_GPIO34_EDGE_HIGH_BITS   _u(0x00000800)
10987 #define IO_BANK0_PROC0_INTE4_GPIO34_EDGE_HIGH_MSB    _u(11)
10988 #define IO_BANK0_PROC0_INTE4_GPIO34_EDGE_HIGH_LSB    _u(11)
10989 #define IO_BANK0_PROC0_INTE4_GPIO34_EDGE_HIGH_ACCESS "RW"
10990 // -----------------------------------------------------------------------------
10991 // Field       : IO_BANK0_PROC0_INTE4_GPIO34_EDGE_LOW
10992 #define IO_BANK0_PROC0_INTE4_GPIO34_EDGE_LOW_RESET  _u(0x0)
10993 #define IO_BANK0_PROC0_INTE4_GPIO34_EDGE_LOW_BITS   _u(0x00000400)
10994 #define IO_BANK0_PROC0_INTE4_GPIO34_EDGE_LOW_MSB    _u(10)
10995 #define IO_BANK0_PROC0_INTE4_GPIO34_EDGE_LOW_LSB    _u(10)
10996 #define IO_BANK0_PROC0_INTE4_GPIO34_EDGE_LOW_ACCESS "RW"
10997 // -----------------------------------------------------------------------------
10998 // Field       : IO_BANK0_PROC0_INTE4_GPIO34_LEVEL_HIGH
10999 #define IO_BANK0_PROC0_INTE4_GPIO34_LEVEL_HIGH_RESET  _u(0x0)
11000 #define IO_BANK0_PROC0_INTE4_GPIO34_LEVEL_HIGH_BITS   _u(0x00000200)
11001 #define IO_BANK0_PROC0_INTE4_GPIO34_LEVEL_HIGH_MSB    _u(9)
11002 #define IO_BANK0_PROC0_INTE4_GPIO34_LEVEL_HIGH_LSB    _u(9)
11003 #define IO_BANK0_PROC0_INTE4_GPIO34_LEVEL_HIGH_ACCESS "RW"
11004 // -----------------------------------------------------------------------------
11005 // Field       : IO_BANK0_PROC0_INTE4_GPIO34_LEVEL_LOW
11006 #define IO_BANK0_PROC0_INTE4_GPIO34_LEVEL_LOW_RESET  _u(0x0)
11007 #define IO_BANK0_PROC0_INTE4_GPIO34_LEVEL_LOW_BITS   _u(0x00000100)
11008 #define IO_BANK0_PROC0_INTE4_GPIO34_LEVEL_LOW_MSB    _u(8)
11009 #define IO_BANK0_PROC0_INTE4_GPIO34_LEVEL_LOW_LSB    _u(8)
11010 #define IO_BANK0_PROC0_INTE4_GPIO34_LEVEL_LOW_ACCESS "RW"
11011 // -----------------------------------------------------------------------------
11012 // Field       : IO_BANK0_PROC0_INTE4_GPIO33_EDGE_HIGH
11013 #define IO_BANK0_PROC0_INTE4_GPIO33_EDGE_HIGH_RESET  _u(0x0)
11014 #define IO_BANK0_PROC0_INTE4_GPIO33_EDGE_HIGH_BITS   _u(0x00000080)
11015 #define IO_BANK0_PROC0_INTE4_GPIO33_EDGE_HIGH_MSB    _u(7)
11016 #define IO_BANK0_PROC0_INTE4_GPIO33_EDGE_HIGH_LSB    _u(7)
11017 #define IO_BANK0_PROC0_INTE4_GPIO33_EDGE_HIGH_ACCESS "RW"
11018 // -----------------------------------------------------------------------------
11019 // Field       : IO_BANK0_PROC0_INTE4_GPIO33_EDGE_LOW
11020 #define IO_BANK0_PROC0_INTE4_GPIO33_EDGE_LOW_RESET  _u(0x0)
11021 #define IO_BANK0_PROC0_INTE4_GPIO33_EDGE_LOW_BITS   _u(0x00000040)
11022 #define IO_BANK0_PROC0_INTE4_GPIO33_EDGE_LOW_MSB    _u(6)
11023 #define IO_BANK0_PROC0_INTE4_GPIO33_EDGE_LOW_LSB    _u(6)
11024 #define IO_BANK0_PROC0_INTE4_GPIO33_EDGE_LOW_ACCESS "RW"
11025 // -----------------------------------------------------------------------------
11026 // Field       : IO_BANK0_PROC0_INTE4_GPIO33_LEVEL_HIGH
11027 #define IO_BANK0_PROC0_INTE4_GPIO33_LEVEL_HIGH_RESET  _u(0x0)
11028 #define IO_BANK0_PROC0_INTE4_GPIO33_LEVEL_HIGH_BITS   _u(0x00000020)
11029 #define IO_BANK0_PROC0_INTE4_GPIO33_LEVEL_HIGH_MSB    _u(5)
11030 #define IO_BANK0_PROC0_INTE4_GPIO33_LEVEL_HIGH_LSB    _u(5)
11031 #define IO_BANK0_PROC0_INTE4_GPIO33_LEVEL_HIGH_ACCESS "RW"
11032 // -----------------------------------------------------------------------------
11033 // Field       : IO_BANK0_PROC0_INTE4_GPIO33_LEVEL_LOW
11034 #define IO_BANK0_PROC0_INTE4_GPIO33_LEVEL_LOW_RESET  _u(0x0)
11035 #define IO_BANK0_PROC0_INTE4_GPIO33_LEVEL_LOW_BITS   _u(0x00000010)
11036 #define IO_BANK0_PROC0_INTE4_GPIO33_LEVEL_LOW_MSB    _u(4)
11037 #define IO_BANK0_PROC0_INTE4_GPIO33_LEVEL_LOW_LSB    _u(4)
11038 #define IO_BANK0_PROC0_INTE4_GPIO33_LEVEL_LOW_ACCESS "RW"
11039 // -----------------------------------------------------------------------------
11040 // Field       : IO_BANK0_PROC0_INTE4_GPIO32_EDGE_HIGH
11041 #define IO_BANK0_PROC0_INTE4_GPIO32_EDGE_HIGH_RESET  _u(0x0)
11042 #define IO_BANK0_PROC0_INTE4_GPIO32_EDGE_HIGH_BITS   _u(0x00000008)
11043 #define IO_BANK0_PROC0_INTE4_GPIO32_EDGE_HIGH_MSB    _u(3)
11044 #define IO_BANK0_PROC0_INTE4_GPIO32_EDGE_HIGH_LSB    _u(3)
11045 #define IO_BANK0_PROC0_INTE4_GPIO32_EDGE_HIGH_ACCESS "RW"
11046 // -----------------------------------------------------------------------------
11047 // Field       : IO_BANK0_PROC0_INTE4_GPIO32_EDGE_LOW
11048 #define IO_BANK0_PROC0_INTE4_GPIO32_EDGE_LOW_RESET  _u(0x0)
11049 #define IO_BANK0_PROC0_INTE4_GPIO32_EDGE_LOW_BITS   _u(0x00000004)
11050 #define IO_BANK0_PROC0_INTE4_GPIO32_EDGE_LOW_MSB    _u(2)
11051 #define IO_BANK0_PROC0_INTE4_GPIO32_EDGE_LOW_LSB    _u(2)
11052 #define IO_BANK0_PROC0_INTE4_GPIO32_EDGE_LOW_ACCESS "RW"
11053 // -----------------------------------------------------------------------------
11054 // Field       : IO_BANK0_PROC0_INTE4_GPIO32_LEVEL_HIGH
11055 #define IO_BANK0_PROC0_INTE4_GPIO32_LEVEL_HIGH_RESET  _u(0x0)
11056 #define IO_BANK0_PROC0_INTE4_GPIO32_LEVEL_HIGH_BITS   _u(0x00000002)
11057 #define IO_BANK0_PROC0_INTE4_GPIO32_LEVEL_HIGH_MSB    _u(1)
11058 #define IO_BANK0_PROC0_INTE4_GPIO32_LEVEL_HIGH_LSB    _u(1)
11059 #define IO_BANK0_PROC0_INTE4_GPIO32_LEVEL_HIGH_ACCESS "RW"
11060 // -----------------------------------------------------------------------------
11061 // Field       : IO_BANK0_PROC0_INTE4_GPIO32_LEVEL_LOW
11062 #define IO_BANK0_PROC0_INTE4_GPIO32_LEVEL_LOW_RESET  _u(0x0)
11063 #define IO_BANK0_PROC0_INTE4_GPIO32_LEVEL_LOW_BITS   _u(0x00000001)
11064 #define IO_BANK0_PROC0_INTE4_GPIO32_LEVEL_LOW_MSB    _u(0)
11065 #define IO_BANK0_PROC0_INTE4_GPIO32_LEVEL_LOW_LSB    _u(0)
11066 #define IO_BANK0_PROC0_INTE4_GPIO32_LEVEL_LOW_ACCESS "RW"
11067 // =============================================================================
11068 // Register    : IO_BANK0_PROC0_INTE5
11069 // Description : Interrupt Enable for proc0
11070 #define IO_BANK0_PROC0_INTE5_OFFSET _u(0x0000025c)
11071 #define IO_BANK0_PROC0_INTE5_BITS   _u(0xffffffff)
11072 #define IO_BANK0_PROC0_INTE5_RESET  _u(0x00000000)
11073 // -----------------------------------------------------------------------------
11074 // Field       : IO_BANK0_PROC0_INTE5_GPIO47_EDGE_HIGH
11075 #define IO_BANK0_PROC0_INTE5_GPIO47_EDGE_HIGH_RESET  _u(0x0)
11076 #define IO_BANK0_PROC0_INTE5_GPIO47_EDGE_HIGH_BITS   _u(0x80000000)
11077 #define IO_BANK0_PROC0_INTE5_GPIO47_EDGE_HIGH_MSB    _u(31)
11078 #define IO_BANK0_PROC0_INTE5_GPIO47_EDGE_HIGH_LSB    _u(31)
11079 #define IO_BANK0_PROC0_INTE5_GPIO47_EDGE_HIGH_ACCESS "RW"
11080 // -----------------------------------------------------------------------------
11081 // Field       : IO_BANK0_PROC0_INTE5_GPIO47_EDGE_LOW
11082 #define IO_BANK0_PROC0_INTE5_GPIO47_EDGE_LOW_RESET  _u(0x0)
11083 #define IO_BANK0_PROC0_INTE5_GPIO47_EDGE_LOW_BITS   _u(0x40000000)
11084 #define IO_BANK0_PROC0_INTE5_GPIO47_EDGE_LOW_MSB    _u(30)
11085 #define IO_BANK0_PROC0_INTE5_GPIO47_EDGE_LOW_LSB    _u(30)
11086 #define IO_BANK0_PROC0_INTE5_GPIO47_EDGE_LOW_ACCESS "RW"
11087 // -----------------------------------------------------------------------------
11088 // Field       : IO_BANK0_PROC0_INTE5_GPIO47_LEVEL_HIGH
11089 #define IO_BANK0_PROC0_INTE5_GPIO47_LEVEL_HIGH_RESET  _u(0x0)
11090 #define IO_BANK0_PROC0_INTE5_GPIO47_LEVEL_HIGH_BITS   _u(0x20000000)
11091 #define IO_BANK0_PROC0_INTE5_GPIO47_LEVEL_HIGH_MSB    _u(29)
11092 #define IO_BANK0_PROC0_INTE5_GPIO47_LEVEL_HIGH_LSB    _u(29)
11093 #define IO_BANK0_PROC0_INTE5_GPIO47_LEVEL_HIGH_ACCESS "RW"
11094 // -----------------------------------------------------------------------------
11095 // Field       : IO_BANK0_PROC0_INTE5_GPIO47_LEVEL_LOW
11096 #define IO_BANK0_PROC0_INTE5_GPIO47_LEVEL_LOW_RESET  _u(0x0)
11097 #define IO_BANK0_PROC0_INTE5_GPIO47_LEVEL_LOW_BITS   _u(0x10000000)
11098 #define IO_BANK0_PROC0_INTE5_GPIO47_LEVEL_LOW_MSB    _u(28)
11099 #define IO_BANK0_PROC0_INTE5_GPIO47_LEVEL_LOW_LSB    _u(28)
11100 #define IO_BANK0_PROC0_INTE5_GPIO47_LEVEL_LOW_ACCESS "RW"
11101 // -----------------------------------------------------------------------------
11102 // Field       : IO_BANK0_PROC0_INTE5_GPIO46_EDGE_HIGH
11103 #define IO_BANK0_PROC0_INTE5_GPIO46_EDGE_HIGH_RESET  _u(0x0)
11104 #define IO_BANK0_PROC0_INTE5_GPIO46_EDGE_HIGH_BITS   _u(0x08000000)
11105 #define IO_BANK0_PROC0_INTE5_GPIO46_EDGE_HIGH_MSB    _u(27)
11106 #define IO_BANK0_PROC0_INTE5_GPIO46_EDGE_HIGH_LSB    _u(27)
11107 #define IO_BANK0_PROC0_INTE5_GPIO46_EDGE_HIGH_ACCESS "RW"
11108 // -----------------------------------------------------------------------------
11109 // Field       : IO_BANK0_PROC0_INTE5_GPIO46_EDGE_LOW
11110 #define IO_BANK0_PROC0_INTE5_GPIO46_EDGE_LOW_RESET  _u(0x0)
11111 #define IO_BANK0_PROC0_INTE5_GPIO46_EDGE_LOW_BITS   _u(0x04000000)
11112 #define IO_BANK0_PROC0_INTE5_GPIO46_EDGE_LOW_MSB    _u(26)
11113 #define IO_BANK0_PROC0_INTE5_GPIO46_EDGE_LOW_LSB    _u(26)
11114 #define IO_BANK0_PROC0_INTE5_GPIO46_EDGE_LOW_ACCESS "RW"
11115 // -----------------------------------------------------------------------------
11116 // Field       : IO_BANK0_PROC0_INTE5_GPIO46_LEVEL_HIGH
11117 #define IO_BANK0_PROC0_INTE5_GPIO46_LEVEL_HIGH_RESET  _u(0x0)
11118 #define IO_BANK0_PROC0_INTE5_GPIO46_LEVEL_HIGH_BITS   _u(0x02000000)
11119 #define IO_BANK0_PROC0_INTE5_GPIO46_LEVEL_HIGH_MSB    _u(25)
11120 #define IO_BANK0_PROC0_INTE5_GPIO46_LEVEL_HIGH_LSB    _u(25)
11121 #define IO_BANK0_PROC0_INTE5_GPIO46_LEVEL_HIGH_ACCESS "RW"
11122 // -----------------------------------------------------------------------------
11123 // Field       : IO_BANK0_PROC0_INTE5_GPIO46_LEVEL_LOW
11124 #define IO_BANK0_PROC0_INTE5_GPIO46_LEVEL_LOW_RESET  _u(0x0)
11125 #define IO_BANK0_PROC0_INTE5_GPIO46_LEVEL_LOW_BITS   _u(0x01000000)
11126 #define IO_BANK0_PROC0_INTE5_GPIO46_LEVEL_LOW_MSB    _u(24)
11127 #define IO_BANK0_PROC0_INTE5_GPIO46_LEVEL_LOW_LSB    _u(24)
11128 #define IO_BANK0_PROC0_INTE5_GPIO46_LEVEL_LOW_ACCESS "RW"
11129 // -----------------------------------------------------------------------------
11130 // Field       : IO_BANK0_PROC0_INTE5_GPIO45_EDGE_HIGH
11131 #define IO_BANK0_PROC0_INTE5_GPIO45_EDGE_HIGH_RESET  _u(0x0)
11132 #define IO_BANK0_PROC0_INTE5_GPIO45_EDGE_HIGH_BITS   _u(0x00800000)
11133 #define IO_BANK0_PROC0_INTE5_GPIO45_EDGE_HIGH_MSB    _u(23)
11134 #define IO_BANK0_PROC0_INTE5_GPIO45_EDGE_HIGH_LSB    _u(23)
11135 #define IO_BANK0_PROC0_INTE5_GPIO45_EDGE_HIGH_ACCESS "RW"
11136 // -----------------------------------------------------------------------------
11137 // Field       : IO_BANK0_PROC0_INTE5_GPIO45_EDGE_LOW
11138 #define IO_BANK0_PROC0_INTE5_GPIO45_EDGE_LOW_RESET  _u(0x0)
11139 #define IO_BANK0_PROC0_INTE5_GPIO45_EDGE_LOW_BITS   _u(0x00400000)
11140 #define IO_BANK0_PROC0_INTE5_GPIO45_EDGE_LOW_MSB    _u(22)
11141 #define IO_BANK0_PROC0_INTE5_GPIO45_EDGE_LOW_LSB    _u(22)
11142 #define IO_BANK0_PROC0_INTE5_GPIO45_EDGE_LOW_ACCESS "RW"
11143 // -----------------------------------------------------------------------------
11144 // Field       : IO_BANK0_PROC0_INTE5_GPIO45_LEVEL_HIGH
11145 #define IO_BANK0_PROC0_INTE5_GPIO45_LEVEL_HIGH_RESET  _u(0x0)
11146 #define IO_BANK0_PROC0_INTE5_GPIO45_LEVEL_HIGH_BITS   _u(0x00200000)
11147 #define IO_BANK0_PROC0_INTE5_GPIO45_LEVEL_HIGH_MSB    _u(21)
11148 #define IO_BANK0_PROC0_INTE5_GPIO45_LEVEL_HIGH_LSB    _u(21)
11149 #define IO_BANK0_PROC0_INTE5_GPIO45_LEVEL_HIGH_ACCESS "RW"
11150 // -----------------------------------------------------------------------------
11151 // Field       : IO_BANK0_PROC0_INTE5_GPIO45_LEVEL_LOW
11152 #define IO_BANK0_PROC0_INTE5_GPIO45_LEVEL_LOW_RESET  _u(0x0)
11153 #define IO_BANK0_PROC0_INTE5_GPIO45_LEVEL_LOW_BITS   _u(0x00100000)
11154 #define IO_BANK0_PROC0_INTE5_GPIO45_LEVEL_LOW_MSB    _u(20)
11155 #define IO_BANK0_PROC0_INTE5_GPIO45_LEVEL_LOW_LSB    _u(20)
11156 #define IO_BANK0_PROC0_INTE5_GPIO45_LEVEL_LOW_ACCESS "RW"
11157 // -----------------------------------------------------------------------------
11158 // Field       : IO_BANK0_PROC0_INTE5_GPIO44_EDGE_HIGH
11159 #define IO_BANK0_PROC0_INTE5_GPIO44_EDGE_HIGH_RESET  _u(0x0)
11160 #define IO_BANK0_PROC0_INTE5_GPIO44_EDGE_HIGH_BITS   _u(0x00080000)
11161 #define IO_BANK0_PROC0_INTE5_GPIO44_EDGE_HIGH_MSB    _u(19)
11162 #define IO_BANK0_PROC0_INTE5_GPIO44_EDGE_HIGH_LSB    _u(19)
11163 #define IO_BANK0_PROC0_INTE5_GPIO44_EDGE_HIGH_ACCESS "RW"
11164 // -----------------------------------------------------------------------------
11165 // Field       : IO_BANK0_PROC0_INTE5_GPIO44_EDGE_LOW
11166 #define IO_BANK0_PROC0_INTE5_GPIO44_EDGE_LOW_RESET  _u(0x0)
11167 #define IO_BANK0_PROC0_INTE5_GPIO44_EDGE_LOW_BITS   _u(0x00040000)
11168 #define IO_BANK0_PROC0_INTE5_GPIO44_EDGE_LOW_MSB    _u(18)
11169 #define IO_BANK0_PROC0_INTE5_GPIO44_EDGE_LOW_LSB    _u(18)
11170 #define IO_BANK0_PROC0_INTE5_GPIO44_EDGE_LOW_ACCESS "RW"
11171 // -----------------------------------------------------------------------------
11172 // Field       : IO_BANK0_PROC0_INTE5_GPIO44_LEVEL_HIGH
11173 #define IO_BANK0_PROC0_INTE5_GPIO44_LEVEL_HIGH_RESET  _u(0x0)
11174 #define IO_BANK0_PROC0_INTE5_GPIO44_LEVEL_HIGH_BITS   _u(0x00020000)
11175 #define IO_BANK0_PROC0_INTE5_GPIO44_LEVEL_HIGH_MSB    _u(17)
11176 #define IO_BANK0_PROC0_INTE5_GPIO44_LEVEL_HIGH_LSB    _u(17)
11177 #define IO_BANK0_PROC0_INTE5_GPIO44_LEVEL_HIGH_ACCESS "RW"
11178 // -----------------------------------------------------------------------------
11179 // Field       : IO_BANK0_PROC0_INTE5_GPIO44_LEVEL_LOW
11180 #define IO_BANK0_PROC0_INTE5_GPIO44_LEVEL_LOW_RESET  _u(0x0)
11181 #define IO_BANK0_PROC0_INTE5_GPIO44_LEVEL_LOW_BITS   _u(0x00010000)
11182 #define IO_BANK0_PROC0_INTE5_GPIO44_LEVEL_LOW_MSB    _u(16)
11183 #define IO_BANK0_PROC0_INTE5_GPIO44_LEVEL_LOW_LSB    _u(16)
11184 #define IO_BANK0_PROC0_INTE5_GPIO44_LEVEL_LOW_ACCESS "RW"
11185 // -----------------------------------------------------------------------------
11186 // Field       : IO_BANK0_PROC0_INTE5_GPIO43_EDGE_HIGH
11187 #define IO_BANK0_PROC0_INTE5_GPIO43_EDGE_HIGH_RESET  _u(0x0)
11188 #define IO_BANK0_PROC0_INTE5_GPIO43_EDGE_HIGH_BITS   _u(0x00008000)
11189 #define IO_BANK0_PROC0_INTE5_GPIO43_EDGE_HIGH_MSB    _u(15)
11190 #define IO_BANK0_PROC0_INTE5_GPIO43_EDGE_HIGH_LSB    _u(15)
11191 #define IO_BANK0_PROC0_INTE5_GPIO43_EDGE_HIGH_ACCESS "RW"
11192 // -----------------------------------------------------------------------------
11193 // Field       : IO_BANK0_PROC0_INTE5_GPIO43_EDGE_LOW
11194 #define IO_BANK0_PROC0_INTE5_GPIO43_EDGE_LOW_RESET  _u(0x0)
11195 #define IO_BANK0_PROC0_INTE5_GPIO43_EDGE_LOW_BITS   _u(0x00004000)
11196 #define IO_BANK0_PROC0_INTE5_GPIO43_EDGE_LOW_MSB    _u(14)
11197 #define IO_BANK0_PROC0_INTE5_GPIO43_EDGE_LOW_LSB    _u(14)
11198 #define IO_BANK0_PROC0_INTE5_GPIO43_EDGE_LOW_ACCESS "RW"
11199 // -----------------------------------------------------------------------------
11200 // Field       : IO_BANK0_PROC0_INTE5_GPIO43_LEVEL_HIGH
11201 #define IO_BANK0_PROC0_INTE5_GPIO43_LEVEL_HIGH_RESET  _u(0x0)
11202 #define IO_BANK0_PROC0_INTE5_GPIO43_LEVEL_HIGH_BITS   _u(0x00002000)
11203 #define IO_BANK0_PROC0_INTE5_GPIO43_LEVEL_HIGH_MSB    _u(13)
11204 #define IO_BANK0_PROC0_INTE5_GPIO43_LEVEL_HIGH_LSB    _u(13)
11205 #define IO_BANK0_PROC0_INTE5_GPIO43_LEVEL_HIGH_ACCESS "RW"
11206 // -----------------------------------------------------------------------------
11207 // Field       : IO_BANK0_PROC0_INTE5_GPIO43_LEVEL_LOW
11208 #define IO_BANK0_PROC0_INTE5_GPIO43_LEVEL_LOW_RESET  _u(0x0)
11209 #define IO_BANK0_PROC0_INTE5_GPIO43_LEVEL_LOW_BITS   _u(0x00001000)
11210 #define IO_BANK0_PROC0_INTE5_GPIO43_LEVEL_LOW_MSB    _u(12)
11211 #define IO_BANK0_PROC0_INTE5_GPIO43_LEVEL_LOW_LSB    _u(12)
11212 #define IO_BANK0_PROC0_INTE5_GPIO43_LEVEL_LOW_ACCESS "RW"
11213 // -----------------------------------------------------------------------------
11214 // Field       : IO_BANK0_PROC0_INTE5_GPIO42_EDGE_HIGH
11215 #define IO_BANK0_PROC0_INTE5_GPIO42_EDGE_HIGH_RESET  _u(0x0)
11216 #define IO_BANK0_PROC0_INTE5_GPIO42_EDGE_HIGH_BITS   _u(0x00000800)
11217 #define IO_BANK0_PROC0_INTE5_GPIO42_EDGE_HIGH_MSB    _u(11)
11218 #define IO_BANK0_PROC0_INTE5_GPIO42_EDGE_HIGH_LSB    _u(11)
11219 #define IO_BANK0_PROC0_INTE5_GPIO42_EDGE_HIGH_ACCESS "RW"
11220 // -----------------------------------------------------------------------------
11221 // Field       : IO_BANK0_PROC0_INTE5_GPIO42_EDGE_LOW
11222 #define IO_BANK0_PROC0_INTE5_GPIO42_EDGE_LOW_RESET  _u(0x0)
11223 #define IO_BANK0_PROC0_INTE5_GPIO42_EDGE_LOW_BITS   _u(0x00000400)
11224 #define IO_BANK0_PROC0_INTE5_GPIO42_EDGE_LOW_MSB    _u(10)
11225 #define IO_BANK0_PROC0_INTE5_GPIO42_EDGE_LOW_LSB    _u(10)
11226 #define IO_BANK0_PROC0_INTE5_GPIO42_EDGE_LOW_ACCESS "RW"
11227 // -----------------------------------------------------------------------------
11228 // Field       : IO_BANK0_PROC0_INTE5_GPIO42_LEVEL_HIGH
11229 #define IO_BANK0_PROC0_INTE5_GPIO42_LEVEL_HIGH_RESET  _u(0x0)
11230 #define IO_BANK0_PROC0_INTE5_GPIO42_LEVEL_HIGH_BITS   _u(0x00000200)
11231 #define IO_BANK0_PROC0_INTE5_GPIO42_LEVEL_HIGH_MSB    _u(9)
11232 #define IO_BANK0_PROC0_INTE5_GPIO42_LEVEL_HIGH_LSB    _u(9)
11233 #define IO_BANK0_PROC0_INTE5_GPIO42_LEVEL_HIGH_ACCESS "RW"
11234 // -----------------------------------------------------------------------------
11235 // Field       : IO_BANK0_PROC0_INTE5_GPIO42_LEVEL_LOW
11236 #define IO_BANK0_PROC0_INTE5_GPIO42_LEVEL_LOW_RESET  _u(0x0)
11237 #define IO_BANK0_PROC0_INTE5_GPIO42_LEVEL_LOW_BITS   _u(0x00000100)
11238 #define IO_BANK0_PROC0_INTE5_GPIO42_LEVEL_LOW_MSB    _u(8)
11239 #define IO_BANK0_PROC0_INTE5_GPIO42_LEVEL_LOW_LSB    _u(8)
11240 #define IO_BANK0_PROC0_INTE5_GPIO42_LEVEL_LOW_ACCESS "RW"
11241 // -----------------------------------------------------------------------------
11242 // Field       : IO_BANK0_PROC0_INTE5_GPIO41_EDGE_HIGH
11243 #define IO_BANK0_PROC0_INTE5_GPIO41_EDGE_HIGH_RESET  _u(0x0)
11244 #define IO_BANK0_PROC0_INTE5_GPIO41_EDGE_HIGH_BITS   _u(0x00000080)
11245 #define IO_BANK0_PROC0_INTE5_GPIO41_EDGE_HIGH_MSB    _u(7)
11246 #define IO_BANK0_PROC0_INTE5_GPIO41_EDGE_HIGH_LSB    _u(7)
11247 #define IO_BANK0_PROC0_INTE5_GPIO41_EDGE_HIGH_ACCESS "RW"
11248 // -----------------------------------------------------------------------------
11249 // Field       : IO_BANK0_PROC0_INTE5_GPIO41_EDGE_LOW
11250 #define IO_BANK0_PROC0_INTE5_GPIO41_EDGE_LOW_RESET  _u(0x0)
11251 #define IO_BANK0_PROC0_INTE5_GPIO41_EDGE_LOW_BITS   _u(0x00000040)
11252 #define IO_BANK0_PROC0_INTE5_GPIO41_EDGE_LOW_MSB    _u(6)
11253 #define IO_BANK0_PROC0_INTE5_GPIO41_EDGE_LOW_LSB    _u(6)
11254 #define IO_BANK0_PROC0_INTE5_GPIO41_EDGE_LOW_ACCESS "RW"
11255 // -----------------------------------------------------------------------------
11256 // Field       : IO_BANK0_PROC0_INTE5_GPIO41_LEVEL_HIGH
11257 #define IO_BANK0_PROC0_INTE5_GPIO41_LEVEL_HIGH_RESET  _u(0x0)
11258 #define IO_BANK0_PROC0_INTE5_GPIO41_LEVEL_HIGH_BITS   _u(0x00000020)
11259 #define IO_BANK0_PROC0_INTE5_GPIO41_LEVEL_HIGH_MSB    _u(5)
11260 #define IO_BANK0_PROC0_INTE5_GPIO41_LEVEL_HIGH_LSB    _u(5)
11261 #define IO_BANK0_PROC0_INTE5_GPIO41_LEVEL_HIGH_ACCESS "RW"
11262 // -----------------------------------------------------------------------------
11263 // Field       : IO_BANK0_PROC0_INTE5_GPIO41_LEVEL_LOW
11264 #define IO_BANK0_PROC0_INTE5_GPIO41_LEVEL_LOW_RESET  _u(0x0)
11265 #define IO_BANK0_PROC0_INTE5_GPIO41_LEVEL_LOW_BITS   _u(0x00000010)
11266 #define IO_BANK0_PROC0_INTE5_GPIO41_LEVEL_LOW_MSB    _u(4)
11267 #define IO_BANK0_PROC0_INTE5_GPIO41_LEVEL_LOW_LSB    _u(4)
11268 #define IO_BANK0_PROC0_INTE5_GPIO41_LEVEL_LOW_ACCESS "RW"
11269 // -----------------------------------------------------------------------------
11270 // Field       : IO_BANK0_PROC0_INTE5_GPIO40_EDGE_HIGH
11271 #define IO_BANK0_PROC0_INTE5_GPIO40_EDGE_HIGH_RESET  _u(0x0)
11272 #define IO_BANK0_PROC0_INTE5_GPIO40_EDGE_HIGH_BITS   _u(0x00000008)
11273 #define IO_BANK0_PROC0_INTE5_GPIO40_EDGE_HIGH_MSB    _u(3)
11274 #define IO_BANK0_PROC0_INTE5_GPIO40_EDGE_HIGH_LSB    _u(3)
11275 #define IO_BANK0_PROC0_INTE5_GPIO40_EDGE_HIGH_ACCESS "RW"
11276 // -----------------------------------------------------------------------------
11277 // Field       : IO_BANK0_PROC0_INTE5_GPIO40_EDGE_LOW
11278 #define IO_BANK0_PROC0_INTE5_GPIO40_EDGE_LOW_RESET  _u(0x0)
11279 #define IO_BANK0_PROC0_INTE5_GPIO40_EDGE_LOW_BITS   _u(0x00000004)
11280 #define IO_BANK0_PROC0_INTE5_GPIO40_EDGE_LOW_MSB    _u(2)
11281 #define IO_BANK0_PROC0_INTE5_GPIO40_EDGE_LOW_LSB    _u(2)
11282 #define IO_BANK0_PROC0_INTE5_GPIO40_EDGE_LOW_ACCESS "RW"
11283 // -----------------------------------------------------------------------------
11284 // Field       : IO_BANK0_PROC0_INTE5_GPIO40_LEVEL_HIGH
11285 #define IO_BANK0_PROC0_INTE5_GPIO40_LEVEL_HIGH_RESET  _u(0x0)
11286 #define IO_BANK0_PROC0_INTE5_GPIO40_LEVEL_HIGH_BITS   _u(0x00000002)
11287 #define IO_BANK0_PROC0_INTE5_GPIO40_LEVEL_HIGH_MSB    _u(1)
11288 #define IO_BANK0_PROC0_INTE5_GPIO40_LEVEL_HIGH_LSB    _u(1)
11289 #define IO_BANK0_PROC0_INTE5_GPIO40_LEVEL_HIGH_ACCESS "RW"
11290 // -----------------------------------------------------------------------------
11291 // Field       : IO_BANK0_PROC0_INTE5_GPIO40_LEVEL_LOW
11292 #define IO_BANK0_PROC0_INTE5_GPIO40_LEVEL_LOW_RESET  _u(0x0)
11293 #define IO_BANK0_PROC0_INTE5_GPIO40_LEVEL_LOW_BITS   _u(0x00000001)
11294 #define IO_BANK0_PROC0_INTE5_GPIO40_LEVEL_LOW_MSB    _u(0)
11295 #define IO_BANK0_PROC0_INTE5_GPIO40_LEVEL_LOW_LSB    _u(0)
11296 #define IO_BANK0_PROC0_INTE5_GPIO40_LEVEL_LOW_ACCESS "RW"
11297 // =============================================================================
11298 // Register    : IO_BANK0_PROC0_INTF0
11299 // Description : Interrupt Force for proc0
11300 #define IO_BANK0_PROC0_INTF0_OFFSET _u(0x00000260)
11301 #define IO_BANK0_PROC0_INTF0_BITS   _u(0xffffffff)
11302 #define IO_BANK0_PROC0_INTF0_RESET  _u(0x00000000)
11303 // -----------------------------------------------------------------------------
11304 // Field       : IO_BANK0_PROC0_INTF0_GPIO7_EDGE_HIGH
11305 #define IO_BANK0_PROC0_INTF0_GPIO7_EDGE_HIGH_RESET  _u(0x0)
11306 #define IO_BANK0_PROC0_INTF0_GPIO7_EDGE_HIGH_BITS   _u(0x80000000)
11307 #define IO_BANK0_PROC0_INTF0_GPIO7_EDGE_HIGH_MSB    _u(31)
11308 #define IO_BANK0_PROC0_INTF0_GPIO7_EDGE_HIGH_LSB    _u(31)
11309 #define IO_BANK0_PROC0_INTF0_GPIO7_EDGE_HIGH_ACCESS "RW"
11310 // -----------------------------------------------------------------------------
11311 // Field       : IO_BANK0_PROC0_INTF0_GPIO7_EDGE_LOW
11312 #define IO_BANK0_PROC0_INTF0_GPIO7_EDGE_LOW_RESET  _u(0x0)
11313 #define IO_BANK0_PROC0_INTF0_GPIO7_EDGE_LOW_BITS   _u(0x40000000)
11314 #define IO_BANK0_PROC0_INTF0_GPIO7_EDGE_LOW_MSB    _u(30)
11315 #define IO_BANK0_PROC0_INTF0_GPIO7_EDGE_LOW_LSB    _u(30)
11316 #define IO_BANK0_PROC0_INTF0_GPIO7_EDGE_LOW_ACCESS "RW"
11317 // -----------------------------------------------------------------------------
11318 // Field       : IO_BANK0_PROC0_INTF0_GPIO7_LEVEL_HIGH
11319 #define IO_BANK0_PROC0_INTF0_GPIO7_LEVEL_HIGH_RESET  _u(0x0)
11320 #define IO_BANK0_PROC0_INTF0_GPIO7_LEVEL_HIGH_BITS   _u(0x20000000)
11321 #define IO_BANK0_PROC0_INTF0_GPIO7_LEVEL_HIGH_MSB    _u(29)
11322 #define IO_BANK0_PROC0_INTF0_GPIO7_LEVEL_HIGH_LSB    _u(29)
11323 #define IO_BANK0_PROC0_INTF0_GPIO7_LEVEL_HIGH_ACCESS "RW"
11324 // -----------------------------------------------------------------------------
11325 // Field       : IO_BANK0_PROC0_INTF0_GPIO7_LEVEL_LOW
11326 #define IO_BANK0_PROC0_INTF0_GPIO7_LEVEL_LOW_RESET  _u(0x0)
11327 #define IO_BANK0_PROC0_INTF0_GPIO7_LEVEL_LOW_BITS   _u(0x10000000)
11328 #define IO_BANK0_PROC0_INTF0_GPIO7_LEVEL_LOW_MSB    _u(28)
11329 #define IO_BANK0_PROC0_INTF0_GPIO7_LEVEL_LOW_LSB    _u(28)
11330 #define IO_BANK0_PROC0_INTF0_GPIO7_LEVEL_LOW_ACCESS "RW"
11331 // -----------------------------------------------------------------------------
11332 // Field       : IO_BANK0_PROC0_INTF0_GPIO6_EDGE_HIGH
11333 #define IO_BANK0_PROC0_INTF0_GPIO6_EDGE_HIGH_RESET  _u(0x0)
11334 #define IO_BANK0_PROC0_INTF0_GPIO6_EDGE_HIGH_BITS   _u(0x08000000)
11335 #define IO_BANK0_PROC0_INTF0_GPIO6_EDGE_HIGH_MSB    _u(27)
11336 #define IO_BANK0_PROC0_INTF0_GPIO6_EDGE_HIGH_LSB    _u(27)
11337 #define IO_BANK0_PROC0_INTF0_GPIO6_EDGE_HIGH_ACCESS "RW"
11338 // -----------------------------------------------------------------------------
11339 // Field       : IO_BANK0_PROC0_INTF0_GPIO6_EDGE_LOW
11340 #define IO_BANK0_PROC0_INTF0_GPIO6_EDGE_LOW_RESET  _u(0x0)
11341 #define IO_BANK0_PROC0_INTF0_GPIO6_EDGE_LOW_BITS   _u(0x04000000)
11342 #define IO_BANK0_PROC0_INTF0_GPIO6_EDGE_LOW_MSB    _u(26)
11343 #define IO_BANK0_PROC0_INTF0_GPIO6_EDGE_LOW_LSB    _u(26)
11344 #define IO_BANK0_PROC0_INTF0_GPIO6_EDGE_LOW_ACCESS "RW"
11345 // -----------------------------------------------------------------------------
11346 // Field       : IO_BANK0_PROC0_INTF0_GPIO6_LEVEL_HIGH
11347 #define IO_BANK0_PROC0_INTF0_GPIO6_LEVEL_HIGH_RESET  _u(0x0)
11348 #define IO_BANK0_PROC0_INTF0_GPIO6_LEVEL_HIGH_BITS   _u(0x02000000)
11349 #define IO_BANK0_PROC0_INTF0_GPIO6_LEVEL_HIGH_MSB    _u(25)
11350 #define IO_BANK0_PROC0_INTF0_GPIO6_LEVEL_HIGH_LSB    _u(25)
11351 #define IO_BANK0_PROC0_INTF0_GPIO6_LEVEL_HIGH_ACCESS "RW"
11352 // -----------------------------------------------------------------------------
11353 // Field       : IO_BANK0_PROC0_INTF0_GPIO6_LEVEL_LOW
11354 #define IO_BANK0_PROC0_INTF0_GPIO6_LEVEL_LOW_RESET  _u(0x0)
11355 #define IO_BANK0_PROC0_INTF0_GPIO6_LEVEL_LOW_BITS   _u(0x01000000)
11356 #define IO_BANK0_PROC0_INTF0_GPIO6_LEVEL_LOW_MSB    _u(24)
11357 #define IO_BANK0_PROC0_INTF0_GPIO6_LEVEL_LOW_LSB    _u(24)
11358 #define IO_BANK0_PROC0_INTF0_GPIO6_LEVEL_LOW_ACCESS "RW"
11359 // -----------------------------------------------------------------------------
11360 // Field       : IO_BANK0_PROC0_INTF0_GPIO5_EDGE_HIGH
11361 #define IO_BANK0_PROC0_INTF0_GPIO5_EDGE_HIGH_RESET  _u(0x0)
11362 #define IO_BANK0_PROC0_INTF0_GPIO5_EDGE_HIGH_BITS   _u(0x00800000)
11363 #define IO_BANK0_PROC0_INTF0_GPIO5_EDGE_HIGH_MSB    _u(23)
11364 #define IO_BANK0_PROC0_INTF0_GPIO5_EDGE_HIGH_LSB    _u(23)
11365 #define IO_BANK0_PROC0_INTF0_GPIO5_EDGE_HIGH_ACCESS "RW"
11366 // -----------------------------------------------------------------------------
11367 // Field       : IO_BANK0_PROC0_INTF0_GPIO5_EDGE_LOW
11368 #define IO_BANK0_PROC0_INTF0_GPIO5_EDGE_LOW_RESET  _u(0x0)
11369 #define IO_BANK0_PROC0_INTF0_GPIO5_EDGE_LOW_BITS   _u(0x00400000)
11370 #define IO_BANK0_PROC0_INTF0_GPIO5_EDGE_LOW_MSB    _u(22)
11371 #define IO_BANK0_PROC0_INTF0_GPIO5_EDGE_LOW_LSB    _u(22)
11372 #define IO_BANK0_PROC0_INTF0_GPIO5_EDGE_LOW_ACCESS "RW"
11373 // -----------------------------------------------------------------------------
11374 // Field       : IO_BANK0_PROC0_INTF0_GPIO5_LEVEL_HIGH
11375 #define IO_BANK0_PROC0_INTF0_GPIO5_LEVEL_HIGH_RESET  _u(0x0)
11376 #define IO_BANK0_PROC0_INTF0_GPIO5_LEVEL_HIGH_BITS   _u(0x00200000)
11377 #define IO_BANK0_PROC0_INTF0_GPIO5_LEVEL_HIGH_MSB    _u(21)
11378 #define IO_BANK0_PROC0_INTF0_GPIO5_LEVEL_HIGH_LSB    _u(21)
11379 #define IO_BANK0_PROC0_INTF0_GPIO5_LEVEL_HIGH_ACCESS "RW"
11380 // -----------------------------------------------------------------------------
11381 // Field       : IO_BANK0_PROC0_INTF0_GPIO5_LEVEL_LOW
11382 #define IO_BANK0_PROC0_INTF0_GPIO5_LEVEL_LOW_RESET  _u(0x0)
11383 #define IO_BANK0_PROC0_INTF0_GPIO5_LEVEL_LOW_BITS   _u(0x00100000)
11384 #define IO_BANK0_PROC0_INTF0_GPIO5_LEVEL_LOW_MSB    _u(20)
11385 #define IO_BANK0_PROC0_INTF0_GPIO5_LEVEL_LOW_LSB    _u(20)
11386 #define IO_BANK0_PROC0_INTF0_GPIO5_LEVEL_LOW_ACCESS "RW"
11387 // -----------------------------------------------------------------------------
11388 // Field       : IO_BANK0_PROC0_INTF0_GPIO4_EDGE_HIGH
11389 #define IO_BANK0_PROC0_INTF0_GPIO4_EDGE_HIGH_RESET  _u(0x0)
11390 #define IO_BANK0_PROC0_INTF0_GPIO4_EDGE_HIGH_BITS   _u(0x00080000)
11391 #define IO_BANK0_PROC0_INTF0_GPIO4_EDGE_HIGH_MSB    _u(19)
11392 #define IO_BANK0_PROC0_INTF0_GPIO4_EDGE_HIGH_LSB    _u(19)
11393 #define IO_BANK0_PROC0_INTF0_GPIO4_EDGE_HIGH_ACCESS "RW"
11394 // -----------------------------------------------------------------------------
11395 // Field       : IO_BANK0_PROC0_INTF0_GPIO4_EDGE_LOW
11396 #define IO_BANK0_PROC0_INTF0_GPIO4_EDGE_LOW_RESET  _u(0x0)
11397 #define IO_BANK0_PROC0_INTF0_GPIO4_EDGE_LOW_BITS   _u(0x00040000)
11398 #define IO_BANK0_PROC0_INTF0_GPIO4_EDGE_LOW_MSB    _u(18)
11399 #define IO_BANK0_PROC0_INTF0_GPIO4_EDGE_LOW_LSB    _u(18)
11400 #define IO_BANK0_PROC0_INTF0_GPIO4_EDGE_LOW_ACCESS "RW"
11401 // -----------------------------------------------------------------------------
11402 // Field       : IO_BANK0_PROC0_INTF0_GPIO4_LEVEL_HIGH
11403 #define IO_BANK0_PROC0_INTF0_GPIO4_LEVEL_HIGH_RESET  _u(0x0)
11404 #define IO_BANK0_PROC0_INTF0_GPIO4_LEVEL_HIGH_BITS   _u(0x00020000)
11405 #define IO_BANK0_PROC0_INTF0_GPIO4_LEVEL_HIGH_MSB    _u(17)
11406 #define IO_BANK0_PROC0_INTF0_GPIO4_LEVEL_HIGH_LSB    _u(17)
11407 #define IO_BANK0_PROC0_INTF0_GPIO4_LEVEL_HIGH_ACCESS "RW"
11408 // -----------------------------------------------------------------------------
11409 // Field       : IO_BANK0_PROC0_INTF0_GPIO4_LEVEL_LOW
11410 #define IO_BANK0_PROC0_INTF0_GPIO4_LEVEL_LOW_RESET  _u(0x0)
11411 #define IO_BANK0_PROC0_INTF0_GPIO4_LEVEL_LOW_BITS   _u(0x00010000)
11412 #define IO_BANK0_PROC0_INTF0_GPIO4_LEVEL_LOW_MSB    _u(16)
11413 #define IO_BANK0_PROC0_INTF0_GPIO4_LEVEL_LOW_LSB    _u(16)
11414 #define IO_BANK0_PROC0_INTF0_GPIO4_LEVEL_LOW_ACCESS "RW"
11415 // -----------------------------------------------------------------------------
11416 // Field       : IO_BANK0_PROC0_INTF0_GPIO3_EDGE_HIGH
11417 #define IO_BANK0_PROC0_INTF0_GPIO3_EDGE_HIGH_RESET  _u(0x0)
11418 #define IO_BANK0_PROC0_INTF0_GPIO3_EDGE_HIGH_BITS   _u(0x00008000)
11419 #define IO_BANK0_PROC0_INTF0_GPIO3_EDGE_HIGH_MSB    _u(15)
11420 #define IO_BANK0_PROC0_INTF0_GPIO3_EDGE_HIGH_LSB    _u(15)
11421 #define IO_BANK0_PROC0_INTF0_GPIO3_EDGE_HIGH_ACCESS "RW"
11422 // -----------------------------------------------------------------------------
11423 // Field       : IO_BANK0_PROC0_INTF0_GPIO3_EDGE_LOW
11424 #define IO_BANK0_PROC0_INTF0_GPIO3_EDGE_LOW_RESET  _u(0x0)
11425 #define IO_BANK0_PROC0_INTF0_GPIO3_EDGE_LOW_BITS   _u(0x00004000)
11426 #define IO_BANK0_PROC0_INTF0_GPIO3_EDGE_LOW_MSB    _u(14)
11427 #define IO_BANK0_PROC0_INTF0_GPIO3_EDGE_LOW_LSB    _u(14)
11428 #define IO_BANK0_PROC0_INTF0_GPIO3_EDGE_LOW_ACCESS "RW"
11429 // -----------------------------------------------------------------------------
11430 // Field       : IO_BANK0_PROC0_INTF0_GPIO3_LEVEL_HIGH
11431 #define IO_BANK0_PROC0_INTF0_GPIO3_LEVEL_HIGH_RESET  _u(0x0)
11432 #define IO_BANK0_PROC0_INTF0_GPIO3_LEVEL_HIGH_BITS   _u(0x00002000)
11433 #define IO_BANK0_PROC0_INTF0_GPIO3_LEVEL_HIGH_MSB    _u(13)
11434 #define IO_BANK0_PROC0_INTF0_GPIO3_LEVEL_HIGH_LSB    _u(13)
11435 #define IO_BANK0_PROC0_INTF0_GPIO3_LEVEL_HIGH_ACCESS "RW"
11436 // -----------------------------------------------------------------------------
11437 // Field       : IO_BANK0_PROC0_INTF0_GPIO3_LEVEL_LOW
11438 #define IO_BANK0_PROC0_INTF0_GPIO3_LEVEL_LOW_RESET  _u(0x0)
11439 #define IO_BANK0_PROC0_INTF0_GPIO3_LEVEL_LOW_BITS   _u(0x00001000)
11440 #define IO_BANK0_PROC0_INTF0_GPIO3_LEVEL_LOW_MSB    _u(12)
11441 #define IO_BANK0_PROC0_INTF0_GPIO3_LEVEL_LOW_LSB    _u(12)
11442 #define IO_BANK0_PROC0_INTF0_GPIO3_LEVEL_LOW_ACCESS "RW"
11443 // -----------------------------------------------------------------------------
11444 // Field       : IO_BANK0_PROC0_INTF0_GPIO2_EDGE_HIGH
11445 #define IO_BANK0_PROC0_INTF0_GPIO2_EDGE_HIGH_RESET  _u(0x0)
11446 #define IO_BANK0_PROC0_INTF0_GPIO2_EDGE_HIGH_BITS   _u(0x00000800)
11447 #define IO_BANK0_PROC0_INTF0_GPIO2_EDGE_HIGH_MSB    _u(11)
11448 #define IO_BANK0_PROC0_INTF0_GPIO2_EDGE_HIGH_LSB    _u(11)
11449 #define IO_BANK0_PROC0_INTF0_GPIO2_EDGE_HIGH_ACCESS "RW"
11450 // -----------------------------------------------------------------------------
11451 // Field       : IO_BANK0_PROC0_INTF0_GPIO2_EDGE_LOW
11452 #define IO_BANK0_PROC0_INTF0_GPIO2_EDGE_LOW_RESET  _u(0x0)
11453 #define IO_BANK0_PROC0_INTF0_GPIO2_EDGE_LOW_BITS   _u(0x00000400)
11454 #define IO_BANK0_PROC0_INTF0_GPIO2_EDGE_LOW_MSB    _u(10)
11455 #define IO_BANK0_PROC0_INTF0_GPIO2_EDGE_LOW_LSB    _u(10)
11456 #define IO_BANK0_PROC0_INTF0_GPIO2_EDGE_LOW_ACCESS "RW"
11457 // -----------------------------------------------------------------------------
11458 // Field       : IO_BANK0_PROC0_INTF0_GPIO2_LEVEL_HIGH
11459 #define IO_BANK0_PROC0_INTF0_GPIO2_LEVEL_HIGH_RESET  _u(0x0)
11460 #define IO_BANK0_PROC0_INTF0_GPIO2_LEVEL_HIGH_BITS   _u(0x00000200)
11461 #define IO_BANK0_PROC0_INTF0_GPIO2_LEVEL_HIGH_MSB    _u(9)
11462 #define IO_BANK0_PROC0_INTF0_GPIO2_LEVEL_HIGH_LSB    _u(9)
11463 #define IO_BANK0_PROC0_INTF0_GPIO2_LEVEL_HIGH_ACCESS "RW"
11464 // -----------------------------------------------------------------------------
11465 // Field       : IO_BANK0_PROC0_INTF0_GPIO2_LEVEL_LOW
11466 #define IO_BANK0_PROC0_INTF0_GPIO2_LEVEL_LOW_RESET  _u(0x0)
11467 #define IO_BANK0_PROC0_INTF0_GPIO2_LEVEL_LOW_BITS   _u(0x00000100)
11468 #define IO_BANK0_PROC0_INTF0_GPIO2_LEVEL_LOW_MSB    _u(8)
11469 #define IO_BANK0_PROC0_INTF0_GPIO2_LEVEL_LOW_LSB    _u(8)
11470 #define IO_BANK0_PROC0_INTF0_GPIO2_LEVEL_LOW_ACCESS "RW"
11471 // -----------------------------------------------------------------------------
11472 // Field       : IO_BANK0_PROC0_INTF0_GPIO1_EDGE_HIGH
11473 #define IO_BANK0_PROC0_INTF0_GPIO1_EDGE_HIGH_RESET  _u(0x0)
11474 #define IO_BANK0_PROC0_INTF0_GPIO1_EDGE_HIGH_BITS   _u(0x00000080)
11475 #define IO_BANK0_PROC0_INTF0_GPIO1_EDGE_HIGH_MSB    _u(7)
11476 #define IO_BANK0_PROC0_INTF0_GPIO1_EDGE_HIGH_LSB    _u(7)
11477 #define IO_BANK0_PROC0_INTF0_GPIO1_EDGE_HIGH_ACCESS "RW"
11478 // -----------------------------------------------------------------------------
11479 // Field       : IO_BANK0_PROC0_INTF0_GPIO1_EDGE_LOW
11480 #define IO_BANK0_PROC0_INTF0_GPIO1_EDGE_LOW_RESET  _u(0x0)
11481 #define IO_BANK0_PROC0_INTF0_GPIO1_EDGE_LOW_BITS   _u(0x00000040)
11482 #define IO_BANK0_PROC0_INTF0_GPIO1_EDGE_LOW_MSB    _u(6)
11483 #define IO_BANK0_PROC0_INTF0_GPIO1_EDGE_LOW_LSB    _u(6)
11484 #define IO_BANK0_PROC0_INTF0_GPIO1_EDGE_LOW_ACCESS "RW"
11485 // -----------------------------------------------------------------------------
11486 // Field       : IO_BANK0_PROC0_INTF0_GPIO1_LEVEL_HIGH
11487 #define IO_BANK0_PROC0_INTF0_GPIO1_LEVEL_HIGH_RESET  _u(0x0)
11488 #define IO_BANK0_PROC0_INTF0_GPIO1_LEVEL_HIGH_BITS   _u(0x00000020)
11489 #define IO_BANK0_PROC0_INTF0_GPIO1_LEVEL_HIGH_MSB    _u(5)
11490 #define IO_BANK0_PROC0_INTF0_GPIO1_LEVEL_HIGH_LSB    _u(5)
11491 #define IO_BANK0_PROC0_INTF0_GPIO1_LEVEL_HIGH_ACCESS "RW"
11492 // -----------------------------------------------------------------------------
11493 // Field       : IO_BANK0_PROC0_INTF0_GPIO1_LEVEL_LOW
11494 #define IO_BANK0_PROC0_INTF0_GPIO1_LEVEL_LOW_RESET  _u(0x0)
11495 #define IO_BANK0_PROC0_INTF0_GPIO1_LEVEL_LOW_BITS   _u(0x00000010)
11496 #define IO_BANK0_PROC0_INTF0_GPIO1_LEVEL_LOW_MSB    _u(4)
11497 #define IO_BANK0_PROC0_INTF0_GPIO1_LEVEL_LOW_LSB    _u(4)
11498 #define IO_BANK0_PROC0_INTF0_GPIO1_LEVEL_LOW_ACCESS "RW"
11499 // -----------------------------------------------------------------------------
11500 // Field       : IO_BANK0_PROC0_INTF0_GPIO0_EDGE_HIGH
11501 #define IO_BANK0_PROC0_INTF0_GPIO0_EDGE_HIGH_RESET  _u(0x0)
11502 #define IO_BANK0_PROC0_INTF0_GPIO0_EDGE_HIGH_BITS   _u(0x00000008)
11503 #define IO_BANK0_PROC0_INTF0_GPIO0_EDGE_HIGH_MSB    _u(3)
11504 #define IO_BANK0_PROC0_INTF0_GPIO0_EDGE_HIGH_LSB    _u(3)
11505 #define IO_BANK0_PROC0_INTF0_GPIO0_EDGE_HIGH_ACCESS "RW"
11506 // -----------------------------------------------------------------------------
11507 // Field       : IO_BANK0_PROC0_INTF0_GPIO0_EDGE_LOW
11508 #define IO_BANK0_PROC0_INTF0_GPIO0_EDGE_LOW_RESET  _u(0x0)
11509 #define IO_BANK0_PROC0_INTF0_GPIO0_EDGE_LOW_BITS   _u(0x00000004)
11510 #define IO_BANK0_PROC0_INTF0_GPIO0_EDGE_LOW_MSB    _u(2)
11511 #define IO_BANK0_PROC0_INTF0_GPIO0_EDGE_LOW_LSB    _u(2)
11512 #define IO_BANK0_PROC0_INTF0_GPIO0_EDGE_LOW_ACCESS "RW"
11513 // -----------------------------------------------------------------------------
11514 // Field       : IO_BANK0_PROC0_INTF0_GPIO0_LEVEL_HIGH
11515 #define IO_BANK0_PROC0_INTF0_GPIO0_LEVEL_HIGH_RESET  _u(0x0)
11516 #define IO_BANK0_PROC0_INTF0_GPIO0_LEVEL_HIGH_BITS   _u(0x00000002)
11517 #define IO_BANK0_PROC0_INTF0_GPIO0_LEVEL_HIGH_MSB    _u(1)
11518 #define IO_BANK0_PROC0_INTF0_GPIO0_LEVEL_HIGH_LSB    _u(1)
11519 #define IO_BANK0_PROC0_INTF0_GPIO0_LEVEL_HIGH_ACCESS "RW"
11520 // -----------------------------------------------------------------------------
11521 // Field       : IO_BANK0_PROC0_INTF0_GPIO0_LEVEL_LOW
11522 #define IO_BANK0_PROC0_INTF0_GPIO0_LEVEL_LOW_RESET  _u(0x0)
11523 #define IO_BANK0_PROC0_INTF0_GPIO0_LEVEL_LOW_BITS   _u(0x00000001)
11524 #define IO_BANK0_PROC0_INTF0_GPIO0_LEVEL_LOW_MSB    _u(0)
11525 #define IO_BANK0_PROC0_INTF0_GPIO0_LEVEL_LOW_LSB    _u(0)
11526 #define IO_BANK0_PROC0_INTF0_GPIO0_LEVEL_LOW_ACCESS "RW"
11527 // =============================================================================
11528 // Register    : IO_BANK0_PROC0_INTF1
11529 // Description : Interrupt Force for proc0
11530 #define IO_BANK0_PROC0_INTF1_OFFSET _u(0x00000264)
11531 #define IO_BANK0_PROC0_INTF1_BITS   _u(0xffffffff)
11532 #define IO_BANK0_PROC0_INTF1_RESET  _u(0x00000000)
11533 // -----------------------------------------------------------------------------
11534 // Field       : IO_BANK0_PROC0_INTF1_GPIO15_EDGE_HIGH
11535 #define IO_BANK0_PROC0_INTF1_GPIO15_EDGE_HIGH_RESET  _u(0x0)
11536 #define IO_BANK0_PROC0_INTF1_GPIO15_EDGE_HIGH_BITS   _u(0x80000000)
11537 #define IO_BANK0_PROC0_INTF1_GPIO15_EDGE_HIGH_MSB    _u(31)
11538 #define IO_BANK0_PROC0_INTF1_GPIO15_EDGE_HIGH_LSB    _u(31)
11539 #define IO_BANK0_PROC0_INTF1_GPIO15_EDGE_HIGH_ACCESS "RW"
11540 // -----------------------------------------------------------------------------
11541 // Field       : IO_BANK0_PROC0_INTF1_GPIO15_EDGE_LOW
11542 #define IO_BANK0_PROC0_INTF1_GPIO15_EDGE_LOW_RESET  _u(0x0)
11543 #define IO_BANK0_PROC0_INTF1_GPIO15_EDGE_LOW_BITS   _u(0x40000000)
11544 #define IO_BANK0_PROC0_INTF1_GPIO15_EDGE_LOW_MSB    _u(30)
11545 #define IO_BANK0_PROC0_INTF1_GPIO15_EDGE_LOW_LSB    _u(30)
11546 #define IO_BANK0_PROC0_INTF1_GPIO15_EDGE_LOW_ACCESS "RW"
11547 // -----------------------------------------------------------------------------
11548 // Field       : IO_BANK0_PROC0_INTF1_GPIO15_LEVEL_HIGH
11549 #define IO_BANK0_PROC0_INTF1_GPIO15_LEVEL_HIGH_RESET  _u(0x0)
11550 #define IO_BANK0_PROC0_INTF1_GPIO15_LEVEL_HIGH_BITS   _u(0x20000000)
11551 #define IO_BANK0_PROC0_INTF1_GPIO15_LEVEL_HIGH_MSB    _u(29)
11552 #define IO_BANK0_PROC0_INTF1_GPIO15_LEVEL_HIGH_LSB    _u(29)
11553 #define IO_BANK0_PROC0_INTF1_GPIO15_LEVEL_HIGH_ACCESS "RW"
11554 // -----------------------------------------------------------------------------
11555 // Field       : IO_BANK0_PROC0_INTF1_GPIO15_LEVEL_LOW
11556 #define IO_BANK0_PROC0_INTF1_GPIO15_LEVEL_LOW_RESET  _u(0x0)
11557 #define IO_BANK0_PROC0_INTF1_GPIO15_LEVEL_LOW_BITS   _u(0x10000000)
11558 #define IO_BANK0_PROC0_INTF1_GPIO15_LEVEL_LOW_MSB    _u(28)
11559 #define IO_BANK0_PROC0_INTF1_GPIO15_LEVEL_LOW_LSB    _u(28)
11560 #define IO_BANK0_PROC0_INTF1_GPIO15_LEVEL_LOW_ACCESS "RW"
11561 // -----------------------------------------------------------------------------
11562 // Field       : IO_BANK0_PROC0_INTF1_GPIO14_EDGE_HIGH
11563 #define IO_BANK0_PROC0_INTF1_GPIO14_EDGE_HIGH_RESET  _u(0x0)
11564 #define IO_BANK0_PROC0_INTF1_GPIO14_EDGE_HIGH_BITS   _u(0x08000000)
11565 #define IO_BANK0_PROC0_INTF1_GPIO14_EDGE_HIGH_MSB    _u(27)
11566 #define IO_BANK0_PROC0_INTF1_GPIO14_EDGE_HIGH_LSB    _u(27)
11567 #define IO_BANK0_PROC0_INTF1_GPIO14_EDGE_HIGH_ACCESS "RW"
11568 // -----------------------------------------------------------------------------
11569 // Field       : IO_BANK0_PROC0_INTF1_GPIO14_EDGE_LOW
11570 #define IO_BANK0_PROC0_INTF1_GPIO14_EDGE_LOW_RESET  _u(0x0)
11571 #define IO_BANK0_PROC0_INTF1_GPIO14_EDGE_LOW_BITS   _u(0x04000000)
11572 #define IO_BANK0_PROC0_INTF1_GPIO14_EDGE_LOW_MSB    _u(26)
11573 #define IO_BANK0_PROC0_INTF1_GPIO14_EDGE_LOW_LSB    _u(26)
11574 #define IO_BANK0_PROC0_INTF1_GPIO14_EDGE_LOW_ACCESS "RW"
11575 // -----------------------------------------------------------------------------
11576 // Field       : IO_BANK0_PROC0_INTF1_GPIO14_LEVEL_HIGH
11577 #define IO_BANK0_PROC0_INTF1_GPIO14_LEVEL_HIGH_RESET  _u(0x0)
11578 #define IO_BANK0_PROC0_INTF1_GPIO14_LEVEL_HIGH_BITS   _u(0x02000000)
11579 #define IO_BANK0_PROC0_INTF1_GPIO14_LEVEL_HIGH_MSB    _u(25)
11580 #define IO_BANK0_PROC0_INTF1_GPIO14_LEVEL_HIGH_LSB    _u(25)
11581 #define IO_BANK0_PROC0_INTF1_GPIO14_LEVEL_HIGH_ACCESS "RW"
11582 // -----------------------------------------------------------------------------
11583 // Field       : IO_BANK0_PROC0_INTF1_GPIO14_LEVEL_LOW
11584 #define IO_BANK0_PROC0_INTF1_GPIO14_LEVEL_LOW_RESET  _u(0x0)
11585 #define IO_BANK0_PROC0_INTF1_GPIO14_LEVEL_LOW_BITS   _u(0x01000000)
11586 #define IO_BANK0_PROC0_INTF1_GPIO14_LEVEL_LOW_MSB    _u(24)
11587 #define IO_BANK0_PROC0_INTF1_GPIO14_LEVEL_LOW_LSB    _u(24)
11588 #define IO_BANK0_PROC0_INTF1_GPIO14_LEVEL_LOW_ACCESS "RW"
11589 // -----------------------------------------------------------------------------
11590 // Field       : IO_BANK0_PROC0_INTF1_GPIO13_EDGE_HIGH
11591 #define IO_BANK0_PROC0_INTF1_GPIO13_EDGE_HIGH_RESET  _u(0x0)
11592 #define IO_BANK0_PROC0_INTF1_GPIO13_EDGE_HIGH_BITS   _u(0x00800000)
11593 #define IO_BANK0_PROC0_INTF1_GPIO13_EDGE_HIGH_MSB    _u(23)
11594 #define IO_BANK0_PROC0_INTF1_GPIO13_EDGE_HIGH_LSB    _u(23)
11595 #define IO_BANK0_PROC0_INTF1_GPIO13_EDGE_HIGH_ACCESS "RW"
11596 // -----------------------------------------------------------------------------
11597 // Field       : IO_BANK0_PROC0_INTF1_GPIO13_EDGE_LOW
11598 #define IO_BANK0_PROC0_INTF1_GPIO13_EDGE_LOW_RESET  _u(0x0)
11599 #define IO_BANK0_PROC0_INTF1_GPIO13_EDGE_LOW_BITS   _u(0x00400000)
11600 #define IO_BANK0_PROC0_INTF1_GPIO13_EDGE_LOW_MSB    _u(22)
11601 #define IO_BANK0_PROC0_INTF1_GPIO13_EDGE_LOW_LSB    _u(22)
11602 #define IO_BANK0_PROC0_INTF1_GPIO13_EDGE_LOW_ACCESS "RW"
11603 // -----------------------------------------------------------------------------
11604 // Field       : IO_BANK0_PROC0_INTF1_GPIO13_LEVEL_HIGH
11605 #define IO_BANK0_PROC0_INTF1_GPIO13_LEVEL_HIGH_RESET  _u(0x0)
11606 #define IO_BANK0_PROC0_INTF1_GPIO13_LEVEL_HIGH_BITS   _u(0x00200000)
11607 #define IO_BANK0_PROC0_INTF1_GPIO13_LEVEL_HIGH_MSB    _u(21)
11608 #define IO_BANK0_PROC0_INTF1_GPIO13_LEVEL_HIGH_LSB    _u(21)
11609 #define IO_BANK0_PROC0_INTF1_GPIO13_LEVEL_HIGH_ACCESS "RW"
11610 // -----------------------------------------------------------------------------
11611 // Field       : IO_BANK0_PROC0_INTF1_GPIO13_LEVEL_LOW
11612 #define IO_BANK0_PROC0_INTF1_GPIO13_LEVEL_LOW_RESET  _u(0x0)
11613 #define IO_BANK0_PROC0_INTF1_GPIO13_LEVEL_LOW_BITS   _u(0x00100000)
11614 #define IO_BANK0_PROC0_INTF1_GPIO13_LEVEL_LOW_MSB    _u(20)
11615 #define IO_BANK0_PROC0_INTF1_GPIO13_LEVEL_LOW_LSB    _u(20)
11616 #define IO_BANK0_PROC0_INTF1_GPIO13_LEVEL_LOW_ACCESS "RW"
11617 // -----------------------------------------------------------------------------
11618 // Field       : IO_BANK0_PROC0_INTF1_GPIO12_EDGE_HIGH
11619 #define IO_BANK0_PROC0_INTF1_GPIO12_EDGE_HIGH_RESET  _u(0x0)
11620 #define IO_BANK0_PROC0_INTF1_GPIO12_EDGE_HIGH_BITS   _u(0x00080000)
11621 #define IO_BANK0_PROC0_INTF1_GPIO12_EDGE_HIGH_MSB    _u(19)
11622 #define IO_BANK0_PROC0_INTF1_GPIO12_EDGE_HIGH_LSB    _u(19)
11623 #define IO_BANK0_PROC0_INTF1_GPIO12_EDGE_HIGH_ACCESS "RW"
11624 // -----------------------------------------------------------------------------
11625 // Field       : IO_BANK0_PROC0_INTF1_GPIO12_EDGE_LOW
11626 #define IO_BANK0_PROC0_INTF1_GPIO12_EDGE_LOW_RESET  _u(0x0)
11627 #define IO_BANK0_PROC0_INTF1_GPIO12_EDGE_LOW_BITS   _u(0x00040000)
11628 #define IO_BANK0_PROC0_INTF1_GPIO12_EDGE_LOW_MSB    _u(18)
11629 #define IO_BANK0_PROC0_INTF1_GPIO12_EDGE_LOW_LSB    _u(18)
11630 #define IO_BANK0_PROC0_INTF1_GPIO12_EDGE_LOW_ACCESS "RW"
11631 // -----------------------------------------------------------------------------
11632 // Field       : IO_BANK0_PROC0_INTF1_GPIO12_LEVEL_HIGH
11633 #define IO_BANK0_PROC0_INTF1_GPIO12_LEVEL_HIGH_RESET  _u(0x0)
11634 #define IO_BANK0_PROC0_INTF1_GPIO12_LEVEL_HIGH_BITS   _u(0x00020000)
11635 #define IO_BANK0_PROC0_INTF1_GPIO12_LEVEL_HIGH_MSB    _u(17)
11636 #define IO_BANK0_PROC0_INTF1_GPIO12_LEVEL_HIGH_LSB    _u(17)
11637 #define IO_BANK0_PROC0_INTF1_GPIO12_LEVEL_HIGH_ACCESS "RW"
11638 // -----------------------------------------------------------------------------
11639 // Field       : IO_BANK0_PROC0_INTF1_GPIO12_LEVEL_LOW
11640 #define IO_BANK0_PROC0_INTF1_GPIO12_LEVEL_LOW_RESET  _u(0x0)
11641 #define IO_BANK0_PROC0_INTF1_GPIO12_LEVEL_LOW_BITS   _u(0x00010000)
11642 #define IO_BANK0_PROC0_INTF1_GPIO12_LEVEL_LOW_MSB    _u(16)
11643 #define IO_BANK0_PROC0_INTF1_GPIO12_LEVEL_LOW_LSB    _u(16)
11644 #define IO_BANK0_PROC0_INTF1_GPIO12_LEVEL_LOW_ACCESS "RW"
11645 // -----------------------------------------------------------------------------
11646 // Field       : IO_BANK0_PROC0_INTF1_GPIO11_EDGE_HIGH
11647 #define IO_BANK0_PROC0_INTF1_GPIO11_EDGE_HIGH_RESET  _u(0x0)
11648 #define IO_BANK0_PROC0_INTF1_GPIO11_EDGE_HIGH_BITS   _u(0x00008000)
11649 #define IO_BANK0_PROC0_INTF1_GPIO11_EDGE_HIGH_MSB    _u(15)
11650 #define IO_BANK0_PROC0_INTF1_GPIO11_EDGE_HIGH_LSB    _u(15)
11651 #define IO_BANK0_PROC0_INTF1_GPIO11_EDGE_HIGH_ACCESS "RW"
11652 // -----------------------------------------------------------------------------
11653 // Field       : IO_BANK0_PROC0_INTF1_GPIO11_EDGE_LOW
11654 #define IO_BANK0_PROC0_INTF1_GPIO11_EDGE_LOW_RESET  _u(0x0)
11655 #define IO_BANK0_PROC0_INTF1_GPIO11_EDGE_LOW_BITS   _u(0x00004000)
11656 #define IO_BANK0_PROC0_INTF1_GPIO11_EDGE_LOW_MSB    _u(14)
11657 #define IO_BANK0_PROC0_INTF1_GPIO11_EDGE_LOW_LSB    _u(14)
11658 #define IO_BANK0_PROC0_INTF1_GPIO11_EDGE_LOW_ACCESS "RW"
11659 // -----------------------------------------------------------------------------
11660 // Field       : IO_BANK0_PROC0_INTF1_GPIO11_LEVEL_HIGH
11661 #define IO_BANK0_PROC0_INTF1_GPIO11_LEVEL_HIGH_RESET  _u(0x0)
11662 #define IO_BANK0_PROC0_INTF1_GPIO11_LEVEL_HIGH_BITS   _u(0x00002000)
11663 #define IO_BANK0_PROC0_INTF1_GPIO11_LEVEL_HIGH_MSB    _u(13)
11664 #define IO_BANK0_PROC0_INTF1_GPIO11_LEVEL_HIGH_LSB    _u(13)
11665 #define IO_BANK0_PROC0_INTF1_GPIO11_LEVEL_HIGH_ACCESS "RW"
11666 // -----------------------------------------------------------------------------
11667 // Field       : IO_BANK0_PROC0_INTF1_GPIO11_LEVEL_LOW
11668 #define IO_BANK0_PROC0_INTF1_GPIO11_LEVEL_LOW_RESET  _u(0x0)
11669 #define IO_BANK0_PROC0_INTF1_GPIO11_LEVEL_LOW_BITS   _u(0x00001000)
11670 #define IO_BANK0_PROC0_INTF1_GPIO11_LEVEL_LOW_MSB    _u(12)
11671 #define IO_BANK0_PROC0_INTF1_GPIO11_LEVEL_LOW_LSB    _u(12)
11672 #define IO_BANK0_PROC0_INTF1_GPIO11_LEVEL_LOW_ACCESS "RW"
11673 // -----------------------------------------------------------------------------
11674 // Field       : IO_BANK0_PROC0_INTF1_GPIO10_EDGE_HIGH
11675 #define IO_BANK0_PROC0_INTF1_GPIO10_EDGE_HIGH_RESET  _u(0x0)
11676 #define IO_BANK0_PROC0_INTF1_GPIO10_EDGE_HIGH_BITS   _u(0x00000800)
11677 #define IO_BANK0_PROC0_INTF1_GPIO10_EDGE_HIGH_MSB    _u(11)
11678 #define IO_BANK0_PROC0_INTF1_GPIO10_EDGE_HIGH_LSB    _u(11)
11679 #define IO_BANK0_PROC0_INTF1_GPIO10_EDGE_HIGH_ACCESS "RW"
11680 // -----------------------------------------------------------------------------
11681 // Field       : IO_BANK0_PROC0_INTF1_GPIO10_EDGE_LOW
11682 #define IO_BANK0_PROC0_INTF1_GPIO10_EDGE_LOW_RESET  _u(0x0)
11683 #define IO_BANK0_PROC0_INTF1_GPIO10_EDGE_LOW_BITS   _u(0x00000400)
11684 #define IO_BANK0_PROC0_INTF1_GPIO10_EDGE_LOW_MSB    _u(10)
11685 #define IO_BANK0_PROC0_INTF1_GPIO10_EDGE_LOW_LSB    _u(10)
11686 #define IO_BANK0_PROC0_INTF1_GPIO10_EDGE_LOW_ACCESS "RW"
11687 // -----------------------------------------------------------------------------
11688 // Field       : IO_BANK0_PROC0_INTF1_GPIO10_LEVEL_HIGH
11689 #define IO_BANK0_PROC0_INTF1_GPIO10_LEVEL_HIGH_RESET  _u(0x0)
11690 #define IO_BANK0_PROC0_INTF1_GPIO10_LEVEL_HIGH_BITS   _u(0x00000200)
11691 #define IO_BANK0_PROC0_INTF1_GPIO10_LEVEL_HIGH_MSB    _u(9)
11692 #define IO_BANK0_PROC0_INTF1_GPIO10_LEVEL_HIGH_LSB    _u(9)
11693 #define IO_BANK0_PROC0_INTF1_GPIO10_LEVEL_HIGH_ACCESS "RW"
11694 // -----------------------------------------------------------------------------
11695 // Field       : IO_BANK0_PROC0_INTF1_GPIO10_LEVEL_LOW
11696 #define IO_BANK0_PROC0_INTF1_GPIO10_LEVEL_LOW_RESET  _u(0x0)
11697 #define IO_BANK0_PROC0_INTF1_GPIO10_LEVEL_LOW_BITS   _u(0x00000100)
11698 #define IO_BANK0_PROC0_INTF1_GPIO10_LEVEL_LOW_MSB    _u(8)
11699 #define IO_BANK0_PROC0_INTF1_GPIO10_LEVEL_LOW_LSB    _u(8)
11700 #define IO_BANK0_PROC0_INTF1_GPIO10_LEVEL_LOW_ACCESS "RW"
11701 // -----------------------------------------------------------------------------
11702 // Field       : IO_BANK0_PROC0_INTF1_GPIO9_EDGE_HIGH
11703 #define IO_BANK0_PROC0_INTF1_GPIO9_EDGE_HIGH_RESET  _u(0x0)
11704 #define IO_BANK0_PROC0_INTF1_GPIO9_EDGE_HIGH_BITS   _u(0x00000080)
11705 #define IO_BANK0_PROC0_INTF1_GPIO9_EDGE_HIGH_MSB    _u(7)
11706 #define IO_BANK0_PROC0_INTF1_GPIO9_EDGE_HIGH_LSB    _u(7)
11707 #define IO_BANK0_PROC0_INTF1_GPIO9_EDGE_HIGH_ACCESS "RW"
11708 // -----------------------------------------------------------------------------
11709 // Field       : IO_BANK0_PROC0_INTF1_GPIO9_EDGE_LOW
11710 #define IO_BANK0_PROC0_INTF1_GPIO9_EDGE_LOW_RESET  _u(0x0)
11711 #define IO_BANK0_PROC0_INTF1_GPIO9_EDGE_LOW_BITS   _u(0x00000040)
11712 #define IO_BANK0_PROC0_INTF1_GPIO9_EDGE_LOW_MSB    _u(6)
11713 #define IO_BANK0_PROC0_INTF1_GPIO9_EDGE_LOW_LSB    _u(6)
11714 #define IO_BANK0_PROC0_INTF1_GPIO9_EDGE_LOW_ACCESS "RW"
11715 // -----------------------------------------------------------------------------
11716 // Field       : IO_BANK0_PROC0_INTF1_GPIO9_LEVEL_HIGH
11717 #define IO_BANK0_PROC0_INTF1_GPIO9_LEVEL_HIGH_RESET  _u(0x0)
11718 #define IO_BANK0_PROC0_INTF1_GPIO9_LEVEL_HIGH_BITS   _u(0x00000020)
11719 #define IO_BANK0_PROC0_INTF1_GPIO9_LEVEL_HIGH_MSB    _u(5)
11720 #define IO_BANK0_PROC0_INTF1_GPIO9_LEVEL_HIGH_LSB    _u(5)
11721 #define IO_BANK0_PROC0_INTF1_GPIO9_LEVEL_HIGH_ACCESS "RW"
11722 // -----------------------------------------------------------------------------
11723 // Field       : IO_BANK0_PROC0_INTF1_GPIO9_LEVEL_LOW
11724 #define IO_BANK0_PROC0_INTF1_GPIO9_LEVEL_LOW_RESET  _u(0x0)
11725 #define IO_BANK0_PROC0_INTF1_GPIO9_LEVEL_LOW_BITS   _u(0x00000010)
11726 #define IO_BANK0_PROC0_INTF1_GPIO9_LEVEL_LOW_MSB    _u(4)
11727 #define IO_BANK0_PROC0_INTF1_GPIO9_LEVEL_LOW_LSB    _u(4)
11728 #define IO_BANK0_PROC0_INTF1_GPIO9_LEVEL_LOW_ACCESS "RW"
11729 // -----------------------------------------------------------------------------
11730 // Field       : IO_BANK0_PROC0_INTF1_GPIO8_EDGE_HIGH
11731 #define IO_BANK0_PROC0_INTF1_GPIO8_EDGE_HIGH_RESET  _u(0x0)
11732 #define IO_BANK0_PROC0_INTF1_GPIO8_EDGE_HIGH_BITS   _u(0x00000008)
11733 #define IO_BANK0_PROC0_INTF1_GPIO8_EDGE_HIGH_MSB    _u(3)
11734 #define IO_BANK0_PROC0_INTF1_GPIO8_EDGE_HIGH_LSB    _u(3)
11735 #define IO_BANK0_PROC0_INTF1_GPIO8_EDGE_HIGH_ACCESS "RW"
11736 // -----------------------------------------------------------------------------
11737 // Field       : IO_BANK0_PROC0_INTF1_GPIO8_EDGE_LOW
11738 #define IO_BANK0_PROC0_INTF1_GPIO8_EDGE_LOW_RESET  _u(0x0)
11739 #define IO_BANK0_PROC0_INTF1_GPIO8_EDGE_LOW_BITS   _u(0x00000004)
11740 #define IO_BANK0_PROC0_INTF1_GPIO8_EDGE_LOW_MSB    _u(2)
11741 #define IO_BANK0_PROC0_INTF1_GPIO8_EDGE_LOW_LSB    _u(2)
11742 #define IO_BANK0_PROC0_INTF1_GPIO8_EDGE_LOW_ACCESS "RW"
11743 // -----------------------------------------------------------------------------
11744 // Field       : IO_BANK0_PROC0_INTF1_GPIO8_LEVEL_HIGH
11745 #define IO_BANK0_PROC0_INTF1_GPIO8_LEVEL_HIGH_RESET  _u(0x0)
11746 #define IO_BANK0_PROC0_INTF1_GPIO8_LEVEL_HIGH_BITS   _u(0x00000002)
11747 #define IO_BANK0_PROC0_INTF1_GPIO8_LEVEL_HIGH_MSB    _u(1)
11748 #define IO_BANK0_PROC0_INTF1_GPIO8_LEVEL_HIGH_LSB    _u(1)
11749 #define IO_BANK0_PROC0_INTF1_GPIO8_LEVEL_HIGH_ACCESS "RW"
11750 // -----------------------------------------------------------------------------
11751 // Field       : IO_BANK0_PROC0_INTF1_GPIO8_LEVEL_LOW
11752 #define IO_BANK0_PROC0_INTF1_GPIO8_LEVEL_LOW_RESET  _u(0x0)
11753 #define IO_BANK0_PROC0_INTF1_GPIO8_LEVEL_LOW_BITS   _u(0x00000001)
11754 #define IO_BANK0_PROC0_INTF1_GPIO8_LEVEL_LOW_MSB    _u(0)
11755 #define IO_BANK0_PROC0_INTF1_GPIO8_LEVEL_LOW_LSB    _u(0)
11756 #define IO_BANK0_PROC0_INTF1_GPIO8_LEVEL_LOW_ACCESS "RW"
11757 // =============================================================================
11758 // Register    : IO_BANK0_PROC0_INTF2
11759 // Description : Interrupt Force for proc0
11760 #define IO_BANK0_PROC0_INTF2_OFFSET _u(0x00000268)
11761 #define IO_BANK0_PROC0_INTF2_BITS   _u(0xffffffff)
11762 #define IO_BANK0_PROC0_INTF2_RESET  _u(0x00000000)
11763 // -----------------------------------------------------------------------------
11764 // Field       : IO_BANK0_PROC0_INTF2_GPIO23_EDGE_HIGH
11765 #define IO_BANK0_PROC0_INTF2_GPIO23_EDGE_HIGH_RESET  _u(0x0)
11766 #define IO_BANK0_PROC0_INTF2_GPIO23_EDGE_HIGH_BITS   _u(0x80000000)
11767 #define IO_BANK0_PROC0_INTF2_GPIO23_EDGE_HIGH_MSB    _u(31)
11768 #define IO_BANK0_PROC0_INTF2_GPIO23_EDGE_HIGH_LSB    _u(31)
11769 #define IO_BANK0_PROC0_INTF2_GPIO23_EDGE_HIGH_ACCESS "RW"
11770 // -----------------------------------------------------------------------------
11771 // Field       : IO_BANK0_PROC0_INTF2_GPIO23_EDGE_LOW
11772 #define IO_BANK0_PROC0_INTF2_GPIO23_EDGE_LOW_RESET  _u(0x0)
11773 #define IO_BANK0_PROC0_INTF2_GPIO23_EDGE_LOW_BITS   _u(0x40000000)
11774 #define IO_BANK0_PROC0_INTF2_GPIO23_EDGE_LOW_MSB    _u(30)
11775 #define IO_BANK0_PROC0_INTF2_GPIO23_EDGE_LOW_LSB    _u(30)
11776 #define IO_BANK0_PROC0_INTF2_GPIO23_EDGE_LOW_ACCESS "RW"
11777 // -----------------------------------------------------------------------------
11778 // Field       : IO_BANK0_PROC0_INTF2_GPIO23_LEVEL_HIGH
11779 #define IO_BANK0_PROC0_INTF2_GPIO23_LEVEL_HIGH_RESET  _u(0x0)
11780 #define IO_BANK0_PROC0_INTF2_GPIO23_LEVEL_HIGH_BITS   _u(0x20000000)
11781 #define IO_BANK0_PROC0_INTF2_GPIO23_LEVEL_HIGH_MSB    _u(29)
11782 #define IO_BANK0_PROC0_INTF2_GPIO23_LEVEL_HIGH_LSB    _u(29)
11783 #define IO_BANK0_PROC0_INTF2_GPIO23_LEVEL_HIGH_ACCESS "RW"
11784 // -----------------------------------------------------------------------------
11785 // Field       : IO_BANK0_PROC0_INTF2_GPIO23_LEVEL_LOW
11786 #define IO_BANK0_PROC0_INTF2_GPIO23_LEVEL_LOW_RESET  _u(0x0)
11787 #define IO_BANK0_PROC0_INTF2_GPIO23_LEVEL_LOW_BITS   _u(0x10000000)
11788 #define IO_BANK0_PROC0_INTF2_GPIO23_LEVEL_LOW_MSB    _u(28)
11789 #define IO_BANK0_PROC0_INTF2_GPIO23_LEVEL_LOW_LSB    _u(28)
11790 #define IO_BANK0_PROC0_INTF2_GPIO23_LEVEL_LOW_ACCESS "RW"
11791 // -----------------------------------------------------------------------------
11792 // Field       : IO_BANK0_PROC0_INTF2_GPIO22_EDGE_HIGH
11793 #define IO_BANK0_PROC0_INTF2_GPIO22_EDGE_HIGH_RESET  _u(0x0)
11794 #define IO_BANK0_PROC0_INTF2_GPIO22_EDGE_HIGH_BITS   _u(0x08000000)
11795 #define IO_BANK0_PROC0_INTF2_GPIO22_EDGE_HIGH_MSB    _u(27)
11796 #define IO_BANK0_PROC0_INTF2_GPIO22_EDGE_HIGH_LSB    _u(27)
11797 #define IO_BANK0_PROC0_INTF2_GPIO22_EDGE_HIGH_ACCESS "RW"
11798 // -----------------------------------------------------------------------------
11799 // Field       : IO_BANK0_PROC0_INTF2_GPIO22_EDGE_LOW
11800 #define IO_BANK0_PROC0_INTF2_GPIO22_EDGE_LOW_RESET  _u(0x0)
11801 #define IO_BANK0_PROC0_INTF2_GPIO22_EDGE_LOW_BITS   _u(0x04000000)
11802 #define IO_BANK0_PROC0_INTF2_GPIO22_EDGE_LOW_MSB    _u(26)
11803 #define IO_BANK0_PROC0_INTF2_GPIO22_EDGE_LOW_LSB    _u(26)
11804 #define IO_BANK0_PROC0_INTF2_GPIO22_EDGE_LOW_ACCESS "RW"
11805 // -----------------------------------------------------------------------------
11806 // Field       : IO_BANK0_PROC0_INTF2_GPIO22_LEVEL_HIGH
11807 #define IO_BANK0_PROC0_INTF2_GPIO22_LEVEL_HIGH_RESET  _u(0x0)
11808 #define IO_BANK0_PROC0_INTF2_GPIO22_LEVEL_HIGH_BITS   _u(0x02000000)
11809 #define IO_BANK0_PROC0_INTF2_GPIO22_LEVEL_HIGH_MSB    _u(25)
11810 #define IO_BANK0_PROC0_INTF2_GPIO22_LEVEL_HIGH_LSB    _u(25)
11811 #define IO_BANK0_PROC0_INTF2_GPIO22_LEVEL_HIGH_ACCESS "RW"
11812 // -----------------------------------------------------------------------------
11813 // Field       : IO_BANK0_PROC0_INTF2_GPIO22_LEVEL_LOW
11814 #define IO_BANK0_PROC0_INTF2_GPIO22_LEVEL_LOW_RESET  _u(0x0)
11815 #define IO_BANK0_PROC0_INTF2_GPIO22_LEVEL_LOW_BITS   _u(0x01000000)
11816 #define IO_BANK0_PROC0_INTF2_GPIO22_LEVEL_LOW_MSB    _u(24)
11817 #define IO_BANK0_PROC0_INTF2_GPIO22_LEVEL_LOW_LSB    _u(24)
11818 #define IO_BANK0_PROC0_INTF2_GPIO22_LEVEL_LOW_ACCESS "RW"
11819 // -----------------------------------------------------------------------------
11820 // Field       : IO_BANK0_PROC0_INTF2_GPIO21_EDGE_HIGH
11821 #define IO_BANK0_PROC0_INTF2_GPIO21_EDGE_HIGH_RESET  _u(0x0)
11822 #define IO_BANK0_PROC0_INTF2_GPIO21_EDGE_HIGH_BITS   _u(0x00800000)
11823 #define IO_BANK0_PROC0_INTF2_GPIO21_EDGE_HIGH_MSB    _u(23)
11824 #define IO_BANK0_PROC0_INTF2_GPIO21_EDGE_HIGH_LSB    _u(23)
11825 #define IO_BANK0_PROC0_INTF2_GPIO21_EDGE_HIGH_ACCESS "RW"
11826 // -----------------------------------------------------------------------------
11827 // Field       : IO_BANK0_PROC0_INTF2_GPIO21_EDGE_LOW
11828 #define IO_BANK0_PROC0_INTF2_GPIO21_EDGE_LOW_RESET  _u(0x0)
11829 #define IO_BANK0_PROC0_INTF2_GPIO21_EDGE_LOW_BITS   _u(0x00400000)
11830 #define IO_BANK0_PROC0_INTF2_GPIO21_EDGE_LOW_MSB    _u(22)
11831 #define IO_BANK0_PROC0_INTF2_GPIO21_EDGE_LOW_LSB    _u(22)
11832 #define IO_BANK0_PROC0_INTF2_GPIO21_EDGE_LOW_ACCESS "RW"
11833 // -----------------------------------------------------------------------------
11834 // Field       : IO_BANK0_PROC0_INTF2_GPIO21_LEVEL_HIGH
11835 #define IO_BANK0_PROC0_INTF2_GPIO21_LEVEL_HIGH_RESET  _u(0x0)
11836 #define IO_BANK0_PROC0_INTF2_GPIO21_LEVEL_HIGH_BITS   _u(0x00200000)
11837 #define IO_BANK0_PROC0_INTF2_GPIO21_LEVEL_HIGH_MSB    _u(21)
11838 #define IO_BANK0_PROC0_INTF2_GPIO21_LEVEL_HIGH_LSB    _u(21)
11839 #define IO_BANK0_PROC0_INTF2_GPIO21_LEVEL_HIGH_ACCESS "RW"
11840 // -----------------------------------------------------------------------------
11841 // Field       : IO_BANK0_PROC0_INTF2_GPIO21_LEVEL_LOW
11842 #define IO_BANK0_PROC0_INTF2_GPIO21_LEVEL_LOW_RESET  _u(0x0)
11843 #define IO_BANK0_PROC0_INTF2_GPIO21_LEVEL_LOW_BITS   _u(0x00100000)
11844 #define IO_BANK0_PROC0_INTF2_GPIO21_LEVEL_LOW_MSB    _u(20)
11845 #define IO_BANK0_PROC0_INTF2_GPIO21_LEVEL_LOW_LSB    _u(20)
11846 #define IO_BANK0_PROC0_INTF2_GPIO21_LEVEL_LOW_ACCESS "RW"
11847 // -----------------------------------------------------------------------------
11848 // Field       : IO_BANK0_PROC0_INTF2_GPIO20_EDGE_HIGH
11849 #define IO_BANK0_PROC0_INTF2_GPIO20_EDGE_HIGH_RESET  _u(0x0)
11850 #define IO_BANK0_PROC0_INTF2_GPIO20_EDGE_HIGH_BITS   _u(0x00080000)
11851 #define IO_BANK0_PROC0_INTF2_GPIO20_EDGE_HIGH_MSB    _u(19)
11852 #define IO_BANK0_PROC0_INTF2_GPIO20_EDGE_HIGH_LSB    _u(19)
11853 #define IO_BANK0_PROC0_INTF2_GPIO20_EDGE_HIGH_ACCESS "RW"
11854 // -----------------------------------------------------------------------------
11855 // Field       : IO_BANK0_PROC0_INTF2_GPIO20_EDGE_LOW
11856 #define IO_BANK0_PROC0_INTF2_GPIO20_EDGE_LOW_RESET  _u(0x0)
11857 #define IO_BANK0_PROC0_INTF2_GPIO20_EDGE_LOW_BITS   _u(0x00040000)
11858 #define IO_BANK0_PROC0_INTF2_GPIO20_EDGE_LOW_MSB    _u(18)
11859 #define IO_BANK0_PROC0_INTF2_GPIO20_EDGE_LOW_LSB    _u(18)
11860 #define IO_BANK0_PROC0_INTF2_GPIO20_EDGE_LOW_ACCESS "RW"
11861 // -----------------------------------------------------------------------------
11862 // Field       : IO_BANK0_PROC0_INTF2_GPIO20_LEVEL_HIGH
11863 #define IO_BANK0_PROC0_INTF2_GPIO20_LEVEL_HIGH_RESET  _u(0x0)
11864 #define IO_BANK0_PROC0_INTF2_GPIO20_LEVEL_HIGH_BITS   _u(0x00020000)
11865 #define IO_BANK0_PROC0_INTF2_GPIO20_LEVEL_HIGH_MSB    _u(17)
11866 #define IO_BANK0_PROC0_INTF2_GPIO20_LEVEL_HIGH_LSB    _u(17)
11867 #define IO_BANK0_PROC0_INTF2_GPIO20_LEVEL_HIGH_ACCESS "RW"
11868 // -----------------------------------------------------------------------------
11869 // Field       : IO_BANK0_PROC0_INTF2_GPIO20_LEVEL_LOW
11870 #define IO_BANK0_PROC0_INTF2_GPIO20_LEVEL_LOW_RESET  _u(0x0)
11871 #define IO_BANK0_PROC0_INTF2_GPIO20_LEVEL_LOW_BITS   _u(0x00010000)
11872 #define IO_BANK0_PROC0_INTF2_GPIO20_LEVEL_LOW_MSB    _u(16)
11873 #define IO_BANK0_PROC0_INTF2_GPIO20_LEVEL_LOW_LSB    _u(16)
11874 #define IO_BANK0_PROC0_INTF2_GPIO20_LEVEL_LOW_ACCESS "RW"
11875 // -----------------------------------------------------------------------------
11876 // Field       : IO_BANK0_PROC0_INTF2_GPIO19_EDGE_HIGH
11877 #define IO_BANK0_PROC0_INTF2_GPIO19_EDGE_HIGH_RESET  _u(0x0)
11878 #define IO_BANK0_PROC0_INTF2_GPIO19_EDGE_HIGH_BITS   _u(0x00008000)
11879 #define IO_BANK0_PROC0_INTF2_GPIO19_EDGE_HIGH_MSB    _u(15)
11880 #define IO_BANK0_PROC0_INTF2_GPIO19_EDGE_HIGH_LSB    _u(15)
11881 #define IO_BANK0_PROC0_INTF2_GPIO19_EDGE_HIGH_ACCESS "RW"
11882 // -----------------------------------------------------------------------------
11883 // Field       : IO_BANK0_PROC0_INTF2_GPIO19_EDGE_LOW
11884 #define IO_BANK0_PROC0_INTF2_GPIO19_EDGE_LOW_RESET  _u(0x0)
11885 #define IO_BANK0_PROC0_INTF2_GPIO19_EDGE_LOW_BITS   _u(0x00004000)
11886 #define IO_BANK0_PROC0_INTF2_GPIO19_EDGE_LOW_MSB    _u(14)
11887 #define IO_BANK0_PROC0_INTF2_GPIO19_EDGE_LOW_LSB    _u(14)
11888 #define IO_BANK0_PROC0_INTF2_GPIO19_EDGE_LOW_ACCESS "RW"
11889 // -----------------------------------------------------------------------------
11890 // Field       : IO_BANK0_PROC0_INTF2_GPIO19_LEVEL_HIGH
11891 #define IO_BANK0_PROC0_INTF2_GPIO19_LEVEL_HIGH_RESET  _u(0x0)
11892 #define IO_BANK0_PROC0_INTF2_GPIO19_LEVEL_HIGH_BITS   _u(0x00002000)
11893 #define IO_BANK0_PROC0_INTF2_GPIO19_LEVEL_HIGH_MSB    _u(13)
11894 #define IO_BANK0_PROC0_INTF2_GPIO19_LEVEL_HIGH_LSB    _u(13)
11895 #define IO_BANK0_PROC0_INTF2_GPIO19_LEVEL_HIGH_ACCESS "RW"
11896 // -----------------------------------------------------------------------------
11897 // Field       : IO_BANK0_PROC0_INTF2_GPIO19_LEVEL_LOW
11898 #define IO_BANK0_PROC0_INTF2_GPIO19_LEVEL_LOW_RESET  _u(0x0)
11899 #define IO_BANK0_PROC0_INTF2_GPIO19_LEVEL_LOW_BITS   _u(0x00001000)
11900 #define IO_BANK0_PROC0_INTF2_GPIO19_LEVEL_LOW_MSB    _u(12)
11901 #define IO_BANK0_PROC0_INTF2_GPIO19_LEVEL_LOW_LSB    _u(12)
11902 #define IO_BANK0_PROC0_INTF2_GPIO19_LEVEL_LOW_ACCESS "RW"
11903 // -----------------------------------------------------------------------------
11904 // Field       : IO_BANK0_PROC0_INTF2_GPIO18_EDGE_HIGH
11905 #define IO_BANK0_PROC0_INTF2_GPIO18_EDGE_HIGH_RESET  _u(0x0)
11906 #define IO_BANK0_PROC0_INTF2_GPIO18_EDGE_HIGH_BITS   _u(0x00000800)
11907 #define IO_BANK0_PROC0_INTF2_GPIO18_EDGE_HIGH_MSB    _u(11)
11908 #define IO_BANK0_PROC0_INTF2_GPIO18_EDGE_HIGH_LSB    _u(11)
11909 #define IO_BANK0_PROC0_INTF2_GPIO18_EDGE_HIGH_ACCESS "RW"
11910 // -----------------------------------------------------------------------------
11911 // Field       : IO_BANK0_PROC0_INTF2_GPIO18_EDGE_LOW
11912 #define IO_BANK0_PROC0_INTF2_GPIO18_EDGE_LOW_RESET  _u(0x0)
11913 #define IO_BANK0_PROC0_INTF2_GPIO18_EDGE_LOW_BITS   _u(0x00000400)
11914 #define IO_BANK0_PROC0_INTF2_GPIO18_EDGE_LOW_MSB    _u(10)
11915 #define IO_BANK0_PROC0_INTF2_GPIO18_EDGE_LOW_LSB    _u(10)
11916 #define IO_BANK0_PROC0_INTF2_GPIO18_EDGE_LOW_ACCESS "RW"
11917 // -----------------------------------------------------------------------------
11918 // Field       : IO_BANK0_PROC0_INTF2_GPIO18_LEVEL_HIGH
11919 #define IO_BANK0_PROC0_INTF2_GPIO18_LEVEL_HIGH_RESET  _u(0x0)
11920 #define IO_BANK0_PROC0_INTF2_GPIO18_LEVEL_HIGH_BITS   _u(0x00000200)
11921 #define IO_BANK0_PROC0_INTF2_GPIO18_LEVEL_HIGH_MSB    _u(9)
11922 #define IO_BANK0_PROC0_INTF2_GPIO18_LEVEL_HIGH_LSB    _u(9)
11923 #define IO_BANK0_PROC0_INTF2_GPIO18_LEVEL_HIGH_ACCESS "RW"
11924 // -----------------------------------------------------------------------------
11925 // Field       : IO_BANK0_PROC0_INTF2_GPIO18_LEVEL_LOW
11926 #define IO_BANK0_PROC0_INTF2_GPIO18_LEVEL_LOW_RESET  _u(0x0)
11927 #define IO_BANK0_PROC0_INTF2_GPIO18_LEVEL_LOW_BITS   _u(0x00000100)
11928 #define IO_BANK0_PROC0_INTF2_GPIO18_LEVEL_LOW_MSB    _u(8)
11929 #define IO_BANK0_PROC0_INTF2_GPIO18_LEVEL_LOW_LSB    _u(8)
11930 #define IO_BANK0_PROC0_INTF2_GPIO18_LEVEL_LOW_ACCESS "RW"
11931 // -----------------------------------------------------------------------------
11932 // Field       : IO_BANK0_PROC0_INTF2_GPIO17_EDGE_HIGH
11933 #define IO_BANK0_PROC0_INTF2_GPIO17_EDGE_HIGH_RESET  _u(0x0)
11934 #define IO_BANK0_PROC0_INTF2_GPIO17_EDGE_HIGH_BITS   _u(0x00000080)
11935 #define IO_BANK0_PROC0_INTF2_GPIO17_EDGE_HIGH_MSB    _u(7)
11936 #define IO_BANK0_PROC0_INTF2_GPIO17_EDGE_HIGH_LSB    _u(7)
11937 #define IO_BANK0_PROC0_INTF2_GPIO17_EDGE_HIGH_ACCESS "RW"
11938 // -----------------------------------------------------------------------------
11939 // Field       : IO_BANK0_PROC0_INTF2_GPIO17_EDGE_LOW
11940 #define IO_BANK0_PROC0_INTF2_GPIO17_EDGE_LOW_RESET  _u(0x0)
11941 #define IO_BANK0_PROC0_INTF2_GPIO17_EDGE_LOW_BITS   _u(0x00000040)
11942 #define IO_BANK0_PROC0_INTF2_GPIO17_EDGE_LOW_MSB    _u(6)
11943 #define IO_BANK0_PROC0_INTF2_GPIO17_EDGE_LOW_LSB    _u(6)
11944 #define IO_BANK0_PROC0_INTF2_GPIO17_EDGE_LOW_ACCESS "RW"
11945 // -----------------------------------------------------------------------------
11946 // Field       : IO_BANK0_PROC0_INTF2_GPIO17_LEVEL_HIGH
11947 #define IO_BANK0_PROC0_INTF2_GPIO17_LEVEL_HIGH_RESET  _u(0x0)
11948 #define IO_BANK0_PROC0_INTF2_GPIO17_LEVEL_HIGH_BITS   _u(0x00000020)
11949 #define IO_BANK0_PROC0_INTF2_GPIO17_LEVEL_HIGH_MSB    _u(5)
11950 #define IO_BANK0_PROC0_INTF2_GPIO17_LEVEL_HIGH_LSB    _u(5)
11951 #define IO_BANK0_PROC0_INTF2_GPIO17_LEVEL_HIGH_ACCESS "RW"
11952 // -----------------------------------------------------------------------------
11953 // Field       : IO_BANK0_PROC0_INTF2_GPIO17_LEVEL_LOW
11954 #define IO_BANK0_PROC0_INTF2_GPIO17_LEVEL_LOW_RESET  _u(0x0)
11955 #define IO_BANK0_PROC0_INTF2_GPIO17_LEVEL_LOW_BITS   _u(0x00000010)
11956 #define IO_BANK0_PROC0_INTF2_GPIO17_LEVEL_LOW_MSB    _u(4)
11957 #define IO_BANK0_PROC0_INTF2_GPIO17_LEVEL_LOW_LSB    _u(4)
11958 #define IO_BANK0_PROC0_INTF2_GPIO17_LEVEL_LOW_ACCESS "RW"
11959 // -----------------------------------------------------------------------------
11960 // Field       : IO_BANK0_PROC0_INTF2_GPIO16_EDGE_HIGH
11961 #define IO_BANK0_PROC0_INTF2_GPIO16_EDGE_HIGH_RESET  _u(0x0)
11962 #define IO_BANK0_PROC0_INTF2_GPIO16_EDGE_HIGH_BITS   _u(0x00000008)
11963 #define IO_BANK0_PROC0_INTF2_GPIO16_EDGE_HIGH_MSB    _u(3)
11964 #define IO_BANK0_PROC0_INTF2_GPIO16_EDGE_HIGH_LSB    _u(3)
11965 #define IO_BANK0_PROC0_INTF2_GPIO16_EDGE_HIGH_ACCESS "RW"
11966 // -----------------------------------------------------------------------------
11967 // Field       : IO_BANK0_PROC0_INTF2_GPIO16_EDGE_LOW
11968 #define IO_BANK0_PROC0_INTF2_GPIO16_EDGE_LOW_RESET  _u(0x0)
11969 #define IO_BANK0_PROC0_INTF2_GPIO16_EDGE_LOW_BITS   _u(0x00000004)
11970 #define IO_BANK0_PROC0_INTF2_GPIO16_EDGE_LOW_MSB    _u(2)
11971 #define IO_BANK0_PROC0_INTF2_GPIO16_EDGE_LOW_LSB    _u(2)
11972 #define IO_BANK0_PROC0_INTF2_GPIO16_EDGE_LOW_ACCESS "RW"
11973 // -----------------------------------------------------------------------------
11974 // Field       : IO_BANK0_PROC0_INTF2_GPIO16_LEVEL_HIGH
11975 #define IO_BANK0_PROC0_INTF2_GPIO16_LEVEL_HIGH_RESET  _u(0x0)
11976 #define IO_BANK0_PROC0_INTF2_GPIO16_LEVEL_HIGH_BITS   _u(0x00000002)
11977 #define IO_BANK0_PROC0_INTF2_GPIO16_LEVEL_HIGH_MSB    _u(1)
11978 #define IO_BANK0_PROC0_INTF2_GPIO16_LEVEL_HIGH_LSB    _u(1)
11979 #define IO_BANK0_PROC0_INTF2_GPIO16_LEVEL_HIGH_ACCESS "RW"
11980 // -----------------------------------------------------------------------------
11981 // Field       : IO_BANK0_PROC0_INTF2_GPIO16_LEVEL_LOW
11982 #define IO_BANK0_PROC0_INTF2_GPIO16_LEVEL_LOW_RESET  _u(0x0)
11983 #define IO_BANK0_PROC0_INTF2_GPIO16_LEVEL_LOW_BITS   _u(0x00000001)
11984 #define IO_BANK0_PROC0_INTF2_GPIO16_LEVEL_LOW_MSB    _u(0)
11985 #define IO_BANK0_PROC0_INTF2_GPIO16_LEVEL_LOW_LSB    _u(0)
11986 #define IO_BANK0_PROC0_INTF2_GPIO16_LEVEL_LOW_ACCESS "RW"
11987 // =============================================================================
11988 // Register    : IO_BANK0_PROC0_INTF3
11989 // Description : Interrupt Force for proc0
11990 #define IO_BANK0_PROC0_INTF3_OFFSET _u(0x0000026c)
11991 #define IO_BANK0_PROC0_INTF3_BITS   _u(0xffffffff)
11992 #define IO_BANK0_PROC0_INTF3_RESET  _u(0x00000000)
11993 // -----------------------------------------------------------------------------
11994 // Field       : IO_BANK0_PROC0_INTF3_GPIO31_EDGE_HIGH
11995 #define IO_BANK0_PROC0_INTF3_GPIO31_EDGE_HIGH_RESET  _u(0x0)
11996 #define IO_BANK0_PROC0_INTF3_GPIO31_EDGE_HIGH_BITS   _u(0x80000000)
11997 #define IO_BANK0_PROC0_INTF3_GPIO31_EDGE_HIGH_MSB    _u(31)
11998 #define IO_BANK0_PROC0_INTF3_GPIO31_EDGE_HIGH_LSB    _u(31)
11999 #define IO_BANK0_PROC0_INTF3_GPIO31_EDGE_HIGH_ACCESS "RW"
12000 // -----------------------------------------------------------------------------
12001 // Field       : IO_BANK0_PROC0_INTF3_GPIO31_EDGE_LOW
12002 #define IO_BANK0_PROC0_INTF3_GPIO31_EDGE_LOW_RESET  _u(0x0)
12003 #define IO_BANK0_PROC0_INTF3_GPIO31_EDGE_LOW_BITS   _u(0x40000000)
12004 #define IO_BANK0_PROC0_INTF3_GPIO31_EDGE_LOW_MSB    _u(30)
12005 #define IO_BANK0_PROC0_INTF3_GPIO31_EDGE_LOW_LSB    _u(30)
12006 #define IO_BANK0_PROC0_INTF3_GPIO31_EDGE_LOW_ACCESS "RW"
12007 // -----------------------------------------------------------------------------
12008 // Field       : IO_BANK0_PROC0_INTF3_GPIO31_LEVEL_HIGH
12009 #define IO_BANK0_PROC0_INTF3_GPIO31_LEVEL_HIGH_RESET  _u(0x0)
12010 #define IO_BANK0_PROC0_INTF3_GPIO31_LEVEL_HIGH_BITS   _u(0x20000000)
12011 #define IO_BANK0_PROC0_INTF3_GPIO31_LEVEL_HIGH_MSB    _u(29)
12012 #define IO_BANK0_PROC0_INTF3_GPIO31_LEVEL_HIGH_LSB    _u(29)
12013 #define IO_BANK0_PROC0_INTF3_GPIO31_LEVEL_HIGH_ACCESS "RW"
12014 // -----------------------------------------------------------------------------
12015 // Field       : IO_BANK0_PROC0_INTF3_GPIO31_LEVEL_LOW
12016 #define IO_BANK0_PROC0_INTF3_GPIO31_LEVEL_LOW_RESET  _u(0x0)
12017 #define IO_BANK0_PROC0_INTF3_GPIO31_LEVEL_LOW_BITS   _u(0x10000000)
12018 #define IO_BANK0_PROC0_INTF3_GPIO31_LEVEL_LOW_MSB    _u(28)
12019 #define IO_BANK0_PROC0_INTF3_GPIO31_LEVEL_LOW_LSB    _u(28)
12020 #define IO_BANK0_PROC0_INTF3_GPIO31_LEVEL_LOW_ACCESS "RW"
12021 // -----------------------------------------------------------------------------
12022 // Field       : IO_BANK0_PROC0_INTF3_GPIO30_EDGE_HIGH
12023 #define IO_BANK0_PROC0_INTF3_GPIO30_EDGE_HIGH_RESET  _u(0x0)
12024 #define IO_BANK0_PROC0_INTF3_GPIO30_EDGE_HIGH_BITS   _u(0x08000000)
12025 #define IO_BANK0_PROC0_INTF3_GPIO30_EDGE_HIGH_MSB    _u(27)
12026 #define IO_BANK0_PROC0_INTF3_GPIO30_EDGE_HIGH_LSB    _u(27)
12027 #define IO_BANK0_PROC0_INTF3_GPIO30_EDGE_HIGH_ACCESS "RW"
12028 // -----------------------------------------------------------------------------
12029 // Field       : IO_BANK0_PROC0_INTF3_GPIO30_EDGE_LOW
12030 #define IO_BANK0_PROC0_INTF3_GPIO30_EDGE_LOW_RESET  _u(0x0)
12031 #define IO_BANK0_PROC0_INTF3_GPIO30_EDGE_LOW_BITS   _u(0x04000000)
12032 #define IO_BANK0_PROC0_INTF3_GPIO30_EDGE_LOW_MSB    _u(26)
12033 #define IO_BANK0_PROC0_INTF3_GPIO30_EDGE_LOW_LSB    _u(26)
12034 #define IO_BANK0_PROC0_INTF3_GPIO30_EDGE_LOW_ACCESS "RW"
12035 // -----------------------------------------------------------------------------
12036 // Field       : IO_BANK0_PROC0_INTF3_GPIO30_LEVEL_HIGH
12037 #define IO_BANK0_PROC0_INTF3_GPIO30_LEVEL_HIGH_RESET  _u(0x0)
12038 #define IO_BANK0_PROC0_INTF3_GPIO30_LEVEL_HIGH_BITS   _u(0x02000000)
12039 #define IO_BANK0_PROC0_INTF3_GPIO30_LEVEL_HIGH_MSB    _u(25)
12040 #define IO_BANK0_PROC0_INTF3_GPIO30_LEVEL_HIGH_LSB    _u(25)
12041 #define IO_BANK0_PROC0_INTF3_GPIO30_LEVEL_HIGH_ACCESS "RW"
12042 // -----------------------------------------------------------------------------
12043 // Field       : IO_BANK0_PROC0_INTF3_GPIO30_LEVEL_LOW
12044 #define IO_BANK0_PROC0_INTF3_GPIO30_LEVEL_LOW_RESET  _u(0x0)
12045 #define IO_BANK0_PROC0_INTF3_GPIO30_LEVEL_LOW_BITS   _u(0x01000000)
12046 #define IO_BANK0_PROC0_INTF3_GPIO30_LEVEL_LOW_MSB    _u(24)
12047 #define IO_BANK0_PROC0_INTF3_GPIO30_LEVEL_LOW_LSB    _u(24)
12048 #define IO_BANK0_PROC0_INTF3_GPIO30_LEVEL_LOW_ACCESS "RW"
12049 // -----------------------------------------------------------------------------
12050 // Field       : IO_BANK0_PROC0_INTF3_GPIO29_EDGE_HIGH
12051 #define IO_BANK0_PROC0_INTF3_GPIO29_EDGE_HIGH_RESET  _u(0x0)
12052 #define IO_BANK0_PROC0_INTF3_GPIO29_EDGE_HIGH_BITS   _u(0x00800000)
12053 #define IO_BANK0_PROC0_INTF3_GPIO29_EDGE_HIGH_MSB    _u(23)
12054 #define IO_BANK0_PROC0_INTF3_GPIO29_EDGE_HIGH_LSB    _u(23)
12055 #define IO_BANK0_PROC0_INTF3_GPIO29_EDGE_HIGH_ACCESS "RW"
12056 // -----------------------------------------------------------------------------
12057 // Field       : IO_BANK0_PROC0_INTF3_GPIO29_EDGE_LOW
12058 #define IO_BANK0_PROC0_INTF3_GPIO29_EDGE_LOW_RESET  _u(0x0)
12059 #define IO_BANK0_PROC0_INTF3_GPIO29_EDGE_LOW_BITS   _u(0x00400000)
12060 #define IO_BANK0_PROC0_INTF3_GPIO29_EDGE_LOW_MSB    _u(22)
12061 #define IO_BANK0_PROC0_INTF3_GPIO29_EDGE_LOW_LSB    _u(22)
12062 #define IO_BANK0_PROC0_INTF3_GPIO29_EDGE_LOW_ACCESS "RW"
12063 // -----------------------------------------------------------------------------
12064 // Field       : IO_BANK0_PROC0_INTF3_GPIO29_LEVEL_HIGH
12065 #define IO_BANK0_PROC0_INTF3_GPIO29_LEVEL_HIGH_RESET  _u(0x0)
12066 #define IO_BANK0_PROC0_INTF3_GPIO29_LEVEL_HIGH_BITS   _u(0x00200000)
12067 #define IO_BANK0_PROC0_INTF3_GPIO29_LEVEL_HIGH_MSB    _u(21)
12068 #define IO_BANK0_PROC0_INTF3_GPIO29_LEVEL_HIGH_LSB    _u(21)
12069 #define IO_BANK0_PROC0_INTF3_GPIO29_LEVEL_HIGH_ACCESS "RW"
12070 // -----------------------------------------------------------------------------
12071 // Field       : IO_BANK0_PROC0_INTF3_GPIO29_LEVEL_LOW
12072 #define IO_BANK0_PROC0_INTF3_GPIO29_LEVEL_LOW_RESET  _u(0x0)
12073 #define IO_BANK0_PROC0_INTF3_GPIO29_LEVEL_LOW_BITS   _u(0x00100000)
12074 #define IO_BANK0_PROC0_INTF3_GPIO29_LEVEL_LOW_MSB    _u(20)
12075 #define IO_BANK0_PROC0_INTF3_GPIO29_LEVEL_LOW_LSB    _u(20)
12076 #define IO_BANK0_PROC0_INTF3_GPIO29_LEVEL_LOW_ACCESS "RW"
12077 // -----------------------------------------------------------------------------
12078 // Field       : IO_BANK0_PROC0_INTF3_GPIO28_EDGE_HIGH
12079 #define IO_BANK0_PROC0_INTF3_GPIO28_EDGE_HIGH_RESET  _u(0x0)
12080 #define IO_BANK0_PROC0_INTF3_GPIO28_EDGE_HIGH_BITS   _u(0x00080000)
12081 #define IO_BANK0_PROC0_INTF3_GPIO28_EDGE_HIGH_MSB    _u(19)
12082 #define IO_BANK0_PROC0_INTF3_GPIO28_EDGE_HIGH_LSB    _u(19)
12083 #define IO_BANK0_PROC0_INTF3_GPIO28_EDGE_HIGH_ACCESS "RW"
12084 // -----------------------------------------------------------------------------
12085 // Field       : IO_BANK0_PROC0_INTF3_GPIO28_EDGE_LOW
12086 #define IO_BANK0_PROC0_INTF3_GPIO28_EDGE_LOW_RESET  _u(0x0)
12087 #define IO_BANK0_PROC0_INTF3_GPIO28_EDGE_LOW_BITS   _u(0x00040000)
12088 #define IO_BANK0_PROC0_INTF3_GPIO28_EDGE_LOW_MSB    _u(18)
12089 #define IO_BANK0_PROC0_INTF3_GPIO28_EDGE_LOW_LSB    _u(18)
12090 #define IO_BANK0_PROC0_INTF3_GPIO28_EDGE_LOW_ACCESS "RW"
12091 // -----------------------------------------------------------------------------
12092 // Field       : IO_BANK0_PROC0_INTF3_GPIO28_LEVEL_HIGH
12093 #define IO_BANK0_PROC0_INTF3_GPIO28_LEVEL_HIGH_RESET  _u(0x0)
12094 #define IO_BANK0_PROC0_INTF3_GPIO28_LEVEL_HIGH_BITS   _u(0x00020000)
12095 #define IO_BANK0_PROC0_INTF3_GPIO28_LEVEL_HIGH_MSB    _u(17)
12096 #define IO_BANK0_PROC0_INTF3_GPIO28_LEVEL_HIGH_LSB    _u(17)
12097 #define IO_BANK0_PROC0_INTF3_GPIO28_LEVEL_HIGH_ACCESS "RW"
12098 // -----------------------------------------------------------------------------
12099 // Field       : IO_BANK0_PROC0_INTF3_GPIO28_LEVEL_LOW
12100 #define IO_BANK0_PROC0_INTF3_GPIO28_LEVEL_LOW_RESET  _u(0x0)
12101 #define IO_BANK0_PROC0_INTF3_GPIO28_LEVEL_LOW_BITS   _u(0x00010000)
12102 #define IO_BANK0_PROC0_INTF3_GPIO28_LEVEL_LOW_MSB    _u(16)
12103 #define IO_BANK0_PROC0_INTF3_GPIO28_LEVEL_LOW_LSB    _u(16)
12104 #define IO_BANK0_PROC0_INTF3_GPIO28_LEVEL_LOW_ACCESS "RW"
12105 // -----------------------------------------------------------------------------
12106 // Field       : IO_BANK0_PROC0_INTF3_GPIO27_EDGE_HIGH
12107 #define IO_BANK0_PROC0_INTF3_GPIO27_EDGE_HIGH_RESET  _u(0x0)
12108 #define IO_BANK0_PROC0_INTF3_GPIO27_EDGE_HIGH_BITS   _u(0x00008000)
12109 #define IO_BANK0_PROC0_INTF3_GPIO27_EDGE_HIGH_MSB    _u(15)
12110 #define IO_BANK0_PROC0_INTF3_GPIO27_EDGE_HIGH_LSB    _u(15)
12111 #define IO_BANK0_PROC0_INTF3_GPIO27_EDGE_HIGH_ACCESS "RW"
12112 // -----------------------------------------------------------------------------
12113 // Field       : IO_BANK0_PROC0_INTF3_GPIO27_EDGE_LOW
12114 #define IO_BANK0_PROC0_INTF3_GPIO27_EDGE_LOW_RESET  _u(0x0)
12115 #define IO_BANK0_PROC0_INTF3_GPIO27_EDGE_LOW_BITS   _u(0x00004000)
12116 #define IO_BANK0_PROC0_INTF3_GPIO27_EDGE_LOW_MSB    _u(14)
12117 #define IO_BANK0_PROC0_INTF3_GPIO27_EDGE_LOW_LSB    _u(14)
12118 #define IO_BANK0_PROC0_INTF3_GPIO27_EDGE_LOW_ACCESS "RW"
12119 // -----------------------------------------------------------------------------
12120 // Field       : IO_BANK0_PROC0_INTF3_GPIO27_LEVEL_HIGH
12121 #define IO_BANK0_PROC0_INTF3_GPIO27_LEVEL_HIGH_RESET  _u(0x0)
12122 #define IO_BANK0_PROC0_INTF3_GPIO27_LEVEL_HIGH_BITS   _u(0x00002000)
12123 #define IO_BANK0_PROC0_INTF3_GPIO27_LEVEL_HIGH_MSB    _u(13)
12124 #define IO_BANK0_PROC0_INTF3_GPIO27_LEVEL_HIGH_LSB    _u(13)
12125 #define IO_BANK0_PROC0_INTF3_GPIO27_LEVEL_HIGH_ACCESS "RW"
12126 // -----------------------------------------------------------------------------
12127 // Field       : IO_BANK0_PROC0_INTF3_GPIO27_LEVEL_LOW
12128 #define IO_BANK0_PROC0_INTF3_GPIO27_LEVEL_LOW_RESET  _u(0x0)
12129 #define IO_BANK0_PROC0_INTF3_GPIO27_LEVEL_LOW_BITS   _u(0x00001000)
12130 #define IO_BANK0_PROC0_INTF3_GPIO27_LEVEL_LOW_MSB    _u(12)
12131 #define IO_BANK0_PROC0_INTF3_GPIO27_LEVEL_LOW_LSB    _u(12)
12132 #define IO_BANK0_PROC0_INTF3_GPIO27_LEVEL_LOW_ACCESS "RW"
12133 // -----------------------------------------------------------------------------
12134 // Field       : IO_BANK0_PROC0_INTF3_GPIO26_EDGE_HIGH
12135 #define IO_BANK0_PROC0_INTF3_GPIO26_EDGE_HIGH_RESET  _u(0x0)
12136 #define IO_BANK0_PROC0_INTF3_GPIO26_EDGE_HIGH_BITS   _u(0x00000800)
12137 #define IO_BANK0_PROC0_INTF3_GPIO26_EDGE_HIGH_MSB    _u(11)
12138 #define IO_BANK0_PROC0_INTF3_GPIO26_EDGE_HIGH_LSB    _u(11)
12139 #define IO_BANK0_PROC0_INTF3_GPIO26_EDGE_HIGH_ACCESS "RW"
12140 // -----------------------------------------------------------------------------
12141 // Field       : IO_BANK0_PROC0_INTF3_GPIO26_EDGE_LOW
12142 #define IO_BANK0_PROC0_INTF3_GPIO26_EDGE_LOW_RESET  _u(0x0)
12143 #define IO_BANK0_PROC0_INTF3_GPIO26_EDGE_LOW_BITS   _u(0x00000400)
12144 #define IO_BANK0_PROC0_INTF3_GPIO26_EDGE_LOW_MSB    _u(10)
12145 #define IO_BANK0_PROC0_INTF3_GPIO26_EDGE_LOW_LSB    _u(10)
12146 #define IO_BANK0_PROC0_INTF3_GPIO26_EDGE_LOW_ACCESS "RW"
12147 // -----------------------------------------------------------------------------
12148 // Field       : IO_BANK0_PROC0_INTF3_GPIO26_LEVEL_HIGH
12149 #define IO_BANK0_PROC0_INTF3_GPIO26_LEVEL_HIGH_RESET  _u(0x0)
12150 #define IO_BANK0_PROC0_INTF3_GPIO26_LEVEL_HIGH_BITS   _u(0x00000200)
12151 #define IO_BANK0_PROC0_INTF3_GPIO26_LEVEL_HIGH_MSB    _u(9)
12152 #define IO_BANK0_PROC0_INTF3_GPIO26_LEVEL_HIGH_LSB    _u(9)
12153 #define IO_BANK0_PROC0_INTF3_GPIO26_LEVEL_HIGH_ACCESS "RW"
12154 // -----------------------------------------------------------------------------
12155 // Field       : IO_BANK0_PROC0_INTF3_GPIO26_LEVEL_LOW
12156 #define IO_BANK0_PROC0_INTF3_GPIO26_LEVEL_LOW_RESET  _u(0x0)
12157 #define IO_BANK0_PROC0_INTF3_GPIO26_LEVEL_LOW_BITS   _u(0x00000100)
12158 #define IO_BANK0_PROC0_INTF3_GPIO26_LEVEL_LOW_MSB    _u(8)
12159 #define IO_BANK0_PROC0_INTF3_GPIO26_LEVEL_LOW_LSB    _u(8)
12160 #define IO_BANK0_PROC0_INTF3_GPIO26_LEVEL_LOW_ACCESS "RW"
12161 // -----------------------------------------------------------------------------
12162 // Field       : IO_BANK0_PROC0_INTF3_GPIO25_EDGE_HIGH
12163 #define IO_BANK0_PROC0_INTF3_GPIO25_EDGE_HIGH_RESET  _u(0x0)
12164 #define IO_BANK0_PROC0_INTF3_GPIO25_EDGE_HIGH_BITS   _u(0x00000080)
12165 #define IO_BANK0_PROC0_INTF3_GPIO25_EDGE_HIGH_MSB    _u(7)
12166 #define IO_BANK0_PROC0_INTF3_GPIO25_EDGE_HIGH_LSB    _u(7)
12167 #define IO_BANK0_PROC0_INTF3_GPIO25_EDGE_HIGH_ACCESS "RW"
12168 // -----------------------------------------------------------------------------
12169 // Field       : IO_BANK0_PROC0_INTF3_GPIO25_EDGE_LOW
12170 #define IO_BANK0_PROC0_INTF3_GPIO25_EDGE_LOW_RESET  _u(0x0)
12171 #define IO_BANK0_PROC0_INTF3_GPIO25_EDGE_LOW_BITS   _u(0x00000040)
12172 #define IO_BANK0_PROC0_INTF3_GPIO25_EDGE_LOW_MSB    _u(6)
12173 #define IO_BANK0_PROC0_INTF3_GPIO25_EDGE_LOW_LSB    _u(6)
12174 #define IO_BANK0_PROC0_INTF3_GPIO25_EDGE_LOW_ACCESS "RW"
12175 // -----------------------------------------------------------------------------
12176 // Field       : IO_BANK0_PROC0_INTF3_GPIO25_LEVEL_HIGH
12177 #define IO_BANK0_PROC0_INTF3_GPIO25_LEVEL_HIGH_RESET  _u(0x0)
12178 #define IO_BANK0_PROC0_INTF3_GPIO25_LEVEL_HIGH_BITS   _u(0x00000020)
12179 #define IO_BANK0_PROC0_INTF3_GPIO25_LEVEL_HIGH_MSB    _u(5)
12180 #define IO_BANK0_PROC0_INTF3_GPIO25_LEVEL_HIGH_LSB    _u(5)
12181 #define IO_BANK0_PROC0_INTF3_GPIO25_LEVEL_HIGH_ACCESS "RW"
12182 // -----------------------------------------------------------------------------
12183 // Field       : IO_BANK0_PROC0_INTF3_GPIO25_LEVEL_LOW
12184 #define IO_BANK0_PROC0_INTF3_GPIO25_LEVEL_LOW_RESET  _u(0x0)
12185 #define IO_BANK0_PROC0_INTF3_GPIO25_LEVEL_LOW_BITS   _u(0x00000010)
12186 #define IO_BANK0_PROC0_INTF3_GPIO25_LEVEL_LOW_MSB    _u(4)
12187 #define IO_BANK0_PROC0_INTF3_GPIO25_LEVEL_LOW_LSB    _u(4)
12188 #define IO_BANK0_PROC0_INTF3_GPIO25_LEVEL_LOW_ACCESS "RW"
12189 // -----------------------------------------------------------------------------
12190 // Field       : IO_BANK0_PROC0_INTF3_GPIO24_EDGE_HIGH
12191 #define IO_BANK0_PROC0_INTF3_GPIO24_EDGE_HIGH_RESET  _u(0x0)
12192 #define IO_BANK0_PROC0_INTF3_GPIO24_EDGE_HIGH_BITS   _u(0x00000008)
12193 #define IO_BANK0_PROC0_INTF3_GPIO24_EDGE_HIGH_MSB    _u(3)
12194 #define IO_BANK0_PROC0_INTF3_GPIO24_EDGE_HIGH_LSB    _u(3)
12195 #define IO_BANK0_PROC0_INTF3_GPIO24_EDGE_HIGH_ACCESS "RW"
12196 // -----------------------------------------------------------------------------
12197 // Field       : IO_BANK0_PROC0_INTF3_GPIO24_EDGE_LOW
12198 #define IO_BANK0_PROC0_INTF3_GPIO24_EDGE_LOW_RESET  _u(0x0)
12199 #define IO_BANK0_PROC0_INTF3_GPIO24_EDGE_LOW_BITS   _u(0x00000004)
12200 #define IO_BANK0_PROC0_INTF3_GPIO24_EDGE_LOW_MSB    _u(2)
12201 #define IO_BANK0_PROC0_INTF3_GPIO24_EDGE_LOW_LSB    _u(2)
12202 #define IO_BANK0_PROC0_INTF3_GPIO24_EDGE_LOW_ACCESS "RW"
12203 // -----------------------------------------------------------------------------
12204 // Field       : IO_BANK0_PROC0_INTF3_GPIO24_LEVEL_HIGH
12205 #define IO_BANK0_PROC0_INTF3_GPIO24_LEVEL_HIGH_RESET  _u(0x0)
12206 #define IO_BANK0_PROC0_INTF3_GPIO24_LEVEL_HIGH_BITS   _u(0x00000002)
12207 #define IO_BANK0_PROC0_INTF3_GPIO24_LEVEL_HIGH_MSB    _u(1)
12208 #define IO_BANK0_PROC0_INTF3_GPIO24_LEVEL_HIGH_LSB    _u(1)
12209 #define IO_BANK0_PROC0_INTF3_GPIO24_LEVEL_HIGH_ACCESS "RW"
12210 // -----------------------------------------------------------------------------
12211 // Field       : IO_BANK0_PROC0_INTF3_GPIO24_LEVEL_LOW
12212 #define IO_BANK0_PROC0_INTF3_GPIO24_LEVEL_LOW_RESET  _u(0x0)
12213 #define IO_BANK0_PROC0_INTF3_GPIO24_LEVEL_LOW_BITS   _u(0x00000001)
12214 #define IO_BANK0_PROC0_INTF3_GPIO24_LEVEL_LOW_MSB    _u(0)
12215 #define IO_BANK0_PROC0_INTF3_GPIO24_LEVEL_LOW_LSB    _u(0)
12216 #define IO_BANK0_PROC0_INTF3_GPIO24_LEVEL_LOW_ACCESS "RW"
12217 // =============================================================================
12218 // Register    : IO_BANK0_PROC0_INTF4
12219 // Description : Interrupt Force for proc0
12220 #define IO_BANK0_PROC0_INTF4_OFFSET _u(0x00000270)
12221 #define IO_BANK0_PROC0_INTF4_BITS   _u(0xffffffff)
12222 #define IO_BANK0_PROC0_INTF4_RESET  _u(0x00000000)
12223 // -----------------------------------------------------------------------------
12224 // Field       : IO_BANK0_PROC0_INTF4_GPIO39_EDGE_HIGH
12225 #define IO_BANK0_PROC0_INTF4_GPIO39_EDGE_HIGH_RESET  _u(0x0)
12226 #define IO_BANK0_PROC0_INTF4_GPIO39_EDGE_HIGH_BITS   _u(0x80000000)
12227 #define IO_BANK0_PROC0_INTF4_GPIO39_EDGE_HIGH_MSB    _u(31)
12228 #define IO_BANK0_PROC0_INTF4_GPIO39_EDGE_HIGH_LSB    _u(31)
12229 #define IO_BANK0_PROC0_INTF4_GPIO39_EDGE_HIGH_ACCESS "RW"
12230 // -----------------------------------------------------------------------------
12231 // Field       : IO_BANK0_PROC0_INTF4_GPIO39_EDGE_LOW
12232 #define IO_BANK0_PROC0_INTF4_GPIO39_EDGE_LOW_RESET  _u(0x0)
12233 #define IO_BANK0_PROC0_INTF4_GPIO39_EDGE_LOW_BITS   _u(0x40000000)
12234 #define IO_BANK0_PROC0_INTF4_GPIO39_EDGE_LOW_MSB    _u(30)
12235 #define IO_BANK0_PROC0_INTF4_GPIO39_EDGE_LOW_LSB    _u(30)
12236 #define IO_BANK0_PROC0_INTF4_GPIO39_EDGE_LOW_ACCESS "RW"
12237 // -----------------------------------------------------------------------------
12238 // Field       : IO_BANK0_PROC0_INTF4_GPIO39_LEVEL_HIGH
12239 #define IO_BANK0_PROC0_INTF4_GPIO39_LEVEL_HIGH_RESET  _u(0x0)
12240 #define IO_BANK0_PROC0_INTF4_GPIO39_LEVEL_HIGH_BITS   _u(0x20000000)
12241 #define IO_BANK0_PROC0_INTF4_GPIO39_LEVEL_HIGH_MSB    _u(29)
12242 #define IO_BANK0_PROC0_INTF4_GPIO39_LEVEL_HIGH_LSB    _u(29)
12243 #define IO_BANK0_PROC0_INTF4_GPIO39_LEVEL_HIGH_ACCESS "RW"
12244 // -----------------------------------------------------------------------------
12245 // Field       : IO_BANK0_PROC0_INTF4_GPIO39_LEVEL_LOW
12246 #define IO_BANK0_PROC0_INTF4_GPIO39_LEVEL_LOW_RESET  _u(0x0)
12247 #define IO_BANK0_PROC0_INTF4_GPIO39_LEVEL_LOW_BITS   _u(0x10000000)
12248 #define IO_BANK0_PROC0_INTF4_GPIO39_LEVEL_LOW_MSB    _u(28)
12249 #define IO_BANK0_PROC0_INTF4_GPIO39_LEVEL_LOW_LSB    _u(28)
12250 #define IO_BANK0_PROC0_INTF4_GPIO39_LEVEL_LOW_ACCESS "RW"
12251 // -----------------------------------------------------------------------------
12252 // Field       : IO_BANK0_PROC0_INTF4_GPIO38_EDGE_HIGH
12253 #define IO_BANK0_PROC0_INTF4_GPIO38_EDGE_HIGH_RESET  _u(0x0)
12254 #define IO_BANK0_PROC0_INTF4_GPIO38_EDGE_HIGH_BITS   _u(0x08000000)
12255 #define IO_BANK0_PROC0_INTF4_GPIO38_EDGE_HIGH_MSB    _u(27)
12256 #define IO_BANK0_PROC0_INTF4_GPIO38_EDGE_HIGH_LSB    _u(27)
12257 #define IO_BANK0_PROC0_INTF4_GPIO38_EDGE_HIGH_ACCESS "RW"
12258 // -----------------------------------------------------------------------------
12259 // Field       : IO_BANK0_PROC0_INTF4_GPIO38_EDGE_LOW
12260 #define IO_BANK0_PROC0_INTF4_GPIO38_EDGE_LOW_RESET  _u(0x0)
12261 #define IO_BANK0_PROC0_INTF4_GPIO38_EDGE_LOW_BITS   _u(0x04000000)
12262 #define IO_BANK0_PROC0_INTF4_GPIO38_EDGE_LOW_MSB    _u(26)
12263 #define IO_BANK0_PROC0_INTF4_GPIO38_EDGE_LOW_LSB    _u(26)
12264 #define IO_BANK0_PROC0_INTF4_GPIO38_EDGE_LOW_ACCESS "RW"
12265 // -----------------------------------------------------------------------------
12266 // Field       : IO_BANK0_PROC0_INTF4_GPIO38_LEVEL_HIGH
12267 #define IO_BANK0_PROC0_INTF4_GPIO38_LEVEL_HIGH_RESET  _u(0x0)
12268 #define IO_BANK0_PROC0_INTF4_GPIO38_LEVEL_HIGH_BITS   _u(0x02000000)
12269 #define IO_BANK0_PROC0_INTF4_GPIO38_LEVEL_HIGH_MSB    _u(25)
12270 #define IO_BANK0_PROC0_INTF4_GPIO38_LEVEL_HIGH_LSB    _u(25)
12271 #define IO_BANK0_PROC0_INTF4_GPIO38_LEVEL_HIGH_ACCESS "RW"
12272 // -----------------------------------------------------------------------------
12273 // Field       : IO_BANK0_PROC0_INTF4_GPIO38_LEVEL_LOW
12274 #define IO_BANK0_PROC0_INTF4_GPIO38_LEVEL_LOW_RESET  _u(0x0)
12275 #define IO_BANK0_PROC0_INTF4_GPIO38_LEVEL_LOW_BITS   _u(0x01000000)
12276 #define IO_BANK0_PROC0_INTF4_GPIO38_LEVEL_LOW_MSB    _u(24)
12277 #define IO_BANK0_PROC0_INTF4_GPIO38_LEVEL_LOW_LSB    _u(24)
12278 #define IO_BANK0_PROC0_INTF4_GPIO38_LEVEL_LOW_ACCESS "RW"
12279 // -----------------------------------------------------------------------------
12280 // Field       : IO_BANK0_PROC0_INTF4_GPIO37_EDGE_HIGH
12281 #define IO_BANK0_PROC0_INTF4_GPIO37_EDGE_HIGH_RESET  _u(0x0)
12282 #define IO_BANK0_PROC0_INTF4_GPIO37_EDGE_HIGH_BITS   _u(0x00800000)
12283 #define IO_BANK0_PROC0_INTF4_GPIO37_EDGE_HIGH_MSB    _u(23)
12284 #define IO_BANK0_PROC0_INTF4_GPIO37_EDGE_HIGH_LSB    _u(23)
12285 #define IO_BANK0_PROC0_INTF4_GPIO37_EDGE_HIGH_ACCESS "RW"
12286 // -----------------------------------------------------------------------------
12287 // Field       : IO_BANK0_PROC0_INTF4_GPIO37_EDGE_LOW
12288 #define IO_BANK0_PROC0_INTF4_GPIO37_EDGE_LOW_RESET  _u(0x0)
12289 #define IO_BANK0_PROC0_INTF4_GPIO37_EDGE_LOW_BITS   _u(0x00400000)
12290 #define IO_BANK0_PROC0_INTF4_GPIO37_EDGE_LOW_MSB    _u(22)
12291 #define IO_BANK0_PROC0_INTF4_GPIO37_EDGE_LOW_LSB    _u(22)
12292 #define IO_BANK0_PROC0_INTF4_GPIO37_EDGE_LOW_ACCESS "RW"
12293 // -----------------------------------------------------------------------------
12294 // Field       : IO_BANK0_PROC0_INTF4_GPIO37_LEVEL_HIGH
12295 #define IO_BANK0_PROC0_INTF4_GPIO37_LEVEL_HIGH_RESET  _u(0x0)
12296 #define IO_BANK0_PROC0_INTF4_GPIO37_LEVEL_HIGH_BITS   _u(0x00200000)
12297 #define IO_BANK0_PROC0_INTF4_GPIO37_LEVEL_HIGH_MSB    _u(21)
12298 #define IO_BANK0_PROC0_INTF4_GPIO37_LEVEL_HIGH_LSB    _u(21)
12299 #define IO_BANK0_PROC0_INTF4_GPIO37_LEVEL_HIGH_ACCESS "RW"
12300 // -----------------------------------------------------------------------------
12301 // Field       : IO_BANK0_PROC0_INTF4_GPIO37_LEVEL_LOW
12302 #define IO_BANK0_PROC0_INTF4_GPIO37_LEVEL_LOW_RESET  _u(0x0)
12303 #define IO_BANK0_PROC0_INTF4_GPIO37_LEVEL_LOW_BITS   _u(0x00100000)
12304 #define IO_BANK0_PROC0_INTF4_GPIO37_LEVEL_LOW_MSB    _u(20)
12305 #define IO_BANK0_PROC0_INTF4_GPIO37_LEVEL_LOW_LSB    _u(20)
12306 #define IO_BANK0_PROC0_INTF4_GPIO37_LEVEL_LOW_ACCESS "RW"
12307 // -----------------------------------------------------------------------------
12308 // Field       : IO_BANK0_PROC0_INTF4_GPIO36_EDGE_HIGH
12309 #define IO_BANK0_PROC0_INTF4_GPIO36_EDGE_HIGH_RESET  _u(0x0)
12310 #define IO_BANK0_PROC0_INTF4_GPIO36_EDGE_HIGH_BITS   _u(0x00080000)
12311 #define IO_BANK0_PROC0_INTF4_GPIO36_EDGE_HIGH_MSB    _u(19)
12312 #define IO_BANK0_PROC0_INTF4_GPIO36_EDGE_HIGH_LSB    _u(19)
12313 #define IO_BANK0_PROC0_INTF4_GPIO36_EDGE_HIGH_ACCESS "RW"
12314 // -----------------------------------------------------------------------------
12315 // Field       : IO_BANK0_PROC0_INTF4_GPIO36_EDGE_LOW
12316 #define IO_BANK0_PROC0_INTF4_GPIO36_EDGE_LOW_RESET  _u(0x0)
12317 #define IO_BANK0_PROC0_INTF4_GPIO36_EDGE_LOW_BITS   _u(0x00040000)
12318 #define IO_BANK0_PROC0_INTF4_GPIO36_EDGE_LOW_MSB    _u(18)
12319 #define IO_BANK0_PROC0_INTF4_GPIO36_EDGE_LOW_LSB    _u(18)
12320 #define IO_BANK0_PROC0_INTF4_GPIO36_EDGE_LOW_ACCESS "RW"
12321 // -----------------------------------------------------------------------------
12322 // Field       : IO_BANK0_PROC0_INTF4_GPIO36_LEVEL_HIGH
12323 #define IO_BANK0_PROC0_INTF4_GPIO36_LEVEL_HIGH_RESET  _u(0x0)
12324 #define IO_BANK0_PROC0_INTF4_GPIO36_LEVEL_HIGH_BITS   _u(0x00020000)
12325 #define IO_BANK0_PROC0_INTF4_GPIO36_LEVEL_HIGH_MSB    _u(17)
12326 #define IO_BANK0_PROC0_INTF4_GPIO36_LEVEL_HIGH_LSB    _u(17)
12327 #define IO_BANK0_PROC0_INTF4_GPIO36_LEVEL_HIGH_ACCESS "RW"
12328 // -----------------------------------------------------------------------------
12329 // Field       : IO_BANK0_PROC0_INTF4_GPIO36_LEVEL_LOW
12330 #define IO_BANK0_PROC0_INTF4_GPIO36_LEVEL_LOW_RESET  _u(0x0)
12331 #define IO_BANK0_PROC0_INTF4_GPIO36_LEVEL_LOW_BITS   _u(0x00010000)
12332 #define IO_BANK0_PROC0_INTF4_GPIO36_LEVEL_LOW_MSB    _u(16)
12333 #define IO_BANK0_PROC0_INTF4_GPIO36_LEVEL_LOW_LSB    _u(16)
12334 #define IO_BANK0_PROC0_INTF4_GPIO36_LEVEL_LOW_ACCESS "RW"
12335 // -----------------------------------------------------------------------------
12336 // Field       : IO_BANK0_PROC0_INTF4_GPIO35_EDGE_HIGH
12337 #define IO_BANK0_PROC0_INTF4_GPIO35_EDGE_HIGH_RESET  _u(0x0)
12338 #define IO_BANK0_PROC0_INTF4_GPIO35_EDGE_HIGH_BITS   _u(0x00008000)
12339 #define IO_BANK0_PROC0_INTF4_GPIO35_EDGE_HIGH_MSB    _u(15)
12340 #define IO_BANK0_PROC0_INTF4_GPIO35_EDGE_HIGH_LSB    _u(15)
12341 #define IO_BANK0_PROC0_INTF4_GPIO35_EDGE_HIGH_ACCESS "RW"
12342 // -----------------------------------------------------------------------------
12343 // Field       : IO_BANK0_PROC0_INTF4_GPIO35_EDGE_LOW
12344 #define IO_BANK0_PROC0_INTF4_GPIO35_EDGE_LOW_RESET  _u(0x0)
12345 #define IO_BANK0_PROC0_INTF4_GPIO35_EDGE_LOW_BITS   _u(0x00004000)
12346 #define IO_BANK0_PROC0_INTF4_GPIO35_EDGE_LOW_MSB    _u(14)
12347 #define IO_BANK0_PROC0_INTF4_GPIO35_EDGE_LOW_LSB    _u(14)
12348 #define IO_BANK0_PROC0_INTF4_GPIO35_EDGE_LOW_ACCESS "RW"
12349 // -----------------------------------------------------------------------------
12350 // Field       : IO_BANK0_PROC0_INTF4_GPIO35_LEVEL_HIGH
12351 #define IO_BANK0_PROC0_INTF4_GPIO35_LEVEL_HIGH_RESET  _u(0x0)
12352 #define IO_BANK0_PROC0_INTF4_GPIO35_LEVEL_HIGH_BITS   _u(0x00002000)
12353 #define IO_BANK0_PROC0_INTF4_GPIO35_LEVEL_HIGH_MSB    _u(13)
12354 #define IO_BANK0_PROC0_INTF4_GPIO35_LEVEL_HIGH_LSB    _u(13)
12355 #define IO_BANK0_PROC0_INTF4_GPIO35_LEVEL_HIGH_ACCESS "RW"
12356 // -----------------------------------------------------------------------------
12357 // Field       : IO_BANK0_PROC0_INTF4_GPIO35_LEVEL_LOW
12358 #define IO_BANK0_PROC0_INTF4_GPIO35_LEVEL_LOW_RESET  _u(0x0)
12359 #define IO_BANK0_PROC0_INTF4_GPIO35_LEVEL_LOW_BITS   _u(0x00001000)
12360 #define IO_BANK0_PROC0_INTF4_GPIO35_LEVEL_LOW_MSB    _u(12)
12361 #define IO_BANK0_PROC0_INTF4_GPIO35_LEVEL_LOW_LSB    _u(12)
12362 #define IO_BANK0_PROC0_INTF4_GPIO35_LEVEL_LOW_ACCESS "RW"
12363 // -----------------------------------------------------------------------------
12364 // Field       : IO_BANK0_PROC0_INTF4_GPIO34_EDGE_HIGH
12365 #define IO_BANK0_PROC0_INTF4_GPIO34_EDGE_HIGH_RESET  _u(0x0)
12366 #define IO_BANK0_PROC0_INTF4_GPIO34_EDGE_HIGH_BITS   _u(0x00000800)
12367 #define IO_BANK0_PROC0_INTF4_GPIO34_EDGE_HIGH_MSB    _u(11)
12368 #define IO_BANK0_PROC0_INTF4_GPIO34_EDGE_HIGH_LSB    _u(11)
12369 #define IO_BANK0_PROC0_INTF4_GPIO34_EDGE_HIGH_ACCESS "RW"
12370 // -----------------------------------------------------------------------------
12371 // Field       : IO_BANK0_PROC0_INTF4_GPIO34_EDGE_LOW
12372 #define IO_BANK0_PROC0_INTF4_GPIO34_EDGE_LOW_RESET  _u(0x0)
12373 #define IO_BANK0_PROC0_INTF4_GPIO34_EDGE_LOW_BITS   _u(0x00000400)
12374 #define IO_BANK0_PROC0_INTF4_GPIO34_EDGE_LOW_MSB    _u(10)
12375 #define IO_BANK0_PROC0_INTF4_GPIO34_EDGE_LOW_LSB    _u(10)
12376 #define IO_BANK0_PROC0_INTF4_GPIO34_EDGE_LOW_ACCESS "RW"
12377 // -----------------------------------------------------------------------------
12378 // Field       : IO_BANK0_PROC0_INTF4_GPIO34_LEVEL_HIGH
12379 #define IO_BANK0_PROC0_INTF4_GPIO34_LEVEL_HIGH_RESET  _u(0x0)
12380 #define IO_BANK0_PROC0_INTF4_GPIO34_LEVEL_HIGH_BITS   _u(0x00000200)
12381 #define IO_BANK0_PROC0_INTF4_GPIO34_LEVEL_HIGH_MSB    _u(9)
12382 #define IO_BANK0_PROC0_INTF4_GPIO34_LEVEL_HIGH_LSB    _u(9)
12383 #define IO_BANK0_PROC0_INTF4_GPIO34_LEVEL_HIGH_ACCESS "RW"
12384 // -----------------------------------------------------------------------------
12385 // Field       : IO_BANK0_PROC0_INTF4_GPIO34_LEVEL_LOW
12386 #define IO_BANK0_PROC0_INTF4_GPIO34_LEVEL_LOW_RESET  _u(0x0)
12387 #define IO_BANK0_PROC0_INTF4_GPIO34_LEVEL_LOW_BITS   _u(0x00000100)
12388 #define IO_BANK0_PROC0_INTF4_GPIO34_LEVEL_LOW_MSB    _u(8)
12389 #define IO_BANK0_PROC0_INTF4_GPIO34_LEVEL_LOW_LSB    _u(8)
12390 #define IO_BANK0_PROC0_INTF4_GPIO34_LEVEL_LOW_ACCESS "RW"
12391 // -----------------------------------------------------------------------------
12392 // Field       : IO_BANK0_PROC0_INTF4_GPIO33_EDGE_HIGH
12393 #define IO_BANK0_PROC0_INTF4_GPIO33_EDGE_HIGH_RESET  _u(0x0)
12394 #define IO_BANK0_PROC0_INTF4_GPIO33_EDGE_HIGH_BITS   _u(0x00000080)
12395 #define IO_BANK0_PROC0_INTF4_GPIO33_EDGE_HIGH_MSB    _u(7)
12396 #define IO_BANK0_PROC0_INTF4_GPIO33_EDGE_HIGH_LSB    _u(7)
12397 #define IO_BANK0_PROC0_INTF4_GPIO33_EDGE_HIGH_ACCESS "RW"
12398 // -----------------------------------------------------------------------------
12399 // Field       : IO_BANK0_PROC0_INTF4_GPIO33_EDGE_LOW
12400 #define IO_BANK0_PROC0_INTF4_GPIO33_EDGE_LOW_RESET  _u(0x0)
12401 #define IO_BANK0_PROC0_INTF4_GPIO33_EDGE_LOW_BITS   _u(0x00000040)
12402 #define IO_BANK0_PROC0_INTF4_GPIO33_EDGE_LOW_MSB    _u(6)
12403 #define IO_BANK0_PROC0_INTF4_GPIO33_EDGE_LOW_LSB    _u(6)
12404 #define IO_BANK0_PROC0_INTF4_GPIO33_EDGE_LOW_ACCESS "RW"
12405 // -----------------------------------------------------------------------------
12406 // Field       : IO_BANK0_PROC0_INTF4_GPIO33_LEVEL_HIGH
12407 #define IO_BANK0_PROC0_INTF4_GPIO33_LEVEL_HIGH_RESET  _u(0x0)
12408 #define IO_BANK0_PROC0_INTF4_GPIO33_LEVEL_HIGH_BITS   _u(0x00000020)
12409 #define IO_BANK0_PROC0_INTF4_GPIO33_LEVEL_HIGH_MSB    _u(5)
12410 #define IO_BANK0_PROC0_INTF4_GPIO33_LEVEL_HIGH_LSB    _u(5)
12411 #define IO_BANK0_PROC0_INTF4_GPIO33_LEVEL_HIGH_ACCESS "RW"
12412 // -----------------------------------------------------------------------------
12413 // Field       : IO_BANK0_PROC0_INTF4_GPIO33_LEVEL_LOW
12414 #define IO_BANK0_PROC0_INTF4_GPIO33_LEVEL_LOW_RESET  _u(0x0)
12415 #define IO_BANK0_PROC0_INTF4_GPIO33_LEVEL_LOW_BITS   _u(0x00000010)
12416 #define IO_BANK0_PROC0_INTF4_GPIO33_LEVEL_LOW_MSB    _u(4)
12417 #define IO_BANK0_PROC0_INTF4_GPIO33_LEVEL_LOW_LSB    _u(4)
12418 #define IO_BANK0_PROC0_INTF4_GPIO33_LEVEL_LOW_ACCESS "RW"
12419 // -----------------------------------------------------------------------------
12420 // Field       : IO_BANK0_PROC0_INTF4_GPIO32_EDGE_HIGH
12421 #define IO_BANK0_PROC0_INTF4_GPIO32_EDGE_HIGH_RESET  _u(0x0)
12422 #define IO_BANK0_PROC0_INTF4_GPIO32_EDGE_HIGH_BITS   _u(0x00000008)
12423 #define IO_BANK0_PROC0_INTF4_GPIO32_EDGE_HIGH_MSB    _u(3)
12424 #define IO_BANK0_PROC0_INTF4_GPIO32_EDGE_HIGH_LSB    _u(3)
12425 #define IO_BANK0_PROC0_INTF4_GPIO32_EDGE_HIGH_ACCESS "RW"
12426 // -----------------------------------------------------------------------------
12427 // Field       : IO_BANK0_PROC0_INTF4_GPIO32_EDGE_LOW
12428 #define IO_BANK0_PROC0_INTF4_GPIO32_EDGE_LOW_RESET  _u(0x0)
12429 #define IO_BANK0_PROC0_INTF4_GPIO32_EDGE_LOW_BITS   _u(0x00000004)
12430 #define IO_BANK0_PROC0_INTF4_GPIO32_EDGE_LOW_MSB    _u(2)
12431 #define IO_BANK0_PROC0_INTF4_GPIO32_EDGE_LOW_LSB    _u(2)
12432 #define IO_BANK0_PROC0_INTF4_GPIO32_EDGE_LOW_ACCESS "RW"
12433 // -----------------------------------------------------------------------------
12434 // Field       : IO_BANK0_PROC0_INTF4_GPIO32_LEVEL_HIGH
12435 #define IO_BANK0_PROC0_INTF4_GPIO32_LEVEL_HIGH_RESET  _u(0x0)
12436 #define IO_BANK0_PROC0_INTF4_GPIO32_LEVEL_HIGH_BITS   _u(0x00000002)
12437 #define IO_BANK0_PROC0_INTF4_GPIO32_LEVEL_HIGH_MSB    _u(1)
12438 #define IO_BANK0_PROC0_INTF4_GPIO32_LEVEL_HIGH_LSB    _u(1)
12439 #define IO_BANK0_PROC0_INTF4_GPIO32_LEVEL_HIGH_ACCESS "RW"
12440 // -----------------------------------------------------------------------------
12441 // Field       : IO_BANK0_PROC0_INTF4_GPIO32_LEVEL_LOW
12442 #define IO_BANK0_PROC0_INTF4_GPIO32_LEVEL_LOW_RESET  _u(0x0)
12443 #define IO_BANK0_PROC0_INTF4_GPIO32_LEVEL_LOW_BITS   _u(0x00000001)
12444 #define IO_BANK0_PROC0_INTF4_GPIO32_LEVEL_LOW_MSB    _u(0)
12445 #define IO_BANK0_PROC0_INTF4_GPIO32_LEVEL_LOW_LSB    _u(0)
12446 #define IO_BANK0_PROC0_INTF4_GPIO32_LEVEL_LOW_ACCESS "RW"
12447 // =============================================================================
12448 // Register    : IO_BANK0_PROC0_INTF5
12449 // Description : Interrupt Force for proc0
12450 #define IO_BANK0_PROC0_INTF5_OFFSET _u(0x00000274)
12451 #define IO_BANK0_PROC0_INTF5_BITS   _u(0xffffffff)
12452 #define IO_BANK0_PROC0_INTF5_RESET  _u(0x00000000)
12453 // -----------------------------------------------------------------------------
12454 // Field       : IO_BANK0_PROC0_INTF5_GPIO47_EDGE_HIGH
12455 #define IO_BANK0_PROC0_INTF5_GPIO47_EDGE_HIGH_RESET  _u(0x0)
12456 #define IO_BANK0_PROC0_INTF5_GPIO47_EDGE_HIGH_BITS   _u(0x80000000)
12457 #define IO_BANK0_PROC0_INTF5_GPIO47_EDGE_HIGH_MSB    _u(31)
12458 #define IO_BANK0_PROC0_INTF5_GPIO47_EDGE_HIGH_LSB    _u(31)
12459 #define IO_BANK0_PROC0_INTF5_GPIO47_EDGE_HIGH_ACCESS "RW"
12460 // -----------------------------------------------------------------------------
12461 // Field       : IO_BANK0_PROC0_INTF5_GPIO47_EDGE_LOW
12462 #define IO_BANK0_PROC0_INTF5_GPIO47_EDGE_LOW_RESET  _u(0x0)
12463 #define IO_BANK0_PROC0_INTF5_GPIO47_EDGE_LOW_BITS   _u(0x40000000)
12464 #define IO_BANK0_PROC0_INTF5_GPIO47_EDGE_LOW_MSB    _u(30)
12465 #define IO_BANK0_PROC0_INTF5_GPIO47_EDGE_LOW_LSB    _u(30)
12466 #define IO_BANK0_PROC0_INTF5_GPIO47_EDGE_LOW_ACCESS "RW"
12467 // -----------------------------------------------------------------------------
12468 // Field       : IO_BANK0_PROC0_INTF5_GPIO47_LEVEL_HIGH
12469 #define IO_BANK0_PROC0_INTF5_GPIO47_LEVEL_HIGH_RESET  _u(0x0)
12470 #define IO_BANK0_PROC0_INTF5_GPIO47_LEVEL_HIGH_BITS   _u(0x20000000)
12471 #define IO_BANK0_PROC0_INTF5_GPIO47_LEVEL_HIGH_MSB    _u(29)
12472 #define IO_BANK0_PROC0_INTF5_GPIO47_LEVEL_HIGH_LSB    _u(29)
12473 #define IO_BANK0_PROC0_INTF5_GPIO47_LEVEL_HIGH_ACCESS "RW"
12474 // -----------------------------------------------------------------------------
12475 // Field       : IO_BANK0_PROC0_INTF5_GPIO47_LEVEL_LOW
12476 #define IO_BANK0_PROC0_INTF5_GPIO47_LEVEL_LOW_RESET  _u(0x0)
12477 #define IO_BANK0_PROC0_INTF5_GPIO47_LEVEL_LOW_BITS   _u(0x10000000)
12478 #define IO_BANK0_PROC0_INTF5_GPIO47_LEVEL_LOW_MSB    _u(28)
12479 #define IO_BANK0_PROC0_INTF5_GPIO47_LEVEL_LOW_LSB    _u(28)
12480 #define IO_BANK0_PROC0_INTF5_GPIO47_LEVEL_LOW_ACCESS "RW"
12481 // -----------------------------------------------------------------------------
12482 // Field       : IO_BANK0_PROC0_INTF5_GPIO46_EDGE_HIGH
12483 #define IO_BANK0_PROC0_INTF5_GPIO46_EDGE_HIGH_RESET  _u(0x0)
12484 #define IO_BANK0_PROC0_INTF5_GPIO46_EDGE_HIGH_BITS   _u(0x08000000)
12485 #define IO_BANK0_PROC0_INTF5_GPIO46_EDGE_HIGH_MSB    _u(27)
12486 #define IO_BANK0_PROC0_INTF5_GPIO46_EDGE_HIGH_LSB    _u(27)
12487 #define IO_BANK0_PROC0_INTF5_GPIO46_EDGE_HIGH_ACCESS "RW"
12488 // -----------------------------------------------------------------------------
12489 // Field       : IO_BANK0_PROC0_INTF5_GPIO46_EDGE_LOW
12490 #define IO_BANK0_PROC0_INTF5_GPIO46_EDGE_LOW_RESET  _u(0x0)
12491 #define IO_BANK0_PROC0_INTF5_GPIO46_EDGE_LOW_BITS   _u(0x04000000)
12492 #define IO_BANK0_PROC0_INTF5_GPIO46_EDGE_LOW_MSB    _u(26)
12493 #define IO_BANK0_PROC0_INTF5_GPIO46_EDGE_LOW_LSB    _u(26)
12494 #define IO_BANK0_PROC0_INTF5_GPIO46_EDGE_LOW_ACCESS "RW"
12495 // -----------------------------------------------------------------------------
12496 // Field       : IO_BANK0_PROC0_INTF5_GPIO46_LEVEL_HIGH
12497 #define IO_BANK0_PROC0_INTF5_GPIO46_LEVEL_HIGH_RESET  _u(0x0)
12498 #define IO_BANK0_PROC0_INTF5_GPIO46_LEVEL_HIGH_BITS   _u(0x02000000)
12499 #define IO_BANK0_PROC0_INTF5_GPIO46_LEVEL_HIGH_MSB    _u(25)
12500 #define IO_BANK0_PROC0_INTF5_GPIO46_LEVEL_HIGH_LSB    _u(25)
12501 #define IO_BANK0_PROC0_INTF5_GPIO46_LEVEL_HIGH_ACCESS "RW"
12502 // -----------------------------------------------------------------------------
12503 // Field       : IO_BANK0_PROC0_INTF5_GPIO46_LEVEL_LOW
12504 #define IO_BANK0_PROC0_INTF5_GPIO46_LEVEL_LOW_RESET  _u(0x0)
12505 #define IO_BANK0_PROC0_INTF5_GPIO46_LEVEL_LOW_BITS   _u(0x01000000)
12506 #define IO_BANK0_PROC0_INTF5_GPIO46_LEVEL_LOW_MSB    _u(24)
12507 #define IO_BANK0_PROC0_INTF5_GPIO46_LEVEL_LOW_LSB    _u(24)
12508 #define IO_BANK0_PROC0_INTF5_GPIO46_LEVEL_LOW_ACCESS "RW"
12509 // -----------------------------------------------------------------------------
12510 // Field       : IO_BANK0_PROC0_INTF5_GPIO45_EDGE_HIGH
12511 #define IO_BANK0_PROC0_INTF5_GPIO45_EDGE_HIGH_RESET  _u(0x0)
12512 #define IO_BANK0_PROC0_INTF5_GPIO45_EDGE_HIGH_BITS   _u(0x00800000)
12513 #define IO_BANK0_PROC0_INTF5_GPIO45_EDGE_HIGH_MSB    _u(23)
12514 #define IO_BANK0_PROC0_INTF5_GPIO45_EDGE_HIGH_LSB    _u(23)
12515 #define IO_BANK0_PROC0_INTF5_GPIO45_EDGE_HIGH_ACCESS "RW"
12516 // -----------------------------------------------------------------------------
12517 // Field       : IO_BANK0_PROC0_INTF5_GPIO45_EDGE_LOW
12518 #define IO_BANK0_PROC0_INTF5_GPIO45_EDGE_LOW_RESET  _u(0x0)
12519 #define IO_BANK0_PROC0_INTF5_GPIO45_EDGE_LOW_BITS   _u(0x00400000)
12520 #define IO_BANK0_PROC0_INTF5_GPIO45_EDGE_LOW_MSB    _u(22)
12521 #define IO_BANK0_PROC0_INTF5_GPIO45_EDGE_LOW_LSB    _u(22)
12522 #define IO_BANK0_PROC0_INTF5_GPIO45_EDGE_LOW_ACCESS "RW"
12523 // -----------------------------------------------------------------------------
12524 // Field       : IO_BANK0_PROC0_INTF5_GPIO45_LEVEL_HIGH
12525 #define IO_BANK0_PROC0_INTF5_GPIO45_LEVEL_HIGH_RESET  _u(0x0)
12526 #define IO_BANK0_PROC0_INTF5_GPIO45_LEVEL_HIGH_BITS   _u(0x00200000)
12527 #define IO_BANK0_PROC0_INTF5_GPIO45_LEVEL_HIGH_MSB    _u(21)
12528 #define IO_BANK0_PROC0_INTF5_GPIO45_LEVEL_HIGH_LSB    _u(21)
12529 #define IO_BANK0_PROC0_INTF5_GPIO45_LEVEL_HIGH_ACCESS "RW"
12530 // -----------------------------------------------------------------------------
12531 // Field       : IO_BANK0_PROC0_INTF5_GPIO45_LEVEL_LOW
12532 #define IO_BANK0_PROC0_INTF5_GPIO45_LEVEL_LOW_RESET  _u(0x0)
12533 #define IO_BANK0_PROC0_INTF5_GPIO45_LEVEL_LOW_BITS   _u(0x00100000)
12534 #define IO_BANK0_PROC0_INTF5_GPIO45_LEVEL_LOW_MSB    _u(20)
12535 #define IO_BANK0_PROC0_INTF5_GPIO45_LEVEL_LOW_LSB    _u(20)
12536 #define IO_BANK0_PROC0_INTF5_GPIO45_LEVEL_LOW_ACCESS "RW"
12537 // -----------------------------------------------------------------------------
12538 // Field       : IO_BANK0_PROC0_INTF5_GPIO44_EDGE_HIGH
12539 #define IO_BANK0_PROC0_INTF5_GPIO44_EDGE_HIGH_RESET  _u(0x0)
12540 #define IO_BANK0_PROC0_INTF5_GPIO44_EDGE_HIGH_BITS   _u(0x00080000)
12541 #define IO_BANK0_PROC0_INTF5_GPIO44_EDGE_HIGH_MSB    _u(19)
12542 #define IO_BANK0_PROC0_INTF5_GPIO44_EDGE_HIGH_LSB    _u(19)
12543 #define IO_BANK0_PROC0_INTF5_GPIO44_EDGE_HIGH_ACCESS "RW"
12544 // -----------------------------------------------------------------------------
12545 // Field       : IO_BANK0_PROC0_INTF5_GPIO44_EDGE_LOW
12546 #define IO_BANK0_PROC0_INTF5_GPIO44_EDGE_LOW_RESET  _u(0x0)
12547 #define IO_BANK0_PROC0_INTF5_GPIO44_EDGE_LOW_BITS   _u(0x00040000)
12548 #define IO_BANK0_PROC0_INTF5_GPIO44_EDGE_LOW_MSB    _u(18)
12549 #define IO_BANK0_PROC0_INTF5_GPIO44_EDGE_LOW_LSB    _u(18)
12550 #define IO_BANK0_PROC0_INTF5_GPIO44_EDGE_LOW_ACCESS "RW"
12551 // -----------------------------------------------------------------------------
12552 // Field       : IO_BANK0_PROC0_INTF5_GPIO44_LEVEL_HIGH
12553 #define IO_BANK0_PROC0_INTF5_GPIO44_LEVEL_HIGH_RESET  _u(0x0)
12554 #define IO_BANK0_PROC0_INTF5_GPIO44_LEVEL_HIGH_BITS   _u(0x00020000)
12555 #define IO_BANK0_PROC0_INTF5_GPIO44_LEVEL_HIGH_MSB    _u(17)
12556 #define IO_BANK0_PROC0_INTF5_GPIO44_LEVEL_HIGH_LSB    _u(17)
12557 #define IO_BANK0_PROC0_INTF5_GPIO44_LEVEL_HIGH_ACCESS "RW"
12558 // -----------------------------------------------------------------------------
12559 // Field       : IO_BANK0_PROC0_INTF5_GPIO44_LEVEL_LOW
12560 #define IO_BANK0_PROC0_INTF5_GPIO44_LEVEL_LOW_RESET  _u(0x0)
12561 #define IO_BANK0_PROC0_INTF5_GPIO44_LEVEL_LOW_BITS   _u(0x00010000)
12562 #define IO_BANK0_PROC0_INTF5_GPIO44_LEVEL_LOW_MSB    _u(16)
12563 #define IO_BANK0_PROC0_INTF5_GPIO44_LEVEL_LOW_LSB    _u(16)
12564 #define IO_BANK0_PROC0_INTF5_GPIO44_LEVEL_LOW_ACCESS "RW"
12565 // -----------------------------------------------------------------------------
12566 // Field       : IO_BANK0_PROC0_INTF5_GPIO43_EDGE_HIGH
12567 #define IO_BANK0_PROC0_INTF5_GPIO43_EDGE_HIGH_RESET  _u(0x0)
12568 #define IO_BANK0_PROC0_INTF5_GPIO43_EDGE_HIGH_BITS   _u(0x00008000)
12569 #define IO_BANK0_PROC0_INTF5_GPIO43_EDGE_HIGH_MSB    _u(15)
12570 #define IO_BANK0_PROC0_INTF5_GPIO43_EDGE_HIGH_LSB    _u(15)
12571 #define IO_BANK0_PROC0_INTF5_GPIO43_EDGE_HIGH_ACCESS "RW"
12572 // -----------------------------------------------------------------------------
12573 // Field       : IO_BANK0_PROC0_INTF5_GPIO43_EDGE_LOW
12574 #define IO_BANK0_PROC0_INTF5_GPIO43_EDGE_LOW_RESET  _u(0x0)
12575 #define IO_BANK0_PROC0_INTF5_GPIO43_EDGE_LOW_BITS   _u(0x00004000)
12576 #define IO_BANK0_PROC0_INTF5_GPIO43_EDGE_LOW_MSB    _u(14)
12577 #define IO_BANK0_PROC0_INTF5_GPIO43_EDGE_LOW_LSB    _u(14)
12578 #define IO_BANK0_PROC0_INTF5_GPIO43_EDGE_LOW_ACCESS "RW"
12579 // -----------------------------------------------------------------------------
12580 // Field       : IO_BANK0_PROC0_INTF5_GPIO43_LEVEL_HIGH
12581 #define IO_BANK0_PROC0_INTF5_GPIO43_LEVEL_HIGH_RESET  _u(0x0)
12582 #define IO_BANK0_PROC0_INTF5_GPIO43_LEVEL_HIGH_BITS   _u(0x00002000)
12583 #define IO_BANK0_PROC0_INTF5_GPIO43_LEVEL_HIGH_MSB    _u(13)
12584 #define IO_BANK0_PROC0_INTF5_GPIO43_LEVEL_HIGH_LSB    _u(13)
12585 #define IO_BANK0_PROC0_INTF5_GPIO43_LEVEL_HIGH_ACCESS "RW"
12586 // -----------------------------------------------------------------------------
12587 // Field       : IO_BANK0_PROC0_INTF5_GPIO43_LEVEL_LOW
12588 #define IO_BANK0_PROC0_INTF5_GPIO43_LEVEL_LOW_RESET  _u(0x0)
12589 #define IO_BANK0_PROC0_INTF5_GPIO43_LEVEL_LOW_BITS   _u(0x00001000)
12590 #define IO_BANK0_PROC0_INTF5_GPIO43_LEVEL_LOW_MSB    _u(12)
12591 #define IO_BANK0_PROC0_INTF5_GPIO43_LEVEL_LOW_LSB    _u(12)
12592 #define IO_BANK0_PROC0_INTF5_GPIO43_LEVEL_LOW_ACCESS "RW"
12593 // -----------------------------------------------------------------------------
12594 // Field       : IO_BANK0_PROC0_INTF5_GPIO42_EDGE_HIGH
12595 #define IO_BANK0_PROC0_INTF5_GPIO42_EDGE_HIGH_RESET  _u(0x0)
12596 #define IO_BANK0_PROC0_INTF5_GPIO42_EDGE_HIGH_BITS   _u(0x00000800)
12597 #define IO_BANK0_PROC0_INTF5_GPIO42_EDGE_HIGH_MSB    _u(11)
12598 #define IO_BANK0_PROC0_INTF5_GPIO42_EDGE_HIGH_LSB    _u(11)
12599 #define IO_BANK0_PROC0_INTF5_GPIO42_EDGE_HIGH_ACCESS "RW"
12600 // -----------------------------------------------------------------------------
12601 // Field       : IO_BANK0_PROC0_INTF5_GPIO42_EDGE_LOW
12602 #define IO_BANK0_PROC0_INTF5_GPIO42_EDGE_LOW_RESET  _u(0x0)
12603 #define IO_BANK0_PROC0_INTF5_GPIO42_EDGE_LOW_BITS   _u(0x00000400)
12604 #define IO_BANK0_PROC0_INTF5_GPIO42_EDGE_LOW_MSB    _u(10)
12605 #define IO_BANK0_PROC0_INTF5_GPIO42_EDGE_LOW_LSB    _u(10)
12606 #define IO_BANK0_PROC0_INTF5_GPIO42_EDGE_LOW_ACCESS "RW"
12607 // -----------------------------------------------------------------------------
12608 // Field       : IO_BANK0_PROC0_INTF5_GPIO42_LEVEL_HIGH
12609 #define IO_BANK0_PROC0_INTF5_GPIO42_LEVEL_HIGH_RESET  _u(0x0)
12610 #define IO_BANK0_PROC0_INTF5_GPIO42_LEVEL_HIGH_BITS   _u(0x00000200)
12611 #define IO_BANK0_PROC0_INTF5_GPIO42_LEVEL_HIGH_MSB    _u(9)
12612 #define IO_BANK0_PROC0_INTF5_GPIO42_LEVEL_HIGH_LSB    _u(9)
12613 #define IO_BANK0_PROC0_INTF5_GPIO42_LEVEL_HIGH_ACCESS "RW"
12614 // -----------------------------------------------------------------------------
12615 // Field       : IO_BANK0_PROC0_INTF5_GPIO42_LEVEL_LOW
12616 #define IO_BANK0_PROC0_INTF5_GPIO42_LEVEL_LOW_RESET  _u(0x0)
12617 #define IO_BANK0_PROC0_INTF5_GPIO42_LEVEL_LOW_BITS   _u(0x00000100)
12618 #define IO_BANK0_PROC0_INTF5_GPIO42_LEVEL_LOW_MSB    _u(8)
12619 #define IO_BANK0_PROC0_INTF5_GPIO42_LEVEL_LOW_LSB    _u(8)
12620 #define IO_BANK0_PROC0_INTF5_GPIO42_LEVEL_LOW_ACCESS "RW"
12621 // -----------------------------------------------------------------------------
12622 // Field       : IO_BANK0_PROC0_INTF5_GPIO41_EDGE_HIGH
12623 #define IO_BANK0_PROC0_INTF5_GPIO41_EDGE_HIGH_RESET  _u(0x0)
12624 #define IO_BANK0_PROC0_INTF5_GPIO41_EDGE_HIGH_BITS   _u(0x00000080)
12625 #define IO_BANK0_PROC0_INTF5_GPIO41_EDGE_HIGH_MSB    _u(7)
12626 #define IO_BANK0_PROC0_INTF5_GPIO41_EDGE_HIGH_LSB    _u(7)
12627 #define IO_BANK0_PROC0_INTF5_GPIO41_EDGE_HIGH_ACCESS "RW"
12628 // -----------------------------------------------------------------------------
12629 // Field       : IO_BANK0_PROC0_INTF5_GPIO41_EDGE_LOW
12630 #define IO_BANK0_PROC0_INTF5_GPIO41_EDGE_LOW_RESET  _u(0x0)
12631 #define IO_BANK0_PROC0_INTF5_GPIO41_EDGE_LOW_BITS   _u(0x00000040)
12632 #define IO_BANK0_PROC0_INTF5_GPIO41_EDGE_LOW_MSB    _u(6)
12633 #define IO_BANK0_PROC0_INTF5_GPIO41_EDGE_LOW_LSB    _u(6)
12634 #define IO_BANK0_PROC0_INTF5_GPIO41_EDGE_LOW_ACCESS "RW"
12635 // -----------------------------------------------------------------------------
12636 // Field       : IO_BANK0_PROC0_INTF5_GPIO41_LEVEL_HIGH
12637 #define IO_BANK0_PROC0_INTF5_GPIO41_LEVEL_HIGH_RESET  _u(0x0)
12638 #define IO_BANK0_PROC0_INTF5_GPIO41_LEVEL_HIGH_BITS   _u(0x00000020)
12639 #define IO_BANK0_PROC0_INTF5_GPIO41_LEVEL_HIGH_MSB    _u(5)
12640 #define IO_BANK0_PROC0_INTF5_GPIO41_LEVEL_HIGH_LSB    _u(5)
12641 #define IO_BANK0_PROC0_INTF5_GPIO41_LEVEL_HIGH_ACCESS "RW"
12642 // -----------------------------------------------------------------------------
12643 // Field       : IO_BANK0_PROC0_INTF5_GPIO41_LEVEL_LOW
12644 #define IO_BANK0_PROC0_INTF5_GPIO41_LEVEL_LOW_RESET  _u(0x0)
12645 #define IO_BANK0_PROC0_INTF5_GPIO41_LEVEL_LOW_BITS   _u(0x00000010)
12646 #define IO_BANK0_PROC0_INTF5_GPIO41_LEVEL_LOW_MSB    _u(4)
12647 #define IO_BANK0_PROC0_INTF5_GPIO41_LEVEL_LOW_LSB    _u(4)
12648 #define IO_BANK0_PROC0_INTF5_GPIO41_LEVEL_LOW_ACCESS "RW"
12649 // -----------------------------------------------------------------------------
12650 // Field       : IO_BANK0_PROC0_INTF5_GPIO40_EDGE_HIGH
12651 #define IO_BANK0_PROC0_INTF5_GPIO40_EDGE_HIGH_RESET  _u(0x0)
12652 #define IO_BANK0_PROC0_INTF5_GPIO40_EDGE_HIGH_BITS   _u(0x00000008)
12653 #define IO_BANK0_PROC0_INTF5_GPIO40_EDGE_HIGH_MSB    _u(3)
12654 #define IO_BANK0_PROC0_INTF5_GPIO40_EDGE_HIGH_LSB    _u(3)
12655 #define IO_BANK0_PROC0_INTF5_GPIO40_EDGE_HIGH_ACCESS "RW"
12656 // -----------------------------------------------------------------------------
12657 // Field       : IO_BANK0_PROC0_INTF5_GPIO40_EDGE_LOW
12658 #define IO_BANK0_PROC0_INTF5_GPIO40_EDGE_LOW_RESET  _u(0x0)
12659 #define IO_BANK0_PROC0_INTF5_GPIO40_EDGE_LOW_BITS   _u(0x00000004)
12660 #define IO_BANK0_PROC0_INTF5_GPIO40_EDGE_LOW_MSB    _u(2)
12661 #define IO_BANK0_PROC0_INTF5_GPIO40_EDGE_LOW_LSB    _u(2)
12662 #define IO_BANK0_PROC0_INTF5_GPIO40_EDGE_LOW_ACCESS "RW"
12663 // -----------------------------------------------------------------------------
12664 // Field       : IO_BANK0_PROC0_INTF5_GPIO40_LEVEL_HIGH
12665 #define IO_BANK0_PROC0_INTF5_GPIO40_LEVEL_HIGH_RESET  _u(0x0)
12666 #define IO_BANK0_PROC0_INTF5_GPIO40_LEVEL_HIGH_BITS   _u(0x00000002)
12667 #define IO_BANK0_PROC0_INTF5_GPIO40_LEVEL_HIGH_MSB    _u(1)
12668 #define IO_BANK0_PROC0_INTF5_GPIO40_LEVEL_HIGH_LSB    _u(1)
12669 #define IO_BANK0_PROC0_INTF5_GPIO40_LEVEL_HIGH_ACCESS "RW"
12670 // -----------------------------------------------------------------------------
12671 // Field       : IO_BANK0_PROC0_INTF5_GPIO40_LEVEL_LOW
12672 #define IO_BANK0_PROC0_INTF5_GPIO40_LEVEL_LOW_RESET  _u(0x0)
12673 #define IO_BANK0_PROC0_INTF5_GPIO40_LEVEL_LOW_BITS   _u(0x00000001)
12674 #define IO_BANK0_PROC0_INTF5_GPIO40_LEVEL_LOW_MSB    _u(0)
12675 #define IO_BANK0_PROC0_INTF5_GPIO40_LEVEL_LOW_LSB    _u(0)
12676 #define IO_BANK0_PROC0_INTF5_GPIO40_LEVEL_LOW_ACCESS "RW"
12677 // =============================================================================
12678 // Register    : IO_BANK0_PROC0_INTS0
12679 // Description : Interrupt status after masking & forcing for proc0
12680 #define IO_BANK0_PROC0_INTS0_OFFSET _u(0x00000278)
12681 #define IO_BANK0_PROC0_INTS0_BITS   _u(0xffffffff)
12682 #define IO_BANK0_PROC0_INTS0_RESET  _u(0x00000000)
12683 // -----------------------------------------------------------------------------
12684 // Field       : IO_BANK0_PROC0_INTS0_GPIO7_EDGE_HIGH
12685 #define IO_BANK0_PROC0_INTS0_GPIO7_EDGE_HIGH_RESET  _u(0x0)
12686 #define IO_BANK0_PROC0_INTS0_GPIO7_EDGE_HIGH_BITS   _u(0x80000000)
12687 #define IO_BANK0_PROC0_INTS0_GPIO7_EDGE_HIGH_MSB    _u(31)
12688 #define IO_BANK0_PROC0_INTS0_GPIO7_EDGE_HIGH_LSB    _u(31)
12689 #define IO_BANK0_PROC0_INTS0_GPIO7_EDGE_HIGH_ACCESS "RO"
12690 // -----------------------------------------------------------------------------
12691 // Field       : IO_BANK0_PROC0_INTS0_GPIO7_EDGE_LOW
12692 #define IO_BANK0_PROC0_INTS0_GPIO7_EDGE_LOW_RESET  _u(0x0)
12693 #define IO_BANK0_PROC0_INTS0_GPIO7_EDGE_LOW_BITS   _u(0x40000000)
12694 #define IO_BANK0_PROC0_INTS0_GPIO7_EDGE_LOW_MSB    _u(30)
12695 #define IO_BANK0_PROC0_INTS0_GPIO7_EDGE_LOW_LSB    _u(30)
12696 #define IO_BANK0_PROC0_INTS0_GPIO7_EDGE_LOW_ACCESS "RO"
12697 // -----------------------------------------------------------------------------
12698 // Field       : IO_BANK0_PROC0_INTS0_GPIO7_LEVEL_HIGH
12699 #define IO_BANK0_PROC0_INTS0_GPIO7_LEVEL_HIGH_RESET  _u(0x0)
12700 #define IO_BANK0_PROC0_INTS0_GPIO7_LEVEL_HIGH_BITS   _u(0x20000000)
12701 #define IO_BANK0_PROC0_INTS0_GPIO7_LEVEL_HIGH_MSB    _u(29)
12702 #define IO_BANK0_PROC0_INTS0_GPIO7_LEVEL_HIGH_LSB    _u(29)
12703 #define IO_BANK0_PROC0_INTS0_GPIO7_LEVEL_HIGH_ACCESS "RO"
12704 // -----------------------------------------------------------------------------
12705 // Field       : IO_BANK0_PROC0_INTS0_GPIO7_LEVEL_LOW
12706 #define IO_BANK0_PROC0_INTS0_GPIO7_LEVEL_LOW_RESET  _u(0x0)
12707 #define IO_BANK0_PROC0_INTS0_GPIO7_LEVEL_LOW_BITS   _u(0x10000000)
12708 #define IO_BANK0_PROC0_INTS0_GPIO7_LEVEL_LOW_MSB    _u(28)
12709 #define IO_BANK0_PROC0_INTS0_GPIO7_LEVEL_LOW_LSB    _u(28)
12710 #define IO_BANK0_PROC0_INTS0_GPIO7_LEVEL_LOW_ACCESS "RO"
12711 // -----------------------------------------------------------------------------
12712 // Field       : IO_BANK0_PROC0_INTS0_GPIO6_EDGE_HIGH
12713 #define IO_BANK0_PROC0_INTS0_GPIO6_EDGE_HIGH_RESET  _u(0x0)
12714 #define IO_BANK0_PROC0_INTS0_GPIO6_EDGE_HIGH_BITS   _u(0x08000000)
12715 #define IO_BANK0_PROC0_INTS0_GPIO6_EDGE_HIGH_MSB    _u(27)
12716 #define IO_BANK0_PROC0_INTS0_GPIO6_EDGE_HIGH_LSB    _u(27)
12717 #define IO_BANK0_PROC0_INTS0_GPIO6_EDGE_HIGH_ACCESS "RO"
12718 // -----------------------------------------------------------------------------
12719 // Field       : IO_BANK0_PROC0_INTS0_GPIO6_EDGE_LOW
12720 #define IO_BANK0_PROC0_INTS0_GPIO6_EDGE_LOW_RESET  _u(0x0)
12721 #define IO_BANK0_PROC0_INTS0_GPIO6_EDGE_LOW_BITS   _u(0x04000000)
12722 #define IO_BANK0_PROC0_INTS0_GPIO6_EDGE_LOW_MSB    _u(26)
12723 #define IO_BANK0_PROC0_INTS0_GPIO6_EDGE_LOW_LSB    _u(26)
12724 #define IO_BANK0_PROC0_INTS0_GPIO6_EDGE_LOW_ACCESS "RO"
12725 // -----------------------------------------------------------------------------
12726 // Field       : IO_BANK0_PROC0_INTS0_GPIO6_LEVEL_HIGH
12727 #define IO_BANK0_PROC0_INTS0_GPIO6_LEVEL_HIGH_RESET  _u(0x0)
12728 #define IO_BANK0_PROC0_INTS0_GPIO6_LEVEL_HIGH_BITS   _u(0x02000000)
12729 #define IO_BANK0_PROC0_INTS0_GPIO6_LEVEL_HIGH_MSB    _u(25)
12730 #define IO_BANK0_PROC0_INTS0_GPIO6_LEVEL_HIGH_LSB    _u(25)
12731 #define IO_BANK0_PROC0_INTS0_GPIO6_LEVEL_HIGH_ACCESS "RO"
12732 // -----------------------------------------------------------------------------
12733 // Field       : IO_BANK0_PROC0_INTS0_GPIO6_LEVEL_LOW
12734 #define IO_BANK0_PROC0_INTS0_GPIO6_LEVEL_LOW_RESET  _u(0x0)
12735 #define IO_BANK0_PROC0_INTS0_GPIO6_LEVEL_LOW_BITS   _u(0x01000000)
12736 #define IO_BANK0_PROC0_INTS0_GPIO6_LEVEL_LOW_MSB    _u(24)
12737 #define IO_BANK0_PROC0_INTS0_GPIO6_LEVEL_LOW_LSB    _u(24)
12738 #define IO_BANK0_PROC0_INTS0_GPIO6_LEVEL_LOW_ACCESS "RO"
12739 // -----------------------------------------------------------------------------
12740 // Field       : IO_BANK0_PROC0_INTS0_GPIO5_EDGE_HIGH
12741 #define IO_BANK0_PROC0_INTS0_GPIO5_EDGE_HIGH_RESET  _u(0x0)
12742 #define IO_BANK0_PROC0_INTS0_GPIO5_EDGE_HIGH_BITS   _u(0x00800000)
12743 #define IO_BANK0_PROC0_INTS0_GPIO5_EDGE_HIGH_MSB    _u(23)
12744 #define IO_BANK0_PROC0_INTS0_GPIO5_EDGE_HIGH_LSB    _u(23)
12745 #define IO_BANK0_PROC0_INTS0_GPIO5_EDGE_HIGH_ACCESS "RO"
12746 // -----------------------------------------------------------------------------
12747 // Field       : IO_BANK0_PROC0_INTS0_GPIO5_EDGE_LOW
12748 #define IO_BANK0_PROC0_INTS0_GPIO5_EDGE_LOW_RESET  _u(0x0)
12749 #define IO_BANK0_PROC0_INTS0_GPIO5_EDGE_LOW_BITS   _u(0x00400000)
12750 #define IO_BANK0_PROC0_INTS0_GPIO5_EDGE_LOW_MSB    _u(22)
12751 #define IO_BANK0_PROC0_INTS0_GPIO5_EDGE_LOW_LSB    _u(22)
12752 #define IO_BANK0_PROC0_INTS0_GPIO5_EDGE_LOW_ACCESS "RO"
12753 // -----------------------------------------------------------------------------
12754 // Field       : IO_BANK0_PROC0_INTS0_GPIO5_LEVEL_HIGH
12755 #define IO_BANK0_PROC0_INTS0_GPIO5_LEVEL_HIGH_RESET  _u(0x0)
12756 #define IO_BANK0_PROC0_INTS0_GPIO5_LEVEL_HIGH_BITS   _u(0x00200000)
12757 #define IO_BANK0_PROC0_INTS0_GPIO5_LEVEL_HIGH_MSB    _u(21)
12758 #define IO_BANK0_PROC0_INTS0_GPIO5_LEVEL_HIGH_LSB    _u(21)
12759 #define IO_BANK0_PROC0_INTS0_GPIO5_LEVEL_HIGH_ACCESS "RO"
12760 // -----------------------------------------------------------------------------
12761 // Field       : IO_BANK0_PROC0_INTS0_GPIO5_LEVEL_LOW
12762 #define IO_BANK0_PROC0_INTS0_GPIO5_LEVEL_LOW_RESET  _u(0x0)
12763 #define IO_BANK0_PROC0_INTS0_GPIO5_LEVEL_LOW_BITS   _u(0x00100000)
12764 #define IO_BANK0_PROC0_INTS0_GPIO5_LEVEL_LOW_MSB    _u(20)
12765 #define IO_BANK0_PROC0_INTS0_GPIO5_LEVEL_LOW_LSB    _u(20)
12766 #define IO_BANK0_PROC0_INTS0_GPIO5_LEVEL_LOW_ACCESS "RO"
12767 // -----------------------------------------------------------------------------
12768 // Field       : IO_BANK0_PROC0_INTS0_GPIO4_EDGE_HIGH
12769 #define IO_BANK0_PROC0_INTS0_GPIO4_EDGE_HIGH_RESET  _u(0x0)
12770 #define IO_BANK0_PROC0_INTS0_GPIO4_EDGE_HIGH_BITS   _u(0x00080000)
12771 #define IO_BANK0_PROC0_INTS0_GPIO4_EDGE_HIGH_MSB    _u(19)
12772 #define IO_BANK0_PROC0_INTS0_GPIO4_EDGE_HIGH_LSB    _u(19)
12773 #define IO_BANK0_PROC0_INTS0_GPIO4_EDGE_HIGH_ACCESS "RO"
12774 // -----------------------------------------------------------------------------
12775 // Field       : IO_BANK0_PROC0_INTS0_GPIO4_EDGE_LOW
12776 #define IO_BANK0_PROC0_INTS0_GPIO4_EDGE_LOW_RESET  _u(0x0)
12777 #define IO_BANK0_PROC0_INTS0_GPIO4_EDGE_LOW_BITS   _u(0x00040000)
12778 #define IO_BANK0_PROC0_INTS0_GPIO4_EDGE_LOW_MSB    _u(18)
12779 #define IO_BANK0_PROC0_INTS0_GPIO4_EDGE_LOW_LSB    _u(18)
12780 #define IO_BANK0_PROC0_INTS0_GPIO4_EDGE_LOW_ACCESS "RO"
12781 // -----------------------------------------------------------------------------
12782 // Field       : IO_BANK0_PROC0_INTS0_GPIO4_LEVEL_HIGH
12783 #define IO_BANK0_PROC0_INTS0_GPIO4_LEVEL_HIGH_RESET  _u(0x0)
12784 #define IO_BANK0_PROC0_INTS0_GPIO4_LEVEL_HIGH_BITS   _u(0x00020000)
12785 #define IO_BANK0_PROC0_INTS0_GPIO4_LEVEL_HIGH_MSB    _u(17)
12786 #define IO_BANK0_PROC0_INTS0_GPIO4_LEVEL_HIGH_LSB    _u(17)
12787 #define IO_BANK0_PROC0_INTS0_GPIO4_LEVEL_HIGH_ACCESS "RO"
12788 // -----------------------------------------------------------------------------
12789 // Field       : IO_BANK0_PROC0_INTS0_GPIO4_LEVEL_LOW
12790 #define IO_BANK0_PROC0_INTS0_GPIO4_LEVEL_LOW_RESET  _u(0x0)
12791 #define IO_BANK0_PROC0_INTS0_GPIO4_LEVEL_LOW_BITS   _u(0x00010000)
12792 #define IO_BANK0_PROC0_INTS0_GPIO4_LEVEL_LOW_MSB    _u(16)
12793 #define IO_BANK0_PROC0_INTS0_GPIO4_LEVEL_LOW_LSB    _u(16)
12794 #define IO_BANK0_PROC0_INTS0_GPIO4_LEVEL_LOW_ACCESS "RO"
12795 // -----------------------------------------------------------------------------
12796 // Field       : IO_BANK0_PROC0_INTS0_GPIO3_EDGE_HIGH
12797 #define IO_BANK0_PROC0_INTS0_GPIO3_EDGE_HIGH_RESET  _u(0x0)
12798 #define IO_BANK0_PROC0_INTS0_GPIO3_EDGE_HIGH_BITS   _u(0x00008000)
12799 #define IO_BANK0_PROC0_INTS0_GPIO3_EDGE_HIGH_MSB    _u(15)
12800 #define IO_BANK0_PROC0_INTS0_GPIO3_EDGE_HIGH_LSB    _u(15)
12801 #define IO_BANK0_PROC0_INTS0_GPIO3_EDGE_HIGH_ACCESS "RO"
12802 // -----------------------------------------------------------------------------
12803 // Field       : IO_BANK0_PROC0_INTS0_GPIO3_EDGE_LOW
12804 #define IO_BANK0_PROC0_INTS0_GPIO3_EDGE_LOW_RESET  _u(0x0)
12805 #define IO_BANK0_PROC0_INTS0_GPIO3_EDGE_LOW_BITS   _u(0x00004000)
12806 #define IO_BANK0_PROC0_INTS0_GPIO3_EDGE_LOW_MSB    _u(14)
12807 #define IO_BANK0_PROC0_INTS0_GPIO3_EDGE_LOW_LSB    _u(14)
12808 #define IO_BANK0_PROC0_INTS0_GPIO3_EDGE_LOW_ACCESS "RO"
12809 // -----------------------------------------------------------------------------
12810 // Field       : IO_BANK0_PROC0_INTS0_GPIO3_LEVEL_HIGH
12811 #define IO_BANK0_PROC0_INTS0_GPIO3_LEVEL_HIGH_RESET  _u(0x0)
12812 #define IO_BANK0_PROC0_INTS0_GPIO3_LEVEL_HIGH_BITS   _u(0x00002000)
12813 #define IO_BANK0_PROC0_INTS0_GPIO3_LEVEL_HIGH_MSB    _u(13)
12814 #define IO_BANK0_PROC0_INTS0_GPIO3_LEVEL_HIGH_LSB    _u(13)
12815 #define IO_BANK0_PROC0_INTS0_GPIO3_LEVEL_HIGH_ACCESS "RO"
12816 // -----------------------------------------------------------------------------
12817 // Field       : IO_BANK0_PROC0_INTS0_GPIO3_LEVEL_LOW
12818 #define IO_BANK0_PROC0_INTS0_GPIO3_LEVEL_LOW_RESET  _u(0x0)
12819 #define IO_BANK0_PROC0_INTS0_GPIO3_LEVEL_LOW_BITS   _u(0x00001000)
12820 #define IO_BANK0_PROC0_INTS0_GPIO3_LEVEL_LOW_MSB    _u(12)
12821 #define IO_BANK0_PROC0_INTS0_GPIO3_LEVEL_LOW_LSB    _u(12)
12822 #define IO_BANK0_PROC0_INTS0_GPIO3_LEVEL_LOW_ACCESS "RO"
12823 // -----------------------------------------------------------------------------
12824 // Field       : IO_BANK0_PROC0_INTS0_GPIO2_EDGE_HIGH
12825 #define IO_BANK0_PROC0_INTS0_GPIO2_EDGE_HIGH_RESET  _u(0x0)
12826 #define IO_BANK0_PROC0_INTS0_GPIO2_EDGE_HIGH_BITS   _u(0x00000800)
12827 #define IO_BANK0_PROC0_INTS0_GPIO2_EDGE_HIGH_MSB    _u(11)
12828 #define IO_BANK0_PROC0_INTS0_GPIO2_EDGE_HIGH_LSB    _u(11)
12829 #define IO_BANK0_PROC0_INTS0_GPIO2_EDGE_HIGH_ACCESS "RO"
12830 // -----------------------------------------------------------------------------
12831 // Field       : IO_BANK0_PROC0_INTS0_GPIO2_EDGE_LOW
12832 #define IO_BANK0_PROC0_INTS0_GPIO2_EDGE_LOW_RESET  _u(0x0)
12833 #define IO_BANK0_PROC0_INTS0_GPIO2_EDGE_LOW_BITS   _u(0x00000400)
12834 #define IO_BANK0_PROC0_INTS0_GPIO2_EDGE_LOW_MSB    _u(10)
12835 #define IO_BANK0_PROC0_INTS0_GPIO2_EDGE_LOW_LSB    _u(10)
12836 #define IO_BANK0_PROC0_INTS0_GPIO2_EDGE_LOW_ACCESS "RO"
12837 // -----------------------------------------------------------------------------
12838 // Field       : IO_BANK0_PROC0_INTS0_GPIO2_LEVEL_HIGH
12839 #define IO_BANK0_PROC0_INTS0_GPIO2_LEVEL_HIGH_RESET  _u(0x0)
12840 #define IO_BANK0_PROC0_INTS0_GPIO2_LEVEL_HIGH_BITS   _u(0x00000200)
12841 #define IO_BANK0_PROC0_INTS0_GPIO2_LEVEL_HIGH_MSB    _u(9)
12842 #define IO_BANK0_PROC0_INTS0_GPIO2_LEVEL_HIGH_LSB    _u(9)
12843 #define IO_BANK0_PROC0_INTS0_GPIO2_LEVEL_HIGH_ACCESS "RO"
12844 // -----------------------------------------------------------------------------
12845 // Field       : IO_BANK0_PROC0_INTS0_GPIO2_LEVEL_LOW
12846 #define IO_BANK0_PROC0_INTS0_GPIO2_LEVEL_LOW_RESET  _u(0x0)
12847 #define IO_BANK0_PROC0_INTS0_GPIO2_LEVEL_LOW_BITS   _u(0x00000100)
12848 #define IO_BANK0_PROC0_INTS0_GPIO2_LEVEL_LOW_MSB    _u(8)
12849 #define IO_BANK0_PROC0_INTS0_GPIO2_LEVEL_LOW_LSB    _u(8)
12850 #define IO_BANK0_PROC0_INTS0_GPIO2_LEVEL_LOW_ACCESS "RO"
12851 // -----------------------------------------------------------------------------
12852 // Field       : IO_BANK0_PROC0_INTS0_GPIO1_EDGE_HIGH
12853 #define IO_BANK0_PROC0_INTS0_GPIO1_EDGE_HIGH_RESET  _u(0x0)
12854 #define IO_BANK0_PROC0_INTS0_GPIO1_EDGE_HIGH_BITS   _u(0x00000080)
12855 #define IO_BANK0_PROC0_INTS0_GPIO1_EDGE_HIGH_MSB    _u(7)
12856 #define IO_BANK0_PROC0_INTS0_GPIO1_EDGE_HIGH_LSB    _u(7)
12857 #define IO_BANK0_PROC0_INTS0_GPIO1_EDGE_HIGH_ACCESS "RO"
12858 // -----------------------------------------------------------------------------
12859 // Field       : IO_BANK0_PROC0_INTS0_GPIO1_EDGE_LOW
12860 #define IO_BANK0_PROC0_INTS0_GPIO1_EDGE_LOW_RESET  _u(0x0)
12861 #define IO_BANK0_PROC0_INTS0_GPIO1_EDGE_LOW_BITS   _u(0x00000040)
12862 #define IO_BANK0_PROC0_INTS0_GPIO1_EDGE_LOW_MSB    _u(6)
12863 #define IO_BANK0_PROC0_INTS0_GPIO1_EDGE_LOW_LSB    _u(6)
12864 #define IO_BANK0_PROC0_INTS0_GPIO1_EDGE_LOW_ACCESS "RO"
12865 // -----------------------------------------------------------------------------
12866 // Field       : IO_BANK0_PROC0_INTS0_GPIO1_LEVEL_HIGH
12867 #define IO_BANK0_PROC0_INTS0_GPIO1_LEVEL_HIGH_RESET  _u(0x0)
12868 #define IO_BANK0_PROC0_INTS0_GPIO1_LEVEL_HIGH_BITS   _u(0x00000020)
12869 #define IO_BANK0_PROC0_INTS0_GPIO1_LEVEL_HIGH_MSB    _u(5)
12870 #define IO_BANK0_PROC0_INTS0_GPIO1_LEVEL_HIGH_LSB    _u(5)
12871 #define IO_BANK0_PROC0_INTS0_GPIO1_LEVEL_HIGH_ACCESS "RO"
12872 // -----------------------------------------------------------------------------
12873 // Field       : IO_BANK0_PROC0_INTS0_GPIO1_LEVEL_LOW
12874 #define IO_BANK0_PROC0_INTS0_GPIO1_LEVEL_LOW_RESET  _u(0x0)
12875 #define IO_BANK0_PROC0_INTS0_GPIO1_LEVEL_LOW_BITS   _u(0x00000010)
12876 #define IO_BANK0_PROC0_INTS0_GPIO1_LEVEL_LOW_MSB    _u(4)
12877 #define IO_BANK0_PROC0_INTS0_GPIO1_LEVEL_LOW_LSB    _u(4)
12878 #define IO_BANK0_PROC0_INTS0_GPIO1_LEVEL_LOW_ACCESS "RO"
12879 // -----------------------------------------------------------------------------
12880 // Field       : IO_BANK0_PROC0_INTS0_GPIO0_EDGE_HIGH
12881 #define IO_BANK0_PROC0_INTS0_GPIO0_EDGE_HIGH_RESET  _u(0x0)
12882 #define IO_BANK0_PROC0_INTS0_GPIO0_EDGE_HIGH_BITS   _u(0x00000008)
12883 #define IO_BANK0_PROC0_INTS0_GPIO0_EDGE_HIGH_MSB    _u(3)
12884 #define IO_BANK0_PROC0_INTS0_GPIO0_EDGE_HIGH_LSB    _u(3)
12885 #define IO_BANK0_PROC0_INTS0_GPIO0_EDGE_HIGH_ACCESS "RO"
12886 // -----------------------------------------------------------------------------
12887 // Field       : IO_BANK0_PROC0_INTS0_GPIO0_EDGE_LOW
12888 #define IO_BANK0_PROC0_INTS0_GPIO0_EDGE_LOW_RESET  _u(0x0)
12889 #define IO_BANK0_PROC0_INTS0_GPIO0_EDGE_LOW_BITS   _u(0x00000004)
12890 #define IO_BANK0_PROC0_INTS0_GPIO0_EDGE_LOW_MSB    _u(2)
12891 #define IO_BANK0_PROC0_INTS0_GPIO0_EDGE_LOW_LSB    _u(2)
12892 #define IO_BANK0_PROC0_INTS0_GPIO0_EDGE_LOW_ACCESS "RO"
12893 // -----------------------------------------------------------------------------
12894 // Field       : IO_BANK0_PROC0_INTS0_GPIO0_LEVEL_HIGH
12895 #define IO_BANK0_PROC0_INTS0_GPIO0_LEVEL_HIGH_RESET  _u(0x0)
12896 #define IO_BANK0_PROC0_INTS0_GPIO0_LEVEL_HIGH_BITS   _u(0x00000002)
12897 #define IO_BANK0_PROC0_INTS0_GPIO0_LEVEL_HIGH_MSB    _u(1)
12898 #define IO_BANK0_PROC0_INTS0_GPIO0_LEVEL_HIGH_LSB    _u(1)
12899 #define IO_BANK0_PROC0_INTS0_GPIO0_LEVEL_HIGH_ACCESS "RO"
12900 // -----------------------------------------------------------------------------
12901 // Field       : IO_BANK0_PROC0_INTS0_GPIO0_LEVEL_LOW
12902 #define IO_BANK0_PROC0_INTS0_GPIO0_LEVEL_LOW_RESET  _u(0x0)
12903 #define IO_BANK0_PROC0_INTS0_GPIO0_LEVEL_LOW_BITS   _u(0x00000001)
12904 #define IO_BANK0_PROC0_INTS0_GPIO0_LEVEL_LOW_MSB    _u(0)
12905 #define IO_BANK0_PROC0_INTS0_GPIO0_LEVEL_LOW_LSB    _u(0)
12906 #define IO_BANK0_PROC0_INTS0_GPIO0_LEVEL_LOW_ACCESS "RO"
12907 // =============================================================================
12908 // Register    : IO_BANK0_PROC0_INTS1
12909 // Description : Interrupt status after masking & forcing for proc0
12910 #define IO_BANK0_PROC0_INTS1_OFFSET _u(0x0000027c)
12911 #define IO_BANK0_PROC0_INTS1_BITS   _u(0xffffffff)
12912 #define IO_BANK0_PROC0_INTS1_RESET  _u(0x00000000)
12913 // -----------------------------------------------------------------------------
12914 // Field       : IO_BANK0_PROC0_INTS1_GPIO15_EDGE_HIGH
12915 #define IO_BANK0_PROC0_INTS1_GPIO15_EDGE_HIGH_RESET  _u(0x0)
12916 #define IO_BANK0_PROC0_INTS1_GPIO15_EDGE_HIGH_BITS   _u(0x80000000)
12917 #define IO_BANK0_PROC0_INTS1_GPIO15_EDGE_HIGH_MSB    _u(31)
12918 #define IO_BANK0_PROC0_INTS1_GPIO15_EDGE_HIGH_LSB    _u(31)
12919 #define IO_BANK0_PROC0_INTS1_GPIO15_EDGE_HIGH_ACCESS "RO"
12920 // -----------------------------------------------------------------------------
12921 // Field       : IO_BANK0_PROC0_INTS1_GPIO15_EDGE_LOW
12922 #define IO_BANK0_PROC0_INTS1_GPIO15_EDGE_LOW_RESET  _u(0x0)
12923 #define IO_BANK0_PROC0_INTS1_GPIO15_EDGE_LOW_BITS   _u(0x40000000)
12924 #define IO_BANK0_PROC0_INTS1_GPIO15_EDGE_LOW_MSB    _u(30)
12925 #define IO_BANK0_PROC0_INTS1_GPIO15_EDGE_LOW_LSB    _u(30)
12926 #define IO_BANK0_PROC0_INTS1_GPIO15_EDGE_LOW_ACCESS "RO"
12927 // -----------------------------------------------------------------------------
12928 // Field       : IO_BANK0_PROC0_INTS1_GPIO15_LEVEL_HIGH
12929 #define IO_BANK0_PROC0_INTS1_GPIO15_LEVEL_HIGH_RESET  _u(0x0)
12930 #define IO_BANK0_PROC0_INTS1_GPIO15_LEVEL_HIGH_BITS   _u(0x20000000)
12931 #define IO_BANK0_PROC0_INTS1_GPIO15_LEVEL_HIGH_MSB    _u(29)
12932 #define IO_BANK0_PROC0_INTS1_GPIO15_LEVEL_HIGH_LSB    _u(29)
12933 #define IO_BANK0_PROC0_INTS1_GPIO15_LEVEL_HIGH_ACCESS "RO"
12934 // -----------------------------------------------------------------------------
12935 // Field       : IO_BANK0_PROC0_INTS1_GPIO15_LEVEL_LOW
12936 #define IO_BANK0_PROC0_INTS1_GPIO15_LEVEL_LOW_RESET  _u(0x0)
12937 #define IO_BANK0_PROC0_INTS1_GPIO15_LEVEL_LOW_BITS   _u(0x10000000)
12938 #define IO_BANK0_PROC0_INTS1_GPIO15_LEVEL_LOW_MSB    _u(28)
12939 #define IO_BANK0_PROC0_INTS1_GPIO15_LEVEL_LOW_LSB    _u(28)
12940 #define IO_BANK0_PROC0_INTS1_GPIO15_LEVEL_LOW_ACCESS "RO"
12941 // -----------------------------------------------------------------------------
12942 // Field       : IO_BANK0_PROC0_INTS1_GPIO14_EDGE_HIGH
12943 #define IO_BANK0_PROC0_INTS1_GPIO14_EDGE_HIGH_RESET  _u(0x0)
12944 #define IO_BANK0_PROC0_INTS1_GPIO14_EDGE_HIGH_BITS   _u(0x08000000)
12945 #define IO_BANK0_PROC0_INTS1_GPIO14_EDGE_HIGH_MSB    _u(27)
12946 #define IO_BANK0_PROC0_INTS1_GPIO14_EDGE_HIGH_LSB    _u(27)
12947 #define IO_BANK0_PROC0_INTS1_GPIO14_EDGE_HIGH_ACCESS "RO"
12948 // -----------------------------------------------------------------------------
12949 // Field       : IO_BANK0_PROC0_INTS1_GPIO14_EDGE_LOW
12950 #define IO_BANK0_PROC0_INTS1_GPIO14_EDGE_LOW_RESET  _u(0x0)
12951 #define IO_BANK0_PROC0_INTS1_GPIO14_EDGE_LOW_BITS   _u(0x04000000)
12952 #define IO_BANK0_PROC0_INTS1_GPIO14_EDGE_LOW_MSB    _u(26)
12953 #define IO_BANK0_PROC0_INTS1_GPIO14_EDGE_LOW_LSB    _u(26)
12954 #define IO_BANK0_PROC0_INTS1_GPIO14_EDGE_LOW_ACCESS "RO"
12955 // -----------------------------------------------------------------------------
12956 // Field       : IO_BANK0_PROC0_INTS1_GPIO14_LEVEL_HIGH
12957 #define IO_BANK0_PROC0_INTS1_GPIO14_LEVEL_HIGH_RESET  _u(0x0)
12958 #define IO_BANK0_PROC0_INTS1_GPIO14_LEVEL_HIGH_BITS   _u(0x02000000)
12959 #define IO_BANK0_PROC0_INTS1_GPIO14_LEVEL_HIGH_MSB    _u(25)
12960 #define IO_BANK0_PROC0_INTS1_GPIO14_LEVEL_HIGH_LSB    _u(25)
12961 #define IO_BANK0_PROC0_INTS1_GPIO14_LEVEL_HIGH_ACCESS "RO"
12962 // -----------------------------------------------------------------------------
12963 // Field       : IO_BANK0_PROC0_INTS1_GPIO14_LEVEL_LOW
12964 #define IO_BANK0_PROC0_INTS1_GPIO14_LEVEL_LOW_RESET  _u(0x0)
12965 #define IO_BANK0_PROC0_INTS1_GPIO14_LEVEL_LOW_BITS   _u(0x01000000)
12966 #define IO_BANK0_PROC0_INTS1_GPIO14_LEVEL_LOW_MSB    _u(24)
12967 #define IO_BANK0_PROC0_INTS1_GPIO14_LEVEL_LOW_LSB    _u(24)
12968 #define IO_BANK0_PROC0_INTS1_GPIO14_LEVEL_LOW_ACCESS "RO"
12969 // -----------------------------------------------------------------------------
12970 // Field       : IO_BANK0_PROC0_INTS1_GPIO13_EDGE_HIGH
12971 #define IO_BANK0_PROC0_INTS1_GPIO13_EDGE_HIGH_RESET  _u(0x0)
12972 #define IO_BANK0_PROC0_INTS1_GPIO13_EDGE_HIGH_BITS   _u(0x00800000)
12973 #define IO_BANK0_PROC0_INTS1_GPIO13_EDGE_HIGH_MSB    _u(23)
12974 #define IO_BANK0_PROC0_INTS1_GPIO13_EDGE_HIGH_LSB    _u(23)
12975 #define IO_BANK0_PROC0_INTS1_GPIO13_EDGE_HIGH_ACCESS "RO"
12976 // -----------------------------------------------------------------------------
12977 // Field       : IO_BANK0_PROC0_INTS1_GPIO13_EDGE_LOW
12978 #define IO_BANK0_PROC0_INTS1_GPIO13_EDGE_LOW_RESET  _u(0x0)
12979 #define IO_BANK0_PROC0_INTS1_GPIO13_EDGE_LOW_BITS   _u(0x00400000)
12980 #define IO_BANK0_PROC0_INTS1_GPIO13_EDGE_LOW_MSB    _u(22)
12981 #define IO_BANK0_PROC0_INTS1_GPIO13_EDGE_LOW_LSB    _u(22)
12982 #define IO_BANK0_PROC0_INTS1_GPIO13_EDGE_LOW_ACCESS "RO"
12983 // -----------------------------------------------------------------------------
12984 // Field       : IO_BANK0_PROC0_INTS1_GPIO13_LEVEL_HIGH
12985 #define IO_BANK0_PROC0_INTS1_GPIO13_LEVEL_HIGH_RESET  _u(0x0)
12986 #define IO_BANK0_PROC0_INTS1_GPIO13_LEVEL_HIGH_BITS   _u(0x00200000)
12987 #define IO_BANK0_PROC0_INTS1_GPIO13_LEVEL_HIGH_MSB    _u(21)
12988 #define IO_BANK0_PROC0_INTS1_GPIO13_LEVEL_HIGH_LSB    _u(21)
12989 #define IO_BANK0_PROC0_INTS1_GPIO13_LEVEL_HIGH_ACCESS "RO"
12990 // -----------------------------------------------------------------------------
12991 // Field       : IO_BANK0_PROC0_INTS1_GPIO13_LEVEL_LOW
12992 #define IO_BANK0_PROC0_INTS1_GPIO13_LEVEL_LOW_RESET  _u(0x0)
12993 #define IO_BANK0_PROC0_INTS1_GPIO13_LEVEL_LOW_BITS   _u(0x00100000)
12994 #define IO_BANK0_PROC0_INTS1_GPIO13_LEVEL_LOW_MSB    _u(20)
12995 #define IO_BANK0_PROC0_INTS1_GPIO13_LEVEL_LOW_LSB    _u(20)
12996 #define IO_BANK0_PROC0_INTS1_GPIO13_LEVEL_LOW_ACCESS "RO"
12997 // -----------------------------------------------------------------------------
12998 // Field       : IO_BANK0_PROC0_INTS1_GPIO12_EDGE_HIGH
12999 #define IO_BANK0_PROC0_INTS1_GPIO12_EDGE_HIGH_RESET  _u(0x0)
13000 #define IO_BANK0_PROC0_INTS1_GPIO12_EDGE_HIGH_BITS   _u(0x00080000)
13001 #define IO_BANK0_PROC0_INTS1_GPIO12_EDGE_HIGH_MSB    _u(19)
13002 #define IO_BANK0_PROC0_INTS1_GPIO12_EDGE_HIGH_LSB    _u(19)
13003 #define IO_BANK0_PROC0_INTS1_GPIO12_EDGE_HIGH_ACCESS "RO"
13004 // -----------------------------------------------------------------------------
13005 // Field       : IO_BANK0_PROC0_INTS1_GPIO12_EDGE_LOW
13006 #define IO_BANK0_PROC0_INTS1_GPIO12_EDGE_LOW_RESET  _u(0x0)
13007 #define IO_BANK0_PROC0_INTS1_GPIO12_EDGE_LOW_BITS   _u(0x00040000)
13008 #define IO_BANK0_PROC0_INTS1_GPIO12_EDGE_LOW_MSB    _u(18)
13009 #define IO_BANK0_PROC0_INTS1_GPIO12_EDGE_LOW_LSB    _u(18)
13010 #define IO_BANK0_PROC0_INTS1_GPIO12_EDGE_LOW_ACCESS "RO"
13011 // -----------------------------------------------------------------------------
13012 // Field       : IO_BANK0_PROC0_INTS1_GPIO12_LEVEL_HIGH
13013 #define IO_BANK0_PROC0_INTS1_GPIO12_LEVEL_HIGH_RESET  _u(0x0)
13014 #define IO_BANK0_PROC0_INTS1_GPIO12_LEVEL_HIGH_BITS   _u(0x00020000)
13015 #define IO_BANK0_PROC0_INTS1_GPIO12_LEVEL_HIGH_MSB    _u(17)
13016 #define IO_BANK0_PROC0_INTS1_GPIO12_LEVEL_HIGH_LSB    _u(17)
13017 #define IO_BANK0_PROC0_INTS1_GPIO12_LEVEL_HIGH_ACCESS "RO"
13018 // -----------------------------------------------------------------------------
13019 // Field       : IO_BANK0_PROC0_INTS1_GPIO12_LEVEL_LOW
13020 #define IO_BANK0_PROC0_INTS1_GPIO12_LEVEL_LOW_RESET  _u(0x0)
13021 #define IO_BANK0_PROC0_INTS1_GPIO12_LEVEL_LOW_BITS   _u(0x00010000)
13022 #define IO_BANK0_PROC0_INTS1_GPIO12_LEVEL_LOW_MSB    _u(16)
13023 #define IO_BANK0_PROC0_INTS1_GPIO12_LEVEL_LOW_LSB    _u(16)
13024 #define IO_BANK0_PROC0_INTS1_GPIO12_LEVEL_LOW_ACCESS "RO"
13025 // -----------------------------------------------------------------------------
13026 // Field       : IO_BANK0_PROC0_INTS1_GPIO11_EDGE_HIGH
13027 #define IO_BANK0_PROC0_INTS1_GPIO11_EDGE_HIGH_RESET  _u(0x0)
13028 #define IO_BANK0_PROC0_INTS1_GPIO11_EDGE_HIGH_BITS   _u(0x00008000)
13029 #define IO_BANK0_PROC0_INTS1_GPIO11_EDGE_HIGH_MSB    _u(15)
13030 #define IO_BANK0_PROC0_INTS1_GPIO11_EDGE_HIGH_LSB    _u(15)
13031 #define IO_BANK0_PROC0_INTS1_GPIO11_EDGE_HIGH_ACCESS "RO"
13032 // -----------------------------------------------------------------------------
13033 // Field       : IO_BANK0_PROC0_INTS1_GPIO11_EDGE_LOW
13034 #define IO_BANK0_PROC0_INTS1_GPIO11_EDGE_LOW_RESET  _u(0x0)
13035 #define IO_BANK0_PROC0_INTS1_GPIO11_EDGE_LOW_BITS   _u(0x00004000)
13036 #define IO_BANK0_PROC0_INTS1_GPIO11_EDGE_LOW_MSB    _u(14)
13037 #define IO_BANK0_PROC0_INTS1_GPIO11_EDGE_LOW_LSB    _u(14)
13038 #define IO_BANK0_PROC0_INTS1_GPIO11_EDGE_LOW_ACCESS "RO"
13039 // -----------------------------------------------------------------------------
13040 // Field       : IO_BANK0_PROC0_INTS1_GPIO11_LEVEL_HIGH
13041 #define IO_BANK0_PROC0_INTS1_GPIO11_LEVEL_HIGH_RESET  _u(0x0)
13042 #define IO_BANK0_PROC0_INTS1_GPIO11_LEVEL_HIGH_BITS   _u(0x00002000)
13043 #define IO_BANK0_PROC0_INTS1_GPIO11_LEVEL_HIGH_MSB    _u(13)
13044 #define IO_BANK0_PROC0_INTS1_GPIO11_LEVEL_HIGH_LSB    _u(13)
13045 #define IO_BANK0_PROC0_INTS1_GPIO11_LEVEL_HIGH_ACCESS "RO"
13046 // -----------------------------------------------------------------------------
13047 // Field       : IO_BANK0_PROC0_INTS1_GPIO11_LEVEL_LOW
13048 #define IO_BANK0_PROC0_INTS1_GPIO11_LEVEL_LOW_RESET  _u(0x0)
13049 #define IO_BANK0_PROC0_INTS1_GPIO11_LEVEL_LOW_BITS   _u(0x00001000)
13050 #define IO_BANK0_PROC0_INTS1_GPIO11_LEVEL_LOW_MSB    _u(12)
13051 #define IO_BANK0_PROC0_INTS1_GPIO11_LEVEL_LOW_LSB    _u(12)
13052 #define IO_BANK0_PROC0_INTS1_GPIO11_LEVEL_LOW_ACCESS "RO"
13053 // -----------------------------------------------------------------------------
13054 // Field       : IO_BANK0_PROC0_INTS1_GPIO10_EDGE_HIGH
13055 #define IO_BANK0_PROC0_INTS1_GPIO10_EDGE_HIGH_RESET  _u(0x0)
13056 #define IO_BANK0_PROC0_INTS1_GPIO10_EDGE_HIGH_BITS   _u(0x00000800)
13057 #define IO_BANK0_PROC0_INTS1_GPIO10_EDGE_HIGH_MSB    _u(11)
13058 #define IO_BANK0_PROC0_INTS1_GPIO10_EDGE_HIGH_LSB    _u(11)
13059 #define IO_BANK0_PROC0_INTS1_GPIO10_EDGE_HIGH_ACCESS "RO"
13060 // -----------------------------------------------------------------------------
13061 // Field       : IO_BANK0_PROC0_INTS1_GPIO10_EDGE_LOW
13062 #define IO_BANK0_PROC0_INTS1_GPIO10_EDGE_LOW_RESET  _u(0x0)
13063 #define IO_BANK0_PROC0_INTS1_GPIO10_EDGE_LOW_BITS   _u(0x00000400)
13064 #define IO_BANK0_PROC0_INTS1_GPIO10_EDGE_LOW_MSB    _u(10)
13065 #define IO_BANK0_PROC0_INTS1_GPIO10_EDGE_LOW_LSB    _u(10)
13066 #define IO_BANK0_PROC0_INTS1_GPIO10_EDGE_LOW_ACCESS "RO"
13067 // -----------------------------------------------------------------------------
13068 // Field       : IO_BANK0_PROC0_INTS1_GPIO10_LEVEL_HIGH
13069 #define IO_BANK0_PROC0_INTS1_GPIO10_LEVEL_HIGH_RESET  _u(0x0)
13070 #define IO_BANK0_PROC0_INTS1_GPIO10_LEVEL_HIGH_BITS   _u(0x00000200)
13071 #define IO_BANK0_PROC0_INTS1_GPIO10_LEVEL_HIGH_MSB    _u(9)
13072 #define IO_BANK0_PROC0_INTS1_GPIO10_LEVEL_HIGH_LSB    _u(9)
13073 #define IO_BANK0_PROC0_INTS1_GPIO10_LEVEL_HIGH_ACCESS "RO"
13074 // -----------------------------------------------------------------------------
13075 // Field       : IO_BANK0_PROC0_INTS1_GPIO10_LEVEL_LOW
13076 #define IO_BANK0_PROC0_INTS1_GPIO10_LEVEL_LOW_RESET  _u(0x0)
13077 #define IO_BANK0_PROC0_INTS1_GPIO10_LEVEL_LOW_BITS   _u(0x00000100)
13078 #define IO_BANK0_PROC0_INTS1_GPIO10_LEVEL_LOW_MSB    _u(8)
13079 #define IO_BANK0_PROC0_INTS1_GPIO10_LEVEL_LOW_LSB    _u(8)
13080 #define IO_BANK0_PROC0_INTS1_GPIO10_LEVEL_LOW_ACCESS "RO"
13081 // -----------------------------------------------------------------------------
13082 // Field       : IO_BANK0_PROC0_INTS1_GPIO9_EDGE_HIGH
13083 #define IO_BANK0_PROC0_INTS1_GPIO9_EDGE_HIGH_RESET  _u(0x0)
13084 #define IO_BANK0_PROC0_INTS1_GPIO9_EDGE_HIGH_BITS   _u(0x00000080)
13085 #define IO_BANK0_PROC0_INTS1_GPIO9_EDGE_HIGH_MSB    _u(7)
13086 #define IO_BANK0_PROC0_INTS1_GPIO9_EDGE_HIGH_LSB    _u(7)
13087 #define IO_BANK0_PROC0_INTS1_GPIO9_EDGE_HIGH_ACCESS "RO"
13088 // -----------------------------------------------------------------------------
13089 // Field       : IO_BANK0_PROC0_INTS1_GPIO9_EDGE_LOW
13090 #define IO_BANK0_PROC0_INTS1_GPIO9_EDGE_LOW_RESET  _u(0x0)
13091 #define IO_BANK0_PROC0_INTS1_GPIO9_EDGE_LOW_BITS   _u(0x00000040)
13092 #define IO_BANK0_PROC0_INTS1_GPIO9_EDGE_LOW_MSB    _u(6)
13093 #define IO_BANK0_PROC0_INTS1_GPIO9_EDGE_LOW_LSB    _u(6)
13094 #define IO_BANK0_PROC0_INTS1_GPIO9_EDGE_LOW_ACCESS "RO"
13095 // -----------------------------------------------------------------------------
13096 // Field       : IO_BANK0_PROC0_INTS1_GPIO9_LEVEL_HIGH
13097 #define IO_BANK0_PROC0_INTS1_GPIO9_LEVEL_HIGH_RESET  _u(0x0)
13098 #define IO_BANK0_PROC0_INTS1_GPIO9_LEVEL_HIGH_BITS   _u(0x00000020)
13099 #define IO_BANK0_PROC0_INTS1_GPIO9_LEVEL_HIGH_MSB    _u(5)
13100 #define IO_BANK0_PROC0_INTS1_GPIO9_LEVEL_HIGH_LSB    _u(5)
13101 #define IO_BANK0_PROC0_INTS1_GPIO9_LEVEL_HIGH_ACCESS "RO"
13102 // -----------------------------------------------------------------------------
13103 // Field       : IO_BANK0_PROC0_INTS1_GPIO9_LEVEL_LOW
13104 #define IO_BANK0_PROC0_INTS1_GPIO9_LEVEL_LOW_RESET  _u(0x0)
13105 #define IO_BANK0_PROC0_INTS1_GPIO9_LEVEL_LOW_BITS   _u(0x00000010)
13106 #define IO_BANK0_PROC0_INTS1_GPIO9_LEVEL_LOW_MSB    _u(4)
13107 #define IO_BANK0_PROC0_INTS1_GPIO9_LEVEL_LOW_LSB    _u(4)
13108 #define IO_BANK0_PROC0_INTS1_GPIO9_LEVEL_LOW_ACCESS "RO"
13109 // -----------------------------------------------------------------------------
13110 // Field       : IO_BANK0_PROC0_INTS1_GPIO8_EDGE_HIGH
13111 #define IO_BANK0_PROC0_INTS1_GPIO8_EDGE_HIGH_RESET  _u(0x0)
13112 #define IO_BANK0_PROC0_INTS1_GPIO8_EDGE_HIGH_BITS   _u(0x00000008)
13113 #define IO_BANK0_PROC0_INTS1_GPIO8_EDGE_HIGH_MSB    _u(3)
13114 #define IO_BANK0_PROC0_INTS1_GPIO8_EDGE_HIGH_LSB    _u(3)
13115 #define IO_BANK0_PROC0_INTS1_GPIO8_EDGE_HIGH_ACCESS "RO"
13116 // -----------------------------------------------------------------------------
13117 // Field       : IO_BANK0_PROC0_INTS1_GPIO8_EDGE_LOW
13118 #define IO_BANK0_PROC0_INTS1_GPIO8_EDGE_LOW_RESET  _u(0x0)
13119 #define IO_BANK0_PROC0_INTS1_GPIO8_EDGE_LOW_BITS   _u(0x00000004)
13120 #define IO_BANK0_PROC0_INTS1_GPIO8_EDGE_LOW_MSB    _u(2)
13121 #define IO_BANK0_PROC0_INTS1_GPIO8_EDGE_LOW_LSB    _u(2)
13122 #define IO_BANK0_PROC0_INTS1_GPIO8_EDGE_LOW_ACCESS "RO"
13123 // -----------------------------------------------------------------------------
13124 // Field       : IO_BANK0_PROC0_INTS1_GPIO8_LEVEL_HIGH
13125 #define IO_BANK0_PROC0_INTS1_GPIO8_LEVEL_HIGH_RESET  _u(0x0)
13126 #define IO_BANK0_PROC0_INTS1_GPIO8_LEVEL_HIGH_BITS   _u(0x00000002)
13127 #define IO_BANK0_PROC0_INTS1_GPIO8_LEVEL_HIGH_MSB    _u(1)
13128 #define IO_BANK0_PROC0_INTS1_GPIO8_LEVEL_HIGH_LSB    _u(1)
13129 #define IO_BANK0_PROC0_INTS1_GPIO8_LEVEL_HIGH_ACCESS "RO"
13130 // -----------------------------------------------------------------------------
13131 // Field       : IO_BANK0_PROC0_INTS1_GPIO8_LEVEL_LOW
13132 #define IO_BANK0_PROC0_INTS1_GPIO8_LEVEL_LOW_RESET  _u(0x0)
13133 #define IO_BANK0_PROC0_INTS1_GPIO8_LEVEL_LOW_BITS   _u(0x00000001)
13134 #define IO_BANK0_PROC0_INTS1_GPIO8_LEVEL_LOW_MSB    _u(0)
13135 #define IO_BANK0_PROC0_INTS1_GPIO8_LEVEL_LOW_LSB    _u(0)
13136 #define IO_BANK0_PROC0_INTS1_GPIO8_LEVEL_LOW_ACCESS "RO"
13137 // =============================================================================
13138 // Register    : IO_BANK0_PROC0_INTS2
13139 // Description : Interrupt status after masking & forcing for proc0
13140 #define IO_BANK0_PROC0_INTS2_OFFSET _u(0x00000280)
13141 #define IO_BANK0_PROC0_INTS2_BITS   _u(0xffffffff)
13142 #define IO_BANK0_PROC0_INTS2_RESET  _u(0x00000000)
13143 // -----------------------------------------------------------------------------
13144 // Field       : IO_BANK0_PROC0_INTS2_GPIO23_EDGE_HIGH
13145 #define IO_BANK0_PROC0_INTS2_GPIO23_EDGE_HIGH_RESET  _u(0x0)
13146 #define IO_BANK0_PROC0_INTS2_GPIO23_EDGE_HIGH_BITS   _u(0x80000000)
13147 #define IO_BANK0_PROC0_INTS2_GPIO23_EDGE_HIGH_MSB    _u(31)
13148 #define IO_BANK0_PROC0_INTS2_GPIO23_EDGE_HIGH_LSB    _u(31)
13149 #define IO_BANK0_PROC0_INTS2_GPIO23_EDGE_HIGH_ACCESS "RO"
13150 // -----------------------------------------------------------------------------
13151 // Field       : IO_BANK0_PROC0_INTS2_GPIO23_EDGE_LOW
13152 #define IO_BANK0_PROC0_INTS2_GPIO23_EDGE_LOW_RESET  _u(0x0)
13153 #define IO_BANK0_PROC0_INTS2_GPIO23_EDGE_LOW_BITS   _u(0x40000000)
13154 #define IO_BANK0_PROC0_INTS2_GPIO23_EDGE_LOW_MSB    _u(30)
13155 #define IO_BANK0_PROC0_INTS2_GPIO23_EDGE_LOW_LSB    _u(30)
13156 #define IO_BANK0_PROC0_INTS2_GPIO23_EDGE_LOW_ACCESS "RO"
13157 // -----------------------------------------------------------------------------
13158 // Field       : IO_BANK0_PROC0_INTS2_GPIO23_LEVEL_HIGH
13159 #define IO_BANK0_PROC0_INTS2_GPIO23_LEVEL_HIGH_RESET  _u(0x0)
13160 #define IO_BANK0_PROC0_INTS2_GPIO23_LEVEL_HIGH_BITS   _u(0x20000000)
13161 #define IO_BANK0_PROC0_INTS2_GPIO23_LEVEL_HIGH_MSB    _u(29)
13162 #define IO_BANK0_PROC0_INTS2_GPIO23_LEVEL_HIGH_LSB    _u(29)
13163 #define IO_BANK0_PROC0_INTS2_GPIO23_LEVEL_HIGH_ACCESS "RO"
13164 // -----------------------------------------------------------------------------
13165 // Field       : IO_BANK0_PROC0_INTS2_GPIO23_LEVEL_LOW
13166 #define IO_BANK0_PROC0_INTS2_GPIO23_LEVEL_LOW_RESET  _u(0x0)
13167 #define IO_BANK0_PROC0_INTS2_GPIO23_LEVEL_LOW_BITS   _u(0x10000000)
13168 #define IO_BANK0_PROC0_INTS2_GPIO23_LEVEL_LOW_MSB    _u(28)
13169 #define IO_BANK0_PROC0_INTS2_GPIO23_LEVEL_LOW_LSB    _u(28)
13170 #define IO_BANK0_PROC0_INTS2_GPIO23_LEVEL_LOW_ACCESS "RO"
13171 // -----------------------------------------------------------------------------
13172 // Field       : IO_BANK0_PROC0_INTS2_GPIO22_EDGE_HIGH
13173 #define IO_BANK0_PROC0_INTS2_GPIO22_EDGE_HIGH_RESET  _u(0x0)
13174 #define IO_BANK0_PROC0_INTS2_GPIO22_EDGE_HIGH_BITS   _u(0x08000000)
13175 #define IO_BANK0_PROC0_INTS2_GPIO22_EDGE_HIGH_MSB    _u(27)
13176 #define IO_BANK0_PROC0_INTS2_GPIO22_EDGE_HIGH_LSB    _u(27)
13177 #define IO_BANK0_PROC0_INTS2_GPIO22_EDGE_HIGH_ACCESS "RO"
13178 // -----------------------------------------------------------------------------
13179 // Field       : IO_BANK0_PROC0_INTS2_GPIO22_EDGE_LOW
13180 #define IO_BANK0_PROC0_INTS2_GPIO22_EDGE_LOW_RESET  _u(0x0)
13181 #define IO_BANK0_PROC0_INTS2_GPIO22_EDGE_LOW_BITS   _u(0x04000000)
13182 #define IO_BANK0_PROC0_INTS2_GPIO22_EDGE_LOW_MSB    _u(26)
13183 #define IO_BANK0_PROC0_INTS2_GPIO22_EDGE_LOW_LSB    _u(26)
13184 #define IO_BANK0_PROC0_INTS2_GPIO22_EDGE_LOW_ACCESS "RO"
13185 // -----------------------------------------------------------------------------
13186 // Field       : IO_BANK0_PROC0_INTS2_GPIO22_LEVEL_HIGH
13187 #define IO_BANK0_PROC0_INTS2_GPIO22_LEVEL_HIGH_RESET  _u(0x0)
13188 #define IO_BANK0_PROC0_INTS2_GPIO22_LEVEL_HIGH_BITS   _u(0x02000000)
13189 #define IO_BANK0_PROC0_INTS2_GPIO22_LEVEL_HIGH_MSB    _u(25)
13190 #define IO_BANK0_PROC0_INTS2_GPIO22_LEVEL_HIGH_LSB    _u(25)
13191 #define IO_BANK0_PROC0_INTS2_GPIO22_LEVEL_HIGH_ACCESS "RO"
13192 // -----------------------------------------------------------------------------
13193 // Field       : IO_BANK0_PROC0_INTS2_GPIO22_LEVEL_LOW
13194 #define IO_BANK0_PROC0_INTS2_GPIO22_LEVEL_LOW_RESET  _u(0x0)
13195 #define IO_BANK0_PROC0_INTS2_GPIO22_LEVEL_LOW_BITS   _u(0x01000000)
13196 #define IO_BANK0_PROC0_INTS2_GPIO22_LEVEL_LOW_MSB    _u(24)
13197 #define IO_BANK0_PROC0_INTS2_GPIO22_LEVEL_LOW_LSB    _u(24)
13198 #define IO_BANK0_PROC0_INTS2_GPIO22_LEVEL_LOW_ACCESS "RO"
13199 // -----------------------------------------------------------------------------
13200 // Field       : IO_BANK0_PROC0_INTS2_GPIO21_EDGE_HIGH
13201 #define IO_BANK0_PROC0_INTS2_GPIO21_EDGE_HIGH_RESET  _u(0x0)
13202 #define IO_BANK0_PROC0_INTS2_GPIO21_EDGE_HIGH_BITS   _u(0x00800000)
13203 #define IO_BANK0_PROC0_INTS2_GPIO21_EDGE_HIGH_MSB    _u(23)
13204 #define IO_BANK0_PROC0_INTS2_GPIO21_EDGE_HIGH_LSB    _u(23)
13205 #define IO_BANK0_PROC0_INTS2_GPIO21_EDGE_HIGH_ACCESS "RO"
13206 // -----------------------------------------------------------------------------
13207 // Field       : IO_BANK0_PROC0_INTS2_GPIO21_EDGE_LOW
13208 #define IO_BANK0_PROC0_INTS2_GPIO21_EDGE_LOW_RESET  _u(0x0)
13209 #define IO_BANK0_PROC0_INTS2_GPIO21_EDGE_LOW_BITS   _u(0x00400000)
13210 #define IO_BANK0_PROC0_INTS2_GPIO21_EDGE_LOW_MSB    _u(22)
13211 #define IO_BANK0_PROC0_INTS2_GPIO21_EDGE_LOW_LSB    _u(22)
13212 #define IO_BANK0_PROC0_INTS2_GPIO21_EDGE_LOW_ACCESS "RO"
13213 // -----------------------------------------------------------------------------
13214 // Field       : IO_BANK0_PROC0_INTS2_GPIO21_LEVEL_HIGH
13215 #define IO_BANK0_PROC0_INTS2_GPIO21_LEVEL_HIGH_RESET  _u(0x0)
13216 #define IO_BANK0_PROC0_INTS2_GPIO21_LEVEL_HIGH_BITS   _u(0x00200000)
13217 #define IO_BANK0_PROC0_INTS2_GPIO21_LEVEL_HIGH_MSB    _u(21)
13218 #define IO_BANK0_PROC0_INTS2_GPIO21_LEVEL_HIGH_LSB    _u(21)
13219 #define IO_BANK0_PROC0_INTS2_GPIO21_LEVEL_HIGH_ACCESS "RO"
13220 // -----------------------------------------------------------------------------
13221 // Field       : IO_BANK0_PROC0_INTS2_GPIO21_LEVEL_LOW
13222 #define IO_BANK0_PROC0_INTS2_GPIO21_LEVEL_LOW_RESET  _u(0x0)
13223 #define IO_BANK0_PROC0_INTS2_GPIO21_LEVEL_LOW_BITS   _u(0x00100000)
13224 #define IO_BANK0_PROC0_INTS2_GPIO21_LEVEL_LOW_MSB    _u(20)
13225 #define IO_BANK0_PROC0_INTS2_GPIO21_LEVEL_LOW_LSB    _u(20)
13226 #define IO_BANK0_PROC0_INTS2_GPIO21_LEVEL_LOW_ACCESS "RO"
13227 // -----------------------------------------------------------------------------
13228 // Field       : IO_BANK0_PROC0_INTS2_GPIO20_EDGE_HIGH
13229 #define IO_BANK0_PROC0_INTS2_GPIO20_EDGE_HIGH_RESET  _u(0x0)
13230 #define IO_BANK0_PROC0_INTS2_GPIO20_EDGE_HIGH_BITS   _u(0x00080000)
13231 #define IO_BANK0_PROC0_INTS2_GPIO20_EDGE_HIGH_MSB    _u(19)
13232 #define IO_BANK0_PROC0_INTS2_GPIO20_EDGE_HIGH_LSB    _u(19)
13233 #define IO_BANK0_PROC0_INTS2_GPIO20_EDGE_HIGH_ACCESS "RO"
13234 // -----------------------------------------------------------------------------
13235 // Field       : IO_BANK0_PROC0_INTS2_GPIO20_EDGE_LOW
13236 #define IO_BANK0_PROC0_INTS2_GPIO20_EDGE_LOW_RESET  _u(0x0)
13237 #define IO_BANK0_PROC0_INTS2_GPIO20_EDGE_LOW_BITS   _u(0x00040000)
13238 #define IO_BANK0_PROC0_INTS2_GPIO20_EDGE_LOW_MSB    _u(18)
13239 #define IO_BANK0_PROC0_INTS2_GPIO20_EDGE_LOW_LSB    _u(18)
13240 #define IO_BANK0_PROC0_INTS2_GPIO20_EDGE_LOW_ACCESS "RO"
13241 // -----------------------------------------------------------------------------
13242 // Field       : IO_BANK0_PROC0_INTS2_GPIO20_LEVEL_HIGH
13243 #define IO_BANK0_PROC0_INTS2_GPIO20_LEVEL_HIGH_RESET  _u(0x0)
13244 #define IO_BANK0_PROC0_INTS2_GPIO20_LEVEL_HIGH_BITS   _u(0x00020000)
13245 #define IO_BANK0_PROC0_INTS2_GPIO20_LEVEL_HIGH_MSB    _u(17)
13246 #define IO_BANK0_PROC0_INTS2_GPIO20_LEVEL_HIGH_LSB    _u(17)
13247 #define IO_BANK0_PROC0_INTS2_GPIO20_LEVEL_HIGH_ACCESS "RO"
13248 // -----------------------------------------------------------------------------
13249 // Field       : IO_BANK0_PROC0_INTS2_GPIO20_LEVEL_LOW
13250 #define IO_BANK0_PROC0_INTS2_GPIO20_LEVEL_LOW_RESET  _u(0x0)
13251 #define IO_BANK0_PROC0_INTS2_GPIO20_LEVEL_LOW_BITS   _u(0x00010000)
13252 #define IO_BANK0_PROC0_INTS2_GPIO20_LEVEL_LOW_MSB    _u(16)
13253 #define IO_BANK0_PROC0_INTS2_GPIO20_LEVEL_LOW_LSB    _u(16)
13254 #define IO_BANK0_PROC0_INTS2_GPIO20_LEVEL_LOW_ACCESS "RO"
13255 // -----------------------------------------------------------------------------
13256 // Field       : IO_BANK0_PROC0_INTS2_GPIO19_EDGE_HIGH
13257 #define IO_BANK0_PROC0_INTS2_GPIO19_EDGE_HIGH_RESET  _u(0x0)
13258 #define IO_BANK0_PROC0_INTS2_GPIO19_EDGE_HIGH_BITS   _u(0x00008000)
13259 #define IO_BANK0_PROC0_INTS2_GPIO19_EDGE_HIGH_MSB    _u(15)
13260 #define IO_BANK0_PROC0_INTS2_GPIO19_EDGE_HIGH_LSB    _u(15)
13261 #define IO_BANK0_PROC0_INTS2_GPIO19_EDGE_HIGH_ACCESS "RO"
13262 // -----------------------------------------------------------------------------
13263 // Field       : IO_BANK0_PROC0_INTS2_GPIO19_EDGE_LOW
13264 #define IO_BANK0_PROC0_INTS2_GPIO19_EDGE_LOW_RESET  _u(0x0)
13265 #define IO_BANK0_PROC0_INTS2_GPIO19_EDGE_LOW_BITS   _u(0x00004000)
13266 #define IO_BANK0_PROC0_INTS2_GPIO19_EDGE_LOW_MSB    _u(14)
13267 #define IO_BANK0_PROC0_INTS2_GPIO19_EDGE_LOW_LSB    _u(14)
13268 #define IO_BANK0_PROC0_INTS2_GPIO19_EDGE_LOW_ACCESS "RO"
13269 // -----------------------------------------------------------------------------
13270 // Field       : IO_BANK0_PROC0_INTS2_GPIO19_LEVEL_HIGH
13271 #define IO_BANK0_PROC0_INTS2_GPIO19_LEVEL_HIGH_RESET  _u(0x0)
13272 #define IO_BANK0_PROC0_INTS2_GPIO19_LEVEL_HIGH_BITS   _u(0x00002000)
13273 #define IO_BANK0_PROC0_INTS2_GPIO19_LEVEL_HIGH_MSB    _u(13)
13274 #define IO_BANK0_PROC0_INTS2_GPIO19_LEVEL_HIGH_LSB    _u(13)
13275 #define IO_BANK0_PROC0_INTS2_GPIO19_LEVEL_HIGH_ACCESS "RO"
13276 // -----------------------------------------------------------------------------
13277 // Field       : IO_BANK0_PROC0_INTS2_GPIO19_LEVEL_LOW
13278 #define IO_BANK0_PROC0_INTS2_GPIO19_LEVEL_LOW_RESET  _u(0x0)
13279 #define IO_BANK0_PROC0_INTS2_GPIO19_LEVEL_LOW_BITS   _u(0x00001000)
13280 #define IO_BANK0_PROC0_INTS2_GPIO19_LEVEL_LOW_MSB    _u(12)
13281 #define IO_BANK0_PROC0_INTS2_GPIO19_LEVEL_LOW_LSB    _u(12)
13282 #define IO_BANK0_PROC0_INTS2_GPIO19_LEVEL_LOW_ACCESS "RO"
13283 // -----------------------------------------------------------------------------
13284 // Field       : IO_BANK0_PROC0_INTS2_GPIO18_EDGE_HIGH
13285 #define IO_BANK0_PROC0_INTS2_GPIO18_EDGE_HIGH_RESET  _u(0x0)
13286 #define IO_BANK0_PROC0_INTS2_GPIO18_EDGE_HIGH_BITS   _u(0x00000800)
13287 #define IO_BANK0_PROC0_INTS2_GPIO18_EDGE_HIGH_MSB    _u(11)
13288 #define IO_BANK0_PROC0_INTS2_GPIO18_EDGE_HIGH_LSB    _u(11)
13289 #define IO_BANK0_PROC0_INTS2_GPIO18_EDGE_HIGH_ACCESS "RO"
13290 // -----------------------------------------------------------------------------
13291 // Field       : IO_BANK0_PROC0_INTS2_GPIO18_EDGE_LOW
13292 #define IO_BANK0_PROC0_INTS2_GPIO18_EDGE_LOW_RESET  _u(0x0)
13293 #define IO_BANK0_PROC0_INTS2_GPIO18_EDGE_LOW_BITS   _u(0x00000400)
13294 #define IO_BANK0_PROC0_INTS2_GPIO18_EDGE_LOW_MSB    _u(10)
13295 #define IO_BANK0_PROC0_INTS2_GPIO18_EDGE_LOW_LSB    _u(10)
13296 #define IO_BANK0_PROC0_INTS2_GPIO18_EDGE_LOW_ACCESS "RO"
13297 // -----------------------------------------------------------------------------
13298 // Field       : IO_BANK0_PROC0_INTS2_GPIO18_LEVEL_HIGH
13299 #define IO_BANK0_PROC0_INTS2_GPIO18_LEVEL_HIGH_RESET  _u(0x0)
13300 #define IO_BANK0_PROC0_INTS2_GPIO18_LEVEL_HIGH_BITS   _u(0x00000200)
13301 #define IO_BANK0_PROC0_INTS2_GPIO18_LEVEL_HIGH_MSB    _u(9)
13302 #define IO_BANK0_PROC0_INTS2_GPIO18_LEVEL_HIGH_LSB    _u(9)
13303 #define IO_BANK0_PROC0_INTS2_GPIO18_LEVEL_HIGH_ACCESS "RO"
13304 // -----------------------------------------------------------------------------
13305 // Field       : IO_BANK0_PROC0_INTS2_GPIO18_LEVEL_LOW
13306 #define IO_BANK0_PROC0_INTS2_GPIO18_LEVEL_LOW_RESET  _u(0x0)
13307 #define IO_BANK0_PROC0_INTS2_GPIO18_LEVEL_LOW_BITS   _u(0x00000100)
13308 #define IO_BANK0_PROC0_INTS2_GPIO18_LEVEL_LOW_MSB    _u(8)
13309 #define IO_BANK0_PROC0_INTS2_GPIO18_LEVEL_LOW_LSB    _u(8)
13310 #define IO_BANK0_PROC0_INTS2_GPIO18_LEVEL_LOW_ACCESS "RO"
13311 // -----------------------------------------------------------------------------
13312 // Field       : IO_BANK0_PROC0_INTS2_GPIO17_EDGE_HIGH
13313 #define IO_BANK0_PROC0_INTS2_GPIO17_EDGE_HIGH_RESET  _u(0x0)
13314 #define IO_BANK0_PROC0_INTS2_GPIO17_EDGE_HIGH_BITS   _u(0x00000080)
13315 #define IO_BANK0_PROC0_INTS2_GPIO17_EDGE_HIGH_MSB    _u(7)
13316 #define IO_BANK0_PROC0_INTS2_GPIO17_EDGE_HIGH_LSB    _u(7)
13317 #define IO_BANK0_PROC0_INTS2_GPIO17_EDGE_HIGH_ACCESS "RO"
13318 // -----------------------------------------------------------------------------
13319 // Field       : IO_BANK0_PROC0_INTS2_GPIO17_EDGE_LOW
13320 #define IO_BANK0_PROC0_INTS2_GPIO17_EDGE_LOW_RESET  _u(0x0)
13321 #define IO_BANK0_PROC0_INTS2_GPIO17_EDGE_LOW_BITS   _u(0x00000040)
13322 #define IO_BANK0_PROC0_INTS2_GPIO17_EDGE_LOW_MSB    _u(6)
13323 #define IO_BANK0_PROC0_INTS2_GPIO17_EDGE_LOW_LSB    _u(6)
13324 #define IO_BANK0_PROC0_INTS2_GPIO17_EDGE_LOW_ACCESS "RO"
13325 // -----------------------------------------------------------------------------
13326 // Field       : IO_BANK0_PROC0_INTS2_GPIO17_LEVEL_HIGH
13327 #define IO_BANK0_PROC0_INTS2_GPIO17_LEVEL_HIGH_RESET  _u(0x0)
13328 #define IO_BANK0_PROC0_INTS2_GPIO17_LEVEL_HIGH_BITS   _u(0x00000020)
13329 #define IO_BANK0_PROC0_INTS2_GPIO17_LEVEL_HIGH_MSB    _u(5)
13330 #define IO_BANK0_PROC0_INTS2_GPIO17_LEVEL_HIGH_LSB    _u(5)
13331 #define IO_BANK0_PROC0_INTS2_GPIO17_LEVEL_HIGH_ACCESS "RO"
13332 // -----------------------------------------------------------------------------
13333 // Field       : IO_BANK0_PROC0_INTS2_GPIO17_LEVEL_LOW
13334 #define IO_BANK0_PROC0_INTS2_GPIO17_LEVEL_LOW_RESET  _u(0x0)
13335 #define IO_BANK0_PROC0_INTS2_GPIO17_LEVEL_LOW_BITS   _u(0x00000010)
13336 #define IO_BANK0_PROC0_INTS2_GPIO17_LEVEL_LOW_MSB    _u(4)
13337 #define IO_BANK0_PROC0_INTS2_GPIO17_LEVEL_LOW_LSB    _u(4)
13338 #define IO_BANK0_PROC0_INTS2_GPIO17_LEVEL_LOW_ACCESS "RO"
13339 // -----------------------------------------------------------------------------
13340 // Field       : IO_BANK0_PROC0_INTS2_GPIO16_EDGE_HIGH
13341 #define IO_BANK0_PROC0_INTS2_GPIO16_EDGE_HIGH_RESET  _u(0x0)
13342 #define IO_BANK0_PROC0_INTS2_GPIO16_EDGE_HIGH_BITS   _u(0x00000008)
13343 #define IO_BANK0_PROC0_INTS2_GPIO16_EDGE_HIGH_MSB    _u(3)
13344 #define IO_BANK0_PROC0_INTS2_GPIO16_EDGE_HIGH_LSB    _u(3)
13345 #define IO_BANK0_PROC0_INTS2_GPIO16_EDGE_HIGH_ACCESS "RO"
13346 // -----------------------------------------------------------------------------
13347 // Field       : IO_BANK0_PROC0_INTS2_GPIO16_EDGE_LOW
13348 #define IO_BANK0_PROC0_INTS2_GPIO16_EDGE_LOW_RESET  _u(0x0)
13349 #define IO_BANK0_PROC0_INTS2_GPIO16_EDGE_LOW_BITS   _u(0x00000004)
13350 #define IO_BANK0_PROC0_INTS2_GPIO16_EDGE_LOW_MSB    _u(2)
13351 #define IO_BANK0_PROC0_INTS2_GPIO16_EDGE_LOW_LSB    _u(2)
13352 #define IO_BANK0_PROC0_INTS2_GPIO16_EDGE_LOW_ACCESS "RO"
13353 // -----------------------------------------------------------------------------
13354 // Field       : IO_BANK0_PROC0_INTS2_GPIO16_LEVEL_HIGH
13355 #define IO_BANK0_PROC0_INTS2_GPIO16_LEVEL_HIGH_RESET  _u(0x0)
13356 #define IO_BANK0_PROC0_INTS2_GPIO16_LEVEL_HIGH_BITS   _u(0x00000002)
13357 #define IO_BANK0_PROC0_INTS2_GPIO16_LEVEL_HIGH_MSB    _u(1)
13358 #define IO_BANK0_PROC0_INTS2_GPIO16_LEVEL_HIGH_LSB    _u(1)
13359 #define IO_BANK0_PROC0_INTS2_GPIO16_LEVEL_HIGH_ACCESS "RO"
13360 // -----------------------------------------------------------------------------
13361 // Field       : IO_BANK0_PROC0_INTS2_GPIO16_LEVEL_LOW
13362 #define IO_BANK0_PROC0_INTS2_GPIO16_LEVEL_LOW_RESET  _u(0x0)
13363 #define IO_BANK0_PROC0_INTS2_GPIO16_LEVEL_LOW_BITS   _u(0x00000001)
13364 #define IO_BANK0_PROC0_INTS2_GPIO16_LEVEL_LOW_MSB    _u(0)
13365 #define IO_BANK0_PROC0_INTS2_GPIO16_LEVEL_LOW_LSB    _u(0)
13366 #define IO_BANK0_PROC0_INTS2_GPIO16_LEVEL_LOW_ACCESS "RO"
13367 // =============================================================================
13368 // Register    : IO_BANK0_PROC0_INTS3
13369 // Description : Interrupt status after masking & forcing for proc0
13370 #define IO_BANK0_PROC0_INTS3_OFFSET _u(0x00000284)
13371 #define IO_BANK0_PROC0_INTS3_BITS   _u(0xffffffff)
13372 #define IO_BANK0_PROC0_INTS3_RESET  _u(0x00000000)
13373 // -----------------------------------------------------------------------------
13374 // Field       : IO_BANK0_PROC0_INTS3_GPIO31_EDGE_HIGH
13375 #define IO_BANK0_PROC0_INTS3_GPIO31_EDGE_HIGH_RESET  _u(0x0)
13376 #define IO_BANK0_PROC0_INTS3_GPIO31_EDGE_HIGH_BITS   _u(0x80000000)
13377 #define IO_BANK0_PROC0_INTS3_GPIO31_EDGE_HIGH_MSB    _u(31)
13378 #define IO_BANK0_PROC0_INTS3_GPIO31_EDGE_HIGH_LSB    _u(31)
13379 #define IO_BANK0_PROC0_INTS3_GPIO31_EDGE_HIGH_ACCESS "RO"
13380 // -----------------------------------------------------------------------------
13381 // Field       : IO_BANK0_PROC0_INTS3_GPIO31_EDGE_LOW
13382 #define IO_BANK0_PROC0_INTS3_GPIO31_EDGE_LOW_RESET  _u(0x0)
13383 #define IO_BANK0_PROC0_INTS3_GPIO31_EDGE_LOW_BITS   _u(0x40000000)
13384 #define IO_BANK0_PROC0_INTS3_GPIO31_EDGE_LOW_MSB    _u(30)
13385 #define IO_BANK0_PROC0_INTS3_GPIO31_EDGE_LOW_LSB    _u(30)
13386 #define IO_BANK0_PROC0_INTS3_GPIO31_EDGE_LOW_ACCESS "RO"
13387 // -----------------------------------------------------------------------------
13388 // Field       : IO_BANK0_PROC0_INTS3_GPIO31_LEVEL_HIGH
13389 #define IO_BANK0_PROC0_INTS3_GPIO31_LEVEL_HIGH_RESET  _u(0x0)
13390 #define IO_BANK0_PROC0_INTS3_GPIO31_LEVEL_HIGH_BITS   _u(0x20000000)
13391 #define IO_BANK0_PROC0_INTS3_GPIO31_LEVEL_HIGH_MSB    _u(29)
13392 #define IO_BANK0_PROC0_INTS3_GPIO31_LEVEL_HIGH_LSB    _u(29)
13393 #define IO_BANK0_PROC0_INTS3_GPIO31_LEVEL_HIGH_ACCESS "RO"
13394 // -----------------------------------------------------------------------------
13395 // Field       : IO_BANK0_PROC0_INTS3_GPIO31_LEVEL_LOW
13396 #define IO_BANK0_PROC0_INTS3_GPIO31_LEVEL_LOW_RESET  _u(0x0)
13397 #define IO_BANK0_PROC0_INTS3_GPIO31_LEVEL_LOW_BITS   _u(0x10000000)
13398 #define IO_BANK0_PROC0_INTS3_GPIO31_LEVEL_LOW_MSB    _u(28)
13399 #define IO_BANK0_PROC0_INTS3_GPIO31_LEVEL_LOW_LSB    _u(28)
13400 #define IO_BANK0_PROC0_INTS3_GPIO31_LEVEL_LOW_ACCESS "RO"
13401 // -----------------------------------------------------------------------------
13402 // Field       : IO_BANK0_PROC0_INTS3_GPIO30_EDGE_HIGH
13403 #define IO_BANK0_PROC0_INTS3_GPIO30_EDGE_HIGH_RESET  _u(0x0)
13404 #define IO_BANK0_PROC0_INTS3_GPIO30_EDGE_HIGH_BITS   _u(0x08000000)
13405 #define IO_BANK0_PROC0_INTS3_GPIO30_EDGE_HIGH_MSB    _u(27)
13406 #define IO_BANK0_PROC0_INTS3_GPIO30_EDGE_HIGH_LSB    _u(27)
13407 #define IO_BANK0_PROC0_INTS3_GPIO30_EDGE_HIGH_ACCESS "RO"
13408 // -----------------------------------------------------------------------------
13409 // Field       : IO_BANK0_PROC0_INTS3_GPIO30_EDGE_LOW
13410 #define IO_BANK0_PROC0_INTS3_GPIO30_EDGE_LOW_RESET  _u(0x0)
13411 #define IO_BANK0_PROC0_INTS3_GPIO30_EDGE_LOW_BITS   _u(0x04000000)
13412 #define IO_BANK0_PROC0_INTS3_GPIO30_EDGE_LOW_MSB    _u(26)
13413 #define IO_BANK0_PROC0_INTS3_GPIO30_EDGE_LOW_LSB    _u(26)
13414 #define IO_BANK0_PROC0_INTS3_GPIO30_EDGE_LOW_ACCESS "RO"
13415 // -----------------------------------------------------------------------------
13416 // Field       : IO_BANK0_PROC0_INTS3_GPIO30_LEVEL_HIGH
13417 #define IO_BANK0_PROC0_INTS3_GPIO30_LEVEL_HIGH_RESET  _u(0x0)
13418 #define IO_BANK0_PROC0_INTS3_GPIO30_LEVEL_HIGH_BITS   _u(0x02000000)
13419 #define IO_BANK0_PROC0_INTS3_GPIO30_LEVEL_HIGH_MSB    _u(25)
13420 #define IO_BANK0_PROC0_INTS3_GPIO30_LEVEL_HIGH_LSB    _u(25)
13421 #define IO_BANK0_PROC0_INTS3_GPIO30_LEVEL_HIGH_ACCESS "RO"
13422 // -----------------------------------------------------------------------------
13423 // Field       : IO_BANK0_PROC0_INTS3_GPIO30_LEVEL_LOW
13424 #define IO_BANK0_PROC0_INTS3_GPIO30_LEVEL_LOW_RESET  _u(0x0)
13425 #define IO_BANK0_PROC0_INTS3_GPIO30_LEVEL_LOW_BITS   _u(0x01000000)
13426 #define IO_BANK0_PROC0_INTS3_GPIO30_LEVEL_LOW_MSB    _u(24)
13427 #define IO_BANK0_PROC0_INTS3_GPIO30_LEVEL_LOW_LSB    _u(24)
13428 #define IO_BANK0_PROC0_INTS3_GPIO30_LEVEL_LOW_ACCESS "RO"
13429 // -----------------------------------------------------------------------------
13430 // Field       : IO_BANK0_PROC0_INTS3_GPIO29_EDGE_HIGH
13431 #define IO_BANK0_PROC0_INTS3_GPIO29_EDGE_HIGH_RESET  _u(0x0)
13432 #define IO_BANK0_PROC0_INTS3_GPIO29_EDGE_HIGH_BITS   _u(0x00800000)
13433 #define IO_BANK0_PROC0_INTS3_GPIO29_EDGE_HIGH_MSB    _u(23)
13434 #define IO_BANK0_PROC0_INTS3_GPIO29_EDGE_HIGH_LSB    _u(23)
13435 #define IO_BANK0_PROC0_INTS3_GPIO29_EDGE_HIGH_ACCESS "RO"
13436 // -----------------------------------------------------------------------------
13437 // Field       : IO_BANK0_PROC0_INTS3_GPIO29_EDGE_LOW
13438 #define IO_BANK0_PROC0_INTS3_GPIO29_EDGE_LOW_RESET  _u(0x0)
13439 #define IO_BANK0_PROC0_INTS3_GPIO29_EDGE_LOW_BITS   _u(0x00400000)
13440 #define IO_BANK0_PROC0_INTS3_GPIO29_EDGE_LOW_MSB    _u(22)
13441 #define IO_BANK0_PROC0_INTS3_GPIO29_EDGE_LOW_LSB    _u(22)
13442 #define IO_BANK0_PROC0_INTS3_GPIO29_EDGE_LOW_ACCESS "RO"
13443 // -----------------------------------------------------------------------------
13444 // Field       : IO_BANK0_PROC0_INTS3_GPIO29_LEVEL_HIGH
13445 #define IO_BANK0_PROC0_INTS3_GPIO29_LEVEL_HIGH_RESET  _u(0x0)
13446 #define IO_BANK0_PROC0_INTS3_GPIO29_LEVEL_HIGH_BITS   _u(0x00200000)
13447 #define IO_BANK0_PROC0_INTS3_GPIO29_LEVEL_HIGH_MSB    _u(21)
13448 #define IO_BANK0_PROC0_INTS3_GPIO29_LEVEL_HIGH_LSB    _u(21)
13449 #define IO_BANK0_PROC0_INTS3_GPIO29_LEVEL_HIGH_ACCESS "RO"
13450 // -----------------------------------------------------------------------------
13451 // Field       : IO_BANK0_PROC0_INTS3_GPIO29_LEVEL_LOW
13452 #define IO_BANK0_PROC0_INTS3_GPIO29_LEVEL_LOW_RESET  _u(0x0)
13453 #define IO_BANK0_PROC0_INTS3_GPIO29_LEVEL_LOW_BITS   _u(0x00100000)
13454 #define IO_BANK0_PROC0_INTS3_GPIO29_LEVEL_LOW_MSB    _u(20)
13455 #define IO_BANK0_PROC0_INTS3_GPIO29_LEVEL_LOW_LSB    _u(20)
13456 #define IO_BANK0_PROC0_INTS3_GPIO29_LEVEL_LOW_ACCESS "RO"
13457 // -----------------------------------------------------------------------------
13458 // Field       : IO_BANK0_PROC0_INTS3_GPIO28_EDGE_HIGH
13459 #define IO_BANK0_PROC0_INTS3_GPIO28_EDGE_HIGH_RESET  _u(0x0)
13460 #define IO_BANK0_PROC0_INTS3_GPIO28_EDGE_HIGH_BITS   _u(0x00080000)
13461 #define IO_BANK0_PROC0_INTS3_GPIO28_EDGE_HIGH_MSB    _u(19)
13462 #define IO_BANK0_PROC0_INTS3_GPIO28_EDGE_HIGH_LSB    _u(19)
13463 #define IO_BANK0_PROC0_INTS3_GPIO28_EDGE_HIGH_ACCESS "RO"
13464 // -----------------------------------------------------------------------------
13465 // Field       : IO_BANK0_PROC0_INTS3_GPIO28_EDGE_LOW
13466 #define IO_BANK0_PROC0_INTS3_GPIO28_EDGE_LOW_RESET  _u(0x0)
13467 #define IO_BANK0_PROC0_INTS3_GPIO28_EDGE_LOW_BITS   _u(0x00040000)
13468 #define IO_BANK0_PROC0_INTS3_GPIO28_EDGE_LOW_MSB    _u(18)
13469 #define IO_BANK0_PROC0_INTS3_GPIO28_EDGE_LOW_LSB    _u(18)
13470 #define IO_BANK0_PROC0_INTS3_GPIO28_EDGE_LOW_ACCESS "RO"
13471 // -----------------------------------------------------------------------------
13472 // Field       : IO_BANK0_PROC0_INTS3_GPIO28_LEVEL_HIGH
13473 #define IO_BANK0_PROC0_INTS3_GPIO28_LEVEL_HIGH_RESET  _u(0x0)
13474 #define IO_BANK0_PROC0_INTS3_GPIO28_LEVEL_HIGH_BITS   _u(0x00020000)
13475 #define IO_BANK0_PROC0_INTS3_GPIO28_LEVEL_HIGH_MSB    _u(17)
13476 #define IO_BANK0_PROC0_INTS3_GPIO28_LEVEL_HIGH_LSB    _u(17)
13477 #define IO_BANK0_PROC0_INTS3_GPIO28_LEVEL_HIGH_ACCESS "RO"
13478 // -----------------------------------------------------------------------------
13479 // Field       : IO_BANK0_PROC0_INTS3_GPIO28_LEVEL_LOW
13480 #define IO_BANK0_PROC0_INTS3_GPIO28_LEVEL_LOW_RESET  _u(0x0)
13481 #define IO_BANK0_PROC0_INTS3_GPIO28_LEVEL_LOW_BITS   _u(0x00010000)
13482 #define IO_BANK0_PROC0_INTS3_GPIO28_LEVEL_LOW_MSB    _u(16)
13483 #define IO_BANK0_PROC0_INTS3_GPIO28_LEVEL_LOW_LSB    _u(16)
13484 #define IO_BANK0_PROC0_INTS3_GPIO28_LEVEL_LOW_ACCESS "RO"
13485 // -----------------------------------------------------------------------------
13486 // Field       : IO_BANK0_PROC0_INTS3_GPIO27_EDGE_HIGH
13487 #define IO_BANK0_PROC0_INTS3_GPIO27_EDGE_HIGH_RESET  _u(0x0)
13488 #define IO_BANK0_PROC0_INTS3_GPIO27_EDGE_HIGH_BITS   _u(0x00008000)
13489 #define IO_BANK0_PROC0_INTS3_GPIO27_EDGE_HIGH_MSB    _u(15)
13490 #define IO_BANK0_PROC0_INTS3_GPIO27_EDGE_HIGH_LSB    _u(15)
13491 #define IO_BANK0_PROC0_INTS3_GPIO27_EDGE_HIGH_ACCESS "RO"
13492 // -----------------------------------------------------------------------------
13493 // Field       : IO_BANK0_PROC0_INTS3_GPIO27_EDGE_LOW
13494 #define IO_BANK0_PROC0_INTS3_GPIO27_EDGE_LOW_RESET  _u(0x0)
13495 #define IO_BANK0_PROC0_INTS3_GPIO27_EDGE_LOW_BITS   _u(0x00004000)
13496 #define IO_BANK0_PROC0_INTS3_GPIO27_EDGE_LOW_MSB    _u(14)
13497 #define IO_BANK0_PROC0_INTS3_GPIO27_EDGE_LOW_LSB    _u(14)
13498 #define IO_BANK0_PROC0_INTS3_GPIO27_EDGE_LOW_ACCESS "RO"
13499 // -----------------------------------------------------------------------------
13500 // Field       : IO_BANK0_PROC0_INTS3_GPIO27_LEVEL_HIGH
13501 #define IO_BANK0_PROC0_INTS3_GPIO27_LEVEL_HIGH_RESET  _u(0x0)
13502 #define IO_BANK0_PROC0_INTS3_GPIO27_LEVEL_HIGH_BITS   _u(0x00002000)
13503 #define IO_BANK0_PROC0_INTS3_GPIO27_LEVEL_HIGH_MSB    _u(13)
13504 #define IO_BANK0_PROC0_INTS3_GPIO27_LEVEL_HIGH_LSB    _u(13)
13505 #define IO_BANK0_PROC0_INTS3_GPIO27_LEVEL_HIGH_ACCESS "RO"
13506 // -----------------------------------------------------------------------------
13507 // Field       : IO_BANK0_PROC0_INTS3_GPIO27_LEVEL_LOW
13508 #define IO_BANK0_PROC0_INTS3_GPIO27_LEVEL_LOW_RESET  _u(0x0)
13509 #define IO_BANK0_PROC0_INTS3_GPIO27_LEVEL_LOW_BITS   _u(0x00001000)
13510 #define IO_BANK0_PROC0_INTS3_GPIO27_LEVEL_LOW_MSB    _u(12)
13511 #define IO_BANK0_PROC0_INTS3_GPIO27_LEVEL_LOW_LSB    _u(12)
13512 #define IO_BANK0_PROC0_INTS3_GPIO27_LEVEL_LOW_ACCESS "RO"
13513 // -----------------------------------------------------------------------------
13514 // Field       : IO_BANK0_PROC0_INTS3_GPIO26_EDGE_HIGH
13515 #define IO_BANK0_PROC0_INTS3_GPIO26_EDGE_HIGH_RESET  _u(0x0)
13516 #define IO_BANK0_PROC0_INTS3_GPIO26_EDGE_HIGH_BITS   _u(0x00000800)
13517 #define IO_BANK0_PROC0_INTS3_GPIO26_EDGE_HIGH_MSB    _u(11)
13518 #define IO_BANK0_PROC0_INTS3_GPIO26_EDGE_HIGH_LSB    _u(11)
13519 #define IO_BANK0_PROC0_INTS3_GPIO26_EDGE_HIGH_ACCESS "RO"
13520 // -----------------------------------------------------------------------------
13521 // Field       : IO_BANK0_PROC0_INTS3_GPIO26_EDGE_LOW
13522 #define IO_BANK0_PROC0_INTS3_GPIO26_EDGE_LOW_RESET  _u(0x0)
13523 #define IO_BANK0_PROC0_INTS3_GPIO26_EDGE_LOW_BITS   _u(0x00000400)
13524 #define IO_BANK0_PROC0_INTS3_GPIO26_EDGE_LOW_MSB    _u(10)
13525 #define IO_BANK0_PROC0_INTS3_GPIO26_EDGE_LOW_LSB    _u(10)
13526 #define IO_BANK0_PROC0_INTS3_GPIO26_EDGE_LOW_ACCESS "RO"
13527 // -----------------------------------------------------------------------------
13528 // Field       : IO_BANK0_PROC0_INTS3_GPIO26_LEVEL_HIGH
13529 #define IO_BANK0_PROC0_INTS3_GPIO26_LEVEL_HIGH_RESET  _u(0x0)
13530 #define IO_BANK0_PROC0_INTS3_GPIO26_LEVEL_HIGH_BITS   _u(0x00000200)
13531 #define IO_BANK0_PROC0_INTS3_GPIO26_LEVEL_HIGH_MSB    _u(9)
13532 #define IO_BANK0_PROC0_INTS3_GPIO26_LEVEL_HIGH_LSB    _u(9)
13533 #define IO_BANK0_PROC0_INTS3_GPIO26_LEVEL_HIGH_ACCESS "RO"
13534 // -----------------------------------------------------------------------------
13535 // Field       : IO_BANK0_PROC0_INTS3_GPIO26_LEVEL_LOW
13536 #define IO_BANK0_PROC0_INTS3_GPIO26_LEVEL_LOW_RESET  _u(0x0)
13537 #define IO_BANK0_PROC0_INTS3_GPIO26_LEVEL_LOW_BITS   _u(0x00000100)
13538 #define IO_BANK0_PROC0_INTS3_GPIO26_LEVEL_LOW_MSB    _u(8)
13539 #define IO_BANK0_PROC0_INTS3_GPIO26_LEVEL_LOW_LSB    _u(8)
13540 #define IO_BANK0_PROC0_INTS3_GPIO26_LEVEL_LOW_ACCESS "RO"
13541 // -----------------------------------------------------------------------------
13542 // Field       : IO_BANK0_PROC0_INTS3_GPIO25_EDGE_HIGH
13543 #define IO_BANK0_PROC0_INTS3_GPIO25_EDGE_HIGH_RESET  _u(0x0)
13544 #define IO_BANK0_PROC0_INTS3_GPIO25_EDGE_HIGH_BITS   _u(0x00000080)
13545 #define IO_BANK0_PROC0_INTS3_GPIO25_EDGE_HIGH_MSB    _u(7)
13546 #define IO_BANK0_PROC0_INTS3_GPIO25_EDGE_HIGH_LSB    _u(7)
13547 #define IO_BANK0_PROC0_INTS3_GPIO25_EDGE_HIGH_ACCESS "RO"
13548 // -----------------------------------------------------------------------------
13549 // Field       : IO_BANK0_PROC0_INTS3_GPIO25_EDGE_LOW
13550 #define IO_BANK0_PROC0_INTS3_GPIO25_EDGE_LOW_RESET  _u(0x0)
13551 #define IO_BANK0_PROC0_INTS3_GPIO25_EDGE_LOW_BITS   _u(0x00000040)
13552 #define IO_BANK0_PROC0_INTS3_GPIO25_EDGE_LOW_MSB    _u(6)
13553 #define IO_BANK0_PROC0_INTS3_GPIO25_EDGE_LOW_LSB    _u(6)
13554 #define IO_BANK0_PROC0_INTS3_GPIO25_EDGE_LOW_ACCESS "RO"
13555 // -----------------------------------------------------------------------------
13556 // Field       : IO_BANK0_PROC0_INTS3_GPIO25_LEVEL_HIGH
13557 #define IO_BANK0_PROC0_INTS3_GPIO25_LEVEL_HIGH_RESET  _u(0x0)
13558 #define IO_BANK0_PROC0_INTS3_GPIO25_LEVEL_HIGH_BITS   _u(0x00000020)
13559 #define IO_BANK0_PROC0_INTS3_GPIO25_LEVEL_HIGH_MSB    _u(5)
13560 #define IO_BANK0_PROC0_INTS3_GPIO25_LEVEL_HIGH_LSB    _u(5)
13561 #define IO_BANK0_PROC0_INTS3_GPIO25_LEVEL_HIGH_ACCESS "RO"
13562 // -----------------------------------------------------------------------------
13563 // Field       : IO_BANK0_PROC0_INTS3_GPIO25_LEVEL_LOW
13564 #define IO_BANK0_PROC0_INTS3_GPIO25_LEVEL_LOW_RESET  _u(0x0)
13565 #define IO_BANK0_PROC0_INTS3_GPIO25_LEVEL_LOW_BITS   _u(0x00000010)
13566 #define IO_BANK0_PROC0_INTS3_GPIO25_LEVEL_LOW_MSB    _u(4)
13567 #define IO_BANK0_PROC0_INTS3_GPIO25_LEVEL_LOW_LSB    _u(4)
13568 #define IO_BANK0_PROC0_INTS3_GPIO25_LEVEL_LOW_ACCESS "RO"
13569 // -----------------------------------------------------------------------------
13570 // Field       : IO_BANK0_PROC0_INTS3_GPIO24_EDGE_HIGH
13571 #define IO_BANK0_PROC0_INTS3_GPIO24_EDGE_HIGH_RESET  _u(0x0)
13572 #define IO_BANK0_PROC0_INTS3_GPIO24_EDGE_HIGH_BITS   _u(0x00000008)
13573 #define IO_BANK0_PROC0_INTS3_GPIO24_EDGE_HIGH_MSB    _u(3)
13574 #define IO_BANK0_PROC0_INTS3_GPIO24_EDGE_HIGH_LSB    _u(3)
13575 #define IO_BANK0_PROC0_INTS3_GPIO24_EDGE_HIGH_ACCESS "RO"
13576 // -----------------------------------------------------------------------------
13577 // Field       : IO_BANK0_PROC0_INTS3_GPIO24_EDGE_LOW
13578 #define IO_BANK0_PROC0_INTS3_GPIO24_EDGE_LOW_RESET  _u(0x0)
13579 #define IO_BANK0_PROC0_INTS3_GPIO24_EDGE_LOW_BITS   _u(0x00000004)
13580 #define IO_BANK0_PROC0_INTS3_GPIO24_EDGE_LOW_MSB    _u(2)
13581 #define IO_BANK0_PROC0_INTS3_GPIO24_EDGE_LOW_LSB    _u(2)
13582 #define IO_BANK0_PROC0_INTS3_GPIO24_EDGE_LOW_ACCESS "RO"
13583 // -----------------------------------------------------------------------------
13584 // Field       : IO_BANK0_PROC0_INTS3_GPIO24_LEVEL_HIGH
13585 #define IO_BANK0_PROC0_INTS3_GPIO24_LEVEL_HIGH_RESET  _u(0x0)
13586 #define IO_BANK0_PROC0_INTS3_GPIO24_LEVEL_HIGH_BITS   _u(0x00000002)
13587 #define IO_BANK0_PROC0_INTS3_GPIO24_LEVEL_HIGH_MSB    _u(1)
13588 #define IO_BANK0_PROC0_INTS3_GPIO24_LEVEL_HIGH_LSB    _u(1)
13589 #define IO_BANK0_PROC0_INTS3_GPIO24_LEVEL_HIGH_ACCESS "RO"
13590 // -----------------------------------------------------------------------------
13591 // Field       : IO_BANK0_PROC0_INTS3_GPIO24_LEVEL_LOW
13592 #define IO_BANK0_PROC0_INTS3_GPIO24_LEVEL_LOW_RESET  _u(0x0)
13593 #define IO_BANK0_PROC0_INTS3_GPIO24_LEVEL_LOW_BITS   _u(0x00000001)
13594 #define IO_BANK0_PROC0_INTS3_GPIO24_LEVEL_LOW_MSB    _u(0)
13595 #define IO_BANK0_PROC0_INTS3_GPIO24_LEVEL_LOW_LSB    _u(0)
13596 #define IO_BANK0_PROC0_INTS3_GPIO24_LEVEL_LOW_ACCESS "RO"
13597 // =============================================================================
13598 // Register    : IO_BANK0_PROC0_INTS4
13599 // Description : Interrupt status after masking & forcing for proc0
13600 #define IO_BANK0_PROC0_INTS4_OFFSET _u(0x00000288)
13601 #define IO_BANK0_PROC0_INTS4_BITS   _u(0xffffffff)
13602 #define IO_BANK0_PROC0_INTS4_RESET  _u(0x00000000)
13603 // -----------------------------------------------------------------------------
13604 // Field       : IO_BANK0_PROC0_INTS4_GPIO39_EDGE_HIGH
13605 #define IO_BANK0_PROC0_INTS4_GPIO39_EDGE_HIGH_RESET  _u(0x0)
13606 #define IO_BANK0_PROC0_INTS4_GPIO39_EDGE_HIGH_BITS   _u(0x80000000)
13607 #define IO_BANK0_PROC0_INTS4_GPIO39_EDGE_HIGH_MSB    _u(31)
13608 #define IO_BANK0_PROC0_INTS4_GPIO39_EDGE_HIGH_LSB    _u(31)
13609 #define IO_BANK0_PROC0_INTS4_GPIO39_EDGE_HIGH_ACCESS "RO"
13610 // -----------------------------------------------------------------------------
13611 // Field       : IO_BANK0_PROC0_INTS4_GPIO39_EDGE_LOW
13612 #define IO_BANK0_PROC0_INTS4_GPIO39_EDGE_LOW_RESET  _u(0x0)
13613 #define IO_BANK0_PROC0_INTS4_GPIO39_EDGE_LOW_BITS   _u(0x40000000)
13614 #define IO_BANK0_PROC0_INTS4_GPIO39_EDGE_LOW_MSB    _u(30)
13615 #define IO_BANK0_PROC0_INTS4_GPIO39_EDGE_LOW_LSB    _u(30)
13616 #define IO_BANK0_PROC0_INTS4_GPIO39_EDGE_LOW_ACCESS "RO"
13617 // -----------------------------------------------------------------------------
13618 // Field       : IO_BANK0_PROC0_INTS4_GPIO39_LEVEL_HIGH
13619 #define IO_BANK0_PROC0_INTS4_GPIO39_LEVEL_HIGH_RESET  _u(0x0)
13620 #define IO_BANK0_PROC0_INTS4_GPIO39_LEVEL_HIGH_BITS   _u(0x20000000)
13621 #define IO_BANK0_PROC0_INTS4_GPIO39_LEVEL_HIGH_MSB    _u(29)
13622 #define IO_BANK0_PROC0_INTS4_GPIO39_LEVEL_HIGH_LSB    _u(29)
13623 #define IO_BANK0_PROC0_INTS4_GPIO39_LEVEL_HIGH_ACCESS "RO"
13624 // -----------------------------------------------------------------------------
13625 // Field       : IO_BANK0_PROC0_INTS4_GPIO39_LEVEL_LOW
13626 #define IO_BANK0_PROC0_INTS4_GPIO39_LEVEL_LOW_RESET  _u(0x0)
13627 #define IO_BANK0_PROC0_INTS4_GPIO39_LEVEL_LOW_BITS   _u(0x10000000)
13628 #define IO_BANK0_PROC0_INTS4_GPIO39_LEVEL_LOW_MSB    _u(28)
13629 #define IO_BANK0_PROC0_INTS4_GPIO39_LEVEL_LOW_LSB    _u(28)
13630 #define IO_BANK0_PROC0_INTS4_GPIO39_LEVEL_LOW_ACCESS "RO"
13631 // -----------------------------------------------------------------------------
13632 // Field       : IO_BANK0_PROC0_INTS4_GPIO38_EDGE_HIGH
13633 #define IO_BANK0_PROC0_INTS4_GPIO38_EDGE_HIGH_RESET  _u(0x0)
13634 #define IO_BANK0_PROC0_INTS4_GPIO38_EDGE_HIGH_BITS   _u(0x08000000)
13635 #define IO_BANK0_PROC0_INTS4_GPIO38_EDGE_HIGH_MSB    _u(27)
13636 #define IO_BANK0_PROC0_INTS4_GPIO38_EDGE_HIGH_LSB    _u(27)
13637 #define IO_BANK0_PROC0_INTS4_GPIO38_EDGE_HIGH_ACCESS "RO"
13638 // -----------------------------------------------------------------------------
13639 // Field       : IO_BANK0_PROC0_INTS4_GPIO38_EDGE_LOW
13640 #define IO_BANK0_PROC0_INTS4_GPIO38_EDGE_LOW_RESET  _u(0x0)
13641 #define IO_BANK0_PROC0_INTS4_GPIO38_EDGE_LOW_BITS   _u(0x04000000)
13642 #define IO_BANK0_PROC0_INTS4_GPIO38_EDGE_LOW_MSB    _u(26)
13643 #define IO_BANK0_PROC0_INTS4_GPIO38_EDGE_LOW_LSB    _u(26)
13644 #define IO_BANK0_PROC0_INTS4_GPIO38_EDGE_LOW_ACCESS "RO"
13645 // -----------------------------------------------------------------------------
13646 // Field       : IO_BANK0_PROC0_INTS4_GPIO38_LEVEL_HIGH
13647 #define IO_BANK0_PROC0_INTS4_GPIO38_LEVEL_HIGH_RESET  _u(0x0)
13648 #define IO_BANK0_PROC0_INTS4_GPIO38_LEVEL_HIGH_BITS   _u(0x02000000)
13649 #define IO_BANK0_PROC0_INTS4_GPIO38_LEVEL_HIGH_MSB    _u(25)
13650 #define IO_BANK0_PROC0_INTS4_GPIO38_LEVEL_HIGH_LSB    _u(25)
13651 #define IO_BANK0_PROC0_INTS4_GPIO38_LEVEL_HIGH_ACCESS "RO"
13652 // -----------------------------------------------------------------------------
13653 // Field       : IO_BANK0_PROC0_INTS4_GPIO38_LEVEL_LOW
13654 #define IO_BANK0_PROC0_INTS4_GPIO38_LEVEL_LOW_RESET  _u(0x0)
13655 #define IO_BANK0_PROC0_INTS4_GPIO38_LEVEL_LOW_BITS   _u(0x01000000)
13656 #define IO_BANK0_PROC0_INTS4_GPIO38_LEVEL_LOW_MSB    _u(24)
13657 #define IO_BANK0_PROC0_INTS4_GPIO38_LEVEL_LOW_LSB    _u(24)
13658 #define IO_BANK0_PROC0_INTS4_GPIO38_LEVEL_LOW_ACCESS "RO"
13659 // -----------------------------------------------------------------------------
13660 // Field       : IO_BANK0_PROC0_INTS4_GPIO37_EDGE_HIGH
13661 #define IO_BANK0_PROC0_INTS4_GPIO37_EDGE_HIGH_RESET  _u(0x0)
13662 #define IO_BANK0_PROC0_INTS4_GPIO37_EDGE_HIGH_BITS   _u(0x00800000)
13663 #define IO_BANK0_PROC0_INTS4_GPIO37_EDGE_HIGH_MSB    _u(23)
13664 #define IO_BANK0_PROC0_INTS4_GPIO37_EDGE_HIGH_LSB    _u(23)
13665 #define IO_BANK0_PROC0_INTS4_GPIO37_EDGE_HIGH_ACCESS "RO"
13666 // -----------------------------------------------------------------------------
13667 // Field       : IO_BANK0_PROC0_INTS4_GPIO37_EDGE_LOW
13668 #define IO_BANK0_PROC0_INTS4_GPIO37_EDGE_LOW_RESET  _u(0x0)
13669 #define IO_BANK0_PROC0_INTS4_GPIO37_EDGE_LOW_BITS   _u(0x00400000)
13670 #define IO_BANK0_PROC0_INTS4_GPIO37_EDGE_LOW_MSB    _u(22)
13671 #define IO_BANK0_PROC0_INTS4_GPIO37_EDGE_LOW_LSB    _u(22)
13672 #define IO_BANK0_PROC0_INTS4_GPIO37_EDGE_LOW_ACCESS "RO"
13673 // -----------------------------------------------------------------------------
13674 // Field       : IO_BANK0_PROC0_INTS4_GPIO37_LEVEL_HIGH
13675 #define IO_BANK0_PROC0_INTS4_GPIO37_LEVEL_HIGH_RESET  _u(0x0)
13676 #define IO_BANK0_PROC0_INTS4_GPIO37_LEVEL_HIGH_BITS   _u(0x00200000)
13677 #define IO_BANK0_PROC0_INTS4_GPIO37_LEVEL_HIGH_MSB    _u(21)
13678 #define IO_BANK0_PROC0_INTS4_GPIO37_LEVEL_HIGH_LSB    _u(21)
13679 #define IO_BANK0_PROC0_INTS4_GPIO37_LEVEL_HIGH_ACCESS "RO"
13680 // -----------------------------------------------------------------------------
13681 // Field       : IO_BANK0_PROC0_INTS4_GPIO37_LEVEL_LOW
13682 #define IO_BANK0_PROC0_INTS4_GPIO37_LEVEL_LOW_RESET  _u(0x0)
13683 #define IO_BANK0_PROC0_INTS4_GPIO37_LEVEL_LOW_BITS   _u(0x00100000)
13684 #define IO_BANK0_PROC0_INTS4_GPIO37_LEVEL_LOW_MSB    _u(20)
13685 #define IO_BANK0_PROC0_INTS4_GPIO37_LEVEL_LOW_LSB    _u(20)
13686 #define IO_BANK0_PROC0_INTS4_GPIO37_LEVEL_LOW_ACCESS "RO"
13687 // -----------------------------------------------------------------------------
13688 // Field       : IO_BANK0_PROC0_INTS4_GPIO36_EDGE_HIGH
13689 #define IO_BANK0_PROC0_INTS4_GPIO36_EDGE_HIGH_RESET  _u(0x0)
13690 #define IO_BANK0_PROC0_INTS4_GPIO36_EDGE_HIGH_BITS   _u(0x00080000)
13691 #define IO_BANK0_PROC0_INTS4_GPIO36_EDGE_HIGH_MSB    _u(19)
13692 #define IO_BANK0_PROC0_INTS4_GPIO36_EDGE_HIGH_LSB    _u(19)
13693 #define IO_BANK0_PROC0_INTS4_GPIO36_EDGE_HIGH_ACCESS "RO"
13694 // -----------------------------------------------------------------------------
13695 // Field       : IO_BANK0_PROC0_INTS4_GPIO36_EDGE_LOW
13696 #define IO_BANK0_PROC0_INTS4_GPIO36_EDGE_LOW_RESET  _u(0x0)
13697 #define IO_BANK0_PROC0_INTS4_GPIO36_EDGE_LOW_BITS   _u(0x00040000)
13698 #define IO_BANK0_PROC0_INTS4_GPIO36_EDGE_LOW_MSB    _u(18)
13699 #define IO_BANK0_PROC0_INTS4_GPIO36_EDGE_LOW_LSB    _u(18)
13700 #define IO_BANK0_PROC0_INTS4_GPIO36_EDGE_LOW_ACCESS "RO"
13701 // -----------------------------------------------------------------------------
13702 // Field       : IO_BANK0_PROC0_INTS4_GPIO36_LEVEL_HIGH
13703 #define IO_BANK0_PROC0_INTS4_GPIO36_LEVEL_HIGH_RESET  _u(0x0)
13704 #define IO_BANK0_PROC0_INTS4_GPIO36_LEVEL_HIGH_BITS   _u(0x00020000)
13705 #define IO_BANK0_PROC0_INTS4_GPIO36_LEVEL_HIGH_MSB    _u(17)
13706 #define IO_BANK0_PROC0_INTS4_GPIO36_LEVEL_HIGH_LSB    _u(17)
13707 #define IO_BANK0_PROC0_INTS4_GPIO36_LEVEL_HIGH_ACCESS "RO"
13708 // -----------------------------------------------------------------------------
13709 // Field       : IO_BANK0_PROC0_INTS4_GPIO36_LEVEL_LOW
13710 #define IO_BANK0_PROC0_INTS4_GPIO36_LEVEL_LOW_RESET  _u(0x0)
13711 #define IO_BANK0_PROC0_INTS4_GPIO36_LEVEL_LOW_BITS   _u(0x00010000)
13712 #define IO_BANK0_PROC0_INTS4_GPIO36_LEVEL_LOW_MSB    _u(16)
13713 #define IO_BANK0_PROC0_INTS4_GPIO36_LEVEL_LOW_LSB    _u(16)
13714 #define IO_BANK0_PROC0_INTS4_GPIO36_LEVEL_LOW_ACCESS "RO"
13715 // -----------------------------------------------------------------------------
13716 // Field       : IO_BANK0_PROC0_INTS4_GPIO35_EDGE_HIGH
13717 #define IO_BANK0_PROC0_INTS4_GPIO35_EDGE_HIGH_RESET  _u(0x0)
13718 #define IO_BANK0_PROC0_INTS4_GPIO35_EDGE_HIGH_BITS   _u(0x00008000)
13719 #define IO_BANK0_PROC0_INTS4_GPIO35_EDGE_HIGH_MSB    _u(15)
13720 #define IO_BANK0_PROC0_INTS4_GPIO35_EDGE_HIGH_LSB    _u(15)
13721 #define IO_BANK0_PROC0_INTS4_GPIO35_EDGE_HIGH_ACCESS "RO"
13722 // -----------------------------------------------------------------------------
13723 // Field       : IO_BANK0_PROC0_INTS4_GPIO35_EDGE_LOW
13724 #define IO_BANK0_PROC0_INTS4_GPIO35_EDGE_LOW_RESET  _u(0x0)
13725 #define IO_BANK0_PROC0_INTS4_GPIO35_EDGE_LOW_BITS   _u(0x00004000)
13726 #define IO_BANK0_PROC0_INTS4_GPIO35_EDGE_LOW_MSB    _u(14)
13727 #define IO_BANK0_PROC0_INTS4_GPIO35_EDGE_LOW_LSB    _u(14)
13728 #define IO_BANK0_PROC0_INTS4_GPIO35_EDGE_LOW_ACCESS "RO"
13729 // -----------------------------------------------------------------------------
13730 // Field       : IO_BANK0_PROC0_INTS4_GPIO35_LEVEL_HIGH
13731 #define IO_BANK0_PROC0_INTS4_GPIO35_LEVEL_HIGH_RESET  _u(0x0)
13732 #define IO_BANK0_PROC0_INTS4_GPIO35_LEVEL_HIGH_BITS   _u(0x00002000)
13733 #define IO_BANK0_PROC0_INTS4_GPIO35_LEVEL_HIGH_MSB    _u(13)
13734 #define IO_BANK0_PROC0_INTS4_GPIO35_LEVEL_HIGH_LSB    _u(13)
13735 #define IO_BANK0_PROC0_INTS4_GPIO35_LEVEL_HIGH_ACCESS "RO"
13736 // -----------------------------------------------------------------------------
13737 // Field       : IO_BANK0_PROC0_INTS4_GPIO35_LEVEL_LOW
13738 #define IO_BANK0_PROC0_INTS4_GPIO35_LEVEL_LOW_RESET  _u(0x0)
13739 #define IO_BANK0_PROC0_INTS4_GPIO35_LEVEL_LOW_BITS   _u(0x00001000)
13740 #define IO_BANK0_PROC0_INTS4_GPIO35_LEVEL_LOW_MSB    _u(12)
13741 #define IO_BANK0_PROC0_INTS4_GPIO35_LEVEL_LOW_LSB    _u(12)
13742 #define IO_BANK0_PROC0_INTS4_GPIO35_LEVEL_LOW_ACCESS "RO"
13743 // -----------------------------------------------------------------------------
13744 // Field       : IO_BANK0_PROC0_INTS4_GPIO34_EDGE_HIGH
13745 #define IO_BANK0_PROC0_INTS4_GPIO34_EDGE_HIGH_RESET  _u(0x0)
13746 #define IO_BANK0_PROC0_INTS4_GPIO34_EDGE_HIGH_BITS   _u(0x00000800)
13747 #define IO_BANK0_PROC0_INTS4_GPIO34_EDGE_HIGH_MSB    _u(11)
13748 #define IO_BANK0_PROC0_INTS4_GPIO34_EDGE_HIGH_LSB    _u(11)
13749 #define IO_BANK0_PROC0_INTS4_GPIO34_EDGE_HIGH_ACCESS "RO"
13750 // -----------------------------------------------------------------------------
13751 // Field       : IO_BANK0_PROC0_INTS4_GPIO34_EDGE_LOW
13752 #define IO_BANK0_PROC0_INTS4_GPIO34_EDGE_LOW_RESET  _u(0x0)
13753 #define IO_BANK0_PROC0_INTS4_GPIO34_EDGE_LOW_BITS   _u(0x00000400)
13754 #define IO_BANK0_PROC0_INTS4_GPIO34_EDGE_LOW_MSB    _u(10)
13755 #define IO_BANK0_PROC0_INTS4_GPIO34_EDGE_LOW_LSB    _u(10)
13756 #define IO_BANK0_PROC0_INTS4_GPIO34_EDGE_LOW_ACCESS "RO"
13757 // -----------------------------------------------------------------------------
13758 // Field       : IO_BANK0_PROC0_INTS4_GPIO34_LEVEL_HIGH
13759 #define IO_BANK0_PROC0_INTS4_GPIO34_LEVEL_HIGH_RESET  _u(0x0)
13760 #define IO_BANK0_PROC0_INTS4_GPIO34_LEVEL_HIGH_BITS   _u(0x00000200)
13761 #define IO_BANK0_PROC0_INTS4_GPIO34_LEVEL_HIGH_MSB    _u(9)
13762 #define IO_BANK0_PROC0_INTS4_GPIO34_LEVEL_HIGH_LSB    _u(9)
13763 #define IO_BANK0_PROC0_INTS4_GPIO34_LEVEL_HIGH_ACCESS "RO"
13764 // -----------------------------------------------------------------------------
13765 // Field       : IO_BANK0_PROC0_INTS4_GPIO34_LEVEL_LOW
13766 #define IO_BANK0_PROC0_INTS4_GPIO34_LEVEL_LOW_RESET  _u(0x0)
13767 #define IO_BANK0_PROC0_INTS4_GPIO34_LEVEL_LOW_BITS   _u(0x00000100)
13768 #define IO_BANK0_PROC0_INTS4_GPIO34_LEVEL_LOW_MSB    _u(8)
13769 #define IO_BANK0_PROC0_INTS4_GPIO34_LEVEL_LOW_LSB    _u(8)
13770 #define IO_BANK0_PROC0_INTS4_GPIO34_LEVEL_LOW_ACCESS "RO"
13771 // -----------------------------------------------------------------------------
13772 // Field       : IO_BANK0_PROC0_INTS4_GPIO33_EDGE_HIGH
13773 #define IO_BANK0_PROC0_INTS4_GPIO33_EDGE_HIGH_RESET  _u(0x0)
13774 #define IO_BANK0_PROC0_INTS4_GPIO33_EDGE_HIGH_BITS   _u(0x00000080)
13775 #define IO_BANK0_PROC0_INTS4_GPIO33_EDGE_HIGH_MSB    _u(7)
13776 #define IO_BANK0_PROC0_INTS4_GPIO33_EDGE_HIGH_LSB    _u(7)
13777 #define IO_BANK0_PROC0_INTS4_GPIO33_EDGE_HIGH_ACCESS "RO"
13778 // -----------------------------------------------------------------------------
13779 // Field       : IO_BANK0_PROC0_INTS4_GPIO33_EDGE_LOW
13780 #define IO_BANK0_PROC0_INTS4_GPIO33_EDGE_LOW_RESET  _u(0x0)
13781 #define IO_BANK0_PROC0_INTS4_GPIO33_EDGE_LOW_BITS   _u(0x00000040)
13782 #define IO_BANK0_PROC0_INTS4_GPIO33_EDGE_LOW_MSB    _u(6)
13783 #define IO_BANK0_PROC0_INTS4_GPIO33_EDGE_LOW_LSB    _u(6)
13784 #define IO_BANK0_PROC0_INTS4_GPIO33_EDGE_LOW_ACCESS "RO"
13785 // -----------------------------------------------------------------------------
13786 // Field       : IO_BANK0_PROC0_INTS4_GPIO33_LEVEL_HIGH
13787 #define IO_BANK0_PROC0_INTS4_GPIO33_LEVEL_HIGH_RESET  _u(0x0)
13788 #define IO_BANK0_PROC0_INTS4_GPIO33_LEVEL_HIGH_BITS   _u(0x00000020)
13789 #define IO_BANK0_PROC0_INTS4_GPIO33_LEVEL_HIGH_MSB    _u(5)
13790 #define IO_BANK0_PROC0_INTS4_GPIO33_LEVEL_HIGH_LSB    _u(5)
13791 #define IO_BANK0_PROC0_INTS4_GPIO33_LEVEL_HIGH_ACCESS "RO"
13792 // -----------------------------------------------------------------------------
13793 // Field       : IO_BANK0_PROC0_INTS4_GPIO33_LEVEL_LOW
13794 #define IO_BANK0_PROC0_INTS4_GPIO33_LEVEL_LOW_RESET  _u(0x0)
13795 #define IO_BANK0_PROC0_INTS4_GPIO33_LEVEL_LOW_BITS   _u(0x00000010)
13796 #define IO_BANK0_PROC0_INTS4_GPIO33_LEVEL_LOW_MSB    _u(4)
13797 #define IO_BANK0_PROC0_INTS4_GPIO33_LEVEL_LOW_LSB    _u(4)
13798 #define IO_BANK0_PROC0_INTS4_GPIO33_LEVEL_LOW_ACCESS "RO"
13799 // -----------------------------------------------------------------------------
13800 // Field       : IO_BANK0_PROC0_INTS4_GPIO32_EDGE_HIGH
13801 #define IO_BANK0_PROC0_INTS4_GPIO32_EDGE_HIGH_RESET  _u(0x0)
13802 #define IO_BANK0_PROC0_INTS4_GPIO32_EDGE_HIGH_BITS   _u(0x00000008)
13803 #define IO_BANK0_PROC0_INTS4_GPIO32_EDGE_HIGH_MSB    _u(3)
13804 #define IO_BANK0_PROC0_INTS4_GPIO32_EDGE_HIGH_LSB    _u(3)
13805 #define IO_BANK0_PROC0_INTS4_GPIO32_EDGE_HIGH_ACCESS "RO"
13806 // -----------------------------------------------------------------------------
13807 // Field       : IO_BANK0_PROC0_INTS4_GPIO32_EDGE_LOW
13808 #define IO_BANK0_PROC0_INTS4_GPIO32_EDGE_LOW_RESET  _u(0x0)
13809 #define IO_BANK0_PROC0_INTS4_GPIO32_EDGE_LOW_BITS   _u(0x00000004)
13810 #define IO_BANK0_PROC0_INTS4_GPIO32_EDGE_LOW_MSB    _u(2)
13811 #define IO_BANK0_PROC0_INTS4_GPIO32_EDGE_LOW_LSB    _u(2)
13812 #define IO_BANK0_PROC0_INTS4_GPIO32_EDGE_LOW_ACCESS "RO"
13813 // -----------------------------------------------------------------------------
13814 // Field       : IO_BANK0_PROC0_INTS4_GPIO32_LEVEL_HIGH
13815 #define IO_BANK0_PROC0_INTS4_GPIO32_LEVEL_HIGH_RESET  _u(0x0)
13816 #define IO_BANK0_PROC0_INTS4_GPIO32_LEVEL_HIGH_BITS   _u(0x00000002)
13817 #define IO_BANK0_PROC0_INTS4_GPIO32_LEVEL_HIGH_MSB    _u(1)
13818 #define IO_BANK0_PROC0_INTS4_GPIO32_LEVEL_HIGH_LSB    _u(1)
13819 #define IO_BANK0_PROC0_INTS4_GPIO32_LEVEL_HIGH_ACCESS "RO"
13820 // -----------------------------------------------------------------------------
13821 // Field       : IO_BANK0_PROC0_INTS4_GPIO32_LEVEL_LOW
13822 #define IO_BANK0_PROC0_INTS4_GPIO32_LEVEL_LOW_RESET  _u(0x0)
13823 #define IO_BANK0_PROC0_INTS4_GPIO32_LEVEL_LOW_BITS   _u(0x00000001)
13824 #define IO_BANK0_PROC0_INTS4_GPIO32_LEVEL_LOW_MSB    _u(0)
13825 #define IO_BANK0_PROC0_INTS4_GPIO32_LEVEL_LOW_LSB    _u(0)
13826 #define IO_BANK0_PROC0_INTS4_GPIO32_LEVEL_LOW_ACCESS "RO"
13827 // =============================================================================
13828 // Register    : IO_BANK0_PROC0_INTS5
13829 // Description : Interrupt status after masking & forcing for proc0
13830 #define IO_BANK0_PROC0_INTS5_OFFSET _u(0x0000028c)
13831 #define IO_BANK0_PROC0_INTS5_BITS   _u(0xffffffff)
13832 #define IO_BANK0_PROC0_INTS5_RESET  _u(0x00000000)
13833 // -----------------------------------------------------------------------------
13834 // Field       : IO_BANK0_PROC0_INTS5_GPIO47_EDGE_HIGH
13835 #define IO_BANK0_PROC0_INTS5_GPIO47_EDGE_HIGH_RESET  _u(0x0)
13836 #define IO_BANK0_PROC0_INTS5_GPIO47_EDGE_HIGH_BITS   _u(0x80000000)
13837 #define IO_BANK0_PROC0_INTS5_GPIO47_EDGE_HIGH_MSB    _u(31)
13838 #define IO_BANK0_PROC0_INTS5_GPIO47_EDGE_HIGH_LSB    _u(31)
13839 #define IO_BANK0_PROC0_INTS5_GPIO47_EDGE_HIGH_ACCESS "RO"
13840 // -----------------------------------------------------------------------------
13841 // Field       : IO_BANK0_PROC0_INTS5_GPIO47_EDGE_LOW
13842 #define IO_BANK0_PROC0_INTS5_GPIO47_EDGE_LOW_RESET  _u(0x0)
13843 #define IO_BANK0_PROC0_INTS5_GPIO47_EDGE_LOW_BITS   _u(0x40000000)
13844 #define IO_BANK0_PROC0_INTS5_GPIO47_EDGE_LOW_MSB    _u(30)
13845 #define IO_BANK0_PROC0_INTS5_GPIO47_EDGE_LOW_LSB    _u(30)
13846 #define IO_BANK0_PROC0_INTS5_GPIO47_EDGE_LOW_ACCESS "RO"
13847 // -----------------------------------------------------------------------------
13848 // Field       : IO_BANK0_PROC0_INTS5_GPIO47_LEVEL_HIGH
13849 #define IO_BANK0_PROC0_INTS5_GPIO47_LEVEL_HIGH_RESET  _u(0x0)
13850 #define IO_BANK0_PROC0_INTS5_GPIO47_LEVEL_HIGH_BITS   _u(0x20000000)
13851 #define IO_BANK0_PROC0_INTS5_GPIO47_LEVEL_HIGH_MSB    _u(29)
13852 #define IO_BANK0_PROC0_INTS5_GPIO47_LEVEL_HIGH_LSB    _u(29)
13853 #define IO_BANK0_PROC0_INTS5_GPIO47_LEVEL_HIGH_ACCESS "RO"
13854 // -----------------------------------------------------------------------------
13855 // Field       : IO_BANK0_PROC0_INTS5_GPIO47_LEVEL_LOW
13856 #define IO_BANK0_PROC0_INTS5_GPIO47_LEVEL_LOW_RESET  _u(0x0)
13857 #define IO_BANK0_PROC0_INTS5_GPIO47_LEVEL_LOW_BITS   _u(0x10000000)
13858 #define IO_BANK0_PROC0_INTS5_GPIO47_LEVEL_LOW_MSB    _u(28)
13859 #define IO_BANK0_PROC0_INTS5_GPIO47_LEVEL_LOW_LSB    _u(28)
13860 #define IO_BANK0_PROC0_INTS5_GPIO47_LEVEL_LOW_ACCESS "RO"
13861 // -----------------------------------------------------------------------------
13862 // Field       : IO_BANK0_PROC0_INTS5_GPIO46_EDGE_HIGH
13863 #define IO_BANK0_PROC0_INTS5_GPIO46_EDGE_HIGH_RESET  _u(0x0)
13864 #define IO_BANK0_PROC0_INTS5_GPIO46_EDGE_HIGH_BITS   _u(0x08000000)
13865 #define IO_BANK0_PROC0_INTS5_GPIO46_EDGE_HIGH_MSB    _u(27)
13866 #define IO_BANK0_PROC0_INTS5_GPIO46_EDGE_HIGH_LSB    _u(27)
13867 #define IO_BANK0_PROC0_INTS5_GPIO46_EDGE_HIGH_ACCESS "RO"
13868 // -----------------------------------------------------------------------------
13869 // Field       : IO_BANK0_PROC0_INTS5_GPIO46_EDGE_LOW
13870 #define IO_BANK0_PROC0_INTS5_GPIO46_EDGE_LOW_RESET  _u(0x0)
13871 #define IO_BANK0_PROC0_INTS5_GPIO46_EDGE_LOW_BITS   _u(0x04000000)
13872 #define IO_BANK0_PROC0_INTS5_GPIO46_EDGE_LOW_MSB    _u(26)
13873 #define IO_BANK0_PROC0_INTS5_GPIO46_EDGE_LOW_LSB    _u(26)
13874 #define IO_BANK0_PROC0_INTS5_GPIO46_EDGE_LOW_ACCESS "RO"
13875 // -----------------------------------------------------------------------------
13876 // Field       : IO_BANK0_PROC0_INTS5_GPIO46_LEVEL_HIGH
13877 #define IO_BANK0_PROC0_INTS5_GPIO46_LEVEL_HIGH_RESET  _u(0x0)
13878 #define IO_BANK0_PROC0_INTS5_GPIO46_LEVEL_HIGH_BITS   _u(0x02000000)
13879 #define IO_BANK0_PROC0_INTS5_GPIO46_LEVEL_HIGH_MSB    _u(25)
13880 #define IO_BANK0_PROC0_INTS5_GPIO46_LEVEL_HIGH_LSB    _u(25)
13881 #define IO_BANK0_PROC0_INTS5_GPIO46_LEVEL_HIGH_ACCESS "RO"
13882 // -----------------------------------------------------------------------------
13883 // Field       : IO_BANK0_PROC0_INTS5_GPIO46_LEVEL_LOW
13884 #define IO_BANK0_PROC0_INTS5_GPIO46_LEVEL_LOW_RESET  _u(0x0)
13885 #define IO_BANK0_PROC0_INTS5_GPIO46_LEVEL_LOW_BITS   _u(0x01000000)
13886 #define IO_BANK0_PROC0_INTS5_GPIO46_LEVEL_LOW_MSB    _u(24)
13887 #define IO_BANK0_PROC0_INTS5_GPIO46_LEVEL_LOW_LSB    _u(24)
13888 #define IO_BANK0_PROC0_INTS5_GPIO46_LEVEL_LOW_ACCESS "RO"
13889 // -----------------------------------------------------------------------------
13890 // Field       : IO_BANK0_PROC0_INTS5_GPIO45_EDGE_HIGH
13891 #define IO_BANK0_PROC0_INTS5_GPIO45_EDGE_HIGH_RESET  _u(0x0)
13892 #define IO_BANK0_PROC0_INTS5_GPIO45_EDGE_HIGH_BITS   _u(0x00800000)
13893 #define IO_BANK0_PROC0_INTS5_GPIO45_EDGE_HIGH_MSB    _u(23)
13894 #define IO_BANK0_PROC0_INTS5_GPIO45_EDGE_HIGH_LSB    _u(23)
13895 #define IO_BANK0_PROC0_INTS5_GPIO45_EDGE_HIGH_ACCESS "RO"
13896 // -----------------------------------------------------------------------------
13897 // Field       : IO_BANK0_PROC0_INTS5_GPIO45_EDGE_LOW
13898 #define IO_BANK0_PROC0_INTS5_GPIO45_EDGE_LOW_RESET  _u(0x0)
13899 #define IO_BANK0_PROC0_INTS5_GPIO45_EDGE_LOW_BITS   _u(0x00400000)
13900 #define IO_BANK0_PROC0_INTS5_GPIO45_EDGE_LOW_MSB    _u(22)
13901 #define IO_BANK0_PROC0_INTS5_GPIO45_EDGE_LOW_LSB    _u(22)
13902 #define IO_BANK0_PROC0_INTS5_GPIO45_EDGE_LOW_ACCESS "RO"
13903 // -----------------------------------------------------------------------------
13904 // Field       : IO_BANK0_PROC0_INTS5_GPIO45_LEVEL_HIGH
13905 #define IO_BANK0_PROC0_INTS5_GPIO45_LEVEL_HIGH_RESET  _u(0x0)
13906 #define IO_BANK0_PROC0_INTS5_GPIO45_LEVEL_HIGH_BITS   _u(0x00200000)
13907 #define IO_BANK0_PROC0_INTS5_GPIO45_LEVEL_HIGH_MSB    _u(21)
13908 #define IO_BANK0_PROC0_INTS5_GPIO45_LEVEL_HIGH_LSB    _u(21)
13909 #define IO_BANK0_PROC0_INTS5_GPIO45_LEVEL_HIGH_ACCESS "RO"
13910 // -----------------------------------------------------------------------------
13911 // Field       : IO_BANK0_PROC0_INTS5_GPIO45_LEVEL_LOW
13912 #define IO_BANK0_PROC0_INTS5_GPIO45_LEVEL_LOW_RESET  _u(0x0)
13913 #define IO_BANK0_PROC0_INTS5_GPIO45_LEVEL_LOW_BITS   _u(0x00100000)
13914 #define IO_BANK0_PROC0_INTS5_GPIO45_LEVEL_LOW_MSB    _u(20)
13915 #define IO_BANK0_PROC0_INTS5_GPIO45_LEVEL_LOW_LSB    _u(20)
13916 #define IO_BANK0_PROC0_INTS5_GPIO45_LEVEL_LOW_ACCESS "RO"
13917 // -----------------------------------------------------------------------------
13918 // Field       : IO_BANK0_PROC0_INTS5_GPIO44_EDGE_HIGH
13919 #define IO_BANK0_PROC0_INTS5_GPIO44_EDGE_HIGH_RESET  _u(0x0)
13920 #define IO_BANK0_PROC0_INTS5_GPIO44_EDGE_HIGH_BITS   _u(0x00080000)
13921 #define IO_BANK0_PROC0_INTS5_GPIO44_EDGE_HIGH_MSB    _u(19)
13922 #define IO_BANK0_PROC0_INTS5_GPIO44_EDGE_HIGH_LSB    _u(19)
13923 #define IO_BANK0_PROC0_INTS5_GPIO44_EDGE_HIGH_ACCESS "RO"
13924 // -----------------------------------------------------------------------------
13925 // Field       : IO_BANK0_PROC0_INTS5_GPIO44_EDGE_LOW
13926 #define IO_BANK0_PROC0_INTS5_GPIO44_EDGE_LOW_RESET  _u(0x0)
13927 #define IO_BANK0_PROC0_INTS5_GPIO44_EDGE_LOW_BITS   _u(0x00040000)
13928 #define IO_BANK0_PROC0_INTS5_GPIO44_EDGE_LOW_MSB    _u(18)
13929 #define IO_BANK0_PROC0_INTS5_GPIO44_EDGE_LOW_LSB    _u(18)
13930 #define IO_BANK0_PROC0_INTS5_GPIO44_EDGE_LOW_ACCESS "RO"
13931 // -----------------------------------------------------------------------------
13932 // Field       : IO_BANK0_PROC0_INTS5_GPIO44_LEVEL_HIGH
13933 #define IO_BANK0_PROC0_INTS5_GPIO44_LEVEL_HIGH_RESET  _u(0x0)
13934 #define IO_BANK0_PROC0_INTS5_GPIO44_LEVEL_HIGH_BITS   _u(0x00020000)
13935 #define IO_BANK0_PROC0_INTS5_GPIO44_LEVEL_HIGH_MSB    _u(17)
13936 #define IO_BANK0_PROC0_INTS5_GPIO44_LEVEL_HIGH_LSB    _u(17)
13937 #define IO_BANK0_PROC0_INTS5_GPIO44_LEVEL_HIGH_ACCESS "RO"
13938 // -----------------------------------------------------------------------------
13939 // Field       : IO_BANK0_PROC0_INTS5_GPIO44_LEVEL_LOW
13940 #define IO_BANK0_PROC0_INTS5_GPIO44_LEVEL_LOW_RESET  _u(0x0)
13941 #define IO_BANK0_PROC0_INTS5_GPIO44_LEVEL_LOW_BITS   _u(0x00010000)
13942 #define IO_BANK0_PROC0_INTS5_GPIO44_LEVEL_LOW_MSB    _u(16)
13943 #define IO_BANK0_PROC0_INTS5_GPIO44_LEVEL_LOW_LSB    _u(16)
13944 #define IO_BANK0_PROC0_INTS5_GPIO44_LEVEL_LOW_ACCESS "RO"
13945 // -----------------------------------------------------------------------------
13946 // Field       : IO_BANK0_PROC0_INTS5_GPIO43_EDGE_HIGH
13947 #define IO_BANK0_PROC0_INTS5_GPIO43_EDGE_HIGH_RESET  _u(0x0)
13948 #define IO_BANK0_PROC0_INTS5_GPIO43_EDGE_HIGH_BITS   _u(0x00008000)
13949 #define IO_BANK0_PROC0_INTS5_GPIO43_EDGE_HIGH_MSB    _u(15)
13950 #define IO_BANK0_PROC0_INTS5_GPIO43_EDGE_HIGH_LSB    _u(15)
13951 #define IO_BANK0_PROC0_INTS5_GPIO43_EDGE_HIGH_ACCESS "RO"
13952 // -----------------------------------------------------------------------------
13953 // Field       : IO_BANK0_PROC0_INTS5_GPIO43_EDGE_LOW
13954 #define IO_BANK0_PROC0_INTS5_GPIO43_EDGE_LOW_RESET  _u(0x0)
13955 #define IO_BANK0_PROC0_INTS5_GPIO43_EDGE_LOW_BITS   _u(0x00004000)
13956 #define IO_BANK0_PROC0_INTS5_GPIO43_EDGE_LOW_MSB    _u(14)
13957 #define IO_BANK0_PROC0_INTS5_GPIO43_EDGE_LOW_LSB    _u(14)
13958 #define IO_BANK0_PROC0_INTS5_GPIO43_EDGE_LOW_ACCESS "RO"
13959 // -----------------------------------------------------------------------------
13960 // Field       : IO_BANK0_PROC0_INTS5_GPIO43_LEVEL_HIGH
13961 #define IO_BANK0_PROC0_INTS5_GPIO43_LEVEL_HIGH_RESET  _u(0x0)
13962 #define IO_BANK0_PROC0_INTS5_GPIO43_LEVEL_HIGH_BITS   _u(0x00002000)
13963 #define IO_BANK0_PROC0_INTS5_GPIO43_LEVEL_HIGH_MSB    _u(13)
13964 #define IO_BANK0_PROC0_INTS5_GPIO43_LEVEL_HIGH_LSB    _u(13)
13965 #define IO_BANK0_PROC0_INTS5_GPIO43_LEVEL_HIGH_ACCESS "RO"
13966 // -----------------------------------------------------------------------------
13967 // Field       : IO_BANK0_PROC0_INTS5_GPIO43_LEVEL_LOW
13968 #define IO_BANK0_PROC0_INTS5_GPIO43_LEVEL_LOW_RESET  _u(0x0)
13969 #define IO_BANK0_PROC0_INTS5_GPIO43_LEVEL_LOW_BITS   _u(0x00001000)
13970 #define IO_BANK0_PROC0_INTS5_GPIO43_LEVEL_LOW_MSB    _u(12)
13971 #define IO_BANK0_PROC0_INTS5_GPIO43_LEVEL_LOW_LSB    _u(12)
13972 #define IO_BANK0_PROC0_INTS5_GPIO43_LEVEL_LOW_ACCESS "RO"
13973 // -----------------------------------------------------------------------------
13974 // Field       : IO_BANK0_PROC0_INTS5_GPIO42_EDGE_HIGH
13975 #define IO_BANK0_PROC0_INTS5_GPIO42_EDGE_HIGH_RESET  _u(0x0)
13976 #define IO_BANK0_PROC0_INTS5_GPIO42_EDGE_HIGH_BITS   _u(0x00000800)
13977 #define IO_BANK0_PROC0_INTS5_GPIO42_EDGE_HIGH_MSB    _u(11)
13978 #define IO_BANK0_PROC0_INTS5_GPIO42_EDGE_HIGH_LSB    _u(11)
13979 #define IO_BANK0_PROC0_INTS5_GPIO42_EDGE_HIGH_ACCESS "RO"
13980 // -----------------------------------------------------------------------------
13981 // Field       : IO_BANK0_PROC0_INTS5_GPIO42_EDGE_LOW
13982 #define IO_BANK0_PROC0_INTS5_GPIO42_EDGE_LOW_RESET  _u(0x0)
13983 #define IO_BANK0_PROC0_INTS5_GPIO42_EDGE_LOW_BITS   _u(0x00000400)
13984 #define IO_BANK0_PROC0_INTS5_GPIO42_EDGE_LOW_MSB    _u(10)
13985 #define IO_BANK0_PROC0_INTS5_GPIO42_EDGE_LOW_LSB    _u(10)
13986 #define IO_BANK0_PROC0_INTS5_GPIO42_EDGE_LOW_ACCESS "RO"
13987 // -----------------------------------------------------------------------------
13988 // Field       : IO_BANK0_PROC0_INTS5_GPIO42_LEVEL_HIGH
13989 #define IO_BANK0_PROC0_INTS5_GPIO42_LEVEL_HIGH_RESET  _u(0x0)
13990 #define IO_BANK0_PROC0_INTS5_GPIO42_LEVEL_HIGH_BITS   _u(0x00000200)
13991 #define IO_BANK0_PROC0_INTS5_GPIO42_LEVEL_HIGH_MSB    _u(9)
13992 #define IO_BANK0_PROC0_INTS5_GPIO42_LEVEL_HIGH_LSB    _u(9)
13993 #define IO_BANK0_PROC0_INTS5_GPIO42_LEVEL_HIGH_ACCESS "RO"
13994 // -----------------------------------------------------------------------------
13995 // Field       : IO_BANK0_PROC0_INTS5_GPIO42_LEVEL_LOW
13996 #define IO_BANK0_PROC0_INTS5_GPIO42_LEVEL_LOW_RESET  _u(0x0)
13997 #define IO_BANK0_PROC0_INTS5_GPIO42_LEVEL_LOW_BITS   _u(0x00000100)
13998 #define IO_BANK0_PROC0_INTS5_GPIO42_LEVEL_LOW_MSB    _u(8)
13999 #define IO_BANK0_PROC0_INTS5_GPIO42_LEVEL_LOW_LSB    _u(8)
14000 #define IO_BANK0_PROC0_INTS5_GPIO42_LEVEL_LOW_ACCESS "RO"
14001 // -----------------------------------------------------------------------------
14002 // Field       : IO_BANK0_PROC0_INTS5_GPIO41_EDGE_HIGH
14003 #define IO_BANK0_PROC0_INTS5_GPIO41_EDGE_HIGH_RESET  _u(0x0)
14004 #define IO_BANK0_PROC0_INTS5_GPIO41_EDGE_HIGH_BITS   _u(0x00000080)
14005 #define IO_BANK0_PROC0_INTS5_GPIO41_EDGE_HIGH_MSB    _u(7)
14006 #define IO_BANK0_PROC0_INTS5_GPIO41_EDGE_HIGH_LSB    _u(7)
14007 #define IO_BANK0_PROC0_INTS5_GPIO41_EDGE_HIGH_ACCESS "RO"
14008 // -----------------------------------------------------------------------------
14009 // Field       : IO_BANK0_PROC0_INTS5_GPIO41_EDGE_LOW
14010 #define IO_BANK0_PROC0_INTS5_GPIO41_EDGE_LOW_RESET  _u(0x0)
14011 #define IO_BANK0_PROC0_INTS5_GPIO41_EDGE_LOW_BITS   _u(0x00000040)
14012 #define IO_BANK0_PROC0_INTS5_GPIO41_EDGE_LOW_MSB    _u(6)
14013 #define IO_BANK0_PROC0_INTS5_GPIO41_EDGE_LOW_LSB    _u(6)
14014 #define IO_BANK0_PROC0_INTS5_GPIO41_EDGE_LOW_ACCESS "RO"
14015 // -----------------------------------------------------------------------------
14016 // Field       : IO_BANK0_PROC0_INTS5_GPIO41_LEVEL_HIGH
14017 #define IO_BANK0_PROC0_INTS5_GPIO41_LEVEL_HIGH_RESET  _u(0x0)
14018 #define IO_BANK0_PROC0_INTS5_GPIO41_LEVEL_HIGH_BITS   _u(0x00000020)
14019 #define IO_BANK0_PROC0_INTS5_GPIO41_LEVEL_HIGH_MSB    _u(5)
14020 #define IO_BANK0_PROC0_INTS5_GPIO41_LEVEL_HIGH_LSB    _u(5)
14021 #define IO_BANK0_PROC0_INTS5_GPIO41_LEVEL_HIGH_ACCESS "RO"
14022 // -----------------------------------------------------------------------------
14023 // Field       : IO_BANK0_PROC0_INTS5_GPIO41_LEVEL_LOW
14024 #define IO_BANK0_PROC0_INTS5_GPIO41_LEVEL_LOW_RESET  _u(0x0)
14025 #define IO_BANK0_PROC0_INTS5_GPIO41_LEVEL_LOW_BITS   _u(0x00000010)
14026 #define IO_BANK0_PROC0_INTS5_GPIO41_LEVEL_LOW_MSB    _u(4)
14027 #define IO_BANK0_PROC0_INTS5_GPIO41_LEVEL_LOW_LSB    _u(4)
14028 #define IO_BANK0_PROC0_INTS5_GPIO41_LEVEL_LOW_ACCESS "RO"
14029 // -----------------------------------------------------------------------------
14030 // Field       : IO_BANK0_PROC0_INTS5_GPIO40_EDGE_HIGH
14031 #define IO_BANK0_PROC0_INTS5_GPIO40_EDGE_HIGH_RESET  _u(0x0)
14032 #define IO_BANK0_PROC0_INTS5_GPIO40_EDGE_HIGH_BITS   _u(0x00000008)
14033 #define IO_BANK0_PROC0_INTS5_GPIO40_EDGE_HIGH_MSB    _u(3)
14034 #define IO_BANK0_PROC0_INTS5_GPIO40_EDGE_HIGH_LSB    _u(3)
14035 #define IO_BANK0_PROC0_INTS5_GPIO40_EDGE_HIGH_ACCESS "RO"
14036 // -----------------------------------------------------------------------------
14037 // Field       : IO_BANK0_PROC0_INTS5_GPIO40_EDGE_LOW
14038 #define IO_BANK0_PROC0_INTS5_GPIO40_EDGE_LOW_RESET  _u(0x0)
14039 #define IO_BANK0_PROC0_INTS5_GPIO40_EDGE_LOW_BITS   _u(0x00000004)
14040 #define IO_BANK0_PROC0_INTS5_GPIO40_EDGE_LOW_MSB    _u(2)
14041 #define IO_BANK0_PROC0_INTS5_GPIO40_EDGE_LOW_LSB    _u(2)
14042 #define IO_BANK0_PROC0_INTS5_GPIO40_EDGE_LOW_ACCESS "RO"
14043 // -----------------------------------------------------------------------------
14044 // Field       : IO_BANK0_PROC0_INTS5_GPIO40_LEVEL_HIGH
14045 #define IO_BANK0_PROC0_INTS5_GPIO40_LEVEL_HIGH_RESET  _u(0x0)
14046 #define IO_BANK0_PROC0_INTS5_GPIO40_LEVEL_HIGH_BITS   _u(0x00000002)
14047 #define IO_BANK0_PROC0_INTS5_GPIO40_LEVEL_HIGH_MSB    _u(1)
14048 #define IO_BANK0_PROC0_INTS5_GPIO40_LEVEL_HIGH_LSB    _u(1)
14049 #define IO_BANK0_PROC0_INTS5_GPIO40_LEVEL_HIGH_ACCESS "RO"
14050 // -----------------------------------------------------------------------------
14051 // Field       : IO_BANK0_PROC0_INTS5_GPIO40_LEVEL_LOW
14052 #define IO_BANK0_PROC0_INTS5_GPIO40_LEVEL_LOW_RESET  _u(0x0)
14053 #define IO_BANK0_PROC0_INTS5_GPIO40_LEVEL_LOW_BITS   _u(0x00000001)
14054 #define IO_BANK0_PROC0_INTS5_GPIO40_LEVEL_LOW_MSB    _u(0)
14055 #define IO_BANK0_PROC0_INTS5_GPIO40_LEVEL_LOW_LSB    _u(0)
14056 #define IO_BANK0_PROC0_INTS5_GPIO40_LEVEL_LOW_ACCESS "RO"
14057 // =============================================================================
14058 // Register    : IO_BANK0_PROC1_INTE0
14059 // Description : Interrupt Enable for proc1
14060 #define IO_BANK0_PROC1_INTE0_OFFSET _u(0x00000290)
14061 #define IO_BANK0_PROC1_INTE0_BITS   _u(0xffffffff)
14062 #define IO_BANK0_PROC1_INTE0_RESET  _u(0x00000000)
14063 // -----------------------------------------------------------------------------
14064 // Field       : IO_BANK0_PROC1_INTE0_GPIO7_EDGE_HIGH
14065 #define IO_BANK0_PROC1_INTE0_GPIO7_EDGE_HIGH_RESET  _u(0x0)
14066 #define IO_BANK0_PROC1_INTE0_GPIO7_EDGE_HIGH_BITS   _u(0x80000000)
14067 #define IO_BANK0_PROC1_INTE0_GPIO7_EDGE_HIGH_MSB    _u(31)
14068 #define IO_BANK0_PROC1_INTE0_GPIO7_EDGE_HIGH_LSB    _u(31)
14069 #define IO_BANK0_PROC1_INTE0_GPIO7_EDGE_HIGH_ACCESS "RW"
14070 // -----------------------------------------------------------------------------
14071 // Field       : IO_BANK0_PROC1_INTE0_GPIO7_EDGE_LOW
14072 #define IO_BANK0_PROC1_INTE0_GPIO7_EDGE_LOW_RESET  _u(0x0)
14073 #define IO_BANK0_PROC1_INTE0_GPIO7_EDGE_LOW_BITS   _u(0x40000000)
14074 #define IO_BANK0_PROC1_INTE0_GPIO7_EDGE_LOW_MSB    _u(30)
14075 #define IO_BANK0_PROC1_INTE0_GPIO7_EDGE_LOW_LSB    _u(30)
14076 #define IO_BANK0_PROC1_INTE0_GPIO7_EDGE_LOW_ACCESS "RW"
14077 // -----------------------------------------------------------------------------
14078 // Field       : IO_BANK0_PROC1_INTE0_GPIO7_LEVEL_HIGH
14079 #define IO_BANK0_PROC1_INTE0_GPIO7_LEVEL_HIGH_RESET  _u(0x0)
14080 #define IO_BANK0_PROC1_INTE0_GPIO7_LEVEL_HIGH_BITS   _u(0x20000000)
14081 #define IO_BANK0_PROC1_INTE0_GPIO7_LEVEL_HIGH_MSB    _u(29)
14082 #define IO_BANK0_PROC1_INTE0_GPIO7_LEVEL_HIGH_LSB    _u(29)
14083 #define IO_BANK0_PROC1_INTE0_GPIO7_LEVEL_HIGH_ACCESS "RW"
14084 // -----------------------------------------------------------------------------
14085 // Field       : IO_BANK0_PROC1_INTE0_GPIO7_LEVEL_LOW
14086 #define IO_BANK0_PROC1_INTE0_GPIO7_LEVEL_LOW_RESET  _u(0x0)
14087 #define IO_BANK0_PROC1_INTE0_GPIO7_LEVEL_LOW_BITS   _u(0x10000000)
14088 #define IO_BANK0_PROC1_INTE0_GPIO7_LEVEL_LOW_MSB    _u(28)
14089 #define IO_BANK0_PROC1_INTE0_GPIO7_LEVEL_LOW_LSB    _u(28)
14090 #define IO_BANK0_PROC1_INTE0_GPIO7_LEVEL_LOW_ACCESS "RW"
14091 // -----------------------------------------------------------------------------
14092 // Field       : IO_BANK0_PROC1_INTE0_GPIO6_EDGE_HIGH
14093 #define IO_BANK0_PROC1_INTE0_GPIO6_EDGE_HIGH_RESET  _u(0x0)
14094 #define IO_BANK0_PROC1_INTE0_GPIO6_EDGE_HIGH_BITS   _u(0x08000000)
14095 #define IO_BANK0_PROC1_INTE0_GPIO6_EDGE_HIGH_MSB    _u(27)
14096 #define IO_BANK0_PROC1_INTE0_GPIO6_EDGE_HIGH_LSB    _u(27)
14097 #define IO_BANK0_PROC1_INTE0_GPIO6_EDGE_HIGH_ACCESS "RW"
14098 // -----------------------------------------------------------------------------
14099 // Field       : IO_BANK0_PROC1_INTE0_GPIO6_EDGE_LOW
14100 #define IO_BANK0_PROC1_INTE0_GPIO6_EDGE_LOW_RESET  _u(0x0)
14101 #define IO_BANK0_PROC1_INTE0_GPIO6_EDGE_LOW_BITS   _u(0x04000000)
14102 #define IO_BANK0_PROC1_INTE0_GPIO6_EDGE_LOW_MSB    _u(26)
14103 #define IO_BANK0_PROC1_INTE0_GPIO6_EDGE_LOW_LSB    _u(26)
14104 #define IO_BANK0_PROC1_INTE0_GPIO6_EDGE_LOW_ACCESS "RW"
14105 // -----------------------------------------------------------------------------
14106 // Field       : IO_BANK0_PROC1_INTE0_GPIO6_LEVEL_HIGH
14107 #define IO_BANK0_PROC1_INTE0_GPIO6_LEVEL_HIGH_RESET  _u(0x0)
14108 #define IO_BANK0_PROC1_INTE0_GPIO6_LEVEL_HIGH_BITS   _u(0x02000000)
14109 #define IO_BANK0_PROC1_INTE0_GPIO6_LEVEL_HIGH_MSB    _u(25)
14110 #define IO_BANK0_PROC1_INTE0_GPIO6_LEVEL_HIGH_LSB    _u(25)
14111 #define IO_BANK0_PROC1_INTE0_GPIO6_LEVEL_HIGH_ACCESS "RW"
14112 // -----------------------------------------------------------------------------
14113 // Field       : IO_BANK0_PROC1_INTE0_GPIO6_LEVEL_LOW
14114 #define IO_BANK0_PROC1_INTE0_GPIO6_LEVEL_LOW_RESET  _u(0x0)
14115 #define IO_BANK0_PROC1_INTE0_GPIO6_LEVEL_LOW_BITS   _u(0x01000000)
14116 #define IO_BANK0_PROC1_INTE0_GPIO6_LEVEL_LOW_MSB    _u(24)
14117 #define IO_BANK0_PROC1_INTE0_GPIO6_LEVEL_LOW_LSB    _u(24)
14118 #define IO_BANK0_PROC1_INTE0_GPIO6_LEVEL_LOW_ACCESS "RW"
14119 // -----------------------------------------------------------------------------
14120 // Field       : IO_BANK0_PROC1_INTE0_GPIO5_EDGE_HIGH
14121 #define IO_BANK0_PROC1_INTE0_GPIO5_EDGE_HIGH_RESET  _u(0x0)
14122 #define IO_BANK0_PROC1_INTE0_GPIO5_EDGE_HIGH_BITS   _u(0x00800000)
14123 #define IO_BANK0_PROC1_INTE0_GPIO5_EDGE_HIGH_MSB    _u(23)
14124 #define IO_BANK0_PROC1_INTE0_GPIO5_EDGE_HIGH_LSB    _u(23)
14125 #define IO_BANK0_PROC1_INTE0_GPIO5_EDGE_HIGH_ACCESS "RW"
14126 // -----------------------------------------------------------------------------
14127 // Field       : IO_BANK0_PROC1_INTE0_GPIO5_EDGE_LOW
14128 #define IO_BANK0_PROC1_INTE0_GPIO5_EDGE_LOW_RESET  _u(0x0)
14129 #define IO_BANK0_PROC1_INTE0_GPIO5_EDGE_LOW_BITS   _u(0x00400000)
14130 #define IO_BANK0_PROC1_INTE0_GPIO5_EDGE_LOW_MSB    _u(22)
14131 #define IO_BANK0_PROC1_INTE0_GPIO5_EDGE_LOW_LSB    _u(22)
14132 #define IO_BANK0_PROC1_INTE0_GPIO5_EDGE_LOW_ACCESS "RW"
14133 // -----------------------------------------------------------------------------
14134 // Field       : IO_BANK0_PROC1_INTE0_GPIO5_LEVEL_HIGH
14135 #define IO_BANK0_PROC1_INTE0_GPIO5_LEVEL_HIGH_RESET  _u(0x0)
14136 #define IO_BANK0_PROC1_INTE0_GPIO5_LEVEL_HIGH_BITS   _u(0x00200000)
14137 #define IO_BANK0_PROC1_INTE0_GPIO5_LEVEL_HIGH_MSB    _u(21)
14138 #define IO_BANK0_PROC1_INTE0_GPIO5_LEVEL_HIGH_LSB    _u(21)
14139 #define IO_BANK0_PROC1_INTE0_GPIO5_LEVEL_HIGH_ACCESS "RW"
14140 // -----------------------------------------------------------------------------
14141 // Field       : IO_BANK0_PROC1_INTE0_GPIO5_LEVEL_LOW
14142 #define IO_BANK0_PROC1_INTE0_GPIO5_LEVEL_LOW_RESET  _u(0x0)
14143 #define IO_BANK0_PROC1_INTE0_GPIO5_LEVEL_LOW_BITS   _u(0x00100000)
14144 #define IO_BANK0_PROC1_INTE0_GPIO5_LEVEL_LOW_MSB    _u(20)
14145 #define IO_BANK0_PROC1_INTE0_GPIO5_LEVEL_LOW_LSB    _u(20)
14146 #define IO_BANK0_PROC1_INTE0_GPIO5_LEVEL_LOW_ACCESS "RW"
14147 // -----------------------------------------------------------------------------
14148 // Field       : IO_BANK0_PROC1_INTE0_GPIO4_EDGE_HIGH
14149 #define IO_BANK0_PROC1_INTE0_GPIO4_EDGE_HIGH_RESET  _u(0x0)
14150 #define IO_BANK0_PROC1_INTE0_GPIO4_EDGE_HIGH_BITS   _u(0x00080000)
14151 #define IO_BANK0_PROC1_INTE0_GPIO4_EDGE_HIGH_MSB    _u(19)
14152 #define IO_BANK0_PROC1_INTE0_GPIO4_EDGE_HIGH_LSB    _u(19)
14153 #define IO_BANK0_PROC1_INTE0_GPIO4_EDGE_HIGH_ACCESS "RW"
14154 // -----------------------------------------------------------------------------
14155 // Field       : IO_BANK0_PROC1_INTE0_GPIO4_EDGE_LOW
14156 #define IO_BANK0_PROC1_INTE0_GPIO4_EDGE_LOW_RESET  _u(0x0)
14157 #define IO_BANK0_PROC1_INTE0_GPIO4_EDGE_LOW_BITS   _u(0x00040000)
14158 #define IO_BANK0_PROC1_INTE0_GPIO4_EDGE_LOW_MSB    _u(18)
14159 #define IO_BANK0_PROC1_INTE0_GPIO4_EDGE_LOW_LSB    _u(18)
14160 #define IO_BANK0_PROC1_INTE0_GPIO4_EDGE_LOW_ACCESS "RW"
14161 // -----------------------------------------------------------------------------
14162 // Field       : IO_BANK0_PROC1_INTE0_GPIO4_LEVEL_HIGH
14163 #define IO_BANK0_PROC1_INTE0_GPIO4_LEVEL_HIGH_RESET  _u(0x0)
14164 #define IO_BANK0_PROC1_INTE0_GPIO4_LEVEL_HIGH_BITS   _u(0x00020000)
14165 #define IO_BANK0_PROC1_INTE0_GPIO4_LEVEL_HIGH_MSB    _u(17)
14166 #define IO_BANK0_PROC1_INTE0_GPIO4_LEVEL_HIGH_LSB    _u(17)
14167 #define IO_BANK0_PROC1_INTE0_GPIO4_LEVEL_HIGH_ACCESS "RW"
14168 // -----------------------------------------------------------------------------
14169 // Field       : IO_BANK0_PROC1_INTE0_GPIO4_LEVEL_LOW
14170 #define IO_BANK0_PROC1_INTE0_GPIO4_LEVEL_LOW_RESET  _u(0x0)
14171 #define IO_BANK0_PROC1_INTE0_GPIO4_LEVEL_LOW_BITS   _u(0x00010000)
14172 #define IO_BANK0_PROC1_INTE0_GPIO4_LEVEL_LOW_MSB    _u(16)
14173 #define IO_BANK0_PROC1_INTE0_GPIO4_LEVEL_LOW_LSB    _u(16)
14174 #define IO_BANK0_PROC1_INTE0_GPIO4_LEVEL_LOW_ACCESS "RW"
14175 // -----------------------------------------------------------------------------
14176 // Field       : IO_BANK0_PROC1_INTE0_GPIO3_EDGE_HIGH
14177 #define IO_BANK0_PROC1_INTE0_GPIO3_EDGE_HIGH_RESET  _u(0x0)
14178 #define IO_BANK0_PROC1_INTE0_GPIO3_EDGE_HIGH_BITS   _u(0x00008000)
14179 #define IO_BANK0_PROC1_INTE0_GPIO3_EDGE_HIGH_MSB    _u(15)
14180 #define IO_BANK0_PROC1_INTE0_GPIO3_EDGE_HIGH_LSB    _u(15)
14181 #define IO_BANK0_PROC1_INTE0_GPIO3_EDGE_HIGH_ACCESS "RW"
14182 // -----------------------------------------------------------------------------
14183 // Field       : IO_BANK0_PROC1_INTE0_GPIO3_EDGE_LOW
14184 #define IO_BANK0_PROC1_INTE0_GPIO3_EDGE_LOW_RESET  _u(0x0)
14185 #define IO_BANK0_PROC1_INTE0_GPIO3_EDGE_LOW_BITS   _u(0x00004000)
14186 #define IO_BANK0_PROC1_INTE0_GPIO3_EDGE_LOW_MSB    _u(14)
14187 #define IO_BANK0_PROC1_INTE0_GPIO3_EDGE_LOW_LSB    _u(14)
14188 #define IO_BANK0_PROC1_INTE0_GPIO3_EDGE_LOW_ACCESS "RW"
14189 // -----------------------------------------------------------------------------
14190 // Field       : IO_BANK0_PROC1_INTE0_GPIO3_LEVEL_HIGH
14191 #define IO_BANK0_PROC1_INTE0_GPIO3_LEVEL_HIGH_RESET  _u(0x0)
14192 #define IO_BANK0_PROC1_INTE0_GPIO3_LEVEL_HIGH_BITS   _u(0x00002000)
14193 #define IO_BANK0_PROC1_INTE0_GPIO3_LEVEL_HIGH_MSB    _u(13)
14194 #define IO_BANK0_PROC1_INTE0_GPIO3_LEVEL_HIGH_LSB    _u(13)
14195 #define IO_BANK0_PROC1_INTE0_GPIO3_LEVEL_HIGH_ACCESS "RW"
14196 // -----------------------------------------------------------------------------
14197 // Field       : IO_BANK0_PROC1_INTE0_GPIO3_LEVEL_LOW
14198 #define IO_BANK0_PROC1_INTE0_GPIO3_LEVEL_LOW_RESET  _u(0x0)
14199 #define IO_BANK0_PROC1_INTE0_GPIO3_LEVEL_LOW_BITS   _u(0x00001000)
14200 #define IO_BANK0_PROC1_INTE0_GPIO3_LEVEL_LOW_MSB    _u(12)
14201 #define IO_BANK0_PROC1_INTE0_GPIO3_LEVEL_LOW_LSB    _u(12)
14202 #define IO_BANK0_PROC1_INTE0_GPIO3_LEVEL_LOW_ACCESS "RW"
14203 // -----------------------------------------------------------------------------
14204 // Field       : IO_BANK0_PROC1_INTE0_GPIO2_EDGE_HIGH
14205 #define IO_BANK0_PROC1_INTE0_GPIO2_EDGE_HIGH_RESET  _u(0x0)
14206 #define IO_BANK0_PROC1_INTE0_GPIO2_EDGE_HIGH_BITS   _u(0x00000800)
14207 #define IO_BANK0_PROC1_INTE0_GPIO2_EDGE_HIGH_MSB    _u(11)
14208 #define IO_BANK0_PROC1_INTE0_GPIO2_EDGE_HIGH_LSB    _u(11)
14209 #define IO_BANK0_PROC1_INTE0_GPIO2_EDGE_HIGH_ACCESS "RW"
14210 // -----------------------------------------------------------------------------
14211 // Field       : IO_BANK0_PROC1_INTE0_GPIO2_EDGE_LOW
14212 #define IO_BANK0_PROC1_INTE0_GPIO2_EDGE_LOW_RESET  _u(0x0)
14213 #define IO_BANK0_PROC1_INTE0_GPIO2_EDGE_LOW_BITS   _u(0x00000400)
14214 #define IO_BANK0_PROC1_INTE0_GPIO2_EDGE_LOW_MSB    _u(10)
14215 #define IO_BANK0_PROC1_INTE0_GPIO2_EDGE_LOW_LSB    _u(10)
14216 #define IO_BANK0_PROC1_INTE0_GPIO2_EDGE_LOW_ACCESS "RW"
14217 // -----------------------------------------------------------------------------
14218 // Field       : IO_BANK0_PROC1_INTE0_GPIO2_LEVEL_HIGH
14219 #define IO_BANK0_PROC1_INTE0_GPIO2_LEVEL_HIGH_RESET  _u(0x0)
14220 #define IO_BANK0_PROC1_INTE0_GPIO2_LEVEL_HIGH_BITS   _u(0x00000200)
14221 #define IO_BANK0_PROC1_INTE0_GPIO2_LEVEL_HIGH_MSB    _u(9)
14222 #define IO_BANK0_PROC1_INTE0_GPIO2_LEVEL_HIGH_LSB    _u(9)
14223 #define IO_BANK0_PROC1_INTE0_GPIO2_LEVEL_HIGH_ACCESS "RW"
14224 // -----------------------------------------------------------------------------
14225 // Field       : IO_BANK0_PROC1_INTE0_GPIO2_LEVEL_LOW
14226 #define IO_BANK0_PROC1_INTE0_GPIO2_LEVEL_LOW_RESET  _u(0x0)
14227 #define IO_BANK0_PROC1_INTE0_GPIO2_LEVEL_LOW_BITS   _u(0x00000100)
14228 #define IO_BANK0_PROC1_INTE0_GPIO2_LEVEL_LOW_MSB    _u(8)
14229 #define IO_BANK0_PROC1_INTE0_GPIO2_LEVEL_LOW_LSB    _u(8)
14230 #define IO_BANK0_PROC1_INTE0_GPIO2_LEVEL_LOW_ACCESS "RW"
14231 // -----------------------------------------------------------------------------
14232 // Field       : IO_BANK0_PROC1_INTE0_GPIO1_EDGE_HIGH
14233 #define IO_BANK0_PROC1_INTE0_GPIO1_EDGE_HIGH_RESET  _u(0x0)
14234 #define IO_BANK0_PROC1_INTE0_GPIO1_EDGE_HIGH_BITS   _u(0x00000080)
14235 #define IO_BANK0_PROC1_INTE0_GPIO1_EDGE_HIGH_MSB    _u(7)
14236 #define IO_BANK0_PROC1_INTE0_GPIO1_EDGE_HIGH_LSB    _u(7)
14237 #define IO_BANK0_PROC1_INTE0_GPIO1_EDGE_HIGH_ACCESS "RW"
14238 // -----------------------------------------------------------------------------
14239 // Field       : IO_BANK0_PROC1_INTE0_GPIO1_EDGE_LOW
14240 #define IO_BANK0_PROC1_INTE0_GPIO1_EDGE_LOW_RESET  _u(0x0)
14241 #define IO_BANK0_PROC1_INTE0_GPIO1_EDGE_LOW_BITS   _u(0x00000040)
14242 #define IO_BANK0_PROC1_INTE0_GPIO1_EDGE_LOW_MSB    _u(6)
14243 #define IO_BANK0_PROC1_INTE0_GPIO1_EDGE_LOW_LSB    _u(6)
14244 #define IO_BANK0_PROC1_INTE0_GPIO1_EDGE_LOW_ACCESS "RW"
14245 // -----------------------------------------------------------------------------
14246 // Field       : IO_BANK0_PROC1_INTE0_GPIO1_LEVEL_HIGH
14247 #define IO_BANK0_PROC1_INTE0_GPIO1_LEVEL_HIGH_RESET  _u(0x0)
14248 #define IO_BANK0_PROC1_INTE0_GPIO1_LEVEL_HIGH_BITS   _u(0x00000020)
14249 #define IO_BANK0_PROC1_INTE0_GPIO1_LEVEL_HIGH_MSB    _u(5)
14250 #define IO_BANK0_PROC1_INTE0_GPIO1_LEVEL_HIGH_LSB    _u(5)
14251 #define IO_BANK0_PROC1_INTE0_GPIO1_LEVEL_HIGH_ACCESS "RW"
14252 // -----------------------------------------------------------------------------
14253 // Field       : IO_BANK0_PROC1_INTE0_GPIO1_LEVEL_LOW
14254 #define IO_BANK0_PROC1_INTE0_GPIO1_LEVEL_LOW_RESET  _u(0x0)
14255 #define IO_BANK0_PROC1_INTE0_GPIO1_LEVEL_LOW_BITS   _u(0x00000010)
14256 #define IO_BANK0_PROC1_INTE0_GPIO1_LEVEL_LOW_MSB    _u(4)
14257 #define IO_BANK0_PROC1_INTE0_GPIO1_LEVEL_LOW_LSB    _u(4)
14258 #define IO_BANK0_PROC1_INTE0_GPIO1_LEVEL_LOW_ACCESS "RW"
14259 // -----------------------------------------------------------------------------
14260 // Field       : IO_BANK0_PROC1_INTE0_GPIO0_EDGE_HIGH
14261 #define IO_BANK0_PROC1_INTE0_GPIO0_EDGE_HIGH_RESET  _u(0x0)
14262 #define IO_BANK0_PROC1_INTE0_GPIO0_EDGE_HIGH_BITS   _u(0x00000008)
14263 #define IO_BANK0_PROC1_INTE0_GPIO0_EDGE_HIGH_MSB    _u(3)
14264 #define IO_BANK0_PROC1_INTE0_GPIO0_EDGE_HIGH_LSB    _u(3)
14265 #define IO_BANK0_PROC1_INTE0_GPIO0_EDGE_HIGH_ACCESS "RW"
14266 // -----------------------------------------------------------------------------
14267 // Field       : IO_BANK0_PROC1_INTE0_GPIO0_EDGE_LOW
14268 #define IO_BANK0_PROC1_INTE0_GPIO0_EDGE_LOW_RESET  _u(0x0)
14269 #define IO_BANK0_PROC1_INTE0_GPIO0_EDGE_LOW_BITS   _u(0x00000004)
14270 #define IO_BANK0_PROC1_INTE0_GPIO0_EDGE_LOW_MSB    _u(2)
14271 #define IO_BANK0_PROC1_INTE0_GPIO0_EDGE_LOW_LSB    _u(2)
14272 #define IO_BANK0_PROC1_INTE0_GPIO0_EDGE_LOW_ACCESS "RW"
14273 // -----------------------------------------------------------------------------
14274 // Field       : IO_BANK0_PROC1_INTE0_GPIO0_LEVEL_HIGH
14275 #define IO_BANK0_PROC1_INTE0_GPIO0_LEVEL_HIGH_RESET  _u(0x0)
14276 #define IO_BANK0_PROC1_INTE0_GPIO0_LEVEL_HIGH_BITS   _u(0x00000002)
14277 #define IO_BANK0_PROC1_INTE0_GPIO0_LEVEL_HIGH_MSB    _u(1)
14278 #define IO_BANK0_PROC1_INTE0_GPIO0_LEVEL_HIGH_LSB    _u(1)
14279 #define IO_BANK0_PROC1_INTE0_GPIO0_LEVEL_HIGH_ACCESS "RW"
14280 // -----------------------------------------------------------------------------
14281 // Field       : IO_BANK0_PROC1_INTE0_GPIO0_LEVEL_LOW
14282 #define IO_BANK0_PROC1_INTE0_GPIO0_LEVEL_LOW_RESET  _u(0x0)
14283 #define IO_BANK0_PROC1_INTE0_GPIO0_LEVEL_LOW_BITS   _u(0x00000001)
14284 #define IO_BANK0_PROC1_INTE0_GPIO0_LEVEL_LOW_MSB    _u(0)
14285 #define IO_BANK0_PROC1_INTE0_GPIO0_LEVEL_LOW_LSB    _u(0)
14286 #define IO_BANK0_PROC1_INTE0_GPIO0_LEVEL_LOW_ACCESS "RW"
14287 // =============================================================================
14288 // Register    : IO_BANK0_PROC1_INTE1
14289 // Description : Interrupt Enable for proc1
14290 #define IO_BANK0_PROC1_INTE1_OFFSET _u(0x00000294)
14291 #define IO_BANK0_PROC1_INTE1_BITS   _u(0xffffffff)
14292 #define IO_BANK0_PROC1_INTE1_RESET  _u(0x00000000)
14293 // -----------------------------------------------------------------------------
14294 // Field       : IO_BANK0_PROC1_INTE1_GPIO15_EDGE_HIGH
14295 #define IO_BANK0_PROC1_INTE1_GPIO15_EDGE_HIGH_RESET  _u(0x0)
14296 #define IO_BANK0_PROC1_INTE1_GPIO15_EDGE_HIGH_BITS   _u(0x80000000)
14297 #define IO_BANK0_PROC1_INTE1_GPIO15_EDGE_HIGH_MSB    _u(31)
14298 #define IO_BANK0_PROC1_INTE1_GPIO15_EDGE_HIGH_LSB    _u(31)
14299 #define IO_BANK0_PROC1_INTE1_GPIO15_EDGE_HIGH_ACCESS "RW"
14300 // -----------------------------------------------------------------------------
14301 // Field       : IO_BANK0_PROC1_INTE1_GPIO15_EDGE_LOW
14302 #define IO_BANK0_PROC1_INTE1_GPIO15_EDGE_LOW_RESET  _u(0x0)
14303 #define IO_BANK0_PROC1_INTE1_GPIO15_EDGE_LOW_BITS   _u(0x40000000)
14304 #define IO_BANK0_PROC1_INTE1_GPIO15_EDGE_LOW_MSB    _u(30)
14305 #define IO_BANK0_PROC1_INTE1_GPIO15_EDGE_LOW_LSB    _u(30)
14306 #define IO_BANK0_PROC1_INTE1_GPIO15_EDGE_LOW_ACCESS "RW"
14307 // -----------------------------------------------------------------------------
14308 // Field       : IO_BANK0_PROC1_INTE1_GPIO15_LEVEL_HIGH
14309 #define IO_BANK0_PROC1_INTE1_GPIO15_LEVEL_HIGH_RESET  _u(0x0)
14310 #define IO_BANK0_PROC1_INTE1_GPIO15_LEVEL_HIGH_BITS   _u(0x20000000)
14311 #define IO_BANK0_PROC1_INTE1_GPIO15_LEVEL_HIGH_MSB    _u(29)
14312 #define IO_BANK0_PROC1_INTE1_GPIO15_LEVEL_HIGH_LSB    _u(29)
14313 #define IO_BANK0_PROC1_INTE1_GPIO15_LEVEL_HIGH_ACCESS "RW"
14314 // -----------------------------------------------------------------------------
14315 // Field       : IO_BANK0_PROC1_INTE1_GPIO15_LEVEL_LOW
14316 #define IO_BANK0_PROC1_INTE1_GPIO15_LEVEL_LOW_RESET  _u(0x0)
14317 #define IO_BANK0_PROC1_INTE1_GPIO15_LEVEL_LOW_BITS   _u(0x10000000)
14318 #define IO_BANK0_PROC1_INTE1_GPIO15_LEVEL_LOW_MSB    _u(28)
14319 #define IO_BANK0_PROC1_INTE1_GPIO15_LEVEL_LOW_LSB    _u(28)
14320 #define IO_BANK0_PROC1_INTE1_GPIO15_LEVEL_LOW_ACCESS "RW"
14321 // -----------------------------------------------------------------------------
14322 // Field       : IO_BANK0_PROC1_INTE1_GPIO14_EDGE_HIGH
14323 #define IO_BANK0_PROC1_INTE1_GPIO14_EDGE_HIGH_RESET  _u(0x0)
14324 #define IO_BANK0_PROC1_INTE1_GPIO14_EDGE_HIGH_BITS   _u(0x08000000)
14325 #define IO_BANK0_PROC1_INTE1_GPIO14_EDGE_HIGH_MSB    _u(27)
14326 #define IO_BANK0_PROC1_INTE1_GPIO14_EDGE_HIGH_LSB    _u(27)
14327 #define IO_BANK0_PROC1_INTE1_GPIO14_EDGE_HIGH_ACCESS "RW"
14328 // -----------------------------------------------------------------------------
14329 // Field       : IO_BANK0_PROC1_INTE1_GPIO14_EDGE_LOW
14330 #define IO_BANK0_PROC1_INTE1_GPIO14_EDGE_LOW_RESET  _u(0x0)
14331 #define IO_BANK0_PROC1_INTE1_GPIO14_EDGE_LOW_BITS   _u(0x04000000)
14332 #define IO_BANK0_PROC1_INTE1_GPIO14_EDGE_LOW_MSB    _u(26)
14333 #define IO_BANK0_PROC1_INTE1_GPIO14_EDGE_LOW_LSB    _u(26)
14334 #define IO_BANK0_PROC1_INTE1_GPIO14_EDGE_LOW_ACCESS "RW"
14335 // -----------------------------------------------------------------------------
14336 // Field       : IO_BANK0_PROC1_INTE1_GPIO14_LEVEL_HIGH
14337 #define IO_BANK0_PROC1_INTE1_GPIO14_LEVEL_HIGH_RESET  _u(0x0)
14338 #define IO_BANK0_PROC1_INTE1_GPIO14_LEVEL_HIGH_BITS   _u(0x02000000)
14339 #define IO_BANK0_PROC1_INTE1_GPIO14_LEVEL_HIGH_MSB    _u(25)
14340 #define IO_BANK0_PROC1_INTE1_GPIO14_LEVEL_HIGH_LSB    _u(25)
14341 #define IO_BANK0_PROC1_INTE1_GPIO14_LEVEL_HIGH_ACCESS "RW"
14342 // -----------------------------------------------------------------------------
14343 // Field       : IO_BANK0_PROC1_INTE1_GPIO14_LEVEL_LOW
14344 #define IO_BANK0_PROC1_INTE1_GPIO14_LEVEL_LOW_RESET  _u(0x0)
14345 #define IO_BANK0_PROC1_INTE1_GPIO14_LEVEL_LOW_BITS   _u(0x01000000)
14346 #define IO_BANK0_PROC1_INTE1_GPIO14_LEVEL_LOW_MSB    _u(24)
14347 #define IO_BANK0_PROC1_INTE1_GPIO14_LEVEL_LOW_LSB    _u(24)
14348 #define IO_BANK0_PROC1_INTE1_GPIO14_LEVEL_LOW_ACCESS "RW"
14349 // -----------------------------------------------------------------------------
14350 // Field       : IO_BANK0_PROC1_INTE1_GPIO13_EDGE_HIGH
14351 #define IO_BANK0_PROC1_INTE1_GPIO13_EDGE_HIGH_RESET  _u(0x0)
14352 #define IO_BANK0_PROC1_INTE1_GPIO13_EDGE_HIGH_BITS   _u(0x00800000)
14353 #define IO_BANK0_PROC1_INTE1_GPIO13_EDGE_HIGH_MSB    _u(23)
14354 #define IO_BANK0_PROC1_INTE1_GPIO13_EDGE_HIGH_LSB    _u(23)
14355 #define IO_BANK0_PROC1_INTE1_GPIO13_EDGE_HIGH_ACCESS "RW"
14356 // -----------------------------------------------------------------------------
14357 // Field       : IO_BANK0_PROC1_INTE1_GPIO13_EDGE_LOW
14358 #define IO_BANK0_PROC1_INTE1_GPIO13_EDGE_LOW_RESET  _u(0x0)
14359 #define IO_BANK0_PROC1_INTE1_GPIO13_EDGE_LOW_BITS   _u(0x00400000)
14360 #define IO_BANK0_PROC1_INTE1_GPIO13_EDGE_LOW_MSB    _u(22)
14361 #define IO_BANK0_PROC1_INTE1_GPIO13_EDGE_LOW_LSB    _u(22)
14362 #define IO_BANK0_PROC1_INTE1_GPIO13_EDGE_LOW_ACCESS "RW"
14363 // -----------------------------------------------------------------------------
14364 // Field       : IO_BANK0_PROC1_INTE1_GPIO13_LEVEL_HIGH
14365 #define IO_BANK0_PROC1_INTE1_GPIO13_LEVEL_HIGH_RESET  _u(0x0)
14366 #define IO_BANK0_PROC1_INTE1_GPIO13_LEVEL_HIGH_BITS   _u(0x00200000)
14367 #define IO_BANK0_PROC1_INTE1_GPIO13_LEVEL_HIGH_MSB    _u(21)
14368 #define IO_BANK0_PROC1_INTE1_GPIO13_LEVEL_HIGH_LSB    _u(21)
14369 #define IO_BANK0_PROC1_INTE1_GPIO13_LEVEL_HIGH_ACCESS "RW"
14370 // -----------------------------------------------------------------------------
14371 // Field       : IO_BANK0_PROC1_INTE1_GPIO13_LEVEL_LOW
14372 #define IO_BANK0_PROC1_INTE1_GPIO13_LEVEL_LOW_RESET  _u(0x0)
14373 #define IO_BANK0_PROC1_INTE1_GPIO13_LEVEL_LOW_BITS   _u(0x00100000)
14374 #define IO_BANK0_PROC1_INTE1_GPIO13_LEVEL_LOW_MSB    _u(20)
14375 #define IO_BANK0_PROC1_INTE1_GPIO13_LEVEL_LOW_LSB    _u(20)
14376 #define IO_BANK0_PROC1_INTE1_GPIO13_LEVEL_LOW_ACCESS "RW"
14377 // -----------------------------------------------------------------------------
14378 // Field       : IO_BANK0_PROC1_INTE1_GPIO12_EDGE_HIGH
14379 #define IO_BANK0_PROC1_INTE1_GPIO12_EDGE_HIGH_RESET  _u(0x0)
14380 #define IO_BANK0_PROC1_INTE1_GPIO12_EDGE_HIGH_BITS   _u(0x00080000)
14381 #define IO_BANK0_PROC1_INTE1_GPIO12_EDGE_HIGH_MSB    _u(19)
14382 #define IO_BANK0_PROC1_INTE1_GPIO12_EDGE_HIGH_LSB    _u(19)
14383 #define IO_BANK0_PROC1_INTE1_GPIO12_EDGE_HIGH_ACCESS "RW"
14384 // -----------------------------------------------------------------------------
14385 // Field       : IO_BANK0_PROC1_INTE1_GPIO12_EDGE_LOW
14386 #define IO_BANK0_PROC1_INTE1_GPIO12_EDGE_LOW_RESET  _u(0x0)
14387 #define IO_BANK0_PROC1_INTE1_GPIO12_EDGE_LOW_BITS   _u(0x00040000)
14388 #define IO_BANK0_PROC1_INTE1_GPIO12_EDGE_LOW_MSB    _u(18)
14389 #define IO_BANK0_PROC1_INTE1_GPIO12_EDGE_LOW_LSB    _u(18)
14390 #define IO_BANK0_PROC1_INTE1_GPIO12_EDGE_LOW_ACCESS "RW"
14391 // -----------------------------------------------------------------------------
14392 // Field       : IO_BANK0_PROC1_INTE1_GPIO12_LEVEL_HIGH
14393 #define IO_BANK0_PROC1_INTE1_GPIO12_LEVEL_HIGH_RESET  _u(0x0)
14394 #define IO_BANK0_PROC1_INTE1_GPIO12_LEVEL_HIGH_BITS   _u(0x00020000)
14395 #define IO_BANK0_PROC1_INTE1_GPIO12_LEVEL_HIGH_MSB    _u(17)
14396 #define IO_BANK0_PROC1_INTE1_GPIO12_LEVEL_HIGH_LSB    _u(17)
14397 #define IO_BANK0_PROC1_INTE1_GPIO12_LEVEL_HIGH_ACCESS "RW"
14398 // -----------------------------------------------------------------------------
14399 // Field       : IO_BANK0_PROC1_INTE1_GPIO12_LEVEL_LOW
14400 #define IO_BANK0_PROC1_INTE1_GPIO12_LEVEL_LOW_RESET  _u(0x0)
14401 #define IO_BANK0_PROC1_INTE1_GPIO12_LEVEL_LOW_BITS   _u(0x00010000)
14402 #define IO_BANK0_PROC1_INTE1_GPIO12_LEVEL_LOW_MSB    _u(16)
14403 #define IO_BANK0_PROC1_INTE1_GPIO12_LEVEL_LOW_LSB    _u(16)
14404 #define IO_BANK0_PROC1_INTE1_GPIO12_LEVEL_LOW_ACCESS "RW"
14405 // -----------------------------------------------------------------------------
14406 // Field       : IO_BANK0_PROC1_INTE1_GPIO11_EDGE_HIGH
14407 #define IO_BANK0_PROC1_INTE1_GPIO11_EDGE_HIGH_RESET  _u(0x0)
14408 #define IO_BANK0_PROC1_INTE1_GPIO11_EDGE_HIGH_BITS   _u(0x00008000)
14409 #define IO_BANK0_PROC1_INTE1_GPIO11_EDGE_HIGH_MSB    _u(15)
14410 #define IO_BANK0_PROC1_INTE1_GPIO11_EDGE_HIGH_LSB    _u(15)
14411 #define IO_BANK0_PROC1_INTE1_GPIO11_EDGE_HIGH_ACCESS "RW"
14412 // -----------------------------------------------------------------------------
14413 // Field       : IO_BANK0_PROC1_INTE1_GPIO11_EDGE_LOW
14414 #define IO_BANK0_PROC1_INTE1_GPIO11_EDGE_LOW_RESET  _u(0x0)
14415 #define IO_BANK0_PROC1_INTE1_GPIO11_EDGE_LOW_BITS   _u(0x00004000)
14416 #define IO_BANK0_PROC1_INTE1_GPIO11_EDGE_LOW_MSB    _u(14)
14417 #define IO_BANK0_PROC1_INTE1_GPIO11_EDGE_LOW_LSB    _u(14)
14418 #define IO_BANK0_PROC1_INTE1_GPIO11_EDGE_LOW_ACCESS "RW"
14419 // -----------------------------------------------------------------------------
14420 // Field       : IO_BANK0_PROC1_INTE1_GPIO11_LEVEL_HIGH
14421 #define IO_BANK0_PROC1_INTE1_GPIO11_LEVEL_HIGH_RESET  _u(0x0)
14422 #define IO_BANK0_PROC1_INTE1_GPIO11_LEVEL_HIGH_BITS   _u(0x00002000)
14423 #define IO_BANK0_PROC1_INTE1_GPIO11_LEVEL_HIGH_MSB    _u(13)
14424 #define IO_BANK0_PROC1_INTE1_GPIO11_LEVEL_HIGH_LSB    _u(13)
14425 #define IO_BANK0_PROC1_INTE1_GPIO11_LEVEL_HIGH_ACCESS "RW"
14426 // -----------------------------------------------------------------------------
14427 // Field       : IO_BANK0_PROC1_INTE1_GPIO11_LEVEL_LOW
14428 #define IO_BANK0_PROC1_INTE1_GPIO11_LEVEL_LOW_RESET  _u(0x0)
14429 #define IO_BANK0_PROC1_INTE1_GPIO11_LEVEL_LOW_BITS   _u(0x00001000)
14430 #define IO_BANK0_PROC1_INTE1_GPIO11_LEVEL_LOW_MSB    _u(12)
14431 #define IO_BANK0_PROC1_INTE1_GPIO11_LEVEL_LOW_LSB    _u(12)
14432 #define IO_BANK0_PROC1_INTE1_GPIO11_LEVEL_LOW_ACCESS "RW"
14433 // -----------------------------------------------------------------------------
14434 // Field       : IO_BANK0_PROC1_INTE1_GPIO10_EDGE_HIGH
14435 #define IO_BANK0_PROC1_INTE1_GPIO10_EDGE_HIGH_RESET  _u(0x0)
14436 #define IO_BANK0_PROC1_INTE1_GPIO10_EDGE_HIGH_BITS   _u(0x00000800)
14437 #define IO_BANK0_PROC1_INTE1_GPIO10_EDGE_HIGH_MSB    _u(11)
14438 #define IO_BANK0_PROC1_INTE1_GPIO10_EDGE_HIGH_LSB    _u(11)
14439 #define IO_BANK0_PROC1_INTE1_GPIO10_EDGE_HIGH_ACCESS "RW"
14440 // -----------------------------------------------------------------------------
14441 // Field       : IO_BANK0_PROC1_INTE1_GPIO10_EDGE_LOW
14442 #define IO_BANK0_PROC1_INTE1_GPIO10_EDGE_LOW_RESET  _u(0x0)
14443 #define IO_BANK0_PROC1_INTE1_GPIO10_EDGE_LOW_BITS   _u(0x00000400)
14444 #define IO_BANK0_PROC1_INTE1_GPIO10_EDGE_LOW_MSB    _u(10)
14445 #define IO_BANK0_PROC1_INTE1_GPIO10_EDGE_LOW_LSB    _u(10)
14446 #define IO_BANK0_PROC1_INTE1_GPIO10_EDGE_LOW_ACCESS "RW"
14447 // -----------------------------------------------------------------------------
14448 // Field       : IO_BANK0_PROC1_INTE1_GPIO10_LEVEL_HIGH
14449 #define IO_BANK0_PROC1_INTE1_GPIO10_LEVEL_HIGH_RESET  _u(0x0)
14450 #define IO_BANK0_PROC1_INTE1_GPIO10_LEVEL_HIGH_BITS   _u(0x00000200)
14451 #define IO_BANK0_PROC1_INTE1_GPIO10_LEVEL_HIGH_MSB    _u(9)
14452 #define IO_BANK0_PROC1_INTE1_GPIO10_LEVEL_HIGH_LSB    _u(9)
14453 #define IO_BANK0_PROC1_INTE1_GPIO10_LEVEL_HIGH_ACCESS "RW"
14454 // -----------------------------------------------------------------------------
14455 // Field       : IO_BANK0_PROC1_INTE1_GPIO10_LEVEL_LOW
14456 #define IO_BANK0_PROC1_INTE1_GPIO10_LEVEL_LOW_RESET  _u(0x0)
14457 #define IO_BANK0_PROC1_INTE1_GPIO10_LEVEL_LOW_BITS   _u(0x00000100)
14458 #define IO_BANK0_PROC1_INTE1_GPIO10_LEVEL_LOW_MSB    _u(8)
14459 #define IO_BANK0_PROC1_INTE1_GPIO10_LEVEL_LOW_LSB    _u(8)
14460 #define IO_BANK0_PROC1_INTE1_GPIO10_LEVEL_LOW_ACCESS "RW"
14461 // -----------------------------------------------------------------------------
14462 // Field       : IO_BANK0_PROC1_INTE1_GPIO9_EDGE_HIGH
14463 #define IO_BANK0_PROC1_INTE1_GPIO9_EDGE_HIGH_RESET  _u(0x0)
14464 #define IO_BANK0_PROC1_INTE1_GPIO9_EDGE_HIGH_BITS   _u(0x00000080)
14465 #define IO_BANK0_PROC1_INTE1_GPIO9_EDGE_HIGH_MSB    _u(7)
14466 #define IO_BANK0_PROC1_INTE1_GPIO9_EDGE_HIGH_LSB    _u(7)
14467 #define IO_BANK0_PROC1_INTE1_GPIO9_EDGE_HIGH_ACCESS "RW"
14468 // -----------------------------------------------------------------------------
14469 // Field       : IO_BANK0_PROC1_INTE1_GPIO9_EDGE_LOW
14470 #define IO_BANK0_PROC1_INTE1_GPIO9_EDGE_LOW_RESET  _u(0x0)
14471 #define IO_BANK0_PROC1_INTE1_GPIO9_EDGE_LOW_BITS   _u(0x00000040)
14472 #define IO_BANK0_PROC1_INTE1_GPIO9_EDGE_LOW_MSB    _u(6)
14473 #define IO_BANK0_PROC1_INTE1_GPIO9_EDGE_LOW_LSB    _u(6)
14474 #define IO_BANK0_PROC1_INTE1_GPIO9_EDGE_LOW_ACCESS "RW"
14475 // -----------------------------------------------------------------------------
14476 // Field       : IO_BANK0_PROC1_INTE1_GPIO9_LEVEL_HIGH
14477 #define IO_BANK0_PROC1_INTE1_GPIO9_LEVEL_HIGH_RESET  _u(0x0)
14478 #define IO_BANK0_PROC1_INTE1_GPIO9_LEVEL_HIGH_BITS   _u(0x00000020)
14479 #define IO_BANK0_PROC1_INTE1_GPIO9_LEVEL_HIGH_MSB    _u(5)
14480 #define IO_BANK0_PROC1_INTE1_GPIO9_LEVEL_HIGH_LSB    _u(5)
14481 #define IO_BANK0_PROC1_INTE1_GPIO9_LEVEL_HIGH_ACCESS "RW"
14482 // -----------------------------------------------------------------------------
14483 // Field       : IO_BANK0_PROC1_INTE1_GPIO9_LEVEL_LOW
14484 #define IO_BANK0_PROC1_INTE1_GPIO9_LEVEL_LOW_RESET  _u(0x0)
14485 #define IO_BANK0_PROC1_INTE1_GPIO9_LEVEL_LOW_BITS   _u(0x00000010)
14486 #define IO_BANK0_PROC1_INTE1_GPIO9_LEVEL_LOW_MSB    _u(4)
14487 #define IO_BANK0_PROC1_INTE1_GPIO9_LEVEL_LOW_LSB    _u(4)
14488 #define IO_BANK0_PROC1_INTE1_GPIO9_LEVEL_LOW_ACCESS "RW"
14489 // -----------------------------------------------------------------------------
14490 // Field       : IO_BANK0_PROC1_INTE1_GPIO8_EDGE_HIGH
14491 #define IO_BANK0_PROC1_INTE1_GPIO8_EDGE_HIGH_RESET  _u(0x0)
14492 #define IO_BANK0_PROC1_INTE1_GPIO8_EDGE_HIGH_BITS   _u(0x00000008)
14493 #define IO_BANK0_PROC1_INTE1_GPIO8_EDGE_HIGH_MSB    _u(3)
14494 #define IO_BANK0_PROC1_INTE1_GPIO8_EDGE_HIGH_LSB    _u(3)
14495 #define IO_BANK0_PROC1_INTE1_GPIO8_EDGE_HIGH_ACCESS "RW"
14496 // -----------------------------------------------------------------------------
14497 // Field       : IO_BANK0_PROC1_INTE1_GPIO8_EDGE_LOW
14498 #define IO_BANK0_PROC1_INTE1_GPIO8_EDGE_LOW_RESET  _u(0x0)
14499 #define IO_BANK0_PROC1_INTE1_GPIO8_EDGE_LOW_BITS   _u(0x00000004)
14500 #define IO_BANK0_PROC1_INTE1_GPIO8_EDGE_LOW_MSB    _u(2)
14501 #define IO_BANK0_PROC1_INTE1_GPIO8_EDGE_LOW_LSB    _u(2)
14502 #define IO_BANK0_PROC1_INTE1_GPIO8_EDGE_LOW_ACCESS "RW"
14503 // -----------------------------------------------------------------------------
14504 // Field       : IO_BANK0_PROC1_INTE1_GPIO8_LEVEL_HIGH
14505 #define IO_BANK0_PROC1_INTE1_GPIO8_LEVEL_HIGH_RESET  _u(0x0)
14506 #define IO_BANK0_PROC1_INTE1_GPIO8_LEVEL_HIGH_BITS   _u(0x00000002)
14507 #define IO_BANK0_PROC1_INTE1_GPIO8_LEVEL_HIGH_MSB    _u(1)
14508 #define IO_BANK0_PROC1_INTE1_GPIO8_LEVEL_HIGH_LSB    _u(1)
14509 #define IO_BANK0_PROC1_INTE1_GPIO8_LEVEL_HIGH_ACCESS "RW"
14510 // -----------------------------------------------------------------------------
14511 // Field       : IO_BANK0_PROC1_INTE1_GPIO8_LEVEL_LOW
14512 #define IO_BANK0_PROC1_INTE1_GPIO8_LEVEL_LOW_RESET  _u(0x0)
14513 #define IO_BANK0_PROC1_INTE1_GPIO8_LEVEL_LOW_BITS   _u(0x00000001)
14514 #define IO_BANK0_PROC1_INTE1_GPIO8_LEVEL_LOW_MSB    _u(0)
14515 #define IO_BANK0_PROC1_INTE1_GPIO8_LEVEL_LOW_LSB    _u(0)
14516 #define IO_BANK0_PROC1_INTE1_GPIO8_LEVEL_LOW_ACCESS "RW"
14517 // =============================================================================
14518 // Register    : IO_BANK0_PROC1_INTE2
14519 // Description : Interrupt Enable for proc1
14520 #define IO_BANK0_PROC1_INTE2_OFFSET _u(0x00000298)
14521 #define IO_BANK0_PROC1_INTE2_BITS   _u(0xffffffff)
14522 #define IO_BANK0_PROC1_INTE2_RESET  _u(0x00000000)
14523 // -----------------------------------------------------------------------------
14524 // Field       : IO_BANK0_PROC1_INTE2_GPIO23_EDGE_HIGH
14525 #define IO_BANK0_PROC1_INTE2_GPIO23_EDGE_HIGH_RESET  _u(0x0)
14526 #define IO_BANK0_PROC1_INTE2_GPIO23_EDGE_HIGH_BITS   _u(0x80000000)
14527 #define IO_BANK0_PROC1_INTE2_GPIO23_EDGE_HIGH_MSB    _u(31)
14528 #define IO_BANK0_PROC1_INTE2_GPIO23_EDGE_HIGH_LSB    _u(31)
14529 #define IO_BANK0_PROC1_INTE2_GPIO23_EDGE_HIGH_ACCESS "RW"
14530 // -----------------------------------------------------------------------------
14531 // Field       : IO_BANK0_PROC1_INTE2_GPIO23_EDGE_LOW
14532 #define IO_BANK0_PROC1_INTE2_GPIO23_EDGE_LOW_RESET  _u(0x0)
14533 #define IO_BANK0_PROC1_INTE2_GPIO23_EDGE_LOW_BITS   _u(0x40000000)
14534 #define IO_BANK0_PROC1_INTE2_GPIO23_EDGE_LOW_MSB    _u(30)
14535 #define IO_BANK0_PROC1_INTE2_GPIO23_EDGE_LOW_LSB    _u(30)
14536 #define IO_BANK0_PROC1_INTE2_GPIO23_EDGE_LOW_ACCESS "RW"
14537 // -----------------------------------------------------------------------------
14538 // Field       : IO_BANK0_PROC1_INTE2_GPIO23_LEVEL_HIGH
14539 #define IO_BANK0_PROC1_INTE2_GPIO23_LEVEL_HIGH_RESET  _u(0x0)
14540 #define IO_BANK0_PROC1_INTE2_GPIO23_LEVEL_HIGH_BITS   _u(0x20000000)
14541 #define IO_BANK0_PROC1_INTE2_GPIO23_LEVEL_HIGH_MSB    _u(29)
14542 #define IO_BANK0_PROC1_INTE2_GPIO23_LEVEL_HIGH_LSB    _u(29)
14543 #define IO_BANK0_PROC1_INTE2_GPIO23_LEVEL_HIGH_ACCESS "RW"
14544 // -----------------------------------------------------------------------------
14545 // Field       : IO_BANK0_PROC1_INTE2_GPIO23_LEVEL_LOW
14546 #define IO_BANK0_PROC1_INTE2_GPIO23_LEVEL_LOW_RESET  _u(0x0)
14547 #define IO_BANK0_PROC1_INTE2_GPIO23_LEVEL_LOW_BITS   _u(0x10000000)
14548 #define IO_BANK0_PROC1_INTE2_GPIO23_LEVEL_LOW_MSB    _u(28)
14549 #define IO_BANK0_PROC1_INTE2_GPIO23_LEVEL_LOW_LSB    _u(28)
14550 #define IO_BANK0_PROC1_INTE2_GPIO23_LEVEL_LOW_ACCESS "RW"
14551 // -----------------------------------------------------------------------------
14552 // Field       : IO_BANK0_PROC1_INTE2_GPIO22_EDGE_HIGH
14553 #define IO_BANK0_PROC1_INTE2_GPIO22_EDGE_HIGH_RESET  _u(0x0)
14554 #define IO_BANK0_PROC1_INTE2_GPIO22_EDGE_HIGH_BITS   _u(0x08000000)
14555 #define IO_BANK0_PROC1_INTE2_GPIO22_EDGE_HIGH_MSB    _u(27)
14556 #define IO_BANK0_PROC1_INTE2_GPIO22_EDGE_HIGH_LSB    _u(27)
14557 #define IO_BANK0_PROC1_INTE2_GPIO22_EDGE_HIGH_ACCESS "RW"
14558 // -----------------------------------------------------------------------------
14559 // Field       : IO_BANK0_PROC1_INTE2_GPIO22_EDGE_LOW
14560 #define IO_BANK0_PROC1_INTE2_GPIO22_EDGE_LOW_RESET  _u(0x0)
14561 #define IO_BANK0_PROC1_INTE2_GPIO22_EDGE_LOW_BITS   _u(0x04000000)
14562 #define IO_BANK0_PROC1_INTE2_GPIO22_EDGE_LOW_MSB    _u(26)
14563 #define IO_BANK0_PROC1_INTE2_GPIO22_EDGE_LOW_LSB    _u(26)
14564 #define IO_BANK0_PROC1_INTE2_GPIO22_EDGE_LOW_ACCESS "RW"
14565 // -----------------------------------------------------------------------------
14566 // Field       : IO_BANK0_PROC1_INTE2_GPIO22_LEVEL_HIGH
14567 #define IO_BANK0_PROC1_INTE2_GPIO22_LEVEL_HIGH_RESET  _u(0x0)
14568 #define IO_BANK0_PROC1_INTE2_GPIO22_LEVEL_HIGH_BITS   _u(0x02000000)
14569 #define IO_BANK0_PROC1_INTE2_GPIO22_LEVEL_HIGH_MSB    _u(25)
14570 #define IO_BANK0_PROC1_INTE2_GPIO22_LEVEL_HIGH_LSB    _u(25)
14571 #define IO_BANK0_PROC1_INTE2_GPIO22_LEVEL_HIGH_ACCESS "RW"
14572 // -----------------------------------------------------------------------------
14573 // Field       : IO_BANK0_PROC1_INTE2_GPIO22_LEVEL_LOW
14574 #define IO_BANK0_PROC1_INTE2_GPIO22_LEVEL_LOW_RESET  _u(0x0)
14575 #define IO_BANK0_PROC1_INTE2_GPIO22_LEVEL_LOW_BITS   _u(0x01000000)
14576 #define IO_BANK0_PROC1_INTE2_GPIO22_LEVEL_LOW_MSB    _u(24)
14577 #define IO_BANK0_PROC1_INTE2_GPIO22_LEVEL_LOW_LSB    _u(24)
14578 #define IO_BANK0_PROC1_INTE2_GPIO22_LEVEL_LOW_ACCESS "RW"
14579 // -----------------------------------------------------------------------------
14580 // Field       : IO_BANK0_PROC1_INTE2_GPIO21_EDGE_HIGH
14581 #define IO_BANK0_PROC1_INTE2_GPIO21_EDGE_HIGH_RESET  _u(0x0)
14582 #define IO_BANK0_PROC1_INTE2_GPIO21_EDGE_HIGH_BITS   _u(0x00800000)
14583 #define IO_BANK0_PROC1_INTE2_GPIO21_EDGE_HIGH_MSB    _u(23)
14584 #define IO_BANK0_PROC1_INTE2_GPIO21_EDGE_HIGH_LSB    _u(23)
14585 #define IO_BANK0_PROC1_INTE2_GPIO21_EDGE_HIGH_ACCESS "RW"
14586 // -----------------------------------------------------------------------------
14587 // Field       : IO_BANK0_PROC1_INTE2_GPIO21_EDGE_LOW
14588 #define IO_BANK0_PROC1_INTE2_GPIO21_EDGE_LOW_RESET  _u(0x0)
14589 #define IO_BANK0_PROC1_INTE2_GPIO21_EDGE_LOW_BITS   _u(0x00400000)
14590 #define IO_BANK0_PROC1_INTE2_GPIO21_EDGE_LOW_MSB    _u(22)
14591 #define IO_BANK0_PROC1_INTE2_GPIO21_EDGE_LOW_LSB    _u(22)
14592 #define IO_BANK0_PROC1_INTE2_GPIO21_EDGE_LOW_ACCESS "RW"
14593 // -----------------------------------------------------------------------------
14594 // Field       : IO_BANK0_PROC1_INTE2_GPIO21_LEVEL_HIGH
14595 #define IO_BANK0_PROC1_INTE2_GPIO21_LEVEL_HIGH_RESET  _u(0x0)
14596 #define IO_BANK0_PROC1_INTE2_GPIO21_LEVEL_HIGH_BITS   _u(0x00200000)
14597 #define IO_BANK0_PROC1_INTE2_GPIO21_LEVEL_HIGH_MSB    _u(21)
14598 #define IO_BANK0_PROC1_INTE2_GPIO21_LEVEL_HIGH_LSB    _u(21)
14599 #define IO_BANK0_PROC1_INTE2_GPIO21_LEVEL_HIGH_ACCESS "RW"
14600 // -----------------------------------------------------------------------------
14601 // Field       : IO_BANK0_PROC1_INTE2_GPIO21_LEVEL_LOW
14602 #define IO_BANK0_PROC1_INTE2_GPIO21_LEVEL_LOW_RESET  _u(0x0)
14603 #define IO_BANK0_PROC1_INTE2_GPIO21_LEVEL_LOW_BITS   _u(0x00100000)
14604 #define IO_BANK0_PROC1_INTE2_GPIO21_LEVEL_LOW_MSB    _u(20)
14605 #define IO_BANK0_PROC1_INTE2_GPIO21_LEVEL_LOW_LSB    _u(20)
14606 #define IO_BANK0_PROC1_INTE2_GPIO21_LEVEL_LOW_ACCESS "RW"
14607 // -----------------------------------------------------------------------------
14608 // Field       : IO_BANK0_PROC1_INTE2_GPIO20_EDGE_HIGH
14609 #define IO_BANK0_PROC1_INTE2_GPIO20_EDGE_HIGH_RESET  _u(0x0)
14610 #define IO_BANK0_PROC1_INTE2_GPIO20_EDGE_HIGH_BITS   _u(0x00080000)
14611 #define IO_BANK0_PROC1_INTE2_GPIO20_EDGE_HIGH_MSB    _u(19)
14612 #define IO_BANK0_PROC1_INTE2_GPIO20_EDGE_HIGH_LSB    _u(19)
14613 #define IO_BANK0_PROC1_INTE2_GPIO20_EDGE_HIGH_ACCESS "RW"
14614 // -----------------------------------------------------------------------------
14615 // Field       : IO_BANK0_PROC1_INTE2_GPIO20_EDGE_LOW
14616 #define IO_BANK0_PROC1_INTE2_GPIO20_EDGE_LOW_RESET  _u(0x0)
14617 #define IO_BANK0_PROC1_INTE2_GPIO20_EDGE_LOW_BITS   _u(0x00040000)
14618 #define IO_BANK0_PROC1_INTE2_GPIO20_EDGE_LOW_MSB    _u(18)
14619 #define IO_BANK0_PROC1_INTE2_GPIO20_EDGE_LOW_LSB    _u(18)
14620 #define IO_BANK0_PROC1_INTE2_GPIO20_EDGE_LOW_ACCESS "RW"
14621 // -----------------------------------------------------------------------------
14622 // Field       : IO_BANK0_PROC1_INTE2_GPIO20_LEVEL_HIGH
14623 #define IO_BANK0_PROC1_INTE2_GPIO20_LEVEL_HIGH_RESET  _u(0x0)
14624 #define IO_BANK0_PROC1_INTE2_GPIO20_LEVEL_HIGH_BITS   _u(0x00020000)
14625 #define IO_BANK0_PROC1_INTE2_GPIO20_LEVEL_HIGH_MSB    _u(17)
14626 #define IO_BANK0_PROC1_INTE2_GPIO20_LEVEL_HIGH_LSB    _u(17)
14627 #define IO_BANK0_PROC1_INTE2_GPIO20_LEVEL_HIGH_ACCESS "RW"
14628 // -----------------------------------------------------------------------------
14629 // Field       : IO_BANK0_PROC1_INTE2_GPIO20_LEVEL_LOW
14630 #define IO_BANK0_PROC1_INTE2_GPIO20_LEVEL_LOW_RESET  _u(0x0)
14631 #define IO_BANK0_PROC1_INTE2_GPIO20_LEVEL_LOW_BITS   _u(0x00010000)
14632 #define IO_BANK0_PROC1_INTE2_GPIO20_LEVEL_LOW_MSB    _u(16)
14633 #define IO_BANK0_PROC1_INTE2_GPIO20_LEVEL_LOW_LSB    _u(16)
14634 #define IO_BANK0_PROC1_INTE2_GPIO20_LEVEL_LOW_ACCESS "RW"
14635 // -----------------------------------------------------------------------------
14636 // Field       : IO_BANK0_PROC1_INTE2_GPIO19_EDGE_HIGH
14637 #define IO_BANK0_PROC1_INTE2_GPIO19_EDGE_HIGH_RESET  _u(0x0)
14638 #define IO_BANK0_PROC1_INTE2_GPIO19_EDGE_HIGH_BITS   _u(0x00008000)
14639 #define IO_BANK0_PROC1_INTE2_GPIO19_EDGE_HIGH_MSB    _u(15)
14640 #define IO_BANK0_PROC1_INTE2_GPIO19_EDGE_HIGH_LSB    _u(15)
14641 #define IO_BANK0_PROC1_INTE2_GPIO19_EDGE_HIGH_ACCESS "RW"
14642 // -----------------------------------------------------------------------------
14643 // Field       : IO_BANK0_PROC1_INTE2_GPIO19_EDGE_LOW
14644 #define IO_BANK0_PROC1_INTE2_GPIO19_EDGE_LOW_RESET  _u(0x0)
14645 #define IO_BANK0_PROC1_INTE2_GPIO19_EDGE_LOW_BITS   _u(0x00004000)
14646 #define IO_BANK0_PROC1_INTE2_GPIO19_EDGE_LOW_MSB    _u(14)
14647 #define IO_BANK0_PROC1_INTE2_GPIO19_EDGE_LOW_LSB    _u(14)
14648 #define IO_BANK0_PROC1_INTE2_GPIO19_EDGE_LOW_ACCESS "RW"
14649 // -----------------------------------------------------------------------------
14650 // Field       : IO_BANK0_PROC1_INTE2_GPIO19_LEVEL_HIGH
14651 #define IO_BANK0_PROC1_INTE2_GPIO19_LEVEL_HIGH_RESET  _u(0x0)
14652 #define IO_BANK0_PROC1_INTE2_GPIO19_LEVEL_HIGH_BITS   _u(0x00002000)
14653 #define IO_BANK0_PROC1_INTE2_GPIO19_LEVEL_HIGH_MSB    _u(13)
14654 #define IO_BANK0_PROC1_INTE2_GPIO19_LEVEL_HIGH_LSB    _u(13)
14655 #define IO_BANK0_PROC1_INTE2_GPIO19_LEVEL_HIGH_ACCESS "RW"
14656 // -----------------------------------------------------------------------------
14657 // Field       : IO_BANK0_PROC1_INTE2_GPIO19_LEVEL_LOW
14658 #define IO_BANK0_PROC1_INTE2_GPIO19_LEVEL_LOW_RESET  _u(0x0)
14659 #define IO_BANK0_PROC1_INTE2_GPIO19_LEVEL_LOW_BITS   _u(0x00001000)
14660 #define IO_BANK0_PROC1_INTE2_GPIO19_LEVEL_LOW_MSB    _u(12)
14661 #define IO_BANK0_PROC1_INTE2_GPIO19_LEVEL_LOW_LSB    _u(12)
14662 #define IO_BANK0_PROC1_INTE2_GPIO19_LEVEL_LOW_ACCESS "RW"
14663 // -----------------------------------------------------------------------------
14664 // Field       : IO_BANK0_PROC1_INTE2_GPIO18_EDGE_HIGH
14665 #define IO_BANK0_PROC1_INTE2_GPIO18_EDGE_HIGH_RESET  _u(0x0)
14666 #define IO_BANK0_PROC1_INTE2_GPIO18_EDGE_HIGH_BITS   _u(0x00000800)
14667 #define IO_BANK0_PROC1_INTE2_GPIO18_EDGE_HIGH_MSB    _u(11)
14668 #define IO_BANK0_PROC1_INTE2_GPIO18_EDGE_HIGH_LSB    _u(11)
14669 #define IO_BANK0_PROC1_INTE2_GPIO18_EDGE_HIGH_ACCESS "RW"
14670 // -----------------------------------------------------------------------------
14671 // Field       : IO_BANK0_PROC1_INTE2_GPIO18_EDGE_LOW
14672 #define IO_BANK0_PROC1_INTE2_GPIO18_EDGE_LOW_RESET  _u(0x0)
14673 #define IO_BANK0_PROC1_INTE2_GPIO18_EDGE_LOW_BITS   _u(0x00000400)
14674 #define IO_BANK0_PROC1_INTE2_GPIO18_EDGE_LOW_MSB    _u(10)
14675 #define IO_BANK0_PROC1_INTE2_GPIO18_EDGE_LOW_LSB    _u(10)
14676 #define IO_BANK0_PROC1_INTE2_GPIO18_EDGE_LOW_ACCESS "RW"
14677 // -----------------------------------------------------------------------------
14678 // Field       : IO_BANK0_PROC1_INTE2_GPIO18_LEVEL_HIGH
14679 #define IO_BANK0_PROC1_INTE2_GPIO18_LEVEL_HIGH_RESET  _u(0x0)
14680 #define IO_BANK0_PROC1_INTE2_GPIO18_LEVEL_HIGH_BITS   _u(0x00000200)
14681 #define IO_BANK0_PROC1_INTE2_GPIO18_LEVEL_HIGH_MSB    _u(9)
14682 #define IO_BANK0_PROC1_INTE2_GPIO18_LEVEL_HIGH_LSB    _u(9)
14683 #define IO_BANK0_PROC1_INTE2_GPIO18_LEVEL_HIGH_ACCESS "RW"
14684 // -----------------------------------------------------------------------------
14685 // Field       : IO_BANK0_PROC1_INTE2_GPIO18_LEVEL_LOW
14686 #define IO_BANK0_PROC1_INTE2_GPIO18_LEVEL_LOW_RESET  _u(0x0)
14687 #define IO_BANK0_PROC1_INTE2_GPIO18_LEVEL_LOW_BITS   _u(0x00000100)
14688 #define IO_BANK0_PROC1_INTE2_GPIO18_LEVEL_LOW_MSB    _u(8)
14689 #define IO_BANK0_PROC1_INTE2_GPIO18_LEVEL_LOW_LSB    _u(8)
14690 #define IO_BANK0_PROC1_INTE2_GPIO18_LEVEL_LOW_ACCESS "RW"
14691 // -----------------------------------------------------------------------------
14692 // Field       : IO_BANK0_PROC1_INTE2_GPIO17_EDGE_HIGH
14693 #define IO_BANK0_PROC1_INTE2_GPIO17_EDGE_HIGH_RESET  _u(0x0)
14694 #define IO_BANK0_PROC1_INTE2_GPIO17_EDGE_HIGH_BITS   _u(0x00000080)
14695 #define IO_BANK0_PROC1_INTE2_GPIO17_EDGE_HIGH_MSB    _u(7)
14696 #define IO_BANK0_PROC1_INTE2_GPIO17_EDGE_HIGH_LSB    _u(7)
14697 #define IO_BANK0_PROC1_INTE2_GPIO17_EDGE_HIGH_ACCESS "RW"
14698 // -----------------------------------------------------------------------------
14699 // Field       : IO_BANK0_PROC1_INTE2_GPIO17_EDGE_LOW
14700 #define IO_BANK0_PROC1_INTE2_GPIO17_EDGE_LOW_RESET  _u(0x0)
14701 #define IO_BANK0_PROC1_INTE2_GPIO17_EDGE_LOW_BITS   _u(0x00000040)
14702 #define IO_BANK0_PROC1_INTE2_GPIO17_EDGE_LOW_MSB    _u(6)
14703 #define IO_BANK0_PROC1_INTE2_GPIO17_EDGE_LOW_LSB    _u(6)
14704 #define IO_BANK0_PROC1_INTE2_GPIO17_EDGE_LOW_ACCESS "RW"
14705 // -----------------------------------------------------------------------------
14706 // Field       : IO_BANK0_PROC1_INTE2_GPIO17_LEVEL_HIGH
14707 #define IO_BANK0_PROC1_INTE2_GPIO17_LEVEL_HIGH_RESET  _u(0x0)
14708 #define IO_BANK0_PROC1_INTE2_GPIO17_LEVEL_HIGH_BITS   _u(0x00000020)
14709 #define IO_BANK0_PROC1_INTE2_GPIO17_LEVEL_HIGH_MSB    _u(5)
14710 #define IO_BANK0_PROC1_INTE2_GPIO17_LEVEL_HIGH_LSB    _u(5)
14711 #define IO_BANK0_PROC1_INTE2_GPIO17_LEVEL_HIGH_ACCESS "RW"
14712 // -----------------------------------------------------------------------------
14713 // Field       : IO_BANK0_PROC1_INTE2_GPIO17_LEVEL_LOW
14714 #define IO_BANK0_PROC1_INTE2_GPIO17_LEVEL_LOW_RESET  _u(0x0)
14715 #define IO_BANK0_PROC1_INTE2_GPIO17_LEVEL_LOW_BITS   _u(0x00000010)
14716 #define IO_BANK0_PROC1_INTE2_GPIO17_LEVEL_LOW_MSB    _u(4)
14717 #define IO_BANK0_PROC1_INTE2_GPIO17_LEVEL_LOW_LSB    _u(4)
14718 #define IO_BANK0_PROC1_INTE2_GPIO17_LEVEL_LOW_ACCESS "RW"
14719 // -----------------------------------------------------------------------------
14720 // Field       : IO_BANK0_PROC1_INTE2_GPIO16_EDGE_HIGH
14721 #define IO_BANK0_PROC1_INTE2_GPIO16_EDGE_HIGH_RESET  _u(0x0)
14722 #define IO_BANK0_PROC1_INTE2_GPIO16_EDGE_HIGH_BITS   _u(0x00000008)
14723 #define IO_BANK0_PROC1_INTE2_GPIO16_EDGE_HIGH_MSB    _u(3)
14724 #define IO_BANK0_PROC1_INTE2_GPIO16_EDGE_HIGH_LSB    _u(3)
14725 #define IO_BANK0_PROC1_INTE2_GPIO16_EDGE_HIGH_ACCESS "RW"
14726 // -----------------------------------------------------------------------------
14727 // Field       : IO_BANK0_PROC1_INTE2_GPIO16_EDGE_LOW
14728 #define IO_BANK0_PROC1_INTE2_GPIO16_EDGE_LOW_RESET  _u(0x0)
14729 #define IO_BANK0_PROC1_INTE2_GPIO16_EDGE_LOW_BITS   _u(0x00000004)
14730 #define IO_BANK0_PROC1_INTE2_GPIO16_EDGE_LOW_MSB    _u(2)
14731 #define IO_BANK0_PROC1_INTE2_GPIO16_EDGE_LOW_LSB    _u(2)
14732 #define IO_BANK0_PROC1_INTE2_GPIO16_EDGE_LOW_ACCESS "RW"
14733 // -----------------------------------------------------------------------------
14734 // Field       : IO_BANK0_PROC1_INTE2_GPIO16_LEVEL_HIGH
14735 #define IO_BANK0_PROC1_INTE2_GPIO16_LEVEL_HIGH_RESET  _u(0x0)
14736 #define IO_BANK0_PROC1_INTE2_GPIO16_LEVEL_HIGH_BITS   _u(0x00000002)
14737 #define IO_BANK0_PROC1_INTE2_GPIO16_LEVEL_HIGH_MSB    _u(1)
14738 #define IO_BANK0_PROC1_INTE2_GPIO16_LEVEL_HIGH_LSB    _u(1)
14739 #define IO_BANK0_PROC1_INTE2_GPIO16_LEVEL_HIGH_ACCESS "RW"
14740 // -----------------------------------------------------------------------------
14741 // Field       : IO_BANK0_PROC1_INTE2_GPIO16_LEVEL_LOW
14742 #define IO_BANK0_PROC1_INTE2_GPIO16_LEVEL_LOW_RESET  _u(0x0)
14743 #define IO_BANK0_PROC1_INTE2_GPIO16_LEVEL_LOW_BITS   _u(0x00000001)
14744 #define IO_BANK0_PROC1_INTE2_GPIO16_LEVEL_LOW_MSB    _u(0)
14745 #define IO_BANK0_PROC1_INTE2_GPIO16_LEVEL_LOW_LSB    _u(0)
14746 #define IO_BANK0_PROC1_INTE2_GPIO16_LEVEL_LOW_ACCESS "RW"
14747 // =============================================================================
14748 // Register    : IO_BANK0_PROC1_INTE3
14749 // Description : Interrupt Enable for proc1
14750 #define IO_BANK0_PROC1_INTE3_OFFSET _u(0x0000029c)
14751 #define IO_BANK0_PROC1_INTE3_BITS   _u(0xffffffff)
14752 #define IO_BANK0_PROC1_INTE3_RESET  _u(0x00000000)
14753 // -----------------------------------------------------------------------------
14754 // Field       : IO_BANK0_PROC1_INTE3_GPIO31_EDGE_HIGH
14755 #define IO_BANK0_PROC1_INTE3_GPIO31_EDGE_HIGH_RESET  _u(0x0)
14756 #define IO_BANK0_PROC1_INTE3_GPIO31_EDGE_HIGH_BITS   _u(0x80000000)
14757 #define IO_BANK0_PROC1_INTE3_GPIO31_EDGE_HIGH_MSB    _u(31)
14758 #define IO_BANK0_PROC1_INTE3_GPIO31_EDGE_HIGH_LSB    _u(31)
14759 #define IO_BANK0_PROC1_INTE3_GPIO31_EDGE_HIGH_ACCESS "RW"
14760 // -----------------------------------------------------------------------------
14761 // Field       : IO_BANK0_PROC1_INTE3_GPIO31_EDGE_LOW
14762 #define IO_BANK0_PROC1_INTE3_GPIO31_EDGE_LOW_RESET  _u(0x0)
14763 #define IO_BANK0_PROC1_INTE3_GPIO31_EDGE_LOW_BITS   _u(0x40000000)
14764 #define IO_BANK0_PROC1_INTE3_GPIO31_EDGE_LOW_MSB    _u(30)
14765 #define IO_BANK0_PROC1_INTE3_GPIO31_EDGE_LOW_LSB    _u(30)
14766 #define IO_BANK0_PROC1_INTE3_GPIO31_EDGE_LOW_ACCESS "RW"
14767 // -----------------------------------------------------------------------------
14768 // Field       : IO_BANK0_PROC1_INTE3_GPIO31_LEVEL_HIGH
14769 #define IO_BANK0_PROC1_INTE3_GPIO31_LEVEL_HIGH_RESET  _u(0x0)
14770 #define IO_BANK0_PROC1_INTE3_GPIO31_LEVEL_HIGH_BITS   _u(0x20000000)
14771 #define IO_BANK0_PROC1_INTE3_GPIO31_LEVEL_HIGH_MSB    _u(29)
14772 #define IO_BANK0_PROC1_INTE3_GPIO31_LEVEL_HIGH_LSB    _u(29)
14773 #define IO_BANK0_PROC1_INTE3_GPIO31_LEVEL_HIGH_ACCESS "RW"
14774 // -----------------------------------------------------------------------------
14775 // Field       : IO_BANK0_PROC1_INTE3_GPIO31_LEVEL_LOW
14776 #define IO_BANK0_PROC1_INTE3_GPIO31_LEVEL_LOW_RESET  _u(0x0)
14777 #define IO_BANK0_PROC1_INTE3_GPIO31_LEVEL_LOW_BITS   _u(0x10000000)
14778 #define IO_BANK0_PROC1_INTE3_GPIO31_LEVEL_LOW_MSB    _u(28)
14779 #define IO_BANK0_PROC1_INTE3_GPIO31_LEVEL_LOW_LSB    _u(28)
14780 #define IO_BANK0_PROC1_INTE3_GPIO31_LEVEL_LOW_ACCESS "RW"
14781 // -----------------------------------------------------------------------------
14782 // Field       : IO_BANK0_PROC1_INTE3_GPIO30_EDGE_HIGH
14783 #define IO_BANK0_PROC1_INTE3_GPIO30_EDGE_HIGH_RESET  _u(0x0)
14784 #define IO_BANK0_PROC1_INTE3_GPIO30_EDGE_HIGH_BITS   _u(0x08000000)
14785 #define IO_BANK0_PROC1_INTE3_GPIO30_EDGE_HIGH_MSB    _u(27)
14786 #define IO_BANK0_PROC1_INTE3_GPIO30_EDGE_HIGH_LSB    _u(27)
14787 #define IO_BANK0_PROC1_INTE3_GPIO30_EDGE_HIGH_ACCESS "RW"
14788 // -----------------------------------------------------------------------------
14789 // Field       : IO_BANK0_PROC1_INTE3_GPIO30_EDGE_LOW
14790 #define IO_BANK0_PROC1_INTE3_GPIO30_EDGE_LOW_RESET  _u(0x0)
14791 #define IO_BANK0_PROC1_INTE3_GPIO30_EDGE_LOW_BITS   _u(0x04000000)
14792 #define IO_BANK0_PROC1_INTE3_GPIO30_EDGE_LOW_MSB    _u(26)
14793 #define IO_BANK0_PROC1_INTE3_GPIO30_EDGE_LOW_LSB    _u(26)
14794 #define IO_BANK0_PROC1_INTE3_GPIO30_EDGE_LOW_ACCESS "RW"
14795 // -----------------------------------------------------------------------------
14796 // Field       : IO_BANK0_PROC1_INTE3_GPIO30_LEVEL_HIGH
14797 #define IO_BANK0_PROC1_INTE3_GPIO30_LEVEL_HIGH_RESET  _u(0x0)
14798 #define IO_BANK0_PROC1_INTE3_GPIO30_LEVEL_HIGH_BITS   _u(0x02000000)
14799 #define IO_BANK0_PROC1_INTE3_GPIO30_LEVEL_HIGH_MSB    _u(25)
14800 #define IO_BANK0_PROC1_INTE3_GPIO30_LEVEL_HIGH_LSB    _u(25)
14801 #define IO_BANK0_PROC1_INTE3_GPIO30_LEVEL_HIGH_ACCESS "RW"
14802 // -----------------------------------------------------------------------------
14803 // Field       : IO_BANK0_PROC1_INTE3_GPIO30_LEVEL_LOW
14804 #define IO_BANK0_PROC1_INTE3_GPIO30_LEVEL_LOW_RESET  _u(0x0)
14805 #define IO_BANK0_PROC1_INTE3_GPIO30_LEVEL_LOW_BITS   _u(0x01000000)
14806 #define IO_BANK0_PROC1_INTE3_GPIO30_LEVEL_LOW_MSB    _u(24)
14807 #define IO_BANK0_PROC1_INTE3_GPIO30_LEVEL_LOW_LSB    _u(24)
14808 #define IO_BANK0_PROC1_INTE3_GPIO30_LEVEL_LOW_ACCESS "RW"
14809 // -----------------------------------------------------------------------------
14810 // Field       : IO_BANK0_PROC1_INTE3_GPIO29_EDGE_HIGH
14811 #define IO_BANK0_PROC1_INTE3_GPIO29_EDGE_HIGH_RESET  _u(0x0)
14812 #define IO_BANK0_PROC1_INTE3_GPIO29_EDGE_HIGH_BITS   _u(0x00800000)
14813 #define IO_BANK0_PROC1_INTE3_GPIO29_EDGE_HIGH_MSB    _u(23)
14814 #define IO_BANK0_PROC1_INTE3_GPIO29_EDGE_HIGH_LSB    _u(23)
14815 #define IO_BANK0_PROC1_INTE3_GPIO29_EDGE_HIGH_ACCESS "RW"
14816 // -----------------------------------------------------------------------------
14817 // Field       : IO_BANK0_PROC1_INTE3_GPIO29_EDGE_LOW
14818 #define IO_BANK0_PROC1_INTE3_GPIO29_EDGE_LOW_RESET  _u(0x0)
14819 #define IO_BANK0_PROC1_INTE3_GPIO29_EDGE_LOW_BITS   _u(0x00400000)
14820 #define IO_BANK0_PROC1_INTE3_GPIO29_EDGE_LOW_MSB    _u(22)
14821 #define IO_BANK0_PROC1_INTE3_GPIO29_EDGE_LOW_LSB    _u(22)
14822 #define IO_BANK0_PROC1_INTE3_GPIO29_EDGE_LOW_ACCESS "RW"
14823 // -----------------------------------------------------------------------------
14824 // Field       : IO_BANK0_PROC1_INTE3_GPIO29_LEVEL_HIGH
14825 #define IO_BANK0_PROC1_INTE3_GPIO29_LEVEL_HIGH_RESET  _u(0x0)
14826 #define IO_BANK0_PROC1_INTE3_GPIO29_LEVEL_HIGH_BITS   _u(0x00200000)
14827 #define IO_BANK0_PROC1_INTE3_GPIO29_LEVEL_HIGH_MSB    _u(21)
14828 #define IO_BANK0_PROC1_INTE3_GPIO29_LEVEL_HIGH_LSB    _u(21)
14829 #define IO_BANK0_PROC1_INTE3_GPIO29_LEVEL_HIGH_ACCESS "RW"
14830 // -----------------------------------------------------------------------------
14831 // Field       : IO_BANK0_PROC1_INTE3_GPIO29_LEVEL_LOW
14832 #define IO_BANK0_PROC1_INTE3_GPIO29_LEVEL_LOW_RESET  _u(0x0)
14833 #define IO_BANK0_PROC1_INTE3_GPIO29_LEVEL_LOW_BITS   _u(0x00100000)
14834 #define IO_BANK0_PROC1_INTE3_GPIO29_LEVEL_LOW_MSB    _u(20)
14835 #define IO_BANK0_PROC1_INTE3_GPIO29_LEVEL_LOW_LSB    _u(20)
14836 #define IO_BANK0_PROC1_INTE3_GPIO29_LEVEL_LOW_ACCESS "RW"
14837 // -----------------------------------------------------------------------------
14838 // Field       : IO_BANK0_PROC1_INTE3_GPIO28_EDGE_HIGH
14839 #define IO_BANK0_PROC1_INTE3_GPIO28_EDGE_HIGH_RESET  _u(0x0)
14840 #define IO_BANK0_PROC1_INTE3_GPIO28_EDGE_HIGH_BITS   _u(0x00080000)
14841 #define IO_BANK0_PROC1_INTE3_GPIO28_EDGE_HIGH_MSB    _u(19)
14842 #define IO_BANK0_PROC1_INTE3_GPIO28_EDGE_HIGH_LSB    _u(19)
14843 #define IO_BANK0_PROC1_INTE3_GPIO28_EDGE_HIGH_ACCESS "RW"
14844 // -----------------------------------------------------------------------------
14845 // Field       : IO_BANK0_PROC1_INTE3_GPIO28_EDGE_LOW
14846 #define IO_BANK0_PROC1_INTE3_GPIO28_EDGE_LOW_RESET  _u(0x0)
14847 #define IO_BANK0_PROC1_INTE3_GPIO28_EDGE_LOW_BITS   _u(0x00040000)
14848 #define IO_BANK0_PROC1_INTE3_GPIO28_EDGE_LOW_MSB    _u(18)
14849 #define IO_BANK0_PROC1_INTE3_GPIO28_EDGE_LOW_LSB    _u(18)
14850 #define IO_BANK0_PROC1_INTE3_GPIO28_EDGE_LOW_ACCESS "RW"
14851 // -----------------------------------------------------------------------------
14852 // Field       : IO_BANK0_PROC1_INTE3_GPIO28_LEVEL_HIGH
14853 #define IO_BANK0_PROC1_INTE3_GPIO28_LEVEL_HIGH_RESET  _u(0x0)
14854 #define IO_BANK0_PROC1_INTE3_GPIO28_LEVEL_HIGH_BITS   _u(0x00020000)
14855 #define IO_BANK0_PROC1_INTE3_GPIO28_LEVEL_HIGH_MSB    _u(17)
14856 #define IO_BANK0_PROC1_INTE3_GPIO28_LEVEL_HIGH_LSB    _u(17)
14857 #define IO_BANK0_PROC1_INTE3_GPIO28_LEVEL_HIGH_ACCESS "RW"
14858 // -----------------------------------------------------------------------------
14859 // Field       : IO_BANK0_PROC1_INTE3_GPIO28_LEVEL_LOW
14860 #define IO_BANK0_PROC1_INTE3_GPIO28_LEVEL_LOW_RESET  _u(0x0)
14861 #define IO_BANK0_PROC1_INTE3_GPIO28_LEVEL_LOW_BITS   _u(0x00010000)
14862 #define IO_BANK0_PROC1_INTE3_GPIO28_LEVEL_LOW_MSB    _u(16)
14863 #define IO_BANK0_PROC1_INTE3_GPIO28_LEVEL_LOW_LSB    _u(16)
14864 #define IO_BANK0_PROC1_INTE3_GPIO28_LEVEL_LOW_ACCESS "RW"
14865 // -----------------------------------------------------------------------------
14866 // Field       : IO_BANK0_PROC1_INTE3_GPIO27_EDGE_HIGH
14867 #define IO_BANK0_PROC1_INTE3_GPIO27_EDGE_HIGH_RESET  _u(0x0)
14868 #define IO_BANK0_PROC1_INTE3_GPIO27_EDGE_HIGH_BITS   _u(0x00008000)
14869 #define IO_BANK0_PROC1_INTE3_GPIO27_EDGE_HIGH_MSB    _u(15)
14870 #define IO_BANK0_PROC1_INTE3_GPIO27_EDGE_HIGH_LSB    _u(15)
14871 #define IO_BANK0_PROC1_INTE3_GPIO27_EDGE_HIGH_ACCESS "RW"
14872 // -----------------------------------------------------------------------------
14873 // Field       : IO_BANK0_PROC1_INTE3_GPIO27_EDGE_LOW
14874 #define IO_BANK0_PROC1_INTE3_GPIO27_EDGE_LOW_RESET  _u(0x0)
14875 #define IO_BANK0_PROC1_INTE3_GPIO27_EDGE_LOW_BITS   _u(0x00004000)
14876 #define IO_BANK0_PROC1_INTE3_GPIO27_EDGE_LOW_MSB    _u(14)
14877 #define IO_BANK0_PROC1_INTE3_GPIO27_EDGE_LOW_LSB    _u(14)
14878 #define IO_BANK0_PROC1_INTE3_GPIO27_EDGE_LOW_ACCESS "RW"
14879 // -----------------------------------------------------------------------------
14880 // Field       : IO_BANK0_PROC1_INTE3_GPIO27_LEVEL_HIGH
14881 #define IO_BANK0_PROC1_INTE3_GPIO27_LEVEL_HIGH_RESET  _u(0x0)
14882 #define IO_BANK0_PROC1_INTE3_GPIO27_LEVEL_HIGH_BITS   _u(0x00002000)
14883 #define IO_BANK0_PROC1_INTE3_GPIO27_LEVEL_HIGH_MSB    _u(13)
14884 #define IO_BANK0_PROC1_INTE3_GPIO27_LEVEL_HIGH_LSB    _u(13)
14885 #define IO_BANK0_PROC1_INTE3_GPIO27_LEVEL_HIGH_ACCESS "RW"
14886 // -----------------------------------------------------------------------------
14887 // Field       : IO_BANK0_PROC1_INTE3_GPIO27_LEVEL_LOW
14888 #define IO_BANK0_PROC1_INTE3_GPIO27_LEVEL_LOW_RESET  _u(0x0)
14889 #define IO_BANK0_PROC1_INTE3_GPIO27_LEVEL_LOW_BITS   _u(0x00001000)
14890 #define IO_BANK0_PROC1_INTE3_GPIO27_LEVEL_LOW_MSB    _u(12)
14891 #define IO_BANK0_PROC1_INTE3_GPIO27_LEVEL_LOW_LSB    _u(12)
14892 #define IO_BANK0_PROC1_INTE3_GPIO27_LEVEL_LOW_ACCESS "RW"
14893 // -----------------------------------------------------------------------------
14894 // Field       : IO_BANK0_PROC1_INTE3_GPIO26_EDGE_HIGH
14895 #define IO_BANK0_PROC1_INTE3_GPIO26_EDGE_HIGH_RESET  _u(0x0)
14896 #define IO_BANK0_PROC1_INTE3_GPIO26_EDGE_HIGH_BITS   _u(0x00000800)
14897 #define IO_BANK0_PROC1_INTE3_GPIO26_EDGE_HIGH_MSB    _u(11)
14898 #define IO_BANK0_PROC1_INTE3_GPIO26_EDGE_HIGH_LSB    _u(11)
14899 #define IO_BANK0_PROC1_INTE3_GPIO26_EDGE_HIGH_ACCESS "RW"
14900 // -----------------------------------------------------------------------------
14901 // Field       : IO_BANK0_PROC1_INTE3_GPIO26_EDGE_LOW
14902 #define IO_BANK0_PROC1_INTE3_GPIO26_EDGE_LOW_RESET  _u(0x0)
14903 #define IO_BANK0_PROC1_INTE3_GPIO26_EDGE_LOW_BITS   _u(0x00000400)
14904 #define IO_BANK0_PROC1_INTE3_GPIO26_EDGE_LOW_MSB    _u(10)
14905 #define IO_BANK0_PROC1_INTE3_GPIO26_EDGE_LOW_LSB    _u(10)
14906 #define IO_BANK0_PROC1_INTE3_GPIO26_EDGE_LOW_ACCESS "RW"
14907 // -----------------------------------------------------------------------------
14908 // Field       : IO_BANK0_PROC1_INTE3_GPIO26_LEVEL_HIGH
14909 #define IO_BANK0_PROC1_INTE3_GPIO26_LEVEL_HIGH_RESET  _u(0x0)
14910 #define IO_BANK0_PROC1_INTE3_GPIO26_LEVEL_HIGH_BITS   _u(0x00000200)
14911 #define IO_BANK0_PROC1_INTE3_GPIO26_LEVEL_HIGH_MSB    _u(9)
14912 #define IO_BANK0_PROC1_INTE3_GPIO26_LEVEL_HIGH_LSB    _u(9)
14913 #define IO_BANK0_PROC1_INTE3_GPIO26_LEVEL_HIGH_ACCESS "RW"
14914 // -----------------------------------------------------------------------------
14915 // Field       : IO_BANK0_PROC1_INTE3_GPIO26_LEVEL_LOW
14916 #define IO_BANK0_PROC1_INTE3_GPIO26_LEVEL_LOW_RESET  _u(0x0)
14917 #define IO_BANK0_PROC1_INTE3_GPIO26_LEVEL_LOW_BITS   _u(0x00000100)
14918 #define IO_BANK0_PROC1_INTE3_GPIO26_LEVEL_LOW_MSB    _u(8)
14919 #define IO_BANK0_PROC1_INTE3_GPIO26_LEVEL_LOW_LSB    _u(8)
14920 #define IO_BANK0_PROC1_INTE3_GPIO26_LEVEL_LOW_ACCESS "RW"
14921 // -----------------------------------------------------------------------------
14922 // Field       : IO_BANK0_PROC1_INTE3_GPIO25_EDGE_HIGH
14923 #define IO_BANK0_PROC1_INTE3_GPIO25_EDGE_HIGH_RESET  _u(0x0)
14924 #define IO_BANK0_PROC1_INTE3_GPIO25_EDGE_HIGH_BITS   _u(0x00000080)
14925 #define IO_BANK0_PROC1_INTE3_GPIO25_EDGE_HIGH_MSB    _u(7)
14926 #define IO_BANK0_PROC1_INTE3_GPIO25_EDGE_HIGH_LSB    _u(7)
14927 #define IO_BANK0_PROC1_INTE3_GPIO25_EDGE_HIGH_ACCESS "RW"
14928 // -----------------------------------------------------------------------------
14929 // Field       : IO_BANK0_PROC1_INTE3_GPIO25_EDGE_LOW
14930 #define IO_BANK0_PROC1_INTE3_GPIO25_EDGE_LOW_RESET  _u(0x0)
14931 #define IO_BANK0_PROC1_INTE3_GPIO25_EDGE_LOW_BITS   _u(0x00000040)
14932 #define IO_BANK0_PROC1_INTE3_GPIO25_EDGE_LOW_MSB    _u(6)
14933 #define IO_BANK0_PROC1_INTE3_GPIO25_EDGE_LOW_LSB    _u(6)
14934 #define IO_BANK0_PROC1_INTE3_GPIO25_EDGE_LOW_ACCESS "RW"
14935 // -----------------------------------------------------------------------------
14936 // Field       : IO_BANK0_PROC1_INTE3_GPIO25_LEVEL_HIGH
14937 #define IO_BANK0_PROC1_INTE3_GPIO25_LEVEL_HIGH_RESET  _u(0x0)
14938 #define IO_BANK0_PROC1_INTE3_GPIO25_LEVEL_HIGH_BITS   _u(0x00000020)
14939 #define IO_BANK0_PROC1_INTE3_GPIO25_LEVEL_HIGH_MSB    _u(5)
14940 #define IO_BANK0_PROC1_INTE3_GPIO25_LEVEL_HIGH_LSB    _u(5)
14941 #define IO_BANK0_PROC1_INTE3_GPIO25_LEVEL_HIGH_ACCESS "RW"
14942 // -----------------------------------------------------------------------------
14943 // Field       : IO_BANK0_PROC1_INTE3_GPIO25_LEVEL_LOW
14944 #define IO_BANK0_PROC1_INTE3_GPIO25_LEVEL_LOW_RESET  _u(0x0)
14945 #define IO_BANK0_PROC1_INTE3_GPIO25_LEVEL_LOW_BITS   _u(0x00000010)
14946 #define IO_BANK0_PROC1_INTE3_GPIO25_LEVEL_LOW_MSB    _u(4)
14947 #define IO_BANK0_PROC1_INTE3_GPIO25_LEVEL_LOW_LSB    _u(4)
14948 #define IO_BANK0_PROC1_INTE3_GPIO25_LEVEL_LOW_ACCESS "RW"
14949 // -----------------------------------------------------------------------------
14950 // Field       : IO_BANK0_PROC1_INTE3_GPIO24_EDGE_HIGH
14951 #define IO_BANK0_PROC1_INTE3_GPIO24_EDGE_HIGH_RESET  _u(0x0)
14952 #define IO_BANK0_PROC1_INTE3_GPIO24_EDGE_HIGH_BITS   _u(0x00000008)
14953 #define IO_BANK0_PROC1_INTE3_GPIO24_EDGE_HIGH_MSB    _u(3)
14954 #define IO_BANK0_PROC1_INTE3_GPIO24_EDGE_HIGH_LSB    _u(3)
14955 #define IO_BANK0_PROC1_INTE3_GPIO24_EDGE_HIGH_ACCESS "RW"
14956 // -----------------------------------------------------------------------------
14957 // Field       : IO_BANK0_PROC1_INTE3_GPIO24_EDGE_LOW
14958 #define IO_BANK0_PROC1_INTE3_GPIO24_EDGE_LOW_RESET  _u(0x0)
14959 #define IO_BANK0_PROC1_INTE3_GPIO24_EDGE_LOW_BITS   _u(0x00000004)
14960 #define IO_BANK0_PROC1_INTE3_GPIO24_EDGE_LOW_MSB    _u(2)
14961 #define IO_BANK0_PROC1_INTE3_GPIO24_EDGE_LOW_LSB    _u(2)
14962 #define IO_BANK0_PROC1_INTE3_GPIO24_EDGE_LOW_ACCESS "RW"
14963 // -----------------------------------------------------------------------------
14964 // Field       : IO_BANK0_PROC1_INTE3_GPIO24_LEVEL_HIGH
14965 #define IO_BANK0_PROC1_INTE3_GPIO24_LEVEL_HIGH_RESET  _u(0x0)
14966 #define IO_BANK0_PROC1_INTE3_GPIO24_LEVEL_HIGH_BITS   _u(0x00000002)
14967 #define IO_BANK0_PROC1_INTE3_GPIO24_LEVEL_HIGH_MSB    _u(1)
14968 #define IO_BANK0_PROC1_INTE3_GPIO24_LEVEL_HIGH_LSB    _u(1)
14969 #define IO_BANK0_PROC1_INTE3_GPIO24_LEVEL_HIGH_ACCESS "RW"
14970 // -----------------------------------------------------------------------------
14971 // Field       : IO_BANK0_PROC1_INTE3_GPIO24_LEVEL_LOW
14972 #define IO_BANK0_PROC1_INTE3_GPIO24_LEVEL_LOW_RESET  _u(0x0)
14973 #define IO_BANK0_PROC1_INTE3_GPIO24_LEVEL_LOW_BITS   _u(0x00000001)
14974 #define IO_BANK0_PROC1_INTE3_GPIO24_LEVEL_LOW_MSB    _u(0)
14975 #define IO_BANK0_PROC1_INTE3_GPIO24_LEVEL_LOW_LSB    _u(0)
14976 #define IO_BANK0_PROC1_INTE3_GPIO24_LEVEL_LOW_ACCESS "RW"
14977 // =============================================================================
14978 // Register    : IO_BANK0_PROC1_INTE4
14979 // Description : Interrupt Enable for proc1
14980 #define IO_BANK0_PROC1_INTE4_OFFSET _u(0x000002a0)
14981 #define IO_BANK0_PROC1_INTE4_BITS   _u(0xffffffff)
14982 #define IO_BANK0_PROC1_INTE4_RESET  _u(0x00000000)
14983 // -----------------------------------------------------------------------------
14984 // Field       : IO_BANK0_PROC1_INTE4_GPIO39_EDGE_HIGH
14985 #define IO_BANK0_PROC1_INTE4_GPIO39_EDGE_HIGH_RESET  _u(0x0)
14986 #define IO_BANK0_PROC1_INTE4_GPIO39_EDGE_HIGH_BITS   _u(0x80000000)
14987 #define IO_BANK0_PROC1_INTE4_GPIO39_EDGE_HIGH_MSB    _u(31)
14988 #define IO_BANK0_PROC1_INTE4_GPIO39_EDGE_HIGH_LSB    _u(31)
14989 #define IO_BANK0_PROC1_INTE4_GPIO39_EDGE_HIGH_ACCESS "RW"
14990 // -----------------------------------------------------------------------------
14991 // Field       : IO_BANK0_PROC1_INTE4_GPIO39_EDGE_LOW
14992 #define IO_BANK0_PROC1_INTE4_GPIO39_EDGE_LOW_RESET  _u(0x0)
14993 #define IO_BANK0_PROC1_INTE4_GPIO39_EDGE_LOW_BITS   _u(0x40000000)
14994 #define IO_BANK0_PROC1_INTE4_GPIO39_EDGE_LOW_MSB    _u(30)
14995 #define IO_BANK0_PROC1_INTE4_GPIO39_EDGE_LOW_LSB    _u(30)
14996 #define IO_BANK0_PROC1_INTE4_GPIO39_EDGE_LOW_ACCESS "RW"
14997 // -----------------------------------------------------------------------------
14998 // Field       : IO_BANK0_PROC1_INTE4_GPIO39_LEVEL_HIGH
14999 #define IO_BANK0_PROC1_INTE4_GPIO39_LEVEL_HIGH_RESET  _u(0x0)
15000 #define IO_BANK0_PROC1_INTE4_GPIO39_LEVEL_HIGH_BITS   _u(0x20000000)
15001 #define IO_BANK0_PROC1_INTE4_GPIO39_LEVEL_HIGH_MSB    _u(29)
15002 #define IO_BANK0_PROC1_INTE4_GPIO39_LEVEL_HIGH_LSB    _u(29)
15003 #define IO_BANK0_PROC1_INTE4_GPIO39_LEVEL_HIGH_ACCESS "RW"
15004 // -----------------------------------------------------------------------------
15005 // Field       : IO_BANK0_PROC1_INTE4_GPIO39_LEVEL_LOW
15006 #define IO_BANK0_PROC1_INTE4_GPIO39_LEVEL_LOW_RESET  _u(0x0)
15007 #define IO_BANK0_PROC1_INTE4_GPIO39_LEVEL_LOW_BITS   _u(0x10000000)
15008 #define IO_BANK0_PROC1_INTE4_GPIO39_LEVEL_LOW_MSB    _u(28)
15009 #define IO_BANK0_PROC1_INTE4_GPIO39_LEVEL_LOW_LSB    _u(28)
15010 #define IO_BANK0_PROC1_INTE4_GPIO39_LEVEL_LOW_ACCESS "RW"
15011 // -----------------------------------------------------------------------------
15012 // Field       : IO_BANK0_PROC1_INTE4_GPIO38_EDGE_HIGH
15013 #define IO_BANK0_PROC1_INTE4_GPIO38_EDGE_HIGH_RESET  _u(0x0)
15014 #define IO_BANK0_PROC1_INTE4_GPIO38_EDGE_HIGH_BITS   _u(0x08000000)
15015 #define IO_BANK0_PROC1_INTE4_GPIO38_EDGE_HIGH_MSB    _u(27)
15016 #define IO_BANK0_PROC1_INTE4_GPIO38_EDGE_HIGH_LSB    _u(27)
15017 #define IO_BANK0_PROC1_INTE4_GPIO38_EDGE_HIGH_ACCESS "RW"
15018 // -----------------------------------------------------------------------------
15019 // Field       : IO_BANK0_PROC1_INTE4_GPIO38_EDGE_LOW
15020 #define IO_BANK0_PROC1_INTE4_GPIO38_EDGE_LOW_RESET  _u(0x0)
15021 #define IO_BANK0_PROC1_INTE4_GPIO38_EDGE_LOW_BITS   _u(0x04000000)
15022 #define IO_BANK0_PROC1_INTE4_GPIO38_EDGE_LOW_MSB    _u(26)
15023 #define IO_BANK0_PROC1_INTE4_GPIO38_EDGE_LOW_LSB    _u(26)
15024 #define IO_BANK0_PROC1_INTE4_GPIO38_EDGE_LOW_ACCESS "RW"
15025 // -----------------------------------------------------------------------------
15026 // Field       : IO_BANK0_PROC1_INTE4_GPIO38_LEVEL_HIGH
15027 #define IO_BANK0_PROC1_INTE4_GPIO38_LEVEL_HIGH_RESET  _u(0x0)
15028 #define IO_BANK0_PROC1_INTE4_GPIO38_LEVEL_HIGH_BITS   _u(0x02000000)
15029 #define IO_BANK0_PROC1_INTE4_GPIO38_LEVEL_HIGH_MSB    _u(25)
15030 #define IO_BANK0_PROC1_INTE4_GPIO38_LEVEL_HIGH_LSB    _u(25)
15031 #define IO_BANK0_PROC1_INTE4_GPIO38_LEVEL_HIGH_ACCESS "RW"
15032 // -----------------------------------------------------------------------------
15033 // Field       : IO_BANK0_PROC1_INTE4_GPIO38_LEVEL_LOW
15034 #define IO_BANK0_PROC1_INTE4_GPIO38_LEVEL_LOW_RESET  _u(0x0)
15035 #define IO_BANK0_PROC1_INTE4_GPIO38_LEVEL_LOW_BITS   _u(0x01000000)
15036 #define IO_BANK0_PROC1_INTE4_GPIO38_LEVEL_LOW_MSB    _u(24)
15037 #define IO_BANK0_PROC1_INTE4_GPIO38_LEVEL_LOW_LSB    _u(24)
15038 #define IO_BANK0_PROC1_INTE4_GPIO38_LEVEL_LOW_ACCESS "RW"
15039 // -----------------------------------------------------------------------------
15040 // Field       : IO_BANK0_PROC1_INTE4_GPIO37_EDGE_HIGH
15041 #define IO_BANK0_PROC1_INTE4_GPIO37_EDGE_HIGH_RESET  _u(0x0)
15042 #define IO_BANK0_PROC1_INTE4_GPIO37_EDGE_HIGH_BITS   _u(0x00800000)
15043 #define IO_BANK0_PROC1_INTE4_GPIO37_EDGE_HIGH_MSB    _u(23)
15044 #define IO_BANK0_PROC1_INTE4_GPIO37_EDGE_HIGH_LSB    _u(23)
15045 #define IO_BANK0_PROC1_INTE4_GPIO37_EDGE_HIGH_ACCESS "RW"
15046 // -----------------------------------------------------------------------------
15047 // Field       : IO_BANK0_PROC1_INTE4_GPIO37_EDGE_LOW
15048 #define IO_BANK0_PROC1_INTE4_GPIO37_EDGE_LOW_RESET  _u(0x0)
15049 #define IO_BANK0_PROC1_INTE4_GPIO37_EDGE_LOW_BITS   _u(0x00400000)
15050 #define IO_BANK0_PROC1_INTE4_GPIO37_EDGE_LOW_MSB    _u(22)
15051 #define IO_BANK0_PROC1_INTE4_GPIO37_EDGE_LOW_LSB    _u(22)
15052 #define IO_BANK0_PROC1_INTE4_GPIO37_EDGE_LOW_ACCESS "RW"
15053 // -----------------------------------------------------------------------------
15054 // Field       : IO_BANK0_PROC1_INTE4_GPIO37_LEVEL_HIGH
15055 #define IO_BANK0_PROC1_INTE4_GPIO37_LEVEL_HIGH_RESET  _u(0x0)
15056 #define IO_BANK0_PROC1_INTE4_GPIO37_LEVEL_HIGH_BITS   _u(0x00200000)
15057 #define IO_BANK0_PROC1_INTE4_GPIO37_LEVEL_HIGH_MSB    _u(21)
15058 #define IO_BANK0_PROC1_INTE4_GPIO37_LEVEL_HIGH_LSB    _u(21)
15059 #define IO_BANK0_PROC1_INTE4_GPIO37_LEVEL_HIGH_ACCESS "RW"
15060 // -----------------------------------------------------------------------------
15061 // Field       : IO_BANK0_PROC1_INTE4_GPIO37_LEVEL_LOW
15062 #define IO_BANK0_PROC1_INTE4_GPIO37_LEVEL_LOW_RESET  _u(0x0)
15063 #define IO_BANK0_PROC1_INTE4_GPIO37_LEVEL_LOW_BITS   _u(0x00100000)
15064 #define IO_BANK0_PROC1_INTE4_GPIO37_LEVEL_LOW_MSB    _u(20)
15065 #define IO_BANK0_PROC1_INTE4_GPIO37_LEVEL_LOW_LSB    _u(20)
15066 #define IO_BANK0_PROC1_INTE4_GPIO37_LEVEL_LOW_ACCESS "RW"
15067 // -----------------------------------------------------------------------------
15068 // Field       : IO_BANK0_PROC1_INTE4_GPIO36_EDGE_HIGH
15069 #define IO_BANK0_PROC1_INTE4_GPIO36_EDGE_HIGH_RESET  _u(0x0)
15070 #define IO_BANK0_PROC1_INTE4_GPIO36_EDGE_HIGH_BITS   _u(0x00080000)
15071 #define IO_BANK0_PROC1_INTE4_GPIO36_EDGE_HIGH_MSB    _u(19)
15072 #define IO_BANK0_PROC1_INTE4_GPIO36_EDGE_HIGH_LSB    _u(19)
15073 #define IO_BANK0_PROC1_INTE4_GPIO36_EDGE_HIGH_ACCESS "RW"
15074 // -----------------------------------------------------------------------------
15075 // Field       : IO_BANK0_PROC1_INTE4_GPIO36_EDGE_LOW
15076 #define IO_BANK0_PROC1_INTE4_GPIO36_EDGE_LOW_RESET  _u(0x0)
15077 #define IO_BANK0_PROC1_INTE4_GPIO36_EDGE_LOW_BITS   _u(0x00040000)
15078 #define IO_BANK0_PROC1_INTE4_GPIO36_EDGE_LOW_MSB    _u(18)
15079 #define IO_BANK0_PROC1_INTE4_GPIO36_EDGE_LOW_LSB    _u(18)
15080 #define IO_BANK0_PROC1_INTE4_GPIO36_EDGE_LOW_ACCESS "RW"
15081 // -----------------------------------------------------------------------------
15082 // Field       : IO_BANK0_PROC1_INTE4_GPIO36_LEVEL_HIGH
15083 #define IO_BANK0_PROC1_INTE4_GPIO36_LEVEL_HIGH_RESET  _u(0x0)
15084 #define IO_BANK0_PROC1_INTE4_GPIO36_LEVEL_HIGH_BITS   _u(0x00020000)
15085 #define IO_BANK0_PROC1_INTE4_GPIO36_LEVEL_HIGH_MSB    _u(17)
15086 #define IO_BANK0_PROC1_INTE4_GPIO36_LEVEL_HIGH_LSB    _u(17)
15087 #define IO_BANK0_PROC1_INTE4_GPIO36_LEVEL_HIGH_ACCESS "RW"
15088 // -----------------------------------------------------------------------------
15089 // Field       : IO_BANK0_PROC1_INTE4_GPIO36_LEVEL_LOW
15090 #define IO_BANK0_PROC1_INTE4_GPIO36_LEVEL_LOW_RESET  _u(0x0)
15091 #define IO_BANK0_PROC1_INTE4_GPIO36_LEVEL_LOW_BITS   _u(0x00010000)
15092 #define IO_BANK0_PROC1_INTE4_GPIO36_LEVEL_LOW_MSB    _u(16)
15093 #define IO_BANK0_PROC1_INTE4_GPIO36_LEVEL_LOW_LSB    _u(16)
15094 #define IO_BANK0_PROC1_INTE4_GPIO36_LEVEL_LOW_ACCESS "RW"
15095 // -----------------------------------------------------------------------------
15096 // Field       : IO_BANK0_PROC1_INTE4_GPIO35_EDGE_HIGH
15097 #define IO_BANK0_PROC1_INTE4_GPIO35_EDGE_HIGH_RESET  _u(0x0)
15098 #define IO_BANK0_PROC1_INTE4_GPIO35_EDGE_HIGH_BITS   _u(0x00008000)
15099 #define IO_BANK0_PROC1_INTE4_GPIO35_EDGE_HIGH_MSB    _u(15)
15100 #define IO_BANK0_PROC1_INTE4_GPIO35_EDGE_HIGH_LSB    _u(15)
15101 #define IO_BANK0_PROC1_INTE4_GPIO35_EDGE_HIGH_ACCESS "RW"
15102 // -----------------------------------------------------------------------------
15103 // Field       : IO_BANK0_PROC1_INTE4_GPIO35_EDGE_LOW
15104 #define IO_BANK0_PROC1_INTE4_GPIO35_EDGE_LOW_RESET  _u(0x0)
15105 #define IO_BANK0_PROC1_INTE4_GPIO35_EDGE_LOW_BITS   _u(0x00004000)
15106 #define IO_BANK0_PROC1_INTE4_GPIO35_EDGE_LOW_MSB    _u(14)
15107 #define IO_BANK0_PROC1_INTE4_GPIO35_EDGE_LOW_LSB    _u(14)
15108 #define IO_BANK0_PROC1_INTE4_GPIO35_EDGE_LOW_ACCESS "RW"
15109 // -----------------------------------------------------------------------------
15110 // Field       : IO_BANK0_PROC1_INTE4_GPIO35_LEVEL_HIGH
15111 #define IO_BANK0_PROC1_INTE4_GPIO35_LEVEL_HIGH_RESET  _u(0x0)
15112 #define IO_BANK0_PROC1_INTE4_GPIO35_LEVEL_HIGH_BITS   _u(0x00002000)
15113 #define IO_BANK0_PROC1_INTE4_GPIO35_LEVEL_HIGH_MSB    _u(13)
15114 #define IO_BANK0_PROC1_INTE4_GPIO35_LEVEL_HIGH_LSB    _u(13)
15115 #define IO_BANK0_PROC1_INTE4_GPIO35_LEVEL_HIGH_ACCESS "RW"
15116 // -----------------------------------------------------------------------------
15117 // Field       : IO_BANK0_PROC1_INTE4_GPIO35_LEVEL_LOW
15118 #define IO_BANK0_PROC1_INTE4_GPIO35_LEVEL_LOW_RESET  _u(0x0)
15119 #define IO_BANK0_PROC1_INTE4_GPIO35_LEVEL_LOW_BITS   _u(0x00001000)
15120 #define IO_BANK0_PROC1_INTE4_GPIO35_LEVEL_LOW_MSB    _u(12)
15121 #define IO_BANK0_PROC1_INTE4_GPIO35_LEVEL_LOW_LSB    _u(12)
15122 #define IO_BANK0_PROC1_INTE4_GPIO35_LEVEL_LOW_ACCESS "RW"
15123 // -----------------------------------------------------------------------------
15124 // Field       : IO_BANK0_PROC1_INTE4_GPIO34_EDGE_HIGH
15125 #define IO_BANK0_PROC1_INTE4_GPIO34_EDGE_HIGH_RESET  _u(0x0)
15126 #define IO_BANK0_PROC1_INTE4_GPIO34_EDGE_HIGH_BITS   _u(0x00000800)
15127 #define IO_BANK0_PROC1_INTE4_GPIO34_EDGE_HIGH_MSB    _u(11)
15128 #define IO_BANK0_PROC1_INTE4_GPIO34_EDGE_HIGH_LSB    _u(11)
15129 #define IO_BANK0_PROC1_INTE4_GPIO34_EDGE_HIGH_ACCESS "RW"
15130 // -----------------------------------------------------------------------------
15131 // Field       : IO_BANK0_PROC1_INTE4_GPIO34_EDGE_LOW
15132 #define IO_BANK0_PROC1_INTE4_GPIO34_EDGE_LOW_RESET  _u(0x0)
15133 #define IO_BANK0_PROC1_INTE4_GPIO34_EDGE_LOW_BITS   _u(0x00000400)
15134 #define IO_BANK0_PROC1_INTE4_GPIO34_EDGE_LOW_MSB    _u(10)
15135 #define IO_BANK0_PROC1_INTE4_GPIO34_EDGE_LOW_LSB    _u(10)
15136 #define IO_BANK0_PROC1_INTE4_GPIO34_EDGE_LOW_ACCESS "RW"
15137 // -----------------------------------------------------------------------------
15138 // Field       : IO_BANK0_PROC1_INTE4_GPIO34_LEVEL_HIGH
15139 #define IO_BANK0_PROC1_INTE4_GPIO34_LEVEL_HIGH_RESET  _u(0x0)
15140 #define IO_BANK0_PROC1_INTE4_GPIO34_LEVEL_HIGH_BITS   _u(0x00000200)
15141 #define IO_BANK0_PROC1_INTE4_GPIO34_LEVEL_HIGH_MSB    _u(9)
15142 #define IO_BANK0_PROC1_INTE4_GPIO34_LEVEL_HIGH_LSB    _u(9)
15143 #define IO_BANK0_PROC1_INTE4_GPIO34_LEVEL_HIGH_ACCESS "RW"
15144 // -----------------------------------------------------------------------------
15145 // Field       : IO_BANK0_PROC1_INTE4_GPIO34_LEVEL_LOW
15146 #define IO_BANK0_PROC1_INTE4_GPIO34_LEVEL_LOW_RESET  _u(0x0)
15147 #define IO_BANK0_PROC1_INTE4_GPIO34_LEVEL_LOW_BITS   _u(0x00000100)
15148 #define IO_BANK0_PROC1_INTE4_GPIO34_LEVEL_LOW_MSB    _u(8)
15149 #define IO_BANK0_PROC1_INTE4_GPIO34_LEVEL_LOW_LSB    _u(8)
15150 #define IO_BANK0_PROC1_INTE4_GPIO34_LEVEL_LOW_ACCESS "RW"
15151 // -----------------------------------------------------------------------------
15152 // Field       : IO_BANK0_PROC1_INTE4_GPIO33_EDGE_HIGH
15153 #define IO_BANK0_PROC1_INTE4_GPIO33_EDGE_HIGH_RESET  _u(0x0)
15154 #define IO_BANK0_PROC1_INTE4_GPIO33_EDGE_HIGH_BITS   _u(0x00000080)
15155 #define IO_BANK0_PROC1_INTE4_GPIO33_EDGE_HIGH_MSB    _u(7)
15156 #define IO_BANK0_PROC1_INTE4_GPIO33_EDGE_HIGH_LSB    _u(7)
15157 #define IO_BANK0_PROC1_INTE4_GPIO33_EDGE_HIGH_ACCESS "RW"
15158 // -----------------------------------------------------------------------------
15159 // Field       : IO_BANK0_PROC1_INTE4_GPIO33_EDGE_LOW
15160 #define IO_BANK0_PROC1_INTE4_GPIO33_EDGE_LOW_RESET  _u(0x0)
15161 #define IO_BANK0_PROC1_INTE4_GPIO33_EDGE_LOW_BITS   _u(0x00000040)
15162 #define IO_BANK0_PROC1_INTE4_GPIO33_EDGE_LOW_MSB    _u(6)
15163 #define IO_BANK0_PROC1_INTE4_GPIO33_EDGE_LOW_LSB    _u(6)
15164 #define IO_BANK0_PROC1_INTE4_GPIO33_EDGE_LOW_ACCESS "RW"
15165 // -----------------------------------------------------------------------------
15166 // Field       : IO_BANK0_PROC1_INTE4_GPIO33_LEVEL_HIGH
15167 #define IO_BANK0_PROC1_INTE4_GPIO33_LEVEL_HIGH_RESET  _u(0x0)
15168 #define IO_BANK0_PROC1_INTE4_GPIO33_LEVEL_HIGH_BITS   _u(0x00000020)
15169 #define IO_BANK0_PROC1_INTE4_GPIO33_LEVEL_HIGH_MSB    _u(5)
15170 #define IO_BANK0_PROC1_INTE4_GPIO33_LEVEL_HIGH_LSB    _u(5)
15171 #define IO_BANK0_PROC1_INTE4_GPIO33_LEVEL_HIGH_ACCESS "RW"
15172 // -----------------------------------------------------------------------------
15173 // Field       : IO_BANK0_PROC1_INTE4_GPIO33_LEVEL_LOW
15174 #define IO_BANK0_PROC1_INTE4_GPIO33_LEVEL_LOW_RESET  _u(0x0)
15175 #define IO_BANK0_PROC1_INTE4_GPIO33_LEVEL_LOW_BITS   _u(0x00000010)
15176 #define IO_BANK0_PROC1_INTE4_GPIO33_LEVEL_LOW_MSB    _u(4)
15177 #define IO_BANK0_PROC1_INTE4_GPIO33_LEVEL_LOW_LSB    _u(4)
15178 #define IO_BANK0_PROC1_INTE4_GPIO33_LEVEL_LOW_ACCESS "RW"
15179 // -----------------------------------------------------------------------------
15180 // Field       : IO_BANK0_PROC1_INTE4_GPIO32_EDGE_HIGH
15181 #define IO_BANK0_PROC1_INTE4_GPIO32_EDGE_HIGH_RESET  _u(0x0)
15182 #define IO_BANK0_PROC1_INTE4_GPIO32_EDGE_HIGH_BITS   _u(0x00000008)
15183 #define IO_BANK0_PROC1_INTE4_GPIO32_EDGE_HIGH_MSB    _u(3)
15184 #define IO_BANK0_PROC1_INTE4_GPIO32_EDGE_HIGH_LSB    _u(3)
15185 #define IO_BANK0_PROC1_INTE4_GPIO32_EDGE_HIGH_ACCESS "RW"
15186 // -----------------------------------------------------------------------------
15187 // Field       : IO_BANK0_PROC1_INTE4_GPIO32_EDGE_LOW
15188 #define IO_BANK0_PROC1_INTE4_GPIO32_EDGE_LOW_RESET  _u(0x0)
15189 #define IO_BANK0_PROC1_INTE4_GPIO32_EDGE_LOW_BITS   _u(0x00000004)
15190 #define IO_BANK0_PROC1_INTE4_GPIO32_EDGE_LOW_MSB    _u(2)
15191 #define IO_BANK0_PROC1_INTE4_GPIO32_EDGE_LOW_LSB    _u(2)
15192 #define IO_BANK0_PROC1_INTE4_GPIO32_EDGE_LOW_ACCESS "RW"
15193 // -----------------------------------------------------------------------------
15194 // Field       : IO_BANK0_PROC1_INTE4_GPIO32_LEVEL_HIGH
15195 #define IO_BANK0_PROC1_INTE4_GPIO32_LEVEL_HIGH_RESET  _u(0x0)
15196 #define IO_BANK0_PROC1_INTE4_GPIO32_LEVEL_HIGH_BITS   _u(0x00000002)
15197 #define IO_BANK0_PROC1_INTE4_GPIO32_LEVEL_HIGH_MSB    _u(1)
15198 #define IO_BANK0_PROC1_INTE4_GPIO32_LEVEL_HIGH_LSB    _u(1)
15199 #define IO_BANK0_PROC1_INTE4_GPIO32_LEVEL_HIGH_ACCESS "RW"
15200 // -----------------------------------------------------------------------------
15201 // Field       : IO_BANK0_PROC1_INTE4_GPIO32_LEVEL_LOW
15202 #define IO_BANK0_PROC1_INTE4_GPIO32_LEVEL_LOW_RESET  _u(0x0)
15203 #define IO_BANK0_PROC1_INTE4_GPIO32_LEVEL_LOW_BITS   _u(0x00000001)
15204 #define IO_BANK0_PROC1_INTE4_GPIO32_LEVEL_LOW_MSB    _u(0)
15205 #define IO_BANK0_PROC1_INTE4_GPIO32_LEVEL_LOW_LSB    _u(0)
15206 #define IO_BANK0_PROC1_INTE4_GPIO32_LEVEL_LOW_ACCESS "RW"
15207 // =============================================================================
15208 // Register    : IO_BANK0_PROC1_INTE5
15209 // Description : Interrupt Enable for proc1
15210 #define IO_BANK0_PROC1_INTE5_OFFSET _u(0x000002a4)
15211 #define IO_BANK0_PROC1_INTE5_BITS   _u(0xffffffff)
15212 #define IO_BANK0_PROC1_INTE5_RESET  _u(0x00000000)
15213 // -----------------------------------------------------------------------------
15214 // Field       : IO_BANK0_PROC1_INTE5_GPIO47_EDGE_HIGH
15215 #define IO_BANK0_PROC1_INTE5_GPIO47_EDGE_HIGH_RESET  _u(0x0)
15216 #define IO_BANK0_PROC1_INTE5_GPIO47_EDGE_HIGH_BITS   _u(0x80000000)
15217 #define IO_BANK0_PROC1_INTE5_GPIO47_EDGE_HIGH_MSB    _u(31)
15218 #define IO_BANK0_PROC1_INTE5_GPIO47_EDGE_HIGH_LSB    _u(31)
15219 #define IO_BANK0_PROC1_INTE5_GPIO47_EDGE_HIGH_ACCESS "RW"
15220 // -----------------------------------------------------------------------------
15221 // Field       : IO_BANK0_PROC1_INTE5_GPIO47_EDGE_LOW
15222 #define IO_BANK0_PROC1_INTE5_GPIO47_EDGE_LOW_RESET  _u(0x0)
15223 #define IO_BANK0_PROC1_INTE5_GPIO47_EDGE_LOW_BITS   _u(0x40000000)
15224 #define IO_BANK0_PROC1_INTE5_GPIO47_EDGE_LOW_MSB    _u(30)
15225 #define IO_BANK0_PROC1_INTE5_GPIO47_EDGE_LOW_LSB    _u(30)
15226 #define IO_BANK0_PROC1_INTE5_GPIO47_EDGE_LOW_ACCESS "RW"
15227 // -----------------------------------------------------------------------------
15228 // Field       : IO_BANK0_PROC1_INTE5_GPIO47_LEVEL_HIGH
15229 #define IO_BANK0_PROC1_INTE5_GPIO47_LEVEL_HIGH_RESET  _u(0x0)
15230 #define IO_BANK0_PROC1_INTE5_GPIO47_LEVEL_HIGH_BITS   _u(0x20000000)
15231 #define IO_BANK0_PROC1_INTE5_GPIO47_LEVEL_HIGH_MSB    _u(29)
15232 #define IO_BANK0_PROC1_INTE5_GPIO47_LEVEL_HIGH_LSB    _u(29)
15233 #define IO_BANK0_PROC1_INTE5_GPIO47_LEVEL_HIGH_ACCESS "RW"
15234 // -----------------------------------------------------------------------------
15235 // Field       : IO_BANK0_PROC1_INTE5_GPIO47_LEVEL_LOW
15236 #define IO_BANK0_PROC1_INTE5_GPIO47_LEVEL_LOW_RESET  _u(0x0)
15237 #define IO_BANK0_PROC1_INTE5_GPIO47_LEVEL_LOW_BITS   _u(0x10000000)
15238 #define IO_BANK0_PROC1_INTE5_GPIO47_LEVEL_LOW_MSB    _u(28)
15239 #define IO_BANK0_PROC1_INTE5_GPIO47_LEVEL_LOW_LSB    _u(28)
15240 #define IO_BANK0_PROC1_INTE5_GPIO47_LEVEL_LOW_ACCESS "RW"
15241 // -----------------------------------------------------------------------------
15242 // Field       : IO_BANK0_PROC1_INTE5_GPIO46_EDGE_HIGH
15243 #define IO_BANK0_PROC1_INTE5_GPIO46_EDGE_HIGH_RESET  _u(0x0)
15244 #define IO_BANK0_PROC1_INTE5_GPIO46_EDGE_HIGH_BITS   _u(0x08000000)
15245 #define IO_BANK0_PROC1_INTE5_GPIO46_EDGE_HIGH_MSB    _u(27)
15246 #define IO_BANK0_PROC1_INTE5_GPIO46_EDGE_HIGH_LSB    _u(27)
15247 #define IO_BANK0_PROC1_INTE5_GPIO46_EDGE_HIGH_ACCESS "RW"
15248 // -----------------------------------------------------------------------------
15249 // Field       : IO_BANK0_PROC1_INTE5_GPIO46_EDGE_LOW
15250 #define IO_BANK0_PROC1_INTE5_GPIO46_EDGE_LOW_RESET  _u(0x0)
15251 #define IO_BANK0_PROC1_INTE5_GPIO46_EDGE_LOW_BITS   _u(0x04000000)
15252 #define IO_BANK0_PROC1_INTE5_GPIO46_EDGE_LOW_MSB    _u(26)
15253 #define IO_BANK0_PROC1_INTE5_GPIO46_EDGE_LOW_LSB    _u(26)
15254 #define IO_BANK0_PROC1_INTE5_GPIO46_EDGE_LOW_ACCESS "RW"
15255 // -----------------------------------------------------------------------------
15256 // Field       : IO_BANK0_PROC1_INTE5_GPIO46_LEVEL_HIGH
15257 #define IO_BANK0_PROC1_INTE5_GPIO46_LEVEL_HIGH_RESET  _u(0x0)
15258 #define IO_BANK0_PROC1_INTE5_GPIO46_LEVEL_HIGH_BITS   _u(0x02000000)
15259 #define IO_BANK0_PROC1_INTE5_GPIO46_LEVEL_HIGH_MSB    _u(25)
15260 #define IO_BANK0_PROC1_INTE5_GPIO46_LEVEL_HIGH_LSB    _u(25)
15261 #define IO_BANK0_PROC1_INTE5_GPIO46_LEVEL_HIGH_ACCESS "RW"
15262 // -----------------------------------------------------------------------------
15263 // Field       : IO_BANK0_PROC1_INTE5_GPIO46_LEVEL_LOW
15264 #define IO_BANK0_PROC1_INTE5_GPIO46_LEVEL_LOW_RESET  _u(0x0)
15265 #define IO_BANK0_PROC1_INTE5_GPIO46_LEVEL_LOW_BITS   _u(0x01000000)
15266 #define IO_BANK0_PROC1_INTE5_GPIO46_LEVEL_LOW_MSB    _u(24)
15267 #define IO_BANK0_PROC1_INTE5_GPIO46_LEVEL_LOW_LSB    _u(24)
15268 #define IO_BANK0_PROC1_INTE5_GPIO46_LEVEL_LOW_ACCESS "RW"
15269 // -----------------------------------------------------------------------------
15270 // Field       : IO_BANK0_PROC1_INTE5_GPIO45_EDGE_HIGH
15271 #define IO_BANK0_PROC1_INTE5_GPIO45_EDGE_HIGH_RESET  _u(0x0)
15272 #define IO_BANK0_PROC1_INTE5_GPIO45_EDGE_HIGH_BITS   _u(0x00800000)
15273 #define IO_BANK0_PROC1_INTE5_GPIO45_EDGE_HIGH_MSB    _u(23)
15274 #define IO_BANK0_PROC1_INTE5_GPIO45_EDGE_HIGH_LSB    _u(23)
15275 #define IO_BANK0_PROC1_INTE5_GPIO45_EDGE_HIGH_ACCESS "RW"
15276 // -----------------------------------------------------------------------------
15277 // Field       : IO_BANK0_PROC1_INTE5_GPIO45_EDGE_LOW
15278 #define IO_BANK0_PROC1_INTE5_GPIO45_EDGE_LOW_RESET  _u(0x0)
15279 #define IO_BANK0_PROC1_INTE5_GPIO45_EDGE_LOW_BITS   _u(0x00400000)
15280 #define IO_BANK0_PROC1_INTE5_GPIO45_EDGE_LOW_MSB    _u(22)
15281 #define IO_BANK0_PROC1_INTE5_GPIO45_EDGE_LOW_LSB    _u(22)
15282 #define IO_BANK0_PROC1_INTE5_GPIO45_EDGE_LOW_ACCESS "RW"
15283 // -----------------------------------------------------------------------------
15284 // Field       : IO_BANK0_PROC1_INTE5_GPIO45_LEVEL_HIGH
15285 #define IO_BANK0_PROC1_INTE5_GPIO45_LEVEL_HIGH_RESET  _u(0x0)
15286 #define IO_BANK0_PROC1_INTE5_GPIO45_LEVEL_HIGH_BITS   _u(0x00200000)
15287 #define IO_BANK0_PROC1_INTE5_GPIO45_LEVEL_HIGH_MSB    _u(21)
15288 #define IO_BANK0_PROC1_INTE5_GPIO45_LEVEL_HIGH_LSB    _u(21)
15289 #define IO_BANK0_PROC1_INTE5_GPIO45_LEVEL_HIGH_ACCESS "RW"
15290 // -----------------------------------------------------------------------------
15291 // Field       : IO_BANK0_PROC1_INTE5_GPIO45_LEVEL_LOW
15292 #define IO_BANK0_PROC1_INTE5_GPIO45_LEVEL_LOW_RESET  _u(0x0)
15293 #define IO_BANK0_PROC1_INTE5_GPIO45_LEVEL_LOW_BITS   _u(0x00100000)
15294 #define IO_BANK0_PROC1_INTE5_GPIO45_LEVEL_LOW_MSB    _u(20)
15295 #define IO_BANK0_PROC1_INTE5_GPIO45_LEVEL_LOW_LSB    _u(20)
15296 #define IO_BANK0_PROC1_INTE5_GPIO45_LEVEL_LOW_ACCESS "RW"
15297 // -----------------------------------------------------------------------------
15298 // Field       : IO_BANK0_PROC1_INTE5_GPIO44_EDGE_HIGH
15299 #define IO_BANK0_PROC1_INTE5_GPIO44_EDGE_HIGH_RESET  _u(0x0)
15300 #define IO_BANK0_PROC1_INTE5_GPIO44_EDGE_HIGH_BITS   _u(0x00080000)
15301 #define IO_BANK0_PROC1_INTE5_GPIO44_EDGE_HIGH_MSB    _u(19)
15302 #define IO_BANK0_PROC1_INTE5_GPIO44_EDGE_HIGH_LSB    _u(19)
15303 #define IO_BANK0_PROC1_INTE5_GPIO44_EDGE_HIGH_ACCESS "RW"
15304 // -----------------------------------------------------------------------------
15305 // Field       : IO_BANK0_PROC1_INTE5_GPIO44_EDGE_LOW
15306 #define IO_BANK0_PROC1_INTE5_GPIO44_EDGE_LOW_RESET  _u(0x0)
15307 #define IO_BANK0_PROC1_INTE5_GPIO44_EDGE_LOW_BITS   _u(0x00040000)
15308 #define IO_BANK0_PROC1_INTE5_GPIO44_EDGE_LOW_MSB    _u(18)
15309 #define IO_BANK0_PROC1_INTE5_GPIO44_EDGE_LOW_LSB    _u(18)
15310 #define IO_BANK0_PROC1_INTE5_GPIO44_EDGE_LOW_ACCESS "RW"
15311 // -----------------------------------------------------------------------------
15312 // Field       : IO_BANK0_PROC1_INTE5_GPIO44_LEVEL_HIGH
15313 #define IO_BANK0_PROC1_INTE5_GPIO44_LEVEL_HIGH_RESET  _u(0x0)
15314 #define IO_BANK0_PROC1_INTE5_GPIO44_LEVEL_HIGH_BITS   _u(0x00020000)
15315 #define IO_BANK0_PROC1_INTE5_GPIO44_LEVEL_HIGH_MSB    _u(17)
15316 #define IO_BANK0_PROC1_INTE5_GPIO44_LEVEL_HIGH_LSB    _u(17)
15317 #define IO_BANK0_PROC1_INTE5_GPIO44_LEVEL_HIGH_ACCESS "RW"
15318 // -----------------------------------------------------------------------------
15319 // Field       : IO_BANK0_PROC1_INTE5_GPIO44_LEVEL_LOW
15320 #define IO_BANK0_PROC1_INTE5_GPIO44_LEVEL_LOW_RESET  _u(0x0)
15321 #define IO_BANK0_PROC1_INTE5_GPIO44_LEVEL_LOW_BITS   _u(0x00010000)
15322 #define IO_BANK0_PROC1_INTE5_GPIO44_LEVEL_LOW_MSB    _u(16)
15323 #define IO_BANK0_PROC1_INTE5_GPIO44_LEVEL_LOW_LSB    _u(16)
15324 #define IO_BANK0_PROC1_INTE5_GPIO44_LEVEL_LOW_ACCESS "RW"
15325 // -----------------------------------------------------------------------------
15326 // Field       : IO_BANK0_PROC1_INTE5_GPIO43_EDGE_HIGH
15327 #define IO_BANK0_PROC1_INTE5_GPIO43_EDGE_HIGH_RESET  _u(0x0)
15328 #define IO_BANK0_PROC1_INTE5_GPIO43_EDGE_HIGH_BITS   _u(0x00008000)
15329 #define IO_BANK0_PROC1_INTE5_GPIO43_EDGE_HIGH_MSB    _u(15)
15330 #define IO_BANK0_PROC1_INTE5_GPIO43_EDGE_HIGH_LSB    _u(15)
15331 #define IO_BANK0_PROC1_INTE5_GPIO43_EDGE_HIGH_ACCESS "RW"
15332 // -----------------------------------------------------------------------------
15333 // Field       : IO_BANK0_PROC1_INTE5_GPIO43_EDGE_LOW
15334 #define IO_BANK0_PROC1_INTE5_GPIO43_EDGE_LOW_RESET  _u(0x0)
15335 #define IO_BANK0_PROC1_INTE5_GPIO43_EDGE_LOW_BITS   _u(0x00004000)
15336 #define IO_BANK0_PROC1_INTE5_GPIO43_EDGE_LOW_MSB    _u(14)
15337 #define IO_BANK0_PROC1_INTE5_GPIO43_EDGE_LOW_LSB    _u(14)
15338 #define IO_BANK0_PROC1_INTE5_GPIO43_EDGE_LOW_ACCESS "RW"
15339 // -----------------------------------------------------------------------------
15340 // Field       : IO_BANK0_PROC1_INTE5_GPIO43_LEVEL_HIGH
15341 #define IO_BANK0_PROC1_INTE5_GPIO43_LEVEL_HIGH_RESET  _u(0x0)
15342 #define IO_BANK0_PROC1_INTE5_GPIO43_LEVEL_HIGH_BITS   _u(0x00002000)
15343 #define IO_BANK0_PROC1_INTE5_GPIO43_LEVEL_HIGH_MSB    _u(13)
15344 #define IO_BANK0_PROC1_INTE5_GPIO43_LEVEL_HIGH_LSB    _u(13)
15345 #define IO_BANK0_PROC1_INTE5_GPIO43_LEVEL_HIGH_ACCESS "RW"
15346 // -----------------------------------------------------------------------------
15347 // Field       : IO_BANK0_PROC1_INTE5_GPIO43_LEVEL_LOW
15348 #define IO_BANK0_PROC1_INTE5_GPIO43_LEVEL_LOW_RESET  _u(0x0)
15349 #define IO_BANK0_PROC1_INTE5_GPIO43_LEVEL_LOW_BITS   _u(0x00001000)
15350 #define IO_BANK0_PROC1_INTE5_GPIO43_LEVEL_LOW_MSB    _u(12)
15351 #define IO_BANK0_PROC1_INTE5_GPIO43_LEVEL_LOW_LSB    _u(12)
15352 #define IO_BANK0_PROC1_INTE5_GPIO43_LEVEL_LOW_ACCESS "RW"
15353 // -----------------------------------------------------------------------------
15354 // Field       : IO_BANK0_PROC1_INTE5_GPIO42_EDGE_HIGH
15355 #define IO_BANK0_PROC1_INTE5_GPIO42_EDGE_HIGH_RESET  _u(0x0)
15356 #define IO_BANK0_PROC1_INTE5_GPIO42_EDGE_HIGH_BITS   _u(0x00000800)
15357 #define IO_BANK0_PROC1_INTE5_GPIO42_EDGE_HIGH_MSB    _u(11)
15358 #define IO_BANK0_PROC1_INTE5_GPIO42_EDGE_HIGH_LSB    _u(11)
15359 #define IO_BANK0_PROC1_INTE5_GPIO42_EDGE_HIGH_ACCESS "RW"
15360 // -----------------------------------------------------------------------------
15361 // Field       : IO_BANK0_PROC1_INTE5_GPIO42_EDGE_LOW
15362 #define IO_BANK0_PROC1_INTE5_GPIO42_EDGE_LOW_RESET  _u(0x0)
15363 #define IO_BANK0_PROC1_INTE5_GPIO42_EDGE_LOW_BITS   _u(0x00000400)
15364 #define IO_BANK0_PROC1_INTE5_GPIO42_EDGE_LOW_MSB    _u(10)
15365 #define IO_BANK0_PROC1_INTE5_GPIO42_EDGE_LOW_LSB    _u(10)
15366 #define IO_BANK0_PROC1_INTE5_GPIO42_EDGE_LOW_ACCESS "RW"
15367 // -----------------------------------------------------------------------------
15368 // Field       : IO_BANK0_PROC1_INTE5_GPIO42_LEVEL_HIGH
15369 #define IO_BANK0_PROC1_INTE5_GPIO42_LEVEL_HIGH_RESET  _u(0x0)
15370 #define IO_BANK0_PROC1_INTE5_GPIO42_LEVEL_HIGH_BITS   _u(0x00000200)
15371 #define IO_BANK0_PROC1_INTE5_GPIO42_LEVEL_HIGH_MSB    _u(9)
15372 #define IO_BANK0_PROC1_INTE5_GPIO42_LEVEL_HIGH_LSB    _u(9)
15373 #define IO_BANK0_PROC1_INTE5_GPIO42_LEVEL_HIGH_ACCESS "RW"
15374 // -----------------------------------------------------------------------------
15375 // Field       : IO_BANK0_PROC1_INTE5_GPIO42_LEVEL_LOW
15376 #define IO_BANK0_PROC1_INTE5_GPIO42_LEVEL_LOW_RESET  _u(0x0)
15377 #define IO_BANK0_PROC1_INTE5_GPIO42_LEVEL_LOW_BITS   _u(0x00000100)
15378 #define IO_BANK0_PROC1_INTE5_GPIO42_LEVEL_LOW_MSB    _u(8)
15379 #define IO_BANK0_PROC1_INTE5_GPIO42_LEVEL_LOW_LSB    _u(8)
15380 #define IO_BANK0_PROC1_INTE5_GPIO42_LEVEL_LOW_ACCESS "RW"
15381 // -----------------------------------------------------------------------------
15382 // Field       : IO_BANK0_PROC1_INTE5_GPIO41_EDGE_HIGH
15383 #define IO_BANK0_PROC1_INTE5_GPIO41_EDGE_HIGH_RESET  _u(0x0)
15384 #define IO_BANK0_PROC1_INTE5_GPIO41_EDGE_HIGH_BITS   _u(0x00000080)
15385 #define IO_BANK0_PROC1_INTE5_GPIO41_EDGE_HIGH_MSB    _u(7)
15386 #define IO_BANK0_PROC1_INTE5_GPIO41_EDGE_HIGH_LSB    _u(7)
15387 #define IO_BANK0_PROC1_INTE5_GPIO41_EDGE_HIGH_ACCESS "RW"
15388 // -----------------------------------------------------------------------------
15389 // Field       : IO_BANK0_PROC1_INTE5_GPIO41_EDGE_LOW
15390 #define IO_BANK0_PROC1_INTE5_GPIO41_EDGE_LOW_RESET  _u(0x0)
15391 #define IO_BANK0_PROC1_INTE5_GPIO41_EDGE_LOW_BITS   _u(0x00000040)
15392 #define IO_BANK0_PROC1_INTE5_GPIO41_EDGE_LOW_MSB    _u(6)
15393 #define IO_BANK0_PROC1_INTE5_GPIO41_EDGE_LOW_LSB    _u(6)
15394 #define IO_BANK0_PROC1_INTE5_GPIO41_EDGE_LOW_ACCESS "RW"
15395 // -----------------------------------------------------------------------------
15396 // Field       : IO_BANK0_PROC1_INTE5_GPIO41_LEVEL_HIGH
15397 #define IO_BANK0_PROC1_INTE5_GPIO41_LEVEL_HIGH_RESET  _u(0x0)
15398 #define IO_BANK0_PROC1_INTE5_GPIO41_LEVEL_HIGH_BITS   _u(0x00000020)
15399 #define IO_BANK0_PROC1_INTE5_GPIO41_LEVEL_HIGH_MSB    _u(5)
15400 #define IO_BANK0_PROC1_INTE5_GPIO41_LEVEL_HIGH_LSB    _u(5)
15401 #define IO_BANK0_PROC1_INTE5_GPIO41_LEVEL_HIGH_ACCESS "RW"
15402 // -----------------------------------------------------------------------------
15403 // Field       : IO_BANK0_PROC1_INTE5_GPIO41_LEVEL_LOW
15404 #define IO_BANK0_PROC1_INTE5_GPIO41_LEVEL_LOW_RESET  _u(0x0)
15405 #define IO_BANK0_PROC1_INTE5_GPIO41_LEVEL_LOW_BITS   _u(0x00000010)
15406 #define IO_BANK0_PROC1_INTE5_GPIO41_LEVEL_LOW_MSB    _u(4)
15407 #define IO_BANK0_PROC1_INTE5_GPIO41_LEVEL_LOW_LSB    _u(4)
15408 #define IO_BANK0_PROC1_INTE5_GPIO41_LEVEL_LOW_ACCESS "RW"
15409 // -----------------------------------------------------------------------------
15410 // Field       : IO_BANK0_PROC1_INTE5_GPIO40_EDGE_HIGH
15411 #define IO_BANK0_PROC1_INTE5_GPIO40_EDGE_HIGH_RESET  _u(0x0)
15412 #define IO_BANK0_PROC1_INTE5_GPIO40_EDGE_HIGH_BITS   _u(0x00000008)
15413 #define IO_BANK0_PROC1_INTE5_GPIO40_EDGE_HIGH_MSB    _u(3)
15414 #define IO_BANK0_PROC1_INTE5_GPIO40_EDGE_HIGH_LSB    _u(3)
15415 #define IO_BANK0_PROC1_INTE5_GPIO40_EDGE_HIGH_ACCESS "RW"
15416 // -----------------------------------------------------------------------------
15417 // Field       : IO_BANK0_PROC1_INTE5_GPIO40_EDGE_LOW
15418 #define IO_BANK0_PROC1_INTE5_GPIO40_EDGE_LOW_RESET  _u(0x0)
15419 #define IO_BANK0_PROC1_INTE5_GPIO40_EDGE_LOW_BITS   _u(0x00000004)
15420 #define IO_BANK0_PROC1_INTE5_GPIO40_EDGE_LOW_MSB    _u(2)
15421 #define IO_BANK0_PROC1_INTE5_GPIO40_EDGE_LOW_LSB    _u(2)
15422 #define IO_BANK0_PROC1_INTE5_GPIO40_EDGE_LOW_ACCESS "RW"
15423 // -----------------------------------------------------------------------------
15424 // Field       : IO_BANK0_PROC1_INTE5_GPIO40_LEVEL_HIGH
15425 #define IO_BANK0_PROC1_INTE5_GPIO40_LEVEL_HIGH_RESET  _u(0x0)
15426 #define IO_BANK0_PROC1_INTE5_GPIO40_LEVEL_HIGH_BITS   _u(0x00000002)
15427 #define IO_BANK0_PROC1_INTE5_GPIO40_LEVEL_HIGH_MSB    _u(1)
15428 #define IO_BANK0_PROC1_INTE5_GPIO40_LEVEL_HIGH_LSB    _u(1)
15429 #define IO_BANK0_PROC1_INTE5_GPIO40_LEVEL_HIGH_ACCESS "RW"
15430 // -----------------------------------------------------------------------------
15431 // Field       : IO_BANK0_PROC1_INTE5_GPIO40_LEVEL_LOW
15432 #define IO_BANK0_PROC1_INTE5_GPIO40_LEVEL_LOW_RESET  _u(0x0)
15433 #define IO_BANK0_PROC1_INTE5_GPIO40_LEVEL_LOW_BITS   _u(0x00000001)
15434 #define IO_BANK0_PROC1_INTE5_GPIO40_LEVEL_LOW_MSB    _u(0)
15435 #define IO_BANK0_PROC1_INTE5_GPIO40_LEVEL_LOW_LSB    _u(0)
15436 #define IO_BANK0_PROC1_INTE5_GPIO40_LEVEL_LOW_ACCESS "RW"
15437 // =============================================================================
15438 // Register    : IO_BANK0_PROC1_INTF0
15439 // Description : Interrupt Force for proc1
15440 #define IO_BANK0_PROC1_INTF0_OFFSET _u(0x000002a8)
15441 #define IO_BANK0_PROC1_INTF0_BITS   _u(0xffffffff)
15442 #define IO_BANK0_PROC1_INTF0_RESET  _u(0x00000000)
15443 // -----------------------------------------------------------------------------
15444 // Field       : IO_BANK0_PROC1_INTF0_GPIO7_EDGE_HIGH
15445 #define IO_BANK0_PROC1_INTF0_GPIO7_EDGE_HIGH_RESET  _u(0x0)
15446 #define IO_BANK0_PROC1_INTF0_GPIO7_EDGE_HIGH_BITS   _u(0x80000000)
15447 #define IO_BANK0_PROC1_INTF0_GPIO7_EDGE_HIGH_MSB    _u(31)
15448 #define IO_BANK0_PROC1_INTF0_GPIO7_EDGE_HIGH_LSB    _u(31)
15449 #define IO_BANK0_PROC1_INTF0_GPIO7_EDGE_HIGH_ACCESS "RW"
15450 // -----------------------------------------------------------------------------
15451 // Field       : IO_BANK0_PROC1_INTF0_GPIO7_EDGE_LOW
15452 #define IO_BANK0_PROC1_INTF0_GPIO7_EDGE_LOW_RESET  _u(0x0)
15453 #define IO_BANK0_PROC1_INTF0_GPIO7_EDGE_LOW_BITS   _u(0x40000000)
15454 #define IO_BANK0_PROC1_INTF0_GPIO7_EDGE_LOW_MSB    _u(30)
15455 #define IO_BANK0_PROC1_INTF0_GPIO7_EDGE_LOW_LSB    _u(30)
15456 #define IO_BANK0_PROC1_INTF0_GPIO7_EDGE_LOW_ACCESS "RW"
15457 // -----------------------------------------------------------------------------
15458 // Field       : IO_BANK0_PROC1_INTF0_GPIO7_LEVEL_HIGH
15459 #define IO_BANK0_PROC1_INTF0_GPIO7_LEVEL_HIGH_RESET  _u(0x0)
15460 #define IO_BANK0_PROC1_INTF0_GPIO7_LEVEL_HIGH_BITS   _u(0x20000000)
15461 #define IO_BANK0_PROC1_INTF0_GPIO7_LEVEL_HIGH_MSB    _u(29)
15462 #define IO_BANK0_PROC1_INTF0_GPIO7_LEVEL_HIGH_LSB    _u(29)
15463 #define IO_BANK0_PROC1_INTF0_GPIO7_LEVEL_HIGH_ACCESS "RW"
15464 // -----------------------------------------------------------------------------
15465 // Field       : IO_BANK0_PROC1_INTF0_GPIO7_LEVEL_LOW
15466 #define IO_BANK0_PROC1_INTF0_GPIO7_LEVEL_LOW_RESET  _u(0x0)
15467 #define IO_BANK0_PROC1_INTF0_GPIO7_LEVEL_LOW_BITS   _u(0x10000000)
15468 #define IO_BANK0_PROC1_INTF0_GPIO7_LEVEL_LOW_MSB    _u(28)
15469 #define IO_BANK0_PROC1_INTF0_GPIO7_LEVEL_LOW_LSB    _u(28)
15470 #define IO_BANK0_PROC1_INTF0_GPIO7_LEVEL_LOW_ACCESS "RW"
15471 // -----------------------------------------------------------------------------
15472 // Field       : IO_BANK0_PROC1_INTF0_GPIO6_EDGE_HIGH
15473 #define IO_BANK0_PROC1_INTF0_GPIO6_EDGE_HIGH_RESET  _u(0x0)
15474 #define IO_BANK0_PROC1_INTF0_GPIO6_EDGE_HIGH_BITS   _u(0x08000000)
15475 #define IO_BANK0_PROC1_INTF0_GPIO6_EDGE_HIGH_MSB    _u(27)
15476 #define IO_BANK0_PROC1_INTF0_GPIO6_EDGE_HIGH_LSB    _u(27)
15477 #define IO_BANK0_PROC1_INTF0_GPIO6_EDGE_HIGH_ACCESS "RW"
15478 // -----------------------------------------------------------------------------
15479 // Field       : IO_BANK0_PROC1_INTF0_GPIO6_EDGE_LOW
15480 #define IO_BANK0_PROC1_INTF0_GPIO6_EDGE_LOW_RESET  _u(0x0)
15481 #define IO_BANK0_PROC1_INTF0_GPIO6_EDGE_LOW_BITS   _u(0x04000000)
15482 #define IO_BANK0_PROC1_INTF0_GPIO6_EDGE_LOW_MSB    _u(26)
15483 #define IO_BANK0_PROC1_INTF0_GPIO6_EDGE_LOW_LSB    _u(26)
15484 #define IO_BANK0_PROC1_INTF0_GPIO6_EDGE_LOW_ACCESS "RW"
15485 // -----------------------------------------------------------------------------
15486 // Field       : IO_BANK0_PROC1_INTF0_GPIO6_LEVEL_HIGH
15487 #define IO_BANK0_PROC1_INTF0_GPIO6_LEVEL_HIGH_RESET  _u(0x0)
15488 #define IO_BANK0_PROC1_INTF0_GPIO6_LEVEL_HIGH_BITS   _u(0x02000000)
15489 #define IO_BANK0_PROC1_INTF0_GPIO6_LEVEL_HIGH_MSB    _u(25)
15490 #define IO_BANK0_PROC1_INTF0_GPIO6_LEVEL_HIGH_LSB    _u(25)
15491 #define IO_BANK0_PROC1_INTF0_GPIO6_LEVEL_HIGH_ACCESS "RW"
15492 // -----------------------------------------------------------------------------
15493 // Field       : IO_BANK0_PROC1_INTF0_GPIO6_LEVEL_LOW
15494 #define IO_BANK0_PROC1_INTF0_GPIO6_LEVEL_LOW_RESET  _u(0x0)
15495 #define IO_BANK0_PROC1_INTF0_GPIO6_LEVEL_LOW_BITS   _u(0x01000000)
15496 #define IO_BANK0_PROC1_INTF0_GPIO6_LEVEL_LOW_MSB    _u(24)
15497 #define IO_BANK0_PROC1_INTF0_GPIO6_LEVEL_LOW_LSB    _u(24)
15498 #define IO_BANK0_PROC1_INTF0_GPIO6_LEVEL_LOW_ACCESS "RW"
15499 // -----------------------------------------------------------------------------
15500 // Field       : IO_BANK0_PROC1_INTF0_GPIO5_EDGE_HIGH
15501 #define IO_BANK0_PROC1_INTF0_GPIO5_EDGE_HIGH_RESET  _u(0x0)
15502 #define IO_BANK0_PROC1_INTF0_GPIO5_EDGE_HIGH_BITS   _u(0x00800000)
15503 #define IO_BANK0_PROC1_INTF0_GPIO5_EDGE_HIGH_MSB    _u(23)
15504 #define IO_BANK0_PROC1_INTF0_GPIO5_EDGE_HIGH_LSB    _u(23)
15505 #define IO_BANK0_PROC1_INTF0_GPIO5_EDGE_HIGH_ACCESS "RW"
15506 // -----------------------------------------------------------------------------
15507 // Field       : IO_BANK0_PROC1_INTF0_GPIO5_EDGE_LOW
15508 #define IO_BANK0_PROC1_INTF0_GPIO5_EDGE_LOW_RESET  _u(0x0)
15509 #define IO_BANK0_PROC1_INTF0_GPIO5_EDGE_LOW_BITS   _u(0x00400000)
15510 #define IO_BANK0_PROC1_INTF0_GPIO5_EDGE_LOW_MSB    _u(22)
15511 #define IO_BANK0_PROC1_INTF0_GPIO5_EDGE_LOW_LSB    _u(22)
15512 #define IO_BANK0_PROC1_INTF0_GPIO5_EDGE_LOW_ACCESS "RW"
15513 // -----------------------------------------------------------------------------
15514 // Field       : IO_BANK0_PROC1_INTF0_GPIO5_LEVEL_HIGH
15515 #define IO_BANK0_PROC1_INTF0_GPIO5_LEVEL_HIGH_RESET  _u(0x0)
15516 #define IO_BANK0_PROC1_INTF0_GPIO5_LEVEL_HIGH_BITS   _u(0x00200000)
15517 #define IO_BANK0_PROC1_INTF0_GPIO5_LEVEL_HIGH_MSB    _u(21)
15518 #define IO_BANK0_PROC1_INTF0_GPIO5_LEVEL_HIGH_LSB    _u(21)
15519 #define IO_BANK0_PROC1_INTF0_GPIO5_LEVEL_HIGH_ACCESS "RW"
15520 // -----------------------------------------------------------------------------
15521 // Field       : IO_BANK0_PROC1_INTF0_GPIO5_LEVEL_LOW
15522 #define IO_BANK0_PROC1_INTF0_GPIO5_LEVEL_LOW_RESET  _u(0x0)
15523 #define IO_BANK0_PROC1_INTF0_GPIO5_LEVEL_LOW_BITS   _u(0x00100000)
15524 #define IO_BANK0_PROC1_INTF0_GPIO5_LEVEL_LOW_MSB    _u(20)
15525 #define IO_BANK0_PROC1_INTF0_GPIO5_LEVEL_LOW_LSB    _u(20)
15526 #define IO_BANK0_PROC1_INTF0_GPIO5_LEVEL_LOW_ACCESS "RW"
15527 // -----------------------------------------------------------------------------
15528 // Field       : IO_BANK0_PROC1_INTF0_GPIO4_EDGE_HIGH
15529 #define IO_BANK0_PROC1_INTF0_GPIO4_EDGE_HIGH_RESET  _u(0x0)
15530 #define IO_BANK0_PROC1_INTF0_GPIO4_EDGE_HIGH_BITS   _u(0x00080000)
15531 #define IO_BANK0_PROC1_INTF0_GPIO4_EDGE_HIGH_MSB    _u(19)
15532 #define IO_BANK0_PROC1_INTF0_GPIO4_EDGE_HIGH_LSB    _u(19)
15533 #define IO_BANK0_PROC1_INTF0_GPIO4_EDGE_HIGH_ACCESS "RW"
15534 // -----------------------------------------------------------------------------
15535 // Field       : IO_BANK0_PROC1_INTF0_GPIO4_EDGE_LOW
15536 #define IO_BANK0_PROC1_INTF0_GPIO4_EDGE_LOW_RESET  _u(0x0)
15537 #define IO_BANK0_PROC1_INTF0_GPIO4_EDGE_LOW_BITS   _u(0x00040000)
15538 #define IO_BANK0_PROC1_INTF0_GPIO4_EDGE_LOW_MSB    _u(18)
15539 #define IO_BANK0_PROC1_INTF0_GPIO4_EDGE_LOW_LSB    _u(18)
15540 #define IO_BANK0_PROC1_INTF0_GPIO4_EDGE_LOW_ACCESS "RW"
15541 // -----------------------------------------------------------------------------
15542 // Field       : IO_BANK0_PROC1_INTF0_GPIO4_LEVEL_HIGH
15543 #define IO_BANK0_PROC1_INTF0_GPIO4_LEVEL_HIGH_RESET  _u(0x0)
15544 #define IO_BANK0_PROC1_INTF0_GPIO4_LEVEL_HIGH_BITS   _u(0x00020000)
15545 #define IO_BANK0_PROC1_INTF0_GPIO4_LEVEL_HIGH_MSB    _u(17)
15546 #define IO_BANK0_PROC1_INTF0_GPIO4_LEVEL_HIGH_LSB    _u(17)
15547 #define IO_BANK0_PROC1_INTF0_GPIO4_LEVEL_HIGH_ACCESS "RW"
15548 // -----------------------------------------------------------------------------
15549 // Field       : IO_BANK0_PROC1_INTF0_GPIO4_LEVEL_LOW
15550 #define IO_BANK0_PROC1_INTF0_GPIO4_LEVEL_LOW_RESET  _u(0x0)
15551 #define IO_BANK0_PROC1_INTF0_GPIO4_LEVEL_LOW_BITS   _u(0x00010000)
15552 #define IO_BANK0_PROC1_INTF0_GPIO4_LEVEL_LOW_MSB    _u(16)
15553 #define IO_BANK0_PROC1_INTF0_GPIO4_LEVEL_LOW_LSB    _u(16)
15554 #define IO_BANK0_PROC1_INTF0_GPIO4_LEVEL_LOW_ACCESS "RW"
15555 // -----------------------------------------------------------------------------
15556 // Field       : IO_BANK0_PROC1_INTF0_GPIO3_EDGE_HIGH
15557 #define IO_BANK0_PROC1_INTF0_GPIO3_EDGE_HIGH_RESET  _u(0x0)
15558 #define IO_BANK0_PROC1_INTF0_GPIO3_EDGE_HIGH_BITS   _u(0x00008000)
15559 #define IO_BANK0_PROC1_INTF0_GPIO3_EDGE_HIGH_MSB    _u(15)
15560 #define IO_BANK0_PROC1_INTF0_GPIO3_EDGE_HIGH_LSB    _u(15)
15561 #define IO_BANK0_PROC1_INTF0_GPIO3_EDGE_HIGH_ACCESS "RW"
15562 // -----------------------------------------------------------------------------
15563 // Field       : IO_BANK0_PROC1_INTF0_GPIO3_EDGE_LOW
15564 #define IO_BANK0_PROC1_INTF0_GPIO3_EDGE_LOW_RESET  _u(0x0)
15565 #define IO_BANK0_PROC1_INTF0_GPIO3_EDGE_LOW_BITS   _u(0x00004000)
15566 #define IO_BANK0_PROC1_INTF0_GPIO3_EDGE_LOW_MSB    _u(14)
15567 #define IO_BANK0_PROC1_INTF0_GPIO3_EDGE_LOW_LSB    _u(14)
15568 #define IO_BANK0_PROC1_INTF0_GPIO3_EDGE_LOW_ACCESS "RW"
15569 // -----------------------------------------------------------------------------
15570 // Field       : IO_BANK0_PROC1_INTF0_GPIO3_LEVEL_HIGH
15571 #define IO_BANK0_PROC1_INTF0_GPIO3_LEVEL_HIGH_RESET  _u(0x0)
15572 #define IO_BANK0_PROC1_INTF0_GPIO3_LEVEL_HIGH_BITS   _u(0x00002000)
15573 #define IO_BANK0_PROC1_INTF0_GPIO3_LEVEL_HIGH_MSB    _u(13)
15574 #define IO_BANK0_PROC1_INTF0_GPIO3_LEVEL_HIGH_LSB    _u(13)
15575 #define IO_BANK0_PROC1_INTF0_GPIO3_LEVEL_HIGH_ACCESS "RW"
15576 // -----------------------------------------------------------------------------
15577 // Field       : IO_BANK0_PROC1_INTF0_GPIO3_LEVEL_LOW
15578 #define IO_BANK0_PROC1_INTF0_GPIO3_LEVEL_LOW_RESET  _u(0x0)
15579 #define IO_BANK0_PROC1_INTF0_GPIO3_LEVEL_LOW_BITS   _u(0x00001000)
15580 #define IO_BANK0_PROC1_INTF0_GPIO3_LEVEL_LOW_MSB    _u(12)
15581 #define IO_BANK0_PROC1_INTF0_GPIO3_LEVEL_LOW_LSB    _u(12)
15582 #define IO_BANK0_PROC1_INTF0_GPIO3_LEVEL_LOW_ACCESS "RW"
15583 // -----------------------------------------------------------------------------
15584 // Field       : IO_BANK0_PROC1_INTF0_GPIO2_EDGE_HIGH
15585 #define IO_BANK0_PROC1_INTF0_GPIO2_EDGE_HIGH_RESET  _u(0x0)
15586 #define IO_BANK0_PROC1_INTF0_GPIO2_EDGE_HIGH_BITS   _u(0x00000800)
15587 #define IO_BANK0_PROC1_INTF0_GPIO2_EDGE_HIGH_MSB    _u(11)
15588 #define IO_BANK0_PROC1_INTF0_GPIO2_EDGE_HIGH_LSB    _u(11)
15589 #define IO_BANK0_PROC1_INTF0_GPIO2_EDGE_HIGH_ACCESS "RW"
15590 // -----------------------------------------------------------------------------
15591 // Field       : IO_BANK0_PROC1_INTF0_GPIO2_EDGE_LOW
15592 #define IO_BANK0_PROC1_INTF0_GPIO2_EDGE_LOW_RESET  _u(0x0)
15593 #define IO_BANK0_PROC1_INTF0_GPIO2_EDGE_LOW_BITS   _u(0x00000400)
15594 #define IO_BANK0_PROC1_INTF0_GPIO2_EDGE_LOW_MSB    _u(10)
15595 #define IO_BANK0_PROC1_INTF0_GPIO2_EDGE_LOW_LSB    _u(10)
15596 #define IO_BANK0_PROC1_INTF0_GPIO2_EDGE_LOW_ACCESS "RW"
15597 // -----------------------------------------------------------------------------
15598 // Field       : IO_BANK0_PROC1_INTF0_GPIO2_LEVEL_HIGH
15599 #define IO_BANK0_PROC1_INTF0_GPIO2_LEVEL_HIGH_RESET  _u(0x0)
15600 #define IO_BANK0_PROC1_INTF0_GPIO2_LEVEL_HIGH_BITS   _u(0x00000200)
15601 #define IO_BANK0_PROC1_INTF0_GPIO2_LEVEL_HIGH_MSB    _u(9)
15602 #define IO_BANK0_PROC1_INTF0_GPIO2_LEVEL_HIGH_LSB    _u(9)
15603 #define IO_BANK0_PROC1_INTF0_GPIO2_LEVEL_HIGH_ACCESS "RW"
15604 // -----------------------------------------------------------------------------
15605 // Field       : IO_BANK0_PROC1_INTF0_GPIO2_LEVEL_LOW
15606 #define IO_BANK0_PROC1_INTF0_GPIO2_LEVEL_LOW_RESET  _u(0x0)
15607 #define IO_BANK0_PROC1_INTF0_GPIO2_LEVEL_LOW_BITS   _u(0x00000100)
15608 #define IO_BANK0_PROC1_INTF0_GPIO2_LEVEL_LOW_MSB    _u(8)
15609 #define IO_BANK0_PROC1_INTF0_GPIO2_LEVEL_LOW_LSB    _u(8)
15610 #define IO_BANK0_PROC1_INTF0_GPIO2_LEVEL_LOW_ACCESS "RW"
15611 // -----------------------------------------------------------------------------
15612 // Field       : IO_BANK0_PROC1_INTF0_GPIO1_EDGE_HIGH
15613 #define IO_BANK0_PROC1_INTF0_GPIO1_EDGE_HIGH_RESET  _u(0x0)
15614 #define IO_BANK0_PROC1_INTF0_GPIO1_EDGE_HIGH_BITS   _u(0x00000080)
15615 #define IO_BANK0_PROC1_INTF0_GPIO1_EDGE_HIGH_MSB    _u(7)
15616 #define IO_BANK0_PROC1_INTF0_GPIO1_EDGE_HIGH_LSB    _u(7)
15617 #define IO_BANK0_PROC1_INTF0_GPIO1_EDGE_HIGH_ACCESS "RW"
15618 // -----------------------------------------------------------------------------
15619 // Field       : IO_BANK0_PROC1_INTF0_GPIO1_EDGE_LOW
15620 #define IO_BANK0_PROC1_INTF0_GPIO1_EDGE_LOW_RESET  _u(0x0)
15621 #define IO_BANK0_PROC1_INTF0_GPIO1_EDGE_LOW_BITS   _u(0x00000040)
15622 #define IO_BANK0_PROC1_INTF0_GPIO1_EDGE_LOW_MSB    _u(6)
15623 #define IO_BANK0_PROC1_INTF0_GPIO1_EDGE_LOW_LSB    _u(6)
15624 #define IO_BANK0_PROC1_INTF0_GPIO1_EDGE_LOW_ACCESS "RW"
15625 // -----------------------------------------------------------------------------
15626 // Field       : IO_BANK0_PROC1_INTF0_GPIO1_LEVEL_HIGH
15627 #define IO_BANK0_PROC1_INTF0_GPIO1_LEVEL_HIGH_RESET  _u(0x0)
15628 #define IO_BANK0_PROC1_INTF0_GPIO1_LEVEL_HIGH_BITS   _u(0x00000020)
15629 #define IO_BANK0_PROC1_INTF0_GPIO1_LEVEL_HIGH_MSB    _u(5)
15630 #define IO_BANK0_PROC1_INTF0_GPIO1_LEVEL_HIGH_LSB    _u(5)
15631 #define IO_BANK0_PROC1_INTF0_GPIO1_LEVEL_HIGH_ACCESS "RW"
15632 // -----------------------------------------------------------------------------
15633 // Field       : IO_BANK0_PROC1_INTF0_GPIO1_LEVEL_LOW
15634 #define IO_BANK0_PROC1_INTF0_GPIO1_LEVEL_LOW_RESET  _u(0x0)
15635 #define IO_BANK0_PROC1_INTF0_GPIO1_LEVEL_LOW_BITS   _u(0x00000010)
15636 #define IO_BANK0_PROC1_INTF0_GPIO1_LEVEL_LOW_MSB    _u(4)
15637 #define IO_BANK0_PROC1_INTF0_GPIO1_LEVEL_LOW_LSB    _u(4)
15638 #define IO_BANK0_PROC1_INTF0_GPIO1_LEVEL_LOW_ACCESS "RW"
15639 // -----------------------------------------------------------------------------
15640 // Field       : IO_BANK0_PROC1_INTF0_GPIO0_EDGE_HIGH
15641 #define IO_BANK0_PROC1_INTF0_GPIO0_EDGE_HIGH_RESET  _u(0x0)
15642 #define IO_BANK0_PROC1_INTF0_GPIO0_EDGE_HIGH_BITS   _u(0x00000008)
15643 #define IO_BANK0_PROC1_INTF0_GPIO0_EDGE_HIGH_MSB    _u(3)
15644 #define IO_BANK0_PROC1_INTF0_GPIO0_EDGE_HIGH_LSB    _u(3)
15645 #define IO_BANK0_PROC1_INTF0_GPIO0_EDGE_HIGH_ACCESS "RW"
15646 // -----------------------------------------------------------------------------
15647 // Field       : IO_BANK0_PROC1_INTF0_GPIO0_EDGE_LOW
15648 #define IO_BANK0_PROC1_INTF0_GPIO0_EDGE_LOW_RESET  _u(0x0)
15649 #define IO_BANK0_PROC1_INTF0_GPIO0_EDGE_LOW_BITS   _u(0x00000004)
15650 #define IO_BANK0_PROC1_INTF0_GPIO0_EDGE_LOW_MSB    _u(2)
15651 #define IO_BANK0_PROC1_INTF0_GPIO0_EDGE_LOW_LSB    _u(2)
15652 #define IO_BANK0_PROC1_INTF0_GPIO0_EDGE_LOW_ACCESS "RW"
15653 // -----------------------------------------------------------------------------
15654 // Field       : IO_BANK0_PROC1_INTF0_GPIO0_LEVEL_HIGH
15655 #define IO_BANK0_PROC1_INTF0_GPIO0_LEVEL_HIGH_RESET  _u(0x0)
15656 #define IO_BANK0_PROC1_INTF0_GPIO0_LEVEL_HIGH_BITS   _u(0x00000002)
15657 #define IO_BANK0_PROC1_INTF0_GPIO0_LEVEL_HIGH_MSB    _u(1)
15658 #define IO_BANK0_PROC1_INTF0_GPIO0_LEVEL_HIGH_LSB    _u(1)
15659 #define IO_BANK0_PROC1_INTF0_GPIO0_LEVEL_HIGH_ACCESS "RW"
15660 // -----------------------------------------------------------------------------
15661 // Field       : IO_BANK0_PROC1_INTF0_GPIO0_LEVEL_LOW
15662 #define IO_BANK0_PROC1_INTF0_GPIO0_LEVEL_LOW_RESET  _u(0x0)
15663 #define IO_BANK0_PROC1_INTF0_GPIO0_LEVEL_LOW_BITS   _u(0x00000001)
15664 #define IO_BANK0_PROC1_INTF0_GPIO0_LEVEL_LOW_MSB    _u(0)
15665 #define IO_BANK0_PROC1_INTF0_GPIO0_LEVEL_LOW_LSB    _u(0)
15666 #define IO_BANK0_PROC1_INTF0_GPIO0_LEVEL_LOW_ACCESS "RW"
15667 // =============================================================================
15668 // Register    : IO_BANK0_PROC1_INTF1
15669 // Description : Interrupt Force for proc1
15670 #define IO_BANK0_PROC1_INTF1_OFFSET _u(0x000002ac)
15671 #define IO_BANK0_PROC1_INTF1_BITS   _u(0xffffffff)
15672 #define IO_BANK0_PROC1_INTF1_RESET  _u(0x00000000)
15673 // -----------------------------------------------------------------------------
15674 // Field       : IO_BANK0_PROC1_INTF1_GPIO15_EDGE_HIGH
15675 #define IO_BANK0_PROC1_INTF1_GPIO15_EDGE_HIGH_RESET  _u(0x0)
15676 #define IO_BANK0_PROC1_INTF1_GPIO15_EDGE_HIGH_BITS   _u(0x80000000)
15677 #define IO_BANK0_PROC1_INTF1_GPIO15_EDGE_HIGH_MSB    _u(31)
15678 #define IO_BANK0_PROC1_INTF1_GPIO15_EDGE_HIGH_LSB    _u(31)
15679 #define IO_BANK0_PROC1_INTF1_GPIO15_EDGE_HIGH_ACCESS "RW"
15680 // -----------------------------------------------------------------------------
15681 // Field       : IO_BANK0_PROC1_INTF1_GPIO15_EDGE_LOW
15682 #define IO_BANK0_PROC1_INTF1_GPIO15_EDGE_LOW_RESET  _u(0x0)
15683 #define IO_BANK0_PROC1_INTF1_GPIO15_EDGE_LOW_BITS   _u(0x40000000)
15684 #define IO_BANK0_PROC1_INTF1_GPIO15_EDGE_LOW_MSB    _u(30)
15685 #define IO_BANK0_PROC1_INTF1_GPIO15_EDGE_LOW_LSB    _u(30)
15686 #define IO_BANK0_PROC1_INTF1_GPIO15_EDGE_LOW_ACCESS "RW"
15687 // -----------------------------------------------------------------------------
15688 // Field       : IO_BANK0_PROC1_INTF1_GPIO15_LEVEL_HIGH
15689 #define IO_BANK0_PROC1_INTF1_GPIO15_LEVEL_HIGH_RESET  _u(0x0)
15690 #define IO_BANK0_PROC1_INTF1_GPIO15_LEVEL_HIGH_BITS   _u(0x20000000)
15691 #define IO_BANK0_PROC1_INTF1_GPIO15_LEVEL_HIGH_MSB    _u(29)
15692 #define IO_BANK0_PROC1_INTF1_GPIO15_LEVEL_HIGH_LSB    _u(29)
15693 #define IO_BANK0_PROC1_INTF1_GPIO15_LEVEL_HIGH_ACCESS "RW"
15694 // -----------------------------------------------------------------------------
15695 // Field       : IO_BANK0_PROC1_INTF1_GPIO15_LEVEL_LOW
15696 #define IO_BANK0_PROC1_INTF1_GPIO15_LEVEL_LOW_RESET  _u(0x0)
15697 #define IO_BANK0_PROC1_INTF1_GPIO15_LEVEL_LOW_BITS   _u(0x10000000)
15698 #define IO_BANK0_PROC1_INTF1_GPIO15_LEVEL_LOW_MSB    _u(28)
15699 #define IO_BANK0_PROC1_INTF1_GPIO15_LEVEL_LOW_LSB    _u(28)
15700 #define IO_BANK0_PROC1_INTF1_GPIO15_LEVEL_LOW_ACCESS "RW"
15701 // -----------------------------------------------------------------------------
15702 // Field       : IO_BANK0_PROC1_INTF1_GPIO14_EDGE_HIGH
15703 #define IO_BANK0_PROC1_INTF1_GPIO14_EDGE_HIGH_RESET  _u(0x0)
15704 #define IO_BANK0_PROC1_INTF1_GPIO14_EDGE_HIGH_BITS   _u(0x08000000)
15705 #define IO_BANK0_PROC1_INTF1_GPIO14_EDGE_HIGH_MSB    _u(27)
15706 #define IO_BANK0_PROC1_INTF1_GPIO14_EDGE_HIGH_LSB    _u(27)
15707 #define IO_BANK0_PROC1_INTF1_GPIO14_EDGE_HIGH_ACCESS "RW"
15708 // -----------------------------------------------------------------------------
15709 // Field       : IO_BANK0_PROC1_INTF1_GPIO14_EDGE_LOW
15710 #define IO_BANK0_PROC1_INTF1_GPIO14_EDGE_LOW_RESET  _u(0x0)
15711 #define IO_BANK0_PROC1_INTF1_GPIO14_EDGE_LOW_BITS   _u(0x04000000)
15712 #define IO_BANK0_PROC1_INTF1_GPIO14_EDGE_LOW_MSB    _u(26)
15713 #define IO_BANK0_PROC1_INTF1_GPIO14_EDGE_LOW_LSB    _u(26)
15714 #define IO_BANK0_PROC1_INTF1_GPIO14_EDGE_LOW_ACCESS "RW"
15715 // -----------------------------------------------------------------------------
15716 // Field       : IO_BANK0_PROC1_INTF1_GPIO14_LEVEL_HIGH
15717 #define IO_BANK0_PROC1_INTF1_GPIO14_LEVEL_HIGH_RESET  _u(0x0)
15718 #define IO_BANK0_PROC1_INTF1_GPIO14_LEVEL_HIGH_BITS   _u(0x02000000)
15719 #define IO_BANK0_PROC1_INTF1_GPIO14_LEVEL_HIGH_MSB    _u(25)
15720 #define IO_BANK0_PROC1_INTF1_GPIO14_LEVEL_HIGH_LSB    _u(25)
15721 #define IO_BANK0_PROC1_INTF1_GPIO14_LEVEL_HIGH_ACCESS "RW"
15722 // -----------------------------------------------------------------------------
15723 // Field       : IO_BANK0_PROC1_INTF1_GPIO14_LEVEL_LOW
15724 #define IO_BANK0_PROC1_INTF1_GPIO14_LEVEL_LOW_RESET  _u(0x0)
15725 #define IO_BANK0_PROC1_INTF1_GPIO14_LEVEL_LOW_BITS   _u(0x01000000)
15726 #define IO_BANK0_PROC1_INTF1_GPIO14_LEVEL_LOW_MSB    _u(24)
15727 #define IO_BANK0_PROC1_INTF1_GPIO14_LEVEL_LOW_LSB    _u(24)
15728 #define IO_BANK0_PROC1_INTF1_GPIO14_LEVEL_LOW_ACCESS "RW"
15729 // -----------------------------------------------------------------------------
15730 // Field       : IO_BANK0_PROC1_INTF1_GPIO13_EDGE_HIGH
15731 #define IO_BANK0_PROC1_INTF1_GPIO13_EDGE_HIGH_RESET  _u(0x0)
15732 #define IO_BANK0_PROC1_INTF1_GPIO13_EDGE_HIGH_BITS   _u(0x00800000)
15733 #define IO_BANK0_PROC1_INTF1_GPIO13_EDGE_HIGH_MSB    _u(23)
15734 #define IO_BANK0_PROC1_INTF1_GPIO13_EDGE_HIGH_LSB    _u(23)
15735 #define IO_BANK0_PROC1_INTF1_GPIO13_EDGE_HIGH_ACCESS "RW"
15736 // -----------------------------------------------------------------------------
15737 // Field       : IO_BANK0_PROC1_INTF1_GPIO13_EDGE_LOW
15738 #define IO_BANK0_PROC1_INTF1_GPIO13_EDGE_LOW_RESET  _u(0x0)
15739 #define IO_BANK0_PROC1_INTF1_GPIO13_EDGE_LOW_BITS   _u(0x00400000)
15740 #define IO_BANK0_PROC1_INTF1_GPIO13_EDGE_LOW_MSB    _u(22)
15741 #define IO_BANK0_PROC1_INTF1_GPIO13_EDGE_LOW_LSB    _u(22)
15742 #define IO_BANK0_PROC1_INTF1_GPIO13_EDGE_LOW_ACCESS "RW"
15743 // -----------------------------------------------------------------------------
15744 // Field       : IO_BANK0_PROC1_INTF1_GPIO13_LEVEL_HIGH
15745 #define IO_BANK0_PROC1_INTF1_GPIO13_LEVEL_HIGH_RESET  _u(0x0)
15746 #define IO_BANK0_PROC1_INTF1_GPIO13_LEVEL_HIGH_BITS   _u(0x00200000)
15747 #define IO_BANK0_PROC1_INTF1_GPIO13_LEVEL_HIGH_MSB    _u(21)
15748 #define IO_BANK0_PROC1_INTF1_GPIO13_LEVEL_HIGH_LSB    _u(21)
15749 #define IO_BANK0_PROC1_INTF1_GPIO13_LEVEL_HIGH_ACCESS "RW"
15750 // -----------------------------------------------------------------------------
15751 // Field       : IO_BANK0_PROC1_INTF1_GPIO13_LEVEL_LOW
15752 #define IO_BANK0_PROC1_INTF1_GPIO13_LEVEL_LOW_RESET  _u(0x0)
15753 #define IO_BANK0_PROC1_INTF1_GPIO13_LEVEL_LOW_BITS   _u(0x00100000)
15754 #define IO_BANK0_PROC1_INTF1_GPIO13_LEVEL_LOW_MSB    _u(20)
15755 #define IO_BANK0_PROC1_INTF1_GPIO13_LEVEL_LOW_LSB    _u(20)
15756 #define IO_BANK0_PROC1_INTF1_GPIO13_LEVEL_LOW_ACCESS "RW"
15757 // -----------------------------------------------------------------------------
15758 // Field       : IO_BANK0_PROC1_INTF1_GPIO12_EDGE_HIGH
15759 #define IO_BANK0_PROC1_INTF1_GPIO12_EDGE_HIGH_RESET  _u(0x0)
15760 #define IO_BANK0_PROC1_INTF1_GPIO12_EDGE_HIGH_BITS   _u(0x00080000)
15761 #define IO_BANK0_PROC1_INTF1_GPIO12_EDGE_HIGH_MSB    _u(19)
15762 #define IO_BANK0_PROC1_INTF1_GPIO12_EDGE_HIGH_LSB    _u(19)
15763 #define IO_BANK0_PROC1_INTF1_GPIO12_EDGE_HIGH_ACCESS "RW"
15764 // -----------------------------------------------------------------------------
15765 // Field       : IO_BANK0_PROC1_INTF1_GPIO12_EDGE_LOW
15766 #define IO_BANK0_PROC1_INTF1_GPIO12_EDGE_LOW_RESET  _u(0x0)
15767 #define IO_BANK0_PROC1_INTF1_GPIO12_EDGE_LOW_BITS   _u(0x00040000)
15768 #define IO_BANK0_PROC1_INTF1_GPIO12_EDGE_LOW_MSB    _u(18)
15769 #define IO_BANK0_PROC1_INTF1_GPIO12_EDGE_LOW_LSB    _u(18)
15770 #define IO_BANK0_PROC1_INTF1_GPIO12_EDGE_LOW_ACCESS "RW"
15771 // -----------------------------------------------------------------------------
15772 // Field       : IO_BANK0_PROC1_INTF1_GPIO12_LEVEL_HIGH
15773 #define IO_BANK0_PROC1_INTF1_GPIO12_LEVEL_HIGH_RESET  _u(0x0)
15774 #define IO_BANK0_PROC1_INTF1_GPIO12_LEVEL_HIGH_BITS   _u(0x00020000)
15775 #define IO_BANK0_PROC1_INTF1_GPIO12_LEVEL_HIGH_MSB    _u(17)
15776 #define IO_BANK0_PROC1_INTF1_GPIO12_LEVEL_HIGH_LSB    _u(17)
15777 #define IO_BANK0_PROC1_INTF1_GPIO12_LEVEL_HIGH_ACCESS "RW"
15778 // -----------------------------------------------------------------------------
15779 // Field       : IO_BANK0_PROC1_INTF1_GPIO12_LEVEL_LOW
15780 #define IO_BANK0_PROC1_INTF1_GPIO12_LEVEL_LOW_RESET  _u(0x0)
15781 #define IO_BANK0_PROC1_INTF1_GPIO12_LEVEL_LOW_BITS   _u(0x00010000)
15782 #define IO_BANK0_PROC1_INTF1_GPIO12_LEVEL_LOW_MSB    _u(16)
15783 #define IO_BANK0_PROC1_INTF1_GPIO12_LEVEL_LOW_LSB    _u(16)
15784 #define IO_BANK0_PROC1_INTF1_GPIO12_LEVEL_LOW_ACCESS "RW"
15785 // -----------------------------------------------------------------------------
15786 // Field       : IO_BANK0_PROC1_INTF1_GPIO11_EDGE_HIGH
15787 #define IO_BANK0_PROC1_INTF1_GPIO11_EDGE_HIGH_RESET  _u(0x0)
15788 #define IO_BANK0_PROC1_INTF1_GPIO11_EDGE_HIGH_BITS   _u(0x00008000)
15789 #define IO_BANK0_PROC1_INTF1_GPIO11_EDGE_HIGH_MSB    _u(15)
15790 #define IO_BANK0_PROC1_INTF1_GPIO11_EDGE_HIGH_LSB    _u(15)
15791 #define IO_BANK0_PROC1_INTF1_GPIO11_EDGE_HIGH_ACCESS "RW"
15792 // -----------------------------------------------------------------------------
15793 // Field       : IO_BANK0_PROC1_INTF1_GPIO11_EDGE_LOW
15794 #define IO_BANK0_PROC1_INTF1_GPIO11_EDGE_LOW_RESET  _u(0x0)
15795 #define IO_BANK0_PROC1_INTF1_GPIO11_EDGE_LOW_BITS   _u(0x00004000)
15796 #define IO_BANK0_PROC1_INTF1_GPIO11_EDGE_LOW_MSB    _u(14)
15797 #define IO_BANK0_PROC1_INTF1_GPIO11_EDGE_LOW_LSB    _u(14)
15798 #define IO_BANK0_PROC1_INTF1_GPIO11_EDGE_LOW_ACCESS "RW"
15799 // -----------------------------------------------------------------------------
15800 // Field       : IO_BANK0_PROC1_INTF1_GPIO11_LEVEL_HIGH
15801 #define IO_BANK0_PROC1_INTF1_GPIO11_LEVEL_HIGH_RESET  _u(0x0)
15802 #define IO_BANK0_PROC1_INTF1_GPIO11_LEVEL_HIGH_BITS   _u(0x00002000)
15803 #define IO_BANK0_PROC1_INTF1_GPIO11_LEVEL_HIGH_MSB    _u(13)
15804 #define IO_BANK0_PROC1_INTF1_GPIO11_LEVEL_HIGH_LSB    _u(13)
15805 #define IO_BANK0_PROC1_INTF1_GPIO11_LEVEL_HIGH_ACCESS "RW"
15806 // -----------------------------------------------------------------------------
15807 // Field       : IO_BANK0_PROC1_INTF1_GPIO11_LEVEL_LOW
15808 #define IO_BANK0_PROC1_INTF1_GPIO11_LEVEL_LOW_RESET  _u(0x0)
15809 #define IO_BANK0_PROC1_INTF1_GPIO11_LEVEL_LOW_BITS   _u(0x00001000)
15810 #define IO_BANK0_PROC1_INTF1_GPIO11_LEVEL_LOW_MSB    _u(12)
15811 #define IO_BANK0_PROC1_INTF1_GPIO11_LEVEL_LOW_LSB    _u(12)
15812 #define IO_BANK0_PROC1_INTF1_GPIO11_LEVEL_LOW_ACCESS "RW"
15813 // -----------------------------------------------------------------------------
15814 // Field       : IO_BANK0_PROC1_INTF1_GPIO10_EDGE_HIGH
15815 #define IO_BANK0_PROC1_INTF1_GPIO10_EDGE_HIGH_RESET  _u(0x0)
15816 #define IO_BANK0_PROC1_INTF1_GPIO10_EDGE_HIGH_BITS   _u(0x00000800)
15817 #define IO_BANK0_PROC1_INTF1_GPIO10_EDGE_HIGH_MSB    _u(11)
15818 #define IO_BANK0_PROC1_INTF1_GPIO10_EDGE_HIGH_LSB    _u(11)
15819 #define IO_BANK0_PROC1_INTF1_GPIO10_EDGE_HIGH_ACCESS "RW"
15820 // -----------------------------------------------------------------------------
15821 // Field       : IO_BANK0_PROC1_INTF1_GPIO10_EDGE_LOW
15822 #define IO_BANK0_PROC1_INTF1_GPIO10_EDGE_LOW_RESET  _u(0x0)
15823 #define IO_BANK0_PROC1_INTF1_GPIO10_EDGE_LOW_BITS   _u(0x00000400)
15824 #define IO_BANK0_PROC1_INTF1_GPIO10_EDGE_LOW_MSB    _u(10)
15825 #define IO_BANK0_PROC1_INTF1_GPIO10_EDGE_LOW_LSB    _u(10)
15826 #define IO_BANK0_PROC1_INTF1_GPIO10_EDGE_LOW_ACCESS "RW"
15827 // -----------------------------------------------------------------------------
15828 // Field       : IO_BANK0_PROC1_INTF1_GPIO10_LEVEL_HIGH
15829 #define IO_BANK0_PROC1_INTF1_GPIO10_LEVEL_HIGH_RESET  _u(0x0)
15830 #define IO_BANK0_PROC1_INTF1_GPIO10_LEVEL_HIGH_BITS   _u(0x00000200)
15831 #define IO_BANK0_PROC1_INTF1_GPIO10_LEVEL_HIGH_MSB    _u(9)
15832 #define IO_BANK0_PROC1_INTF1_GPIO10_LEVEL_HIGH_LSB    _u(9)
15833 #define IO_BANK0_PROC1_INTF1_GPIO10_LEVEL_HIGH_ACCESS "RW"
15834 // -----------------------------------------------------------------------------
15835 // Field       : IO_BANK0_PROC1_INTF1_GPIO10_LEVEL_LOW
15836 #define IO_BANK0_PROC1_INTF1_GPIO10_LEVEL_LOW_RESET  _u(0x0)
15837 #define IO_BANK0_PROC1_INTF1_GPIO10_LEVEL_LOW_BITS   _u(0x00000100)
15838 #define IO_BANK0_PROC1_INTF1_GPIO10_LEVEL_LOW_MSB    _u(8)
15839 #define IO_BANK0_PROC1_INTF1_GPIO10_LEVEL_LOW_LSB    _u(8)
15840 #define IO_BANK0_PROC1_INTF1_GPIO10_LEVEL_LOW_ACCESS "RW"
15841 // -----------------------------------------------------------------------------
15842 // Field       : IO_BANK0_PROC1_INTF1_GPIO9_EDGE_HIGH
15843 #define IO_BANK0_PROC1_INTF1_GPIO9_EDGE_HIGH_RESET  _u(0x0)
15844 #define IO_BANK0_PROC1_INTF1_GPIO9_EDGE_HIGH_BITS   _u(0x00000080)
15845 #define IO_BANK0_PROC1_INTF1_GPIO9_EDGE_HIGH_MSB    _u(7)
15846 #define IO_BANK0_PROC1_INTF1_GPIO9_EDGE_HIGH_LSB    _u(7)
15847 #define IO_BANK0_PROC1_INTF1_GPIO9_EDGE_HIGH_ACCESS "RW"
15848 // -----------------------------------------------------------------------------
15849 // Field       : IO_BANK0_PROC1_INTF1_GPIO9_EDGE_LOW
15850 #define IO_BANK0_PROC1_INTF1_GPIO9_EDGE_LOW_RESET  _u(0x0)
15851 #define IO_BANK0_PROC1_INTF1_GPIO9_EDGE_LOW_BITS   _u(0x00000040)
15852 #define IO_BANK0_PROC1_INTF1_GPIO9_EDGE_LOW_MSB    _u(6)
15853 #define IO_BANK0_PROC1_INTF1_GPIO9_EDGE_LOW_LSB    _u(6)
15854 #define IO_BANK0_PROC1_INTF1_GPIO9_EDGE_LOW_ACCESS "RW"
15855 // -----------------------------------------------------------------------------
15856 // Field       : IO_BANK0_PROC1_INTF1_GPIO9_LEVEL_HIGH
15857 #define IO_BANK0_PROC1_INTF1_GPIO9_LEVEL_HIGH_RESET  _u(0x0)
15858 #define IO_BANK0_PROC1_INTF1_GPIO9_LEVEL_HIGH_BITS   _u(0x00000020)
15859 #define IO_BANK0_PROC1_INTF1_GPIO9_LEVEL_HIGH_MSB    _u(5)
15860 #define IO_BANK0_PROC1_INTF1_GPIO9_LEVEL_HIGH_LSB    _u(5)
15861 #define IO_BANK0_PROC1_INTF1_GPIO9_LEVEL_HIGH_ACCESS "RW"
15862 // -----------------------------------------------------------------------------
15863 // Field       : IO_BANK0_PROC1_INTF1_GPIO9_LEVEL_LOW
15864 #define IO_BANK0_PROC1_INTF1_GPIO9_LEVEL_LOW_RESET  _u(0x0)
15865 #define IO_BANK0_PROC1_INTF1_GPIO9_LEVEL_LOW_BITS   _u(0x00000010)
15866 #define IO_BANK0_PROC1_INTF1_GPIO9_LEVEL_LOW_MSB    _u(4)
15867 #define IO_BANK0_PROC1_INTF1_GPIO9_LEVEL_LOW_LSB    _u(4)
15868 #define IO_BANK0_PROC1_INTF1_GPIO9_LEVEL_LOW_ACCESS "RW"
15869 // -----------------------------------------------------------------------------
15870 // Field       : IO_BANK0_PROC1_INTF1_GPIO8_EDGE_HIGH
15871 #define IO_BANK0_PROC1_INTF1_GPIO8_EDGE_HIGH_RESET  _u(0x0)
15872 #define IO_BANK0_PROC1_INTF1_GPIO8_EDGE_HIGH_BITS   _u(0x00000008)
15873 #define IO_BANK0_PROC1_INTF1_GPIO8_EDGE_HIGH_MSB    _u(3)
15874 #define IO_BANK0_PROC1_INTF1_GPIO8_EDGE_HIGH_LSB    _u(3)
15875 #define IO_BANK0_PROC1_INTF1_GPIO8_EDGE_HIGH_ACCESS "RW"
15876 // -----------------------------------------------------------------------------
15877 // Field       : IO_BANK0_PROC1_INTF1_GPIO8_EDGE_LOW
15878 #define IO_BANK0_PROC1_INTF1_GPIO8_EDGE_LOW_RESET  _u(0x0)
15879 #define IO_BANK0_PROC1_INTF1_GPIO8_EDGE_LOW_BITS   _u(0x00000004)
15880 #define IO_BANK0_PROC1_INTF1_GPIO8_EDGE_LOW_MSB    _u(2)
15881 #define IO_BANK0_PROC1_INTF1_GPIO8_EDGE_LOW_LSB    _u(2)
15882 #define IO_BANK0_PROC1_INTF1_GPIO8_EDGE_LOW_ACCESS "RW"
15883 // -----------------------------------------------------------------------------
15884 // Field       : IO_BANK0_PROC1_INTF1_GPIO8_LEVEL_HIGH
15885 #define IO_BANK0_PROC1_INTF1_GPIO8_LEVEL_HIGH_RESET  _u(0x0)
15886 #define IO_BANK0_PROC1_INTF1_GPIO8_LEVEL_HIGH_BITS   _u(0x00000002)
15887 #define IO_BANK0_PROC1_INTF1_GPIO8_LEVEL_HIGH_MSB    _u(1)
15888 #define IO_BANK0_PROC1_INTF1_GPIO8_LEVEL_HIGH_LSB    _u(1)
15889 #define IO_BANK0_PROC1_INTF1_GPIO8_LEVEL_HIGH_ACCESS "RW"
15890 // -----------------------------------------------------------------------------
15891 // Field       : IO_BANK0_PROC1_INTF1_GPIO8_LEVEL_LOW
15892 #define IO_BANK0_PROC1_INTF1_GPIO8_LEVEL_LOW_RESET  _u(0x0)
15893 #define IO_BANK0_PROC1_INTF1_GPIO8_LEVEL_LOW_BITS   _u(0x00000001)
15894 #define IO_BANK0_PROC1_INTF1_GPIO8_LEVEL_LOW_MSB    _u(0)
15895 #define IO_BANK0_PROC1_INTF1_GPIO8_LEVEL_LOW_LSB    _u(0)
15896 #define IO_BANK0_PROC1_INTF1_GPIO8_LEVEL_LOW_ACCESS "RW"
15897 // =============================================================================
15898 // Register    : IO_BANK0_PROC1_INTF2
15899 // Description : Interrupt Force for proc1
15900 #define IO_BANK0_PROC1_INTF2_OFFSET _u(0x000002b0)
15901 #define IO_BANK0_PROC1_INTF2_BITS   _u(0xffffffff)
15902 #define IO_BANK0_PROC1_INTF2_RESET  _u(0x00000000)
15903 // -----------------------------------------------------------------------------
15904 // Field       : IO_BANK0_PROC1_INTF2_GPIO23_EDGE_HIGH
15905 #define IO_BANK0_PROC1_INTF2_GPIO23_EDGE_HIGH_RESET  _u(0x0)
15906 #define IO_BANK0_PROC1_INTF2_GPIO23_EDGE_HIGH_BITS   _u(0x80000000)
15907 #define IO_BANK0_PROC1_INTF2_GPIO23_EDGE_HIGH_MSB    _u(31)
15908 #define IO_BANK0_PROC1_INTF2_GPIO23_EDGE_HIGH_LSB    _u(31)
15909 #define IO_BANK0_PROC1_INTF2_GPIO23_EDGE_HIGH_ACCESS "RW"
15910 // -----------------------------------------------------------------------------
15911 // Field       : IO_BANK0_PROC1_INTF2_GPIO23_EDGE_LOW
15912 #define IO_BANK0_PROC1_INTF2_GPIO23_EDGE_LOW_RESET  _u(0x0)
15913 #define IO_BANK0_PROC1_INTF2_GPIO23_EDGE_LOW_BITS   _u(0x40000000)
15914 #define IO_BANK0_PROC1_INTF2_GPIO23_EDGE_LOW_MSB    _u(30)
15915 #define IO_BANK0_PROC1_INTF2_GPIO23_EDGE_LOW_LSB    _u(30)
15916 #define IO_BANK0_PROC1_INTF2_GPIO23_EDGE_LOW_ACCESS "RW"
15917 // -----------------------------------------------------------------------------
15918 // Field       : IO_BANK0_PROC1_INTF2_GPIO23_LEVEL_HIGH
15919 #define IO_BANK0_PROC1_INTF2_GPIO23_LEVEL_HIGH_RESET  _u(0x0)
15920 #define IO_BANK0_PROC1_INTF2_GPIO23_LEVEL_HIGH_BITS   _u(0x20000000)
15921 #define IO_BANK0_PROC1_INTF2_GPIO23_LEVEL_HIGH_MSB    _u(29)
15922 #define IO_BANK0_PROC1_INTF2_GPIO23_LEVEL_HIGH_LSB    _u(29)
15923 #define IO_BANK0_PROC1_INTF2_GPIO23_LEVEL_HIGH_ACCESS "RW"
15924 // -----------------------------------------------------------------------------
15925 // Field       : IO_BANK0_PROC1_INTF2_GPIO23_LEVEL_LOW
15926 #define IO_BANK0_PROC1_INTF2_GPIO23_LEVEL_LOW_RESET  _u(0x0)
15927 #define IO_BANK0_PROC1_INTF2_GPIO23_LEVEL_LOW_BITS   _u(0x10000000)
15928 #define IO_BANK0_PROC1_INTF2_GPIO23_LEVEL_LOW_MSB    _u(28)
15929 #define IO_BANK0_PROC1_INTF2_GPIO23_LEVEL_LOW_LSB    _u(28)
15930 #define IO_BANK0_PROC1_INTF2_GPIO23_LEVEL_LOW_ACCESS "RW"
15931 // -----------------------------------------------------------------------------
15932 // Field       : IO_BANK0_PROC1_INTF2_GPIO22_EDGE_HIGH
15933 #define IO_BANK0_PROC1_INTF2_GPIO22_EDGE_HIGH_RESET  _u(0x0)
15934 #define IO_BANK0_PROC1_INTF2_GPIO22_EDGE_HIGH_BITS   _u(0x08000000)
15935 #define IO_BANK0_PROC1_INTF2_GPIO22_EDGE_HIGH_MSB    _u(27)
15936 #define IO_BANK0_PROC1_INTF2_GPIO22_EDGE_HIGH_LSB    _u(27)
15937 #define IO_BANK0_PROC1_INTF2_GPIO22_EDGE_HIGH_ACCESS "RW"
15938 // -----------------------------------------------------------------------------
15939 // Field       : IO_BANK0_PROC1_INTF2_GPIO22_EDGE_LOW
15940 #define IO_BANK0_PROC1_INTF2_GPIO22_EDGE_LOW_RESET  _u(0x0)
15941 #define IO_BANK0_PROC1_INTF2_GPIO22_EDGE_LOW_BITS   _u(0x04000000)
15942 #define IO_BANK0_PROC1_INTF2_GPIO22_EDGE_LOW_MSB    _u(26)
15943 #define IO_BANK0_PROC1_INTF2_GPIO22_EDGE_LOW_LSB    _u(26)
15944 #define IO_BANK0_PROC1_INTF2_GPIO22_EDGE_LOW_ACCESS "RW"
15945 // -----------------------------------------------------------------------------
15946 // Field       : IO_BANK0_PROC1_INTF2_GPIO22_LEVEL_HIGH
15947 #define IO_BANK0_PROC1_INTF2_GPIO22_LEVEL_HIGH_RESET  _u(0x0)
15948 #define IO_BANK0_PROC1_INTF2_GPIO22_LEVEL_HIGH_BITS   _u(0x02000000)
15949 #define IO_BANK0_PROC1_INTF2_GPIO22_LEVEL_HIGH_MSB    _u(25)
15950 #define IO_BANK0_PROC1_INTF2_GPIO22_LEVEL_HIGH_LSB    _u(25)
15951 #define IO_BANK0_PROC1_INTF2_GPIO22_LEVEL_HIGH_ACCESS "RW"
15952 // -----------------------------------------------------------------------------
15953 // Field       : IO_BANK0_PROC1_INTF2_GPIO22_LEVEL_LOW
15954 #define IO_BANK0_PROC1_INTF2_GPIO22_LEVEL_LOW_RESET  _u(0x0)
15955 #define IO_BANK0_PROC1_INTF2_GPIO22_LEVEL_LOW_BITS   _u(0x01000000)
15956 #define IO_BANK0_PROC1_INTF2_GPIO22_LEVEL_LOW_MSB    _u(24)
15957 #define IO_BANK0_PROC1_INTF2_GPIO22_LEVEL_LOW_LSB    _u(24)
15958 #define IO_BANK0_PROC1_INTF2_GPIO22_LEVEL_LOW_ACCESS "RW"
15959 // -----------------------------------------------------------------------------
15960 // Field       : IO_BANK0_PROC1_INTF2_GPIO21_EDGE_HIGH
15961 #define IO_BANK0_PROC1_INTF2_GPIO21_EDGE_HIGH_RESET  _u(0x0)
15962 #define IO_BANK0_PROC1_INTF2_GPIO21_EDGE_HIGH_BITS   _u(0x00800000)
15963 #define IO_BANK0_PROC1_INTF2_GPIO21_EDGE_HIGH_MSB    _u(23)
15964 #define IO_BANK0_PROC1_INTF2_GPIO21_EDGE_HIGH_LSB    _u(23)
15965 #define IO_BANK0_PROC1_INTF2_GPIO21_EDGE_HIGH_ACCESS "RW"
15966 // -----------------------------------------------------------------------------
15967 // Field       : IO_BANK0_PROC1_INTF2_GPIO21_EDGE_LOW
15968 #define IO_BANK0_PROC1_INTF2_GPIO21_EDGE_LOW_RESET  _u(0x0)
15969 #define IO_BANK0_PROC1_INTF2_GPIO21_EDGE_LOW_BITS   _u(0x00400000)
15970 #define IO_BANK0_PROC1_INTF2_GPIO21_EDGE_LOW_MSB    _u(22)
15971 #define IO_BANK0_PROC1_INTF2_GPIO21_EDGE_LOW_LSB    _u(22)
15972 #define IO_BANK0_PROC1_INTF2_GPIO21_EDGE_LOW_ACCESS "RW"
15973 // -----------------------------------------------------------------------------
15974 // Field       : IO_BANK0_PROC1_INTF2_GPIO21_LEVEL_HIGH
15975 #define IO_BANK0_PROC1_INTF2_GPIO21_LEVEL_HIGH_RESET  _u(0x0)
15976 #define IO_BANK0_PROC1_INTF2_GPIO21_LEVEL_HIGH_BITS   _u(0x00200000)
15977 #define IO_BANK0_PROC1_INTF2_GPIO21_LEVEL_HIGH_MSB    _u(21)
15978 #define IO_BANK0_PROC1_INTF2_GPIO21_LEVEL_HIGH_LSB    _u(21)
15979 #define IO_BANK0_PROC1_INTF2_GPIO21_LEVEL_HIGH_ACCESS "RW"
15980 // -----------------------------------------------------------------------------
15981 // Field       : IO_BANK0_PROC1_INTF2_GPIO21_LEVEL_LOW
15982 #define IO_BANK0_PROC1_INTF2_GPIO21_LEVEL_LOW_RESET  _u(0x0)
15983 #define IO_BANK0_PROC1_INTF2_GPIO21_LEVEL_LOW_BITS   _u(0x00100000)
15984 #define IO_BANK0_PROC1_INTF2_GPIO21_LEVEL_LOW_MSB    _u(20)
15985 #define IO_BANK0_PROC1_INTF2_GPIO21_LEVEL_LOW_LSB    _u(20)
15986 #define IO_BANK0_PROC1_INTF2_GPIO21_LEVEL_LOW_ACCESS "RW"
15987 // -----------------------------------------------------------------------------
15988 // Field       : IO_BANK0_PROC1_INTF2_GPIO20_EDGE_HIGH
15989 #define IO_BANK0_PROC1_INTF2_GPIO20_EDGE_HIGH_RESET  _u(0x0)
15990 #define IO_BANK0_PROC1_INTF2_GPIO20_EDGE_HIGH_BITS   _u(0x00080000)
15991 #define IO_BANK0_PROC1_INTF2_GPIO20_EDGE_HIGH_MSB    _u(19)
15992 #define IO_BANK0_PROC1_INTF2_GPIO20_EDGE_HIGH_LSB    _u(19)
15993 #define IO_BANK0_PROC1_INTF2_GPIO20_EDGE_HIGH_ACCESS "RW"
15994 // -----------------------------------------------------------------------------
15995 // Field       : IO_BANK0_PROC1_INTF2_GPIO20_EDGE_LOW
15996 #define IO_BANK0_PROC1_INTF2_GPIO20_EDGE_LOW_RESET  _u(0x0)
15997 #define IO_BANK0_PROC1_INTF2_GPIO20_EDGE_LOW_BITS   _u(0x00040000)
15998 #define IO_BANK0_PROC1_INTF2_GPIO20_EDGE_LOW_MSB    _u(18)
15999 #define IO_BANK0_PROC1_INTF2_GPIO20_EDGE_LOW_LSB    _u(18)
16000 #define IO_BANK0_PROC1_INTF2_GPIO20_EDGE_LOW_ACCESS "RW"
16001 // -----------------------------------------------------------------------------
16002 // Field       : IO_BANK0_PROC1_INTF2_GPIO20_LEVEL_HIGH
16003 #define IO_BANK0_PROC1_INTF2_GPIO20_LEVEL_HIGH_RESET  _u(0x0)
16004 #define IO_BANK0_PROC1_INTF2_GPIO20_LEVEL_HIGH_BITS   _u(0x00020000)
16005 #define IO_BANK0_PROC1_INTF2_GPIO20_LEVEL_HIGH_MSB    _u(17)
16006 #define IO_BANK0_PROC1_INTF2_GPIO20_LEVEL_HIGH_LSB    _u(17)
16007 #define IO_BANK0_PROC1_INTF2_GPIO20_LEVEL_HIGH_ACCESS "RW"
16008 // -----------------------------------------------------------------------------
16009 // Field       : IO_BANK0_PROC1_INTF2_GPIO20_LEVEL_LOW
16010 #define IO_BANK0_PROC1_INTF2_GPIO20_LEVEL_LOW_RESET  _u(0x0)
16011 #define IO_BANK0_PROC1_INTF2_GPIO20_LEVEL_LOW_BITS   _u(0x00010000)
16012 #define IO_BANK0_PROC1_INTF2_GPIO20_LEVEL_LOW_MSB    _u(16)
16013 #define IO_BANK0_PROC1_INTF2_GPIO20_LEVEL_LOW_LSB    _u(16)
16014 #define IO_BANK0_PROC1_INTF2_GPIO20_LEVEL_LOW_ACCESS "RW"
16015 // -----------------------------------------------------------------------------
16016 // Field       : IO_BANK0_PROC1_INTF2_GPIO19_EDGE_HIGH
16017 #define IO_BANK0_PROC1_INTF2_GPIO19_EDGE_HIGH_RESET  _u(0x0)
16018 #define IO_BANK0_PROC1_INTF2_GPIO19_EDGE_HIGH_BITS   _u(0x00008000)
16019 #define IO_BANK0_PROC1_INTF2_GPIO19_EDGE_HIGH_MSB    _u(15)
16020 #define IO_BANK0_PROC1_INTF2_GPIO19_EDGE_HIGH_LSB    _u(15)
16021 #define IO_BANK0_PROC1_INTF2_GPIO19_EDGE_HIGH_ACCESS "RW"
16022 // -----------------------------------------------------------------------------
16023 // Field       : IO_BANK0_PROC1_INTF2_GPIO19_EDGE_LOW
16024 #define IO_BANK0_PROC1_INTF2_GPIO19_EDGE_LOW_RESET  _u(0x0)
16025 #define IO_BANK0_PROC1_INTF2_GPIO19_EDGE_LOW_BITS   _u(0x00004000)
16026 #define IO_BANK0_PROC1_INTF2_GPIO19_EDGE_LOW_MSB    _u(14)
16027 #define IO_BANK0_PROC1_INTF2_GPIO19_EDGE_LOW_LSB    _u(14)
16028 #define IO_BANK0_PROC1_INTF2_GPIO19_EDGE_LOW_ACCESS "RW"
16029 // -----------------------------------------------------------------------------
16030 // Field       : IO_BANK0_PROC1_INTF2_GPIO19_LEVEL_HIGH
16031 #define IO_BANK0_PROC1_INTF2_GPIO19_LEVEL_HIGH_RESET  _u(0x0)
16032 #define IO_BANK0_PROC1_INTF2_GPIO19_LEVEL_HIGH_BITS   _u(0x00002000)
16033 #define IO_BANK0_PROC1_INTF2_GPIO19_LEVEL_HIGH_MSB    _u(13)
16034 #define IO_BANK0_PROC1_INTF2_GPIO19_LEVEL_HIGH_LSB    _u(13)
16035 #define IO_BANK0_PROC1_INTF2_GPIO19_LEVEL_HIGH_ACCESS "RW"
16036 // -----------------------------------------------------------------------------
16037 // Field       : IO_BANK0_PROC1_INTF2_GPIO19_LEVEL_LOW
16038 #define IO_BANK0_PROC1_INTF2_GPIO19_LEVEL_LOW_RESET  _u(0x0)
16039 #define IO_BANK0_PROC1_INTF2_GPIO19_LEVEL_LOW_BITS   _u(0x00001000)
16040 #define IO_BANK0_PROC1_INTF2_GPIO19_LEVEL_LOW_MSB    _u(12)
16041 #define IO_BANK0_PROC1_INTF2_GPIO19_LEVEL_LOW_LSB    _u(12)
16042 #define IO_BANK0_PROC1_INTF2_GPIO19_LEVEL_LOW_ACCESS "RW"
16043 // -----------------------------------------------------------------------------
16044 // Field       : IO_BANK0_PROC1_INTF2_GPIO18_EDGE_HIGH
16045 #define IO_BANK0_PROC1_INTF2_GPIO18_EDGE_HIGH_RESET  _u(0x0)
16046 #define IO_BANK0_PROC1_INTF2_GPIO18_EDGE_HIGH_BITS   _u(0x00000800)
16047 #define IO_BANK0_PROC1_INTF2_GPIO18_EDGE_HIGH_MSB    _u(11)
16048 #define IO_BANK0_PROC1_INTF2_GPIO18_EDGE_HIGH_LSB    _u(11)
16049 #define IO_BANK0_PROC1_INTF2_GPIO18_EDGE_HIGH_ACCESS "RW"
16050 // -----------------------------------------------------------------------------
16051 // Field       : IO_BANK0_PROC1_INTF2_GPIO18_EDGE_LOW
16052 #define IO_BANK0_PROC1_INTF2_GPIO18_EDGE_LOW_RESET  _u(0x0)
16053 #define IO_BANK0_PROC1_INTF2_GPIO18_EDGE_LOW_BITS   _u(0x00000400)
16054 #define IO_BANK0_PROC1_INTF2_GPIO18_EDGE_LOW_MSB    _u(10)
16055 #define IO_BANK0_PROC1_INTF2_GPIO18_EDGE_LOW_LSB    _u(10)
16056 #define IO_BANK0_PROC1_INTF2_GPIO18_EDGE_LOW_ACCESS "RW"
16057 // -----------------------------------------------------------------------------
16058 // Field       : IO_BANK0_PROC1_INTF2_GPIO18_LEVEL_HIGH
16059 #define IO_BANK0_PROC1_INTF2_GPIO18_LEVEL_HIGH_RESET  _u(0x0)
16060 #define IO_BANK0_PROC1_INTF2_GPIO18_LEVEL_HIGH_BITS   _u(0x00000200)
16061 #define IO_BANK0_PROC1_INTF2_GPIO18_LEVEL_HIGH_MSB    _u(9)
16062 #define IO_BANK0_PROC1_INTF2_GPIO18_LEVEL_HIGH_LSB    _u(9)
16063 #define IO_BANK0_PROC1_INTF2_GPIO18_LEVEL_HIGH_ACCESS "RW"
16064 // -----------------------------------------------------------------------------
16065 // Field       : IO_BANK0_PROC1_INTF2_GPIO18_LEVEL_LOW
16066 #define IO_BANK0_PROC1_INTF2_GPIO18_LEVEL_LOW_RESET  _u(0x0)
16067 #define IO_BANK0_PROC1_INTF2_GPIO18_LEVEL_LOW_BITS   _u(0x00000100)
16068 #define IO_BANK0_PROC1_INTF2_GPIO18_LEVEL_LOW_MSB    _u(8)
16069 #define IO_BANK0_PROC1_INTF2_GPIO18_LEVEL_LOW_LSB    _u(8)
16070 #define IO_BANK0_PROC1_INTF2_GPIO18_LEVEL_LOW_ACCESS "RW"
16071 // -----------------------------------------------------------------------------
16072 // Field       : IO_BANK0_PROC1_INTF2_GPIO17_EDGE_HIGH
16073 #define IO_BANK0_PROC1_INTF2_GPIO17_EDGE_HIGH_RESET  _u(0x0)
16074 #define IO_BANK0_PROC1_INTF2_GPIO17_EDGE_HIGH_BITS   _u(0x00000080)
16075 #define IO_BANK0_PROC1_INTF2_GPIO17_EDGE_HIGH_MSB    _u(7)
16076 #define IO_BANK0_PROC1_INTF2_GPIO17_EDGE_HIGH_LSB    _u(7)
16077 #define IO_BANK0_PROC1_INTF2_GPIO17_EDGE_HIGH_ACCESS "RW"
16078 // -----------------------------------------------------------------------------
16079 // Field       : IO_BANK0_PROC1_INTF2_GPIO17_EDGE_LOW
16080 #define IO_BANK0_PROC1_INTF2_GPIO17_EDGE_LOW_RESET  _u(0x0)
16081 #define IO_BANK0_PROC1_INTF2_GPIO17_EDGE_LOW_BITS   _u(0x00000040)
16082 #define IO_BANK0_PROC1_INTF2_GPIO17_EDGE_LOW_MSB    _u(6)
16083 #define IO_BANK0_PROC1_INTF2_GPIO17_EDGE_LOW_LSB    _u(6)
16084 #define IO_BANK0_PROC1_INTF2_GPIO17_EDGE_LOW_ACCESS "RW"
16085 // -----------------------------------------------------------------------------
16086 // Field       : IO_BANK0_PROC1_INTF2_GPIO17_LEVEL_HIGH
16087 #define IO_BANK0_PROC1_INTF2_GPIO17_LEVEL_HIGH_RESET  _u(0x0)
16088 #define IO_BANK0_PROC1_INTF2_GPIO17_LEVEL_HIGH_BITS   _u(0x00000020)
16089 #define IO_BANK0_PROC1_INTF2_GPIO17_LEVEL_HIGH_MSB    _u(5)
16090 #define IO_BANK0_PROC1_INTF2_GPIO17_LEVEL_HIGH_LSB    _u(5)
16091 #define IO_BANK0_PROC1_INTF2_GPIO17_LEVEL_HIGH_ACCESS "RW"
16092 // -----------------------------------------------------------------------------
16093 // Field       : IO_BANK0_PROC1_INTF2_GPIO17_LEVEL_LOW
16094 #define IO_BANK0_PROC1_INTF2_GPIO17_LEVEL_LOW_RESET  _u(0x0)
16095 #define IO_BANK0_PROC1_INTF2_GPIO17_LEVEL_LOW_BITS   _u(0x00000010)
16096 #define IO_BANK0_PROC1_INTF2_GPIO17_LEVEL_LOW_MSB    _u(4)
16097 #define IO_BANK0_PROC1_INTF2_GPIO17_LEVEL_LOW_LSB    _u(4)
16098 #define IO_BANK0_PROC1_INTF2_GPIO17_LEVEL_LOW_ACCESS "RW"
16099 // -----------------------------------------------------------------------------
16100 // Field       : IO_BANK0_PROC1_INTF2_GPIO16_EDGE_HIGH
16101 #define IO_BANK0_PROC1_INTF2_GPIO16_EDGE_HIGH_RESET  _u(0x0)
16102 #define IO_BANK0_PROC1_INTF2_GPIO16_EDGE_HIGH_BITS   _u(0x00000008)
16103 #define IO_BANK0_PROC1_INTF2_GPIO16_EDGE_HIGH_MSB    _u(3)
16104 #define IO_BANK0_PROC1_INTF2_GPIO16_EDGE_HIGH_LSB    _u(3)
16105 #define IO_BANK0_PROC1_INTF2_GPIO16_EDGE_HIGH_ACCESS "RW"
16106 // -----------------------------------------------------------------------------
16107 // Field       : IO_BANK0_PROC1_INTF2_GPIO16_EDGE_LOW
16108 #define IO_BANK0_PROC1_INTF2_GPIO16_EDGE_LOW_RESET  _u(0x0)
16109 #define IO_BANK0_PROC1_INTF2_GPIO16_EDGE_LOW_BITS   _u(0x00000004)
16110 #define IO_BANK0_PROC1_INTF2_GPIO16_EDGE_LOW_MSB    _u(2)
16111 #define IO_BANK0_PROC1_INTF2_GPIO16_EDGE_LOW_LSB    _u(2)
16112 #define IO_BANK0_PROC1_INTF2_GPIO16_EDGE_LOW_ACCESS "RW"
16113 // -----------------------------------------------------------------------------
16114 // Field       : IO_BANK0_PROC1_INTF2_GPIO16_LEVEL_HIGH
16115 #define IO_BANK0_PROC1_INTF2_GPIO16_LEVEL_HIGH_RESET  _u(0x0)
16116 #define IO_BANK0_PROC1_INTF2_GPIO16_LEVEL_HIGH_BITS   _u(0x00000002)
16117 #define IO_BANK0_PROC1_INTF2_GPIO16_LEVEL_HIGH_MSB    _u(1)
16118 #define IO_BANK0_PROC1_INTF2_GPIO16_LEVEL_HIGH_LSB    _u(1)
16119 #define IO_BANK0_PROC1_INTF2_GPIO16_LEVEL_HIGH_ACCESS "RW"
16120 // -----------------------------------------------------------------------------
16121 // Field       : IO_BANK0_PROC1_INTF2_GPIO16_LEVEL_LOW
16122 #define IO_BANK0_PROC1_INTF2_GPIO16_LEVEL_LOW_RESET  _u(0x0)
16123 #define IO_BANK0_PROC1_INTF2_GPIO16_LEVEL_LOW_BITS   _u(0x00000001)
16124 #define IO_BANK0_PROC1_INTF2_GPIO16_LEVEL_LOW_MSB    _u(0)
16125 #define IO_BANK0_PROC1_INTF2_GPIO16_LEVEL_LOW_LSB    _u(0)
16126 #define IO_BANK0_PROC1_INTF2_GPIO16_LEVEL_LOW_ACCESS "RW"
16127 // =============================================================================
16128 // Register    : IO_BANK0_PROC1_INTF3
16129 // Description : Interrupt Force for proc1
16130 #define IO_BANK0_PROC1_INTF3_OFFSET _u(0x000002b4)
16131 #define IO_BANK0_PROC1_INTF3_BITS   _u(0xffffffff)
16132 #define IO_BANK0_PROC1_INTF3_RESET  _u(0x00000000)
16133 // -----------------------------------------------------------------------------
16134 // Field       : IO_BANK0_PROC1_INTF3_GPIO31_EDGE_HIGH
16135 #define IO_BANK0_PROC1_INTF3_GPIO31_EDGE_HIGH_RESET  _u(0x0)
16136 #define IO_BANK0_PROC1_INTF3_GPIO31_EDGE_HIGH_BITS   _u(0x80000000)
16137 #define IO_BANK0_PROC1_INTF3_GPIO31_EDGE_HIGH_MSB    _u(31)
16138 #define IO_BANK0_PROC1_INTF3_GPIO31_EDGE_HIGH_LSB    _u(31)
16139 #define IO_BANK0_PROC1_INTF3_GPIO31_EDGE_HIGH_ACCESS "RW"
16140 // -----------------------------------------------------------------------------
16141 // Field       : IO_BANK0_PROC1_INTF3_GPIO31_EDGE_LOW
16142 #define IO_BANK0_PROC1_INTF3_GPIO31_EDGE_LOW_RESET  _u(0x0)
16143 #define IO_BANK0_PROC1_INTF3_GPIO31_EDGE_LOW_BITS   _u(0x40000000)
16144 #define IO_BANK0_PROC1_INTF3_GPIO31_EDGE_LOW_MSB    _u(30)
16145 #define IO_BANK0_PROC1_INTF3_GPIO31_EDGE_LOW_LSB    _u(30)
16146 #define IO_BANK0_PROC1_INTF3_GPIO31_EDGE_LOW_ACCESS "RW"
16147 // -----------------------------------------------------------------------------
16148 // Field       : IO_BANK0_PROC1_INTF3_GPIO31_LEVEL_HIGH
16149 #define IO_BANK0_PROC1_INTF3_GPIO31_LEVEL_HIGH_RESET  _u(0x0)
16150 #define IO_BANK0_PROC1_INTF3_GPIO31_LEVEL_HIGH_BITS   _u(0x20000000)
16151 #define IO_BANK0_PROC1_INTF3_GPIO31_LEVEL_HIGH_MSB    _u(29)
16152 #define IO_BANK0_PROC1_INTF3_GPIO31_LEVEL_HIGH_LSB    _u(29)
16153 #define IO_BANK0_PROC1_INTF3_GPIO31_LEVEL_HIGH_ACCESS "RW"
16154 // -----------------------------------------------------------------------------
16155 // Field       : IO_BANK0_PROC1_INTF3_GPIO31_LEVEL_LOW
16156 #define IO_BANK0_PROC1_INTF3_GPIO31_LEVEL_LOW_RESET  _u(0x0)
16157 #define IO_BANK0_PROC1_INTF3_GPIO31_LEVEL_LOW_BITS   _u(0x10000000)
16158 #define IO_BANK0_PROC1_INTF3_GPIO31_LEVEL_LOW_MSB    _u(28)
16159 #define IO_BANK0_PROC1_INTF3_GPIO31_LEVEL_LOW_LSB    _u(28)
16160 #define IO_BANK0_PROC1_INTF3_GPIO31_LEVEL_LOW_ACCESS "RW"
16161 // -----------------------------------------------------------------------------
16162 // Field       : IO_BANK0_PROC1_INTF3_GPIO30_EDGE_HIGH
16163 #define IO_BANK0_PROC1_INTF3_GPIO30_EDGE_HIGH_RESET  _u(0x0)
16164 #define IO_BANK0_PROC1_INTF3_GPIO30_EDGE_HIGH_BITS   _u(0x08000000)
16165 #define IO_BANK0_PROC1_INTF3_GPIO30_EDGE_HIGH_MSB    _u(27)
16166 #define IO_BANK0_PROC1_INTF3_GPIO30_EDGE_HIGH_LSB    _u(27)
16167 #define IO_BANK0_PROC1_INTF3_GPIO30_EDGE_HIGH_ACCESS "RW"
16168 // -----------------------------------------------------------------------------
16169 // Field       : IO_BANK0_PROC1_INTF3_GPIO30_EDGE_LOW
16170 #define IO_BANK0_PROC1_INTF3_GPIO30_EDGE_LOW_RESET  _u(0x0)
16171 #define IO_BANK0_PROC1_INTF3_GPIO30_EDGE_LOW_BITS   _u(0x04000000)
16172 #define IO_BANK0_PROC1_INTF3_GPIO30_EDGE_LOW_MSB    _u(26)
16173 #define IO_BANK0_PROC1_INTF3_GPIO30_EDGE_LOW_LSB    _u(26)
16174 #define IO_BANK0_PROC1_INTF3_GPIO30_EDGE_LOW_ACCESS "RW"
16175 // -----------------------------------------------------------------------------
16176 // Field       : IO_BANK0_PROC1_INTF3_GPIO30_LEVEL_HIGH
16177 #define IO_BANK0_PROC1_INTF3_GPIO30_LEVEL_HIGH_RESET  _u(0x0)
16178 #define IO_BANK0_PROC1_INTF3_GPIO30_LEVEL_HIGH_BITS   _u(0x02000000)
16179 #define IO_BANK0_PROC1_INTF3_GPIO30_LEVEL_HIGH_MSB    _u(25)
16180 #define IO_BANK0_PROC1_INTF3_GPIO30_LEVEL_HIGH_LSB    _u(25)
16181 #define IO_BANK0_PROC1_INTF3_GPIO30_LEVEL_HIGH_ACCESS "RW"
16182 // -----------------------------------------------------------------------------
16183 // Field       : IO_BANK0_PROC1_INTF3_GPIO30_LEVEL_LOW
16184 #define IO_BANK0_PROC1_INTF3_GPIO30_LEVEL_LOW_RESET  _u(0x0)
16185 #define IO_BANK0_PROC1_INTF3_GPIO30_LEVEL_LOW_BITS   _u(0x01000000)
16186 #define IO_BANK0_PROC1_INTF3_GPIO30_LEVEL_LOW_MSB    _u(24)
16187 #define IO_BANK0_PROC1_INTF3_GPIO30_LEVEL_LOW_LSB    _u(24)
16188 #define IO_BANK0_PROC1_INTF3_GPIO30_LEVEL_LOW_ACCESS "RW"
16189 // -----------------------------------------------------------------------------
16190 // Field       : IO_BANK0_PROC1_INTF3_GPIO29_EDGE_HIGH
16191 #define IO_BANK0_PROC1_INTF3_GPIO29_EDGE_HIGH_RESET  _u(0x0)
16192 #define IO_BANK0_PROC1_INTF3_GPIO29_EDGE_HIGH_BITS   _u(0x00800000)
16193 #define IO_BANK0_PROC1_INTF3_GPIO29_EDGE_HIGH_MSB    _u(23)
16194 #define IO_BANK0_PROC1_INTF3_GPIO29_EDGE_HIGH_LSB    _u(23)
16195 #define IO_BANK0_PROC1_INTF3_GPIO29_EDGE_HIGH_ACCESS "RW"
16196 // -----------------------------------------------------------------------------
16197 // Field       : IO_BANK0_PROC1_INTF3_GPIO29_EDGE_LOW
16198 #define IO_BANK0_PROC1_INTF3_GPIO29_EDGE_LOW_RESET  _u(0x0)
16199 #define IO_BANK0_PROC1_INTF3_GPIO29_EDGE_LOW_BITS   _u(0x00400000)
16200 #define IO_BANK0_PROC1_INTF3_GPIO29_EDGE_LOW_MSB    _u(22)
16201 #define IO_BANK0_PROC1_INTF3_GPIO29_EDGE_LOW_LSB    _u(22)
16202 #define IO_BANK0_PROC1_INTF3_GPIO29_EDGE_LOW_ACCESS "RW"
16203 // -----------------------------------------------------------------------------
16204 // Field       : IO_BANK0_PROC1_INTF3_GPIO29_LEVEL_HIGH
16205 #define IO_BANK0_PROC1_INTF3_GPIO29_LEVEL_HIGH_RESET  _u(0x0)
16206 #define IO_BANK0_PROC1_INTF3_GPIO29_LEVEL_HIGH_BITS   _u(0x00200000)
16207 #define IO_BANK0_PROC1_INTF3_GPIO29_LEVEL_HIGH_MSB    _u(21)
16208 #define IO_BANK0_PROC1_INTF3_GPIO29_LEVEL_HIGH_LSB    _u(21)
16209 #define IO_BANK0_PROC1_INTF3_GPIO29_LEVEL_HIGH_ACCESS "RW"
16210 // -----------------------------------------------------------------------------
16211 // Field       : IO_BANK0_PROC1_INTF3_GPIO29_LEVEL_LOW
16212 #define IO_BANK0_PROC1_INTF3_GPIO29_LEVEL_LOW_RESET  _u(0x0)
16213 #define IO_BANK0_PROC1_INTF3_GPIO29_LEVEL_LOW_BITS   _u(0x00100000)
16214 #define IO_BANK0_PROC1_INTF3_GPIO29_LEVEL_LOW_MSB    _u(20)
16215 #define IO_BANK0_PROC1_INTF3_GPIO29_LEVEL_LOW_LSB    _u(20)
16216 #define IO_BANK0_PROC1_INTF3_GPIO29_LEVEL_LOW_ACCESS "RW"
16217 // -----------------------------------------------------------------------------
16218 // Field       : IO_BANK0_PROC1_INTF3_GPIO28_EDGE_HIGH
16219 #define IO_BANK0_PROC1_INTF3_GPIO28_EDGE_HIGH_RESET  _u(0x0)
16220 #define IO_BANK0_PROC1_INTF3_GPIO28_EDGE_HIGH_BITS   _u(0x00080000)
16221 #define IO_BANK0_PROC1_INTF3_GPIO28_EDGE_HIGH_MSB    _u(19)
16222 #define IO_BANK0_PROC1_INTF3_GPIO28_EDGE_HIGH_LSB    _u(19)
16223 #define IO_BANK0_PROC1_INTF3_GPIO28_EDGE_HIGH_ACCESS "RW"
16224 // -----------------------------------------------------------------------------
16225 // Field       : IO_BANK0_PROC1_INTF3_GPIO28_EDGE_LOW
16226 #define IO_BANK0_PROC1_INTF3_GPIO28_EDGE_LOW_RESET  _u(0x0)
16227 #define IO_BANK0_PROC1_INTF3_GPIO28_EDGE_LOW_BITS   _u(0x00040000)
16228 #define IO_BANK0_PROC1_INTF3_GPIO28_EDGE_LOW_MSB    _u(18)
16229 #define IO_BANK0_PROC1_INTF3_GPIO28_EDGE_LOW_LSB    _u(18)
16230 #define IO_BANK0_PROC1_INTF3_GPIO28_EDGE_LOW_ACCESS "RW"
16231 // -----------------------------------------------------------------------------
16232 // Field       : IO_BANK0_PROC1_INTF3_GPIO28_LEVEL_HIGH
16233 #define IO_BANK0_PROC1_INTF3_GPIO28_LEVEL_HIGH_RESET  _u(0x0)
16234 #define IO_BANK0_PROC1_INTF3_GPIO28_LEVEL_HIGH_BITS   _u(0x00020000)
16235 #define IO_BANK0_PROC1_INTF3_GPIO28_LEVEL_HIGH_MSB    _u(17)
16236 #define IO_BANK0_PROC1_INTF3_GPIO28_LEVEL_HIGH_LSB    _u(17)
16237 #define IO_BANK0_PROC1_INTF3_GPIO28_LEVEL_HIGH_ACCESS "RW"
16238 // -----------------------------------------------------------------------------
16239 // Field       : IO_BANK0_PROC1_INTF3_GPIO28_LEVEL_LOW
16240 #define IO_BANK0_PROC1_INTF3_GPIO28_LEVEL_LOW_RESET  _u(0x0)
16241 #define IO_BANK0_PROC1_INTF3_GPIO28_LEVEL_LOW_BITS   _u(0x00010000)
16242 #define IO_BANK0_PROC1_INTF3_GPIO28_LEVEL_LOW_MSB    _u(16)
16243 #define IO_BANK0_PROC1_INTF3_GPIO28_LEVEL_LOW_LSB    _u(16)
16244 #define IO_BANK0_PROC1_INTF3_GPIO28_LEVEL_LOW_ACCESS "RW"
16245 // -----------------------------------------------------------------------------
16246 // Field       : IO_BANK0_PROC1_INTF3_GPIO27_EDGE_HIGH
16247 #define IO_BANK0_PROC1_INTF3_GPIO27_EDGE_HIGH_RESET  _u(0x0)
16248 #define IO_BANK0_PROC1_INTF3_GPIO27_EDGE_HIGH_BITS   _u(0x00008000)
16249 #define IO_BANK0_PROC1_INTF3_GPIO27_EDGE_HIGH_MSB    _u(15)
16250 #define IO_BANK0_PROC1_INTF3_GPIO27_EDGE_HIGH_LSB    _u(15)
16251 #define IO_BANK0_PROC1_INTF3_GPIO27_EDGE_HIGH_ACCESS "RW"
16252 // -----------------------------------------------------------------------------
16253 // Field       : IO_BANK0_PROC1_INTF3_GPIO27_EDGE_LOW
16254 #define IO_BANK0_PROC1_INTF3_GPIO27_EDGE_LOW_RESET  _u(0x0)
16255 #define IO_BANK0_PROC1_INTF3_GPIO27_EDGE_LOW_BITS   _u(0x00004000)
16256 #define IO_BANK0_PROC1_INTF3_GPIO27_EDGE_LOW_MSB    _u(14)
16257 #define IO_BANK0_PROC1_INTF3_GPIO27_EDGE_LOW_LSB    _u(14)
16258 #define IO_BANK0_PROC1_INTF3_GPIO27_EDGE_LOW_ACCESS "RW"
16259 // -----------------------------------------------------------------------------
16260 // Field       : IO_BANK0_PROC1_INTF3_GPIO27_LEVEL_HIGH
16261 #define IO_BANK0_PROC1_INTF3_GPIO27_LEVEL_HIGH_RESET  _u(0x0)
16262 #define IO_BANK0_PROC1_INTF3_GPIO27_LEVEL_HIGH_BITS   _u(0x00002000)
16263 #define IO_BANK0_PROC1_INTF3_GPIO27_LEVEL_HIGH_MSB    _u(13)
16264 #define IO_BANK0_PROC1_INTF3_GPIO27_LEVEL_HIGH_LSB    _u(13)
16265 #define IO_BANK0_PROC1_INTF3_GPIO27_LEVEL_HIGH_ACCESS "RW"
16266 // -----------------------------------------------------------------------------
16267 // Field       : IO_BANK0_PROC1_INTF3_GPIO27_LEVEL_LOW
16268 #define IO_BANK0_PROC1_INTF3_GPIO27_LEVEL_LOW_RESET  _u(0x0)
16269 #define IO_BANK0_PROC1_INTF3_GPIO27_LEVEL_LOW_BITS   _u(0x00001000)
16270 #define IO_BANK0_PROC1_INTF3_GPIO27_LEVEL_LOW_MSB    _u(12)
16271 #define IO_BANK0_PROC1_INTF3_GPIO27_LEVEL_LOW_LSB    _u(12)
16272 #define IO_BANK0_PROC1_INTF3_GPIO27_LEVEL_LOW_ACCESS "RW"
16273 // -----------------------------------------------------------------------------
16274 // Field       : IO_BANK0_PROC1_INTF3_GPIO26_EDGE_HIGH
16275 #define IO_BANK0_PROC1_INTF3_GPIO26_EDGE_HIGH_RESET  _u(0x0)
16276 #define IO_BANK0_PROC1_INTF3_GPIO26_EDGE_HIGH_BITS   _u(0x00000800)
16277 #define IO_BANK0_PROC1_INTF3_GPIO26_EDGE_HIGH_MSB    _u(11)
16278 #define IO_BANK0_PROC1_INTF3_GPIO26_EDGE_HIGH_LSB    _u(11)
16279 #define IO_BANK0_PROC1_INTF3_GPIO26_EDGE_HIGH_ACCESS "RW"
16280 // -----------------------------------------------------------------------------
16281 // Field       : IO_BANK0_PROC1_INTF3_GPIO26_EDGE_LOW
16282 #define IO_BANK0_PROC1_INTF3_GPIO26_EDGE_LOW_RESET  _u(0x0)
16283 #define IO_BANK0_PROC1_INTF3_GPIO26_EDGE_LOW_BITS   _u(0x00000400)
16284 #define IO_BANK0_PROC1_INTF3_GPIO26_EDGE_LOW_MSB    _u(10)
16285 #define IO_BANK0_PROC1_INTF3_GPIO26_EDGE_LOW_LSB    _u(10)
16286 #define IO_BANK0_PROC1_INTF3_GPIO26_EDGE_LOW_ACCESS "RW"
16287 // -----------------------------------------------------------------------------
16288 // Field       : IO_BANK0_PROC1_INTF3_GPIO26_LEVEL_HIGH
16289 #define IO_BANK0_PROC1_INTF3_GPIO26_LEVEL_HIGH_RESET  _u(0x0)
16290 #define IO_BANK0_PROC1_INTF3_GPIO26_LEVEL_HIGH_BITS   _u(0x00000200)
16291 #define IO_BANK0_PROC1_INTF3_GPIO26_LEVEL_HIGH_MSB    _u(9)
16292 #define IO_BANK0_PROC1_INTF3_GPIO26_LEVEL_HIGH_LSB    _u(9)
16293 #define IO_BANK0_PROC1_INTF3_GPIO26_LEVEL_HIGH_ACCESS "RW"
16294 // -----------------------------------------------------------------------------
16295 // Field       : IO_BANK0_PROC1_INTF3_GPIO26_LEVEL_LOW
16296 #define IO_BANK0_PROC1_INTF3_GPIO26_LEVEL_LOW_RESET  _u(0x0)
16297 #define IO_BANK0_PROC1_INTF3_GPIO26_LEVEL_LOW_BITS   _u(0x00000100)
16298 #define IO_BANK0_PROC1_INTF3_GPIO26_LEVEL_LOW_MSB    _u(8)
16299 #define IO_BANK0_PROC1_INTF3_GPIO26_LEVEL_LOW_LSB    _u(8)
16300 #define IO_BANK0_PROC1_INTF3_GPIO26_LEVEL_LOW_ACCESS "RW"
16301 // -----------------------------------------------------------------------------
16302 // Field       : IO_BANK0_PROC1_INTF3_GPIO25_EDGE_HIGH
16303 #define IO_BANK0_PROC1_INTF3_GPIO25_EDGE_HIGH_RESET  _u(0x0)
16304 #define IO_BANK0_PROC1_INTF3_GPIO25_EDGE_HIGH_BITS   _u(0x00000080)
16305 #define IO_BANK0_PROC1_INTF3_GPIO25_EDGE_HIGH_MSB    _u(7)
16306 #define IO_BANK0_PROC1_INTF3_GPIO25_EDGE_HIGH_LSB    _u(7)
16307 #define IO_BANK0_PROC1_INTF3_GPIO25_EDGE_HIGH_ACCESS "RW"
16308 // -----------------------------------------------------------------------------
16309 // Field       : IO_BANK0_PROC1_INTF3_GPIO25_EDGE_LOW
16310 #define IO_BANK0_PROC1_INTF3_GPIO25_EDGE_LOW_RESET  _u(0x0)
16311 #define IO_BANK0_PROC1_INTF3_GPIO25_EDGE_LOW_BITS   _u(0x00000040)
16312 #define IO_BANK0_PROC1_INTF3_GPIO25_EDGE_LOW_MSB    _u(6)
16313 #define IO_BANK0_PROC1_INTF3_GPIO25_EDGE_LOW_LSB    _u(6)
16314 #define IO_BANK0_PROC1_INTF3_GPIO25_EDGE_LOW_ACCESS "RW"
16315 // -----------------------------------------------------------------------------
16316 // Field       : IO_BANK0_PROC1_INTF3_GPIO25_LEVEL_HIGH
16317 #define IO_BANK0_PROC1_INTF3_GPIO25_LEVEL_HIGH_RESET  _u(0x0)
16318 #define IO_BANK0_PROC1_INTF3_GPIO25_LEVEL_HIGH_BITS   _u(0x00000020)
16319 #define IO_BANK0_PROC1_INTF3_GPIO25_LEVEL_HIGH_MSB    _u(5)
16320 #define IO_BANK0_PROC1_INTF3_GPIO25_LEVEL_HIGH_LSB    _u(5)
16321 #define IO_BANK0_PROC1_INTF3_GPIO25_LEVEL_HIGH_ACCESS "RW"
16322 // -----------------------------------------------------------------------------
16323 // Field       : IO_BANK0_PROC1_INTF3_GPIO25_LEVEL_LOW
16324 #define IO_BANK0_PROC1_INTF3_GPIO25_LEVEL_LOW_RESET  _u(0x0)
16325 #define IO_BANK0_PROC1_INTF3_GPIO25_LEVEL_LOW_BITS   _u(0x00000010)
16326 #define IO_BANK0_PROC1_INTF3_GPIO25_LEVEL_LOW_MSB    _u(4)
16327 #define IO_BANK0_PROC1_INTF3_GPIO25_LEVEL_LOW_LSB    _u(4)
16328 #define IO_BANK0_PROC1_INTF3_GPIO25_LEVEL_LOW_ACCESS "RW"
16329 // -----------------------------------------------------------------------------
16330 // Field       : IO_BANK0_PROC1_INTF3_GPIO24_EDGE_HIGH
16331 #define IO_BANK0_PROC1_INTF3_GPIO24_EDGE_HIGH_RESET  _u(0x0)
16332 #define IO_BANK0_PROC1_INTF3_GPIO24_EDGE_HIGH_BITS   _u(0x00000008)
16333 #define IO_BANK0_PROC1_INTF3_GPIO24_EDGE_HIGH_MSB    _u(3)
16334 #define IO_BANK0_PROC1_INTF3_GPIO24_EDGE_HIGH_LSB    _u(3)
16335 #define IO_BANK0_PROC1_INTF3_GPIO24_EDGE_HIGH_ACCESS "RW"
16336 // -----------------------------------------------------------------------------
16337 // Field       : IO_BANK0_PROC1_INTF3_GPIO24_EDGE_LOW
16338 #define IO_BANK0_PROC1_INTF3_GPIO24_EDGE_LOW_RESET  _u(0x0)
16339 #define IO_BANK0_PROC1_INTF3_GPIO24_EDGE_LOW_BITS   _u(0x00000004)
16340 #define IO_BANK0_PROC1_INTF3_GPIO24_EDGE_LOW_MSB    _u(2)
16341 #define IO_BANK0_PROC1_INTF3_GPIO24_EDGE_LOW_LSB    _u(2)
16342 #define IO_BANK0_PROC1_INTF3_GPIO24_EDGE_LOW_ACCESS "RW"
16343 // -----------------------------------------------------------------------------
16344 // Field       : IO_BANK0_PROC1_INTF3_GPIO24_LEVEL_HIGH
16345 #define IO_BANK0_PROC1_INTF3_GPIO24_LEVEL_HIGH_RESET  _u(0x0)
16346 #define IO_BANK0_PROC1_INTF3_GPIO24_LEVEL_HIGH_BITS   _u(0x00000002)
16347 #define IO_BANK0_PROC1_INTF3_GPIO24_LEVEL_HIGH_MSB    _u(1)
16348 #define IO_BANK0_PROC1_INTF3_GPIO24_LEVEL_HIGH_LSB    _u(1)
16349 #define IO_BANK0_PROC1_INTF3_GPIO24_LEVEL_HIGH_ACCESS "RW"
16350 // -----------------------------------------------------------------------------
16351 // Field       : IO_BANK0_PROC1_INTF3_GPIO24_LEVEL_LOW
16352 #define IO_BANK0_PROC1_INTF3_GPIO24_LEVEL_LOW_RESET  _u(0x0)
16353 #define IO_BANK0_PROC1_INTF3_GPIO24_LEVEL_LOW_BITS   _u(0x00000001)
16354 #define IO_BANK0_PROC1_INTF3_GPIO24_LEVEL_LOW_MSB    _u(0)
16355 #define IO_BANK0_PROC1_INTF3_GPIO24_LEVEL_LOW_LSB    _u(0)
16356 #define IO_BANK0_PROC1_INTF3_GPIO24_LEVEL_LOW_ACCESS "RW"
16357 // =============================================================================
16358 // Register    : IO_BANK0_PROC1_INTF4
16359 // Description : Interrupt Force for proc1
16360 #define IO_BANK0_PROC1_INTF4_OFFSET _u(0x000002b8)
16361 #define IO_BANK0_PROC1_INTF4_BITS   _u(0xffffffff)
16362 #define IO_BANK0_PROC1_INTF4_RESET  _u(0x00000000)
16363 // -----------------------------------------------------------------------------
16364 // Field       : IO_BANK0_PROC1_INTF4_GPIO39_EDGE_HIGH
16365 #define IO_BANK0_PROC1_INTF4_GPIO39_EDGE_HIGH_RESET  _u(0x0)
16366 #define IO_BANK0_PROC1_INTF4_GPIO39_EDGE_HIGH_BITS   _u(0x80000000)
16367 #define IO_BANK0_PROC1_INTF4_GPIO39_EDGE_HIGH_MSB    _u(31)
16368 #define IO_BANK0_PROC1_INTF4_GPIO39_EDGE_HIGH_LSB    _u(31)
16369 #define IO_BANK0_PROC1_INTF4_GPIO39_EDGE_HIGH_ACCESS "RW"
16370 // -----------------------------------------------------------------------------
16371 // Field       : IO_BANK0_PROC1_INTF4_GPIO39_EDGE_LOW
16372 #define IO_BANK0_PROC1_INTF4_GPIO39_EDGE_LOW_RESET  _u(0x0)
16373 #define IO_BANK0_PROC1_INTF4_GPIO39_EDGE_LOW_BITS   _u(0x40000000)
16374 #define IO_BANK0_PROC1_INTF4_GPIO39_EDGE_LOW_MSB    _u(30)
16375 #define IO_BANK0_PROC1_INTF4_GPIO39_EDGE_LOW_LSB    _u(30)
16376 #define IO_BANK0_PROC1_INTF4_GPIO39_EDGE_LOW_ACCESS "RW"
16377 // -----------------------------------------------------------------------------
16378 // Field       : IO_BANK0_PROC1_INTF4_GPIO39_LEVEL_HIGH
16379 #define IO_BANK0_PROC1_INTF4_GPIO39_LEVEL_HIGH_RESET  _u(0x0)
16380 #define IO_BANK0_PROC1_INTF4_GPIO39_LEVEL_HIGH_BITS   _u(0x20000000)
16381 #define IO_BANK0_PROC1_INTF4_GPIO39_LEVEL_HIGH_MSB    _u(29)
16382 #define IO_BANK0_PROC1_INTF4_GPIO39_LEVEL_HIGH_LSB    _u(29)
16383 #define IO_BANK0_PROC1_INTF4_GPIO39_LEVEL_HIGH_ACCESS "RW"
16384 // -----------------------------------------------------------------------------
16385 // Field       : IO_BANK0_PROC1_INTF4_GPIO39_LEVEL_LOW
16386 #define IO_BANK0_PROC1_INTF4_GPIO39_LEVEL_LOW_RESET  _u(0x0)
16387 #define IO_BANK0_PROC1_INTF4_GPIO39_LEVEL_LOW_BITS   _u(0x10000000)
16388 #define IO_BANK0_PROC1_INTF4_GPIO39_LEVEL_LOW_MSB    _u(28)
16389 #define IO_BANK0_PROC1_INTF4_GPIO39_LEVEL_LOW_LSB    _u(28)
16390 #define IO_BANK0_PROC1_INTF4_GPIO39_LEVEL_LOW_ACCESS "RW"
16391 // -----------------------------------------------------------------------------
16392 // Field       : IO_BANK0_PROC1_INTF4_GPIO38_EDGE_HIGH
16393 #define IO_BANK0_PROC1_INTF4_GPIO38_EDGE_HIGH_RESET  _u(0x0)
16394 #define IO_BANK0_PROC1_INTF4_GPIO38_EDGE_HIGH_BITS   _u(0x08000000)
16395 #define IO_BANK0_PROC1_INTF4_GPIO38_EDGE_HIGH_MSB    _u(27)
16396 #define IO_BANK0_PROC1_INTF4_GPIO38_EDGE_HIGH_LSB    _u(27)
16397 #define IO_BANK0_PROC1_INTF4_GPIO38_EDGE_HIGH_ACCESS "RW"
16398 // -----------------------------------------------------------------------------
16399 // Field       : IO_BANK0_PROC1_INTF4_GPIO38_EDGE_LOW
16400 #define IO_BANK0_PROC1_INTF4_GPIO38_EDGE_LOW_RESET  _u(0x0)
16401 #define IO_BANK0_PROC1_INTF4_GPIO38_EDGE_LOW_BITS   _u(0x04000000)
16402 #define IO_BANK0_PROC1_INTF4_GPIO38_EDGE_LOW_MSB    _u(26)
16403 #define IO_BANK0_PROC1_INTF4_GPIO38_EDGE_LOW_LSB    _u(26)
16404 #define IO_BANK0_PROC1_INTF4_GPIO38_EDGE_LOW_ACCESS "RW"
16405 // -----------------------------------------------------------------------------
16406 // Field       : IO_BANK0_PROC1_INTF4_GPIO38_LEVEL_HIGH
16407 #define IO_BANK0_PROC1_INTF4_GPIO38_LEVEL_HIGH_RESET  _u(0x0)
16408 #define IO_BANK0_PROC1_INTF4_GPIO38_LEVEL_HIGH_BITS   _u(0x02000000)
16409 #define IO_BANK0_PROC1_INTF4_GPIO38_LEVEL_HIGH_MSB    _u(25)
16410 #define IO_BANK0_PROC1_INTF4_GPIO38_LEVEL_HIGH_LSB    _u(25)
16411 #define IO_BANK0_PROC1_INTF4_GPIO38_LEVEL_HIGH_ACCESS "RW"
16412 // -----------------------------------------------------------------------------
16413 // Field       : IO_BANK0_PROC1_INTF4_GPIO38_LEVEL_LOW
16414 #define IO_BANK0_PROC1_INTF4_GPIO38_LEVEL_LOW_RESET  _u(0x0)
16415 #define IO_BANK0_PROC1_INTF4_GPIO38_LEVEL_LOW_BITS   _u(0x01000000)
16416 #define IO_BANK0_PROC1_INTF4_GPIO38_LEVEL_LOW_MSB    _u(24)
16417 #define IO_BANK0_PROC1_INTF4_GPIO38_LEVEL_LOW_LSB    _u(24)
16418 #define IO_BANK0_PROC1_INTF4_GPIO38_LEVEL_LOW_ACCESS "RW"
16419 // -----------------------------------------------------------------------------
16420 // Field       : IO_BANK0_PROC1_INTF4_GPIO37_EDGE_HIGH
16421 #define IO_BANK0_PROC1_INTF4_GPIO37_EDGE_HIGH_RESET  _u(0x0)
16422 #define IO_BANK0_PROC1_INTF4_GPIO37_EDGE_HIGH_BITS   _u(0x00800000)
16423 #define IO_BANK0_PROC1_INTF4_GPIO37_EDGE_HIGH_MSB    _u(23)
16424 #define IO_BANK0_PROC1_INTF4_GPIO37_EDGE_HIGH_LSB    _u(23)
16425 #define IO_BANK0_PROC1_INTF4_GPIO37_EDGE_HIGH_ACCESS "RW"
16426 // -----------------------------------------------------------------------------
16427 // Field       : IO_BANK0_PROC1_INTF4_GPIO37_EDGE_LOW
16428 #define IO_BANK0_PROC1_INTF4_GPIO37_EDGE_LOW_RESET  _u(0x0)
16429 #define IO_BANK0_PROC1_INTF4_GPIO37_EDGE_LOW_BITS   _u(0x00400000)
16430 #define IO_BANK0_PROC1_INTF4_GPIO37_EDGE_LOW_MSB    _u(22)
16431 #define IO_BANK0_PROC1_INTF4_GPIO37_EDGE_LOW_LSB    _u(22)
16432 #define IO_BANK0_PROC1_INTF4_GPIO37_EDGE_LOW_ACCESS "RW"
16433 // -----------------------------------------------------------------------------
16434 // Field       : IO_BANK0_PROC1_INTF4_GPIO37_LEVEL_HIGH
16435 #define IO_BANK0_PROC1_INTF4_GPIO37_LEVEL_HIGH_RESET  _u(0x0)
16436 #define IO_BANK0_PROC1_INTF4_GPIO37_LEVEL_HIGH_BITS   _u(0x00200000)
16437 #define IO_BANK0_PROC1_INTF4_GPIO37_LEVEL_HIGH_MSB    _u(21)
16438 #define IO_BANK0_PROC1_INTF4_GPIO37_LEVEL_HIGH_LSB    _u(21)
16439 #define IO_BANK0_PROC1_INTF4_GPIO37_LEVEL_HIGH_ACCESS "RW"
16440 // -----------------------------------------------------------------------------
16441 // Field       : IO_BANK0_PROC1_INTF4_GPIO37_LEVEL_LOW
16442 #define IO_BANK0_PROC1_INTF4_GPIO37_LEVEL_LOW_RESET  _u(0x0)
16443 #define IO_BANK0_PROC1_INTF4_GPIO37_LEVEL_LOW_BITS   _u(0x00100000)
16444 #define IO_BANK0_PROC1_INTF4_GPIO37_LEVEL_LOW_MSB    _u(20)
16445 #define IO_BANK0_PROC1_INTF4_GPIO37_LEVEL_LOW_LSB    _u(20)
16446 #define IO_BANK0_PROC1_INTF4_GPIO37_LEVEL_LOW_ACCESS "RW"
16447 // -----------------------------------------------------------------------------
16448 // Field       : IO_BANK0_PROC1_INTF4_GPIO36_EDGE_HIGH
16449 #define IO_BANK0_PROC1_INTF4_GPIO36_EDGE_HIGH_RESET  _u(0x0)
16450 #define IO_BANK0_PROC1_INTF4_GPIO36_EDGE_HIGH_BITS   _u(0x00080000)
16451 #define IO_BANK0_PROC1_INTF4_GPIO36_EDGE_HIGH_MSB    _u(19)
16452 #define IO_BANK0_PROC1_INTF4_GPIO36_EDGE_HIGH_LSB    _u(19)
16453 #define IO_BANK0_PROC1_INTF4_GPIO36_EDGE_HIGH_ACCESS "RW"
16454 // -----------------------------------------------------------------------------
16455 // Field       : IO_BANK0_PROC1_INTF4_GPIO36_EDGE_LOW
16456 #define IO_BANK0_PROC1_INTF4_GPIO36_EDGE_LOW_RESET  _u(0x0)
16457 #define IO_BANK0_PROC1_INTF4_GPIO36_EDGE_LOW_BITS   _u(0x00040000)
16458 #define IO_BANK0_PROC1_INTF4_GPIO36_EDGE_LOW_MSB    _u(18)
16459 #define IO_BANK0_PROC1_INTF4_GPIO36_EDGE_LOW_LSB    _u(18)
16460 #define IO_BANK0_PROC1_INTF4_GPIO36_EDGE_LOW_ACCESS "RW"
16461 // -----------------------------------------------------------------------------
16462 // Field       : IO_BANK0_PROC1_INTF4_GPIO36_LEVEL_HIGH
16463 #define IO_BANK0_PROC1_INTF4_GPIO36_LEVEL_HIGH_RESET  _u(0x0)
16464 #define IO_BANK0_PROC1_INTF4_GPIO36_LEVEL_HIGH_BITS   _u(0x00020000)
16465 #define IO_BANK0_PROC1_INTF4_GPIO36_LEVEL_HIGH_MSB    _u(17)
16466 #define IO_BANK0_PROC1_INTF4_GPIO36_LEVEL_HIGH_LSB    _u(17)
16467 #define IO_BANK0_PROC1_INTF4_GPIO36_LEVEL_HIGH_ACCESS "RW"
16468 // -----------------------------------------------------------------------------
16469 // Field       : IO_BANK0_PROC1_INTF4_GPIO36_LEVEL_LOW
16470 #define IO_BANK0_PROC1_INTF4_GPIO36_LEVEL_LOW_RESET  _u(0x0)
16471 #define IO_BANK0_PROC1_INTF4_GPIO36_LEVEL_LOW_BITS   _u(0x00010000)
16472 #define IO_BANK0_PROC1_INTF4_GPIO36_LEVEL_LOW_MSB    _u(16)
16473 #define IO_BANK0_PROC1_INTF4_GPIO36_LEVEL_LOW_LSB    _u(16)
16474 #define IO_BANK0_PROC1_INTF4_GPIO36_LEVEL_LOW_ACCESS "RW"
16475 // -----------------------------------------------------------------------------
16476 // Field       : IO_BANK0_PROC1_INTF4_GPIO35_EDGE_HIGH
16477 #define IO_BANK0_PROC1_INTF4_GPIO35_EDGE_HIGH_RESET  _u(0x0)
16478 #define IO_BANK0_PROC1_INTF4_GPIO35_EDGE_HIGH_BITS   _u(0x00008000)
16479 #define IO_BANK0_PROC1_INTF4_GPIO35_EDGE_HIGH_MSB    _u(15)
16480 #define IO_BANK0_PROC1_INTF4_GPIO35_EDGE_HIGH_LSB    _u(15)
16481 #define IO_BANK0_PROC1_INTF4_GPIO35_EDGE_HIGH_ACCESS "RW"
16482 // -----------------------------------------------------------------------------
16483 // Field       : IO_BANK0_PROC1_INTF4_GPIO35_EDGE_LOW
16484 #define IO_BANK0_PROC1_INTF4_GPIO35_EDGE_LOW_RESET  _u(0x0)
16485 #define IO_BANK0_PROC1_INTF4_GPIO35_EDGE_LOW_BITS   _u(0x00004000)
16486 #define IO_BANK0_PROC1_INTF4_GPIO35_EDGE_LOW_MSB    _u(14)
16487 #define IO_BANK0_PROC1_INTF4_GPIO35_EDGE_LOW_LSB    _u(14)
16488 #define IO_BANK0_PROC1_INTF4_GPIO35_EDGE_LOW_ACCESS "RW"
16489 // -----------------------------------------------------------------------------
16490 // Field       : IO_BANK0_PROC1_INTF4_GPIO35_LEVEL_HIGH
16491 #define IO_BANK0_PROC1_INTF4_GPIO35_LEVEL_HIGH_RESET  _u(0x0)
16492 #define IO_BANK0_PROC1_INTF4_GPIO35_LEVEL_HIGH_BITS   _u(0x00002000)
16493 #define IO_BANK0_PROC1_INTF4_GPIO35_LEVEL_HIGH_MSB    _u(13)
16494 #define IO_BANK0_PROC1_INTF4_GPIO35_LEVEL_HIGH_LSB    _u(13)
16495 #define IO_BANK0_PROC1_INTF4_GPIO35_LEVEL_HIGH_ACCESS "RW"
16496 // -----------------------------------------------------------------------------
16497 // Field       : IO_BANK0_PROC1_INTF4_GPIO35_LEVEL_LOW
16498 #define IO_BANK0_PROC1_INTF4_GPIO35_LEVEL_LOW_RESET  _u(0x0)
16499 #define IO_BANK0_PROC1_INTF4_GPIO35_LEVEL_LOW_BITS   _u(0x00001000)
16500 #define IO_BANK0_PROC1_INTF4_GPIO35_LEVEL_LOW_MSB    _u(12)
16501 #define IO_BANK0_PROC1_INTF4_GPIO35_LEVEL_LOW_LSB    _u(12)
16502 #define IO_BANK0_PROC1_INTF4_GPIO35_LEVEL_LOW_ACCESS "RW"
16503 // -----------------------------------------------------------------------------
16504 // Field       : IO_BANK0_PROC1_INTF4_GPIO34_EDGE_HIGH
16505 #define IO_BANK0_PROC1_INTF4_GPIO34_EDGE_HIGH_RESET  _u(0x0)
16506 #define IO_BANK0_PROC1_INTF4_GPIO34_EDGE_HIGH_BITS   _u(0x00000800)
16507 #define IO_BANK0_PROC1_INTF4_GPIO34_EDGE_HIGH_MSB    _u(11)
16508 #define IO_BANK0_PROC1_INTF4_GPIO34_EDGE_HIGH_LSB    _u(11)
16509 #define IO_BANK0_PROC1_INTF4_GPIO34_EDGE_HIGH_ACCESS "RW"
16510 // -----------------------------------------------------------------------------
16511 // Field       : IO_BANK0_PROC1_INTF4_GPIO34_EDGE_LOW
16512 #define IO_BANK0_PROC1_INTF4_GPIO34_EDGE_LOW_RESET  _u(0x0)
16513 #define IO_BANK0_PROC1_INTF4_GPIO34_EDGE_LOW_BITS   _u(0x00000400)
16514 #define IO_BANK0_PROC1_INTF4_GPIO34_EDGE_LOW_MSB    _u(10)
16515 #define IO_BANK0_PROC1_INTF4_GPIO34_EDGE_LOW_LSB    _u(10)
16516 #define IO_BANK0_PROC1_INTF4_GPIO34_EDGE_LOW_ACCESS "RW"
16517 // -----------------------------------------------------------------------------
16518 // Field       : IO_BANK0_PROC1_INTF4_GPIO34_LEVEL_HIGH
16519 #define IO_BANK0_PROC1_INTF4_GPIO34_LEVEL_HIGH_RESET  _u(0x0)
16520 #define IO_BANK0_PROC1_INTF4_GPIO34_LEVEL_HIGH_BITS   _u(0x00000200)
16521 #define IO_BANK0_PROC1_INTF4_GPIO34_LEVEL_HIGH_MSB    _u(9)
16522 #define IO_BANK0_PROC1_INTF4_GPIO34_LEVEL_HIGH_LSB    _u(9)
16523 #define IO_BANK0_PROC1_INTF4_GPIO34_LEVEL_HIGH_ACCESS "RW"
16524 // -----------------------------------------------------------------------------
16525 // Field       : IO_BANK0_PROC1_INTF4_GPIO34_LEVEL_LOW
16526 #define IO_BANK0_PROC1_INTF4_GPIO34_LEVEL_LOW_RESET  _u(0x0)
16527 #define IO_BANK0_PROC1_INTF4_GPIO34_LEVEL_LOW_BITS   _u(0x00000100)
16528 #define IO_BANK0_PROC1_INTF4_GPIO34_LEVEL_LOW_MSB    _u(8)
16529 #define IO_BANK0_PROC1_INTF4_GPIO34_LEVEL_LOW_LSB    _u(8)
16530 #define IO_BANK0_PROC1_INTF4_GPIO34_LEVEL_LOW_ACCESS "RW"
16531 // -----------------------------------------------------------------------------
16532 // Field       : IO_BANK0_PROC1_INTF4_GPIO33_EDGE_HIGH
16533 #define IO_BANK0_PROC1_INTF4_GPIO33_EDGE_HIGH_RESET  _u(0x0)
16534 #define IO_BANK0_PROC1_INTF4_GPIO33_EDGE_HIGH_BITS   _u(0x00000080)
16535 #define IO_BANK0_PROC1_INTF4_GPIO33_EDGE_HIGH_MSB    _u(7)
16536 #define IO_BANK0_PROC1_INTF4_GPIO33_EDGE_HIGH_LSB    _u(7)
16537 #define IO_BANK0_PROC1_INTF4_GPIO33_EDGE_HIGH_ACCESS "RW"
16538 // -----------------------------------------------------------------------------
16539 // Field       : IO_BANK0_PROC1_INTF4_GPIO33_EDGE_LOW
16540 #define IO_BANK0_PROC1_INTF4_GPIO33_EDGE_LOW_RESET  _u(0x0)
16541 #define IO_BANK0_PROC1_INTF4_GPIO33_EDGE_LOW_BITS   _u(0x00000040)
16542 #define IO_BANK0_PROC1_INTF4_GPIO33_EDGE_LOW_MSB    _u(6)
16543 #define IO_BANK0_PROC1_INTF4_GPIO33_EDGE_LOW_LSB    _u(6)
16544 #define IO_BANK0_PROC1_INTF4_GPIO33_EDGE_LOW_ACCESS "RW"
16545 // -----------------------------------------------------------------------------
16546 // Field       : IO_BANK0_PROC1_INTF4_GPIO33_LEVEL_HIGH
16547 #define IO_BANK0_PROC1_INTF4_GPIO33_LEVEL_HIGH_RESET  _u(0x0)
16548 #define IO_BANK0_PROC1_INTF4_GPIO33_LEVEL_HIGH_BITS   _u(0x00000020)
16549 #define IO_BANK0_PROC1_INTF4_GPIO33_LEVEL_HIGH_MSB    _u(5)
16550 #define IO_BANK0_PROC1_INTF4_GPIO33_LEVEL_HIGH_LSB    _u(5)
16551 #define IO_BANK0_PROC1_INTF4_GPIO33_LEVEL_HIGH_ACCESS "RW"
16552 // -----------------------------------------------------------------------------
16553 // Field       : IO_BANK0_PROC1_INTF4_GPIO33_LEVEL_LOW
16554 #define IO_BANK0_PROC1_INTF4_GPIO33_LEVEL_LOW_RESET  _u(0x0)
16555 #define IO_BANK0_PROC1_INTF4_GPIO33_LEVEL_LOW_BITS   _u(0x00000010)
16556 #define IO_BANK0_PROC1_INTF4_GPIO33_LEVEL_LOW_MSB    _u(4)
16557 #define IO_BANK0_PROC1_INTF4_GPIO33_LEVEL_LOW_LSB    _u(4)
16558 #define IO_BANK0_PROC1_INTF4_GPIO33_LEVEL_LOW_ACCESS "RW"
16559 // -----------------------------------------------------------------------------
16560 // Field       : IO_BANK0_PROC1_INTF4_GPIO32_EDGE_HIGH
16561 #define IO_BANK0_PROC1_INTF4_GPIO32_EDGE_HIGH_RESET  _u(0x0)
16562 #define IO_BANK0_PROC1_INTF4_GPIO32_EDGE_HIGH_BITS   _u(0x00000008)
16563 #define IO_BANK0_PROC1_INTF4_GPIO32_EDGE_HIGH_MSB    _u(3)
16564 #define IO_BANK0_PROC1_INTF4_GPIO32_EDGE_HIGH_LSB    _u(3)
16565 #define IO_BANK0_PROC1_INTF4_GPIO32_EDGE_HIGH_ACCESS "RW"
16566 // -----------------------------------------------------------------------------
16567 // Field       : IO_BANK0_PROC1_INTF4_GPIO32_EDGE_LOW
16568 #define IO_BANK0_PROC1_INTF4_GPIO32_EDGE_LOW_RESET  _u(0x0)
16569 #define IO_BANK0_PROC1_INTF4_GPIO32_EDGE_LOW_BITS   _u(0x00000004)
16570 #define IO_BANK0_PROC1_INTF4_GPIO32_EDGE_LOW_MSB    _u(2)
16571 #define IO_BANK0_PROC1_INTF4_GPIO32_EDGE_LOW_LSB    _u(2)
16572 #define IO_BANK0_PROC1_INTF4_GPIO32_EDGE_LOW_ACCESS "RW"
16573 // -----------------------------------------------------------------------------
16574 // Field       : IO_BANK0_PROC1_INTF4_GPIO32_LEVEL_HIGH
16575 #define IO_BANK0_PROC1_INTF4_GPIO32_LEVEL_HIGH_RESET  _u(0x0)
16576 #define IO_BANK0_PROC1_INTF4_GPIO32_LEVEL_HIGH_BITS   _u(0x00000002)
16577 #define IO_BANK0_PROC1_INTF4_GPIO32_LEVEL_HIGH_MSB    _u(1)
16578 #define IO_BANK0_PROC1_INTF4_GPIO32_LEVEL_HIGH_LSB    _u(1)
16579 #define IO_BANK0_PROC1_INTF4_GPIO32_LEVEL_HIGH_ACCESS "RW"
16580 // -----------------------------------------------------------------------------
16581 // Field       : IO_BANK0_PROC1_INTF4_GPIO32_LEVEL_LOW
16582 #define IO_BANK0_PROC1_INTF4_GPIO32_LEVEL_LOW_RESET  _u(0x0)
16583 #define IO_BANK0_PROC1_INTF4_GPIO32_LEVEL_LOW_BITS   _u(0x00000001)
16584 #define IO_BANK0_PROC1_INTF4_GPIO32_LEVEL_LOW_MSB    _u(0)
16585 #define IO_BANK0_PROC1_INTF4_GPIO32_LEVEL_LOW_LSB    _u(0)
16586 #define IO_BANK0_PROC1_INTF4_GPIO32_LEVEL_LOW_ACCESS "RW"
16587 // =============================================================================
16588 // Register    : IO_BANK0_PROC1_INTF5
16589 // Description : Interrupt Force for proc1
16590 #define IO_BANK0_PROC1_INTF5_OFFSET _u(0x000002bc)
16591 #define IO_BANK0_PROC1_INTF5_BITS   _u(0xffffffff)
16592 #define IO_BANK0_PROC1_INTF5_RESET  _u(0x00000000)
16593 // -----------------------------------------------------------------------------
16594 // Field       : IO_BANK0_PROC1_INTF5_GPIO47_EDGE_HIGH
16595 #define IO_BANK0_PROC1_INTF5_GPIO47_EDGE_HIGH_RESET  _u(0x0)
16596 #define IO_BANK0_PROC1_INTF5_GPIO47_EDGE_HIGH_BITS   _u(0x80000000)
16597 #define IO_BANK0_PROC1_INTF5_GPIO47_EDGE_HIGH_MSB    _u(31)
16598 #define IO_BANK0_PROC1_INTF5_GPIO47_EDGE_HIGH_LSB    _u(31)
16599 #define IO_BANK0_PROC1_INTF5_GPIO47_EDGE_HIGH_ACCESS "RW"
16600 // -----------------------------------------------------------------------------
16601 // Field       : IO_BANK0_PROC1_INTF5_GPIO47_EDGE_LOW
16602 #define IO_BANK0_PROC1_INTF5_GPIO47_EDGE_LOW_RESET  _u(0x0)
16603 #define IO_BANK0_PROC1_INTF5_GPIO47_EDGE_LOW_BITS   _u(0x40000000)
16604 #define IO_BANK0_PROC1_INTF5_GPIO47_EDGE_LOW_MSB    _u(30)
16605 #define IO_BANK0_PROC1_INTF5_GPIO47_EDGE_LOW_LSB    _u(30)
16606 #define IO_BANK0_PROC1_INTF5_GPIO47_EDGE_LOW_ACCESS "RW"
16607 // -----------------------------------------------------------------------------
16608 // Field       : IO_BANK0_PROC1_INTF5_GPIO47_LEVEL_HIGH
16609 #define IO_BANK0_PROC1_INTF5_GPIO47_LEVEL_HIGH_RESET  _u(0x0)
16610 #define IO_BANK0_PROC1_INTF5_GPIO47_LEVEL_HIGH_BITS   _u(0x20000000)
16611 #define IO_BANK0_PROC1_INTF5_GPIO47_LEVEL_HIGH_MSB    _u(29)
16612 #define IO_BANK0_PROC1_INTF5_GPIO47_LEVEL_HIGH_LSB    _u(29)
16613 #define IO_BANK0_PROC1_INTF5_GPIO47_LEVEL_HIGH_ACCESS "RW"
16614 // -----------------------------------------------------------------------------
16615 // Field       : IO_BANK0_PROC1_INTF5_GPIO47_LEVEL_LOW
16616 #define IO_BANK0_PROC1_INTF5_GPIO47_LEVEL_LOW_RESET  _u(0x0)
16617 #define IO_BANK0_PROC1_INTF5_GPIO47_LEVEL_LOW_BITS   _u(0x10000000)
16618 #define IO_BANK0_PROC1_INTF5_GPIO47_LEVEL_LOW_MSB    _u(28)
16619 #define IO_BANK0_PROC1_INTF5_GPIO47_LEVEL_LOW_LSB    _u(28)
16620 #define IO_BANK0_PROC1_INTF5_GPIO47_LEVEL_LOW_ACCESS "RW"
16621 // -----------------------------------------------------------------------------
16622 // Field       : IO_BANK0_PROC1_INTF5_GPIO46_EDGE_HIGH
16623 #define IO_BANK0_PROC1_INTF5_GPIO46_EDGE_HIGH_RESET  _u(0x0)
16624 #define IO_BANK0_PROC1_INTF5_GPIO46_EDGE_HIGH_BITS   _u(0x08000000)
16625 #define IO_BANK0_PROC1_INTF5_GPIO46_EDGE_HIGH_MSB    _u(27)
16626 #define IO_BANK0_PROC1_INTF5_GPIO46_EDGE_HIGH_LSB    _u(27)
16627 #define IO_BANK0_PROC1_INTF5_GPIO46_EDGE_HIGH_ACCESS "RW"
16628 // -----------------------------------------------------------------------------
16629 // Field       : IO_BANK0_PROC1_INTF5_GPIO46_EDGE_LOW
16630 #define IO_BANK0_PROC1_INTF5_GPIO46_EDGE_LOW_RESET  _u(0x0)
16631 #define IO_BANK0_PROC1_INTF5_GPIO46_EDGE_LOW_BITS   _u(0x04000000)
16632 #define IO_BANK0_PROC1_INTF5_GPIO46_EDGE_LOW_MSB    _u(26)
16633 #define IO_BANK0_PROC1_INTF5_GPIO46_EDGE_LOW_LSB    _u(26)
16634 #define IO_BANK0_PROC1_INTF5_GPIO46_EDGE_LOW_ACCESS "RW"
16635 // -----------------------------------------------------------------------------
16636 // Field       : IO_BANK0_PROC1_INTF5_GPIO46_LEVEL_HIGH
16637 #define IO_BANK0_PROC1_INTF5_GPIO46_LEVEL_HIGH_RESET  _u(0x0)
16638 #define IO_BANK0_PROC1_INTF5_GPIO46_LEVEL_HIGH_BITS   _u(0x02000000)
16639 #define IO_BANK0_PROC1_INTF5_GPIO46_LEVEL_HIGH_MSB    _u(25)
16640 #define IO_BANK0_PROC1_INTF5_GPIO46_LEVEL_HIGH_LSB    _u(25)
16641 #define IO_BANK0_PROC1_INTF5_GPIO46_LEVEL_HIGH_ACCESS "RW"
16642 // -----------------------------------------------------------------------------
16643 // Field       : IO_BANK0_PROC1_INTF5_GPIO46_LEVEL_LOW
16644 #define IO_BANK0_PROC1_INTF5_GPIO46_LEVEL_LOW_RESET  _u(0x0)
16645 #define IO_BANK0_PROC1_INTF5_GPIO46_LEVEL_LOW_BITS   _u(0x01000000)
16646 #define IO_BANK0_PROC1_INTF5_GPIO46_LEVEL_LOW_MSB    _u(24)
16647 #define IO_BANK0_PROC1_INTF5_GPIO46_LEVEL_LOW_LSB    _u(24)
16648 #define IO_BANK0_PROC1_INTF5_GPIO46_LEVEL_LOW_ACCESS "RW"
16649 // -----------------------------------------------------------------------------
16650 // Field       : IO_BANK0_PROC1_INTF5_GPIO45_EDGE_HIGH
16651 #define IO_BANK0_PROC1_INTF5_GPIO45_EDGE_HIGH_RESET  _u(0x0)
16652 #define IO_BANK0_PROC1_INTF5_GPIO45_EDGE_HIGH_BITS   _u(0x00800000)
16653 #define IO_BANK0_PROC1_INTF5_GPIO45_EDGE_HIGH_MSB    _u(23)
16654 #define IO_BANK0_PROC1_INTF5_GPIO45_EDGE_HIGH_LSB    _u(23)
16655 #define IO_BANK0_PROC1_INTF5_GPIO45_EDGE_HIGH_ACCESS "RW"
16656 // -----------------------------------------------------------------------------
16657 // Field       : IO_BANK0_PROC1_INTF5_GPIO45_EDGE_LOW
16658 #define IO_BANK0_PROC1_INTF5_GPIO45_EDGE_LOW_RESET  _u(0x0)
16659 #define IO_BANK0_PROC1_INTF5_GPIO45_EDGE_LOW_BITS   _u(0x00400000)
16660 #define IO_BANK0_PROC1_INTF5_GPIO45_EDGE_LOW_MSB    _u(22)
16661 #define IO_BANK0_PROC1_INTF5_GPIO45_EDGE_LOW_LSB    _u(22)
16662 #define IO_BANK0_PROC1_INTF5_GPIO45_EDGE_LOW_ACCESS "RW"
16663 // -----------------------------------------------------------------------------
16664 // Field       : IO_BANK0_PROC1_INTF5_GPIO45_LEVEL_HIGH
16665 #define IO_BANK0_PROC1_INTF5_GPIO45_LEVEL_HIGH_RESET  _u(0x0)
16666 #define IO_BANK0_PROC1_INTF5_GPIO45_LEVEL_HIGH_BITS   _u(0x00200000)
16667 #define IO_BANK0_PROC1_INTF5_GPIO45_LEVEL_HIGH_MSB    _u(21)
16668 #define IO_BANK0_PROC1_INTF5_GPIO45_LEVEL_HIGH_LSB    _u(21)
16669 #define IO_BANK0_PROC1_INTF5_GPIO45_LEVEL_HIGH_ACCESS "RW"
16670 // -----------------------------------------------------------------------------
16671 // Field       : IO_BANK0_PROC1_INTF5_GPIO45_LEVEL_LOW
16672 #define IO_BANK0_PROC1_INTF5_GPIO45_LEVEL_LOW_RESET  _u(0x0)
16673 #define IO_BANK0_PROC1_INTF5_GPIO45_LEVEL_LOW_BITS   _u(0x00100000)
16674 #define IO_BANK0_PROC1_INTF5_GPIO45_LEVEL_LOW_MSB    _u(20)
16675 #define IO_BANK0_PROC1_INTF5_GPIO45_LEVEL_LOW_LSB    _u(20)
16676 #define IO_BANK0_PROC1_INTF5_GPIO45_LEVEL_LOW_ACCESS "RW"
16677 // -----------------------------------------------------------------------------
16678 // Field       : IO_BANK0_PROC1_INTF5_GPIO44_EDGE_HIGH
16679 #define IO_BANK0_PROC1_INTF5_GPIO44_EDGE_HIGH_RESET  _u(0x0)
16680 #define IO_BANK0_PROC1_INTF5_GPIO44_EDGE_HIGH_BITS   _u(0x00080000)
16681 #define IO_BANK0_PROC1_INTF5_GPIO44_EDGE_HIGH_MSB    _u(19)
16682 #define IO_BANK0_PROC1_INTF5_GPIO44_EDGE_HIGH_LSB    _u(19)
16683 #define IO_BANK0_PROC1_INTF5_GPIO44_EDGE_HIGH_ACCESS "RW"
16684 // -----------------------------------------------------------------------------
16685 // Field       : IO_BANK0_PROC1_INTF5_GPIO44_EDGE_LOW
16686 #define IO_BANK0_PROC1_INTF5_GPIO44_EDGE_LOW_RESET  _u(0x0)
16687 #define IO_BANK0_PROC1_INTF5_GPIO44_EDGE_LOW_BITS   _u(0x00040000)
16688 #define IO_BANK0_PROC1_INTF5_GPIO44_EDGE_LOW_MSB    _u(18)
16689 #define IO_BANK0_PROC1_INTF5_GPIO44_EDGE_LOW_LSB    _u(18)
16690 #define IO_BANK0_PROC1_INTF5_GPIO44_EDGE_LOW_ACCESS "RW"
16691 // -----------------------------------------------------------------------------
16692 // Field       : IO_BANK0_PROC1_INTF5_GPIO44_LEVEL_HIGH
16693 #define IO_BANK0_PROC1_INTF5_GPIO44_LEVEL_HIGH_RESET  _u(0x0)
16694 #define IO_BANK0_PROC1_INTF5_GPIO44_LEVEL_HIGH_BITS   _u(0x00020000)
16695 #define IO_BANK0_PROC1_INTF5_GPIO44_LEVEL_HIGH_MSB    _u(17)
16696 #define IO_BANK0_PROC1_INTF5_GPIO44_LEVEL_HIGH_LSB    _u(17)
16697 #define IO_BANK0_PROC1_INTF5_GPIO44_LEVEL_HIGH_ACCESS "RW"
16698 // -----------------------------------------------------------------------------
16699 // Field       : IO_BANK0_PROC1_INTF5_GPIO44_LEVEL_LOW
16700 #define IO_BANK0_PROC1_INTF5_GPIO44_LEVEL_LOW_RESET  _u(0x0)
16701 #define IO_BANK0_PROC1_INTF5_GPIO44_LEVEL_LOW_BITS   _u(0x00010000)
16702 #define IO_BANK0_PROC1_INTF5_GPIO44_LEVEL_LOW_MSB    _u(16)
16703 #define IO_BANK0_PROC1_INTF5_GPIO44_LEVEL_LOW_LSB    _u(16)
16704 #define IO_BANK0_PROC1_INTF5_GPIO44_LEVEL_LOW_ACCESS "RW"
16705 // -----------------------------------------------------------------------------
16706 // Field       : IO_BANK0_PROC1_INTF5_GPIO43_EDGE_HIGH
16707 #define IO_BANK0_PROC1_INTF5_GPIO43_EDGE_HIGH_RESET  _u(0x0)
16708 #define IO_BANK0_PROC1_INTF5_GPIO43_EDGE_HIGH_BITS   _u(0x00008000)
16709 #define IO_BANK0_PROC1_INTF5_GPIO43_EDGE_HIGH_MSB    _u(15)
16710 #define IO_BANK0_PROC1_INTF5_GPIO43_EDGE_HIGH_LSB    _u(15)
16711 #define IO_BANK0_PROC1_INTF5_GPIO43_EDGE_HIGH_ACCESS "RW"
16712 // -----------------------------------------------------------------------------
16713 // Field       : IO_BANK0_PROC1_INTF5_GPIO43_EDGE_LOW
16714 #define IO_BANK0_PROC1_INTF5_GPIO43_EDGE_LOW_RESET  _u(0x0)
16715 #define IO_BANK0_PROC1_INTF5_GPIO43_EDGE_LOW_BITS   _u(0x00004000)
16716 #define IO_BANK0_PROC1_INTF5_GPIO43_EDGE_LOW_MSB    _u(14)
16717 #define IO_BANK0_PROC1_INTF5_GPIO43_EDGE_LOW_LSB    _u(14)
16718 #define IO_BANK0_PROC1_INTF5_GPIO43_EDGE_LOW_ACCESS "RW"
16719 // -----------------------------------------------------------------------------
16720 // Field       : IO_BANK0_PROC1_INTF5_GPIO43_LEVEL_HIGH
16721 #define IO_BANK0_PROC1_INTF5_GPIO43_LEVEL_HIGH_RESET  _u(0x0)
16722 #define IO_BANK0_PROC1_INTF5_GPIO43_LEVEL_HIGH_BITS   _u(0x00002000)
16723 #define IO_BANK0_PROC1_INTF5_GPIO43_LEVEL_HIGH_MSB    _u(13)
16724 #define IO_BANK0_PROC1_INTF5_GPIO43_LEVEL_HIGH_LSB    _u(13)
16725 #define IO_BANK0_PROC1_INTF5_GPIO43_LEVEL_HIGH_ACCESS "RW"
16726 // -----------------------------------------------------------------------------
16727 // Field       : IO_BANK0_PROC1_INTF5_GPIO43_LEVEL_LOW
16728 #define IO_BANK0_PROC1_INTF5_GPIO43_LEVEL_LOW_RESET  _u(0x0)
16729 #define IO_BANK0_PROC1_INTF5_GPIO43_LEVEL_LOW_BITS   _u(0x00001000)
16730 #define IO_BANK0_PROC1_INTF5_GPIO43_LEVEL_LOW_MSB    _u(12)
16731 #define IO_BANK0_PROC1_INTF5_GPIO43_LEVEL_LOW_LSB    _u(12)
16732 #define IO_BANK0_PROC1_INTF5_GPIO43_LEVEL_LOW_ACCESS "RW"
16733 // -----------------------------------------------------------------------------
16734 // Field       : IO_BANK0_PROC1_INTF5_GPIO42_EDGE_HIGH
16735 #define IO_BANK0_PROC1_INTF5_GPIO42_EDGE_HIGH_RESET  _u(0x0)
16736 #define IO_BANK0_PROC1_INTF5_GPIO42_EDGE_HIGH_BITS   _u(0x00000800)
16737 #define IO_BANK0_PROC1_INTF5_GPIO42_EDGE_HIGH_MSB    _u(11)
16738 #define IO_BANK0_PROC1_INTF5_GPIO42_EDGE_HIGH_LSB    _u(11)
16739 #define IO_BANK0_PROC1_INTF5_GPIO42_EDGE_HIGH_ACCESS "RW"
16740 // -----------------------------------------------------------------------------
16741 // Field       : IO_BANK0_PROC1_INTF5_GPIO42_EDGE_LOW
16742 #define IO_BANK0_PROC1_INTF5_GPIO42_EDGE_LOW_RESET  _u(0x0)
16743 #define IO_BANK0_PROC1_INTF5_GPIO42_EDGE_LOW_BITS   _u(0x00000400)
16744 #define IO_BANK0_PROC1_INTF5_GPIO42_EDGE_LOW_MSB    _u(10)
16745 #define IO_BANK0_PROC1_INTF5_GPIO42_EDGE_LOW_LSB    _u(10)
16746 #define IO_BANK0_PROC1_INTF5_GPIO42_EDGE_LOW_ACCESS "RW"
16747 // -----------------------------------------------------------------------------
16748 // Field       : IO_BANK0_PROC1_INTF5_GPIO42_LEVEL_HIGH
16749 #define IO_BANK0_PROC1_INTF5_GPIO42_LEVEL_HIGH_RESET  _u(0x0)
16750 #define IO_BANK0_PROC1_INTF5_GPIO42_LEVEL_HIGH_BITS   _u(0x00000200)
16751 #define IO_BANK0_PROC1_INTF5_GPIO42_LEVEL_HIGH_MSB    _u(9)
16752 #define IO_BANK0_PROC1_INTF5_GPIO42_LEVEL_HIGH_LSB    _u(9)
16753 #define IO_BANK0_PROC1_INTF5_GPIO42_LEVEL_HIGH_ACCESS "RW"
16754 // -----------------------------------------------------------------------------
16755 // Field       : IO_BANK0_PROC1_INTF5_GPIO42_LEVEL_LOW
16756 #define IO_BANK0_PROC1_INTF5_GPIO42_LEVEL_LOW_RESET  _u(0x0)
16757 #define IO_BANK0_PROC1_INTF5_GPIO42_LEVEL_LOW_BITS   _u(0x00000100)
16758 #define IO_BANK0_PROC1_INTF5_GPIO42_LEVEL_LOW_MSB    _u(8)
16759 #define IO_BANK0_PROC1_INTF5_GPIO42_LEVEL_LOW_LSB    _u(8)
16760 #define IO_BANK0_PROC1_INTF5_GPIO42_LEVEL_LOW_ACCESS "RW"
16761 // -----------------------------------------------------------------------------
16762 // Field       : IO_BANK0_PROC1_INTF5_GPIO41_EDGE_HIGH
16763 #define IO_BANK0_PROC1_INTF5_GPIO41_EDGE_HIGH_RESET  _u(0x0)
16764 #define IO_BANK0_PROC1_INTF5_GPIO41_EDGE_HIGH_BITS   _u(0x00000080)
16765 #define IO_BANK0_PROC1_INTF5_GPIO41_EDGE_HIGH_MSB    _u(7)
16766 #define IO_BANK0_PROC1_INTF5_GPIO41_EDGE_HIGH_LSB    _u(7)
16767 #define IO_BANK0_PROC1_INTF5_GPIO41_EDGE_HIGH_ACCESS "RW"
16768 // -----------------------------------------------------------------------------
16769 // Field       : IO_BANK0_PROC1_INTF5_GPIO41_EDGE_LOW
16770 #define IO_BANK0_PROC1_INTF5_GPIO41_EDGE_LOW_RESET  _u(0x0)
16771 #define IO_BANK0_PROC1_INTF5_GPIO41_EDGE_LOW_BITS   _u(0x00000040)
16772 #define IO_BANK0_PROC1_INTF5_GPIO41_EDGE_LOW_MSB    _u(6)
16773 #define IO_BANK0_PROC1_INTF5_GPIO41_EDGE_LOW_LSB    _u(6)
16774 #define IO_BANK0_PROC1_INTF5_GPIO41_EDGE_LOW_ACCESS "RW"
16775 // -----------------------------------------------------------------------------
16776 // Field       : IO_BANK0_PROC1_INTF5_GPIO41_LEVEL_HIGH
16777 #define IO_BANK0_PROC1_INTF5_GPIO41_LEVEL_HIGH_RESET  _u(0x0)
16778 #define IO_BANK0_PROC1_INTF5_GPIO41_LEVEL_HIGH_BITS   _u(0x00000020)
16779 #define IO_BANK0_PROC1_INTF5_GPIO41_LEVEL_HIGH_MSB    _u(5)
16780 #define IO_BANK0_PROC1_INTF5_GPIO41_LEVEL_HIGH_LSB    _u(5)
16781 #define IO_BANK0_PROC1_INTF5_GPIO41_LEVEL_HIGH_ACCESS "RW"
16782 // -----------------------------------------------------------------------------
16783 // Field       : IO_BANK0_PROC1_INTF5_GPIO41_LEVEL_LOW
16784 #define IO_BANK0_PROC1_INTF5_GPIO41_LEVEL_LOW_RESET  _u(0x0)
16785 #define IO_BANK0_PROC1_INTF5_GPIO41_LEVEL_LOW_BITS   _u(0x00000010)
16786 #define IO_BANK0_PROC1_INTF5_GPIO41_LEVEL_LOW_MSB    _u(4)
16787 #define IO_BANK0_PROC1_INTF5_GPIO41_LEVEL_LOW_LSB    _u(4)
16788 #define IO_BANK0_PROC1_INTF5_GPIO41_LEVEL_LOW_ACCESS "RW"
16789 // -----------------------------------------------------------------------------
16790 // Field       : IO_BANK0_PROC1_INTF5_GPIO40_EDGE_HIGH
16791 #define IO_BANK0_PROC1_INTF5_GPIO40_EDGE_HIGH_RESET  _u(0x0)
16792 #define IO_BANK0_PROC1_INTF5_GPIO40_EDGE_HIGH_BITS   _u(0x00000008)
16793 #define IO_BANK0_PROC1_INTF5_GPIO40_EDGE_HIGH_MSB    _u(3)
16794 #define IO_BANK0_PROC1_INTF5_GPIO40_EDGE_HIGH_LSB    _u(3)
16795 #define IO_BANK0_PROC1_INTF5_GPIO40_EDGE_HIGH_ACCESS "RW"
16796 // -----------------------------------------------------------------------------
16797 // Field       : IO_BANK0_PROC1_INTF5_GPIO40_EDGE_LOW
16798 #define IO_BANK0_PROC1_INTF5_GPIO40_EDGE_LOW_RESET  _u(0x0)
16799 #define IO_BANK0_PROC1_INTF5_GPIO40_EDGE_LOW_BITS   _u(0x00000004)
16800 #define IO_BANK0_PROC1_INTF5_GPIO40_EDGE_LOW_MSB    _u(2)
16801 #define IO_BANK0_PROC1_INTF5_GPIO40_EDGE_LOW_LSB    _u(2)
16802 #define IO_BANK0_PROC1_INTF5_GPIO40_EDGE_LOW_ACCESS "RW"
16803 // -----------------------------------------------------------------------------
16804 // Field       : IO_BANK0_PROC1_INTF5_GPIO40_LEVEL_HIGH
16805 #define IO_BANK0_PROC1_INTF5_GPIO40_LEVEL_HIGH_RESET  _u(0x0)
16806 #define IO_BANK0_PROC1_INTF5_GPIO40_LEVEL_HIGH_BITS   _u(0x00000002)
16807 #define IO_BANK0_PROC1_INTF5_GPIO40_LEVEL_HIGH_MSB    _u(1)
16808 #define IO_BANK0_PROC1_INTF5_GPIO40_LEVEL_HIGH_LSB    _u(1)
16809 #define IO_BANK0_PROC1_INTF5_GPIO40_LEVEL_HIGH_ACCESS "RW"
16810 // -----------------------------------------------------------------------------
16811 // Field       : IO_BANK0_PROC1_INTF5_GPIO40_LEVEL_LOW
16812 #define IO_BANK0_PROC1_INTF5_GPIO40_LEVEL_LOW_RESET  _u(0x0)
16813 #define IO_BANK0_PROC1_INTF5_GPIO40_LEVEL_LOW_BITS   _u(0x00000001)
16814 #define IO_BANK0_PROC1_INTF5_GPIO40_LEVEL_LOW_MSB    _u(0)
16815 #define IO_BANK0_PROC1_INTF5_GPIO40_LEVEL_LOW_LSB    _u(0)
16816 #define IO_BANK0_PROC1_INTF5_GPIO40_LEVEL_LOW_ACCESS "RW"
16817 // =============================================================================
16818 // Register    : IO_BANK0_PROC1_INTS0
16819 // Description : Interrupt status after masking & forcing for proc1
16820 #define IO_BANK0_PROC1_INTS0_OFFSET _u(0x000002c0)
16821 #define IO_BANK0_PROC1_INTS0_BITS   _u(0xffffffff)
16822 #define IO_BANK0_PROC1_INTS0_RESET  _u(0x00000000)
16823 // -----------------------------------------------------------------------------
16824 // Field       : IO_BANK0_PROC1_INTS0_GPIO7_EDGE_HIGH
16825 #define IO_BANK0_PROC1_INTS0_GPIO7_EDGE_HIGH_RESET  _u(0x0)
16826 #define IO_BANK0_PROC1_INTS0_GPIO7_EDGE_HIGH_BITS   _u(0x80000000)
16827 #define IO_BANK0_PROC1_INTS0_GPIO7_EDGE_HIGH_MSB    _u(31)
16828 #define IO_BANK0_PROC1_INTS0_GPIO7_EDGE_HIGH_LSB    _u(31)
16829 #define IO_BANK0_PROC1_INTS0_GPIO7_EDGE_HIGH_ACCESS "RO"
16830 // -----------------------------------------------------------------------------
16831 // Field       : IO_BANK0_PROC1_INTS0_GPIO7_EDGE_LOW
16832 #define IO_BANK0_PROC1_INTS0_GPIO7_EDGE_LOW_RESET  _u(0x0)
16833 #define IO_BANK0_PROC1_INTS0_GPIO7_EDGE_LOW_BITS   _u(0x40000000)
16834 #define IO_BANK0_PROC1_INTS0_GPIO7_EDGE_LOW_MSB    _u(30)
16835 #define IO_BANK0_PROC1_INTS0_GPIO7_EDGE_LOW_LSB    _u(30)
16836 #define IO_BANK0_PROC1_INTS0_GPIO7_EDGE_LOW_ACCESS "RO"
16837 // -----------------------------------------------------------------------------
16838 // Field       : IO_BANK0_PROC1_INTS0_GPIO7_LEVEL_HIGH
16839 #define IO_BANK0_PROC1_INTS0_GPIO7_LEVEL_HIGH_RESET  _u(0x0)
16840 #define IO_BANK0_PROC1_INTS0_GPIO7_LEVEL_HIGH_BITS   _u(0x20000000)
16841 #define IO_BANK0_PROC1_INTS0_GPIO7_LEVEL_HIGH_MSB    _u(29)
16842 #define IO_BANK0_PROC1_INTS0_GPIO7_LEVEL_HIGH_LSB    _u(29)
16843 #define IO_BANK0_PROC1_INTS0_GPIO7_LEVEL_HIGH_ACCESS "RO"
16844 // -----------------------------------------------------------------------------
16845 // Field       : IO_BANK0_PROC1_INTS0_GPIO7_LEVEL_LOW
16846 #define IO_BANK0_PROC1_INTS0_GPIO7_LEVEL_LOW_RESET  _u(0x0)
16847 #define IO_BANK0_PROC1_INTS0_GPIO7_LEVEL_LOW_BITS   _u(0x10000000)
16848 #define IO_BANK0_PROC1_INTS0_GPIO7_LEVEL_LOW_MSB    _u(28)
16849 #define IO_BANK0_PROC1_INTS0_GPIO7_LEVEL_LOW_LSB    _u(28)
16850 #define IO_BANK0_PROC1_INTS0_GPIO7_LEVEL_LOW_ACCESS "RO"
16851 // -----------------------------------------------------------------------------
16852 // Field       : IO_BANK0_PROC1_INTS0_GPIO6_EDGE_HIGH
16853 #define IO_BANK0_PROC1_INTS0_GPIO6_EDGE_HIGH_RESET  _u(0x0)
16854 #define IO_BANK0_PROC1_INTS0_GPIO6_EDGE_HIGH_BITS   _u(0x08000000)
16855 #define IO_BANK0_PROC1_INTS0_GPIO6_EDGE_HIGH_MSB    _u(27)
16856 #define IO_BANK0_PROC1_INTS0_GPIO6_EDGE_HIGH_LSB    _u(27)
16857 #define IO_BANK0_PROC1_INTS0_GPIO6_EDGE_HIGH_ACCESS "RO"
16858 // -----------------------------------------------------------------------------
16859 // Field       : IO_BANK0_PROC1_INTS0_GPIO6_EDGE_LOW
16860 #define IO_BANK0_PROC1_INTS0_GPIO6_EDGE_LOW_RESET  _u(0x0)
16861 #define IO_BANK0_PROC1_INTS0_GPIO6_EDGE_LOW_BITS   _u(0x04000000)
16862 #define IO_BANK0_PROC1_INTS0_GPIO6_EDGE_LOW_MSB    _u(26)
16863 #define IO_BANK0_PROC1_INTS0_GPIO6_EDGE_LOW_LSB    _u(26)
16864 #define IO_BANK0_PROC1_INTS0_GPIO6_EDGE_LOW_ACCESS "RO"
16865 // -----------------------------------------------------------------------------
16866 // Field       : IO_BANK0_PROC1_INTS0_GPIO6_LEVEL_HIGH
16867 #define IO_BANK0_PROC1_INTS0_GPIO6_LEVEL_HIGH_RESET  _u(0x0)
16868 #define IO_BANK0_PROC1_INTS0_GPIO6_LEVEL_HIGH_BITS   _u(0x02000000)
16869 #define IO_BANK0_PROC1_INTS0_GPIO6_LEVEL_HIGH_MSB    _u(25)
16870 #define IO_BANK0_PROC1_INTS0_GPIO6_LEVEL_HIGH_LSB    _u(25)
16871 #define IO_BANK0_PROC1_INTS0_GPIO6_LEVEL_HIGH_ACCESS "RO"
16872 // -----------------------------------------------------------------------------
16873 // Field       : IO_BANK0_PROC1_INTS0_GPIO6_LEVEL_LOW
16874 #define IO_BANK0_PROC1_INTS0_GPIO6_LEVEL_LOW_RESET  _u(0x0)
16875 #define IO_BANK0_PROC1_INTS0_GPIO6_LEVEL_LOW_BITS   _u(0x01000000)
16876 #define IO_BANK0_PROC1_INTS0_GPIO6_LEVEL_LOW_MSB    _u(24)
16877 #define IO_BANK0_PROC1_INTS0_GPIO6_LEVEL_LOW_LSB    _u(24)
16878 #define IO_BANK0_PROC1_INTS0_GPIO6_LEVEL_LOW_ACCESS "RO"
16879 // -----------------------------------------------------------------------------
16880 // Field       : IO_BANK0_PROC1_INTS0_GPIO5_EDGE_HIGH
16881 #define IO_BANK0_PROC1_INTS0_GPIO5_EDGE_HIGH_RESET  _u(0x0)
16882 #define IO_BANK0_PROC1_INTS0_GPIO5_EDGE_HIGH_BITS   _u(0x00800000)
16883 #define IO_BANK0_PROC1_INTS0_GPIO5_EDGE_HIGH_MSB    _u(23)
16884 #define IO_BANK0_PROC1_INTS0_GPIO5_EDGE_HIGH_LSB    _u(23)
16885 #define IO_BANK0_PROC1_INTS0_GPIO5_EDGE_HIGH_ACCESS "RO"
16886 // -----------------------------------------------------------------------------
16887 // Field       : IO_BANK0_PROC1_INTS0_GPIO5_EDGE_LOW
16888 #define IO_BANK0_PROC1_INTS0_GPIO5_EDGE_LOW_RESET  _u(0x0)
16889 #define IO_BANK0_PROC1_INTS0_GPIO5_EDGE_LOW_BITS   _u(0x00400000)
16890 #define IO_BANK0_PROC1_INTS0_GPIO5_EDGE_LOW_MSB    _u(22)
16891 #define IO_BANK0_PROC1_INTS0_GPIO5_EDGE_LOW_LSB    _u(22)
16892 #define IO_BANK0_PROC1_INTS0_GPIO5_EDGE_LOW_ACCESS "RO"
16893 // -----------------------------------------------------------------------------
16894 // Field       : IO_BANK0_PROC1_INTS0_GPIO5_LEVEL_HIGH
16895 #define IO_BANK0_PROC1_INTS0_GPIO5_LEVEL_HIGH_RESET  _u(0x0)
16896 #define IO_BANK0_PROC1_INTS0_GPIO5_LEVEL_HIGH_BITS   _u(0x00200000)
16897 #define IO_BANK0_PROC1_INTS0_GPIO5_LEVEL_HIGH_MSB    _u(21)
16898 #define IO_BANK0_PROC1_INTS0_GPIO5_LEVEL_HIGH_LSB    _u(21)
16899 #define IO_BANK0_PROC1_INTS0_GPIO5_LEVEL_HIGH_ACCESS "RO"
16900 // -----------------------------------------------------------------------------
16901 // Field       : IO_BANK0_PROC1_INTS0_GPIO5_LEVEL_LOW
16902 #define IO_BANK0_PROC1_INTS0_GPIO5_LEVEL_LOW_RESET  _u(0x0)
16903 #define IO_BANK0_PROC1_INTS0_GPIO5_LEVEL_LOW_BITS   _u(0x00100000)
16904 #define IO_BANK0_PROC1_INTS0_GPIO5_LEVEL_LOW_MSB    _u(20)
16905 #define IO_BANK0_PROC1_INTS0_GPIO5_LEVEL_LOW_LSB    _u(20)
16906 #define IO_BANK0_PROC1_INTS0_GPIO5_LEVEL_LOW_ACCESS "RO"
16907 // -----------------------------------------------------------------------------
16908 // Field       : IO_BANK0_PROC1_INTS0_GPIO4_EDGE_HIGH
16909 #define IO_BANK0_PROC1_INTS0_GPIO4_EDGE_HIGH_RESET  _u(0x0)
16910 #define IO_BANK0_PROC1_INTS0_GPIO4_EDGE_HIGH_BITS   _u(0x00080000)
16911 #define IO_BANK0_PROC1_INTS0_GPIO4_EDGE_HIGH_MSB    _u(19)
16912 #define IO_BANK0_PROC1_INTS0_GPIO4_EDGE_HIGH_LSB    _u(19)
16913 #define IO_BANK0_PROC1_INTS0_GPIO4_EDGE_HIGH_ACCESS "RO"
16914 // -----------------------------------------------------------------------------
16915 // Field       : IO_BANK0_PROC1_INTS0_GPIO4_EDGE_LOW
16916 #define IO_BANK0_PROC1_INTS0_GPIO4_EDGE_LOW_RESET  _u(0x0)
16917 #define IO_BANK0_PROC1_INTS0_GPIO4_EDGE_LOW_BITS   _u(0x00040000)
16918 #define IO_BANK0_PROC1_INTS0_GPIO4_EDGE_LOW_MSB    _u(18)
16919 #define IO_BANK0_PROC1_INTS0_GPIO4_EDGE_LOW_LSB    _u(18)
16920 #define IO_BANK0_PROC1_INTS0_GPIO4_EDGE_LOW_ACCESS "RO"
16921 // -----------------------------------------------------------------------------
16922 // Field       : IO_BANK0_PROC1_INTS0_GPIO4_LEVEL_HIGH
16923 #define IO_BANK0_PROC1_INTS0_GPIO4_LEVEL_HIGH_RESET  _u(0x0)
16924 #define IO_BANK0_PROC1_INTS0_GPIO4_LEVEL_HIGH_BITS   _u(0x00020000)
16925 #define IO_BANK0_PROC1_INTS0_GPIO4_LEVEL_HIGH_MSB    _u(17)
16926 #define IO_BANK0_PROC1_INTS0_GPIO4_LEVEL_HIGH_LSB    _u(17)
16927 #define IO_BANK0_PROC1_INTS0_GPIO4_LEVEL_HIGH_ACCESS "RO"
16928 // -----------------------------------------------------------------------------
16929 // Field       : IO_BANK0_PROC1_INTS0_GPIO4_LEVEL_LOW
16930 #define IO_BANK0_PROC1_INTS0_GPIO4_LEVEL_LOW_RESET  _u(0x0)
16931 #define IO_BANK0_PROC1_INTS0_GPIO4_LEVEL_LOW_BITS   _u(0x00010000)
16932 #define IO_BANK0_PROC1_INTS0_GPIO4_LEVEL_LOW_MSB    _u(16)
16933 #define IO_BANK0_PROC1_INTS0_GPIO4_LEVEL_LOW_LSB    _u(16)
16934 #define IO_BANK0_PROC1_INTS0_GPIO4_LEVEL_LOW_ACCESS "RO"
16935 // -----------------------------------------------------------------------------
16936 // Field       : IO_BANK0_PROC1_INTS0_GPIO3_EDGE_HIGH
16937 #define IO_BANK0_PROC1_INTS0_GPIO3_EDGE_HIGH_RESET  _u(0x0)
16938 #define IO_BANK0_PROC1_INTS0_GPIO3_EDGE_HIGH_BITS   _u(0x00008000)
16939 #define IO_BANK0_PROC1_INTS0_GPIO3_EDGE_HIGH_MSB    _u(15)
16940 #define IO_BANK0_PROC1_INTS0_GPIO3_EDGE_HIGH_LSB    _u(15)
16941 #define IO_BANK0_PROC1_INTS0_GPIO3_EDGE_HIGH_ACCESS "RO"
16942 // -----------------------------------------------------------------------------
16943 // Field       : IO_BANK0_PROC1_INTS0_GPIO3_EDGE_LOW
16944 #define IO_BANK0_PROC1_INTS0_GPIO3_EDGE_LOW_RESET  _u(0x0)
16945 #define IO_BANK0_PROC1_INTS0_GPIO3_EDGE_LOW_BITS   _u(0x00004000)
16946 #define IO_BANK0_PROC1_INTS0_GPIO3_EDGE_LOW_MSB    _u(14)
16947 #define IO_BANK0_PROC1_INTS0_GPIO3_EDGE_LOW_LSB    _u(14)
16948 #define IO_BANK0_PROC1_INTS0_GPIO3_EDGE_LOW_ACCESS "RO"
16949 // -----------------------------------------------------------------------------
16950 // Field       : IO_BANK0_PROC1_INTS0_GPIO3_LEVEL_HIGH
16951 #define IO_BANK0_PROC1_INTS0_GPIO3_LEVEL_HIGH_RESET  _u(0x0)
16952 #define IO_BANK0_PROC1_INTS0_GPIO3_LEVEL_HIGH_BITS   _u(0x00002000)
16953 #define IO_BANK0_PROC1_INTS0_GPIO3_LEVEL_HIGH_MSB    _u(13)
16954 #define IO_BANK0_PROC1_INTS0_GPIO3_LEVEL_HIGH_LSB    _u(13)
16955 #define IO_BANK0_PROC1_INTS0_GPIO3_LEVEL_HIGH_ACCESS "RO"
16956 // -----------------------------------------------------------------------------
16957 // Field       : IO_BANK0_PROC1_INTS0_GPIO3_LEVEL_LOW
16958 #define IO_BANK0_PROC1_INTS0_GPIO3_LEVEL_LOW_RESET  _u(0x0)
16959 #define IO_BANK0_PROC1_INTS0_GPIO3_LEVEL_LOW_BITS   _u(0x00001000)
16960 #define IO_BANK0_PROC1_INTS0_GPIO3_LEVEL_LOW_MSB    _u(12)
16961 #define IO_BANK0_PROC1_INTS0_GPIO3_LEVEL_LOW_LSB    _u(12)
16962 #define IO_BANK0_PROC1_INTS0_GPIO3_LEVEL_LOW_ACCESS "RO"
16963 // -----------------------------------------------------------------------------
16964 // Field       : IO_BANK0_PROC1_INTS0_GPIO2_EDGE_HIGH
16965 #define IO_BANK0_PROC1_INTS0_GPIO2_EDGE_HIGH_RESET  _u(0x0)
16966 #define IO_BANK0_PROC1_INTS0_GPIO2_EDGE_HIGH_BITS   _u(0x00000800)
16967 #define IO_BANK0_PROC1_INTS0_GPIO2_EDGE_HIGH_MSB    _u(11)
16968 #define IO_BANK0_PROC1_INTS0_GPIO2_EDGE_HIGH_LSB    _u(11)
16969 #define IO_BANK0_PROC1_INTS0_GPIO2_EDGE_HIGH_ACCESS "RO"
16970 // -----------------------------------------------------------------------------
16971 // Field       : IO_BANK0_PROC1_INTS0_GPIO2_EDGE_LOW
16972 #define IO_BANK0_PROC1_INTS0_GPIO2_EDGE_LOW_RESET  _u(0x0)
16973 #define IO_BANK0_PROC1_INTS0_GPIO2_EDGE_LOW_BITS   _u(0x00000400)
16974 #define IO_BANK0_PROC1_INTS0_GPIO2_EDGE_LOW_MSB    _u(10)
16975 #define IO_BANK0_PROC1_INTS0_GPIO2_EDGE_LOW_LSB    _u(10)
16976 #define IO_BANK0_PROC1_INTS0_GPIO2_EDGE_LOW_ACCESS "RO"
16977 // -----------------------------------------------------------------------------
16978 // Field       : IO_BANK0_PROC1_INTS0_GPIO2_LEVEL_HIGH
16979 #define IO_BANK0_PROC1_INTS0_GPIO2_LEVEL_HIGH_RESET  _u(0x0)
16980 #define IO_BANK0_PROC1_INTS0_GPIO2_LEVEL_HIGH_BITS   _u(0x00000200)
16981 #define IO_BANK0_PROC1_INTS0_GPIO2_LEVEL_HIGH_MSB    _u(9)
16982 #define IO_BANK0_PROC1_INTS0_GPIO2_LEVEL_HIGH_LSB    _u(9)
16983 #define IO_BANK0_PROC1_INTS0_GPIO2_LEVEL_HIGH_ACCESS "RO"
16984 // -----------------------------------------------------------------------------
16985 // Field       : IO_BANK0_PROC1_INTS0_GPIO2_LEVEL_LOW
16986 #define IO_BANK0_PROC1_INTS0_GPIO2_LEVEL_LOW_RESET  _u(0x0)
16987 #define IO_BANK0_PROC1_INTS0_GPIO2_LEVEL_LOW_BITS   _u(0x00000100)
16988 #define IO_BANK0_PROC1_INTS0_GPIO2_LEVEL_LOW_MSB    _u(8)
16989 #define IO_BANK0_PROC1_INTS0_GPIO2_LEVEL_LOW_LSB    _u(8)
16990 #define IO_BANK0_PROC1_INTS0_GPIO2_LEVEL_LOW_ACCESS "RO"
16991 // -----------------------------------------------------------------------------
16992 // Field       : IO_BANK0_PROC1_INTS0_GPIO1_EDGE_HIGH
16993 #define IO_BANK0_PROC1_INTS0_GPIO1_EDGE_HIGH_RESET  _u(0x0)
16994 #define IO_BANK0_PROC1_INTS0_GPIO1_EDGE_HIGH_BITS   _u(0x00000080)
16995 #define IO_BANK0_PROC1_INTS0_GPIO1_EDGE_HIGH_MSB    _u(7)
16996 #define IO_BANK0_PROC1_INTS0_GPIO1_EDGE_HIGH_LSB    _u(7)
16997 #define IO_BANK0_PROC1_INTS0_GPIO1_EDGE_HIGH_ACCESS "RO"
16998 // -----------------------------------------------------------------------------
16999 // Field       : IO_BANK0_PROC1_INTS0_GPIO1_EDGE_LOW
17000 #define IO_BANK0_PROC1_INTS0_GPIO1_EDGE_LOW_RESET  _u(0x0)
17001 #define IO_BANK0_PROC1_INTS0_GPIO1_EDGE_LOW_BITS   _u(0x00000040)
17002 #define IO_BANK0_PROC1_INTS0_GPIO1_EDGE_LOW_MSB    _u(6)
17003 #define IO_BANK0_PROC1_INTS0_GPIO1_EDGE_LOW_LSB    _u(6)
17004 #define IO_BANK0_PROC1_INTS0_GPIO1_EDGE_LOW_ACCESS "RO"
17005 // -----------------------------------------------------------------------------
17006 // Field       : IO_BANK0_PROC1_INTS0_GPIO1_LEVEL_HIGH
17007 #define IO_BANK0_PROC1_INTS0_GPIO1_LEVEL_HIGH_RESET  _u(0x0)
17008 #define IO_BANK0_PROC1_INTS0_GPIO1_LEVEL_HIGH_BITS   _u(0x00000020)
17009 #define IO_BANK0_PROC1_INTS0_GPIO1_LEVEL_HIGH_MSB    _u(5)
17010 #define IO_BANK0_PROC1_INTS0_GPIO1_LEVEL_HIGH_LSB    _u(5)
17011 #define IO_BANK0_PROC1_INTS0_GPIO1_LEVEL_HIGH_ACCESS "RO"
17012 // -----------------------------------------------------------------------------
17013 // Field       : IO_BANK0_PROC1_INTS0_GPIO1_LEVEL_LOW
17014 #define IO_BANK0_PROC1_INTS0_GPIO1_LEVEL_LOW_RESET  _u(0x0)
17015 #define IO_BANK0_PROC1_INTS0_GPIO1_LEVEL_LOW_BITS   _u(0x00000010)
17016 #define IO_BANK0_PROC1_INTS0_GPIO1_LEVEL_LOW_MSB    _u(4)
17017 #define IO_BANK0_PROC1_INTS0_GPIO1_LEVEL_LOW_LSB    _u(4)
17018 #define IO_BANK0_PROC1_INTS0_GPIO1_LEVEL_LOW_ACCESS "RO"
17019 // -----------------------------------------------------------------------------
17020 // Field       : IO_BANK0_PROC1_INTS0_GPIO0_EDGE_HIGH
17021 #define IO_BANK0_PROC1_INTS0_GPIO0_EDGE_HIGH_RESET  _u(0x0)
17022 #define IO_BANK0_PROC1_INTS0_GPIO0_EDGE_HIGH_BITS   _u(0x00000008)
17023 #define IO_BANK0_PROC1_INTS0_GPIO0_EDGE_HIGH_MSB    _u(3)
17024 #define IO_BANK0_PROC1_INTS0_GPIO0_EDGE_HIGH_LSB    _u(3)
17025 #define IO_BANK0_PROC1_INTS0_GPIO0_EDGE_HIGH_ACCESS "RO"
17026 // -----------------------------------------------------------------------------
17027 // Field       : IO_BANK0_PROC1_INTS0_GPIO0_EDGE_LOW
17028 #define IO_BANK0_PROC1_INTS0_GPIO0_EDGE_LOW_RESET  _u(0x0)
17029 #define IO_BANK0_PROC1_INTS0_GPIO0_EDGE_LOW_BITS   _u(0x00000004)
17030 #define IO_BANK0_PROC1_INTS0_GPIO0_EDGE_LOW_MSB    _u(2)
17031 #define IO_BANK0_PROC1_INTS0_GPIO0_EDGE_LOW_LSB    _u(2)
17032 #define IO_BANK0_PROC1_INTS0_GPIO0_EDGE_LOW_ACCESS "RO"
17033 // -----------------------------------------------------------------------------
17034 // Field       : IO_BANK0_PROC1_INTS0_GPIO0_LEVEL_HIGH
17035 #define IO_BANK0_PROC1_INTS0_GPIO0_LEVEL_HIGH_RESET  _u(0x0)
17036 #define IO_BANK0_PROC1_INTS0_GPIO0_LEVEL_HIGH_BITS   _u(0x00000002)
17037 #define IO_BANK0_PROC1_INTS0_GPIO0_LEVEL_HIGH_MSB    _u(1)
17038 #define IO_BANK0_PROC1_INTS0_GPIO0_LEVEL_HIGH_LSB    _u(1)
17039 #define IO_BANK0_PROC1_INTS0_GPIO0_LEVEL_HIGH_ACCESS "RO"
17040 // -----------------------------------------------------------------------------
17041 // Field       : IO_BANK0_PROC1_INTS0_GPIO0_LEVEL_LOW
17042 #define IO_BANK0_PROC1_INTS0_GPIO0_LEVEL_LOW_RESET  _u(0x0)
17043 #define IO_BANK0_PROC1_INTS0_GPIO0_LEVEL_LOW_BITS   _u(0x00000001)
17044 #define IO_BANK0_PROC1_INTS0_GPIO0_LEVEL_LOW_MSB    _u(0)
17045 #define IO_BANK0_PROC1_INTS0_GPIO0_LEVEL_LOW_LSB    _u(0)
17046 #define IO_BANK0_PROC1_INTS0_GPIO0_LEVEL_LOW_ACCESS "RO"
17047 // =============================================================================
17048 // Register    : IO_BANK0_PROC1_INTS1
17049 // Description : Interrupt status after masking & forcing for proc1
17050 #define IO_BANK0_PROC1_INTS1_OFFSET _u(0x000002c4)
17051 #define IO_BANK0_PROC1_INTS1_BITS   _u(0xffffffff)
17052 #define IO_BANK0_PROC1_INTS1_RESET  _u(0x00000000)
17053 // -----------------------------------------------------------------------------
17054 // Field       : IO_BANK0_PROC1_INTS1_GPIO15_EDGE_HIGH
17055 #define IO_BANK0_PROC1_INTS1_GPIO15_EDGE_HIGH_RESET  _u(0x0)
17056 #define IO_BANK0_PROC1_INTS1_GPIO15_EDGE_HIGH_BITS   _u(0x80000000)
17057 #define IO_BANK0_PROC1_INTS1_GPIO15_EDGE_HIGH_MSB    _u(31)
17058 #define IO_BANK0_PROC1_INTS1_GPIO15_EDGE_HIGH_LSB    _u(31)
17059 #define IO_BANK0_PROC1_INTS1_GPIO15_EDGE_HIGH_ACCESS "RO"
17060 // -----------------------------------------------------------------------------
17061 // Field       : IO_BANK0_PROC1_INTS1_GPIO15_EDGE_LOW
17062 #define IO_BANK0_PROC1_INTS1_GPIO15_EDGE_LOW_RESET  _u(0x0)
17063 #define IO_BANK0_PROC1_INTS1_GPIO15_EDGE_LOW_BITS   _u(0x40000000)
17064 #define IO_BANK0_PROC1_INTS1_GPIO15_EDGE_LOW_MSB    _u(30)
17065 #define IO_BANK0_PROC1_INTS1_GPIO15_EDGE_LOW_LSB    _u(30)
17066 #define IO_BANK0_PROC1_INTS1_GPIO15_EDGE_LOW_ACCESS "RO"
17067 // -----------------------------------------------------------------------------
17068 // Field       : IO_BANK0_PROC1_INTS1_GPIO15_LEVEL_HIGH
17069 #define IO_BANK0_PROC1_INTS1_GPIO15_LEVEL_HIGH_RESET  _u(0x0)
17070 #define IO_BANK0_PROC1_INTS1_GPIO15_LEVEL_HIGH_BITS   _u(0x20000000)
17071 #define IO_BANK0_PROC1_INTS1_GPIO15_LEVEL_HIGH_MSB    _u(29)
17072 #define IO_BANK0_PROC1_INTS1_GPIO15_LEVEL_HIGH_LSB    _u(29)
17073 #define IO_BANK0_PROC1_INTS1_GPIO15_LEVEL_HIGH_ACCESS "RO"
17074 // -----------------------------------------------------------------------------
17075 // Field       : IO_BANK0_PROC1_INTS1_GPIO15_LEVEL_LOW
17076 #define IO_BANK0_PROC1_INTS1_GPIO15_LEVEL_LOW_RESET  _u(0x0)
17077 #define IO_BANK0_PROC1_INTS1_GPIO15_LEVEL_LOW_BITS   _u(0x10000000)
17078 #define IO_BANK0_PROC1_INTS1_GPIO15_LEVEL_LOW_MSB    _u(28)
17079 #define IO_BANK0_PROC1_INTS1_GPIO15_LEVEL_LOW_LSB    _u(28)
17080 #define IO_BANK0_PROC1_INTS1_GPIO15_LEVEL_LOW_ACCESS "RO"
17081 // -----------------------------------------------------------------------------
17082 // Field       : IO_BANK0_PROC1_INTS1_GPIO14_EDGE_HIGH
17083 #define IO_BANK0_PROC1_INTS1_GPIO14_EDGE_HIGH_RESET  _u(0x0)
17084 #define IO_BANK0_PROC1_INTS1_GPIO14_EDGE_HIGH_BITS   _u(0x08000000)
17085 #define IO_BANK0_PROC1_INTS1_GPIO14_EDGE_HIGH_MSB    _u(27)
17086 #define IO_BANK0_PROC1_INTS1_GPIO14_EDGE_HIGH_LSB    _u(27)
17087 #define IO_BANK0_PROC1_INTS1_GPIO14_EDGE_HIGH_ACCESS "RO"
17088 // -----------------------------------------------------------------------------
17089 // Field       : IO_BANK0_PROC1_INTS1_GPIO14_EDGE_LOW
17090 #define IO_BANK0_PROC1_INTS1_GPIO14_EDGE_LOW_RESET  _u(0x0)
17091 #define IO_BANK0_PROC1_INTS1_GPIO14_EDGE_LOW_BITS   _u(0x04000000)
17092 #define IO_BANK0_PROC1_INTS1_GPIO14_EDGE_LOW_MSB    _u(26)
17093 #define IO_BANK0_PROC1_INTS1_GPIO14_EDGE_LOW_LSB    _u(26)
17094 #define IO_BANK0_PROC1_INTS1_GPIO14_EDGE_LOW_ACCESS "RO"
17095 // -----------------------------------------------------------------------------
17096 // Field       : IO_BANK0_PROC1_INTS1_GPIO14_LEVEL_HIGH
17097 #define IO_BANK0_PROC1_INTS1_GPIO14_LEVEL_HIGH_RESET  _u(0x0)
17098 #define IO_BANK0_PROC1_INTS1_GPIO14_LEVEL_HIGH_BITS   _u(0x02000000)
17099 #define IO_BANK0_PROC1_INTS1_GPIO14_LEVEL_HIGH_MSB    _u(25)
17100 #define IO_BANK0_PROC1_INTS1_GPIO14_LEVEL_HIGH_LSB    _u(25)
17101 #define IO_BANK0_PROC1_INTS1_GPIO14_LEVEL_HIGH_ACCESS "RO"
17102 // -----------------------------------------------------------------------------
17103 // Field       : IO_BANK0_PROC1_INTS1_GPIO14_LEVEL_LOW
17104 #define IO_BANK0_PROC1_INTS1_GPIO14_LEVEL_LOW_RESET  _u(0x0)
17105 #define IO_BANK0_PROC1_INTS1_GPIO14_LEVEL_LOW_BITS   _u(0x01000000)
17106 #define IO_BANK0_PROC1_INTS1_GPIO14_LEVEL_LOW_MSB    _u(24)
17107 #define IO_BANK0_PROC1_INTS1_GPIO14_LEVEL_LOW_LSB    _u(24)
17108 #define IO_BANK0_PROC1_INTS1_GPIO14_LEVEL_LOW_ACCESS "RO"
17109 // -----------------------------------------------------------------------------
17110 // Field       : IO_BANK0_PROC1_INTS1_GPIO13_EDGE_HIGH
17111 #define IO_BANK0_PROC1_INTS1_GPIO13_EDGE_HIGH_RESET  _u(0x0)
17112 #define IO_BANK0_PROC1_INTS1_GPIO13_EDGE_HIGH_BITS   _u(0x00800000)
17113 #define IO_BANK0_PROC1_INTS1_GPIO13_EDGE_HIGH_MSB    _u(23)
17114 #define IO_BANK0_PROC1_INTS1_GPIO13_EDGE_HIGH_LSB    _u(23)
17115 #define IO_BANK0_PROC1_INTS1_GPIO13_EDGE_HIGH_ACCESS "RO"
17116 // -----------------------------------------------------------------------------
17117 // Field       : IO_BANK0_PROC1_INTS1_GPIO13_EDGE_LOW
17118 #define IO_BANK0_PROC1_INTS1_GPIO13_EDGE_LOW_RESET  _u(0x0)
17119 #define IO_BANK0_PROC1_INTS1_GPIO13_EDGE_LOW_BITS   _u(0x00400000)
17120 #define IO_BANK0_PROC1_INTS1_GPIO13_EDGE_LOW_MSB    _u(22)
17121 #define IO_BANK0_PROC1_INTS1_GPIO13_EDGE_LOW_LSB    _u(22)
17122 #define IO_BANK0_PROC1_INTS1_GPIO13_EDGE_LOW_ACCESS "RO"
17123 // -----------------------------------------------------------------------------
17124 // Field       : IO_BANK0_PROC1_INTS1_GPIO13_LEVEL_HIGH
17125 #define IO_BANK0_PROC1_INTS1_GPIO13_LEVEL_HIGH_RESET  _u(0x0)
17126 #define IO_BANK0_PROC1_INTS1_GPIO13_LEVEL_HIGH_BITS   _u(0x00200000)
17127 #define IO_BANK0_PROC1_INTS1_GPIO13_LEVEL_HIGH_MSB    _u(21)
17128 #define IO_BANK0_PROC1_INTS1_GPIO13_LEVEL_HIGH_LSB    _u(21)
17129 #define IO_BANK0_PROC1_INTS1_GPIO13_LEVEL_HIGH_ACCESS "RO"
17130 // -----------------------------------------------------------------------------
17131 // Field       : IO_BANK0_PROC1_INTS1_GPIO13_LEVEL_LOW
17132 #define IO_BANK0_PROC1_INTS1_GPIO13_LEVEL_LOW_RESET  _u(0x0)
17133 #define IO_BANK0_PROC1_INTS1_GPIO13_LEVEL_LOW_BITS   _u(0x00100000)
17134 #define IO_BANK0_PROC1_INTS1_GPIO13_LEVEL_LOW_MSB    _u(20)
17135 #define IO_BANK0_PROC1_INTS1_GPIO13_LEVEL_LOW_LSB    _u(20)
17136 #define IO_BANK0_PROC1_INTS1_GPIO13_LEVEL_LOW_ACCESS "RO"
17137 // -----------------------------------------------------------------------------
17138 // Field       : IO_BANK0_PROC1_INTS1_GPIO12_EDGE_HIGH
17139 #define IO_BANK0_PROC1_INTS1_GPIO12_EDGE_HIGH_RESET  _u(0x0)
17140 #define IO_BANK0_PROC1_INTS1_GPIO12_EDGE_HIGH_BITS   _u(0x00080000)
17141 #define IO_BANK0_PROC1_INTS1_GPIO12_EDGE_HIGH_MSB    _u(19)
17142 #define IO_BANK0_PROC1_INTS1_GPIO12_EDGE_HIGH_LSB    _u(19)
17143 #define IO_BANK0_PROC1_INTS1_GPIO12_EDGE_HIGH_ACCESS "RO"
17144 // -----------------------------------------------------------------------------
17145 // Field       : IO_BANK0_PROC1_INTS1_GPIO12_EDGE_LOW
17146 #define IO_BANK0_PROC1_INTS1_GPIO12_EDGE_LOW_RESET  _u(0x0)
17147 #define IO_BANK0_PROC1_INTS1_GPIO12_EDGE_LOW_BITS   _u(0x00040000)
17148 #define IO_BANK0_PROC1_INTS1_GPIO12_EDGE_LOW_MSB    _u(18)
17149 #define IO_BANK0_PROC1_INTS1_GPIO12_EDGE_LOW_LSB    _u(18)
17150 #define IO_BANK0_PROC1_INTS1_GPIO12_EDGE_LOW_ACCESS "RO"
17151 // -----------------------------------------------------------------------------
17152 // Field       : IO_BANK0_PROC1_INTS1_GPIO12_LEVEL_HIGH
17153 #define IO_BANK0_PROC1_INTS1_GPIO12_LEVEL_HIGH_RESET  _u(0x0)
17154 #define IO_BANK0_PROC1_INTS1_GPIO12_LEVEL_HIGH_BITS   _u(0x00020000)
17155 #define IO_BANK0_PROC1_INTS1_GPIO12_LEVEL_HIGH_MSB    _u(17)
17156 #define IO_BANK0_PROC1_INTS1_GPIO12_LEVEL_HIGH_LSB    _u(17)
17157 #define IO_BANK0_PROC1_INTS1_GPIO12_LEVEL_HIGH_ACCESS "RO"
17158 // -----------------------------------------------------------------------------
17159 // Field       : IO_BANK0_PROC1_INTS1_GPIO12_LEVEL_LOW
17160 #define IO_BANK0_PROC1_INTS1_GPIO12_LEVEL_LOW_RESET  _u(0x0)
17161 #define IO_BANK0_PROC1_INTS1_GPIO12_LEVEL_LOW_BITS   _u(0x00010000)
17162 #define IO_BANK0_PROC1_INTS1_GPIO12_LEVEL_LOW_MSB    _u(16)
17163 #define IO_BANK0_PROC1_INTS1_GPIO12_LEVEL_LOW_LSB    _u(16)
17164 #define IO_BANK0_PROC1_INTS1_GPIO12_LEVEL_LOW_ACCESS "RO"
17165 // -----------------------------------------------------------------------------
17166 // Field       : IO_BANK0_PROC1_INTS1_GPIO11_EDGE_HIGH
17167 #define IO_BANK0_PROC1_INTS1_GPIO11_EDGE_HIGH_RESET  _u(0x0)
17168 #define IO_BANK0_PROC1_INTS1_GPIO11_EDGE_HIGH_BITS   _u(0x00008000)
17169 #define IO_BANK0_PROC1_INTS1_GPIO11_EDGE_HIGH_MSB    _u(15)
17170 #define IO_BANK0_PROC1_INTS1_GPIO11_EDGE_HIGH_LSB    _u(15)
17171 #define IO_BANK0_PROC1_INTS1_GPIO11_EDGE_HIGH_ACCESS "RO"
17172 // -----------------------------------------------------------------------------
17173 // Field       : IO_BANK0_PROC1_INTS1_GPIO11_EDGE_LOW
17174 #define IO_BANK0_PROC1_INTS1_GPIO11_EDGE_LOW_RESET  _u(0x0)
17175 #define IO_BANK0_PROC1_INTS1_GPIO11_EDGE_LOW_BITS   _u(0x00004000)
17176 #define IO_BANK0_PROC1_INTS1_GPIO11_EDGE_LOW_MSB    _u(14)
17177 #define IO_BANK0_PROC1_INTS1_GPIO11_EDGE_LOW_LSB    _u(14)
17178 #define IO_BANK0_PROC1_INTS1_GPIO11_EDGE_LOW_ACCESS "RO"
17179 // -----------------------------------------------------------------------------
17180 // Field       : IO_BANK0_PROC1_INTS1_GPIO11_LEVEL_HIGH
17181 #define IO_BANK0_PROC1_INTS1_GPIO11_LEVEL_HIGH_RESET  _u(0x0)
17182 #define IO_BANK0_PROC1_INTS1_GPIO11_LEVEL_HIGH_BITS   _u(0x00002000)
17183 #define IO_BANK0_PROC1_INTS1_GPIO11_LEVEL_HIGH_MSB    _u(13)
17184 #define IO_BANK0_PROC1_INTS1_GPIO11_LEVEL_HIGH_LSB    _u(13)
17185 #define IO_BANK0_PROC1_INTS1_GPIO11_LEVEL_HIGH_ACCESS "RO"
17186 // -----------------------------------------------------------------------------
17187 // Field       : IO_BANK0_PROC1_INTS1_GPIO11_LEVEL_LOW
17188 #define IO_BANK0_PROC1_INTS1_GPIO11_LEVEL_LOW_RESET  _u(0x0)
17189 #define IO_BANK0_PROC1_INTS1_GPIO11_LEVEL_LOW_BITS   _u(0x00001000)
17190 #define IO_BANK0_PROC1_INTS1_GPIO11_LEVEL_LOW_MSB    _u(12)
17191 #define IO_BANK0_PROC1_INTS1_GPIO11_LEVEL_LOW_LSB    _u(12)
17192 #define IO_BANK0_PROC1_INTS1_GPIO11_LEVEL_LOW_ACCESS "RO"
17193 // -----------------------------------------------------------------------------
17194 // Field       : IO_BANK0_PROC1_INTS1_GPIO10_EDGE_HIGH
17195 #define IO_BANK0_PROC1_INTS1_GPIO10_EDGE_HIGH_RESET  _u(0x0)
17196 #define IO_BANK0_PROC1_INTS1_GPIO10_EDGE_HIGH_BITS   _u(0x00000800)
17197 #define IO_BANK0_PROC1_INTS1_GPIO10_EDGE_HIGH_MSB    _u(11)
17198 #define IO_BANK0_PROC1_INTS1_GPIO10_EDGE_HIGH_LSB    _u(11)
17199 #define IO_BANK0_PROC1_INTS1_GPIO10_EDGE_HIGH_ACCESS "RO"
17200 // -----------------------------------------------------------------------------
17201 // Field       : IO_BANK0_PROC1_INTS1_GPIO10_EDGE_LOW
17202 #define IO_BANK0_PROC1_INTS1_GPIO10_EDGE_LOW_RESET  _u(0x0)
17203 #define IO_BANK0_PROC1_INTS1_GPIO10_EDGE_LOW_BITS   _u(0x00000400)
17204 #define IO_BANK0_PROC1_INTS1_GPIO10_EDGE_LOW_MSB    _u(10)
17205 #define IO_BANK0_PROC1_INTS1_GPIO10_EDGE_LOW_LSB    _u(10)
17206 #define IO_BANK0_PROC1_INTS1_GPIO10_EDGE_LOW_ACCESS "RO"
17207 // -----------------------------------------------------------------------------
17208 // Field       : IO_BANK0_PROC1_INTS1_GPIO10_LEVEL_HIGH
17209 #define IO_BANK0_PROC1_INTS1_GPIO10_LEVEL_HIGH_RESET  _u(0x0)
17210 #define IO_BANK0_PROC1_INTS1_GPIO10_LEVEL_HIGH_BITS   _u(0x00000200)
17211 #define IO_BANK0_PROC1_INTS1_GPIO10_LEVEL_HIGH_MSB    _u(9)
17212 #define IO_BANK0_PROC1_INTS1_GPIO10_LEVEL_HIGH_LSB    _u(9)
17213 #define IO_BANK0_PROC1_INTS1_GPIO10_LEVEL_HIGH_ACCESS "RO"
17214 // -----------------------------------------------------------------------------
17215 // Field       : IO_BANK0_PROC1_INTS1_GPIO10_LEVEL_LOW
17216 #define IO_BANK0_PROC1_INTS1_GPIO10_LEVEL_LOW_RESET  _u(0x0)
17217 #define IO_BANK0_PROC1_INTS1_GPIO10_LEVEL_LOW_BITS   _u(0x00000100)
17218 #define IO_BANK0_PROC1_INTS1_GPIO10_LEVEL_LOW_MSB    _u(8)
17219 #define IO_BANK0_PROC1_INTS1_GPIO10_LEVEL_LOW_LSB    _u(8)
17220 #define IO_BANK0_PROC1_INTS1_GPIO10_LEVEL_LOW_ACCESS "RO"
17221 // -----------------------------------------------------------------------------
17222 // Field       : IO_BANK0_PROC1_INTS1_GPIO9_EDGE_HIGH
17223 #define IO_BANK0_PROC1_INTS1_GPIO9_EDGE_HIGH_RESET  _u(0x0)
17224 #define IO_BANK0_PROC1_INTS1_GPIO9_EDGE_HIGH_BITS   _u(0x00000080)
17225 #define IO_BANK0_PROC1_INTS1_GPIO9_EDGE_HIGH_MSB    _u(7)
17226 #define IO_BANK0_PROC1_INTS1_GPIO9_EDGE_HIGH_LSB    _u(7)
17227 #define IO_BANK0_PROC1_INTS1_GPIO9_EDGE_HIGH_ACCESS "RO"
17228 // -----------------------------------------------------------------------------
17229 // Field       : IO_BANK0_PROC1_INTS1_GPIO9_EDGE_LOW
17230 #define IO_BANK0_PROC1_INTS1_GPIO9_EDGE_LOW_RESET  _u(0x0)
17231 #define IO_BANK0_PROC1_INTS1_GPIO9_EDGE_LOW_BITS   _u(0x00000040)
17232 #define IO_BANK0_PROC1_INTS1_GPIO9_EDGE_LOW_MSB    _u(6)
17233 #define IO_BANK0_PROC1_INTS1_GPIO9_EDGE_LOW_LSB    _u(6)
17234 #define IO_BANK0_PROC1_INTS1_GPIO9_EDGE_LOW_ACCESS "RO"
17235 // -----------------------------------------------------------------------------
17236 // Field       : IO_BANK0_PROC1_INTS1_GPIO9_LEVEL_HIGH
17237 #define IO_BANK0_PROC1_INTS1_GPIO9_LEVEL_HIGH_RESET  _u(0x0)
17238 #define IO_BANK0_PROC1_INTS1_GPIO9_LEVEL_HIGH_BITS   _u(0x00000020)
17239 #define IO_BANK0_PROC1_INTS1_GPIO9_LEVEL_HIGH_MSB    _u(5)
17240 #define IO_BANK0_PROC1_INTS1_GPIO9_LEVEL_HIGH_LSB    _u(5)
17241 #define IO_BANK0_PROC1_INTS1_GPIO9_LEVEL_HIGH_ACCESS "RO"
17242 // -----------------------------------------------------------------------------
17243 // Field       : IO_BANK0_PROC1_INTS1_GPIO9_LEVEL_LOW
17244 #define IO_BANK0_PROC1_INTS1_GPIO9_LEVEL_LOW_RESET  _u(0x0)
17245 #define IO_BANK0_PROC1_INTS1_GPIO9_LEVEL_LOW_BITS   _u(0x00000010)
17246 #define IO_BANK0_PROC1_INTS1_GPIO9_LEVEL_LOW_MSB    _u(4)
17247 #define IO_BANK0_PROC1_INTS1_GPIO9_LEVEL_LOW_LSB    _u(4)
17248 #define IO_BANK0_PROC1_INTS1_GPIO9_LEVEL_LOW_ACCESS "RO"
17249 // -----------------------------------------------------------------------------
17250 // Field       : IO_BANK0_PROC1_INTS1_GPIO8_EDGE_HIGH
17251 #define IO_BANK0_PROC1_INTS1_GPIO8_EDGE_HIGH_RESET  _u(0x0)
17252 #define IO_BANK0_PROC1_INTS1_GPIO8_EDGE_HIGH_BITS   _u(0x00000008)
17253 #define IO_BANK0_PROC1_INTS1_GPIO8_EDGE_HIGH_MSB    _u(3)
17254 #define IO_BANK0_PROC1_INTS1_GPIO8_EDGE_HIGH_LSB    _u(3)
17255 #define IO_BANK0_PROC1_INTS1_GPIO8_EDGE_HIGH_ACCESS "RO"
17256 // -----------------------------------------------------------------------------
17257 // Field       : IO_BANK0_PROC1_INTS1_GPIO8_EDGE_LOW
17258 #define IO_BANK0_PROC1_INTS1_GPIO8_EDGE_LOW_RESET  _u(0x0)
17259 #define IO_BANK0_PROC1_INTS1_GPIO8_EDGE_LOW_BITS   _u(0x00000004)
17260 #define IO_BANK0_PROC1_INTS1_GPIO8_EDGE_LOW_MSB    _u(2)
17261 #define IO_BANK0_PROC1_INTS1_GPIO8_EDGE_LOW_LSB    _u(2)
17262 #define IO_BANK0_PROC1_INTS1_GPIO8_EDGE_LOW_ACCESS "RO"
17263 // -----------------------------------------------------------------------------
17264 // Field       : IO_BANK0_PROC1_INTS1_GPIO8_LEVEL_HIGH
17265 #define IO_BANK0_PROC1_INTS1_GPIO8_LEVEL_HIGH_RESET  _u(0x0)
17266 #define IO_BANK0_PROC1_INTS1_GPIO8_LEVEL_HIGH_BITS   _u(0x00000002)
17267 #define IO_BANK0_PROC1_INTS1_GPIO8_LEVEL_HIGH_MSB    _u(1)
17268 #define IO_BANK0_PROC1_INTS1_GPIO8_LEVEL_HIGH_LSB    _u(1)
17269 #define IO_BANK0_PROC1_INTS1_GPIO8_LEVEL_HIGH_ACCESS "RO"
17270 // -----------------------------------------------------------------------------
17271 // Field       : IO_BANK0_PROC1_INTS1_GPIO8_LEVEL_LOW
17272 #define IO_BANK0_PROC1_INTS1_GPIO8_LEVEL_LOW_RESET  _u(0x0)
17273 #define IO_BANK0_PROC1_INTS1_GPIO8_LEVEL_LOW_BITS   _u(0x00000001)
17274 #define IO_BANK0_PROC1_INTS1_GPIO8_LEVEL_LOW_MSB    _u(0)
17275 #define IO_BANK0_PROC1_INTS1_GPIO8_LEVEL_LOW_LSB    _u(0)
17276 #define IO_BANK0_PROC1_INTS1_GPIO8_LEVEL_LOW_ACCESS "RO"
17277 // =============================================================================
17278 // Register    : IO_BANK0_PROC1_INTS2
17279 // Description : Interrupt status after masking & forcing for proc1
17280 #define IO_BANK0_PROC1_INTS2_OFFSET _u(0x000002c8)
17281 #define IO_BANK0_PROC1_INTS2_BITS   _u(0xffffffff)
17282 #define IO_BANK0_PROC1_INTS2_RESET  _u(0x00000000)
17283 // -----------------------------------------------------------------------------
17284 // Field       : IO_BANK0_PROC1_INTS2_GPIO23_EDGE_HIGH
17285 #define IO_BANK0_PROC1_INTS2_GPIO23_EDGE_HIGH_RESET  _u(0x0)
17286 #define IO_BANK0_PROC1_INTS2_GPIO23_EDGE_HIGH_BITS   _u(0x80000000)
17287 #define IO_BANK0_PROC1_INTS2_GPIO23_EDGE_HIGH_MSB    _u(31)
17288 #define IO_BANK0_PROC1_INTS2_GPIO23_EDGE_HIGH_LSB    _u(31)
17289 #define IO_BANK0_PROC1_INTS2_GPIO23_EDGE_HIGH_ACCESS "RO"
17290 // -----------------------------------------------------------------------------
17291 // Field       : IO_BANK0_PROC1_INTS2_GPIO23_EDGE_LOW
17292 #define IO_BANK0_PROC1_INTS2_GPIO23_EDGE_LOW_RESET  _u(0x0)
17293 #define IO_BANK0_PROC1_INTS2_GPIO23_EDGE_LOW_BITS   _u(0x40000000)
17294 #define IO_BANK0_PROC1_INTS2_GPIO23_EDGE_LOW_MSB    _u(30)
17295 #define IO_BANK0_PROC1_INTS2_GPIO23_EDGE_LOW_LSB    _u(30)
17296 #define IO_BANK0_PROC1_INTS2_GPIO23_EDGE_LOW_ACCESS "RO"
17297 // -----------------------------------------------------------------------------
17298 // Field       : IO_BANK0_PROC1_INTS2_GPIO23_LEVEL_HIGH
17299 #define IO_BANK0_PROC1_INTS2_GPIO23_LEVEL_HIGH_RESET  _u(0x0)
17300 #define IO_BANK0_PROC1_INTS2_GPIO23_LEVEL_HIGH_BITS   _u(0x20000000)
17301 #define IO_BANK0_PROC1_INTS2_GPIO23_LEVEL_HIGH_MSB    _u(29)
17302 #define IO_BANK0_PROC1_INTS2_GPIO23_LEVEL_HIGH_LSB    _u(29)
17303 #define IO_BANK0_PROC1_INTS2_GPIO23_LEVEL_HIGH_ACCESS "RO"
17304 // -----------------------------------------------------------------------------
17305 // Field       : IO_BANK0_PROC1_INTS2_GPIO23_LEVEL_LOW
17306 #define IO_BANK0_PROC1_INTS2_GPIO23_LEVEL_LOW_RESET  _u(0x0)
17307 #define IO_BANK0_PROC1_INTS2_GPIO23_LEVEL_LOW_BITS   _u(0x10000000)
17308 #define IO_BANK0_PROC1_INTS2_GPIO23_LEVEL_LOW_MSB    _u(28)
17309 #define IO_BANK0_PROC1_INTS2_GPIO23_LEVEL_LOW_LSB    _u(28)
17310 #define IO_BANK0_PROC1_INTS2_GPIO23_LEVEL_LOW_ACCESS "RO"
17311 // -----------------------------------------------------------------------------
17312 // Field       : IO_BANK0_PROC1_INTS2_GPIO22_EDGE_HIGH
17313 #define IO_BANK0_PROC1_INTS2_GPIO22_EDGE_HIGH_RESET  _u(0x0)
17314 #define IO_BANK0_PROC1_INTS2_GPIO22_EDGE_HIGH_BITS   _u(0x08000000)
17315 #define IO_BANK0_PROC1_INTS2_GPIO22_EDGE_HIGH_MSB    _u(27)
17316 #define IO_BANK0_PROC1_INTS2_GPIO22_EDGE_HIGH_LSB    _u(27)
17317 #define IO_BANK0_PROC1_INTS2_GPIO22_EDGE_HIGH_ACCESS "RO"
17318 // -----------------------------------------------------------------------------
17319 // Field       : IO_BANK0_PROC1_INTS2_GPIO22_EDGE_LOW
17320 #define IO_BANK0_PROC1_INTS2_GPIO22_EDGE_LOW_RESET  _u(0x0)
17321 #define IO_BANK0_PROC1_INTS2_GPIO22_EDGE_LOW_BITS   _u(0x04000000)
17322 #define IO_BANK0_PROC1_INTS2_GPIO22_EDGE_LOW_MSB    _u(26)
17323 #define IO_BANK0_PROC1_INTS2_GPIO22_EDGE_LOW_LSB    _u(26)
17324 #define IO_BANK0_PROC1_INTS2_GPIO22_EDGE_LOW_ACCESS "RO"
17325 // -----------------------------------------------------------------------------
17326 // Field       : IO_BANK0_PROC1_INTS2_GPIO22_LEVEL_HIGH
17327 #define IO_BANK0_PROC1_INTS2_GPIO22_LEVEL_HIGH_RESET  _u(0x0)
17328 #define IO_BANK0_PROC1_INTS2_GPIO22_LEVEL_HIGH_BITS   _u(0x02000000)
17329 #define IO_BANK0_PROC1_INTS2_GPIO22_LEVEL_HIGH_MSB    _u(25)
17330 #define IO_BANK0_PROC1_INTS2_GPIO22_LEVEL_HIGH_LSB    _u(25)
17331 #define IO_BANK0_PROC1_INTS2_GPIO22_LEVEL_HIGH_ACCESS "RO"
17332 // -----------------------------------------------------------------------------
17333 // Field       : IO_BANK0_PROC1_INTS2_GPIO22_LEVEL_LOW
17334 #define IO_BANK0_PROC1_INTS2_GPIO22_LEVEL_LOW_RESET  _u(0x0)
17335 #define IO_BANK0_PROC1_INTS2_GPIO22_LEVEL_LOW_BITS   _u(0x01000000)
17336 #define IO_BANK0_PROC1_INTS2_GPIO22_LEVEL_LOW_MSB    _u(24)
17337 #define IO_BANK0_PROC1_INTS2_GPIO22_LEVEL_LOW_LSB    _u(24)
17338 #define IO_BANK0_PROC1_INTS2_GPIO22_LEVEL_LOW_ACCESS "RO"
17339 // -----------------------------------------------------------------------------
17340 // Field       : IO_BANK0_PROC1_INTS2_GPIO21_EDGE_HIGH
17341 #define IO_BANK0_PROC1_INTS2_GPIO21_EDGE_HIGH_RESET  _u(0x0)
17342 #define IO_BANK0_PROC1_INTS2_GPIO21_EDGE_HIGH_BITS   _u(0x00800000)
17343 #define IO_BANK0_PROC1_INTS2_GPIO21_EDGE_HIGH_MSB    _u(23)
17344 #define IO_BANK0_PROC1_INTS2_GPIO21_EDGE_HIGH_LSB    _u(23)
17345 #define IO_BANK0_PROC1_INTS2_GPIO21_EDGE_HIGH_ACCESS "RO"
17346 // -----------------------------------------------------------------------------
17347 // Field       : IO_BANK0_PROC1_INTS2_GPIO21_EDGE_LOW
17348 #define IO_BANK0_PROC1_INTS2_GPIO21_EDGE_LOW_RESET  _u(0x0)
17349 #define IO_BANK0_PROC1_INTS2_GPIO21_EDGE_LOW_BITS   _u(0x00400000)
17350 #define IO_BANK0_PROC1_INTS2_GPIO21_EDGE_LOW_MSB    _u(22)
17351 #define IO_BANK0_PROC1_INTS2_GPIO21_EDGE_LOW_LSB    _u(22)
17352 #define IO_BANK0_PROC1_INTS2_GPIO21_EDGE_LOW_ACCESS "RO"
17353 // -----------------------------------------------------------------------------
17354 // Field       : IO_BANK0_PROC1_INTS2_GPIO21_LEVEL_HIGH
17355 #define IO_BANK0_PROC1_INTS2_GPIO21_LEVEL_HIGH_RESET  _u(0x0)
17356 #define IO_BANK0_PROC1_INTS2_GPIO21_LEVEL_HIGH_BITS   _u(0x00200000)
17357 #define IO_BANK0_PROC1_INTS2_GPIO21_LEVEL_HIGH_MSB    _u(21)
17358 #define IO_BANK0_PROC1_INTS2_GPIO21_LEVEL_HIGH_LSB    _u(21)
17359 #define IO_BANK0_PROC1_INTS2_GPIO21_LEVEL_HIGH_ACCESS "RO"
17360 // -----------------------------------------------------------------------------
17361 // Field       : IO_BANK0_PROC1_INTS2_GPIO21_LEVEL_LOW
17362 #define IO_BANK0_PROC1_INTS2_GPIO21_LEVEL_LOW_RESET  _u(0x0)
17363 #define IO_BANK0_PROC1_INTS2_GPIO21_LEVEL_LOW_BITS   _u(0x00100000)
17364 #define IO_BANK0_PROC1_INTS2_GPIO21_LEVEL_LOW_MSB    _u(20)
17365 #define IO_BANK0_PROC1_INTS2_GPIO21_LEVEL_LOW_LSB    _u(20)
17366 #define IO_BANK0_PROC1_INTS2_GPIO21_LEVEL_LOW_ACCESS "RO"
17367 // -----------------------------------------------------------------------------
17368 // Field       : IO_BANK0_PROC1_INTS2_GPIO20_EDGE_HIGH
17369 #define IO_BANK0_PROC1_INTS2_GPIO20_EDGE_HIGH_RESET  _u(0x0)
17370 #define IO_BANK0_PROC1_INTS2_GPIO20_EDGE_HIGH_BITS   _u(0x00080000)
17371 #define IO_BANK0_PROC1_INTS2_GPIO20_EDGE_HIGH_MSB    _u(19)
17372 #define IO_BANK0_PROC1_INTS2_GPIO20_EDGE_HIGH_LSB    _u(19)
17373 #define IO_BANK0_PROC1_INTS2_GPIO20_EDGE_HIGH_ACCESS "RO"
17374 // -----------------------------------------------------------------------------
17375 // Field       : IO_BANK0_PROC1_INTS2_GPIO20_EDGE_LOW
17376 #define IO_BANK0_PROC1_INTS2_GPIO20_EDGE_LOW_RESET  _u(0x0)
17377 #define IO_BANK0_PROC1_INTS2_GPIO20_EDGE_LOW_BITS   _u(0x00040000)
17378 #define IO_BANK0_PROC1_INTS2_GPIO20_EDGE_LOW_MSB    _u(18)
17379 #define IO_BANK0_PROC1_INTS2_GPIO20_EDGE_LOW_LSB    _u(18)
17380 #define IO_BANK0_PROC1_INTS2_GPIO20_EDGE_LOW_ACCESS "RO"
17381 // -----------------------------------------------------------------------------
17382 // Field       : IO_BANK0_PROC1_INTS2_GPIO20_LEVEL_HIGH
17383 #define IO_BANK0_PROC1_INTS2_GPIO20_LEVEL_HIGH_RESET  _u(0x0)
17384 #define IO_BANK0_PROC1_INTS2_GPIO20_LEVEL_HIGH_BITS   _u(0x00020000)
17385 #define IO_BANK0_PROC1_INTS2_GPIO20_LEVEL_HIGH_MSB    _u(17)
17386 #define IO_BANK0_PROC1_INTS2_GPIO20_LEVEL_HIGH_LSB    _u(17)
17387 #define IO_BANK0_PROC1_INTS2_GPIO20_LEVEL_HIGH_ACCESS "RO"
17388 // -----------------------------------------------------------------------------
17389 // Field       : IO_BANK0_PROC1_INTS2_GPIO20_LEVEL_LOW
17390 #define IO_BANK0_PROC1_INTS2_GPIO20_LEVEL_LOW_RESET  _u(0x0)
17391 #define IO_BANK0_PROC1_INTS2_GPIO20_LEVEL_LOW_BITS   _u(0x00010000)
17392 #define IO_BANK0_PROC1_INTS2_GPIO20_LEVEL_LOW_MSB    _u(16)
17393 #define IO_BANK0_PROC1_INTS2_GPIO20_LEVEL_LOW_LSB    _u(16)
17394 #define IO_BANK0_PROC1_INTS2_GPIO20_LEVEL_LOW_ACCESS "RO"
17395 // -----------------------------------------------------------------------------
17396 // Field       : IO_BANK0_PROC1_INTS2_GPIO19_EDGE_HIGH
17397 #define IO_BANK0_PROC1_INTS2_GPIO19_EDGE_HIGH_RESET  _u(0x0)
17398 #define IO_BANK0_PROC1_INTS2_GPIO19_EDGE_HIGH_BITS   _u(0x00008000)
17399 #define IO_BANK0_PROC1_INTS2_GPIO19_EDGE_HIGH_MSB    _u(15)
17400 #define IO_BANK0_PROC1_INTS2_GPIO19_EDGE_HIGH_LSB    _u(15)
17401 #define IO_BANK0_PROC1_INTS2_GPIO19_EDGE_HIGH_ACCESS "RO"
17402 // -----------------------------------------------------------------------------
17403 // Field       : IO_BANK0_PROC1_INTS2_GPIO19_EDGE_LOW
17404 #define IO_BANK0_PROC1_INTS2_GPIO19_EDGE_LOW_RESET  _u(0x0)
17405 #define IO_BANK0_PROC1_INTS2_GPIO19_EDGE_LOW_BITS   _u(0x00004000)
17406 #define IO_BANK0_PROC1_INTS2_GPIO19_EDGE_LOW_MSB    _u(14)
17407 #define IO_BANK0_PROC1_INTS2_GPIO19_EDGE_LOW_LSB    _u(14)
17408 #define IO_BANK0_PROC1_INTS2_GPIO19_EDGE_LOW_ACCESS "RO"
17409 // -----------------------------------------------------------------------------
17410 // Field       : IO_BANK0_PROC1_INTS2_GPIO19_LEVEL_HIGH
17411 #define IO_BANK0_PROC1_INTS2_GPIO19_LEVEL_HIGH_RESET  _u(0x0)
17412 #define IO_BANK0_PROC1_INTS2_GPIO19_LEVEL_HIGH_BITS   _u(0x00002000)
17413 #define IO_BANK0_PROC1_INTS2_GPIO19_LEVEL_HIGH_MSB    _u(13)
17414 #define IO_BANK0_PROC1_INTS2_GPIO19_LEVEL_HIGH_LSB    _u(13)
17415 #define IO_BANK0_PROC1_INTS2_GPIO19_LEVEL_HIGH_ACCESS "RO"
17416 // -----------------------------------------------------------------------------
17417 // Field       : IO_BANK0_PROC1_INTS2_GPIO19_LEVEL_LOW
17418 #define IO_BANK0_PROC1_INTS2_GPIO19_LEVEL_LOW_RESET  _u(0x0)
17419 #define IO_BANK0_PROC1_INTS2_GPIO19_LEVEL_LOW_BITS   _u(0x00001000)
17420 #define IO_BANK0_PROC1_INTS2_GPIO19_LEVEL_LOW_MSB    _u(12)
17421 #define IO_BANK0_PROC1_INTS2_GPIO19_LEVEL_LOW_LSB    _u(12)
17422 #define IO_BANK0_PROC1_INTS2_GPIO19_LEVEL_LOW_ACCESS "RO"
17423 // -----------------------------------------------------------------------------
17424 // Field       : IO_BANK0_PROC1_INTS2_GPIO18_EDGE_HIGH
17425 #define IO_BANK0_PROC1_INTS2_GPIO18_EDGE_HIGH_RESET  _u(0x0)
17426 #define IO_BANK0_PROC1_INTS2_GPIO18_EDGE_HIGH_BITS   _u(0x00000800)
17427 #define IO_BANK0_PROC1_INTS2_GPIO18_EDGE_HIGH_MSB    _u(11)
17428 #define IO_BANK0_PROC1_INTS2_GPIO18_EDGE_HIGH_LSB    _u(11)
17429 #define IO_BANK0_PROC1_INTS2_GPIO18_EDGE_HIGH_ACCESS "RO"
17430 // -----------------------------------------------------------------------------
17431 // Field       : IO_BANK0_PROC1_INTS2_GPIO18_EDGE_LOW
17432 #define IO_BANK0_PROC1_INTS2_GPIO18_EDGE_LOW_RESET  _u(0x0)
17433 #define IO_BANK0_PROC1_INTS2_GPIO18_EDGE_LOW_BITS   _u(0x00000400)
17434 #define IO_BANK0_PROC1_INTS2_GPIO18_EDGE_LOW_MSB    _u(10)
17435 #define IO_BANK0_PROC1_INTS2_GPIO18_EDGE_LOW_LSB    _u(10)
17436 #define IO_BANK0_PROC1_INTS2_GPIO18_EDGE_LOW_ACCESS "RO"
17437 // -----------------------------------------------------------------------------
17438 // Field       : IO_BANK0_PROC1_INTS2_GPIO18_LEVEL_HIGH
17439 #define IO_BANK0_PROC1_INTS2_GPIO18_LEVEL_HIGH_RESET  _u(0x0)
17440 #define IO_BANK0_PROC1_INTS2_GPIO18_LEVEL_HIGH_BITS   _u(0x00000200)
17441 #define IO_BANK0_PROC1_INTS2_GPIO18_LEVEL_HIGH_MSB    _u(9)
17442 #define IO_BANK0_PROC1_INTS2_GPIO18_LEVEL_HIGH_LSB    _u(9)
17443 #define IO_BANK0_PROC1_INTS2_GPIO18_LEVEL_HIGH_ACCESS "RO"
17444 // -----------------------------------------------------------------------------
17445 // Field       : IO_BANK0_PROC1_INTS2_GPIO18_LEVEL_LOW
17446 #define IO_BANK0_PROC1_INTS2_GPIO18_LEVEL_LOW_RESET  _u(0x0)
17447 #define IO_BANK0_PROC1_INTS2_GPIO18_LEVEL_LOW_BITS   _u(0x00000100)
17448 #define IO_BANK0_PROC1_INTS2_GPIO18_LEVEL_LOW_MSB    _u(8)
17449 #define IO_BANK0_PROC1_INTS2_GPIO18_LEVEL_LOW_LSB    _u(8)
17450 #define IO_BANK0_PROC1_INTS2_GPIO18_LEVEL_LOW_ACCESS "RO"
17451 // -----------------------------------------------------------------------------
17452 // Field       : IO_BANK0_PROC1_INTS2_GPIO17_EDGE_HIGH
17453 #define IO_BANK0_PROC1_INTS2_GPIO17_EDGE_HIGH_RESET  _u(0x0)
17454 #define IO_BANK0_PROC1_INTS2_GPIO17_EDGE_HIGH_BITS   _u(0x00000080)
17455 #define IO_BANK0_PROC1_INTS2_GPIO17_EDGE_HIGH_MSB    _u(7)
17456 #define IO_BANK0_PROC1_INTS2_GPIO17_EDGE_HIGH_LSB    _u(7)
17457 #define IO_BANK0_PROC1_INTS2_GPIO17_EDGE_HIGH_ACCESS "RO"
17458 // -----------------------------------------------------------------------------
17459 // Field       : IO_BANK0_PROC1_INTS2_GPIO17_EDGE_LOW
17460 #define IO_BANK0_PROC1_INTS2_GPIO17_EDGE_LOW_RESET  _u(0x0)
17461 #define IO_BANK0_PROC1_INTS2_GPIO17_EDGE_LOW_BITS   _u(0x00000040)
17462 #define IO_BANK0_PROC1_INTS2_GPIO17_EDGE_LOW_MSB    _u(6)
17463 #define IO_BANK0_PROC1_INTS2_GPIO17_EDGE_LOW_LSB    _u(6)
17464 #define IO_BANK0_PROC1_INTS2_GPIO17_EDGE_LOW_ACCESS "RO"
17465 // -----------------------------------------------------------------------------
17466 // Field       : IO_BANK0_PROC1_INTS2_GPIO17_LEVEL_HIGH
17467 #define IO_BANK0_PROC1_INTS2_GPIO17_LEVEL_HIGH_RESET  _u(0x0)
17468 #define IO_BANK0_PROC1_INTS2_GPIO17_LEVEL_HIGH_BITS   _u(0x00000020)
17469 #define IO_BANK0_PROC1_INTS2_GPIO17_LEVEL_HIGH_MSB    _u(5)
17470 #define IO_BANK0_PROC1_INTS2_GPIO17_LEVEL_HIGH_LSB    _u(5)
17471 #define IO_BANK0_PROC1_INTS2_GPIO17_LEVEL_HIGH_ACCESS "RO"
17472 // -----------------------------------------------------------------------------
17473 // Field       : IO_BANK0_PROC1_INTS2_GPIO17_LEVEL_LOW
17474 #define IO_BANK0_PROC1_INTS2_GPIO17_LEVEL_LOW_RESET  _u(0x0)
17475 #define IO_BANK0_PROC1_INTS2_GPIO17_LEVEL_LOW_BITS   _u(0x00000010)
17476 #define IO_BANK0_PROC1_INTS2_GPIO17_LEVEL_LOW_MSB    _u(4)
17477 #define IO_BANK0_PROC1_INTS2_GPIO17_LEVEL_LOW_LSB    _u(4)
17478 #define IO_BANK0_PROC1_INTS2_GPIO17_LEVEL_LOW_ACCESS "RO"
17479 // -----------------------------------------------------------------------------
17480 // Field       : IO_BANK0_PROC1_INTS2_GPIO16_EDGE_HIGH
17481 #define IO_BANK0_PROC1_INTS2_GPIO16_EDGE_HIGH_RESET  _u(0x0)
17482 #define IO_BANK0_PROC1_INTS2_GPIO16_EDGE_HIGH_BITS   _u(0x00000008)
17483 #define IO_BANK0_PROC1_INTS2_GPIO16_EDGE_HIGH_MSB    _u(3)
17484 #define IO_BANK0_PROC1_INTS2_GPIO16_EDGE_HIGH_LSB    _u(3)
17485 #define IO_BANK0_PROC1_INTS2_GPIO16_EDGE_HIGH_ACCESS "RO"
17486 // -----------------------------------------------------------------------------
17487 // Field       : IO_BANK0_PROC1_INTS2_GPIO16_EDGE_LOW
17488 #define IO_BANK0_PROC1_INTS2_GPIO16_EDGE_LOW_RESET  _u(0x0)
17489 #define IO_BANK0_PROC1_INTS2_GPIO16_EDGE_LOW_BITS   _u(0x00000004)
17490 #define IO_BANK0_PROC1_INTS2_GPIO16_EDGE_LOW_MSB    _u(2)
17491 #define IO_BANK0_PROC1_INTS2_GPIO16_EDGE_LOW_LSB    _u(2)
17492 #define IO_BANK0_PROC1_INTS2_GPIO16_EDGE_LOW_ACCESS "RO"
17493 // -----------------------------------------------------------------------------
17494 // Field       : IO_BANK0_PROC1_INTS2_GPIO16_LEVEL_HIGH
17495 #define IO_BANK0_PROC1_INTS2_GPIO16_LEVEL_HIGH_RESET  _u(0x0)
17496 #define IO_BANK0_PROC1_INTS2_GPIO16_LEVEL_HIGH_BITS   _u(0x00000002)
17497 #define IO_BANK0_PROC1_INTS2_GPIO16_LEVEL_HIGH_MSB    _u(1)
17498 #define IO_BANK0_PROC1_INTS2_GPIO16_LEVEL_HIGH_LSB    _u(1)
17499 #define IO_BANK0_PROC1_INTS2_GPIO16_LEVEL_HIGH_ACCESS "RO"
17500 // -----------------------------------------------------------------------------
17501 // Field       : IO_BANK0_PROC1_INTS2_GPIO16_LEVEL_LOW
17502 #define IO_BANK0_PROC1_INTS2_GPIO16_LEVEL_LOW_RESET  _u(0x0)
17503 #define IO_BANK0_PROC1_INTS2_GPIO16_LEVEL_LOW_BITS   _u(0x00000001)
17504 #define IO_BANK0_PROC1_INTS2_GPIO16_LEVEL_LOW_MSB    _u(0)
17505 #define IO_BANK0_PROC1_INTS2_GPIO16_LEVEL_LOW_LSB    _u(0)
17506 #define IO_BANK0_PROC1_INTS2_GPIO16_LEVEL_LOW_ACCESS "RO"
17507 // =============================================================================
17508 // Register    : IO_BANK0_PROC1_INTS3
17509 // Description : Interrupt status after masking & forcing for proc1
17510 #define IO_BANK0_PROC1_INTS3_OFFSET _u(0x000002cc)
17511 #define IO_BANK0_PROC1_INTS3_BITS   _u(0xffffffff)
17512 #define IO_BANK0_PROC1_INTS3_RESET  _u(0x00000000)
17513 // -----------------------------------------------------------------------------
17514 // Field       : IO_BANK0_PROC1_INTS3_GPIO31_EDGE_HIGH
17515 #define IO_BANK0_PROC1_INTS3_GPIO31_EDGE_HIGH_RESET  _u(0x0)
17516 #define IO_BANK0_PROC1_INTS3_GPIO31_EDGE_HIGH_BITS   _u(0x80000000)
17517 #define IO_BANK0_PROC1_INTS3_GPIO31_EDGE_HIGH_MSB    _u(31)
17518 #define IO_BANK0_PROC1_INTS3_GPIO31_EDGE_HIGH_LSB    _u(31)
17519 #define IO_BANK0_PROC1_INTS3_GPIO31_EDGE_HIGH_ACCESS "RO"
17520 // -----------------------------------------------------------------------------
17521 // Field       : IO_BANK0_PROC1_INTS3_GPIO31_EDGE_LOW
17522 #define IO_BANK0_PROC1_INTS3_GPIO31_EDGE_LOW_RESET  _u(0x0)
17523 #define IO_BANK0_PROC1_INTS3_GPIO31_EDGE_LOW_BITS   _u(0x40000000)
17524 #define IO_BANK0_PROC1_INTS3_GPIO31_EDGE_LOW_MSB    _u(30)
17525 #define IO_BANK0_PROC1_INTS3_GPIO31_EDGE_LOW_LSB    _u(30)
17526 #define IO_BANK0_PROC1_INTS3_GPIO31_EDGE_LOW_ACCESS "RO"
17527 // -----------------------------------------------------------------------------
17528 // Field       : IO_BANK0_PROC1_INTS3_GPIO31_LEVEL_HIGH
17529 #define IO_BANK0_PROC1_INTS3_GPIO31_LEVEL_HIGH_RESET  _u(0x0)
17530 #define IO_BANK0_PROC1_INTS3_GPIO31_LEVEL_HIGH_BITS   _u(0x20000000)
17531 #define IO_BANK0_PROC1_INTS3_GPIO31_LEVEL_HIGH_MSB    _u(29)
17532 #define IO_BANK0_PROC1_INTS3_GPIO31_LEVEL_HIGH_LSB    _u(29)
17533 #define IO_BANK0_PROC1_INTS3_GPIO31_LEVEL_HIGH_ACCESS "RO"
17534 // -----------------------------------------------------------------------------
17535 // Field       : IO_BANK0_PROC1_INTS3_GPIO31_LEVEL_LOW
17536 #define IO_BANK0_PROC1_INTS3_GPIO31_LEVEL_LOW_RESET  _u(0x0)
17537 #define IO_BANK0_PROC1_INTS3_GPIO31_LEVEL_LOW_BITS   _u(0x10000000)
17538 #define IO_BANK0_PROC1_INTS3_GPIO31_LEVEL_LOW_MSB    _u(28)
17539 #define IO_BANK0_PROC1_INTS3_GPIO31_LEVEL_LOW_LSB    _u(28)
17540 #define IO_BANK0_PROC1_INTS3_GPIO31_LEVEL_LOW_ACCESS "RO"
17541 // -----------------------------------------------------------------------------
17542 // Field       : IO_BANK0_PROC1_INTS3_GPIO30_EDGE_HIGH
17543 #define IO_BANK0_PROC1_INTS3_GPIO30_EDGE_HIGH_RESET  _u(0x0)
17544 #define IO_BANK0_PROC1_INTS3_GPIO30_EDGE_HIGH_BITS   _u(0x08000000)
17545 #define IO_BANK0_PROC1_INTS3_GPIO30_EDGE_HIGH_MSB    _u(27)
17546 #define IO_BANK0_PROC1_INTS3_GPIO30_EDGE_HIGH_LSB    _u(27)
17547 #define IO_BANK0_PROC1_INTS3_GPIO30_EDGE_HIGH_ACCESS "RO"
17548 // -----------------------------------------------------------------------------
17549 // Field       : IO_BANK0_PROC1_INTS3_GPIO30_EDGE_LOW
17550 #define IO_BANK0_PROC1_INTS3_GPIO30_EDGE_LOW_RESET  _u(0x0)
17551 #define IO_BANK0_PROC1_INTS3_GPIO30_EDGE_LOW_BITS   _u(0x04000000)
17552 #define IO_BANK0_PROC1_INTS3_GPIO30_EDGE_LOW_MSB    _u(26)
17553 #define IO_BANK0_PROC1_INTS3_GPIO30_EDGE_LOW_LSB    _u(26)
17554 #define IO_BANK0_PROC1_INTS3_GPIO30_EDGE_LOW_ACCESS "RO"
17555 // -----------------------------------------------------------------------------
17556 // Field       : IO_BANK0_PROC1_INTS3_GPIO30_LEVEL_HIGH
17557 #define IO_BANK0_PROC1_INTS3_GPIO30_LEVEL_HIGH_RESET  _u(0x0)
17558 #define IO_BANK0_PROC1_INTS3_GPIO30_LEVEL_HIGH_BITS   _u(0x02000000)
17559 #define IO_BANK0_PROC1_INTS3_GPIO30_LEVEL_HIGH_MSB    _u(25)
17560 #define IO_BANK0_PROC1_INTS3_GPIO30_LEVEL_HIGH_LSB    _u(25)
17561 #define IO_BANK0_PROC1_INTS3_GPIO30_LEVEL_HIGH_ACCESS "RO"
17562 // -----------------------------------------------------------------------------
17563 // Field       : IO_BANK0_PROC1_INTS3_GPIO30_LEVEL_LOW
17564 #define IO_BANK0_PROC1_INTS3_GPIO30_LEVEL_LOW_RESET  _u(0x0)
17565 #define IO_BANK0_PROC1_INTS3_GPIO30_LEVEL_LOW_BITS   _u(0x01000000)
17566 #define IO_BANK0_PROC1_INTS3_GPIO30_LEVEL_LOW_MSB    _u(24)
17567 #define IO_BANK0_PROC1_INTS3_GPIO30_LEVEL_LOW_LSB    _u(24)
17568 #define IO_BANK0_PROC1_INTS3_GPIO30_LEVEL_LOW_ACCESS "RO"
17569 // -----------------------------------------------------------------------------
17570 // Field       : IO_BANK0_PROC1_INTS3_GPIO29_EDGE_HIGH
17571 #define IO_BANK0_PROC1_INTS3_GPIO29_EDGE_HIGH_RESET  _u(0x0)
17572 #define IO_BANK0_PROC1_INTS3_GPIO29_EDGE_HIGH_BITS   _u(0x00800000)
17573 #define IO_BANK0_PROC1_INTS3_GPIO29_EDGE_HIGH_MSB    _u(23)
17574 #define IO_BANK0_PROC1_INTS3_GPIO29_EDGE_HIGH_LSB    _u(23)
17575 #define IO_BANK0_PROC1_INTS3_GPIO29_EDGE_HIGH_ACCESS "RO"
17576 // -----------------------------------------------------------------------------
17577 // Field       : IO_BANK0_PROC1_INTS3_GPIO29_EDGE_LOW
17578 #define IO_BANK0_PROC1_INTS3_GPIO29_EDGE_LOW_RESET  _u(0x0)
17579 #define IO_BANK0_PROC1_INTS3_GPIO29_EDGE_LOW_BITS   _u(0x00400000)
17580 #define IO_BANK0_PROC1_INTS3_GPIO29_EDGE_LOW_MSB    _u(22)
17581 #define IO_BANK0_PROC1_INTS3_GPIO29_EDGE_LOW_LSB    _u(22)
17582 #define IO_BANK0_PROC1_INTS3_GPIO29_EDGE_LOW_ACCESS "RO"
17583 // -----------------------------------------------------------------------------
17584 // Field       : IO_BANK0_PROC1_INTS3_GPIO29_LEVEL_HIGH
17585 #define IO_BANK0_PROC1_INTS3_GPIO29_LEVEL_HIGH_RESET  _u(0x0)
17586 #define IO_BANK0_PROC1_INTS3_GPIO29_LEVEL_HIGH_BITS   _u(0x00200000)
17587 #define IO_BANK0_PROC1_INTS3_GPIO29_LEVEL_HIGH_MSB    _u(21)
17588 #define IO_BANK0_PROC1_INTS3_GPIO29_LEVEL_HIGH_LSB    _u(21)
17589 #define IO_BANK0_PROC1_INTS3_GPIO29_LEVEL_HIGH_ACCESS "RO"
17590 // -----------------------------------------------------------------------------
17591 // Field       : IO_BANK0_PROC1_INTS3_GPIO29_LEVEL_LOW
17592 #define IO_BANK0_PROC1_INTS3_GPIO29_LEVEL_LOW_RESET  _u(0x0)
17593 #define IO_BANK0_PROC1_INTS3_GPIO29_LEVEL_LOW_BITS   _u(0x00100000)
17594 #define IO_BANK0_PROC1_INTS3_GPIO29_LEVEL_LOW_MSB    _u(20)
17595 #define IO_BANK0_PROC1_INTS3_GPIO29_LEVEL_LOW_LSB    _u(20)
17596 #define IO_BANK0_PROC1_INTS3_GPIO29_LEVEL_LOW_ACCESS "RO"
17597 // -----------------------------------------------------------------------------
17598 // Field       : IO_BANK0_PROC1_INTS3_GPIO28_EDGE_HIGH
17599 #define IO_BANK0_PROC1_INTS3_GPIO28_EDGE_HIGH_RESET  _u(0x0)
17600 #define IO_BANK0_PROC1_INTS3_GPIO28_EDGE_HIGH_BITS   _u(0x00080000)
17601 #define IO_BANK0_PROC1_INTS3_GPIO28_EDGE_HIGH_MSB    _u(19)
17602 #define IO_BANK0_PROC1_INTS3_GPIO28_EDGE_HIGH_LSB    _u(19)
17603 #define IO_BANK0_PROC1_INTS3_GPIO28_EDGE_HIGH_ACCESS "RO"
17604 // -----------------------------------------------------------------------------
17605 // Field       : IO_BANK0_PROC1_INTS3_GPIO28_EDGE_LOW
17606 #define IO_BANK0_PROC1_INTS3_GPIO28_EDGE_LOW_RESET  _u(0x0)
17607 #define IO_BANK0_PROC1_INTS3_GPIO28_EDGE_LOW_BITS   _u(0x00040000)
17608 #define IO_BANK0_PROC1_INTS3_GPIO28_EDGE_LOW_MSB    _u(18)
17609 #define IO_BANK0_PROC1_INTS3_GPIO28_EDGE_LOW_LSB    _u(18)
17610 #define IO_BANK0_PROC1_INTS3_GPIO28_EDGE_LOW_ACCESS "RO"
17611 // -----------------------------------------------------------------------------
17612 // Field       : IO_BANK0_PROC1_INTS3_GPIO28_LEVEL_HIGH
17613 #define IO_BANK0_PROC1_INTS3_GPIO28_LEVEL_HIGH_RESET  _u(0x0)
17614 #define IO_BANK0_PROC1_INTS3_GPIO28_LEVEL_HIGH_BITS   _u(0x00020000)
17615 #define IO_BANK0_PROC1_INTS3_GPIO28_LEVEL_HIGH_MSB    _u(17)
17616 #define IO_BANK0_PROC1_INTS3_GPIO28_LEVEL_HIGH_LSB    _u(17)
17617 #define IO_BANK0_PROC1_INTS3_GPIO28_LEVEL_HIGH_ACCESS "RO"
17618 // -----------------------------------------------------------------------------
17619 // Field       : IO_BANK0_PROC1_INTS3_GPIO28_LEVEL_LOW
17620 #define IO_BANK0_PROC1_INTS3_GPIO28_LEVEL_LOW_RESET  _u(0x0)
17621 #define IO_BANK0_PROC1_INTS3_GPIO28_LEVEL_LOW_BITS   _u(0x00010000)
17622 #define IO_BANK0_PROC1_INTS3_GPIO28_LEVEL_LOW_MSB    _u(16)
17623 #define IO_BANK0_PROC1_INTS3_GPIO28_LEVEL_LOW_LSB    _u(16)
17624 #define IO_BANK0_PROC1_INTS3_GPIO28_LEVEL_LOW_ACCESS "RO"
17625 // -----------------------------------------------------------------------------
17626 // Field       : IO_BANK0_PROC1_INTS3_GPIO27_EDGE_HIGH
17627 #define IO_BANK0_PROC1_INTS3_GPIO27_EDGE_HIGH_RESET  _u(0x0)
17628 #define IO_BANK0_PROC1_INTS3_GPIO27_EDGE_HIGH_BITS   _u(0x00008000)
17629 #define IO_BANK0_PROC1_INTS3_GPIO27_EDGE_HIGH_MSB    _u(15)
17630 #define IO_BANK0_PROC1_INTS3_GPIO27_EDGE_HIGH_LSB    _u(15)
17631 #define IO_BANK0_PROC1_INTS3_GPIO27_EDGE_HIGH_ACCESS "RO"
17632 // -----------------------------------------------------------------------------
17633 // Field       : IO_BANK0_PROC1_INTS3_GPIO27_EDGE_LOW
17634 #define IO_BANK0_PROC1_INTS3_GPIO27_EDGE_LOW_RESET  _u(0x0)
17635 #define IO_BANK0_PROC1_INTS3_GPIO27_EDGE_LOW_BITS   _u(0x00004000)
17636 #define IO_BANK0_PROC1_INTS3_GPIO27_EDGE_LOW_MSB    _u(14)
17637 #define IO_BANK0_PROC1_INTS3_GPIO27_EDGE_LOW_LSB    _u(14)
17638 #define IO_BANK0_PROC1_INTS3_GPIO27_EDGE_LOW_ACCESS "RO"
17639 // -----------------------------------------------------------------------------
17640 // Field       : IO_BANK0_PROC1_INTS3_GPIO27_LEVEL_HIGH
17641 #define IO_BANK0_PROC1_INTS3_GPIO27_LEVEL_HIGH_RESET  _u(0x0)
17642 #define IO_BANK0_PROC1_INTS3_GPIO27_LEVEL_HIGH_BITS   _u(0x00002000)
17643 #define IO_BANK0_PROC1_INTS3_GPIO27_LEVEL_HIGH_MSB    _u(13)
17644 #define IO_BANK0_PROC1_INTS3_GPIO27_LEVEL_HIGH_LSB    _u(13)
17645 #define IO_BANK0_PROC1_INTS3_GPIO27_LEVEL_HIGH_ACCESS "RO"
17646 // -----------------------------------------------------------------------------
17647 // Field       : IO_BANK0_PROC1_INTS3_GPIO27_LEVEL_LOW
17648 #define IO_BANK0_PROC1_INTS3_GPIO27_LEVEL_LOW_RESET  _u(0x0)
17649 #define IO_BANK0_PROC1_INTS3_GPIO27_LEVEL_LOW_BITS   _u(0x00001000)
17650 #define IO_BANK0_PROC1_INTS3_GPIO27_LEVEL_LOW_MSB    _u(12)
17651 #define IO_BANK0_PROC1_INTS3_GPIO27_LEVEL_LOW_LSB    _u(12)
17652 #define IO_BANK0_PROC1_INTS3_GPIO27_LEVEL_LOW_ACCESS "RO"
17653 // -----------------------------------------------------------------------------
17654 // Field       : IO_BANK0_PROC1_INTS3_GPIO26_EDGE_HIGH
17655 #define IO_BANK0_PROC1_INTS3_GPIO26_EDGE_HIGH_RESET  _u(0x0)
17656 #define IO_BANK0_PROC1_INTS3_GPIO26_EDGE_HIGH_BITS   _u(0x00000800)
17657 #define IO_BANK0_PROC1_INTS3_GPIO26_EDGE_HIGH_MSB    _u(11)
17658 #define IO_BANK0_PROC1_INTS3_GPIO26_EDGE_HIGH_LSB    _u(11)
17659 #define IO_BANK0_PROC1_INTS3_GPIO26_EDGE_HIGH_ACCESS "RO"
17660 // -----------------------------------------------------------------------------
17661 // Field       : IO_BANK0_PROC1_INTS3_GPIO26_EDGE_LOW
17662 #define IO_BANK0_PROC1_INTS3_GPIO26_EDGE_LOW_RESET  _u(0x0)
17663 #define IO_BANK0_PROC1_INTS3_GPIO26_EDGE_LOW_BITS   _u(0x00000400)
17664 #define IO_BANK0_PROC1_INTS3_GPIO26_EDGE_LOW_MSB    _u(10)
17665 #define IO_BANK0_PROC1_INTS3_GPIO26_EDGE_LOW_LSB    _u(10)
17666 #define IO_BANK0_PROC1_INTS3_GPIO26_EDGE_LOW_ACCESS "RO"
17667 // -----------------------------------------------------------------------------
17668 // Field       : IO_BANK0_PROC1_INTS3_GPIO26_LEVEL_HIGH
17669 #define IO_BANK0_PROC1_INTS3_GPIO26_LEVEL_HIGH_RESET  _u(0x0)
17670 #define IO_BANK0_PROC1_INTS3_GPIO26_LEVEL_HIGH_BITS   _u(0x00000200)
17671 #define IO_BANK0_PROC1_INTS3_GPIO26_LEVEL_HIGH_MSB    _u(9)
17672 #define IO_BANK0_PROC1_INTS3_GPIO26_LEVEL_HIGH_LSB    _u(9)
17673 #define IO_BANK0_PROC1_INTS3_GPIO26_LEVEL_HIGH_ACCESS "RO"
17674 // -----------------------------------------------------------------------------
17675 // Field       : IO_BANK0_PROC1_INTS3_GPIO26_LEVEL_LOW
17676 #define IO_BANK0_PROC1_INTS3_GPIO26_LEVEL_LOW_RESET  _u(0x0)
17677 #define IO_BANK0_PROC1_INTS3_GPIO26_LEVEL_LOW_BITS   _u(0x00000100)
17678 #define IO_BANK0_PROC1_INTS3_GPIO26_LEVEL_LOW_MSB    _u(8)
17679 #define IO_BANK0_PROC1_INTS3_GPIO26_LEVEL_LOW_LSB    _u(8)
17680 #define IO_BANK0_PROC1_INTS3_GPIO26_LEVEL_LOW_ACCESS "RO"
17681 // -----------------------------------------------------------------------------
17682 // Field       : IO_BANK0_PROC1_INTS3_GPIO25_EDGE_HIGH
17683 #define IO_BANK0_PROC1_INTS3_GPIO25_EDGE_HIGH_RESET  _u(0x0)
17684 #define IO_BANK0_PROC1_INTS3_GPIO25_EDGE_HIGH_BITS   _u(0x00000080)
17685 #define IO_BANK0_PROC1_INTS3_GPIO25_EDGE_HIGH_MSB    _u(7)
17686 #define IO_BANK0_PROC1_INTS3_GPIO25_EDGE_HIGH_LSB    _u(7)
17687 #define IO_BANK0_PROC1_INTS3_GPIO25_EDGE_HIGH_ACCESS "RO"
17688 // -----------------------------------------------------------------------------
17689 // Field       : IO_BANK0_PROC1_INTS3_GPIO25_EDGE_LOW
17690 #define IO_BANK0_PROC1_INTS3_GPIO25_EDGE_LOW_RESET  _u(0x0)
17691 #define IO_BANK0_PROC1_INTS3_GPIO25_EDGE_LOW_BITS   _u(0x00000040)
17692 #define IO_BANK0_PROC1_INTS3_GPIO25_EDGE_LOW_MSB    _u(6)
17693 #define IO_BANK0_PROC1_INTS3_GPIO25_EDGE_LOW_LSB    _u(6)
17694 #define IO_BANK0_PROC1_INTS3_GPIO25_EDGE_LOW_ACCESS "RO"
17695 // -----------------------------------------------------------------------------
17696 // Field       : IO_BANK0_PROC1_INTS3_GPIO25_LEVEL_HIGH
17697 #define IO_BANK0_PROC1_INTS3_GPIO25_LEVEL_HIGH_RESET  _u(0x0)
17698 #define IO_BANK0_PROC1_INTS3_GPIO25_LEVEL_HIGH_BITS   _u(0x00000020)
17699 #define IO_BANK0_PROC1_INTS3_GPIO25_LEVEL_HIGH_MSB    _u(5)
17700 #define IO_BANK0_PROC1_INTS3_GPIO25_LEVEL_HIGH_LSB    _u(5)
17701 #define IO_BANK0_PROC1_INTS3_GPIO25_LEVEL_HIGH_ACCESS "RO"
17702 // -----------------------------------------------------------------------------
17703 // Field       : IO_BANK0_PROC1_INTS3_GPIO25_LEVEL_LOW
17704 #define IO_BANK0_PROC1_INTS3_GPIO25_LEVEL_LOW_RESET  _u(0x0)
17705 #define IO_BANK0_PROC1_INTS3_GPIO25_LEVEL_LOW_BITS   _u(0x00000010)
17706 #define IO_BANK0_PROC1_INTS3_GPIO25_LEVEL_LOW_MSB    _u(4)
17707 #define IO_BANK0_PROC1_INTS3_GPIO25_LEVEL_LOW_LSB    _u(4)
17708 #define IO_BANK0_PROC1_INTS3_GPIO25_LEVEL_LOW_ACCESS "RO"
17709 // -----------------------------------------------------------------------------
17710 // Field       : IO_BANK0_PROC1_INTS3_GPIO24_EDGE_HIGH
17711 #define IO_BANK0_PROC1_INTS3_GPIO24_EDGE_HIGH_RESET  _u(0x0)
17712 #define IO_BANK0_PROC1_INTS3_GPIO24_EDGE_HIGH_BITS   _u(0x00000008)
17713 #define IO_BANK0_PROC1_INTS3_GPIO24_EDGE_HIGH_MSB    _u(3)
17714 #define IO_BANK0_PROC1_INTS3_GPIO24_EDGE_HIGH_LSB    _u(3)
17715 #define IO_BANK0_PROC1_INTS3_GPIO24_EDGE_HIGH_ACCESS "RO"
17716 // -----------------------------------------------------------------------------
17717 // Field       : IO_BANK0_PROC1_INTS3_GPIO24_EDGE_LOW
17718 #define IO_BANK0_PROC1_INTS3_GPIO24_EDGE_LOW_RESET  _u(0x0)
17719 #define IO_BANK0_PROC1_INTS3_GPIO24_EDGE_LOW_BITS   _u(0x00000004)
17720 #define IO_BANK0_PROC1_INTS3_GPIO24_EDGE_LOW_MSB    _u(2)
17721 #define IO_BANK0_PROC1_INTS3_GPIO24_EDGE_LOW_LSB    _u(2)
17722 #define IO_BANK0_PROC1_INTS3_GPIO24_EDGE_LOW_ACCESS "RO"
17723 // -----------------------------------------------------------------------------
17724 // Field       : IO_BANK0_PROC1_INTS3_GPIO24_LEVEL_HIGH
17725 #define IO_BANK0_PROC1_INTS3_GPIO24_LEVEL_HIGH_RESET  _u(0x0)
17726 #define IO_BANK0_PROC1_INTS3_GPIO24_LEVEL_HIGH_BITS   _u(0x00000002)
17727 #define IO_BANK0_PROC1_INTS3_GPIO24_LEVEL_HIGH_MSB    _u(1)
17728 #define IO_BANK0_PROC1_INTS3_GPIO24_LEVEL_HIGH_LSB    _u(1)
17729 #define IO_BANK0_PROC1_INTS3_GPIO24_LEVEL_HIGH_ACCESS "RO"
17730 // -----------------------------------------------------------------------------
17731 // Field       : IO_BANK0_PROC1_INTS3_GPIO24_LEVEL_LOW
17732 #define IO_BANK0_PROC1_INTS3_GPIO24_LEVEL_LOW_RESET  _u(0x0)
17733 #define IO_BANK0_PROC1_INTS3_GPIO24_LEVEL_LOW_BITS   _u(0x00000001)
17734 #define IO_BANK0_PROC1_INTS3_GPIO24_LEVEL_LOW_MSB    _u(0)
17735 #define IO_BANK0_PROC1_INTS3_GPIO24_LEVEL_LOW_LSB    _u(0)
17736 #define IO_BANK0_PROC1_INTS3_GPIO24_LEVEL_LOW_ACCESS "RO"
17737 // =============================================================================
17738 // Register    : IO_BANK0_PROC1_INTS4
17739 // Description : Interrupt status after masking & forcing for proc1
17740 #define IO_BANK0_PROC1_INTS4_OFFSET _u(0x000002d0)
17741 #define IO_BANK0_PROC1_INTS4_BITS   _u(0xffffffff)
17742 #define IO_BANK0_PROC1_INTS4_RESET  _u(0x00000000)
17743 // -----------------------------------------------------------------------------
17744 // Field       : IO_BANK0_PROC1_INTS4_GPIO39_EDGE_HIGH
17745 #define IO_BANK0_PROC1_INTS4_GPIO39_EDGE_HIGH_RESET  _u(0x0)
17746 #define IO_BANK0_PROC1_INTS4_GPIO39_EDGE_HIGH_BITS   _u(0x80000000)
17747 #define IO_BANK0_PROC1_INTS4_GPIO39_EDGE_HIGH_MSB    _u(31)
17748 #define IO_BANK0_PROC1_INTS4_GPIO39_EDGE_HIGH_LSB    _u(31)
17749 #define IO_BANK0_PROC1_INTS4_GPIO39_EDGE_HIGH_ACCESS "RO"
17750 // -----------------------------------------------------------------------------
17751 // Field       : IO_BANK0_PROC1_INTS4_GPIO39_EDGE_LOW
17752 #define IO_BANK0_PROC1_INTS4_GPIO39_EDGE_LOW_RESET  _u(0x0)
17753 #define IO_BANK0_PROC1_INTS4_GPIO39_EDGE_LOW_BITS   _u(0x40000000)
17754 #define IO_BANK0_PROC1_INTS4_GPIO39_EDGE_LOW_MSB    _u(30)
17755 #define IO_BANK0_PROC1_INTS4_GPIO39_EDGE_LOW_LSB    _u(30)
17756 #define IO_BANK0_PROC1_INTS4_GPIO39_EDGE_LOW_ACCESS "RO"
17757 // -----------------------------------------------------------------------------
17758 // Field       : IO_BANK0_PROC1_INTS4_GPIO39_LEVEL_HIGH
17759 #define IO_BANK0_PROC1_INTS4_GPIO39_LEVEL_HIGH_RESET  _u(0x0)
17760 #define IO_BANK0_PROC1_INTS4_GPIO39_LEVEL_HIGH_BITS   _u(0x20000000)
17761 #define IO_BANK0_PROC1_INTS4_GPIO39_LEVEL_HIGH_MSB    _u(29)
17762 #define IO_BANK0_PROC1_INTS4_GPIO39_LEVEL_HIGH_LSB    _u(29)
17763 #define IO_BANK0_PROC1_INTS4_GPIO39_LEVEL_HIGH_ACCESS "RO"
17764 // -----------------------------------------------------------------------------
17765 // Field       : IO_BANK0_PROC1_INTS4_GPIO39_LEVEL_LOW
17766 #define IO_BANK0_PROC1_INTS4_GPIO39_LEVEL_LOW_RESET  _u(0x0)
17767 #define IO_BANK0_PROC1_INTS4_GPIO39_LEVEL_LOW_BITS   _u(0x10000000)
17768 #define IO_BANK0_PROC1_INTS4_GPIO39_LEVEL_LOW_MSB    _u(28)
17769 #define IO_BANK0_PROC1_INTS4_GPIO39_LEVEL_LOW_LSB    _u(28)
17770 #define IO_BANK0_PROC1_INTS4_GPIO39_LEVEL_LOW_ACCESS "RO"
17771 // -----------------------------------------------------------------------------
17772 // Field       : IO_BANK0_PROC1_INTS4_GPIO38_EDGE_HIGH
17773 #define IO_BANK0_PROC1_INTS4_GPIO38_EDGE_HIGH_RESET  _u(0x0)
17774 #define IO_BANK0_PROC1_INTS4_GPIO38_EDGE_HIGH_BITS   _u(0x08000000)
17775 #define IO_BANK0_PROC1_INTS4_GPIO38_EDGE_HIGH_MSB    _u(27)
17776 #define IO_BANK0_PROC1_INTS4_GPIO38_EDGE_HIGH_LSB    _u(27)
17777 #define IO_BANK0_PROC1_INTS4_GPIO38_EDGE_HIGH_ACCESS "RO"
17778 // -----------------------------------------------------------------------------
17779 // Field       : IO_BANK0_PROC1_INTS4_GPIO38_EDGE_LOW
17780 #define IO_BANK0_PROC1_INTS4_GPIO38_EDGE_LOW_RESET  _u(0x0)
17781 #define IO_BANK0_PROC1_INTS4_GPIO38_EDGE_LOW_BITS   _u(0x04000000)
17782 #define IO_BANK0_PROC1_INTS4_GPIO38_EDGE_LOW_MSB    _u(26)
17783 #define IO_BANK0_PROC1_INTS4_GPIO38_EDGE_LOW_LSB    _u(26)
17784 #define IO_BANK0_PROC1_INTS4_GPIO38_EDGE_LOW_ACCESS "RO"
17785 // -----------------------------------------------------------------------------
17786 // Field       : IO_BANK0_PROC1_INTS4_GPIO38_LEVEL_HIGH
17787 #define IO_BANK0_PROC1_INTS4_GPIO38_LEVEL_HIGH_RESET  _u(0x0)
17788 #define IO_BANK0_PROC1_INTS4_GPIO38_LEVEL_HIGH_BITS   _u(0x02000000)
17789 #define IO_BANK0_PROC1_INTS4_GPIO38_LEVEL_HIGH_MSB    _u(25)
17790 #define IO_BANK0_PROC1_INTS4_GPIO38_LEVEL_HIGH_LSB    _u(25)
17791 #define IO_BANK0_PROC1_INTS4_GPIO38_LEVEL_HIGH_ACCESS "RO"
17792 // -----------------------------------------------------------------------------
17793 // Field       : IO_BANK0_PROC1_INTS4_GPIO38_LEVEL_LOW
17794 #define IO_BANK0_PROC1_INTS4_GPIO38_LEVEL_LOW_RESET  _u(0x0)
17795 #define IO_BANK0_PROC1_INTS4_GPIO38_LEVEL_LOW_BITS   _u(0x01000000)
17796 #define IO_BANK0_PROC1_INTS4_GPIO38_LEVEL_LOW_MSB    _u(24)
17797 #define IO_BANK0_PROC1_INTS4_GPIO38_LEVEL_LOW_LSB    _u(24)
17798 #define IO_BANK0_PROC1_INTS4_GPIO38_LEVEL_LOW_ACCESS "RO"
17799 // -----------------------------------------------------------------------------
17800 // Field       : IO_BANK0_PROC1_INTS4_GPIO37_EDGE_HIGH
17801 #define IO_BANK0_PROC1_INTS4_GPIO37_EDGE_HIGH_RESET  _u(0x0)
17802 #define IO_BANK0_PROC1_INTS4_GPIO37_EDGE_HIGH_BITS   _u(0x00800000)
17803 #define IO_BANK0_PROC1_INTS4_GPIO37_EDGE_HIGH_MSB    _u(23)
17804 #define IO_BANK0_PROC1_INTS4_GPIO37_EDGE_HIGH_LSB    _u(23)
17805 #define IO_BANK0_PROC1_INTS4_GPIO37_EDGE_HIGH_ACCESS "RO"
17806 // -----------------------------------------------------------------------------
17807 // Field       : IO_BANK0_PROC1_INTS4_GPIO37_EDGE_LOW
17808 #define IO_BANK0_PROC1_INTS4_GPIO37_EDGE_LOW_RESET  _u(0x0)
17809 #define IO_BANK0_PROC1_INTS4_GPIO37_EDGE_LOW_BITS   _u(0x00400000)
17810 #define IO_BANK0_PROC1_INTS4_GPIO37_EDGE_LOW_MSB    _u(22)
17811 #define IO_BANK0_PROC1_INTS4_GPIO37_EDGE_LOW_LSB    _u(22)
17812 #define IO_BANK0_PROC1_INTS4_GPIO37_EDGE_LOW_ACCESS "RO"
17813 // -----------------------------------------------------------------------------
17814 // Field       : IO_BANK0_PROC1_INTS4_GPIO37_LEVEL_HIGH
17815 #define IO_BANK0_PROC1_INTS4_GPIO37_LEVEL_HIGH_RESET  _u(0x0)
17816 #define IO_BANK0_PROC1_INTS4_GPIO37_LEVEL_HIGH_BITS   _u(0x00200000)
17817 #define IO_BANK0_PROC1_INTS4_GPIO37_LEVEL_HIGH_MSB    _u(21)
17818 #define IO_BANK0_PROC1_INTS4_GPIO37_LEVEL_HIGH_LSB    _u(21)
17819 #define IO_BANK0_PROC1_INTS4_GPIO37_LEVEL_HIGH_ACCESS "RO"
17820 // -----------------------------------------------------------------------------
17821 // Field       : IO_BANK0_PROC1_INTS4_GPIO37_LEVEL_LOW
17822 #define IO_BANK0_PROC1_INTS4_GPIO37_LEVEL_LOW_RESET  _u(0x0)
17823 #define IO_BANK0_PROC1_INTS4_GPIO37_LEVEL_LOW_BITS   _u(0x00100000)
17824 #define IO_BANK0_PROC1_INTS4_GPIO37_LEVEL_LOW_MSB    _u(20)
17825 #define IO_BANK0_PROC1_INTS4_GPIO37_LEVEL_LOW_LSB    _u(20)
17826 #define IO_BANK0_PROC1_INTS4_GPIO37_LEVEL_LOW_ACCESS "RO"
17827 // -----------------------------------------------------------------------------
17828 // Field       : IO_BANK0_PROC1_INTS4_GPIO36_EDGE_HIGH
17829 #define IO_BANK0_PROC1_INTS4_GPIO36_EDGE_HIGH_RESET  _u(0x0)
17830 #define IO_BANK0_PROC1_INTS4_GPIO36_EDGE_HIGH_BITS   _u(0x00080000)
17831 #define IO_BANK0_PROC1_INTS4_GPIO36_EDGE_HIGH_MSB    _u(19)
17832 #define IO_BANK0_PROC1_INTS4_GPIO36_EDGE_HIGH_LSB    _u(19)
17833 #define IO_BANK0_PROC1_INTS4_GPIO36_EDGE_HIGH_ACCESS "RO"
17834 // -----------------------------------------------------------------------------
17835 // Field       : IO_BANK0_PROC1_INTS4_GPIO36_EDGE_LOW
17836 #define IO_BANK0_PROC1_INTS4_GPIO36_EDGE_LOW_RESET  _u(0x0)
17837 #define IO_BANK0_PROC1_INTS4_GPIO36_EDGE_LOW_BITS   _u(0x00040000)
17838 #define IO_BANK0_PROC1_INTS4_GPIO36_EDGE_LOW_MSB    _u(18)
17839 #define IO_BANK0_PROC1_INTS4_GPIO36_EDGE_LOW_LSB    _u(18)
17840 #define IO_BANK0_PROC1_INTS4_GPIO36_EDGE_LOW_ACCESS "RO"
17841 // -----------------------------------------------------------------------------
17842 // Field       : IO_BANK0_PROC1_INTS4_GPIO36_LEVEL_HIGH
17843 #define IO_BANK0_PROC1_INTS4_GPIO36_LEVEL_HIGH_RESET  _u(0x0)
17844 #define IO_BANK0_PROC1_INTS4_GPIO36_LEVEL_HIGH_BITS   _u(0x00020000)
17845 #define IO_BANK0_PROC1_INTS4_GPIO36_LEVEL_HIGH_MSB    _u(17)
17846 #define IO_BANK0_PROC1_INTS4_GPIO36_LEVEL_HIGH_LSB    _u(17)
17847 #define IO_BANK0_PROC1_INTS4_GPIO36_LEVEL_HIGH_ACCESS "RO"
17848 // -----------------------------------------------------------------------------
17849 // Field       : IO_BANK0_PROC1_INTS4_GPIO36_LEVEL_LOW
17850 #define IO_BANK0_PROC1_INTS4_GPIO36_LEVEL_LOW_RESET  _u(0x0)
17851 #define IO_BANK0_PROC1_INTS4_GPIO36_LEVEL_LOW_BITS   _u(0x00010000)
17852 #define IO_BANK0_PROC1_INTS4_GPIO36_LEVEL_LOW_MSB    _u(16)
17853 #define IO_BANK0_PROC1_INTS4_GPIO36_LEVEL_LOW_LSB    _u(16)
17854 #define IO_BANK0_PROC1_INTS4_GPIO36_LEVEL_LOW_ACCESS "RO"
17855 // -----------------------------------------------------------------------------
17856 // Field       : IO_BANK0_PROC1_INTS4_GPIO35_EDGE_HIGH
17857 #define IO_BANK0_PROC1_INTS4_GPIO35_EDGE_HIGH_RESET  _u(0x0)
17858 #define IO_BANK0_PROC1_INTS4_GPIO35_EDGE_HIGH_BITS   _u(0x00008000)
17859 #define IO_BANK0_PROC1_INTS4_GPIO35_EDGE_HIGH_MSB    _u(15)
17860 #define IO_BANK0_PROC1_INTS4_GPIO35_EDGE_HIGH_LSB    _u(15)
17861 #define IO_BANK0_PROC1_INTS4_GPIO35_EDGE_HIGH_ACCESS "RO"
17862 // -----------------------------------------------------------------------------
17863 // Field       : IO_BANK0_PROC1_INTS4_GPIO35_EDGE_LOW
17864 #define IO_BANK0_PROC1_INTS4_GPIO35_EDGE_LOW_RESET  _u(0x0)
17865 #define IO_BANK0_PROC1_INTS4_GPIO35_EDGE_LOW_BITS   _u(0x00004000)
17866 #define IO_BANK0_PROC1_INTS4_GPIO35_EDGE_LOW_MSB    _u(14)
17867 #define IO_BANK0_PROC1_INTS4_GPIO35_EDGE_LOW_LSB    _u(14)
17868 #define IO_BANK0_PROC1_INTS4_GPIO35_EDGE_LOW_ACCESS "RO"
17869 // -----------------------------------------------------------------------------
17870 // Field       : IO_BANK0_PROC1_INTS4_GPIO35_LEVEL_HIGH
17871 #define IO_BANK0_PROC1_INTS4_GPIO35_LEVEL_HIGH_RESET  _u(0x0)
17872 #define IO_BANK0_PROC1_INTS4_GPIO35_LEVEL_HIGH_BITS   _u(0x00002000)
17873 #define IO_BANK0_PROC1_INTS4_GPIO35_LEVEL_HIGH_MSB    _u(13)
17874 #define IO_BANK0_PROC1_INTS4_GPIO35_LEVEL_HIGH_LSB    _u(13)
17875 #define IO_BANK0_PROC1_INTS4_GPIO35_LEVEL_HIGH_ACCESS "RO"
17876 // -----------------------------------------------------------------------------
17877 // Field       : IO_BANK0_PROC1_INTS4_GPIO35_LEVEL_LOW
17878 #define IO_BANK0_PROC1_INTS4_GPIO35_LEVEL_LOW_RESET  _u(0x0)
17879 #define IO_BANK0_PROC1_INTS4_GPIO35_LEVEL_LOW_BITS   _u(0x00001000)
17880 #define IO_BANK0_PROC1_INTS4_GPIO35_LEVEL_LOW_MSB    _u(12)
17881 #define IO_BANK0_PROC1_INTS4_GPIO35_LEVEL_LOW_LSB    _u(12)
17882 #define IO_BANK0_PROC1_INTS4_GPIO35_LEVEL_LOW_ACCESS "RO"
17883 // -----------------------------------------------------------------------------
17884 // Field       : IO_BANK0_PROC1_INTS4_GPIO34_EDGE_HIGH
17885 #define IO_BANK0_PROC1_INTS4_GPIO34_EDGE_HIGH_RESET  _u(0x0)
17886 #define IO_BANK0_PROC1_INTS4_GPIO34_EDGE_HIGH_BITS   _u(0x00000800)
17887 #define IO_BANK0_PROC1_INTS4_GPIO34_EDGE_HIGH_MSB    _u(11)
17888 #define IO_BANK0_PROC1_INTS4_GPIO34_EDGE_HIGH_LSB    _u(11)
17889 #define IO_BANK0_PROC1_INTS4_GPIO34_EDGE_HIGH_ACCESS "RO"
17890 // -----------------------------------------------------------------------------
17891 // Field       : IO_BANK0_PROC1_INTS4_GPIO34_EDGE_LOW
17892 #define IO_BANK0_PROC1_INTS4_GPIO34_EDGE_LOW_RESET  _u(0x0)
17893 #define IO_BANK0_PROC1_INTS4_GPIO34_EDGE_LOW_BITS   _u(0x00000400)
17894 #define IO_BANK0_PROC1_INTS4_GPIO34_EDGE_LOW_MSB    _u(10)
17895 #define IO_BANK0_PROC1_INTS4_GPIO34_EDGE_LOW_LSB    _u(10)
17896 #define IO_BANK0_PROC1_INTS4_GPIO34_EDGE_LOW_ACCESS "RO"
17897 // -----------------------------------------------------------------------------
17898 // Field       : IO_BANK0_PROC1_INTS4_GPIO34_LEVEL_HIGH
17899 #define IO_BANK0_PROC1_INTS4_GPIO34_LEVEL_HIGH_RESET  _u(0x0)
17900 #define IO_BANK0_PROC1_INTS4_GPIO34_LEVEL_HIGH_BITS   _u(0x00000200)
17901 #define IO_BANK0_PROC1_INTS4_GPIO34_LEVEL_HIGH_MSB    _u(9)
17902 #define IO_BANK0_PROC1_INTS4_GPIO34_LEVEL_HIGH_LSB    _u(9)
17903 #define IO_BANK0_PROC1_INTS4_GPIO34_LEVEL_HIGH_ACCESS "RO"
17904 // -----------------------------------------------------------------------------
17905 // Field       : IO_BANK0_PROC1_INTS4_GPIO34_LEVEL_LOW
17906 #define IO_BANK0_PROC1_INTS4_GPIO34_LEVEL_LOW_RESET  _u(0x0)
17907 #define IO_BANK0_PROC1_INTS4_GPIO34_LEVEL_LOW_BITS   _u(0x00000100)
17908 #define IO_BANK0_PROC1_INTS4_GPIO34_LEVEL_LOW_MSB    _u(8)
17909 #define IO_BANK0_PROC1_INTS4_GPIO34_LEVEL_LOW_LSB    _u(8)
17910 #define IO_BANK0_PROC1_INTS4_GPIO34_LEVEL_LOW_ACCESS "RO"
17911 // -----------------------------------------------------------------------------
17912 // Field       : IO_BANK0_PROC1_INTS4_GPIO33_EDGE_HIGH
17913 #define IO_BANK0_PROC1_INTS4_GPIO33_EDGE_HIGH_RESET  _u(0x0)
17914 #define IO_BANK0_PROC1_INTS4_GPIO33_EDGE_HIGH_BITS   _u(0x00000080)
17915 #define IO_BANK0_PROC1_INTS4_GPIO33_EDGE_HIGH_MSB    _u(7)
17916 #define IO_BANK0_PROC1_INTS4_GPIO33_EDGE_HIGH_LSB    _u(7)
17917 #define IO_BANK0_PROC1_INTS4_GPIO33_EDGE_HIGH_ACCESS "RO"
17918 // -----------------------------------------------------------------------------
17919 // Field       : IO_BANK0_PROC1_INTS4_GPIO33_EDGE_LOW
17920 #define IO_BANK0_PROC1_INTS4_GPIO33_EDGE_LOW_RESET  _u(0x0)
17921 #define IO_BANK0_PROC1_INTS4_GPIO33_EDGE_LOW_BITS   _u(0x00000040)
17922 #define IO_BANK0_PROC1_INTS4_GPIO33_EDGE_LOW_MSB    _u(6)
17923 #define IO_BANK0_PROC1_INTS4_GPIO33_EDGE_LOW_LSB    _u(6)
17924 #define IO_BANK0_PROC1_INTS4_GPIO33_EDGE_LOW_ACCESS "RO"
17925 // -----------------------------------------------------------------------------
17926 // Field       : IO_BANK0_PROC1_INTS4_GPIO33_LEVEL_HIGH
17927 #define IO_BANK0_PROC1_INTS4_GPIO33_LEVEL_HIGH_RESET  _u(0x0)
17928 #define IO_BANK0_PROC1_INTS4_GPIO33_LEVEL_HIGH_BITS   _u(0x00000020)
17929 #define IO_BANK0_PROC1_INTS4_GPIO33_LEVEL_HIGH_MSB    _u(5)
17930 #define IO_BANK0_PROC1_INTS4_GPIO33_LEVEL_HIGH_LSB    _u(5)
17931 #define IO_BANK0_PROC1_INTS4_GPIO33_LEVEL_HIGH_ACCESS "RO"
17932 // -----------------------------------------------------------------------------
17933 // Field       : IO_BANK0_PROC1_INTS4_GPIO33_LEVEL_LOW
17934 #define IO_BANK0_PROC1_INTS4_GPIO33_LEVEL_LOW_RESET  _u(0x0)
17935 #define IO_BANK0_PROC1_INTS4_GPIO33_LEVEL_LOW_BITS   _u(0x00000010)
17936 #define IO_BANK0_PROC1_INTS4_GPIO33_LEVEL_LOW_MSB    _u(4)
17937 #define IO_BANK0_PROC1_INTS4_GPIO33_LEVEL_LOW_LSB    _u(4)
17938 #define IO_BANK0_PROC1_INTS4_GPIO33_LEVEL_LOW_ACCESS "RO"
17939 // -----------------------------------------------------------------------------
17940 // Field       : IO_BANK0_PROC1_INTS4_GPIO32_EDGE_HIGH
17941 #define IO_BANK0_PROC1_INTS4_GPIO32_EDGE_HIGH_RESET  _u(0x0)
17942 #define IO_BANK0_PROC1_INTS4_GPIO32_EDGE_HIGH_BITS   _u(0x00000008)
17943 #define IO_BANK0_PROC1_INTS4_GPIO32_EDGE_HIGH_MSB    _u(3)
17944 #define IO_BANK0_PROC1_INTS4_GPIO32_EDGE_HIGH_LSB    _u(3)
17945 #define IO_BANK0_PROC1_INTS4_GPIO32_EDGE_HIGH_ACCESS "RO"
17946 // -----------------------------------------------------------------------------
17947 // Field       : IO_BANK0_PROC1_INTS4_GPIO32_EDGE_LOW
17948 #define IO_BANK0_PROC1_INTS4_GPIO32_EDGE_LOW_RESET  _u(0x0)
17949 #define IO_BANK0_PROC1_INTS4_GPIO32_EDGE_LOW_BITS   _u(0x00000004)
17950 #define IO_BANK0_PROC1_INTS4_GPIO32_EDGE_LOW_MSB    _u(2)
17951 #define IO_BANK0_PROC1_INTS4_GPIO32_EDGE_LOW_LSB    _u(2)
17952 #define IO_BANK0_PROC1_INTS4_GPIO32_EDGE_LOW_ACCESS "RO"
17953 // -----------------------------------------------------------------------------
17954 // Field       : IO_BANK0_PROC1_INTS4_GPIO32_LEVEL_HIGH
17955 #define IO_BANK0_PROC1_INTS4_GPIO32_LEVEL_HIGH_RESET  _u(0x0)
17956 #define IO_BANK0_PROC1_INTS4_GPIO32_LEVEL_HIGH_BITS   _u(0x00000002)
17957 #define IO_BANK0_PROC1_INTS4_GPIO32_LEVEL_HIGH_MSB    _u(1)
17958 #define IO_BANK0_PROC1_INTS4_GPIO32_LEVEL_HIGH_LSB    _u(1)
17959 #define IO_BANK0_PROC1_INTS4_GPIO32_LEVEL_HIGH_ACCESS "RO"
17960 // -----------------------------------------------------------------------------
17961 // Field       : IO_BANK0_PROC1_INTS4_GPIO32_LEVEL_LOW
17962 #define IO_BANK0_PROC1_INTS4_GPIO32_LEVEL_LOW_RESET  _u(0x0)
17963 #define IO_BANK0_PROC1_INTS4_GPIO32_LEVEL_LOW_BITS   _u(0x00000001)
17964 #define IO_BANK0_PROC1_INTS4_GPIO32_LEVEL_LOW_MSB    _u(0)
17965 #define IO_BANK0_PROC1_INTS4_GPIO32_LEVEL_LOW_LSB    _u(0)
17966 #define IO_BANK0_PROC1_INTS4_GPIO32_LEVEL_LOW_ACCESS "RO"
17967 // =============================================================================
17968 // Register    : IO_BANK0_PROC1_INTS5
17969 // Description : Interrupt status after masking & forcing for proc1
17970 #define IO_BANK0_PROC1_INTS5_OFFSET _u(0x000002d4)
17971 #define IO_BANK0_PROC1_INTS5_BITS   _u(0xffffffff)
17972 #define IO_BANK0_PROC1_INTS5_RESET  _u(0x00000000)
17973 // -----------------------------------------------------------------------------
17974 // Field       : IO_BANK0_PROC1_INTS5_GPIO47_EDGE_HIGH
17975 #define IO_BANK0_PROC1_INTS5_GPIO47_EDGE_HIGH_RESET  _u(0x0)
17976 #define IO_BANK0_PROC1_INTS5_GPIO47_EDGE_HIGH_BITS   _u(0x80000000)
17977 #define IO_BANK0_PROC1_INTS5_GPIO47_EDGE_HIGH_MSB    _u(31)
17978 #define IO_BANK0_PROC1_INTS5_GPIO47_EDGE_HIGH_LSB    _u(31)
17979 #define IO_BANK0_PROC1_INTS5_GPIO47_EDGE_HIGH_ACCESS "RO"
17980 // -----------------------------------------------------------------------------
17981 // Field       : IO_BANK0_PROC1_INTS5_GPIO47_EDGE_LOW
17982 #define IO_BANK0_PROC1_INTS5_GPIO47_EDGE_LOW_RESET  _u(0x0)
17983 #define IO_BANK0_PROC1_INTS5_GPIO47_EDGE_LOW_BITS   _u(0x40000000)
17984 #define IO_BANK0_PROC1_INTS5_GPIO47_EDGE_LOW_MSB    _u(30)
17985 #define IO_BANK0_PROC1_INTS5_GPIO47_EDGE_LOW_LSB    _u(30)
17986 #define IO_BANK0_PROC1_INTS5_GPIO47_EDGE_LOW_ACCESS "RO"
17987 // -----------------------------------------------------------------------------
17988 // Field       : IO_BANK0_PROC1_INTS5_GPIO47_LEVEL_HIGH
17989 #define IO_BANK0_PROC1_INTS5_GPIO47_LEVEL_HIGH_RESET  _u(0x0)
17990 #define IO_BANK0_PROC1_INTS5_GPIO47_LEVEL_HIGH_BITS   _u(0x20000000)
17991 #define IO_BANK0_PROC1_INTS5_GPIO47_LEVEL_HIGH_MSB    _u(29)
17992 #define IO_BANK0_PROC1_INTS5_GPIO47_LEVEL_HIGH_LSB    _u(29)
17993 #define IO_BANK0_PROC1_INTS5_GPIO47_LEVEL_HIGH_ACCESS "RO"
17994 // -----------------------------------------------------------------------------
17995 // Field       : IO_BANK0_PROC1_INTS5_GPIO47_LEVEL_LOW
17996 #define IO_BANK0_PROC1_INTS5_GPIO47_LEVEL_LOW_RESET  _u(0x0)
17997 #define IO_BANK0_PROC1_INTS5_GPIO47_LEVEL_LOW_BITS   _u(0x10000000)
17998 #define IO_BANK0_PROC1_INTS5_GPIO47_LEVEL_LOW_MSB    _u(28)
17999 #define IO_BANK0_PROC1_INTS5_GPIO47_LEVEL_LOW_LSB    _u(28)
18000 #define IO_BANK0_PROC1_INTS5_GPIO47_LEVEL_LOW_ACCESS "RO"
18001 // -----------------------------------------------------------------------------
18002 // Field       : IO_BANK0_PROC1_INTS5_GPIO46_EDGE_HIGH
18003 #define IO_BANK0_PROC1_INTS5_GPIO46_EDGE_HIGH_RESET  _u(0x0)
18004 #define IO_BANK0_PROC1_INTS5_GPIO46_EDGE_HIGH_BITS   _u(0x08000000)
18005 #define IO_BANK0_PROC1_INTS5_GPIO46_EDGE_HIGH_MSB    _u(27)
18006 #define IO_BANK0_PROC1_INTS5_GPIO46_EDGE_HIGH_LSB    _u(27)
18007 #define IO_BANK0_PROC1_INTS5_GPIO46_EDGE_HIGH_ACCESS "RO"
18008 // -----------------------------------------------------------------------------
18009 // Field       : IO_BANK0_PROC1_INTS5_GPIO46_EDGE_LOW
18010 #define IO_BANK0_PROC1_INTS5_GPIO46_EDGE_LOW_RESET  _u(0x0)
18011 #define IO_BANK0_PROC1_INTS5_GPIO46_EDGE_LOW_BITS   _u(0x04000000)
18012 #define IO_BANK0_PROC1_INTS5_GPIO46_EDGE_LOW_MSB    _u(26)
18013 #define IO_BANK0_PROC1_INTS5_GPIO46_EDGE_LOW_LSB    _u(26)
18014 #define IO_BANK0_PROC1_INTS5_GPIO46_EDGE_LOW_ACCESS "RO"
18015 // -----------------------------------------------------------------------------
18016 // Field       : IO_BANK0_PROC1_INTS5_GPIO46_LEVEL_HIGH
18017 #define IO_BANK0_PROC1_INTS5_GPIO46_LEVEL_HIGH_RESET  _u(0x0)
18018 #define IO_BANK0_PROC1_INTS5_GPIO46_LEVEL_HIGH_BITS   _u(0x02000000)
18019 #define IO_BANK0_PROC1_INTS5_GPIO46_LEVEL_HIGH_MSB    _u(25)
18020 #define IO_BANK0_PROC1_INTS5_GPIO46_LEVEL_HIGH_LSB    _u(25)
18021 #define IO_BANK0_PROC1_INTS5_GPIO46_LEVEL_HIGH_ACCESS "RO"
18022 // -----------------------------------------------------------------------------
18023 // Field       : IO_BANK0_PROC1_INTS5_GPIO46_LEVEL_LOW
18024 #define IO_BANK0_PROC1_INTS5_GPIO46_LEVEL_LOW_RESET  _u(0x0)
18025 #define IO_BANK0_PROC1_INTS5_GPIO46_LEVEL_LOW_BITS   _u(0x01000000)
18026 #define IO_BANK0_PROC1_INTS5_GPIO46_LEVEL_LOW_MSB    _u(24)
18027 #define IO_BANK0_PROC1_INTS5_GPIO46_LEVEL_LOW_LSB    _u(24)
18028 #define IO_BANK0_PROC1_INTS5_GPIO46_LEVEL_LOW_ACCESS "RO"
18029 // -----------------------------------------------------------------------------
18030 // Field       : IO_BANK0_PROC1_INTS5_GPIO45_EDGE_HIGH
18031 #define IO_BANK0_PROC1_INTS5_GPIO45_EDGE_HIGH_RESET  _u(0x0)
18032 #define IO_BANK0_PROC1_INTS5_GPIO45_EDGE_HIGH_BITS   _u(0x00800000)
18033 #define IO_BANK0_PROC1_INTS5_GPIO45_EDGE_HIGH_MSB    _u(23)
18034 #define IO_BANK0_PROC1_INTS5_GPIO45_EDGE_HIGH_LSB    _u(23)
18035 #define IO_BANK0_PROC1_INTS5_GPIO45_EDGE_HIGH_ACCESS "RO"
18036 // -----------------------------------------------------------------------------
18037 // Field       : IO_BANK0_PROC1_INTS5_GPIO45_EDGE_LOW
18038 #define IO_BANK0_PROC1_INTS5_GPIO45_EDGE_LOW_RESET  _u(0x0)
18039 #define IO_BANK0_PROC1_INTS5_GPIO45_EDGE_LOW_BITS   _u(0x00400000)
18040 #define IO_BANK0_PROC1_INTS5_GPIO45_EDGE_LOW_MSB    _u(22)
18041 #define IO_BANK0_PROC1_INTS5_GPIO45_EDGE_LOW_LSB    _u(22)
18042 #define IO_BANK0_PROC1_INTS5_GPIO45_EDGE_LOW_ACCESS "RO"
18043 // -----------------------------------------------------------------------------
18044 // Field       : IO_BANK0_PROC1_INTS5_GPIO45_LEVEL_HIGH
18045 #define IO_BANK0_PROC1_INTS5_GPIO45_LEVEL_HIGH_RESET  _u(0x0)
18046 #define IO_BANK0_PROC1_INTS5_GPIO45_LEVEL_HIGH_BITS   _u(0x00200000)
18047 #define IO_BANK0_PROC1_INTS5_GPIO45_LEVEL_HIGH_MSB    _u(21)
18048 #define IO_BANK0_PROC1_INTS5_GPIO45_LEVEL_HIGH_LSB    _u(21)
18049 #define IO_BANK0_PROC1_INTS5_GPIO45_LEVEL_HIGH_ACCESS "RO"
18050 // -----------------------------------------------------------------------------
18051 // Field       : IO_BANK0_PROC1_INTS5_GPIO45_LEVEL_LOW
18052 #define IO_BANK0_PROC1_INTS5_GPIO45_LEVEL_LOW_RESET  _u(0x0)
18053 #define IO_BANK0_PROC1_INTS5_GPIO45_LEVEL_LOW_BITS   _u(0x00100000)
18054 #define IO_BANK0_PROC1_INTS5_GPIO45_LEVEL_LOW_MSB    _u(20)
18055 #define IO_BANK0_PROC1_INTS5_GPIO45_LEVEL_LOW_LSB    _u(20)
18056 #define IO_BANK0_PROC1_INTS5_GPIO45_LEVEL_LOW_ACCESS "RO"
18057 // -----------------------------------------------------------------------------
18058 // Field       : IO_BANK0_PROC1_INTS5_GPIO44_EDGE_HIGH
18059 #define IO_BANK0_PROC1_INTS5_GPIO44_EDGE_HIGH_RESET  _u(0x0)
18060 #define IO_BANK0_PROC1_INTS5_GPIO44_EDGE_HIGH_BITS   _u(0x00080000)
18061 #define IO_BANK0_PROC1_INTS5_GPIO44_EDGE_HIGH_MSB    _u(19)
18062 #define IO_BANK0_PROC1_INTS5_GPIO44_EDGE_HIGH_LSB    _u(19)
18063 #define IO_BANK0_PROC1_INTS5_GPIO44_EDGE_HIGH_ACCESS "RO"
18064 // -----------------------------------------------------------------------------
18065 // Field       : IO_BANK0_PROC1_INTS5_GPIO44_EDGE_LOW
18066 #define IO_BANK0_PROC1_INTS5_GPIO44_EDGE_LOW_RESET  _u(0x0)
18067 #define IO_BANK0_PROC1_INTS5_GPIO44_EDGE_LOW_BITS   _u(0x00040000)
18068 #define IO_BANK0_PROC1_INTS5_GPIO44_EDGE_LOW_MSB    _u(18)
18069 #define IO_BANK0_PROC1_INTS5_GPIO44_EDGE_LOW_LSB    _u(18)
18070 #define IO_BANK0_PROC1_INTS5_GPIO44_EDGE_LOW_ACCESS "RO"
18071 // -----------------------------------------------------------------------------
18072 // Field       : IO_BANK0_PROC1_INTS5_GPIO44_LEVEL_HIGH
18073 #define IO_BANK0_PROC1_INTS5_GPIO44_LEVEL_HIGH_RESET  _u(0x0)
18074 #define IO_BANK0_PROC1_INTS5_GPIO44_LEVEL_HIGH_BITS   _u(0x00020000)
18075 #define IO_BANK0_PROC1_INTS5_GPIO44_LEVEL_HIGH_MSB    _u(17)
18076 #define IO_BANK0_PROC1_INTS5_GPIO44_LEVEL_HIGH_LSB    _u(17)
18077 #define IO_BANK0_PROC1_INTS5_GPIO44_LEVEL_HIGH_ACCESS "RO"
18078 // -----------------------------------------------------------------------------
18079 // Field       : IO_BANK0_PROC1_INTS5_GPIO44_LEVEL_LOW
18080 #define IO_BANK0_PROC1_INTS5_GPIO44_LEVEL_LOW_RESET  _u(0x0)
18081 #define IO_BANK0_PROC1_INTS5_GPIO44_LEVEL_LOW_BITS   _u(0x00010000)
18082 #define IO_BANK0_PROC1_INTS5_GPIO44_LEVEL_LOW_MSB    _u(16)
18083 #define IO_BANK0_PROC1_INTS5_GPIO44_LEVEL_LOW_LSB    _u(16)
18084 #define IO_BANK0_PROC1_INTS5_GPIO44_LEVEL_LOW_ACCESS "RO"
18085 // -----------------------------------------------------------------------------
18086 // Field       : IO_BANK0_PROC1_INTS5_GPIO43_EDGE_HIGH
18087 #define IO_BANK0_PROC1_INTS5_GPIO43_EDGE_HIGH_RESET  _u(0x0)
18088 #define IO_BANK0_PROC1_INTS5_GPIO43_EDGE_HIGH_BITS   _u(0x00008000)
18089 #define IO_BANK0_PROC1_INTS5_GPIO43_EDGE_HIGH_MSB    _u(15)
18090 #define IO_BANK0_PROC1_INTS5_GPIO43_EDGE_HIGH_LSB    _u(15)
18091 #define IO_BANK0_PROC1_INTS5_GPIO43_EDGE_HIGH_ACCESS "RO"
18092 // -----------------------------------------------------------------------------
18093 // Field       : IO_BANK0_PROC1_INTS5_GPIO43_EDGE_LOW
18094 #define IO_BANK0_PROC1_INTS5_GPIO43_EDGE_LOW_RESET  _u(0x0)
18095 #define IO_BANK0_PROC1_INTS5_GPIO43_EDGE_LOW_BITS   _u(0x00004000)
18096 #define IO_BANK0_PROC1_INTS5_GPIO43_EDGE_LOW_MSB    _u(14)
18097 #define IO_BANK0_PROC1_INTS5_GPIO43_EDGE_LOW_LSB    _u(14)
18098 #define IO_BANK0_PROC1_INTS5_GPIO43_EDGE_LOW_ACCESS "RO"
18099 // -----------------------------------------------------------------------------
18100 // Field       : IO_BANK0_PROC1_INTS5_GPIO43_LEVEL_HIGH
18101 #define IO_BANK0_PROC1_INTS5_GPIO43_LEVEL_HIGH_RESET  _u(0x0)
18102 #define IO_BANK0_PROC1_INTS5_GPIO43_LEVEL_HIGH_BITS   _u(0x00002000)
18103 #define IO_BANK0_PROC1_INTS5_GPIO43_LEVEL_HIGH_MSB    _u(13)
18104 #define IO_BANK0_PROC1_INTS5_GPIO43_LEVEL_HIGH_LSB    _u(13)
18105 #define IO_BANK0_PROC1_INTS5_GPIO43_LEVEL_HIGH_ACCESS "RO"
18106 // -----------------------------------------------------------------------------
18107 // Field       : IO_BANK0_PROC1_INTS5_GPIO43_LEVEL_LOW
18108 #define IO_BANK0_PROC1_INTS5_GPIO43_LEVEL_LOW_RESET  _u(0x0)
18109 #define IO_BANK0_PROC1_INTS5_GPIO43_LEVEL_LOW_BITS   _u(0x00001000)
18110 #define IO_BANK0_PROC1_INTS5_GPIO43_LEVEL_LOW_MSB    _u(12)
18111 #define IO_BANK0_PROC1_INTS5_GPIO43_LEVEL_LOW_LSB    _u(12)
18112 #define IO_BANK0_PROC1_INTS5_GPIO43_LEVEL_LOW_ACCESS "RO"
18113 // -----------------------------------------------------------------------------
18114 // Field       : IO_BANK0_PROC1_INTS5_GPIO42_EDGE_HIGH
18115 #define IO_BANK0_PROC1_INTS5_GPIO42_EDGE_HIGH_RESET  _u(0x0)
18116 #define IO_BANK0_PROC1_INTS5_GPIO42_EDGE_HIGH_BITS   _u(0x00000800)
18117 #define IO_BANK0_PROC1_INTS5_GPIO42_EDGE_HIGH_MSB    _u(11)
18118 #define IO_BANK0_PROC1_INTS5_GPIO42_EDGE_HIGH_LSB    _u(11)
18119 #define IO_BANK0_PROC1_INTS5_GPIO42_EDGE_HIGH_ACCESS "RO"
18120 // -----------------------------------------------------------------------------
18121 // Field       : IO_BANK0_PROC1_INTS5_GPIO42_EDGE_LOW
18122 #define IO_BANK0_PROC1_INTS5_GPIO42_EDGE_LOW_RESET  _u(0x0)
18123 #define IO_BANK0_PROC1_INTS5_GPIO42_EDGE_LOW_BITS   _u(0x00000400)
18124 #define IO_BANK0_PROC1_INTS5_GPIO42_EDGE_LOW_MSB    _u(10)
18125 #define IO_BANK0_PROC1_INTS5_GPIO42_EDGE_LOW_LSB    _u(10)
18126 #define IO_BANK0_PROC1_INTS5_GPIO42_EDGE_LOW_ACCESS "RO"
18127 // -----------------------------------------------------------------------------
18128 // Field       : IO_BANK0_PROC1_INTS5_GPIO42_LEVEL_HIGH
18129 #define IO_BANK0_PROC1_INTS5_GPIO42_LEVEL_HIGH_RESET  _u(0x0)
18130 #define IO_BANK0_PROC1_INTS5_GPIO42_LEVEL_HIGH_BITS   _u(0x00000200)
18131 #define IO_BANK0_PROC1_INTS5_GPIO42_LEVEL_HIGH_MSB    _u(9)
18132 #define IO_BANK0_PROC1_INTS5_GPIO42_LEVEL_HIGH_LSB    _u(9)
18133 #define IO_BANK0_PROC1_INTS5_GPIO42_LEVEL_HIGH_ACCESS "RO"
18134 // -----------------------------------------------------------------------------
18135 // Field       : IO_BANK0_PROC1_INTS5_GPIO42_LEVEL_LOW
18136 #define IO_BANK0_PROC1_INTS5_GPIO42_LEVEL_LOW_RESET  _u(0x0)
18137 #define IO_BANK0_PROC1_INTS5_GPIO42_LEVEL_LOW_BITS   _u(0x00000100)
18138 #define IO_BANK0_PROC1_INTS5_GPIO42_LEVEL_LOW_MSB    _u(8)
18139 #define IO_BANK0_PROC1_INTS5_GPIO42_LEVEL_LOW_LSB    _u(8)
18140 #define IO_BANK0_PROC1_INTS5_GPIO42_LEVEL_LOW_ACCESS "RO"
18141 // -----------------------------------------------------------------------------
18142 // Field       : IO_BANK0_PROC1_INTS5_GPIO41_EDGE_HIGH
18143 #define IO_BANK0_PROC1_INTS5_GPIO41_EDGE_HIGH_RESET  _u(0x0)
18144 #define IO_BANK0_PROC1_INTS5_GPIO41_EDGE_HIGH_BITS   _u(0x00000080)
18145 #define IO_BANK0_PROC1_INTS5_GPIO41_EDGE_HIGH_MSB    _u(7)
18146 #define IO_BANK0_PROC1_INTS5_GPIO41_EDGE_HIGH_LSB    _u(7)
18147 #define IO_BANK0_PROC1_INTS5_GPIO41_EDGE_HIGH_ACCESS "RO"
18148 // -----------------------------------------------------------------------------
18149 // Field       : IO_BANK0_PROC1_INTS5_GPIO41_EDGE_LOW
18150 #define IO_BANK0_PROC1_INTS5_GPIO41_EDGE_LOW_RESET  _u(0x0)
18151 #define IO_BANK0_PROC1_INTS5_GPIO41_EDGE_LOW_BITS   _u(0x00000040)
18152 #define IO_BANK0_PROC1_INTS5_GPIO41_EDGE_LOW_MSB    _u(6)
18153 #define IO_BANK0_PROC1_INTS5_GPIO41_EDGE_LOW_LSB    _u(6)
18154 #define IO_BANK0_PROC1_INTS5_GPIO41_EDGE_LOW_ACCESS "RO"
18155 // -----------------------------------------------------------------------------
18156 // Field       : IO_BANK0_PROC1_INTS5_GPIO41_LEVEL_HIGH
18157 #define IO_BANK0_PROC1_INTS5_GPIO41_LEVEL_HIGH_RESET  _u(0x0)
18158 #define IO_BANK0_PROC1_INTS5_GPIO41_LEVEL_HIGH_BITS   _u(0x00000020)
18159 #define IO_BANK0_PROC1_INTS5_GPIO41_LEVEL_HIGH_MSB    _u(5)
18160 #define IO_BANK0_PROC1_INTS5_GPIO41_LEVEL_HIGH_LSB    _u(5)
18161 #define IO_BANK0_PROC1_INTS5_GPIO41_LEVEL_HIGH_ACCESS "RO"
18162 // -----------------------------------------------------------------------------
18163 // Field       : IO_BANK0_PROC1_INTS5_GPIO41_LEVEL_LOW
18164 #define IO_BANK0_PROC1_INTS5_GPIO41_LEVEL_LOW_RESET  _u(0x0)
18165 #define IO_BANK0_PROC1_INTS5_GPIO41_LEVEL_LOW_BITS   _u(0x00000010)
18166 #define IO_BANK0_PROC1_INTS5_GPIO41_LEVEL_LOW_MSB    _u(4)
18167 #define IO_BANK0_PROC1_INTS5_GPIO41_LEVEL_LOW_LSB    _u(4)
18168 #define IO_BANK0_PROC1_INTS5_GPIO41_LEVEL_LOW_ACCESS "RO"
18169 // -----------------------------------------------------------------------------
18170 // Field       : IO_BANK0_PROC1_INTS5_GPIO40_EDGE_HIGH
18171 #define IO_BANK0_PROC1_INTS5_GPIO40_EDGE_HIGH_RESET  _u(0x0)
18172 #define IO_BANK0_PROC1_INTS5_GPIO40_EDGE_HIGH_BITS   _u(0x00000008)
18173 #define IO_BANK0_PROC1_INTS5_GPIO40_EDGE_HIGH_MSB    _u(3)
18174 #define IO_BANK0_PROC1_INTS5_GPIO40_EDGE_HIGH_LSB    _u(3)
18175 #define IO_BANK0_PROC1_INTS5_GPIO40_EDGE_HIGH_ACCESS "RO"
18176 // -----------------------------------------------------------------------------
18177 // Field       : IO_BANK0_PROC1_INTS5_GPIO40_EDGE_LOW
18178 #define IO_BANK0_PROC1_INTS5_GPIO40_EDGE_LOW_RESET  _u(0x0)
18179 #define IO_BANK0_PROC1_INTS5_GPIO40_EDGE_LOW_BITS   _u(0x00000004)
18180 #define IO_BANK0_PROC1_INTS5_GPIO40_EDGE_LOW_MSB    _u(2)
18181 #define IO_BANK0_PROC1_INTS5_GPIO40_EDGE_LOW_LSB    _u(2)
18182 #define IO_BANK0_PROC1_INTS5_GPIO40_EDGE_LOW_ACCESS "RO"
18183 // -----------------------------------------------------------------------------
18184 // Field       : IO_BANK0_PROC1_INTS5_GPIO40_LEVEL_HIGH
18185 #define IO_BANK0_PROC1_INTS5_GPIO40_LEVEL_HIGH_RESET  _u(0x0)
18186 #define IO_BANK0_PROC1_INTS5_GPIO40_LEVEL_HIGH_BITS   _u(0x00000002)
18187 #define IO_BANK0_PROC1_INTS5_GPIO40_LEVEL_HIGH_MSB    _u(1)
18188 #define IO_BANK0_PROC1_INTS5_GPIO40_LEVEL_HIGH_LSB    _u(1)
18189 #define IO_BANK0_PROC1_INTS5_GPIO40_LEVEL_HIGH_ACCESS "RO"
18190 // -----------------------------------------------------------------------------
18191 // Field       : IO_BANK0_PROC1_INTS5_GPIO40_LEVEL_LOW
18192 #define IO_BANK0_PROC1_INTS5_GPIO40_LEVEL_LOW_RESET  _u(0x0)
18193 #define IO_BANK0_PROC1_INTS5_GPIO40_LEVEL_LOW_BITS   _u(0x00000001)
18194 #define IO_BANK0_PROC1_INTS5_GPIO40_LEVEL_LOW_MSB    _u(0)
18195 #define IO_BANK0_PROC1_INTS5_GPIO40_LEVEL_LOW_LSB    _u(0)
18196 #define IO_BANK0_PROC1_INTS5_GPIO40_LEVEL_LOW_ACCESS "RO"
18197 // =============================================================================
18198 // Register    : IO_BANK0_DORMANT_WAKE_INTE0
18199 // Description : Interrupt Enable for dormant_wake
18200 #define IO_BANK0_DORMANT_WAKE_INTE0_OFFSET _u(0x000002d8)
18201 #define IO_BANK0_DORMANT_WAKE_INTE0_BITS   _u(0xffffffff)
18202 #define IO_BANK0_DORMANT_WAKE_INTE0_RESET  _u(0x00000000)
18203 // -----------------------------------------------------------------------------
18204 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_EDGE_HIGH
18205 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_EDGE_HIGH_RESET  _u(0x0)
18206 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_EDGE_HIGH_BITS   _u(0x80000000)
18207 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_EDGE_HIGH_MSB    _u(31)
18208 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_EDGE_HIGH_LSB    _u(31)
18209 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_EDGE_HIGH_ACCESS "RW"
18210 // -----------------------------------------------------------------------------
18211 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_EDGE_LOW
18212 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_EDGE_LOW_RESET  _u(0x0)
18213 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_EDGE_LOW_BITS   _u(0x40000000)
18214 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_EDGE_LOW_MSB    _u(30)
18215 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_EDGE_LOW_LSB    _u(30)
18216 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_EDGE_LOW_ACCESS "RW"
18217 // -----------------------------------------------------------------------------
18218 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_LEVEL_HIGH
18219 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_LEVEL_HIGH_RESET  _u(0x0)
18220 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_LEVEL_HIGH_BITS   _u(0x20000000)
18221 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_LEVEL_HIGH_MSB    _u(29)
18222 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_LEVEL_HIGH_LSB    _u(29)
18223 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_LEVEL_HIGH_ACCESS "RW"
18224 // -----------------------------------------------------------------------------
18225 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_LEVEL_LOW
18226 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_LEVEL_LOW_RESET  _u(0x0)
18227 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_LEVEL_LOW_BITS   _u(0x10000000)
18228 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_LEVEL_LOW_MSB    _u(28)
18229 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_LEVEL_LOW_LSB    _u(28)
18230 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO7_LEVEL_LOW_ACCESS "RW"
18231 // -----------------------------------------------------------------------------
18232 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_EDGE_HIGH
18233 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_EDGE_HIGH_RESET  _u(0x0)
18234 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_EDGE_HIGH_BITS   _u(0x08000000)
18235 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_EDGE_HIGH_MSB    _u(27)
18236 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_EDGE_HIGH_LSB    _u(27)
18237 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_EDGE_HIGH_ACCESS "RW"
18238 // -----------------------------------------------------------------------------
18239 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_EDGE_LOW
18240 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_EDGE_LOW_RESET  _u(0x0)
18241 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_EDGE_LOW_BITS   _u(0x04000000)
18242 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_EDGE_LOW_MSB    _u(26)
18243 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_EDGE_LOW_LSB    _u(26)
18244 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_EDGE_LOW_ACCESS "RW"
18245 // -----------------------------------------------------------------------------
18246 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_LEVEL_HIGH
18247 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_LEVEL_HIGH_RESET  _u(0x0)
18248 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_LEVEL_HIGH_BITS   _u(0x02000000)
18249 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_LEVEL_HIGH_MSB    _u(25)
18250 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_LEVEL_HIGH_LSB    _u(25)
18251 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_LEVEL_HIGH_ACCESS "RW"
18252 // -----------------------------------------------------------------------------
18253 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_LEVEL_LOW
18254 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_LEVEL_LOW_RESET  _u(0x0)
18255 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_LEVEL_LOW_BITS   _u(0x01000000)
18256 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_LEVEL_LOW_MSB    _u(24)
18257 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_LEVEL_LOW_LSB    _u(24)
18258 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO6_LEVEL_LOW_ACCESS "RW"
18259 // -----------------------------------------------------------------------------
18260 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_EDGE_HIGH
18261 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_EDGE_HIGH_RESET  _u(0x0)
18262 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_EDGE_HIGH_BITS   _u(0x00800000)
18263 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_EDGE_HIGH_MSB    _u(23)
18264 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_EDGE_HIGH_LSB    _u(23)
18265 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_EDGE_HIGH_ACCESS "RW"
18266 // -----------------------------------------------------------------------------
18267 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_EDGE_LOW
18268 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_EDGE_LOW_RESET  _u(0x0)
18269 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_EDGE_LOW_BITS   _u(0x00400000)
18270 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_EDGE_LOW_MSB    _u(22)
18271 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_EDGE_LOW_LSB    _u(22)
18272 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_EDGE_LOW_ACCESS "RW"
18273 // -----------------------------------------------------------------------------
18274 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_LEVEL_HIGH
18275 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_LEVEL_HIGH_RESET  _u(0x0)
18276 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_LEVEL_HIGH_BITS   _u(0x00200000)
18277 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_LEVEL_HIGH_MSB    _u(21)
18278 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_LEVEL_HIGH_LSB    _u(21)
18279 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_LEVEL_HIGH_ACCESS "RW"
18280 // -----------------------------------------------------------------------------
18281 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_LEVEL_LOW
18282 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_LEVEL_LOW_RESET  _u(0x0)
18283 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_LEVEL_LOW_BITS   _u(0x00100000)
18284 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_LEVEL_LOW_MSB    _u(20)
18285 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_LEVEL_LOW_LSB    _u(20)
18286 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO5_LEVEL_LOW_ACCESS "RW"
18287 // -----------------------------------------------------------------------------
18288 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_EDGE_HIGH
18289 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_EDGE_HIGH_RESET  _u(0x0)
18290 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_EDGE_HIGH_BITS   _u(0x00080000)
18291 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_EDGE_HIGH_MSB    _u(19)
18292 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_EDGE_HIGH_LSB    _u(19)
18293 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_EDGE_HIGH_ACCESS "RW"
18294 // -----------------------------------------------------------------------------
18295 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_EDGE_LOW
18296 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_EDGE_LOW_RESET  _u(0x0)
18297 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_EDGE_LOW_BITS   _u(0x00040000)
18298 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_EDGE_LOW_MSB    _u(18)
18299 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_EDGE_LOW_LSB    _u(18)
18300 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_EDGE_LOW_ACCESS "RW"
18301 // -----------------------------------------------------------------------------
18302 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_LEVEL_HIGH
18303 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_LEVEL_HIGH_RESET  _u(0x0)
18304 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_LEVEL_HIGH_BITS   _u(0x00020000)
18305 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_LEVEL_HIGH_MSB    _u(17)
18306 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_LEVEL_HIGH_LSB    _u(17)
18307 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_LEVEL_HIGH_ACCESS "RW"
18308 // -----------------------------------------------------------------------------
18309 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_LEVEL_LOW
18310 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_LEVEL_LOW_RESET  _u(0x0)
18311 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_LEVEL_LOW_BITS   _u(0x00010000)
18312 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_LEVEL_LOW_MSB    _u(16)
18313 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_LEVEL_LOW_LSB    _u(16)
18314 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO4_LEVEL_LOW_ACCESS "RW"
18315 // -----------------------------------------------------------------------------
18316 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_EDGE_HIGH
18317 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_EDGE_HIGH_RESET  _u(0x0)
18318 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_EDGE_HIGH_BITS   _u(0x00008000)
18319 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_EDGE_HIGH_MSB    _u(15)
18320 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_EDGE_HIGH_LSB    _u(15)
18321 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_EDGE_HIGH_ACCESS "RW"
18322 // -----------------------------------------------------------------------------
18323 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_EDGE_LOW
18324 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_EDGE_LOW_RESET  _u(0x0)
18325 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_EDGE_LOW_BITS   _u(0x00004000)
18326 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_EDGE_LOW_MSB    _u(14)
18327 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_EDGE_LOW_LSB    _u(14)
18328 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_EDGE_LOW_ACCESS "RW"
18329 // -----------------------------------------------------------------------------
18330 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_LEVEL_HIGH
18331 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_LEVEL_HIGH_RESET  _u(0x0)
18332 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_LEVEL_HIGH_BITS   _u(0x00002000)
18333 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_LEVEL_HIGH_MSB    _u(13)
18334 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_LEVEL_HIGH_LSB    _u(13)
18335 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_LEVEL_HIGH_ACCESS "RW"
18336 // -----------------------------------------------------------------------------
18337 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_LEVEL_LOW
18338 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_LEVEL_LOW_RESET  _u(0x0)
18339 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_LEVEL_LOW_BITS   _u(0x00001000)
18340 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_LEVEL_LOW_MSB    _u(12)
18341 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_LEVEL_LOW_LSB    _u(12)
18342 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO3_LEVEL_LOW_ACCESS "RW"
18343 // -----------------------------------------------------------------------------
18344 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_EDGE_HIGH
18345 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_EDGE_HIGH_RESET  _u(0x0)
18346 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_EDGE_HIGH_BITS   _u(0x00000800)
18347 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_EDGE_HIGH_MSB    _u(11)
18348 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_EDGE_HIGH_LSB    _u(11)
18349 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_EDGE_HIGH_ACCESS "RW"
18350 // -----------------------------------------------------------------------------
18351 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_EDGE_LOW
18352 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_EDGE_LOW_RESET  _u(0x0)
18353 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_EDGE_LOW_BITS   _u(0x00000400)
18354 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_EDGE_LOW_MSB    _u(10)
18355 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_EDGE_LOW_LSB    _u(10)
18356 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_EDGE_LOW_ACCESS "RW"
18357 // -----------------------------------------------------------------------------
18358 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_LEVEL_HIGH
18359 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_LEVEL_HIGH_RESET  _u(0x0)
18360 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_LEVEL_HIGH_BITS   _u(0x00000200)
18361 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_LEVEL_HIGH_MSB    _u(9)
18362 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_LEVEL_HIGH_LSB    _u(9)
18363 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_LEVEL_HIGH_ACCESS "RW"
18364 // -----------------------------------------------------------------------------
18365 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_LEVEL_LOW
18366 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_LEVEL_LOW_RESET  _u(0x0)
18367 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_LEVEL_LOW_BITS   _u(0x00000100)
18368 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_LEVEL_LOW_MSB    _u(8)
18369 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_LEVEL_LOW_LSB    _u(8)
18370 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO2_LEVEL_LOW_ACCESS "RW"
18371 // -----------------------------------------------------------------------------
18372 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_EDGE_HIGH
18373 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_EDGE_HIGH_RESET  _u(0x0)
18374 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_EDGE_HIGH_BITS   _u(0x00000080)
18375 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_EDGE_HIGH_MSB    _u(7)
18376 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_EDGE_HIGH_LSB    _u(7)
18377 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_EDGE_HIGH_ACCESS "RW"
18378 // -----------------------------------------------------------------------------
18379 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_EDGE_LOW
18380 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_EDGE_LOW_RESET  _u(0x0)
18381 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_EDGE_LOW_BITS   _u(0x00000040)
18382 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_EDGE_LOW_MSB    _u(6)
18383 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_EDGE_LOW_LSB    _u(6)
18384 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_EDGE_LOW_ACCESS "RW"
18385 // -----------------------------------------------------------------------------
18386 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_LEVEL_HIGH
18387 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_LEVEL_HIGH_RESET  _u(0x0)
18388 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_LEVEL_HIGH_BITS   _u(0x00000020)
18389 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_LEVEL_HIGH_MSB    _u(5)
18390 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_LEVEL_HIGH_LSB    _u(5)
18391 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_LEVEL_HIGH_ACCESS "RW"
18392 // -----------------------------------------------------------------------------
18393 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_LEVEL_LOW
18394 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_LEVEL_LOW_RESET  _u(0x0)
18395 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_LEVEL_LOW_BITS   _u(0x00000010)
18396 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_LEVEL_LOW_MSB    _u(4)
18397 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_LEVEL_LOW_LSB    _u(4)
18398 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO1_LEVEL_LOW_ACCESS "RW"
18399 // -----------------------------------------------------------------------------
18400 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_EDGE_HIGH
18401 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_EDGE_HIGH_RESET  _u(0x0)
18402 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_EDGE_HIGH_BITS   _u(0x00000008)
18403 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_EDGE_HIGH_MSB    _u(3)
18404 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_EDGE_HIGH_LSB    _u(3)
18405 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_EDGE_HIGH_ACCESS "RW"
18406 // -----------------------------------------------------------------------------
18407 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_EDGE_LOW
18408 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_EDGE_LOW_RESET  _u(0x0)
18409 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_EDGE_LOW_BITS   _u(0x00000004)
18410 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_EDGE_LOW_MSB    _u(2)
18411 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_EDGE_LOW_LSB    _u(2)
18412 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_EDGE_LOW_ACCESS "RW"
18413 // -----------------------------------------------------------------------------
18414 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_LEVEL_HIGH
18415 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_LEVEL_HIGH_RESET  _u(0x0)
18416 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_LEVEL_HIGH_BITS   _u(0x00000002)
18417 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_LEVEL_HIGH_MSB    _u(1)
18418 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_LEVEL_HIGH_LSB    _u(1)
18419 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_LEVEL_HIGH_ACCESS "RW"
18420 // -----------------------------------------------------------------------------
18421 // Field       : IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_LEVEL_LOW
18422 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_LEVEL_LOW_RESET  _u(0x0)
18423 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_LEVEL_LOW_BITS   _u(0x00000001)
18424 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_LEVEL_LOW_MSB    _u(0)
18425 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_LEVEL_LOW_LSB    _u(0)
18426 #define IO_BANK0_DORMANT_WAKE_INTE0_GPIO0_LEVEL_LOW_ACCESS "RW"
18427 // =============================================================================
18428 // Register    : IO_BANK0_DORMANT_WAKE_INTE1
18429 // Description : Interrupt Enable for dormant_wake
18430 #define IO_BANK0_DORMANT_WAKE_INTE1_OFFSET _u(0x000002dc)
18431 #define IO_BANK0_DORMANT_WAKE_INTE1_BITS   _u(0xffffffff)
18432 #define IO_BANK0_DORMANT_WAKE_INTE1_RESET  _u(0x00000000)
18433 // -----------------------------------------------------------------------------
18434 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_EDGE_HIGH
18435 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_EDGE_HIGH_RESET  _u(0x0)
18436 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_EDGE_HIGH_BITS   _u(0x80000000)
18437 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_EDGE_HIGH_MSB    _u(31)
18438 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_EDGE_HIGH_LSB    _u(31)
18439 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_EDGE_HIGH_ACCESS "RW"
18440 // -----------------------------------------------------------------------------
18441 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_EDGE_LOW
18442 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_EDGE_LOW_RESET  _u(0x0)
18443 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_EDGE_LOW_BITS   _u(0x40000000)
18444 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_EDGE_LOW_MSB    _u(30)
18445 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_EDGE_LOW_LSB    _u(30)
18446 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_EDGE_LOW_ACCESS "RW"
18447 // -----------------------------------------------------------------------------
18448 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_LEVEL_HIGH
18449 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_LEVEL_HIGH_RESET  _u(0x0)
18450 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_LEVEL_HIGH_BITS   _u(0x20000000)
18451 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_LEVEL_HIGH_MSB    _u(29)
18452 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_LEVEL_HIGH_LSB    _u(29)
18453 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_LEVEL_HIGH_ACCESS "RW"
18454 // -----------------------------------------------------------------------------
18455 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_LEVEL_LOW
18456 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_LEVEL_LOW_RESET  _u(0x0)
18457 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_LEVEL_LOW_BITS   _u(0x10000000)
18458 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_LEVEL_LOW_MSB    _u(28)
18459 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_LEVEL_LOW_LSB    _u(28)
18460 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO15_LEVEL_LOW_ACCESS "RW"
18461 // -----------------------------------------------------------------------------
18462 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_EDGE_HIGH
18463 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_EDGE_HIGH_RESET  _u(0x0)
18464 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_EDGE_HIGH_BITS   _u(0x08000000)
18465 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_EDGE_HIGH_MSB    _u(27)
18466 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_EDGE_HIGH_LSB    _u(27)
18467 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_EDGE_HIGH_ACCESS "RW"
18468 // -----------------------------------------------------------------------------
18469 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_EDGE_LOW
18470 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_EDGE_LOW_RESET  _u(0x0)
18471 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_EDGE_LOW_BITS   _u(0x04000000)
18472 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_EDGE_LOW_MSB    _u(26)
18473 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_EDGE_LOW_LSB    _u(26)
18474 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_EDGE_LOW_ACCESS "RW"
18475 // -----------------------------------------------------------------------------
18476 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_LEVEL_HIGH
18477 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_LEVEL_HIGH_RESET  _u(0x0)
18478 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_LEVEL_HIGH_BITS   _u(0x02000000)
18479 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_LEVEL_HIGH_MSB    _u(25)
18480 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_LEVEL_HIGH_LSB    _u(25)
18481 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_LEVEL_HIGH_ACCESS "RW"
18482 // -----------------------------------------------------------------------------
18483 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_LEVEL_LOW
18484 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_LEVEL_LOW_RESET  _u(0x0)
18485 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_LEVEL_LOW_BITS   _u(0x01000000)
18486 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_LEVEL_LOW_MSB    _u(24)
18487 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_LEVEL_LOW_LSB    _u(24)
18488 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO14_LEVEL_LOW_ACCESS "RW"
18489 // -----------------------------------------------------------------------------
18490 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_EDGE_HIGH
18491 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_EDGE_HIGH_RESET  _u(0x0)
18492 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_EDGE_HIGH_BITS   _u(0x00800000)
18493 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_EDGE_HIGH_MSB    _u(23)
18494 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_EDGE_HIGH_LSB    _u(23)
18495 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_EDGE_HIGH_ACCESS "RW"
18496 // -----------------------------------------------------------------------------
18497 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_EDGE_LOW
18498 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_EDGE_LOW_RESET  _u(0x0)
18499 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_EDGE_LOW_BITS   _u(0x00400000)
18500 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_EDGE_LOW_MSB    _u(22)
18501 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_EDGE_LOW_LSB    _u(22)
18502 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_EDGE_LOW_ACCESS "RW"
18503 // -----------------------------------------------------------------------------
18504 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_LEVEL_HIGH
18505 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_LEVEL_HIGH_RESET  _u(0x0)
18506 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_LEVEL_HIGH_BITS   _u(0x00200000)
18507 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_LEVEL_HIGH_MSB    _u(21)
18508 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_LEVEL_HIGH_LSB    _u(21)
18509 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_LEVEL_HIGH_ACCESS "RW"
18510 // -----------------------------------------------------------------------------
18511 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_LEVEL_LOW
18512 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_LEVEL_LOW_RESET  _u(0x0)
18513 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_LEVEL_LOW_BITS   _u(0x00100000)
18514 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_LEVEL_LOW_MSB    _u(20)
18515 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_LEVEL_LOW_LSB    _u(20)
18516 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO13_LEVEL_LOW_ACCESS "RW"
18517 // -----------------------------------------------------------------------------
18518 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_EDGE_HIGH
18519 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_EDGE_HIGH_RESET  _u(0x0)
18520 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_EDGE_HIGH_BITS   _u(0x00080000)
18521 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_EDGE_HIGH_MSB    _u(19)
18522 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_EDGE_HIGH_LSB    _u(19)
18523 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_EDGE_HIGH_ACCESS "RW"
18524 // -----------------------------------------------------------------------------
18525 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_EDGE_LOW
18526 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_EDGE_LOW_RESET  _u(0x0)
18527 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_EDGE_LOW_BITS   _u(0x00040000)
18528 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_EDGE_LOW_MSB    _u(18)
18529 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_EDGE_LOW_LSB    _u(18)
18530 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_EDGE_LOW_ACCESS "RW"
18531 // -----------------------------------------------------------------------------
18532 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_LEVEL_HIGH
18533 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_LEVEL_HIGH_RESET  _u(0x0)
18534 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_LEVEL_HIGH_BITS   _u(0x00020000)
18535 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_LEVEL_HIGH_MSB    _u(17)
18536 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_LEVEL_HIGH_LSB    _u(17)
18537 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_LEVEL_HIGH_ACCESS "RW"
18538 // -----------------------------------------------------------------------------
18539 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_LEVEL_LOW
18540 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_LEVEL_LOW_RESET  _u(0x0)
18541 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_LEVEL_LOW_BITS   _u(0x00010000)
18542 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_LEVEL_LOW_MSB    _u(16)
18543 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_LEVEL_LOW_LSB    _u(16)
18544 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO12_LEVEL_LOW_ACCESS "RW"
18545 // -----------------------------------------------------------------------------
18546 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_EDGE_HIGH
18547 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_EDGE_HIGH_RESET  _u(0x0)
18548 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_EDGE_HIGH_BITS   _u(0x00008000)
18549 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_EDGE_HIGH_MSB    _u(15)
18550 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_EDGE_HIGH_LSB    _u(15)
18551 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_EDGE_HIGH_ACCESS "RW"
18552 // -----------------------------------------------------------------------------
18553 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_EDGE_LOW
18554 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_EDGE_LOW_RESET  _u(0x0)
18555 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_EDGE_LOW_BITS   _u(0x00004000)
18556 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_EDGE_LOW_MSB    _u(14)
18557 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_EDGE_LOW_LSB    _u(14)
18558 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_EDGE_LOW_ACCESS "RW"
18559 // -----------------------------------------------------------------------------
18560 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_LEVEL_HIGH
18561 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_LEVEL_HIGH_RESET  _u(0x0)
18562 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_LEVEL_HIGH_BITS   _u(0x00002000)
18563 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_LEVEL_HIGH_MSB    _u(13)
18564 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_LEVEL_HIGH_LSB    _u(13)
18565 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_LEVEL_HIGH_ACCESS "RW"
18566 // -----------------------------------------------------------------------------
18567 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_LEVEL_LOW
18568 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_LEVEL_LOW_RESET  _u(0x0)
18569 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_LEVEL_LOW_BITS   _u(0x00001000)
18570 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_LEVEL_LOW_MSB    _u(12)
18571 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_LEVEL_LOW_LSB    _u(12)
18572 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO11_LEVEL_LOW_ACCESS "RW"
18573 // -----------------------------------------------------------------------------
18574 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_EDGE_HIGH
18575 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_EDGE_HIGH_RESET  _u(0x0)
18576 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_EDGE_HIGH_BITS   _u(0x00000800)
18577 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_EDGE_HIGH_MSB    _u(11)
18578 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_EDGE_HIGH_LSB    _u(11)
18579 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_EDGE_HIGH_ACCESS "RW"
18580 // -----------------------------------------------------------------------------
18581 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_EDGE_LOW
18582 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_EDGE_LOW_RESET  _u(0x0)
18583 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_EDGE_LOW_BITS   _u(0x00000400)
18584 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_EDGE_LOW_MSB    _u(10)
18585 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_EDGE_LOW_LSB    _u(10)
18586 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_EDGE_LOW_ACCESS "RW"
18587 // -----------------------------------------------------------------------------
18588 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_LEVEL_HIGH
18589 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_LEVEL_HIGH_RESET  _u(0x0)
18590 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_LEVEL_HIGH_BITS   _u(0x00000200)
18591 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_LEVEL_HIGH_MSB    _u(9)
18592 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_LEVEL_HIGH_LSB    _u(9)
18593 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_LEVEL_HIGH_ACCESS "RW"
18594 // -----------------------------------------------------------------------------
18595 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_LEVEL_LOW
18596 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_LEVEL_LOW_RESET  _u(0x0)
18597 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_LEVEL_LOW_BITS   _u(0x00000100)
18598 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_LEVEL_LOW_MSB    _u(8)
18599 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_LEVEL_LOW_LSB    _u(8)
18600 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO10_LEVEL_LOW_ACCESS "RW"
18601 // -----------------------------------------------------------------------------
18602 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_EDGE_HIGH
18603 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_EDGE_HIGH_RESET  _u(0x0)
18604 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_EDGE_HIGH_BITS   _u(0x00000080)
18605 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_EDGE_HIGH_MSB    _u(7)
18606 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_EDGE_HIGH_LSB    _u(7)
18607 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_EDGE_HIGH_ACCESS "RW"
18608 // -----------------------------------------------------------------------------
18609 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_EDGE_LOW
18610 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_EDGE_LOW_RESET  _u(0x0)
18611 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_EDGE_LOW_BITS   _u(0x00000040)
18612 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_EDGE_LOW_MSB    _u(6)
18613 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_EDGE_LOW_LSB    _u(6)
18614 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_EDGE_LOW_ACCESS "RW"
18615 // -----------------------------------------------------------------------------
18616 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_LEVEL_HIGH
18617 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_LEVEL_HIGH_RESET  _u(0x0)
18618 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_LEVEL_HIGH_BITS   _u(0x00000020)
18619 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_LEVEL_HIGH_MSB    _u(5)
18620 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_LEVEL_HIGH_LSB    _u(5)
18621 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_LEVEL_HIGH_ACCESS "RW"
18622 // -----------------------------------------------------------------------------
18623 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_LEVEL_LOW
18624 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_LEVEL_LOW_RESET  _u(0x0)
18625 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_LEVEL_LOW_BITS   _u(0x00000010)
18626 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_LEVEL_LOW_MSB    _u(4)
18627 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_LEVEL_LOW_LSB    _u(4)
18628 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO9_LEVEL_LOW_ACCESS "RW"
18629 // -----------------------------------------------------------------------------
18630 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_EDGE_HIGH
18631 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_EDGE_HIGH_RESET  _u(0x0)
18632 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_EDGE_HIGH_BITS   _u(0x00000008)
18633 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_EDGE_HIGH_MSB    _u(3)
18634 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_EDGE_HIGH_LSB    _u(3)
18635 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_EDGE_HIGH_ACCESS "RW"
18636 // -----------------------------------------------------------------------------
18637 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_EDGE_LOW
18638 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_EDGE_LOW_RESET  _u(0x0)
18639 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_EDGE_LOW_BITS   _u(0x00000004)
18640 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_EDGE_LOW_MSB    _u(2)
18641 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_EDGE_LOW_LSB    _u(2)
18642 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_EDGE_LOW_ACCESS "RW"
18643 // -----------------------------------------------------------------------------
18644 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_LEVEL_HIGH
18645 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_LEVEL_HIGH_RESET  _u(0x0)
18646 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_LEVEL_HIGH_BITS   _u(0x00000002)
18647 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_LEVEL_HIGH_MSB    _u(1)
18648 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_LEVEL_HIGH_LSB    _u(1)
18649 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_LEVEL_HIGH_ACCESS "RW"
18650 // -----------------------------------------------------------------------------
18651 // Field       : IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_LEVEL_LOW
18652 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_LEVEL_LOW_RESET  _u(0x0)
18653 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_LEVEL_LOW_BITS   _u(0x00000001)
18654 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_LEVEL_LOW_MSB    _u(0)
18655 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_LEVEL_LOW_LSB    _u(0)
18656 #define IO_BANK0_DORMANT_WAKE_INTE1_GPIO8_LEVEL_LOW_ACCESS "RW"
18657 // =============================================================================
18658 // Register    : IO_BANK0_DORMANT_WAKE_INTE2
18659 // Description : Interrupt Enable for dormant_wake
18660 #define IO_BANK0_DORMANT_WAKE_INTE2_OFFSET _u(0x000002e0)
18661 #define IO_BANK0_DORMANT_WAKE_INTE2_BITS   _u(0xffffffff)
18662 #define IO_BANK0_DORMANT_WAKE_INTE2_RESET  _u(0x00000000)
18663 // -----------------------------------------------------------------------------
18664 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_EDGE_HIGH
18665 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_EDGE_HIGH_RESET  _u(0x0)
18666 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_EDGE_HIGH_BITS   _u(0x80000000)
18667 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_EDGE_HIGH_MSB    _u(31)
18668 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_EDGE_HIGH_LSB    _u(31)
18669 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_EDGE_HIGH_ACCESS "RW"
18670 // -----------------------------------------------------------------------------
18671 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_EDGE_LOW
18672 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_EDGE_LOW_RESET  _u(0x0)
18673 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_EDGE_LOW_BITS   _u(0x40000000)
18674 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_EDGE_LOW_MSB    _u(30)
18675 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_EDGE_LOW_LSB    _u(30)
18676 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_EDGE_LOW_ACCESS "RW"
18677 // -----------------------------------------------------------------------------
18678 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_LEVEL_HIGH
18679 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_LEVEL_HIGH_RESET  _u(0x0)
18680 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_LEVEL_HIGH_BITS   _u(0x20000000)
18681 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_LEVEL_HIGH_MSB    _u(29)
18682 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_LEVEL_HIGH_LSB    _u(29)
18683 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_LEVEL_HIGH_ACCESS "RW"
18684 // -----------------------------------------------------------------------------
18685 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_LEVEL_LOW
18686 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_LEVEL_LOW_RESET  _u(0x0)
18687 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_LEVEL_LOW_BITS   _u(0x10000000)
18688 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_LEVEL_LOW_MSB    _u(28)
18689 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_LEVEL_LOW_LSB    _u(28)
18690 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO23_LEVEL_LOW_ACCESS "RW"
18691 // -----------------------------------------------------------------------------
18692 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_EDGE_HIGH
18693 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_EDGE_HIGH_RESET  _u(0x0)
18694 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_EDGE_HIGH_BITS   _u(0x08000000)
18695 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_EDGE_HIGH_MSB    _u(27)
18696 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_EDGE_HIGH_LSB    _u(27)
18697 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_EDGE_HIGH_ACCESS "RW"
18698 // -----------------------------------------------------------------------------
18699 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_EDGE_LOW
18700 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_EDGE_LOW_RESET  _u(0x0)
18701 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_EDGE_LOW_BITS   _u(0x04000000)
18702 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_EDGE_LOW_MSB    _u(26)
18703 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_EDGE_LOW_LSB    _u(26)
18704 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_EDGE_LOW_ACCESS "RW"
18705 // -----------------------------------------------------------------------------
18706 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_LEVEL_HIGH
18707 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_LEVEL_HIGH_RESET  _u(0x0)
18708 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_LEVEL_HIGH_BITS   _u(0x02000000)
18709 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_LEVEL_HIGH_MSB    _u(25)
18710 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_LEVEL_HIGH_LSB    _u(25)
18711 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_LEVEL_HIGH_ACCESS "RW"
18712 // -----------------------------------------------------------------------------
18713 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_LEVEL_LOW
18714 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_LEVEL_LOW_RESET  _u(0x0)
18715 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_LEVEL_LOW_BITS   _u(0x01000000)
18716 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_LEVEL_LOW_MSB    _u(24)
18717 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_LEVEL_LOW_LSB    _u(24)
18718 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO22_LEVEL_LOW_ACCESS "RW"
18719 // -----------------------------------------------------------------------------
18720 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_EDGE_HIGH
18721 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_EDGE_HIGH_RESET  _u(0x0)
18722 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_EDGE_HIGH_BITS   _u(0x00800000)
18723 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_EDGE_HIGH_MSB    _u(23)
18724 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_EDGE_HIGH_LSB    _u(23)
18725 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_EDGE_HIGH_ACCESS "RW"
18726 // -----------------------------------------------------------------------------
18727 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_EDGE_LOW
18728 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_EDGE_LOW_RESET  _u(0x0)
18729 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_EDGE_LOW_BITS   _u(0x00400000)
18730 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_EDGE_LOW_MSB    _u(22)
18731 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_EDGE_LOW_LSB    _u(22)
18732 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_EDGE_LOW_ACCESS "RW"
18733 // -----------------------------------------------------------------------------
18734 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_LEVEL_HIGH
18735 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_LEVEL_HIGH_RESET  _u(0x0)
18736 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_LEVEL_HIGH_BITS   _u(0x00200000)
18737 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_LEVEL_HIGH_MSB    _u(21)
18738 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_LEVEL_HIGH_LSB    _u(21)
18739 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_LEVEL_HIGH_ACCESS "RW"
18740 // -----------------------------------------------------------------------------
18741 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_LEVEL_LOW
18742 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_LEVEL_LOW_RESET  _u(0x0)
18743 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_LEVEL_LOW_BITS   _u(0x00100000)
18744 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_LEVEL_LOW_MSB    _u(20)
18745 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_LEVEL_LOW_LSB    _u(20)
18746 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO21_LEVEL_LOW_ACCESS "RW"
18747 // -----------------------------------------------------------------------------
18748 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_EDGE_HIGH
18749 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_EDGE_HIGH_RESET  _u(0x0)
18750 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_EDGE_HIGH_BITS   _u(0x00080000)
18751 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_EDGE_HIGH_MSB    _u(19)
18752 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_EDGE_HIGH_LSB    _u(19)
18753 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_EDGE_HIGH_ACCESS "RW"
18754 // -----------------------------------------------------------------------------
18755 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_EDGE_LOW
18756 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_EDGE_LOW_RESET  _u(0x0)
18757 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_EDGE_LOW_BITS   _u(0x00040000)
18758 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_EDGE_LOW_MSB    _u(18)
18759 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_EDGE_LOW_LSB    _u(18)
18760 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_EDGE_LOW_ACCESS "RW"
18761 // -----------------------------------------------------------------------------
18762 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_LEVEL_HIGH
18763 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_LEVEL_HIGH_RESET  _u(0x0)
18764 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_LEVEL_HIGH_BITS   _u(0x00020000)
18765 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_LEVEL_HIGH_MSB    _u(17)
18766 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_LEVEL_HIGH_LSB    _u(17)
18767 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_LEVEL_HIGH_ACCESS "RW"
18768 // -----------------------------------------------------------------------------
18769 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_LEVEL_LOW
18770 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_LEVEL_LOW_RESET  _u(0x0)
18771 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_LEVEL_LOW_BITS   _u(0x00010000)
18772 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_LEVEL_LOW_MSB    _u(16)
18773 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_LEVEL_LOW_LSB    _u(16)
18774 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO20_LEVEL_LOW_ACCESS "RW"
18775 // -----------------------------------------------------------------------------
18776 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_EDGE_HIGH
18777 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_EDGE_HIGH_RESET  _u(0x0)
18778 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_EDGE_HIGH_BITS   _u(0x00008000)
18779 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_EDGE_HIGH_MSB    _u(15)
18780 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_EDGE_HIGH_LSB    _u(15)
18781 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_EDGE_HIGH_ACCESS "RW"
18782 // -----------------------------------------------------------------------------
18783 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_EDGE_LOW
18784 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_EDGE_LOW_RESET  _u(0x0)
18785 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_EDGE_LOW_BITS   _u(0x00004000)
18786 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_EDGE_LOW_MSB    _u(14)
18787 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_EDGE_LOW_LSB    _u(14)
18788 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_EDGE_LOW_ACCESS "RW"
18789 // -----------------------------------------------------------------------------
18790 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_LEVEL_HIGH
18791 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_LEVEL_HIGH_RESET  _u(0x0)
18792 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_LEVEL_HIGH_BITS   _u(0x00002000)
18793 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_LEVEL_HIGH_MSB    _u(13)
18794 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_LEVEL_HIGH_LSB    _u(13)
18795 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_LEVEL_HIGH_ACCESS "RW"
18796 // -----------------------------------------------------------------------------
18797 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_LEVEL_LOW
18798 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_LEVEL_LOW_RESET  _u(0x0)
18799 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_LEVEL_LOW_BITS   _u(0x00001000)
18800 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_LEVEL_LOW_MSB    _u(12)
18801 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_LEVEL_LOW_LSB    _u(12)
18802 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO19_LEVEL_LOW_ACCESS "RW"
18803 // -----------------------------------------------------------------------------
18804 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_EDGE_HIGH
18805 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_EDGE_HIGH_RESET  _u(0x0)
18806 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_EDGE_HIGH_BITS   _u(0x00000800)
18807 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_EDGE_HIGH_MSB    _u(11)
18808 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_EDGE_HIGH_LSB    _u(11)
18809 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_EDGE_HIGH_ACCESS "RW"
18810 // -----------------------------------------------------------------------------
18811 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_EDGE_LOW
18812 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_EDGE_LOW_RESET  _u(0x0)
18813 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_EDGE_LOW_BITS   _u(0x00000400)
18814 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_EDGE_LOW_MSB    _u(10)
18815 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_EDGE_LOW_LSB    _u(10)
18816 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_EDGE_LOW_ACCESS "RW"
18817 // -----------------------------------------------------------------------------
18818 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_LEVEL_HIGH
18819 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_LEVEL_HIGH_RESET  _u(0x0)
18820 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_LEVEL_HIGH_BITS   _u(0x00000200)
18821 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_LEVEL_HIGH_MSB    _u(9)
18822 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_LEVEL_HIGH_LSB    _u(9)
18823 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_LEVEL_HIGH_ACCESS "RW"
18824 // -----------------------------------------------------------------------------
18825 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_LEVEL_LOW
18826 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_LEVEL_LOW_RESET  _u(0x0)
18827 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_LEVEL_LOW_BITS   _u(0x00000100)
18828 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_LEVEL_LOW_MSB    _u(8)
18829 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_LEVEL_LOW_LSB    _u(8)
18830 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO18_LEVEL_LOW_ACCESS "RW"
18831 // -----------------------------------------------------------------------------
18832 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_EDGE_HIGH
18833 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_EDGE_HIGH_RESET  _u(0x0)
18834 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_EDGE_HIGH_BITS   _u(0x00000080)
18835 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_EDGE_HIGH_MSB    _u(7)
18836 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_EDGE_HIGH_LSB    _u(7)
18837 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_EDGE_HIGH_ACCESS "RW"
18838 // -----------------------------------------------------------------------------
18839 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_EDGE_LOW
18840 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_EDGE_LOW_RESET  _u(0x0)
18841 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_EDGE_LOW_BITS   _u(0x00000040)
18842 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_EDGE_LOW_MSB    _u(6)
18843 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_EDGE_LOW_LSB    _u(6)
18844 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_EDGE_LOW_ACCESS "RW"
18845 // -----------------------------------------------------------------------------
18846 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_LEVEL_HIGH
18847 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_LEVEL_HIGH_RESET  _u(0x0)
18848 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_LEVEL_HIGH_BITS   _u(0x00000020)
18849 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_LEVEL_HIGH_MSB    _u(5)
18850 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_LEVEL_HIGH_LSB    _u(5)
18851 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_LEVEL_HIGH_ACCESS "RW"
18852 // -----------------------------------------------------------------------------
18853 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_LEVEL_LOW
18854 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_LEVEL_LOW_RESET  _u(0x0)
18855 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_LEVEL_LOW_BITS   _u(0x00000010)
18856 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_LEVEL_LOW_MSB    _u(4)
18857 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_LEVEL_LOW_LSB    _u(4)
18858 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO17_LEVEL_LOW_ACCESS "RW"
18859 // -----------------------------------------------------------------------------
18860 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_EDGE_HIGH
18861 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_EDGE_HIGH_RESET  _u(0x0)
18862 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_EDGE_HIGH_BITS   _u(0x00000008)
18863 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_EDGE_HIGH_MSB    _u(3)
18864 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_EDGE_HIGH_LSB    _u(3)
18865 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_EDGE_HIGH_ACCESS "RW"
18866 // -----------------------------------------------------------------------------
18867 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_EDGE_LOW
18868 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_EDGE_LOW_RESET  _u(0x0)
18869 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_EDGE_LOW_BITS   _u(0x00000004)
18870 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_EDGE_LOW_MSB    _u(2)
18871 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_EDGE_LOW_LSB    _u(2)
18872 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_EDGE_LOW_ACCESS "RW"
18873 // -----------------------------------------------------------------------------
18874 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_LEVEL_HIGH
18875 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_LEVEL_HIGH_RESET  _u(0x0)
18876 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_LEVEL_HIGH_BITS   _u(0x00000002)
18877 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_LEVEL_HIGH_MSB    _u(1)
18878 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_LEVEL_HIGH_LSB    _u(1)
18879 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_LEVEL_HIGH_ACCESS "RW"
18880 // -----------------------------------------------------------------------------
18881 // Field       : IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_LEVEL_LOW
18882 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_LEVEL_LOW_RESET  _u(0x0)
18883 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_LEVEL_LOW_BITS   _u(0x00000001)
18884 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_LEVEL_LOW_MSB    _u(0)
18885 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_LEVEL_LOW_LSB    _u(0)
18886 #define IO_BANK0_DORMANT_WAKE_INTE2_GPIO16_LEVEL_LOW_ACCESS "RW"
18887 // =============================================================================
18888 // Register    : IO_BANK0_DORMANT_WAKE_INTE3
18889 // Description : Interrupt Enable for dormant_wake
18890 #define IO_BANK0_DORMANT_WAKE_INTE3_OFFSET _u(0x000002e4)
18891 #define IO_BANK0_DORMANT_WAKE_INTE3_BITS   _u(0xffffffff)
18892 #define IO_BANK0_DORMANT_WAKE_INTE3_RESET  _u(0x00000000)
18893 // -----------------------------------------------------------------------------
18894 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_EDGE_HIGH
18895 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_EDGE_HIGH_RESET  _u(0x0)
18896 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_EDGE_HIGH_BITS   _u(0x80000000)
18897 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_EDGE_HIGH_MSB    _u(31)
18898 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_EDGE_HIGH_LSB    _u(31)
18899 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_EDGE_HIGH_ACCESS "RW"
18900 // -----------------------------------------------------------------------------
18901 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_EDGE_LOW
18902 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_EDGE_LOW_RESET  _u(0x0)
18903 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_EDGE_LOW_BITS   _u(0x40000000)
18904 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_EDGE_LOW_MSB    _u(30)
18905 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_EDGE_LOW_LSB    _u(30)
18906 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_EDGE_LOW_ACCESS "RW"
18907 // -----------------------------------------------------------------------------
18908 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_LEVEL_HIGH
18909 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_LEVEL_HIGH_RESET  _u(0x0)
18910 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_LEVEL_HIGH_BITS   _u(0x20000000)
18911 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_LEVEL_HIGH_MSB    _u(29)
18912 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_LEVEL_HIGH_LSB    _u(29)
18913 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_LEVEL_HIGH_ACCESS "RW"
18914 // -----------------------------------------------------------------------------
18915 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_LEVEL_LOW
18916 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_LEVEL_LOW_RESET  _u(0x0)
18917 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_LEVEL_LOW_BITS   _u(0x10000000)
18918 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_LEVEL_LOW_MSB    _u(28)
18919 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_LEVEL_LOW_LSB    _u(28)
18920 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO31_LEVEL_LOW_ACCESS "RW"
18921 // -----------------------------------------------------------------------------
18922 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_EDGE_HIGH
18923 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_EDGE_HIGH_RESET  _u(0x0)
18924 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_EDGE_HIGH_BITS   _u(0x08000000)
18925 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_EDGE_HIGH_MSB    _u(27)
18926 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_EDGE_HIGH_LSB    _u(27)
18927 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_EDGE_HIGH_ACCESS "RW"
18928 // -----------------------------------------------------------------------------
18929 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_EDGE_LOW
18930 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_EDGE_LOW_RESET  _u(0x0)
18931 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_EDGE_LOW_BITS   _u(0x04000000)
18932 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_EDGE_LOW_MSB    _u(26)
18933 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_EDGE_LOW_LSB    _u(26)
18934 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_EDGE_LOW_ACCESS "RW"
18935 // -----------------------------------------------------------------------------
18936 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_LEVEL_HIGH
18937 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_LEVEL_HIGH_RESET  _u(0x0)
18938 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_LEVEL_HIGH_BITS   _u(0x02000000)
18939 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_LEVEL_HIGH_MSB    _u(25)
18940 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_LEVEL_HIGH_LSB    _u(25)
18941 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_LEVEL_HIGH_ACCESS "RW"
18942 // -----------------------------------------------------------------------------
18943 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_LEVEL_LOW
18944 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_LEVEL_LOW_RESET  _u(0x0)
18945 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_LEVEL_LOW_BITS   _u(0x01000000)
18946 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_LEVEL_LOW_MSB    _u(24)
18947 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_LEVEL_LOW_LSB    _u(24)
18948 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO30_LEVEL_LOW_ACCESS "RW"
18949 // -----------------------------------------------------------------------------
18950 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_EDGE_HIGH
18951 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_EDGE_HIGH_RESET  _u(0x0)
18952 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_EDGE_HIGH_BITS   _u(0x00800000)
18953 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_EDGE_HIGH_MSB    _u(23)
18954 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_EDGE_HIGH_LSB    _u(23)
18955 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_EDGE_HIGH_ACCESS "RW"
18956 // -----------------------------------------------------------------------------
18957 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_EDGE_LOW
18958 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_EDGE_LOW_RESET  _u(0x0)
18959 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_EDGE_LOW_BITS   _u(0x00400000)
18960 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_EDGE_LOW_MSB    _u(22)
18961 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_EDGE_LOW_LSB    _u(22)
18962 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_EDGE_LOW_ACCESS "RW"
18963 // -----------------------------------------------------------------------------
18964 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_LEVEL_HIGH
18965 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_LEVEL_HIGH_RESET  _u(0x0)
18966 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_LEVEL_HIGH_BITS   _u(0x00200000)
18967 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_LEVEL_HIGH_MSB    _u(21)
18968 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_LEVEL_HIGH_LSB    _u(21)
18969 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_LEVEL_HIGH_ACCESS "RW"
18970 // -----------------------------------------------------------------------------
18971 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_LEVEL_LOW
18972 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_LEVEL_LOW_RESET  _u(0x0)
18973 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_LEVEL_LOW_BITS   _u(0x00100000)
18974 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_LEVEL_LOW_MSB    _u(20)
18975 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_LEVEL_LOW_LSB    _u(20)
18976 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO29_LEVEL_LOW_ACCESS "RW"
18977 // -----------------------------------------------------------------------------
18978 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_EDGE_HIGH
18979 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_EDGE_HIGH_RESET  _u(0x0)
18980 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_EDGE_HIGH_BITS   _u(0x00080000)
18981 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_EDGE_HIGH_MSB    _u(19)
18982 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_EDGE_HIGH_LSB    _u(19)
18983 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_EDGE_HIGH_ACCESS "RW"
18984 // -----------------------------------------------------------------------------
18985 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_EDGE_LOW
18986 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_EDGE_LOW_RESET  _u(0x0)
18987 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_EDGE_LOW_BITS   _u(0x00040000)
18988 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_EDGE_LOW_MSB    _u(18)
18989 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_EDGE_LOW_LSB    _u(18)
18990 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_EDGE_LOW_ACCESS "RW"
18991 // -----------------------------------------------------------------------------
18992 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_LEVEL_HIGH
18993 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_LEVEL_HIGH_RESET  _u(0x0)
18994 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_LEVEL_HIGH_BITS   _u(0x00020000)
18995 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_LEVEL_HIGH_MSB    _u(17)
18996 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_LEVEL_HIGH_LSB    _u(17)
18997 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_LEVEL_HIGH_ACCESS "RW"
18998 // -----------------------------------------------------------------------------
18999 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_LEVEL_LOW
19000 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_LEVEL_LOW_RESET  _u(0x0)
19001 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_LEVEL_LOW_BITS   _u(0x00010000)
19002 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_LEVEL_LOW_MSB    _u(16)
19003 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_LEVEL_LOW_LSB    _u(16)
19004 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO28_LEVEL_LOW_ACCESS "RW"
19005 // -----------------------------------------------------------------------------
19006 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_EDGE_HIGH
19007 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_EDGE_HIGH_RESET  _u(0x0)
19008 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_EDGE_HIGH_BITS   _u(0x00008000)
19009 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_EDGE_HIGH_MSB    _u(15)
19010 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_EDGE_HIGH_LSB    _u(15)
19011 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_EDGE_HIGH_ACCESS "RW"
19012 // -----------------------------------------------------------------------------
19013 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_EDGE_LOW
19014 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_EDGE_LOW_RESET  _u(0x0)
19015 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_EDGE_LOW_BITS   _u(0x00004000)
19016 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_EDGE_LOW_MSB    _u(14)
19017 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_EDGE_LOW_LSB    _u(14)
19018 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_EDGE_LOW_ACCESS "RW"
19019 // -----------------------------------------------------------------------------
19020 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_LEVEL_HIGH
19021 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_LEVEL_HIGH_RESET  _u(0x0)
19022 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_LEVEL_HIGH_BITS   _u(0x00002000)
19023 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_LEVEL_HIGH_MSB    _u(13)
19024 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_LEVEL_HIGH_LSB    _u(13)
19025 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_LEVEL_HIGH_ACCESS "RW"
19026 // -----------------------------------------------------------------------------
19027 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_LEVEL_LOW
19028 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_LEVEL_LOW_RESET  _u(0x0)
19029 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_LEVEL_LOW_BITS   _u(0x00001000)
19030 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_LEVEL_LOW_MSB    _u(12)
19031 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_LEVEL_LOW_LSB    _u(12)
19032 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO27_LEVEL_LOW_ACCESS "RW"
19033 // -----------------------------------------------------------------------------
19034 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_EDGE_HIGH
19035 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_EDGE_HIGH_RESET  _u(0x0)
19036 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_EDGE_HIGH_BITS   _u(0x00000800)
19037 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_EDGE_HIGH_MSB    _u(11)
19038 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_EDGE_HIGH_LSB    _u(11)
19039 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_EDGE_HIGH_ACCESS "RW"
19040 // -----------------------------------------------------------------------------
19041 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_EDGE_LOW
19042 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_EDGE_LOW_RESET  _u(0x0)
19043 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_EDGE_LOW_BITS   _u(0x00000400)
19044 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_EDGE_LOW_MSB    _u(10)
19045 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_EDGE_LOW_LSB    _u(10)
19046 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_EDGE_LOW_ACCESS "RW"
19047 // -----------------------------------------------------------------------------
19048 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_LEVEL_HIGH
19049 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_LEVEL_HIGH_RESET  _u(0x0)
19050 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_LEVEL_HIGH_BITS   _u(0x00000200)
19051 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_LEVEL_HIGH_MSB    _u(9)
19052 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_LEVEL_HIGH_LSB    _u(9)
19053 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_LEVEL_HIGH_ACCESS "RW"
19054 // -----------------------------------------------------------------------------
19055 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_LEVEL_LOW
19056 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_LEVEL_LOW_RESET  _u(0x0)
19057 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_LEVEL_LOW_BITS   _u(0x00000100)
19058 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_LEVEL_LOW_MSB    _u(8)
19059 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_LEVEL_LOW_LSB    _u(8)
19060 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO26_LEVEL_LOW_ACCESS "RW"
19061 // -----------------------------------------------------------------------------
19062 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_EDGE_HIGH
19063 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_EDGE_HIGH_RESET  _u(0x0)
19064 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_EDGE_HIGH_BITS   _u(0x00000080)
19065 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_EDGE_HIGH_MSB    _u(7)
19066 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_EDGE_HIGH_LSB    _u(7)
19067 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_EDGE_HIGH_ACCESS "RW"
19068 // -----------------------------------------------------------------------------
19069 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_EDGE_LOW
19070 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_EDGE_LOW_RESET  _u(0x0)
19071 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_EDGE_LOW_BITS   _u(0x00000040)
19072 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_EDGE_LOW_MSB    _u(6)
19073 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_EDGE_LOW_LSB    _u(6)
19074 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_EDGE_LOW_ACCESS "RW"
19075 // -----------------------------------------------------------------------------
19076 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_LEVEL_HIGH
19077 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_LEVEL_HIGH_RESET  _u(0x0)
19078 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_LEVEL_HIGH_BITS   _u(0x00000020)
19079 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_LEVEL_HIGH_MSB    _u(5)
19080 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_LEVEL_HIGH_LSB    _u(5)
19081 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_LEVEL_HIGH_ACCESS "RW"
19082 // -----------------------------------------------------------------------------
19083 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_LEVEL_LOW
19084 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_LEVEL_LOW_RESET  _u(0x0)
19085 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_LEVEL_LOW_BITS   _u(0x00000010)
19086 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_LEVEL_LOW_MSB    _u(4)
19087 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_LEVEL_LOW_LSB    _u(4)
19088 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO25_LEVEL_LOW_ACCESS "RW"
19089 // -----------------------------------------------------------------------------
19090 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_EDGE_HIGH
19091 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_EDGE_HIGH_RESET  _u(0x0)
19092 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_EDGE_HIGH_BITS   _u(0x00000008)
19093 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_EDGE_HIGH_MSB    _u(3)
19094 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_EDGE_HIGH_LSB    _u(3)
19095 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_EDGE_HIGH_ACCESS "RW"
19096 // -----------------------------------------------------------------------------
19097 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_EDGE_LOW
19098 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_EDGE_LOW_RESET  _u(0x0)
19099 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_EDGE_LOW_BITS   _u(0x00000004)
19100 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_EDGE_LOW_MSB    _u(2)
19101 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_EDGE_LOW_LSB    _u(2)
19102 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_EDGE_LOW_ACCESS "RW"
19103 // -----------------------------------------------------------------------------
19104 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_LEVEL_HIGH
19105 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_LEVEL_HIGH_RESET  _u(0x0)
19106 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_LEVEL_HIGH_BITS   _u(0x00000002)
19107 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_LEVEL_HIGH_MSB    _u(1)
19108 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_LEVEL_HIGH_LSB    _u(1)
19109 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_LEVEL_HIGH_ACCESS "RW"
19110 // -----------------------------------------------------------------------------
19111 // Field       : IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_LEVEL_LOW
19112 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_LEVEL_LOW_RESET  _u(0x0)
19113 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_LEVEL_LOW_BITS   _u(0x00000001)
19114 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_LEVEL_LOW_MSB    _u(0)
19115 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_LEVEL_LOW_LSB    _u(0)
19116 #define IO_BANK0_DORMANT_WAKE_INTE3_GPIO24_LEVEL_LOW_ACCESS "RW"
19117 // =============================================================================
19118 // Register    : IO_BANK0_DORMANT_WAKE_INTE4
19119 // Description : Interrupt Enable for dormant_wake
19120 #define IO_BANK0_DORMANT_WAKE_INTE4_OFFSET _u(0x000002e8)
19121 #define IO_BANK0_DORMANT_WAKE_INTE4_BITS   _u(0xffffffff)
19122 #define IO_BANK0_DORMANT_WAKE_INTE4_RESET  _u(0x00000000)
19123 // -----------------------------------------------------------------------------
19124 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_EDGE_HIGH
19125 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_EDGE_HIGH_RESET  _u(0x0)
19126 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_EDGE_HIGH_BITS   _u(0x80000000)
19127 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_EDGE_HIGH_MSB    _u(31)
19128 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_EDGE_HIGH_LSB    _u(31)
19129 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_EDGE_HIGH_ACCESS "RW"
19130 // -----------------------------------------------------------------------------
19131 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_EDGE_LOW
19132 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_EDGE_LOW_RESET  _u(0x0)
19133 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_EDGE_LOW_BITS   _u(0x40000000)
19134 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_EDGE_LOW_MSB    _u(30)
19135 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_EDGE_LOW_LSB    _u(30)
19136 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_EDGE_LOW_ACCESS "RW"
19137 // -----------------------------------------------------------------------------
19138 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_LEVEL_HIGH
19139 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_LEVEL_HIGH_RESET  _u(0x0)
19140 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_LEVEL_HIGH_BITS   _u(0x20000000)
19141 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_LEVEL_HIGH_MSB    _u(29)
19142 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_LEVEL_HIGH_LSB    _u(29)
19143 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_LEVEL_HIGH_ACCESS "RW"
19144 // -----------------------------------------------------------------------------
19145 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_LEVEL_LOW
19146 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_LEVEL_LOW_RESET  _u(0x0)
19147 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_LEVEL_LOW_BITS   _u(0x10000000)
19148 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_LEVEL_LOW_MSB    _u(28)
19149 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_LEVEL_LOW_LSB    _u(28)
19150 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO39_LEVEL_LOW_ACCESS "RW"
19151 // -----------------------------------------------------------------------------
19152 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_EDGE_HIGH
19153 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_EDGE_HIGH_RESET  _u(0x0)
19154 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_EDGE_HIGH_BITS   _u(0x08000000)
19155 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_EDGE_HIGH_MSB    _u(27)
19156 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_EDGE_HIGH_LSB    _u(27)
19157 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_EDGE_HIGH_ACCESS "RW"
19158 // -----------------------------------------------------------------------------
19159 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_EDGE_LOW
19160 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_EDGE_LOW_RESET  _u(0x0)
19161 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_EDGE_LOW_BITS   _u(0x04000000)
19162 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_EDGE_LOW_MSB    _u(26)
19163 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_EDGE_LOW_LSB    _u(26)
19164 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_EDGE_LOW_ACCESS "RW"
19165 // -----------------------------------------------------------------------------
19166 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_LEVEL_HIGH
19167 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_LEVEL_HIGH_RESET  _u(0x0)
19168 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_LEVEL_HIGH_BITS   _u(0x02000000)
19169 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_LEVEL_HIGH_MSB    _u(25)
19170 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_LEVEL_HIGH_LSB    _u(25)
19171 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_LEVEL_HIGH_ACCESS "RW"
19172 // -----------------------------------------------------------------------------
19173 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_LEVEL_LOW
19174 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_LEVEL_LOW_RESET  _u(0x0)
19175 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_LEVEL_LOW_BITS   _u(0x01000000)
19176 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_LEVEL_LOW_MSB    _u(24)
19177 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_LEVEL_LOW_LSB    _u(24)
19178 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO38_LEVEL_LOW_ACCESS "RW"
19179 // -----------------------------------------------------------------------------
19180 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_EDGE_HIGH
19181 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_EDGE_HIGH_RESET  _u(0x0)
19182 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_EDGE_HIGH_BITS   _u(0x00800000)
19183 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_EDGE_HIGH_MSB    _u(23)
19184 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_EDGE_HIGH_LSB    _u(23)
19185 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_EDGE_HIGH_ACCESS "RW"
19186 // -----------------------------------------------------------------------------
19187 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_EDGE_LOW
19188 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_EDGE_LOW_RESET  _u(0x0)
19189 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_EDGE_LOW_BITS   _u(0x00400000)
19190 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_EDGE_LOW_MSB    _u(22)
19191 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_EDGE_LOW_LSB    _u(22)
19192 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_EDGE_LOW_ACCESS "RW"
19193 // -----------------------------------------------------------------------------
19194 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_LEVEL_HIGH
19195 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_LEVEL_HIGH_RESET  _u(0x0)
19196 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_LEVEL_HIGH_BITS   _u(0x00200000)
19197 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_LEVEL_HIGH_MSB    _u(21)
19198 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_LEVEL_HIGH_LSB    _u(21)
19199 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_LEVEL_HIGH_ACCESS "RW"
19200 // -----------------------------------------------------------------------------
19201 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_LEVEL_LOW
19202 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_LEVEL_LOW_RESET  _u(0x0)
19203 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_LEVEL_LOW_BITS   _u(0x00100000)
19204 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_LEVEL_LOW_MSB    _u(20)
19205 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_LEVEL_LOW_LSB    _u(20)
19206 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO37_LEVEL_LOW_ACCESS "RW"
19207 // -----------------------------------------------------------------------------
19208 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_EDGE_HIGH
19209 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_EDGE_HIGH_RESET  _u(0x0)
19210 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_EDGE_HIGH_BITS   _u(0x00080000)
19211 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_EDGE_HIGH_MSB    _u(19)
19212 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_EDGE_HIGH_LSB    _u(19)
19213 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_EDGE_HIGH_ACCESS "RW"
19214 // -----------------------------------------------------------------------------
19215 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_EDGE_LOW
19216 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_EDGE_LOW_RESET  _u(0x0)
19217 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_EDGE_LOW_BITS   _u(0x00040000)
19218 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_EDGE_LOW_MSB    _u(18)
19219 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_EDGE_LOW_LSB    _u(18)
19220 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_EDGE_LOW_ACCESS "RW"
19221 // -----------------------------------------------------------------------------
19222 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_LEVEL_HIGH
19223 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_LEVEL_HIGH_RESET  _u(0x0)
19224 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_LEVEL_HIGH_BITS   _u(0x00020000)
19225 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_LEVEL_HIGH_MSB    _u(17)
19226 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_LEVEL_HIGH_LSB    _u(17)
19227 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_LEVEL_HIGH_ACCESS "RW"
19228 // -----------------------------------------------------------------------------
19229 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_LEVEL_LOW
19230 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_LEVEL_LOW_RESET  _u(0x0)
19231 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_LEVEL_LOW_BITS   _u(0x00010000)
19232 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_LEVEL_LOW_MSB    _u(16)
19233 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_LEVEL_LOW_LSB    _u(16)
19234 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO36_LEVEL_LOW_ACCESS "RW"
19235 // -----------------------------------------------------------------------------
19236 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_EDGE_HIGH
19237 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_EDGE_HIGH_RESET  _u(0x0)
19238 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_EDGE_HIGH_BITS   _u(0x00008000)
19239 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_EDGE_HIGH_MSB    _u(15)
19240 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_EDGE_HIGH_LSB    _u(15)
19241 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_EDGE_HIGH_ACCESS "RW"
19242 // -----------------------------------------------------------------------------
19243 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_EDGE_LOW
19244 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_EDGE_LOW_RESET  _u(0x0)
19245 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_EDGE_LOW_BITS   _u(0x00004000)
19246 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_EDGE_LOW_MSB    _u(14)
19247 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_EDGE_LOW_LSB    _u(14)
19248 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_EDGE_LOW_ACCESS "RW"
19249 // -----------------------------------------------------------------------------
19250 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_LEVEL_HIGH
19251 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_LEVEL_HIGH_RESET  _u(0x0)
19252 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_LEVEL_HIGH_BITS   _u(0x00002000)
19253 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_LEVEL_HIGH_MSB    _u(13)
19254 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_LEVEL_HIGH_LSB    _u(13)
19255 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_LEVEL_HIGH_ACCESS "RW"
19256 // -----------------------------------------------------------------------------
19257 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_LEVEL_LOW
19258 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_LEVEL_LOW_RESET  _u(0x0)
19259 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_LEVEL_LOW_BITS   _u(0x00001000)
19260 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_LEVEL_LOW_MSB    _u(12)
19261 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_LEVEL_LOW_LSB    _u(12)
19262 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO35_LEVEL_LOW_ACCESS "RW"
19263 // -----------------------------------------------------------------------------
19264 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_EDGE_HIGH
19265 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_EDGE_HIGH_RESET  _u(0x0)
19266 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_EDGE_HIGH_BITS   _u(0x00000800)
19267 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_EDGE_HIGH_MSB    _u(11)
19268 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_EDGE_HIGH_LSB    _u(11)
19269 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_EDGE_HIGH_ACCESS "RW"
19270 // -----------------------------------------------------------------------------
19271 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_EDGE_LOW
19272 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_EDGE_LOW_RESET  _u(0x0)
19273 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_EDGE_LOW_BITS   _u(0x00000400)
19274 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_EDGE_LOW_MSB    _u(10)
19275 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_EDGE_LOW_LSB    _u(10)
19276 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_EDGE_LOW_ACCESS "RW"
19277 // -----------------------------------------------------------------------------
19278 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_LEVEL_HIGH
19279 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_LEVEL_HIGH_RESET  _u(0x0)
19280 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_LEVEL_HIGH_BITS   _u(0x00000200)
19281 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_LEVEL_HIGH_MSB    _u(9)
19282 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_LEVEL_HIGH_LSB    _u(9)
19283 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_LEVEL_HIGH_ACCESS "RW"
19284 // -----------------------------------------------------------------------------
19285 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_LEVEL_LOW
19286 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_LEVEL_LOW_RESET  _u(0x0)
19287 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_LEVEL_LOW_BITS   _u(0x00000100)
19288 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_LEVEL_LOW_MSB    _u(8)
19289 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_LEVEL_LOW_LSB    _u(8)
19290 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO34_LEVEL_LOW_ACCESS "RW"
19291 // -----------------------------------------------------------------------------
19292 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_EDGE_HIGH
19293 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_EDGE_HIGH_RESET  _u(0x0)
19294 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_EDGE_HIGH_BITS   _u(0x00000080)
19295 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_EDGE_HIGH_MSB    _u(7)
19296 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_EDGE_HIGH_LSB    _u(7)
19297 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_EDGE_HIGH_ACCESS "RW"
19298 // -----------------------------------------------------------------------------
19299 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_EDGE_LOW
19300 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_EDGE_LOW_RESET  _u(0x0)
19301 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_EDGE_LOW_BITS   _u(0x00000040)
19302 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_EDGE_LOW_MSB    _u(6)
19303 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_EDGE_LOW_LSB    _u(6)
19304 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_EDGE_LOW_ACCESS "RW"
19305 // -----------------------------------------------------------------------------
19306 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_LEVEL_HIGH
19307 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_LEVEL_HIGH_RESET  _u(0x0)
19308 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_LEVEL_HIGH_BITS   _u(0x00000020)
19309 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_LEVEL_HIGH_MSB    _u(5)
19310 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_LEVEL_HIGH_LSB    _u(5)
19311 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_LEVEL_HIGH_ACCESS "RW"
19312 // -----------------------------------------------------------------------------
19313 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_LEVEL_LOW
19314 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_LEVEL_LOW_RESET  _u(0x0)
19315 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_LEVEL_LOW_BITS   _u(0x00000010)
19316 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_LEVEL_LOW_MSB    _u(4)
19317 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_LEVEL_LOW_LSB    _u(4)
19318 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO33_LEVEL_LOW_ACCESS "RW"
19319 // -----------------------------------------------------------------------------
19320 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_EDGE_HIGH
19321 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_EDGE_HIGH_RESET  _u(0x0)
19322 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_EDGE_HIGH_BITS   _u(0x00000008)
19323 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_EDGE_HIGH_MSB    _u(3)
19324 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_EDGE_HIGH_LSB    _u(3)
19325 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_EDGE_HIGH_ACCESS "RW"
19326 // -----------------------------------------------------------------------------
19327 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_EDGE_LOW
19328 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_EDGE_LOW_RESET  _u(0x0)
19329 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_EDGE_LOW_BITS   _u(0x00000004)
19330 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_EDGE_LOW_MSB    _u(2)
19331 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_EDGE_LOW_LSB    _u(2)
19332 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_EDGE_LOW_ACCESS "RW"
19333 // -----------------------------------------------------------------------------
19334 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_LEVEL_HIGH
19335 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_LEVEL_HIGH_RESET  _u(0x0)
19336 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_LEVEL_HIGH_BITS   _u(0x00000002)
19337 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_LEVEL_HIGH_MSB    _u(1)
19338 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_LEVEL_HIGH_LSB    _u(1)
19339 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_LEVEL_HIGH_ACCESS "RW"
19340 // -----------------------------------------------------------------------------
19341 // Field       : IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_LEVEL_LOW
19342 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_LEVEL_LOW_RESET  _u(0x0)
19343 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_LEVEL_LOW_BITS   _u(0x00000001)
19344 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_LEVEL_LOW_MSB    _u(0)
19345 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_LEVEL_LOW_LSB    _u(0)
19346 #define IO_BANK0_DORMANT_WAKE_INTE4_GPIO32_LEVEL_LOW_ACCESS "RW"
19347 // =============================================================================
19348 // Register    : IO_BANK0_DORMANT_WAKE_INTE5
19349 // Description : Interrupt Enable for dormant_wake
19350 #define IO_BANK0_DORMANT_WAKE_INTE5_OFFSET _u(0x000002ec)
19351 #define IO_BANK0_DORMANT_WAKE_INTE5_BITS   _u(0xffffffff)
19352 #define IO_BANK0_DORMANT_WAKE_INTE5_RESET  _u(0x00000000)
19353 // -----------------------------------------------------------------------------
19354 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_EDGE_HIGH
19355 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_EDGE_HIGH_RESET  _u(0x0)
19356 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_EDGE_HIGH_BITS   _u(0x80000000)
19357 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_EDGE_HIGH_MSB    _u(31)
19358 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_EDGE_HIGH_LSB    _u(31)
19359 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_EDGE_HIGH_ACCESS "RW"
19360 // -----------------------------------------------------------------------------
19361 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_EDGE_LOW
19362 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_EDGE_LOW_RESET  _u(0x0)
19363 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_EDGE_LOW_BITS   _u(0x40000000)
19364 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_EDGE_LOW_MSB    _u(30)
19365 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_EDGE_LOW_LSB    _u(30)
19366 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_EDGE_LOW_ACCESS "RW"
19367 // -----------------------------------------------------------------------------
19368 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_LEVEL_HIGH
19369 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_LEVEL_HIGH_RESET  _u(0x0)
19370 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_LEVEL_HIGH_BITS   _u(0x20000000)
19371 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_LEVEL_HIGH_MSB    _u(29)
19372 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_LEVEL_HIGH_LSB    _u(29)
19373 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_LEVEL_HIGH_ACCESS "RW"
19374 // -----------------------------------------------------------------------------
19375 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_LEVEL_LOW
19376 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_LEVEL_LOW_RESET  _u(0x0)
19377 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_LEVEL_LOW_BITS   _u(0x10000000)
19378 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_LEVEL_LOW_MSB    _u(28)
19379 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_LEVEL_LOW_LSB    _u(28)
19380 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO47_LEVEL_LOW_ACCESS "RW"
19381 // -----------------------------------------------------------------------------
19382 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_EDGE_HIGH
19383 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_EDGE_HIGH_RESET  _u(0x0)
19384 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_EDGE_HIGH_BITS   _u(0x08000000)
19385 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_EDGE_HIGH_MSB    _u(27)
19386 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_EDGE_HIGH_LSB    _u(27)
19387 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_EDGE_HIGH_ACCESS "RW"
19388 // -----------------------------------------------------------------------------
19389 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_EDGE_LOW
19390 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_EDGE_LOW_RESET  _u(0x0)
19391 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_EDGE_LOW_BITS   _u(0x04000000)
19392 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_EDGE_LOW_MSB    _u(26)
19393 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_EDGE_LOW_LSB    _u(26)
19394 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_EDGE_LOW_ACCESS "RW"
19395 // -----------------------------------------------------------------------------
19396 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_LEVEL_HIGH
19397 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_LEVEL_HIGH_RESET  _u(0x0)
19398 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_LEVEL_HIGH_BITS   _u(0x02000000)
19399 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_LEVEL_HIGH_MSB    _u(25)
19400 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_LEVEL_HIGH_LSB    _u(25)
19401 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_LEVEL_HIGH_ACCESS "RW"
19402 // -----------------------------------------------------------------------------
19403 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_LEVEL_LOW
19404 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_LEVEL_LOW_RESET  _u(0x0)
19405 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_LEVEL_LOW_BITS   _u(0x01000000)
19406 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_LEVEL_LOW_MSB    _u(24)
19407 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_LEVEL_LOW_LSB    _u(24)
19408 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO46_LEVEL_LOW_ACCESS "RW"
19409 // -----------------------------------------------------------------------------
19410 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_EDGE_HIGH
19411 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_EDGE_HIGH_RESET  _u(0x0)
19412 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_EDGE_HIGH_BITS   _u(0x00800000)
19413 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_EDGE_HIGH_MSB    _u(23)
19414 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_EDGE_HIGH_LSB    _u(23)
19415 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_EDGE_HIGH_ACCESS "RW"
19416 // -----------------------------------------------------------------------------
19417 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_EDGE_LOW
19418 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_EDGE_LOW_RESET  _u(0x0)
19419 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_EDGE_LOW_BITS   _u(0x00400000)
19420 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_EDGE_LOW_MSB    _u(22)
19421 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_EDGE_LOW_LSB    _u(22)
19422 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_EDGE_LOW_ACCESS "RW"
19423 // -----------------------------------------------------------------------------
19424 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_LEVEL_HIGH
19425 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_LEVEL_HIGH_RESET  _u(0x0)
19426 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_LEVEL_HIGH_BITS   _u(0x00200000)
19427 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_LEVEL_HIGH_MSB    _u(21)
19428 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_LEVEL_HIGH_LSB    _u(21)
19429 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_LEVEL_HIGH_ACCESS "RW"
19430 // -----------------------------------------------------------------------------
19431 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_LEVEL_LOW
19432 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_LEVEL_LOW_RESET  _u(0x0)
19433 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_LEVEL_LOW_BITS   _u(0x00100000)
19434 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_LEVEL_LOW_MSB    _u(20)
19435 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_LEVEL_LOW_LSB    _u(20)
19436 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO45_LEVEL_LOW_ACCESS "RW"
19437 // -----------------------------------------------------------------------------
19438 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_EDGE_HIGH
19439 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_EDGE_HIGH_RESET  _u(0x0)
19440 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_EDGE_HIGH_BITS   _u(0x00080000)
19441 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_EDGE_HIGH_MSB    _u(19)
19442 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_EDGE_HIGH_LSB    _u(19)
19443 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_EDGE_HIGH_ACCESS "RW"
19444 // -----------------------------------------------------------------------------
19445 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_EDGE_LOW
19446 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_EDGE_LOW_RESET  _u(0x0)
19447 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_EDGE_LOW_BITS   _u(0x00040000)
19448 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_EDGE_LOW_MSB    _u(18)
19449 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_EDGE_LOW_LSB    _u(18)
19450 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_EDGE_LOW_ACCESS "RW"
19451 // -----------------------------------------------------------------------------
19452 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_LEVEL_HIGH
19453 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_LEVEL_HIGH_RESET  _u(0x0)
19454 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_LEVEL_HIGH_BITS   _u(0x00020000)
19455 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_LEVEL_HIGH_MSB    _u(17)
19456 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_LEVEL_HIGH_LSB    _u(17)
19457 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_LEVEL_HIGH_ACCESS "RW"
19458 // -----------------------------------------------------------------------------
19459 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_LEVEL_LOW
19460 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_LEVEL_LOW_RESET  _u(0x0)
19461 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_LEVEL_LOW_BITS   _u(0x00010000)
19462 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_LEVEL_LOW_MSB    _u(16)
19463 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_LEVEL_LOW_LSB    _u(16)
19464 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO44_LEVEL_LOW_ACCESS "RW"
19465 // -----------------------------------------------------------------------------
19466 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_EDGE_HIGH
19467 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_EDGE_HIGH_RESET  _u(0x0)
19468 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_EDGE_HIGH_BITS   _u(0x00008000)
19469 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_EDGE_HIGH_MSB    _u(15)
19470 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_EDGE_HIGH_LSB    _u(15)
19471 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_EDGE_HIGH_ACCESS "RW"
19472 // -----------------------------------------------------------------------------
19473 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_EDGE_LOW
19474 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_EDGE_LOW_RESET  _u(0x0)
19475 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_EDGE_LOW_BITS   _u(0x00004000)
19476 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_EDGE_LOW_MSB    _u(14)
19477 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_EDGE_LOW_LSB    _u(14)
19478 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_EDGE_LOW_ACCESS "RW"
19479 // -----------------------------------------------------------------------------
19480 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_LEVEL_HIGH
19481 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_LEVEL_HIGH_RESET  _u(0x0)
19482 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_LEVEL_HIGH_BITS   _u(0x00002000)
19483 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_LEVEL_HIGH_MSB    _u(13)
19484 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_LEVEL_HIGH_LSB    _u(13)
19485 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_LEVEL_HIGH_ACCESS "RW"
19486 // -----------------------------------------------------------------------------
19487 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_LEVEL_LOW
19488 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_LEVEL_LOW_RESET  _u(0x0)
19489 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_LEVEL_LOW_BITS   _u(0x00001000)
19490 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_LEVEL_LOW_MSB    _u(12)
19491 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_LEVEL_LOW_LSB    _u(12)
19492 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO43_LEVEL_LOW_ACCESS "RW"
19493 // -----------------------------------------------------------------------------
19494 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_EDGE_HIGH
19495 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_EDGE_HIGH_RESET  _u(0x0)
19496 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_EDGE_HIGH_BITS   _u(0x00000800)
19497 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_EDGE_HIGH_MSB    _u(11)
19498 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_EDGE_HIGH_LSB    _u(11)
19499 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_EDGE_HIGH_ACCESS "RW"
19500 // -----------------------------------------------------------------------------
19501 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_EDGE_LOW
19502 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_EDGE_LOW_RESET  _u(0x0)
19503 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_EDGE_LOW_BITS   _u(0x00000400)
19504 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_EDGE_LOW_MSB    _u(10)
19505 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_EDGE_LOW_LSB    _u(10)
19506 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_EDGE_LOW_ACCESS "RW"
19507 // -----------------------------------------------------------------------------
19508 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_LEVEL_HIGH
19509 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_LEVEL_HIGH_RESET  _u(0x0)
19510 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_LEVEL_HIGH_BITS   _u(0x00000200)
19511 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_LEVEL_HIGH_MSB    _u(9)
19512 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_LEVEL_HIGH_LSB    _u(9)
19513 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_LEVEL_HIGH_ACCESS "RW"
19514 // -----------------------------------------------------------------------------
19515 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_LEVEL_LOW
19516 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_LEVEL_LOW_RESET  _u(0x0)
19517 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_LEVEL_LOW_BITS   _u(0x00000100)
19518 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_LEVEL_LOW_MSB    _u(8)
19519 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_LEVEL_LOW_LSB    _u(8)
19520 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO42_LEVEL_LOW_ACCESS "RW"
19521 // -----------------------------------------------------------------------------
19522 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_EDGE_HIGH
19523 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_EDGE_HIGH_RESET  _u(0x0)
19524 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_EDGE_HIGH_BITS   _u(0x00000080)
19525 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_EDGE_HIGH_MSB    _u(7)
19526 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_EDGE_HIGH_LSB    _u(7)
19527 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_EDGE_HIGH_ACCESS "RW"
19528 // -----------------------------------------------------------------------------
19529 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_EDGE_LOW
19530 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_EDGE_LOW_RESET  _u(0x0)
19531 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_EDGE_LOW_BITS   _u(0x00000040)
19532 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_EDGE_LOW_MSB    _u(6)
19533 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_EDGE_LOW_LSB    _u(6)
19534 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_EDGE_LOW_ACCESS "RW"
19535 // -----------------------------------------------------------------------------
19536 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_LEVEL_HIGH
19537 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_LEVEL_HIGH_RESET  _u(0x0)
19538 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_LEVEL_HIGH_BITS   _u(0x00000020)
19539 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_LEVEL_HIGH_MSB    _u(5)
19540 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_LEVEL_HIGH_LSB    _u(5)
19541 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_LEVEL_HIGH_ACCESS "RW"
19542 // -----------------------------------------------------------------------------
19543 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_LEVEL_LOW
19544 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_LEVEL_LOW_RESET  _u(0x0)
19545 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_LEVEL_LOW_BITS   _u(0x00000010)
19546 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_LEVEL_LOW_MSB    _u(4)
19547 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_LEVEL_LOW_LSB    _u(4)
19548 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO41_LEVEL_LOW_ACCESS "RW"
19549 // -----------------------------------------------------------------------------
19550 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_EDGE_HIGH
19551 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_EDGE_HIGH_RESET  _u(0x0)
19552 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_EDGE_HIGH_BITS   _u(0x00000008)
19553 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_EDGE_HIGH_MSB    _u(3)
19554 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_EDGE_HIGH_LSB    _u(3)
19555 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_EDGE_HIGH_ACCESS "RW"
19556 // -----------------------------------------------------------------------------
19557 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_EDGE_LOW
19558 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_EDGE_LOW_RESET  _u(0x0)
19559 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_EDGE_LOW_BITS   _u(0x00000004)
19560 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_EDGE_LOW_MSB    _u(2)
19561 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_EDGE_LOW_LSB    _u(2)
19562 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_EDGE_LOW_ACCESS "RW"
19563 // -----------------------------------------------------------------------------
19564 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_LEVEL_HIGH
19565 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_LEVEL_HIGH_RESET  _u(0x0)
19566 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_LEVEL_HIGH_BITS   _u(0x00000002)
19567 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_LEVEL_HIGH_MSB    _u(1)
19568 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_LEVEL_HIGH_LSB    _u(1)
19569 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_LEVEL_HIGH_ACCESS "RW"
19570 // -----------------------------------------------------------------------------
19571 // Field       : IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_LEVEL_LOW
19572 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_LEVEL_LOW_RESET  _u(0x0)
19573 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_LEVEL_LOW_BITS   _u(0x00000001)
19574 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_LEVEL_LOW_MSB    _u(0)
19575 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_LEVEL_LOW_LSB    _u(0)
19576 #define IO_BANK0_DORMANT_WAKE_INTE5_GPIO40_LEVEL_LOW_ACCESS "RW"
19577 // =============================================================================
19578 // Register    : IO_BANK0_DORMANT_WAKE_INTF0
19579 // Description : Interrupt Force for dormant_wake
19580 #define IO_BANK0_DORMANT_WAKE_INTF0_OFFSET _u(0x000002f0)
19581 #define IO_BANK0_DORMANT_WAKE_INTF0_BITS   _u(0xffffffff)
19582 #define IO_BANK0_DORMANT_WAKE_INTF0_RESET  _u(0x00000000)
19583 // -----------------------------------------------------------------------------
19584 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_EDGE_HIGH
19585 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_EDGE_HIGH_RESET  _u(0x0)
19586 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_EDGE_HIGH_BITS   _u(0x80000000)
19587 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_EDGE_HIGH_MSB    _u(31)
19588 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_EDGE_HIGH_LSB    _u(31)
19589 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_EDGE_HIGH_ACCESS "RW"
19590 // -----------------------------------------------------------------------------
19591 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_EDGE_LOW
19592 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_EDGE_LOW_RESET  _u(0x0)
19593 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_EDGE_LOW_BITS   _u(0x40000000)
19594 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_EDGE_LOW_MSB    _u(30)
19595 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_EDGE_LOW_LSB    _u(30)
19596 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_EDGE_LOW_ACCESS "RW"
19597 // -----------------------------------------------------------------------------
19598 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_LEVEL_HIGH
19599 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_LEVEL_HIGH_RESET  _u(0x0)
19600 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_LEVEL_HIGH_BITS   _u(0x20000000)
19601 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_LEVEL_HIGH_MSB    _u(29)
19602 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_LEVEL_HIGH_LSB    _u(29)
19603 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_LEVEL_HIGH_ACCESS "RW"
19604 // -----------------------------------------------------------------------------
19605 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_LEVEL_LOW
19606 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_LEVEL_LOW_RESET  _u(0x0)
19607 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_LEVEL_LOW_BITS   _u(0x10000000)
19608 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_LEVEL_LOW_MSB    _u(28)
19609 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_LEVEL_LOW_LSB    _u(28)
19610 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO7_LEVEL_LOW_ACCESS "RW"
19611 // -----------------------------------------------------------------------------
19612 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_EDGE_HIGH
19613 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_EDGE_HIGH_RESET  _u(0x0)
19614 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_EDGE_HIGH_BITS   _u(0x08000000)
19615 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_EDGE_HIGH_MSB    _u(27)
19616 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_EDGE_HIGH_LSB    _u(27)
19617 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_EDGE_HIGH_ACCESS "RW"
19618 // -----------------------------------------------------------------------------
19619 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_EDGE_LOW
19620 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_EDGE_LOW_RESET  _u(0x0)
19621 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_EDGE_LOW_BITS   _u(0x04000000)
19622 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_EDGE_LOW_MSB    _u(26)
19623 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_EDGE_LOW_LSB    _u(26)
19624 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_EDGE_LOW_ACCESS "RW"
19625 // -----------------------------------------------------------------------------
19626 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_LEVEL_HIGH
19627 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_LEVEL_HIGH_RESET  _u(0x0)
19628 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_LEVEL_HIGH_BITS   _u(0x02000000)
19629 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_LEVEL_HIGH_MSB    _u(25)
19630 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_LEVEL_HIGH_LSB    _u(25)
19631 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_LEVEL_HIGH_ACCESS "RW"
19632 // -----------------------------------------------------------------------------
19633 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_LEVEL_LOW
19634 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_LEVEL_LOW_RESET  _u(0x0)
19635 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_LEVEL_LOW_BITS   _u(0x01000000)
19636 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_LEVEL_LOW_MSB    _u(24)
19637 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_LEVEL_LOW_LSB    _u(24)
19638 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO6_LEVEL_LOW_ACCESS "RW"
19639 // -----------------------------------------------------------------------------
19640 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_EDGE_HIGH
19641 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_EDGE_HIGH_RESET  _u(0x0)
19642 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_EDGE_HIGH_BITS   _u(0x00800000)
19643 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_EDGE_HIGH_MSB    _u(23)
19644 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_EDGE_HIGH_LSB    _u(23)
19645 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_EDGE_HIGH_ACCESS "RW"
19646 // -----------------------------------------------------------------------------
19647 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_EDGE_LOW
19648 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_EDGE_LOW_RESET  _u(0x0)
19649 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_EDGE_LOW_BITS   _u(0x00400000)
19650 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_EDGE_LOW_MSB    _u(22)
19651 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_EDGE_LOW_LSB    _u(22)
19652 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_EDGE_LOW_ACCESS "RW"
19653 // -----------------------------------------------------------------------------
19654 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_LEVEL_HIGH
19655 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_LEVEL_HIGH_RESET  _u(0x0)
19656 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_LEVEL_HIGH_BITS   _u(0x00200000)
19657 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_LEVEL_HIGH_MSB    _u(21)
19658 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_LEVEL_HIGH_LSB    _u(21)
19659 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_LEVEL_HIGH_ACCESS "RW"
19660 // -----------------------------------------------------------------------------
19661 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_LEVEL_LOW
19662 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_LEVEL_LOW_RESET  _u(0x0)
19663 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_LEVEL_LOW_BITS   _u(0x00100000)
19664 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_LEVEL_LOW_MSB    _u(20)
19665 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_LEVEL_LOW_LSB    _u(20)
19666 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO5_LEVEL_LOW_ACCESS "RW"
19667 // -----------------------------------------------------------------------------
19668 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_EDGE_HIGH
19669 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_EDGE_HIGH_RESET  _u(0x0)
19670 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_EDGE_HIGH_BITS   _u(0x00080000)
19671 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_EDGE_HIGH_MSB    _u(19)
19672 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_EDGE_HIGH_LSB    _u(19)
19673 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_EDGE_HIGH_ACCESS "RW"
19674 // -----------------------------------------------------------------------------
19675 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_EDGE_LOW
19676 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_EDGE_LOW_RESET  _u(0x0)
19677 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_EDGE_LOW_BITS   _u(0x00040000)
19678 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_EDGE_LOW_MSB    _u(18)
19679 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_EDGE_LOW_LSB    _u(18)
19680 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_EDGE_LOW_ACCESS "RW"
19681 // -----------------------------------------------------------------------------
19682 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_LEVEL_HIGH
19683 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_LEVEL_HIGH_RESET  _u(0x0)
19684 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_LEVEL_HIGH_BITS   _u(0x00020000)
19685 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_LEVEL_HIGH_MSB    _u(17)
19686 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_LEVEL_HIGH_LSB    _u(17)
19687 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_LEVEL_HIGH_ACCESS "RW"
19688 // -----------------------------------------------------------------------------
19689 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_LEVEL_LOW
19690 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_LEVEL_LOW_RESET  _u(0x0)
19691 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_LEVEL_LOW_BITS   _u(0x00010000)
19692 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_LEVEL_LOW_MSB    _u(16)
19693 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_LEVEL_LOW_LSB    _u(16)
19694 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO4_LEVEL_LOW_ACCESS "RW"
19695 // -----------------------------------------------------------------------------
19696 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_EDGE_HIGH
19697 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_EDGE_HIGH_RESET  _u(0x0)
19698 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_EDGE_HIGH_BITS   _u(0x00008000)
19699 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_EDGE_HIGH_MSB    _u(15)
19700 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_EDGE_HIGH_LSB    _u(15)
19701 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_EDGE_HIGH_ACCESS "RW"
19702 // -----------------------------------------------------------------------------
19703 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_EDGE_LOW
19704 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_EDGE_LOW_RESET  _u(0x0)
19705 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_EDGE_LOW_BITS   _u(0x00004000)
19706 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_EDGE_LOW_MSB    _u(14)
19707 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_EDGE_LOW_LSB    _u(14)
19708 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_EDGE_LOW_ACCESS "RW"
19709 // -----------------------------------------------------------------------------
19710 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_LEVEL_HIGH
19711 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_LEVEL_HIGH_RESET  _u(0x0)
19712 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_LEVEL_HIGH_BITS   _u(0x00002000)
19713 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_LEVEL_HIGH_MSB    _u(13)
19714 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_LEVEL_HIGH_LSB    _u(13)
19715 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_LEVEL_HIGH_ACCESS "RW"
19716 // -----------------------------------------------------------------------------
19717 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_LEVEL_LOW
19718 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_LEVEL_LOW_RESET  _u(0x0)
19719 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_LEVEL_LOW_BITS   _u(0x00001000)
19720 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_LEVEL_LOW_MSB    _u(12)
19721 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_LEVEL_LOW_LSB    _u(12)
19722 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO3_LEVEL_LOW_ACCESS "RW"
19723 // -----------------------------------------------------------------------------
19724 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_EDGE_HIGH
19725 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_EDGE_HIGH_RESET  _u(0x0)
19726 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_EDGE_HIGH_BITS   _u(0x00000800)
19727 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_EDGE_HIGH_MSB    _u(11)
19728 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_EDGE_HIGH_LSB    _u(11)
19729 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_EDGE_HIGH_ACCESS "RW"
19730 // -----------------------------------------------------------------------------
19731 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_EDGE_LOW
19732 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_EDGE_LOW_RESET  _u(0x0)
19733 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_EDGE_LOW_BITS   _u(0x00000400)
19734 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_EDGE_LOW_MSB    _u(10)
19735 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_EDGE_LOW_LSB    _u(10)
19736 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_EDGE_LOW_ACCESS "RW"
19737 // -----------------------------------------------------------------------------
19738 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_LEVEL_HIGH
19739 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_LEVEL_HIGH_RESET  _u(0x0)
19740 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_LEVEL_HIGH_BITS   _u(0x00000200)
19741 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_LEVEL_HIGH_MSB    _u(9)
19742 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_LEVEL_HIGH_LSB    _u(9)
19743 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_LEVEL_HIGH_ACCESS "RW"
19744 // -----------------------------------------------------------------------------
19745 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_LEVEL_LOW
19746 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_LEVEL_LOW_RESET  _u(0x0)
19747 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_LEVEL_LOW_BITS   _u(0x00000100)
19748 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_LEVEL_LOW_MSB    _u(8)
19749 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_LEVEL_LOW_LSB    _u(8)
19750 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO2_LEVEL_LOW_ACCESS "RW"
19751 // -----------------------------------------------------------------------------
19752 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_EDGE_HIGH
19753 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_EDGE_HIGH_RESET  _u(0x0)
19754 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_EDGE_HIGH_BITS   _u(0x00000080)
19755 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_EDGE_HIGH_MSB    _u(7)
19756 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_EDGE_HIGH_LSB    _u(7)
19757 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_EDGE_HIGH_ACCESS "RW"
19758 // -----------------------------------------------------------------------------
19759 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_EDGE_LOW
19760 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_EDGE_LOW_RESET  _u(0x0)
19761 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_EDGE_LOW_BITS   _u(0x00000040)
19762 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_EDGE_LOW_MSB    _u(6)
19763 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_EDGE_LOW_LSB    _u(6)
19764 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_EDGE_LOW_ACCESS "RW"
19765 // -----------------------------------------------------------------------------
19766 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_LEVEL_HIGH
19767 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_LEVEL_HIGH_RESET  _u(0x0)
19768 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_LEVEL_HIGH_BITS   _u(0x00000020)
19769 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_LEVEL_HIGH_MSB    _u(5)
19770 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_LEVEL_HIGH_LSB    _u(5)
19771 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_LEVEL_HIGH_ACCESS "RW"
19772 // -----------------------------------------------------------------------------
19773 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_LEVEL_LOW
19774 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_LEVEL_LOW_RESET  _u(0x0)
19775 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_LEVEL_LOW_BITS   _u(0x00000010)
19776 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_LEVEL_LOW_MSB    _u(4)
19777 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_LEVEL_LOW_LSB    _u(4)
19778 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO1_LEVEL_LOW_ACCESS "RW"
19779 // -----------------------------------------------------------------------------
19780 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_EDGE_HIGH
19781 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_EDGE_HIGH_RESET  _u(0x0)
19782 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_EDGE_HIGH_BITS   _u(0x00000008)
19783 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_EDGE_HIGH_MSB    _u(3)
19784 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_EDGE_HIGH_LSB    _u(3)
19785 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_EDGE_HIGH_ACCESS "RW"
19786 // -----------------------------------------------------------------------------
19787 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_EDGE_LOW
19788 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_EDGE_LOW_RESET  _u(0x0)
19789 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_EDGE_LOW_BITS   _u(0x00000004)
19790 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_EDGE_LOW_MSB    _u(2)
19791 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_EDGE_LOW_LSB    _u(2)
19792 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_EDGE_LOW_ACCESS "RW"
19793 // -----------------------------------------------------------------------------
19794 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_LEVEL_HIGH
19795 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_LEVEL_HIGH_RESET  _u(0x0)
19796 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_LEVEL_HIGH_BITS   _u(0x00000002)
19797 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_LEVEL_HIGH_MSB    _u(1)
19798 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_LEVEL_HIGH_LSB    _u(1)
19799 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_LEVEL_HIGH_ACCESS "RW"
19800 // -----------------------------------------------------------------------------
19801 // Field       : IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_LEVEL_LOW
19802 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_LEVEL_LOW_RESET  _u(0x0)
19803 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_LEVEL_LOW_BITS   _u(0x00000001)
19804 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_LEVEL_LOW_MSB    _u(0)
19805 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_LEVEL_LOW_LSB    _u(0)
19806 #define IO_BANK0_DORMANT_WAKE_INTF0_GPIO0_LEVEL_LOW_ACCESS "RW"
19807 // =============================================================================
19808 // Register    : IO_BANK0_DORMANT_WAKE_INTF1
19809 // Description : Interrupt Force for dormant_wake
19810 #define IO_BANK0_DORMANT_WAKE_INTF1_OFFSET _u(0x000002f4)
19811 #define IO_BANK0_DORMANT_WAKE_INTF1_BITS   _u(0xffffffff)
19812 #define IO_BANK0_DORMANT_WAKE_INTF1_RESET  _u(0x00000000)
19813 // -----------------------------------------------------------------------------
19814 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_EDGE_HIGH
19815 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_EDGE_HIGH_RESET  _u(0x0)
19816 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_EDGE_HIGH_BITS   _u(0x80000000)
19817 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_EDGE_HIGH_MSB    _u(31)
19818 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_EDGE_HIGH_LSB    _u(31)
19819 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_EDGE_HIGH_ACCESS "RW"
19820 // -----------------------------------------------------------------------------
19821 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_EDGE_LOW
19822 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_EDGE_LOW_RESET  _u(0x0)
19823 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_EDGE_LOW_BITS   _u(0x40000000)
19824 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_EDGE_LOW_MSB    _u(30)
19825 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_EDGE_LOW_LSB    _u(30)
19826 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_EDGE_LOW_ACCESS "RW"
19827 // -----------------------------------------------------------------------------
19828 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_LEVEL_HIGH
19829 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_LEVEL_HIGH_RESET  _u(0x0)
19830 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_LEVEL_HIGH_BITS   _u(0x20000000)
19831 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_LEVEL_HIGH_MSB    _u(29)
19832 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_LEVEL_HIGH_LSB    _u(29)
19833 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_LEVEL_HIGH_ACCESS "RW"
19834 // -----------------------------------------------------------------------------
19835 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_LEVEL_LOW
19836 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_LEVEL_LOW_RESET  _u(0x0)
19837 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_LEVEL_LOW_BITS   _u(0x10000000)
19838 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_LEVEL_LOW_MSB    _u(28)
19839 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_LEVEL_LOW_LSB    _u(28)
19840 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO15_LEVEL_LOW_ACCESS "RW"
19841 // -----------------------------------------------------------------------------
19842 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_EDGE_HIGH
19843 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_EDGE_HIGH_RESET  _u(0x0)
19844 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_EDGE_HIGH_BITS   _u(0x08000000)
19845 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_EDGE_HIGH_MSB    _u(27)
19846 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_EDGE_HIGH_LSB    _u(27)
19847 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_EDGE_HIGH_ACCESS "RW"
19848 // -----------------------------------------------------------------------------
19849 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_EDGE_LOW
19850 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_EDGE_LOW_RESET  _u(0x0)
19851 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_EDGE_LOW_BITS   _u(0x04000000)
19852 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_EDGE_LOW_MSB    _u(26)
19853 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_EDGE_LOW_LSB    _u(26)
19854 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_EDGE_LOW_ACCESS "RW"
19855 // -----------------------------------------------------------------------------
19856 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_LEVEL_HIGH
19857 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_LEVEL_HIGH_RESET  _u(0x0)
19858 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_LEVEL_HIGH_BITS   _u(0x02000000)
19859 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_LEVEL_HIGH_MSB    _u(25)
19860 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_LEVEL_HIGH_LSB    _u(25)
19861 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_LEVEL_HIGH_ACCESS "RW"
19862 // -----------------------------------------------------------------------------
19863 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_LEVEL_LOW
19864 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_LEVEL_LOW_RESET  _u(0x0)
19865 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_LEVEL_LOW_BITS   _u(0x01000000)
19866 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_LEVEL_LOW_MSB    _u(24)
19867 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_LEVEL_LOW_LSB    _u(24)
19868 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO14_LEVEL_LOW_ACCESS "RW"
19869 // -----------------------------------------------------------------------------
19870 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_EDGE_HIGH
19871 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_EDGE_HIGH_RESET  _u(0x0)
19872 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_EDGE_HIGH_BITS   _u(0x00800000)
19873 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_EDGE_HIGH_MSB    _u(23)
19874 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_EDGE_HIGH_LSB    _u(23)
19875 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_EDGE_HIGH_ACCESS "RW"
19876 // -----------------------------------------------------------------------------
19877 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_EDGE_LOW
19878 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_EDGE_LOW_RESET  _u(0x0)
19879 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_EDGE_LOW_BITS   _u(0x00400000)
19880 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_EDGE_LOW_MSB    _u(22)
19881 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_EDGE_LOW_LSB    _u(22)
19882 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_EDGE_LOW_ACCESS "RW"
19883 // -----------------------------------------------------------------------------
19884 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_LEVEL_HIGH
19885 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_LEVEL_HIGH_RESET  _u(0x0)
19886 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_LEVEL_HIGH_BITS   _u(0x00200000)
19887 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_LEVEL_HIGH_MSB    _u(21)
19888 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_LEVEL_HIGH_LSB    _u(21)
19889 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_LEVEL_HIGH_ACCESS "RW"
19890 // -----------------------------------------------------------------------------
19891 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_LEVEL_LOW
19892 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_LEVEL_LOW_RESET  _u(0x0)
19893 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_LEVEL_LOW_BITS   _u(0x00100000)
19894 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_LEVEL_LOW_MSB    _u(20)
19895 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_LEVEL_LOW_LSB    _u(20)
19896 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO13_LEVEL_LOW_ACCESS "RW"
19897 // -----------------------------------------------------------------------------
19898 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_EDGE_HIGH
19899 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_EDGE_HIGH_RESET  _u(0x0)
19900 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_EDGE_HIGH_BITS   _u(0x00080000)
19901 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_EDGE_HIGH_MSB    _u(19)
19902 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_EDGE_HIGH_LSB    _u(19)
19903 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_EDGE_HIGH_ACCESS "RW"
19904 // -----------------------------------------------------------------------------
19905 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_EDGE_LOW
19906 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_EDGE_LOW_RESET  _u(0x0)
19907 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_EDGE_LOW_BITS   _u(0x00040000)
19908 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_EDGE_LOW_MSB    _u(18)
19909 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_EDGE_LOW_LSB    _u(18)
19910 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_EDGE_LOW_ACCESS "RW"
19911 // -----------------------------------------------------------------------------
19912 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_LEVEL_HIGH
19913 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_LEVEL_HIGH_RESET  _u(0x0)
19914 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_LEVEL_HIGH_BITS   _u(0x00020000)
19915 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_LEVEL_HIGH_MSB    _u(17)
19916 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_LEVEL_HIGH_LSB    _u(17)
19917 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_LEVEL_HIGH_ACCESS "RW"
19918 // -----------------------------------------------------------------------------
19919 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_LEVEL_LOW
19920 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_LEVEL_LOW_RESET  _u(0x0)
19921 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_LEVEL_LOW_BITS   _u(0x00010000)
19922 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_LEVEL_LOW_MSB    _u(16)
19923 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_LEVEL_LOW_LSB    _u(16)
19924 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO12_LEVEL_LOW_ACCESS "RW"
19925 // -----------------------------------------------------------------------------
19926 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_EDGE_HIGH
19927 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_EDGE_HIGH_RESET  _u(0x0)
19928 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_EDGE_HIGH_BITS   _u(0x00008000)
19929 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_EDGE_HIGH_MSB    _u(15)
19930 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_EDGE_HIGH_LSB    _u(15)
19931 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_EDGE_HIGH_ACCESS "RW"
19932 // -----------------------------------------------------------------------------
19933 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_EDGE_LOW
19934 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_EDGE_LOW_RESET  _u(0x0)
19935 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_EDGE_LOW_BITS   _u(0x00004000)
19936 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_EDGE_LOW_MSB    _u(14)
19937 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_EDGE_LOW_LSB    _u(14)
19938 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_EDGE_LOW_ACCESS "RW"
19939 // -----------------------------------------------------------------------------
19940 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_LEVEL_HIGH
19941 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_LEVEL_HIGH_RESET  _u(0x0)
19942 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_LEVEL_HIGH_BITS   _u(0x00002000)
19943 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_LEVEL_HIGH_MSB    _u(13)
19944 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_LEVEL_HIGH_LSB    _u(13)
19945 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_LEVEL_HIGH_ACCESS "RW"
19946 // -----------------------------------------------------------------------------
19947 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_LEVEL_LOW
19948 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_LEVEL_LOW_RESET  _u(0x0)
19949 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_LEVEL_LOW_BITS   _u(0x00001000)
19950 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_LEVEL_LOW_MSB    _u(12)
19951 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_LEVEL_LOW_LSB    _u(12)
19952 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO11_LEVEL_LOW_ACCESS "RW"
19953 // -----------------------------------------------------------------------------
19954 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_EDGE_HIGH
19955 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_EDGE_HIGH_RESET  _u(0x0)
19956 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_EDGE_HIGH_BITS   _u(0x00000800)
19957 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_EDGE_HIGH_MSB    _u(11)
19958 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_EDGE_HIGH_LSB    _u(11)
19959 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_EDGE_HIGH_ACCESS "RW"
19960 // -----------------------------------------------------------------------------
19961 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_EDGE_LOW
19962 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_EDGE_LOW_RESET  _u(0x0)
19963 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_EDGE_LOW_BITS   _u(0x00000400)
19964 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_EDGE_LOW_MSB    _u(10)
19965 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_EDGE_LOW_LSB    _u(10)
19966 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_EDGE_LOW_ACCESS "RW"
19967 // -----------------------------------------------------------------------------
19968 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_LEVEL_HIGH
19969 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_LEVEL_HIGH_RESET  _u(0x0)
19970 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_LEVEL_HIGH_BITS   _u(0x00000200)
19971 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_LEVEL_HIGH_MSB    _u(9)
19972 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_LEVEL_HIGH_LSB    _u(9)
19973 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_LEVEL_HIGH_ACCESS "RW"
19974 // -----------------------------------------------------------------------------
19975 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_LEVEL_LOW
19976 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_LEVEL_LOW_RESET  _u(0x0)
19977 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_LEVEL_LOW_BITS   _u(0x00000100)
19978 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_LEVEL_LOW_MSB    _u(8)
19979 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_LEVEL_LOW_LSB    _u(8)
19980 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO10_LEVEL_LOW_ACCESS "RW"
19981 // -----------------------------------------------------------------------------
19982 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_EDGE_HIGH
19983 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_EDGE_HIGH_RESET  _u(0x0)
19984 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_EDGE_HIGH_BITS   _u(0x00000080)
19985 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_EDGE_HIGH_MSB    _u(7)
19986 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_EDGE_HIGH_LSB    _u(7)
19987 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_EDGE_HIGH_ACCESS "RW"
19988 // -----------------------------------------------------------------------------
19989 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_EDGE_LOW
19990 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_EDGE_LOW_RESET  _u(0x0)
19991 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_EDGE_LOW_BITS   _u(0x00000040)
19992 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_EDGE_LOW_MSB    _u(6)
19993 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_EDGE_LOW_LSB    _u(6)
19994 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_EDGE_LOW_ACCESS "RW"
19995 // -----------------------------------------------------------------------------
19996 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_LEVEL_HIGH
19997 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_LEVEL_HIGH_RESET  _u(0x0)
19998 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_LEVEL_HIGH_BITS   _u(0x00000020)
19999 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_LEVEL_HIGH_MSB    _u(5)
20000 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_LEVEL_HIGH_LSB    _u(5)
20001 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_LEVEL_HIGH_ACCESS "RW"
20002 // -----------------------------------------------------------------------------
20003 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_LEVEL_LOW
20004 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_LEVEL_LOW_RESET  _u(0x0)
20005 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_LEVEL_LOW_BITS   _u(0x00000010)
20006 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_LEVEL_LOW_MSB    _u(4)
20007 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_LEVEL_LOW_LSB    _u(4)
20008 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO9_LEVEL_LOW_ACCESS "RW"
20009 // -----------------------------------------------------------------------------
20010 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_EDGE_HIGH
20011 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_EDGE_HIGH_RESET  _u(0x0)
20012 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_EDGE_HIGH_BITS   _u(0x00000008)
20013 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_EDGE_HIGH_MSB    _u(3)
20014 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_EDGE_HIGH_LSB    _u(3)
20015 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_EDGE_HIGH_ACCESS "RW"
20016 // -----------------------------------------------------------------------------
20017 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_EDGE_LOW
20018 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_EDGE_LOW_RESET  _u(0x0)
20019 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_EDGE_LOW_BITS   _u(0x00000004)
20020 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_EDGE_LOW_MSB    _u(2)
20021 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_EDGE_LOW_LSB    _u(2)
20022 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_EDGE_LOW_ACCESS "RW"
20023 // -----------------------------------------------------------------------------
20024 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_LEVEL_HIGH
20025 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_LEVEL_HIGH_RESET  _u(0x0)
20026 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_LEVEL_HIGH_BITS   _u(0x00000002)
20027 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_LEVEL_HIGH_MSB    _u(1)
20028 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_LEVEL_HIGH_LSB    _u(1)
20029 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_LEVEL_HIGH_ACCESS "RW"
20030 // -----------------------------------------------------------------------------
20031 // Field       : IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_LEVEL_LOW
20032 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_LEVEL_LOW_RESET  _u(0x0)
20033 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_LEVEL_LOW_BITS   _u(0x00000001)
20034 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_LEVEL_LOW_MSB    _u(0)
20035 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_LEVEL_LOW_LSB    _u(0)
20036 #define IO_BANK0_DORMANT_WAKE_INTF1_GPIO8_LEVEL_LOW_ACCESS "RW"
20037 // =============================================================================
20038 // Register    : IO_BANK0_DORMANT_WAKE_INTF2
20039 // Description : Interrupt Force for dormant_wake
20040 #define IO_BANK0_DORMANT_WAKE_INTF2_OFFSET _u(0x000002f8)
20041 #define IO_BANK0_DORMANT_WAKE_INTF2_BITS   _u(0xffffffff)
20042 #define IO_BANK0_DORMANT_WAKE_INTF2_RESET  _u(0x00000000)
20043 // -----------------------------------------------------------------------------
20044 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_EDGE_HIGH
20045 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_EDGE_HIGH_RESET  _u(0x0)
20046 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_EDGE_HIGH_BITS   _u(0x80000000)
20047 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_EDGE_HIGH_MSB    _u(31)
20048 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_EDGE_HIGH_LSB    _u(31)
20049 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_EDGE_HIGH_ACCESS "RW"
20050 // -----------------------------------------------------------------------------
20051 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_EDGE_LOW
20052 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_EDGE_LOW_RESET  _u(0x0)
20053 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_EDGE_LOW_BITS   _u(0x40000000)
20054 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_EDGE_LOW_MSB    _u(30)
20055 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_EDGE_LOW_LSB    _u(30)
20056 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_EDGE_LOW_ACCESS "RW"
20057 // -----------------------------------------------------------------------------
20058 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_LEVEL_HIGH
20059 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_LEVEL_HIGH_RESET  _u(0x0)
20060 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_LEVEL_HIGH_BITS   _u(0x20000000)
20061 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_LEVEL_HIGH_MSB    _u(29)
20062 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_LEVEL_HIGH_LSB    _u(29)
20063 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_LEVEL_HIGH_ACCESS "RW"
20064 // -----------------------------------------------------------------------------
20065 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_LEVEL_LOW
20066 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_LEVEL_LOW_RESET  _u(0x0)
20067 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_LEVEL_LOW_BITS   _u(0x10000000)
20068 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_LEVEL_LOW_MSB    _u(28)
20069 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_LEVEL_LOW_LSB    _u(28)
20070 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO23_LEVEL_LOW_ACCESS "RW"
20071 // -----------------------------------------------------------------------------
20072 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_EDGE_HIGH
20073 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_EDGE_HIGH_RESET  _u(0x0)
20074 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_EDGE_HIGH_BITS   _u(0x08000000)
20075 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_EDGE_HIGH_MSB    _u(27)
20076 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_EDGE_HIGH_LSB    _u(27)
20077 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_EDGE_HIGH_ACCESS "RW"
20078 // -----------------------------------------------------------------------------
20079 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_EDGE_LOW
20080 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_EDGE_LOW_RESET  _u(0x0)
20081 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_EDGE_LOW_BITS   _u(0x04000000)
20082 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_EDGE_LOW_MSB    _u(26)
20083 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_EDGE_LOW_LSB    _u(26)
20084 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_EDGE_LOW_ACCESS "RW"
20085 // -----------------------------------------------------------------------------
20086 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_LEVEL_HIGH
20087 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_LEVEL_HIGH_RESET  _u(0x0)
20088 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_LEVEL_HIGH_BITS   _u(0x02000000)
20089 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_LEVEL_HIGH_MSB    _u(25)
20090 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_LEVEL_HIGH_LSB    _u(25)
20091 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_LEVEL_HIGH_ACCESS "RW"
20092 // -----------------------------------------------------------------------------
20093 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_LEVEL_LOW
20094 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_LEVEL_LOW_RESET  _u(0x0)
20095 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_LEVEL_LOW_BITS   _u(0x01000000)
20096 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_LEVEL_LOW_MSB    _u(24)
20097 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_LEVEL_LOW_LSB    _u(24)
20098 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO22_LEVEL_LOW_ACCESS "RW"
20099 // -----------------------------------------------------------------------------
20100 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_EDGE_HIGH
20101 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_EDGE_HIGH_RESET  _u(0x0)
20102 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_EDGE_HIGH_BITS   _u(0x00800000)
20103 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_EDGE_HIGH_MSB    _u(23)
20104 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_EDGE_HIGH_LSB    _u(23)
20105 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_EDGE_HIGH_ACCESS "RW"
20106 // -----------------------------------------------------------------------------
20107 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_EDGE_LOW
20108 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_EDGE_LOW_RESET  _u(0x0)
20109 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_EDGE_LOW_BITS   _u(0x00400000)
20110 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_EDGE_LOW_MSB    _u(22)
20111 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_EDGE_LOW_LSB    _u(22)
20112 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_EDGE_LOW_ACCESS "RW"
20113 // -----------------------------------------------------------------------------
20114 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_LEVEL_HIGH
20115 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_LEVEL_HIGH_RESET  _u(0x0)
20116 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_LEVEL_HIGH_BITS   _u(0x00200000)
20117 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_LEVEL_HIGH_MSB    _u(21)
20118 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_LEVEL_HIGH_LSB    _u(21)
20119 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_LEVEL_HIGH_ACCESS "RW"
20120 // -----------------------------------------------------------------------------
20121 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_LEVEL_LOW
20122 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_LEVEL_LOW_RESET  _u(0x0)
20123 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_LEVEL_LOW_BITS   _u(0x00100000)
20124 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_LEVEL_LOW_MSB    _u(20)
20125 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_LEVEL_LOW_LSB    _u(20)
20126 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO21_LEVEL_LOW_ACCESS "RW"
20127 // -----------------------------------------------------------------------------
20128 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_EDGE_HIGH
20129 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_EDGE_HIGH_RESET  _u(0x0)
20130 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_EDGE_HIGH_BITS   _u(0x00080000)
20131 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_EDGE_HIGH_MSB    _u(19)
20132 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_EDGE_HIGH_LSB    _u(19)
20133 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_EDGE_HIGH_ACCESS "RW"
20134 // -----------------------------------------------------------------------------
20135 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_EDGE_LOW
20136 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_EDGE_LOW_RESET  _u(0x0)
20137 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_EDGE_LOW_BITS   _u(0x00040000)
20138 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_EDGE_LOW_MSB    _u(18)
20139 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_EDGE_LOW_LSB    _u(18)
20140 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_EDGE_LOW_ACCESS "RW"
20141 // -----------------------------------------------------------------------------
20142 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_LEVEL_HIGH
20143 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_LEVEL_HIGH_RESET  _u(0x0)
20144 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_LEVEL_HIGH_BITS   _u(0x00020000)
20145 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_LEVEL_HIGH_MSB    _u(17)
20146 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_LEVEL_HIGH_LSB    _u(17)
20147 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_LEVEL_HIGH_ACCESS "RW"
20148 // -----------------------------------------------------------------------------
20149 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_LEVEL_LOW
20150 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_LEVEL_LOW_RESET  _u(0x0)
20151 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_LEVEL_LOW_BITS   _u(0x00010000)
20152 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_LEVEL_LOW_MSB    _u(16)
20153 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_LEVEL_LOW_LSB    _u(16)
20154 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO20_LEVEL_LOW_ACCESS "RW"
20155 // -----------------------------------------------------------------------------
20156 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_EDGE_HIGH
20157 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_EDGE_HIGH_RESET  _u(0x0)
20158 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_EDGE_HIGH_BITS   _u(0x00008000)
20159 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_EDGE_HIGH_MSB    _u(15)
20160 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_EDGE_HIGH_LSB    _u(15)
20161 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_EDGE_HIGH_ACCESS "RW"
20162 // -----------------------------------------------------------------------------
20163 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_EDGE_LOW
20164 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_EDGE_LOW_RESET  _u(0x0)
20165 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_EDGE_LOW_BITS   _u(0x00004000)
20166 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_EDGE_LOW_MSB    _u(14)
20167 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_EDGE_LOW_LSB    _u(14)
20168 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_EDGE_LOW_ACCESS "RW"
20169 // -----------------------------------------------------------------------------
20170 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_LEVEL_HIGH
20171 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_LEVEL_HIGH_RESET  _u(0x0)
20172 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_LEVEL_HIGH_BITS   _u(0x00002000)
20173 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_LEVEL_HIGH_MSB    _u(13)
20174 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_LEVEL_HIGH_LSB    _u(13)
20175 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_LEVEL_HIGH_ACCESS "RW"
20176 // -----------------------------------------------------------------------------
20177 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_LEVEL_LOW
20178 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_LEVEL_LOW_RESET  _u(0x0)
20179 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_LEVEL_LOW_BITS   _u(0x00001000)
20180 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_LEVEL_LOW_MSB    _u(12)
20181 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_LEVEL_LOW_LSB    _u(12)
20182 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO19_LEVEL_LOW_ACCESS "RW"
20183 // -----------------------------------------------------------------------------
20184 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_EDGE_HIGH
20185 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_EDGE_HIGH_RESET  _u(0x0)
20186 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_EDGE_HIGH_BITS   _u(0x00000800)
20187 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_EDGE_HIGH_MSB    _u(11)
20188 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_EDGE_HIGH_LSB    _u(11)
20189 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_EDGE_HIGH_ACCESS "RW"
20190 // -----------------------------------------------------------------------------
20191 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_EDGE_LOW
20192 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_EDGE_LOW_RESET  _u(0x0)
20193 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_EDGE_LOW_BITS   _u(0x00000400)
20194 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_EDGE_LOW_MSB    _u(10)
20195 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_EDGE_LOW_LSB    _u(10)
20196 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_EDGE_LOW_ACCESS "RW"
20197 // -----------------------------------------------------------------------------
20198 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_LEVEL_HIGH
20199 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_LEVEL_HIGH_RESET  _u(0x0)
20200 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_LEVEL_HIGH_BITS   _u(0x00000200)
20201 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_LEVEL_HIGH_MSB    _u(9)
20202 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_LEVEL_HIGH_LSB    _u(9)
20203 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_LEVEL_HIGH_ACCESS "RW"
20204 // -----------------------------------------------------------------------------
20205 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_LEVEL_LOW
20206 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_LEVEL_LOW_RESET  _u(0x0)
20207 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_LEVEL_LOW_BITS   _u(0x00000100)
20208 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_LEVEL_LOW_MSB    _u(8)
20209 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_LEVEL_LOW_LSB    _u(8)
20210 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO18_LEVEL_LOW_ACCESS "RW"
20211 // -----------------------------------------------------------------------------
20212 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_EDGE_HIGH
20213 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_EDGE_HIGH_RESET  _u(0x0)
20214 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_EDGE_HIGH_BITS   _u(0x00000080)
20215 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_EDGE_HIGH_MSB    _u(7)
20216 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_EDGE_HIGH_LSB    _u(7)
20217 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_EDGE_HIGH_ACCESS "RW"
20218 // -----------------------------------------------------------------------------
20219 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_EDGE_LOW
20220 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_EDGE_LOW_RESET  _u(0x0)
20221 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_EDGE_LOW_BITS   _u(0x00000040)
20222 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_EDGE_LOW_MSB    _u(6)
20223 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_EDGE_LOW_LSB    _u(6)
20224 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_EDGE_LOW_ACCESS "RW"
20225 // -----------------------------------------------------------------------------
20226 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_LEVEL_HIGH
20227 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_LEVEL_HIGH_RESET  _u(0x0)
20228 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_LEVEL_HIGH_BITS   _u(0x00000020)
20229 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_LEVEL_HIGH_MSB    _u(5)
20230 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_LEVEL_HIGH_LSB    _u(5)
20231 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_LEVEL_HIGH_ACCESS "RW"
20232 // -----------------------------------------------------------------------------
20233 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_LEVEL_LOW
20234 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_LEVEL_LOW_RESET  _u(0x0)
20235 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_LEVEL_LOW_BITS   _u(0x00000010)
20236 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_LEVEL_LOW_MSB    _u(4)
20237 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_LEVEL_LOW_LSB    _u(4)
20238 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO17_LEVEL_LOW_ACCESS "RW"
20239 // -----------------------------------------------------------------------------
20240 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_EDGE_HIGH
20241 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_EDGE_HIGH_RESET  _u(0x0)
20242 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_EDGE_HIGH_BITS   _u(0x00000008)
20243 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_EDGE_HIGH_MSB    _u(3)
20244 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_EDGE_HIGH_LSB    _u(3)
20245 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_EDGE_HIGH_ACCESS "RW"
20246 // -----------------------------------------------------------------------------
20247 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_EDGE_LOW
20248 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_EDGE_LOW_RESET  _u(0x0)
20249 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_EDGE_LOW_BITS   _u(0x00000004)
20250 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_EDGE_LOW_MSB    _u(2)
20251 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_EDGE_LOW_LSB    _u(2)
20252 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_EDGE_LOW_ACCESS "RW"
20253 // -----------------------------------------------------------------------------
20254 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_LEVEL_HIGH
20255 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_LEVEL_HIGH_RESET  _u(0x0)
20256 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_LEVEL_HIGH_BITS   _u(0x00000002)
20257 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_LEVEL_HIGH_MSB    _u(1)
20258 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_LEVEL_HIGH_LSB    _u(1)
20259 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_LEVEL_HIGH_ACCESS "RW"
20260 // -----------------------------------------------------------------------------
20261 // Field       : IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_LEVEL_LOW
20262 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_LEVEL_LOW_RESET  _u(0x0)
20263 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_LEVEL_LOW_BITS   _u(0x00000001)
20264 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_LEVEL_LOW_MSB    _u(0)
20265 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_LEVEL_LOW_LSB    _u(0)
20266 #define IO_BANK0_DORMANT_WAKE_INTF2_GPIO16_LEVEL_LOW_ACCESS "RW"
20267 // =============================================================================
20268 // Register    : IO_BANK0_DORMANT_WAKE_INTF3
20269 // Description : Interrupt Force for dormant_wake
20270 #define IO_BANK0_DORMANT_WAKE_INTF3_OFFSET _u(0x000002fc)
20271 #define IO_BANK0_DORMANT_WAKE_INTF3_BITS   _u(0xffffffff)
20272 #define IO_BANK0_DORMANT_WAKE_INTF3_RESET  _u(0x00000000)
20273 // -----------------------------------------------------------------------------
20274 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_EDGE_HIGH
20275 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_EDGE_HIGH_RESET  _u(0x0)
20276 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_EDGE_HIGH_BITS   _u(0x80000000)
20277 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_EDGE_HIGH_MSB    _u(31)
20278 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_EDGE_HIGH_LSB    _u(31)
20279 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_EDGE_HIGH_ACCESS "RW"
20280 // -----------------------------------------------------------------------------
20281 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_EDGE_LOW
20282 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_EDGE_LOW_RESET  _u(0x0)
20283 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_EDGE_LOW_BITS   _u(0x40000000)
20284 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_EDGE_LOW_MSB    _u(30)
20285 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_EDGE_LOW_LSB    _u(30)
20286 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_EDGE_LOW_ACCESS "RW"
20287 // -----------------------------------------------------------------------------
20288 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_LEVEL_HIGH
20289 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_LEVEL_HIGH_RESET  _u(0x0)
20290 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_LEVEL_HIGH_BITS   _u(0x20000000)
20291 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_LEVEL_HIGH_MSB    _u(29)
20292 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_LEVEL_HIGH_LSB    _u(29)
20293 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_LEVEL_HIGH_ACCESS "RW"
20294 // -----------------------------------------------------------------------------
20295 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_LEVEL_LOW
20296 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_LEVEL_LOW_RESET  _u(0x0)
20297 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_LEVEL_LOW_BITS   _u(0x10000000)
20298 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_LEVEL_LOW_MSB    _u(28)
20299 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_LEVEL_LOW_LSB    _u(28)
20300 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO31_LEVEL_LOW_ACCESS "RW"
20301 // -----------------------------------------------------------------------------
20302 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_EDGE_HIGH
20303 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_EDGE_HIGH_RESET  _u(0x0)
20304 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_EDGE_HIGH_BITS   _u(0x08000000)
20305 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_EDGE_HIGH_MSB    _u(27)
20306 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_EDGE_HIGH_LSB    _u(27)
20307 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_EDGE_HIGH_ACCESS "RW"
20308 // -----------------------------------------------------------------------------
20309 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_EDGE_LOW
20310 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_EDGE_LOW_RESET  _u(0x0)
20311 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_EDGE_LOW_BITS   _u(0x04000000)
20312 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_EDGE_LOW_MSB    _u(26)
20313 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_EDGE_LOW_LSB    _u(26)
20314 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_EDGE_LOW_ACCESS "RW"
20315 // -----------------------------------------------------------------------------
20316 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_LEVEL_HIGH
20317 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_LEVEL_HIGH_RESET  _u(0x0)
20318 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_LEVEL_HIGH_BITS   _u(0x02000000)
20319 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_LEVEL_HIGH_MSB    _u(25)
20320 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_LEVEL_HIGH_LSB    _u(25)
20321 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_LEVEL_HIGH_ACCESS "RW"
20322 // -----------------------------------------------------------------------------
20323 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_LEVEL_LOW
20324 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_LEVEL_LOW_RESET  _u(0x0)
20325 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_LEVEL_LOW_BITS   _u(0x01000000)
20326 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_LEVEL_LOW_MSB    _u(24)
20327 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_LEVEL_LOW_LSB    _u(24)
20328 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO30_LEVEL_LOW_ACCESS "RW"
20329 // -----------------------------------------------------------------------------
20330 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_EDGE_HIGH
20331 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_EDGE_HIGH_RESET  _u(0x0)
20332 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_EDGE_HIGH_BITS   _u(0x00800000)
20333 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_EDGE_HIGH_MSB    _u(23)
20334 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_EDGE_HIGH_LSB    _u(23)
20335 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_EDGE_HIGH_ACCESS "RW"
20336 // -----------------------------------------------------------------------------
20337 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_EDGE_LOW
20338 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_EDGE_LOW_RESET  _u(0x0)
20339 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_EDGE_LOW_BITS   _u(0x00400000)
20340 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_EDGE_LOW_MSB    _u(22)
20341 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_EDGE_LOW_LSB    _u(22)
20342 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_EDGE_LOW_ACCESS "RW"
20343 // -----------------------------------------------------------------------------
20344 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_LEVEL_HIGH
20345 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_LEVEL_HIGH_RESET  _u(0x0)
20346 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_LEVEL_HIGH_BITS   _u(0x00200000)
20347 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_LEVEL_HIGH_MSB    _u(21)
20348 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_LEVEL_HIGH_LSB    _u(21)
20349 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_LEVEL_HIGH_ACCESS "RW"
20350 // -----------------------------------------------------------------------------
20351 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_LEVEL_LOW
20352 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_LEVEL_LOW_RESET  _u(0x0)
20353 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_LEVEL_LOW_BITS   _u(0x00100000)
20354 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_LEVEL_LOW_MSB    _u(20)
20355 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_LEVEL_LOW_LSB    _u(20)
20356 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO29_LEVEL_LOW_ACCESS "RW"
20357 // -----------------------------------------------------------------------------
20358 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_EDGE_HIGH
20359 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_EDGE_HIGH_RESET  _u(0x0)
20360 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_EDGE_HIGH_BITS   _u(0x00080000)
20361 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_EDGE_HIGH_MSB    _u(19)
20362 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_EDGE_HIGH_LSB    _u(19)
20363 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_EDGE_HIGH_ACCESS "RW"
20364 // -----------------------------------------------------------------------------
20365 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_EDGE_LOW
20366 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_EDGE_LOW_RESET  _u(0x0)
20367 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_EDGE_LOW_BITS   _u(0x00040000)
20368 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_EDGE_LOW_MSB    _u(18)
20369 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_EDGE_LOW_LSB    _u(18)
20370 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_EDGE_LOW_ACCESS "RW"
20371 // -----------------------------------------------------------------------------
20372 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_LEVEL_HIGH
20373 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_LEVEL_HIGH_RESET  _u(0x0)
20374 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_LEVEL_HIGH_BITS   _u(0x00020000)
20375 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_LEVEL_HIGH_MSB    _u(17)
20376 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_LEVEL_HIGH_LSB    _u(17)
20377 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_LEVEL_HIGH_ACCESS "RW"
20378 // -----------------------------------------------------------------------------
20379 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_LEVEL_LOW
20380 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_LEVEL_LOW_RESET  _u(0x0)
20381 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_LEVEL_LOW_BITS   _u(0x00010000)
20382 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_LEVEL_LOW_MSB    _u(16)
20383 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_LEVEL_LOW_LSB    _u(16)
20384 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO28_LEVEL_LOW_ACCESS "RW"
20385 // -----------------------------------------------------------------------------
20386 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_EDGE_HIGH
20387 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_EDGE_HIGH_RESET  _u(0x0)
20388 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_EDGE_HIGH_BITS   _u(0x00008000)
20389 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_EDGE_HIGH_MSB    _u(15)
20390 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_EDGE_HIGH_LSB    _u(15)
20391 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_EDGE_HIGH_ACCESS "RW"
20392 // -----------------------------------------------------------------------------
20393 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_EDGE_LOW
20394 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_EDGE_LOW_RESET  _u(0x0)
20395 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_EDGE_LOW_BITS   _u(0x00004000)
20396 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_EDGE_LOW_MSB    _u(14)
20397 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_EDGE_LOW_LSB    _u(14)
20398 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_EDGE_LOW_ACCESS "RW"
20399 // -----------------------------------------------------------------------------
20400 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_LEVEL_HIGH
20401 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_LEVEL_HIGH_RESET  _u(0x0)
20402 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_LEVEL_HIGH_BITS   _u(0x00002000)
20403 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_LEVEL_HIGH_MSB    _u(13)
20404 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_LEVEL_HIGH_LSB    _u(13)
20405 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_LEVEL_HIGH_ACCESS "RW"
20406 // -----------------------------------------------------------------------------
20407 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_LEVEL_LOW
20408 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_LEVEL_LOW_RESET  _u(0x0)
20409 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_LEVEL_LOW_BITS   _u(0x00001000)
20410 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_LEVEL_LOW_MSB    _u(12)
20411 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_LEVEL_LOW_LSB    _u(12)
20412 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO27_LEVEL_LOW_ACCESS "RW"
20413 // -----------------------------------------------------------------------------
20414 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_EDGE_HIGH
20415 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_EDGE_HIGH_RESET  _u(0x0)
20416 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_EDGE_HIGH_BITS   _u(0x00000800)
20417 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_EDGE_HIGH_MSB    _u(11)
20418 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_EDGE_HIGH_LSB    _u(11)
20419 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_EDGE_HIGH_ACCESS "RW"
20420 // -----------------------------------------------------------------------------
20421 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_EDGE_LOW
20422 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_EDGE_LOW_RESET  _u(0x0)
20423 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_EDGE_LOW_BITS   _u(0x00000400)
20424 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_EDGE_LOW_MSB    _u(10)
20425 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_EDGE_LOW_LSB    _u(10)
20426 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_EDGE_LOW_ACCESS "RW"
20427 // -----------------------------------------------------------------------------
20428 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_LEVEL_HIGH
20429 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_LEVEL_HIGH_RESET  _u(0x0)
20430 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_LEVEL_HIGH_BITS   _u(0x00000200)
20431 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_LEVEL_HIGH_MSB    _u(9)
20432 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_LEVEL_HIGH_LSB    _u(9)
20433 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_LEVEL_HIGH_ACCESS "RW"
20434 // -----------------------------------------------------------------------------
20435 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_LEVEL_LOW
20436 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_LEVEL_LOW_RESET  _u(0x0)
20437 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_LEVEL_LOW_BITS   _u(0x00000100)
20438 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_LEVEL_LOW_MSB    _u(8)
20439 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_LEVEL_LOW_LSB    _u(8)
20440 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO26_LEVEL_LOW_ACCESS "RW"
20441 // -----------------------------------------------------------------------------
20442 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_EDGE_HIGH
20443 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_EDGE_HIGH_RESET  _u(0x0)
20444 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_EDGE_HIGH_BITS   _u(0x00000080)
20445 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_EDGE_HIGH_MSB    _u(7)
20446 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_EDGE_HIGH_LSB    _u(7)
20447 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_EDGE_HIGH_ACCESS "RW"
20448 // -----------------------------------------------------------------------------
20449 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_EDGE_LOW
20450 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_EDGE_LOW_RESET  _u(0x0)
20451 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_EDGE_LOW_BITS   _u(0x00000040)
20452 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_EDGE_LOW_MSB    _u(6)
20453 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_EDGE_LOW_LSB    _u(6)
20454 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_EDGE_LOW_ACCESS "RW"
20455 // -----------------------------------------------------------------------------
20456 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_LEVEL_HIGH
20457 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_LEVEL_HIGH_RESET  _u(0x0)
20458 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_LEVEL_HIGH_BITS   _u(0x00000020)
20459 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_LEVEL_HIGH_MSB    _u(5)
20460 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_LEVEL_HIGH_LSB    _u(5)
20461 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_LEVEL_HIGH_ACCESS "RW"
20462 // -----------------------------------------------------------------------------
20463 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_LEVEL_LOW
20464 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_LEVEL_LOW_RESET  _u(0x0)
20465 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_LEVEL_LOW_BITS   _u(0x00000010)
20466 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_LEVEL_LOW_MSB    _u(4)
20467 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_LEVEL_LOW_LSB    _u(4)
20468 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO25_LEVEL_LOW_ACCESS "RW"
20469 // -----------------------------------------------------------------------------
20470 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_EDGE_HIGH
20471 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_EDGE_HIGH_RESET  _u(0x0)
20472 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_EDGE_HIGH_BITS   _u(0x00000008)
20473 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_EDGE_HIGH_MSB    _u(3)
20474 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_EDGE_HIGH_LSB    _u(3)
20475 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_EDGE_HIGH_ACCESS "RW"
20476 // -----------------------------------------------------------------------------
20477 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_EDGE_LOW
20478 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_EDGE_LOW_RESET  _u(0x0)
20479 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_EDGE_LOW_BITS   _u(0x00000004)
20480 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_EDGE_LOW_MSB    _u(2)
20481 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_EDGE_LOW_LSB    _u(2)
20482 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_EDGE_LOW_ACCESS "RW"
20483 // -----------------------------------------------------------------------------
20484 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_LEVEL_HIGH
20485 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_LEVEL_HIGH_RESET  _u(0x0)
20486 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_LEVEL_HIGH_BITS   _u(0x00000002)
20487 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_LEVEL_HIGH_MSB    _u(1)
20488 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_LEVEL_HIGH_LSB    _u(1)
20489 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_LEVEL_HIGH_ACCESS "RW"
20490 // -----------------------------------------------------------------------------
20491 // Field       : IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_LEVEL_LOW
20492 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_LEVEL_LOW_RESET  _u(0x0)
20493 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_LEVEL_LOW_BITS   _u(0x00000001)
20494 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_LEVEL_LOW_MSB    _u(0)
20495 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_LEVEL_LOW_LSB    _u(0)
20496 #define IO_BANK0_DORMANT_WAKE_INTF3_GPIO24_LEVEL_LOW_ACCESS "RW"
20497 // =============================================================================
20498 // Register    : IO_BANK0_DORMANT_WAKE_INTF4
20499 // Description : Interrupt Force for dormant_wake
20500 #define IO_BANK0_DORMANT_WAKE_INTF4_OFFSET _u(0x00000300)
20501 #define IO_BANK0_DORMANT_WAKE_INTF4_BITS   _u(0xffffffff)
20502 #define IO_BANK0_DORMANT_WAKE_INTF4_RESET  _u(0x00000000)
20503 // -----------------------------------------------------------------------------
20504 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_EDGE_HIGH
20505 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_EDGE_HIGH_RESET  _u(0x0)
20506 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_EDGE_HIGH_BITS   _u(0x80000000)
20507 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_EDGE_HIGH_MSB    _u(31)
20508 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_EDGE_HIGH_LSB    _u(31)
20509 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_EDGE_HIGH_ACCESS "RW"
20510 // -----------------------------------------------------------------------------
20511 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_EDGE_LOW
20512 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_EDGE_LOW_RESET  _u(0x0)
20513 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_EDGE_LOW_BITS   _u(0x40000000)
20514 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_EDGE_LOW_MSB    _u(30)
20515 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_EDGE_LOW_LSB    _u(30)
20516 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_EDGE_LOW_ACCESS "RW"
20517 // -----------------------------------------------------------------------------
20518 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_LEVEL_HIGH
20519 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_LEVEL_HIGH_RESET  _u(0x0)
20520 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_LEVEL_HIGH_BITS   _u(0x20000000)
20521 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_LEVEL_HIGH_MSB    _u(29)
20522 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_LEVEL_HIGH_LSB    _u(29)
20523 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_LEVEL_HIGH_ACCESS "RW"
20524 // -----------------------------------------------------------------------------
20525 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_LEVEL_LOW
20526 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_LEVEL_LOW_RESET  _u(0x0)
20527 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_LEVEL_LOW_BITS   _u(0x10000000)
20528 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_LEVEL_LOW_MSB    _u(28)
20529 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_LEVEL_LOW_LSB    _u(28)
20530 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO39_LEVEL_LOW_ACCESS "RW"
20531 // -----------------------------------------------------------------------------
20532 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_EDGE_HIGH
20533 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_EDGE_HIGH_RESET  _u(0x0)
20534 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_EDGE_HIGH_BITS   _u(0x08000000)
20535 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_EDGE_HIGH_MSB    _u(27)
20536 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_EDGE_HIGH_LSB    _u(27)
20537 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_EDGE_HIGH_ACCESS "RW"
20538 // -----------------------------------------------------------------------------
20539 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_EDGE_LOW
20540 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_EDGE_LOW_RESET  _u(0x0)
20541 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_EDGE_LOW_BITS   _u(0x04000000)
20542 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_EDGE_LOW_MSB    _u(26)
20543 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_EDGE_LOW_LSB    _u(26)
20544 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_EDGE_LOW_ACCESS "RW"
20545 // -----------------------------------------------------------------------------
20546 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_LEVEL_HIGH
20547 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_LEVEL_HIGH_RESET  _u(0x0)
20548 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_LEVEL_HIGH_BITS   _u(0x02000000)
20549 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_LEVEL_HIGH_MSB    _u(25)
20550 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_LEVEL_HIGH_LSB    _u(25)
20551 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_LEVEL_HIGH_ACCESS "RW"
20552 // -----------------------------------------------------------------------------
20553 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_LEVEL_LOW
20554 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_LEVEL_LOW_RESET  _u(0x0)
20555 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_LEVEL_LOW_BITS   _u(0x01000000)
20556 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_LEVEL_LOW_MSB    _u(24)
20557 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_LEVEL_LOW_LSB    _u(24)
20558 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO38_LEVEL_LOW_ACCESS "RW"
20559 // -----------------------------------------------------------------------------
20560 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_EDGE_HIGH
20561 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_EDGE_HIGH_RESET  _u(0x0)
20562 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_EDGE_HIGH_BITS   _u(0x00800000)
20563 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_EDGE_HIGH_MSB    _u(23)
20564 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_EDGE_HIGH_LSB    _u(23)
20565 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_EDGE_HIGH_ACCESS "RW"
20566 // -----------------------------------------------------------------------------
20567 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_EDGE_LOW
20568 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_EDGE_LOW_RESET  _u(0x0)
20569 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_EDGE_LOW_BITS   _u(0x00400000)
20570 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_EDGE_LOW_MSB    _u(22)
20571 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_EDGE_LOW_LSB    _u(22)
20572 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_EDGE_LOW_ACCESS "RW"
20573 // -----------------------------------------------------------------------------
20574 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_LEVEL_HIGH
20575 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_LEVEL_HIGH_RESET  _u(0x0)
20576 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_LEVEL_HIGH_BITS   _u(0x00200000)
20577 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_LEVEL_HIGH_MSB    _u(21)
20578 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_LEVEL_HIGH_LSB    _u(21)
20579 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_LEVEL_HIGH_ACCESS "RW"
20580 // -----------------------------------------------------------------------------
20581 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_LEVEL_LOW
20582 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_LEVEL_LOW_RESET  _u(0x0)
20583 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_LEVEL_LOW_BITS   _u(0x00100000)
20584 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_LEVEL_LOW_MSB    _u(20)
20585 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_LEVEL_LOW_LSB    _u(20)
20586 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO37_LEVEL_LOW_ACCESS "RW"
20587 // -----------------------------------------------------------------------------
20588 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_EDGE_HIGH
20589 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_EDGE_HIGH_RESET  _u(0x0)
20590 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_EDGE_HIGH_BITS   _u(0x00080000)
20591 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_EDGE_HIGH_MSB    _u(19)
20592 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_EDGE_HIGH_LSB    _u(19)
20593 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_EDGE_HIGH_ACCESS "RW"
20594 // -----------------------------------------------------------------------------
20595 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_EDGE_LOW
20596 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_EDGE_LOW_RESET  _u(0x0)
20597 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_EDGE_LOW_BITS   _u(0x00040000)
20598 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_EDGE_LOW_MSB    _u(18)
20599 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_EDGE_LOW_LSB    _u(18)
20600 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_EDGE_LOW_ACCESS "RW"
20601 // -----------------------------------------------------------------------------
20602 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_LEVEL_HIGH
20603 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_LEVEL_HIGH_RESET  _u(0x0)
20604 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_LEVEL_HIGH_BITS   _u(0x00020000)
20605 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_LEVEL_HIGH_MSB    _u(17)
20606 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_LEVEL_HIGH_LSB    _u(17)
20607 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_LEVEL_HIGH_ACCESS "RW"
20608 // -----------------------------------------------------------------------------
20609 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_LEVEL_LOW
20610 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_LEVEL_LOW_RESET  _u(0x0)
20611 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_LEVEL_LOW_BITS   _u(0x00010000)
20612 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_LEVEL_LOW_MSB    _u(16)
20613 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_LEVEL_LOW_LSB    _u(16)
20614 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO36_LEVEL_LOW_ACCESS "RW"
20615 // -----------------------------------------------------------------------------
20616 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_EDGE_HIGH
20617 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_EDGE_HIGH_RESET  _u(0x0)
20618 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_EDGE_HIGH_BITS   _u(0x00008000)
20619 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_EDGE_HIGH_MSB    _u(15)
20620 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_EDGE_HIGH_LSB    _u(15)
20621 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_EDGE_HIGH_ACCESS "RW"
20622 // -----------------------------------------------------------------------------
20623 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_EDGE_LOW
20624 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_EDGE_LOW_RESET  _u(0x0)
20625 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_EDGE_LOW_BITS   _u(0x00004000)
20626 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_EDGE_LOW_MSB    _u(14)
20627 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_EDGE_LOW_LSB    _u(14)
20628 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_EDGE_LOW_ACCESS "RW"
20629 // -----------------------------------------------------------------------------
20630 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_LEVEL_HIGH
20631 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_LEVEL_HIGH_RESET  _u(0x0)
20632 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_LEVEL_HIGH_BITS   _u(0x00002000)
20633 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_LEVEL_HIGH_MSB    _u(13)
20634 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_LEVEL_HIGH_LSB    _u(13)
20635 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_LEVEL_HIGH_ACCESS "RW"
20636 // -----------------------------------------------------------------------------
20637 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_LEVEL_LOW
20638 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_LEVEL_LOW_RESET  _u(0x0)
20639 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_LEVEL_LOW_BITS   _u(0x00001000)
20640 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_LEVEL_LOW_MSB    _u(12)
20641 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_LEVEL_LOW_LSB    _u(12)
20642 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO35_LEVEL_LOW_ACCESS "RW"
20643 // -----------------------------------------------------------------------------
20644 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_EDGE_HIGH
20645 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_EDGE_HIGH_RESET  _u(0x0)
20646 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_EDGE_HIGH_BITS   _u(0x00000800)
20647 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_EDGE_HIGH_MSB    _u(11)
20648 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_EDGE_HIGH_LSB    _u(11)
20649 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_EDGE_HIGH_ACCESS "RW"
20650 // -----------------------------------------------------------------------------
20651 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_EDGE_LOW
20652 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_EDGE_LOW_RESET  _u(0x0)
20653 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_EDGE_LOW_BITS   _u(0x00000400)
20654 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_EDGE_LOW_MSB    _u(10)
20655 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_EDGE_LOW_LSB    _u(10)
20656 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_EDGE_LOW_ACCESS "RW"
20657 // -----------------------------------------------------------------------------
20658 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_LEVEL_HIGH
20659 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_LEVEL_HIGH_RESET  _u(0x0)
20660 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_LEVEL_HIGH_BITS   _u(0x00000200)
20661 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_LEVEL_HIGH_MSB    _u(9)
20662 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_LEVEL_HIGH_LSB    _u(9)
20663 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_LEVEL_HIGH_ACCESS "RW"
20664 // -----------------------------------------------------------------------------
20665 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_LEVEL_LOW
20666 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_LEVEL_LOW_RESET  _u(0x0)
20667 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_LEVEL_LOW_BITS   _u(0x00000100)
20668 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_LEVEL_LOW_MSB    _u(8)
20669 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_LEVEL_LOW_LSB    _u(8)
20670 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO34_LEVEL_LOW_ACCESS "RW"
20671 // -----------------------------------------------------------------------------
20672 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_EDGE_HIGH
20673 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_EDGE_HIGH_RESET  _u(0x0)
20674 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_EDGE_HIGH_BITS   _u(0x00000080)
20675 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_EDGE_HIGH_MSB    _u(7)
20676 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_EDGE_HIGH_LSB    _u(7)
20677 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_EDGE_HIGH_ACCESS "RW"
20678 // -----------------------------------------------------------------------------
20679 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_EDGE_LOW
20680 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_EDGE_LOW_RESET  _u(0x0)
20681 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_EDGE_LOW_BITS   _u(0x00000040)
20682 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_EDGE_LOW_MSB    _u(6)
20683 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_EDGE_LOW_LSB    _u(6)
20684 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_EDGE_LOW_ACCESS "RW"
20685 // -----------------------------------------------------------------------------
20686 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_LEVEL_HIGH
20687 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_LEVEL_HIGH_RESET  _u(0x0)
20688 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_LEVEL_HIGH_BITS   _u(0x00000020)
20689 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_LEVEL_HIGH_MSB    _u(5)
20690 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_LEVEL_HIGH_LSB    _u(5)
20691 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_LEVEL_HIGH_ACCESS "RW"
20692 // -----------------------------------------------------------------------------
20693 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_LEVEL_LOW
20694 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_LEVEL_LOW_RESET  _u(0x0)
20695 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_LEVEL_LOW_BITS   _u(0x00000010)
20696 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_LEVEL_LOW_MSB    _u(4)
20697 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_LEVEL_LOW_LSB    _u(4)
20698 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO33_LEVEL_LOW_ACCESS "RW"
20699 // -----------------------------------------------------------------------------
20700 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_EDGE_HIGH
20701 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_EDGE_HIGH_RESET  _u(0x0)
20702 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_EDGE_HIGH_BITS   _u(0x00000008)
20703 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_EDGE_HIGH_MSB    _u(3)
20704 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_EDGE_HIGH_LSB    _u(3)
20705 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_EDGE_HIGH_ACCESS "RW"
20706 // -----------------------------------------------------------------------------
20707 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_EDGE_LOW
20708 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_EDGE_LOW_RESET  _u(0x0)
20709 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_EDGE_LOW_BITS   _u(0x00000004)
20710 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_EDGE_LOW_MSB    _u(2)
20711 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_EDGE_LOW_LSB    _u(2)
20712 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_EDGE_LOW_ACCESS "RW"
20713 // -----------------------------------------------------------------------------
20714 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_LEVEL_HIGH
20715 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_LEVEL_HIGH_RESET  _u(0x0)
20716 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_LEVEL_HIGH_BITS   _u(0x00000002)
20717 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_LEVEL_HIGH_MSB    _u(1)
20718 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_LEVEL_HIGH_LSB    _u(1)
20719 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_LEVEL_HIGH_ACCESS "RW"
20720 // -----------------------------------------------------------------------------
20721 // Field       : IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_LEVEL_LOW
20722 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_LEVEL_LOW_RESET  _u(0x0)
20723 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_LEVEL_LOW_BITS   _u(0x00000001)
20724 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_LEVEL_LOW_MSB    _u(0)
20725 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_LEVEL_LOW_LSB    _u(0)
20726 #define IO_BANK0_DORMANT_WAKE_INTF4_GPIO32_LEVEL_LOW_ACCESS "RW"
20727 // =============================================================================
20728 // Register    : IO_BANK0_DORMANT_WAKE_INTF5
20729 // Description : Interrupt Force for dormant_wake
20730 #define IO_BANK0_DORMANT_WAKE_INTF5_OFFSET _u(0x00000304)
20731 #define IO_BANK0_DORMANT_WAKE_INTF5_BITS   _u(0xffffffff)
20732 #define IO_BANK0_DORMANT_WAKE_INTF5_RESET  _u(0x00000000)
20733 // -----------------------------------------------------------------------------
20734 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_EDGE_HIGH
20735 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_EDGE_HIGH_RESET  _u(0x0)
20736 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_EDGE_HIGH_BITS   _u(0x80000000)
20737 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_EDGE_HIGH_MSB    _u(31)
20738 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_EDGE_HIGH_LSB    _u(31)
20739 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_EDGE_HIGH_ACCESS "RW"
20740 // -----------------------------------------------------------------------------
20741 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_EDGE_LOW
20742 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_EDGE_LOW_RESET  _u(0x0)
20743 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_EDGE_LOW_BITS   _u(0x40000000)
20744 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_EDGE_LOW_MSB    _u(30)
20745 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_EDGE_LOW_LSB    _u(30)
20746 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_EDGE_LOW_ACCESS "RW"
20747 // -----------------------------------------------------------------------------
20748 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_LEVEL_HIGH
20749 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_LEVEL_HIGH_RESET  _u(0x0)
20750 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_LEVEL_HIGH_BITS   _u(0x20000000)
20751 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_LEVEL_HIGH_MSB    _u(29)
20752 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_LEVEL_HIGH_LSB    _u(29)
20753 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_LEVEL_HIGH_ACCESS "RW"
20754 // -----------------------------------------------------------------------------
20755 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_LEVEL_LOW
20756 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_LEVEL_LOW_RESET  _u(0x0)
20757 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_LEVEL_LOW_BITS   _u(0x10000000)
20758 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_LEVEL_LOW_MSB    _u(28)
20759 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_LEVEL_LOW_LSB    _u(28)
20760 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO47_LEVEL_LOW_ACCESS "RW"
20761 // -----------------------------------------------------------------------------
20762 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_EDGE_HIGH
20763 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_EDGE_HIGH_RESET  _u(0x0)
20764 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_EDGE_HIGH_BITS   _u(0x08000000)
20765 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_EDGE_HIGH_MSB    _u(27)
20766 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_EDGE_HIGH_LSB    _u(27)
20767 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_EDGE_HIGH_ACCESS "RW"
20768 // -----------------------------------------------------------------------------
20769 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_EDGE_LOW
20770 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_EDGE_LOW_RESET  _u(0x0)
20771 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_EDGE_LOW_BITS   _u(0x04000000)
20772 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_EDGE_LOW_MSB    _u(26)
20773 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_EDGE_LOW_LSB    _u(26)
20774 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_EDGE_LOW_ACCESS "RW"
20775 // -----------------------------------------------------------------------------
20776 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_LEVEL_HIGH
20777 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_LEVEL_HIGH_RESET  _u(0x0)
20778 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_LEVEL_HIGH_BITS   _u(0x02000000)
20779 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_LEVEL_HIGH_MSB    _u(25)
20780 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_LEVEL_HIGH_LSB    _u(25)
20781 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_LEVEL_HIGH_ACCESS "RW"
20782 // -----------------------------------------------------------------------------
20783 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_LEVEL_LOW
20784 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_LEVEL_LOW_RESET  _u(0x0)
20785 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_LEVEL_LOW_BITS   _u(0x01000000)
20786 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_LEVEL_LOW_MSB    _u(24)
20787 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_LEVEL_LOW_LSB    _u(24)
20788 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO46_LEVEL_LOW_ACCESS "RW"
20789 // -----------------------------------------------------------------------------
20790 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_EDGE_HIGH
20791 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_EDGE_HIGH_RESET  _u(0x0)
20792 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_EDGE_HIGH_BITS   _u(0x00800000)
20793 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_EDGE_HIGH_MSB    _u(23)
20794 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_EDGE_HIGH_LSB    _u(23)
20795 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_EDGE_HIGH_ACCESS "RW"
20796 // -----------------------------------------------------------------------------
20797 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_EDGE_LOW
20798 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_EDGE_LOW_RESET  _u(0x0)
20799 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_EDGE_LOW_BITS   _u(0x00400000)
20800 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_EDGE_LOW_MSB    _u(22)
20801 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_EDGE_LOW_LSB    _u(22)
20802 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_EDGE_LOW_ACCESS "RW"
20803 // -----------------------------------------------------------------------------
20804 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_LEVEL_HIGH
20805 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_LEVEL_HIGH_RESET  _u(0x0)
20806 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_LEVEL_HIGH_BITS   _u(0x00200000)
20807 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_LEVEL_HIGH_MSB    _u(21)
20808 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_LEVEL_HIGH_LSB    _u(21)
20809 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_LEVEL_HIGH_ACCESS "RW"
20810 // -----------------------------------------------------------------------------
20811 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_LEVEL_LOW
20812 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_LEVEL_LOW_RESET  _u(0x0)
20813 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_LEVEL_LOW_BITS   _u(0x00100000)
20814 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_LEVEL_LOW_MSB    _u(20)
20815 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_LEVEL_LOW_LSB    _u(20)
20816 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO45_LEVEL_LOW_ACCESS "RW"
20817 // -----------------------------------------------------------------------------
20818 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_EDGE_HIGH
20819 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_EDGE_HIGH_RESET  _u(0x0)
20820 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_EDGE_HIGH_BITS   _u(0x00080000)
20821 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_EDGE_HIGH_MSB    _u(19)
20822 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_EDGE_HIGH_LSB    _u(19)
20823 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_EDGE_HIGH_ACCESS "RW"
20824 // -----------------------------------------------------------------------------
20825 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_EDGE_LOW
20826 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_EDGE_LOW_RESET  _u(0x0)
20827 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_EDGE_LOW_BITS   _u(0x00040000)
20828 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_EDGE_LOW_MSB    _u(18)
20829 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_EDGE_LOW_LSB    _u(18)
20830 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_EDGE_LOW_ACCESS "RW"
20831 // -----------------------------------------------------------------------------
20832 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_LEVEL_HIGH
20833 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_LEVEL_HIGH_RESET  _u(0x0)
20834 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_LEVEL_HIGH_BITS   _u(0x00020000)
20835 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_LEVEL_HIGH_MSB    _u(17)
20836 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_LEVEL_HIGH_LSB    _u(17)
20837 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_LEVEL_HIGH_ACCESS "RW"
20838 // -----------------------------------------------------------------------------
20839 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_LEVEL_LOW
20840 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_LEVEL_LOW_RESET  _u(0x0)
20841 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_LEVEL_LOW_BITS   _u(0x00010000)
20842 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_LEVEL_LOW_MSB    _u(16)
20843 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_LEVEL_LOW_LSB    _u(16)
20844 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO44_LEVEL_LOW_ACCESS "RW"
20845 // -----------------------------------------------------------------------------
20846 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_EDGE_HIGH
20847 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_EDGE_HIGH_RESET  _u(0x0)
20848 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_EDGE_HIGH_BITS   _u(0x00008000)
20849 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_EDGE_HIGH_MSB    _u(15)
20850 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_EDGE_HIGH_LSB    _u(15)
20851 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_EDGE_HIGH_ACCESS "RW"
20852 // -----------------------------------------------------------------------------
20853 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_EDGE_LOW
20854 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_EDGE_LOW_RESET  _u(0x0)
20855 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_EDGE_LOW_BITS   _u(0x00004000)
20856 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_EDGE_LOW_MSB    _u(14)
20857 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_EDGE_LOW_LSB    _u(14)
20858 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_EDGE_LOW_ACCESS "RW"
20859 // -----------------------------------------------------------------------------
20860 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_LEVEL_HIGH
20861 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_LEVEL_HIGH_RESET  _u(0x0)
20862 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_LEVEL_HIGH_BITS   _u(0x00002000)
20863 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_LEVEL_HIGH_MSB    _u(13)
20864 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_LEVEL_HIGH_LSB    _u(13)
20865 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_LEVEL_HIGH_ACCESS "RW"
20866 // -----------------------------------------------------------------------------
20867 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_LEVEL_LOW
20868 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_LEVEL_LOW_RESET  _u(0x0)
20869 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_LEVEL_LOW_BITS   _u(0x00001000)
20870 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_LEVEL_LOW_MSB    _u(12)
20871 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_LEVEL_LOW_LSB    _u(12)
20872 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO43_LEVEL_LOW_ACCESS "RW"
20873 // -----------------------------------------------------------------------------
20874 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_EDGE_HIGH
20875 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_EDGE_HIGH_RESET  _u(0x0)
20876 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_EDGE_HIGH_BITS   _u(0x00000800)
20877 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_EDGE_HIGH_MSB    _u(11)
20878 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_EDGE_HIGH_LSB    _u(11)
20879 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_EDGE_HIGH_ACCESS "RW"
20880 // -----------------------------------------------------------------------------
20881 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_EDGE_LOW
20882 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_EDGE_LOW_RESET  _u(0x0)
20883 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_EDGE_LOW_BITS   _u(0x00000400)
20884 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_EDGE_LOW_MSB    _u(10)
20885 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_EDGE_LOW_LSB    _u(10)
20886 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_EDGE_LOW_ACCESS "RW"
20887 // -----------------------------------------------------------------------------
20888 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_LEVEL_HIGH
20889 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_LEVEL_HIGH_RESET  _u(0x0)
20890 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_LEVEL_HIGH_BITS   _u(0x00000200)
20891 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_LEVEL_HIGH_MSB    _u(9)
20892 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_LEVEL_HIGH_LSB    _u(9)
20893 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_LEVEL_HIGH_ACCESS "RW"
20894 // -----------------------------------------------------------------------------
20895 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_LEVEL_LOW
20896 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_LEVEL_LOW_RESET  _u(0x0)
20897 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_LEVEL_LOW_BITS   _u(0x00000100)
20898 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_LEVEL_LOW_MSB    _u(8)
20899 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_LEVEL_LOW_LSB    _u(8)
20900 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO42_LEVEL_LOW_ACCESS "RW"
20901 // -----------------------------------------------------------------------------
20902 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_EDGE_HIGH
20903 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_EDGE_HIGH_RESET  _u(0x0)
20904 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_EDGE_HIGH_BITS   _u(0x00000080)
20905 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_EDGE_HIGH_MSB    _u(7)
20906 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_EDGE_HIGH_LSB    _u(7)
20907 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_EDGE_HIGH_ACCESS "RW"
20908 // -----------------------------------------------------------------------------
20909 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_EDGE_LOW
20910 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_EDGE_LOW_RESET  _u(0x0)
20911 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_EDGE_LOW_BITS   _u(0x00000040)
20912 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_EDGE_LOW_MSB    _u(6)
20913 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_EDGE_LOW_LSB    _u(6)
20914 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_EDGE_LOW_ACCESS "RW"
20915 // -----------------------------------------------------------------------------
20916 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_LEVEL_HIGH
20917 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_LEVEL_HIGH_RESET  _u(0x0)
20918 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_LEVEL_HIGH_BITS   _u(0x00000020)
20919 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_LEVEL_HIGH_MSB    _u(5)
20920 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_LEVEL_HIGH_LSB    _u(5)
20921 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_LEVEL_HIGH_ACCESS "RW"
20922 // -----------------------------------------------------------------------------
20923 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_LEVEL_LOW
20924 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_LEVEL_LOW_RESET  _u(0x0)
20925 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_LEVEL_LOW_BITS   _u(0x00000010)
20926 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_LEVEL_LOW_MSB    _u(4)
20927 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_LEVEL_LOW_LSB    _u(4)
20928 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO41_LEVEL_LOW_ACCESS "RW"
20929 // -----------------------------------------------------------------------------
20930 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_EDGE_HIGH
20931 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_EDGE_HIGH_RESET  _u(0x0)
20932 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_EDGE_HIGH_BITS   _u(0x00000008)
20933 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_EDGE_HIGH_MSB    _u(3)
20934 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_EDGE_HIGH_LSB    _u(3)
20935 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_EDGE_HIGH_ACCESS "RW"
20936 // -----------------------------------------------------------------------------
20937 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_EDGE_LOW
20938 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_EDGE_LOW_RESET  _u(0x0)
20939 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_EDGE_LOW_BITS   _u(0x00000004)
20940 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_EDGE_LOW_MSB    _u(2)
20941 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_EDGE_LOW_LSB    _u(2)
20942 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_EDGE_LOW_ACCESS "RW"
20943 // -----------------------------------------------------------------------------
20944 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_LEVEL_HIGH
20945 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_LEVEL_HIGH_RESET  _u(0x0)
20946 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_LEVEL_HIGH_BITS   _u(0x00000002)
20947 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_LEVEL_HIGH_MSB    _u(1)
20948 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_LEVEL_HIGH_LSB    _u(1)
20949 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_LEVEL_HIGH_ACCESS "RW"
20950 // -----------------------------------------------------------------------------
20951 // Field       : IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_LEVEL_LOW
20952 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_LEVEL_LOW_RESET  _u(0x0)
20953 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_LEVEL_LOW_BITS   _u(0x00000001)
20954 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_LEVEL_LOW_MSB    _u(0)
20955 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_LEVEL_LOW_LSB    _u(0)
20956 #define IO_BANK0_DORMANT_WAKE_INTF5_GPIO40_LEVEL_LOW_ACCESS "RW"
20957 // =============================================================================
20958 // Register    : IO_BANK0_DORMANT_WAKE_INTS0
20959 // Description : Interrupt status after masking & forcing for dormant_wake
20960 #define IO_BANK0_DORMANT_WAKE_INTS0_OFFSET _u(0x00000308)
20961 #define IO_BANK0_DORMANT_WAKE_INTS0_BITS   _u(0xffffffff)
20962 #define IO_BANK0_DORMANT_WAKE_INTS0_RESET  _u(0x00000000)
20963 // -----------------------------------------------------------------------------
20964 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_EDGE_HIGH
20965 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_EDGE_HIGH_RESET  _u(0x0)
20966 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_EDGE_HIGH_BITS   _u(0x80000000)
20967 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_EDGE_HIGH_MSB    _u(31)
20968 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_EDGE_HIGH_LSB    _u(31)
20969 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_EDGE_HIGH_ACCESS "RO"
20970 // -----------------------------------------------------------------------------
20971 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_EDGE_LOW
20972 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_EDGE_LOW_RESET  _u(0x0)
20973 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_EDGE_LOW_BITS   _u(0x40000000)
20974 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_EDGE_LOW_MSB    _u(30)
20975 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_EDGE_LOW_LSB    _u(30)
20976 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_EDGE_LOW_ACCESS "RO"
20977 // -----------------------------------------------------------------------------
20978 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_LEVEL_HIGH
20979 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_LEVEL_HIGH_RESET  _u(0x0)
20980 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_LEVEL_HIGH_BITS   _u(0x20000000)
20981 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_LEVEL_HIGH_MSB    _u(29)
20982 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_LEVEL_HIGH_LSB    _u(29)
20983 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_LEVEL_HIGH_ACCESS "RO"
20984 // -----------------------------------------------------------------------------
20985 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_LEVEL_LOW
20986 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_LEVEL_LOW_RESET  _u(0x0)
20987 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_LEVEL_LOW_BITS   _u(0x10000000)
20988 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_LEVEL_LOW_MSB    _u(28)
20989 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_LEVEL_LOW_LSB    _u(28)
20990 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO7_LEVEL_LOW_ACCESS "RO"
20991 // -----------------------------------------------------------------------------
20992 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_EDGE_HIGH
20993 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_EDGE_HIGH_RESET  _u(0x0)
20994 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_EDGE_HIGH_BITS   _u(0x08000000)
20995 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_EDGE_HIGH_MSB    _u(27)
20996 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_EDGE_HIGH_LSB    _u(27)
20997 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_EDGE_HIGH_ACCESS "RO"
20998 // -----------------------------------------------------------------------------
20999 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_EDGE_LOW
21000 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_EDGE_LOW_RESET  _u(0x0)
21001 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_EDGE_LOW_BITS   _u(0x04000000)
21002 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_EDGE_LOW_MSB    _u(26)
21003 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_EDGE_LOW_LSB    _u(26)
21004 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_EDGE_LOW_ACCESS "RO"
21005 // -----------------------------------------------------------------------------
21006 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_LEVEL_HIGH
21007 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_LEVEL_HIGH_RESET  _u(0x0)
21008 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_LEVEL_HIGH_BITS   _u(0x02000000)
21009 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_LEVEL_HIGH_MSB    _u(25)
21010 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_LEVEL_HIGH_LSB    _u(25)
21011 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_LEVEL_HIGH_ACCESS "RO"
21012 // -----------------------------------------------------------------------------
21013 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_LEVEL_LOW
21014 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_LEVEL_LOW_RESET  _u(0x0)
21015 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_LEVEL_LOW_BITS   _u(0x01000000)
21016 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_LEVEL_LOW_MSB    _u(24)
21017 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_LEVEL_LOW_LSB    _u(24)
21018 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO6_LEVEL_LOW_ACCESS "RO"
21019 // -----------------------------------------------------------------------------
21020 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_EDGE_HIGH
21021 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_EDGE_HIGH_RESET  _u(0x0)
21022 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_EDGE_HIGH_BITS   _u(0x00800000)
21023 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_EDGE_HIGH_MSB    _u(23)
21024 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_EDGE_HIGH_LSB    _u(23)
21025 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_EDGE_HIGH_ACCESS "RO"
21026 // -----------------------------------------------------------------------------
21027 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_EDGE_LOW
21028 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_EDGE_LOW_RESET  _u(0x0)
21029 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_EDGE_LOW_BITS   _u(0x00400000)
21030 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_EDGE_LOW_MSB    _u(22)
21031 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_EDGE_LOW_LSB    _u(22)
21032 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_EDGE_LOW_ACCESS "RO"
21033 // -----------------------------------------------------------------------------
21034 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_LEVEL_HIGH
21035 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_LEVEL_HIGH_RESET  _u(0x0)
21036 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_LEVEL_HIGH_BITS   _u(0x00200000)
21037 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_LEVEL_HIGH_MSB    _u(21)
21038 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_LEVEL_HIGH_LSB    _u(21)
21039 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_LEVEL_HIGH_ACCESS "RO"
21040 // -----------------------------------------------------------------------------
21041 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_LEVEL_LOW
21042 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_LEVEL_LOW_RESET  _u(0x0)
21043 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_LEVEL_LOW_BITS   _u(0x00100000)
21044 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_LEVEL_LOW_MSB    _u(20)
21045 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_LEVEL_LOW_LSB    _u(20)
21046 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO5_LEVEL_LOW_ACCESS "RO"
21047 // -----------------------------------------------------------------------------
21048 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_EDGE_HIGH
21049 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_EDGE_HIGH_RESET  _u(0x0)
21050 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_EDGE_HIGH_BITS   _u(0x00080000)
21051 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_EDGE_HIGH_MSB    _u(19)
21052 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_EDGE_HIGH_LSB    _u(19)
21053 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_EDGE_HIGH_ACCESS "RO"
21054 // -----------------------------------------------------------------------------
21055 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_EDGE_LOW
21056 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_EDGE_LOW_RESET  _u(0x0)
21057 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_EDGE_LOW_BITS   _u(0x00040000)
21058 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_EDGE_LOW_MSB    _u(18)
21059 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_EDGE_LOW_LSB    _u(18)
21060 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_EDGE_LOW_ACCESS "RO"
21061 // -----------------------------------------------------------------------------
21062 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_LEVEL_HIGH
21063 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_LEVEL_HIGH_RESET  _u(0x0)
21064 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_LEVEL_HIGH_BITS   _u(0x00020000)
21065 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_LEVEL_HIGH_MSB    _u(17)
21066 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_LEVEL_HIGH_LSB    _u(17)
21067 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_LEVEL_HIGH_ACCESS "RO"
21068 // -----------------------------------------------------------------------------
21069 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_LEVEL_LOW
21070 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_LEVEL_LOW_RESET  _u(0x0)
21071 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_LEVEL_LOW_BITS   _u(0x00010000)
21072 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_LEVEL_LOW_MSB    _u(16)
21073 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_LEVEL_LOW_LSB    _u(16)
21074 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO4_LEVEL_LOW_ACCESS "RO"
21075 // -----------------------------------------------------------------------------
21076 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_EDGE_HIGH
21077 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_EDGE_HIGH_RESET  _u(0x0)
21078 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_EDGE_HIGH_BITS   _u(0x00008000)
21079 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_EDGE_HIGH_MSB    _u(15)
21080 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_EDGE_HIGH_LSB    _u(15)
21081 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_EDGE_HIGH_ACCESS "RO"
21082 // -----------------------------------------------------------------------------
21083 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_EDGE_LOW
21084 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_EDGE_LOW_RESET  _u(0x0)
21085 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_EDGE_LOW_BITS   _u(0x00004000)
21086 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_EDGE_LOW_MSB    _u(14)
21087 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_EDGE_LOW_LSB    _u(14)
21088 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_EDGE_LOW_ACCESS "RO"
21089 // -----------------------------------------------------------------------------
21090 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_LEVEL_HIGH
21091 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_LEVEL_HIGH_RESET  _u(0x0)
21092 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_LEVEL_HIGH_BITS   _u(0x00002000)
21093 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_LEVEL_HIGH_MSB    _u(13)
21094 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_LEVEL_HIGH_LSB    _u(13)
21095 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_LEVEL_HIGH_ACCESS "RO"
21096 // -----------------------------------------------------------------------------
21097 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_LEVEL_LOW
21098 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_LEVEL_LOW_RESET  _u(0x0)
21099 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_LEVEL_LOW_BITS   _u(0x00001000)
21100 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_LEVEL_LOW_MSB    _u(12)
21101 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_LEVEL_LOW_LSB    _u(12)
21102 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO3_LEVEL_LOW_ACCESS "RO"
21103 // -----------------------------------------------------------------------------
21104 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_EDGE_HIGH
21105 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_EDGE_HIGH_RESET  _u(0x0)
21106 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_EDGE_HIGH_BITS   _u(0x00000800)
21107 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_EDGE_HIGH_MSB    _u(11)
21108 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_EDGE_HIGH_LSB    _u(11)
21109 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_EDGE_HIGH_ACCESS "RO"
21110 // -----------------------------------------------------------------------------
21111 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_EDGE_LOW
21112 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_EDGE_LOW_RESET  _u(0x0)
21113 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_EDGE_LOW_BITS   _u(0x00000400)
21114 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_EDGE_LOW_MSB    _u(10)
21115 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_EDGE_LOW_LSB    _u(10)
21116 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_EDGE_LOW_ACCESS "RO"
21117 // -----------------------------------------------------------------------------
21118 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_LEVEL_HIGH
21119 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_LEVEL_HIGH_RESET  _u(0x0)
21120 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_LEVEL_HIGH_BITS   _u(0x00000200)
21121 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_LEVEL_HIGH_MSB    _u(9)
21122 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_LEVEL_HIGH_LSB    _u(9)
21123 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_LEVEL_HIGH_ACCESS "RO"
21124 // -----------------------------------------------------------------------------
21125 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_LEVEL_LOW
21126 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_LEVEL_LOW_RESET  _u(0x0)
21127 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_LEVEL_LOW_BITS   _u(0x00000100)
21128 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_LEVEL_LOW_MSB    _u(8)
21129 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_LEVEL_LOW_LSB    _u(8)
21130 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO2_LEVEL_LOW_ACCESS "RO"
21131 // -----------------------------------------------------------------------------
21132 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_EDGE_HIGH
21133 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_EDGE_HIGH_RESET  _u(0x0)
21134 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_EDGE_HIGH_BITS   _u(0x00000080)
21135 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_EDGE_HIGH_MSB    _u(7)
21136 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_EDGE_HIGH_LSB    _u(7)
21137 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_EDGE_HIGH_ACCESS "RO"
21138 // -----------------------------------------------------------------------------
21139 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_EDGE_LOW
21140 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_EDGE_LOW_RESET  _u(0x0)
21141 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_EDGE_LOW_BITS   _u(0x00000040)
21142 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_EDGE_LOW_MSB    _u(6)
21143 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_EDGE_LOW_LSB    _u(6)
21144 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_EDGE_LOW_ACCESS "RO"
21145 // -----------------------------------------------------------------------------
21146 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_LEVEL_HIGH
21147 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_LEVEL_HIGH_RESET  _u(0x0)
21148 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_LEVEL_HIGH_BITS   _u(0x00000020)
21149 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_LEVEL_HIGH_MSB    _u(5)
21150 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_LEVEL_HIGH_LSB    _u(5)
21151 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_LEVEL_HIGH_ACCESS "RO"
21152 // -----------------------------------------------------------------------------
21153 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_LEVEL_LOW
21154 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_LEVEL_LOW_RESET  _u(0x0)
21155 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_LEVEL_LOW_BITS   _u(0x00000010)
21156 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_LEVEL_LOW_MSB    _u(4)
21157 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_LEVEL_LOW_LSB    _u(4)
21158 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO1_LEVEL_LOW_ACCESS "RO"
21159 // -----------------------------------------------------------------------------
21160 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_EDGE_HIGH
21161 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_EDGE_HIGH_RESET  _u(0x0)
21162 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_EDGE_HIGH_BITS   _u(0x00000008)
21163 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_EDGE_HIGH_MSB    _u(3)
21164 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_EDGE_HIGH_LSB    _u(3)
21165 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_EDGE_HIGH_ACCESS "RO"
21166 // -----------------------------------------------------------------------------
21167 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_EDGE_LOW
21168 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_EDGE_LOW_RESET  _u(0x0)
21169 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_EDGE_LOW_BITS   _u(0x00000004)
21170 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_EDGE_LOW_MSB    _u(2)
21171 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_EDGE_LOW_LSB    _u(2)
21172 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_EDGE_LOW_ACCESS "RO"
21173 // -----------------------------------------------------------------------------
21174 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_LEVEL_HIGH
21175 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_LEVEL_HIGH_RESET  _u(0x0)
21176 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_LEVEL_HIGH_BITS   _u(0x00000002)
21177 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_LEVEL_HIGH_MSB    _u(1)
21178 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_LEVEL_HIGH_LSB    _u(1)
21179 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_LEVEL_HIGH_ACCESS "RO"
21180 // -----------------------------------------------------------------------------
21181 // Field       : IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_LEVEL_LOW
21182 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_LEVEL_LOW_RESET  _u(0x0)
21183 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_LEVEL_LOW_BITS   _u(0x00000001)
21184 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_LEVEL_LOW_MSB    _u(0)
21185 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_LEVEL_LOW_LSB    _u(0)
21186 #define IO_BANK0_DORMANT_WAKE_INTS0_GPIO0_LEVEL_LOW_ACCESS "RO"
21187 // =============================================================================
21188 // Register    : IO_BANK0_DORMANT_WAKE_INTS1
21189 // Description : Interrupt status after masking & forcing for dormant_wake
21190 #define IO_BANK0_DORMANT_WAKE_INTS1_OFFSET _u(0x0000030c)
21191 #define IO_BANK0_DORMANT_WAKE_INTS1_BITS   _u(0xffffffff)
21192 #define IO_BANK0_DORMANT_WAKE_INTS1_RESET  _u(0x00000000)
21193 // -----------------------------------------------------------------------------
21194 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_EDGE_HIGH
21195 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_EDGE_HIGH_RESET  _u(0x0)
21196 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_EDGE_HIGH_BITS   _u(0x80000000)
21197 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_EDGE_HIGH_MSB    _u(31)
21198 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_EDGE_HIGH_LSB    _u(31)
21199 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_EDGE_HIGH_ACCESS "RO"
21200 // -----------------------------------------------------------------------------
21201 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_EDGE_LOW
21202 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_EDGE_LOW_RESET  _u(0x0)
21203 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_EDGE_LOW_BITS   _u(0x40000000)
21204 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_EDGE_LOW_MSB    _u(30)
21205 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_EDGE_LOW_LSB    _u(30)
21206 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_EDGE_LOW_ACCESS "RO"
21207 // -----------------------------------------------------------------------------
21208 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_LEVEL_HIGH
21209 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_LEVEL_HIGH_RESET  _u(0x0)
21210 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_LEVEL_HIGH_BITS   _u(0x20000000)
21211 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_LEVEL_HIGH_MSB    _u(29)
21212 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_LEVEL_HIGH_LSB    _u(29)
21213 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_LEVEL_HIGH_ACCESS "RO"
21214 // -----------------------------------------------------------------------------
21215 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_LEVEL_LOW
21216 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_LEVEL_LOW_RESET  _u(0x0)
21217 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_LEVEL_LOW_BITS   _u(0x10000000)
21218 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_LEVEL_LOW_MSB    _u(28)
21219 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_LEVEL_LOW_LSB    _u(28)
21220 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO15_LEVEL_LOW_ACCESS "RO"
21221 // -----------------------------------------------------------------------------
21222 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_EDGE_HIGH
21223 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_EDGE_HIGH_RESET  _u(0x0)
21224 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_EDGE_HIGH_BITS   _u(0x08000000)
21225 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_EDGE_HIGH_MSB    _u(27)
21226 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_EDGE_HIGH_LSB    _u(27)
21227 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_EDGE_HIGH_ACCESS "RO"
21228 // -----------------------------------------------------------------------------
21229 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_EDGE_LOW
21230 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_EDGE_LOW_RESET  _u(0x0)
21231 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_EDGE_LOW_BITS   _u(0x04000000)
21232 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_EDGE_LOW_MSB    _u(26)
21233 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_EDGE_LOW_LSB    _u(26)
21234 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_EDGE_LOW_ACCESS "RO"
21235 // -----------------------------------------------------------------------------
21236 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_LEVEL_HIGH
21237 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_LEVEL_HIGH_RESET  _u(0x0)
21238 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_LEVEL_HIGH_BITS   _u(0x02000000)
21239 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_LEVEL_HIGH_MSB    _u(25)
21240 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_LEVEL_HIGH_LSB    _u(25)
21241 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_LEVEL_HIGH_ACCESS "RO"
21242 // -----------------------------------------------------------------------------
21243 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_LEVEL_LOW
21244 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_LEVEL_LOW_RESET  _u(0x0)
21245 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_LEVEL_LOW_BITS   _u(0x01000000)
21246 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_LEVEL_LOW_MSB    _u(24)
21247 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_LEVEL_LOW_LSB    _u(24)
21248 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO14_LEVEL_LOW_ACCESS "RO"
21249 // -----------------------------------------------------------------------------
21250 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_EDGE_HIGH
21251 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_EDGE_HIGH_RESET  _u(0x0)
21252 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_EDGE_HIGH_BITS   _u(0x00800000)
21253 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_EDGE_HIGH_MSB    _u(23)
21254 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_EDGE_HIGH_LSB    _u(23)
21255 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_EDGE_HIGH_ACCESS "RO"
21256 // -----------------------------------------------------------------------------
21257 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_EDGE_LOW
21258 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_EDGE_LOW_RESET  _u(0x0)
21259 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_EDGE_LOW_BITS   _u(0x00400000)
21260 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_EDGE_LOW_MSB    _u(22)
21261 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_EDGE_LOW_LSB    _u(22)
21262 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_EDGE_LOW_ACCESS "RO"
21263 // -----------------------------------------------------------------------------
21264 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_LEVEL_HIGH
21265 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_LEVEL_HIGH_RESET  _u(0x0)
21266 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_LEVEL_HIGH_BITS   _u(0x00200000)
21267 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_LEVEL_HIGH_MSB    _u(21)
21268 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_LEVEL_HIGH_LSB    _u(21)
21269 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_LEVEL_HIGH_ACCESS "RO"
21270 // -----------------------------------------------------------------------------
21271 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_LEVEL_LOW
21272 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_LEVEL_LOW_RESET  _u(0x0)
21273 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_LEVEL_LOW_BITS   _u(0x00100000)
21274 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_LEVEL_LOW_MSB    _u(20)
21275 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_LEVEL_LOW_LSB    _u(20)
21276 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO13_LEVEL_LOW_ACCESS "RO"
21277 // -----------------------------------------------------------------------------
21278 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_EDGE_HIGH
21279 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_EDGE_HIGH_RESET  _u(0x0)
21280 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_EDGE_HIGH_BITS   _u(0x00080000)
21281 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_EDGE_HIGH_MSB    _u(19)
21282 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_EDGE_HIGH_LSB    _u(19)
21283 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_EDGE_HIGH_ACCESS "RO"
21284 // -----------------------------------------------------------------------------
21285 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_EDGE_LOW
21286 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_EDGE_LOW_RESET  _u(0x0)
21287 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_EDGE_LOW_BITS   _u(0x00040000)
21288 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_EDGE_LOW_MSB    _u(18)
21289 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_EDGE_LOW_LSB    _u(18)
21290 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_EDGE_LOW_ACCESS "RO"
21291 // -----------------------------------------------------------------------------
21292 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_LEVEL_HIGH
21293 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_LEVEL_HIGH_RESET  _u(0x0)
21294 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_LEVEL_HIGH_BITS   _u(0x00020000)
21295 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_LEVEL_HIGH_MSB    _u(17)
21296 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_LEVEL_HIGH_LSB    _u(17)
21297 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_LEVEL_HIGH_ACCESS "RO"
21298 // -----------------------------------------------------------------------------
21299 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_LEVEL_LOW
21300 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_LEVEL_LOW_RESET  _u(0x0)
21301 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_LEVEL_LOW_BITS   _u(0x00010000)
21302 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_LEVEL_LOW_MSB    _u(16)
21303 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_LEVEL_LOW_LSB    _u(16)
21304 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO12_LEVEL_LOW_ACCESS "RO"
21305 // -----------------------------------------------------------------------------
21306 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_EDGE_HIGH
21307 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_EDGE_HIGH_RESET  _u(0x0)
21308 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_EDGE_HIGH_BITS   _u(0x00008000)
21309 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_EDGE_HIGH_MSB    _u(15)
21310 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_EDGE_HIGH_LSB    _u(15)
21311 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_EDGE_HIGH_ACCESS "RO"
21312 // -----------------------------------------------------------------------------
21313 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_EDGE_LOW
21314 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_EDGE_LOW_RESET  _u(0x0)
21315 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_EDGE_LOW_BITS   _u(0x00004000)
21316 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_EDGE_LOW_MSB    _u(14)
21317 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_EDGE_LOW_LSB    _u(14)
21318 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_EDGE_LOW_ACCESS "RO"
21319 // -----------------------------------------------------------------------------
21320 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_LEVEL_HIGH
21321 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_LEVEL_HIGH_RESET  _u(0x0)
21322 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_LEVEL_HIGH_BITS   _u(0x00002000)
21323 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_LEVEL_HIGH_MSB    _u(13)
21324 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_LEVEL_HIGH_LSB    _u(13)
21325 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_LEVEL_HIGH_ACCESS "RO"
21326 // -----------------------------------------------------------------------------
21327 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_LEVEL_LOW
21328 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_LEVEL_LOW_RESET  _u(0x0)
21329 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_LEVEL_LOW_BITS   _u(0x00001000)
21330 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_LEVEL_LOW_MSB    _u(12)
21331 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_LEVEL_LOW_LSB    _u(12)
21332 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO11_LEVEL_LOW_ACCESS "RO"
21333 // -----------------------------------------------------------------------------
21334 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_EDGE_HIGH
21335 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_EDGE_HIGH_RESET  _u(0x0)
21336 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_EDGE_HIGH_BITS   _u(0x00000800)
21337 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_EDGE_HIGH_MSB    _u(11)
21338 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_EDGE_HIGH_LSB    _u(11)
21339 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_EDGE_HIGH_ACCESS "RO"
21340 // -----------------------------------------------------------------------------
21341 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_EDGE_LOW
21342 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_EDGE_LOW_RESET  _u(0x0)
21343 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_EDGE_LOW_BITS   _u(0x00000400)
21344 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_EDGE_LOW_MSB    _u(10)
21345 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_EDGE_LOW_LSB    _u(10)
21346 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_EDGE_LOW_ACCESS "RO"
21347 // -----------------------------------------------------------------------------
21348 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_LEVEL_HIGH
21349 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_LEVEL_HIGH_RESET  _u(0x0)
21350 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_LEVEL_HIGH_BITS   _u(0x00000200)
21351 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_LEVEL_HIGH_MSB    _u(9)
21352 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_LEVEL_HIGH_LSB    _u(9)
21353 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_LEVEL_HIGH_ACCESS "RO"
21354 // -----------------------------------------------------------------------------
21355 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_LEVEL_LOW
21356 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_LEVEL_LOW_RESET  _u(0x0)
21357 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_LEVEL_LOW_BITS   _u(0x00000100)
21358 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_LEVEL_LOW_MSB    _u(8)
21359 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_LEVEL_LOW_LSB    _u(8)
21360 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO10_LEVEL_LOW_ACCESS "RO"
21361 // -----------------------------------------------------------------------------
21362 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_EDGE_HIGH
21363 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_EDGE_HIGH_RESET  _u(0x0)
21364 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_EDGE_HIGH_BITS   _u(0x00000080)
21365 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_EDGE_HIGH_MSB    _u(7)
21366 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_EDGE_HIGH_LSB    _u(7)
21367 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_EDGE_HIGH_ACCESS "RO"
21368 // -----------------------------------------------------------------------------
21369 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_EDGE_LOW
21370 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_EDGE_LOW_RESET  _u(0x0)
21371 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_EDGE_LOW_BITS   _u(0x00000040)
21372 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_EDGE_LOW_MSB    _u(6)
21373 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_EDGE_LOW_LSB    _u(6)
21374 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_EDGE_LOW_ACCESS "RO"
21375 // -----------------------------------------------------------------------------
21376 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_LEVEL_HIGH
21377 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_LEVEL_HIGH_RESET  _u(0x0)
21378 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_LEVEL_HIGH_BITS   _u(0x00000020)
21379 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_LEVEL_HIGH_MSB    _u(5)
21380 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_LEVEL_HIGH_LSB    _u(5)
21381 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_LEVEL_HIGH_ACCESS "RO"
21382 // -----------------------------------------------------------------------------
21383 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_LEVEL_LOW
21384 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_LEVEL_LOW_RESET  _u(0x0)
21385 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_LEVEL_LOW_BITS   _u(0x00000010)
21386 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_LEVEL_LOW_MSB    _u(4)
21387 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_LEVEL_LOW_LSB    _u(4)
21388 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO9_LEVEL_LOW_ACCESS "RO"
21389 // -----------------------------------------------------------------------------
21390 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_EDGE_HIGH
21391 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_EDGE_HIGH_RESET  _u(0x0)
21392 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_EDGE_HIGH_BITS   _u(0x00000008)
21393 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_EDGE_HIGH_MSB    _u(3)
21394 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_EDGE_HIGH_LSB    _u(3)
21395 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_EDGE_HIGH_ACCESS "RO"
21396 // -----------------------------------------------------------------------------
21397 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_EDGE_LOW
21398 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_EDGE_LOW_RESET  _u(0x0)
21399 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_EDGE_LOW_BITS   _u(0x00000004)
21400 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_EDGE_LOW_MSB    _u(2)
21401 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_EDGE_LOW_LSB    _u(2)
21402 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_EDGE_LOW_ACCESS "RO"
21403 // -----------------------------------------------------------------------------
21404 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_LEVEL_HIGH
21405 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_LEVEL_HIGH_RESET  _u(0x0)
21406 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_LEVEL_HIGH_BITS   _u(0x00000002)
21407 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_LEVEL_HIGH_MSB    _u(1)
21408 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_LEVEL_HIGH_LSB    _u(1)
21409 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_LEVEL_HIGH_ACCESS "RO"
21410 // -----------------------------------------------------------------------------
21411 // Field       : IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_LEVEL_LOW
21412 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_LEVEL_LOW_RESET  _u(0x0)
21413 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_LEVEL_LOW_BITS   _u(0x00000001)
21414 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_LEVEL_LOW_MSB    _u(0)
21415 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_LEVEL_LOW_LSB    _u(0)
21416 #define IO_BANK0_DORMANT_WAKE_INTS1_GPIO8_LEVEL_LOW_ACCESS "RO"
21417 // =============================================================================
21418 // Register    : IO_BANK0_DORMANT_WAKE_INTS2
21419 // Description : Interrupt status after masking & forcing for dormant_wake
21420 #define IO_BANK0_DORMANT_WAKE_INTS2_OFFSET _u(0x00000310)
21421 #define IO_BANK0_DORMANT_WAKE_INTS2_BITS   _u(0xffffffff)
21422 #define IO_BANK0_DORMANT_WAKE_INTS2_RESET  _u(0x00000000)
21423 // -----------------------------------------------------------------------------
21424 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_EDGE_HIGH
21425 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_EDGE_HIGH_RESET  _u(0x0)
21426 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_EDGE_HIGH_BITS   _u(0x80000000)
21427 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_EDGE_HIGH_MSB    _u(31)
21428 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_EDGE_HIGH_LSB    _u(31)
21429 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_EDGE_HIGH_ACCESS "RO"
21430 // -----------------------------------------------------------------------------
21431 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_EDGE_LOW
21432 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_EDGE_LOW_RESET  _u(0x0)
21433 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_EDGE_LOW_BITS   _u(0x40000000)
21434 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_EDGE_LOW_MSB    _u(30)
21435 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_EDGE_LOW_LSB    _u(30)
21436 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_EDGE_LOW_ACCESS "RO"
21437 // -----------------------------------------------------------------------------
21438 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_LEVEL_HIGH
21439 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_LEVEL_HIGH_RESET  _u(0x0)
21440 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_LEVEL_HIGH_BITS   _u(0x20000000)
21441 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_LEVEL_HIGH_MSB    _u(29)
21442 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_LEVEL_HIGH_LSB    _u(29)
21443 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_LEVEL_HIGH_ACCESS "RO"
21444 // -----------------------------------------------------------------------------
21445 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_LEVEL_LOW
21446 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_LEVEL_LOW_RESET  _u(0x0)
21447 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_LEVEL_LOW_BITS   _u(0x10000000)
21448 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_LEVEL_LOW_MSB    _u(28)
21449 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_LEVEL_LOW_LSB    _u(28)
21450 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO23_LEVEL_LOW_ACCESS "RO"
21451 // -----------------------------------------------------------------------------
21452 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_EDGE_HIGH
21453 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_EDGE_HIGH_RESET  _u(0x0)
21454 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_EDGE_HIGH_BITS   _u(0x08000000)
21455 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_EDGE_HIGH_MSB    _u(27)
21456 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_EDGE_HIGH_LSB    _u(27)
21457 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_EDGE_HIGH_ACCESS "RO"
21458 // -----------------------------------------------------------------------------
21459 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_EDGE_LOW
21460 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_EDGE_LOW_RESET  _u(0x0)
21461 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_EDGE_LOW_BITS   _u(0x04000000)
21462 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_EDGE_LOW_MSB    _u(26)
21463 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_EDGE_LOW_LSB    _u(26)
21464 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_EDGE_LOW_ACCESS "RO"
21465 // -----------------------------------------------------------------------------
21466 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_LEVEL_HIGH
21467 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_LEVEL_HIGH_RESET  _u(0x0)
21468 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_LEVEL_HIGH_BITS   _u(0x02000000)
21469 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_LEVEL_HIGH_MSB    _u(25)
21470 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_LEVEL_HIGH_LSB    _u(25)
21471 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_LEVEL_HIGH_ACCESS "RO"
21472 // -----------------------------------------------------------------------------
21473 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_LEVEL_LOW
21474 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_LEVEL_LOW_RESET  _u(0x0)
21475 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_LEVEL_LOW_BITS   _u(0x01000000)
21476 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_LEVEL_LOW_MSB    _u(24)
21477 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_LEVEL_LOW_LSB    _u(24)
21478 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO22_LEVEL_LOW_ACCESS "RO"
21479 // -----------------------------------------------------------------------------
21480 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_EDGE_HIGH
21481 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_EDGE_HIGH_RESET  _u(0x0)
21482 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_EDGE_HIGH_BITS   _u(0x00800000)
21483 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_EDGE_HIGH_MSB    _u(23)
21484 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_EDGE_HIGH_LSB    _u(23)
21485 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_EDGE_HIGH_ACCESS "RO"
21486 // -----------------------------------------------------------------------------
21487 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_EDGE_LOW
21488 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_EDGE_LOW_RESET  _u(0x0)
21489 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_EDGE_LOW_BITS   _u(0x00400000)
21490 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_EDGE_LOW_MSB    _u(22)
21491 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_EDGE_LOW_LSB    _u(22)
21492 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_EDGE_LOW_ACCESS "RO"
21493 // -----------------------------------------------------------------------------
21494 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_LEVEL_HIGH
21495 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_LEVEL_HIGH_RESET  _u(0x0)
21496 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_LEVEL_HIGH_BITS   _u(0x00200000)
21497 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_LEVEL_HIGH_MSB    _u(21)
21498 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_LEVEL_HIGH_LSB    _u(21)
21499 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_LEVEL_HIGH_ACCESS "RO"
21500 // -----------------------------------------------------------------------------
21501 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_LEVEL_LOW
21502 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_LEVEL_LOW_RESET  _u(0x0)
21503 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_LEVEL_LOW_BITS   _u(0x00100000)
21504 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_LEVEL_LOW_MSB    _u(20)
21505 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_LEVEL_LOW_LSB    _u(20)
21506 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO21_LEVEL_LOW_ACCESS "RO"
21507 // -----------------------------------------------------------------------------
21508 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_EDGE_HIGH
21509 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_EDGE_HIGH_RESET  _u(0x0)
21510 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_EDGE_HIGH_BITS   _u(0x00080000)
21511 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_EDGE_HIGH_MSB    _u(19)
21512 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_EDGE_HIGH_LSB    _u(19)
21513 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_EDGE_HIGH_ACCESS "RO"
21514 // -----------------------------------------------------------------------------
21515 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_EDGE_LOW
21516 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_EDGE_LOW_RESET  _u(0x0)
21517 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_EDGE_LOW_BITS   _u(0x00040000)
21518 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_EDGE_LOW_MSB    _u(18)
21519 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_EDGE_LOW_LSB    _u(18)
21520 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_EDGE_LOW_ACCESS "RO"
21521 // -----------------------------------------------------------------------------
21522 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_LEVEL_HIGH
21523 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_LEVEL_HIGH_RESET  _u(0x0)
21524 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_LEVEL_HIGH_BITS   _u(0x00020000)
21525 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_LEVEL_HIGH_MSB    _u(17)
21526 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_LEVEL_HIGH_LSB    _u(17)
21527 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_LEVEL_HIGH_ACCESS "RO"
21528 // -----------------------------------------------------------------------------
21529 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_LEVEL_LOW
21530 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_LEVEL_LOW_RESET  _u(0x0)
21531 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_LEVEL_LOW_BITS   _u(0x00010000)
21532 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_LEVEL_LOW_MSB    _u(16)
21533 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_LEVEL_LOW_LSB    _u(16)
21534 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO20_LEVEL_LOW_ACCESS "RO"
21535 // -----------------------------------------------------------------------------
21536 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_EDGE_HIGH
21537 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_EDGE_HIGH_RESET  _u(0x0)
21538 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_EDGE_HIGH_BITS   _u(0x00008000)
21539 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_EDGE_HIGH_MSB    _u(15)
21540 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_EDGE_HIGH_LSB    _u(15)
21541 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_EDGE_HIGH_ACCESS "RO"
21542 // -----------------------------------------------------------------------------
21543 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_EDGE_LOW
21544 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_EDGE_LOW_RESET  _u(0x0)
21545 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_EDGE_LOW_BITS   _u(0x00004000)
21546 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_EDGE_LOW_MSB    _u(14)
21547 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_EDGE_LOW_LSB    _u(14)
21548 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_EDGE_LOW_ACCESS "RO"
21549 // -----------------------------------------------------------------------------
21550 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_LEVEL_HIGH
21551 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_LEVEL_HIGH_RESET  _u(0x0)
21552 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_LEVEL_HIGH_BITS   _u(0x00002000)
21553 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_LEVEL_HIGH_MSB    _u(13)
21554 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_LEVEL_HIGH_LSB    _u(13)
21555 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_LEVEL_HIGH_ACCESS "RO"
21556 // -----------------------------------------------------------------------------
21557 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_LEVEL_LOW
21558 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_LEVEL_LOW_RESET  _u(0x0)
21559 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_LEVEL_LOW_BITS   _u(0x00001000)
21560 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_LEVEL_LOW_MSB    _u(12)
21561 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_LEVEL_LOW_LSB    _u(12)
21562 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO19_LEVEL_LOW_ACCESS "RO"
21563 // -----------------------------------------------------------------------------
21564 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_EDGE_HIGH
21565 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_EDGE_HIGH_RESET  _u(0x0)
21566 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_EDGE_HIGH_BITS   _u(0x00000800)
21567 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_EDGE_HIGH_MSB    _u(11)
21568 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_EDGE_HIGH_LSB    _u(11)
21569 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_EDGE_HIGH_ACCESS "RO"
21570 // -----------------------------------------------------------------------------
21571 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_EDGE_LOW
21572 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_EDGE_LOW_RESET  _u(0x0)
21573 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_EDGE_LOW_BITS   _u(0x00000400)
21574 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_EDGE_LOW_MSB    _u(10)
21575 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_EDGE_LOW_LSB    _u(10)
21576 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_EDGE_LOW_ACCESS "RO"
21577 // -----------------------------------------------------------------------------
21578 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_LEVEL_HIGH
21579 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_LEVEL_HIGH_RESET  _u(0x0)
21580 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_LEVEL_HIGH_BITS   _u(0x00000200)
21581 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_LEVEL_HIGH_MSB    _u(9)
21582 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_LEVEL_HIGH_LSB    _u(9)
21583 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_LEVEL_HIGH_ACCESS "RO"
21584 // -----------------------------------------------------------------------------
21585 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_LEVEL_LOW
21586 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_LEVEL_LOW_RESET  _u(0x0)
21587 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_LEVEL_LOW_BITS   _u(0x00000100)
21588 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_LEVEL_LOW_MSB    _u(8)
21589 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_LEVEL_LOW_LSB    _u(8)
21590 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO18_LEVEL_LOW_ACCESS "RO"
21591 // -----------------------------------------------------------------------------
21592 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_EDGE_HIGH
21593 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_EDGE_HIGH_RESET  _u(0x0)
21594 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_EDGE_HIGH_BITS   _u(0x00000080)
21595 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_EDGE_HIGH_MSB    _u(7)
21596 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_EDGE_HIGH_LSB    _u(7)
21597 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_EDGE_HIGH_ACCESS "RO"
21598 // -----------------------------------------------------------------------------
21599 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_EDGE_LOW
21600 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_EDGE_LOW_RESET  _u(0x0)
21601 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_EDGE_LOW_BITS   _u(0x00000040)
21602 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_EDGE_LOW_MSB    _u(6)
21603 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_EDGE_LOW_LSB    _u(6)
21604 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_EDGE_LOW_ACCESS "RO"
21605 // -----------------------------------------------------------------------------
21606 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_LEVEL_HIGH
21607 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_LEVEL_HIGH_RESET  _u(0x0)
21608 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_LEVEL_HIGH_BITS   _u(0x00000020)
21609 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_LEVEL_HIGH_MSB    _u(5)
21610 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_LEVEL_HIGH_LSB    _u(5)
21611 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_LEVEL_HIGH_ACCESS "RO"
21612 // -----------------------------------------------------------------------------
21613 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_LEVEL_LOW
21614 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_LEVEL_LOW_RESET  _u(0x0)
21615 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_LEVEL_LOW_BITS   _u(0x00000010)
21616 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_LEVEL_LOW_MSB    _u(4)
21617 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_LEVEL_LOW_LSB    _u(4)
21618 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO17_LEVEL_LOW_ACCESS "RO"
21619 // -----------------------------------------------------------------------------
21620 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_EDGE_HIGH
21621 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_EDGE_HIGH_RESET  _u(0x0)
21622 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_EDGE_HIGH_BITS   _u(0x00000008)
21623 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_EDGE_HIGH_MSB    _u(3)
21624 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_EDGE_HIGH_LSB    _u(3)
21625 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_EDGE_HIGH_ACCESS "RO"
21626 // -----------------------------------------------------------------------------
21627 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_EDGE_LOW
21628 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_EDGE_LOW_RESET  _u(0x0)
21629 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_EDGE_LOW_BITS   _u(0x00000004)
21630 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_EDGE_LOW_MSB    _u(2)
21631 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_EDGE_LOW_LSB    _u(2)
21632 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_EDGE_LOW_ACCESS "RO"
21633 // -----------------------------------------------------------------------------
21634 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_LEVEL_HIGH
21635 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_LEVEL_HIGH_RESET  _u(0x0)
21636 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_LEVEL_HIGH_BITS   _u(0x00000002)
21637 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_LEVEL_HIGH_MSB    _u(1)
21638 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_LEVEL_HIGH_LSB    _u(1)
21639 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_LEVEL_HIGH_ACCESS "RO"
21640 // -----------------------------------------------------------------------------
21641 // Field       : IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_LEVEL_LOW
21642 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_LEVEL_LOW_RESET  _u(0x0)
21643 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_LEVEL_LOW_BITS   _u(0x00000001)
21644 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_LEVEL_LOW_MSB    _u(0)
21645 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_LEVEL_LOW_LSB    _u(0)
21646 #define IO_BANK0_DORMANT_WAKE_INTS2_GPIO16_LEVEL_LOW_ACCESS "RO"
21647 // =============================================================================
21648 // Register    : IO_BANK0_DORMANT_WAKE_INTS3
21649 // Description : Interrupt status after masking & forcing for dormant_wake
21650 #define IO_BANK0_DORMANT_WAKE_INTS3_OFFSET _u(0x00000314)
21651 #define IO_BANK0_DORMANT_WAKE_INTS3_BITS   _u(0xffffffff)
21652 #define IO_BANK0_DORMANT_WAKE_INTS3_RESET  _u(0x00000000)
21653 // -----------------------------------------------------------------------------
21654 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_EDGE_HIGH
21655 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_EDGE_HIGH_RESET  _u(0x0)
21656 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_EDGE_HIGH_BITS   _u(0x80000000)
21657 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_EDGE_HIGH_MSB    _u(31)
21658 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_EDGE_HIGH_LSB    _u(31)
21659 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_EDGE_HIGH_ACCESS "RO"
21660 // -----------------------------------------------------------------------------
21661 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_EDGE_LOW
21662 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_EDGE_LOW_RESET  _u(0x0)
21663 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_EDGE_LOW_BITS   _u(0x40000000)
21664 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_EDGE_LOW_MSB    _u(30)
21665 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_EDGE_LOW_LSB    _u(30)
21666 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_EDGE_LOW_ACCESS "RO"
21667 // -----------------------------------------------------------------------------
21668 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_LEVEL_HIGH
21669 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_LEVEL_HIGH_RESET  _u(0x0)
21670 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_LEVEL_HIGH_BITS   _u(0x20000000)
21671 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_LEVEL_HIGH_MSB    _u(29)
21672 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_LEVEL_HIGH_LSB    _u(29)
21673 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_LEVEL_HIGH_ACCESS "RO"
21674 // -----------------------------------------------------------------------------
21675 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_LEVEL_LOW
21676 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_LEVEL_LOW_RESET  _u(0x0)
21677 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_LEVEL_LOW_BITS   _u(0x10000000)
21678 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_LEVEL_LOW_MSB    _u(28)
21679 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_LEVEL_LOW_LSB    _u(28)
21680 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO31_LEVEL_LOW_ACCESS "RO"
21681 // -----------------------------------------------------------------------------
21682 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_EDGE_HIGH
21683 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_EDGE_HIGH_RESET  _u(0x0)
21684 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_EDGE_HIGH_BITS   _u(0x08000000)
21685 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_EDGE_HIGH_MSB    _u(27)
21686 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_EDGE_HIGH_LSB    _u(27)
21687 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_EDGE_HIGH_ACCESS "RO"
21688 // -----------------------------------------------------------------------------
21689 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_EDGE_LOW
21690 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_EDGE_LOW_RESET  _u(0x0)
21691 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_EDGE_LOW_BITS   _u(0x04000000)
21692 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_EDGE_LOW_MSB    _u(26)
21693 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_EDGE_LOW_LSB    _u(26)
21694 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_EDGE_LOW_ACCESS "RO"
21695 // -----------------------------------------------------------------------------
21696 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_LEVEL_HIGH
21697 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_LEVEL_HIGH_RESET  _u(0x0)
21698 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_LEVEL_HIGH_BITS   _u(0x02000000)
21699 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_LEVEL_HIGH_MSB    _u(25)
21700 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_LEVEL_HIGH_LSB    _u(25)
21701 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_LEVEL_HIGH_ACCESS "RO"
21702 // -----------------------------------------------------------------------------
21703 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_LEVEL_LOW
21704 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_LEVEL_LOW_RESET  _u(0x0)
21705 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_LEVEL_LOW_BITS   _u(0x01000000)
21706 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_LEVEL_LOW_MSB    _u(24)
21707 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_LEVEL_LOW_LSB    _u(24)
21708 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO30_LEVEL_LOW_ACCESS "RO"
21709 // -----------------------------------------------------------------------------
21710 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_EDGE_HIGH
21711 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_EDGE_HIGH_RESET  _u(0x0)
21712 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_EDGE_HIGH_BITS   _u(0x00800000)
21713 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_EDGE_HIGH_MSB    _u(23)
21714 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_EDGE_HIGH_LSB    _u(23)
21715 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_EDGE_HIGH_ACCESS "RO"
21716 // -----------------------------------------------------------------------------
21717 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_EDGE_LOW
21718 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_EDGE_LOW_RESET  _u(0x0)
21719 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_EDGE_LOW_BITS   _u(0x00400000)
21720 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_EDGE_LOW_MSB    _u(22)
21721 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_EDGE_LOW_LSB    _u(22)
21722 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_EDGE_LOW_ACCESS "RO"
21723 // -----------------------------------------------------------------------------
21724 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_LEVEL_HIGH
21725 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_LEVEL_HIGH_RESET  _u(0x0)
21726 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_LEVEL_HIGH_BITS   _u(0x00200000)
21727 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_LEVEL_HIGH_MSB    _u(21)
21728 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_LEVEL_HIGH_LSB    _u(21)
21729 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_LEVEL_HIGH_ACCESS "RO"
21730 // -----------------------------------------------------------------------------
21731 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_LEVEL_LOW
21732 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_LEVEL_LOW_RESET  _u(0x0)
21733 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_LEVEL_LOW_BITS   _u(0x00100000)
21734 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_LEVEL_LOW_MSB    _u(20)
21735 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_LEVEL_LOW_LSB    _u(20)
21736 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO29_LEVEL_LOW_ACCESS "RO"
21737 // -----------------------------------------------------------------------------
21738 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_EDGE_HIGH
21739 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_EDGE_HIGH_RESET  _u(0x0)
21740 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_EDGE_HIGH_BITS   _u(0x00080000)
21741 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_EDGE_HIGH_MSB    _u(19)
21742 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_EDGE_HIGH_LSB    _u(19)
21743 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_EDGE_HIGH_ACCESS "RO"
21744 // -----------------------------------------------------------------------------
21745 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_EDGE_LOW
21746 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_EDGE_LOW_RESET  _u(0x0)
21747 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_EDGE_LOW_BITS   _u(0x00040000)
21748 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_EDGE_LOW_MSB    _u(18)
21749 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_EDGE_LOW_LSB    _u(18)
21750 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_EDGE_LOW_ACCESS "RO"
21751 // -----------------------------------------------------------------------------
21752 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_LEVEL_HIGH
21753 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_LEVEL_HIGH_RESET  _u(0x0)
21754 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_LEVEL_HIGH_BITS   _u(0x00020000)
21755 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_LEVEL_HIGH_MSB    _u(17)
21756 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_LEVEL_HIGH_LSB    _u(17)
21757 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_LEVEL_HIGH_ACCESS "RO"
21758 // -----------------------------------------------------------------------------
21759 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_LEVEL_LOW
21760 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_LEVEL_LOW_RESET  _u(0x0)
21761 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_LEVEL_LOW_BITS   _u(0x00010000)
21762 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_LEVEL_LOW_MSB    _u(16)
21763 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_LEVEL_LOW_LSB    _u(16)
21764 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO28_LEVEL_LOW_ACCESS "RO"
21765 // -----------------------------------------------------------------------------
21766 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_EDGE_HIGH
21767 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_EDGE_HIGH_RESET  _u(0x0)
21768 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_EDGE_HIGH_BITS   _u(0x00008000)
21769 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_EDGE_HIGH_MSB    _u(15)
21770 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_EDGE_HIGH_LSB    _u(15)
21771 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_EDGE_HIGH_ACCESS "RO"
21772 // -----------------------------------------------------------------------------
21773 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_EDGE_LOW
21774 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_EDGE_LOW_RESET  _u(0x0)
21775 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_EDGE_LOW_BITS   _u(0x00004000)
21776 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_EDGE_LOW_MSB    _u(14)
21777 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_EDGE_LOW_LSB    _u(14)
21778 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_EDGE_LOW_ACCESS "RO"
21779 // -----------------------------------------------------------------------------
21780 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_LEVEL_HIGH
21781 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_LEVEL_HIGH_RESET  _u(0x0)
21782 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_LEVEL_HIGH_BITS   _u(0x00002000)
21783 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_LEVEL_HIGH_MSB    _u(13)
21784 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_LEVEL_HIGH_LSB    _u(13)
21785 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_LEVEL_HIGH_ACCESS "RO"
21786 // -----------------------------------------------------------------------------
21787 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_LEVEL_LOW
21788 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_LEVEL_LOW_RESET  _u(0x0)
21789 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_LEVEL_LOW_BITS   _u(0x00001000)
21790 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_LEVEL_LOW_MSB    _u(12)
21791 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_LEVEL_LOW_LSB    _u(12)
21792 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO27_LEVEL_LOW_ACCESS "RO"
21793 // -----------------------------------------------------------------------------
21794 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_EDGE_HIGH
21795 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_EDGE_HIGH_RESET  _u(0x0)
21796 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_EDGE_HIGH_BITS   _u(0x00000800)
21797 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_EDGE_HIGH_MSB    _u(11)
21798 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_EDGE_HIGH_LSB    _u(11)
21799 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_EDGE_HIGH_ACCESS "RO"
21800 // -----------------------------------------------------------------------------
21801 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_EDGE_LOW
21802 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_EDGE_LOW_RESET  _u(0x0)
21803 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_EDGE_LOW_BITS   _u(0x00000400)
21804 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_EDGE_LOW_MSB    _u(10)
21805 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_EDGE_LOW_LSB    _u(10)
21806 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_EDGE_LOW_ACCESS "RO"
21807 // -----------------------------------------------------------------------------
21808 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_LEVEL_HIGH
21809 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_LEVEL_HIGH_RESET  _u(0x0)
21810 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_LEVEL_HIGH_BITS   _u(0x00000200)
21811 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_LEVEL_HIGH_MSB    _u(9)
21812 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_LEVEL_HIGH_LSB    _u(9)
21813 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_LEVEL_HIGH_ACCESS "RO"
21814 // -----------------------------------------------------------------------------
21815 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_LEVEL_LOW
21816 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_LEVEL_LOW_RESET  _u(0x0)
21817 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_LEVEL_LOW_BITS   _u(0x00000100)
21818 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_LEVEL_LOW_MSB    _u(8)
21819 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_LEVEL_LOW_LSB    _u(8)
21820 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO26_LEVEL_LOW_ACCESS "RO"
21821 // -----------------------------------------------------------------------------
21822 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_EDGE_HIGH
21823 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_EDGE_HIGH_RESET  _u(0x0)
21824 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_EDGE_HIGH_BITS   _u(0x00000080)
21825 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_EDGE_HIGH_MSB    _u(7)
21826 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_EDGE_HIGH_LSB    _u(7)
21827 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_EDGE_HIGH_ACCESS "RO"
21828 // -----------------------------------------------------------------------------
21829 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_EDGE_LOW
21830 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_EDGE_LOW_RESET  _u(0x0)
21831 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_EDGE_LOW_BITS   _u(0x00000040)
21832 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_EDGE_LOW_MSB    _u(6)
21833 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_EDGE_LOW_LSB    _u(6)
21834 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_EDGE_LOW_ACCESS "RO"
21835 // -----------------------------------------------------------------------------
21836 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_LEVEL_HIGH
21837 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_LEVEL_HIGH_RESET  _u(0x0)
21838 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_LEVEL_HIGH_BITS   _u(0x00000020)
21839 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_LEVEL_HIGH_MSB    _u(5)
21840 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_LEVEL_HIGH_LSB    _u(5)
21841 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_LEVEL_HIGH_ACCESS "RO"
21842 // -----------------------------------------------------------------------------
21843 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_LEVEL_LOW
21844 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_LEVEL_LOW_RESET  _u(0x0)
21845 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_LEVEL_LOW_BITS   _u(0x00000010)
21846 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_LEVEL_LOW_MSB    _u(4)
21847 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_LEVEL_LOW_LSB    _u(4)
21848 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO25_LEVEL_LOW_ACCESS "RO"
21849 // -----------------------------------------------------------------------------
21850 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_EDGE_HIGH
21851 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_EDGE_HIGH_RESET  _u(0x0)
21852 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_EDGE_HIGH_BITS   _u(0x00000008)
21853 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_EDGE_HIGH_MSB    _u(3)
21854 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_EDGE_HIGH_LSB    _u(3)
21855 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_EDGE_HIGH_ACCESS "RO"
21856 // -----------------------------------------------------------------------------
21857 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_EDGE_LOW
21858 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_EDGE_LOW_RESET  _u(0x0)
21859 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_EDGE_LOW_BITS   _u(0x00000004)
21860 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_EDGE_LOW_MSB    _u(2)
21861 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_EDGE_LOW_LSB    _u(2)
21862 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_EDGE_LOW_ACCESS "RO"
21863 // -----------------------------------------------------------------------------
21864 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_LEVEL_HIGH
21865 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_LEVEL_HIGH_RESET  _u(0x0)
21866 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_LEVEL_HIGH_BITS   _u(0x00000002)
21867 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_LEVEL_HIGH_MSB    _u(1)
21868 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_LEVEL_HIGH_LSB    _u(1)
21869 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_LEVEL_HIGH_ACCESS "RO"
21870 // -----------------------------------------------------------------------------
21871 // Field       : IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_LEVEL_LOW
21872 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_LEVEL_LOW_RESET  _u(0x0)
21873 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_LEVEL_LOW_BITS   _u(0x00000001)
21874 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_LEVEL_LOW_MSB    _u(0)
21875 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_LEVEL_LOW_LSB    _u(0)
21876 #define IO_BANK0_DORMANT_WAKE_INTS3_GPIO24_LEVEL_LOW_ACCESS "RO"
21877 // =============================================================================
21878 // Register    : IO_BANK0_DORMANT_WAKE_INTS4
21879 // Description : Interrupt status after masking & forcing for dormant_wake
21880 #define IO_BANK0_DORMANT_WAKE_INTS4_OFFSET _u(0x00000318)
21881 #define IO_BANK0_DORMANT_WAKE_INTS4_BITS   _u(0xffffffff)
21882 #define IO_BANK0_DORMANT_WAKE_INTS4_RESET  _u(0x00000000)
21883 // -----------------------------------------------------------------------------
21884 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_EDGE_HIGH
21885 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_EDGE_HIGH_RESET  _u(0x0)
21886 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_EDGE_HIGH_BITS   _u(0x80000000)
21887 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_EDGE_HIGH_MSB    _u(31)
21888 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_EDGE_HIGH_LSB    _u(31)
21889 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_EDGE_HIGH_ACCESS "RO"
21890 // -----------------------------------------------------------------------------
21891 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_EDGE_LOW
21892 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_EDGE_LOW_RESET  _u(0x0)
21893 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_EDGE_LOW_BITS   _u(0x40000000)
21894 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_EDGE_LOW_MSB    _u(30)
21895 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_EDGE_LOW_LSB    _u(30)
21896 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_EDGE_LOW_ACCESS "RO"
21897 // -----------------------------------------------------------------------------
21898 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_LEVEL_HIGH
21899 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_LEVEL_HIGH_RESET  _u(0x0)
21900 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_LEVEL_HIGH_BITS   _u(0x20000000)
21901 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_LEVEL_HIGH_MSB    _u(29)
21902 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_LEVEL_HIGH_LSB    _u(29)
21903 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_LEVEL_HIGH_ACCESS "RO"
21904 // -----------------------------------------------------------------------------
21905 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_LEVEL_LOW
21906 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_LEVEL_LOW_RESET  _u(0x0)
21907 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_LEVEL_LOW_BITS   _u(0x10000000)
21908 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_LEVEL_LOW_MSB    _u(28)
21909 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_LEVEL_LOW_LSB    _u(28)
21910 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO39_LEVEL_LOW_ACCESS "RO"
21911 // -----------------------------------------------------------------------------
21912 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_EDGE_HIGH
21913 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_EDGE_HIGH_RESET  _u(0x0)
21914 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_EDGE_HIGH_BITS   _u(0x08000000)
21915 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_EDGE_HIGH_MSB    _u(27)
21916 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_EDGE_HIGH_LSB    _u(27)
21917 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_EDGE_HIGH_ACCESS "RO"
21918 // -----------------------------------------------------------------------------
21919 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_EDGE_LOW
21920 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_EDGE_LOW_RESET  _u(0x0)
21921 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_EDGE_LOW_BITS   _u(0x04000000)
21922 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_EDGE_LOW_MSB    _u(26)
21923 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_EDGE_LOW_LSB    _u(26)
21924 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_EDGE_LOW_ACCESS "RO"
21925 // -----------------------------------------------------------------------------
21926 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_LEVEL_HIGH
21927 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_LEVEL_HIGH_RESET  _u(0x0)
21928 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_LEVEL_HIGH_BITS   _u(0x02000000)
21929 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_LEVEL_HIGH_MSB    _u(25)
21930 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_LEVEL_HIGH_LSB    _u(25)
21931 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_LEVEL_HIGH_ACCESS "RO"
21932 // -----------------------------------------------------------------------------
21933 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_LEVEL_LOW
21934 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_LEVEL_LOW_RESET  _u(0x0)
21935 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_LEVEL_LOW_BITS   _u(0x01000000)
21936 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_LEVEL_LOW_MSB    _u(24)
21937 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_LEVEL_LOW_LSB    _u(24)
21938 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO38_LEVEL_LOW_ACCESS "RO"
21939 // -----------------------------------------------------------------------------
21940 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_EDGE_HIGH
21941 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_EDGE_HIGH_RESET  _u(0x0)
21942 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_EDGE_HIGH_BITS   _u(0x00800000)
21943 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_EDGE_HIGH_MSB    _u(23)
21944 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_EDGE_HIGH_LSB    _u(23)
21945 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_EDGE_HIGH_ACCESS "RO"
21946 // -----------------------------------------------------------------------------
21947 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_EDGE_LOW
21948 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_EDGE_LOW_RESET  _u(0x0)
21949 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_EDGE_LOW_BITS   _u(0x00400000)
21950 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_EDGE_LOW_MSB    _u(22)
21951 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_EDGE_LOW_LSB    _u(22)
21952 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_EDGE_LOW_ACCESS "RO"
21953 // -----------------------------------------------------------------------------
21954 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_LEVEL_HIGH
21955 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_LEVEL_HIGH_RESET  _u(0x0)
21956 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_LEVEL_HIGH_BITS   _u(0x00200000)
21957 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_LEVEL_HIGH_MSB    _u(21)
21958 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_LEVEL_HIGH_LSB    _u(21)
21959 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_LEVEL_HIGH_ACCESS "RO"
21960 // -----------------------------------------------------------------------------
21961 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_LEVEL_LOW
21962 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_LEVEL_LOW_RESET  _u(0x0)
21963 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_LEVEL_LOW_BITS   _u(0x00100000)
21964 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_LEVEL_LOW_MSB    _u(20)
21965 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_LEVEL_LOW_LSB    _u(20)
21966 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO37_LEVEL_LOW_ACCESS "RO"
21967 // -----------------------------------------------------------------------------
21968 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_EDGE_HIGH
21969 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_EDGE_HIGH_RESET  _u(0x0)
21970 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_EDGE_HIGH_BITS   _u(0x00080000)
21971 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_EDGE_HIGH_MSB    _u(19)
21972 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_EDGE_HIGH_LSB    _u(19)
21973 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_EDGE_HIGH_ACCESS "RO"
21974 // -----------------------------------------------------------------------------
21975 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_EDGE_LOW
21976 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_EDGE_LOW_RESET  _u(0x0)
21977 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_EDGE_LOW_BITS   _u(0x00040000)
21978 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_EDGE_LOW_MSB    _u(18)
21979 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_EDGE_LOW_LSB    _u(18)
21980 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_EDGE_LOW_ACCESS "RO"
21981 // -----------------------------------------------------------------------------
21982 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_LEVEL_HIGH
21983 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_LEVEL_HIGH_RESET  _u(0x0)
21984 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_LEVEL_HIGH_BITS   _u(0x00020000)
21985 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_LEVEL_HIGH_MSB    _u(17)
21986 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_LEVEL_HIGH_LSB    _u(17)
21987 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_LEVEL_HIGH_ACCESS "RO"
21988 // -----------------------------------------------------------------------------
21989 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_LEVEL_LOW
21990 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_LEVEL_LOW_RESET  _u(0x0)
21991 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_LEVEL_LOW_BITS   _u(0x00010000)
21992 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_LEVEL_LOW_MSB    _u(16)
21993 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_LEVEL_LOW_LSB    _u(16)
21994 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO36_LEVEL_LOW_ACCESS "RO"
21995 // -----------------------------------------------------------------------------
21996 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_EDGE_HIGH
21997 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_EDGE_HIGH_RESET  _u(0x0)
21998 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_EDGE_HIGH_BITS   _u(0x00008000)
21999 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_EDGE_HIGH_MSB    _u(15)
22000 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_EDGE_HIGH_LSB    _u(15)
22001 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_EDGE_HIGH_ACCESS "RO"
22002 // -----------------------------------------------------------------------------
22003 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_EDGE_LOW
22004 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_EDGE_LOW_RESET  _u(0x0)
22005 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_EDGE_LOW_BITS   _u(0x00004000)
22006 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_EDGE_LOW_MSB    _u(14)
22007 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_EDGE_LOW_LSB    _u(14)
22008 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_EDGE_LOW_ACCESS "RO"
22009 // -----------------------------------------------------------------------------
22010 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_LEVEL_HIGH
22011 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_LEVEL_HIGH_RESET  _u(0x0)
22012 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_LEVEL_HIGH_BITS   _u(0x00002000)
22013 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_LEVEL_HIGH_MSB    _u(13)
22014 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_LEVEL_HIGH_LSB    _u(13)
22015 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_LEVEL_HIGH_ACCESS "RO"
22016 // -----------------------------------------------------------------------------
22017 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_LEVEL_LOW
22018 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_LEVEL_LOW_RESET  _u(0x0)
22019 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_LEVEL_LOW_BITS   _u(0x00001000)
22020 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_LEVEL_LOW_MSB    _u(12)
22021 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_LEVEL_LOW_LSB    _u(12)
22022 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO35_LEVEL_LOW_ACCESS "RO"
22023 // -----------------------------------------------------------------------------
22024 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_EDGE_HIGH
22025 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_EDGE_HIGH_RESET  _u(0x0)
22026 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_EDGE_HIGH_BITS   _u(0x00000800)
22027 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_EDGE_HIGH_MSB    _u(11)
22028 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_EDGE_HIGH_LSB    _u(11)
22029 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_EDGE_HIGH_ACCESS "RO"
22030 // -----------------------------------------------------------------------------
22031 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_EDGE_LOW
22032 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_EDGE_LOW_RESET  _u(0x0)
22033 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_EDGE_LOW_BITS   _u(0x00000400)
22034 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_EDGE_LOW_MSB    _u(10)
22035 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_EDGE_LOW_LSB    _u(10)
22036 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_EDGE_LOW_ACCESS "RO"
22037 // -----------------------------------------------------------------------------
22038 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_LEVEL_HIGH
22039 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_LEVEL_HIGH_RESET  _u(0x0)
22040 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_LEVEL_HIGH_BITS   _u(0x00000200)
22041 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_LEVEL_HIGH_MSB    _u(9)
22042 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_LEVEL_HIGH_LSB    _u(9)
22043 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_LEVEL_HIGH_ACCESS "RO"
22044 // -----------------------------------------------------------------------------
22045 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_LEVEL_LOW
22046 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_LEVEL_LOW_RESET  _u(0x0)
22047 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_LEVEL_LOW_BITS   _u(0x00000100)
22048 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_LEVEL_LOW_MSB    _u(8)
22049 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_LEVEL_LOW_LSB    _u(8)
22050 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO34_LEVEL_LOW_ACCESS "RO"
22051 // -----------------------------------------------------------------------------
22052 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_EDGE_HIGH
22053 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_EDGE_HIGH_RESET  _u(0x0)
22054 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_EDGE_HIGH_BITS   _u(0x00000080)
22055 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_EDGE_HIGH_MSB    _u(7)
22056 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_EDGE_HIGH_LSB    _u(7)
22057 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_EDGE_HIGH_ACCESS "RO"
22058 // -----------------------------------------------------------------------------
22059 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_EDGE_LOW
22060 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_EDGE_LOW_RESET  _u(0x0)
22061 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_EDGE_LOW_BITS   _u(0x00000040)
22062 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_EDGE_LOW_MSB    _u(6)
22063 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_EDGE_LOW_LSB    _u(6)
22064 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_EDGE_LOW_ACCESS "RO"
22065 // -----------------------------------------------------------------------------
22066 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_LEVEL_HIGH
22067 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_LEVEL_HIGH_RESET  _u(0x0)
22068 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_LEVEL_HIGH_BITS   _u(0x00000020)
22069 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_LEVEL_HIGH_MSB    _u(5)
22070 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_LEVEL_HIGH_LSB    _u(5)
22071 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_LEVEL_HIGH_ACCESS "RO"
22072 // -----------------------------------------------------------------------------
22073 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_LEVEL_LOW
22074 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_LEVEL_LOW_RESET  _u(0x0)
22075 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_LEVEL_LOW_BITS   _u(0x00000010)
22076 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_LEVEL_LOW_MSB    _u(4)
22077 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_LEVEL_LOW_LSB    _u(4)
22078 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO33_LEVEL_LOW_ACCESS "RO"
22079 // -----------------------------------------------------------------------------
22080 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_EDGE_HIGH
22081 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_EDGE_HIGH_RESET  _u(0x0)
22082 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_EDGE_HIGH_BITS   _u(0x00000008)
22083 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_EDGE_HIGH_MSB    _u(3)
22084 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_EDGE_HIGH_LSB    _u(3)
22085 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_EDGE_HIGH_ACCESS "RO"
22086 // -----------------------------------------------------------------------------
22087 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_EDGE_LOW
22088 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_EDGE_LOW_RESET  _u(0x0)
22089 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_EDGE_LOW_BITS   _u(0x00000004)
22090 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_EDGE_LOW_MSB    _u(2)
22091 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_EDGE_LOW_LSB    _u(2)
22092 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_EDGE_LOW_ACCESS "RO"
22093 // -----------------------------------------------------------------------------
22094 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_LEVEL_HIGH
22095 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_LEVEL_HIGH_RESET  _u(0x0)
22096 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_LEVEL_HIGH_BITS   _u(0x00000002)
22097 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_LEVEL_HIGH_MSB    _u(1)
22098 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_LEVEL_HIGH_LSB    _u(1)
22099 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_LEVEL_HIGH_ACCESS "RO"
22100 // -----------------------------------------------------------------------------
22101 // Field       : IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_LEVEL_LOW
22102 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_LEVEL_LOW_RESET  _u(0x0)
22103 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_LEVEL_LOW_BITS   _u(0x00000001)
22104 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_LEVEL_LOW_MSB    _u(0)
22105 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_LEVEL_LOW_LSB    _u(0)
22106 #define IO_BANK0_DORMANT_WAKE_INTS4_GPIO32_LEVEL_LOW_ACCESS "RO"
22107 // =============================================================================
22108 // Register    : IO_BANK0_DORMANT_WAKE_INTS5
22109 // Description : Interrupt status after masking & forcing for dormant_wake
22110 #define IO_BANK0_DORMANT_WAKE_INTS5_OFFSET _u(0x0000031c)
22111 #define IO_BANK0_DORMANT_WAKE_INTS5_BITS   _u(0xffffffff)
22112 #define IO_BANK0_DORMANT_WAKE_INTS5_RESET  _u(0x00000000)
22113 // -----------------------------------------------------------------------------
22114 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_EDGE_HIGH
22115 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_EDGE_HIGH_RESET  _u(0x0)
22116 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_EDGE_HIGH_BITS   _u(0x80000000)
22117 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_EDGE_HIGH_MSB    _u(31)
22118 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_EDGE_HIGH_LSB    _u(31)
22119 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_EDGE_HIGH_ACCESS "RO"
22120 // -----------------------------------------------------------------------------
22121 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_EDGE_LOW
22122 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_EDGE_LOW_RESET  _u(0x0)
22123 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_EDGE_LOW_BITS   _u(0x40000000)
22124 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_EDGE_LOW_MSB    _u(30)
22125 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_EDGE_LOW_LSB    _u(30)
22126 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_EDGE_LOW_ACCESS "RO"
22127 // -----------------------------------------------------------------------------
22128 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_LEVEL_HIGH
22129 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_LEVEL_HIGH_RESET  _u(0x0)
22130 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_LEVEL_HIGH_BITS   _u(0x20000000)
22131 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_LEVEL_HIGH_MSB    _u(29)
22132 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_LEVEL_HIGH_LSB    _u(29)
22133 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_LEVEL_HIGH_ACCESS "RO"
22134 // -----------------------------------------------------------------------------
22135 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_LEVEL_LOW
22136 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_LEVEL_LOW_RESET  _u(0x0)
22137 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_LEVEL_LOW_BITS   _u(0x10000000)
22138 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_LEVEL_LOW_MSB    _u(28)
22139 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_LEVEL_LOW_LSB    _u(28)
22140 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO47_LEVEL_LOW_ACCESS "RO"
22141 // -----------------------------------------------------------------------------
22142 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_EDGE_HIGH
22143 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_EDGE_HIGH_RESET  _u(0x0)
22144 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_EDGE_HIGH_BITS   _u(0x08000000)
22145 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_EDGE_HIGH_MSB    _u(27)
22146 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_EDGE_HIGH_LSB    _u(27)
22147 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_EDGE_HIGH_ACCESS "RO"
22148 // -----------------------------------------------------------------------------
22149 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_EDGE_LOW
22150 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_EDGE_LOW_RESET  _u(0x0)
22151 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_EDGE_LOW_BITS   _u(0x04000000)
22152 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_EDGE_LOW_MSB    _u(26)
22153 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_EDGE_LOW_LSB    _u(26)
22154 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_EDGE_LOW_ACCESS "RO"
22155 // -----------------------------------------------------------------------------
22156 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_LEVEL_HIGH
22157 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_LEVEL_HIGH_RESET  _u(0x0)
22158 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_LEVEL_HIGH_BITS   _u(0x02000000)
22159 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_LEVEL_HIGH_MSB    _u(25)
22160 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_LEVEL_HIGH_LSB    _u(25)
22161 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_LEVEL_HIGH_ACCESS "RO"
22162 // -----------------------------------------------------------------------------
22163 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_LEVEL_LOW
22164 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_LEVEL_LOW_RESET  _u(0x0)
22165 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_LEVEL_LOW_BITS   _u(0x01000000)
22166 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_LEVEL_LOW_MSB    _u(24)
22167 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_LEVEL_LOW_LSB    _u(24)
22168 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO46_LEVEL_LOW_ACCESS "RO"
22169 // -----------------------------------------------------------------------------
22170 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_EDGE_HIGH
22171 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_EDGE_HIGH_RESET  _u(0x0)
22172 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_EDGE_HIGH_BITS   _u(0x00800000)
22173 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_EDGE_HIGH_MSB    _u(23)
22174 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_EDGE_HIGH_LSB    _u(23)
22175 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_EDGE_HIGH_ACCESS "RO"
22176 // -----------------------------------------------------------------------------
22177 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_EDGE_LOW
22178 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_EDGE_LOW_RESET  _u(0x0)
22179 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_EDGE_LOW_BITS   _u(0x00400000)
22180 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_EDGE_LOW_MSB    _u(22)
22181 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_EDGE_LOW_LSB    _u(22)
22182 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_EDGE_LOW_ACCESS "RO"
22183 // -----------------------------------------------------------------------------
22184 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_LEVEL_HIGH
22185 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_LEVEL_HIGH_RESET  _u(0x0)
22186 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_LEVEL_HIGH_BITS   _u(0x00200000)
22187 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_LEVEL_HIGH_MSB    _u(21)
22188 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_LEVEL_HIGH_LSB    _u(21)
22189 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_LEVEL_HIGH_ACCESS "RO"
22190 // -----------------------------------------------------------------------------
22191 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_LEVEL_LOW
22192 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_LEVEL_LOW_RESET  _u(0x0)
22193 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_LEVEL_LOW_BITS   _u(0x00100000)
22194 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_LEVEL_LOW_MSB    _u(20)
22195 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_LEVEL_LOW_LSB    _u(20)
22196 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO45_LEVEL_LOW_ACCESS "RO"
22197 // -----------------------------------------------------------------------------
22198 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_EDGE_HIGH
22199 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_EDGE_HIGH_RESET  _u(0x0)
22200 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_EDGE_HIGH_BITS   _u(0x00080000)
22201 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_EDGE_HIGH_MSB    _u(19)
22202 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_EDGE_HIGH_LSB    _u(19)
22203 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_EDGE_HIGH_ACCESS "RO"
22204 // -----------------------------------------------------------------------------
22205 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_EDGE_LOW
22206 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_EDGE_LOW_RESET  _u(0x0)
22207 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_EDGE_LOW_BITS   _u(0x00040000)
22208 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_EDGE_LOW_MSB    _u(18)
22209 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_EDGE_LOW_LSB    _u(18)
22210 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_EDGE_LOW_ACCESS "RO"
22211 // -----------------------------------------------------------------------------
22212 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_LEVEL_HIGH
22213 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_LEVEL_HIGH_RESET  _u(0x0)
22214 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_LEVEL_HIGH_BITS   _u(0x00020000)
22215 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_LEVEL_HIGH_MSB    _u(17)
22216 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_LEVEL_HIGH_LSB    _u(17)
22217 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_LEVEL_HIGH_ACCESS "RO"
22218 // -----------------------------------------------------------------------------
22219 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_LEVEL_LOW
22220 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_LEVEL_LOW_RESET  _u(0x0)
22221 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_LEVEL_LOW_BITS   _u(0x00010000)
22222 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_LEVEL_LOW_MSB    _u(16)
22223 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_LEVEL_LOW_LSB    _u(16)
22224 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO44_LEVEL_LOW_ACCESS "RO"
22225 // -----------------------------------------------------------------------------
22226 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_EDGE_HIGH
22227 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_EDGE_HIGH_RESET  _u(0x0)
22228 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_EDGE_HIGH_BITS   _u(0x00008000)
22229 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_EDGE_HIGH_MSB    _u(15)
22230 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_EDGE_HIGH_LSB    _u(15)
22231 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_EDGE_HIGH_ACCESS "RO"
22232 // -----------------------------------------------------------------------------
22233 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_EDGE_LOW
22234 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_EDGE_LOW_RESET  _u(0x0)
22235 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_EDGE_LOW_BITS   _u(0x00004000)
22236 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_EDGE_LOW_MSB    _u(14)
22237 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_EDGE_LOW_LSB    _u(14)
22238 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_EDGE_LOW_ACCESS "RO"
22239 // -----------------------------------------------------------------------------
22240 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_LEVEL_HIGH
22241 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_LEVEL_HIGH_RESET  _u(0x0)
22242 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_LEVEL_HIGH_BITS   _u(0x00002000)
22243 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_LEVEL_HIGH_MSB    _u(13)
22244 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_LEVEL_HIGH_LSB    _u(13)
22245 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_LEVEL_HIGH_ACCESS "RO"
22246 // -----------------------------------------------------------------------------
22247 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_LEVEL_LOW
22248 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_LEVEL_LOW_RESET  _u(0x0)
22249 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_LEVEL_LOW_BITS   _u(0x00001000)
22250 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_LEVEL_LOW_MSB    _u(12)
22251 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_LEVEL_LOW_LSB    _u(12)
22252 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO43_LEVEL_LOW_ACCESS "RO"
22253 // -----------------------------------------------------------------------------
22254 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_EDGE_HIGH
22255 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_EDGE_HIGH_RESET  _u(0x0)
22256 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_EDGE_HIGH_BITS   _u(0x00000800)
22257 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_EDGE_HIGH_MSB    _u(11)
22258 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_EDGE_HIGH_LSB    _u(11)
22259 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_EDGE_HIGH_ACCESS "RO"
22260 // -----------------------------------------------------------------------------
22261 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_EDGE_LOW
22262 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_EDGE_LOW_RESET  _u(0x0)
22263 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_EDGE_LOW_BITS   _u(0x00000400)
22264 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_EDGE_LOW_MSB    _u(10)
22265 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_EDGE_LOW_LSB    _u(10)
22266 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_EDGE_LOW_ACCESS "RO"
22267 // -----------------------------------------------------------------------------
22268 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_LEVEL_HIGH
22269 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_LEVEL_HIGH_RESET  _u(0x0)
22270 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_LEVEL_HIGH_BITS   _u(0x00000200)
22271 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_LEVEL_HIGH_MSB    _u(9)
22272 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_LEVEL_HIGH_LSB    _u(9)
22273 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_LEVEL_HIGH_ACCESS "RO"
22274 // -----------------------------------------------------------------------------
22275 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_LEVEL_LOW
22276 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_LEVEL_LOW_RESET  _u(0x0)
22277 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_LEVEL_LOW_BITS   _u(0x00000100)
22278 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_LEVEL_LOW_MSB    _u(8)
22279 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_LEVEL_LOW_LSB    _u(8)
22280 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO42_LEVEL_LOW_ACCESS "RO"
22281 // -----------------------------------------------------------------------------
22282 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_EDGE_HIGH
22283 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_EDGE_HIGH_RESET  _u(0x0)
22284 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_EDGE_HIGH_BITS   _u(0x00000080)
22285 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_EDGE_HIGH_MSB    _u(7)
22286 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_EDGE_HIGH_LSB    _u(7)
22287 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_EDGE_HIGH_ACCESS "RO"
22288 // -----------------------------------------------------------------------------
22289 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_EDGE_LOW
22290 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_EDGE_LOW_RESET  _u(0x0)
22291 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_EDGE_LOW_BITS   _u(0x00000040)
22292 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_EDGE_LOW_MSB    _u(6)
22293 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_EDGE_LOW_LSB    _u(6)
22294 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_EDGE_LOW_ACCESS "RO"
22295 // -----------------------------------------------------------------------------
22296 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_LEVEL_HIGH
22297 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_LEVEL_HIGH_RESET  _u(0x0)
22298 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_LEVEL_HIGH_BITS   _u(0x00000020)
22299 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_LEVEL_HIGH_MSB    _u(5)
22300 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_LEVEL_HIGH_LSB    _u(5)
22301 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_LEVEL_HIGH_ACCESS "RO"
22302 // -----------------------------------------------------------------------------
22303 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_LEVEL_LOW
22304 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_LEVEL_LOW_RESET  _u(0x0)
22305 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_LEVEL_LOW_BITS   _u(0x00000010)
22306 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_LEVEL_LOW_MSB    _u(4)
22307 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_LEVEL_LOW_LSB    _u(4)
22308 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO41_LEVEL_LOW_ACCESS "RO"
22309 // -----------------------------------------------------------------------------
22310 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_EDGE_HIGH
22311 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_EDGE_HIGH_RESET  _u(0x0)
22312 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_EDGE_HIGH_BITS   _u(0x00000008)
22313 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_EDGE_HIGH_MSB    _u(3)
22314 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_EDGE_HIGH_LSB    _u(3)
22315 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_EDGE_HIGH_ACCESS "RO"
22316 // -----------------------------------------------------------------------------
22317 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_EDGE_LOW
22318 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_EDGE_LOW_RESET  _u(0x0)
22319 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_EDGE_LOW_BITS   _u(0x00000004)
22320 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_EDGE_LOW_MSB    _u(2)
22321 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_EDGE_LOW_LSB    _u(2)
22322 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_EDGE_LOW_ACCESS "RO"
22323 // -----------------------------------------------------------------------------
22324 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_LEVEL_HIGH
22325 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_LEVEL_HIGH_RESET  _u(0x0)
22326 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_LEVEL_HIGH_BITS   _u(0x00000002)
22327 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_LEVEL_HIGH_MSB    _u(1)
22328 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_LEVEL_HIGH_LSB    _u(1)
22329 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_LEVEL_HIGH_ACCESS "RO"
22330 // -----------------------------------------------------------------------------
22331 // Field       : IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_LEVEL_LOW
22332 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_LEVEL_LOW_RESET  _u(0x0)
22333 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_LEVEL_LOW_BITS   _u(0x00000001)
22334 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_LEVEL_LOW_MSB    _u(0)
22335 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_LEVEL_LOW_LSB    _u(0)
22336 #define IO_BANK0_DORMANT_WAKE_INTS5_GPIO40_LEVEL_LOW_ACCESS "RO"
22337 // =============================================================================
22338 #endif // _HARDWARE_REGS_IO_BANK0_H
22339 
22340