1 /* 2 ** ################################################################### 3 ** Version: rev. 1.12, 2015-06-08 4 ** Build: b220803 5 ** 6 ** Abstract: 7 ** Chip specific module features. 8 ** 9 ** Copyright 2016 Freescale Semiconductor, Inc. 10 ** Copyright 2016-2022 NXP 11 ** All rights reserved. 12 ** 13 ** SPDX-License-Identifier: BSD-3-Clause 14 ** 15 ** http: www.nxp.com 16 ** mail: support@nxp.com 17 ** 18 ** Revisions: 19 ** - rev. 1.0 (2013-11-01) 20 ** Initial version. 21 ** - rev. 1.1 (2013-12-20) 22 ** Update according to reference manual rev. 0.6, 23 ** - rev. 1.2 (2014-01-30) 24 ** Added single maximum value generation and a constrain to varying feature values that only numbers can have maximum. 25 ** - rev. 1.3 (2014-02-06) 26 ** Update according to reference manual rev. 0.61, 27 ** - rev. 1.4 (2014-02-10) 28 ** The declaration of clock configurations has been moved to separate header file system_MKV31F25612.h 29 ** - rev. 1.5 (2014-04-30) 30 ** Update of MCM module according to the RM rev. 1. 31 ** Update of system and startup files. 32 ** Module access macro module_BASES replaced by module_BASE_PTRS. 33 ** - rev. 1.6 (2014-08-28) 34 ** Update of system files - default clock configuration changed. 35 ** Update of startup files - possibility to override DefaultISR added. 36 ** - rev. 1.7 (2014-10-14) 37 ** Interrupt INT_LPTimer renamed to INT_LPTMR0, interrupt INT_Watchdog renamed to INT_WDOG_EWM. 38 ** - rev. 1.8 (2015-01-21) 39 ** Added FSL_FEATURE_SOC_peripheral_COUNT with number of peripheral instances 40 ** - rev. 1.9 (2015-02-19) 41 ** Renamed interrupt vector LLW to LLWU. 42 ** - rev. 1.10 (2015-05-19) 43 ** FSL_FEATURE_SOC_CAU_COUNT remamed to FSL_FEATURE_SOC_MMCAU_COUNT. 44 ** Added FSL_FEATURE_SOC_peripheral_COUNT for TRNG and HSADC. 45 ** Added features for PORT and PDB. 46 ** - rev. 1.11 (2015-05-25) 47 ** Added FSL_FEATURE_FLASH_PFLASH_START_ADDRESS 48 ** - rev. 1.12 (2015-06-08) 49 ** FTM features BUS_CLOCK and FAST_CLOCK removed. 50 ** 51 ** ################################################################### 52 */ 53 54 #ifndef _MKV31F25612_FEATURES_H_ 55 #define _MKV31F25612_FEATURES_H_ 56 57 /* SOC module features */ 58 59 /* @brief ADC16 availability on the SoC. */ 60 #define FSL_FEATURE_SOC_ADC16_COUNT (2) 61 /* @brief CMP availability on the SoC. */ 62 #define FSL_FEATURE_SOC_CMP_COUNT (2) 63 /* @brief CRC availability on the SoC. */ 64 #define FSL_FEATURE_SOC_CRC_COUNT (1) 65 /* @brief DAC availability on the SoC. */ 66 #define FSL_FEATURE_SOC_DAC_COUNT (1) 67 /* @brief EDMA availability on the SoC. */ 68 #define FSL_FEATURE_SOC_EDMA_COUNT (1) 69 /* @brief DMAMUX availability on the SoC. */ 70 #define FSL_FEATURE_SOC_DMAMUX_COUNT (1) 71 /* @brief DSPI availability on the SoC. */ 72 #define FSL_FEATURE_SOC_DSPI_COUNT (2) 73 /* @brief EWM availability on the SoC. */ 74 #define FSL_FEATURE_SOC_EWM_COUNT (1) 75 /* @brief FMC availability on the SoC. */ 76 #define FSL_FEATURE_SOC_FMC_COUNT (1) 77 /* @brief FTFA availability on the SoC. */ 78 #define FSL_FEATURE_SOC_FTFA_COUNT (1) 79 /* @brief FTM availability on the SoC. */ 80 #define FSL_FEATURE_SOC_FTM_COUNT (3) 81 /* @brief GPIO availability on the SoC. */ 82 #define FSL_FEATURE_SOC_GPIO_COUNT (5) 83 /* @brief I2C availability on the SoC. */ 84 #define FSL_FEATURE_SOC_I2C_COUNT (2) 85 /* @brief LLWU availability on the SoC. */ 86 #define FSL_FEATURE_SOC_LLWU_COUNT (1) 87 /* @brief LPTMR availability on the SoC. */ 88 #define FSL_FEATURE_SOC_LPTMR_COUNT (1) 89 /* @brief LPUART availability on the SoC. */ 90 #define FSL_FEATURE_SOC_LPUART_COUNT (1) 91 /* @brief MCG availability on the SoC. */ 92 #define FSL_FEATURE_SOC_MCG_COUNT (1) 93 /* @brief MCM availability on the SoC. */ 94 #define FSL_FEATURE_SOC_MCM_COUNT (1) 95 /* @brief OSC availability on the SoC. */ 96 #define FSL_FEATURE_SOC_OSC_COUNT (1) 97 /* @brief PDB availability on the SoC. */ 98 #define FSL_FEATURE_SOC_PDB_COUNT (1) 99 /* @brief PIT availability on the SoC. */ 100 #define FSL_FEATURE_SOC_PIT_COUNT (1) 101 /* @brief PMC availability on the SoC. */ 102 #define FSL_FEATURE_SOC_PMC_COUNT (1) 103 /* @brief PORT availability on the SoC. */ 104 #define FSL_FEATURE_SOC_PORT_COUNT (5) 105 /* @brief RCM availability on the SoC. */ 106 #define FSL_FEATURE_SOC_RCM_COUNT (1) 107 /* @brief RFSYS availability on the SoC. */ 108 #define FSL_FEATURE_SOC_RFSYS_COUNT (1) 109 /* @brief RFVBAT availability on the SoC. */ 110 #define FSL_FEATURE_SOC_RFVBAT_COUNT (1) 111 /* @brief RNG availability on the SoC. */ 112 #define FSL_FEATURE_SOC_RNG_COUNT (1) 113 /* @brief SIM availability on the SoC. */ 114 #define FSL_FEATURE_SOC_SIM_COUNT (1) 115 /* @brief SMC availability on the SoC. */ 116 #define FSL_FEATURE_SOC_SMC_COUNT (1) 117 /* @brief UART availability on the SoC. */ 118 #define FSL_FEATURE_SOC_UART_COUNT (3) 119 /* @brief VREF availability on the SoC. */ 120 #define FSL_FEATURE_SOC_VREF_COUNT (1) 121 /* @brief WDOG availability on the SoC. */ 122 #define FSL_FEATURE_SOC_WDOG_COUNT (1) 123 124 /* ADC16 module features */ 125 126 /* @brief Has Programmable Gain Amplifier (PGA) in ADC (register PGA). */ 127 #define FSL_FEATURE_ADC16_HAS_PGA (0) 128 /* @brief Has PGA chopping control in ADC (bit PGA[PGACHPb] or PGA[PGACHP]). */ 129 #define FSL_FEATURE_ADC16_HAS_PGA_CHOPPING (0) 130 /* @brief Has PGA offset measurement mode in ADC (bit PGA[PGAOFSM]). */ 131 #define FSL_FEATURE_ADC16_HAS_PGA_OFFSET_MEASUREMENT (0) 132 /* @brief Has DMA support (bit SC2[DMAEN] or SC4[DMAEN]). */ 133 #define FSL_FEATURE_ADC16_HAS_DMA (1) 134 /* @brief Has differential mode (bitfield SC1x[DIFF]). */ 135 #define FSL_FEATURE_ADC16_HAS_DIFF_MODE (1) 136 /* @brief Has FIFO (bit SC4[AFDEP]). */ 137 #define FSL_FEATURE_ADC16_HAS_FIFO (0) 138 /* @brief FIFO size if available (bitfield SC4[AFDEP]). */ 139 #define FSL_FEATURE_ADC16_FIFO_SIZE (0) 140 /* @brief Has channel set a/b multiplexor (bitfield CFG2[MUXSEL]). */ 141 #define FSL_FEATURE_ADC16_HAS_MUX_SELECT (1) 142 /* @brief Has HW trigger masking (bitfield SC5[HTRGMASKE]. */ 143 #define FSL_FEATURE_ADC16_HAS_HW_TRIGGER_MASK (0) 144 /* @brief Has calibration feature (bit SC3[CAL] and registers CLPx, CLMx). */ 145 #define FSL_FEATURE_ADC16_HAS_CALIBRATION (1) 146 /* @brief Has HW averaging (bit SC3[AVGE]). */ 147 #define FSL_FEATURE_ADC16_HAS_HW_AVERAGE (1) 148 /* @brief Has offset correction (register OFS). */ 149 #define FSL_FEATURE_ADC16_HAS_OFFSET_CORRECTION (1) 150 /* @brief Maximum ADC resolution. */ 151 #define FSL_FEATURE_ADC16_MAX_RESOLUTION (16) 152 /* @brief Number of SC1x and Rx register pairs (conversion control and result registers). */ 153 #define FSL_FEATURE_ADC16_CONVERSION_CONTROL_COUNT (2) 154 155 /* CMP module features */ 156 157 /* @brief Has Trigger mode in CMP (register bit field CR1[TRIGM]). */ 158 #define FSL_FEATURE_CMP_HAS_TRIGGER_MODE (1) 159 /* @brief Has Window mode in CMP (register bit field CR1[WE]). */ 160 #define FSL_FEATURE_CMP_HAS_WINDOW_MODE (1) 161 /* @brief Has External sample supported in CMP (register bit field CR1[SE]). */ 162 #define FSL_FEATURE_CMP_HAS_EXTERNAL_SAMPLE_SUPPORT (1) 163 /* @brief Has DMA support in CMP (register bit field SCR[DMAEN]). */ 164 #define FSL_FEATURE_CMP_HAS_DMA (1) 165 /* @brief Has Pass Through mode in CMP (register bit field MUXCR[PSTM]). */ 166 #define FSL_FEATURE_CMP_HAS_PASS_THROUGH_MODE (0) 167 /* @brief Has DAC Test function in CMP (register DACTEST). */ 168 #define FSL_FEATURE_CMP_HAS_DAC_TEST (0) 169 170 /* CRC module features */ 171 172 /* @brief Has data register with name CRC */ 173 #define FSL_FEATURE_CRC_HAS_CRC_REG (0) 174 175 /* DAC module features */ 176 177 /* @brief Define the size of hardware buffer */ 178 #define FSL_FEATURE_DAC_BUFFER_SIZE (16) 179 /* @brief Define whether the buffer supports watermark event detection or not. */ 180 #define FSL_FEATURE_DAC_HAS_WATERMARK_DETECTION (1) 181 /* @brief Define whether the buffer supports watermark selection detection or not. */ 182 #define FSL_FEATURE_DAC_HAS_WATERMARK_SELECTION (1) 183 /* @brief Define whether the buffer supports watermark event 1 word before buffer upper limit. */ 184 #define FSL_FEATURE_DAC_HAS_WATERMARK_1_WORD (1) 185 /* @brief Define whether the buffer supports watermark event 2 words before buffer upper limit. */ 186 #define FSL_FEATURE_DAC_HAS_WATERMARK_2_WORDS (1) 187 /* @brief Define whether the buffer supports watermark event 3 words before buffer upper limit. */ 188 #define FSL_FEATURE_DAC_HAS_WATERMARK_3_WORDS (1) 189 /* @brief Define whether the buffer supports watermark event 4 words before buffer upper limit. */ 190 #define FSL_FEATURE_DAC_HAS_WATERMARK_4_WORDS (1) 191 /* @brief Define whether FIFO buffer mode is available or not. */ 192 #define FSL_FEATURE_DAC_HAS_BUFFER_FIFO_MODE (1) 193 /* @brief Define whether swing buffer mode is available or not.. */ 194 #define FSL_FEATURE_DAC_HAS_BUFFER_SWING_MODE (1) 195 196 /* EDMA module features */ 197 198 /* @brief Number of DMA channels (related to number of registers TCD, DCHPRI, bit fields ERQ[ERQn], EEI[EEIn], INT[INTn], ERR[ERRn], HRS[HRSn] and bit field widths ES[ERRCHN], CEEI[CEEI], SEEI[SEEI], CERQ[CERQ], SERQ[SERQ], CDNE[CDNE], SSRT[SSRT], CERR[CERR], CINT[CINT], TCDn_CITER_ELINKYES[LINKCH], TCDn_CSR[MAJORLINKCH], TCDn_BITER_ELINKYES[LINKCH]). (Valid only for eDMA modules.) */ 199 #define FSL_FEATURE_EDMA_MODULE_CHANNEL (16) 200 /* @brief Total number of DMA channels on all modules. */ 201 #define FSL_FEATURE_EDMA_DMAMUX_CHANNELS (16) 202 /* @brief Number of DMA channel groups (register bit fields CR[ERGA], CR[GRPnPRI], ES[GPE], DCHPRIn[GRPPRI]). (Valid only for eDMA modules.) */ 203 #define FSL_FEATURE_EDMA_CHANNEL_GROUP_COUNT (1) 204 /* @brief Has DMA_Error interrupt vector. */ 205 #define FSL_FEATURE_EDMA_HAS_ERROR_IRQ (1) 206 /* @brief Number of DMA channels with asynchronous request capability (register EARS). (Valid only for eDMA modules.) */ 207 #define FSL_FEATURE_EDMA_ASYNCHRO_REQUEST_CHANNEL_COUNT (16) 208 /* @brief Channel IRQ entry shared offset. */ 209 #define FSL_FEATURE_EDMA_MODULE_CHANNEL_IRQ_ENTRY_SHARED_OFFSET (0) 210 /* @brief If 8 bytes transfer supported. */ 211 #define FSL_FEATURE_EDMA_SUPPORT_8_BYTES_TRANSFER (0) 212 /* @brief If 16 bytes transfer supported. */ 213 #define FSL_FEATURE_EDMA_SUPPORT_16_BYTES_TRANSFER (1) 214 215 /* DMAMUX module features */ 216 217 /* @brief Number of DMA channels (related to number of register CHCFGn). */ 218 #define FSL_FEATURE_DMAMUX_MODULE_CHANNEL (16) 219 /* @brief Total number of DMA channels on all modules. */ 220 #define FSL_FEATURE_DMAMUX_DMAMUX_CHANNELS (16) 221 /* @brief Has the periodic trigger capability for the triggered DMA channel (register bit CHCFG0[TRIG]). */ 222 #define FSL_FEATURE_DMAMUX_HAS_TRIG (1) 223 /* @brief Register CHCFGn width. */ 224 #define FSL_FEATURE_DMAMUX_CHCFG_REGISTER_WIDTH (8) 225 226 /* EWM module features */ 227 228 /* @brief Has clock select (register CLKCTRL). */ 229 #define FSL_FEATURE_EWM_HAS_CLOCK_SELECT (0) 230 /* @brief Has clock prescaler (register CLKPRESCALER). */ 231 #define FSL_FEATURE_EWM_HAS_PRESCALER (1) 232 233 /* FLASH module features */ 234 235 /* @brief Is of type FTFA. */ 236 #define FSL_FEATURE_FLASH_IS_FTFA (1) 237 /* @brief Is of type FTFE. */ 238 #define FSL_FEATURE_FLASH_IS_FTFE (0) 239 /* @brief Is of type FTFL. */ 240 #define FSL_FEATURE_FLASH_IS_FTFL (0) 241 /* @brief Has flags indicating the status of the FlexRAM (register bits FCNFG[EEERDY], FCNFG[RAMRDY] and FCNFG[PFLSH]). */ 242 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM_FLAGS (0) 243 /* @brief Has program flash swapping status flag (register bit FCNFG[SWAP]). */ 244 #define FSL_FEATURE_FLASH_HAS_PFLASH_SWAPPING_STATUS_FLAG (0) 245 /* @brief Has EEPROM region protection (register FEPROT). */ 246 #define FSL_FEATURE_FLASH_HAS_EEROM_REGION_PROTECTION (0) 247 /* @brief Has data flash region protection (register FDPROT). */ 248 #define FSL_FEATURE_FLASH_HAS_DATA_FLASH_REGION_PROTECTION (0) 249 /* @brief Has flash access control (registers XACCHn, SACCHn, where n is a number, FACSS and FACSN). */ 250 #define FSL_FEATURE_FLASH_HAS_ACCESS_CONTROL (1) 251 /* @brief Has flash cache control in FMC module. */ 252 #define FSL_FEATURE_FLASH_HAS_FMC_FLASH_CACHE_CONTROLS (1) 253 /* @brief Has flash cache control in MCM module. */ 254 #define FSL_FEATURE_FLASH_HAS_MCM_FLASH_CACHE_CONTROLS (0) 255 /* @brief Has flash cache control in MSCM module. */ 256 #define FSL_FEATURE_FLASH_HAS_MSCM_FLASH_CACHE_CONTROLS (0) 257 /* @brief Has prefetch speculation control in flash, such as kv5x. */ 258 #define FSL_FEATURE_FLASH_PREFETCH_SPECULATION_CONTROL_IN_FLASH (0) 259 /* @brief P-Flash flash size coding rule version, value 0 for K1 and K2, value 1 for K3. */ 260 #define FSL_FEATURE_FLASH_SIZE_ENCODING_RULE_VERSION (0) 261 /* @brief P-Flash start address. */ 262 #define FSL_FEATURE_FLASH_PFLASH_START_ADDRESS (0x00000000) 263 /* @brief P-Flash block count. */ 264 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_COUNT (1) 265 /* @brief P-Flash block size. */ 266 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SIZE (262144) 267 /* @brief P-Flash sector size. */ 268 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SECTOR_SIZE (2048) 269 /* @brief P-Flash write unit size. */ 270 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_WRITE_UNIT_SIZE (4) 271 /* @brief P-Flash data path width. */ 272 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_DATA_PATH_WIDTH (8) 273 /* @brief P-Flash block swap feature. */ 274 #define FSL_FEATURE_FLASH_HAS_PFLASH_BLOCK_SWAP (0) 275 /* @brief P-Flash protection region count. */ 276 #define FSL_FEATURE_FLASH_PFLASH_PROTECTION_REGION_COUNT (32) 277 /* @brief Has FlexNVM memory. */ 278 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM (0) 279 /* @brief Has FlexNVM alias. */ 280 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM_ALIAS (0) 281 /* @brief FlexNVM start address. (Valid only if FlexNVM is available.) */ 282 #define FSL_FEATURE_FLASH_FLEX_NVM_START_ADDRESS (0x00000000) 283 /* @brief FlexNVM alias start address. (Valid only if FlexNVM alias is available.) */ 284 #define FSL_FEATURE_FLASH_FLEX_NVM_ALIAS_START_ADDRESS (0x00000000) 285 /* @brief FlexNVM block count. */ 286 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_COUNT (0) 287 /* @brief FlexNVM block size. */ 288 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SIZE (0) 289 /* @brief FlexNVM sector size. */ 290 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SECTOR_SIZE (0) 291 /* @brief FlexNVM write unit size. */ 292 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_WRITE_UNIT_SIZE (0) 293 /* @brief FlexNVM data path width. */ 294 #define FSL_FEATURE_FLASH_FLEX_BLOCK_DATA_PATH_WIDTH (0) 295 /* @brief Has FlexRAM memory. */ 296 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM (0) 297 /* @brief FlexRAM start address. (Valid only if FlexRAM is available.) */ 298 #define FSL_FEATURE_FLASH_FLEX_RAM_START_ADDRESS (0x00000000) 299 /* @brief FlexRAM size. */ 300 #define FSL_FEATURE_FLASH_FLEX_RAM_SIZE (0) 301 /* @brief Has 0x00 Read 1s Block command. */ 302 #define FSL_FEATURE_FLASH_HAS_READ_1S_BLOCK_CMD (0) 303 /* @brief Has 0x01 Read 1s Section command. */ 304 #define FSL_FEATURE_FLASH_HAS_READ_1S_SECTION_CMD (1) 305 /* @brief Has 0x02 Program Check command. */ 306 #define FSL_FEATURE_FLASH_HAS_PROGRAM_CHECK_CMD (1) 307 /* @brief Has 0x03 Read Resource command. */ 308 #define FSL_FEATURE_FLASH_HAS_READ_RESOURCE_CMD (1) 309 /* @brief Has 0x06 Program Longword command. */ 310 #define FSL_FEATURE_FLASH_HAS_PROGRAM_LONGWORD_CMD (1) 311 /* @brief Has 0x07 Program Phrase command. */ 312 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PHRASE_CMD (0) 313 /* @brief Has 0x08 Erase Flash Block command. */ 314 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_BLOCK_CMD (0) 315 /* @brief Has 0x09 Erase Flash Sector command. */ 316 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_SECTOR_CMD (1) 317 /* @brief Has 0x0B Program Section command. */ 318 #define FSL_FEATURE_FLASH_HAS_PROGRAM_SECTION_CMD (0) 319 /* @brief Has 0x40 Read 1s All Blocks command. */ 320 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_BLOCKS_CMD (1) 321 /* @brief Has 0x41 Read Once command. */ 322 #define FSL_FEATURE_FLASH_HAS_READ_ONCE_CMD (1) 323 /* @brief Has 0x43 Program Once command. */ 324 #define FSL_FEATURE_FLASH_HAS_PROGRAM_ONCE_CMD (1) 325 /* @brief Has 0x44 Erase All Blocks command. */ 326 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_CMD (1) 327 /* @brief Has 0x45 Verify Backdoor Access Key command. */ 328 #define FSL_FEATURE_FLASH_HAS_VERIFY_BACKDOOR_ACCESS_KEY_CMD (1) 329 /* @brief Has 0x46 Swap Control command. */ 330 #define FSL_FEATURE_FLASH_HAS_SWAP_CONTROL_CMD (0) 331 /* @brief Has 0x49 Erase All Blocks Unsecure command. */ 332 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_UNSECURE_CMD (0) 333 /* @brief Has 0x4A Read 1s All Execute-only Segments command. */ 334 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0) 335 /* @brief Has 0x4B Erase All Execute-only Segments command. */ 336 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0) 337 /* @brief Has 0x80 Program Partition command. */ 338 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PARTITION_CMD (0) 339 /* @brief Has 0x81 Set FlexRAM Function command. */ 340 #define FSL_FEATURE_FLASH_HAS_SET_FLEXRAM_FUNCTION_CMD (0) 341 /* @brief P-Flash Erase/Read 1st all block command address alignment. */ 342 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_CMD_ADDRESS_ALIGMENT (4) 343 /* @brief P-Flash Erase sector command address alignment. */ 344 #define FSL_FEATURE_FLASH_PFLASH_SECTOR_CMD_ADDRESS_ALIGMENT (8) 345 /* @brief P-Flash Rrogram/Verify section command address alignment. */ 346 #define FSL_FEATURE_FLASH_PFLASH_SECTION_CMD_ADDRESS_ALIGMENT (8) 347 /* @brief P-Flash Read resource command address alignment. */ 348 #define FSL_FEATURE_FLASH_PFLASH_RESOURCE_CMD_ADDRESS_ALIGMENT (4) 349 /* @brief P-Flash Program check command address alignment. */ 350 #define FSL_FEATURE_FLASH_PFLASH_CHECK_CMD_ADDRESS_ALIGMENT (4) 351 /* @brief P-Flash Program check command address alignment. */ 352 #define FSL_FEATURE_FLASH_PFLASH_SWAP_CONTROL_CMD_ADDRESS_ALIGMENT (0) 353 /* @brief FlexNVM Erase/Read 1st all block command address alignment. */ 354 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_CMD_ADDRESS_ALIGMENT (0) 355 /* @brief FlexNVM Erase sector command address alignment. */ 356 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTOR_CMD_ADDRESS_ALIGMENT (0) 357 /* @brief FlexNVM Rrogram/Verify section command address alignment. */ 358 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTION_CMD_ADDRESS_ALIGMENT (0) 359 /* @brief FlexNVM Read resource command address alignment. */ 360 #define FSL_FEATURE_FLASH_FLEX_NVM_RESOURCE_CMD_ADDRESS_ALIGMENT (0) 361 /* @brief FlexNVM Program check command address alignment. */ 362 #define FSL_FEATURE_FLASH_FLEX_NVM_CHECK_CMD_ADDRESS_ALIGMENT (0) 363 /* @brief FlexNVM partition code 0000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 364 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0000 (0xFFFFFFFFU) 365 /* @brief FlexNVM partition code 0001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 366 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0001 (0xFFFFFFFFU) 367 /* @brief FlexNVM partition code 0010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 368 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0010 (0xFFFFFFFFU) 369 /* @brief FlexNVM partition code 0011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 370 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0011 (0xFFFFFFFFU) 371 /* @brief FlexNVM partition code 0100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 372 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0100 (0xFFFFFFFFU) 373 /* @brief FlexNVM partition code 0101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 374 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0101 (0xFFFFFFFFU) 375 /* @brief FlexNVM partition code 0110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 376 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0110 (0xFFFFFFFFU) 377 /* @brief FlexNVM partition code 0111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 378 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0111 (0xFFFFFFFFU) 379 /* @brief FlexNVM partition code 1000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 380 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1000 (0xFFFFFFFFU) 381 /* @brief FlexNVM partition code 1001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 382 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1001 (0xFFFFFFFFU) 383 /* @brief FlexNVM partition code 1010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 384 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1010 (0xFFFFFFFFU) 385 /* @brief FlexNVM partition code 1011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 386 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1011 (0xFFFFFFFFU) 387 /* @brief FlexNVM partition code 1100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 388 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1100 (0xFFFFFFFFU) 389 /* @brief FlexNVM partition code 1101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 390 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1101 (0xFFFFFFFFU) 391 /* @brief FlexNVM partition code 1110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 392 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1110 (0xFFFFFFFFU) 393 /* @brief FlexNVM partition code 1111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 394 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1111 (0xFFFFFFFFU) 395 /* @brief Emulated eeprom size code 0000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 396 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0000 (0xFFFF) 397 /* @brief Emulated eeprom size code 0001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 398 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0001 (0xFFFF) 399 /* @brief Emulated eeprom size code 0010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 400 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0010 (0xFFFF) 401 /* @brief Emulated eeprom size code 0011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 402 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0011 (0xFFFF) 403 /* @brief Emulated eeprom size code 0100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 404 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0100 (0xFFFF) 405 /* @brief Emulated eeprom size code 0101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 406 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0101 (0xFFFF) 407 /* @brief Emulated eeprom size code 0110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 408 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0110 (0xFFFF) 409 /* @brief Emulated eeprom size code 0111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 410 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0111 (0xFFFF) 411 /* @brief Emulated eeprom size code 1000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 412 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1000 (0xFFFF) 413 /* @brief Emulated eeprom size code 1001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 414 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1001 (0xFFFF) 415 /* @brief Emulated eeprom size code 1010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 416 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1010 (0xFFFF) 417 /* @brief Emulated eeprom size code 1011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 418 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1011 (0xFFFF) 419 /* @brief Emulated eeprom size code 1100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 420 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1100 (0xFFFF) 421 /* @brief Emulated eeprom size code 1101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 422 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1101 (0xFFFF) 423 /* @brief Emulated eeprom size code 1110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 424 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1110 (0xFFFF) 425 /* @brief Emulated eeprom size code 1111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 426 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1111 (0xFFFF) 427 428 /* FTM module features */ 429 430 /* @brief Number of channels. */ 431 #define FSL_FEATURE_FTM_CHANNEL_COUNTn(x) \ 432 (((x) == FTM0) ? (8) : \ 433 (((x) == FTM1) ? (2) : \ 434 (((x) == FTM2) ? (2) : (-1)))) 435 /* @brief Has counter reset by the selected input capture event (register bits C0SC[ICRST], C1SC[ICRST], ...). */ 436 #define FSL_FEATURE_FTM_HAS_COUNTER_RESET_BY_CAPTURE_EVENT (1) 437 /* @brief Has extended deadtime value. */ 438 #define FSL_FEATURE_FTM_HAS_EXTENDED_DEADTIME_VALUE (0) 439 /* @brief Enable pwm output for the module. */ 440 #define FSL_FEATURE_FTM_HAS_ENABLE_PWM_OUTPUT (0) 441 /* @brief Has half-cycle reload for the module. */ 442 #define FSL_FEATURE_FTM_HAS_HALFCYCLE_RELOAD (0) 443 /* @brief Has reload interrupt. */ 444 #define FSL_FEATURE_FTM_HAS_RELOAD_INTERRUPT (0) 445 /* @brief Has reload initialization trigger. */ 446 #define FSL_FEATURE_FTM_HAS_RELOAD_INITIALIZATION_TRIGGER (0) 447 /* @brief Has DMA support, bitfield CnSC[DMA]. */ 448 #define FSL_FEATURE_FTM_HAS_DMA_SUPPORT (1) 449 /* @brief If channel 6 is used to generate channel trigger, bitfield EXTTRIG[CH6TRIG]. */ 450 #define FSL_FEATURE_FTM_HAS_CHANNEL6_TRIGGER (0) 451 /* @brief If channel 7 is used to generate channel trigger, bitfield EXTTRIG[CH7TRIG]. */ 452 #define FSL_FEATURE_FTM_HAS_CHANNEL7_TRIGGER (0) 453 /* @brief Has no QDCTRL. */ 454 #define FSL_FEATURE_FTM_HAS_NO_QDCTRL (0) 455 /* @brief If instance has only TPM function. */ 456 #define FSL_FEATURE_FTM_IS_TPM_ONLY_INSTANCEn(x) (0) 457 /* @brief Has frequency of the reload opportunities, bitfield CONF[LDFQ]. */ 458 #define FSL_FEATURE_FTM_HAS_CONF_LDFQ_BIT (0) 459 460 /* GPIO module features */ 461 462 /* @brief Has GPIO attribute checker register (GACR). */ 463 #define FSL_FEATURE_GPIO_HAS_ATTRIBUTE_CHECKER (0) 464 465 /* I2C module features */ 466 467 /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */ 468 #define FSL_FEATURE_I2C_HAS_SMBUS (1) 469 /* @brief Maximum supported baud rate in kilobit per second. */ 470 #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (400) 471 /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */ 472 #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (0) 473 /* @brief Has DMA support (register bit C1[DMAEN]). */ 474 #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (1) 475 /* @brief Has I2C bus start and stop detection (register bits FLT[SSIE], FLT[STARTF] and FLT[STOPF]). */ 476 #define FSL_FEATURE_I2C_HAS_START_STOP_DETECT (1) 477 /* @brief Has I2C bus stop detection (register bits FLT[STOPIE] and FLT[STOPF]). */ 478 #define FSL_FEATURE_I2C_HAS_STOP_DETECT (0) 479 /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */ 480 #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1) 481 /* @brief Maximum width of the glitch filter in number of bus clocks. */ 482 #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (15) 483 /* @brief Has control of the drive capability of the I2C pins. */ 484 #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (1) 485 /* @brief Has double buffering support (register S2). */ 486 #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (0) 487 /* @brief Has double buffer enable. */ 488 #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFER_ENABLE (0) 489 490 /* LLWU module features */ 491 492 #if defined(CPU_MKV31F256VLH12) 493 /* @brief Maximum number of pins (maximal index plus one) connected to LLWU device. */ 494 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN (16) 495 /* @brief Has pins 8-15 connected to LLWU device. */ 496 #define FSL_FEATURE_LLWU_EXTERNAL_PIN_GROUP2 (1) 497 /* @brief Maximum number of internal modules connected to LLWU device. */ 498 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE (3) 499 /* @brief Number of digital filters. */ 500 #define FSL_FEATURE_LLWU_HAS_PIN_FILTER (2) 501 /* @brief Has MF register. */ 502 #define FSL_FEATURE_LLWU_HAS_MF (0) 503 /* @brief Has PF register. */ 504 #define FSL_FEATURE_LLWU_HAS_PF (0) 505 /* @brief Has possibility to enable reset in low leakage power mode and enable digital filter for RESET pin (register LLWU_RST). */ 506 #define FSL_FEATURE_LLWU_HAS_RESET_ENABLE (0) 507 /* @brief Has no internal module wakeup flag register. */ 508 #define FSL_FEATURE_LLWU_HAS_NO_INTERNAL_MODULE_WAKEUP_FLAG_REG (0) 509 /* @brief Has external pin 0 connected to LLWU device. */ 510 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN0 (1) 511 /* @brief Index of port of external pin. */ 512 #define FSL_FEATURE_LLWU_PIN0_GPIO_IDX (GPIOE_IDX) 513 /* @brief Number of external pin port on specified port. */ 514 #define FSL_FEATURE_LLWU_PIN0_GPIO_PIN (1) 515 /* @brief Has external pin 1 connected to LLWU device. */ 516 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN1 (0) 517 /* @brief Index of port of external pin. */ 518 #define FSL_FEATURE_LLWU_PIN1_GPIO_IDX (0) 519 /* @brief Number of external pin port on specified port. */ 520 #define FSL_FEATURE_LLWU_PIN1_GPIO_PIN (0) 521 /* @brief Has external pin 2 connected to LLWU device. */ 522 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN2 (0) 523 /* @brief Index of port of external pin. */ 524 #define FSL_FEATURE_LLWU_PIN2_GPIO_IDX (0) 525 /* @brief Number of external pin port on specified port. */ 526 #define FSL_FEATURE_LLWU_PIN2_GPIO_PIN (0) 527 /* @brief Has external pin 3 connected to LLWU device. */ 528 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN3 (1) 529 /* @brief Index of port of external pin. */ 530 #define FSL_FEATURE_LLWU_PIN3_GPIO_IDX (GPIOA_IDX) 531 /* @brief Number of external pin port on specified port. */ 532 #define FSL_FEATURE_LLWU_PIN3_GPIO_PIN (4) 533 /* @brief Has external pin 4 connected to LLWU device. */ 534 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN4 (1) 535 /* @brief Index of port of external pin. */ 536 #define FSL_FEATURE_LLWU_PIN4_GPIO_IDX (GPIOA_IDX) 537 /* @brief Number of external pin port on specified port. */ 538 #define FSL_FEATURE_LLWU_PIN4_GPIO_PIN (13) 539 /* @brief Has external pin 5 connected to LLWU device. */ 540 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN5 (1) 541 /* @brief Index of port of external pin. */ 542 #define FSL_FEATURE_LLWU_PIN5_GPIO_IDX (GPIOB_IDX) 543 /* @brief Number of external pin port on specified port. */ 544 #define FSL_FEATURE_LLWU_PIN5_GPIO_PIN (0) 545 /* @brief Has external pin 6 connected to LLWU device. */ 546 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN6 (1) 547 /* @brief Index of port of external pin. */ 548 #define FSL_FEATURE_LLWU_PIN6_GPIO_IDX (GPIOC_IDX) 549 /* @brief Number of external pin port on specified port. */ 550 #define FSL_FEATURE_LLWU_PIN6_GPIO_PIN (1) 551 /* @brief Has external pin 7 connected to LLWU device. */ 552 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN7 (1) 553 /* @brief Index of port of external pin. */ 554 #define FSL_FEATURE_LLWU_PIN7_GPIO_IDX (GPIOC_IDX) 555 /* @brief Number of external pin port on specified port. */ 556 #define FSL_FEATURE_LLWU_PIN7_GPIO_PIN (3) 557 /* @brief Has external pin 8 connected to LLWU device. */ 558 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN8 (1) 559 /* @brief Index of port of external pin. */ 560 #define FSL_FEATURE_LLWU_PIN8_GPIO_IDX (GPIOC_IDX) 561 /* @brief Number of external pin port on specified port. */ 562 #define FSL_FEATURE_LLWU_PIN8_GPIO_PIN (4) 563 /* @brief Has external pin 9 connected to LLWU device. */ 564 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN9 (1) 565 /* @brief Index of port of external pin. */ 566 #define FSL_FEATURE_LLWU_PIN9_GPIO_IDX (GPIOC_IDX) 567 /* @brief Number of external pin port on specified port. */ 568 #define FSL_FEATURE_LLWU_PIN9_GPIO_PIN (5) 569 /* @brief Has external pin 10 connected to LLWU device. */ 570 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN10 (1) 571 /* @brief Index of port of external pin. */ 572 #define FSL_FEATURE_LLWU_PIN10_GPIO_IDX (GPIOC_IDX) 573 /* @brief Number of external pin port on specified port. */ 574 #define FSL_FEATURE_LLWU_PIN10_GPIO_PIN (6) 575 /* @brief Has external pin 11 connected to LLWU device. */ 576 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN11 (1) 577 /* @brief Index of port of external pin. */ 578 #define FSL_FEATURE_LLWU_PIN11_GPIO_IDX (GPIOC_IDX) 579 /* @brief Number of external pin port on specified port. */ 580 #define FSL_FEATURE_LLWU_PIN11_GPIO_PIN (11) 581 /* @brief Has external pin 12 connected to LLWU device. */ 582 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN12 (1) 583 /* @brief Index of port of external pin. */ 584 #define FSL_FEATURE_LLWU_PIN12_GPIO_IDX (GPIOD_IDX) 585 /* @brief Number of external pin port on specified port. */ 586 #define FSL_FEATURE_LLWU_PIN12_GPIO_PIN (0) 587 /* @brief Has external pin 13 connected to LLWU device. */ 588 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN13 (1) 589 /* @brief Index of port of external pin. */ 590 #define FSL_FEATURE_LLWU_PIN13_GPIO_IDX (GPIOD_IDX) 591 /* @brief Number of external pin port on specified port. */ 592 #define FSL_FEATURE_LLWU_PIN13_GPIO_PIN (2) 593 /* @brief Has external pin 14 connected to LLWU device. */ 594 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN14 (1) 595 /* @brief Index of port of external pin. */ 596 #define FSL_FEATURE_LLWU_PIN14_GPIO_IDX (GPIOD_IDX) 597 /* @brief Number of external pin port on specified port. */ 598 #define FSL_FEATURE_LLWU_PIN14_GPIO_PIN (4) 599 /* @brief Has external pin 15 connected to LLWU device. */ 600 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN15 (1) 601 /* @brief Index of port of external pin. */ 602 #define FSL_FEATURE_LLWU_PIN15_GPIO_IDX (GPIOD_IDX) 603 /* @brief Number of external pin port on specified port. */ 604 #define FSL_FEATURE_LLWU_PIN15_GPIO_PIN (6) 605 /* @brief Has external pin 16 connected to LLWU device. */ 606 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN16 (0) 607 /* @brief Index of port of external pin. */ 608 #define FSL_FEATURE_LLWU_PIN16_GPIO_IDX (0) 609 /* @brief Number of external pin port on specified port. */ 610 #define FSL_FEATURE_LLWU_PIN16_GPIO_PIN (0) 611 /* @brief Has external pin 17 connected to LLWU device. */ 612 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN17 (0) 613 /* @brief Index of port of external pin. */ 614 #define FSL_FEATURE_LLWU_PIN17_GPIO_IDX (0) 615 /* @brief Number of external pin port on specified port. */ 616 #define FSL_FEATURE_LLWU_PIN17_GPIO_PIN (0) 617 /* @brief Has external pin 18 connected to LLWU device. */ 618 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN18 (0) 619 /* @brief Index of port of external pin. */ 620 #define FSL_FEATURE_LLWU_PIN18_GPIO_IDX (0) 621 /* @brief Number of external pin port on specified port. */ 622 #define FSL_FEATURE_LLWU_PIN18_GPIO_PIN (0) 623 /* @brief Has external pin 19 connected to LLWU device. */ 624 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN19 (0) 625 /* @brief Index of port of external pin. */ 626 #define FSL_FEATURE_LLWU_PIN19_GPIO_IDX (0) 627 /* @brief Number of external pin port on specified port. */ 628 #define FSL_FEATURE_LLWU_PIN19_GPIO_PIN (0) 629 /* @brief Has external pin 20 connected to LLWU device. */ 630 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN20 (0) 631 /* @brief Index of port of external pin. */ 632 #define FSL_FEATURE_LLWU_PIN20_GPIO_IDX (0) 633 /* @brief Number of external pin port on specified port. */ 634 #define FSL_FEATURE_LLWU_PIN20_GPIO_PIN (0) 635 /* @brief Has external pin 21 connected to LLWU device. */ 636 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN21 (0) 637 /* @brief Index of port of external pin. */ 638 #define FSL_FEATURE_LLWU_PIN21_GPIO_IDX (0) 639 /* @brief Number of external pin port on specified port. */ 640 #define FSL_FEATURE_LLWU_PIN21_GPIO_PIN (0) 641 /* @brief Has external pin 22 connected to LLWU device. */ 642 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN22 (0) 643 /* @brief Index of port of external pin. */ 644 #define FSL_FEATURE_LLWU_PIN22_GPIO_IDX (0) 645 /* @brief Number of external pin port on specified port. */ 646 #define FSL_FEATURE_LLWU_PIN22_GPIO_PIN (0) 647 /* @brief Has external pin 23 connected to LLWU device. */ 648 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN23 (0) 649 /* @brief Index of port of external pin. */ 650 #define FSL_FEATURE_LLWU_PIN23_GPIO_IDX (0) 651 /* @brief Number of external pin port on specified port. */ 652 #define FSL_FEATURE_LLWU_PIN23_GPIO_PIN (0) 653 /* @brief Has external pin 24 connected to LLWU device. */ 654 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN24 (0) 655 /* @brief Index of port of external pin. */ 656 #define FSL_FEATURE_LLWU_PIN24_GPIO_IDX (0) 657 /* @brief Number of external pin port on specified port. */ 658 #define FSL_FEATURE_LLWU_PIN24_GPIO_PIN (0) 659 /* @brief Has external pin 25 connected to LLWU device. */ 660 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN25 (0) 661 /* @brief Index of port of external pin. */ 662 #define FSL_FEATURE_LLWU_PIN25_GPIO_IDX (0) 663 /* @brief Number of external pin port on specified port. */ 664 #define FSL_FEATURE_LLWU_PIN25_GPIO_PIN (0) 665 /* @brief Has external pin 26 connected to LLWU device. */ 666 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN26 (0) 667 /* @brief Index of port of external pin. */ 668 #define FSL_FEATURE_LLWU_PIN26_GPIO_IDX (0) 669 /* @brief Number of external pin port on specified port. */ 670 #define FSL_FEATURE_LLWU_PIN26_GPIO_PIN (0) 671 /* @brief Has external pin 27 connected to LLWU device. */ 672 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN27 (0) 673 /* @brief Index of port of external pin. */ 674 #define FSL_FEATURE_LLWU_PIN27_GPIO_IDX (0) 675 /* @brief Number of external pin port on specified port. */ 676 #define FSL_FEATURE_LLWU_PIN27_GPIO_PIN (0) 677 /* @brief Has external pin 28 connected to LLWU device. */ 678 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN28 (0) 679 /* @brief Index of port of external pin. */ 680 #define FSL_FEATURE_LLWU_PIN28_GPIO_IDX (0) 681 /* @brief Number of external pin port on specified port. */ 682 #define FSL_FEATURE_LLWU_PIN28_GPIO_PIN (0) 683 /* @brief Has external pin 29 connected to LLWU device. */ 684 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN29 (0) 685 /* @brief Index of port of external pin. */ 686 #define FSL_FEATURE_LLWU_PIN29_GPIO_IDX (0) 687 /* @brief Number of external pin port on specified port. */ 688 #define FSL_FEATURE_LLWU_PIN29_GPIO_PIN (0) 689 /* @brief Has external pin 30 connected to LLWU device. */ 690 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN30 (0) 691 /* @brief Index of port of external pin. */ 692 #define FSL_FEATURE_LLWU_PIN30_GPIO_IDX (0) 693 /* @brief Number of external pin port on specified port. */ 694 #define FSL_FEATURE_LLWU_PIN30_GPIO_PIN (0) 695 /* @brief Has external pin 31 connected to LLWU device. */ 696 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN31 (0) 697 /* @brief Index of port of external pin. */ 698 #define FSL_FEATURE_LLWU_PIN31_GPIO_IDX (0) 699 /* @brief Number of external pin port on specified port. */ 700 #define FSL_FEATURE_LLWU_PIN31_GPIO_PIN (0) 701 /* @brief Has internal module 0 connected to LLWU device. */ 702 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE0 (1) 703 /* @brief Has internal module 1 connected to LLWU device. */ 704 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE1 (1) 705 /* @brief Has internal module 2 connected to LLWU device. */ 706 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE2 (1) 707 /* @brief Has internal module 3 connected to LLWU device. */ 708 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE3 (0) 709 /* @brief Has internal module 4 connected to LLWU device. */ 710 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE4 (0) 711 /* @brief Has internal module 5 connected to LLWU device. */ 712 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE5 (0) 713 /* @brief Has internal module 6 connected to LLWU device. */ 714 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE6 (0) 715 /* @brief Has internal module 7 connected to LLWU device. */ 716 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE7 (0) 717 /* @brief Has Version ID Register (LLWU_VERID). */ 718 #define FSL_FEATURE_LLWU_HAS_VERID (0) 719 /* @brief Has Parameter Register (LLWU_PARAM). */ 720 #define FSL_FEATURE_LLWU_HAS_PARAM (0) 721 /* @brief Width of registers of the LLWU. */ 722 #define FSL_FEATURE_LLWU_REG_BITWIDTH (8) 723 /* @brief Has DMA Enable register (LLWU_DE). */ 724 #define FSL_FEATURE_LLWU_HAS_DMA_ENABLE_REG (0) 725 #elif defined(CPU_MKV31F256VLL12) 726 /* @brief Maximum number of pins (maximal index plus one) connected to LLWU device. */ 727 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN (16) 728 /* @brief Has pins 8-15 connected to LLWU device. */ 729 #define FSL_FEATURE_LLWU_EXTERNAL_PIN_GROUP2 (1) 730 /* @brief Maximum number of internal modules connected to LLWU device. */ 731 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE (3) 732 /* @brief Number of digital filters. */ 733 #define FSL_FEATURE_LLWU_HAS_PIN_FILTER (2) 734 /* @brief Has MF register. */ 735 #define FSL_FEATURE_LLWU_HAS_MF (0) 736 /* @brief Has PF register. */ 737 #define FSL_FEATURE_LLWU_HAS_PF (0) 738 /* @brief Has possibility to enable reset in low leakage power mode and enable digital filter for RESET pin (register LLWU_RST). */ 739 #define FSL_FEATURE_LLWU_HAS_RESET_ENABLE (0) 740 /* @brief Has no internal module wakeup flag register. */ 741 #define FSL_FEATURE_LLWU_HAS_NO_INTERNAL_MODULE_WAKEUP_FLAG_REG (0) 742 /* @brief Has external pin 0 connected to LLWU device. */ 743 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN0 (1) 744 /* @brief Index of port of external pin. */ 745 #define FSL_FEATURE_LLWU_PIN0_GPIO_IDX (GPIOE_IDX) 746 /* @brief Number of external pin port on specified port. */ 747 #define FSL_FEATURE_LLWU_PIN0_GPIO_PIN (1) 748 /* @brief Has external pin 1 connected to LLWU device. */ 749 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN1 (1) 750 /* @brief Index of port of external pin. */ 751 #define FSL_FEATURE_LLWU_PIN1_GPIO_IDX (GPIOE_IDX) 752 /* @brief Number of external pin port on specified port. */ 753 #define FSL_FEATURE_LLWU_PIN1_GPIO_PIN (2) 754 /* @brief Has external pin 2 connected to LLWU device. */ 755 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN2 (1) 756 /* @brief Index of port of external pin. */ 757 #define FSL_FEATURE_LLWU_PIN2_GPIO_IDX (GPIOE_IDX) 758 /* @brief Number of external pin port on specified port. */ 759 #define FSL_FEATURE_LLWU_PIN2_GPIO_PIN (4) 760 /* @brief Has external pin 3 connected to LLWU device. */ 761 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN3 (1) 762 /* @brief Index of port of external pin. */ 763 #define FSL_FEATURE_LLWU_PIN3_GPIO_IDX (GPIOA_IDX) 764 /* @brief Number of external pin port on specified port. */ 765 #define FSL_FEATURE_LLWU_PIN3_GPIO_PIN (4) 766 /* @brief Has external pin 4 connected to LLWU device. */ 767 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN4 (1) 768 /* @brief Index of port of external pin. */ 769 #define FSL_FEATURE_LLWU_PIN4_GPIO_IDX (GPIOA_IDX) 770 /* @brief Number of external pin port on specified port. */ 771 #define FSL_FEATURE_LLWU_PIN4_GPIO_PIN (13) 772 /* @brief Has external pin 5 connected to LLWU device. */ 773 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN5 (1) 774 /* @brief Index of port of external pin. */ 775 #define FSL_FEATURE_LLWU_PIN5_GPIO_IDX (GPIOB_IDX) 776 /* @brief Number of external pin port on specified port. */ 777 #define FSL_FEATURE_LLWU_PIN5_GPIO_PIN (0) 778 /* @brief Has external pin 6 connected to LLWU device. */ 779 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN6 (1) 780 /* @brief Index of port of external pin. */ 781 #define FSL_FEATURE_LLWU_PIN6_GPIO_IDX (GPIOC_IDX) 782 /* @brief Number of external pin port on specified port. */ 783 #define FSL_FEATURE_LLWU_PIN6_GPIO_PIN (1) 784 /* @brief Has external pin 7 connected to LLWU device. */ 785 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN7 (1) 786 /* @brief Index of port of external pin. */ 787 #define FSL_FEATURE_LLWU_PIN7_GPIO_IDX (GPIOC_IDX) 788 /* @brief Number of external pin port on specified port. */ 789 #define FSL_FEATURE_LLWU_PIN7_GPIO_PIN (3) 790 /* @brief Has external pin 8 connected to LLWU device. */ 791 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN8 (1) 792 /* @brief Index of port of external pin. */ 793 #define FSL_FEATURE_LLWU_PIN8_GPIO_IDX (GPIOC_IDX) 794 /* @brief Number of external pin port on specified port. */ 795 #define FSL_FEATURE_LLWU_PIN8_GPIO_PIN (4) 796 /* @brief Has external pin 9 connected to LLWU device. */ 797 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN9 (1) 798 /* @brief Index of port of external pin. */ 799 #define FSL_FEATURE_LLWU_PIN9_GPIO_IDX (GPIOC_IDX) 800 /* @brief Number of external pin port on specified port. */ 801 #define FSL_FEATURE_LLWU_PIN9_GPIO_PIN (5) 802 /* @brief Has external pin 10 connected to LLWU device. */ 803 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN10 (1) 804 /* @brief Index of port of external pin. */ 805 #define FSL_FEATURE_LLWU_PIN10_GPIO_IDX (GPIOC_IDX) 806 /* @brief Number of external pin port on specified port. */ 807 #define FSL_FEATURE_LLWU_PIN10_GPIO_PIN (6) 808 /* @brief Has external pin 11 connected to LLWU device. */ 809 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN11 (1) 810 /* @brief Index of port of external pin. */ 811 #define FSL_FEATURE_LLWU_PIN11_GPIO_IDX (GPIOC_IDX) 812 /* @brief Number of external pin port on specified port. */ 813 #define FSL_FEATURE_LLWU_PIN11_GPIO_PIN (11) 814 /* @brief Has external pin 12 connected to LLWU device. */ 815 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN12 (1) 816 /* @brief Index of port of external pin. */ 817 #define FSL_FEATURE_LLWU_PIN12_GPIO_IDX (GPIOD_IDX) 818 /* @brief Number of external pin port on specified port. */ 819 #define FSL_FEATURE_LLWU_PIN12_GPIO_PIN (0) 820 /* @brief Has external pin 13 connected to LLWU device. */ 821 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN13 (1) 822 /* @brief Index of port of external pin. */ 823 #define FSL_FEATURE_LLWU_PIN13_GPIO_IDX (GPIOD_IDX) 824 /* @brief Number of external pin port on specified port. */ 825 #define FSL_FEATURE_LLWU_PIN13_GPIO_PIN (2) 826 /* @brief Has external pin 14 connected to LLWU device. */ 827 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN14 (1) 828 /* @brief Index of port of external pin. */ 829 #define FSL_FEATURE_LLWU_PIN14_GPIO_IDX (GPIOD_IDX) 830 /* @brief Number of external pin port on specified port. */ 831 #define FSL_FEATURE_LLWU_PIN14_GPIO_PIN (4) 832 /* @brief Has external pin 15 connected to LLWU device. */ 833 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN15 (1) 834 /* @brief Index of port of external pin. */ 835 #define FSL_FEATURE_LLWU_PIN15_GPIO_IDX (GPIOD_IDX) 836 /* @brief Number of external pin port on specified port. */ 837 #define FSL_FEATURE_LLWU_PIN15_GPIO_PIN (6) 838 /* @brief Has external pin 16 connected to LLWU device. */ 839 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN16 (0) 840 /* @brief Index of port of external pin. */ 841 #define FSL_FEATURE_LLWU_PIN16_GPIO_IDX (0) 842 /* @brief Number of external pin port on specified port. */ 843 #define FSL_FEATURE_LLWU_PIN16_GPIO_PIN (0) 844 /* @brief Has external pin 17 connected to LLWU device. */ 845 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN17 (0) 846 /* @brief Index of port of external pin. */ 847 #define FSL_FEATURE_LLWU_PIN17_GPIO_IDX (0) 848 /* @brief Number of external pin port on specified port. */ 849 #define FSL_FEATURE_LLWU_PIN17_GPIO_PIN (0) 850 /* @brief Has external pin 18 connected to LLWU device. */ 851 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN18 (0) 852 /* @brief Index of port of external pin. */ 853 #define FSL_FEATURE_LLWU_PIN18_GPIO_IDX (0) 854 /* @brief Number of external pin port on specified port. */ 855 #define FSL_FEATURE_LLWU_PIN18_GPIO_PIN (0) 856 /* @brief Has external pin 19 connected to LLWU device. */ 857 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN19 (0) 858 /* @brief Index of port of external pin. */ 859 #define FSL_FEATURE_LLWU_PIN19_GPIO_IDX (0) 860 /* @brief Number of external pin port on specified port. */ 861 #define FSL_FEATURE_LLWU_PIN19_GPIO_PIN (0) 862 /* @brief Has external pin 20 connected to LLWU device. */ 863 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN20 (0) 864 /* @brief Index of port of external pin. */ 865 #define FSL_FEATURE_LLWU_PIN20_GPIO_IDX (0) 866 /* @brief Number of external pin port on specified port. */ 867 #define FSL_FEATURE_LLWU_PIN20_GPIO_PIN (0) 868 /* @brief Has external pin 21 connected to LLWU device. */ 869 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN21 (0) 870 /* @brief Index of port of external pin. */ 871 #define FSL_FEATURE_LLWU_PIN21_GPIO_IDX (0) 872 /* @brief Number of external pin port on specified port. */ 873 #define FSL_FEATURE_LLWU_PIN21_GPIO_PIN (0) 874 /* @brief Has external pin 22 connected to LLWU device. */ 875 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN22 (0) 876 /* @brief Index of port of external pin. */ 877 #define FSL_FEATURE_LLWU_PIN22_GPIO_IDX (0) 878 /* @brief Number of external pin port on specified port. */ 879 #define FSL_FEATURE_LLWU_PIN22_GPIO_PIN (0) 880 /* @brief Has external pin 23 connected to LLWU device. */ 881 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN23 (0) 882 /* @brief Index of port of external pin. */ 883 #define FSL_FEATURE_LLWU_PIN23_GPIO_IDX (0) 884 /* @brief Number of external pin port on specified port. */ 885 #define FSL_FEATURE_LLWU_PIN23_GPIO_PIN (0) 886 /* @brief Has external pin 24 connected to LLWU device. */ 887 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN24 (0) 888 /* @brief Index of port of external pin. */ 889 #define FSL_FEATURE_LLWU_PIN24_GPIO_IDX (0) 890 /* @brief Number of external pin port on specified port. */ 891 #define FSL_FEATURE_LLWU_PIN24_GPIO_PIN (0) 892 /* @brief Has external pin 25 connected to LLWU device. */ 893 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN25 (0) 894 /* @brief Index of port of external pin. */ 895 #define FSL_FEATURE_LLWU_PIN25_GPIO_IDX (0) 896 /* @brief Number of external pin port on specified port. */ 897 #define FSL_FEATURE_LLWU_PIN25_GPIO_PIN (0) 898 /* @brief Has external pin 26 connected to LLWU device. */ 899 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN26 (0) 900 /* @brief Index of port of external pin. */ 901 #define FSL_FEATURE_LLWU_PIN26_GPIO_IDX (0) 902 /* @brief Number of external pin port on specified port. */ 903 #define FSL_FEATURE_LLWU_PIN26_GPIO_PIN (0) 904 /* @brief Has external pin 27 connected to LLWU device. */ 905 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN27 (0) 906 /* @brief Index of port of external pin. */ 907 #define FSL_FEATURE_LLWU_PIN27_GPIO_IDX (0) 908 /* @brief Number of external pin port on specified port. */ 909 #define FSL_FEATURE_LLWU_PIN27_GPIO_PIN (0) 910 /* @brief Has external pin 28 connected to LLWU device. */ 911 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN28 (0) 912 /* @brief Index of port of external pin. */ 913 #define FSL_FEATURE_LLWU_PIN28_GPIO_IDX (0) 914 /* @brief Number of external pin port on specified port. */ 915 #define FSL_FEATURE_LLWU_PIN28_GPIO_PIN (0) 916 /* @brief Has external pin 29 connected to LLWU device. */ 917 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN29 (0) 918 /* @brief Index of port of external pin. */ 919 #define FSL_FEATURE_LLWU_PIN29_GPIO_IDX (0) 920 /* @brief Number of external pin port on specified port. */ 921 #define FSL_FEATURE_LLWU_PIN29_GPIO_PIN (0) 922 /* @brief Has external pin 30 connected to LLWU device. */ 923 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN30 (0) 924 /* @brief Index of port of external pin. */ 925 #define FSL_FEATURE_LLWU_PIN30_GPIO_IDX (0) 926 /* @brief Number of external pin port on specified port. */ 927 #define FSL_FEATURE_LLWU_PIN30_GPIO_PIN (0) 928 /* @brief Has external pin 31 connected to LLWU device. */ 929 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN31 (0) 930 /* @brief Index of port of external pin. */ 931 #define FSL_FEATURE_LLWU_PIN31_GPIO_IDX (0) 932 /* @brief Number of external pin port on specified port. */ 933 #define FSL_FEATURE_LLWU_PIN31_GPIO_PIN (0) 934 /* @brief Has internal module 0 connected to LLWU device. */ 935 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE0 (1) 936 /* @brief Has internal module 1 connected to LLWU device. */ 937 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE1 (1) 938 /* @brief Has internal module 2 connected to LLWU device. */ 939 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE2 (1) 940 /* @brief Has internal module 3 connected to LLWU device. */ 941 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE3 (0) 942 /* @brief Has internal module 4 connected to LLWU device. */ 943 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE4 (0) 944 /* @brief Has internal module 5 connected to LLWU device. */ 945 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE5 (0) 946 /* @brief Has internal module 6 connected to LLWU device. */ 947 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE6 (0) 948 /* @brief Has internal module 7 connected to LLWU device. */ 949 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE7 (0) 950 /* @brief Has Version ID Register (LLWU_VERID). */ 951 #define FSL_FEATURE_LLWU_HAS_VERID (0) 952 /* @brief Has Parameter Register (LLWU_PARAM). */ 953 #define FSL_FEATURE_LLWU_HAS_PARAM (0) 954 /* @brief Width of registers of the LLWU. */ 955 #define FSL_FEATURE_LLWU_REG_BITWIDTH (8) 956 /* @brief Has DMA Enable register (LLWU_DE). */ 957 #define FSL_FEATURE_LLWU_HAS_DMA_ENABLE_REG (0) 958 #endif /* defined(CPU_MKV31F256VLH12) */ 959 960 /* LPTMR module features */ 961 962 /* @brief Has shared interrupt handler with another LPTMR module. */ 963 #define FSL_FEATURE_LPTMR_HAS_SHARED_IRQ_HANDLER (0) 964 /* @brief Whether LPTMR counter is 32 bits width. */ 965 #define FSL_FEATURE_LPTMR_CNR_WIDTH_IS_32B (0) 966 /* @brief Has timer DMA request enable (register bit CSR[TDRE]). */ 967 #define FSL_FEATURE_LPTMR_HAS_CSR_TDRE (0) 968 969 /* LPUART module features */ 970 971 /* @brief LPUART0 and LPUART1 has shared interrupt vector. */ 972 #define FSL_FEATURE_LPUART_HAS_SHARED_IRQ0_IRQ1 (0) 973 /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */ 974 #define FSL_FEATURE_LPUART_HAS_IRQ_EXTENDED_FUNCTIONS (0) 975 /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */ 976 #define FSL_FEATURE_LPUART_HAS_LOW_POWER_UART_SUPPORT (1) 977 /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */ 978 #define FSL_FEATURE_LPUART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1) 979 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 980 #define FSL_FEATURE_LPUART_HAS_FIFO (0) 981 /* @brief Has 32-bit register MODIR */ 982 #define FSL_FEATURE_LPUART_HAS_MODIR (1) 983 /* @brief Hardware flow control (RTS, CTS) is supported. */ 984 #define FSL_FEATURE_LPUART_HAS_MODEM_SUPPORT (1) 985 /* @brief Infrared (modulation) is supported. */ 986 #define FSL_FEATURE_LPUART_HAS_IR_SUPPORT (1) 987 /* @brief 2 bits long stop bit is available. */ 988 #define FSL_FEATURE_LPUART_HAS_STOP_BIT_CONFIG_SUPPORT (1) 989 /* @brief If 10-bit mode is supported. */ 990 #define FSL_FEATURE_LPUART_HAS_10BIT_DATA_SUPPORT (1) 991 /* @brief If 7-bit mode is supported. */ 992 #define FSL_FEATURE_LPUART_HAS_7BIT_DATA_SUPPORT (0) 993 /* @brief Baud rate fine adjustment is available. */ 994 #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (0) 995 /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */ 996 #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (1) 997 /* @brief Baud rate oversampling is available. */ 998 #define FSL_FEATURE_LPUART_HAS_RX_RESYNC_SUPPORT (1) 999 /* @brief Baud rate oversampling is available. */ 1000 #define FSL_FEATURE_LPUART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (1) 1001 /* @brief Peripheral type. */ 1002 #define FSL_FEATURE_LPUART_IS_SCI (1) 1003 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 1004 #define FSL_FEATURE_LPUART_FIFO_SIZEn(x) (0) 1005 /* @brief Supports two match addresses to filter incoming frames. */ 1006 #define FSL_FEATURE_LPUART_HAS_ADDRESS_MATCHING (1) 1007 /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */ 1008 #define FSL_FEATURE_LPUART_HAS_DMA_ENABLE (1) 1009 /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */ 1010 #define FSL_FEATURE_LPUART_HAS_DMA_SELECT (0) 1011 /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */ 1012 #define FSL_FEATURE_LPUART_HAS_BIT_ORDER_SELECT (1) 1013 /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */ 1014 #define FSL_FEATURE_LPUART_HAS_SMART_CARD_SUPPORT (0) 1015 /* @brief Has improved smart card (ISO7816 protocol) support. */ 1016 #define FSL_FEATURE_LPUART_HAS_IMPROVED_SMART_CARD_SUPPORT (0) 1017 /* @brief Has local operation network (CEA709.1-B protocol) support. */ 1018 #define FSL_FEATURE_LPUART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0) 1019 /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */ 1020 #define FSL_FEATURE_LPUART_HAS_32BIT_REGISTERS (1) 1021 /* @brief Lin break detect available (has bit BAUD[LBKDIE]). */ 1022 #define FSL_FEATURE_LPUART_HAS_LIN_BREAK_DETECT (1) 1023 /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */ 1024 #define FSL_FEATURE_LPUART_HAS_WAIT_MODE_OPERATION (0) 1025 /* @brief Has separate DMA RX and TX requests. */ 1026 #define FSL_FEATURE_LPUART_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1) 1027 /* @brief Has separate RX and TX interrupts. */ 1028 #define FSL_FEATURE_LPUART_HAS_SEPARATE_RX_TX_IRQ (0) 1029 /* @brief Has LPAURT_PARAM. */ 1030 #define FSL_FEATURE_LPUART_HAS_PARAM (0) 1031 /* @brief Has LPUART_VERID. */ 1032 #define FSL_FEATURE_LPUART_HAS_VERID (0) 1033 /* @brief Has LPUART_GLOBAL. */ 1034 #define FSL_FEATURE_LPUART_HAS_GLOBAL (0) 1035 /* @brief Has LPUART_PINCFG. */ 1036 #define FSL_FEATURE_LPUART_HAS_PINCFG (0) 1037 1038 /* MCG module features */ 1039 1040 /* @brief PRDIV base value (divider of register bit field [PRDIV] zero value). */ 1041 #define FSL_FEATURE_MCG_PLL_PRDIV_BASE (1) 1042 /* @brief Maximum PLL external reference divider value (max. value of register bit field C5[PRVDIV]). */ 1043 #define FSL_FEATURE_MCG_PLL_PRDIV_MAX (24) 1044 /* @brief VCO divider base value (multiply factor of register bit field C6[VDIV] zero value). */ 1045 #define FSL_FEATURE_MCG_PLL_VDIV_BASE (24) 1046 /* @brief PLL reference clock low range. OSCCLK/PLL_R. */ 1047 #define FSL_FEATURE_MCG_PLL_REF_MIN (2000000) 1048 /* @brief PLL reference clock high range. OSCCLK/PLL_R. */ 1049 #define FSL_FEATURE_MCG_PLL_REF_MAX (4000000) 1050 /* @brief The PLL clock is divided by 2 before VCO divider. */ 1051 #define FSL_FEATURE_MCG_HAS_PLL_INTERNAL_DIV (0) 1052 /* @brief FRDIV supports 1280. */ 1053 #define FSL_FEATURE_MCG_FRDIV_SUPPORT_1280 (1) 1054 /* @brief FRDIV supports 1536. */ 1055 #define FSL_FEATURE_MCG_FRDIV_SUPPORT_1536 (1) 1056 /* @brief MCGFFCLK divider. */ 1057 #define FSL_FEATURE_MCG_FFCLK_DIV (1) 1058 /* @brief Is PLL clock divided by 2 before MCG PLL/FLL clock selection in the SIM module. */ 1059 #define FSL_FEATURE_MCG_HAS_PLL_EXTRA_DIV (0) 1060 /* @brief Has 32kHz RTC external reference clock (register bits C8[LOCS1], C8[CME1], C8[LOCRE1] and RTC module are present). */ 1061 #define FSL_FEATURE_MCG_HAS_RTC_32K (0) 1062 /* @brief Has PLL1 external reference clock (registers C10, C11, C12, S2). */ 1063 #define FSL_FEATURE_MCG_HAS_PLL1 (0) 1064 /* @brief Has 48MHz internal oscillator. */ 1065 #define FSL_FEATURE_MCG_HAS_IRC_48M (1) 1066 /* @brief Has OSC1 external oscillator (registers C10, C11, C12, S2). */ 1067 #define FSL_FEATURE_MCG_HAS_OSC1 (0) 1068 /* @brief Has fast internal reference clock fine trim (register bit C2[FCFTRIM]). */ 1069 #define FSL_FEATURE_MCG_HAS_FCFTRIM (1) 1070 /* @brief Has PLL loss of lock reset (register bit C8[LOLRE]). */ 1071 #define FSL_FEATURE_MCG_HAS_LOLRE (1) 1072 /* @brief Has MCG OSC clock selection (register bit C7[OSCSEL]). */ 1073 #define FSL_FEATURE_MCG_USE_OSCSEL (1) 1074 /* @brief Has PLL external reference selection (register bits C5[PLLREFSEL0] and C11[PLLREFSEL1]). */ 1075 #define FSL_FEATURE_MCG_USE_PLLREFSEL (0) 1076 /* @brief TBD */ 1077 #define FSL_FEATURE_MCG_USE_SYSTEM_CLOCK (0) 1078 /* @brief Has phase-locked loop (PLL) (register C5 and bits C6[VDIV], C6[PLLS], C6[LOLIE0], S[PLLST], S[LOCK0], S[LOLS0]). */ 1079 #define FSL_FEATURE_MCG_HAS_PLL (1) 1080 /* @brief Has phase-locked loop (PLL) PRDIV (register C5[PRDIV]. */ 1081 #define FSL_FEATURE_MCG_HAS_PLL_PRDIV (1) 1082 /* @brief Has phase-locked loop (PLL) VDIV (register C6[VDIV]. */ 1083 #define FSL_FEATURE_MCG_HAS_PLL_VDIV (1) 1084 /* @brief PLL/OSC related register bit fields have PLL/OSC index in their name. */ 1085 #define FSL_FEATURE_MCG_HAS_PLL_OSC_INDEX (0) 1086 /* @brief Has frequency-locked loop (FLL) (register ATCVH, ATCVL and bits C1[IREFS], C1[FRDIV]). */ 1087 #define FSL_FEATURE_MCG_HAS_FLL (1) 1088 /* @brief Has PLL external to MCG (C9[PLL_CME], C9[PLL_LOCRE], C9[EXT_PLL_LOCS]). */ 1089 #define FSL_FEATURE_MCG_HAS_EXTERNAL_PLL (0) 1090 /* @brief Has crystal oscillator or external reference clock low power controls (register bits C2[HGO], C2[RANGE]). */ 1091 #define FSL_FEATURE_MCG_HAS_EXT_REF_LOW_POWER_CONTROL (1) 1092 /* @brief Has PLL/FLL selection as MCG output (register bit C6[PLLS]). */ 1093 #define FSL_FEATURE_MCG_HAS_PLL_FLL_SELECTION (1) 1094 /* @brief Has PLL output selection (PLL0/PLL1, PLL/external PLL) (register bit C11[PLLCS]). */ 1095 #define FSL_FEATURE_MCG_HAS_PLL_OUTPUT_SELECTION (0) 1096 /* @brief Has automatic trim machine (registers ATCVH, ATCVL and bits SC[ATMF], SC[ATMS], SC[ATME]). */ 1097 #define FSL_FEATURE_MCG_HAS_AUTO_TRIM_MACHINE (1) 1098 /* @brief Has external clock monitor (register bit C6[CME]). */ 1099 #define FSL_FEATURE_MCG_HAS_EXTERNAL_CLOCK_MONITOR (1) 1100 /* @brief Has low frequency internal reference clock (IRC) (registers LTRIMRNG, LFRIM, LSTRIM and bit MC[LIRC_DIV2]). */ 1101 #define FSL_FEATURE_MCG_HAS_LOW_FREQ_IRC (0) 1102 /* @brief Has high frequency internal reference clock (IRC) (registers HCTRIM, HTTRIM, HFTRIM and bit MC[HIRCEN]). */ 1103 #define FSL_FEATURE_MCG_HAS_HIGH_FREQ_IRC (0) 1104 /* @brief Has PEI mode or PBI mode. */ 1105 #define FSL_FEATURE_MCG_HAS_PLL_INTERNAL_MODE (0) 1106 /* @brief Reset clock mode is BLPI. */ 1107 #define FSL_FEATURE_MCG_RESET_IS_BLPI (0) 1108 1109 /* interrupt module features */ 1110 1111 /* @brief Lowest interrupt request number. */ 1112 #define FSL_FEATURE_INTERRUPT_IRQ_MIN (-14) 1113 /* @brief Highest interrupt request number. */ 1114 #define FSL_FEATURE_INTERRUPT_IRQ_MAX (85) 1115 1116 /* OSC module features */ 1117 1118 /* @brief Has OSC1 external oscillator. */ 1119 #define FSL_FEATURE_OSC_HAS_OSC1 (0) 1120 /* @brief Has OSC0 external oscillator. */ 1121 #define FSL_FEATURE_OSC_HAS_OSC0 (0) 1122 /* @brief Has OSC external oscillator (without index). */ 1123 #define FSL_FEATURE_OSC_HAS_OSC (1) 1124 /* @brief Number of OSC external oscillators. */ 1125 #define FSL_FEATURE_OSC_OSC_COUNT (1) 1126 /* @brief Has external reference clock divider (register bit field DIV[ERPS]). */ 1127 #define FSL_FEATURE_OSC_HAS_EXT_REF_CLOCK_DIVIDER (1) 1128 1129 /* PDB module features */ 1130 1131 /* @brief Has DAC support. */ 1132 #define FSL_FEATURE_PDB_HAS_DAC (1) 1133 /* @brief Has shared interrupt handler (has not individual interrupt handler for each channel). */ 1134 #define FSL_FEATURE_PDB_HAS_SHARED_IRQ_HANDLER (0) 1135 /* @brief PDB channel number). */ 1136 #define FSL_FEATURE_PDB_CHANNEL_COUNT (2) 1137 /* @brief Channel pre-trigger nunmber (related to number of registers CHmDLYn). */ 1138 #define FSL_FEATURE_PDB_CHANNEL_PRE_TRIGGER_COUNT (2) 1139 /* @brief DAC interval trigger number). */ 1140 #define FSL_FEATURE_PDB_DAC_INTERVAL_TRIGGER_COUNT (1) 1141 /* @brief Pulse out number). */ 1142 #define FSL_FEATURE_PDB_PULSE_OUT_COUNT (2) 1143 1144 /* PIT module features */ 1145 1146 /* @brief Number of channels (related to number of registers LDVALn, CVALn, TCTRLn, TFLGn). */ 1147 #define FSL_FEATURE_PIT_TIMER_COUNT (4) 1148 /* @brief Has lifetime timer (related to existence of registers LTMR64L and LTMR64H). */ 1149 #define FSL_FEATURE_PIT_HAS_LIFETIME_TIMER (0) 1150 /* @brief Has chain mode (related to existence of register bit field TCTRLn[CHN]). */ 1151 #define FSL_FEATURE_PIT_HAS_CHAIN_MODE (1) 1152 /* @brief Has shared interrupt handler (has not individual interrupt handler for each channel). */ 1153 #define FSL_FEATURE_PIT_HAS_SHARED_IRQ_HANDLER (0) 1154 /* @brief Has timer enable control. */ 1155 #define FSL_FEATURE_PIT_HAS_MDIS (1) 1156 1157 /* PMC module features */ 1158 1159 /* @brief Has Bandgap Enable In VLPx Operation support. */ 1160 #define FSL_FEATURE_PMC_HAS_BGEN (1) 1161 /* @brief Has Bandgap Buffer Enable. */ 1162 #define FSL_FEATURE_PMC_HAS_BGBE (1) 1163 /* @brief Has Bandgap Buffer Drive Select. */ 1164 #define FSL_FEATURE_PMC_HAS_BGBDS (0) 1165 /* @brief Has Low-Voltage Detect Voltage Select support. */ 1166 #define FSL_FEATURE_PMC_HAS_LVDV (1) 1167 /* @brief Has Low-Voltage Warning Voltage Select support. */ 1168 #define FSL_FEATURE_PMC_HAS_LVWV (1) 1169 /* @brief Has LPO. */ 1170 #define FSL_FEATURE_PMC_HAS_LPO (0) 1171 /* @brief Has VLPx option PMC_REGSC[VLPO]. */ 1172 #define FSL_FEATURE_PMC_HAS_VLPO (0) 1173 /* @brief Has acknowledge isolation support. */ 1174 #define FSL_FEATURE_PMC_HAS_ACKISO (1) 1175 /* @brief Has Regulator In Full Performance Mode Status Bit PMC_REGSC[REGFPM]. */ 1176 #define FSL_FEATURE_PMC_HAS_REGFPM (0) 1177 /* @brief Has Regulator In Run Regulation Status Bit PMC_REGSC[REGONS]. */ 1178 #define FSL_FEATURE_PMC_HAS_REGONS (1) 1179 /* @brief Has PMC_HVDSC1. */ 1180 #define FSL_FEATURE_PMC_HAS_HVDSC1 (0) 1181 /* @brief Has PMC_PARAM. */ 1182 #define FSL_FEATURE_PMC_HAS_PARAM (0) 1183 /* @brief Has PMC_VERID. */ 1184 #define FSL_FEATURE_PMC_HAS_VERID (0) 1185 1186 /* PORT module features */ 1187 1188 /* @brief Has control lock (register bit PCR[LK]). */ 1189 #define FSL_FEATURE_PORT_HAS_PIN_CONTROL_LOCK (1) 1190 /* @brief Has open drain control (register bit PCR[ODE]). */ 1191 #define FSL_FEATURE_PORT_HAS_OPEN_DRAIN (1) 1192 /* @brief Has digital filter (registers DFER, DFCR and DFWR). */ 1193 #define FSL_FEATURE_PORT_HAS_DIGITAL_FILTER (1) 1194 /* @brief Has DMA request (register bit field PCR[IRQC] values). */ 1195 #define FSL_FEATURE_PORT_HAS_DMA_REQUEST (1) 1196 /* @brief Has pull resistor selection available. */ 1197 #define FSL_FEATURE_PORT_HAS_PULL_SELECTION (1) 1198 /* @brief Has pull resistor enable (register bit PCR[PE]). */ 1199 #define FSL_FEATURE_PORT_HAS_PULL_ENABLE (1) 1200 /* @brief Has slew rate control (register bit PCR[SRE]). */ 1201 #define FSL_FEATURE_PORT_HAS_SLEW_RATE (1) 1202 /* @brief Has passive filter (register bit field PCR[PFE]). */ 1203 #define FSL_FEATURE_PORT_HAS_PASSIVE_FILTER (1) 1204 /* @brief Has drive strength control (register bit PCR[DSE]). */ 1205 #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH (1) 1206 /* @brief Has separate drive strength register (HDRVE). */ 1207 #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH_REGISTER (0) 1208 /* @brief Has glitch filter (register IOFLT). */ 1209 #define FSL_FEATURE_PORT_HAS_GLITCH_FILTER (0) 1210 /* @brief Defines width of PCR[MUX] field. */ 1211 #define FSL_FEATURE_PORT_PCR_MUX_WIDTH (3) 1212 /* @brief Has dedicated interrupt vector. */ 1213 #define FSL_FEATURE_PORT_HAS_INTERRUPT_VECTOR (1) 1214 /* @brief Has multiple pin IRQ configuration (register GICLR and GICHR). */ 1215 #define FSL_FEATURE_PORT_HAS_MULTIPLE_IRQ_CONFIG (0) 1216 /* @brief Defines whether PCR[IRQC] bit-field has flag states. */ 1217 #define FSL_FEATURE_PORT_HAS_IRQC_FLAG (0) 1218 /* @brief Defines whether PCR[IRQC] bit-field has trigger states. */ 1219 #define FSL_FEATURE_PORT_HAS_IRQC_TRIGGER (0) 1220 1221 /* RCM module features */ 1222 1223 /* @brief Has Loss-of-Lock Reset support. */ 1224 #define FSL_FEATURE_RCM_HAS_LOL (1) 1225 /* @brief Has Loss-of-Clock Reset support. */ 1226 #define FSL_FEATURE_RCM_HAS_LOC (1) 1227 /* @brief Has JTAG generated Reset support. */ 1228 #define FSL_FEATURE_RCM_HAS_JTAG (1) 1229 /* @brief Has EzPort generated Reset support. */ 1230 #define FSL_FEATURE_RCM_HAS_EZPORT (1) 1231 /* @brief Has bit-field indicating EZP_MS_B pin state during last reset. */ 1232 #define FSL_FEATURE_RCM_HAS_EZPMS (1) 1233 /* @brief Has boot ROM configuration, MR[BOOTROM], FM[FORCEROM] */ 1234 #define FSL_FEATURE_RCM_HAS_BOOTROM (0) 1235 /* @brief Has sticky system reset status register RCM_SSRS0 and RCM_SSRS1. */ 1236 #define FSL_FEATURE_RCM_HAS_SSRS (1) 1237 /* @brief Has Version ID Register (RCM_VERID). */ 1238 #define FSL_FEATURE_RCM_HAS_VERID (0) 1239 /* @brief Has Parameter Register (RCM_PARAM). */ 1240 #define FSL_FEATURE_RCM_HAS_PARAM (0) 1241 /* @brief Has Reset Interrupt Enable Register RCM_SRIE. */ 1242 #define FSL_FEATURE_RCM_HAS_SRIE (0) 1243 /* @brief Width of registers of the RCM. */ 1244 #define FSL_FEATURE_RCM_REG_WIDTH (8) 1245 /* @brief Has Core 1 generated Reset support RCM_SRS[CORE1] */ 1246 #define FSL_FEATURE_RCM_HAS_CORE1 (0) 1247 /* @brief Has MDM-AP system reset support RCM_SRS1[MDM_AP] */ 1248 #define FSL_FEATURE_RCM_HAS_MDM_AP (1) 1249 /* @brief Has wakeup reset feature. Register bit SRS[WAKEUP]. */ 1250 #define FSL_FEATURE_RCM_HAS_WAKEUP (1) 1251 1252 /* SIM module features */ 1253 1254 /* @brief Has USB FS divider. */ 1255 #define FSL_FEATURE_SIM_USBFS_USE_SPECIAL_DIVIDER (0) 1256 /* @brief Is PLL clock divided by 2 before MCG PLL/FLL clock selection. */ 1257 #define FSL_FEATURE_SIM_PLLCLK_USE_SPECIAL_DIVIDER (0) 1258 /* @brief Has RAM size specification (register bit field SOPT1[RAMSIZE]). */ 1259 #define FSL_FEATURE_SIM_OPT_HAS_RAMSIZE (1) 1260 /* @brief Has 32k oscillator clock output (register bit SOPT1[OSC32KOUT]). */ 1261 #define FSL_FEATURE_SIM_OPT_HAS_OSC32K_OUT (1) 1262 /* @brief Has 32k oscillator clock selection (register bit field SOPT1[OSC32KSEL]). */ 1263 #define FSL_FEATURE_SIM_OPT_HAS_OSC32K_SELECTION (1) 1264 /* @brief 32k oscillator clock selection width (width of register bit field SOPT1[OSC32KSEL]). */ 1265 #define FSL_FEATURE_SIM_OPT_OSC32K_SELECTION_WIDTH (2) 1266 /* @brief Has RTC clock output selection (register bit SOPT2[RTCCLKOUTSEL]). */ 1267 #define FSL_FEATURE_SIM_OPT_HAS_RTC_CLOCK_OUT_SELECTION (0) 1268 /* @brief Has USB voltage regulator (register bits SOPT1[USBVSTBY], SOPT1[USBSSTBY], SOPT1[USBREGEN], SOPT1CFG[URWE], SOPT1CFG[UVSWE], SOPT1CFG[USSWE]). */ 1269 #define FSL_FEATURE_SIM_OPT_HAS_USB_VOLTAGE_REGULATOR (0) 1270 /* @brief USB has integrated PHY (register bits USBPHYCTL[USBVREGSEL], USBPHYCTL[USBVREGPD], USBPHYCTL[USB3VOUTTRG], USBPHYCTL[USBDISILIM], SOPT2[USBSLSRC], SOPT2[USBREGEN]). */ 1271 #define FSL_FEATURE_SIM_OPT_HAS_USB_PHY (0) 1272 /* @brief Has PTD7 pad drive strength control (register bit SOPT2[PTD7PAD]). */ 1273 #define FSL_FEATURE_SIM_OPT_HAS_PTD7PAD (0) 1274 /* @brief Has FlexBus security level selection (register bit SOPT2[FBSL]). */ 1275 #define FSL_FEATURE_SIM_OPT_HAS_FBSL (0) 1276 /* @brief Has number of FlexBus hold cycle before FlexBus can release bus (register bit SOPT6[PCR]). */ 1277 #define FSL_FEATURE_SIM_OPT_HAS_PCR (0) 1278 /* @brief Has number of NFC hold cycle in case of FlexBus request (register bit SOPT6[MCC]). */ 1279 #define FSL_FEATURE_SIM_OPT_HAS_MCC (0) 1280 /* @brief Has UART open drain enable (register bits UARTnODE, where n is a number, in register SOPT5). */ 1281 #define FSL_FEATURE_SIM_OPT_HAS_ODE (0) 1282 /* @brief Number of LPUART modules (number of register bits LPUARTn, where n is a number, in register SCGC5). */ 1283 #define FSL_FEATURE_SIM_OPT_LPUART_COUNT (1) 1284 /* @brief Number of UART modules (number of register bits UARTn, where n is a number, in register SCGC4). */ 1285 #define FSL_FEATURE_SIM_OPT_UART_COUNT (3) 1286 /* @brief Has UART0 open drain enable (register bit SOPT5[UART0ODE]). */ 1287 #define FSL_FEATURE_SIM_OPT_HAS_UART0_ODE (0) 1288 /* @brief Has UART1 open drain enable (register bit SOPT5[UART1ODE]). */ 1289 #define FSL_FEATURE_SIM_OPT_HAS_UART1_ODE (0) 1290 /* @brief Has UART2 open drain enable (register bit SOPT5[UART2ODE]). */ 1291 #define FSL_FEATURE_SIM_OPT_HAS_UART2_ODE (0) 1292 /* @brief Has LPUART0 open drain enable (register bit SOPT5[LPUART0ODE]). */ 1293 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_ODE (0) 1294 /* @brief Has LPUART1 open drain enable (register bit SOPT5[LPUART1ODE]). */ 1295 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_ODE (0) 1296 /* @brief Has CMT/UART pad drive strength control (register bit SOPT2[CMTUARTPAD]). */ 1297 #define FSL_FEATURE_SIM_OPT_HAS_CMTUARTPAD (0) 1298 /* @brief Has LPUART0 transmit data source selection (register bit SOPT5[LPUART0TXSRC]). */ 1299 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_TX_SRC (0) 1300 /* @brief Has LPUART0 receive data source selection (register bit SOPT5[LPUART0RXSRC]). */ 1301 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_RX_SRC (1) 1302 /* @brief Has LPUART1 transmit data source selection (register bit SOPT5[LPUART1TXSRC]). */ 1303 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_TX_SRC (0) 1304 /* @brief Has LPUART1 receive data source selection (register bit SOPT5[LPUART1RXSRC]). */ 1305 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_RX_SRC (0) 1306 /* @brief Has UART0 transmit data source selection (register bit SOPT5[UART0TXSRC]). */ 1307 #define FSL_FEATURE_SIM_OPT_HAS_UART0_TX_SRC (1) 1308 /* @brief UART0 transmit data source selection width (width of register bit SOPT5[UART0TXSRC]). */ 1309 #define FSL_FEATURE_SIM_OPT_UART0_TX_SRC_WIDTH (2) 1310 /* @brief Has UART0 receive data source selection (register bit SOPT5[UART0RXSRC]). */ 1311 #define FSL_FEATURE_SIM_OPT_HAS_UART0_RX_SRC (1) 1312 /* @brief UART0 receive data source selection width (width of register bit SOPT5[UART0RXSRC]). */ 1313 #define FSL_FEATURE_SIM_OPT_UART0_RX_SRC_WIDTH (2) 1314 /* @brief Has UART1 transmit data source selection (register bit SOPT5[UART1TXSRC]). */ 1315 #define FSL_FEATURE_SIM_OPT_HAS_UART1_TX_SRC (1) 1316 /* @brief Has UART1 receive data source selection (register bit SOPT5[UART1RXSRC]). */ 1317 #define FSL_FEATURE_SIM_OPT_HAS_UART1_RX_SRC (1) 1318 /* @brief UART1 receive data source selection width (width of register bit SOPT5[UART1RXSRC]). */ 1319 #define FSL_FEATURE_SIM_OPT_UART1_RX_SRC_WIDTH (2) 1320 /* @brief Has FTM module(s) configuration. */ 1321 #define FSL_FEATURE_SIM_OPT_HAS_FTM (1) 1322 /* @brief Number of FTM modules. */ 1323 #define FSL_FEATURE_SIM_OPT_FTM_COUNT (3) 1324 /* @brief Number of FTM triggers with selectable source. */ 1325 #define FSL_FEATURE_SIM_OPT_FTM_TRIGGER_COUNT (2) 1326 /* @brief Has FTM0 triggers source selection (register bits SOPT4[FTM0TRGnSRC], where n is a number). */ 1327 #define FSL_FEATURE_SIM_OPT_HAS_FTM0_TRIGGER (1) 1328 /* @brief Has FTM3 triggers source selection (register bits SOPT4[FTM3TRGnSRC], where n is a number). */ 1329 #define FSL_FEATURE_SIM_OPT_HAS_FTM3_TRIGGER (0) 1330 /* @brief Has FTM1 channel 0 input capture source selection (register bit SOPT4[FTM1CH0SRC]). */ 1331 #define FSL_FEATURE_SIM_OPT_HAS_FTM1_CHANNELS (1) 1332 /* @brief Has FTM2 channel 0 input capture source selection (register bit SOPT4[FTM2CH0SRC]). */ 1333 #define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNELS (1) 1334 /* @brief Has FTM3 channel 0 input capture source selection (register bit SOPT4[FTM3CH0SRC]). */ 1335 #define FSL_FEATURE_SIM_OPT_HAS_FTM3_CHANNELS (0) 1336 /* @brief Has FTM2 channel 1 input capture source selection (register bit SOPT4[FTM2CH1SRC]). */ 1337 #define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNEL1 (1) 1338 /* @brief Number of configurable FTM0 fault detection input (number of register bits SOPT4[FTM0FLTn], where n is a number starting from zero). */ 1339 #define FSL_FEATURE_SIM_OPT_FTM0_FAULT_COUNT (2) 1340 /* @brief Number of configurable FTM1 fault detection input (number of register bits SOPT4[FTM1FLTn], where n is a number starting from zero). */ 1341 #define FSL_FEATURE_SIM_OPT_FTM1_FAULT_COUNT (1) 1342 /* @brief Number of configurable FTM2 fault detection input (number of register bits SOPT4[FTM2FLTn], where n is a number starting from zero). */ 1343 #define FSL_FEATURE_SIM_OPT_FTM2_FAULT_COUNT (1) 1344 /* @brief Number of configurable FTM3 fault detection input (number of register bits SOPT4[FTM3FLTn], where n is a number starting from zero). */ 1345 #define FSL_FEATURE_SIM_OPT_FTM3_FAULT_COUNT (0) 1346 /* @brief Has FTM hardware trigger 0 software synchronization (register bit SOPT8[FTMnSYNCBIT], where n is a module instance index). */ 1347 #define FSL_FEATURE_SIM_OPT_HAS_FTM_TRIGGER_SYNC (1) 1348 /* @brief Has FTM channels output source selection (register bit SOPT8[FTMxOCHnSRC], where x is a module instance index and n is a channel index). */ 1349 #define FSL_FEATURE_SIM_OPT_HAS_FTM_CHANNELS_OUTPUT_SRC (1) 1350 /* @brief Has TPM module(s) configuration. */ 1351 #define FSL_FEATURE_SIM_OPT_HAS_TPM (0) 1352 /* @brief The highest TPM module index. */ 1353 #define FSL_FEATURE_SIM_OPT_MAX_TPM_INDEX (0) 1354 /* @brief Has TPM module with index 0. */ 1355 #define FSL_FEATURE_SIM_OPT_HAS_TPM0 (0) 1356 /* @brief Has TPM0 clock selection (register bit field SOPT4[TPM0CLKSEL]). */ 1357 #define FSL_FEATURE_SIM_OPT_HAS_TPM0_CLK_SEL (0) 1358 /* @brief Is TPM channels configuration in the SOPT4 (not SOPT9) register (register bits TPMnCH0SRC, TPMnCLKSEL, where n is a module instance index). */ 1359 #define FSL_FEATURE_SIM_OPT_HAS_TPM_CHANNELS_CONFIG_IN_SOPT4_REG (0) 1360 /* @brief Has TPM1 channel 0 input capture source selection (register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */ 1361 #define FSL_FEATURE_SIM_OPT_HAS_TPM1_CH0_SRC_SELECTION (0) 1362 /* @brief Has TPM1 clock selection (register bit field SOPT4[TPM1CLKSEL]). */ 1363 #define FSL_FEATURE_SIM_OPT_HAS_TPM1_CLK_SEL (0) 1364 /* @brief TPM1 channel 0 input capture source selection width (width of register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */ 1365 #define FSL_FEATURE_SIM_OPT_TPM1_CH0_SRC_SELECTION_WIDTH (0) 1366 /* @brief Has TPM2 channel 0 input capture source selection (register bit field SOPT4[TPM2CH0SRC]). */ 1367 #define FSL_FEATURE_SIM_OPT_HAS_TPM2_CH0_SRC_SELECTION (0) 1368 /* @brief Has TPM2 clock selection (register bit field SOPT4[TPM2CLKSEL]). */ 1369 #define FSL_FEATURE_SIM_OPT_HAS_TPM2_CLK_SEL (0) 1370 /* @brief Has PLL/FLL clock selection (register bit field SOPT2[PLLFLLSEL]). */ 1371 #define FSL_FEATURE_SIM_OPT_HAS_PLL_FLL_SELECTION (1) 1372 /* @brief PLL/FLL clock selection width (width of register bit field SOPT2[PLLFLLSEL]). */ 1373 #define FSL_FEATURE_SIM_OPT_PLL_FLL_SELECTION_WIDTH (1) 1374 /* @brief Has NFC clock source selection (register bit SOPT2[NFCSRC]). */ 1375 #define FSL_FEATURE_SIM_OPT_HAS_NFCSRC (0) 1376 /* @brief Has eSDHC clock source selection (register bit SOPT2[ESDHCSRC]). */ 1377 #define FSL_FEATURE_SIM_OPT_HAS_ESDHCSRC (0) 1378 /* @brief Has SDHC clock source selection (register bit SOPT2[SDHCSRC]). */ 1379 #define FSL_FEATURE_SIM_OPT_HAS_SDHCSRC (0) 1380 /* @brief Has LCDC clock source selection (register bits SOPT2[LCDCSRC], SOPT2[LCDC_CLKSEL]). */ 1381 #define FSL_FEATURE_SIM_OPT_HAS_LCDCSRC (0) 1382 /* @brief Has ENET timestamp clock source selection (register bit SOPT2[TIMESRC]). */ 1383 #define FSL_FEATURE_SIM_OPT_HAS_TIMESRC (0) 1384 /* @brief Has ENET RMII clock source selection (register bit SOPT2[RMIISRC]). */ 1385 #define FSL_FEATURE_SIM_OPT_HAS_RMIISRC (0) 1386 /* @brief Has USB clock source selection (register bit SOPT2[USBSRC]). */ 1387 #define FSL_FEATURE_SIM_OPT_HAS_USBSRC (0) 1388 /* @brief Has USB FS clock source selection (register bit SOPT2[USBFSRC]). */ 1389 #define FSL_FEATURE_SIM_OPT_HAS_USBFSRC (0) 1390 /* @brief Has USB HS clock source selection (register bit SOPT2[USBHSRC]). */ 1391 #define FSL_FEATURE_SIM_OPT_HAS_USBHSRC (0) 1392 /* @brief Has LPUART clock source selection (register bit SOPT2[LPUARTSRC]). */ 1393 #define FSL_FEATURE_SIM_OPT_HAS_LPUARTSRC (1) 1394 /* @brief Has LPUART0 clock source selection (register bit SOPT2[LPUART0SRC]). */ 1395 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0SRC (0) 1396 /* @brief Has LPUART1 clock source selection (register bit SOPT2[LPUART1SRC]). */ 1397 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1SRC (0) 1398 /* @brief Has FLEXIOSRC clock source selection (register bit SOPT2[FLEXIOSRC]). */ 1399 #define FSL_FEATURE_SIM_OPT_HAS_FLEXIOSRC (0) 1400 /* @brief Has UART0 clock source selection (register bit SOPT2[UART0SRC]). */ 1401 #define FSL_FEATURE_SIM_OPT_HAS_UART0SRC (0) 1402 /* @brief Has TPM clock source selection (register bit SOPT2[TPMSRC]). */ 1403 #define FSL_FEATURE_SIM_OPT_HAS_TPMSRC (0) 1404 /* @brief Has debug trace clock selection (register bit SOPT2[TRACECLKSEL]). */ 1405 #define FSL_FEATURE_SIM_OPT_HAS_TRACE_CLKSEL (1) 1406 /* @brief Number of ADC modules (register bits SOPT7[ADCnTRGSEL], SOPT7[ADCnPRETRGSEL], SOPT7[ADCnALTTRGSEL], where n is a module instance index). */ 1407 #define FSL_FEATURE_SIM_OPT_ADC_COUNT (2) 1408 /* @brief ADC0 alternate trigger enable width (width of bit field ADC0ALTTRGEN of register SOPT7). */ 1409 #define FSL_FEATURE_SIM_OPT_ADC0ALTTRGEN_WIDTH (1) 1410 /* @brief ADC1 alternate trigger enable width (width of bit field ADC1ALTTRGEN of register SOPT7). */ 1411 #define FSL_FEATURE_SIM_OPT_ADC1ALTTRGEN_WIDTH (1) 1412 /* @brief ADC2 alternate trigger enable width (width of bit field ADC2ALTTRGEN of register SOPT7). */ 1413 #define FSL_FEATURE_SIM_OPT_ADC2ALTTRGEN_WIDTH (0) 1414 /* @brief ADC3 alternate trigger enable width (width of bit field ADC3ALTTRGEN of register SOPT7). */ 1415 #define FSL_FEATURE_SIM_OPT_ADC3ALTTRGEN_WIDTH (0) 1416 /* @brief HSADC0 converter A alternate trigger enable width (width of bit field HSADC0AALTTRGEN of register SOPT7). */ 1417 #define FSL_FEATURE_SIM_OPT_HSADC0AALTTRGEN_WIDTH (0) 1418 /* @brief HSADC1 converter A alternate trigger enable width (width of bit field HSADC1AALTTRGEN of register SOPT7). */ 1419 #define FSL_FEATURE_SIM_OPT_HSADC1AALTTRGEN_WIDTH (0) 1420 /* @brief ADC converter A alternate trigger enable width (width of bit field ADCAALTTRGEN of register SOPT7). */ 1421 #define FSL_FEATURE_SIM_OPT_ADCAALTTRGEN_WIDTH (0) 1422 /* @brief HSADC0 converter B alternate trigger enable width (width of bit field HSADC0BALTTRGEN of register SOPT7). */ 1423 #define FSL_FEATURE_SIM_OPT_HSADC0BALTTRGEN_WIDTH (0) 1424 /* @brief HSADC1 converter B alternate trigger enable width (width of bit field HSADC1BALTTRGEN of register SOPT7). */ 1425 #define FSL_FEATURE_SIM_OPT_HSADC1BALTTRGEN_WIDTH (0) 1426 /* @brief ADC converter B alternate trigger enable width (width of bit field ADCBALTTRGEN of register SOPT7). */ 1427 #define FSL_FEATURE_SIM_OPT_ADCBALTTRGEN_WIDTH (0) 1428 /* @brief Has clock 2 output divider (register bit field CLKDIV1[OUTDIV2]). */ 1429 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV2 (1) 1430 /* @brief Has clock 3 output divider (register bit field CLKDIV1[OUTDIV3]). */ 1431 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV3 (0) 1432 /* @brief Has clock 4 output divider (register bit field CLKDIV1[OUTDIV4]). */ 1433 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV4 (1) 1434 /* @brief Clock 4 output divider width (width of register bit field CLKDIV1[OUTDIV4]). */ 1435 #define FSL_FEATURE_SIM_DIVIDER_OUTDIV4_WIDTH (4) 1436 /* @brief Has clock 5 output divider (register bit field CLKDIV1[OUTDIV5]). */ 1437 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV5 (0) 1438 /* @brief Has USB clock divider (register bit field CLKDIV2[USBDIV] and CLKDIV2[USBFRAC]). */ 1439 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBDIV (0) 1440 /* @brief Has USB FS clock divider (register bit field CLKDIV2[USBFSDIV] and CLKDIV2[USBFSFRAC]). */ 1441 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBFSDIV (0) 1442 /* @brief Has USB HS clock divider (register bit field CLKDIV2[USBHSDIV] and CLKDIV2[USBHSFRAC]). */ 1443 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBHSDIV (0) 1444 /* @brief Has PLL/FLL clock divider (register bit field CLKDIV3[PLLFLLDIV] and CLKDIV3[PLLFLLFRAC]). */ 1445 #define FSL_FEATURE_SIM_DIVIDER_HAS_PLLFLLDIV (0) 1446 /* @brief Has LCDC clock divider (register bit field CLKDIV3[LCDCDIV] and CLKDIV3[LCDCFRAC]). */ 1447 #define FSL_FEATURE_SIM_DIVIDER_HAS_LCDCDIV (0) 1448 /* @brief Has trace clock divider (register bit field CLKDIV4[TRACEDIV] and CLKDIV4[TRACEFRAC]). */ 1449 #define FSL_FEATURE_SIM_DIVIDER_HAS_TRACEDIV (0) 1450 /* @brief Has NFC clock divider (register bit field CLKDIV4[NFCDIV] and CLKDIV4[NFCFRAC]). */ 1451 #define FSL_FEATURE_SIM_DIVIDER_HAS_NFCDIV (0) 1452 /* @brief Has Kinetis family ID (register bit field SDID[FAMILYID]). */ 1453 #define FSL_FEATURE_SIM_SDID_HAS_FAMILYID (1) 1454 /* @brief Has Kinetis family ID (register bit field SDID[FAMID]). */ 1455 #define FSL_FEATURE_SIM_SDID_HAS_FAMID (0) 1456 /* @brief Has Kinetis sub-family ID (register bit field SDID[SUBFAMID]). */ 1457 #define FSL_FEATURE_SIM_SDID_HAS_SUBFAMID (1) 1458 /* @brief Has Kinetis series ID (register bit field SDID[SERIESID]). */ 1459 #define FSL_FEATURE_SIM_SDID_HAS_SERIESID (1) 1460 /* @brief Has device die ID (register bit field SDID[DIEID]). */ 1461 #define FSL_FEATURE_SIM_SDID_HAS_DIEID (1) 1462 /* @brief Has system SRAM size specifier (register bit field SDID[SRAMSIZE]). */ 1463 #define FSL_FEATURE_SIM_SDID_HAS_SRAMSIZE (0) 1464 /* @brief Has flash mode (register bit FCFG1[FLASHDOZE]). */ 1465 #define FSL_FEATURE_SIM_FCFG_HAS_FLASHDOZE (1) 1466 /* @brief Has flash disable (register bit FCFG1[FLASHDIS]). */ 1467 #define FSL_FEATURE_SIM_FCFG_HAS_FLASHDIS (1) 1468 /* @brief Has FTFE disable (register bit FCFG1[FTFDIS]). */ 1469 #define FSL_FEATURE_SIM_FCFG_HAS_FTFDIS (0) 1470 /* @brief Has FlexNVM size specifier (register bit field FCFG1[NVMSIZE]). */ 1471 #define FSL_FEATURE_SIM_FCFG_HAS_NVMSIZE (0) 1472 /* @brief Has EEPROM size specifier (register bit field FCFG1[EESIZE]). */ 1473 #define FSL_FEATURE_SIM_FCFG_HAS_EESIZE (0) 1474 /* @brief Has FlexNVM partition (register bit field FCFG1[DEPART]). */ 1475 #define FSL_FEATURE_SIM_FCFG_HAS_DEPART (0) 1476 /* @brief Maximum flash address block 0 address specifier (register bit field FCFG2[MAXADDR0]). */ 1477 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR0 (1) 1478 /* @brief Maximum flash address block 1 address specifier (register bit field FCFG2[MAXADDR1]). */ 1479 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR1 (1) 1480 /* @brief Maximum flash address block 0 or 1 address specifier (register bit field FCFG2[MAXADDR01]). */ 1481 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR01 (0) 1482 /* @brief Maximum flash address block 2 or 3 address specifier (register bit field FCFG2[MAXADDR23]). */ 1483 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR23 (0) 1484 /* @brief Has program flash availability specifier (register bit FCFG2[PFLSH]). */ 1485 #define FSL_FEATURE_SIM_FCFG_HAS_PFLSH (0) 1486 /* @brief Has program flash swapping (register bit FCFG2[SWAPPFLSH]). */ 1487 #define FSL_FEATURE_SIM_FCFG_HAS_PFLSH_SWAP (0) 1488 /* @brief Has miscellanious control register (register MCR). */ 1489 #define FSL_FEATURE_SIM_HAS_MISC_CONTROLS (0) 1490 /* @brief Has COP watchdog (registers COPC and SRVCOP). */ 1491 #define FSL_FEATURE_SIM_HAS_COP_WATCHDOG (0) 1492 /* @brief Has COP watchdog stop (register bits COPC[COPSTPEN], COPC[COPDBGEN] and COPC[COPCLKSEL]). */ 1493 #define FSL_FEATURE_SIM_HAS_COP_STOP (0) 1494 /* @brief Has LLWU clock gate bit (e.g SIM_SCGC4). */ 1495 #define FSL_FEATURE_SIM_HAS_SCGC_LLWU (0) 1496 /* @brief Has UIDH registers. */ 1497 #define FSL_FEATURE_SIM_HAS_UIDH (1) 1498 /* @brief Has UIDM registers. */ 1499 #define FSL_FEATURE_SIM_HAS_UIDM (0) 1500 1501 /* SMC module features */ 1502 1503 /* @brief Has partial stop option (register bit STOPCTRL[PSTOPO]). */ 1504 #define FSL_FEATURE_SMC_HAS_PSTOPO (1) 1505 /* @brief Has LPO power option (register bit STOPCTRL[LPOPO]). */ 1506 #define FSL_FEATURE_SMC_HAS_LPOPO (0) 1507 /* @brief Has POR power option (register bit STOPCTRL[PORPO] or VLLSCTRL[PORPO]). */ 1508 #define FSL_FEATURE_SMC_HAS_PORPO (1) 1509 /* @brief Has low power wakeup on interrupt (register bit PMCTRL[LPWUI]). */ 1510 #define FSL_FEATURE_SMC_HAS_LPWUI (0) 1511 /* @brief Has LLS or VLLS mode control (register bit STOPCTRL[LLSM]). */ 1512 #define FSL_FEATURE_SMC_HAS_LLS_SUBMODE (1) 1513 /* @brief Has VLLS mode control (register bit VLLSCTRL[VLLSM]). */ 1514 #define FSL_FEATURE_SMC_USE_VLLSCTRL_REG (0) 1515 /* @brief Has VLLS mode control (register bit STOPCTRL[VLLSM]). */ 1516 #define FSL_FEATURE_SMC_USE_STOPCTRL_VLLSM (0) 1517 /* @brief Has RAM partition 2 power option (register bit STOPCTRL[RAM2PO]). */ 1518 #define FSL_FEATURE_SMC_HAS_RAM2_POWER_OPTION (0) 1519 /* @brief Has high speed run mode (register bit PMPROT[AHSRUN]). */ 1520 #define FSL_FEATURE_SMC_HAS_HIGH_SPEED_RUN_MODE (1) 1521 /* @brief Has low leakage stop mode (register bit PMPROT[ALLS]). */ 1522 #define FSL_FEATURE_SMC_HAS_LOW_LEAKAGE_STOP_MODE (1) 1523 /* @brief Has very low leakage stop mode (register bit PMPROT[AVLLS]). */ 1524 #define FSL_FEATURE_SMC_HAS_VERY_LOW_LEAKAGE_STOP_MODE (1) 1525 /* @brief Has stop submode. */ 1526 #define FSL_FEATURE_SMC_HAS_SUB_STOP_MODE (1) 1527 /* @brief Has stop submode 0(VLLS0). */ 1528 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE0 (1) 1529 /* @brief Has stop submode 1(VLLS1). */ 1530 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE1 (1) 1531 /* @brief Has stop submode 2(VLLS2). */ 1532 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE2 (1) 1533 /* @brief Has SMC_PARAM. */ 1534 #define FSL_FEATURE_SMC_HAS_PARAM (0) 1535 /* @brief Has SMC_VERID. */ 1536 #define FSL_FEATURE_SMC_HAS_VERID (0) 1537 /* @brief Has stop abort flag (register bit PMCTRL[STOPA]). */ 1538 #define FSL_FEATURE_SMC_HAS_PMCTRL_STOPA (1) 1539 /* @brief Has tamper reset (register bit SRS[TAMPER]). */ 1540 #define FSL_FEATURE_SMC_HAS_SRS_TAMPER (0) 1541 /* @brief Has security violation reset (register bit SRS[SECVIO]). */ 1542 #define FSL_FEATURE_SMC_HAS_SRS_SECVIO (0) 1543 /* @brief Width of SMC registers. */ 1544 #define FSL_FEATURE_SMC_REG_WIDTH (8) 1545 1546 /* DSPI module features */ 1547 1548 #if defined(CPU_MKV31F256VLH12) 1549 /* @brief Receive/transmit FIFO size in number of items. */ 1550 #define FSL_FEATURE_DSPI_FIFO_SIZEn(x) \ 1551 (((x) == SPI0) ? (4) : \ 1552 (((x) == SPI1) ? (1) : (-1))) 1553 /* @brief Maximum transfer data width in bits. */ 1554 #define FSL_FEATURE_DSPI_MAX_DATA_WIDTH (16) 1555 /* @brief Maximum number of chip select pins. (Reflects the width of register bit field PUSHR[PCS].) */ 1556 #define FSL_FEATURE_DSPI_MAX_CHIP_SELECT_COUNT (6) 1557 /* @brief Number of chip select pins. */ 1558 #define FSL_FEATURE_DSPI_CHIP_SELECT_COUNT (5) 1559 /* @brief Number of CTAR registers. */ 1560 #define FSL_FEATURE_DSPI_CTAR_COUNT (2) 1561 /* @brief Has chip select strobe capability on the PCS5 pin. */ 1562 #define FSL_FEATURE_DSPI_HAS_CHIP_SELECT_STROBE (1) 1563 /* @brief Has separated TXDATA and CMD FIFOs (register SREX). */ 1564 #define FSL_FEATURE_DSPI_HAS_SEPARATE_TXDATA_CMD_FIFO (0) 1565 /* @brief Has 16-bit data transfer support. */ 1566 #define FSL_FEATURE_DSPI_16BIT_TRANSFERS (1) 1567 /* @brief Has separate DMA RX and TX requests. */ 1568 #define FSL_FEATURE_DSPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) \ 1569 (((x) == SPI0) ? (1) : \ 1570 (((x) == SPI1) ? (0) : (-1))) 1571 #elif defined(CPU_MKV31F256VLL12) 1572 /* @brief Receive/transmit FIFO size in number of items. */ 1573 #define FSL_FEATURE_DSPI_FIFO_SIZEn(x) \ 1574 (((x) == SPI0) ? (4) : \ 1575 (((x) == SPI1) ? (1) : (-1))) 1576 /* @brief Maximum transfer data width in bits. */ 1577 #define FSL_FEATURE_DSPI_MAX_DATA_WIDTH (16) 1578 /* @brief Maximum number of chip select pins. (Reflects the width of register bit field PUSHR[PCS].) */ 1579 #define FSL_FEATURE_DSPI_MAX_CHIP_SELECT_COUNT (6) 1580 /* @brief Number of chip select pins. */ 1581 #define FSL_FEATURE_DSPI_CHIP_SELECT_COUNT (6) 1582 /* @brief Number of CTAR registers. */ 1583 #define FSL_FEATURE_DSPI_CTAR_COUNT (2) 1584 /* @brief Has chip select strobe capability on the PCS5 pin. */ 1585 #define FSL_FEATURE_DSPI_HAS_CHIP_SELECT_STROBE (1) 1586 /* @brief Has separated TXDATA and CMD FIFOs (register SREX). */ 1587 #define FSL_FEATURE_DSPI_HAS_SEPARATE_TXDATA_CMD_FIFO (0) 1588 /* @brief Has 16-bit data transfer support. */ 1589 #define FSL_FEATURE_DSPI_16BIT_TRANSFERS (1) 1590 /* @brief Has separate DMA RX and TX requests. */ 1591 #define FSL_FEATURE_DSPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) \ 1592 (((x) == SPI0) ? (1) : \ 1593 (((x) == SPI1) ? (0) : (-1))) 1594 #endif /* defined(CPU_MKV31F256VLH12) */ 1595 1596 /* SysTick module features */ 1597 1598 /* @brief Systick has external reference clock. */ 1599 #define FSL_FEATURE_SYSTICK_HAS_EXT_REF (0) 1600 /* @brief Systick external reference clock is core clock divided by this value. */ 1601 #define FSL_FEATURE_SYSTICK_EXT_REF_CORE_DIV (0) 1602 1603 /* UART module features */ 1604 1605 /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */ 1606 #define FSL_FEATURE_UART_HAS_IRQ_EXTENDED_FUNCTIONS (1) 1607 /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */ 1608 #define FSL_FEATURE_UART_HAS_LOW_POWER_UART_SUPPORT (0) 1609 /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */ 1610 #define FSL_FEATURE_UART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1) 1611 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 1612 #define FSL_FEATURE_UART_HAS_FIFO (1) 1613 /* @brief Hardware flow control (RTS, CTS) is supported. */ 1614 #define FSL_FEATURE_UART_HAS_MODEM_SUPPORT (1) 1615 /* @brief Infrared (modulation) is supported. */ 1616 #define FSL_FEATURE_UART_HAS_IR_SUPPORT (1) 1617 /* @brief 2 bits long stop bit is available. */ 1618 #define FSL_FEATURE_UART_HAS_STOP_BIT_CONFIG_SUPPORT (0) 1619 /* @brief If 10-bit mode is supported. */ 1620 #define FSL_FEATURE_UART_HAS_10BIT_DATA_SUPPORT (1) 1621 /* @brief Baud rate fine adjustment is available. */ 1622 #define FSL_FEATURE_UART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (1) 1623 /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */ 1624 #define FSL_FEATURE_UART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (0) 1625 /* @brief Baud rate oversampling is available. */ 1626 #define FSL_FEATURE_UART_HAS_RX_RESYNC_SUPPORT (0) 1627 /* @brief Baud rate oversampling is available. */ 1628 #define FSL_FEATURE_UART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (0) 1629 /* @brief Peripheral type. */ 1630 #define FSL_FEATURE_UART_IS_SCI (0) 1631 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 1632 #define FSL_FEATURE_UART_FIFO_SIZEn(x) \ 1633 (((x) == UART0) ? (8) : \ 1634 (((x) == UART1) ? (1) : \ 1635 (((x) == UART2) ? (1) : (-1)))) 1636 /* @brief Supports two match addresses to filter incoming frames. */ 1637 #define FSL_FEATURE_UART_HAS_ADDRESS_MATCHING (1) 1638 /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */ 1639 #define FSL_FEATURE_UART_HAS_DMA_ENABLE (0) 1640 /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */ 1641 #define FSL_FEATURE_UART_HAS_DMA_SELECT (1) 1642 /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */ 1643 #define FSL_FEATURE_UART_HAS_BIT_ORDER_SELECT (1) 1644 /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */ 1645 #define FSL_FEATURE_UART_HAS_SMART_CARD_SUPPORT (1) 1646 /* @brief Has improved smart card (ISO7816 protocol) support. */ 1647 #define FSL_FEATURE_UART_HAS_IMPROVED_SMART_CARD_SUPPORT (1) 1648 /* @brief Has local operation network (CEA709.1-B protocol) support. */ 1649 #define FSL_FEATURE_UART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0) 1650 /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */ 1651 #define FSL_FEATURE_UART_HAS_32BIT_REGISTERS (0) 1652 /* @brief Lin break detect available (has bit BDH[LBKDIE]). */ 1653 #define FSL_FEATURE_UART_HAS_LIN_BREAK_DETECT (1) 1654 /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */ 1655 #define FSL_FEATURE_UART_HAS_WAIT_MODE_OPERATION (1) 1656 /* @brief Has separate DMA RX and TX requests. */ 1657 #define FSL_FEATURE_UART_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1) 1658 1659 /* VREF module features */ 1660 1661 /* @brief Has chop oscillator (bit TRM[CHOPEN]) */ 1662 #define FSL_FEATURE_VREF_HAS_CHOP_OSC (1) 1663 /* @brief Has second order curvature compensation (bit SC[ICOMPEN]) */ 1664 #define FSL_FEATURE_VREF_HAS_COMPENSATION (1) 1665 /* @brief If high/low buffer mode supported */ 1666 #define FSL_FEATURE_VREF_MODE_LV_TYPE (1) 1667 /* @brief Module has also low reference (registers VREFL/VREFH) */ 1668 #define FSL_FEATURE_VREF_HAS_LOW_REFERENCE (0) 1669 /* @brief Has VREF_TRM4. */ 1670 #define FSL_FEATURE_VREF_HAS_TRM4 (0) 1671 1672 /* WDOG module features */ 1673 1674 /* @brief Watchdog is available. */ 1675 #define FSL_FEATURE_WDOG_HAS_WATCHDOG (1) 1676 /* @brief Has Wait mode support. */ 1677 #define FSL_FEATURE_WDOG_HAS_WAITEN (1) 1678 1679 #endif /* _MKV31F25612_FEATURES_H_ */ 1680 1681