1 /* 2 ** ################################################################### 3 ** Version: rev. 1.2, 2015-05-25 4 ** Build: b210422 5 ** 6 ** Abstract: 7 ** Chip specific module features. 8 ** 9 ** Copyright 2016 Freescale Semiconductor, Inc. 10 ** Copyright 2016-2021 NXP 11 ** All rights reserved. 12 ** 13 ** SPDX-License-Identifier: BSD-3-Clause 14 ** 15 ** http: www.nxp.com 16 ** mail: support@nxp.com 17 ** 18 ** Revisions: 19 ** - rev. 1.0 (2014-07-22) 20 ** Initial version. 21 ** - rev. 1.1 (2015-01-21) 22 ** Added FSL_FEATURE_SOC_peripheral_COUNT with number of peripheral instances 23 ** - rev. 1.2 (2015-05-25) 24 ** Added FSL_FEATURE_FLASH_PFLASH_START_ADDRESS 25 ** 26 ** ################################################################### 27 */ 28 29 #ifndef _MKM33ZA5_FEATURES_H_ 30 #define _MKM33ZA5_FEATURES_H_ 31 32 /* SOC module features */ 33 34 /* @brief ADC16 availability on the SoC. */ 35 #define FSL_FEATURE_SOC_ADC16_COUNT (1) 36 /* @brief AFE availability on the SoC. */ 37 #define FSL_FEATURE_SOC_AFE_COUNT (1) 38 /* @brief AIPS availability on the SoC. */ 39 #define FSL_FEATURE_SOC_AIPS_COUNT (1) 40 /* @brief CMP availability on the SoC. */ 41 #define FSL_FEATURE_SOC_CMP_COUNT (2) 42 /* @brief CRC availability on the SoC. */ 43 #define FSL_FEATURE_SOC_CRC_COUNT (1) 44 /* @brief DMA availability on the SoC. */ 45 #define FSL_FEATURE_SOC_DMA_COUNT (1) 46 /* @brief DMAMUX availability on the SoC. */ 47 #define FSL_FEATURE_SOC_DMAMUX_COUNT (4) 48 /* @brief EWM availability on the SoC. */ 49 #define FSL_FEATURE_SOC_EWM_COUNT (1) 50 /* @brief FTFA availability on the SoC. */ 51 #define FSL_FEATURE_SOC_FTFA_COUNT (1) 52 /* @brief GPIO availability on the SoC. */ 53 #define FSL_FEATURE_SOC_GPIO_COUNT (9) 54 /* @brief I2C availability on the SoC. */ 55 #define FSL_FEATURE_SOC_I2C_COUNT (2) 56 /* @brief SLCD availability on the SoC. */ 57 #define FSL_FEATURE_SOC_SLCD_COUNT (1) 58 /* @brief LLWU availability on the SoC. */ 59 #define FSL_FEATURE_SOC_LLWU_COUNT (1) 60 /* @brief LPTMR availability on the SoC. */ 61 #define FSL_FEATURE_SOC_LPTMR_COUNT (1) 62 /* @brief MCG availability on the SoC. */ 63 #define FSL_FEATURE_SOC_MCG_COUNT (1) 64 /* @brief MCM availability on the SoC. */ 65 #define FSL_FEATURE_SOC_MCM_COUNT (1) 66 /* @brief SYSMPU availability on the SoC. */ 67 #define FSL_FEATURE_SOC_SYSMPU_COUNT (1) 68 /* @brief MTB availability on the SoC. */ 69 #define FSL_FEATURE_SOC_MTB_COUNT (1) 70 /* @brief MTBDWT availability on the SoC. */ 71 #define FSL_FEATURE_SOC_MTBDWT_COUNT (1) 72 /* @brief OSC availability on the SoC. */ 73 #define FSL_FEATURE_SOC_OSC_COUNT (1) 74 /* @brief PIT availability on the SoC. */ 75 #define FSL_FEATURE_SOC_PIT_COUNT (2) 76 /* @brief PMC availability on the SoC. */ 77 #define FSL_FEATURE_SOC_PMC_COUNT (1) 78 /* @brief PORT availability on the SoC. */ 79 #define FSL_FEATURE_SOC_PORT_COUNT (9) 80 /* @brief RCM availability on the SoC. */ 81 #define FSL_FEATURE_SOC_RCM_COUNT (1) 82 /* @brief RNG availability on the SoC. */ 83 #define FSL_FEATURE_SOC_RNG_COUNT (1) 84 /* @brief ROM availability on the SoC. */ 85 #define FSL_FEATURE_SOC_ROM_COUNT (1) 86 /* @brief RTC availability on the SoC. */ 87 #define FSL_FEATURE_SOC_RTC_COUNT (1) 88 /* @brief SIM availability on the SoC. */ 89 #define FSL_FEATURE_SOC_SIM_COUNT (1) 90 /* @brief SMC availability on the SoC. */ 91 #define FSL_FEATURE_SOC_SMC_COUNT (1) 92 /* @brief SPI availability on the SoC. */ 93 #define FSL_FEATURE_SOC_SPI_COUNT (2) 94 /* @brief TMR availability on the SoC. */ 95 #define FSL_FEATURE_SOC_TMR_COUNT (4) 96 /* @brief UART availability on the SoC. */ 97 #define FSL_FEATURE_SOC_UART_COUNT (4) 98 /* @brief VREF availability on the SoC. */ 99 #define FSL_FEATURE_SOC_VREF_COUNT (1) 100 /* @brief WDOG availability on the SoC. */ 101 #define FSL_FEATURE_SOC_WDOG_COUNT (1) 102 /* @brief XBAR availability on the SoC. */ 103 #define FSL_FEATURE_SOC_XBAR_COUNT (1) 104 105 /* ADC16 module features */ 106 107 /* @brief Has Programmable Gain Amplifier (PGA) in ADC (register PGA). */ 108 #define FSL_FEATURE_ADC16_HAS_PGA (0) 109 /* @brief Has PGA chopping control in ADC (bit PGA[PGACHPb] or PGA[PGACHP]). */ 110 #define FSL_FEATURE_ADC16_HAS_PGA_CHOPPING (0) 111 /* @brief Has PGA offset measurement mode in ADC (bit PGA[PGAOFSM]). */ 112 #define FSL_FEATURE_ADC16_HAS_PGA_OFFSET_MEASUREMENT (0) 113 /* @brief Has DMA support (bit SC2[DMAEN] or SC4[DMAEN]). */ 114 #define FSL_FEATURE_ADC16_HAS_DMA (1) 115 /* @brief Has differential mode (bitfield SC1x[DIFF]). */ 116 #define FSL_FEATURE_ADC16_HAS_DIFF_MODE (0) 117 /* @brief Has FIFO (bit SC4[AFDEP]). */ 118 #define FSL_FEATURE_ADC16_HAS_FIFO (0) 119 /* @brief FIFO size if available (bitfield SC4[AFDEP]). */ 120 #define FSL_FEATURE_ADC16_FIFO_SIZE (0) 121 /* @brief Has channel set a/b multiplexor (bitfield CFG2[MUXSEL]). */ 122 #define FSL_FEATURE_ADC16_HAS_MUX_SELECT (0) 123 /* @brief Has HW trigger masking (bitfield SC5[HTRGMASKE]. */ 124 #define FSL_FEATURE_ADC16_HAS_HW_TRIGGER_MASK (0) 125 /* @brief Has calibration feature (bit SC3[CAL] and registers CLPx, CLMx). */ 126 #define FSL_FEATURE_ADC16_HAS_CALIBRATION (1) 127 /* @brief Has HW averaging (bit SC3[AVGE]). */ 128 #define FSL_FEATURE_ADC16_HAS_HW_AVERAGE (1) 129 /* @brief Has offset correction (register OFS). */ 130 #define FSL_FEATURE_ADC16_HAS_OFFSET_CORRECTION (1) 131 /* @brief Maximum ADC resolution. */ 132 #define FSL_FEATURE_ADC16_MAX_RESOLUTION (16) 133 /* @brief Number of SC1x and Rx register pairs (conversion control and result registers). */ 134 #define FSL_FEATURE_ADC16_CONVERSION_CONTROL_COUNT (4) 135 136 /* AFE module features */ 137 138 /* @brief AFE channel counter. */ 139 #define FSL_FEATURE_AFE_CHANNEL_NUMBER (4) 140 /* @brief AFE channel counter with PGA feature. */ 141 #define FSL_FEATURE_AFE_CHANNEL_NUMBER_WITH_PGA (2) 142 /* @brief AFE has four channels. */ 143 #define FSL_FEATURE_AFE_HAS_FOUR_CHANNELS (1) 144 145 /* CMP module features */ 146 147 /* @brief Has Trigger mode in CMP (register bit field CR1[TRIGM]). */ 148 #define FSL_FEATURE_CMP_HAS_TRIGGER_MODE (1) 149 /* @brief Has Window mode in CMP (register bit field CR1[WE]). */ 150 #define FSL_FEATURE_CMP_HAS_WINDOW_MODE (1) 151 /* @brief Has External sample supported in CMP (register bit field CR1[SE]). */ 152 #define FSL_FEATURE_CMP_HAS_EXTERNAL_SAMPLE_SUPPORT (1) 153 /* @brief Has DMA support in CMP (register bit field SCR[DMAEN]). */ 154 #define FSL_FEATURE_CMP_HAS_DMA (1) 155 /* @brief Has Pass Through mode in CMP (register bit field MUXCR[PSTM]). */ 156 #define FSL_FEATURE_CMP_HAS_PASS_THROUGH_MODE (0) 157 /* @brief Has DAC Test function in CMP (register DACTEST). */ 158 #define FSL_FEATURE_CMP_HAS_DAC_TEST (0) 159 160 /* CRC module features */ 161 162 /* @brief Has data register with name CRC */ 163 #define FSL_FEATURE_CRC_HAS_CRC_REG (0) 164 165 /* DMA module features */ 166 167 /* @brief Number of DMA channels. */ 168 #define FSL_FEATURE_DMA_MODULE_CHANNEL (4) 169 /* @brief Total number of DMA channels on all modules. */ 170 #define FSL_FEATURE_DMA_DMAMUX_CHANNELS (16) 171 172 /* DMAMUX module features */ 173 174 /* @brief Number of DMA channels (related to number of register CHCFGn). */ 175 #define FSL_FEATURE_DMAMUX_MODULE_CHANNEL (1) 176 /* @brief Total number of DMA channels on all modules. */ 177 #define FSL_FEATURE_DMAMUX_DMAMUX_CHANNELS (4) 178 /* @brief Has the periodic trigger capability for the triggered DMA channel 0 (register bit CHCFG0[TRIG]). */ 179 #define FSL_FEATURE_DMAMUX_HAS_TRIG (1) 180 /* @brief Register CHCFGn width. */ 181 #define FSL_FEATURE_DMAMUX_CHCFG_REGISTER_WIDTH (8) 182 183 /* EWM module features */ 184 185 /* @brief Has clock select (register CLKCTRL). */ 186 #define FSL_FEATURE_EWM_HAS_CLOCK_SELECT (0) 187 /* @brief Has clock prescaler (register CLKPRESCALER). */ 188 #define FSL_FEATURE_EWM_HAS_PRESCALER (0) 189 190 /* FLASH module features */ 191 192 #if defined(CPU_MKM33Z128ACLH5) || defined(CPU_MKM33Z128ACLL5) 193 /* @brief Is of type FTFA. */ 194 #define FSL_FEATURE_FLASH_IS_FTFA (1) 195 /* @brief Is of type FTFE. */ 196 #define FSL_FEATURE_FLASH_IS_FTFE (0) 197 /* @brief Is of type FTFL. */ 198 #define FSL_FEATURE_FLASH_IS_FTFL (0) 199 /* @brief Has flags indicating the status of the FlexRAM (register bits FCNFG[EEERDY], FCNFG[RAMRDY] and FCNFG[PFLSH]). */ 200 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM_FLAGS (0) 201 /* @brief Has program flash swapping status flag (register bit FCNFG[SWAP]). */ 202 #define FSL_FEATURE_FLASH_HAS_PFLASH_SWAPPING_STATUS_FLAG (0) 203 /* @brief Has EEPROM region protection (register FEPROT). */ 204 #define FSL_FEATURE_FLASH_HAS_EEROM_REGION_PROTECTION (0) 205 /* @brief Has data flash region protection (register FDPROT). */ 206 #define FSL_FEATURE_FLASH_HAS_DATA_FLASH_REGION_PROTECTION (0) 207 /* @brief Has flash access control (registers XACCHn, SACCHn, where n is a number, FACSS and FACSN). */ 208 #define FSL_FEATURE_FLASH_HAS_ACCESS_CONTROL (0) 209 /* @brief Has flash cache control in FMC module. */ 210 #define FSL_FEATURE_FLASH_HAS_FMC_FLASH_CACHE_CONTROLS (0) 211 /* @brief Has flash cache control in MCM module. */ 212 #define FSL_FEATURE_FLASH_HAS_MCM_FLASH_CACHE_CONTROLS (1) 213 /* @brief Has flash cache control in MSCM module. */ 214 #define FSL_FEATURE_FLASH_HAS_MSCM_FLASH_CACHE_CONTROLS (0) 215 /* @brief Has prefetch speculation control in flash, such as kv5x. */ 216 #define FSL_FEATURE_FLASH_PREFETCH_SPECULATION_CONTROL_IN_FLASH (0) 217 /* @brief P-Flash flash size coding rule version, value 0 for K1 and K2, value 1 for K3. */ 218 #define FSL_FEATURE_FLASH_SIZE_ENCODING_RULE_VERSION (0) 219 /* @brief P-Flash start address. */ 220 #define FSL_FEATURE_FLASH_PFLASH_START_ADDRESS (0x00000000) 221 /* @brief P-Flash block count. */ 222 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_COUNT (1) 223 /* @brief P-Flash block size. */ 224 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SIZE (131072) 225 /* @brief P-Flash sector size. */ 226 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SECTOR_SIZE (1024) 227 /* @brief P-Flash write unit size. */ 228 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_WRITE_UNIT_SIZE (4) 229 /* @brief P-Flash data path width. */ 230 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_DATA_PATH_WIDTH (4) 231 /* @brief P-Flash block swap feature. */ 232 #define FSL_FEATURE_FLASH_HAS_PFLASH_BLOCK_SWAP (0) 233 /* @brief P-Flash protection region count. */ 234 #define FSL_FEATURE_FLASH_PFLASH_PROTECTION_REGION_COUNT (32) 235 /* @brief Has FlexNVM memory. */ 236 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM (0) 237 /* @brief Has FlexNVM alias. */ 238 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM_ALIAS (0) 239 /* @brief FlexNVM start address. (Valid only if FlexNVM is available.) */ 240 #define FSL_FEATURE_FLASH_FLEX_NVM_START_ADDRESS (0x00000000) 241 /* @brief FlexNVM alias start address. (Valid only if FlexNVM alias is available.) */ 242 #define FSL_FEATURE_FLASH_FLEX_NVM_ALIAS_START_ADDRESS (0x00000000) 243 /* @brief FlexNVM block count. */ 244 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_COUNT (0) 245 /* @brief FlexNVM block size. */ 246 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SIZE (0) 247 /* @brief FlexNVM sector size. */ 248 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SECTOR_SIZE (0) 249 /* @brief FlexNVM write unit size. */ 250 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_WRITE_UNIT_SIZE (0) 251 /* @brief FlexNVM data path width. */ 252 #define FSL_FEATURE_FLASH_FLEX_BLOCK_DATA_PATH_WIDTH (0) 253 /* @brief Has FlexRAM memory. */ 254 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM (0) 255 /* @brief FlexRAM start address. (Valid only if FlexRAM is available.) */ 256 #define FSL_FEATURE_FLASH_FLEX_RAM_START_ADDRESS (0x00000000) 257 /* @brief FlexRAM size. */ 258 #define FSL_FEATURE_FLASH_FLEX_RAM_SIZE (0) 259 /* @brief Has 0x00 Read 1s Block command. */ 260 #define FSL_FEATURE_FLASH_HAS_READ_1S_BLOCK_CMD (0) 261 /* @brief Has 0x01 Read 1s Section command. */ 262 #define FSL_FEATURE_FLASH_HAS_READ_1S_SECTION_CMD (1) 263 /* @brief Has 0x02 Program Check command. */ 264 #define FSL_FEATURE_FLASH_HAS_PROGRAM_CHECK_CMD (1) 265 /* @brief Has 0x03 Read Resource command. */ 266 #define FSL_FEATURE_FLASH_HAS_READ_RESOURCE_CMD (1) 267 /* @brief Has 0x06 Program Longword command. */ 268 #define FSL_FEATURE_FLASH_HAS_PROGRAM_LONGWORD_CMD (1) 269 /* @brief Has 0x07 Program Phrase command. */ 270 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PHRASE_CMD (0) 271 /* @brief Has 0x08 Erase Flash Block command. */ 272 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_BLOCK_CMD (0) 273 /* @brief Has 0x09 Erase Flash Sector command. */ 274 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_SECTOR_CMD (1) 275 /* @brief Has 0x0B Program Section command. */ 276 #define FSL_FEATURE_FLASH_HAS_PROGRAM_SECTION_CMD (0) 277 /* @brief Has 0x40 Read 1s All Blocks command. */ 278 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_BLOCKS_CMD (1) 279 /* @brief Has 0x41 Read Once command. */ 280 #define FSL_FEATURE_FLASH_HAS_READ_ONCE_CMD (1) 281 /* @brief Has 0x43 Program Once command. */ 282 #define FSL_FEATURE_FLASH_HAS_PROGRAM_ONCE_CMD (1) 283 /* @brief Has 0x44 Erase All Blocks command. */ 284 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_CMD (1) 285 /* @brief Has 0x45 Verify Backdoor Access Key command. */ 286 #define FSL_FEATURE_FLASH_HAS_VERIFY_BACKDOOR_ACCESS_KEY_CMD (1) 287 /* @brief Has 0x46 Swap Control command. */ 288 #define FSL_FEATURE_FLASH_HAS_SWAP_CONTROL_CMD (0) 289 /* @brief Has 0x49 Erase All Blocks Unsecure command. */ 290 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_UNSECURE_CMD (0) 291 /* @brief Has 0x4A Read 1s All Execute-only Segments command. */ 292 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0) 293 /* @brief Has 0x4B Erase All Execute-only Segments command. */ 294 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0) 295 /* @brief Has 0x80 Program Partition command. */ 296 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PARTITION_CMD (0) 297 /* @brief Has 0x81 Set FlexRAM Function command. */ 298 #define FSL_FEATURE_FLASH_HAS_SET_FLEXRAM_FUNCTION_CMD (0) 299 /* @brief P-Flash Erase/Read 1st all block command address alignment. */ 300 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_CMD_ADDRESS_ALIGMENT (4) 301 /* @brief P-Flash Erase sector command address alignment. */ 302 #define FSL_FEATURE_FLASH_PFLASH_SECTOR_CMD_ADDRESS_ALIGMENT (4) 303 /* @brief P-Flash Rrogram/Verify section command address alignment. */ 304 #define FSL_FEATURE_FLASH_PFLASH_SECTION_CMD_ADDRESS_ALIGMENT (4) 305 /* @brief P-Flash Read resource command address alignment. */ 306 #define FSL_FEATURE_FLASH_PFLASH_RESOURCE_CMD_ADDRESS_ALIGMENT (4) 307 /* @brief P-Flash Program check command address alignment. */ 308 #define FSL_FEATURE_FLASH_PFLASH_CHECK_CMD_ADDRESS_ALIGMENT (4) 309 /* @brief P-Flash Program check command address alignment. */ 310 #define FSL_FEATURE_FLASH_PFLASH_SWAP_CONTROL_CMD_ADDRESS_ALIGMENT (0) 311 /* @brief FlexNVM Erase/Read 1st all block command address alignment. */ 312 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_CMD_ADDRESS_ALIGMENT (0) 313 /* @brief FlexNVM Erase sector command address alignment. */ 314 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTOR_CMD_ADDRESS_ALIGMENT (0) 315 /* @brief FlexNVM Rrogram/Verify section command address alignment. */ 316 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTION_CMD_ADDRESS_ALIGMENT (0) 317 /* @brief FlexNVM Read resource command address alignment. */ 318 #define FSL_FEATURE_FLASH_FLEX_NVM_RESOURCE_CMD_ADDRESS_ALIGMENT (0) 319 /* @brief FlexNVM Program check command address alignment. */ 320 #define FSL_FEATURE_FLASH_FLEX_NVM_CHECK_CMD_ADDRESS_ALIGMENT (0) 321 /* @brief FlexNVM partition code 0000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 322 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0000 (0xFFFFFFFFU) 323 /* @brief FlexNVM partition code 0001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 324 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0001 (0xFFFFFFFFU) 325 /* @brief FlexNVM partition code 0010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 326 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0010 (0xFFFFFFFFU) 327 /* @brief FlexNVM partition code 0011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 328 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0011 (0xFFFFFFFFU) 329 /* @brief FlexNVM partition code 0100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 330 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0100 (0xFFFFFFFFU) 331 /* @brief FlexNVM partition code 0101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 332 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0101 (0xFFFFFFFFU) 333 /* @brief FlexNVM partition code 0110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 334 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0110 (0xFFFFFFFFU) 335 /* @brief FlexNVM partition code 0111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 336 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0111 (0xFFFFFFFFU) 337 /* @brief FlexNVM partition code 1000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 338 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1000 (0xFFFFFFFFU) 339 /* @brief FlexNVM partition code 1001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 340 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1001 (0xFFFFFFFFU) 341 /* @brief FlexNVM partition code 1010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 342 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1010 (0xFFFFFFFFU) 343 /* @brief FlexNVM partition code 1011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 344 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1011 (0xFFFFFFFFU) 345 /* @brief FlexNVM partition code 1100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 346 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1100 (0xFFFFFFFFU) 347 /* @brief FlexNVM partition code 1101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 348 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1101 (0xFFFFFFFFU) 349 /* @brief FlexNVM partition code 1110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 350 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1110 (0xFFFFFFFFU) 351 /* @brief FlexNVM partition code 1111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 352 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1111 (0xFFFFFFFFU) 353 /* @brief Emulated eeprom size code 0000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 354 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0000 (0xFFFF) 355 /* @brief Emulated eeprom size code 0001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 356 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0001 (0xFFFF) 357 /* @brief Emulated eeprom size code 0010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 358 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0010 (0xFFFF) 359 /* @brief Emulated eeprom size code 0011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 360 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0011 (0xFFFF) 361 /* @brief Emulated eeprom size code 0100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 362 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0100 (0xFFFF) 363 /* @brief Emulated eeprom size code 0101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 364 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0101 (0xFFFF) 365 /* @brief Emulated eeprom size code 0110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 366 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0110 (0xFFFF) 367 /* @brief Emulated eeprom size code 0111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 368 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0111 (0xFFFF) 369 /* @brief Emulated eeprom size code 1000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 370 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1000 (0xFFFF) 371 /* @brief Emulated eeprom size code 1001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 372 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1001 (0xFFFF) 373 /* @brief Emulated eeprom size code 1010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 374 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1010 (0xFFFF) 375 /* @brief Emulated eeprom size code 1011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 376 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1011 (0xFFFF) 377 /* @brief Emulated eeprom size code 1100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 378 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1100 (0xFFFF) 379 /* @brief Emulated eeprom size code 1101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 380 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1101 (0xFFFF) 381 /* @brief Emulated eeprom size code 1110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 382 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1110 (0xFFFF) 383 /* @brief Emulated eeprom size code 1111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 384 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1111 (0xFFFF) 385 #elif defined(CPU_MKM33Z64ACLH5) || defined(CPU_MKM33Z64ACLL5) 386 /* @brief Is of type FTFA. */ 387 #define FSL_FEATURE_FLASH_IS_FTFA (1) 388 /* @brief Is of type FTFE. */ 389 #define FSL_FEATURE_FLASH_IS_FTFE (0) 390 /* @brief Is of type FTFL. */ 391 #define FSL_FEATURE_FLASH_IS_FTFL (0) 392 /* @brief Has flags indicating the status of the FlexRAM (register bits FCNFG[EEERDY], FCNFG[RAMRDY] and FCNFG[PFLSH]). */ 393 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM_FLAGS (0) 394 /* @brief Has program flash swapping status flag (register bit FCNFG[SWAP]). */ 395 #define FSL_FEATURE_FLASH_HAS_PFLASH_SWAPPING_STATUS_FLAG (0) 396 /* @brief Has EEPROM region protection (register FEPROT). */ 397 #define FSL_FEATURE_FLASH_HAS_EEROM_REGION_PROTECTION (0) 398 /* @brief Has data flash region protection (register FDPROT). */ 399 #define FSL_FEATURE_FLASH_HAS_DATA_FLASH_REGION_PROTECTION (0) 400 /* @brief Has flash access control (registers XACCHn, SACCHn, where n is a number, FACSS and FACSN). */ 401 #define FSL_FEATURE_FLASH_HAS_ACCESS_CONTROL (0) 402 /* @brief Has flash cache control in FMC module. */ 403 #define FSL_FEATURE_FLASH_HAS_FMC_FLASH_CACHE_CONTROLS (0) 404 /* @brief Has flash cache control in MCM module. */ 405 #define FSL_FEATURE_FLASH_HAS_MCM_FLASH_CACHE_CONTROLS (1) 406 /* @brief Has flash cache control in MSCM module. */ 407 #define FSL_FEATURE_FLASH_HAS_MSCM_FLASH_CACHE_CONTROLS (0) 408 /* @brief Has prefetch speculation control in flash, such as kv5x. */ 409 #define FSL_FEATURE_FLASH_PREFETCH_SPECULATION_CONTROL_IN_FLASH (0) 410 /* @brief P-Flash flash size coding rule version, value 0 for K1 and K2, value 1 for K3. */ 411 #define FSL_FEATURE_FLASH_SIZE_ENCODING_RULE_VERSION (0) 412 /* @brief P-Flash start address. */ 413 #define FSL_FEATURE_FLASH_PFLASH_START_ADDRESS (0x00000000) 414 /* @brief P-Flash block count. */ 415 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_COUNT (1) 416 /* @brief P-Flash block size. */ 417 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SIZE (65536) 418 /* @brief P-Flash sector size. */ 419 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SECTOR_SIZE (1024) 420 /* @brief P-Flash write unit size. */ 421 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_WRITE_UNIT_SIZE (4) 422 /* @brief P-Flash data path width. */ 423 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_DATA_PATH_WIDTH (4) 424 /* @brief P-Flash block swap feature. */ 425 #define FSL_FEATURE_FLASH_HAS_PFLASH_BLOCK_SWAP (0) 426 /* @brief P-Flash protection region count. */ 427 #define FSL_FEATURE_FLASH_PFLASH_PROTECTION_REGION_COUNT (32) 428 /* @brief Has FlexNVM memory. */ 429 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM (0) 430 /* @brief Has FlexNVM alias. */ 431 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM_ALIAS (0) 432 /* @brief FlexNVM start address. (Valid only if FlexNVM is available.) */ 433 #define FSL_FEATURE_FLASH_FLEX_NVM_START_ADDRESS (0x00000000) 434 /* @brief FlexNVM alias start address. (Valid only if FlexNVM alias is available.) */ 435 #define FSL_FEATURE_FLASH_FLEX_NVM_ALIAS_START_ADDRESS (0x00000000) 436 /* @brief FlexNVM block count. */ 437 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_COUNT (0) 438 /* @brief FlexNVM block size. */ 439 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SIZE (0) 440 /* @brief FlexNVM sector size. */ 441 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SECTOR_SIZE (0) 442 /* @brief FlexNVM write unit size. */ 443 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_WRITE_UNIT_SIZE (0) 444 /* @brief FlexNVM data path width. */ 445 #define FSL_FEATURE_FLASH_FLEX_BLOCK_DATA_PATH_WIDTH (0) 446 /* @brief Has FlexRAM memory. */ 447 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM (0) 448 /* @brief FlexRAM start address. (Valid only if FlexRAM is available.) */ 449 #define FSL_FEATURE_FLASH_FLEX_RAM_START_ADDRESS (0x00000000) 450 /* @brief FlexRAM size. */ 451 #define FSL_FEATURE_FLASH_FLEX_RAM_SIZE (0) 452 /* @brief Has 0x00 Read 1s Block command. */ 453 #define FSL_FEATURE_FLASH_HAS_READ_1S_BLOCK_CMD (0) 454 /* @brief Has 0x01 Read 1s Section command. */ 455 #define FSL_FEATURE_FLASH_HAS_READ_1S_SECTION_CMD (1) 456 /* @brief Has 0x02 Program Check command. */ 457 #define FSL_FEATURE_FLASH_HAS_PROGRAM_CHECK_CMD (1) 458 /* @brief Has 0x03 Read Resource command. */ 459 #define FSL_FEATURE_FLASH_HAS_READ_RESOURCE_CMD (1) 460 /* @brief Has 0x06 Program Longword command. */ 461 #define FSL_FEATURE_FLASH_HAS_PROGRAM_LONGWORD_CMD (1) 462 /* @brief Has 0x07 Program Phrase command. */ 463 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PHRASE_CMD (0) 464 /* @brief Has 0x08 Erase Flash Block command. */ 465 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_BLOCK_CMD (0) 466 /* @brief Has 0x09 Erase Flash Sector command. */ 467 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_SECTOR_CMD (1) 468 /* @brief Has 0x0B Program Section command. */ 469 #define FSL_FEATURE_FLASH_HAS_PROGRAM_SECTION_CMD (0) 470 /* @brief Has 0x40 Read 1s All Blocks command. */ 471 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_BLOCKS_CMD (1) 472 /* @brief Has 0x41 Read Once command. */ 473 #define FSL_FEATURE_FLASH_HAS_READ_ONCE_CMD (1) 474 /* @brief Has 0x43 Program Once command. */ 475 #define FSL_FEATURE_FLASH_HAS_PROGRAM_ONCE_CMD (1) 476 /* @brief Has 0x44 Erase All Blocks command. */ 477 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_CMD (1) 478 /* @brief Has 0x45 Verify Backdoor Access Key command. */ 479 #define FSL_FEATURE_FLASH_HAS_VERIFY_BACKDOOR_ACCESS_KEY_CMD (1) 480 /* @brief Has 0x46 Swap Control command. */ 481 #define FSL_FEATURE_FLASH_HAS_SWAP_CONTROL_CMD (0) 482 /* @brief Has 0x49 Erase All Blocks Unsecure command. */ 483 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_UNSECURE_CMD (0) 484 /* @brief Has 0x4A Read 1s All Execute-only Segments command. */ 485 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0) 486 /* @brief Has 0x4B Erase All Execute-only Segments command. */ 487 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0) 488 /* @brief Has 0x80 Program Partition command. */ 489 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PARTITION_CMD (0) 490 /* @brief Has 0x81 Set FlexRAM Function command. */ 491 #define FSL_FEATURE_FLASH_HAS_SET_FLEXRAM_FUNCTION_CMD (0) 492 /* @brief P-Flash Erase/Read 1st all block command address alignment. */ 493 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_CMD_ADDRESS_ALIGMENT (4) 494 /* @brief P-Flash Erase sector command address alignment. */ 495 #define FSL_FEATURE_FLASH_PFLASH_SECTOR_CMD_ADDRESS_ALIGMENT (4) 496 /* @brief P-Flash Rrogram/Verify section command address alignment. */ 497 #define FSL_FEATURE_FLASH_PFLASH_SECTION_CMD_ADDRESS_ALIGMENT (4) 498 /* @brief P-Flash Read resource command address alignment. */ 499 #define FSL_FEATURE_FLASH_PFLASH_RESOURCE_CMD_ADDRESS_ALIGMENT (4) 500 /* @brief P-Flash Program check command address alignment. */ 501 #define FSL_FEATURE_FLASH_PFLASH_CHECK_CMD_ADDRESS_ALIGMENT (4) 502 /* @brief P-Flash Program check command address alignment. */ 503 #define FSL_FEATURE_FLASH_PFLASH_SWAP_CONTROL_CMD_ADDRESS_ALIGMENT (0) 504 /* @brief FlexNVM Erase/Read 1st all block command address alignment. */ 505 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_CMD_ADDRESS_ALIGMENT (0) 506 /* @brief FlexNVM Erase sector command address alignment. */ 507 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTOR_CMD_ADDRESS_ALIGMENT (0) 508 /* @brief FlexNVM Rrogram/Verify section command address alignment. */ 509 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTION_CMD_ADDRESS_ALIGMENT (0) 510 /* @brief FlexNVM Read resource command address alignment. */ 511 #define FSL_FEATURE_FLASH_FLEX_NVM_RESOURCE_CMD_ADDRESS_ALIGMENT (0) 512 /* @brief FlexNVM Program check command address alignment. */ 513 #define FSL_FEATURE_FLASH_FLEX_NVM_CHECK_CMD_ADDRESS_ALIGMENT (0) 514 /* @brief FlexNVM partition code 0000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 515 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0000 (0xFFFFFFFFU) 516 /* @brief FlexNVM partition code 0001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 517 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0001 (0xFFFFFFFFU) 518 /* @brief FlexNVM partition code 0010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 519 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0010 (0xFFFFFFFFU) 520 /* @brief FlexNVM partition code 0011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 521 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0011 (0xFFFFFFFFU) 522 /* @brief FlexNVM partition code 0100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 523 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0100 (0xFFFFFFFFU) 524 /* @brief FlexNVM partition code 0101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 525 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0101 (0xFFFFFFFFU) 526 /* @brief FlexNVM partition code 0110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 527 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0110 (0xFFFFFFFFU) 528 /* @brief FlexNVM partition code 0111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 529 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0111 (0xFFFFFFFFU) 530 /* @brief FlexNVM partition code 1000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 531 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1000 (0xFFFFFFFFU) 532 /* @brief FlexNVM partition code 1001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 533 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1001 (0xFFFFFFFFU) 534 /* @brief FlexNVM partition code 1010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 535 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1010 (0xFFFFFFFFU) 536 /* @brief FlexNVM partition code 1011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 537 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1011 (0xFFFFFFFFU) 538 /* @brief FlexNVM partition code 1100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 539 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1100 (0xFFFFFFFFU) 540 /* @brief FlexNVM partition code 1101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 541 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1101 (0xFFFFFFFFU) 542 /* @brief FlexNVM partition code 1110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 543 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1110 (0xFFFFFFFFU) 544 /* @brief FlexNVM partition code 1111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 545 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1111 (0xFFFFFFFFU) 546 /* @brief Emulated eeprom size code 0000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 547 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0000 (0xFFFF) 548 /* @brief Emulated eeprom size code 0001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 549 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0001 (0xFFFF) 550 /* @brief Emulated eeprom size code 0010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 551 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0010 (0xFFFF) 552 /* @brief Emulated eeprom size code 0011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 553 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0011 (0xFFFF) 554 /* @brief Emulated eeprom size code 0100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 555 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0100 (0xFFFF) 556 /* @brief Emulated eeprom size code 0101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 557 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0101 (0xFFFF) 558 /* @brief Emulated eeprom size code 0110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 559 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0110 (0xFFFF) 560 /* @brief Emulated eeprom size code 0111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 561 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0111 (0xFFFF) 562 /* @brief Emulated eeprom size code 1000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 563 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1000 (0xFFFF) 564 /* @brief Emulated eeprom size code 1001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 565 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1001 (0xFFFF) 566 /* @brief Emulated eeprom size code 1010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 567 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1010 (0xFFFF) 568 /* @brief Emulated eeprom size code 1011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 569 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1011 (0xFFFF) 570 /* @brief Emulated eeprom size code 1100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 571 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1100 (0xFFFF) 572 /* @brief Emulated eeprom size code 1101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 573 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1101 (0xFFFF) 574 /* @brief Emulated eeprom size code 1110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 575 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1110 (0xFFFF) 576 /* @brief Emulated eeprom size code 1111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 577 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1111 (0xFFFF) 578 #endif /* defined(CPU_MKM33Z128ACLH5) || defined(CPU_MKM33Z128ACLL5) */ 579 580 /* GPIO module features */ 581 582 /* @brief Has GPIO attribute checker register (GACR). */ 583 #define FSL_FEATURE_GPIO_HAS_ATTRIBUTE_CHECKER (1) 584 /* @brief GPIO registers width */ 585 #define FSL_FEATURE_GPIO_REGISTERS_WIDTH (8) 586 /* @brief Has no independent GPIO output control registers(register PSOR, PCOR and PTOR). */ 587 #define FSL_FEATURE_GPIO_HAS_NO_INDEP_OUTPUT_CONTROL (1) 588 589 /* I2C module features */ 590 591 /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */ 592 #define FSL_FEATURE_I2C_HAS_SMBUS (1) 593 /* @brief Maximum supported baud rate in kilobit per second. */ 594 #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (400) 595 /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */ 596 #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (0) 597 /* @brief Has DMA support (register bit C1[DMAEN]). */ 598 #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (1) 599 /* @brief Has I2C bus start and stop detection (register bits FLT[SSIE], FLT[STARTF] and FLT[STOPF]). */ 600 #define FSL_FEATURE_I2C_HAS_START_STOP_DETECT (1) 601 /* @brief Has I2C bus stop detection (register bits FLT[STOPIE] and FLT[STOPF]). */ 602 #define FSL_FEATURE_I2C_HAS_STOP_DETECT (0) 603 /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */ 604 #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1) 605 /* @brief Maximum width of the glitch filter in number of bus clocks. */ 606 #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (15) 607 /* @brief Has control of the drive capability of the I2C pins. */ 608 #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (1) 609 /* @brief Has double buffering support (register S2). */ 610 #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (0) 611 /* @brief Has double buffer enable. */ 612 #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFER_ENABLE (0) 613 /* @brief I2C0 and I2C1 has shared interrupt vector. */ 614 #define FSL_FEATURE_I2C_HAS_SHARED_IRQ0_IRQ1 (1) 615 616 /* SLCD module features */ 617 618 /* @brief Has Multi Alternate Clock Source (register bit GCR[ATLSOURCE]). */ 619 #define FSL_FEATURE_SLCD_HAS_MULTI_ALTERNATE_CLOCK_SOURCE (0) 620 /* @brief Has fast frame rate (register bit GCR[FFR]). */ 621 #define FSL_FEATURE_SLCD_HAS_FAST_FRAME_RATE (0) 622 /* @brief Has frame frequency interrupt (register bit GCR[LCDIEN]). */ 623 #define FSL_FEATURE_SLCD_HAS_FRAME_FREQUENCY_INTERRUPT (1) 624 /* @brief Has high reference select (register bit GCR[HREFSEL]). */ 625 #define FSL_FEATURE_SLCD_HAS_HIGH_REFERENCE_SELECT (0) 626 /* @brief Has pad safe (register bit GCR[PADSAFE]). */ 627 #define FSL_FEATURE_SLCD_HAS_PAD_SAFE (0) 628 /* @brief Has lcd wait (register bit GCR[LCDWAIT]). */ 629 #define FSL_FEATURE_SLCD_HAS_LCD_WAIT (0) 630 /* @brief Has lcd doze enable (register bit GCR[LCDDOZE]). */ 631 #define FSL_FEATURE_SLCD_HAS_LCD_DOZE_ENABLE (1) 632 /* @brief Total pin number on LCD. */ 633 #define FSL_FEATURE_SLCD_HAS_PIN_NUM (64) 634 /* @brief Total phase number on SLCD. */ 635 #define FSL_FEATURE_SLCD_HAS_PHASE_NUM (8) 636 637 /* LLWU module features */ 638 639 #if defined(CPU_MKM33Z128ACLH5) || defined(CPU_MKM33Z64ACLH5) 640 /* @brief Maximum number of pins (maximal index plus one) connected to LLWU device. */ 641 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN (16) 642 /* @brief Has pins 8-15 connected to LLWU device. */ 643 #define FSL_FEATURE_LLWU_EXTERNAL_PIN_GROUP2 (1) 644 /* @brief Maximum number of internal modules connected to LLWU device. */ 645 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE (5) 646 /* @brief Number of digital filters. */ 647 #define FSL_FEATURE_LLWU_HAS_PIN_FILTER (2) 648 /* @brief Has MF register. */ 649 #define FSL_FEATURE_LLWU_HAS_MF (0) 650 /* @brief Has PF register. */ 651 #define FSL_FEATURE_LLWU_HAS_PF (0) 652 /* @brief Has possibility to enable reset in low leakage power mode and enable digital filter for RESET pin (register LLWU_RST). */ 653 #define FSL_FEATURE_LLWU_HAS_RESET_ENABLE (0) 654 /* @brief Has no internal module wakeup flag register. */ 655 #define FSL_FEATURE_LLWU_HAS_NO_INTERNAL_MODULE_WAKEUP_FLAG_REG (0) 656 /* @brief Has external pin 0 connected to LLWU device. */ 657 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN0 (1) 658 /* @brief Index of port of external pin. */ 659 #define FSL_FEATURE_LLWU_PIN0_GPIO_IDX (GPIOG_IDX) 660 /* @brief Number of external pin port on specified port. */ 661 #define FSL_FEATURE_LLWU_PIN0_GPIO_PIN (6) 662 /* @brief Has external pin 1 connected to LLWU device. */ 663 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN1 (1) 664 /* @brief Index of port of external pin. */ 665 #define FSL_FEATURE_LLWU_PIN1_GPIO_IDX (GPIOG_IDX) 666 /* @brief Number of external pin port on specified port. */ 667 #define FSL_FEATURE_LLWU_PIN1_GPIO_PIN (2) 668 /* @brief Has external pin 2 connected to LLWU device. */ 669 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN2 (1) 670 /* @brief Index of port of external pin. */ 671 #define FSL_FEATURE_LLWU_PIN2_GPIO_IDX (GPIOG_IDX) 672 /* @brief Number of external pin port on specified port. */ 673 #define FSL_FEATURE_LLWU_PIN2_GPIO_PIN (1) 674 /* @brief Has external pin 3 connected to LLWU device. */ 675 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN3 (1) 676 /* @brief Index of port of external pin. */ 677 #define FSL_FEATURE_LLWU_PIN3_GPIO_IDX (GPIOF_IDX) 678 /* @brief Number of external pin port on specified port. */ 679 #define FSL_FEATURE_LLWU_PIN3_GPIO_PIN (6) 680 /* @brief Has external pin 4 connected to LLWU device. */ 681 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN4 (1) 682 /* @brief Index of port of external pin. */ 683 #define FSL_FEATURE_LLWU_PIN4_GPIO_IDX (GPIOF_IDX) 684 /* @brief Number of external pin port on specified port. */ 685 #define FSL_FEATURE_LLWU_PIN4_GPIO_PIN (0) 686 /* @brief Has external pin 5 connected to LLWU device. */ 687 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN5 (1) 688 /* @brief Index of port of external pin. */ 689 #define FSL_FEATURE_LLWU_PIN5_GPIO_IDX (GPIOE_IDX) 690 /* @brief Number of external pin port on specified port. */ 691 #define FSL_FEATURE_LLWU_PIN5_GPIO_PIN (6) 692 /* @brief Has external pin 6 connected to LLWU device. */ 693 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN6 (0) 694 /* @brief Index of port of external pin. */ 695 #define FSL_FEATURE_LLWU_PIN6_GPIO_IDX (0) 696 /* @brief Number of external pin port on specified port. */ 697 #define FSL_FEATURE_LLWU_PIN6_GPIO_PIN (0) 698 /* @brief Has external pin 7 connected to LLWU device. */ 699 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN7 (0) 700 /* @brief Index of port of external pin. */ 701 #define FSL_FEATURE_LLWU_PIN7_GPIO_IDX (0) 702 /* @brief Number of external pin port on specified port. */ 703 #define FSL_FEATURE_LLWU_PIN7_GPIO_PIN (0) 704 /* @brief Has external pin 8 connected to LLWU device. */ 705 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN8 (0) 706 /* @brief Index of port of external pin. */ 707 #define FSL_FEATURE_LLWU_PIN8_GPIO_IDX (0) 708 /* @brief Number of external pin port on specified port. */ 709 #define FSL_FEATURE_LLWU_PIN8_GPIO_PIN (0) 710 /* @brief Has external pin 9 connected to LLWU device. */ 711 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN9 (1) 712 /* @brief Index of port of external pin. */ 713 #define FSL_FEATURE_LLWU_PIN9_GPIO_IDX (GPIOD_IDX) 714 /* @brief Number of external pin port on specified port. */ 715 #define FSL_FEATURE_LLWU_PIN9_GPIO_PIN (4) 716 /* @brief Has external pin 10 connected to LLWU device. */ 717 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN10 (1) 718 /* @brief Index of port of external pin. */ 719 #define FSL_FEATURE_LLWU_PIN10_GPIO_IDX (GPIOD_IDX) 720 /* @brief Number of external pin port on specified port. */ 721 #define FSL_FEATURE_LLWU_PIN10_GPIO_PIN (2) 722 /* @brief Has external pin 11 connected to LLWU device. */ 723 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN11 (0) 724 /* @brief Index of port of external pin. */ 725 #define FSL_FEATURE_LLWU_PIN11_GPIO_IDX (0) 726 /* @brief Number of external pin port on specified port. */ 727 #define FSL_FEATURE_LLWU_PIN11_GPIO_PIN (0) 728 /* @brief Has external pin 12 connected to LLWU device. */ 729 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN12 (0) 730 /* @brief Index of port of external pin. */ 731 #define FSL_FEATURE_LLWU_PIN12_GPIO_IDX (0) 732 /* @brief Number of external pin port on specified port. */ 733 #define FSL_FEATURE_LLWU_PIN12_GPIO_PIN (0) 734 /* @brief Has external pin 13 connected to LLWU device. */ 735 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN13 (1) 736 /* @brief Index of port of external pin. */ 737 #define FSL_FEATURE_LLWU_PIN13_GPIO_IDX (GPIOC_IDX) 738 /* @brief Number of external pin port on specified port. */ 739 #define FSL_FEATURE_LLWU_PIN13_GPIO_PIN (3) 740 /* @brief Has external pin 14 connected to LLWU device. */ 741 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN14 (1) 742 /* @brief Index of port of external pin. */ 743 #define FSL_FEATURE_LLWU_PIN14_GPIO_IDX (GPIOA_IDX) 744 /* @brief Number of external pin port on specified port. */ 745 #define FSL_FEATURE_LLWU_PIN14_GPIO_PIN (6) 746 /* @brief Has external pin 15 connected to LLWU device. */ 747 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN15 (1) 748 /* @brief Index of port of external pin. */ 749 #define FSL_FEATURE_LLWU_PIN15_GPIO_IDX (GPIOA_IDX) 750 /* @brief Number of external pin port on specified port. */ 751 #define FSL_FEATURE_LLWU_PIN15_GPIO_PIN (4) 752 /* @brief Has external pin 16 connected to LLWU device. */ 753 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN16 (0) 754 /* @brief Index of port of external pin. */ 755 #define FSL_FEATURE_LLWU_PIN16_GPIO_IDX (0) 756 /* @brief Number of external pin port on specified port. */ 757 #define FSL_FEATURE_LLWU_PIN16_GPIO_PIN (0) 758 /* @brief Has external pin 17 connected to LLWU device. */ 759 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN17 (0) 760 /* @brief Index of port of external pin. */ 761 #define FSL_FEATURE_LLWU_PIN17_GPIO_IDX (0) 762 /* @brief Number of external pin port on specified port. */ 763 #define FSL_FEATURE_LLWU_PIN17_GPIO_PIN (0) 764 /* @brief Has external pin 18 connected to LLWU device. */ 765 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN18 (0) 766 /* @brief Index of port of external pin. */ 767 #define FSL_FEATURE_LLWU_PIN18_GPIO_IDX (0) 768 /* @brief Number of external pin port on specified port. */ 769 #define FSL_FEATURE_LLWU_PIN18_GPIO_PIN (0) 770 /* @brief Has external pin 19 connected to LLWU device. */ 771 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN19 (0) 772 /* @brief Index of port of external pin. */ 773 #define FSL_FEATURE_LLWU_PIN19_GPIO_IDX (0) 774 /* @brief Number of external pin port on specified port. */ 775 #define FSL_FEATURE_LLWU_PIN19_GPIO_PIN (0) 776 /* @brief Has external pin 20 connected to LLWU device. */ 777 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN20 (0) 778 /* @brief Index of port of external pin. */ 779 #define FSL_FEATURE_LLWU_PIN20_GPIO_IDX (0) 780 /* @brief Number of external pin port on specified port. */ 781 #define FSL_FEATURE_LLWU_PIN20_GPIO_PIN (0) 782 /* @brief Has external pin 21 connected to LLWU device. */ 783 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN21 (0) 784 /* @brief Index of port of external pin. */ 785 #define FSL_FEATURE_LLWU_PIN21_GPIO_IDX (0) 786 /* @brief Number of external pin port on specified port. */ 787 #define FSL_FEATURE_LLWU_PIN21_GPIO_PIN (0) 788 /* @brief Has external pin 22 connected to LLWU device. */ 789 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN22 (0) 790 /* @brief Index of port of external pin. */ 791 #define FSL_FEATURE_LLWU_PIN22_GPIO_IDX (0) 792 /* @brief Number of external pin port on specified port. */ 793 #define FSL_FEATURE_LLWU_PIN22_GPIO_PIN (0) 794 /* @brief Has external pin 23 connected to LLWU device. */ 795 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN23 (0) 796 /* @brief Index of port of external pin. */ 797 #define FSL_FEATURE_LLWU_PIN23_GPIO_IDX (0) 798 /* @brief Number of external pin port on specified port. */ 799 #define FSL_FEATURE_LLWU_PIN23_GPIO_PIN (0) 800 /* @brief Has external pin 24 connected to LLWU device. */ 801 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN24 (0) 802 /* @brief Index of port of external pin. */ 803 #define FSL_FEATURE_LLWU_PIN24_GPIO_IDX (0) 804 /* @brief Number of external pin port on specified port. */ 805 #define FSL_FEATURE_LLWU_PIN24_GPIO_PIN (0) 806 /* @brief Has external pin 25 connected to LLWU device. */ 807 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN25 (0) 808 /* @brief Index of port of external pin. */ 809 #define FSL_FEATURE_LLWU_PIN25_GPIO_IDX (0) 810 /* @brief Number of external pin port on specified port. */ 811 #define FSL_FEATURE_LLWU_PIN25_GPIO_PIN (0) 812 /* @brief Has external pin 26 connected to LLWU device. */ 813 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN26 (0) 814 /* @brief Index of port of external pin. */ 815 #define FSL_FEATURE_LLWU_PIN26_GPIO_IDX (0) 816 /* @brief Number of external pin port on specified port. */ 817 #define FSL_FEATURE_LLWU_PIN26_GPIO_PIN (0) 818 /* @brief Has external pin 27 connected to LLWU device. */ 819 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN27 (0) 820 /* @brief Index of port of external pin. */ 821 #define FSL_FEATURE_LLWU_PIN27_GPIO_IDX (0) 822 /* @brief Number of external pin port on specified port. */ 823 #define FSL_FEATURE_LLWU_PIN27_GPIO_PIN (0) 824 /* @brief Has external pin 28 connected to LLWU device. */ 825 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN28 (0) 826 /* @brief Index of port of external pin. */ 827 #define FSL_FEATURE_LLWU_PIN28_GPIO_IDX (0) 828 /* @brief Number of external pin port on specified port. */ 829 #define FSL_FEATURE_LLWU_PIN28_GPIO_PIN (0) 830 /* @brief Has external pin 29 connected to LLWU device. */ 831 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN29 (0) 832 /* @brief Index of port of external pin. */ 833 #define FSL_FEATURE_LLWU_PIN29_GPIO_IDX (0) 834 /* @brief Number of external pin port on specified port. */ 835 #define FSL_FEATURE_LLWU_PIN29_GPIO_PIN (0) 836 /* @brief Has external pin 30 connected to LLWU device. */ 837 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN30 (0) 838 /* @brief Index of port of external pin. */ 839 #define FSL_FEATURE_LLWU_PIN30_GPIO_IDX (0) 840 /* @brief Number of external pin port on specified port. */ 841 #define FSL_FEATURE_LLWU_PIN30_GPIO_PIN (0) 842 /* @brief Has external pin 31 connected to LLWU device. */ 843 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN31 (0) 844 /* @brief Index of port of external pin. */ 845 #define FSL_FEATURE_LLWU_PIN31_GPIO_IDX (0) 846 /* @brief Number of external pin port on specified port. */ 847 #define FSL_FEATURE_LLWU_PIN31_GPIO_PIN (0) 848 /* @brief Has internal module 0 connected to LLWU device. */ 849 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE0 (1) 850 /* @brief Has internal module 1 connected to LLWU device. */ 851 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE1 (1) 852 /* @brief Has internal module 2 connected to LLWU device. */ 853 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE2 (1) 854 /* @brief Has internal module 3 connected to LLWU device. */ 855 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE3 (1) 856 /* @brief Has internal module 4 connected to LLWU device. */ 857 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE4 (1) 858 /* @brief Has internal module 5 connected to LLWU device. */ 859 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE5 (0) 860 /* @brief Has internal module 6 connected to LLWU device. */ 861 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE6 (0) 862 /* @brief Has internal module 7 connected to LLWU device. */ 863 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE7 (0) 864 /* @brief Has Version ID Register (LLWU_VERID). */ 865 #define FSL_FEATURE_LLWU_HAS_VERID (0) 866 /* @brief Has Parameter Register (LLWU_PARAM). */ 867 #define FSL_FEATURE_LLWU_HAS_PARAM (0) 868 /* @brief Width of registers of the LLWU. */ 869 #define FSL_FEATURE_LLWU_REG_BITWIDTH (8) 870 /* @brief Has DMA Enable register (LLWU_DE). */ 871 #define FSL_FEATURE_LLWU_HAS_DMA_ENABLE_REG (0) 872 #elif defined(CPU_MKM33Z128ACLL5) || defined(CPU_MKM33Z64ACLL5) 873 /* @brief Maximum number of pins (maximal index plus one) connected to LLWU device. */ 874 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN (16) 875 /* @brief Has pins 8-15 connected to LLWU device. */ 876 #define FSL_FEATURE_LLWU_EXTERNAL_PIN_GROUP2 (1) 877 /* @brief Maximum number of internal modules connected to LLWU device. */ 878 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE (5) 879 /* @brief Number of digital filters. */ 880 #define FSL_FEATURE_LLWU_HAS_PIN_FILTER (2) 881 /* @brief Has MF register. */ 882 #define FSL_FEATURE_LLWU_HAS_MF (0) 883 /* @brief Has PF register. */ 884 #define FSL_FEATURE_LLWU_HAS_PF (0) 885 /* @brief Has possibility to enable reset in low leakage power mode and enable digital filter for RESET pin (register LLWU_RST). */ 886 #define FSL_FEATURE_LLWU_HAS_RESET_ENABLE (0) 887 /* @brief Has no internal module wakeup flag register. */ 888 #define FSL_FEATURE_LLWU_HAS_NO_INTERNAL_MODULE_WAKEUP_FLAG_REG (0) 889 /* @brief Has external pin 0 connected to LLWU device. */ 890 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN0 (1) 891 /* @brief Index of port of external pin. */ 892 #define FSL_FEATURE_LLWU_PIN0_GPIO_IDX (GPIOG_IDX) 893 /* @brief Number of external pin port on specified port. */ 894 #define FSL_FEATURE_LLWU_PIN0_GPIO_PIN (6) 895 /* @brief Has external pin 1 connected to LLWU device. */ 896 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN1 (1) 897 /* @brief Index of port of external pin. */ 898 #define FSL_FEATURE_LLWU_PIN1_GPIO_IDX (GPIOG_IDX) 899 /* @brief Number of external pin port on specified port. */ 900 #define FSL_FEATURE_LLWU_PIN1_GPIO_PIN (2) 901 /* @brief Has external pin 2 connected to LLWU device. */ 902 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN2 (1) 903 /* @brief Index of port of external pin. */ 904 #define FSL_FEATURE_LLWU_PIN2_GPIO_IDX (GPIOG_IDX) 905 /* @brief Number of external pin port on specified port. */ 906 #define FSL_FEATURE_LLWU_PIN2_GPIO_PIN (1) 907 /* @brief Has external pin 3 connected to LLWU device. */ 908 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN3 (1) 909 /* @brief Index of port of external pin. */ 910 #define FSL_FEATURE_LLWU_PIN3_GPIO_IDX (GPIOF_IDX) 911 /* @brief Number of external pin port on specified port. */ 912 #define FSL_FEATURE_LLWU_PIN3_GPIO_PIN (6) 913 /* @brief Has external pin 4 connected to LLWU device. */ 914 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN4 (1) 915 /* @brief Index of port of external pin. */ 916 #define FSL_FEATURE_LLWU_PIN4_GPIO_IDX (GPIOF_IDX) 917 /* @brief Number of external pin port on specified port. */ 918 #define FSL_FEATURE_LLWU_PIN4_GPIO_PIN (0) 919 /* @brief Has external pin 5 connected to LLWU device. */ 920 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN5 (1) 921 /* @brief Index of port of external pin. */ 922 #define FSL_FEATURE_LLWU_PIN5_GPIO_IDX (GPIOE_IDX) 923 /* @brief Number of external pin port on specified port. */ 924 #define FSL_FEATURE_LLWU_PIN5_GPIO_PIN (6) 925 /* @brief Has external pin 6 connected to LLWU device. */ 926 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN6 (1) 927 /* @brief Index of port of external pin. */ 928 #define FSL_FEATURE_LLWU_PIN6_GPIO_IDX (GPIOE_IDX) 929 /* @brief Number of external pin port on specified port. */ 930 #define FSL_FEATURE_LLWU_PIN6_GPIO_PIN (5) 931 /* @brief Has external pin 7 connected to LLWU device. */ 932 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN7 (1) 933 /* @brief Index of port of external pin. */ 934 #define FSL_FEATURE_LLWU_PIN7_GPIO_IDX (GPIOD_IDX) 935 /* @brief Number of external pin port on specified port. */ 936 #define FSL_FEATURE_LLWU_PIN7_GPIO_PIN (7) 937 /* @brief Has external pin 8 connected to LLWU device. */ 938 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN8 (1) 939 /* @brief Index of port of external pin. */ 940 #define FSL_FEATURE_LLWU_PIN8_GPIO_IDX (GPIOD_IDX) 941 /* @brief Number of external pin port on specified port. */ 942 #define FSL_FEATURE_LLWU_PIN8_GPIO_PIN (6) 943 /* @brief Has external pin 9 connected to LLWU device. */ 944 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN9 (1) 945 /* @brief Index of port of external pin. */ 946 #define FSL_FEATURE_LLWU_PIN9_GPIO_IDX (GPIOD_IDX) 947 /* @brief Number of external pin port on specified port. */ 948 #define FSL_FEATURE_LLWU_PIN9_GPIO_PIN (4) 949 /* @brief Has external pin 10 connected to LLWU device. */ 950 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN10 (1) 951 /* @brief Index of port of external pin. */ 952 #define FSL_FEATURE_LLWU_PIN10_GPIO_IDX (GPIOD_IDX) 953 /* @brief Number of external pin port on specified port. */ 954 #define FSL_FEATURE_LLWU_PIN10_GPIO_PIN (2) 955 /* @brief Has external pin 11 connected to LLWU device. */ 956 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN11 (1) 957 /* @brief Index of port of external pin. */ 958 #define FSL_FEATURE_LLWU_PIN11_GPIO_IDX (GPIOD_IDX) 959 /* @brief Number of external pin port on specified port. */ 960 #define FSL_FEATURE_LLWU_PIN11_GPIO_PIN (0) 961 /* @brief Has external pin 12 connected to LLWU device. */ 962 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN12 (1) 963 /* @brief Index of port of external pin. */ 964 #define FSL_FEATURE_LLWU_PIN12_GPIO_IDX (GPIOC_IDX) 965 /* @brief Number of external pin port on specified port. */ 966 #define FSL_FEATURE_LLWU_PIN12_GPIO_PIN (5) 967 /* @brief Has external pin 13 connected to LLWU device. */ 968 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN13 (1) 969 /* @brief Index of port of external pin. */ 970 #define FSL_FEATURE_LLWU_PIN13_GPIO_IDX (GPIOC_IDX) 971 /* @brief Number of external pin port on specified port. */ 972 #define FSL_FEATURE_LLWU_PIN13_GPIO_PIN (3) 973 /* @brief Has external pin 14 connected to LLWU device. */ 974 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN14 (1) 975 /* @brief Index of port of external pin. */ 976 #define FSL_FEATURE_LLWU_PIN14_GPIO_IDX (GPIOA_IDX) 977 /* @brief Number of external pin port on specified port. */ 978 #define FSL_FEATURE_LLWU_PIN14_GPIO_PIN (6) 979 /* @brief Has external pin 15 connected to LLWU device. */ 980 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN15 (1) 981 /* @brief Index of port of external pin. */ 982 #define FSL_FEATURE_LLWU_PIN15_GPIO_IDX (GPIOA_IDX) 983 /* @brief Number of external pin port on specified port. */ 984 #define FSL_FEATURE_LLWU_PIN15_GPIO_PIN (4) 985 /* @brief Has external pin 16 connected to LLWU device. */ 986 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN16 (0) 987 /* @brief Index of port of external pin. */ 988 #define FSL_FEATURE_LLWU_PIN16_GPIO_IDX (0) 989 /* @brief Number of external pin port on specified port. */ 990 #define FSL_FEATURE_LLWU_PIN16_GPIO_PIN (0) 991 /* @brief Has external pin 17 connected to LLWU device. */ 992 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN17 (0) 993 /* @brief Index of port of external pin. */ 994 #define FSL_FEATURE_LLWU_PIN17_GPIO_IDX (0) 995 /* @brief Number of external pin port on specified port. */ 996 #define FSL_FEATURE_LLWU_PIN17_GPIO_PIN (0) 997 /* @brief Has external pin 18 connected to LLWU device. */ 998 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN18 (0) 999 /* @brief Index of port of external pin. */ 1000 #define FSL_FEATURE_LLWU_PIN18_GPIO_IDX (0) 1001 /* @brief Number of external pin port on specified port. */ 1002 #define FSL_FEATURE_LLWU_PIN18_GPIO_PIN (0) 1003 /* @brief Has external pin 19 connected to LLWU device. */ 1004 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN19 (0) 1005 /* @brief Index of port of external pin. */ 1006 #define FSL_FEATURE_LLWU_PIN19_GPIO_IDX (0) 1007 /* @brief Number of external pin port on specified port. */ 1008 #define FSL_FEATURE_LLWU_PIN19_GPIO_PIN (0) 1009 /* @brief Has external pin 20 connected to LLWU device. */ 1010 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN20 (0) 1011 /* @brief Index of port of external pin. */ 1012 #define FSL_FEATURE_LLWU_PIN20_GPIO_IDX (0) 1013 /* @brief Number of external pin port on specified port. */ 1014 #define FSL_FEATURE_LLWU_PIN20_GPIO_PIN (0) 1015 /* @brief Has external pin 21 connected to LLWU device. */ 1016 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN21 (0) 1017 /* @brief Index of port of external pin. */ 1018 #define FSL_FEATURE_LLWU_PIN21_GPIO_IDX (0) 1019 /* @brief Number of external pin port on specified port. */ 1020 #define FSL_FEATURE_LLWU_PIN21_GPIO_PIN (0) 1021 /* @brief Has external pin 22 connected to LLWU device. */ 1022 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN22 (0) 1023 /* @brief Index of port of external pin. */ 1024 #define FSL_FEATURE_LLWU_PIN22_GPIO_IDX (0) 1025 /* @brief Number of external pin port on specified port. */ 1026 #define FSL_FEATURE_LLWU_PIN22_GPIO_PIN (0) 1027 /* @brief Has external pin 23 connected to LLWU device. */ 1028 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN23 (0) 1029 /* @brief Index of port of external pin. */ 1030 #define FSL_FEATURE_LLWU_PIN23_GPIO_IDX (0) 1031 /* @brief Number of external pin port on specified port. */ 1032 #define FSL_FEATURE_LLWU_PIN23_GPIO_PIN (0) 1033 /* @brief Has external pin 24 connected to LLWU device. */ 1034 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN24 (0) 1035 /* @brief Index of port of external pin. */ 1036 #define FSL_FEATURE_LLWU_PIN24_GPIO_IDX (0) 1037 /* @brief Number of external pin port on specified port. */ 1038 #define FSL_FEATURE_LLWU_PIN24_GPIO_PIN (0) 1039 /* @brief Has external pin 25 connected to LLWU device. */ 1040 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN25 (0) 1041 /* @brief Index of port of external pin. */ 1042 #define FSL_FEATURE_LLWU_PIN25_GPIO_IDX (0) 1043 /* @brief Number of external pin port on specified port. */ 1044 #define FSL_FEATURE_LLWU_PIN25_GPIO_PIN (0) 1045 /* @brief Has external pin 26 connected to LLWU device. */ 1046 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN26 (0) 1047 /* @brief Index of port of external pin. */ 1048 #define FSL_FEATURE_LLWU_PIN26_GPIO_IDX (0) 1049 /* @brief Number of external pin port on specified port. */ 1050 #define FSL_FEATURE_LLWU_PIN26_GPIO_PIN (0) 1051 /* @brief Has external pin 27 connected to LLWU device. */ 1052 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN27 (0) 1053 /* @brief Index of port of external pin. */ 1054 #define FSL_FEATURE_LLWU_PIN27_GPIO_IDX (0) 1055 /* @brief Number of external pin port on specified port. */ 1056 #define FSL_FEATURE_LLWU_PIN27_GPIO_PIN (0) 1057 /* @brief Has external pin 28 connected to LLWU device. */ 1058 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN28 (0) 1059 /* @brief Index of port of external pin. */ 1060 #define FSL_FEATURE_LLWU_PIN28_GPIO_IDX (0) 1061 /* @brief Number of external pin port on specified port. */ 1062 #define FSL_FEATURE_LLWU_PIN28_GPIO_PIN (0) 1063 /* @brief Has external pin 29 connected to LLWU device. */ 1064 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN29 (0) 1065 /* @brief Index of port of external pin. */ 1066 #define FSL_FEATURE_LLWU_PIN29_GPIO_IDX (0) 1067 /* @brief Number of external pin port on specified port. */ 1068 #define FSL_FEATURE_LLWU_PIN29_GPIO_PIN (0) 1069 /* @brief Has external pin 30 connected to LLWU device. */ 1070 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN30 (0) 1071 /* @brief Index of port of external pin. */ 1072 #define FSL_FEATURE_LLWU_PIN30_GPIO_IDX (0) 1073 /* @brief Number of external pin port on specified port. */ 1074 #define FSL_FEATURE_LLWU_PIN30_GPIO_PIN (0) 1075 /* @brief Has external pin 31 connected to LLWU device. */ 1076 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN31 (0) 1077 /* @brief Index of port of external pin. */ 1078 #define FSL_FEATURE_LLWU_PIN31_GPIO_IDX (0) 1079 /* @brief Number of external pin port on specified port. */ 1080 #define FSL_FEATURE_LLWU_PIN31_GPIO_PIN (0) 1081 /* @brief Has internal module 0 connected to LLWU device. */ 1082 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE0 (1) 1083 /* @brief Has internal module 1 connected to LLWU device. */ 1084 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE1 (1) 1085 /* @brief Has internal module 2 connected to LLWU device. */ 1086 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE2 (1) 1087 /* @brief Has internal module 3 connected to LLWU device. */ 1088 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE3 (1) 1089 /* @brief Has internal module 4 connected to LLWU device. */ 1090 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE4 (1) 1091 /* @brief Has internal module 5 connected to LLWU device. */ 1092 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE5 (0) 1093 /* @brief Has internal module 6 connected to LLWU device. */ 1094 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE6 (0) 1095 /* @brief Has internal module 7 connected to LLWU device. */ 1096 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE7 (0) 1097 /* @brief Has Version ID Register (LLWU_VERID). */ 1098 #define FSL_FEATURE_LLWU_HAS_VERID (0) 1099 /* @brief Has Parameter Register (LLWU_PARAM). */ 1100 #define FSL_FEATURE_LLWU_HAS_PARAM (0) 1101 /* @brief Width of registers of the LLWU. */ 1102 #define FSL_FEATURE_LLWU_REG_BITWIDTH (8) 1103 /* @brief Has DMA Enable register (LLWU_DE). */ 1104 #define FSL_FEATURE_LLWU_HAS_DMA_ENABLE_REG (0) 1105 #endif /* defined(CPU_MKM33Z128ACLH5) || defined(CPU_MKM33Z64ACLH5) */ 1106 1107 /* LPTMR module features */ 1108 1109 /* @brief Has shared interrupt handler with another LPTMR module. */ 1110 #define FSL_FEATURE_LPTMR_HAS_SHARED_IRQ_HANDLER (0) 1111 /* @brief Whether LPTMR counter is 32 bits width. */ 1112 #define FSL_FEATURE_LPTMR_CNR_WIDTH_IS_32B (0) 1113 /* @brief Has timer DMA request enable (register bit CSR[TDRE]). */ 1114 #define FSL_FEATURE_LPTMR_HAS_CSR_TDRE (0) 1115 1116 /* MCG module features */ 1117 1118 /* @brief PRDIV base value (divider of register bit field [PRDIV] zero value). */ 1119 #define FSL_FEATURE_MCG_PLL_PRDIV_BASE (0) 1120 /* @brief Maximum PLL external reference divider value (max. value of register bit field C5[PRVDIV]). */ 1121 #define FSL_FEATURE_MCG_PLL_PRDIV_MAX (0) 1122 /* @brief VCO divider base value (multiply factor of register bit field C6[VDIV] zero value). */ 1123 #define FSL_FEATURE_MCG_PLL_VDIV_BASE (0) 1124 /* @brief PLL reference clock low range. OSCCLK/PLL_R. */ 1125 #define FSL_FEATURE_MCG_PLL_REF_MIN (0) 1126 /* @brief PLL reference clock high range. OSCCLK/PLL_R. */ 1127 #define FSL_FEATURE_MCG_PLL_REF_MAX (0) 1128 /* @brief The PLL clock is divided by 2 before VCO divider. */ 1129 #define FSL_FEATURE_MCG_HAS_PLL_INTERNAL_DIV (0) 1130 /* @brief FRDIV supports 1280. */ 1131 #define FSL_FEATURE_MCG_FRDIV_SUPPORT_1280 (1) 1132 /* @brief FRDIV supports 1536. */ 1133 #define FSL_FEATURE_MCG_FRDIV_SUPPORT_1536 (1) 1134 /* @brief MCGFFCLK divider. */ 1135 #define FSL_FEATURE_MCG_FFCLK_DIV (1) 1136 /* @brief Is PLL clock divided by 2 before MCG PLL/FLL clock selection in the SIM module. */ 1137 #define FSL_FEATURE_MCG_HAS_PLL_EXTRA_DIV (0) 1138 /* @brief Has 32kHz RTC external reference clock (register bits C8[LOCS1], C8[CME1], C8[LOCRE1] and RTC module are present). */ 1139 #define FSL_FEATURE_MCG_HAS_RTC_32K (1) 1140 /* @brief Has PLL1 external reference clock (registers C10, C11, C12, S2). */ 1141 #define FSL_FEATURE_MCG_HAS_PLL1 (0) 1142 /* @brief Has 48MHz internal oscillator. */ 1143 #define FSL_FEATURE_MCG_HAS_IRC_48M (0) 1144 /* @brief Has OSC1 external oscillator (registers C10, C11, C12, S2). */ 1145 #define FSL_FEATURE_MCG_HAS_OSC1 (0) 1146 /* @brief Has fast internal reference clock fine trim (register bit C2[FCFTRIM]). */ 1147 #define FSL_FEATURE_MCG_HAS_FCFTRIM (0) 1148 /* @brief Has PLL loss of lock reset (register bit C8[LOLRE]). */ 1149 #define FSL_FEATURE_MCG_HAS_LOLRE (1) 1150 /* @brief Has MCG OSC clock selection (register bit C7[OSCSEL]). */ 1151 #define FSL_FEATURE_MCG_USE_OSCSEL (1) 1152 /* @brief Has PLL external reference selection (register bits C5[PLLREFSEL0] and C11[PLLREFSEL1]). */ 1153 #define FSL_FEATURE_MCG_USE_PLLREFSEL (0) 1154 /* @brief TBD */ 1155 #define FSL_FEATURE_MCG_USE_SYSTEM_CLOCK (0) 1156 /* @brief Has phase-locked loop (PLL) (register C5 and bits C6[VDIV], C6[PLLS], C6[LOLIE0], S[PLLST], S[LOCK0], S[LOLS0]). */ 1157 #define FSL_FEATURE_MCG_HAS_PLL (1) 1158 /* @brief Has phase-locked loop (PLL) PRDIV (register C5[PRDIV]. */ 1159 #define FSL_FEATURE_MCG_HAS_PLL_PRDIV (0) 1160 /* @brief Has phase-locked loop (PLL) VDIV (register C6[VDIV]. */ 1161 #define FSL_FEATURE_MCG_HAS_PLL_VDIV (0) 1162 /* @brief PLL/OSC related register bit fields have PLL/OSC index in their name. */ 1163 #define FSL_FEATURE_MCG_HAS_PLL_OSC_INDEX (1) 1164 /* @brief Has frequency-locked loop (FLL) (register ATCVH, ATCVL and bits C1[IREFS], C1[FRDIV]). */ 1165 #define FSL_FEATURE_MCG_HAS_FLL (1) 1166 /* @brief Has PLL external to MCG (C9[PLL_CME], C9[PLL_LOCRE], C9[EXT_PLL_LOCS]). */ 1167 #define FSL_FEATURE_MCG_HAS_EXTERNAL_PLL (0) 1168 /* @brief Has crystal oscillator or external reference clock low power controls (register bits C2[HGO], C2[RANGE]). */ 1169 #define FSL_FEATURE_MCG_HAS_EXT_REF_LOW_POWER_CONTROL (1) 1170 /* @brief Has PLL/FLL selection as MCG output (register bit C6[PLLS]). */ 1171 #define FSL_FEATURE_MCG_HAS_PLL_FLL_SELECTION (1) 1172 /* @brief Has PLL output selection (PLL0/PLL1, PLL/external PLL) (register bit C11[PLLCS]). */ 1173 #define FSL_FEATURE_MCG_HAS_PLL_OUTPUT_SELECTION (0) 1174 /* @brief Has automatic trim machine (registers ATCVH, ATCVL and bits SC[ATMF], SC[ATMS], SC[ATME]). */ 1175 #define FSL_FEATURE_MCG_HAS_AUTO_TRIM_MACHINE (1) 1176 /* @brief Has external clock monitor (register bit C6[CME]). */ 1177 #define FSL_FEATURE_MCG_HAS_EXTERNAL_CLOCK_MONITOR (1) 1178 /* @brief Has low frequency internal reference clock (IRC) (registers LTRIMRNG, LFRIM, LSTRIM and bit MC[LIRC_DIV2]). */ 1179 #define FSL_FEATURE_MCG_HAS_LOW_FREQ_IRC (0) 1180 /* @brief Has high frequency internal reference clock (IRC) (registers HCTRIM, HTTRIM, HFTRIM and bit MC[HIRCEN]). */ 1181 #define FSL_FEATURE_MCG_HAS_HIGH_FREQ_IRC (0) 1182 /* @brief Has PEI mode or PBI mode. */ 1183 #define FSL_FEATURE_MCG_HAS_PLL_INTERNAL_MODE (1) 1184 /* @brief Reset clock mode is BLPI. */ 1185 #define FSL_FEATURE_MCG_RESET_IS_BLPI (1) 1186 1187 /* OSC module features */ 1188 1189 #if defined(CPU_MKM33Z128ACLL5) || defined(CPU_MKM33Z64ACLL5) 1190 /* @brief Has OSC1 external oscillator. */ 1191 #define FSL_FEATURE_OSC_HAS_OSC1 (0) 1192 /* @brief Has OSC0 external oscillator. */ 1193 #define FSL_FEATURE_OSC_HAS_OSC0 (0) 1194 /* @brief Has OSC external oscillator (without index). */ 1195 #define FSL_FEATURE_OSC_HAS_OSC (1) 1196 /* @brief Number of OSC external oscillators. */ 1197 #define FSL_FEATURE_OSC_OSC_COUNT (1) 1198 /* @brief Has external reference clock divider (register bit field DIV[ERPS]). */ 1199 #define FSL_FEATURE_OSC_HAS_EXT_REF_CLOCK_DIVIDER (0) 1200 #endif /* defined(CPU_MKM33Z128ACLL5) || defined(CPU_MKM33Z64ACLL5) */ 1201 1202 /* PIT module features */ 1203 1204 /* @brief Number of channels (related to number of registers LDVALn, CVALn, TCTRLn, TFLGn). */ 1205 #define FSL_FEATURE_PIT_TIMER_COUNT (2) 1206 /* @brief Has lifetime timer (related to existence of registers LTMR64L and LTMR64H). */ 1207 #define FSL_FEATURE_PIT_HAS_LIFETIME_TIMER (0) 1208 /* @brief Has chain mode (related to existence of register bit field TCTRLn[CHN]). */ 1209 #define FSL_FEATURE_PIT_HAS_CHAIN_MODE (1) 1210 /* @brief Has shared interrupt handler (has not individual interrupt handler for each channel). */ 1211 #define FSL_FEATURE_PIT_HAS_SHARED_IRQ_HANDLER (1) 1212 /* @brief Has timer enable control. */ 1213 #define FSL_FEATURE_PIT_HAS_MDIS (1) 1214 1215 /* PMC module features */ 1216 1217 /* @brief Has Bandgap Enable In VLPx Operation support. */ 1218 #define FSL_FEATURE_PMC_HAS_BGEN (1) 1219 /* @brief Has Bandgap Buffer Enable. */ 1220 #define FSL_FEATURE_PMC_HAS_BGBE (1) 1221 /* @brief Has Bandgap Buffer Drive Select. */ 1222 #define FSL_FEATURE_PMC_HAS_BGBDS (1) 1223 /* @brief Has Low-Voltage Detect Voltage Select support. */ 1224 #define FSL_FEATURE_PMC_HAS_LVDV (1) 1225 /* @brief Has Low-Voltage Warning Voltage Select support. */ 1226 #define FSL_FEATURE_PMC_HAS_LVWV (1) 1227 /* @brief Has LPO. */ 1228 #define FSL_FEATURE_PMC_HAS_LPO (0) 1229 /* @brief Has VLPx option PMC_REGSC[VLPO]. */ 1230 #define FSL_FEATURE_PMC_HAS_VLPO (0) 1231 /* @brief Has acknowledge isolation support. */ 1232 #define FSL_FEATURE_PMC_HAS_ACKISO (1) 1233 /* @brief Has Regulator In Full Performance Mode Status Bit PMC_REGSC[REGFPM]. */ 1234 #define FSL_FEATURE_PMC_HAS_REGFPM (0) 1235 /* @brief Has Regulator In Run Regulation Status Bit PMC_REGSC[REGONS]. */ 1236 #define FSL_FEATURE_PMC_HAS_REGONS (1) 1237 /* @brief Has PMC_HVDSC1. */ 1238 #define FSL_FEATURE_PMC_HAS_HVDSC1 (0) 1239 /* @brief Has PMC_PARAM. */ 1240 #define FSL_FEATURE_PMC_HAS_PARAM (0) 1241 /* @brief Has PMC_VERID. */ 1242 #define FSL_FEATURE_PMC_HAS_VERID (0) 1243 1244 /* PORT module features */ 1245 1246 /* @brief Has control lock (register bit PCR[LK]). */ 1247 #define FSL_FEATURE_PORT_HAS_PIN_CONTROL_LOCK (1) 1248 /* @brief Has open drain control (register bit PCR[ODE]). */ 1249 #define FSL_FEATURE_PORT_HAS_OPEN_DRAIN (0) 1250 /* @brief Has digital filter (registers DFER, DFCR and DFWR). */ 1251 #define FSL_FEATURE_PORT_HAS_DIGITAL_FILTER (1) 1252 /* @brief Has DMA request (register bit field PCR[IRQC] values). */ 1253 #define FSL_FEATURE_PORT_HAS_DMA_REQUEST (1) 1254 /* @brief Has pull resistor selection available. */ 1255 #define FSL_FEATURE_PORT_HAS_PULL_SELECTION (1) 1256 /* @brief Has pull resistor enable (register bit PCR[PE]). */ 1257 #define FSL_FEATURE_PORT_HAS_PULL_ENABLE (1) 1258 /* @brief Has slew rate control (register bit PCR[SRE]). */ 1259 #define FSL_FEATURE_PORT_HAS_SLEW_RATE (1) 1260 /* @brief Has passive filter (register bit field PCR[PFE]). */ 1261 #define FSL_FEATURE_PORT_HAS_PASSIVE_FILTER (0) 1262 /* @brief Has drive strength control (register bit PCR[DSE]). */ 1263 #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH (0) 1264 /* @brief Has separate drive strength register (HDRVE). */ 1265 #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH_REGISTER (0) 1266 /* @brief Has glitch filter (register IOFLT). */ 1267 #define FSL_FEATURE_PORT_HAS_GLITCH_FILTER (0) 1268 /* @brief Defines width of PCR[MUX] field. */ 1269 #define FSL_FEATURE_PORT_PCR_MUX_WIDTH (3) 1270 /* @brief Has dedicated interrupt vector. */ 1271 #define FSL_FEATURE_PORT_HAS_INTERRUPT_VECTOR (1) 1272 /* @brief Has multiple pin IRQ configuration (register GICLR and GICHR). */ 1273 #define FSL_FEATURE_PORT_HAS_MULTIPLE_IRQ_CONFIG (0) 1274 /* @brief Defines whether PCR[IRQC] bit-field has flag states. */ 1275 #define FSL_FEATURE_PORT_HAS_IRQC_FLAG (0) 1276 /* @brief Defines whether PCR[IRQC] bit-field has trigger states. */ 1277 #define FSL_FEATURE_PORT_HAS_IRQC_TRIGGER (0) 1278 1279 /* RCM module features */ 1280 1281 /* @brief Has Loss-of-Lock Reset support. */ 1282 #define FSL_FEATURE_RCM_HAS_LOL (1) 1283 /* @brief Has Loss-of-Clock Reset support. */ 1284 #define FSL_FEATURE_RCM_HAS_LOC (1) 1285 /* @brief Has JTAG generated Reset support. */ 1286 #define FSL_FEATURE_RCM_HAS_JTAG (0) 1287 /* @brief Has EzPort generated Reset support. */ 1288 #define FSL_FEATURE_RCM_HAS_EZPORT (0) 1289 /* @brief Has bit-field indicating EZP_MS_B pin state during last reset. */ 1290 #define FSL_FEATURE_RCM_HAS_EZPMS (0) 1291 /* @brief Has boot ROM configuration, MR[BOOTROM], FM[FORCEROM] */ 1292 #define FSL_FEATURE_RCM_HAS_BOOTROM (0) 1293 /* @brief Has sticky system reset status register RCM_SSRS0 and RCM_SSRS1. */ 1294 #define FSL_FEATURE_RCM_HAS_SSRS (0) 1295 /* @brief Has Version ID Register (RCM_VERID). */ 1296 #define FSL_FEATURE_RCM_HAS_VERID (0) 1297 /* @brief Has Parameter Register (RCM_PARAM). */ 1298 #define FSL_FEATURE_RCM_HAS_PARAM (0) 1299 /* @brief Has Reset Interrupt Enable Register RCM_SRIE. */ 1300 #define FSL_FEATURE_RCM_HAS_SRIE (0) 1301 /* @brief Width of registers of the RCM. */ 1302 #define FSL_FEATURE_RCM_REG_WIDTH (8) 1303 /* @brief Has Core 1 generated Reset support RCM_SRS[CORE1] */ 1304 #define FSL_FEATURE_RCM_HAS_CORE1 (0) 1305 /* @brief Has MDM-AP system reset support RCM_SRS1[MDM_AP] */ 1306 #define FSL_FEATURE_RCM_HAS_MDM_AP (1) 1307 /* @brief Has wakeup reset feature. Register bit SRS[WAKEUP]. */ 1308 #define FSL_FEATURE_RCM_HAS_WAKEUP (1) 1309 1310 /* RTC module features */ 1311 1312 /* @brief Has Tamper Direction Register support. */ 1313 #define FSL_FEATURE_RTC_HAS_TAMPER_DIRECTION (0) 1314 /* @brief Has Tamper Queue Status and Control Register support. */ 1315 #define FSL_FEATURE_RTC_HAS_TAMPER_QUEUE (0) 1316 /* @brief Whether RTC is IRTC. */ 1317 #define FSL_FEATURE_RTC_IS_IRTC (1) 1318 1319 /* SIM module features */ 1320 1321 /* @brief Has USB FS divider. */ 1322 #define FSL_FEATURE_SIM_USBFS_USE_SPECIAL_DIVIDER (0) 1323 /* @brief Is PLL clock divided by 2 before MCG PLL/FLL clock selection. */ 1324 #define FSL_FEATURE_SIM_PLLCLK_USE_SPECIAL_DIVIDER (0) 1325 /* @brief Has RAM size specification (register bit field SOPT1[RAMSIZE]). */ 1326 #define FSL_FEATURE_SIM_OPT_HAS_RAMSIZE (0) 1327 /* @brief Has SRAM size specification (register bit field SOPT1[SRAMSIZE]). */ 1328 #define FSL_FEATURE_SIM_OPT_HAS_SRAMSIZE (1) 1329 /* @brief Has 32k oscillator clock output (register bit SOPT1[OSC32KOUT]). */ 1330 #define FSL_FEATURE_SIM_OPT_HAS_OSC32K_OUT (0) 1331 /* @brief Has 32k oscillator clock selection (register bit field SOPT1[OSC32KSEL]). */ 1332 #define FSL_FEATURE_SIM_OPT_HAS_OSC32K_SELECTION (1) 1333 /* @brief 32k oscillator clock selection width (width of register bit field SOPT1[OSC32KSEL]). */ 1334 #define FSL_FEATURE_SIM_OPT_OSC32K_SELECTION_WIDTH (2) 1335 /* @brief Has RTC clock output selection (register bit SOPT2[RTCCLKOUTSEL]). */ 1336 #define FSL_FEATURE_SIM_OPT_HAS_RTC_CLOCK_OUT_SELECTION (0) 1337 /* @brief Has USB voltage regulator (register bits SOPT1[USBVSTBY], SOPT1[USBSSTBY], SOPT1[USBREGEN], SOPT1CFG[URWE], SOPT1CFG[UVSWE], SOPT1CFG[USSWE]). */ 1338 #define FSL_FEATURE_SIM_OPT_HAS_USB_VOLTAGE_REGULATOR (0) 1339 /* @brief USB has integrated PHY (register bits USBPHYCTL[USBVREGSEL], USBPHYCTL[USBVREGPD], USBPHYCTL[USB3VOUTTRG], USBPHYCTL[USBDISILIM], SOPT2[USBSLSRC], SOPT2[USBREGEN]). */ 1340 #define FSL_FEATURE_SIM_OPT_HAS_USB_PHY (0) 1341 /* @brief Has PTD7 pad drive strength control (register bit SOPT2[PTD7PAD]). */ 1342 #define FSL_FEATURE_SIM_OPT_HAS_PTD7PAD (0) 1343 /* @brief Has FlexBus security level selection (register bit SOPT2[FBSL]). */ 1344 #define FSL_FEATURE_SIM_OPT_HAS_FBSL (0) 1345 /* @brief Has number of FlexBus hold cycle before FlexBus can release bus (register bit SOPT6[PCR]). */ 1346 #define FSL_FEATURE_SIM_OPT_HAS_PCR (0) 1347 /* @brief Has number of NFC hold cycle in case of FlexBus request (register bit SOPT6[MCC]). */ 1348 #define FSL_FEATURE_SIM_OPT_HAS_MCC (0) 1349 /* @brief Has UART open drain enable (register bits UARTnODE, where n is a number, in register SOPT5). */ 1350 #define FSL_FEATURE_SIM_OPT_HAS_ODE (0) 1351 /* @brief Number of LPUART modules (number of register bits LPUARTn, where n is a number, in register SCGC5). */ 1352 #define FSL_FEATURE_SIM_OPT_LPUART_COUNT (0) 1353 /* @brief Number of UART modules (number of register bits UARTn, where n is a number, in register SCGC4). */ 1354 #define FSL_FEATURE_SIM_OPT_UART_COUNT (4) 1355 /* @brief Has UART0 open drain enable (register bit SOPT5[UART0ODE]). */ 1356 #define FSL_FEATURE_SIM_OPT_HAS_UART0_ODE (0) 1357 /* @brief Has UART1 open drain enable (register bit SOPT5[UART1ODE]). */ 1358 #define FSL_FEATURE_SIM_OPT_HAS_UART1_ODE (0) 1359 /* @brief Has UART2 open drain enable (register bit SOPT5[UART2ODE]). */ 1360 #define FSL_FEATURE_SIM_OPT_HAS_UART2_ODE (0) 1361 /* @brief Has LPUART0 open drain enable (register bit SOPT5[LPUART0ODE]). */ 1362 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_ODE (0) 1363 /* @brief Has LPUART1 open drain enable (register bit SOPT5[LPUART1ODE]). */ 1364 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_ODE (0) 1365 /* @brief Has CMT/UART pad drive strength control (register bit SOPT2[CMTUARTPAD]). */ 1366 #define FSL_FEATURE_SIM_OPT_HAS_CMTUARTPAD (0) 1367 /* @brief Has LPUART0 transmit data source selection (register bit SOPT5[LPUART0TXSRC]). */ 1368 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_TX_SRC (0) 1369 /* @brief Has LPUART0 receive data source selection (register bit SOPT5[LPUART0RXSRC]). */ 1370 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_RX_SRC (0) 1371 /* @brief Has LPUART1 transmit data source selection (register bit SOPT5[LPUART1TXSRC]). */ 1372 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_TX_SRC (0) 1373 /* @brief Has LPUART1 receive data source selection (register bit SOPT5[LPUART1RXSRC]). */ 1374 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_RX_SRC (0) 1375 /* @brief Has UART0 transmit data source selection (register bit SOPT5[UART0TXSRC]). */ 1376 #define FSL_FEATURE_SIM_OPT_HAS_UART0_TX_SRC (0) 1377 /* @brief UART0 transmit data source selection width (width of register bit SOPT5[UART0TXSRC]). */ 1378 #define FSL_FEATURE_SIM_OPT_UART0_TX_SRC_WIDTH (0) 1379 /* @brief Has UART0 receive data source selection (register bit SOPT5[UART0RXSRC]). */ 1380 #define FSL_FEATURE_SIM_OPT_HAS_UART0_RX_SRC (0) 1381 /* @brief UART0 receive data source selection width (width of register bit SOPT5[UART0RXSRC]). */ 1382 #define FSL_FEATURE_SIM_OPT_UART0_RX_SRC_WIDTH (0) 1383 /* @brief Has UART1 transmit data source selection (register bit SOPT5[UART1TXSRC]). */ 1384 #define FSL_FEATURE_SIM_OPT_HAS_UART1_TX_SRC (0) 1385 /* @brief Has UART1 receive data source selection (register bit SOPT5[UART1RXSRC]). */ 1386 #define FSL_FEATURE_SIM_OPT_HAS_UART1_RX_SRC (0) 1387 /* @brief UART1 receive data source selection width (width of register bit SOPT5[UART1RXSRC]). */ 1388 #define FSL_FEATURE_SIM_OPT_UART1_RX_SRC_WIDTH (0) 1389 /* @brief Has FTM module(s) configuration. */ 1390 #define FSL_FEATURE_SIM_OPT_HAS_FTM (0) 1391 /* @brief Number of FTM modules. */ 1392 #define FSL_FEATURE_SIM_OPT_FTM_COUNT (0) 1393 /* @brief Number of FTM triggers with selectable source. */ 1394 #define FSL_FEATURE_SIM_OPT_FTM_TRIGGER_COUNT (0) 1395 /* @brief Has FTM0 triggers source selection (register bits SOPT4[FTM0TRGnSRC], where n is a number). */ 1396 #define FSL_FEATURE_SIM_OPT_HAS_FTM0_TRIGGER (0) 1397 /* @brief Has FTM3 triggers source selection (register bits SOPT4[FTM3TRGnSRC], where n is a number). */ 1398 #define FSL_FEATURE_SIM_OPT_HAS_FTM3_TRIGGER (0) 1399 /* @brief Has FTM1 channel 0 input capture source selection (register bit SOPT4[FTM1CH0SRC]). */ 1400 #define FSL_FEATURE_SIM_OPT_HAS_FTM1_CHANNELS (0) 1401 /* @brief Has FTM2 channel 0 input capture source selection (register bit SOPT4[FTM2CH0SRC]). */ 1402 #define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNELS (0) 1403 /* @brief Has FTM3 channel 0 input capture source selection (register bit SOPT4[FTM3CH0SRC]). */ 1404 #define FSL_FEATURE_SIM_OPT_HAS_FTM3_CHANNELS (0) 1405 /* @brief Has FTM2 channel 1 input capture source selection (register bit SOPT4[FTM2CH1SRC]). */ 1406 #define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNEL1 (0) 1407 /* @brief Number of configurable FTM0 fault detection input (number of register bits SOPT4[FTM0FLTn], where n is a number starting from zero). */ 1408 #define FSL_FEATURE_SIM_OPT_FTM0_FAULT_COUNT (0) 1409 /* @brief Number of configurable FTM1 fault detection input (number of register bits SOPT4[FTM1FLTn], where n is a number starting from zero). */ 1410 #define FSL_FEATURE_SIM_OPT_FTM1_FAULT_COUNT (0) 1411 /* @brief Number of configurable FTM2 fault detection input (number of register bits SOPT4[FTM2FLTn], where n is a number starting from zero). */ 1412 #define FSL_FEATURE_SIM_OPT_FTM2_FAULT_COUNT (0) 1413 /* @brief Number of configurable FTM3 fault detection input (number of register bits SOPT4[FTM3FLTn], where n is a number starting from zero). */ 1414 #define FSL_FEATURE_SIM_OPT_FTM3_FAULT_COUNT (0) 1415 /* @brief Has FTM hardware trigger 0 software synchronization (register bit SOPT8[FTMnSYNCBIT], where n is a module instance index). */ 1416 #define FSL_FEATURE_SIM_OPT_HAS_FTM_TRIGGER_SYNC (0) 1417 /* @brief Has FTM channels output source selection (register bit SOPT8[FTMxOCHnSRC], where x is a module instance index and n is a channel index). */ 1418 #define FSL_FEATURE_SIM_OPT_HAS_FTM_CHANNELS_OUTPUT_SRC (0) 1419 /* @brief Has TPM module(s) configuration. */ 1420 #define FSL_FEATURE_SIM_OPT_HAS_TPM (0) 1421 /* @brief The highest TPM module index. */ 1422 #define FSL_FEATURE_SIM_OPT_MAX_TPM_INDEX (0) 1423 /* @brief Has TPM module with index 0. */ 1424 #define FSL_FEATURE_SIM_OPT_HAS_TPM0 (0) 1425 /* @brief Has TPM0 clock selection (register bit field SOPT4[TPM0CLKSEL]). */ 1426 #define FSL_FEATURE_SIM_OPT_HAS_TPM0_CLK_SEL (0) 1427 /* @brief Is TPM channels configuration in the SOPT4 (not SOPT9) register (register bits TPMnCH0SRC, TPMnCLKSEL, where n is a module instance index). */ 1428 #define FSL_FEATURE_SIM_OPT_HAS_TPM_CHANNELS_CONFIG_IN_SOPT4_REG (0) 1429 /* @brief Has TPM1 channel 0 input capture source selection (register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */ 1430 #define FSL_FEATURE_SIM_OPT_HAS_TPM1_CH0_SRC_SELECTION (0) 1431 /* @brief Has TPM1 clock selection (register bit field SOPT4[TPM1CLKSEL]). */ 1432 #define FSL_FEATURE_SIM_OPT_HAS_TPM1_CLK_SEL (0) 1433 /* @brief TPM1 channel 0 input capture source selection width (width of register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */ 1434 #define FSL_FEATURE_SIM_OPT_TPM1_CH0_SRC_SELECTION_WIDTH (0) 1435 /* @brief Has TPM2 channel 0 input capture source selection (register bit field SOPT4[TPM2CH0SRC]). */ 1436 #define FSL_FEATURE_SIM_OPT_HAS_TPM2_CH0_SRC_SELECTION (0) 1437 /* @brief Has TPM2 clock selection (register bit field SOPT4[TPM2CLKSEL]). */ 1438 #define FSL_FEATURE_SIM_OPT_HAS_TPM2_CLK_SEL (0) 1439 /* @brief Has PLL/FLL clock selection (register bit field SOPT2[PLLFLLSEL]). */ 1440 #define FSL_FEATURE_SIM_OPT_HAS_PLL_FLL_SELECTION (0) 1441 /* @brief PLL/FLL clock selection width (width of register bit field SOPT2[PLLFLLSEL]). */ 1442 #define FSL_FEATURE_SIM_OPT_PLL_FLL_SELECTION_WIDTH (0) 1443 /* @brief Has NFC clock source selection (register bit SOPT2[NFCSRC]). */ 1444 #define FSL_FEATURE_SIM_OPT_HAS_NFCSRC (0) 1445 /* @brief Has eSDHC clock source selection (register bit SOPT2[ESDHCSRC]). */ 1446 #define FSL_FEATURE_SIM_OPT_HAS_ESDHCSRC (0) 1447 /* @brief Has SDHC clock source selection (register bit SOPT2[SDHCSRC]). */ 1448 #define FSL_FEATURE_SIM_OPT_HAS_SDHCSRC (0) 1449 /* @brief Has LCDC clock source selection (register bits SOPT2[LCDCSRC], SOPT2[LCDC_CLKSEL]). */ 1450 #define FSL_FEATURE_SIM_OPT_HAS_LCDCSRC (0) 1451 /* @brief Has ENET timestamp clock source selection (register bit SOPT2[TIMESRC]). */ 1452 #define FSL_FEATURE_SIM_OPT_HAS_TIMESRC (0) 1453 /* @brief Has ENET RMII clock source selection (register bit SOPT2[RMIISRC]). */ 1454 #define FSL_FEATURE_SIM_OPT_HAS_RMIISRC (0) 1455 /* @brief Has USB clock source selection (register bit SOPT2[USBSRC]). */ 1456 #define FSL_FEATURE_SIM_OPT_HAS_USBSRC (0) 1457 /* @brief Has USB FS clock source selection (register bit SOPT2[USBFSRC]). */ 1458 #define FSL_FEATURE_SIM_OPT_HAS_USBFSRC (0) 1459 /* @brief Has USB HS clock source selection (register bit SOPT2[USBHSRC]). */ 1460 #define FSL_FEATURE_SIM_OPT_HAS_USBHSRC (0) 1461 /* @brief Has LPUART clock source selection (register bit SOPT2[LPUARTSRC]). */ 1462 #define FSL_FEATURE_SIM_OPT_HAS_LPUARTSRC (0) 1463 /* @brief Has LPUART0 clock source selection (register bit SOPT2[LPUART0SRC]). */ 1464 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0SRC (0) 1465 /* @brief Has LPUART1 clock source selection (register bit SOPT2[LPUART1SRC]). */ 1466 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1SRC (0) 1467 /* @brief Has FLEXIOSRC clock source selection (register bit SOPT2[FLEXIOSRC]). */ 1468 #define FSL_FEATURE_SIM_OPT_HAS_FLEXIOSRC (0) 1469 /* @brief Has UART0 clock source selection (register bit SOPT2[UART0SRC]). */ 1470 #define FSL_FEATURE_SIM_OPT_HAS_UART0SRC (0) 1471 /* @brief Has TPM clock source selection (register bit SOPT2[TPMSRC]). */ 1472 #define FSL_FEATURE_SIM_OPT_HAS_TPMSRC (0) 1473 /* @brief Has debug trace clock selection (register bit SOPT2[TRACECLKSEL]). */ 1474 #define FSL_FEATURE_SIM_OPT_HAS_TRACE_CLKSEL (0) 1475 /* @brief Number of ADC modules (register bits SOPT7[ADCnTRGSEL], SOPT7[ADCnPRETRGSEL], SOPT7[ADCnALTTRGSEL], where n is a module instance index). */ 1476 #define FSL_FEATURE_SIM_OPT_ADC_COUNT (0) 1477 /* @brief ADC0 alternate trigger enable width (width of bit field ADC0ALTTRGEN of register SOPT7). */ 1478 #define FSL_FEATURE_SIM_OPT_ADC0ALTTRGEN_WIDTH (0) 1479 /* @brief ADC1 alternate trigger enable width (width of bit field ADC1ALTTRGEN of register SOPT7). */ 1480 #define FSL_FEATURE_SIM_OPT_ADC1ALTTRGEN_WIDTH (0) 1481 /* @brief ADC2 alternate trigger enable width (width of bit field ADC2ALTTRGEN of register SOPT7). */ 1482 #define FSL_FEATURE_SIM_OPT_ADC2ALTTRGEN_WIDTH (0) 1483 /* @brief ADC3 alternate trigger enable width (width of bit field ADC3ALTTRGEN of register SOPT7). */ 1484 #define FSL_FEATURE_SIM_OPT_ADC3ALTTRGEN_WIDTH (0) 1485 /* @brief HSADC0 converter A alternate trigger enable width (width of bit field HSADC0AALTTRGEN of register SOPT7). */ 1486 #define FSL_FEATURE_SIM_OPT_HSADC0AALTTRGEN_WIDTH (0) 1487 /* @brief HSADC1 converter A alternate trigger enable width (width of bit field HSADC1AALTTRGEN of register SOPT7). */ 1488 #define FSL_FEATURE_SIM_OPT_HSADC1AALTTRGEN_WIDTH (0) 1489 /* @brief ADC converter A alternate trigger enable width (width of bit field ADCAALTTRGEN of register SOPT7). */ 1490 #define FSL_FEATURE_SIM_OPT_ADCAALTTRGEN_WIDTH (0) 1491 /* @brief HSADC0 converter B alternate trigger enable width (width of bit field HSADC0BALTTRGEN of register SOPT7). */ 1492 #define FSL_FEATURE_SIM_OPT_HSADC0BALTTRGEN_WIDTH (0) 1493 /* @brief HSADC1 converter B alternate trigger enable width (width of bit field HSADC1BALTTRGEN of register SOPT7). */ 1494 #define FSL_FEATURE_SIM_OPT_HSADC1BALTTRGEN_WIDTH (0) 1495 /* @brief ADC converter B alternate trigger enable width (width of bit field ADCBALTTRGEN of register SOPT7). */ 1496 #define FSL_FEATURE_SIM_OPT_ADCBALTTRGEN_WIDTH (0) 1497 /* @brief Has clock 2 output divider (register bit field CLKDIV1[OUTDIV2]). */ 1498 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV2 (0) 1499 /* @brief Has clock 3 output divider (register bit field CLKDIV1[OUTDIV3]). */ 1500 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV3 (0) 1501 /* @brief Has clock 4 output divider (register bit field CLKDIV1[OUTDIV4]). */ 1502 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV4 (0) 1503 /* @brief Clock 4 output divider width (width of register bit field CLKDIV1[OUTDIV4]). */ 1504 #define FSL_FEATURE_SIM_DIVIDER_OUTDIV4_WIDTH (0) 1505 /* @brief Has clock 5 output divider (register bit field CLKDIV1[OUTDIV5]). */ 1506 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV5 (0) 1507 /* @brief Has USB clock divider (register bit field CLKDIV2[USBDIV] and CLKDIV2[USBFRAC]). */ 1508 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBDIV (0) 1509 /* @brief Has USB FS clock divider (register bit field CLKDIV2[USBFSDIV] and CLKDIV2[USBFSFRAC]). */ 1510 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBFSDIV (0) 1511 /* @brief Has USB HS clock divider (register bit field CLKDIV2[USBHSDIV] and CLKDIV2[USBHSFRAC]). */ 1512 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBHSDIV (0) 1513 /* @brief Has PLL/FLL clock divider (register bit field CLKDIV3[PLLFLLDIV] and CLKDIV3[PLLFLLFRAC]). */ 1514 #define FSL_FEATURE_SIM_DIVIDER_HAS_PLLFLLDIV (0) 1515 /* @brief Has LCDC clock divider (register bit field CLKDIV3[LCDCDIV] and CLKDIV3[LCDCFRAC]). */ 1516 #define FSL_FEATURE_SIM_DIVIDER_HAS_LCDCDIV (0) 1517 /* @brief Has trace clock divider (register bit field CLKDIV4[TRACEDIV] and CLKDIV4[TRACEFRAC]). */ 1518 #define FSL_FEATURE_SIM_DIVIDER_HAS_TRACEDIV (0) 1519 /* @brief Has NFC clock divider (register bit field CLKDIV4[NFCDIV] and CLKDIV4[NFCFRAC]). */ 1520 #define FSL_FEATURE_SIM_DIVIDER_HAS_NFCDIV (0) 1521 /* @brief Has Kinetis family ID (register bit field SDID[FAMILYID]). */ 1522 #define FSL_FEATURE_SIM_SDID_HAS_FAMILYID (0) 1523 /* @brief Has Kinetis family ID (register bit field SDID[FAMID]). */ 1524 #define FSL_FEATURE_SIM_SDID_HAS_FAMID (1) 1525 /* @brief Has Kinetis sub-family ID (register bit field SDID[SUBFAMID]). */ 1526 #define FSL_FEATURE_SIM_SDID_HAS_SUBFAMID (1) 1527 /* @brief Has Kinetis series ID (register bit field SDID[SERIESID]). */ 1528 #define FSL_FEATURE_SIM_SDID_HAS_SERIESID (1) 1529 /* @brief Has device die ID (register bit field SDID[DIEID]). */ 1530 #define FSL_FEATURE_SIM_SDID_HAS_DIEID (1) 1531 /* @brief Has system SRAM size specifier (register bit field SDID[SRAMSIZE]). */ 1532 #define FSL_FEATURE_SIM_SDID_HAS_SRAMSIZE (1) 1533 /* @brief Has flash mode (register bit FCFG1[FLASHDOZE]). */ 1534 #define FSL_FEATURE_SIM_FCFG_HAS_FLASHDOZE (1) 1535 /* @brief Has flash disable (register bit FCFG1[FLASHDIS]). */ 1536 #define FSL_FEATURE_SIM_FCFG_HAS_FLASHDIS (1) 1537 /* @brief Has FTFE disable (register bit FCFG1[FTFDIS]). */ 1538 #define FSL_FEATURE_SIM_FCFG_HAS_FTFDIS (0) 1539 /* @brief Has FlexNVM size specifier (register bit field FCFG1[NVMSIZE]). */ 1540 #define FSL_FEATURE_SIM_FCFG_HAS_NVMSIZE (0) 1541 /* @brief Has EEPROM size specifier (register bit field FCFG1[EESIZE]). */ 1542 #define FSL_FEATURE_SIM_FCFG_HAS_EESIZE (0) 1543 /* @brief Has FlexNVM partition (register bit field FCFG1[DEPART]). */ 1544 #define FSL_FEATURE_SIM_FCFG_HAS_DEPART (0) 1545 /* @brief Maximum flash address block 0 address specifier (register bit field FCFG2[MAXADDR0]). */ 1546 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR0 (0) 1547 /* @brief Maximum flash address block 1 address specifier (register bit field FCFG2[MAXADDR1]). */ 1548 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR1 (0) 1549 /* @brief Maximum flash address block 0 or 1 address specifier (register bit field FCFG2[MAXADDR01]). */ 1550 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR01 (0) 1551 /* @brief Maximum flash address block 2 or 3 address specifier (register bit field FCFG2[MAXADDR23]). */ 1552 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR23 (0) 1553 /* @brief Has program flash availability specifier (register bit FCFG2[PFLSH]). */ 1554 #define FSL_FEATURE_SIM_FCFG_HAS_PFLSH (0) 1555 /* @brief Has program flash swapping (register bit FCFG2[SWAPPFLSH]). */ 1556 #define FSL_FEATURE_SIM_FCFG_HAS_PFLSH_SWAP (0) 1557 /* @brief Has miscellanious control register (register MCR). */ 1558 #define FSL_FEATURE_SIM_HAS_MISC_CONTROLS (0) 1559 /* @brief Has COP watchdog (registers COPC and SRVCOP). */ 1560 #define FSL_FEATURE_SIM_HAS_COP_WATCHDOG (0) 1561 /* @brief Has COP watchdog stop (register bits COPC[COPSTPEN], COPC[COPDBGEN] and COPC[COPCLKSEL]). */ 1562 #define FSL_FEATURE_SIM_HAS_COP_STOP (0) 1563 /* @brief Has LLWU clock gate bit (e.g SIM_SCGC4). */ 1564 #define FSL_FEATURE_SIM_HAS_SCGC_LLWU (0) 1565 /* @brief Has UIDH registers. */ 1566 #define FSL_FEATURE_SIM_HAS_UIDH (1) 1567 /* @brief Has UIDM registers. */ 1568 #define FSL_FEATURE_SIM_HAS_UIDM (0) 1569 1570 /* SMC module features */ 1571 1572 /* @brief Has partial stop option (register bit STOPCTRL[PSTOPO]). */ 1573 #define FSL_FEATURE_SMC_HAS_PSTOPO (1) 1574 /* @brief Has LPO power option (register bit STOPCTRL[LPOPO]). */ 1575 #define FSL_FEATURE_SMC_HAS_LPOPO (0) 1576 /* @brief Has POR power option (register bit STOPCTRL[PORPO] or VLLSCTRL[PORPO]). */ 1577 #define FSL_FEATURE_SMC_HAS_PORPO (1) 1578 /* @brief Has low power wakeup on interrupt (register bit PMCTRL[LPWUI]). */ 1579 #define FSL_FEATURE_SMC_HAS_LPWUI (0) 1580 /* @brief Has LLS or VLLS mode control (register bit STOPCTRL[LLSM]). */ 1581 #define FSL_FEATURE_SMC_HAS_LLS_SUBMODE (0) 1582 /* @brief Has VLLS mode control (register bit VLLSCTRL[VLLSM]). */ 1583 #define FSL_FEATURE_SMC_USE_VLLSCTRL_REG (0) 1584 /* @brief Has VLLS mode control (register bit STOPCTRL[VLLSM]). */ 1585 #define FSL_FEATURE_SMC_USE_STOPCTRL_VLLSM (1) 1586 /* @brief Has RAM partition 2 power option (register bit STOPCTRL[RAM2PO]). */ 1587 #define FSL_FEATURE_SMC_HAS_RAM2_POWER_OPTION (0) 1588 /* @brief Has high speed run mode (register bit PMPROT[AHSRUN]). */ 1589 #define FSL_FEATURE_SMC_HAS_HIGH_SPEED_RUN_MODE (0) 1590 /* @brief Has low leakage stop mode (register bit PMPROT[ALLS]). */ 1591 #define FSL_FEATURE_SMC_HAS_LOW_LEAKAGE_STOP_MODE (0) 1592 /* @brief Has very low leakage stop mode (register bit PMPROT[AVLLS]). */ 1593 #define FSL_FEATURE_SMC_HAS_VERY_LOW_LEAKAGE_STOP_MODE (1) 1594 /* @brief Has stop submode. */ 1595 #define FSL_FEATURE_SMC_HAS_SUB_STOP_MODE (1) 1596 /* @brief Has stop submode 0(VLLS0). */ 1597 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE0 (1) 1598 /* @brief Has stop submode 1(VLLS1). */ 1599 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE1 (1) 1600 /* @brief Has stop submode 2(VLLS2). */ 1601 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE2 (1) 1602 /* @brief Has SMC_PARAM. */ 1603 #define FSL_FEATURE_SMC_HAS_PARAM (0) 1604 /* @brief Has SMC_VERID. */ 1605 #define FSL_FEATURE_SMC_HAS_VERID (0) 1606 /* @brief Has stop abort flag (register bit PMCTRL[STOPA]). */ 1607 #define FSL_FEATURE_SMC_HAS_PMCTRL_STOPA (1) 1608 /* @brief Has tamper reset (register bit SRS[TAMPER]). */ 1609 #define FSL_FEATURE_SMC_HAS_SRS_TAMPER (0) 1610 /* @brief Has security violation reset (register bit SRS[SECVIO]). */ 1611 #define FSL_FEATURE_SMC_HAS_SRS_SECVIO (0) 1612 /* @brief Width of SMC registers. */ 1613 #define FSL_FEATURE_SMC_REG_WIDTH (8) 1614 1615 /* SPI module features */ 1616 1617 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 1618 #define FSL_FEATURE_SPI_HAS_FIFO (1) 1619 /* @brief Has DMA support (register bit fields C2[RXDMAE] and C2[TXDMAE]). */ 1620 #define FSL_FEATURE_SPI_HAS_DMA_SUPPORT (1) 1621 /* @brief Has separate DMA RX and TX requests. */ 1622 #define FSL_FEATURE_SPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1) 1623 /* @brief Receive/transmit FIFO size in number of 16-bit communication items. */ 1624 #define FSL_FEATURE_SPI_FIFO_SIZEn(x) (0) 1625 /* @brief Maximum transfer data width in bits. */ 1626 #define FSL_FEATURE_SPI_MAX_DATA_WIDTH (16) 1627 /* @brief The data register name has postfix (L as low and H as high). */ 1628 #define FSL_FEATURE_SPI_DATA_REGISTER_HAS_POSTFIX (1) 1629 /* @brief Has separated TXDATA and CMD FIFOs (register SREX). */ 1630 #define FSL_FEATURE_SPI_HAS_SEPARATE_TXDATA_CMD_FIFO (0) 1631 /* @brief Has 16-bit data transfer support. */ 1632 #define FSL_FEATURE_SPI_16BIT_TRANSFERS (1) 1633 1634 /* SYSMPU module features */ 1635 1636 /* @brief Specifies number of descriptors available. */ 1637 #define FSL_FEATURE_SYSMPU_DESCRIPTOR_COUNT (8) 1638 /* @brief Has process identifier support. */ 1639 #define FSL_FEATURE_SYSMPU_HAS_PROCESS_IDENTIFIER (1) 1640 /* @brief Total number of MPU slave. */ 1641 #define FSL_FEATURE_SYSMPU_SLAVE_COUNT (2) 1642 /* @brief Total number of MPU master. */ 1643 #define FSL_FEATURE_SYSMPU_MASTER_COUNT (3) 1644 1645 /* UART module features */ 1646 1647 /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */ 1648 #define FSL_FEATURE_UART_HAS_IRQ_EXTENDED_FUNCTIONS (1) 1649 /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */ 1650 #define FSL_FEATURE_UART_HAS_LOW_POWER_UART_SUPPORT (0) 1651 /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */ 1652 #define FSL_FEATURE_UART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1) 1653 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 1654 #define FSL_FEATURE_UART_HAS_FIFO (1) 1655 /* @brief Hardware flow control (RTS, CTS) is supported. */ 1656 #define FSL_FEATURE_UART_HAS_MODEM_SUPPORT (1) 1657 /* @brief Infrared (modulation) is supported. */ 1658 #define FSL_FEATURE_UART_HAS_IR_SUPPORT (0) 1659 /* @brief 2 bits long stop bit is available. */ 1660 #define FSL_FEATURE_UART_HAS_STOP_BIT_CONFIG_SUPPORT (0) 1661 /* @brief If 10-bit mode is supported. */ 1662 #define FSL_FEATURE_UART_HAS_10BIT_DATA_SUPPORT (1) 1663 /* @brief Baud rate fine adjustment is available. */ 1664 #define FSL_FEATURE_UART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (1) 1665 /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */ 1666 #define FSL_FEATURE_UART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (0) 1667 /* @brief Baud rate oversampling is available. */ 1668 #define FSL_FEATURE_UART_HAS_RX_RESYNC_SUPPORT (0) 1669 /* @brief Baud rate oversampling is available. */ 1670 #define FSL_FEATURE_UART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (0) 1671 /* @brief Peripheral type. */ 1672 #define FSL_FEATURE_UART_IS_SCI (0) 1673 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 1674 #define FSL_FEATURE_UART_FIFO_SIZEn(x) (8) 1675 /* @brief Supports two match addresses to filter incoming frames. */ 1676 #define FSL_FEATURE_UART_HAS_ADDRESS_MATCHING (1) 1677 /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */ 1678 #define FSL_FEATURE_UART_HAS_DMA_ENABLE (0) 1679 /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */ 1680 #define FSL_FEATURE_UART_HAS_DMA_SELECT (1) 1681 /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */ 1682 #define FSL_FEATURE_UART_HAS_BIT_ORDER_SELECT (1) 1683 /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */ 1684 #define FSL_FEATURE_UART_HAS_SMART_CARD_SUPPORT (1) 1685 /* @brief Has improved smart card (ISO7816 protocol) support. */ 1686 #define FSL_FEATURE_UART_HAS_IMPROVED_SMART_CARD_SUPPORT (0) 1687 /* @brief Has local operation network (CEA709.1-B protocol) support. */ 1688 #define FSL_FEATURE_UART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0) 1689 /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */ 1690 #define FSL_FEATURE_UART_HAS_32BIT_REGISTERS (0) 1691 /* @brief Lin break detect available (has bit BDH[LBKDIE]). */ 1692 #define FSL_FEATURE_UART_HAS_LIN_BREAK_DETECT (0) 1693 /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */ 1694 #define FSL_FEATURE_UART_HAS_WAIT_MODE_OPERATION (0) 1695 /* @brief Has separate DMA RX and TX requests. */ 1696 #define FSL_FEATURE_UART_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1) 1697 /* @brief UART0 and UART1 have shared interrupt vector. */ 1698 #define FSL_FEATURE_UART_HAS_SHARED_IRQ0_IRQ1 (1) 1699 /* @brief UART2 and UART3 have shared interrupt vector. */ 1700 #define FSL_FEATURE_UART_HAS_SHARED_IRQ2_IRQ3 (1) 1701 1702 /* VREF module features */ 1703 1704 /* @brief Has chop oscillator (bit TRM[CHOPEN]) */ 1705 #define FSL_FEATURE_VREF_HAS_CHOP_OSC (1) 1706 /* @brief Has second order curvature compensation (bit SC[ICOMPEN]) */ 1707 #define FSL_FEATURE_VREF_HAS_COMPENSATION (1) 1708 /* @brief If high/low buffer mode supported */ 1709 #define FSL_FEATURE_VREF_MODE_LV_TYPE (1) 1710 /* @brief Module has also low reference (registers VREFL/VREFH) */ 1711 #define FSL_FEATURE_VREF_HAS_LOW_REFERENCE (1) 1712 1713 /* WDOG module features */ 1714 1715 /* @brief Watchdog is available. */ 1716 #define FSL_FEATURE_WDOG_HAS_WATCHDOG (1) 1717 /* @brief Has Wait mode support. */ 1718 #define FSL_FEATURE_WDOG_HAS_WAITEN (0) 1719 1720 /* XBAR module features */ 1721 1722 /* @brief Number of interrupt requests. */ 1723 #define FSL_FEATURE_XBAR_INTERRUPT_COUNT (1) 1724 1725 #endif /* _MKM33ZA5_FEATURES_H_ */ 1726 1727