1 /*
2 ** ###################################################################
3 **     Version:             rev. 1.6, 2015-06-08
4 **     Build:               b220803
5 **
6 **     Abstract:
7 **         Chip specific module features.
8 **
9 **     Copyright 2016 Freescale Semiconductor, Inc.
10 **     Copyright 2016-2022 NXP
11 **     All rights reserved.
12 **
13 **     SPDX-License-Identifier: BSD-3-Clause
14 **
15 **     http:                 www.nxp.com
16 **     mail:                 support@nxp.com
17 **
18 **     Revisions:
19 **     - rev. 1.0 (2014-12-04)
20 **         Initial version.
21 **     - rev. 1.1 (2015-01-21)
22 **         Added FSL_FEATURE_SOC_peripheral_COUNT with number of peripheral instances
23 **     - rev. 1.2 (2015-02-19)
24 **         Renamed interrupt vector LLW to LLWU.
25 **     - rev. 1.3 (2015-05-19)
26 **         FSL_FEATURE_SOC_CAU_COUNT remamed to FSL_FEATURE_SOC_MMCAU_COUNT.
27 **         Added FSL_FEATURE_SOC_peripheral_COUNT for TRNG and HSADC.
28 **         Added features for PDB and PORT.
29 **     - rev. 1.4 (2015-05-25)
30 **         Added FSL_FEATURE_FLASH_PFLASH_START_ADDRESS
31 **     - rev. 1.5 (2015-05-27)
32 **         Several USB features added.
33 **     - rev. 1.6 (2015-06-08)
34 **         FTM features BUS_CLOCK and FAST_CLOCK removed.
35 **
36 ** ###################################################################
37 */
38 
39 #ifndef _MK26F18_FEATURES_H_
40 #define _MK26F18_FEATURES_H_
41 
42 /* SOC module features */
43 
44 /* @brief ADC16 availability on the SoC. */
45 #define FSL_FEATURE_SOC_ADC16_COUNT (2)
46 /* @brief AIPS availability on the SoC. */
47 #define FSL_FEATURE_SOC_AIPS_COUNT (2)
48 /* @brief AXBS availability on the SoC. */
49 #define FSL_FEATURE_SOC_AXBS_COUNT (1)
50 /* @brief FLEXCAN availability on the SoC. */
51 #define FSL_FEATURE_SOC_FLEXCAN_COUNT (2)
52 /* @brief MMCAU availability on the SoC. */
53 #define FSL_FEATURE_SOC_MMCAU_COUNT (1)
54 /* @brief CMP availability on the SoC. */
55 #define FSL_FEATURE_SOC_CMP_COUNT (4)
56 /* @brief CMT availability on the SoC. */
57 #define FSL_FEATURE_SOC_CMT_COUNT (1)
58 /* @brief CRC availability on the SoC. */
59 #define FSL_FEATURE_SOC_CRC_COUNT (1)
60 /* @brief DAC availability on the SoC. */
61 #define FSL_FEATURE_SOC_DAC_COUNT (2)
62 /* @brief EDMA availability on the SoC. */
63 #define FSL_FEATURE_SOC_EDMA_COUNT (1)
64 /* @brief DMAMUX availability on the SoC. */
65 #define FSL_FEATURE_SOC_DMAMUX_COUNT (1)
66 /* @brief DSPI availability on the SoC. */
67 #define FSL_FEATURE_SOC_DSPI_COUNT (3)
68 /* @brief EWM availability on the SoC. */
69 #define FSL_FEATURE_SOC_EWM_COUNT (1)
70 /* @brief FB availability on the SoC. */
71 #define FSL_FEATURE_SOC_FB_COUNT (1)
72 /* @brief FMC availability on the SoC. */
73 #define FSL_FEATURE_SOC_FMC_COUNT (1)
74 /* @brief FTFE availability on the SoC. */
75 #define FSL_FEATURE_SOC_FTFE_COUNT (1)
76 /* @brief FTM availability on the SoC. */
77 #define FSL_FEATURE_SOC_FTM_COUNT (4)
78 /* @brief GPIO availability on the SoC. */
79 #define FSL_FEATURE_SOC_GPIO_COUNT (5)
80 /* @brief I2C availability on the SoC. */
81 #define FSL_FEATURE_SOC_I2C_COUNT (4)
82 /* @brief I2S availability on the SoC. */
83 #define FSL_FEATURE_SOC_I2S_COUNT (1)
84 /* @brief LLWU availability on the SoC. */
85 #define FSL_FEATURE_SOC_LLWU_COUNT (1)
86 /* @brief LMEM availability on the SoC. */
87 #define FSL_FEATURE_SOC_LMEM_COUNT (1)
88 /* @brief LPTMR availability on the SoC. */
89 #define FSL_FEATURE_SOC_LPTMR_COUNT (1)
90 /* @brief LPUART availability on the SoC. */
91 #define FSL_FEATURE_SOC_LPUART_COUNT (1)
92 /* @brief MCG availability on the SoC. */
93 #define FSL_FEATURE_SOC_MCG_COUNT (1)
94 /* @brief MCM availability on the SoC. */
95 #define FSL_FEATURE_SOC_MCM_COUNT (1)
96 /* @brief SYSMPU availability on the SoC. */
97 #define FSL_FEATURE_SOC_SYSMPU_COUNT (1)
98 /* @brief OSC availability on the SoC. */
99 #define FSL_FEATURE_SOC_OSC_COUNT (1)
100 /* @brief PDB availability on the SoC. */
101 #define FSL_FEATURE_SOC_PDB_COUNT (1)
102 /* @brief PIT availability on the SoC. */
103 #define FSL_FEATURE_SOC_PIT_COUNT (1)
104 /* @brief PMC availability on the SoC. */
105 #define FSL_FEATURE_SOC_PMC_COUNT (1)
106 /* @brief PORT availability on the SoC. */
107 #define FSL_FEATURE_SOC_PORT_COUNT (5)
108 /* @brief RCM availability on the SoC. */
109 #define FSL_FEATURE_SOC_RCM_COUNT (1)
110 /* @brief RFSYS availability on the SoC. */
111 #define FSL_FEATURE_SOC_RFSYS_COUNT (1)
112 /* @brief RFVBAT availability on the SoC. */
113 #define FSL_FEATURE_SOC_RFVBAT_COUNT (1)
114 /* @brief RNG availability on the SoC. */
115 #define FSL_FEATURE_SOC_RNG_COUNT (1)
116 /* @brief RTC availability on the SoC. */
117 #define FSL_FEATURE_SOC_RTC_COUNT (1)
118 /* @brief SDHC availability on the SoC. */
119 #define FSL_FEATURE_SOC_SDHC_COUNT (1)
120 /* @brief SDRAM availability on the SoC. */
121 #define FSL_FEATURE_SOC_SDRAM_COUNT (1)
122 /* @brief SIM availability on the SoC. */
123 #define FSL_FEATURE_SOC_SIM_COUNT (1)
124 /* @brief SMC availability on the SoC. */
125 #define FSL_FEATURE_SOC_SMC_COUNT (1)
126 /* @brief TPM availability on the SoC. */
127 #define FSL_FEATURE_SOC_TPM_COUNT (2)
128 /* @brief TSI availability on the SoC. */
129 #define FSL_FEATURE_SOC_TSI_COUNT (1)
130 /* @brief UART availability on the SoC. */
131 #define FSL_FEATURE_SOC_UART_COUNT (5)
132 /* @brief USB availability on the SoC. */
133 #define FSL_FEATURE_SOC_USB_COUNT (1)
134 /* @brief USBDCD availability on the SoC. */
135 #define FSL_FEATURE_SOC_USBDCD_COUNT (1)
136 /* @brief USBHS availability on the SoC. */
137 #define FSL_FEATURE_SOC_USBHS_COUNT (1)
138 /* @brief USBHSDCD availability on the SoC. */
139 #define FSL_FEATURE_SOC_USBHSDCD_COUNT (1)
140 /* @brief USBPHY availability on the SoC. */
141 #define FSL_FEATURE_SOC_USBPHY_COUNT (1)
142 /* @brief VREF availability on the SoC. */
143 #define FSL_FEATURE_SOC_VREF_COUNT (1)
144 /* @brief WDOG availability on the SoC. */
145 #define FSL_FEATURE_SOC_WDOG_COUNT (1)
146 
147 /* ADC16 module features */
148 
149 /* @brief Has Programmable Gain Amplifier (PGA) in ADC (register PGA). */
150 #define FSL_FEATURE_ADC16_HAS_PGA (0)
151 /* @brief Has PGA chopping control in ADC (bit PGA[PGACHPb] or PGA[PGACHP]). */
152 #define FSL_FEATURE_ADC16_HAS_PGA_CHOPPING (0)
153 /* @brief Has PGA offset measurement mode in ADC (bit PGA[PGAOFSM]). */
154 #define FSL_FEATURE_ADC16_HAS_PGA_OFFSET_MEASUREMENT (0)
155 /* @brief Has DMA support (bit SC2[DMAEN] or SC4[DMAEN]). */
156 #define FSL_FEATURE_ADC16_HAS_DMA (1)
157 /* @brief Has differential mode (bitfield SC1x[DIFF]). */
158 #define FSL_FEATURE_ADC16_HAS_DIFF_MODE (1)
159 /* @brief Has FIFO (bit SC4[AFDEP]). */
160 #define FSL_FEATURE_ADC16_HAS_FIFO (0)
161 /* @brief FIFO size if available (bitfield SC4[AFDEP]). */
162 #define FSL_FEATURE_ADC16_FIFO_SIZE (0)
163 /* @brief Has channel set a/b multiplexor (bitfield CFG2[MUXSEL]). */
164 #define FSL_FEATURE_ADC16_HAS_MUX_SELECT (1)
165 /* @brief Has HW trigger masking (bitfield SC5[HTRGMASKE]. */
166 #define FSL_FEATURE_ADC16_HAS_HW_TRIGGER_MASK (0)
167 /* @brief Has calibration feature (bit SC3[CAL] and registers CLPx, CLMx). */
168 #define FSL_FEATURE_ADC16_HAS_CALIBRATION (1)
169 /* @brief Has HW averaging (bit SC3[AVGE]). */
170 #define FSL_FEATURE_ADC16_HAS_HW_AVERAGE (1)
171 /* @brief Has offset correction (register OFS). */
172 #define FSL_FEATURE_ADC16_HAS_OFFSET_CORRECTION (1)
173 /* @brief Maximum ADC resolution. */
174 #define FSL_FEATURE_ADC16_MAX_RESOLUTION (16)
175 /* @brief Number of SC1x and Rx register pairs (conversion control and result registers). */
176 #define FSL_FEATURE_ADC16_CONVERSION_CONTROL_COUNT (2)
177 
178 /* FLEXCAN module features */
179 
180 /* @brief Message buffer size */
181 #define FSL_FEATURE_FLEXCAN_HAS_MESSAGE_BUFFER_MAX_NUMBERn(x) (16)
182 /* @brief Has doze mode support (register bit field MCR[DOZE]). */
183 #define FSL_FEATURE_FLEXCAN_HAS_DOZE_MODE_SUPPORT (0)
184 /* @brief Insatnce has doze mode support (register bit field MCR[DOZE]). */
185 #define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_DOZE_MODE_SUPPORTn(x) (0)
186 /* @brief Has a glitch filter on the receive pin (register bit field MCR[WAKSRC]). */
187 #define FSL_FEATURE_FLEXCAN_HAS_GLITCH_FILTER (1)
188 /* @brief Has extended interrupt mask and flag register (register IMASK2, IFLAG2). */
189 #define FSL_FEATURE_FLEXCAN_HAS_EXTENDED_FLAG_REGISTER (0)
190 /* @brief Instance has extended bit timing register (register CBT). */
191 #define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_EXTENDED_TIMING_REGISTERn(x) (0)
192 /* @brief Has a receive FIFO DMA feature (register bit field MCR[DMA]). */
193 #define FSL_FEATURE_FLEXCAN_HAS_RX_FIFO_DMA (0)
194 /* @brief Instance has a receive FIFO DMA feature (register bit field MCR[DMA]). */
195 #define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_RX_FIFO_DMAn(x) (0)
196 /* @brief Has separate message buffer 0 interrupt flag (register bit field IFLAG1[BUF0I]). */
197 #define FSL_FEATURE_FLEXCAN_HAS_SEPARATE_BUFFER_0_FLAG (1)
198 /* @brief Has bitfield name BUF31TO0M. */
199 #define FSL_FEATURE_FLEXCAN_HAS_BUF31TO0M (0)
200 /* @brief Number of interrupt vectors. */
201 #define FSL_FEATURE_FLEXCAN_INTERRUPT_COUNT (6)
202 /* @brief Is affected by errata with ID 5641 (Module does not transmit a message that is enabled to be transmitted at a specific moment during the arbitration process). */
203 #define FSL_FEATURE_FLEXCAN_HAS_ERRATA_5641 (0)
204 
205 /* CMP module features */
206 
207 /* @brief Has Trigger mode in CMP (register bit field CR1[TRIGM]). */
208 #define FSL_FEATURE_CMP_HAS_TRIGGER_MODE (1)
209 /* @brief Has Window mode in CMP (register bit field CR1[WE]). */
210 #define FSL_FEATURE_CMP_HAS_WINDOW_MODE (1)
211 /* @brief Has External sample supported in CMP (register bit field CR1[SE]). */
212 #define FSL_FEATURE_CMP_HAS_EXTERNAL_SAMPLE_SUPPORT (1)
213 /* @brief Has DMA support in CMP (register bit field SCR[DMAEN]). */
214 #define FSL_FEATURE_CMP_HAS_DMA (1)
215 /* @brief Has Pass Through mode in CMP (register bit field MUXCR[PSTM]). */
216 #define FSL_FEATURE_CMP_HAS_PASS_THROUGH_MODE (1)
217 /* @brief Has DAC Test function in CMP (register DACTEST). */
218 #define FSL_FEATURE_CMP_HAS_DAC_TEST (0)
219 
220 /* CRC module features */
221 
222 /* @brief Has data register with name CRC */
223 #define FSL_FEATURE_CRC_HAS_CRC_REG (0)
224 
225 /* DAC module features */
226 
227 /* @brief Define the size of hardware buffer */
228 #define FSL_FEATURE_DAC_BUFFER_SIZE (16)
229 /* @brief Define whether the buffer supports watermark event detection or not. */
230 #define FSL_FEATURE_DAC_HAS_WATERMARK_DETECTION (1)
231 /* @brief Define whether the buffer supports watermark selection detection or not. */
232 #define FSL_FEATURE_DAC_HAS_WATERMARK_SELECTION (1)
233 /* @brief Define whether the buffer supports watermark event 1 word before buffer upper limit. */
234 #define FSL_FEATURE_DAC_HAS_WATERMARK_1_WORD (1)
235 /* @brief Define whether the buffer supports watermark event 2 words before buffer upper limit. */
236 #define FSL_FEATURE_DAC_HAS_WATERMARK_2_WORDS (1)
237 /* @brief Define whether the buffer supports watermark event 3 words before buffer upper limit. */
238 #define FSL_FEATURE_DAC_HAS_WATERMARK_3_WORDS (1)
239 /* @brief Define whether the buffer supports watermark event 4 words before buffer upper limit. */
240 #define FSL_FEATURE_DAC_HAS_WATERMARK_4_WORDS (1)
241 /* @brief Define whether FIFO buffer mode is available or not. */
242 #define FSL_FEATURE_DAC_HAS_BUFFER_FIFO_MODE (0)
243 /* @brief Define whether swing buffer mode is available or not.. */
244 #define FSL_FEATURE_DAC_HAS_BUFFER_SWING_MODE (1)
245 
246 /* EDMA module features */
247 
248 /* @brief Number of DMA channels (related to number of registers TCD, DCHPRI, bit fields ERQ[ERQn], EEI[EEIn], INT[INTn], ERR[ERRn], HRS[HRSn] and bit field widths ES[ERRCHN], CEEI[CEEI], SEEI[SEEI], CERQ[CERQ], SERQ[SERQ], CDNE[CDNE], SSRT[SSRT], CERR[CERR], CINT[CINT], TCDn_CITER_ELINKYES[LINKCH], TCDn_CSR[MAJORLINKCH], TCDn_BITER_ELINKYES[LINKCH]). (Valid only for eDMA modules.) */
249 #define FSL_FEATURE_EDMA_MODULE_CHANNEL (32)
250 /* @brief Total number of DMA channels on all modules. */
251 #define FSL_FEATURE_EDMA_DMAMUX_CHANNELS (32)
252 /* @brief Number of DMA channel groups (register bit fields CR[ERGA], CR[GRPnPRI], ES[GPE], DCHPRIn[GRPPRI]). (Valid only for eDMA modules.) */
253 #define FSL_FEATURE_EDMA_CHANNEL_GROUP_COUNT (2)
254 /* @brief Has DMA_Error interrupt vector. */
255 #define FSL_FEATURE_EDMA_HAS_ERROR_IRQ (1)
256 /* @brief Number of DMA channels with asynchronous request capability (register EARS). (Valid only for eDMA modules.) */
257 #define FSL_FEATURE_EDMA_ASYNCHRO_REQUEST_CHANNEL_COUNT (32)
258 /* @brief Channel IRQ entry shared offset. */
259 #define FSL_FEATURE_EDMA_MODULE_CHANNEL_IRQ_ENTRY_SHARED_OFFSET (16)
260 /* @brief If 8 bytes transfer supported. */
261 #define FSL_FEATURE_EDMA_SUPPORT_8_BYTES_TRANSFER (0)
262 /* @brief If 16 bytes transfer supported. */
263 #define FSL_FEATURE_EDMA_SUPPORT_16_BYTES_TRANSFER (1)
264 
265 /* DMAMUX module features */
266 
267 /* @brief Number of DMA channels (related to number of register CHCFGn). */
268 #define FSL_FEATURE_DMAMUX_MODULE_CHANNEL (32)
269 /* @brief Total number of DMA channels on all modules. */
270 #define FSL_FEATURE_DMAMUX_DMAMUX_CHANNELS (32)
271 /* @brief Has the periodic trigger capability for the triggered DMA channel (register bit CHCFG0[TRIG]). */
272 #define FSL_FEATURE_DMAMUX_HAS_TRIG (1)
273 /* @brief Register CHCFGn width. */
274 #define FSL_FEATURE_DMAMUX_CHCFG_REGISTER_WIDTH (8)
275 
276 /* EWM module features */
277 
278 /* @brief Has clock select (register CLKCTRL). */
279 #define FSL_FEATURE_EWM_HAS_CLOCK_SELECT (0)
280 /* @brief Has clock prescaler (register CLKPRESCALER). */
281 #define FSL_FEATURE_EWM_HAS_PRESCALER (0)
282 
283 /* FLEXBUS module features */
284 
285 /* No feature definitions */
286 
287 /* FLASH module features */
288 
289 /* @brief Is of type FTFA. */
290 #define FSL_FEATURE_FLASH_IS_FTFA (0)
291 /* @brief Is of type FTFE. */
292 #define FSL_FEATURE_FLASH_IS_FTFE (1)
293 /* @brief Is of type FTFL. */
294 #define FSL_FEATURE_FLASH_IS_FTFL (0)
295 /* @brief Has flags indicating the status of the FlexRAM (register bits FCNFG[EEERDY], FCNFG[RAMRDY] and FCNFG[PFLSH]). */
296 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM_FLAGS (1)
297 /* @brief Has program flash swapping status flag (register bit FCNFG[SWAP]). */
298 #define FSL_FEATURE_FLASH_HAS_PFLASH_SWAPPING_STATUS_FLAG (1)
299 /* @brief Has EEPROM region protection (register FEPROT). */
300 #define FSL_FEATURE_FLASH_HAS_EEROM_REGION_PROTECTION (1)
301 /* @brief Has data flash region protection (register FDPROT). */
302 #define FSL_FEATURE_FLASH_HAS_DATA_FLASH_REGION_PROTECTION (1)
303 /* @brief Has flash access control (registers XACCHn, SACCHn, where n is a number, FACSS and FACSN). */
304 #define FSL_FEATURE_FLASH_HAS_ACCESS_CONTROL (1)
305 /* @brief Has flash cache control in FMC module. */
306 #define FSL_FEATURE_FLASH_HAS_FMC_FLASH_CACHE_CONTROLS (1)
307 /* @brief Has flash cache control in MCM module. */
308 #define FSL_FEATURE_FLASH_HAS_MCM_FLASH_CACHE_CONTROLS (0)
309 /* @brief Has flash cache control in MSCM module. */
310 #define FSL_FEATURE_FLASH_HAS_MSCM_FLASH_CACHE_CONTROLS (0)
311 /* @brief Has prefetch speculation control in flash, such as kv5x. */
312 #define FSL_FEATURE_FLASH_PREFETCH_SPECULATION_CONTROL_IN_FLASH (0)
313 /* @brief P-Flash flash size coding rule version, value 0 for K1 and K2, value 1 for K3. */
314 #define FSL_FEATURE_FLASH_SIZE_ENCODING_RULE_VERSION (0)
315 /* @brief P-Flash start address. */
316 #define FSL_FEATURE_FLASH_PFLASH_START_ADDRESS (0x00000000)
317 /* @brief P-Flash block count. */
318 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_COUNT (4)
319 /* @brief P-Flash block size. */
320 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SIZE (524288)
321 /* @brief P-Flash sector size. */
322 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SECTOR_SIZE (4096)
323 /* @brief P-Flash write unit size. */
324 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_WRITE_UNIT_SIZE (8)
325 /* @brief P-Flash data path width. */
326 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_DATA_PATH_WIDTH (16)
327 /* @brief P-Flash block swap feature. */
328 #define FSL_FEATURE_FLASH_HAS_PFLASH_BLOCK_SWAP (1)
329 /* @brief P-Flash protection region count. */
330 #define FSL_FEATURE_FLASH_PFLASH_PROTECTION_REGION_COUNT (32)
331 /* @brief Has FlexNVM memory. */
332 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM (0)
333 /* @brief Has FlexNVM alias. */
334 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM_ALIAS (0)
335 /* @brief FlexNVM start address. (Valid only if FlexNVM is available.) */
336 #define FSL_FEATURE_FLASH_FLEX_NVM_START_ADDRESS (0x00000000)
337 /* @brief FlexNVM alias start address. (Valid only if FlexNVM alias is available.) */
338 #define FSL_FEATURE_FLASH_FLEX_NVM_ALIAS_START_ADDRESS (0x00000000)
339 /* @brief FlexNVM block count. */
340 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_COUNT (0)
341 /* @brief FlexNVM block size. */
342 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SIZE (0)
343 /* @brief FlexNVM sector size. */
344 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SECTOR_SIZE (0)
345 /* @brief FlexNVM write unit size. */
346 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_WRITE_UNIT_SIZE (0)
347 /* @brief FlexNVM data path width. */
348 #define FSL_FEATURE_FLASH_FLEX_BLOCK_DATA_PATH_WIDTH (0)
349 /* @brief Has FlexRAM memory. */
350 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM (1)
351 /* @brief FlexRAM start address. (Valid only if FlexRAM is available.) */
352 #define FSL_FEATURE_FLASH_FLEX_RAM_START_ADDRESS (0x14000000)
353 /* @brief FlexRAM size. */
354 #define FSL_FEATURE_FLASH_FLEX_RAM_SIZE (4096)
355 /* @brief Has 0x00 Read 1s Block command. */
356 #define FSL_FEATURE_FLASH_HAS_READ_1S_BLOCK_CMD (1)
357 /* @brief Has 0x01 Read 1s Section command. */
358 #define FSL_FEATURE_FLASH_HAS_READ_1S_SECTION_CMD (1)
359 /* @brief Has 0x02 Program Check command. */
360 #define FSL_FEATURE_FLASH_HAS_PROGRAM_CHECK_CMD (1)
361 /* @brief Has 0x03 Read Resource command. */
362 #define FSL_FEATURE_FLASH_HAS_READ_RESOURCE_CMD (1)
363 /* @brief Has 0x06 Program Longword command. */
364 #define FSL_FEATURE_FLASH_HAS_PROGRAM_LONGWORD_CMD (0)
365 /* @brief Has 0x07 Program Phrase command. */
366 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PHRASE_CMD (1)
367 /* @brief Has 0x08 Erase Flash Block command. */
368 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_BLOCK_CMD (1)
369 /* @brief Has 0x09 Erase Flash Sector command. */
370 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_SECTOR_CMD (1)
371 /* @brief Has 0x0B Program Section command. */
372 #define FSL_FEATURE_FLASH_HAS_PROGRAM_SECTION_CMD (1)
373 /* @brief Has 0x40 Read 1s All Blocks command. */
374 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_BLOCKS_CMD (1)
375 /* @brief Has 0x41 Read Once command. */
376 #define FSL_FEATURE_FLASH_HAS_READ_ONCE_CMD (1)
377 /* @brief Has 0x43 Program Once command. */
378 #define FSL_FEATURE_FLASH_HAS_PROGRAM_ONCE_CMD (1)
379 /* @brief Has 0x44 Erase All Blocks command. */
380 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_CMD (1)
381 /* @brief Has 0x45 Verify Backdoor Access Key command. */
382 #define FSL_FEATURE_FLASH_HAS_VERIFY_BACKDOOR_ACCESS_KEY_CMD (1)
383 /* @brief Has 0x46 Swap Control command. */
384 #define FSL_FEATURE_FLASH_HAS_SWAP_CONTROL_CMD (1)
385 /* @brief Has 0x49 Erase All Blocks Unsecure command. */
386 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_UNSECURE_CMD (0)
387 /* @brief Has 0x4A Read 1s All Execute-only Segments command. */
388 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0)
389 /* @brief Has 0x4B Erase All Execute-only Segments command. */
390 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0)
391 /* @brief Has 0x80 Program Partition command. */
392 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PARTITION_CMD (0)
393 /* @brief Has 0x81 Set FlexRAM Function command. */
394 #define FSL_FEATURE_FLASH_HAS_SET_FLEXRAM_FUNCTION_CMD (0)
395 /* @brief P-Flash Erase/Read 1st all block command address alignment. */
396 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_CMD_ADDRESS_ALIGMENT (16)
397 /* @brief P-Flash Erase sector command address alignment. */
398 #define FSL_FEATURE_FLASH_PFLASH_SECTOR_CMD_ADDRESS_ALIGMENT (16)
399 /* @brief P-Flash Rrogram/Verify section command address alignment. */
400 #define FSL_FEATURE_FLASH_PFLASH_SECTION_CMD_ADDRESS_ALIGMENT (16)
401 /* @brief P-Flash Read resource command address alignment. */
402 #define FSL_FEATURE_FLASH_PFLASH_RESOURCE_CMD_ADDRESS_ALIGMENT (8)
403 /* @brief P-Flash Program check command address alignment. */
404 #define FSL_FEATURE_FLASH_PFLASH_CHECK_CMD_ADDRESS_ALIGMENT (4)
405 /* @brief P-Flash Program check command address alignment. */
406 #define FSL_FEATURE_FLASH_PFLASH_SWAP_CONTROL_CMD_ADDRESS_ALIGMENT (16)
407 /* @brief FlexNVM Erase/Read 1st all block command address alignment. */
408 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_CMD_ADDRESS_ALIGMENT (0)
409 /* @brief FlexNVM Erase sector command address alignment. */
410 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTOR_CMD_ADDRESS_ALIGMENT (0)
411 /* @brief FlexNVM Rrogram/Verify section command address alignment. */
412 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTION_CMD_ADDRESS_ALIGMENT (0)
413 /* @brief FlexNVM Read resource command address alignment. */
414 #define FSL_FEATURE_FLASH_FLEX_NVM_RESOURCE_CMD_ADDRESS_ALIGMENT (0)
415 /* @brief FlexNVM Program check command address alignment. */
416 #define FSL_FEATURE_FLASH_FLEX_NVM_CHECK_CMD_ADDRESS_ALIGMENT (0)
417 /* @brief FlexNVM partition code 0000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
418 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0000 (0xFFFFFFFFU)
419 /* @brief FlexNVM partition code 0001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
420 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0001 (0xFFFFFFFFU)
421 /* @brief FlexNVM partition code 0010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
422 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0010 (0xFFFFFFFFU)
423 /* @brief FlexNVM partition code 0011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
424 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0011 (0xFFFFFFFFU)
425 /* @brief FlexNVM partition code 0100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
426 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0100 (0xFFFFFFFFU)
427 /* @brief FlexNVM partition code 0101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
428 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0101 (0xFFFFFFFFU)
429 /* @brief FlexNVM partition code 0110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
430 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0110 (0xFFFFFFFFU)
431 /* @brief FlexNVM partition code 0111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
432 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0111 (0xFFFFFFFFU)
433 /* @brief FlexNVM partition code 1000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
434 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1000 (0xFFFFFFFFU)
435 /* @brief FlexNVM partition code 1001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
436 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1001 (0xFFFFFFFFU)
437 /* @brief FlexNVM partition code 1010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
438 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1010 (0xFFFFFFFFU)
439 /* @brief FlexNVM partition code 1011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
440 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1011 (0xFFFFFFFFU)
441 /* @brief FlexNVM partition code 1100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
442 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1100 (0xFFFFFFFFU)
443 /* @brief FlexNVM partition code 1101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
444 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1101 (0xFFFFFFFFU)
445 /* @brief FlexNVM partition code 1110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
446 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1110 (0xFFFFFFFFU)
447 /* @brief FlexNVM partition code 1111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
448 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1111 (0xFFFFFFFFU)
449 /* @brief Emulated eeprom size code 0000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
450 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0000 (0xFFFF)
451 /* @brief Emulated eeprom size code 0001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
452 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0001 (0xFFFF)
453 /* @brief Emulated eeprom size code 0010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
454 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0010 (0x1000)
455 /* @brief Emulated eeprom size code 0011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
456 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0011 (0x0800)
457 /* @brief Emulated eeprom size code 0100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
458 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0100 (0x0400)
459 /* @brief Emulated eeprom size code 0101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
460 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0101 (0x0200)
461 /* @brief Emulated eeprom size code 0110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
462 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0110 (0x0100)
463 /* @brief Emulated eeprom size code 0111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
464 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0111 (0x0080)
465 /* @brief Emulated eeprom size code 1000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
466 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1000 (0x0040)
467 /* @brief Emulated eeprom size code 1001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
468 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1001 (0x0020)
469 /* @brief Emulated eeprom size code 1010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
470 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1010 (0xFFFF)
471 /* @brief Emulated eeprom size code 1011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
472 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1011 (0xFFFF)
473 /* @brief Emulated eeprom size code 1100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
474 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1100 (0xFFFF)
475 /* @brief Emulated eeprom size code 1101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
476 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1101 (0xFFFF)
477 /* @brief Emulated eeprom size code 1110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
478 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1110 (0xFFFF)
479 /* @brief Emulated eeprom size code 1111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
480 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1111 (0x0000)
481 
482 /* FTM module features */
483 
484 /* @brief Number of channels. */
485 #define FSL_FEATURE_FTM_CHANNEL_COUNTn(x) \
486     (((x) == FTM0) ? (8) : \
487     (((x) == FTM1) ? (2) : \
488     (((x) == FTM2) ? (2) : \
489     (((x) == FTM3) ? (8) : (-1)))))
490 /* @brief Has counter reset by the selected input capture event (register bits C0SC[ICRST], C1SC[ICRST], ...). */
491 #define FSL_FEATURE_FTM_HAS_COUNTER_RESET_BY_CAPTURE_EVENT (0)
492 /* @brief Has extended deadtime value. */
493 #define FSL_FEATURE_FTM_HAS_EXTENDED_DEADTIME_VALUE (0)
494 /* @brief Enable pwm output for the module. */
495 #define FSL_FEATURE_FTM_HAS_ENABLE_PWM_OUTPUT (0)
496 /* @brief Has half-cycle reload for the module. */
497 #define FSL_FEATURE_FTM_HAS_HALFCYCLE_RELOAD (0)
498 /* @brief Has reload interrupt. */
499 #define FSL_FEATURE_FTM_HAS_RELOAD_INTERRUPT (0)
500 /* @brief Has reload initialization trigger. */
501 #define FSL_FEATURE_FTM_HAS_RELOAD_INITIALIZATION_TRIGGER (0)
502 /* @brief Has DMA support, bitfield CnSC[DMA]. */
503 #define FSL_FEATURE_FTM_HAS_DMA_SUPPORT (1)
504 /* @brief If channel 6 is used to generate channel trigger, bitfield EXTTRIG[CH6TRIG]. */
505 #define FSL_FEATURE_FTM_HAS_CHANNEL6_TRIGGER (0)
506 /* @brief If channel 7 is used to generate channel trigger, bitfield EXTTRIG[CH7TRIG]. */
507 #define FSL_FEATURE_FTM_HAS_CHANNEL7_TRIGGER (0)
508 /* @brief Has no QDCTRL. */
509 #define FSL_FEATURE_FTM_HAS_NO_QDCTRL (0)
510 /* @brief If instance has only TPM function. */
511 #define FSL_FEATURE_FTM_IS_TPM_ONLY_INSTANCEn(x) (0)
512 /* @brief Has frequency of the reload opportunities, bitfield CONF[LDFQ]. */
513 #define FSL_FEATURE_FTM_HAS_CONF_LDFQ_BIT (0)
514 
515 /* GPIO module features */
516 
517 /* @brief Has GPIO attribute checker register (GACR). */
518 #define FSL_FEATURE_GPIO_HAS_ATTRIBUTE_CHECKER (0)
519 
520 /* I2C module features */
521 
522 /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */
523 #define FSL_FEATURE_I2C_HAS_SMBUS (1)
524 /* @brief Maximum supported baud rate in kilobit per second. */
525 #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (400)
526 /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */
527 #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (0)
528 /* @brief Has DMA support (register bit C1[DMAEN]). */
529 #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (1)
530 /* @brief Has I2C bus start and stop detection (register bits FLT[SSIE], FLT[STARTF] and FLT[STOPF]). */
531 #define FSL_FEATURE_I2C_HAS_START_STOP_DETECT (1)
532 /* @brief Has I2C bus stop detection (register bits FLT[STOPIE] and FLT[STOPF]). */
533 #define FSL_FEATURE_I2C_HAS_STOP_DETECT (0)
534 /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */
535 #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1)
536 /* @brief Maximum width of the glitch filter in number of bus clocks. */
537 #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (15)
538 /* @brief Has control of the drive capability of the I2C pins. */
539 #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (1)
540 /* @brief Has double buffering support (register S2). */
541 #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (0)
542 /* @brief Has double buffer enable. */
543 #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFER_ENABLE (0)
544 
545 /* SAI module features */
546 
547 /* @brief SAI has FIFO in this soc (register bit fields TCR1[TFW]. */
548 #define FSL_FEATURE_SAI_HAS_FIFO (1)
549 /* @brief Receive/transmit FIFO size in item count (register bit fields TCSR[FRDE], TCSR[FRIE], TCSR[FRF], TCR1[TFW], RCSR[FRDE], RCSR[FRIE], RCSR[FRF], RCR1[RFW], registers TFRn, RFRn). */
550 #define FSL_FEATURE_SAI_FIFO_COUNTn(x) (8)
551 /* @brief Receive/transmit channel number (register bit fields TCR3[TCE], RCR3[RCE], registers TDRn and RDRn). */
552 #define FSL_FEATURE_SAI_CHANNEL_COUNTn(x) (2)
553 /* @brief Maximum words per frame (register bit fields TCR3[WDFL], TCR4[FRSZ], TMR[TWM], RCR3[WDFL], RCR4[FRSZ], RMR[RWM]). */
554 #define FSL_FEATURE_SAI_MAX_WORDS_PER_FRAME (32)
555 /* @brief Has support of combining multiple data channel FIFOs into single channel FIFO (register bit fields TCR3[CFR], TCR4[FCOMB], TFR0[WCP], TFR1[WCP], RCR3[CFR], RCR4[FCOMB], RFR0[RCP], RFR1[RCP]). */
556 #define FSL_FEATURE_SAI_HAS_FIFO_COMBINE_MODE (1)
557 /* @brief Has packing of 8-bit and 16-bit data into each 32-bit FIFO word (register bit fields TCR4[FPACK], RCR4[FPACK]). */
558 #define FSL_FEATURE_SAI_HAS_FIFO_PACKING (1)
559 /* @brief Configures when the SAI will continue transmitting after a FIFO error has been detected (register bit fields TCR4[FCONT], RCR4[FCONT]). */
560 #define FSL_FEATURE_SAI_HAS_FIFO_FUNCTION_AFTER_ERROR (1)
561 /* @brief Configures if the frame sync is generated internally, a frame sync is only generated when the FIFO warning flag is clear or continuously (register bit fields TCR4[ONDEM], RCR4[ONDEM]). */
562 #define FSL_FEATURE_SAI_HAS_ON_DEMAND_MODE (1)
563 /* @brief Simplified bit clock source and asynchronous/synchronous mode selection (register bit fields TCR2[CLKMODE], RCR2[CLKMODE]), in comparison with the exclusively implemented TCR2[SYNC,BCS,BCI,MSEL], RCR2[SYNC,BCS,BCI,MSEL]. */
564 #define FSL_FEATURE_SAI_HAS_CLOCKING_MODE (0)
565 /* @brief Has register for configuration of the MCLK divide ratio (register bit fields MDR[FRACT], MDR[DIVIDE]). */
566 #define FSL_FEATURE_SAI_HAS_MCLKDIV_REGISTER (1)
567 /* @brief Ihe interrupt source number */
568 #define FSL_FEATURE_SAI_INT_SOURCE_NUM (2)
569 /* @brief Has register of MCR. */
570 #define FSL_FEATURE_SAI_HAS_MCR (1)
571 /* @brief Has register of MDR */
572 #define FSL_FEATURE_SAI_HAS_MDR (1)
573 /* @brief Has DIV bit fields of MCR register (register bit fields MCR[DIV]. */
574 #define FSL_FEATURE_SAI_HAS_MCR_MCLK_POST_DIV (0)
575 /* @brief Support Channel Mode (register bit fields TCR4[CHMOD]). */
576 #define FSL_FEATURE_SAI_HAS_CHANNEL_MODE (0)
577 
578 /* LLWU module features */
579 
580 #if defined(CPU_MK26FN2M0CAC18) || defined(CPU_MK26FN2M0VMI18)
581     /* @brief Maximum number of pins (maximal index plus one) connected to LLWU device. */
582     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN (32)
583     /* @brief Has pins 8-15 connected to LLWU device. */
584     #define FSL_FEATURE_LLWU_EXTERNAL_PIN_GROUP2 (1)
585     /* @brief Maximum number of internal modules connected to LLWU device. */
586     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE (8)
587     /* @brief Number of digital filters. */
588     #define FSL_FEATURE_LLWU_HAS_PIN_FILTER (4)
589     /* @brief Has MF register. */
590     #define FSL_FEATURE_LLWU_HAS_MF (1)
591     /* @brief Has PF register. */
592     #define FSL_FEATURE_LLWU_HAS_PF (1)
593     /* @brief Has possibility to enable reset in low leakage power mode and enable digital filter for RESET pin (register LLWU_RST). */
594     #define FSL_FEATURE_LLWU_HAS_RESET_ENABLE (0)
595     /* @brief Has no internal module wakeup flag register. */
596     #define FSL_FEATURE_LLWU_HAS_NO_INTERNAL_MODULE_WAKEUP_FLAG_REG (0)
597     /* @brief Has external pin 0 connected to LLWU device. */
598     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN0 (1)
599     /* @brief Index of port of external pin. */
600     #define FSL_FEATURE_LLWU_PIN0_GPIO_IDX (GPIOE_IDX)
601     /* @brief Number of external pin port on specified port. */
602     #define FSL_FEATURE_LLWU_PIN0_GPIO_PIN (1)
603     /* @brief Has external pin 1 connected to LLWU device. */
604     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN1 (1)
605     /* @brief Index of port of external pin. */
606     #define FSL_FEATURE_LLWU_PIN1_GPIO_IDX (GPIOE_IDX)
607     /* @brief Number of external pin port on specified port. */
608     #define FSL_FEATURE_LLWU_PIN1_GPIO_PIN (2)
609     /* @brief Has external pin 2 connected to LLWU device. */
610     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN2 (1)
611     /* @brief Index of port of external pin. */
612     #define FSL_FEATURE_LLWU_PIN2_GPIO_IDX (GPIOE_IDX)
613     /* @brief Number of external pin port on specified port. */
614     #define FSL_FEATURE_LLWU_PIN2_GPIO_PIN (4)
615     /* @brief Has external pin 3 connected to LLWU device. */
616     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN3 (1)
617     /* @brief Index of port of external pin. */
618     #define FSL_FEATURE_LLWU_PIN3_GPIO_IDX (GPIOA_IDX)
619     /* @brief Number of external pin port on specified port. */
620     #define FSL_FEATURE_LLWU_PIN3_GPIO_PIN (4)
621     /* @brief Has external pin 4 connected to LLWU device. */
622     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN4 (1)
623     /* @brief Index of port of external pin. */
624     #define FSL_FEATURE_LLWU_PIN4_GPIO_IDX (GPIOA_IDX)
625     /* @brief Number of external pin port on specified port. */
626     #define FSL_FEATURE_LLWU_PIN4_GPIO_PIN (13)
627     /* @brief Has external pin 5 connected to LLWU device. */
628     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN5 (1)
629     /* @brief Index of port of external pin. */
630     #define FSL_FEATURE_LLWU_PIN5_GPIO_IDX (GPIOB_IDX)
631     /* @brief Number of external pin port on specified port. */
632     #define FSL_FEATURE_LLWU_PIN5_GPIO_PIN (0)
633     /* @brief Has external pin 6 connected to LLWU device. */
634     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN6 (1)
635     /* @brief Index of port of external pin. */
636     #define FSL_FEATURE_LLWU_PIN6_GPIO_IDX (GPIOC_IDX)
637     /* @brief Number of external pin port on specified port. */
638     #define FSL_FEATURE_LLWU_PIN6_GPIO_PIN (1)
639     /* @brief Has external pin 7 connected to LLWU device. */
640     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN7 (1)
641     /* @brief Index of port of external pin. */
642     #define FSL_FEATURE_LLWU_PIN7_GPIO_IDX (GPIOC_IDX)
643     /* @brief Number of external pin port on specified port. */
644     #define FSL_FEATURE_LLWU_PIN7_GPIO_PIN (3)
645     /* @brief Has external pin 8 connected to LLWU device. */
646     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN8 (1)
647     /* @brief Index of port of external pin. */
648     #define FSL_FEATURE_LLWU_PIN8_GPIO_IDX (GPIOC_IDX)
649     /* @brief Number of external pin port on specified port. */
650     #define FSL_FEATURE_LLWU_PIN8_GPIO_PIN (4)
651     /* @brief Has external pin 9 connected to LLWU device. */
652     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN9 (1)
653     /* @brief Index of port of external pin. */
654     #define FSL_FEATURE_LLWU_PIN9_GPIO_IDX (GPIOC_IDX)
655     /* @brief Number of external pin port on specified port. */
656     #define FSL_FEATURE_LLWU_PIN9_GPIO_PIN (5)
657     /* @brief Has external pin 10 connected to LLWU device. */
658     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN10 (1)
659     /* @brief Index of port of external pin. */
660     #define FSL_FEATURE_LLWU_PIN10_GPIO_IDX (GPIOC_IDX)
661     /* @brief Number of external pin port on specified port. */
662     #define FSL_FEATURE_LLWU_PIN10_GPIO_PIN (6)
663     /* @brief Has external pin 11 connected to LLWU device. */
664     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN11 (1)
665     /* @brief Index of port of external pin. */
666     #define FSL_FEATURE_LLWU_PIN11_GPIO_IDX (GPIOC_IDX)
667     /* @brief Number of external pin port on specified port. */
668     #define FSL_FEATURE_LLWU_PIN11_GPIO_PIN (11)
669     /* @brief Has external pin 12 connected to LLWU device. */
670     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN12 (1)
671     /* @brief Index of port of external pin. */
672     #define FSL_FEATURE_LLWU_PIN12_GPIO_IDX (GPIOD_IDX)
673     /* @brief Number of external pin port on specified port. */
674     #define FSL_FEATURE_LLWU_PIN12_GPIO_PIN (0)
675     /* @brief Has external pin 13 connected to LLWU device. */
676     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN13 (1)
677     /* @brief Index of port of external pin. */
678     #define FSL_FEATURE_LLWU_PIN13_GPIO_IDX (GPIOD_IDX)
679     /* @brief Number of external pin port on specified port. */
680     #define FSL_FEATURE_LLWU_PIN13_GPIO_PIN (2)
681     /* @brief Has external pin 14 connected to LLWU device. */
682     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN14 (1)
683     /* @brief Index of port of external pin. */
684     #define FSL_FEATURE_LLWU_PIN14_GPIO_IDX (GPIOD_IDX)
685     /* @brief Number of external pin port on specified port. */
686     #define FSL_FEATURE_LLWU_PIN14_GPIO_PIN (4)
687     /* @brief Has external pin 15 connected to LLWU device. */
688     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN15 (1)
689     /* @brief Index of port of external pin. */
690     #define FSL_FEATURE_LLWU_PIN15_GPIO_IDX (GPIOD_IDX)
691     /* @brief Number of external pin port on specified port. */
692     #define FSL_FEATURE_LLWU_PIN15_GPIO_PIN (6)
693     /* @brief Has external pin 16 connected to LLWU device. */
694     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN16 (1)
695     /* @brief Index of port of external pin. */
696     #define FSL_FEATURE_LLWU_PIN16_GPIO_IDX (GPIOE_IDX)
697     /* @brief Number of external pin port on specified port. */
698     #define FSL_FEATURE_LLWU_PIN16_GPIO_PIN (6)
699     /* @brief Has external pin 17 connected to LLWU device. */
700     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN17 (1)
701     /* @brief Index of port of external pin. */
702     #define FSL_FEATURE_LLWU_PIN17_GPIO_IDX (GPIOE_IDX)
703     /* @brief Number of external pin port on specified port. */
704     #define FSL_FEATURE_LLWU_PIN17_GPIO_PIN (9)
705     /* @brief Has external pin 18 connected to LLWU device. */
706     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN18 (1)
707     /* @brief Index of port of external pin. */
708     #define FSL_FEATURE_LLWU_PIN18_GPIO_IDX (GPIOE_IDX)
709     /* @brief Number of external pin port on specified port. */
710     #define FSL_FEATURE_LLWU_PIN18_GPIO_PIN (10)
711     /* @brief Has external pin 19 connected to LLWU device. */
712     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN19 (1)
713     /* @brief Index of port of external pin. */
714     #define FSL_FEATURE_LLWU_PIN19_GPIO_IDX (GPIOE_IDX)
715     /* @brief Number of external pin port on specified port. */
716     #define FSL_FEATURE_LLWU_PIN19_GPIO_PIN (17)
717     /* @brief Has external pin 20 connected to LLWU device. */
718     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN20 (1)
719     /* @brief Index of port of external pin. */
720     #define FSL_FEATURE_LLWU_PIN20_GPIO_IDX (GPIOE_IDX)
721     /* @brief Number of external pin port on specified port. */
722     #define FSL_FEATURE_LLWU_PIN20_GPIO_PIN (18)
723     /* @brief Has external pin 21 connected to LLWU device. */
724     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN21 (1)
725     /* @brief Index of port of external pin. */
726     #define FSL_FEATURE_LLWU_PIN21_GPIO_IDX (GPIOE_IDX)
727     /* @brief Number of external pin port on specified port. */
728     #define FSL_FEATURE_LLWU_PIN21_GPIO_PIN (25)
729     /* @brief Has external pin 22 connected to LLWU device. */
730     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN22 (1)
731     /* @brief Index of port of external pin. */
732     #define FSL_FEATURE_LLWU_PIN22_GPIO_IDX (GPIOA_IDX)
733     /* @brief Number of external pin port on specified port. */
734     #define FSL_FEATURE_LLWU_PIN22_GPIO_PIN (10)
735     /* @brief Has external pin 23 connected to LLWU device. */
736     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN23 (1)
737     /* @brief Index of port of external pin. */
738     #define FSL_FEATURE_LLWU_PIN23_GPIO_IDX (GPIOA_IDX)
739     /* @brief Number of external pin port on specified port. */
740     #define FSL_FEATURE_LLWU_PIN23_GPIO_PIN (11)
741     /* @brief Has external pin 24 connected to LLWU device. */
742     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN24 (1)
743     /* @brief Index of port of external pin. */
744     #define FSL_FEATURE_LLWU_PIN24_GPIO_IDX (GPIOD_IDX)
745     /* @brief Number of external pin port on specified port. */
746     #define FSL_FEATURE_LLWU_PIN24_GPIO_PIN (8)
747     /* @brief Has external pin 25 connected to LLWU device. */
748     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN25 (1)
749     /* @brief Index of port of external pin. */
750     #define FSL_FEATURE_LLWU_PIN25_GPIO_IDX (GPIOD_IDX)
751     /* @brief Number of external pin port on specified port. */
752     #define FSL_FEATURE_LLWU_PIN25_GPIO_PIN (11)
753     /* @brief Has external pin 26 connected to LLWU device. */
754     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN26 (0)
755     /* @brief Index of port of external pin. */
756     #define FSL_FEATURE_LLWU_PIN26_GPIO_IDX (0)
757     /* @brief Number of external pin port on specified port. */
758     #define FSL_FEATURE_LLWU_PIN26_GPIO_PIN (0)
759     /* @brief Has external pin 27 connected to LLWU device. */
760     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN27 (0)
761     /* @brief Index of port of external pin. */
762     #define FSL_FEATURE_LLWU_PIN27_GPIO_IDX (0)
763     /* @brief Number of external pin port on specified port. */
764     #define FSL_FEATURE_LLWU_PIN27_GPIO_PIN (0)
765     /* @brief Has external pin 28 connected to LLWU device. */
766     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN28 (0)
767     /* @brief Index of port of external pin. */
768     #define FSL_FEATURE_LLWU_PIN28_GPIO_IDX (0)
769     /* @brief Number of external pin port on specified port. */
770     #define FSL_FEATURE_LLWU_PIN28_GPIO_PIN (0)
771     /* @brief Has external pin 29 connected to LLWU device. */
772     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN29 (1)
773     /* @brief Index of port of external pin. */
774     #define FSL_FEATURE_LLWU_PIN29_GPIO_IDX (0)
775     /* @brief Number of external pin port on specified port. */
776     #define FSL_FEATURE_LLWU_PIN29_GPIO_PIN (0)
777     /* @brief Has external pin 30 connected to LLWU device. */
778     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN30 (1)
779     /* @brief Index of port of external pin. */
780     #define FSL_FEATURE_LLWU_PIN30_GPIO_IDX (0)
781     /* @brief Number of external pin port on specified port. */
782     #define FSL_FEATURE_LLWU_PIN30_GPIO_PIN (0)
783     /* @brief Has external pin 31 connected to LLWU device. */
784     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN31 (1)
785     /* @brief Index of port of external pin. */
786     #define FSL_FEATURE_LLWU_PIN31_GPIO_IDX (0)
787     /* @brief Number of external pin port on specified port. */
788     #define FSL_FEATURE_LLWU_PIN31_GPIO_PIN (0)
789     /* @brief Has internal module 0 connected to LLWU device. */
790     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE0 (1)
791     /* @brief Has internal module 1 connected to LLWU device. */
792     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE1 (1)
793     /* @brief Has internal module 2 connected to LLWU device. */
794     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE2 (1)
795     /* @brief Has internal module 3 connected to LLWU device. */
796     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE3 (1)
797     /* @brief Has internal module 4 connected to LLWU device. */
798     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE4 (1)
799     /* @brief Has internal module 5 connected to LLWU device. */
800     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE5 (1)
801     /* @brief Has internal module 6 connected to LLWU device. */
802     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE6 (0)
803     /* @brief Has internal module 7 connected to LLWU device. */
804     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE7 (1)
805     /* @brief Has Version ID Register (LLWU_VERID). */
806     #define FSL_FEATURE_LLWU_HAS_VERID (0)
807     /* @brief Has Parameter Register (LLWU_PARAM). */
808     #define FSL_FEATURE_LLWU_HAS_PARAM (0)
809     /* @brief Width of registers of the LLWU. */
810     #define FSL_FEATURE_LLWU_REG_BITWIDTH (8)
811     /* @brief Has DMA Enable register (LLWU_DE). */
812     #define FSL_FEATURE_LLWU_HAS_DMA_ENABLE_REG (0)
813 #elif defined(CPU_MK26FN2M0VLQ18) || defined(CPU_MK26FN2M0VMD18)
814     /* @brief Maximum number of pins (maximal index plus one) connected to LLWU device. */
815     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN (32)
816     /* @brief Has pins 8-15 connected to LLWU device. */
817     #define FSL_FEATURE_LLWU_EXTERNAL_PIN_GROUP2 (1)
818     /* @brief Maximum number of internal modules connected to LLWU device. */
819     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE (8)
820     /* @brief Number of digital filters. */
821     #define FSL_FEATURE_LLWU_HAS_PIN_FILTER (4)
822     /* @brief Has MF register. */
823     #define FSL_FEATURE_LLWU_HAS_MF (1)
824     /* @brief Has PF register. */
825     #define FSL_FEATURE_LLWU_HAS_PF (1)
826     /* @brief Has possibility to enable reset in low leakage power mode and enable digital filter for RESET pin (register LLWU_RST). */
827     #define FSL_FEATURE_LLWU_HAS_RESET_ENABLE (0)
828     /* @brief Has no internal module wakeup flag register. */
829     #define FSL_FEATURE_LLWU_HAS_NO_INTERNAL_MODULE_WAKEUP_FLAG_REG (0)
830     /* @brief Has external pin 0 connected to LLWU device. */
831     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN0 (1)
832     /* @brief Index of port of external pin. */
833     #define FSL_FEATURE_LLWU_PIN0_GPIO_IDX (GPIOE_IDX)
834     /* @brief Number of external pin port on specified port. */
835     #define FSL_FEATURE_LLWU_PIN0_GPIO_PIN (1)
836     /* @brief Has external pin 1 connected to LLWU device. */
837     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN1 (1)
838     /* @brief Index of port of external pin. */
839     #define FSL_FEATURE_LLWU_PIN1_GPIO_IDX (GPIOE_IDX)
840     /* @brief Number of external pin port on specified port. */
841     #define FSL_FEATURE_LLWU_PIN1_GPIO_PIN (2)
842     /* @brief Has external pin 2 connected to LLWU device. */
843     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN2 (1)
844     /* @brief Index of port of external pin. */
845     #define FSL_FEATURE_LLWU_PIN2_GPIO_IDX (GPIOE_IDX)
846     /* @brief Number of external pin port on specified port. */
847     #define FSL_FEATURE_LLWU_PIN2_GPIO_PIN (4)
848     /* @brief Has external pin 3 connected to LLWU device. */
849     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN3 (1)
850     /* @brief Index of port of external pin. */
851     #define FSL_FEATURE_LLWU_PIN3_GPIO_IDX (GPIOA_IDX)
852     /* @brief Number of external pin port on specified port. */
853     #define FSL_FEATURE_LLWU_PIN3_GPIO_PIN (4)
854     /* @brief Has external pin 4 connected to LLWU device. */
855     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN4 (1)
856     /* @brief Index of port of external pin. */
857     #define FSL_FEATURE_LLWU_PIN4_GPIO_IDX (GPIOA_IDX)
858     /* @brief Number of external pin port on specified port. */
859     #define FSL_FEATURE_LLWU_PIN4_GPIO_PIN (13)
860     /* @brief Has external pin 5 connected to LLWU device. */
861     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN5 (1)
862     /* @brief Index of port of external pin. */
863     #define FSL_FEATURE_LLWU_PIN5_GPIO_IDX (GPIOB_IDX)
864     /* @brief Number of external pin port on specified port. */
865     #define FSL_FEATURE_LLWU_PIN5_GPIO_PIN (0)
866     /* @brief Has external pin 6 connected to LLWU device. */
867     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN6 (1)
868     /* @brief Index of port of external pin. */
869     #define FSL_FEATURE_LLWU_PIN6_GPIO_IDX (GPIOC_IDX)
870     /* @brief Number of external pin port on specified port. */
871     #define FSL_FEATURE_LLWU_PIN6_GPIO_PIN (1)
872     /* @brief Has external pin 7 connected to LLWU device. */
873     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN7 (1)
874     /* @brief Index of port of external pin. */
875     #define FSL_FEATURE_LLWU_PIN7_GPIO_IDX (GPIOC_IDX)
876     /* @brief Number of external pin port on specified port. */
877     #define FSL_FEATURE_LLWU_PIN7_GPIO_PIN (3)
878     /* @brief Has external pin 8 connected to LLWU device. */
879     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN8 (1)
880     /* @brief Index of port of external pin. */
881     #define FSL_FEATURE_LLWU_PIN8_GPIO_IDX (GPIOC_IDX)
882     /* @brief Number of external pin port on specified port. */
883     #define FSL_FEATURE_LLWU_PIN8_GPIO_PIN (4)
884     /* @brief Has external pin 9 connected to LLWU device. */
885     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN9 (1)
886     /* @brief Index of port of external pin. */
887     #define FSL_FEATURE_LLWU_PIN9_GPIO_IDX (GPIOC_IDX)
888     /* @brief Number of external pin port on specified port. */
889     #define FSL_FEATURE_LLWU_PIN9_GPIO_PIN (5)
890     /* @brief Has external pin 10 connected to LLWU device. */
891     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN10 (1)
892     /* @brief Index of port of external pin. */
893     #define FSL_FEATURE_LLWU_PIN10_GPIO_IDX (GPIOC_IDX)
894     /* @brief Number of external pin port on specified port. */
895     #define FSL_FEATURE_LLWU_PIN10_GPIO_PIN (6)
896     /* @brief Has external pin 11 connected to LLWU device. */
897     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN11 (1)
898     /* @brief Index of port of external pin. */
899     #define FSL_FEATURE_LLWU_PIN11_GPIO_IDX (GPIOC_IDX)
900     /* @brief Number of external pin port on specified port. */
901     #define FSL_FEATURE_LLWU_PIN11_GPIO_PIN (11)
902     /* @brief Has external pin 12 connected to LLWU device. */
903     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN12 (1)
904     /* @brief Index of port of external pin. */
905     #define FSL_FEATURE_LLWU_PIN12_GPIO_IDX (GPIOD_IDX)
906     /* @brief Number of external pin port on specified port. */
907     #define FSL_FEATURE_LLWU_PIN12_GPIO_PIN (0)
908     /* @brief Has external pin 13 connected to LLWU device. */
909     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN13 (1)
910     /* @brief Index of port of external pin. */
911     #define FSL_FEATURE_LLWU_PIN13_GPIO_IDX (GPIOD_IDX)
912     /* @brief Number of external pin port on specified port. */
913     #define FSL_FEATURE_LLWU_PIN13_GPIO_PIN (2)
914     /* @brief Has external pin 14 connected to LLWU device. */
915     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN14 (1)
916     /* @brief Index of port of external pin. */
917     #define FSL_FEATURE_LLWU_PIN14_GPIO_IDX (GPIOD_IDX)
918     /* @brief Number of external pin port on specified port. */
919     #define FSL_FEATURE_LLWU_PIN14_GPIO_PIN (4)
920     /* @brief Has external pin 15 connected to LLWU device. */
921     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN15 (1)
922     /* @brief Index of port of external pin. */
923     #define FSL_FEATURE_LLWU_PIN15_GPIO_IDX (GPIOD_IDX)
924     /* @brief Number of external pin port on specified port. */
925     #define FSL_FEATURE_LLWU_PIN15_GPIO_PIN (6)
926     /* @brief Has external pin 16 connected to LLWU device. */
927     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN16 (1)
928     /* @brief Index of port of external pin. */
929     #define FSL_FEATURE_LLWU_PIN16_GPIO_IDX (GPIOE_IDX)
930     /* @brief Number of external pin port on specified port. */
931     #define FSL_FEATURE_LLWU_PIN16_GPIO_PIN (6)
932     /* @brief Has external pin 17 connected to LLWU device. */
933     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN17 (1)
934     /* @brief Index of port of external pin. */
935     #define FSL_FEATURE_LLWU_PIN17_GPIO_IDX (GPIOE_IDX)
936     /* @brief Number of external pin port on specified port. */
937     #define FSL_FEATURE_LLWU_PIN17_GPIO_PIN (9)
938     /* @brief Has external pin 18 connected to LLWU device. */
939     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN18 (1)
940     /* @brief Index of port of external pin. */
941     #define FSL_FEATURE_LLWU_PIN18_GPIO_IDX (GPIOE_IDX)
942     /* @brief Number of external pin port on specified port. */
943     #define FSL_FEATURE_LLWU_PIN18_GPIO_PIN (10)
944     /* @brief Has external pin 19 connected to LLWU device. */
945     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN19 (0)
946     /* @brief Index of port of external pin. */
947     #define FSL_FEATURE_LLWU_PIN19_GPIO_IDX (0)
948     /* @brief Number of external pin port on specified port. */
949     #define FSL_FEATURE_LLWU_PIN19_GPIO_PIN (0)
950     /* @brief Has external pin 20 connected to LLWU device. */
951     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN20 (0)
952     /* @brief Index of port of external pin. */
953     #define FSL_FEATURE_LLWU_PIN20_GPIO_IDX (0)
954     /* @brief Number of external pin port on specified port. */
955     #define FSL_FEATURE_LLWU_PIN20_GPIO_PIN (0)
956     /* @brief Has external pin 21 connected to LLWU device. */
957     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN21 (1)
958     /* @brief Index of port of external pin. */
959     #define FSL_FEATURE_LLWU_PIN21_GPIO_IDX (GPIOE_IDX)
960     /* @brief Number of external pin port on specified port. */
961     #define FSL_FEATURE_LLWU_PIN21_GPIO_PIN (25)
962     /* @brief Has external pin 22 connected to LLWU device. */
963     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN22 (1)
964     /* @brief Index of port of external pin. */
965     #define FSL_FEATURE_LLWU_PIN22_GPIO_IDX (GPIOA_IDX)
966     /* @brief Number of external pin port on specified port. */
967     #define FSL_FEATURE_LLWU_PIN22_GPIO_PIN (10)
968     /* @brief Has external pin 23 connected to LLWU device. */
969     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN23 (1)
970     /* @brief Index of port of external pin. */
971     #define FSL_FEATURE_LLWU_PIN23_GPIO_IDX (GPIOA_IDX)
972     /* @brief Number of external pin port on specified port. */
973     #define FSL_FEATURE_LLWU_PIN23_GPIO_PIN (11)
974     /* @brief Has external pin 24 connected to LLWU device. */
975     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN24 (1)
976     /* @brief Index of port of external pin. */
977     #define FSL_FEATURE_LLWU_PIN24_GPIO_IDX (GPIOD_IDX)
978     /* @brief Number of external pin port on specified port. */
979     #define FSL_FEATURE_LLWU_PIN24_GPIO_PIN (8)
980     /* @brief Has external pin 25 connected to LLWU device. */
981     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN25 (1)
982     /* @brief Index of port of external pin. */
983     #define FSL_FEATURE_LLWU_PIN25_GPIO_IDX (GPIOD_IDX)
984     /* @brief Number of external pin port on specified port. */
985     #define FSL_FEATURE_LLWU_PIN25_GPIO_PIN (11)
986     /* @brief Has external pin 26 connected to LLWU device. */
987     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN26 (0)
988     /* @brief Index of port of external pin. */
989     #define FSL_FEATURE_LLWU_PIN26_GPIO_IDX (0)
990     /* @brief Number of external pin port on specified port. */
991     #define FSL_FEATURE_LLWU_PIN26_GPIO_PIN (0)
992     /* @brief Has external pin 27 connected to LLWU device. */
993     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN27 (0)
994     /* @brief Index of port of external pin. */
995     #define FSL_FEATURE_LLWU_PIN27_GPIO_IDX (0)
996     /* @brief Number of external pin port on specified port. */
997     #define FSL_FEATURE_LLWU_PIN27_GPIO_PIN (0)
998     /* @brief Has external pin 28 connected to LLWU device. */
999     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN28 (0)
1000     /* @brief Index of port of external pin. */
1001     #define FSL_FEATURE_LLWU_PIN28_GPIO_IDX (0)
1002     /* @brief Number of external pin port on specified port. */
1003     #define FSL_FEATURE_LLWU_PIN28_GPIO_PIN (0)
1004     /* @brief Has external pin 29 connected to LLWU device. */
1005     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN29 (1)
1006     /* @brief Index of port of external pin. */
1007     #define FSL_FEATURE_LLWU_PIN29_GPIO_IDX (0)
1008     /* @brief Number of external pin port on specified port. */
1009     #define FSL_FEATURE_LLWU_PIN29_GPIO_PIN (0)
1010     /* @brief Has external pin 30 connected to LLWU device. */
1011     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN30 (1)
1012     /* @brief Index of port of external pin. */
1013     #define FSL_FEATURE_LLWU_PIN30_GPIO_IDX (0)
1014     /* @brief Number of external pin port on specified port. */
1015     #define FSL_FEATURE_LLWU_PIN30_GPIO_PIN (0)
1016     /* @brief Has external pin 31 connected to LLWU device. */
1017     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN31 (1)
1018     /* @brief Index of port of external pin. */
1019     #define FSL_FEATURE_LLWU_PIN31_GPIO_IDX (0)
1020     /* @brief Number of external pin port on specified port. */
1021     #define FSL_FEATURE_LLWU_PIN31_GPIO_PIN (0)
1022     /* @brief Has internal module 0 connected to LLWU device. */
1023     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE0 (1)
1024     /* @brief Has internal module 1 connected to LLWU device. */
1025     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE1 (1)
1026     /* @brief Has internal module 2 connected to LLWU device. */
1027     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE2 (1)
1028     /* @brief Has internal module 3 connected to LLWU device. */
1029     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE3 (1)
1030     /* @brief Has internal module 4 connected to LLWU device. */
1031     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE4 (1)
1032     /* @brief Has internal module 5 connected to LLWU device. */
1033     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE5 (1)
1034     /* @brief Has internal module 6 connected to LLWU device. */
1035     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE6 (0)
1036     /* @brief Has internal module 7 connected to LLWU device. */
1037     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE7 (1)
1038     /* @brief Has Version ID Register (LLWU_VERID). */
1039     #define FSL_FEATURE_LLWU_HAS_VERID (0)
1040     /* @brief Has Parameter Register (LLWU_PARAM). */
1041     #define FSL_FEATURE_LLWU_HAS_PARAM (0)
1042     /* @brief Width of registers of the LLWU. */
1043     #define FSL_FEATURE_LLWU_REG_BITWIDTH (8)
1044     /* @brief Has DMA Enable register (LLWU_DE). */
1045     #define FSL_FEATURE_LLWU_HAS_DMA_ENABLE_REG (0)
1046 #endif /* defined(CPU_MK26FN2M0CAC18) || defined(CPU_MK26FN2M0VMI18) */
1047 
1048 /* LMEM module features */
1049 
1050 /* @brief Has process identifier support. */
1051 #define FSL_FEATURE_LMEM_HAS_SYSTEMBUS_CACHE (0)
1052 /* @brief Has L1 cache. */
1053 #define FSL_FEATURE_HAS_L1CACHE (1)
1054 /* @brief L1 ICACHE line size in byte. */
1055 #define FSL_FEATURE_L1ICACHE_LINESIZE_BYTE (16)
1056 /* @brief L1 DCACHE line size in byte. */
1057 #define FSL_FEATURE_L1DCACHE_LINESIZE_BYTE (16)
1058 
1059 /* LPTMR module features */
1060 
1061 /* @brief Has shared interrupt handler with another LPTMR module. */
1062 #define FSL_FEATURE_LPTMR_HAS_SHARED_IRQ_HANDLER (0)
1063 /* @brief Whether LPTMR counter is 32 bits width. */
1064 #define FSL_FEATURE_LPTMR_CNR_WIDTH_IS_32B (0)
1065 /* @brief Has timer DMA request enable (register bit CSR[TDRE]). */
1066 #define FSL_FEATURE_LPTMR_HAS_CSR_TDRE (0)
1067 
1068 /* LPUART module features */
1069 
1070 /* @brief LPUART0 and LPUART1 has shared interrupt vector. */
1071 #define FSL_FEATURE_LPUART_HAS_SHARED_IRQ0_IRQ1 (0)
1072 /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */
1073 #define FSL_FEATURE_LPUART_HAS_IRQ_EXTENDED_FUNCTIONS (0)
1074 /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */
1075 #define FSL_FEATURE_LPUART_HAS_LOW_POWER_UART_SUPPORT (1)
1076 /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */
1077 #define FSL_FEATURE_LPUART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1)
1078 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1079 #define FSL_FEATURE_LPUART_HAS_FIFO (0)
1080 /* @brief Has 32-bit register MODIR */
1081 #define FSL_FEATURE_LPUART_HAS_MODIR (1)
1082 /* @brief Hardware flow control (RTS, CTS) is supported. */
1083 #define FSL_FEATURE_LPUART_HAS_MODEM_SUPPORT (1)
1084 /* @brief Infrared (modulation) is supported. */
1085 #define FSL_FEATURE_LPUART_HAS_IR_SUPPORT (1)
1086 /* @brief 2 bits long stop bit is available. */
1087 #define FSL_FEATURE_LPUART_HAS_STOP_BIT_CONFIG_SUPPORT (1)
1088 /* @brief If 10-bit mode is supported. */
1089 #define FSL_FEATURE_LPUART_HAS_10BIT_DATA_SUPPORT (1)
1090 /* @brief If 7-bit mode is supported. */
1091 #define FSL_FEATURE_LPUART_HAS_7BIT_DATA_SUPPORT (0)
1092 /* @brief Baud rate fine adjustment is available. */
1093 #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (0)
1094 /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */
1095 #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (1)
1096 /* @brief Baud rate oversampling is available. */
1097 #define FSL_FEATURE_LPUART_HAS_RX_RESYNC_SUPPORT (1)
1098 /* @brief Baud rate oversampling is available. */
1099 #define FSL_FEATURE_LPUART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (1)
1100 /* @brief Peripheral type. */
1101 #define FSL_FEATURE_LPUART_IS_SCI (1)
1102 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1103 #define FSL_FEATURE_LPUART_FIFO_SIZEn(x) (0)
1104 /* @brief Supports two match addresses to filter incoming frames. */
1105 #define FSL_FEATURE_LPUART_HAS_ADDRESS_MATCHING (1)
1106 /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */
1107 #define FSL_FEATURE_LPUART_HAS_DMA_ENABLE (1)
1108 /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */
1109 #define FSL_FEATURE_LPUART_HAS_DMA_SELECT (0)
1110 /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */
1111 #define FSL_FEATURE_LPUART_HAS_BIT_ORDER_SELECT (1)
1112 /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */
1113 #define FSL_FEATURE_LPUART_HAS_SMART_CARD_SUPPORT (0)
1114 /* @brief Has improved smart card (ISO7816 protocol) support. */
1115 #define FSL_FEATURE_LPUART_HAS_IMPROVED_SMART_CARD_SUPPORT (0)
1116 /* @brief Has local operation network (CEA709.1-B protocol) support. */
1117 #define FSL_FEATURE_LPUART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0)
1118 /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */
1119 #define FSL_FEATURE_LPUART_HAS_32BIT_REGISTERS (1)
1120 /* @brief Lin break detect available (has bit BAUD[LBKDIE]). */
1121 #define FSL_FEATURE_LPUART_HAS_LIN_BREAK_DETECT (1)
1122 /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */
1123 #define FSL_FEATURE_LPUART_HAS_WAIT_MODE_OPERATION (0)
1124 /* @brief Has separate DMA RX and TX requests. */
1125 #define FSL_FEATURE_LPUART_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1)
1126 /* @brief Has separate RX and TX interrupts. */
1127 #define FSL_FEATURE_LPUART_HAS_SEPARATE_RX_TX_IRQ (0)
1128 /* @brief Has LPAURT_PARAM. */
1129 #define FSL_FEATURE_LPUART_HAS_PARAM (0)
1130 /* @brief Has LPUART_VERID. */
1131 #define FSL_FEATURE_LPUART_HAS_VERID (0)
1132 /* @brief Has LPUART_GLOBAL. */
1133 #define FSL_FEATURE_LPUART_HAS_GLOBAL (0)
1134 /* @brief Has LPUART_PINCFG. */
1135 #define FSL_FEATURE_LPUART_HAS_PINCFG (0)
1136 
1137 /* MCG module features */
1138 
1139 /* @brief PRDIV base value (divider of register bit field [PRDIV] zero value). */
1140 #define FSL_FEATURE_MCG_PLL_PRDIV_BASE (1)
1141 /* @brief Maximum PLL external reference divider value (max. value of register bit field C5[PRVDIV]). */
1142 #define FSL_FEATURE_MCG_PLL_PRDIV_MAX (7)
1143 /* @brief VCO divider base value (multiply factor of register bit field C6[VDIV] zero value). */
1144 #define FSL_FEATURE_MCG_PLL_VDIV_BASE (16)
1145 /* @brief PLL reference clock low range. OSCCLK/PLL_R. */
1146 #define FSL_FEATURE_MCG_PLL_REF_MIN (8000000)
1147 /* @brief PLL reference clock high range. OSCCLK/PLL_R. */
1148 #define FSL_FEATURE_MCG_PLL_REF_MAX (16000000)
1149 /* @brief The PLL clock is divided by 2 before VCO divider. */
1150 #define FSL_FEATURE_MCG_HAS_PLL_INTERNAL_DIV (1)
1151 /* @brief FRDIV supports 1280. */
1152 #define FSL_FEATURE_MCG_FRDIV_SUPPORT_1280 (1)
1153 /* @brief FRDIV supports 1536. */
1154 #define FSL_FEATURE_MCG_FRDIV_SUPPORT_1536 (1)
1155 /* @brief MCGFFCLK divider. */
1156 #define FSL_FEATURE_MCG_FFCLK_DIV (1)
1157 /* @brief Is PLL clock divided by 2 before MCG PLL/FLL clock selection in the SIM module. */
1158 #define FSL_FEATURE_MCG_HAS_PLL_EXTRA_DIV (0)
1159 /* @brief Has 32kHz RTC external reference clock (register bits C8[LOCS1], C8[CME1], C8[LOCRE1] and RTC module are present). */
1160 #define FSL_FEATURE_MCG_HAS_RTC_32K (1)
1161 /* @brief Has PLL1 external reference clock (registers C10, C11, C12, S2). */
1162 #define FSL_FEATURE_MCG_HAS_PLL1 (0)
1163 /* @brief Has 48MHz internal oscillator. */
1164 #define FSL_FEATURE_MCG_HAS_IRC_48M (1)
1165 /* @brief Has OSC1 external oscillator (registers C10, C11, C12, S2). */
1166 #define FSL_FEATURE_MCG_HAS_OSC1 (0)
1167 /* @brief Has fast internal reference clock fine trim (register bit C2[FCFTRIM]). */
1168 #define FSL_FEATURE_MCG_HAS_FCFTRIM (1)
1169 /* @brief Has PLL loss of lock reset (register bit C8[LOLRE]). */
1170 #define FSL_FEATURE_MCG_HAS_LOLRE (1)
1171 /* @brief Has MCG OSC clock selection (register bit C7[OSCSEL]). */
1172 #define FSL_FEATURE_MCG_USE_OSCSEL (1)
1173 /* @brief Has PLL external reference selection (register bits C5[PLLREFSEL0] and C11[PLLREFSEL1]). */
1174 #define FSL_FEATURE_MCG_USE_PLLREFSEL (0)
1175 /* @brief TBD */
1176 #define FSL_FEATURE_MCG_USE_SYSTEM_CLOCK (0)
1177 /* @brief Has phase-locked loop (PLL) (register C5 and bits C6[VDIV], C6[PLLS], C6[LOLIE0], S[PLLST], S[LOCK0], S[LOLS0]). */
1178 #define FSL_FEATURE_MCG_HAS_PLL (1)
1179 /* @brief Has phase-locked loop (PLL) PRDIV (register C5[PRDIV]. */
1180 #define FSL_FEATURE_MCG_HAS_PLL_PRDIV (1)
1181 /* @brief Has phase-locked loop (PLL) VDIV (register C6[VDIV]. */
1182 #define FSL_FEATURE_MCG_HAS_PLL_VDIV (1)
1183 /* @brief PLL/OSC related register bit fields have PLL/OSC index in their name. */
1184 #define FSL_FEATURE_MCG_HAS_PLL_OSC_INDEX (0)
1185 /* @brief Has frequency-locked loop (FLL) (register ATCVH, ATCVL and bits C1[IREFS], C1[FRDIV]). */
1186 #define FSL_FEATURE_MCG_HAS_FLL (1)
1187 /* @brief Has PLL external to MCG (C9[PLL_CME], C9[PLL_LOCRE], C9[EXT_PLL_LOCS]). */
1188 #define FSL_FEATURE_MCG_HAS_EXTERNAL_PLL (1)
1189 /* @brief Has crystal oscillator or external reference clock low power controls (register bits C2[HGO], C2[RANGE]). */
1190 #define FSL_FEATURE_MCG_HAS_EXT_REF_LOW_POWER_CONTROL (1)
1191 /* @brief Has PLL/FLL selection as MCG output (register bit C6[PLLS]). */
1192 #define FSL_FEATURE_MCG_HAS_PLL_FLL_SELECTION (1)
1193 /* @brief Has PLL output selection (PLL0/PLL1, PLL/external PLL) (register bit C11[PLLCS]). */
1194 #define FSL_FEATURE_MCG_HAS_PLL_OUTPUT_SELECTION (1)
1195 /* @brief Has automatic trim machine (registers ATCVH, ATCVL and bits SC[ATMF], SC[ATMS], SC[ATME]). */
1196 #define FSL_FEATURE_MCG_HAS_AUTO_TRIM_MACHINE (1)
1197 /* @brief Has external clock monitor (register bit C6[CME]). */
1198 #define FSL_FEATURE_MCG_HAS_EXTERNAL_CLOCK_MONITOR (1)
1199 /* @brief Has low frequency internal reference clock (IRC) (registers LTRIMRNG, LFRIM, LSTRIM and bit MC[LIRC_DIV2]). */
1200 #define FSL_FEATURE_MCG_HAS_LOW_FREQ_IRC (0)
1201 /* @brief Has high frequency internal reference clock (IRC) (registers HCTRIM, HTTRIM, HFTRIM and bit MC[HIRCEN]). */
1202 #define FSL_FEATURE_MCG_HAS_HIGH_FREQ_IRC (0)
1203 /* @brief Has PEI mode or PBI mode. */
1204 #define FSL_FEATURE_MCG_HAS_PLL_INTERNAL_MODE (0)
1205 /* @brief Reset clock mode is BLPI. */
1206 #define FSL_FEATURE_MCG_RESET_IS_BLPI (0)
1207 
1208 /* interrupt module features */
1209 
1210 /* @brief Lowest interrupt request number. */
1211 #define FSL_FEATURE_INTERRUPT_IRQ_MIN (-14)
1212 /* @brief Highest interrupt request number. */
1213 #define FSL_FEATURE_INTERRUPT_IRQ_MAX (99)
1214 
1215 /* OSC module features */
1216 
1217 /* @brief Has OSC1 external oscillator. */
1218 #define FSL_FEATURE_OSC_HAS_OSC1 (0)
1219 /* @brief Has OSC0 external oscillator. */
1220 #define FSL_FEATURE_OSC_HAS_OSC0 (0)
1221 /* @brief Has OSC external oscillator (without index). */
1222 #define FSL_FEATURE_OSC_HAS_OSC (1)
1223 /* @brief Number of OSC external oscillators. */
1224 #define FSL_FEATURE_OSC_OSC_COUNT (1)
1225 /* @brief Has external reference clock divider (register bit field DIV[ERPS]). */
1226 #define FSL_FEATURE_OSC_HAS_EXT_REF_CLOCK_DIVIDER (1)
1227 
1228 /* PDB module features */
1229 
1230 /* @brief Has DAC support. */
1231 #define FSL_FEATURE_PDB_HAS_DAC (1)
1232 /* @brief Has shared interrupt handler (has not individual interrupt handler for each channel). */
1233 #define FSL_FEATURE_PDB_HAS_SHARED_IRQ_HANDLER (0)
1234 /* @brief PDB channel number). */
1235 #define FSL_FEATURE_PDB_CHANNEL_COUNT (2)
1236 /* @brief Channel pre-trigger nunmber (related to number of registers CHmDLYn). */
1237 #define FSL_FEATURE_PDB_CHANNEL_PRE_TRIGGER_COUNT (2)
1238 /* @brief DAC interval trigger number). */
1239 #define FSL_FEATURE_PDB_DAC_INTERVAL_TRIGGER_COUNT (2)
1240 /* @brief Pulse out number). */
1241 #define FSL_FEATURE_PDB_PULSE_OUT_COUNT (4)
1242 
1243 /* PIT module features */
1244 
1245 /* @brief Number of channels (related to number of registers LDVALn, CVALn, TCTRLn, TFLGn). */
1246 #define FSL_FEATURE_PIT_TIMER_COUNT (4)
1247 /* @brief Has lifetime timer (related to existence of registers LTMR64L and LTMR64H). */
1248 #define FSL_FEATURE_PIT_HAS_LIFETIME_TIMER (1)
1249 /* @brief Has chain mode (related to existence of register bit field TCTRLn[CHN]). */
1250 #define FSL_FEATURE_PIT_HAS_CHAIN_MODE (1)
1251 /* @brief Has shared interrupt handler (has not individual interrupt handler for each channel). */
1252 #define FSL_FEATURE_PIT_HAS_SHARED_IRQ_HANDLER (0)
1253 /* @brief Has timer enable control. */
1254 #define FSL_FEATURE_PIT_HAS_MDIS (1)
1255 
1256 /* PMC module features */
1257 
1258 /* @brief Has Bandgap Enable In VLPx Operation support. */
1259 #define FSL_FEATURE_PMC_HAS_BGEN (1)
1260 /* @brief Has Bandgap Buffer Enable. */
1261 #define FSL_FEATURE_PMC_HAS_BGBE (1)
1262 /* @brief Has Bandgap Buffer Drive Select. */
1263 #define FSL_FEATURE_PMC_HAS_BGBDS (0)
1264 /* @brief Has Low-Voltage Detect Voltage Select support. */
1265 #define FSL_FEATURE_PMC_HAS_LVDV (1)
1266 /* @brief Has Low-Voltage Warning Voltage Select support. */
1267 #define FSL_FEATURE_PMC_HAS_LVWV (1)
1268 /* @brief Has LPO. */
1269 #define FSL_FEATURE_PMC_HAS_LPO (0)
1270 /* @brief Has VLPx option PMC_REGSC[VLPO]. */
1271 #define FSL_FEATURE_PMC_HAS_VLPO (0)
1272 /* @brief Has acknowledge isolation support. */
1273 #define FSL_FEATURE_PMC_HAS_ACKISO (1)
1274 /* @brief Has Regulator In Full Performance Mode Status Bit PMC_REGSC[REGFPM]. */
1275 #define FSL_FEATURE_PMC_HAS_REGFPM (0)
1276 /* @brief Has Regulator In Run Regulation Status Bit PMC_REGSC[REGONS]. */
1277 #define FSL_FEATURE_PMC_HAS_REGONS (1)
1278 /* @brief Has PMC_HVDSC1. */
1279 #define FSL_FEATURE_PMC_HAS_HVDSC1 (0)
1280 /* @brief Has PMC_PARAM. */
1281 #define FSL_FEATURE_PMC_HAS_PARAM (0)
1282 /* @brief Has PMC_VERID. */
1283 #define FSL_FEATURE_PMC_HAS_VERID (0)
1284 
1285 /* PORT module features */
1286 
1287 /* @brief Has control lock (register bit PCR[LK]). */
1288 #define FSL_FEATURE_PORT_HAS_PIN_CONTROL_LOCK (1)
1289 /* @brief Has open drain control (register bit PCR[ODE]). */
1290 #define FSL_FEATURE_PORT_HAS_OPEN_DRAIN (1)
1291 /* @brief Has digital filter (registers DFER, DFCR and DFWR). */
1292 #define FSL_FEATURE_PORT_HAS_DIGITAL_FILTER (1)
1293 /* @brief Has DMA request (register bit field PCR[IRQC] values). */
1294 #define FSL_FEATURE_PORT_HAS_DMA_REQUEST (1)
1295 /* @brief Has pull resistor selection available. */
1296 #define FSL_FEATURE_PORT_HAS_PULL_SELECTION (1)
1297 /* @brief Has pull resistor enable (register bit PCR[PE]). */
1298 #define FSL_FEATURE_PORT_HAS_PULL_ENABLE (1)
1299 /* @brief Has slew rate control (register bit PCR[SRE]). */
1300 #define FSL_FEATURE_PORT_HAS_SLEW_RATE (1)
1301 /* @brief Has passive filter (register bit field PCR[PFE]). */
1302 #define FSL_FEATURE_PORT_HAS_PASSIVE_FILTER (1)
1303 /* @brief Has drive strength control (register bit PCR[DSE]). */
1304 #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH (1)
1305 /* @brief Has separate drive strength register (HDRVE). */
1306 #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH_REGISTER (0)
1307 /* @brief Has glitch filter (register IOFLT). */
1308 #define FSL_FEATURE_PORT_HAS_GLITCH_FILTER (0)
1309 /* @brief Defines width of PCR[MUX] field. */
1310 #define FSL_FEATURE_PORT_PCR_MUX_WIDTH (3)
1311 /* @brief Has dedicated interrupt vector. */
1312 #define FSL_FEATURE_PORT_HAS_INTERRUPT_VECTOR (1)
1313 /* @brief Has multiple pin IRQ configuration (register GICLR and GICHR). */
1314 #define FSL_FEATURE_PORT_HAS_MULTIPLE_IRQ_CONFIG (0)
1315 /* @brief Defines whether PCR[IRQC] bit-field has flag states. */
1316 #define FSL_FEATURE_PORT_HAS_IRQC_FLAG (0)
1317 /* @brief Defines whether PCR[IRQC] bit-field has trigger states. */
1318 #define FSL_FEATURE_PORT_HAS_IRQC_TRIGGER (0)
1319 
1320 /* RCM module features */
1321 
1322 /* @brief Has Loss-of-Lock Reset support. */
1323 #define FSL_FEATURE_RCM_HAS_LOL (1)
1324 /* @brief Has Loss-of-Clock Reset support. */
1325 #define FSL_FEATURE_RCM_HAS_LOC (1)
1326 /* @brief Has JTAG generated Reset support. */
1327 #define FSL_FEATURE_RCM_HAS_JTAG (1)
1328 /* @brief Has EzPort generated Reset support. */
1329 #define FSL_FEATURE_RCM_HAS_EZPORT (1)
1330 /* @brief Has bit-field indicating EZP_MS_B pin state during last reset. */
1331 #define FSL_FEATURE_RCM_HAS_EZPMS (1)
1332 /* @brief Has boot ROM configuration, MR[BOOTROM], FM[FORCEROM] */
1333 #define FSL_FEATURE_RCM_HAS_BOOTROM (0)
1334 /* @brief Has sticky system reset status register RCM_SSRS0 and RCM_SSRS1. */
1335 #define FSL_FEATURE_RCM_HAS_SSRS (1)
1336 /* @brief Has Version ID Register (RCM_VERID). */
1337 #define FSL_FEATURE_RCM_HAS_VERID (0)
1338 /* @brief Has Parameter Register (RCM_PARAM). */
1339 #define FSL_FEATURE_RCM_HAS_PARAM (0)
1340 /* @brief Has Reset Interrupt Enable Register RCM_SRIE. */
1341 #define FSL_FEATURE_RCM_HAS_SRIE (0)
1342 /* @brief Width of registers of the RCM. */
1343 #define FSL_FEATURE_RCM_REG_WIDTH (8)
1344 /* @brief Has Core 1 generated Reset support RCM_SRS[CORE1] */
1345 #define FSL_FEATURE_RCM_HAS_CORE1 (0)
1346 /* @brief Has MDM-AP system reset support RCM_SRS1[MDM_AP] */
1347 #define FSL_FEATURE_RCM_HAS_MDM_AP (1)
1348 /* @brief Has wakeup reset feature. Register bit SRS[WAKEUP]. */
1349 #define FSL_FEATURE_RCM_HAS_WAKEUP (1)
1350 
1351 /* RTC module features */
1352 
1353 /* @brief Has wakeup pin. */
1354 #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN (1)
1355 /* @brief Has wakeup pin selection (bit field CR[WPS]). */
1356 #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN_SELECTION (1)
1357 /* @brief Has low power features (registers MER, MCLR and MCHR). */
1358 #define FSL_FEATURE_RTC_HAS_MONOTONIC (1)
1359 /* @brief Has read/write access control (registers WAR and RAR). */
1360 #define FSL_FEATURE_RTC_HAS_ACCESS_CONTROL (1)
1361 /* @brief Has security features (registers TTSR, MER, MCLR and MCHR). */
1362 #define FSL_FEATURE_RTC_HAS_SECURITY (1)
1363 /* @brief Has RTC_CLKIN available. */
1364 #define FSL_FEATURE_RTC_HAS_RTC_CLKIN (0)
1365 /* @brief Has prescaler adjust for LPO. */
1366 #define FSL_FEATURE_RTC_HAS_LPO_ADJUST (0)
1367 /* @brief Has Clock Pin Enable field. */
1368 #define FSL_FEATURE_RTC_HAS_CPE (0)
1369 /* @brief Has Timer Seconds Interrupt Configuration field. */
1370 #define FSL_FEATURE_RTC_HAS_TSIC (0)
1371 /* @brief Has OSC capacitor setting RTC_CR[SC2P ~ SC16P] */
1372 #define FSL_FEATURE_RTC_HAS_OSC_SCXP (1)
1373 /* @brief Has Tamper Interrupt Register (register TIR). */
1374 #define FSL_FEATURE_RTC_HAS_TIR (0)
1375 /* @brief Has Tamper Pin Interrupt Enable (bitfield TIR[TPIE]). */
1376 #define FSL_FEATURE_RTC_HAS_TIR_TPIE (0)
1377 /* @brief Has Security Interrupt Enable (bitfield TIR[SIE]). */
1378 #define FSL_FEATURE_RTC_HAS_TIR_SIE (0)
1379 /* @brief Has Loss of Clock Interrupt Enable (bitfield TIR[LCIE]). */
1380 #define FSL_FEATURE_RTC_HAS_TIR_LCIE (0)
1381 /* @brief Has Tamper Interrupt Detect Flag (bitfield SR[TIDF]). */
1382 #define FSL_FEATURE_RTC_HAS_SR_TIDF (0)
1383 /* @brief Has Tamper Detect Register (register TDR). */
1384 #define FSL_FEATURE_RTC_HAS_TDR (0)
1385 /* @brief Has Tamper Pin Flag (bitfield TDR[TPF]). */
1386 #define FSL_FEATURE_RTC_HAS_TDR_TPF (0)
1387 /* @brief Has Security Tamper Flag (bitfield TDR[STF]). */
1388 #define FSL_FEATURE_RTC_HAS_TDR_STF (0)
1389 /* @brief Has Loss of Clock Tamper Flag (bitfield TDR[LCTF]). */
1390 #define FSL_FEATURE_RTC_HAS_TDR_LCTF (0)
1391 /* @brief Has Tamper Time Seconds Register (register TTSR). */
1392 #define FSL_FEATURE_RTC_HAS_TTSR (1)
1393 /* @brief Has Pin Configuration Register (register PCR). */
1394 #define FSL_FEATURE_RTC_HAS_PCR (0)
1395 
1396 /* SDHC module features */
1397 
1398 /* @brief Has external DMA support (register bit VENDOR[EXTDMAEN]). */
1399 #define FSL_FEATURE_SDHC_HAS_EXTERNAL_DMA_SUPPORT (0)
1400 /* @brief Has support of 3.0V voltage (register bit HTCAPBLT[VS30]). */
1401 #define FSL_FEATURE_SDHC_HAS_V300_SUPPORT (0)
1402 /* @brief Has support of 1.8V voltage (register bit HTCAPBLT[VS18]). */
1403 #define FSL_FEATURE_SDHC_HAS_V180_SUPPORT (0)
1404 
1405 /* SIM module features */
1406 
1407 /* @brief Has USB FS divider. */
1408 #define FSL_FEATURE_SIM_USBFS_USE_SPECIAL_DIVIDER (0)
1409 /* @brief Is PLL clock divided by 2 before MCG PLL/FLL clock selection. */
1410 #define FSL_FEATURE_SIM_PLLCLK_USE_SPECIAL_DIVIDER (0)
1411 /* @brief Has RAM size specification (register bit field SOPT1[RAMSIZE]). */
1412 #define FSL_FEATURE_SIM_OPT_HAS_RAMSIZE (1)
1413 /* @brief Has 32k oscillator clock output (register bit SOPT1[OSC32KOUT]). */
1414 #define FSL_FEATURE_SIM_OPT_HAS_OSC32K_OUT (0)
1415 /* @brief Has 32k oscillator clock selection (register bit field SOPT1[OSC32KSEL]). */
1416 #define FSL_FEATURE_SIM_OPT_HAS_OSC32K_SELECTION (1)
1417 /* @brief 32k oscillator clock selection width (width of register bit field SOPT1[OSC32KSEL]). */
1418 #define FSL_FEATURE_SIM_OPT_OSC32K_SELECTION_WIDTH (2)
1419 /* @brief Has RTC clock output selection (register bit SOPT2[RTCCLKOUTSEL]). */
1420 #define FSL_FEATURE_SIM_OPT_HAS_RTC_CLOCK_OUT_SELECTION (1)
1421 /* @brief Has USB voltage regulator (register bits SOPT1[USBVSTBY], SOPT1[USBSSTBY], SOPT1[USBREGEN], SOPT1CFG[URWE], SOPT1CFG[UVSWE], SOPT1CFG[USSWE]). */
1422 #define FSL_FEATURE_SIM_OPT_HAS_USB_VOLTAGE_REGULATOR (1)
1423 /* @brief USB has integrated PHY (register bits USBPHYCTL[USBVREGSEL], USBPHYCTL[USBVREGPD], USBPHYCTL[USB3VOUTTRG], USBPHYCTL[USBDISILIM], SOPT2[USBSLSRC], SOPT2[USBREGEN]). */
1424 #define FSL_FEATURE_SIM_OPT_HAS_USB_PHY (1)
1425 /* @brief Has PTD7 pad drive strength control (register bit SOPT2[PTD7PAD]). */
1426 #define FSL_FEATURE_SIM_OPT_HAS_PTD7PAD (0)
1427 /* @brief Has FlexBus security level selection (register bit SOPT2[FBSL]). */
1428 #define FSL_FEATURE_SIM_OPT_HAS_FBSL (1)
1429 /* @brief Has number of FlexBus hold cycle before FlexBus can release bus (register bit SOPT6[PCR]). */
1430 #define FSL_FEATURE_SIM_OPT_HAS_PCR (0)
1431 /* @brief Has number of NFC hold cycle in case of FlexBus request (register bit SOPT6[MCC]). */
1432 #define FSL_FEATURE_SIM_OPT_HAS_MCC (0)
1433 /* @brief Has UART open drain enable (register bits UARTnODE, where n is a number, in register SOPT5). */
1434 #define FSL_FEATURE_SIM_OPT_HAS_ODE (0)
1435 /* @brief Number of LPUART modules (number of register bits LPUARTn, where n is a number, in register SCGC5). */
1436 #define FSL_FEATURE_SIM_OPT_LPUART_COUNT (1)
1437 /* @brief Number of UART modules (number of register bits UARTn, where n is a number, in register SCGC4). */
1438 #define FSL_FEATURE_SIM_OPT_UART_COUNT (4)
1439 /* @brief Has UART0 open drain enable (register bit SOPT5[UART0ODE]). */
1440 #define FSL_FEATURE_SIM_OPT_HAS_UART0_ODE (0)
1441 /* @brief Has UART1 open drain enable (register bit SOPT5[UART1ODE]). */
1442 #define FSL_FEATURE_SIM_OPT_HAS_UART1_ODE (0)
1443 /* @brief Has UART2 open drain enable (register bit SOPT5[UART2ODE]). */
1444 #define FSL_FEATURE_SIM_OPT_HAS_UART2_ODE (0)
1445 /* @brief Has LPUART0 open drain enable (register bit SOPT5[LPUART0ODE]). */
1446 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_ODE (0)
1447 /* @brief Has LPUART1 open drain enable (register bit SOPT5[LPUART1ODE]). */
1448 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_ODE (0)
1449 /* @brief Has CMT/UART pad drive strength control (register bit SOPT2[CMTUARTPAD]). */
1450 #define FSL_FEATURE_SIM_OPT_HAS_CMTUARTPAD (0)
1451 /* @brief Has LPUART0 transmit data source selection (register bit SOPT5[LPUART0TXSRC]). */
1452 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_TX_SRC (1)
1453 /* @brief Has LPUART0 receive data source selection (register bit SOPT5[LPUART0RXSRC]). */
1454 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_RX_SRC (1)
1455 /* @brief Has LPUART1 transmit data source selection (register bit SOPT5[LPUART1TXSRC]). */
1456 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_TX_SRC (0)
1457 /* @brief Has LPUART1 receive data source selection (register bit SOPT5[LPUART1RXSRC]). */
1458 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_RX_SRC (0)
1459 /* @brief Has UART0 transmit data source selection (register bit SOPT5[UART0TXSRC]). */
1460 #define FSL_FEATURE_SIM_OPT_HAS_UART0_TX_SRC (1)
1461 /* @brief UART0 transmit data source selection width (width of register bit SOPT5[UART0TXSRC]). */
1462 #define FSL_FEATURE_SIM_OPT_UART0_TX_SRC_WIDTH (2)
1463 /* @brief Has UART0 receive data source selection (register bit SOPT5[UART0RXSRC]). */
1464 #define FSL_FEATURE_SIM_OPT_HAS_UART0_RX_SRC (1)
1465 /* @brief UART0 receive data source selection width (width of register bit SOPT5[UART0RXSRC]). */
1466 #define FSL_FEATURE_SIM_OPT_UART0_RX_SRC_WIDTH (2)
1467 /* @brief Has UART1 transmit data source selection (register bit SOPT5[UART1TXSRC]). */
1468 #define FSL_FEATURE_SIM_OPT_HAS_UART1_TX_SRC (1)
1469 /* @brief Has UART1 receive data source selection (register bit SOPT5[UART1RXSRC]). */
1470 #define FSL_FEATURE_SIM_OPT_HAS_UART1_RX_SRC (1)
1471 /* @brief UART1 receive data source selection width (width of register bit SOPT5[UART1RXSRC]). */
1472 #define FSL_FEATURE_SIM_OPT_UART1_RX_SRC_WIDTH (2)
1473 /* @brief Has FTM module(s) configuration. */
1474 #define FSL_FEATURE_SIM_OPT_HAS_FTM (1)
1475 /* @brief Number of FTM modules. */
1476 #define FSL_FEATURE_SIM_OPT_FTM_COUNT (4)
1477 /* @brief Number of FTM triggers with selectable source. */
1478 #define FSL_FEATURE_SIM_OPT_FTM_TRIGGER_COUNT (2)
1479 /* @brief Has FTM0 triggers source selection (register bits SOPT4[FTM0TRGnSRC], where n is a number). */
1480 #define FSL_FEATURE_SIM_OPT_HAS_FTM0_TRIGGER (1)
1481 /* @brief Has FTM3 triggers source selection (register bits SOPT4[FTM3TRGnSRC], where n is a number). */
1482 #define FSL_FEATURE_SIM_OPT_HAS_FTM3_TRIGGER (1)
1483 /* @brief Has FTM1 channel 0 input capture source selection (register bit SOPT4[FTM1CH0SRC]). */
1484 #define FSL_FEATURE_SIM_OPT_HAS_FTM1_CHANNELS (1)
1485 /* @brief Has FTM2 channel 0 input capture source selection (register bit SOPT4[FTM2CH0SRC]). */
1486 #define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNELS (1)
1487 /* @brief Has FTM3 channel 0 input capture source selection (register bit SOPT4[FTM3CH0SRC]). */
1488 #define FSL_FEATURE_SIM_OPT_HAS_FTM3_CHANNELS (0)
1489 /* @brief Has FTM2 channel 1 input capture source selection (register bit SOPT4[FTM2CH1SRC]). */
1490 #define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNEL1 (1)
1491 /* @brief Number of configurable FTM0 fault detection input (number of register bits SOPT4[FTM0FLTn], where n is a number starting from zero). */
1492 #define FSL_FEATURE_SIM_OPT_FTM0_FAULT_COUNT (4)
1493 /* @brief Number of configurable FTM1 fault detection input (number of register bits SOPT4[FTM1FLTn], where n is a number starting from zero). */
1494 #define FSL_FEATURE_SIM_OPT_FTM1_FAULT_COUNT (1)
1495 /* @brief Number of configurable FTM2 fault detection input (number of register bits SOPT4[FTM2FLTn], where n is a number starting from zero). */
1496 #define FSL_FEATURE_SIM_OPT_FTM2_FAULT_COUNT (1)
1497 /* @brief Number of configurable FTM3 fault detection input (number of register bits SOPT4[FTM3FLTn], where n is a number starting from zero). */
1498 #define FSL_FEATURE_SIM_OPT_FTM3_FAULT_COUNT (1)
1499 /* @brief Has FTM hardware trigger 0 software synchronization (register bit SOPT8[FTMnSYNCBIT], where n is a module instance index). */
1500 #define FSL_FEATURE_SIM_OPT_HAS_FTM_TRIGGER_SYNC (1)
1501 /* @brief Has FTM channels output source selection (register bit SOPT8[FTMxOCHnSRC], where x is a module instance index and n is a channel index). */
1502 #define FSL_FEATURE_SIM_OPT_HAS_FTM_CHANNELS_OUTPUT_SRC (1)
1503 /* @brief Has TPM module(s) configuration. */
1504 #define FSL_FEATURE_SIM_OPT_HAS_TPM (1)
1505 /* @brief The highest TPM module index. */
1506 #define FSL_FEATURE_SIM_OPT_MAX_TPM_INDEX (2)
1507 /* @brief Has TPM module with index 0. */
1508 #define FSL_FEATURE_SIM_OPT_HAS_TPM0 (0)
1509 /* @brief Has TPM0 clock selection (register bit field SOPT4[TPM0CLKSEL]). */
1510 #define FSL_FEATURE_SIM_OPT_HAS_TPM0_CLK_SEL (0)
1511 /* @brief Is TPM channels configuration in the SOPT4 (not SOPT9) register (register bits TPMnCH0SRC, TPMnCLKSEL, where n is a module instance index). */
1512 #define FSL_FEATURE_SIM_OPT_HAS_TPM_CHANNELS_CONFIG_IN_SOPT4_REG (0)
1513 /* @brief Has TPM1 channel 0 input capture source selection (register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */
1514 #define FSL_FEATURE_SIM_OPT_HAS_TPM1_CH0_SRC_SELECTION (1)
1515 /* @brief Has TPM1 clock selection (register bit field SOPT4[TPM1CLKSEL]). */
1516 #define FSL_FEATURE_SIM_OPT_HAS_TPM1_CLK_SEL (0)
1517 /* @brief TPM1 channel 0 input capture source selection width (width of register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */
1518 #define FSL_FEATURE_SIM_OPT_TPM1_CH0_SRC_SELECTION_WIDTH (1)
1519 /* @brief Has TPM2 channel 0 input capture source selection (register bit field SOPT4[TPM2CH0SRC]). */
1520 #define FSL_FEATURE_SIM_OPT_HAS_TPM2_CH0_SRC_SELECTION (0)
1521 /* @brief Has TPM2 clock selection (register bit field SOPT4[TPM2CLKSEL]). */
1522 #define FSL_FEATURE_SIM_OPT_HAS_TPM2_CLK_SEL (0)
1523 /* @brief Has PLL/FLL clock selection (register bit field SOPT2[PLLFLLSEL]). */
1524 #define FSL_FEATURE_SIM_OPT_HAS_PLL_FLL_SELECTION (1)
1525 /* @brief PLL/FLL clock selection width (width of register bit field SOPT2[PLLFLLSEL]). */
1526 #define FSL_FEATURE_SIM_OPT_PLL_FLL_SELECTION_WIDTH (1)
1527 /* @brief Has NFC clock source selection (register bit SOPT2[NFCSRC]). */
1528 #define FSL_FEATURE_SIM_OPT_HAS_NFCSRC (0)
1529 /* @brief Has eSDHC clock source selection (register bit SOPT2[ESDHCSRC]). */
1530 #define FSL_FEATURE_SIM_OPT_HAS_ESDHCSRC (0)
1531 /* @brief Has SDHC clock source selection (register bit SOPT2[SDHCSRC]). */
1532 #define FSL_FEATURE_SIM_OPT_HAS_SDHCSRC (1)
1533 /* @brief Has LCDC clock source selection (register bits SOPT2[LCDCSRC], SOPT2[LCDC_CLKSEL]). */
1534 #define FSL_FEATURE_SIM_OPT_HAS_LCDCSRC (0)
1535 /* @brief Has ENET timestamp clock source selection (register bit SOPT2[TIMESRC]). */
1536 #define FSL_FEATURE_SIM_OPT_HAS_TIMESRC (0)
1537 /* @brief Has ENET RMII clock source selection (register bit SOPT2[RMIISRC]). */
1538 #define FSL_FEATURE_SIM_OPT_HAS_RMIISRC (0)
1539 /* @brief Has USB clock source selection (register bit SOPT2[USBSRC]). */
1540 #define FSL_FEATURE_SIM_OPT_HAS_USBSRC (1)
1541 /* @brief Has USB FS clock source selection (register bit SOPT2[USBFSRC]). */
1542 #define FSL_FEATURE_SIM_OPT_HAS_USBFSRC (0)
1543 /* @brief Has USB HS clock source selection (register bit SOPT2[USBHSRC]). */
1544 #define FSL_FEATURE_SIM_OPT_HAS_USBHSRC (0)
1545 /* @brief Has LPUART clock source selection (register bit SOPT2[LPUARTSRC]). */
1546 #define FSL_FEATURE_SIM_OPT_HAS_LPUARTSRC (1)
1547 /* @brief Has LPUART0 clock source selection (register bit SOPT2[LPUART0SRC]). */
1548 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0SRC (0)
1549 /* @brief Has LPUART1 clock source selection (register bit SOPT2[LPUART1SRC]). */
1550 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1SRC (0)
1551 /* @brief Has FLEXIOSRC clock source selection (register bit SOPT2[FLEXIOSRC]). */
1552 #define FSL_FEATURE_SIM_OPT_HAS_FLEXIOSRC (0)
1553 /* @brief Has UART0 clock source selection (register bit SOPT2[UART0SRC]). */
1554 #define FSL_FEATURE_SIM_OPT_HAS_UART0SRC (0)
1555 /* @brief Has TPM clock source selection (register bit SOPT2[TPMSRC]). */
1556 #define FSL_FEATURE_SIM_OPT_HAS_TPMSRC (1)
1557 /* @brief Has debug trace clock selection (register bit SOPT2[TRACECLKSEL]). */
1558 #define FSL_FEATURE_SIM_OPT_HAS_TRACE_CLKSEL (1)
1559 /* @brief Number of ADC modules (register bits SOPT7[ADCnTRGSEL], SOPT7[ADCnPRETRGSEL], SOPT7[ADCnALTTRGSEL], where n is a module instance index). */
1560 #define FSL_FEATURE_SIM_OPT_ADC_COUNT (2)
1561 /* @brief ADC0 alternate trigger enable width (width of bit field ADC0ALTTRGEN of register SOPT7). */
1562 #define FSL_FEATURE_SIM_OPT_ADC0ALTTRGEN_WIDTH (1)
1563 /* @brief ADC1 alternate trigger enable width (width of bit field ADC1ALTTRGEN of register SOPT7). */
1564 #define FSL_FEATURE_SIM_OPT_ADC1ALTTRGEN_WIDTH (1)
1565 /* @brief ADC2 alternate trigger enable width (width of bit field ADC2ALTTRGEN of register SOPT7). */
1566 #define FSL_FEATURE_SIM_OPT_ADC2ALTTRGEN_WIDTH (0)
1567 /* @brief ADC3 alternate trigger enable width (width of bit field ADC3ALTTRGEN of register SOPT7). */
1568 #define FSL_FEATURE_SIM_OPT_ADC3ALTTRGEN_WIDTH (0)
1569 /* @brief HSADC0 converter A alternate trigger enable width (width of bit field HSADC0AALTTRGEN of register SOPT7). */
1570 #define FSL_FEATURE_SIM_OPT_HSADC0AALTTRGEN_WIDTH (0)
1571 /* @brief HSADC1 converter A alternate trigger enable width (width of bit field HSADC1AALTTRGEN of register SOPT7). */
1572 #define FSL_FEATURE_SIM_OPT_HSADC1AALTTRGEN_WIDTH (0)
1573 /* @brief ADC converter A alternate trigger enable width (width of bit field ADCAALTTRGEN of register SOPT7). */
1574 #define FSL_FEATURE_SIM_OPT_ADCAALTTRGEN_WIDTH (0)
1575 /* @brief HSADC0 converter B alternate trigger enable width (width of bit field HSADC0BALTTRGEN of register SOPT7). */
1576 #define FSL_FEATURE_SIM_OPT_HSADC0BALTTRGEN_WIDTH (0)
1577 /* @brief HSADC1 converter B alternate trigger enable width (width of bit field HSADC1BALTTRGEN of register SOPT7). */
1578 #define FSL_FEATURE_SIM_OPT_HSADC1BALTTRGEN_WIDTH (0)
1579 /* @brief ADC converter B alternate trigger enable width (width of bit field ADCBALTTRGEN of register SOPT7). */
1580 #define FSL_FEATURE_SIM_OPT_ADCBALTTRGEN_WIDTH (0)
1581 /* @brief Has clock 2 output divider (register bit field CLKDIV1[OUTDIV2]). */
1582 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV2 (1)
1583 /* @brief Has clock 3 output divider (register bit field CLKDIV1[OUTDIV3]). */
1584 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV3 (1)
1585 /* @brief Has clock 4 output divider (register bit field CLKDIV1[OUTDIV4]). */
1586 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV4 (1)
1587 /* @brief Clock 4 output divider width (width of register bit field CLKDIV1[OUTDIV4]). */
1588 #define FSL_FEATURE_SIM_DIVIDER_OUTDIV4_WIDTH (4)
1589 /* @brief Has clock 5 output divider (register bit field CLKDIV1[OUTDIV5]). */
1590 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV5 (0)
1591 /* @brief Has USB clock divider (register bit field CLKDIV2[USBDIV] and CLKDIV2[USBFRAC]). */
1592 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBDIV (1)
1593 /* @brief Has USB FS clock divider (register bit field CLKDIV2[USBFSDIV] and CLKDIV2[USBFSFRAC]). */
1594 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBFSDIV (0)
1595 /* @brief Has USB HS clock divider (register bit field CLKDIV2[USBHSDIV] and CLKDIV2[USBHSFRAC]). */
1596 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBHSDIV (0)
1597 /* @brief Has PLL/FLL clock divider (register bit field CLKDIV3[PLLFLLDIV] and CLKDIV3[PLLFLLFRAC]). */
1598 #define FSL_FEATURE_SIM_DIVIDER_HAS_PLLFLLDIV (1)
1599 /* @brief Has LCDC clock divider (register bit field CLKDIV3[LCDCDIV] and CLKDIV3[LCDCFRAC]). */
1600 #define FSL_FEATURE_SIM_DIVIDER_HAS_LCDCDIV (0)
1601 /* @brief Has trace clock divider (register bit field CLKDIV4[TRACEDIV] and CLKDIV4[TRACEFRAC]). */
1602 #define FSL_FEATURE_SIM_DIVIDER_HAS_TRACEDIV (1)
1603 /* @brief Has NFC clock divider (register bit field CLKDIV4[NFCDIV] and CLKDIV4[NFCFRAC]). */
1604 #define FSL_FEATURE_SIM_DIVIDER_HAS_NFCDIV (0)
1605 /* @brief Has Kinetis family ID (register bit field SDID[FAMILYID]). */
1606 #define FSL_FEATURE_SIM_SDID_HAS_FAMILYID (1)
1607 /* @brief Has Kinetis family ID (register bit field SDID[FAMID]). */
1608 #define FSL_FEATURE_SIM_SDID_HAS_FAMID (1)
1609 /* @brief Has Kinetis sub-family ID (register bit field SDID[SUBFAMID]). */
1610 #define FSL_FEATURE_SIM_SDID_HAS_SUBFAMID (1)
1611 /* @brief Has Kinetis series ID (register bit field SDID[SERIESID]). */
1612 #define FSL_FEATURE_SIM_SDID_HAS_SERIESID (1)
1613 /* @brief Has device die ID (register bit field SDID[DIEID]). */
1614 #define FSL_FEATURE_SIM_SDID_HAS_DIEID (1)
1615 /* @brief Has system SRAM size specifier (register bit field SDID[SRAMSIZE]). */
1616 #define FSL_FEATURE_SIM_SDID_HAS_SRAMSIZE (0)
1617 /* @brief Has flash mode (register bit FCFG1[FLASHDOZE]). */
1618 #define FSL_FEATURE_SIM_FCFG_HAS_FLASHDOZE (1)
1619 /* @brief Has flash disable (register bit FCFG1[FLASHDIS]). */
1620 #define FSL_FEATURE_SIM_FCFG_HAS_FLASHDIS (1)
1621 /* @brief Has FTFE disable (register bit FCFG1[FTFDIS]). */
1622 #define FSL_FEATURE_SIM_FCFG_HAS_FTFDIS (0)
1623 /* @brief Has FlexNVM size specifier (register bit field FCFG1[NVMSIZE]). */
1624 #define FSL_FEATURE_SIM_FCFG_HAS_NVMSIZE (1)
1625 /* @brief Has EEPROM size specifier (register bit field FCFG1[EESIZE]). */
1626 #define FSL_FEATURE_SIM_FCFG_HAS_EESIZE (1)
1627 /* @brief Has FlexNVM partition (register bit field FCFG1[DEPART]). */
1628 #define FSL_FEATURE_SIM_FCFG_HAS_DEPART (1)
1629 /* @brief Maximum flash address block 0 address specifier (register bit field FCFG2[MAXADDR0]). */
1630 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR0 (1)
1631 /* @brief Maximum flash address block 1 address specifier (register bit field FCFG2[MAXADDR1]). */
1632 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR1 (1)
1633 /* @brief Maximum flash address block 0 or 1 address specifier (register bit field FCFG2[MAXADDR01]). */
1634 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR01 (0)
1635 /* @brief Maximum flash address block 2 or 3 address specifier (register bit field FCFG2[MAXADDR23]). */
1636 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR23 (0)
1637 /* @brief Has program flash availability specifier (register bit FCFG2[PFLSH]). */
1638 #define FSL_FEATURE_SIM_FCFG_HAS_PFLSH (1)
1639 /* @brief Has program flash swapping (register bit FCFG2[SWAPPFLSH]). */
1640 #define FSL_FEATURE_SIM_FCFG_HAS_PFLSH_SWAP (1)
1641 /* @brief Has miscellanious control register (register MCR). */
1642 #define FSL_FEATURE_SIM_HAS_MISC_CONTROLS (0)
1643 /* @brief Has COP watchdog (registers COPC and SRVCOP). */
1644 #define FSL_FEATURE_SIM_HAS_COP_WATCHDOG (0)
1645 /* @brief Has COP watchdog stop (register bits COPC[COPSTPEN], COPC[COPDBGEN] and COPC[COPCLKSEL]). */
1646 #define FSL_FEATURE_SIM_HAS_COP_STOP (0)
1647 /* @brief Has LLWU clock gate bit (e.g SIM_SCGC4). */
1648 #define FSL_FEATURE_SIM_HAS_SCGC_LLWU (0)
1649 /* @brief Has UIDH registers. */
1650 #define FSL_FEATURE_SIM_HAS_UIDH (1)
1651 /* @brief Has UIDM registers. */
1652 #define FSL_FEATURE_SIM_HAS_UIDM (0)
1653 
1654 /* SMC module features */
1655 
1656 /* @brief Has partial stop option (register bit STOPCTRL[PSTOPO]). */
1657 #define FSL_FEATURE_SMC_HAS_PSTOPO (1)
1658 /* @brief Has LPO power option (register bit STOPCTRL[LPOPO]). */
1659 #define FSL_FEATURE_SMC_HAS_LPOPO (0)
1660 /* @brief Has POR power option (register bit STOPCTRL[PORPO] or VLLSCTRL[PORPO]). */
1661 #define FSL_FEATURE_SMC_HAS_PORPO (1)
1662 /* @brief Has low power wakeup on interrupt (register bit PMCTRL[LPWUI]). */
1663 #define FSL_FEATURE_SMC_HAS_LPWUI (0)
1664 /* @brief Has LLS or VLLS mode control (register bit STOPCTRL[LLSM]). */
1665 #define FSL_FEATURE_SMC_HAS_LLS_SUBMODE (1)
1666 /* @brief Has VLLS mode control (register bit VLLSCTRL[VLLSM]). */
1667 #define FSL_FEATURE_SMC_USE_VLLSCTRL_REG (0)
1668 /* @brief Has VLLS mode control (register bit STOPCTRL[VLLSM]). */
1669 #define FSL_FEATURE_SMC_USE_STOPCTRL_VLLSM (0)
1670 /* @brief Has RAM partition 2 power option (register bit STOPCTRL[RAM2PO]). */
1671 #define FSL_FEATURE_SMC_HAS_RAM2_POWER_OPTION (1)
1672 /* @brief Has high speed run mode (register bit PMPROT[AHSRUN]). */
1673 #define FSL_FEATURE_SMC_HAS_HIGH_SPEED_RUN_MODE (1)
1674 /* @brief Has low leakage stop mode (register bit PMPROT[ALLS]). */
1675 #define FSL_FEATURE_SMC_HAS_LOW_LEAKAGE_STOP_MODE (1)
1676 /* @brief Has very low leakage stop mode (register bit PMPROT[AVLLS]). */
1677 #define FSL_FEATURE_SMC_HAS_VERY_LOW_LEAKAGE_STOP_MODE (1)
1678 /* @brief Has stop submode. */
1679 #define FSL_FEATURE_SMC_HAS_SUB_STOP_MODE (1)
1680 /* @brief Has stop submode 0(VLLS0). */
1681 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE0 (1)
1682 /* @brief Has stop submode 1(VLLS1). */
1683 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE1 (1)
1684 /* @brief Has stop submode 2(VLLS2). */
1685 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE2 (1)
1686 /* @brief Has SMC_PARAM. */
1687 #define FSL_FEATURE_SMC_HAS_PARAM (0)
1688 /* @brief Has SMC_VERID. */
1689 #define FSL_FEATURE_SMC_HAS_VERID (0)
1690 /* @brief Has stop abort flag (register bit PMCTRL[STOPA]). */
1691 #define FSL_FEATURE_SMC_HAS_PMCTRL_STOPA (1)
1692 /* @brief Has tamper reset (register bit SRS[TAMPER]). */
1693 #define FSL_FEATURE_SMC_HAS_SRS_TAMPER (0)
1694 /* @brief Has security violation reset (register bit SRS[SECVIO]). */
1695 #define FSL_FEATURE_SMC_HAS_SRS_SECVIO (0)
1696 /* @brief Width of SMC registers. */
1697 #define FSL_FEATURE_SMC_REG_WIDTH (8)
1698 
1699 /* DSPI module features */
1700 
1701 /* @brief Receive/transmit FIFO size in number of items. */
1702 #define FSL_FEATURE_DSPI_FIFO_SIZEn(x) \
1703     (((x) == SPI0) ? (4) : \
1704     (((x) == SPI1) ? (1) : \
1705     (((x) == SPI2) ? (1) : (-1))))
1706 /* @brief Maximum transfer data width in bits. */
1707 #define FSL_FEATURE_DSPI_MAX_DATA_WIDTH (16)
1708 /* @brief Maximum number of chip select pins. (Reflects the width of register bit field PUSHR[PCS].) */
1709 #define FSL_FEATURE_DSPI_MAX_CHIP_SELECT_COUNT (6)
1710 /* @brief Number of chip select pins. */
1711 #define FSL_FEATURE_DSPI_CHIP_SELECT_COUNT (6)
1712 /* @brief Number of CTAR registers. */
1713 #define FSL_FEATURE_DSPI_CTAR_COUNT (2)
1714 /* @brief Has chip select strobe capability on the PCS5 pin. */
1715 #define FSL_FEATURE_DSPI_HAS_CHIP_SELECT_STROBE (1)
1716 /* @brief Has separated TXDATA and CMD FIFOs (register SREX). */
1717 #define FSL_FEATURE_DSPI_HAS_SEPARATE_TXDATA_CMD_FIFO (0)
1718 /* @brief Has 16-bit data transfer support. */
1719 #define FSL_FEATURE_DSPI_16BIT_TRANSFERS (1)
1720 /* @brief Has separate DMA RX and TX requests. */
1721 #define FSL_FEATURE_DSPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1)
1722 
1723 /* SYSMPU module features */
1724 
1725 /* @brief Specifies number of descriptors available. */
1726 #define FSL_FEATURE_SYSMPU_DESCRIPTOR_COUNT (12)
1727 /* @brief Has process identifier support. */
1728 #define FSL_FEATURE_SYSMPU_HAS_PROCESS_IDENTIFIER (1)
1729 /* @brief Total number of MPU slave. */
1730 #define FSL_FEATURE_SYSMPU_SLAVE_COUNT (5)
1731 /* @brief Total number of MPU master. */
1732 #define FSL_FEATURE_SYSMPU_MASTER_COUNT (7)
1733 
1734 /* SysTick module features */
1735 
1736 /* @brief Systick has external reference clock. */
1737 #define FSL_FEATURE_SYSTICK_HAS_EXT_REF (0)
1738 /* @brief Systick external reference clock is core clock divided by this value. */
1739 #define FSL_FEATURE_SYSTICK_EXT_REF_CORE_DIV (0)
1740 
1741 /* TPM module features */
1742 
1743 /* @brief Bus clock is the source clock for the module. */
1744 #define FSL_FEATURE_TPM_BUS_CLOCK (0)
1745 /* @brief Number of channels. */
1746 #define FSL_FEATURE_TPM_CHANNEL_COUNTn(x) (2)
1747 /* @brief Has counter reset by the selected input capture event (register bits C0SC[ICRST], C1SC[ICRST], ...). */
1748 #define FSL_FEATURE_TPM_HAS_COUNTER_RESET_BY_CAPTURE_EVENT (0)
1749 /* @brief Has TPM_PARAM. */
1750 #define FSL_FEATURE_TPM_HAS_PARAM (0)
1751 /* @brief Has TPM_VERID. */
1752 #define FSL_FEATURE_TPM_HAS_VERID (0)
1753 /* @brief Has TPM_GLOBAL. */
1754 #define FSL_FEATURE_TPM_HAS_GLOBAL (0)
1755 /* @brief Has TPM_TRIG. */
1756 #define FSL_FEATURE_TPM_HAS_TRIG (0)
1757 /* @brief Whether TRIG register has effect. */
1758 #define FSL_FEATURE_TPM_TRIG_HAS_EFFECTn(x) (0)
1759 /* @brief Has counter pause on trigger. */
1760 #define FSL_FEATURE_TPM_HAS_PAUSE_COUNTER_ON_TRIGGER (1)
1761 /* @brief Has external trigger selection. */
1762 #define FSL_FEATURE_TPM_HAS_EXTERNAL_TRIGGER_SELECTION (1)
1763 /* @brief Has TPM_COMBINE register. */
1764 #define FSL_FEATURE_TPM_HAS_COMBINE (1)
1765 /* @brief Whether COMBINE register has effect. */
1766 #define FSL_FEATURE_TPM_COMBINE_HAS_EFFECTn(x) (1)
1767 /* @brief Has TPM_POL. */
1768 #define FSL_FEATURE_TPM_HAS_POL (1)
1769 /* @brief Whether POL register has effect. */
1770 #define FSL_FEATURE_TPM_POL_HAS_EFFECTn(x) (1)
1771 /* @brief Has TPM_FILTER register. */
1772 #define FSL_FEATURE_TPM_HAS_FILTER (1)
1773 /* @brief Whether FILTER register has effect. */
1774 #define FSL_FEATURE_TPM_FILTER_HAS_EFFECTn(x) (1)
1775 /* @brief Has TPM_QDCTRL register. */
1776 #define FSL_FEATURE_TPM_HAS_QDCTRL (1)
1777 /* @brief Whether QDCTRL register has effect. */
1778 #define FSL_FEATURE_TPM_QDCTRL_HAS_EFFECTn(x) (1)
1779 /* @brief Is affected by errata with ID 050050 (Incorrect duty output when EPWM mode is set to PS=0 during write 1 to CnV register). */
1780 #define FSL_FEATURE_TPM_HAS_ERRATA_050050 (0)
1781 /* @brief Whether 32 bits counter has effect. */
1782 #define FSL_FEATURE_TPM_HAS_32BIT_COUNTERn(x) (0)
1783 
1784 /* TSI module features */
1785 
1786 /* @brief TSI module version. */
1787 #define FSL_FEATURE_TSI_VERSION (4)
1788 /* @brief Has end-of-scan DMA transfer request enable (register bit GENCS[EOSDMEO]). */
1789 #define FSL_FEATURE_TSI_HAS_END_OF_SCAN_DMA_ENABLE (1)
1790 /* @brief Number of TSI channels. */
1791 #define FSL_FEATURE_TSI_CHANNEL_COUNT (16)
1792 
1793 /* UART module features */
1794 
1795 /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */
1796 #define FSL_FEATURE_UART_HAS_IRQ_EXTENDED_FUNCTIONS (1)
1797 /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */
1798 #define FSL_FEATURE_UART_HAS_LOW_POWER_UART_SUPPORT (0)
1799 /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */
1800 #define FSL_FEATURE_UART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1)
1801 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1802 #define FSL_FEATURE_UART_HAS_FIFO (1)
1803 /* @brief Hardware flow control (RTS, CTS) is supported. */
1804 #define FSL_FEATURE_UART_HAS_MODEM_SUPPORT (1)
1805 /* @brief Infrared (modulation) is supported. */
1806 #define FSL_FEATURE_UART_HAS_IR_SUPPORT (1)
1807 /* @brief 2 bits long stop bit is available. */
1808 #define FSL_FEATURE_UART_HAS_STOP_BIT_CONFIG_SUPPORT (1)
1809 /* @brief If 10-bit mode is supported. */
1810 #define FSL_FEATURE_UART_HAS_10BIT_DATA_SUPPORT (1)
1811 /* @brief Baud rate fine adjustment is available. */
1812 #define FSL_FEATURE_UART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (1)
1813 /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */
1814 #define FSL_FEATURE_UART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (0)
1815 /* @brief Baud rate oversampling is available. */
1816 #define FSL_FEATURE_UART_HAS_RX_RESYNC_SUPPORT (0)
1817 /* @brief Baud rate oversampling is available. */
1818 #define FSL_FEATURE_UART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (0)
1819 /* @brief Peripheral type. */
1820 #define FSL_FEATURE_UART_IS_SCI (0)
1821 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1822 #define FSL_FEATURE_UART_FIFO_SIZEn(x) \
1823     (((x) == UART0) ? (8) : \
1824     (((x) == UART1) ? (8) : \
1825     (((x) == UART2) ? (1) : \
1826     (((x) == UART3) ? (1) : \
1827     (((x) == UART4) ? (1) : (-1))))))
1828 /* @brief Supports two match addresses to filter incoming frames. */
1829 #define FSL_FEATURE_UART_HAS_ADDRESS_MATCHING (1)
1830 /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */
1831 #define FSL_FEATURE_UART_HAS_DMA_ENABLE (0)
1832 /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */
1833 #define FSL_FEATURE_UART_HAS_DMA_SELECT (1)
1834 /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */
1835 #define FSL_FEATURE_UART_HAS_BIT_ORDER_SELECT (1)
1836 /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */
1837 #define FSL_FEATURE_UART_HAS_SMART_CARD_SUPPORT (1)
1838 /* @brief Has improved smart card (ISO7816 protocol) support. */
1839 #define FSL_FEATURE_UART_HAS_IMPROVED_SMART_CARD_SUPPORT (1)
1840 /* @brief Has local operation network (CEA709.1-B protocol) support. */
1841 #define FSL_FEATURE_UART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0)
1842 /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */
1843 #define FSL_FEATURE_UART_HAS_32BIT_REGISTERS (0)
1844 /* @brief Lin break detect available (has bit BDH[LBKDIE]). */
1845 #define FSL_FEATURE_UART_HAS_LIN_BREAK_DETECT (1)
1846 /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */
1847 #define FSL_FEATURE_UART_HAS_WAIT_MODE_OPERATION (1)
1848 /* @brief Has separate DMA RX and TX requests. */
1849 #define FSL_FEATURE_UART_HAS_SEPARATE_DMA_RX_TX_REQn(x) \
1850     (((x) == UART0) ? (1) : \
1851     (((x) == UART1) ? (1) : \
1852     (((x) == UART2) ? (1) : \
1853     (((x) == UART3) ? (1) : \
1854     (((x) == UART4) ? (0) : (-1))))))
1855 
1856 /* USB module features */
1857 
1858 /* @brief KHCI module instance count */
1859 #define FSL_FEATURE_USB_KHCI_COUNT (1)
1860 /* @brief HOST mode enabled */
1861 #define FSL_FEATURE_USB_KHCI_HOST_ENABLED (1)
1862 /* @brief OTG mode enabled */
1863 #define FSL_FEATURE_USB_KHCI_OTG_ENABLED (1)
1864 /* @brief Size of the USB dedicated RAM */
1865 #define FSL_FEATURE_USB_KHCI_USB_RAM (0)
1866 /* @brief Has KEEP_ALIVE_CTRL register */
1867 #define FSL_FEATURE_USB_KHCI_KEEP_ALIVE_ENABLED (0)
1868 /* @brief Has the Dynamic SOF threshold compare support */
1869 #define FSL_FEATURE_USB_KHCI_DYNAMIC_SOF_THRESHOLD_COMPARE_ENABLED (0)
1870 /* @brief Has the VBUS detect support */
1871 #define FSL_FEATURE_USB_KHCI_VBUS_DETECT_ENABLED (0)
1872 /* @brief Has the IRC48M module clock support */
1873 #define FSL_FEATURE_USB_KHCI_IRC48M_MODULE_CLOCK_ENABLED (1)
1874 /* @brief Number of endpoints supported */
1875 #define FSL_FEATURE_USB_ENDPT_COUNT (16)
1876 /* @brief Has STALL_IL/OL_DIS registers */
1877 #define FSL_FEATURE_USB_KHCI_HAS_STALL_LOW (0)
1878 /* @brief Has STALL_IH/OH_DIS registers */
1879 #define FSL_FEATURE_USB_KHCI_HAS_STALL_HIGH (0)
1880 
1881 /* USBHS module features */
1882 
1883 /* @brief EHCI module instance count */
1884 #define FSL_FEATURE_USBHS_EHCI_COUNT (1)
1885 /* @brief Number of endpoints supported */
1886 #define FSL_FEATURE_USBHS_ENDPT_COUNT (8)
1887 
1888 /* VREF module features */
1889 
1890 /* @brief Has chop oscillator (bit TRM[CHOPEN]) */
1891 #define FSL_FEATURE_VREF_HAS_CHOP_OSC (1)
1892 /* @brief Has second order curvature compensation (bit SC[ICOMPEN]) */
1893 #define FSL_FEATURE_VREF_HAS_COMPENSATION (1)
1894 /* @brief If high/low buffer mode supported */
1895 #define FSL_FEATURE_VREF_MODE_LV_TYPE (1)
1896 /* @brief Module has also low reference (registers VREFL/VREFH) */
1897 #define FSL_FEATURE_VREF_HAS_LOW_REFERENCE (0)
1898 /* @brief Has VREF_TRM4. */
1899 #define FSL_FEATURE_VREF_HAS_TRM4 (0)
1900 
1901 /* WDOG module features */
1902 
1903 /* @brief Watchdog is available. */
1904 #define FSL_FEATURE_WDOG_HAS_WATCHDOG (1)
1905 /* @brief Has Wait mode support. */
1906 #define FSL_FEATURE_WDOG_HAS_WAITEN (1)
1907 
1908 #endif /* _MK26F18_FEATURES_H_ */
1909 
1910