1 /*
2 ** ###################################################################
3 **     Version:             rev. 1.14, 2015-06-08
4 **     Build:               b220803
5 **
6 **     Abstract:
7 **         Chip specific module features.
8 **
9 **     Copyright 2016 Freescale Semiconductor, Inc.
10 **     Copyright 2016-2022 NXP
11 **     All rights reserved.
12 **
13 **     SPDX-License-Identifier: BSD-3-Clause
14 **
15 **     http:                 www.nxp.com
16 **     mail:                 support@nxp.com
17 **
18 **     Revisions:
19 **     - rev. 1.0 (2013-09-17)
20 **         Initial version.
21 **     - rev. 1.1 (2013-10-29)
22 **         Definition of BITBAND macros updated to support peripherals with 32-bit acces disabled.
23 **     - rev. 1.2 (2013-12-20)
24 **         Update according to reference manual rev. 0.6,
25 **     - rev. 1.3 (2014-01-30)
26 **         Added single maximum value generation and a constrain to varying feature values that only numbers can have maximum.
27 **     - rev. 1.4 (2014-02-06)
28 **         Update according to reference manual rev. 0.61,
29 **     - rev. 1.5 (2014-02-10)
30 **         The declaration of clock configurations has been moved to separate header file system_MK22F25612.h
31 **     - rev. 1.6 (2014-04-30)
32 **         Update of MCM and USB modules according to the RM rev. 1.
33 **         Update of system and startup files.
34 **         Module access macro module_BASES replaced by module_BASE_PTRS.
35 **     - rev. 1.7 (2014-08-28)
36 **         Update of system files - default clock configuration changed.
37 **         Update of startup files - possibility to override DefaultISR added.
38 **     - rev. 1.8 (2014-10-14)
39 **         Interrupt INT_LPTimer renamed to INT_LPTMR0, interrupt INT_Watchdog renamed to INT_WDOG_EWM.
40 **     - rev. 1.9 (2015-01-21)
41 **         Added FSL_FEATURE_SOC_peripheral_COUNT with number of peripheral instances
42 **     - rev. 1.10 (2015-02-19)
43 **         Renamed interrupt vector LLW to LLWU.
44 **     - rev. 1.11 (2015-05-19)
45 **         FSL_FEATURE_SOC_CAU_COUNT remamed to FSL_FEATURE_SOC_MMCAU_COUNT.
46 **         Added FSL_FEATURE_SOC_peripheral_COUNT for TRNG and HSADC.
47 **         Added features for PDB and PORT.
48 **     - rev. 1.12 (2015-05-25)
49 **         Added FSL_FEATURE_FLASH_PFLASH_START_ADDRESS
50 **     - rev. 1.13 (2015-05-27)
51 **         Several USB features added.
52 **     - rev. 1.14 (2015-06-08)
53 **         FTM features BUS_CLOCK and FAST_CLOCK removed.
54 **
55 ** ###################################################################
56 */
57 
58 #ifndef _MK22F25612_FEATURES_H_
59 #define _MK22F25612_FEATURES_H_
60 
61 /* SOC module features */
62 
63 /* @brief ADC16 availability on the SoC. */
64 #define FSL_FEATURE_SOC_ADC16_COUNT (2)
65 /* @brief CMP availability on the SoC. */
66 #define FSL_FEATURE_SOC_CMP_COUNT (2)
67 /* @brief CRC availability on the SoC. */
68 #define FSL_FEATURE_SOC_CRC_COUNT (1)
69 /* @brief DAC availability on the SoC. */
70 #define FSL_FEATURE_SOC_DAC_COUNT (1)
71 /* @brief EDMA availability on the SoC. */
72 #define FSL_FEATURE_SOC_EDMA_COUNT (1)
73 /* @brief DMAMUX availability on the SoC. */
74 #define FSL_FEATURE_SOC_DMAMUX_COUNT (1)
75 /* @brief DSPI availability on the SoC. */
76 #define FSL_FEATURE_SOC_DSPI_COUNT (2)
77 /* @brief EWM availability on the SoC. */
78 #define FSL_FEATURE_SOC_EWM_COUNT (1)
79 /* @brief FMC availability on the SoC. */
80 #define FSL_FEATURE_SOC_FMC_COUNT (1)
81 /* @brief FTFA availability on the SoC. */
82 #define FSL_FEATURE_SOC_FTFA_COUNT (1)
83 /* @brief FTM availability on the SoC. */
84 #define FSL_FEATURE_SOC_FTM_COUNT (3)
85 /* @brief GPIO availability on the SoC. */
86 #define FSL_FEATURE_SOC_GPIO_COUNT (5)
87 /* @brief I2C availability on the SoC. */
88 #define FSL_FEATURE_SOC_I2C_COUNT (2)
89 /* @brief I2S availability on the SoC. */
90 #define FSL_FEATURE_SOC_I2S_COUNT (1)
91 /* @brief LLWU availability on the SoC. */
92 #define FSL_FEATURE_SOC_LLWU_COUNT (1)
93 /* @brief LPTMR availability on the SoC. */
94 #define FSL_FEATURE_SOC_LPTMR_COUNT (1)
95 /* @brief LPUART availability on the SoC. */
96 #define FSL_FEATURE_SOC_LPUART_COUNT (1)
97 /* @brief MCG availability on the SoC. */
98 #define FSL_FEATURE_SOC_MCG_COUNT (1)
99 /* @brief MCM availability on the SoC. */
100 #define FSL_FEATURE_SOC_MCM_COUNT (1)
101 /* @brief OSC availability on the SoC. */
102 #define FSL_FEATURE_SOC_OSC_COUNT (1)
103 /* @brief PDB availability on the SoC. */
104 #define FSL_FEATURE_SOC_PDB_COUNT (1)
105 /* @brief PIT availability on the SoC. */
106 #define FSL_FEATURE_SOC_PIT_COUNT (1)
107 /* @brief PMC availability on the SoC. */
108 #define FSL_FEATURE_SOC_PMC_COUNT (1)
109 /* @brief PORT availability on the SoC. */
110 #define FSL_FEATURE_SOC_PORT_COUNT (5)
111 /* @brief RCM availability on the SoC. */
112 #define FSL_FEATURE_SOC_RCM_COUNT (1)
113 /* @brief RFSYS availability on the SoC. */
114 #define FSL_FEATURE_SOC_RFSYS_COUNT (1)
115 /* @brief RFVBAT availability on the SoC. */
116 #define FSL_FEATURE_SOC_RFVBAT_COUNT (1)
117 /* @brief RNG availability on the SoC. */
118 #define FSL_FEATURE_SOC_RNG_COUNT (1)
119 /* @brief RTC availability on the SoC. */
120 #define FSL_FEATURE_SOC_RTC_COUNT (1)
121 /* @brief SIM availability on the SoC. */
122 #define FSL_FEATURE_SOC_SIM_COUNT (1)
123 /* @brief SMC availability on the SoC. */
124 #define FSL_FEATURE_SOC_SMC_COUNT (1)
125 /* @brief UART availability on the SoC. */
126 #define FSL_FEATURE_SOC_UART_COUNT (3)
127 /* @brief USB availability on the SoC. */
128 #define FSL_FEATURE_SOC_USB_COUNT (1)
129 /* @brief VREF availability on the SoC. */
130 #define FSL_FEATURE_SOC_VREF_COUNT (1)
131 /* @brief WDOG availability on the SoC. */
132 #define FSL_FEATURE_SOC_WDOG_COUNT (1)
133 
134 /* ADC16 module features */
135 
136 /* @brief Has Programmable Gain Amplifier (PGA) in ADC (register PGA). */
137 #define FSL_FEATURE_ADC16_HAS_PGA (0)
138 /* @brief Has PGA chopping control in ADC (bit PGA[PGACHPb] or PGA[PGACHP]). */
139 #define FSL_FEATURE_ADC16_HAS_PGA_CHOPPING (0)
140 /* @brief Has PGA offset measurement mode in ADC (bit PGA[PGAOFSM]). */
141 #define FSL_FEATURE_ADC16_HAS_PGA_OFFSET_MEASUREMENT (0)
142 /* @brief Has DMA support (bit SC2[DMAEN] or SC4[DMAEN]). */
143 #define FSL_FEATURE_ADC16_HAS_DMA (1)
144 /* @brief Has differential mode (bitfield SC1x[DIFF]). */
145 #define FSL_FEATURE_ADC16_HAS_DIFF_MODE (1)
146 /* @brief Has FIFO (bit SC4[AFDEP]). */
147 #define FSL_FEATURE_ADC16_HAS_FIFO (0)
148 /* @brief FIFO size if available (bitfield SC4[AFDEP]). */
149 #define FSL_FEATURE_ADC16_FIFO_SIZE (0)
150 /* @brief Has channel set a/b multiplexor (bitfield CFG2[MUXSEL]). */
151 #define FSL_FEATURE_ADC16_HAS_MUX_SELECT (1)
152 /* @brief Has HW trigger masking (bitfield SC5[HTRGMASKE]. */
153 #define FSL_FEATURE_ADC16_HAS_HW_TRIGGER_MASK (0)
154 /* @brief Has calibration feature (bit SC3[CAL] and registers CLPx, CLMx). */
155 #define FSL_FEATURE_ADC16_HAS_CALIBRATION (1)
156 /* @brief Has HW averaging (bit SC3[AVGE]). */
157 #define FSL_FEATURE_ADC16_HAS_HW_AVERAGE (1)
158 /* @brief Has offset correction (register OFS). */
159 #define FSL_FEATURE_ADC16_HAS_OFFSET_CORRECTION (1)
160 /* @brief Maximum ADC resolution. */
161 #define FSL_FEATURE_ADC16_MAX_RESOLUTION (16)
162 /* @brief Number of SC1x and Rx register pairs (conversion control and result registers). */
163 #define FSL_FEATURE_ADC16_CONVERSION_CONTROL_COUNT (2)
164 
165 /* CMP module features */
166 
167 /* @brief Has Trigger mode in CMP (register bit field CR1[TRIGM]). */
168 #define FSL_FEATURE_CMP_HAS_TRIGGER_MODE (1)
169 /* @brief Has Window mode in CMP (register bit field CR1[WE]). */
170 #define FSL_FEATURE_CMP_HAS_WINDOW_MODE (1)
171 /* @brief Has External sample supported in CMP (register bit field CR1[SE]). */
172 #define FSL_FEATURE_CMP_HAS_EXTERNAL_SAMPLE_SUPPORT (1)
173 /* @brief Has DMA support in CMP (register bit field SCR[DMAEN]). */
174 #define FSL_FEATURE_CMP_HAS_DMA (1)
175 /* @brief Has Pass Through mode in CMP (register bit field MUXCR[PSTM]). */
176 #define FSL_FEATURE_CMP_HAS_PASS_THROUGH_MODE (0)
177 /* @brief Has DAC Test function in CMP (register DACTEST). */
178 #define FSL_FEATURE_CMP_HAS_DAC_TEST (0)
179 
180 /* CRC module features */
181 
182 /* @brief Has data register with name CRC */
183 #define FSL_FEATURE_CRC_HAS_CRC_REG (0)
184 
185 /* DAC module features */
186 
187 /* @brief Define the size of hardware buffer */
188 #define FSL_FEATURE_DAC_BUFFER_SIZE (16)
189 /* @brief Define whether the buffer supports watermark event detection or not. */
190 #define FSL_FEATURE_DAC_HAS_WATERMARK_DETECTION (1)
191 /* @brief Define whether the buffer supports watermark selection detection or not. */
192 #define FSL_FEATURE_DAC_HAS_WATERMARK_SELECTION (1)
193 /* @brief Define whether the buffer supports watermark event 1 word before buffer upper limit. */
194 #define FSL_FEATURE_DAC_HAS_WATERMARK_1_WORD (1)
195 /* @brief Define whether the buffer supports watermark event 2 words before buffer upper limit. */
196 #define FSL_FEATURE_DAC_HAS_WATERMARK_2_WORDS (1)
197 /* @brief Define whether the buffer supports watermark event 3 words before buffer upper limit. */
198 #define FSL_FEATURE_DAC_HAS_WATERMARK_3_WORDS (1)
199 /* @brief Define whether the buffer supports watermark event 4 words before buffer upper limit. */
200 #define FSL_FEATURE_DAC_HAS_WATERMARK_4_WORDS (1)
201 /* @brief Define whether FIFO buffer mode is available or not. */
202 #define FSL_FEATURE_DAC_HAS_BUFFER_FIFO_MODE (1)
203 /* @brief Define whether swing buffer mode is available or not.. */
204 #define FSL_FEATURE_DAC_HAS_BUFFER_SWING_MODE (1)
205 
206 /* EDMA module features */
207 
208 /* @brief Number of DMA channels (related to number of registers TCD, DCHPRI, bit fields ERQ[ERQn], EEI[EEIn], INT[INTn], ERR[ERRn], HRS[HRSn] and bit field widths ES[ERRCHN], CEEI[CEEI], SEEI[SEEI], CERQ[CERQ], SERQ[SERQ], CDNE[CDNE], SSRT[SSRT], CERR[CERR], CINT[CINT], TCDn_CITER_ELINKYES[LINKCH], TCDn_CSR[MAJORLINKCH], TCDn_BITER_ELINKYES[LINKCH]). (Valid only for eDMA modules.) */
209 #define FSL_FEATURE_EDMA_MODULE_CHANNEL (16)
210 /* @brief Total number of DMA channels on all modules. */
211 #define FSL_FEATURE_EDMA_DMAMUX_CHANNELS (16)
212 /* @brief Number of DMA channel groups (register bit fields CR[ERGA], CR[GRPnPRI], ES[GPE], DCHPRIn[GRPPRI]). (Valid only for eDMA modules.) */
213 #define FSL_FEATURE_EDMA_CHANNEL_GROUP_COUNT (1)
214 /* @brief Has DMA_Error interrupt vector. */
215 #define FSL_FEATURE_EDMA_HAS_ERROR_IRQ (1)
216 /* @brief Number of DMA channels with asynchronous request capability (register EARS). (Valid only for eDMA modules.) */
217 #define FSL_FEATURE_EDMA_ASYNCHRO_REQUEST_CHANNEL_COUNT (16)
218 /* @brief Channel IRQ entry shared offset. */
219 #define FSL_FEATURE_EDMA_MODULE_CHANNEL_IRQ_ENTRY_SHARED_OFFSET (0)
220 /* @brief If 8 bytes transfer supported. */
221 #define FSL_FEATURE_EDMA_SUPPORT_8_BYTES_TRANSFER (0)
222 /* @brief If 16 bytes transfer supported. */
223 #define FSL_FEATURE_EDMA_SUPPORT_16_BYTES_TRANSFER (1)
224 
225 /* DMAMUX module features */
226 
227 /* @brief Number of DMA channels (related to number of register CHCFGn). */
228 #define FSL_FEATURE_DMAMUX_MODULE_CHANNEL (16)
229 /* @brief Total number of DMA channels on all modules. */
230 #define FSL_FEATURE_DMAMUX_DMAMUX_CHANNELS (16)
231 /* @brief Has the periodic trigger capability for the triggered DMA channel (register bit CHCFG0[TRIG]). */
232 #define FSL_FEATURE_DMAMUX_HAS_TRIG (1)
233 /* @brief Register CHCFGn width. */
234 #define FSL_FEATURE_DMAMUX_CHCFG_REGISTER_WIDTH (8)
235 
236 /* EWM module features */
237 
238 /* @brief Has clock select (register CLKCTRL). */
239 #define FSL_FEATURE_EWM_HAS_CLOCK_SELECT (0)
240 /* @brief Has clock prescaler (register CLKPRESCALER). */
241 #define FSL_FEATURE_EWM_HAS_PRESCALER (1)
242 
243 /* FLASH module features */
244 
245 #if defined(CPU_MK22FN128CAH12)
246     /* @brief Is of type FTFA. */
247     #define FSL_FEATURE_FLASH_IS_FTFA (1)
248     /* @brief Is of type FTFE. */
249     #define FSL_FEATURE_FLASH_IS_FTFE (0)
250     /* @brief Is of type FTFL. */
251     #define FSL_FEATURE_FLASH_IS_FTFL (0)
252     /* @brief Has flags indicating the status of the FlexRAM (register bits FCNFG[EEERDY], FCNFG[RAMRDY] and FCNFG[PFLSH]). */
253     #define FSL_FEATURE_FLASH_HAS_FLEX_RAM_FLAGS (0)
254     /* @brief Has program flash swapping status flag (register bit FCNFG[SWAP]). */
255     #define FSL_FEATURE_FLASH_HAS_PFLASH_SWAPPING_STATUS_FLAG (0)
256     /* @brief Has EEPROM region protection (register FEPROT). */
257     #define FSL_FEATURE_FLASH_HAS_EEROM_REGION_PROTECTION (0)
258     /* @brief Has data flash region protection (register FDPROT). */
259     #define FSL_FEATURE_FLASH_HAS_DATA_FLASH_REGION_PROTECTION (0)
260     /* @brief Has flash access control (registers XACCHn, SACCHn, where n is a number, FACSS and FACSN). */
261     #define FSL_FEATURE_FLASH_HAS_ACCESS_CONTROL (1)
262     /* @brief Has flash cache control in FMC module. */
263     #define FSL_FEATURE_FLASH_HAS_FMC_FLASH_CACHE_CONTROLS (1)
264     /* @brief Has flash cache control in MCM module. */
265     #define FSL_FEATURE_FLASH_HAS_MCM_FLASH_CACHE_CONTROLS (0)
266     /* @brief Has flash cache control in MSCM module. */
267     #define FSL_FEATURE_FLASH_HAS_MSCM_FLASH_CACHE_CONTROLS (0)
268     /* @brief Has prefetch speculation control in flash, such as kv5x. */
269     #define FSL_FEATURE_FLASH_PREFETCH_SPECULATION_CONTROL_IN_FLASH (0)
270     /* @brief P-Flash flash size coding rule version, value 0 for K1 and K2, value 1 for K3. */
271     #define FSL_FEATURE_FLASH_SIZE_ENCODING_RULE_VERSION (0)
272     /* @brief P-Flash start address. */
273     #define FSL_FEATURE_FLASH_PFLASH_START_ADDRESS (0x00000000)
274     /* @brief P-Flash block count. */
275     #define FSL_FEATURE_FLASH_PFLASH_BLOCK_COUNT (1)
276     /* @brief P-Flash block size. */
277     #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SIZE (131072)
278     /* @brief P-Flash sector size. */
279     #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SECTOR_SIZE (2048)
280     /* @brief P-Flash write unit size. */
281     #define FSL_FEATURE_FLASH_PFLASH_BLOCK_WRITE_UNIT_SIZE (4)
282     /* @brief P-Flash data path width. */
283     #define FSL_FEATURE_FLASH_PFLASH_BLOCK_DATA_PATH_WIDTH (8)
284     /* @brief P-Flash block swap feature. */
285     #define FSL_FEATURE_FLASH_HAS_PFLASH_BLOCK_SWAP (0)
286     /* @brief P-Flash protection region count. */
287     #define FSL_FEATURE_FLASH_PFLASH_PROTECTION_REGION_COUNT (32)
288     /* @brief Has FlexNVM memory. */
289     #define FSL_FEATURE_FLASH_HAS_FLEX_NVM (0)
290     /* @brief Has FlexNVM alias. */
291     #define FSL_FEATURE_FLASH_HAS_FLEX_NVM_ALIAS (0)
292     /* @brief FlexNVM start address. (Valid only if FlexNVM is available.) */
293     #define FSL_FEATURE_FLASH_FLEX_NVM_START_ADDRESS (0x00000000)
294     /* @brief FlexNVM alias start address. (Valid only if FlexNVM alias is available.) */
295     #define FSL_FEATURE_FLASH_FLEX_NVM_ALIAS_START_ADDRESS (0x00000000)
296     /* @brief FlexNVM block count. */
297     #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_COUNT (0)
298     /* @brief FlexNVM block size. */
299     #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SIZE (0)
300     /* @brief FlexNVM sector size. */
301     #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SECTOR_SIZE (0)
302     /* @brief FlexNVM write unit size. */
303     #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_WRITE_UNIT_SIZE (0)
304     /* @brief FlexNVM data path width. */
305     #define FSL_FEATURE_FLASH_FLEX_BLOCK_DATA_PATH_WIDTH (0)
306     /* @brief Has FlexRAM memory. */
307     #define FSL_FEATURE_FLASH_HAS_FLEX_RAM (0)
308     /* @brief FlexRAM start address. (Valid only if FlexRAM is available.) */
309     #define FSL_FEATURE_FLASH_FLEX_RAM_START_ADDRESS (0x00000000)
310     /* @brief FlexRAM size. */
311     #define FSL_FEATURE_FLASH_FLEX_RAM_SIZE (0)
312     /* @brief Has 0x00 Read 1s Block command. */
313     #define FSL_FEATURE_FLASH_HAS_READ_1S_BLOCK_CMD (0)
314     /* @brief Has 0x01 Read 1s Section command. */
315     #define FSL_FEATURE_FLASH_HAS_READ_1S_SECTION_CMD (1)
316     /* @brief Has 0x02 Program Check command. */
317     #define FSL_FEATURE_FLASH_HAS_PROGRAM_CHECK_CMD (1)
318     /* @brief Has 0x03 Read Resource command. */
319     #define FSL_FEATURE_FLASH_HAS_READ_RESOURCE_CMD (1)
320     /* @brief Has 0x06 Program Longword command. */
321     #define FSL_FEATURE_FLASH_HAS_PROGRAM_LONGWORD_CMD (1)
322     /* @brief Has 0x07 Program Phrase command. */
323     #define FSL_FEATURE_FLASH_HAS_PROGRAM_PHRASE_CMD (0)
324     /* @brief Has 0x08 Erase Flash Block command. */
325     #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_BLOCK_CMD (0)
326     /* @brief Has 0x09 Erase Flash Sector command. */
327     #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_SECTOR_CMD (1)
328     /* @brief Has 0x0B Program Section command. */
329     #define FSL_FEATURE_FLASH_HAS_PROGRAM_SECTION_CMD (0)
330     /* @brief Has 0x40 Read 1s All Blocks command. */
331     #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_BLOCKS_CMD (1)
332     /* @brief Has 0x41 Read Once command. */
333     #define FSL_FEATURE_FLASH_HAS_READ_ONCE_CMD (1)
334     /* @brief Has 0x43 Program Once command. */
335     #define FSL_FEATURE_FLASH_HAS_PROGRAM_ONCE_CMD (1)
336     /* @brief Has 0x44 Erase All Blocks command. */
337     #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_CMD (1)
338     /* @brief Has 0x45 Verify Backdoor Access Key command. */
339     #define FSL_FEATURE_FLASH_HAS_VERIFY_BACKDOOR_ACCESS_KEY_CMD (1)
340     /* @brief Has 0x46 Swap Control command. */
341     #define FSL_FEATURE_FLASH_HAS_SWAP_CONTROL_CMD (0)
342     /* @brief Has 0x49 Erase All Blocks Unsecure command. */
343     #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_UNSECURE_CMD (0)
344     /* @brief Has 0x4A Read 1s All Execute-only Segments command. */
345     #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0)
346     /* @brief Has 0x4B Erase All Execute-only Segments command. */
347     #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0)
348     /* @brief Has 0x80 Program Partition command. */
349     #define FSL_FEATURE_FLASH_HAS_PROGRAM_PARTITION_CMD (0)
350     /* @brief Has 0x81 Set FlexRAM Function command. */
351     #define FSL_FEATURE_FLASH_HAS_SET_FLEXRAM_FUNCTION_CMD (0)
352     /* @brief P-Flash Erase/Read 1st all block command address alignment. */
353     #define FSL_FEATURE_FLASH_PFLASH_BLOCK_CMD_ADDRESS_ALIGMENT (4)
354     /* @brief P-Flash Erase sector command address alignment. */
355     #define FSL_FEATURE_FLASH_PFLASH_SECTOR_CMD_ADDRESS_ALIGMENT (8)
356     /* @brief P-Flash Rrogram/Verify section command address alignment. */
357     #define FSL_FEATURE_FLASH_PFLASH_SECTION_CMD_ADDRESS_ALIGMENT (8)
358     /* @brief P-Flash Read resource command address alignment. */
359     #define FSL_FEATURE_FLASH_PFLASH_RESOURCE_CMD_ADDRESS_ALIGMENT (4)
360     /* @brief P-Flash Program check command address alignment. */
361     #define FSL_FEATURE_FLASH_PFLASH_CHECK_CMD_ADDRESS_ALIGMENT (4)
362     /* @brief P-Flash Program check command address alignment. */
363     #define FSL_FEATURE_FLASH_PFLASH_SWAP_CONTROL_CMD_ADDRESS_ALIGMENT (0)
364     /* @brief FlexNVM Erase/Read 1st all block command address alignment. */
365     #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_CMD_ADDRESS_ALIGMENT (0)
366     /* @brief FlexNVM Erase sector command address alignment. */
367     #define FSL_FEATURE_FLASH_FLEX_NVM_SECTOR_CMD_ADDRESS_ALIGMENT (0)
368     /* @brief FlexNVM Rrogram/Verify section command address alignment. */
369     #define FSL_FEATURE_FLASH_FLEX_NVM_SECTION_CMD_ADDRESS_ALIGMENT (0)
370     /* @brief FlexNVM Read resource command address alignment. */
371     #define FSL_FEATURE_FLASH_FLEX_NVM_RESOURCE_CMD_ADDRESS_ALIGMENT (0)
372     /* @brief FlexNVM Program check command address alignment. */
373     #define FSL_FEATURE_FLASH_FLEX_NVM_CHECK_CMD_ADDRESS_ALIGMENT (0)
374     /* @brief FlexNVM partition code 0000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
375     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0000 (0xFFFFFFFFU)
376     /* @brief FlexNVM partition code 0001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
377     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0001 (0xFFFFFFFFU)
378     /* @brief FlexNVM partition code 0010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
379     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0010 (0xFFFFFFFFU)
380     /* @brief FlexNVM partition code 0011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
381     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0011 (0xFFFFFFFFU)
382     /* @brief FlexNVM partition code 0100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
383     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0100 (0xFFFFFFFFU)
384     /* @brief FlexNVM partition code 0101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
385     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0101 (0xFFFFFFFFU)
386     /* @brief FlexNVM partition code 0110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
387     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0110 (0xFFFFFFFFU)
388     /* @brief FlexNVM partition code 0111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
389     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0111 (0xFFFFFFFFU)
390     /* @brief FlexNVM partition code 1000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
391     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1000 (0xFFFFFFFFU)
392     /* @brief FlexNVM partition code 1001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
393     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1001 (0xFFFFFFFFU)
394     /* @brief FlexNVM partition code 1010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
395     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1010 (0xFFFFFFFFU)
396     /* @brief FlexNVM partition code 1011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
397     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1011 (0xFFFFFFFFU)
398     /* @brief FlexNVM partition code 1100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
399     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1100 (0xFFFFFFFFU)
400     /* @brief FlexNVM partition code 1101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
401     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1101 (0xFFFFFFFFU)
402     /* @brief FlexNVM partition code 1110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
403     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1110 (0xFFFFFFFFU)
404     /* @brief FlexNVM partition code 1111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
405     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1111 (0xFFFFFFFFU)
406     /* @brief Emulated eeprom size code 0000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
407     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0000 (0xFFFF)
408     /* @brief Emulated eeprom size code 0001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
409     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0001 (0xFFFF)
410     /* @brief Emulated eeprom size code 0010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
411     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0010 (0xFFFF)
412     /* @brief Emulated eeprom size code 0011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
413     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0011 (0xFFFF)
414     /* @brief Emulated eeprom size code 0100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
415     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0100 (0xFFFF)
416     /* @brief Emulated eeprom size code 0101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
417     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0101 (0xFFFF)
418     /* @brief Emulated eeprom size code 0110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
419     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0110 (0xFFFF)
420     /* @brief Emulated eeprom size code 0111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
421     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0111 (0xFFFF)
422     /* @brief Emulated eeprom size code 1000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
423     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1000 (0xFFFF)
424     /* @brief Emulated eeprom size code 1001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
425     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1001 (0xFFFF)
426     /* @brief Emulated eeprom size code 1010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
427     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1010 (0xFFFF)
428     /* @brief Emulated eeprom size code 1011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
429     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1011 (0xFFFF)
430     /* @brief Emulated eeprom size code 1100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
431     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1100 (0xFFFF)
432     /* @brief Emulated eeprom size code 1101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
433     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1101 (0xFFFF)
434     /* @brief Emulated eeprom size code 1110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
435     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1110 (0xFFFF)
436     /* @brief Emulated eeprom size code 1111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
437     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1111 (0xFFFF)
438 #elif defined(CPU_MK22FN256CAH12) || defined(CPU_MK22FN256VDC12) || defined(CPU_MK22FN256VLH12) || defined(CPU_MK22FN256VLL12) || \
439     defined(CPU_MK22FN256VMP12)
440     /* @brief Is of type FTFA. */
441     #define FSL_FEATURE_FLASH_IS_FTFA (1)
442     /* @brief Is of type FTFE. */
443     #define FSL_FEATURE_FLASH_IS_FTFE (0)
444     /* @brief Is of type FTFL. */
445     #define FSL_FEATURE_FLASH_IS_FTFL (0)
446     /* @brief Has flags indicating the status of the FlexRAM (register bits FCNFG[EEERDY], FCNFG[RAMRDY] and FCNFG[PFLSH]). */
447     #define FSL_FEATURE_FLASH_HAS_FLEX_RAM_FLAGS (0)
448     /* @brief Has program flash swapping status flag (register bit FCNFG[SWAP]). */
449     #define FSL_FEATURE_FLASH_HAS_PFLASH_SWAPPING_STATUS_FLAG (0)
450     /* @brief Has EEPROM region protection (register FEPROT). */
451     #define FSL_FEATURE_FLASH_HAS_EEROM_REGION_PROTECTION (0)
452     /* @brief Has data flash region protection (register FDPROT). */
453     #define FSL_FEATURE_FLASH_HAS_DATA_FLASH_REGION_PROTECTION (0)
454     /* @brief Has flash access control (registers XACCHn, SACCHn, where n is a number, FACSS and FACSN). */
455     #define FSL_FEATURE_FLASH_HAS_ACCESS_CONTROL (1)
456     /* @brief Has flash cache control in FMC module. */
457     #define FSL_FEATURE_FLASH_HAS_FMC_FLASH_CACHE_CONTROLS (1)
458     /* @brief Has flash cache control in MCM module. */
459     #define FSL_FEATURE_FLASH_HAS_MCM_FLASH_CACHE_CONTROLS (0)
460     /* @brief Has flash cache control in MSCM module. */
461     #define FSL_FEATURE_FLASH_HAS_MSCM_FLASH_CACHE_CONTROLS (0)
462     /* @brief Has prefetch speculation control in flash, such as kv5x. */
463     #define FSL_FEATURE_FLASH_PREFETCH_SPECULATION_CONTROL_IN_FLASH (0)
464     /* @brief P-Flash flash size coding rule version, value 0 for K1 and K2, value 1 for K3. */
465     #define FSL_FEATURE_FLASH_SIZE_ENCODING_RULE_VERSION (0)
466     /* @brief P-Flash start address. */
467     #define FSL_FEATURE_FLASH_PFLASH_START_ADDRESS (0x00000000)
468     /* @brief P-Flash block count. */
469     #define FSL_FEATURE_FLASH_PFLASH_BLOCK_COUNT (1)
470     /* @brief P-Flash block size. */
471     #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SIZE (262144)
472     /* @brief P-Flash sector size. */
473     #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SECTOR_SIZE (2048)
474     /* @brief P-Flash write unit size. */
475     #define FSL_FEATURE_FLASH_PFLASH_BLOCK_WRITE_UNIT_SIZE (4)
476     /* @brief P-Flash data path width. */
477     #define FSL_FEATURE_FLASH_PFLASH_BLOCK_DATA_PATH_WIDTH (8)
478     /* @brief P-Flash block swap feature. */
479     #define FSL_FEATURE_FLASH_HAS_PFLASH_BLOCK_SWAP (0)
480     /* @brief P-Flash protection region count. */
481     #define FSL_FEATURE_FLASH_PFLASH_PROTECTION_REGION_COUNT (32)
482     /* @brief Has FlexNVM memory. */
483     #define FSL_FEATURE_FLASH_HAS_FLEX_NVM (0)
484     /* @brief Has FlexNVM alias. */
485     #define FSL_FEATURE_FLASH_HAS_FLEX_NVM_ALIAS (0)
486     /* @brief FlexNVM start address. (Valid only if FlexNVM is available.) */
487     #define FSL_FEATURE_FLASH_FLEX_NVM_START_ADDRESS (0x00000000)
488     /* @brief FlexNVM alias start address. (Valid only if FlexNVM alias is available.) */
489     #define FSL_FEATURE_FLASH_FLEX_NVM_ALIAS_START_ADDRESS (0x00000000)
490     /* @brief FlexNVM block count. */
491     #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_COUNT (0)
492     /* @brief FlexNVM block size. */
493     #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SIZE (0)
494     /* @brief FlexNVM sector size. */
495     #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SECTOR_SIZE (0)
496     /* @brief FlexNVM write unit size. */
497     #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_WRITE_UNIT_SIZE (0)
498     /* @brief FlexNVM data path width. */
499     #define FSL_FEATURE_FLASH_FLEX_BLOCK_DATA_PATH_WIDTH (0)
500     /* @brief Has FlexRAM memory. */
501     #define FSL_FEATURE_FLASH_HAS_FLEX_RAM (0)
502     /* @brief FlexRAM start address. (Valid only if FlexRAM is available.) */
503     #define FSL_FEATURE_FLASH_FLEX_RAM_START_ADDRESS (0x00000000)
504     /* @brief FlexRAM size. */
505     #define FSL_FEATURE_FLASH_FLEX_RAM_SIZE (0)
506     /* @brief Has 0x00 Read 1s Block command. */
507     #define FSL_FEATURE_FLASH_HAS_READ_1S_BLOCK_CMD (0)
508     /* @brief Has 0x01 Read 1s Section command. */
509     #define FSL_FEATURE_FLASH_HAS_READ_1S_SECTION_CMD (1)
510     /* @brief Has 0x02 Program Check command. */
511     #define FSL_FEATURE_FLASH_HAS_PROGRAM_CHECK_CMD (1)
512     /* @brief Has 0x03 Read Resource command. */
513     #define FSL_FEATURE_FLASH_HAS_READ_RESOURCE_CMD (1)
514     /* @brief Has 0x06 Program Longword command. */
515     #define FSL_FEATURE_FLASH_HAS_PROGRAM_LONGWORD_CMD (1)
516     /* @brief Has 0x07 Program Phrase command. */
517     #define FSL_FEATURE_FLASH_HAS_PROGRAM_PHRASE_CMD (0)
518     /* @brief Has 0x08 Erase Flash Block command. */
519     #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_BLOCK_CMD (0)
520     /* @brief Has 0x09 Erase Flash Sector command. */
521     #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_SECTOR_CMD (1)
522     /* @brief Has 0x0B Program Section command. */
523     #define FSL_FEATURE_FLASH_HAS_PROGRAM_SECTION_CMD (0)
524     /* @brief Has 0x40 Read 1s All Blocks command. */
525     #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_BLOCKS_CMD (1)
526     /* @brief Has 0x41 Read Once command. */
527     #define FSL_FEATURE_FLASH_HAS_READ_ONCE_CMD (1)
528     /* @brief Has 0x43 Program Once command. */
529     #define FSL_FEATURE_FLASH_HAS_PROGRAM_ONCE_CMD (1)
530     /* @brief Has 0x44 Erase All Blocks command. */
531     #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_CMD (1)
532     /* @brief Has 0x45 Verify Backdoor Access Key command. */
533     #define FSL_FEATURE_FLASH_HAS_VERIFY_BACKDOOR_ACCESS_KEY_CMD (1)
534     /* @brief Has 0x46 Swap Control command. */
535     #define FSL_FEATURE_FLASH_HAS_SWAP_CONTROL_CMD (0)
536     /* @brief Has 0x49 Erase All Blocks Unsecure command. */
537     #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_UNSECURE_CMD (0)
538     /* @brief Has 0x4A Read 1s All Execute-only Segments command. */
539     #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0)
540     /* @brief Has 0x4B Erase All Execute-only Segments command. */
541     #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0)
542     /* @brief Has 0x80 Program Partition command. */
543     #define FSL_FEATURE_FLASH_HAS_PROGRAM_PARTITION_CMD (0)
544     /* @brief Has 0x81 Set FlexRAM Function command. */
545     #define FSL_FEATURE_FLASH_HAS_SET_FLEXRAM_FUNCTION_CMD (0)
546     /* @brief P-Flash Erase/Read 1st all block command address alignment. */
547     #define FSL_FEATURE_FLASH_PFLASH_BLOCK_CMD_ADDRESS_ALIGMENT (4)
548     /* @brief P-Flash Erase sector command address alignment. */
549     #define FSL_FEATURE_FLASH_PFLASH_SECTOR_CMD_ADDRESS_ALIGMENT (8)
550     /* @brief P-Flash Rrogram/Verify section command address alignment. */
551     #define FSL_FEATURE_FLASH_PFLASH_SECTION_CMD_ADDRESS_ALIGMENT (8)
552     /* @brief P-Flash Read resource command address alignment. */
553     #define FSL_FEATURE_FLASH_PFLASH_RESOURCE_CMD_ADDRESS_ALIGMENT (4)
554     /* @brief P-Flash Program check command address alignment. */
555     #define FSL_FEATURE_FLASH_PFLASH_CHECK_CMD_ADDRESS_ALIGMENT (4)
556     /* @brief P-Flash Program check command address alignment. */
557     #define FSL_FEATURE_FLASH_PFLASH_SWAP_CONTROL_CMD_ADDRESS_ALIGMENT (0)
558     /* @brief FlexNVM Erase/Read 1st all block command address alignment. */
559     #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_CMD_ADDRESS_ALIGMENT (0)
560     /* @brief FlexNVM Erase sector command address alignment. */
561     #define FSL_FEATURE_FLASH_FLEX_NVM_SECTOR_CMD_ADDRESS_ALIGMENT (0)
562     /* @brief FlexNVM Rrogram/Verify section command address alignment. */
563     #define FSL_FEATURE_FLASH_FLEX_NVM_SECTION_CMD_ADDRESS_ALIGMENT (0)
564     /* @brief FlexNVM Read resource command address alignment. */
565     #define FSL_FEATURE_FLASH_FLEX_NVM_RESOURCE_CMD_ADDRESS_ALIGMENT (0)
566     /* @brief FlexNVM Program check command address alignment. */
567     #define FSL_FEATURE_FLASH_FLEX_NVM_CHECK_CMD_ADDRESS_ALIGMENT (0)
568     /* @brief FlexNVM partition code 0000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
569     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0000 (0xFFFFFFFFU)
570     /* @brief FlexNVM partition code 0001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
571     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0001 (0xFFFFFFFFU)
572     /* @brief FlexNVM partition code 0010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
573     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0010 (0xFFFFFFFFU)
574     /* @brief FlexNVM partition code 0011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
575     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0011 (0xFFFFFFFFU)
576     /* @brief FlexNVM partition code 0100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
577     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0100 (0xFFFFFFFFU)
578     /* @brief FlexNVM partition code 0101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
579     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0101 (0xFFFFFFFFU)
580     /* @brief FlexNVM partition code 0110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
581     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0110 (0xFFFFFFFFU)
582     /* @brief FlexNVM partition code 0111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
583     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0111 (0xFFFFFFFFU)
584     /* @brief FlexNVM partition code 1000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
585     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1000 (0xFFFFFFFFU)
586     /* @brief FlexNVM partition code 1001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
587     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1001 (0xFFFFFFFFU)
588     /* @brief FlexNVM partition code 1010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
589     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1010 (0xFFFFFFFFU)
590     /* @brief FlexNVM partition code 1011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
591     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1011 (0xFFFFFFFFU)
592     /* @brief FlexNVM partition code 1100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
593     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1100 (0xFFFFFFFFU)
594     /* @brief FlexNVM partition code 1101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
595     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1101 (0xFFFFFFFFU)
596     /* @brief FlexNVM partition code 1110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
597     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1110 (0xFFFFFFFFU)
598     /* @brief FlexNVM partition code 1111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
599     #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1111 (0xFFFFFFFFU)
600     /* @brief Emulated eeprom size code 0000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
601     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0000 (0xFFFF)
602     /* @brief Emulated eeprom size code 0001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
603     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0001 (0xFFFF)
604     /* @brief Emulated eeprom size code 0010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
605     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0010 (0xFFFF)
606     /* @brief Emulated eeprom size code 0011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
607     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0011 (0xFFFF)
608     /* @brief Emulated eeprom size code 0100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
609     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0100 (0xFFFF)
610     /* @brief Emulated eeprom size code 0101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
611     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0101 (0xFFFF)
612     /* @brief Emulated eeprom size code 0110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
613     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0110 (0xFFFF)
614     /* @brief Emulated eeprom size code 0111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
615     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0111 (0xFFFF)
616     /* @brief Emulated eeprom size code 1000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
617     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1000 (0xFFFF)
618     /* @brief Emulated eeprom size code 1001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
619     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1001 (0xFFFF)
620     /* @brief Emulated eeprom size code 1010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
621     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1010 (0xFFFF)
622     /* @brief Emulated eeprom size code 1011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
623     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1011 (0xFFFF)
624     /* @brief Emulated eeprom size code 1100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
625     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1100 (0xFFFF)
626     /* @brief Emulated eeprom size code 1101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
627     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1101 (0xFFFF)
628     /* @brief Emulated eeprom size code 1110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
629     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1110 (0xFFFF)
630     /* @brief Emulated eeprom size code 1111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
631     #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1111 (0xFFFF)
632 #endif /* defined(CPU_MK22FN128CAH12) */
633 
634 /* FTM module features */
635 
636 /* @brief Number of channels. */
637 #define FSL_FEATURE_FTM_CHANNEL_COUNTn(x) \
638     (((x) == FTM0) ? (8) : \
639     (((x) == FTM1) ? (2) : \
640     (((x) == FTM2) ? (2) : (-1))))
641 /* @brief Has counter reset by the selected input capture event (register bits C0SC[ICRST], C1SC[ICRST], ...). */
642 #define FSL_FEATURE_FTM_HAS_COUNTER_RESET_BY_CAPTURE_EVENT (1)
643 /* @brief Has extended deadtime value. */
644 #define FSL_FEATURE_FTM_HAS_EXTENDED_DEADTIME_VALUE (0)
645 /* @brief Enable pwm output for the module. */
646 #define FSL_FEATURE_FTM_HAS_ENABLE_PWM_OUTPUT (0)
647 /* @brief Has half-cycle reload for the module. */
648 #define FSL_FEATURE_FTM_HAS_HALFCYCLE_RELOAD (0)
649 /* @brief Has reload interrupt. */
650 #define FSL_FEATURE_FTM_HAS_RELOAD_INTERRUPT (0)
651 /* @brief Has reload initialization trigger. */
652 #define FSL_FEATURE_FTM_HAS_RELOAD_INITIALIZATION_TRIGGER (0)
653 /* @brief Has DMA support, bitfield CnSC[DMA]. */
654 #define FSL_FEATURE_FTM_HAS_DMA_SUPPORT (1)
655 /* @brief If channel 6 is used to generate channel trigger, bitfield EXTTRIG[CH6TRIG]. */
656 #define FSL_FEATURE_FTM_HAS_CHANNEL6_TRIGGER (0)
657 /* @brief If channel 7 is used to generate channel trigger, bitfield EXTTRIG[CH7TRIG]. */
658 #define FSL_FEATURE_FTM_HAS_CHANNEL7_TRIGGER (0)
659 /* @brief Has no QDCTRL. */
660 #define FSL_FEATURE_FTM_HAS_NO_QDCTRL (0)
661 /* @brief If instance has only TPM function. */
662 #define FSL_FEATURE_FTM_IS_TPM_ONLY_INSTANCEn(x) (0)
663 /* @brief Has frequency of the reload opportunities, bitfield CONF[LDFQ]. */
664 #define FSL_FEATURE_FTM_HAS_CONF_LDFQ_BIT (0)
665 
666 /* GPIO module features */
667 
668 /* @brief Has GPIO attribute checker register (GACR). */
669 #define FSL_FEATURE_GPIO_HAS_ATTRIBUTE_CHECKER (0)
670 
671 /* I2C module features */
672 
673 /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */
674 #define FSL_FEATURE_I2C_HAS_SMBUS (1)
675 /* @brief Maximum supported baud rate in kilobit per second. */
676 #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (400)
677 /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */
678 #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (0)
679 /* @brief Has DMA support (register bit C1[DMAEN]). */
680 #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (1)
681 /* @brief Has I2C bus start and stop detection (register bits FLT[SSIE], FLT[STARTF] and FLT[STOPF]). */
682 #define FSL_FEATURE_I2C_HAS_START_STOP_DETECT (1)
683 /* @brief Has I2C bus stop detection (register bits FLT[STOPIE] and FLT[STOPF]). */
684 #define FSL_FEATURE_I2C_HAS_STOP_DETECT (0)
685 /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */
686 #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1)
687 /* @brief Maximum width of the glitch filter in number of bus clocks. */
688 #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (15)
689 /* @brief Has control of the drive capability of the I2C pins. */
690 #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (1)
691 /* @brief Has double buffering support (register S2). */
692 #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (0)
693 /* @brief Has double buffer enable. */
694 #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFER_ENABLE (0)
695 
696 /* SAI module features */
697 
698 /* @brief SAI has FIFO in this soc (register bit fields TCR1[TFW]. */
699 #define FSL_FEATURE_SAI_HAS_FIFO (1)
700 /* @brief Receive/transmit FIFO size in item count (register bit fields TCSR[FRDE], TCSR[FRIE], TCSR[FRF], TCR1[TFW], RCSR[FRDE], RCSR[FRIE], RCSR[FRF], RCR1[RFW], registers TFRn, RFRn). */
701 #define FSL_FEATURE_SAI_FIFO_COUNTn(x) (8)
702 /* @brief Receive/transmit channel number (register bit fields TCR3[TCE], RCR3[RCE], registers TDRn and RDRn). */
703 #define FSL_FEATURE_SAI_CHANNEL_COUNTn(x) (1)
704 /* @brief Maximum words per frame (register bit fields TCR3[WDFL], TCR4[FRSZ], TMR[TWM], RCR3[WDFL], RCR4[FRSZ], RMR[RWM]). */
705 #define FSL_FEATURE_SAI_MAX_WORDS_PER_FRAME (16)
706 /* @brief Has support of combining multiple data channel FIFOs into single channel FIFO (register bit fields TCR3[CFR], TCR4[FCOMB], TFR0[WCP], TFR1[WCP], RCR3[CFR], RCR4[FCOMB], RFR0[RCP], RFR1[RCP]). */
707 #define FSL_FEATURE_SAI_HAS_FIFO_COMBINE_MODE (0)
708 /* @brief Has packing of 8-bit and 16-bit data into each 32-bit FIFO word (register bit fields TCR4[FPACK], RCR4[FPACK]). */
709 #define FSL_FEATURE_SAI_HAS_FIFO_PACKING (1)
710 /* @brief Configures when the SAI will continue transmitting after a FIFO error has been detected (register bit fields TCR4[FCONT], RCR4[FCONT]). */
711 #define FSL_FEATURE_SAI_HAS_FIFO_FUNCTION_AFTER_ERROR (1)
712 /* @brief Configures if the frame sync is generated internally, a frame sync is only generated when the FIFO warning flag is clear or continuously (register bit fields TCR4[ONDEM], RCR4[ONDEM]). */
713 #define FSL_FEATURE_SAI_HAS_ON_DEMAND_MODE (1)
714 /* @brief Simplified bit clock source and asynchronous/synchronous mode selection (register bit fields TCR2[CLKMODE], RCR2[CLKMODE]), in comparison with the exclusively implemented TCR2[SYNC,BCS,BCI,MSEL], RCR2[SYNC,BCS,BCI,MSEL]. */
715 #define FSL_FEATURE_SAI_HAS_CLOCKING_MODE (0)
716 /* @brief Has register for configuration of the MCLK divide ratio (register bit fields MDR[FRACT], MDR[DIVIDE]). */
717 #define FSL_FEATURE_SAI_HAS_MCLKDIV_REGISTER (1)
718 /* @brief Ihe interrupt source number */
719 #define FSL_FEATURE_SAI_INT_SOURCE_NUM (2)
720 /* @brief Has register of MCR. */
721 #define FSL_FEATURE_SAI_HAS_MCR (1)
722 /* @brief Has register of MDR */
723 #define FSL_FEATURE_SAI_HAS_MDR (1)
724 /* @brief Has DIV bit fields of MCR register (register bit fields MCR[DIV]. */
725 #define FSL_FEATURE_SAI_HAS_MCR_MCLK_POST_DIV (0)
726 /* @brief Support Channel Mode (register bit fields TCR4[CHMOD]). */
727 #define FSL_FEATURE_SAI_HAS_CHANNEL_MODE (0)
728 
729 /* LLWU module features */
730 
731 #if defined(CPU_MK22FN128CAH12) || defined(CPU_MK22FN256CAH12) || defined(CPU_MK22FN256VLH12) || defined(CPU_MK22FN256VMP12)
732     /* @brief Maximum number of pins (maximal index plus one) connected to LLWU device. */
733     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN (16)
734     /* @brief Has pins 8-15 connected to LLWU device. */
735     #define FSL_FEATURE_LLWU_EXTERNAL_PIN_GROUP2 (1)
736     /* @brief Maximum number of internal modules connected to LLWU device. */
737     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE (8)
738     /* @brief Number of digital filters. */
739     #define FSL_FEATURE_LLWU_HAS_PIN_FILTER (2)
740     /* @brief Has MF register. */
741     #define FSL_FEATURE_LLWU_HAS_MF (0)
742     /* @brief Has PF register. */
743     #define FSL_FEATURE_LLWU_HAS_PF (0)
744     /* @brief Has possibility to enable reset in low leakage power mode and enable digital filter for RESET pin (register LLWU_RST). */
745     #define FSL_FEATURE_LLWU_HAS_RESET_ENABLE (0)
746     /* @brief Has no internal module wakeup flag register. */
747     #define FSL_FEATURE_LLWU_HAS_NO_INTERNAL_MODULE_WAKEUP_FLAG_REG (0)
748     /* @brief Has external pin 0 connected to LLWU device. */
749     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN0 (1)
750     /* @brief Index of port of external pin. */
751     #define FSL_FEATURE_LLWU_PIN0_GPIO_IDX (GPIOE_IDX)
752     /* @brief Number of external pin port on specified port. */
753     #define FSL_FEATURE_LLWU_PIN0_GPIO_PIN (1)
754     /* @brief Has external pin 1 connected to LLWU device. */
755     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN1 (0)
756     /* @brief Index of port of external pin. */
757     #define FSL_FEATURE_LLWU_PIN1_GPIO_IDX (0)
758     /* @brief Number of external pin port on specified port. */
759     #define FSL_FEATURE_LLWU_PIN1_GPIO_PIN (0)
760     /* @brief Has external pin 2 connected to LLWU device. */
761     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN2 (0)
762     /* @brief Index of port of external pin. */
763     #define FSL_FEATURE_LLWU_PIN2_GPIO_IDX (0)
764     /* @brief Number of external pin port on specified port. */
765     #define FSL_FEATURE_LLWU_PIN2_GPIO_PIN (0)
766     /* @brief Has external pin 3 connected to LLWU device. */
767     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN3 (1)
768     /* @brief Index of port of external pin. */
769     #define FSL_FEATURE_LLWU_PIN3_GPIO_IDX (GPIOA_IDX)
770     /* @brief Number of external pin port on specified port. */
771     #define FSL_FEATURE_LLWU_PIN3_GPIO_PIN (4)
772     /* @brief Has external pin 4 connected to LLWU device. */
773     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN4 (1)
774     /* @brief Index of port of external pin. */
775     #define FSL_FEATURE_LLWU_PIN4_GPIO_IDX (GPIOA_IDX)
776     /* @brief Number of external pin port on specified port. */
777     #define FSL_FEATURE_LLWU_PIN4_GPIO_PIN (13)
778     /* @brief Has external pin 5 connected to LLWU device. */
779     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN5 (1)
780     /* @brief Index of port of external pin. */
781     #define FSL_FEATURE_LLWU_PIN5_GPIO_IDX (GPIOB_IDX)
782     /* @brief Number of external pin port on specified port. */
783     #define FSL_FEATURE_LLWU_PIN5_GPIO_PIN (0)
784     /* @brief Has external pin 6 connected to LLWU device. */
785     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN6 (1)
786     /* @brief Index of port of external pin. */
787     #define FSL_FEATURE_LLWU_PIN6_GPIO_IDX (GPIOC_IDX)
788     /* @brief Number of external pin port on specified port. */
789     #define FSL_FEATURE_LLWU_PIN6_GPIO_PIN (1)
790     /* @brief Has external pin 7 connected to LLWU device. */
791     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN7 (1)
792     /* @brief Index of port of external pin. */
793     #define FSL_FEATURE_LLWU_PIN7_GPIO_IDX (GPIOC_IDX)
794     /* @brief Number of external pin port on specified port. */
795     #define FSL_FEATURE_LLWU_PIN7_GPIO_PIN (3)
796     /* @brief Has external pin 8 connected to LLWU device. */
797     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN8 (1)
798     /* @brief Index of port of external pin. */
799     #define FSL_FEATURE_LLWU_PIN8_GPIO_IDX (GPIOC_IDX)
800     /* @brief Number of external pin port on specified port. */
801     #define FSL_FEATURE_LLWU_PIN8_GPIO_PIN (4)
802     /* @brief Has external pin 9 connected to LLWU device. */
803     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN9 (1)
804     /* @brief Index of port of external pin. */
805     #define FSL_FEATURE_LLWU_PIN9_GPIO_IDX (GPIOC_IDX)
806     /* @brief Number of external pin port on specified port. */
807     #define FSL_FEATURE_LLWU_PIN9_GPIO_PIN (5)
808     /* @brief Has external pin 10 connected to LLWU device. */
809     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN10 (1)
810     /* @brief Index of port of external pin. */
811     #define FSL_FEATURE_LLWU_PIN10_GPIO_IDX (GPIOC_IDX)
812     /* @brief Number of external pin port on specified port. */
813     #define FSL_FEATURE_LLWU_PIN10_GPIO_PIN (6)
814     /* @brief Has external pin 11 connected to LLWU device. */
815     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN11 (1)
816     /* @brief Index of port of external pin. */
817     #define FSL_FEATURE_LLWU_PIN11_GPIO_IDX (GPIOC_IDX)
818     /* @brief Number of external pin port on specified port. */
819     #define FSL_FEATURE_LLWU_PIN11_GPIO_PIN (11)
820     /* @brief Has external pin 12 connected to LLWU device. */
821     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN12 (1)
822     /* @brief Index of port of external pin. */
823     #define FSL_FEATURE_LLWU_PIN12_GPIO_IDX (GPIOD_IDX)
824     /* @brief Number of external pin port on specified port. */
825     #define FSL_FEATURE_LLWU_PIN12_GPIO_PIN (0)
826     /* @brief Has external pin 13 connected to LLWU device. */
827     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN13 (1)
828     /* @brief Index of port of external pin. */
829     #define FSL_FEATURE_LLWU_PIN13_GPIO_IDX (GPIOD_IDX)
830     /* @brief Number of external pin port on specified port. */
831     #define FSL_FEATURE_LLWU_PIN13_GPIO_PIN (2)
832     /* @brief Has external pin 14 connected to LLWU device. */
833     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN14 (1)
834     /* @brief Index of port of external pin. */
835     #define FSL_FEATURE_LLWU_PIN14_GPIO_IDX (GPIOD_IDX)
836     /* @brief Number of external pin port on specified port. */
837     #define FSL_FEATURE_LLWU_PIN14_GPIO_PIN (4)
838     /* @brief Has external pin 15 connected to LLWU device. */
839     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN15 (1)
840     /* @brief Index of port of external pin. */
841     #define FSL_FEATURE_LLWU_PIN15_GPIO_IDX (GPIOD_IDX)
842     /* @brief Number of external pin port on specified port. */
843     #define FSL_FEATURE_LLWU_PIN15_GPIO_PIN (6)
844     /* @brief Has external pin 16 connected to LLWU device. */
845     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN16 (0)
846     /* @brief Index of port of external pin. */
847     #define FSL_FEATURE_LLWU_PIN16_GPIO_IDX (0)
848     /* @brief Number of external pin port on specified port. */
849     #define FSL_FEATURE_LLWU_PIN16_GPIO_PIN (0)
850     /* @brief Has external pin 17 connected to LLWU device. */
851     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN17 (0)
852     /* @brief Index of port of external pin. */
853     #define FSL_FEATURE_LLWU_PIN17_GPIO_IDX (0)
854     /* @brief Number of external pin port on specified port. */
855     #define FSL_FEATURE_LLWU_PIN17_GPIO_PIN (0)
856     /* @brief Has external pin 18 connected to LLWU device. */
857     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN18 (0)
858     /* @brief Index of port of external pin. */
859     #define FSL_FEATURE_LLWU_PIN18_GPIO_IDX (0)
860     /* @brief Number of external pin port on specified port. */
861     #define FSL_FEATURE_LLWU_PIN18_GPIO_PIN (0)
862     /* @brief Has external pin 19 connected to LLWU device. */
863     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN19 (0)
864     /* @brief Index of port of external pin. */
865     #define FSL_FEATURE_LLWU_PIN19_GPIO_IDX (0)
866     /* @brief Number of external pin port on specified port. */
867     #define FSL_FEATURE_LLWU_PIN19_GPIO_PIN (0)
868     /* @brief Has external pin 20 connected to LLWU device. */
869     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN20 (0)
870     /* @brief Index of port of external pin. */
871     #define FSL_FEATURE_LLWU_PIN20_GPIO_IDX (0)
872     /* @brief Number of external pin port on specified port. */
873     #define FSL_FEATURE_LLWU_PIN20_GPIO_PIN (0)
874     /* @brief Has external pin 21 connected to LLWU device. */
875     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN21 (0)
876     /* @brief Index of port of external pin. */
877     #define FSL_FEATURE_LLWU_PIN21_GPIO_IDX (0)
878     /* @brief Number of external pin port on specified port. */
879     #define FSL_FEATURE_LLWU_PIN21_GPIO_PIN (0)
880     /* @brief Has external pin 22 connected to LLWU device. */
881     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN22 (0)
882     /* @brief Index of port of external pin. */
883     #define FSL_FEATURE_LLWU_PIN22_GPIO_IDX (0)
884     /* @brief Number of external pin port on specified port. */
885     #define FSL_FEATURE_LLWU_PIN22_GPIO_PIN (0)
886     /* @brief Has external pin 23 connected to LLWU device. */
887     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN23 (0)
888     /* @brief Index of port of external pin. */
889     #define FSL_FEATURE_LLWU_PIN23_GPIO_IDX (0)
890     /* @brief Number of external pin port on specified port. */
891     #define FSL_FEATURE_LLWU_PIN23_GPIO_PIN (0)
892     /* @brief Has external pin 24 connected to LLWU device. */
893     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN24 (0)
894     /* @brief Index of port of external pin. */
895     #define FSL_FEATURE_LLWU_PIN24_GPIO_IDX (0)
896     /* @brief Number of external pin port on specified port. */
897     #define FSL_FEATURE_LLWU_PIN24_GPIO_PIN (0)
898     /* @brief Has external pin 25 connected to LLWU device. */
899     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN25 (0)
900     /* @brief Index of port of external pin. */
901     #define FSL_FEATURE_LLWU_PIN25_GPIO_IDX (0)
902     /* @brief Number of external pin port on specified port. */
903     #define FSL_FEATURE_LLWU_PIN25_GPIO_PIN (0)
904     /* @brief Has external pin 26 connected to LLWU device. */
905     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN26 (0)
906     /* @brief Index of port of external pin. */
907     #define FSL_FEATURE_LLWU_PIN26_GPIO_IDX (0)
908     /* @brief Number of external pin port on specified port. */
909     #define FSL_FEATURE_LLWU_PIN26_GPIO_PIN (0)
910     /* @brief Has external pin 27 connected to LLWU device. */
911     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN27 (0)
912     /* @brief Index of port of external pin. */
913     #define FSL_FEATURE_LLWU_PIN27_GPIO_IDX (0)
914     /* @brief Number of external pin port on specified port. */
915     #define FSL_FEATURE_LLWU_PIN27_GPIO_PIN (0)
916     /* @brief Has external pin 28 connected to LLWU device. */
917     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN28 (0)
918     /* @brief Index of port of external pin. */
919     #define FSL_FEATURE_LLWU_PIN28_GPIO_IDX (0)
920     /* @brief Number of external pin port on specified port. */
921     #define FSL_FEATURE_LLWU_PIN28_GPIO_PIN (0)
922     /* @brief Has external pin 29 connected to LLWU device. */
923     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN29 (0)
924     /* @brief Index of port of external pin. */
925     #define FSL_FEATURE_LLWU_PIN29_GPIO_IDX (0)
926     /* @brief Number of external pin port on specified port. */
927     #define FSL_FEATURE_LLWU_PIN29_GPIO_PIN (0)
928     /* @brief Has external pin 30 connected to LLWU device. */
929     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN30 (0)
930     /* @brief Index of port of external pin. */
931     #define FSL_FEATURE_LLWU_PIN30_GPIO_IDX (0)
932     /* @brief Number of external pin port on specified port. */
933     #define FSL_FEATURE_LLWU_PIN30_GPIO_PIN (0)
934     /* @brief Has external pin 31 connected to LLWU device. */
935     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN31 (0)
936     /* @brief Index of port of external pin. */
937     #define FSL_FEATURE_LLWU_PIN31_GPIO_IDX (0)
938     /* @brief Number of external pin port on specified port. */
939     #define FSL_FEATURE_LLWU_PIN31_GPIO_PIN (0)
940     /* @brief Has internal module 0 connected to LLWU device. */
941     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE0 (1)
942     /* @brief Has internal module 1 connected to LLWU device. */
943     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE1 (1)
944     /* @brief Has internal module 2 connected to LLWU device. */
945     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE2 (1)
946     /* @brief Has internal module 3 connected to LLWU device. */
947     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE3 (0)
948     /* @brief Has internal module 4 connected to LLWU device. */
949     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE4 (0)
950     /* @brief Has internal module 5 connected to LLWU device. */
951     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE5 (1)
952     /* @brief Has internal module 6 connected to LLWU device. */
953     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE6 (0)
954     /* @brief Has internal module 7 connected to LLWU device. */
955     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE7 (1)
956     /* @brief Has Version ID Register (LLWU_VERID). */
957     #define FSL_FEATURE_LLWU_HAS_VERID (0)
958     /* @brief Has Parameter Register (LLWU_PARAM). */
959     #define FSL_FEATURE_LLWU_HAS_PARAM (0)
960     /* @brief Width of registers of the LLWU. */
961     #define FSL_FEATURE_LLWU_REG_BITWIDTH (8)
962     /* @brief Has DMA Enable register (LLWU_DE). */
963     #define FSL_FEATURE_LLWU_HAS_DMA_ENABLE_REG (0)
964 #elif defined(CPU_MK22FN256VDC12) || defined(CPU_MK22FN256VLL12)
965     /* @brief Maximum number of pins (maximal index plus one) connected to LLWU device. */
966     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN (16)
967     /* @brief Has pins 8-15 connected to LLWU device. */
968     #define FSL_FEATURE_LLWU_EXTERNAL_PIN_GROUP2 (1)
969     /* @brief Maximum number of internal modules connected to LLWU device. */
970     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE (8)
971     /* @brief Number of digital filters. */
972     #define FSL_FEATURE_LLWU_HAS_PIN_FILTER (2)
973     /* @brief Has MF register. */
974     #define FSL_FEATURE_LLWU_HAS_MF (0)
975     /* @brief Has PF register. */
976     #define FSL_FEATURE_LLWU_HAS_PF (0)
977     /* @brief Has possibility to enable reset in low leakage power mode and enable digital filter for RESET pin (register LLWU_RST). */
978     #define FSL_FEATURE_LLWU_HAS_RESET_ENABLE (0)
979     /* @brief Has no internal module wakeup flag register. */
980     #define FSL_FEATURE_LLWU_HAS_NO_INTERNAL_MODULE_WAKEUP_FLAG_REG (0)
981     /* @brief Has external pin 0 connected to LLWU device. */
982     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN0 (1)
983     /* @brief Index of port of external pin. */
984     #define FSL_FEATURE_LLWU_PIN0_GPIO_IDX (GPIOE_IDX)
985     /* @brief Number of external pin port on specified port. */
986     #define FSL_FEATURE_LLWU_PIN0_GPIO_PIN (1)
987     /* @brief Has external pin 1 connected to LLWU device. */
988     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN1 (1)
989     /* @brief Index of port of external pin. */
990     #define FSL_FEATURE_LLWU_PIN1_GPIO_IDX (GPIOE_IDX)
991     /* @brief Number of external pin port on specified port. */
992     #define FSL_FEATURE_LLWU_PIN1_GPIO_PIN (2)
993     /* @brief Has external pin 2 connected to LLWU device. */
994     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN2 (1)
995     /* @brief Index of port of external pin. */
996     #define FSL_FEATURE_LLWU_PIN2_GPIO_IDX (GPIOE_IDX)
997     /* @brief Number of external pin port on specified port. */
998     #define FSL_FEATURE_LLWU_PIN2_GPIO_PIN (4)
999     /* @brief Has external pin 3 connected to LLWU device. */
1000     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN3 (1)
1001     /* @brief Index of port of external pin. */
1002     #define FSL_FEATURE_LLWU_PIN3_GPIO_IDX (GPIOA_IDX)
1003     /* @brief Number of external pin port on specified port. */
1004     #define FSL_FEATURE_LLWU_PIN3_GPIO_PIN (4)
1005     /* @brief Has external pin 4 connected to LLWU device. */
1006     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN4 (1)
1007     /* @brief Index of port of external pin. */
1008     #define FSL_FEATURE_LLWU_PIN4_GPIO_IDX (GPIOA_IDX)
1009     /* @brief Number of external pin port on specified port. */
1010     #define FSL_FEATURE_LLWU_PIN4_GPIO_PIN (13)
1011     /* @brief Has external pin 5 connected to LLWU device. */
1012     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN5 (1)
1013     /* @brief Index of port of external pin. */
1014     #define FSL_FEATURE_LLWU_PIN5_GPIO_IDX (GPIOB_IDX)
1015     /* @brief Number of external pin port on specified port. */
1016     #define FSL_FEATURE_LLWU_PIN5_GPIO_PIN (0)
1017     /* @brief Has external pin 6 connected to LLWU device. */
1018     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN6 (1)
1019     /* @brief Index of port of external pin. */
1020     #define FSL_FEATURE_LLWU_PIN6_GPIO_IDX (GPIOC_IDX)
1021     /* @brief Number of external pin port on specified port. */
1022     #define FSL_FEATURE_LLWU_PIN6_GPIO_PIN (1)
1023     /* @brief Has external pin 7 connected to LLWU device. */
1024     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN7 (1)
1025     /* @brief Index of port of external pin. */
1026     #define FSL_FEATURE_LLWU_PIN7_GPIO_IDX (GPIOC_IDX)
1027     /* @brief Number of external pin port on specified port. */
1028     #define FSL_FEATURE_LLWU_PIN7_GPIO_PIN (3)
1029     /* @brief Has external pin 8 connected to LLWU device. */
1030     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN8 (1)
1031     /* @brief Index of port of external pin. */
1032     #define FSL_FEATURE_LLWU_PIN8_GPIO_IDX (GPIOC_IDX)
1033     /* @brief Number of external pin port on specified port. */
1034     #define FSL_FEATURE_LLWU_PIN8_GPIO_PIN (4)
1035     /* @brief Has external pin 9 connected to LLWU device. */
1036     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN9 (1)
1037     /* @brief Index of port of external pin. */
1038     #define FSL_FEATURE_LLWU_PIN9_GPIO_IDX (GPIOC_IDX)
1039     /* @brief Number of external pin port on specified port. */
1040     #define FSL_FEATURE_LLWU_PIN9_GPIO_PIN (5)
1041     /* @brief Has external pin 10 connected to LLWU device. */
1042     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN10 (1)
1043     /* @brief Index of port of external pin. */
1044     #define FSL_FEATURE_LLWU_PIN10_GPIO_IDX (GPIOC_IDX)
1045     /* @brief Number of external pin port on specified port. */
1046     #define FSL_FEATURE_LLWU_PIN10_GPIO_PIN (6)
1047     /* @brief Has external pin 11 connected to LLWU device. */
1048     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN11 (1)
1049     /* @brief Index of port of external pin. */
1050     #define FSL_FEATURE_LLWU_PIN11_GPIO_IDX (GPIOC_IDX)
1051     /* @brief Number of external pin port on specified port. */
1052     #define FSL_FEATURE_LLWU_PIN11_GPIO_PIN (11)
1053     /* @brief Has external pin 12 connected to LLWU device. */
1054     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN12 (1)
1055     /* @brief Index of port of external pin. */
1056     #define FSL_FEATURE_LLWU_PIN12_GPIO_IDX (GPIOD_IDX)
1057     /* @brief Number of external pin port on specified port. */
1058     #define FSL_FEATURE_LLWU_PIN12_GPIO_PIN (0)
1059     /* @brief Has external pin 13 connected to LLWU device. */
1060     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN13 (1)
1061     /* @brief Index of port of external pin. */
1062     #define FSL_FEATURE_LLWU_PIN13_GPIO_IDX (GPIOD_IDX)
1063     /* @brief Number of external pin port on specified port. */
1064     #define FSL_FEATURE_LLWU_PIN13_GPIO_PIN (2)
1065     /* @brief Has external pin 14 connected to LLWU device. */
1066     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN14 (1)
1067     /* @brief Index of port of external pin. */
1068     #define FSL_FEATURE_LLWU_PIN14_GPIO_IDX (GPIOD_IDX)
1069     /* @brief Number of external pin port on specified port. */
1070     #define FSL_FEATURE_LLWU_PIN14_GPIO_PIN (4)
1071     /* @brief Has external pin 15 connected to LLWU device. */
1072     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN15 (1)
1073     /* @brief Index of port of external pin. */
1074     #define FSL_FEATURE_LLWU_PIN15_GPIO_IDX (GPIOD_IDX)
1075     /* @brief Number of external pin port on specified port. */
1076     #define FSL_FEATURE_LLWU_PIN15_GPIO_PIN (6)
1077     /* @brief Has external pin 16 connected to LLWU device. */
1078     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN16 (0)
1079     /* @brief Index of port of external pin. */
1080     #define FSL_FEATURE_LLWU_PIN16_GPIO_IDX (0)
1081     /* @brief Number of external pin port on specified port. */
1082     #define FSL_FEATURE_LLWU_PIN16_GPIO_PIN (0)
1083     /* @brief Has external pin 17 connected to LLWU device. */
1084     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN17 (0)
1085     /* @brief Index of port of external pin. */
1086     #define FSL_FEATURE_LLWU_PIN17_GPIO_IDX (0)
1087     /* @brief Number of external pin port on specified port. */
1088     #define FSL_FEATURE_LLWU_PIN17_GPIO_PIN (0)
1089     /* @brief Has external pin 18 connected to LLWU device. */
1090     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN18 (0)
1091     /* @brief Index of port of external pin. */
1092     #define FSL_FEATURE_LLWU_PIN18_GPIO_IDX (0)
1093     /* @brief Number of external pin port on specified port. */
1094     #define FSL_FEATURE_LLWU_PIN18_GPIO_PIN (0)
1095     /* @brief Has external pin 19 connected to LLWU device. */
1096     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN19 (0)
1097     /* @brief Index of port of external pin. */
1098     #define FSL_FEATURE_LLWU_PIN19_GPIO_IDX (0)
1099     /* @brief Number of external pin port on specified port. */
1100     #define FSL_FEATURE_LLWU_PIN19_GPIO_PIN (0)
1101     /* @brief Has external pin 20 connected to LLWU device. */
1102     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN20 (0)
1103     /* @brief Index of port of external pin. */
1104     #define FSL_FEATURE_LLWU_PIN20_GPIO_IDX (0)
1105     /* @brief Number of external pin port on specified port. */
1106     #define FSL_FEATURE_LLWU_PIN20_GPIO_PIN (0)
1107     /* @brief Has external pin 21 connected to LLWU device. */
1108     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN21 (0)
1109     /* @brief Index of port of external pin. */
1110     #define FSL_FEATURE_LLWU_PIN21_GPIO_IDX (0)
1111     /* @brief Number of external pin port on specified port. */
1112     #define FSL_FEATURE_LLWU_PIN21_GPIO_PIN (0)
1113     /* @brief Has external pin 22 connected to LLWU device. */
1114     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN22 (0)
1115     /* @brief Index of port of external pin. */
1116     #define FSL_FEATURE_LLWU_PIN22_GPIO_IDX (0)
1117     /* @brief Number of external pin port on specified port. */
1118     #define FSL_FEATURE_LLWU_PIN22_GPIO_PIN (0)
1119     /* @brief Has external pin 23 connected to LLWU device. */
1120     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN23 (0)
1121     /* @brief Index of port of external pin. */
1122     #define FSL_FEATURE_LLWU_PIN23_GPIO_IDX (0)
1123     /* @brief Number of external pin port on specified port. */
1124     #define FSL_FEATURE_LLWU_PIN23_GPIO_PIN (0)
1125     /* @brief Has external pin 24 connected to LLWU device. */
1126     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN24 (0)
1127     /* @brief Index of port of external pin. */
1128     #define FSL_FEATURE_LLWU_PIN24_GPIO_IDX (0)
1129     /* @brief Number of external pin port on specified port. */
1130     #define FSL_FEATURE_LLWU_PIN24_GPIO_PIN (0)
1131     /* @brief Has external pin 25 connected to LLWU device. */
1132     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN25 (0)
1133     /* @brief Index of port of external pin. */
1134     #define FSL_FEATURE_LLWU_PIN25_GPIO_IDX (0)
1135     /* @brief Number of external pin port on specified port. */
1136     #define FSL_FEATURE_LLWU_PIN25_GPIO_PIN (0)
1137     /* @brief Has external pin 26 connected to LLWU device. */
1138     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN26 (0)
1139     /* @brief Index of port of external pin. */
1140     #define FSL_FEATURE_LLWU_PIN26_GPIO_IDX (0)
1141     /* @brief Number of external pin port on specified port. */
1142     #define FSL_FEATURE_LLWU_PIN26_GPIO_PIN (0)
1143     /* @brief Has external pin 27 connected to LLWU device. */
1144     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN27 (0)
1145     /* @brief Index of port of external pin. */
1146     #define FSL_FEATURE_LLWU_PIN27_GPIO_IDX (0)
1147     /* @brief Number of external pin port on specified port. */
1148     #define FSL_FEATURE_LLWU_PIN27_GPIO_PIN (0)
1149     /* @brief Has external pin 28 connected to LLWU device. */
1150     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN28 (0)
1151     /* @brief Index of port of external pin. */
1152     #define FSL_FEATURE_LLWU_PIN28_GPIO_IDX (0)
1153     /* @brief Number of external pin port on specified port. */
1154     #define FSL_FEATURE_LLWU_PIN28_GPIO_PIN (0)
1155     /* @brief Has external pin 29 connected to LLWU device. */
1156     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN29 (0)
1157     /* @brief Index of port of external pin. */
1158     #define FSL_FEATURE_LLWU_PIN29_GPIO_IDX (0)
1159     /* @brief Number of external pin port on specified port. */
1160     #define FSL_FEATURE_LLWU_PIN29_GPIO_PIN (0)
1161     /* @brief Has external pin 30 connected to LLWU device. */
1162     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN30 (0)
1163     /* @brief Index of port of external pin. */
1164     #define FSL_FEATURE_LLWU_PIN30_GPIO_IDX (0)
1165     /* @brief Number of external pin port on specified port. */
1166     #define FSL_FEATURE_LLWU_PIN30_GPIO_PIN (0)
1167     /* @brief Has external pin 31 connected to LLWU device. */
1168     #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN31 (0)
1169     /* @brief Index of port of external pin. */
1170     #define FSL_FEATURE_LLWU_PIN31_GPIO_IDX (0)
1171     /* @brief Number of external pin port on specified port. */
1172     #define FSL_FEATURE_LLWU_PIN31_GPIO_PIN (0)
1173     /* @brief Has internal module 0 connected to LLWU device. */
1174     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE0 (1)
1175     /* @brief Has internal module 1 connected to LLWU device. */
1176     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE1 (1)
1177     /* @brief Has internal module 2 connected to LLWU device. */
1178     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE2 (1)
1179     /* @brief Has internal module 3 connected to LLWU device. */
1180     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE3 (0)
1181     /* @brief Has internal module 4 connected to LLWU device. */
1182     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE4 (0)
1183     /* @brief Has internal module 5 connected to LLWU device. */
1184     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE5 (1)
1185     /* @brief Has internal module 6 connected to LLWU device. */
1186     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE6 (0)
1187     /* @brief Has internal module 7 connected to LLWU device. */
1188     #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE7 (1)
1189     /* @brief Has Version ID Register (LLWU_VERID). */
1190     #define FSL_FEATURE_LLWU_HAS_VERID (0)
1191     /* @brief Has Parameter Register (LLWU_PARAM). */
1192     #define FSL_FEATURE_LLWU_HAS_PARAM (0)
1193     /* @brief Width of registers of the LLWU. */
1194     #define FSL_FEATURE_LLWU_REG_BITWIDTH (8)
1195     /* @brief Has DMA Enable register (LLWU_DE). */
1196     #define FSL_FEATURE_LLWU_HAS_DMA_ENABLE_REG (0)
1197 #endif /* defined(CPU_MK22FN128CAH12) || defined(CPU_MK22FN256CAH12) || defined(CPU_MK22FN256VLH12) || defined(CPU_MK22FN256VMP12) */
1198 
1199 /* LPTMR module features */
1200 
1201 /* @brief Has shared interrupt handler with another LPTMR module. */
1202 #define FSL_FEATURE_LPTMR_HAS_SHARED_IRQ_HANDLER (0)
1203 /* @brief Whether LPTMR counter is 32 bits width. */
1204 #define FSL_FEATURE_LPTMR_CNR_WIDTH_IS_32B (0)
1205 /* @brief Has timer DMA request enable (register bit CSR[TDRE]). */
1206 #define FSL_FEATURE_LPTMR_HAS_CSR_TDRE (0)
1207 
1208 /* LPUART module features */
1209 
1210 /* @brief LPUART0 and LPUART1 has shared interrupt vector. */
1211 #define FSL_FEATURE_LPUART_HAS_SHARED_IRQ0_IRQ1 (0)
1212 /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */
1213 #define FSL_FEATURE_LPUART_HAS_IRQ_EXTENDED_FUNCTIONS (0)
1214 /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */
1215 #define FSL_FEATURE_LPUART_HAS_LOW_POWER_UART_SUPPORT (1)
1216 /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */
1217 #define FSL_FEATURE_LPUART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1)
1218 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1219 #define FSL_FEATURE_LPUART_HAS_FIFO (0)
1220 /* @brief Has 32-bit register MODIR */
1221 #define FSL_FEATURE_LPUART_HAS_MODIR (1)
1222 /* @brief Hardware flow control (RTS, CTS) is supported. */
1223 #define FSL_FEATURE_LPUART_HAS_MODEM_SUPPORT (1)
1224 /* @brief Infrared (modulation) is supported. */
1225 #define FSL_FEATURE_LPUART_HAS_IR_SUPPORT (1)
1226 /* @brief 2 bits long stop bit is available. */
1227 #define FSL_FEATURE_LPUART_HAS_STOP_BIT_CONFIG_SUPPORT (1)
1228 /* @brief If 10-bit mode is supported. */
1229 #define FSL_FEATURE_LPUART_HAS_10BIT_DATA_SUPPORT (1)
1230 /* @brief If 7-bit mode is supported. */
1231 #define FSL_FEATURE_LPUART_HAS_7BIT_DATA_SUPPORT (0)
1232 /* @brief Baud rate fine adjustment is available. */
1233 #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (0)
1234 /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */
1235 #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (1)
1236 /* @brief Baud rate oversampling is available. */
1237 #define FSL_FEATURE_LPUART_HAS_RX_RESYNC_SUPPORT (1)
1238 /* @brief Baud rate oversampling is available. */
1239 #define FSL_FEATURE_LPUART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (1)
1240 /* @brief Peripheral type. */
1241 #define FSL_FEATURE_LPUART_IS_SCI (1)
1242 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1243 #define FSL_FEATURE_LPUART_FIFO_SIZEn(x) (0)
1244 /* @brief Supports two match addresses to filter incoming frames. */
1245 #define FSL_FEATURE_LPUART_HAS_ADDRESS_MATCHING (1)
1246 /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */
1247 #define FSL_FEATURE_LPUART_HAS_DMA_ENABLE (1)
1248 /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */
1249 #define FSL_FEATURE_LPUART_HAS_DMA_SELECT (0)
1250 /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */
1251 #define FSL_FEATURE_LPUART_HAS_BIT_ORDER_SELECT (1)
1252 /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */
1253 #define FSL_FEATURE_LPUART_HAS_SMART_CARD_SUPPORT (0)
1254 /* @brief Has improved smart card (ISO7816 protocol) support. */
1255 #define FSL_FEATURE_LPUART_HAS_IMPROVED_SMART_CARD_SUPPORT (0)
1256 /* @brief Has local operation network (CEA709.1-B protocol) support. */
1257 #define FSL_FEATURE_LPUART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0)
1258 /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */
1259 #define FSL_FEATURE_LPUART_HAS_32BIT_REGISTERS (1)
1260 /* @brief Lin break detect available (has bit BAUD[LBKDIE]). */
1261 #define FSL_FEATURE_LPUART_HAS_LIN_BREAK_DETECT (1)
1262 /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */
1263 #define FSL_FEATURE_LPUART_HAS_WAIT_MODE_OPERATION (0)
1264 /* @brief Has separate DMA RX and TX requests. */
1265 #define FSL_FEATURE_LPUART_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1)
1266 /* @brief Has separate RX and TX interrupts. */
1267 #define FSL_FEATURE_LPUART_HAS_SEPARATE_RX_TX_IRQ (0)
1268 /* @brief Has LPAURT_PARAM. */
1269 #define FSL_FEATURE_LPUART_HAS_PARAM (0)
1270 /* @brief Has LPUART_VERID. */
1271 #define FSL_FEATURE_LPUART_HAS_VERID (0)
1272 /* @brief Has LPUART_GLOBAL. */
1273 #define FSL_FEATURE_LPUART_HAS_GLOBAL (0)
1274 /* @brief Has LPUART_PINCFG. */
1275 #define FSL_FEATURE_LPUART_HAS_PINCFG (0)
1276 
1277 /* MCG module features */
1278 
1279 /* @brief PRDIV base value (divider of register bit field [PRDIV] zero value). */
1280 #define FSL_FEATURE_MCG_PLL_PRDIV_BASE (1)
1281 /* @brief Maximum PLL external reference divider value (max. value of register bit field C5[PRVDIV]). */
1282 #define FSL_FEATURE_MCG_PLL_PRDIV_MAX (24)
1283 /* @brief VCO divider base value (multiply factor of register bit field C6[VDIV] zero value). */
1284 #define FSL_FEATURE_MCG_PLL_VDIV_BASE (24)
1285 /* @brief PLL reference clock low range. OSCCLK/PLL_R. */
1286 #define FSL_FEATURE_MCG_PLL_REF_MIN (2000000)
1287 /* @brief PLL reference clock high range. OSCCLK/PLL_R. */
1288 #define FSL_FEATURE_MCG_PLL_REF_MAX (4000000)
1289 /* @brief The PLL clock is divided by 2 before VCO divider. */
1290 #define FSL_FEATURE_MCG_HAS_PLL_INTERNAL_DIV (0)
1291 /* @brief FRDIV supports 1280. */
1292 #define FSL_FEATURE_MCG_FRDIV_SUPPORT_1280 (1)
1293 /* @brief FRDIV supports 1536. */
1294 #define FSL_FEATURE_MCG_FRDIV_SUPPORT_1536 (1)
1295 /* @brief MCGFFCLK divider. */
1296 #define FSL_FEATURE_MCG_FFCLK_DIV (1)
1297 /* @brief Is PLL clock divided by 2 before MCG PLL/FLL clock selection in the SIM module. */
1298 #define FSL_FEATURE_MCG_HAS_PLL_EXTRA_DIV (0)
1299 /* @brief Has 32kHz RTC external reference clock (register bits C8[LOCS1], C8[CME1], C8[LOCRE1] and RTC module are present). */
1300 #define FSL_FEATURE_MCG_HAS_RTC_32K (1)
1301 /* @brief Has PLL1 external reference clock (registers C10, C11, C12, S2). */
1302 #define FSL_FEATURE_MCG_HAS_PLL1 (0)
1303 /* @brief Has 48MHz internal oscillator. */
1304 #define FSL_FEATURE_MCG_HAS_IRC_48M (1)
1305 /* @brief Has OSC1 external oscillator (registers C10, C11, C12, S2). */
1306 #define FSL_FEATURE_MCG_HAS_OSC1 (0)
1307 /* @brief Has fast internal reference clock fine trim (register bit C2[FCFTRIM]). */
1308 #define FSL_FEATURE_MCG_HAS_FCFTRIM (1)
1309 /* @brief Has PLL loss of lock reset (register bit C8[LOLRE]). */
1310 #define FSL_FEATURE_MCG_HAS_LOLRE (1)
1311 /* @brief Has MCG OSC clock selection (register bit C7[OSCSEL]). */
1312 #define FSL_FEATURE_MCG_USE_OSCSEL (1)
1313 /* @brief Has PLL external reference selection (register bits C5[PLLREFSEL0] and C11[PLLREFSEL1]). */
1314 #define FSL_FEATURE_MCG_USE_PLLREFSEL (0)
1315 /* @brief TBD */
1316 #define FSL_FEATURE_MCG_USE_SYSTEM_CLOCK (0)
1317 /* @brief Has phase-locked loop (PLL) (register C5 and bits C6[VDIV], C6[PLLS], C6[LOLIE0], S[PLLST], S[LOCK0], S[LOLS0]). */
1318 #define FSL_FEATURE_MCG_HAS_PLL (1)
1319 /* @brief Has phase-locked loop (PLL) PRDIV (register C5[PRDIV]. */
1320 #define FSL_FEATURE_MCG_HAS_PLL_PRDIV (1)
1321 /* @brief Has phase-locked loop (PLL) VDIV (register C6[VDIV]. */
1322 #define FSL_FEATURE_MCG_HAS_PLL_VDIV (1)
1323 /* @brief PLL/OSC related register bit fields have PLL/OSC index in their name. */
1324 #define FSL_FEATURE_MCG_HAS_PLL_OSC_INDEX (0)
1325 /* @brief Has frequency-locked loop (FLL) (register ATCVH, ATCVL and bits C1[IREFS], C1[FRDIV]). */
1326 #define FSL_FEATURE_MCG_HAS_FLL (1)
1327 /* @brief Has PLL external to MCG (C9[PLL_CME], C9[PLL_LOCRE], C9[EXT_PLL_LOCS]). */
1328 #define FSL_FEATURE_MCG_HAS_EXTERNAL_PLL (0)
1329 /* @brief Has crystal oscillator or external reference clock low power controls (register bits C2[HGO], C2[RANGE]). */
1330 #define FSL_FEATURE_MCG_HAS_EXT_REF_LOW_POWER_CONTROL (1)
1331 /* @brief Has PLL/FLL selection as MCG output (register bit C6[PLLS]). */
1332 #define FSL_FEATURE_MCG_HAS_PLL_FLL_SELECTION (1)
1333 /* @brief Has PLL output selection (PLL0/PLL1, PLL/external PLL) (register bit C11[PLLCS]). */
1334 #define FSL_FEATURE_MCG_HAS_PLL_OUTPUT_SELECTION (0)
1335 /* @brief Has automatic trim machine (registers ATCVH, ATCVL and bits SC[ATMF], SC[ATMS], SC[ATME]). */
1336 #define FSL_FEATURE_MCG_HAS_AUTO_TRIM_MACHINE (1)
1337 /* @brief Has external clock monitor (register bit C6[CME]). */
1338 #define FSL_FEATURE_MCG_HAS_EXTERNAL_CLOCK_MONITOR (1)
1339 /* @brief Has low frequency internal reference clock (IRC) (registers LTRIMRNG, LFRIM, LSTRIM and bit MC[LIRC_DIV2]). */
1340 #define FSL_FEATURE_MCG_HAS_LOW_FREQ_IRC (0)
1341 /* @brief Has high frequency internal reference clock (IRC) (registers HCTRIM, HTTRIM, HFTRIM and bit MC[HIRCEN]). */
1342 #define FSL_FEATURE_MCG_HAS_HIGH_FREQ_IRC (0)
1343 /* @brief Has PEI mode or PBI mode. */
1344 #define FSL_FEATURE_MCG_HAS_PLL_INTERNAL_MODE (0)
1345 /* @brief Reset clock mode is BLPI. */
1346 #define FSL_FEATURE_MCG_RESET_IS_BLPI (0)
1347 
1348 /* interrupt module features */
1349 
1350 /* @brief Lowest interrupt request number. */
1351 #define FSL_FEATURE_INTERRUPT_IRQ_MIN (-14)
1352 /* @brief Highest interrupt request number. */
1353 #define FSL_FEATURE_INTERRUPT_IRQ_MAX (85)
1354 
1355 /* OSC module features */
1356 
1357 /* @brief Has OSC1 external oscillator. */
1358 #define FSL_FEATURE_OSC_HAS_OSC1 (0)
1359 /* @brief Has OSC0 external oscillator. */
1360 #define FSL_FEATURE_OSC_HAS_OSC0 (0)
1361 /* @brief Has OSC external oscillator (without index). */
1362 #define FSL_FEATURE_OSC_HAS_OSC (1)
1363 /* @brief Number of OSC external oscillators. */
1364 #define FSL_FEATURE_OSC_OSC_COUNT (1)
1365 /* @brief Has external reference clock divider (register bit field DIV[ERPS]). */
1366 #define FSL_FEATURE_OSC_HAS_EXT_REF_CLOCK_DIVIDER (1)
1367 
1368 /* PDB module features */
1369 
1370 /* @brief Has DAC support. */
1371 #define FSL_FEATURE_PDB_HAS_DAC (1)
1372 /* @brief Has shared interrupt handler (has not individual interrupt handler for each channel). */
1373 #define FSL_FEATURE_PDB_HAS_SHARED_IRQ_HANDLER (0)
1374 /* @brief PDB channel number). */
1375 #define FSL_FEATURE_PDB_CHANNEL_COUNT (2)
1376 /* @brief Channel pre-trigger nunmber (related to number of registers CHmDLYn). */
1377 #define FSL_FEATURE_PDB_CHANNEL_PRE_TRIGGER_COUNT (2)
1378 /* @brief DAC interval trigger number). */
1379 #define FSL_FEATURE_PDB_DAC_INTERVAL_TRIGGER_COUNT (1)
1380 /* @brief Pulse out number). */
1381 #define FSL_FEATURE_PDB_PULSE_OUT_COUNT (2)
1382 
1383 /* PIT module features */
1384 
1385 /* @brief Number of channels (related to number of registers LDVALn, CVALn, TCTRLn, TFLGn). */
1386 #define FSL_FEATURE_PIT_TIMER_COUNT (4)
1387 /* @brief Has lifetime timer (related to existence of registers LTMR64L and LTMR64H). */
1388 #define FSL_FEATURE_PIT_HAS_LIFETIME_TIMER (0)
1389 /* @brief Has chain mode (related to existence of register bit field TCTRLn[CHN]). */
1390 #define FSL_FEATURE_PIT_HAS_CHAIN_MODE (1)
1391 /* @brief Has shared interrupt handler (has not individual interrupt handler for each channel). */
1392 #define FSL_FEATURE_PIT_HAS_SHARED_IRQ_HANDLER (0)
1393 /* @brief Has timer enable control. */
1394 #define FSL_FEATURE_PIT_HAS_MDIS (1)
1395 
1396 /* PMC module features */
1397 
1398 /* @brief Has Bandgap Enable In VLPx Operation support. */
1399 #define FSL_FEATURE_PMC_HAS_BGEN (1)
1400 /* @brief Has Bandgap Buffer Enable. */
1401 #define FSL_FEATURE_PMC_HAS_BGBE (1)
1402 /* @brief Has Bandgap Buffer Drive Select. */
1403 #define FSL_FEATURE_PMC_HAS_BGBDS (0)
1404 /* @brief Has Low-Voltage Detect Voltage Select support. */
1405 #define FSL_FEATURE_PMC_HAS_LVDV (1)
1406 /* @brief Has Low-Voltage Warning Voltage Select support. */
1407 #define FSL_FEATURE_PMC_HAS_LVWV (1)
1408 /* @brief Has LPO. */
1409 #define FSL_FEATURE_PMC_HAS_LPO (0)
1410 /* @brief Has VLPx option PMC_REGSC[VLPO]. */
1411 #define FSL_FEATURE_PMC_HAS_VLPO (0)
1412 /* @brief Has acknowledge isolation support. */
1413 #define FSL_FEATURE_PMC_HAS_ACKISO (1)
1414 /* @brief Has Regulator In Full Performance Mode Status Bit PMC_REGSC[REGFPM]. */
1415 #define FSL_FEATURE_PMC_HAS_REGFPM (0)
1416 /* @brief Has Regulator In Run Regulation Status Bit PMC_REGSC[REGONS]. */
1417 #define FSL_FEATURE_PMC_HAS_REGONS (1)
1418 /* @brief Has PMC_HVDSC1. */
1419 #define FSL_FEATURE_PMC_HAS_HVDSC1 (0)
1420 /* @brief Has PMC_PARAM. */
1421 #define FSL_FEATURE_PMC_HAS_PARAM (0)
1422 /* @brief Has PMC_VERID. */
1423 #define FSL_FEATURE_PMC_HAS_VERID (0)
1424 
1425 /* PORT module features */
1426 
1427 /* @brief Has control lock (register bit PCR[LK]). */
1428 #define FSL_FEATURE_PORT_HAS_PIN_CONTROL_LOCK (1)
1429 /* @brief Has open drain control (register bit PCR[ODE]). */
1430 #define FSL_FEATURE_PORT_HAS_OPEN_DRAIN (1)
1431 /* @brief Has digital filter (registers DFER, DFCR and DFWR). */
1432 #define FSL_FEATURE_PORT_HAS_DIGITAL_FILTER (1)
1433 /* @brief Has DMA request (register bit field PCR[IRQC] values). */
1434 #define FSL_FEATURE_PORT_HAS_DMA_REQUEST (1)
1435 /* @brief Has pull resistor selection available. */
1436 #define FSL_FEATURE_PORT_HAS_PULL_SELECTION (1)
1437 /* @brief Has pull resistor enable (register bit PCR[PE]). */
1438 #define FSL_FEATURE_PORT_HAS_PULL_ENABLE (1)
1439 /* @brief Has slew rate control (register bit PCR[SRE]). */
1440 #define FSL_FEATURE_PORT_HAS_SLEW_RATE (1)
1441 /* @brief Has passive filter (register bit field PCR[PFE]). */
1442 #define FSL_FEATURE_PORT_HAS_PASSIVE_FILTER (1)
1443 /* @brief Has drive strength control (register bit PCR[DSE]). */
1444 #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH (1)
1445 /* @brief Has separate drive strength register (HDRVE). */
1446 #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH_REGISTER (0)
1447 /* @brief Has glitch filter (register IOFLT). */
1448 #define FSL_FEATURE_PORT_HAS_GLITCH_FILTER (0)
1449 /* @brief Defines width of PCR[MUX] field. */
1450 #define FSL_FEATURE_PORT_PCR_MUX_WIDTH (3)
1451 /* @brief Has dedicated interrupt vector. */
1452 #define FSL_FEATURE_PORT_HAS_INTERRUPT_VECTOR (1)
1453 /* @brief Has multiple pin IRQ configuration (register GICLR and GICHR). */
1454 #define FSL_FEATURE_PORT_HAS_MULTIPLE_IRQ_CONFIG (0)
1455 /* @brief Defines whether PCR[IRQC] bit-field has flag states. */
1456 #define FSL_FEATURE_PORT_HAS_IRQC_FLAG (0)
1457 /* @brief Defines whether PCR[IRQC] bit-field has trigger states. */
1458 #define FSL_FEATURE_PORT_HAS_IRQC_TRIGGER (0)
1459 
1460 /* RCM module features */
1461 
1462 /* @brief Has Loss-of-Lock Reset support. */
1463 #define FSL_FEATURE_RCM_HAS_LOL (1)
1464 /* @brief Has Loss-of-Clock Reset support. */
1465 #define FSL_FEATURE_RCM_HAS_LOC (1)
1466 /* @brief Has JTAG generated Reset support. */
1467 #define FSL_FEATURE_RCM_HAS_JTAG (1)
1468 /* @brief Has EzPort generated Reset support. */
1469 #define FSL_FEATURE_RCM_HAS_EZPORT (1)
1470 /* @brief Has bit-field indicating EZP_MS_B pin state during last reset. */
1471 #define FSL_FEATURE_RCM_HAS_EZPMS (1)
1472 /* @brief Has boot ROM configuration, MR[BOOTROM], FM[FORCEROM] */
1473 #define FSL_FEATURE_RCM_HAS_BOOTROM (0)
1474 /* @brief Has sticky system reset status register RCM_SSRS0 and RCM_SSRS1. */
1475 #define FSL_FEATURE_RCM_HAS_SSRS (1)
1476 /* @brief Has Version ID Register (RCM_VERID). */
1477 #define FSL_FEATURE_RCM_HAS_VERID (0)
1478 /* @brief Has Parameter Register (RCM_PARAM). */
1479 #define FSL_FEATURE_RCM_HAS_PARAM (0)
1480 /* @brief Has Reset Interrupt Enable Register RCM_SRIE. */
1481 #define FSL_FEATURE_RCM_HAS_SRIE (0)
1482 /* @brief Width of registers of the RCM. */
1483 #define FSL_FEATURE_RCM_REG_WIDTH (8)
1484 /* @brief Has Core 1 generated Reset support RCM_SRS[CORE1] */
1485 #define FSL_FEATURE_RCM_HAS_CORE1 (0)
1486 /* @brief Has MDM-AP system reset support RCM_SRS1[MDM_AP] */
1487 #define FSL_FEATURE_RCM_HAS_MDM_AP (1)
1488 /* @brief Has wakeup reset feature. Register bit SRS[WAKEUP]. */
1489 #define FSL_FEATURE_RCM_HAS_WAKEUP (1)
1490 
1491 /* RTC module features */
1492 
1493 /* @brief Has wakeup pin. */
1494 #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN (1)
1495 /* @brief Has wakeup pin selection (bit field CR[WPS]). */
1496 #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN_SELECTION (1)
1497 /* @brief Has low power features (registers MER, MCLR and MCHR). */
1498 #define FSL_FEATURE_RTC_HAS_MONOTONIC (0)
1499 /* @brief Has read/write access control (registers WAR and RAR). */
1500 #define FSL_FEATURE_RTC_HAS_ACCESS_CONTROL (1)
1501 /* @brief Has security features (registers TTSR, MER, MCLR and MCHR). */
1502 #define FSL_FEATURE_RTC_HAS_SECURITY (1)
1503 /* @brief Has RTC_CLKIN available. */
1504 #define FSL_FEATURE_RTC_HAS_RTC_CLKIN (0)
1505 /* @brief Has prescaler adjust for LPO. */
1506 #define FSL_FEATURE_RTC_HAS_LPO_ADJUST (0)
1507 /* @brief Has Clock Pin Enable field. */
1508 #define FSL_FEATURE_RTC_HAS_CPE (0)
1509 /* @brief Has Timer Seconds Interrupt Configuration field. */
1510 #define FSL_FEATURE_RTC_HAS_TSIC (0)
1511 /* @brief Has OSC capacitor setting RTC_CR[SC2P ~ SC16P] */
1512 #define FSL_FEATURE_RTC_HAS_OSC_SCXP (1)
1513 /* @brief Has Tamper Interrupt Register (register TIR). */
1514 #define FSL_FEATURE_RTC_HAS_TIR (0)
1515 /* @brief Has Tamper Pin Interrupt Enable (bitfield TIR[TPIE]). */
1516 #define FSL_FEATURE_RTC_HAS_TIR_TPIE (0)
1517 /* @brief Has Security Interrupt Enable (bitfield TIR[SIE]). */
1518 #define FSL_FEATURE_RTC_HAS_TIR_SIE (0)
1519 /* @brief Has Loss of Clock Interrupt Enable (bitfield TIR[LCIE]). */
1520 #define FSL_FEATURE_RTC_HAS_TIR_LCIE (0)
1521 /* @brief Has Tamper Interrupt Detect Flag (bitfield SR[TIDF]). */
1522 #define FSL_FEATURE_RTC_HAS_SR_TIDF (0)
1523 /* @brief Has Tamper Detect Register (register TDR). */
1524 #define FSL_FEATURE_RTC_HAS_TDR (0)
1525 /* @brief Has Tamper Pin Flag (bitfield TDR[TPF]). */
1526 #define FSL_FEATURE_RTC_HAS_TDR_TPF (0)
1527 /* @brief Has Security Tamper Flag (bitfield TDR[STF]). */
1528 #define FSL_FEATURE_RTC_HAS_TDR_STF (0)
1529 /* @brief Has Loss of Clock Tamper Flag (bitfield TDR[LCTF]). */
1530 #define FSL_FEATURE_RTC_HAS_TDR_LCTF (0)
1531 /* @brief Has Tamper Time Seconds Register (register TTSR). */
1532 #define FSL_FEATURE_RTC_HAS_TTSR (0)
1533 /* @brief Has Pin Configuration Register (register PCR). */
1534 #define FSL_FEATURE_RTC_HAS_PCR (0)
1535 
1536 /* SIM module features */
1537 
1538 /* @brief Has USB FS divider. */
1539 #define FSL_FEATURE_SIM_USBFS_USE_SPECIAL_DIVIDER (0)
1540 /* @brief Is PLL clock divided by 2 before MCG PLL/FLL clock selection. */
1541 #define FSL_FEATURE_SIM_PLLCLK_USE_SPECIAL_DIVIDER (0)
1542 /* @brief Has RAM size specification (register bit field SOPT1[RAMSIZE]). */
1543 #define FSL_FEATURE_SIM_OPT_HAS_RAMSIZE (1)
1544 /* @brief Has 32k oscillator clock output (register bit SOPT1[OSC32KOUT]). */
1545 #define FSL_FEATURE_SIM_OPT_HAS_OSC32K_OUT (1)
1546 /* @brief Has 32k oscillator clock selection (register bit field SOPT1[OSC32KSEL]). */
1547 #define FSL_FEATURE_SIM_OPT_HAS_OSC32K_SELECTION (1)
1548 /* @brief 32k oscillator clock selection width (width of register bit field SOPT1[OSC32KSEL]). */
1549 #define FSL_FEATURE_SIM_OPT_OSC32K_SELECTION_WIDTH (2)
1550 /* @brief Has RTC clock output selection (register bit SOPT2[RTCCLKOUTSEL]). */
1551 #define FSL_FEATURE_SIM_OPT_HAS_RTC_CLOCK_OUT_SELECTION (1)
1552 /* @brief Has USB voltage regulator (register bits SOPT1[USBVSTBY], SOPT1[USBSSTBY], SOPT1[USBREGEN], SOPT1CFG[URWE], SOPT1CFG[UVSWE], SOPT1CFG[USSWE]). */
1553 #define FSL_FEATURE_SIM_OPT_HAS_USB_VOLTAGE_REGULATOR (1)
1554 /* @brief USB has integrated PHY (register bits USBPHYCTL[USBVREGSEL], USBPHYCTL[USBVREGPD], USBPHYCTL[USB3VOUTTRG], USBPHYCTL[USBDISILIM], SOPT2[USBSLSRC], SOPT2[USBREGEN]). */
1555 #define FSL_FEATURE_SIM_OPT_HAS_USB_PHY (0)
1556 /* @brief Has PTD7 pad drive strength control (register bit SOPT2[PTD7PAD]). */
1557 #define FSL_FEATURE_SIM_OPT_HAS_PTD7PAD (0)
1558 /* @brief Has FlexBus security level selection (register bit SOPT2[FBSL]). */
1559 #define FSL_FEATURE_SIM_OPT_HAS_FBSL (0)
1560 /* @brief Has number of FlexBus hold cycle before FlexBus can release bus (register bit SOPT6[PCR]). */
1561 #define FSL_FEATURE_SIM_OPT_HAS_PCR (0)
1562 /* @brief Has number of NFC hold cycle in case of FlexBus request (register bit SOPT6[MCC]). */
1563 #define FSL_FEATURE_SIM_OPT_HAS_MCC (0)
1564 /* @brief Has UART open drain enable (register bits UARTnODE, where n is a number, in register SOPT5). */
1565 #define FSL_FEATURE_SIM_OPT_HAS_ODE (0)
1566 /* @brief Number of LPUART modules (number of register bits LPUARTn, where n is a number, in register SCGC5). */
1567 #define FSL_FEATURE_SIM_OPT_LPUART_COUNT (1)
1568 /* @brief Number of UART modules (number of register bits UARTn, where n is a number, in register SCGC4). */
1569 #define FSL_FEATURE_SIM_OPT_UART_COUNT (3)
1570 /* @brief Has UART0 open drain enable (register bit SOPT5[UART0ODE]). */
1571 #define FSL_FEATURE_SIM_OPT_HAS_UART0_ODE (0)
1572 /* @brief Has UART1 open drain enable (register bit SOPT5[UART1ODE]). */
1573 #define FSL_FEATURE_SIM_OPT_HAS_UART1_ODE (0)
1574 /* @brief Has UART2 open drain enable (register bit SOPT5[UART2ODE]). */
1575 #define FSL_FEATURE_SIM_OPT_HAS_UART2_ODE (0)
1576 /* @brief Has LPUART0 open drain enable (register bit SOPT5[LPUART0ODE]). */
1577 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_ODE (0)
1578 /* @brief Has LPUART1 open drain enable (register bit SOPT5[LPUART1ODE]). */
1579 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_ODE (0)
1580 /* @brief Has CMT/UART pad drive strength control (register bit SOPT2[CMTUARTPAD]). */
1581 #define FSL_FEATURE_SIM_OPT_HAS_CMTUARTPAD (0)
1582 /* @brief Has LPUART0 transmit data source selection (register bit SOPT5[LPUART0TXSRC]). */
1583 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_TX_SRC (0)
1584 /* @brief Has LPUART0 receive data source selection (register bit SOPT5[LPUART0RXSRC]). */
1585 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_RX_SRC (1)
1586 /* @brief Has LPUART1 transmit data source selection (register bit SOPT5[LPUART1TXSRC]). */
1587 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_TX_SRC (0)
1588 /* @brief Has LPUART1 receive data source selection (register bit SOPT5[LPUART1RXSRC]). */
1589 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_RX_SRC (0)
1590 /* @brief Has UART0 transmit data source selection (register bit SOPT5[UART0TXSRC]). */
1591 #define FSL_FEATURE_SIM_OPT_HAS_UART0_TX_SRC (1)
1592 /* @brief UART0 transmit data source selection width (width of register bit SOPT5[UART0TXSRC]). */
1593 #define FSL_FEATURE_SIM_OPT_UART0_TX_SRC_WIDTH (2)
1594 /* @brief Has UART0 receive data source selection (register bit SOPT5[UART0RXSRC]). */
1595 #define FSL_FEATURE_SIM_OPT_HAS_UART0_RX_SRC (1)
1596 /* @brief UART0 receive data source selection width (width of register bit SOPT5[UART0RXSRC]). */
1597 #define FSL_FEATURE_SIM_OPT_UART0_RX_SRC_WIDTH (2)
1598 /* @brief Has UART1 transmit data source selection (register bit SOPT5[UART1TXSRC]). */
1599 #define FSL_FEATURE_SIM_OPT_HAS_UART1_TX_SRC (1)
1600 /* @brief Has UART1 receive data source selection (register bit SOPT5[UART1RXSRC]). */
1601 #define FSL_FEATURE_SIM_OPT_HAS_UART1_RX_SRC (1)
1602 /* @brief UART1 receive data source selection width (width of register bit SOPT5[UART1RXSRC]). */
1603 #define FSL_FEATURE_SIM_OPT_UART1_RX_SRC_WIDTH (2)
1604 /* @brief Has FTM module(s) configuration. */
1605 #define FSL_FEATURE_SIM_OPT_HAS_FTM (1)
1606 /* @brief Number of FTM modules. */
1607 #define FSL_FEATURE_SIM_OPT_FTM_COUNT (3)
1608 /* @brief Number of FTM triggers with selectable source. */
1609 #define FSL_FEATURE_SIM_OPT_FTM_TRIGGER_COUNT (2)
1610 /* @brief Has FTM0 triggers source selection (register bits SOPT4[FTM0TRGnSRC], where n is a number). */
1611 #define FSL_FEATURE_SIM_OPT_HAS_FTM0_TRIGGER (1)
1612 /* @brief Has FTM3 triggers source selection (register bits SOPT4[FTM3TRGnSRC], where n is a number). */
1613 #define FSL_FEATURE_SIM_OPT_HAS_FTM3_TRIGGER (0)
1614 /* @brief Has FTM1 channel 0 input capture source selection (register bit SOPT4[FTM1CH0SRC]). */
1615 #define FSL_FEATURE_SIM_OPT_HAS_FTM1_CHANNELS (1)
1616 /* @brief Has FTM2 channel 0 input capture source selection (register bit SOPT4[FTM2CH0SRC]). */
1617 #define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNELS (1)
1618 /* @brief Has FTM3 channel 0 input capture source selection (register bit SOPT4[FTM3CH0SRC]). */
1619 #define FSL_FEATURE_SIM_OPT_HAS_FTM3_CHANNELS (0)
1620 /* @brief Has FTM2 channel 1 input capture source selection (register bit SOPT4[FTM2CH1SRC]). */
1621 #define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNEL1 (1)
1622 /* @brief Number of configurable FTM0 fault detection input (number of register bits SOPT4[FTM0FLTn], where n is a number starting from zero). */
1623 #define FSL_FEATURE_SIM_OPT_FTM0_FAULT_COUNT (2)
1624 /* @brief Number of configurable FTM1 fault detection input (number of register bits SOPT4[FTM1FLTn], where n is a number starting from zero). */
1625 #define FSL_FEATURE_SIM_OPT_FTM1_FAULT_COUNT (1)
1626 /* @brief Number of configurable FTM2 fault detection input (number of register bits SOPT4[FTM2FLTn], where n is a number starting from zero). */
1627 #define FSL_FEATURE_SIM_OPT_FTM2_FAULT_COUNT (1)
1628 /* @brief Number of configurable FTM3 fault detection input (number of register bits SOPT4[FTM3FLTn], where n is a number starting from zero). */
1629 #define FSL_FEATURE_SIM_OPT_FTM3_FAULT_COUNT (0)
1630 /* @brief Has FTM hardware trigger 0 software synchronization (register bit SOPT8[FTMnSYNCBIT], where n is a module instance index). */
1631 #define FSL_FEATURE_SIM_OPT_HAS_FTM_TRIGGER_SYNC (1)
1632 /* @brief Has FTM channels output source selection (register bit SOPT8[FTMxOCHnSRC], where x is a module instance index and n is a channel index). */
1633 #define FSL_FEATURE_SIM_OPT_HAS_FTM_CHANNELS_OUTPUT_SRC (1)
1634 /* @brief Has TPM module(s) configuration. */
1635 #define FSL_FEATURE_SIM_OPT_HAS_TPM (0)
1636 /* @brief The highest TPM module index. */
1637 #define FSL_FEATURE_SIM_OPT_MAX_TPM_INDEX (0)
1638 /* @brief Has TPM module with index 0. */
1639 #define FSL_FEATURE_SIM_OPT_HAS_TPM0 (0)
1640 /* @brief Has TPM0 clock selection (register bit field SOPT4[TPM0CLKSEL]). */
1641 #define FSL_FEATURE_SIM_OPT_HAS_TPM0_CLK_SEL (0)
1642 /* @brief Is TPM channels configuration in the SOPT4 (not SOPT9) register (register bits TPMnCH0SRC, TPMnCLKSEL, where n is a module instance index). */
1643 #define FSL_FEATURE_SIM_OPT_HAS_TPM_CHANNELS_CONFIG_IN_SOPT4_REG (0)
1644 /* @brief Has TPM1 channel 0 input capture source selection (register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */
1645 #define FSL_FEATURE_SIM_OPT_HAS_TPM1_CH0_SRC_SELECTION (0)
1646 /* @brief Has TPM1 clock selection (register bit field SOPT4[TPM1CLKSEL]). */
1647 #define FSL_FEATURE_SIM_OPT_HAS_TPM1_CLK_SEL (0)
1648 /* @brief TPM1 channel 0 input capture source selection width (width of register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */
1649 #define FSL_FEATURE_SIM_OPT_TPM1_CH0_SRC_SELECTION_WIDTH (0)
1650 /* @brief Has TPM2 channel 0 input capture source selection (register bit field SOPT4[TPM2CH0SRC]). */
1651 #define FSL_FEATURE_SIM_OPT_HAS_TPM2_CH0_SRC_SELECTION (0)
1652 /* @brief Has TPM2 clock selection (register bit field SOPT4[TPM2CLKSEL]). */
1653 #define FSL_FEATURE_SIM_OPT_HAS_TPM2_CLK_SEL (0)
1654 /* @brief Has PLL/FLL clock selection (register bit field SOPT2[PLLFLLSEL]). */
1655 #define FSL_FEATURE_SIM_OPT_HAS_PLL_FLL_SELECTION (1)
1656 /* @brief PLL/FLL clock selection width (width of register bit field SOPT2[PLLFLLSEL]). */
1657 #define FSL_FEATURE_SIM_OPT_PLL_FLL_SELECTION_WIDTH (1)
1658 /* @brief Has NFC clock source selection (register bit SOPT2[NFCSRC]). */
1659 #define FSL_FEATURE_SIM_OPT_HAS_NFCSRC (0)
1660 /* @brief Has eSDHC clock source selection (register bit SOPT2[ESDHCSRC]). */
1661 #define FSL_FEATURE_SIM_OPT_HAS_ESDHCSRC (0)
1662 /* @brief Has SDHC clock source selection (register bit SOPT2[SDHCSRC]). */
1663 #define FSL_FEATURE_SIM_OPT_HAS_SDHCSRC (0)
1664 /* @brief Has LCDC clock source selection (register bits SOPT2[LCDCSRC], SOPT2[LCDC_CLKSEL]). */
1665 #define FSL_FEATURE_SIM_OPT_HAS_LCDCSRC (0)
1666 /* @brief Has ENET timestamp clock source selection (register bit SOPT2[TIMESRC]). */
1667 #define FSL_FEATURE_SIM_OPT_HAS_TIMESRC (0)
1668 /* @brief Has ENET RMII clock source selection (register bit SOPT2[RMIISRC]). */
1669 #define FSL_FEATURE_SIM_OPT_HAS_RMIISRC (0)
1670 /* @brief Has USB clock source selection (register bit SOPT2[USBSRC]). */
1671 #define FSL_FEATURE_SIM_OPT_HAS_USBSRC (1)
1672 /* @brief Has USB FS clock source selection (register bit SOPT2[USBFSRC]). */
1673 #define FSL_FEATURE_SIM_OPT_HAS_USBFSRC (0)
1674 /* @brief Has USB HS clock source selection (register bit SOPT2[USBHSRC]). */
1675 #define FSL_FEATURE_SIM_OPT_HAS_USBHSRC (0)
1676 /* @brief Has LPUART clock source selection (register bit SOPT2[LPUARTSRC]). */
1677 #define FSL_FEATURE_SIM_OPT_HAS_LPUARTSRC (1)
1678 /* @brief Has LPUART0 clock source selection (register bit SOPT2[LPUART0SRC]). */
1679 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0SRC (0)
1680 /* @brief Has LPUART1 clock source selection (register bit SOPT2[LPUART1SRC]). */
1681 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1SRC (0)
1682 /* @brief Has FLEXIOSRC clock source selection (register bit SOPT2[FLEXIOSRC]). */
1683 #define FSL_FEATURE_SIM_OPT_HAS_FLEXIOSRC (0)
1684 /* @brief Has UART0 clock source selection (register bit SOPT2[UART0SRC]). */
1685 #define FSL_FEATURE_SIM_OPT_HAS_UART0SRC (0)
1686 /* @brief Has TPM clock source selection (register bit SOPT2[TPMSRC]). */
1687 #define FSL_FEATURE_SIM_OPT_HAS_TPMSRC (0)
1688 /* @brief Has debug trace clock selection (register bit SOPT2[TRACECLKSEL]). */
1689 #define FSL_FEATURE_SIM_OPT_HAS_TRACE_CLKSEL (1)
1690 /* @brief Number of ADC modules (register bits SOPT7[ADCnTRGSEL], SOPT7[ADCnPRETRGSEL], SOPT7[ADCnALTTRGSEL], where n is a module instance index). */
1691 #define FSL_FEATURE_SIM_OPT_ADC_COUNT (2)
1692 /* @brief ADC0 alternate trigger enable width (width of bit field ADC0ALTTRGEN of register SOPT7). */
1693 #define FSL_FEATURE_SIM_OPT_ADC0ALTTRGEN_WIDTH (1)
1694 /* @brief ADC1 alternate trigger enable width (width of bit field ADC1ALTTRGEN of register SOPT7). */
1695 #define FSL_FEATURE_SIM_OPT_ADC1ALTTRGEN_WIDTH (1)
1696 /* @brief ADC2 alternate trigger enable width (width of bit field ADC2ALTTRGEN of register SOPT7). */
1697 #define FSL_FEATURE_SIM_OPT_ADC2ALTTRGEN_WIDTH (0)
1698 /* @brief ADC3 alternate trigger enable width (width of bit field ADC3ALTTRGEN of register SOPT7). */
1699 #define FSL_FEATURE_SIM_OPT_ADC3ALTTRGEN_WIDTH (0)
1700 /* @brief HSADC0 converter A alternate trigger enable width (width of bit field HSADC0AALTTRGEN of register SOPT7). */
1701 #define FSL_FEATURE_SIM_OPT_HSADC0AALTTRGEN_WIDTH (0)
1702 /* @brief HSADC1 converter A alternate trigger enable width (width of bit field HSADC1AALTTRGEN of register SOPT7). */
1703 #define FSL_FEATURE_SIM_OPT_HSADC1AALTTRGEN_WIDTH (0)
1704 /* @brief ADC converter A alternate trigger enable width (width of bit field ADCAALTTRGEN of register SOPT7). */
1705 #define FSL_FEATURE_SIM_OPT_ADCAALTTRGEN_WIDTH (0)
1706 /* @brief HSADC0 converter B alternate trigger enable width (width of bit field HSADC0BALTTRGEN of register SOPT7). */
1707 #define FSL_FEATURE_SIM_OPT_HSADC0BALTTRGEN_WIDTH (0)
1708 /* @brief HSADC1 converter B alternate trigger enable width (width of bit field HSADC1BALTTRGEN of register SOPT7). */
1709 #define FSL_FEATURE_SIM_OPT_HSADC1BALTTRGEN_WIDTH (0)
1710 /* @brief ADC converter B alternate trigger enable width (width of bit field ADCBALTTRGEN of register SOPT7). */
1711 #define FSL_FEATURE_SIM_OPT_ADCBALTTRGEN_WIDTH (0)
1712 /* @brief Has clock 2 output divider (register bit field CLKDIV1[OUTDIV2]). */
1713 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV2 (1)
1714 /* @brief Has clock 3 output divider (register bit field CLKDIV1[OUTDIV3]). */
1715 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV3 (0)
1716 /* @brief Has clock 4 output divider (register bit field CLKDIV1[OUTDIV4]). */
1717 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV4 (1)
1718 /* @brief Clock 4 output divider width (width of register bit field CLKDIV1[OUTDIV4]). */
1719 #define FSL_FEATURE_SIM_DIVIDER_OUTDIV4_WIDTH (4)
1720 /* @brief Has clock 5 output divider (register bit field CLKDIV1[OUTDIV5]). */
1721 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV5 (0)
1722 /* @brief Has USB clock divider (register bit field CLKDIV2[USBDIV] and CLKDIV2[USBFRAC]). */
1723 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBDIV (1)
1724 /* @brief Has USB FS clock divider (register bit field CLKDIV2[USBFSDIV] and CLKDIV2[USBFSFRAC]). */
1725 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBFSDIV (0)
1726 /* @brief Has USB HS clock divider (register bit field CLKDIV2[USBHSDIV] and CLKDIV2[USBHSFRAC]). */
1727 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBHSDIV (0)
1728 /* @brief Has PLL/FLL clock divider (register bit field CLKDIV3[PLLFLLDIV] and CLKDIV3[PLLFLLFRAC]). */
1729 #define FSL_FEATURE_SIM_DIVIDER_HAS_PLLFLLDIV (0)
1730 /* @brief Has LCDC clock divider (register bit field CLKDIV3[LCDCDIV] and CLKDIV3[LCDCFRAC]). */
1731 #define FSL_FEATURE_SIM_DIVIDER_HAS_LCDCDIV (0)
1732 /* @brief Has trace clock divider (register bit field CLKDIV4[TRACEDIV] and CLKDIV4[TRACEFRAC]). */
1733 #define FSL_FEATURE_SIM_DIVIDER_HAS_TRACEDIV (0)
1734 /* @brief Has NFC clock divider (register bit field CLKDIV4[NFCDIV] and CLKDIV4[NFCFRAC]). */
1735 #define FSL_FEATURE_SIM_DIVIDER_HAS_NFCDIV (0)
1736 /* @brief Has Kinetis family ID (register bit field SDID[FAMILYID]). */
1737 #define FSL_FEATURE_SIM_SDID_HAS_FAMILYID (1)
1738 /* @brief Has Kinetis family ID (register bit field SDID[FAMID]). */
1739 #define FSL_FEATURE_SIM_SDID_HAS_FAMID (1)
1740 /* @brief Has Kinetis sub-family ID (register bit field SDID[SUBFAMID]). */
1741 #define FSL_FEATURE_SIM_SDID_HAS_SUBFAMID (1)
1742 /* @brief Has Kinetis series ID (register bit field SDID[SERIESID]). */
1743 #define FSL_FEATURE_SIM_SDID_HAS_SERIESID (1)
1744 /* @brief Has device die ID (register bit field SDID[DIEID]). */
1745 #define FSL_FEATURE_SIM_SDID_HAS_DIEID (1)
1746 /* @brief Has system SRAM size specifier (register bit field SDID[SRAMSIZE]). */
1747 #define FSL_FEATURE_SIM_SDID_HAS_SRAMSIZE (0)
1748 /* @brief Has flash mode (register bit FCFG1[FLASHDOZE]). */
1749 #define FSL_FEATURE_SIM_FCFG_HAS_FLASHDOZE (1)
1750 /* @brief Has flash disable (register bit FCFG1[FLASHDIS]). */
1751 #define FSL_FEATURE_SIM_FCFG_HAS_FLASHDIS (1)
1752 /* @brief Has FTFE disable (register bit FCFG1[FTFDIS]). */
1753 #define FSL_FEATURE_SIM_FCFG_HAS_FTFDIS (0)
1754 /* @brief Has FlexNVM size specifier (register bit field FCFG1[NVMSIZE]). */
1755 #define FSL_FEATURE_SIM_FCFG_HAS_NVMSIZE (0)
1756 /* @brief Has EEPROM size specifier (register bit field FCFG1[EESIZE]). */
1757 #define FSL_FEATURE_SIM_FCFG_HAS_EESIZE (0)
1758 /* @brief Has FlexNVM partition (register bit field FCFG1[DEPART]). */
1759 #define FSL_FEATURE_SIM_FCFG_HAS_DEPART (0)
1760 /* @brief Maximum flash address block 0 address specifier (register bit field FCFG2[MAXADDR0]). */
1761 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR0 (1)
1762 /* @brief Maximum flash address block 1 address specifier (register bit field FCFG2[MAXADDR1]). */
1763 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR1 (1)
1764 /* @brief Maximum flash address block 0 or 1 address specifier (register bit field FCFG2[MAXADDR01]). */
1765 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR01 (0)
1766 /* @brief Maximum flash address block 2 or 3 address specifier (register bit field FCFG2[MAXADDR23]). */
1767 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR23 (0)
1768 /* @brief Has program flash availability specifier (register bit FCFG2[PFLSH]). */
1769 #define FSL_FEATURE_SIM_FCFG_HAS_PFLSH (0)
1770 /* @brief Has program flash swapping (register bit FCFG2[SWAPPFLSH]). */
1771 #define FSL_FEATURE_SIM_FCFG_HAS_PFLSH_SWAP (0)
1772 /* @brief Has miscellanious control register (register MCR). */
1773 #define FSL_FEATURE_SIM_HAS_MISC_CONTROLS (0)
1774 /* @brief Has COP watchdog (registers COPC and SRVCOP). */
1775 #define FSL_FEATURE_SIM_HAS_COP_WATCHDOG (0)
1776 /* @brief Has COP watchdog stop (register bits COPC[COPSTPEN], COPC[COPDBGEN] and COPC[COPCLKSEL]). */
1777 #define FSL_FEATURE_SIM_HAS_COP_STOP (0)
1778 /* @brief Has LLWU clock gate bit (e.g SIM_SCGC4). */
1779 #define FSL_FEATURE_SIM_HAS_SCGC_LLWU (0)
1780 /* @brief Has UIDH registers. */
1781 #define FSL_FEATURE_SIM_HAS_UIDH (1)
1782 /* @brief Has UIDM registers. */
1783 #define FSL_FEATURE_SIM_HAS_UIDM (0)
1784 
1785 /* SMC module features */
1786 
1787 /* @brief Has partial stop option (register bit STOPCTRL[PSTOPO]). */
1788 #define FSL_FEATURE_SMC_HAS_PSTOPO (1)
1789 /* @brief Has LPO power option (register bit STOPCTRL[LPOPO]). */
1790 #define FSL_FEATURE_SMC_HAS_LPOPO (0)
1791 /* @brief Has POR power option (register bit STOPCTRL[PORPO] or VLLSCTRL[PORPO]). */
1792 #define FSL_FEATURE_SMC_HAS_PORPO (1)
1793 /* @brief Has low power wakeup on interrupt (register bit PMCTRL[LPWUI]). */
1794 #define FSL_FEATURE_SMC_HAS_LPWUI (0)
1795 /* @brief Has LLS or VLLS mode control (register bit STOPCTRL[LLSM]). */
1796 #define FSL_FEATURE_SMC_HAS_LLS_SUBMODE (1)
1797 /* @brief Has VLLS mode control (register bit VLLSCTRL[VLLSM]). */
1798 #define FSL_FEATURE_SMC_USE_VLLSCTRL_REG (0)
1799 /* @brief Has VLLS mode control (register bit STOPCTRL[VLLSM]). */
1800 #define FSL_FEATURE_SMC_USE_STOPCTRL_VLLSM (0)
1801 /* @brief Has RAM partition 2 power option (register bit STOPCTRL[RAM2PO]). */
1802 #define FSL_FEATURE_SMC_HAS_RAM2_POWER_OPTION (0)
1803 /* @brief Has high speed run mode (register bit PMPROT[AHSRUN]). */
1804 #define FSL_FEATURE_SMC_HAS_HIGH_SPEED_RUN_MODE (1)
1805 /* @brief Has low leakage stop mode (register bit PMPROT[ALLS]). */
1806 #define FSL_FEATURE_SMC_HAS_LOW_LEAKAGE_STOP_MODE (1)
1807 /* @brief Has very low leakage stop mode (register bit PMPROT[AVLLS]). */
1808 #define FSL_FEATURE_SMC_HAS_VERY_LOW_LEAKAGE_STOP_MODE (1)
1809 /* @brief Has stop submode. */
1810 #define FSL_FEATURE_SMC_HAS_SUB_STOP_MODE (1)
1811 /* @brief Has stop submode 0(VLLS0). */
1812 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE0 (1)
1813 /* @brief Has stop submode 1(VLLS1). */
1814 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE1 (1)
1815 /* @brief Has stop submode 2(VLLS2). */
1816 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE2 (1)
1817 /* @brief Has SMC_PARAM. */
1818 #define FSL_FEATURE_SMC_HAS_PARAM (0)
1819 /* @brief Has SMC_VERID. */
1820 #define FSL_FEATURE_SMC_HAS_VERID (0)
1821 /* @brief Has stop abort flag (register bit PMCTRL[STOPA]). */
1822 #define FSL_FEATURE_SMC_HAS_PMCTRL_STOPA (1)
1823 /* @brief Has tamper reset (register bit SRS[TAMPER]). */
1824 #define FSL_FEATURE_SMC_HAS_SRS_TAMPER (0)
1825 /* @brief Has security violation reset (register bit SRS[SECVIO]). */
1826 #define FSL_FEATURE_SMC_HAS_SRS_SECVIO (0)
1827 /* @brief Width of SMC registers. */
1828 #define FSL_FEATURE_SMC_REG_WIDTH (8)
1829 
1830 /* DSPI module features */
1831 
1832 #if defined(CPU_MK22FN128CAH12) || defined(CPU_MK22FN256CAH12) || defined(CPU_MK22FN256VLH12) || defined(CPU_MK22FN256VMP12)
1833     /* @brief Receive/transmit FIFO size in number of items. */
1834     #define FSL_FEATURE_DSPI_FIFO_SIZEn(x) \
1835         (((x) == SPI0) ? (4) : \
1836         (((x) == SPI1) ? (1) : (-1)))
1837     /* @brief Maximum transfer data width in bits. */
1838     #define FSL_FEATURE_DSPI_MAX_DATA_WIDTH (16)
1839     /* @brief Maximum number of chip select pins. (Reflects the width of register bit field PUSHR[PCS].) */
1840     #define FSL_FEATURE_DSPI_MAX_CHIP_SELECT_COUNT (6)
1841     /* @brief Number of chip select pins. */
1842     #define FSL_FEATURE_DSPI_CHIP_SELECT_COUNT (5)
1843     /* @brief Number of CTAR registers. */
1844     #define FSL_FEATURE_DSPI_CTAR_COUNT (2)
1845     /* @brief Has chip select strobe capability on the PCS5 pin. */
1846     #define FSL_FEATURE_DSPI_HAS_CHIP_SELECT_STROBE (1)
1847     /* @brief Has separated TXDATA and CMD FIFOs (register SREX). */
1848     #define FSL_FEATURE_DSPI_HAS_SEPARATE_TXDATA_CMD_FIFO (0)
1849     /* @brief Has 16-bit data transfer support. */
1850     #define FSL_FEATURE_DSPI_16BIT_TRANSFERS (1)
1851     /* @brief Has separate DMA RX and TX requests. */
1852     #define FSL_FEATURE_DSPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) \
1853         (((x) == SPI0) ? (1) : \
1854         (((x) == SPI1) ? (0) : (-1)))
1855 #elif defined(CPU_MK22FN256VDC12) || defined(CPU_MK22FN256VLL12)
1856     /* @brief Receive/transmit FIFO size in number of items. */
1857     #define FSL_FEATURE_DSPI_FIFO_SIZEn(x) \
1858         (((x) == SPI0) ? (4) : \
1859         (((x) == SPI1) ? (1) : (-1)))
1860     /* @brief Maximum transfer data width in bits. */
1861     #define FSL_FEATURE_DSPI_MAX_DATA_WIDTH (16)
1862     /* @brief Maximum number of chip select pins. (Reflects the width of register bit field PUSHR[PCS].) */
1863     #define FSL_FEATURE_DSPI_MAX_CHIP_SELECT_COUNT (6)
1864     /* @brief Number of chip select pins. */
1865     #define FSL_FEATURE_DSPI_CHIP_SELECT_COUNT (6)
1866     /* @brief Number of CTAR registers. */
1867     #define FSL_FEATURE_DSPI_CTAR_COUNT (2)
1868     /* @brief Has chip select strobe capability on the PCS5 pin. */
1869     #define FSL_FEATURE_DSPI_HAS_CHIP_SELECT_STROBE (1)
1870     /* @brief Has separated TXDATA and CMD FIFOs (register SREX). */
1871     #define FSL_FEATURE_DSPI_HAS_SEPARATE_TXDATA_CMD_FIFO (0)
1872     /* @brief Has 16-bit data transfer support. */
1873     #define FSL_FEATURE_DSPI_16BIT_TRANSFERS (1)
1874     /* @brief Has separate DMA RX and TX requests. */
1875     #define FSL_FEATURE_DSPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) \
1876         (((x) == SPI0) ? (1) : \
1877         (((x) == SPI1) ? (0) : (-1)))
1878 #endif /* defined(CPU_MK22FN128CAH12) || defined(CPU_MK22FN256CAH12) || defined(CPU_MK22FN256VLH12) || defined(CPU_MK22FN256VMP12) */
1879 
1880 /* SysTick module features */
1881 
1882 /* @brief Systick has external reference clock. */
1883 #define FSL_FEATURE_SYSTICK_HAS_EXT_REF (0)
1884 /* @brief Systick external reference clock is core clock divided by this value. */
1885 #define FSL_FEATURE_SYSTICK_EXT_REF_CORE_DIV (0)
1886 
1887 /* UART module features */
1888 
1889 /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */
1890 #define FSL_FEATURE_UART_HAS_IRQ_EXTENDED_FUNCTIONS (1)
1891 /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */
1892 #define FSL_FEATURE_UART_HAS_LOW_POWER_UART_SUPPORT (0)
1893 /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */
1894 #define FSL_FEATURE_UART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1)
1895 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1896 #define FSL_FEATURE_UART_HAS_FIFO (1)
1897 /* @brief Hardware flow control (RTS, CTS) is supported. */
1898 #define FSL_FEATURE_UART_HAS_MODEM_SUPPORT (1)
1899 /* @brief Infrared (modulation) is supported. */
1900 #define FSL_FEATURE_UART_HAS_IR_SUPPORT (1)
1901 /* @brief 2 bits long stop bit is available. */
1902 #define FSL_FEATURE_UART_HAS_STOP_BIT_CONFIG_SUPPORT (0)
1903 /* @brief If 10-bit mode is supported. */
1904 #define FSL_FEATURE_UART_HAS_10BIT_DATA_SUPPORT (1)
1905 /* @brief Baud rate fine adjustment is available. */
1906 #define FSL_FEATURE_UART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (1)
1907 /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */
1908 #define FSL_FEATURE_UART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (0)
1909 /* @brief Baud rate oversampling is available. */
1910 #define FSL_FEATURE_UART_HAS_RX_RESYNC_SUPPORT (0)
1911 /* @brief Baud rate oversampling is available. */
1912 #define FSL_FEATURE_UART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (0)
1913 /* @brief Peripheral type. */
1914 #define FSL_FEATURE_UART_IS_SCI (0)
1915 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1916 #define FSL_FEATURE_UART_FIFO_SIZEn(x) \
1917     (((x) == UART0) ? (8) : \
1918     (((x) == UART1) ? (1) : \
1919     (((x) == UART2) ? (1) : (-1))))
1920 /* @brief Supports two match addresses to filter incoming frames. */
1921 #define FSL_FEATURE_UART_HAS_ADDRESS_MATCHING (1)
1922 /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */
1923 #define FSL_FEATURE_UART_HAS_DMA_ENABLE (0)
1924 /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */
1925 #define FSL_FEATURE_UART_HAS_DMA_SELECT (1)
1926 /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */
1927 #define FSL_FEATURE_UART_HAS_BIT_ORDER_SELECT (1)
1928 /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */
1929 #define FSL_FEATURE_UART_HAS_SMART_CARD_SUPPORT (1)
1930 /* @brief Has improved smart card (ISO7816 protocol) support. */
1931 #define FSL_FEATURE_UART_HAS_IMPROVED_SMART_CARD_SUPPORT (1)
1932 /* @brief Has local operation network (CEA709.1-B protocol) support. */
1933 #define FSL_FEATURE_UART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0)
1934 /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */
1935 #define FSL_FEATURE_UART_HAS_32BIT_REGISTERS (0)
1936 /* @brief Lin break detect available (has bit BDH[LBKDIE]). */
1937 #define FSL_FEATURE_UART_HAS_LIN_BREAK_DETECT (1)
1938 /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */
1939 #define FSL_FEATURE_UART_HAS_WAIT_MODE_OPERATION (1)
1940 /* @brief Has separate DMA RX and TX requests. */
1941 #define FSL_FEATURE_UART_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1)
1942 
1943 /* USB module features */
1944 
1945 /* @brief KHCI module instance count */
1946 #define FSL_FEATURE_USB_KHCI_COUNT (1)
1947 /* @brief HOST mode enabled */
1948 #define FSL_FEATURE_USB_KHCI_HOST_ENABLED (1)
1949 /* @brief OTG mode enabled */
1950 #define FSL_FEATURE_USB_KHCI_OTG_ENABLED (1)
1951 /* @brief Size of the USB dedicated RAM */
1952 #define FSL_FEATURE_USB_KHCI_USB_RAM (0)
1953 /* @brief Has KEEP_ALIVE_CTRL register */
1954 #define FSL_FEATURE_USB_KHCI_KEEP_ALIVE_ENABLED (0)
1955 /* @brief Has the Dynamic SOF threshold compare support */
1956 #define FSL_FEATURE_USB_KHCI_DYNAMIC_SOF_THRESHOLD_COMPARE_ENABLED (0)
1957 /* @brief Has the VBUS detect support */
1958 #define FSL_FEATURE_USB_KHCI_VBUS_DETECT_ENABLED (0)
1959 /* @brief Has the IRC48M module clock support */
1960 #define FSL_FEATURE_USB_KHCI_IRC48M_MODULE_CLOCK_ENABLED (1)
1961 /* @brief Number of endpoints supported */
1962 #define FSL_FEATURE_USB_ENDPT_COUNT (16)
1963 /* @brief Has STALL_IL/OL_DIS registers */
1964 #define FSL_FEATURE_USB_KHCI_HAS_STALL_LOW (0)
1965 /* @brief Has STALL_IH/OH_DIS registers */
1966 #define FSL_FEATURE_USB_KHCI_HAS_STALL_HIGH (0)
1967 
1968 /* VREF module features */
1969 
1970 /* @brief Has chop oscillator (bit TRM[CHOPEN]) */
1971 #define FSL_FEATURE_VREF_HAS_CHOP_OSC (1)
1972 /* @brief Has second order curvature compensation (bit SC[ICOMPEN]) */
1973 #define FSL_FEATURE_VREF_HAS_COMPENSATION (1)
1974 /* @brief If high/low buffer mode supported */
1975 #define FSL_FEATURE_VREF_MODE_LV_TYPE (1)
1976 /* @brief Module has also low reference (registers VREFL/VREFH) */
1977 #define FSL_FEATURE_VREF_HAS_LOW_REFERENCE (0)
1978 /* @brief Has VREF_TRM4. */
1979 #define FSL_FEATURE_VREF_HAS_TRM4 (0)
1980 
1981 /* WDOG module features */
1982 
1983 /* @brief Watchdog is available. */
1984 #define FSL_FEATURE_WDOG_HAS_WATCHDOG (1)
1985 /* @brief Has Wait mode support. */
1986 #define FSL_FEATURE_WDOG_HAS_WAITEN (1)
1987 
1988 #endif /* _MK22F25612_FEATURES_H_ */
1989 
1990