1 /*
2 ** ###################################################################
3 **     Version:             rev. 1.0, 2024-03-11
4 **     Build:               b240411
5 **
6 **     Abstract:
7 **         Chip specific module features.
8 **
9 **     Copyright 2016 Freescale Semiconductor, Inc.
10 **     Copyright 2016-2024 NXP
11 **     SPDX-License-Identifier: BSD-3-Clause
12 **
13 **     http:                 www.nxp.com
14 **     mail:                 support@nxp.com
15 **
16 **     Revisions:
17 **     - rev. 1.0 (2024-03-11)
18 **         Initial version.
19 **
20 ** ###################################################################
21 */
22 
23 #ifndef _MCXC444_FEATURES_H_
24 #define _MCXC444_FEATURES_H_
25 
26 /* SOC module features */
27 
28 /* @brief ADC16 availability on the SoC. */
29 #define FSL_FEATURE_SOC_ADC16_COUNT (1)
30 /* @brief CMP availability on the SoC. */
31 #define FSL_FEATURE_SOC_CMP_COUNT (1)
32 /* @brief DAC availability on the SoC. */
33 #define FSL_FEATURE_SOC_DAC_COUNT (1)
34 /* @brief DMA availability on the SoC. */
35 #define FSL_FEATURE_SOC_DMA_COUNT (1)
36 /* @brief DMAMUX availability on the SoC. */
37 #define FSL_FEATURE_SOC_DMAMUX_COUNT (1)
38 /* @brief FGPIO availability on the SoC. */
39 #define FSL_FEATURE_SOC_FGPIO_COUNT (5)
40 /* @brief FLEXIO availability on the SoC. */
41 #define FSL_FEATURE_SOC_FLEXIO_COUNT (1)
42 /* @brief FTFA availability on the SoC. */
43 #define FSL_FEATURE_SOC_FTFA_COUNT (1)
44 /* @brief GPIO availability on the SoC. */
45 #define FSL_FEATURE_SOC_GPIO_COUNT (5)
46 /* @brief I2C availability on the SoC. */
47 #define FSL_FEATURE_SOC_I2C_COUNT (2)
48 /* @brief I2S availability on the SoC. */
49 #define FSL_FEATURE_SOC_I2S_COUNT (1)
50 /* @brief SLCD availability on the SoC. */
51 #define FSL_FEATURE_SOC_SLCD_COUNT (1)
52 /* @brief LLWU availability on the SoC. */
53 #define FSL_FEATURE_SOC_LLWU_COUNT (1)
54 /* @brief LPTMR availability on the SoC. */
55 #define FSL_FEATURE_SOC_LPTMR_COUNT (1)
56 /* @brief LPUART availability on the SoC. */
57 #define FSL_FEATURE_SOC_LPUART_COUNT (2)
58 /* @brief MCGLITE availability on the SoC. */
59 #define FSL_FEATURE_SOC_MCGLITE_COUNT (1)
60 /* @brief MCM availability on the SoC. */
61 #define FSL_FEATURE_SOC_MCM_COUNT (1)
62 /* @brief MTB availability on the SoC. */
63 #define FSL_FEATURE_SOC_MTB_COUNT (1)
64 /* @brief MTBDWT availability on the SoC. */
65 #define FSL_FEATURE_SOC_MTBDWT_COUNT (1)
66 /* @brief OSC availability on the SoC. */
67 #define FSL_FEATURE_SOC_OSC_COUNT (1)
68 /* @brief PIT availability on the SoC. */
69 #define FSL_FEATURE_SOC_PIT_COUNT (1)
70 /* @brief PMC availability on the SoC. */
71 #define FSL_FEATURE_SOC_PMC_COUNT (1)
72 /* @brief PORT availability on the SoC. */
73 #define FSL_FEATURE_SOC_PORT_COUNT (5)
74 /* @brief RCM availability on the SoC. */
75 #define FSL_FEATURE_SOC_RCM_COUNT (1)
76 /* @brief RFSYS availability on the SoC. */
77 #define FSL_FEATURE_SOC_RFSYS_COUNT (1)
78 /* @brief ROM availability on the SoC. */
79 #define FSL_FEATURE_SOC_ROM_COUNT (1)
80 /* @brief RTC availability on the SoC. */
81 #define FSL_FEATURE_SOC_RTC_COUNT (1)
82 /* @brief SIM availability on the SoC. */
83 #define FSL_FEATURE_SOC_SIM_COUNT (1)
84 /* @brief SMC availability on the SoC. */
85 #define FSL_FEATURE_SOC_SMC_COUNT (1)
86 /* @brief SPI availability on the SoC. */
87 #define FSL_FEATURE_SOC_SPI_COUNT (2)
88 /* @brief TPM availability on the SoC. */
89 #define FSL_FEATURE_SOC_TPM_COUNT (3)
90 /* @brief UART availability on the SoC. */
91 #define FSL_FEATURE_SOC_UART_COUNT (1)
92 /* @brief USB availability on the SoC. */
93 #define FSL_FEATURE_SOC_USB_COUNT (1)
94 /* @brief VREF availability on the SoC. */
95 #define FSL_FEATURE_SOC_VREF_COUNT (1)
96 
97 /* ADC16 module features */
98 
99 /* @brief Has Programmable Gain Amplifier (PGA) in ADC (register PGA). */
100 #define FSL_FEATURE_ADC16_HAS_PGA (0)
101 /* @brief Has PGA chopping control in ADC (bit PGA[PGACHPb] or PGA[PGACHP]). */
102 #define FSL_FEATURE_ADC16_HAS_PGA_CHOPPING (0)
103 /* @brief Has PGA offset measurement mode in ADC (bit PGA[PGAOFSM]). */
104 #define FSL_FEATURE_ADC16_HAS_PGA_OFFSET_MEASUREMENT (0)
105 /* @brief Has DMA support (bit SC2[DMAEN] or SC4[DMAEN]). */
106 #define FSL_FEATURE_ADC16_HAS_DMA (1)
107 /* @brief Has differential mode (bitfield SC1x[DIFF]). */
108 #define FSL_FEATURE_ADC16_HAS_DIFF_MODE (1)
109 /* @brief Has FIFO (bit SC4[AFDEP]). */
110 #define FSL_FEATURE_ADC16_HAS_FIFO (0)
111 /* @brief FIFO size if available (bitfield SC4[AFDEP]). */
112 #define FSL_FEATURE_ADC16_FIFO_SIZE (0)
113 /* @brief Has channel set a/b multiplexor (bitfield CFG2[MUXSEL]). */
114 #define FSL_FEATURE_ADC16_HAS_MUX_SELECT (1)
115 /* @brief Has HW trigger masking (bitfield SC5[HTRGMASKE]. */
116 #define FSL_FEATURE_ADC16_HAS_HW_TRIGGER_MASK (0)
117 /* @brief Has calibration feature (bit SC3[CAL] and registers CLPx, CLMx). */
118 #define FSL_FEATURE_ADC16_HAS_CALIBRATION (1)
119 /* @brief Has HW averaging (bit SC3[AVGE]). */
120 #define FSL_FEATURE_ADC16_HAS_HW_AVERAGE (1)
121 /* @brief Has offset correction (register OFS). */
122 #define FSL_FEATURE_ADC16_HAS_OFFSET_CORRECTION (1)
123 /* @brief Maximum ADC resolution. */
124 #define FSL_FEATURE_ADC16_MAX_RESOLUTION (16)
125 /* @brief Number of SC1x and Rx register pairs (conversion control and result registers). */
126 #define FSL_FEATURE_ADC16_CONVERSION_CONTROL_COUNT (2)
127 
128 /* CMP module features */
129 
130 /* @brief Has Trigger mode in CMP (register bit field CR1[TRIGM]). */
131 #define FSL_FEATURE_CMP_HAS_TRIGGER_MODE (1)
132 /* @brief Has Window mode in CMP (register bit field CR1[WE]). */
133 #define FSL_FEATURE_CMP_HAS_WINDOW_MODE (0)
134 /* @brief Has External sample supported in CMP (register bit field CR1[SE]). */
135 #define FSL_FEATURE_CMP_HAS_EXTERNAL_SAMPLE_SUPPORT (0)
136 /* @brief Has DMA support in CMP (register bit field SCR[DMAEN]). */
137 #define FSL_FEATURE_CMP_HAS_DMA (1)
138 /* @brief Has Pass Through mode in CMP (register bit field MUXCR[PSTM]). */
139 #define FSL_FEATURE_CMP_HAS_PASS_THROUGH_MODE (0)
140 /* @brief Has DAC Test function in CMP (register DACTEST). */
141 #define FSL_FEATURE_CMP_HAS_DAC_TEST (0)
142 
143 /* COP module features */
144 
145 /* @brief Has the COP Debug Enable bit (COPC[COPDBGEN]) */
146 #define FSL_FEATURE_COP_HAS_DEBUG_ENABLE (1)
147 /* @brief Has the COP Stop mode Enable bit (COPC[COPSTPEN]) */
148 #define FSL_FEATURE_COP_HAS_STOP_ENABLE (1)
149 /* @brief Has more clock sources like MCGIRC */
150 #define FSL_FEATURE_COP_HAS_MORE_CLKSRC (1)
151 /* @brief Has the timeout long and short mode bit (COPC[COPCLKS]) */
152 #define FSL_FEATURE_COP_HAS_LONGTIME_MODE (1)
153 
154 /* DAC module features */
155 
156 /* @brief Define the size of hardware buffer */
157 #define FSL_FEATURE_DAC_BUFFER_SIZE (2)
158 /* @brief Define whether the buffer supports watermark event detection or not. */
159 #define FSL_FEATURE_DAC_HAS_WATERMARK_DETECTION (0)
160 /* @brief Define whether the buffer supports watermark selection detection or not. */
161 #define FSL_FEATURE_DAC_HAS_WATERMARK_SELECTION (0)
162 /* @brief Define whether the buffer supports watermark event 1 word before buffer upper limit. */
163 #define FSL_FEATURE_DAC_HAS_WATERMARK_1_WORD (0)
164 /* @brief Define whether the buffer supports watermark event 2 words before buffer upper limit. */
165 #define FSL_FEATURE_DAC_HAS_WATERMARK_2_WORDS (0)
166 /* @brief Define whether the buffer supports watermark event 3 words before buffer upper limit. */
167 #define FSL_FEATURE_DAC_HAS_WATERMARK_3_WORDS (0)
168 /* @brief Define whether the buffer supports watermark event 4 words before buffer upper limit. */
169 #define FSL_FEATURE_DAC_HAS_WATERMARK_4_WORDS (0)
170 /* @brief Define whether FIFO buffer mode is available or not. */
171 #define FSL_FEATURE_DAC_HAS_BUFFER_FIFO_MODE (1)
172 /* @brief Define whether swing buffer mode is available or not.. */
173 #define FSL_FEATURE_DAC_HAS_BUFFER_SWING_MODE (0)
174 
175 /* DMA module features */
176 
177 /* @brief Number of DMA channels. */
178 #define FSL_FEATURE_DMA_MODULE_CHANNEL (4)
179 /* @brief Total number of DMA channels on all modules. */
180 #define FSL_FEATURE_DMA_DMAMUX_CHANNELS (4)
181 
182 /* DMAMUX module features */
183 
184 /* @brief Number of DMA channels (related to number of register CHCFGn). */
185 #define FSL_FEATURE_DMAMUX_MODULE_CHANNEL (4)
186 /* @brief Total number of DMA channels on all modules. */
187 #define FSL_FEATURE_DMAMUX_DMAMUX_CHANNELS (4)
188 /* @brief Has the periodic trigger capability for the triggered DMA channel (register bit CHCFG0[TRIG]). */
189 #define FSL_FEATURE_DMAMUX_HAS_TRIG (1)
190 /* @brief Register CHCFGn width. */
191 #define FSL_FEATURE_DMAMUX_CHCFG_REGISTER_WIDTH (8)
192 
193 /* FGPIO module features */
194 
195 /* No feature definitions */
196 
197 /* FLEXIO module features */
198 
199 /* @brief Has Shifter Status Register (FLEXIO_SHIFTSTAT) */
200 #define FSL_FEATURE_FLEXIO_HAS_SHIFTER_STATUS (1)
201 /* @brief Has Pin Data Input Register (FLEXIO_PIN) */
202 #define FSL_FEATURE_FLEXIO_HAS_PIN_STATUS (0)
203 /* @brief Has Shifter Buffer N Nibble Byte Swapped Register (FLEXIO_SHIFTBUFNBSn) */
204 #define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_NIBBLE_BYTE_SWAP (0)
205 /* @brief Has Shifter Buffer N Half Word Swapped Register (FLEXIO_SHIFTBUFHWSn) */
206 #define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_HALF_WORD_SWAP (0)
207 /* @brief Has Shifter Buffer N Nibble Swapped Register (FLEXIO_SHIFTBUFNISn) */
208 #define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_NIBBLE_SWAP (0)
209 /* @brief Supports Shifter State Mode (FLEXIO_SHIFTCTLn[SMOD]) */
210 #define FSL_FEATURE_FLEXIO_HAS_STATE_MODE (0)
211 /* @brief Supports Shifter Logic Mode (FLEXIO_SHIFTCTLn[SMOD]) */
212 #define FSL_FEATURE_FLEXIO_HAS_LOGIC_MODE (0)
213 /* @brief Supports paralle width (FLEXIO_SHIFTCFGn[PWIDTH]) */
214 #define FSL_FEATURE_FLEXIO_HAS_PARALLEL_WIDTH (0)
215 /* @brief Reset value of the FLEXIO_VERID register */
216 #define FSL_FEATURE_FLEXIO_VERID_RESET_VALUE (0x1000000)
217 /* @brief Reset value of the FLEXIO_PARAM register */
218 #define FSL_FEATURE_FLEXIO_PARAM_RESET_VALUE (0x10080404)
219 /* @brief Represent the bit width of the TIMDCE field (FLEXIO_TIMCFGLn[TIMDEC]) */
220 #define FSL_FEATURE_FLEXIO_TIMCFG_TIMDCE_FIELD_WIDTH (2)
221 /* @brief Flexio DMA request base channel */
222 #define FSL_FEATURE_FLEXIO_DMA_REQUEST_BASE_CHANNEL (0)
223 
224 /* FLASH module features */
225 
226 /* @brief Is of type FTFA. */
227 #define FSL_FEATURE_FLASH_IS_FTFA (1)
228 /* @brief Is of type FTFE. */
229 #define FSL_FEATURE_FLASH_IS_FTFE (0)
230 /* @brief Is of type FTFL. */
231 #define FSL_FEATURE_FLASH_IS_FTFL (0)
232 /* @brief Has flags indicating the status of the FlexRAM (register bits FCNFG[EEERDY], FCNFG[RAMRDY] and FCNFG[PFLSH]). */
233 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM_FLAGS (0)
234 /* @brief Has program flash swapping status flag (register bit FCNFG[SWAP]). */
235 #define FSL_FEATURE_FLASH_HAS_PFLASH_SWAPPING_STATUS_FLAG (0)
236 /* @brief Has EEPROM region protection (register FEPROT). */
237 #define FSL_FEATURE_FLASH_HAS_EEROM_REGION_PROTECTION (0)
238 /* @brief Has data flash region protection (register FDPROT). */
239 #define FSL_FEATURE_FLASH_HAS_DATA_FLASH_REGION_PROTECTION (0)
240 /* @brief Has flash access control (registers XACCHn, SACCHn, where n is a number, FACSS and FACSN). */
241 #define FSL_FEATURE_FLASH_HAS_ACCESS_CONTROL (0)
242 /* @brief Has flash cache control in FMC module. */
243 #define FSL_FEATURE_FLASH_HAS_FMC_FLASH_CACHE_CONTROLS (0)
244 /* @brief Has flash cache control in MCM module. */
245 #define FSL_FEATURE_FLASH_HAS_MCM_FLASH_CACHE_CONTROLS (1)
246 /* @brief Has flash cache control in MSCM module. */
247 #define FSL_FEATURE_FLASH_HAS_MSCM_FLASH_CACHE_CONTROLS (0)
248 /* @brief Has prefetch speculation control in flash, such as kv5x. */
249 #define FSL_FEATURE_FLASH_PREFETCH_SPECULATION_CONTROL_IN_FLASH (0)
250 /* @brief P-Flash flash size coding rule version, value 0 for K1 and K2, value 1 for K3. */
251 #define FSL_FEATURE_FLASH_SIZE_ENCODING_RULE_VERSION (0)
252 /* @brief P-Flash start address. */
253 #define FSL_FEATURE_FLASH_PFLASH_START_ADDRESS (0x00000000)
254 /* @brief P-Flash block count. */
255 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_COUNT (2)
256 /* @brief P-Flash block size. */
257 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SIZE (131072)
258 /* @brief P-Flash sector size. */
259 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SECTOR_SIZE (1024)
260 /* @brief P-Flash write unit size. */
261 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_WRITE_UNIT_SIZE (4)
262 /* @brief P-Flash data path width. */
263 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_DATA_PATH_WIDTH (4)
264 /* @brief P-Flash block swap feature. */
265 #define FSL_FEATURE_FLASH_HAS_PFLASH_BLOCK_SWAP (0)
266 /* @brief P-Flash protection region count. */
267 #define FSL_FEATURE_FLASH_PFLASH_PROTECTION_REGION_COUNT (32)
268 /* @brief Has FlexNVM memory. */
269 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM (0)
270 /* @brief Has FlexNVM alias. */
271 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM_ALIAS (0)
272 /* @brief FlexNVM start address. (Valid only if FlexNVM is available.) */
273 #define FSL_FEATURE_FLASH_FLEX_NVM_START_ADDRESS (0x00000000)
274 /* @brief FlexNVM alias start address. (Valid only if FlexNVM alias is available.) */
275 #define FSL_FEATURE_FLASH_FLEX_NVM_ALIAS_START_ADDRESS (0x00000000)
276 /* @brief FlexNVM block count. */
277 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_COUNT (0)
278 /* @brief FlexNVM block size. */
279 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SIZE (0)
280 /* @brief FlexNVM sector size. */
281 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SECTOR_SIZE (0)
282 /* @brief FlexNVM write unit size. */
283 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_WRITE_UNIT_SIZE (0)
284 /* @brief FlexNVM data path width. */
285 #define FSL_FEATURE_FLASH_FLEX_BLOCK_DATA_PATH_WIDTH (0)
286 /* @brief Has FlexRAM memory. */
287 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM (0)
288 /* @brief FlexRAM start address. (Valid only if FlexRAM is available.) */
289 #define FSL_FEATURE_FLASH_FLEX_RAM_START_ADDRESS (0x00000000)
290 /* @brief FlexRAM size. */
291 #define FSL_FEATURE_FLASH_FLEX_RAM_SIZE (0)
292 /* @brief Has 0x00 Read 1s Block command. */
293 #define FSL_FEATURE_FLASH_HAS_READ_1S_BLOCK_CMD (1)
294 /* @brief Has 0x01 Read 1s Section command. */
295 #define FSL_FEATURE_FLASH_HAS_READ_1S_SECTION_CMD (1)
296 /* @brief Has 0x02 Program Check command. */
297 #define FSL_FEATURE_FLASH_HAS_PROGRAM_CHECK_CMD (1)
298 /* @brief Has 0x03 Read Resource command. */
299 #define FSL_FEATURE_FLASH_HAS_READ_RESOURCE_CMD (1)
300 /* @brief Has 0x06 Program Longword command. */
301 #define FSL_FEATURE_FLASH_HAS_PROGRAM_LONGWORD_CMD (1)
302 /* @brief Has 0x07 Program Phrase command. */
303 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PHRASE_CMD (0)
304 /* @brief Has 0x08 Erase Flash Block command. */
305 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_BLOCK_CMD (1)
306 /* @brief Has 0x09 Erase Flash Sector command. */
307 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_SECTOR_CMD (1)
308 /* @brief Has 0x0B Program Section command. */
309 #define FSL_FEATURE_FLASH_HAS_PROGRAM_SECTION_CMD (0)
310 /* @brief Has 0x40 Read 1s All Blocks command. */
311 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_BLOCKS_CMD (1)
312 /* @brief Has 0x41 Read Once command. */
313 #define FSL_FEATURE_FLASH_HAS_READ_ONCE_CMD (1)
314 /* @brief Has 0x43 Program Once command. */
315 #define FSL_FEATURE_FLASH_HAS_PROGRAM_ONCE_CMD (1)
316 /* @brief Has 0x44 Erase All Blocks command. */
317 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_CMD (1)
318 /* @brief Has 0x45 Verify Backdoor Access Key command. */
319 #define FSL_FEATURE_FLASH_HAS_VERIFY_BACKDOOR_ACCESS_KEY_CMD (1)
320 /* @brief Has 0x46 Swap Control command. */
321 #define FSL_FEATURE_FLASH_HAS_SWAP_CONTROL_CMD (0)
322 /* @brief Has 0x49 Erase All Blocks Unsecure command. */
323 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_UNSECURE_CMD (1)
324 /* @brief Has 0x4A Read 1s All Execute-only Segments command. */
325 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0)
326 /* @brief Has 0x4B Erase All Execute-only Segments command. */
327 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0)
328 /* @brief Has 0x80 Program Partition command. */
329 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PARTITION_CMD (0)
330 /* @brief Has 0x81 Set FlexRAM Function command. */
331 #define FSL_FEATURE_FLASH_HAS_SET_FLEXRAM_FUNCTION_CMD (0)
332 /* @brief P-Flash Erase/Read 1st all block command address alignment. */
333 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_CMD_ADDRESS_ALIGMENT (4)
334 /* @brief P-Flash Erase sector command address alignment. */
335 #define FSL_FEATURE_FLASH_PFLASH_SECTOR_CMD_ADDRESS_ALIGMENT (4)
336 /* @brief P-Flash Rrogram/Verify section command address alignment. */
337 #define FSL_FEATURE_FLASH_PFLASH_SECTION_CMD_ADDRESS_ALIGMENT (4)
338 /* @brief P-Flash Read resource command address alignment. */
339 #define FSL_FEATURE_FLASH_PFLASH_RESOURCE_CMD_ADDRESS_ALIGMENT (4)
340 /* @brief P-Flash Program check command address alignment. */
341 #define FSL_FEATURE_FLASH_PFLASH_CHECK_CMD_ADDRESS_ALIGMENT (4)
342 /* @brief P-Flash Program check command address alignment. */
343 #define FSL_FEATURE_FLASH_PFLASH_SWAP_CONTROL_CMD_ADDRESS_ALIGMENT (0)
344 /* @brief FlexNVM Erase/Read 1st all block command address alignment. */
345 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_CMD_ADDRESS_ALIGMENT (0)
346 /* @brief FlexNVM Erase sector command address alignment. */
347 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTOR_CMD_ADDRESS_ALIGMENT (0)
348 /* @brief FlexNVM Rrogram/Verify section command address alignment. */
349 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTION_CMD_ADDRESS_ALIGMENT (0)
350 /* @brief FlexNVM Read resource command address alignment. */
351 #define FSL_FEATURE_FLASH_FLEX_NVM_RESOURCE_CMD_ADDRESS_ALIGMENT (0)
352 /* @brief FlexNVM Program check command address alignment. */
353 #define FSL_FEATURE_FLASH_FLEX_NVM_CHECK_CMD_ADDRESS_ALIGMENT (0)
354 /* @brief FlexNVM partition code 0000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
355 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0000 (0xFFFFFFFFU)
356 /* @brief FlexNVM partition code 0001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
357 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0001 (0xFFFFFFFFU)
358 /* @brief FlexNVM partition code 0010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
359 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0010 (0xFFFFFFFFU)
360 /* @brief FlexNVM partition code 0011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
361 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0011 (0xFFFFFFFFU)
362 /* @brief FlexNVM partition code 0100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
363 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0100 (0xFFFFFFFFU)
364 /* @brief FlexNVM partition code 0101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
365 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0101 (0xFFFFFFFFU)
366 /* @brief FlexNVM partition code 0110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
367 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0110 (0xFFFFFFFFU)
368 /* @brief FlexNVM partition code 0111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
369 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0111 (0xFFFFFFFFU)
370 /* @brief FlexNVM partition code 1000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
371 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1000 (0xFFFFFFFFU)
372 /* @brief FlexNVM partition code 1001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
373 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1001 (0xFFFFFFFFU)
374 /* @brief FlexNVM partition code 1010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
375 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1010 (0xFFFFFFFFU)
376 /* @brief FlexNVM partition code 1011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
377 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1011 (0xFFFFFFFFU)
378 /* @brief FlexNVM partition code 1100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
379 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1100 (0xFFFFFFFFU)
380 /* @brief FlexNVM partition code 1101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
381 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1101 (0xFFFFFFFFU)
382 /* @brief FlexNVM partition code 1110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
383 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1110 (0xFFFFFFFFU)
384 /* @brief FlexNVM partition code 1111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
385 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1111 (0xFFFFFFFFU)
386 /* @brief Emulated eeprom size code 0000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
387 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0000 (0xFFFF)
388 /* @brief Emulated eeprom size code 0001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
389 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0001 (0xFFFF)
390 /* @brief Emulated eeprom size code 0010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
391 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0010 (0xFFFF)
392 /* @brief Emulated eeprom size code 0011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
393 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0011 (0xFFFF)
394 /* @brief Emulated eeprom size code 0100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
395 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0100 (0xFFFF)
396 /* @brief Emulated eeprom size code 0101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
397 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0101 (0xFFFF)
398 /* @brief Emulated eeprom size code 0110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
399 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0110 (0xFFFF)
400 /* @brief Emulated eeprom size code 0111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
401 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0111 (0xFFFF)
402 /* @brief Emulated eeprom size code 1000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
403 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1000 (0xFFFF)
404 /* @brief Emulated eeprom size code 1001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
405 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1001 (0xFFFF)
406 /* @brief Emulated eeprom size code 1010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
407 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1010 (0xFFFF)
408 /* @brief Emulated eeprom size code 1011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
409 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1011 (0xFFFF)
410 /* @brief Emulated eeprom size code 1100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
411 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1100 (0xFFFF)
412 /* @brief Emulated eeprom size code 1101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
413 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1101 (0xFFFF)
414 /* @brief Emulated eeprom size code 1110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
415 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1110 (0xFFFF)
416 /* @brief Emulated eeprom size code 1111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
417 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1111 (0xFFFF)
418 
419 /* GPIO module features */
420 
421 /* @brief Has GPIO attribute checker register (GACR). */
422 #define FSL_FEATURE_GPIO_HAS_ATTRIBUTE_CHECKER (0)
423 
424 /* I2C module features */
425 
426 /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */
427 #define FSL_FEATURE_I2C_HAS_SMBUS (1)
428 /* @brief Maximum supported baud rate in kilobit per second. */
429 #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (400)
430 /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */
431 #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (0)
432 /* @brief Has DMA support (register bit C1[DMAEN]). */
433 #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (1)
434 /* @brief Has I2C bus start and stop detection (register bits FLT[SSIE], FLT[STARTF] and FLT[STOPF]). */
435 #define FSL_FEATURE_I2C_HAS_START_STOP_DETECT (1)
436 /* @brief Has I2C bus stop detection (register bits FLT[STOPIE] and FLT[STOPF]). */
437 #define FSL_FEATURE_I2C_HAS_STOP_DETECT (0)
438 /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */
439 #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1)
440 /* @brief Maximum width of the glitch filter in number of bus clocks. */
441 #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (15)
442 /* @brief Has control of the drive capability of the I2C pins. */
443 #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (1)
444 /* @brief Has double buffering support (register S2). */
445 #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (1)
446 /* @brief Has double buffer enable. */
447 #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFER_ENABLE (0)
448 
449 /* SAI module features */
450 
451 /* @brief SAI has FIFO in this soc (register bit fields TCR1[TFW]. */
452 #define FSL_FEATURE_SAI_HAS_FIFO (0)
453 /* @brief Receive/transmit FIFO size in item count (register bit fields TCSR[FRDE], TCSR[FRIE], TCSR[FRF], TCR1[TFW], RCSR[FRDE], RCSR[FRIE], RCSR[FRF], RCR1[RFW], registers TFRn, RFRn). */
454 #define FSL_FEATURE_SAI_FIFO_COUNTn(x) (0)
455 /* @brief Receive/transmit channel number (register bit fields TCR3[TCE], RCR3[RCE], registers TDRn and RDRn). */
456 #define FSL_FEATURE_SAI_CHANNEL_COUNTn(x) (1)
457 /* @brief Maximum words per frame (register bit fields TCR3[WDFL], TCR4[FRSZ], TMR[TWM], RCR3[WDFL], RCR4[FRSZ], RMR[RWM]). */
458 #define FSL_FEATURE_SAI_MAX_WORDS_PER_FRAME (2)
459 /* @brief Has support of combining multiple data channel FIFOs into single channel FIFO (register bit fields TCR3[CFR], TCR4[FCOMB], TFR0[WCP], TFR1[WCP], RCR3[CFR], RCR4[FCOMB], RFR0[RCP], RFR1[RCP]). */
460 #define FSL_FEATURE_SAI_HAS_FIFO_COMBINE_MODE (0)
461 /* @brief Has packing of 8-bit and 16-bit data into each 32-bit FIFO word (register bit fields TCR4[FPACK], RCR4[FPACK]). */
462 #define FSL_FEATURE_SAI_HAS_FIFO_PACKING (1)
463 /* @brief Configures when the SAI will continue transmitting after a FIFO error has been detected (register bit fields TCR4[FCONT], RCR4[FCONT]). */
464 #define FSL_FEATURE_SAI_HAS_FIFO_FUNCTION_AFTER_ERROR (1)
465 /* @brief Configures if the frame sync is generated internally, a frame sync is only generated when the FIFO warning flag is clear or continuously (register bit fields TCR4[ONDEM], RCR4[ONDEM]). */
466 #define FSL_FEATURE_SAI_HAS_ON_DEMAND_MODE (1)
467 /* @brief Simplified bit clock source and asynchronous/synchronous mode selection (register bit fields TCR2[CLKMODE], RCR2[CLKMODE]), in comparison with the exclusively implemented TCR2[SYNC,BCS,BCI,MSEL], RCR2[SYNC,BCS,BCI,MSEL]. */
468 #define FSL_FEATURE_SAI_HAS_CLOCKING_MODE (0)
469 /* @brief Has register for configuration of the MCLK divide ratio (register bit fields MDR[FRACT], MDR[DIVIDE]). */
470 #define FSL_FEATURE_SAI_HAS_MCLKDIV_REGISTER (0)
471 /* @brief Ihe interrupt source number */
472 #define FSL_FEATURE_SAI_INT_SOURCE_NUM (1)
473 /* @brief Has register of MCR. */
474 #define FSL_FEATURE_SAI_HAS_MCR (1)
475 /* @brief Has register of MDR */
476 #define FSL_FEATURE_SAI_HAS_MDR (0)
477 /* @brief Has DIV bit fields of MCR register (register bit fields MCR[DIV]. */
478 #define FSL_FEATURE_SAI_HAS_MCR_MCLK_POST_DIV (0)
479 /* @brief Support Channel Mode (register bit fields TCR4[CHMOD]). */
480 #define FSL_FEATURE_SAI_HAS_CHANNEL_MODE (0)
481 
482 /* SLCD module features */
483 
484 /* @brief Has Multi Alternate Clock Source (register bit GCR[ATLSOURCE]).  */
485 #define FSL_FEATURE_SLCD_HAS_MULTI_ALTERNATE_CLOCK_SOURCE (1)
486 /* @brief Has fast frame rate (register bit GCR[FFR]). */
487 #define FSL_FEATURE_SLCD_HAS_FAST_FRAME_RATE (1)
488 /* @brief Has frame frequency interrupt (register bit GCR[LCDIEN]). */
489 #define FSL_FEATURE_SLCD_HAS_FRAME_FREQUENCY_INTERRUPT (0)
490 /* @brief Has high reference select (register bit GCR[HREFSEL]). */
491 #define FSL_FEATURE_SLCD_HAS_HIGH_REFERENCE_SELECT (0)
492 /* @brief Has pad safe (register bit GCR[PADSAFE]). */
493 #define FSL_FEATURE_SLCD_HAS_PAD_SAFE (1)
494 /* @brief Has lcd wait (register bit GCR[LCDWAIT]). */
495 #define FSL_FEATURE_SLCD_HAS_LCD_WAIT (0)
496 /* @brief Has lcd doze enable (register bit GCR[LCDDOZE]). */
497 #define FSL_FEATURE_SLCD_HAS_LCD_DOZE_ENABLE (1)
498 /* @brief Total pin number on LCD. */
499 #define FSL_FEATURE_SLCD_HAS_PIN_NUM (64)
500 /* @brief Total phase number on SLCD. */
501 #define FSL_FEATURE_SLCD_HAS_PHASE_NUM (8)
502 
503 /* LLWU module features */
504 
505 /* @brief Maximum number of pins (maximal index plus one) connected to LLWU device. */
506 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN (16)
507 /* @brief Has pins 8-15 connected to LLWU device. */
508 #define FSL_FEATURE_LLWU_EXTERNAL_PIN_GROUP2 (1)
509 /* @brief Maximum number of internal modules connected to LLWU device. */
510 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE (8)
511 /* @brief Number of digital filters. */
512 #define FSL_FEATURE_LLWU_HAS_PIN_FILTER (2)
513 /* @brief Has MF register. */
514 #define FSL_FEATURE_LLWU_HAS_MF (0)
515 /* @brief Has PF register. */
516 #define FSL_FEATURE_LLWU_HAS_PF (0)
517 /* @brief Has possibility to enable reset in low leakage power mode and enable digital filter for RESET pin (register LLWU_RST). */
518 #define FSL_FEATURE_LLWU_HAS_RESET_ENABLE (0)
519 /* @brief Has no internal module wakeup flag register. */
520 #define FSL_FEATURE_LLWU_HAS_NO_INTERNAL_MODULE_WAKEUP_FLAG_REG (0)
521 /* @brief Has external pin 0 connected to LLWU device. */
522 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN0 (0)
523 /* @brief Index of port of external pin. */
524 #define FSL_FEATURE_LLWU_PIN0_GPIO_IDX (0)
525 /* @brief Number of external pin port on specified port. */
526 #define FSL_FEATURE_LLWU_PIN0_GPIO_PIN (0)
527 /* @brief Has external pin 1 connected to LLWU device. */
528 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN1 (0)
529 /* @brief Index of port of external pin. */
530 #define FSL_FEATURE_LLWU_PIN1_GPIO_IDX (0)
531 /* @brief Number of external pin port on specified port. */
532 #define FSL_FEATURE_LLWU_PIN1_GPIO_PIN (0)
533 /* @brief Has external pin 2 connected to LLWU device. */
534 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN2 (0)
535 /* @brief Index of port of external pin. */
536 #define FSL_FEATURE_LLWU_PIN2_GPIO_IDX (0)
537 /* @brief Number of external pin port on specified port. */
538 #define FSL_FEATURE_LLWU_PIN2_GPIO_PIN (0)
539 /* @brief Has external pin 3 connected to LLWU device. */
540 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN3 (0)
541 /* @brief Index of port of external pin. */
542 #define FSL_FEATURE_LLWU_PIN3_GPIO_IDX (0)
543 /* @brief Number of external pin port on specified port. */
544 #define FSL_FEATURE_LLWU_PIN3_GPIO_PIN (0)
545 /* @brief Has external pin 4 connected to LLWU device. */
546 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN4 (0)
547 /* @brief Index of port of external pin. */
548 #define FSL_FEATURE_LLWU_PIN4_GPIO_IDX (0)
549 /* @brief Number of external pin port on specified port. */
550 #define FSL_FEATURE_LLWU_PIN4_GPIO_PIN (0)
551 /* @brief Has external pin 5 connected to LLWU device. */
552 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN5 (1)
553 /* @brief Index of port of external pin. */
554 #define FSL_FEATURE_LLWU_PIN5_GPIO_IDX (GPIOB_IDX)
555 /* @brief Number of external pin port on specified port. */
556 #define FSL_FEATURE_LLWU_PIN5_GPIO_PIN (0)
557 /* @brief Has external pin 6 connected to LLWU device. */
558 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN6 (1)
559 /* @brief Index of port of external pin. */
560 #define FSL_FEATURE_LLWU_PIN6_GPIO_IDX (GPIOC_IDX)
561 /* @brief Number of external pin port on specified port. */
562 #define FSL_FEATURE_LLWU_PIN6_GPIO_PIN (1)
563 /* @brief Has external pin 7 connected to LLWU device. */
564 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN7 (1)
565 /* @brief Index of port of external pin. */
566 #define FSL_FEATURE_LLWU_PIN7_GPIO_IDX (GPIOC_IDX)
567 /* @brief Number of external pin port on specified port. */
568 #define FSL_FEATURE_LLWU_PIN7_GPIO_PIN (3)
569 /* @brief Has external pin 8 connected to LLWU device. */
570 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN8 (1)
571 /* @brief Index of port of external pin. */
572 #define FSL_FEATURE_LLWU_PIN8_GPIO_IDX (GPIOC_IDX)
573 /* @brief Number of external pin port on specified port. */
574 #define FSL_FEATURE_LLWU_PIN8_GPIO_PIN (4)
575 /* @brief Has external pin 9 connected to LLWU device. */
576 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN9 (1)
577 /* @brief Index of port of external pin. */
578 #define FSL_FEATURE_LLWU_PIN9_GPIO_IDX (GPIOC_IDX)
579 /* @brief Number of external pin port on specified port. */
580 #define FSL_FEATURE_LLWU_PIN9_GPIO_PIN (5)
581 /* @brief Has external pin 10 connected to LLWU device. */
582 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN10 (1)
583 /* @brief Index of port of external pin. */
584 #define FSL_FEATURE_LLWU_PIN10_GPIO_IDX (GPIOC_IDX)
585 /* @brief Number of external pin port on specified port. */
586 #define FSL_FEATURE_LLWU_PIN10_GPIO_PIN (6)
587 /* @brief Has external pin 11 connected to LLWU device. */
588 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN11 (0)
589 /* @brief Index of port of external pin. */
590 #define FSL_FEATURE_LLWU_PIN11_GPIO_IDX (0)
591 /* @brief Number of external pin port on specified port. */
592 #define FSL_FEATURE_LLWU_PIN11_GPIO_PIN (0)
593 /* @brief Has external pin 12 connected to LLWU device. */
594 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN12 (0)
595 /* @brief Index of port of external pin. */
596 #define FSL_FEATURE_LLWU_PIN12_GPIO_IDX (0)
597 /* @brief Number of external pin port on specified port. */
598 #define FSL_FEATURE_LLWU_PIN12_GPIO_PIN (0)
599 /* @brief Has external pin 13 connected to LLWU device. */
600 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN13 (0)
601 /* @brief Index of port of external pin. */
602 #define FSL_FEATURE_LLWU_PIN13_GPIO_IDX (0)
603 /* @brief Number of external pin port on specified port. */
604 #define FSL_FEATURE_LLWU_PIN13_GPIO_PIN (0)
605 /* @brief Has external pin 14 connected to LLWU device. */
606 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN14 (1)
607 /* @brief Index of port of external pin. */
608 #define FSL_FEATURE_LLWU_PIN14_GPIO_IDX (GPIOD_IDX)
609 /* @brief Number of external pin port on specified port. */
610 #define FSL_FEATURE_LLWU_PIN14_GPIO_PIN (4)
611 /* @brief Has external pin 15 connected to LLWU device. */
612 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN15 (1)
613 /* @brief Index of port of external pin. */
614 #define FSL_FEATURE_LLWU_PIN15_GPIO_IDX (GPIOD_IDX)
615 /* @brief Number of external pin port on specified port. */
616 #define FSL_FEATURE_LLWU_PIN15_GPIO_PIN (6)
617 /* @brief Has external pin 16 connected to LLWU device. */
618 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN16 (0)
619 /* @brief Index of port of external pin. */
620 #define FSL_FEATURE_LLWU_PIN16_GPIO_IDX (0)
621 /* @brief Number of external pin port on specified port. */
622 #define FSL_FEATURE_LLWU_PIN16_GPIO_PIN (0)
623 /* @brief Has external pin 17 connected to LLWU device. */
624 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN17 (0)
625 /* @brief Index of port of external pin. */
626 #define FSL_FEATURE_LLWU_PIN17_GPIO_IDX (0)
627 /* @brief Number of external pin port on specified port. */
628 #define FSL_FEATURE_LLWU_PIN17_GPIO_PIN (0)
629 /* @brief Has external pin 18 connected to LLWU device. */
630 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN18 (0)
631 /* @brief Index of port of external pin. */
632 #define FSL_FEATURE_LLWU_PIN18_GPIO_IDX (0)
633 /* @brief Number of external pin port on specified port. */
634 #define FSL_FEATURE_LLWU_PIN18_GPIO_PIN (0)
635 /* @brief Has external pin 19 connected to LLWU device. */
636 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN19 (0)
637 /* @brief Index of port of external pin. */
638 #define FSL_FEATURE_LLWU_PIN19_GPIO_IDX (0)
639 /* @brief Number of external pin port on specified port. */
640 #define FSL_FEATURE_LLWU_PIN19_GPIO_PIN (0)
641 /* @brief Has external pin 20 connected to LLWU device. */
642 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN20 (0)
643 /* @brief Index of port of external pin. */
644 #define FSL_FEATURE_LLWU_PIN20_GPIO_IDX (0)
645 /* @brief Number of external pin port on specified port. */
646 #define FSL_FEATURE_LLWU_PIN20_GPIO_PIN (0)
647 /* @brief Has external pin 21 connected to LLWU device. */
648 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN21 (0)
649 /* @brief Index of port of external pin. */
650 #define FSL_FEATURE_LLWU_PIN21_GPIO_IDX (0)
651 /* @brief Number of external pin port on specified port. */
652 #define FSL_FEATURE_LLWU_PIN21_GPIO_PIN (0)
653 /* @brief Has external pin 22 connected to LLWU device. */
654 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN22 (0)
655 /* @brief Index of port of external pin. */
656 #define FSL_FEATURE_LLWU_PIN22_GPIO_IDX (0)
657 /* @brief Number of external pin port on specified port. */
658 #define FSL_FEATURE_LLWU_PIN22_GPIO_PIN (0)
659 /* @brief Has external pin 23 connected to LLWU device. */
660 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN23 (0)
661 /* @brief Index of port of external pin. */
662 #define FSL_FEATURE_LLWU_PIN23_GPIO_IDX (0)
663 /* @brief Number of external pin port on specified port. */
664 #define FSL_FEATURE_LLWU_PIN23_GPIO_PIN (0)
665 /* @brief Has external pin 24 connected to LLWU device. */
666 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN24 (0)
667 /* @brief Index of port of external pin. */
668 #define FSL_FEATURE_LLWU_PIN24_GPIO_IDX (0)
669 /* @brief Number of external pin port on specified port. */
670 #define FSL_FEATURE_LLWU_PIN24_GPIO_PIN (0)
671 /* @brief Has external pin 25 connected to LLWU device. */
672 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN25 (0)
673 /* @brief Index of port of external pin. */
674 #define FSL_FEATURE_LLWU_PIN25_GPIO_IDX (0)
675 /* @brief Number of external pin port on specified port. */
676 #define FSL_FEATURE_LLWU_PIN25_GPIO_PIN (0)
677 /* @brief Has external pin 26 connected to LLWU device. */
678 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN26 (0)
679 /* @brief Index of port of external pin. */
680 #define FSL_FEATURE_LLWU_PIN26_GPIO_IDX (0)
681 /* @brief Number of external pin port on specified port. */
682 #define FSL_FEATURE_LLWU_PIN26_GPIO_PIN (0)
683 /* @brief Has external pin 27 connected to LLWU device. */
684 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN27 (0)
685 /* @brief Index of port of external pin. */
686 #define FSL_FEATURE_LLWU_PIN27_GPIO_IDX (0)
687 /* @brief Number of external pin port on specified port. */
688 #define FSL_FEATURE_LLWU_PIN27_GPIO_PIN (0)
689 /* @brief Has external pin 28 connected to LLWU device. */
690 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN28 (0)
691 /* @brief Index of port of external pin. */
692 #define FSL_FEATURE_LLWU_PIN28_GPIO_IDX (0)
693 /* @brief Number of external pin port on specified port. */
694 #define FSL_FEATURE_LLWU_PIN28_GPIO_PIN (0)
695 /* @brief Has external pin 29 connected to LLWU device. */
696 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN29 (0)
697 /* @brief Index of port of external pin. */
698 #define FSL_FEATURE_LLWU_PIN29_GPIO_IDX (0)
699 /* @brief Number of external pin port on specified port. */
700 #define FSL_FEATURE_LLWU_PIN29_GPIO_PIN (0)
701 /* @brief Has external pin 30 connected to LLWU device. */
702 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN30 (0)
703 /* @brief Index of port of external pin. */
704 #define FSL_FEATURE_LLWU_PIN30_GPIO_IDX (0)
705 /* @brief Number of external pin port on specified port. */
706 #define FSL_FEATURE_LLWU_PIN30_GPIO_PIN (0)
707 /* @brief Has external pin 31 connected to LLWU device. */
708 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN31 (0)
709 /* @brief Index of port of external pin. */
710 #define FSL_FEATURE_LLWU_PIN31_GPIO_IDX (0)
711 /* @brief Number of external pin port on specified port. */
712 #define FSL_FEATURE_LLWU_PIN31_GPIO_PIN (0)
713 /* @brief Has internal module 0 connected to LLWU device. */
714 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE0 (1)
715 /* @brief Has internal module 1 connected to LLWU device. */
716 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE1 (1)
717 /* @brief Has internal module 2 connected to LLWU device. */
718 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE2 (0)
719 /* @brief Has internal module 3 connected to LLWU device. */
720 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE3 (0)
721 /* @brief Has internal module 4 connected to LLWU device. */
722 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE4 (0)
723 /* @brief Has internal module 5 connected to LLWU device. */
724 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE5 (1)
725 /* @brief Has internal module 6 connected to LLWU device. */
726 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE6 (0)
727 /* @brief Has internal module 7 connected to LLWU device. */
728 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE7 (1)
729 /* @brief Has Version ID Register (LLWU_VERID). */
730 #define FSL_FEATURE_LLWU_HAS_VERID (0)
731 /* @brief Has Parameter Register (LLWU_PARAM). */
732 #define FSL_FEATURE_LLWU_HAS_PARAM (0)
733 /* @brief Width of registers of the LLWU. */
734 #define FSL_FEATURE_LLWU_REG_BITWIDTH (8)
735 /* @brief Has DMA Enable register (LLWU_DE). */
736 #define FSL_FEATURE_LLWU_HAS_DMA_ENABLE_REG (0)
737 
738 /* LPTMR module features */
739 
740 /* @brief Has shared interrupt handler with another LPTMR module. */
741 #define FSL_FEATURE_LPTMR_HAS_SHARED_IRQ_HANDLER (0)
742 /* @brief Whether LPTMR counter is 32 bits width. */
743 #define FSL_FEATURE_LPTMR_CNR_WIDTH_IS_32B (0)
744 /* @brief Has timer DMA request enable (register bit CSR[TDRE]). */
745 #define FSL_FEATURE_LPTMR_HAS_CSR_TDRE (0)
746 
747 /* LPUART module features */
748 
749 /* @brief LPUART0 and LPUART1 has shared interrupt vector. */
750 #define FSL_FEATURE_LPUART_HAS_SHARED_IRQ0_IRQ1 (0)
751 /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */
752 #define FSL_FEATURE_LPUART_HAS_IRQ_EXTENDED_FUNCTIONS (0)
753 /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */
754 #define FSL_FEATURE_LPUART_HAS_LOW_POWER_UART_SUPPORT (1)
755 /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */
756 #define FSL_FEATURE_LPUART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1)
757 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
758 #define FSL_FEATURE_LPUART_HAS_FIFO (0)
759 /* @brief Has 32-bit register MODIR */
760 #define FSL_FEATURE_LPUART_HAS_MODIR (0)
761 /* @brief Hardware flow control (RTS, CTS) is supported. */
762 #define FSL_FEATURE_LPUART_HAS_MODEM_SUPPORT (0)
763 /* @brief Infrared (modulation) is supported. */
764 #define FSL_FEATURE_LPUART_HAS_IR_SUPPORT (0)
765 /* @brief 2 bits long stop bit is available. */
766 #define FSL_FEATURE_LPUART_HAS_STOP_BIT_CONFIG_SUPPORT (1)
767 /* @brief If 10-bit mode is supported. */
768 #define FSL_FEATURE_LPUART_HAS_10BIT_DATA_SUPPORT (1)
769 /* @brief If 7-bit mode is supported. */
770 #define FSL_FEATURE_LPUART_HAS_7BIT_DATA_SUPPORT (0)
771 /* @brief Baud rate fine adjustment is available. */
772 #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (0)
773 /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */
774 #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (1)
775 /* @brief Baud rate oversampling is available. */
776 #define FSL_FEATURE_LPUART_HAS_RX_RESYNC_SUPPORT (1)
777 /* @brief Baud rate oversampling is available. */
778 #define FSL_FEATURE_LPUART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (1)
779 /* @brief Peripheral type. */
780 #define FSL_FEATURE_LPUART_IS_SCI (1)
781 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
782 #define FSL_FEATURE_LPUART_FIFO_SIZEn(x) (0)
783 /* @brief Supports two match addresses to filter incoming frames. */
784 #define FSL_FEATURE_LPUART_HAS_ADDRESS_MATCHING (1)
785 /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */
786 #define FSL_FEATURE_LPUART_HAS_DMA_ENABLE (1)
787 /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */
788 #define FSL_FEATURE_LPUART_HAS_DMA_SELECT (0)
789 /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */
790 #define FSL_FEATURE_LPUART_HAS_BIT_ORDER_SELECT (1)
791 /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */
792 #define FSL_FEATURE_LPUART_HAS_SMART_CARD_SUPPORT (0)
793 /* @brief Has improved smart card (ISO7816 protocol) support. */
794 #define FSL_FEATURE_LPUART_HAS_IMPROVED_SMART_CARD_SUPPORT (0)
795 /* @brief Has local operation network (CEA709.1-B protocol) support. */
796 #define FSL_FEATURE_LPUART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0)
797 /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */
798 #define FSL_FEATURE_LPUART_HAS_32BIT_REGISTERS (1)
799 /* @brief Lin break detect available (has bit BAUD[LBKDIE]). */
800 #define FSL_FEATURE_LPUART_HAS_LIN_BREAK_DETECT (1)
801 /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */
802 #define FSL_FEATURE_LPUART_HAS_WAIT_MODE_OPERATION (0)
803 /* @brief Has separate DMA RX and TX requests. */
804 #define FSL_FEATURE_LPUART_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1)
805 /* @brief Has separate RX and TX interrupts. */
806 #define FSL_FEATURE_LPUART_HAS_SEPARATE_RX_TX_IRQ (0)
807 /* @brief Has LPAURT_PARAM. */
808 #define FSL_FEATURE_LPUART_HAS_PARAM (0)
809 /* @brief Has LPUART_VERID. */
810 #define FSL_FEATURE_LPUART_HAS_VERID (0)
811 /* @brief Has LPUART_GLOBAL. */
812 #define FSL_FEATURE_LPUART_HAS_GLOBAL (0)
813 /* @brief Has LPUART_PINCFG. */
814 #define FSL_FEATURE_LPUART_HAS_PINCFG (0)
815 
816 /* MCGLITE module features */
817 
818 /* @brief Defines that clock generator is MCG Lite. */
819 #define FSL_FEATURE_MCGLITE_MCGLITE (1)
820 /* @brief Has Crystal Oscillator Operation Mode Selection. */
821 #define FSL_FEATURE_MCGLITE_HAS_HGO0 (1)
822 /* @brief Has HCTRIM register available. */
823 #define FSL_FEATURE_MCGLITE_HAS_HCTRIM (1)
824 /* @brief Has HTTRIM register available. */
825 #define FSL_FEATURE_MCGLITE_HAS_HTTRIM (1)
826 /* @brief Has HFTRIM register available. */
827 #define FSL_FEATURE_MCGLITE_HAS_HFTRIM (1)
828 /* @brief Has LTRIMRNG register available. */
829 #define FSL_FEATURE_MCGLITE_HAS_LTRIMRNG (1)
830 /* @brief Has LFTRIM register available. */
831 #define FSL_FEATURE_MCGLITE_HAS_LFTRIM (1)
832 /* @brief Has LSTRIM register available. */
833 #define FSL_FEATURE_MCGLITE_HAS_LSTRIM (1)
834 /* @brief Has External Clock Source Frequency Range Selection. */
835 #define FSL_FEATURE_MCGLITE_HAS_RANGE0 (1)
836 
837 /* interrupt module features */
838 
839 /* @brief Lowest interrupt request number. */
840 #define FSL_FEATURE_INTERRUPT_IRQ_MIN (-14)
841 /* @brief Highest interrupt request number. */
842 #define FSL_FEATURE_INTERRUPT_IRQ_MAX (31)
843 
844 /* OSC module features */
845 
846 /* @brief Has OSC1 external oscillator. */
847 #define FSL_FEATURE_OSC_HAS_OSC1 (0)
848 /* @brief Has OSC0 external oscillator. */
849 #define FSL_FEATURE_OSC_HAS_OSC0 (1)
850 /* @brief Has OSC external oscillator (without index). */
851 #define FSL_FEATURE_OSC_HAS_OSC (0)
852 /* @brief Number of OSC external oscillators. */
853 #define FSL_FEATURE_OSC_OSC_COUNT (1)
854 /* @brief Has external reference clock divider (register bit field DIV[ERPS]). */
855 #define FSL_FEATURE_OSC_HAS_EXT_REF_CLOCK_DIVIDER (0)
856 
857 /* PIT module features */
858 
859 /* @brief Number of channels (related to number of registers LDVALn, CVALn, TCTRLn, TFLGn). */
860 #define FSL_FEATURE_PIT_TIMER_COUNT (2)
861 /* @brief Has lifetime timer (related to existence of registers LTMR64L and LTMR64H). */
862 #define FSL_FEATURE_PIT_HAS_LIFETIME_TIMER (1)
863 /* @brief Has chain mode (related to existence of register bit field TCTRLn[CHN]). */
864 #define FSL_FEATURE_PIT_HAS_CHAIN_MODE (1)
865 /* @brief Has shared interrupt handler (has not individual interrupt handler for each channel). */
866 #define FSL_FEATURE_PIT_HAS_SHARED_IRQ_HANDLER (1)
867 /* @brief Has timer enable control. */
868 #define FSL_FEATURE_PIT_HAS_MDIS (1)
869 /* @brief Has ERRATA 7914. */
870 #define FSL_FEATURE_PIT_HAS_ERRATA_7914 (1)
871 
872 /* PMC module features */
873 
874 /* @brief Has Bandgap Enable In VLPx Operation support. */
875 #define FSL_FEATURE_PMC_HAS_BGEN (1)
876 /* @brief Has Bandgap Buffer Enable. */
877 #define FSL_FEATURE_PMC_HAS_BGBE (1)
878 /* @brief Has Bandgap Buffer Drive Select. */
879 #define FSL_FEATURE_PMC_HAS_BGBDS (0)
880 /* @brief Has Low-Voltage Detect Voltage Select support. */
881 #define FSL_FEATURE_PMC_HAS_LVDV (1)
882 /* @brief Has Low-Voltage Warning Voltage Select support. */
883 #define FSL_FEATURE_PMC_HAS_LVWV (1)
884 /* @brief Has LPO. */
885 #define FSL_FEATURE_PMC_HAS_LPO (0)
886 /* @brief Has VLPx option PMC_REGSC[VLPO]. */
887 #define FSL_FEATURE_PMC_HAS_VLPO (0)
888 /* @brief Has acknowledge isolation support. */
889 #define FSL_FEATURE_PMC_HAS_ACKISO (1)
890 /* @brief Has Regulator In Full Performance Mode Status Bit PMC_REGSC[REGFPM]. */
891 #define FSL_FEATURE_PMC_HAS_REGFPM (0)
892 /* @brief Has Regulator In Run Regulation Status Bit PMC_REGSC[REGONS]. */
893 #define FSL_FEATURE_PMC_HAS_REGONS (1)
894 /* @brief Has PMC_HVDSC1. */
895 #define FSL_FEATURE_PMC_HAS_HVDSC1 (0)
896 /* @brief Has PMC_PARAM. */
897 #define FSL_FEATURE_PMC_HAS_PARAM (0)
898 /* @brief Has PMC_VERID. */
899 #define FSL_FEATURE_PMC_HAS_VERID (0)
900 
901 /* PORT module features */
902 
903 /* @brief Has control lock (register bit PCR[LK]). */
904 #define FSL_FEATURE_PORT_HAS_PIN_CONTROL_LOCK (0)
905 /* @brief Has open drain control (register bit PCR[ODE]). */
906 #define FSL_FEATURE_PORT_HAS_OPEN_DRAIN (0)
907 /* @brief Has digital filter (registers DFER, DFCR and DFWR). */
908 #define FSL_FEATURE_PORT_HAS_DIGITAL_FILTER (0)
909 /* @brief Has DMA request (register bit field PCR[IRQC] values). */
910 #define FSL_FEATURE_PORT_HAS_DMA_REQUEST (1)
911 /* @brief Has pull resistor selection available. */
912 #define FSL_FEATURE_PORT_HAS_PULL_SELECTION (1)
913 /* @brief Has pull resistor enable (register bit PCR[PE]). */
914 #define FSL_FEATURE_PORT_HAS_PULL_ENABLE (1)
915 /* @brief Has slew rate control (register bit PCR[SRE]). */
916 #define FSL_FEATURE_PORT_HAS_SLEW_RATE (1)
917 /* @brief Has passive filter (register bit field PCR[PFE]). */
918 #define FSL_FEATURE_PORT_HAS_PASSIVE_FILTER (1)
919 /* @brief Has drive strength control (register bit PCR[DSE]). */
920 #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH (1)
921 /* @brief Has separate drive strength register (HDRVE). */
922 #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH_REGISTER (0)
923 /* @brief Has glitch filter (register IOFLT). */
924 #define FSL_FEATURE_PORT_HAS_GLITCH_FILTER (0)
925 /* @brief Defines width of PCR[MUX] field. */
926 #define FSL_FEATURE_PORT_PCR_MUX_WIDTH (3)
927 /* @brief Has dedicated interrupt vector. */
928 #define FSL_FEATURE_PORT_HAS_INTERRUPT_VECTOR (1)
929 /* @brief Has multiple pin IRQ configuration (register GICLR and GICHR). */
930 #define FSL_FEATURE_PORT_HAS_MULTIPLE_IRQ_CONFIG (0)
931 /* @brief Defines whether PCR[IRQC] bit-field has flag states. */
932 #define FSL_FEATURE_PORT_HAS_IRQC_FLAG (0)
933 /* @brief Defines whether PCR[IRQC] bit-field has trigger states. */
934 #define FSL_FEATURE_PORT_HAS_IRQC_TRIGGER (0)
935 
936 /* RCM module features */
937 
938 /* @brief Has Loss-of-Lock Reset support. */
939 #define FSL_FEATURE_RCM_HAS_LOL (0)
940 /* @brief Has Loss-of-Clock Reset support. */
941 #define FSL_FEATURE_RCM_HAS_LOC (0)
942 /* @brief Has JTAG generated Reset support. */
943 #define FSL_FEATURE_RCM_HAS_JTAG (0)
944 /* @brief Has EzPort generated Reset support. */
945 #define FSL_FEATURE_RCM_HAS_EZPORT (0)
946 /* @brief Has bit-field indicating EZP_MS_B pin state during last reset. */
947 #define FSL_FEATURE_RCM_HAS_EZPMS (0)
948 /* @brief Has boot ROM configuration, MR[BOOTROM], FM[FORCEROM] */
949 #define FSL_FEATURE_RCM_HAS_BOOTROM (1)
950 /* @brief Has sticky system reset status register RCM_SSRS0 and RCM_SSRS1. */
951 #define FSL_FEATURE_RCM_HAS_SSRS (1)
952 /* @brief Has Version ID Register (RCM_VERID). */
953 #define FSL_FEATURE_RCM_HAS_VERID (0)
954 /* @brief Has Parameter Register (RCM_PARAM). */
955 #define FSL_FEATURE_RCM_HAS_PARAM (0)
956 /* @brief Has Reset Interrupt Enable Register RCM_SRIE. */
957 #define FSL_FEATURE_RCM_HAS_SRIE (0)
958 /* @brief Width of registers of the RCM. */
959 #define FSL_FEATURE_RCM_REG_WIDTH (8)
960 /* @brief Has Core 1 generated Reset support RCM_SRS[CORE1] */
961 #define FSL_FEATURE_RCM_HAS_CORE1 (0)
962 /* @brief Has MDM-AP system reset support RCM_SRS1[MDM_AP] */
963 #define FSL_FEATURE_RCM_HAS_MDM_AP (1)
964 /* @brief Has wakeup reset feature. Register bit SRS[WAKEUP]. */
965 #define FSL_FEATURE_RCM_HAS_WAKEUP (1)
966 
967 /* RTC module features */
968 
969 /* @brief Has wakeup pin. */
970 #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN (1)
971 /* @brief Has wakeup pin selection (bit field CR[WPS]). */
972 #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN_SELECTION (1)
973 /* @brief Has low power features (registers MER, MCLR and MCHR). */
974 #define FSL_FEATURE_RTC_HAS_MONOTONIC (0)
975 /* @brief Has read/write access control (registers WAR and RAR). */
976 #define FSL_FEATURE_RTC_HAS_ACCESS_CONTROL (0)
977 /* @brief Has security features (registers TTSR, MER, MCLR and MCHR). */
978 #define FSL_FEATURE_RTC_HAS_SECURITY (0)
979 /* @brief Has RTC_CLKIN available. */
980 #define FSL_FEATURE_RTC_HAS_RTC_CLKIN (1)
981 /* @brief Has prescaler adjust for LPO. */
982 #define FSL_FEATURE_RTC_HAS_LPO_ADJUST (0)
983 /* @brief Has Clock Pin Enable field. */
984 #define FSL_FEATURE_RTC_HAS_CPE (0)
985 /* @brief Has Timer Seconds Interrupt Configuration field. */
986 #define FSL_FEATURE_RTC_HAS_TSIC (0)
987 /* @brief Has OSC capacitor setting RTC_CR[SC2P ~ SC16P] */
988 #define FSL_FEATURE_RTC_HAS_OSC_SCXP (1)
989 /* @brief Has Tamper Interrupt Register (register TIR). */
990 #define FSL_FEATURE_RTC_HAS_TIR (0)
991 /* @brief Has Tamper Pin Interrupt Enable (bitfield TIR[TPIE]). */
992 #define FSL_FEATURE_RTC_HAS_TIR_TPIE (0)
993 /* @brief Has Security Interrupt Enable (bitfield TIR[SIE]). */
994 #define FSL_FEATURE_RTC_HAS_TIR_SIE (0)
995 /* @brief Has Loss of Clock Interrupt Enable (bitfield TIR[LCIE]). */
996 #define FSL_FEATURE_RTC_HAS_TIR_LCIE (0)
997 /* @brief Has Tamper Interrupt Detect Flag (bitfield SR[TIDF]). */
998 #define FSL_FEATURE_RTC_HAS_SR_TIDF (0)
999 /* @brief Has Tamper Detect Register (register TDR). */
1000 #define FSL_FEATURE_RTC_HAS_TDR (0)
1001 /* @brief Has Tamper Pin Flag (bitfield TDR[TPF]). */
1002 #define FSL_FEATURE_RTC_HAS_TDR_TPF (0)
1003 /* @brief Has Security Tamper Flag (bitfield TDR[STF]). */
1004 #define FSL_FEATURE_RTC_HAS_TDR_STF (0)
1005 /* @brief Has Loss of Clock Tamper Flag (bitfield TDR[LCTF]). */
1006 #define FSL_FEATURE_RTC_HAS_TDR_LCTF (0)
1007 /* @brief Has Tamper Time Seconds Register (register TTSR). */
1008 #define FSL_FEATURE_RTC_HAS_TTSR (0)
1009 /* @brief Has Pin Configuration Register (register PCR). */
1010 #define FSL_FEATURE_RTC_HAS_PCR (0)
1011 
1012 /* SIM module features */
1013 
1014 /* @brief Has USB FS divider. */
1015 #define FSL_FEATURE_SIM_USBFS_USE_SPECIAL_DIVIDER (0)
1016 /* @brief Is PLL clock divided by 2 before MCG PLL/FLL clock selection. */
1017 #define FSL_FEATURE_SIM_PLLCLK_USE_SPECIAL_DIVIDER (0)
1018 /* @brief Has RAM size specification (register bit field SOPT1[RAMSIZE]). */
1019 #define FSL_FEATURE_SIM_OPT_HAS_RAMSIZE (0)
1020 /* @brief Has 32k oscillator clock output (register bit SOPT1[OSC32KOUT]). */
1021 #define FSL_FEATURE_SIM_OPT_HAS_OSC32K_OUT (1)
1022 /* @brief Has 32k oscillator clock selection (register bit field SOPT1[OSC32KSEL]). */
1023 #define FSL_FEATURE_SIM_OPT_HAS_OSC32K_SELECTION (1)
1024 /* @brief 32k oscillator clock selection width (width of register bit field SOPT1[OSC32KSEL]). */
1025 #define FSL_FEATURE_SIM_OPT_OSC32K_SELECTION_WIDTH (2)
1026 /* @brief Has RTC clock output selection (register bit SOPT2[RTCCLKOUTSEL]). */
1027 #define FSL_FEATURE_SIM_OPT_HAS_RTC_CLOCK_OUT_SELECTION (1)
1028 /* @brief Has USB voltage regulator (register bits SOPT1[USBVSTBY], SOPT1[USBSSTBY], SOPT1[USBREGEN], SOPT1CFG[URWE], SOPT1CFG[UVSWE], SOPT1CFG[USSWE]). */
1029 #define FSL_FEATURE_SIM_OPT_HAS_USB_VOLTAGE_REGULATOR (1)
1030 /* @brief USB has integrated PHY (register bits USBPHYCTL[USBVREGSEL], USBPHYCTL[USBVREGPD], USBPHYCTL[USB3VOUTTRG], USBPHYCTL[USBDISILIM], SOPT2[USBSLSRC], SOPT2[USBREGEN]). */
1031 #define FSL_FEATURE_SIM_OPT_HAS_USB_PHY (0)
1032 /* @brief Has PTD7 pad drive strength control (register bit SOPT2[PTD7PAD]). */
1033 #define FSL_FEATURE_SIM_OPT_HAS_PTD7PAD (0)
1034 /* @brief Has FlexBus security level selection (register bit SOPT2[FBSL]). */
1035 #define FSL_FEATURE_SIM_OPT_HAS_FBSL (0)
1036 /* @brief Has number of FlexBus hold cycle before FlexBus can release bus (register bit SOPT6[PCR]). */
1037 #define FSL_FEATURE_SIM_OPT_HAS_PCR (0)
1038 /* @brief Has number of NFC hold cycle in case of FlexBus request (register bit SOPT6[MCC]). */
1039 #define FSL_FEATURE_SIM_OPT_HAS_MCC (0)
1040 /* @brief Has UART open drain enable (register bits UARTnODE, where n is a number, in register SOPT5). */
1041 #define FSL_FEATURE_SIM_OPT_HAS_ODE (1)
1042 /* @brief Number of LPUART modules (number of register bits LPUARTn, where n is a number, in register SCGC5). */
1043 #define FSL_FEATURE_SIM_OPT_LPUART_COUNT (2)
1044 /* @brief Number of UART modules (number of register bits UARTn, where n is a number, in register SCGC4). */
1045 #define FSL_FEATURE_SIM_OPT_UART_COUNT (1)
1046 /* @brief Has UART0 open drain enable (register bit SOPT5[UART0ODE]). */
1047 #define FSL_FEATURE_SIM_OPT_HAS_UART0_ODE (0)
1048 /* @brief Has UART1 open drain enable (register bit SOPT5[UART1ODE]). */
1049 #define FSL_FEATURE_SIM_OPT_HAS_UART1_ODE (0)
1050 /* @brief Has UART2 open drain enable (register bit SOPT5[UART2ODE]). */
1051 #define FSL_FEATURE_SIM_OPT_HAS_UART2_ODE (1)
1052 /* @brief Has LPUART0 open drain enable (register bit SOPT5[LPUART0ODE]). */
1053 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_ODE (1)
1054 /* @brief Has LPUART1 open drain enable (register bit SOPT5[LPUART1ODE]). */
1055 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_ODE (1)
1056 /* @brief Has CMT/UART pad drive strength control (register bit SOPT2[CMTUARTPAD]). */
1057 #define FSL_FEATURE_SIM_OPT_HAS_CMTUARTPAD (0)
1058 /* @brief Has LPUART0 transmit data source selection (register bit SOPT5[LPUART0TXSRC]). */
1059 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_TX_SRC (1)
1060 /* @brief Has LPUART0 receive data source selection (register bit SOPT5[LPUART0RXSRC]). */
1061 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_RX_SRC (1)
1062 /* @brief Has LPUART1 transmit data source selection (register bit SOPT5[LPUART1TXSRC]). */
1063 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_TX_SRC (1)
1064 /* @brief Has LPUART1 receive data source selection (register bit SOPT5[LPUART1RXSRC]). */
1065 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_RX_SRC (1)
1066 /* @brief Has UART0 transmit data source selection (register bit SOPT5[UART0TXSRC]). */
1067 #define FSL_FEATURE_SIM_OPT_HAS_UART0_TX_SRC (0)
1068 /* @brief UART0 transmit data source selection width (width of register bit SOPT5[UART0TXSRC]). */
1069 #define FSL_FEATURE_SIM_OPT_UART0_TX_SRC_WIDTH (0)
1070 /* @brief Has UART0 receive data source selection (register bit SOPT5[UART0RXSRC]). */
1071 #define FSL_FEATURE_SIM_OPT_HAS_UART0_RX_SRC (0)
1072 /* @brief UART0 receive data source selection width (width of register bit SOPT5[UART0RXSRC]). */
1073 #define FSL_FEATURE_SIM_OPT_UART0_RX_SRC_WIDTH (0)
1074 /* @brief Has UART1 transmit data source selection (register bit SOPT5[UART1TXSRC]). */
1075 #define FSL_FEATURE_SIM_OPT_HAS_UART1_TX_SRC (0)
1076 /* @brief Has UART1 receive data source selection (register bit SOPT5[UART1RXSRC]). */
1077 #define FSL_FEATURE_SIM_OPT_HAS_UART1_RX_SRC (0)
1078 /* @brief UART1 receive data source selection width (width of register bit SOPT5[UART1RXSRC]). */
1079 #define FSL_FEATURE_SIM_OPT_UART1_RX_SRC_WIDTH (0)
1080 /* @brief Has FTM module(s) configuration. */
1081 #define FSL_FEATURE_SIM_OPT_HAS_FTM (0)
1082 /* @brief Number of FTM modules. */
1083 #define FSL_FEATURE_SIM_OPT_FTM_COUNT (0)
1084 /* @brief Number of FTM triggers with selectable source. */
1085 #define FSL_FEATURE_SIM_OPT_FTM_TRIGGER_COUNT (0)
1086 /* @brief Has FTM0 triggers source selection (register bits SOPT4[FTM0TRGnSRC], where n is a number). */
1087 #define FSL_FEATURE_SIM_OPT_HAS_FTM0_TRIGGER (0)
1088 /* @brief Has FTM3 triggers source selection (register bits SOPT4[FTM3TRGnSRC], where n is a number). */
1089 #define FSL_FEATURE_SIM_OPT_HAS_FTM3_TRIGGER (0)
1090 /* @brief Has FTM1 channel 0 input capture source selection (register bit SOPT4[FTM1CH0SRC]). */
1091 #define FSL_FEATURE_SIM_OPT_HAS_FTM1_CHANNELS (0)
1092 /* @brief Has FTM2 channel 0 input capture source selection (register bit SOPT4[FTM2CH0SRC]). */
1093 #define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNELS (0)
1094 /* @brief Has FTM3 channel 0 input capture source selection (register bit SOPT4[FTM3CH0SRC]). */
1095 #define FSL_FEATURE_SIM_OPT_HAS_FTM3_CHANNELS (0)
1096 /* @brief Has FTM2 channel 1 input capture source selection (register bit SOPT4[FTM2CH1SRC]). */
1097 #define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNEL1 (0)
1098 /* @brief Number of configurable FTM0 fault detection input (number of register bits SOPT4[FTM0FLTn], where n is a number starting from zero). */
1099 #define FSL_FEATURE_SIM_OPT_FTM0_FAULT_COUNT (0)
1100 /* @brief Number of configurable FTM1 fault detection input (number of register bits SOPT4[FTM1FLTn], where n is a number starting from zero). */
1101 #define FSL_FEATURE_SIM_OPT_FTM1_FAULT_COUNT (0)
1102 /* @brief Number of configurable FTM2 fault detection input (number of register bits SOPT4[FTM2FLTn], where n is a number starting from zero). */
1103 #define FSL_FEATURE_SIM_OPT_FTM2_FAULT_COUNT (0)
1104 /* @brief Number of configurable FTM3 fault detection input (number of register bits SOPT4[FTM3FLTn], where n is a number starting from zero). */
1105 #define FSL_FEATURE_SIM_OPT_FTM3_FAULT_COUNT (0)
1106 /* @brief Has FTM hardware trigger 0 software synchronization (register bit SOPT8[FTMnSYNCBIT], where n is a module instance index). */
1107 #define FSL_FEATURE_SIM_OPT_HAS_FTM_TRIGGER_SYNC (0)
1108 /* @brief Has FTM channels output source selection (register bit SOPT8[FTMxOCHnSRC], where x is a module instance index and n is a channel index). */
1109 #define FSL_FEATURE_SIM_OPT_HAS_FTM_CHANNELS_OUTPUT_SRC (0)
1110 /* @brief Has TPM module(s) configuration. */
1111 #define FSL_FEATURE_SIM_OPT_HAS_TPM (1)
1112 /* @brief The highest TPM module index. */
1113 #define FSL_FEATURE_SIM_OPT_MAX_TPM_INDEX (2)
1114 /* @brief Has TPM module with index 0. */
1115 #define FSL_FEATURE_SIM_OPT_HAS_TPM0 (1)
1116 /* @brief Has TPM0 clock selection (register bit field SOPT4[TPM0CLKSEL]). */
1117 #define FSL_FEATURE_SIM_OPT_HAS_TPM0_CLK_SEL (1)
1118 /* @brief Is TPM channels configuration in the SOPT4 (not SOPT9) register (register bits TPMnCH0SRC, TPMnCLKSEL, where n is a module instance index). */
1119 #define FSL_FEATURE_SIM_OPT_HAS_TPM_CHANNELS_CONFIG_IN_SOPT4_REG (1)
1120 /* @brief Has TPM1 channel 0 input capture source selection (register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */
1121 #define FSL_FEATURE_SIM_OPT_HAS_TPM1_CH0_SRC_SELECTION (1)
1122 /* @brief Has TPM1 clock selection (register bit field SOPT4[TPM1CLKSEL]). */
1123 #define FSL_FEATURE_SIM_OPT_HAS_TPM1_CLK_SEL (1)
1124 /* @brief TPM1 channel 0 input capture source selection width (width of register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */
1125 #define FSL_FEATURE_SIM_OPT_TPM1_CH0_SRC_SELECTION_WIDTH (2)
1126 /* @brief Has TPM2 channel 0 input capture source selection (register bit field SOPT4[TPM2CH0SRC]). */
1127 #define FSL_FEATURE_SIM_OPT_HAS_TPM2_CH0_SRC_SELECTION (1)
1128 /* @brief Has TPM2 clock selection (register bit field SOPT4[TPM2CLKSEL]). */
1129 #define FSL_FEATURE_SIM_OPT_HAS_TPM2_CLK_SEL (1)
1130 /* @brief Has PLL/FLL clock selection (register bit field SOPT2[PLLFLLSEL]). */
1131 #define FSL_FEATURE_SIM_OPT_HAS_PLL_FLL_SELECTION (0)
1132 /* @brief PLL/FLL clock selection width (width of register bit field SOPT2[PLLFLLSEL]). */
1133 #define FSL_FEATURE_SIM_OPT_PLL_FLL_SELECTION_WIDTH (0)
1134 /* @brief Has NFC clock source selection (register bit SOPT2[NFCSRC]). */
1135 #define FSL_FEATURE_SIM_OPT_HAS_NFCSRC (0)
1136 /* @brief Has eSDHC clock source selection (register bit SOPT2[ESDHCSRC]). */
1137 #define FSL_FEATURE_SIM_OPT_HAS_ESDHCSRC (0)
1138 /* @brief Has SDHC clock source selection (register bit SOPT2[SDHCSRC]). */
1139 #define FSL_FEATURE_SIM_OPT_HAS_SDHCSRC (0)
1140 /* @brief Has LCDC clock source selection (register bits SOPT2[LCDCSRC], SOPT2[LCDC_CLKSEL]). */
1141 #define FSL_FEATURE_SIM_OPT_HAS_LCDCSRC (0)
1142 /* @brief Has ENET timestamp clock source selection (register bit SOPT2[TIMESRC]). */
1143 #define FSL_FEATURE_SIM_OPT_HAS_TIMESRC (0)
1144 /* @brief Has ENET RMII clock source selection (register bit SOPT2[RMIISRC]). */
1145 #define FSL_FEATURE_SIM_OPT_HAS_RMIISRC (0)
1146 /* @brief Has USB clock source selection (register bit SOPT2[USBSRC]). */
1147 #define FSL_FEATURE_SIM_OPT_HAS_USBSRC (1)
1148 /* @brief Has USB FS clock source selection (register bit SOPT2[USBFSRC]). */
1149 #define FSL_FEATURE_SIM_OPT_HAS_USBFSRC (0)
1150 /* @brief Has USB HS clock source selection (register bit SOPT2[USBHSRC]). */
1151 #define FSL_FEATURE_SIM_OPT_HAS_USBHSRC (0)
1152 /* @brief Has LPUART clock source selection (register bit SOPT2[LPUARTSRC]). */
1153 #define FSL_FEATURE_SIM_OPT_HAS_LPUARTSRC (0)
1154 /* @brief Has LPUART0 clock source selection (register bit SOPT2[LPUART0SRC]). */
1155 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0SRC (1)
1156 /* @brief Has LPUART1 clock source selection (register bit SOPT2[LPUART1SRC]). */
1157 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1SRC (1)
1158 /* @brief Has FLEXIOSRC clock source selection (register bit SOPT2[FLEXIOSRC]). */
1159 #define FSL_FEATURE_SIM_OPT_HAS_FLEXIOSRC (1)
1160 /* @brief Has UART0 clock source selection (register bit SOPT2[UART0SRC]). */
1161 #define FSL_FEATURE_SIM_OPT_HAS_UART0SRC (0)
1162 /* @brief Has TPM clock source selection (register bit SOPT2[TPMSRC]). */
1163 #define FSL_FEATURE_SIM_OPT_HAS_TPMSRC (1)
1164 /* @brief Has debug trace clock selection (register bit SOPT2[TRACECLKSEL]). */
1165 #define FSL_FEATURE_SIM_OPT_HAS_TRACE_CLKSEL (0)
1166 /* @brief Number of ADC modules (register bits SOPT7[ADCnTRGSEL], SOPT7[ADCnPRETRGSEL], SOPT7[ADCnALTTRGSEL], where n is a module instance index). */
1167 #define FSL_FEATURE_SIM_OPT_ADC_COUNT (1)
1168 /* @brief Has clock 2 output divider (register bit field CLKDIV1[OUTDIV2]). */
1169 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV2 (0)
1170 /* @brief Has clock 3 output divider (register bit field CLKDIV1[OUTDIV3]). */
1171 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV3 (0)
1172 /* @brief Has clock 4 output divider (register bit field CLKDIV1[OUTDIV4]). */
1173 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV4 (1)
1174 /* @brief Clock 4 output divider width (width of register bit field CLKDIV1[OUTDIV4]). */
1175 #define FSL_FEATURE_SIM_DIVIDER_OUTDIV4_WIDTH (3)
1176 /* @brief Has clock 5 output divider (register bit field CLKDIV1[OUTDIV5]). */
1177 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV5 (0)
1178 /* @brief Has USB clock divider (register bit field CLKDIV2[USBDIV] and CLKDIV2[USBFRAC]). */
1179 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBDIV (0)
1180 /* @brief Has USB FS clock divider (register bit field CLKDIV2[USBFSDIV] and CLKDIV2[USBFSFRAC]). */
1181 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBFSDIV (0)
1182 /* @brief Has USB HS clock divider (register bit field CLKDIV2[USBHSDIV] and CLKDIV2[USBHSFRAC]). */
1183 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBHSDIV (0)
1184 /* @brief Has PLL/FLL clock divider (register bit field CLKDIV3[PLLFLLDIV] and CLKDIV3[PLLFLLFRAC]). */
1185 #define FSL_FEATURE_SIM_DIVIDER_HAS_PLLFLLDIV (0)
1186 /* @brief Has LCDC clock divider (register bit field CLKDIV3[LCDCDIV] and CLKDIV3[LCDCFRAC]). */
1187 #define FSL_FEATURE_SIM_DIVIDER_HAS_LCDCDIV (0)
1188 /* @brief Has trace clock divider (register bit field CLKDIV4[TRACEDIV] and CLKDIV4[TRACEFRAC]). */
1189 #define FSL_FEATURE_SIM_DIVIDER_HAS_TRACEDIV (0)
1190 /* @brief Has NFC clock divider (register bit field CLKDIV4[NFCDIV] and CLKDIV4[NFCFRAC]). */
1191 #define FSL_FEATURE_SIM_DIVIDER_HAS_NFCDIV (0)
1192 /* @brief Has Kinetis family ID (register bit field SDID[FAMILYID]). */
1193 #define FSL_FEATURE_SIM_SDID_HAS_FAMILYID (0)
1194 /* @brief Has Kinetis family ID (register bit field SDID[FAMID]). */
1195 #define FSL_FEATURE_SIM_SDID_HAS_FAMID (1)
1196 /* @brief Has Kinetis sub-family ID (register bit field SDID[SUBFAMID]). */
1197 #define FSL_FEATURE_SIM_SDID_HAS_SUBFAMID (1)
1198 /* @brief Has Kinetis series ID (register bit field SDID[SERIESID]). */
1199 #define FSL_FEATURE_SIM_SDID_HAS_SERIESID (1)
1200 /* @brief Has device die ID (register bit field SDID[DIEID]). */
1201 #define FSL_FEATURE_SIM_SDID_HAS_DIEID (0)
1202 /* @brief Has system SRAM size specifier (register bit field SDID[SRAMSIZE]). */
1203 #define FSL_FEATURE_SIM_SDID_HAS_SRAMSIZE (1)
1204 /* @brief Has flash mode (register bit FCFG1[FLASHDOZE]). */
1205 #define FSL_FEATURE_SIM_FCFG_HAS_FLASHDOZE (1)
1206 /* @brief Has flash disable (register bit FCFG1[FLASHDIS]). */
1207 #define FSL_FEATURE_SIM_FCFG_HAS_FLASHDIS (1)
1208 /* @brief Has FTFE disable (register bit FCFG1[FTFDIS]). */
1209 #define FSL_FEATURE_SIM_FCFG_HAS_FTFDIS (0)
1210 /* @brief Has FlexNVM size specifier (register bit field FCFG1[NVMSIZE]). */
1211 #define FSL_FEATURE_SIM_FCFG_HAS_NVMSIZE (0)
1212 /* @brief Has EEPROM size specifier (register bit field FCFG1[EESIZE]). */
1213 #define FSL_FEATURE_SIM_FCFG_HAS_EESIZE (0)
1214 /* @brief Has FlexNVM partition (register bit field FCFG1[DEPART]). */
1215 #define FSL_FEATURE_SIM_FCFG_HAS_DEPART (0)
1216 /* @brief Maximum flash address block 0 address specifier (register bit field FCFG2[MAXADDR0]). */
1217 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR0 (1)
1218 /* @brief Maximum flash address block 1 address specifier (register bit field FCFG2[MAXADDR1]). */
1219 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR1 (1)
1220 /* @brief Maximum flash address block 0 or 1 address specifier (register bit field FCFG2[MAXADDR01]). */
1221 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR01 (0)
1222 /* @brief Maximum flash address block 2 or 3 address specifier (register bit field FCFG2[MAXADDR23]). */
1223 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR23 (0)
1224 /* @brief Has program flash availability specifier (register bit FCFG2[PFLSH]). */
1225 #define FSL_FEATURE_SIM_FCFG_HAS_PFLSH (0)
1226 /* @brief Has program flash swapping (register bit FCFG2[SWAPPFLSH]). */
1227 #define FSL_FEATURE_SIM_FCFG_HAS_PFLSH_SWAP (0)
1228 /* @brief Has miscellanious control register (register MCR). */
1229 #define FSL_FEATURE_SIM_HAS_MISC_CONTROLS (0)
1230 /* @brief Has COP watchdog (registers COPC and SRVCOP). */
1231 #define FSL_FEATURE_SIM_HAS_COP_WATCHDOG (1)
1232 /* @brief Has COP watchdog stop (register bits COPC[COPSTPEN], COPC[COPDBGEN] and COPC[COPCLKSEL]). */
1233 #define FSL_FEATURE_SIM_HAS_COP_STOP (1)
1234 /* @brief Has LLWU clock gate bit (e.g SIM_SCGC4). */
1235 #define FSL_FEATURE_SIM_HAS_SCGC_LLWU (0)
1236 /* @brief Has UIDH registers. */
1237 #define FSL_FEATURE_SIM_HAS_UIDH (0)
1238 /* @brief Has UIDM registers. */
1239 #define FSL_FEATURE_SIM_HAS_UIDM (0)
1240 
1241 /* SMC module features */
1242 
1243 /* @brief Has partial stop option (register bit STOPCTRL[PSTOPO]). */
1244 #define FSL_FEATURE_SMC_HAS_PSTOPO (1)
1245 /* @brief Has LPO power option (register bit STOPCTRL[LPOPO]). */
1246 #define FSL_FEATURE_SMC_HAS_LPOPO (0)
1247 /* @brief Has POR power option (register bit STOPCTRL[PORPO] or VLLSCTRL[PORPO]). */
1248 #define FSL_FEATURE_SMC_HAS_PORPO (1)
1249 /* @brief Has low power wakeup on interrupt (register bit PMCTRL[LPWUI]). */
1250 #define FSL_FEATURE_SMC_HAS_LPWUI (0)
1251 /* @brief Has LLS or VLLS mode control (register bit STOPCTRL[LLSM]). */
1252 #define FSL_FEATURE_SMC_HAS_LLS_SUBMODE (0)
1253 /* @brief Has VLLS mode control (register bit VLLSCTRL[VLLSM]). */
1254 #define FSL_FEATURE_SMC_USE_VLLSCTRL_REG (0)
1255 /* @brief Has VLLS mode control (register bit STOPCTRL[VLLSM]). */
1256 #define FSL_FEATURE_SMC_USE_STOPCTRL_VLLSM (1)
1257 /* @brief Has RAM partition 2 power option (register bit STOPCTRL[RAM2PO]). */
1258 #define FSL_FEATURE_SMC_HAS_RAM2_POWER_OPTION (0)
1259 /* @brief Has high speed run mode (register bit PMPROT[AHSRUN]). */
1260 #define FSL_FEATURE_SMC_HAS_HIGH_SPEED_RUN_MODE (0)
1261 /* @brief Has low leakage stop mode (register bit PMPROT[ALLS]). */
1262 #define FSL_FEATURE_SMC_HAS_LOW_LEAKAGE_STOP_MODE (1)
1263 /* @brief Has very low leakage stop mode (register bit PMPROT[AVLLS]). */
1264 #define FSL_FEATURE_SMC_HAS_VERY_LOW_LEAKAGE_STOP_MODE (1)
1265 /* @brief Has stop submode. */
1266 #define FSL_FEATURE_SMC_HAS_SUB_STOP_MODE (1)
1267 /* @brief Has stop submode 0(VLLS0). */
1268 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE0 (1)
1269 /* @brief Has stop submode 1(VLLS1). */
1270 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE1 (1)
1271 /* @brief Has stop submode 2(VLLS2). */
1272 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE2 (0)
1273 /* @brief Has SMC_PARAM. */
1274 #define FSL_FEATURE_SMC_HAS_PARAM (0)
1275 /* @brief Has SMC_VERID. */
1276 #define FSL_FEATURE_SMC_HAS_VERID (0)
1277 /* @brief Has stop abort flag (register bit PMCTRL[STOPA]). */
1278 #define FSL_FEATURE_SMC_HAS_PMCTRL_STOPA (1)
1279 /* @brief Has tamper reset (register bit SRS[TAMPER]). */
1280 #define FSL_FEATURE_SMC_HAS_SRS_TAMPER (0)
1281 /* @brief Has security violation reset (register bit SRS[SECVIO]). */
1282 #define FSL_FEATURE_SMC_HAS_SRS_SECVIO (0)
1283 /* @brief Width of SMC registers. */
1284 #define FSL_FEATURE_SMC_REG_WIDTH (8)
1285 
1286 /* SPI module features */
1287 
1288 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1289 #define FSL_FEATURE_SPI_HAS_FIFO (1)
1290 /* @brief Has DMA support (register bit fields C2[RXDMAE] and C2[TXDMAE]). */
1291 #define FSL_FEATURE_SPI_HAS_DMA_SUPPORT (1)
1292 /* @brief Has separate DMA RX and TX requests. */
1293 #define FSL_FEATURE_SPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1)
1294 /* @brief Receive/transmit FIFO size in number of 16-bit communication items. */
1295 #define FSL_FEATURE_SPI_FIFO_SIZEn(x) \
1296     (((x) == SPI0) ? (0) : \
1297     (((x) == SPI1) ? (4) : (-1)))
1298 /* @brief Maximum transfer data width in bits. */
1299 #define FSL_FEATURE_SPI_MAX_DATA_WIDTH (16)
1300 /* @brief The data register name has postfix (L as low and H as high). */
1301 #define FSL_FEATURE_SPI_DATA_REGISTER_HAS_POSTFIX (1)
1302 /* @brief Has separated TXDATA and CMD FIFOs (register SREX). */
1303 #define FSL_FEATURE_SPI_HAS_SEPARATE_TXDATA_CMD_FIFO (0)
1304 /* @brief Has 16-bit data transfer support. */
1305 #define FSL_FEATURE_SPI_16BIT_TRANSFERS (1)
1306 
1307 /* SysTick module features */
1308 
1309 /* @brief Systick has external reference clock. */
1310 #define FSL_FEATURE_SYSTICK_HAS_EXT_REF (1)
1311 /* @brief Systick external reference clock is core clock divided by this value. */
1312 #define FSL_FEATURE_SYSTICK_EXT_REF_CORE_DIV (16)
1313 
1314 /* TPM module features */
1315 
1316 /* @brief Bus clock is the source clock for the module. */
1317 #define FSL_FEATURE_TPM_BUS_CLOCK (0)
1318 /* @brief Number of channels. */
1319 #define FSL_FEATURE_TPM_CHANNEL_COUNTn(x) \
1320     (((x) == TPM0) ? (6) : \
1321     (((x) == TPM1) ? (2) : \
1322     (((x) == TPM2) ? (2) : (-1))))
1323 /* @brief Has counter reset by the selected input capture event (register bits C0SC[ICRST], C1SC[ICRST], ...). */
1324 #define FSL_FEATURE_TPM_HAS_COUNTER_RESET_BY_CAPTURE_EVENT (0)
1325 /* @brief Has TPM_PARAM. */
1326 #define FSL_FEATURE_TPM_HAS_PARAM (0)
1327 /* @brief Has TPM_VERID. */
1328 #define FSL_FEATURE_TPM_HAS_VERID (0)
1329 /* @brief Has TPM_GLOBAL. */
1330 #define FSL_FEATURE_TPM_HAS_GLOBAL (0)
1331 /* @brief Has TPM_TRIG. */
1332 #define FSL_FEATURE_TPM_HAS_TRIG (0)
1333 /* @brief Whether TRIG register has effect. */
1334 #define FSL_FEATURE_TPM_TRIG_HAS_EFFECTn(x) \
1335     (((x) == TPM0) ? (1) : \
1336     (((x) == TPM1) ? (0) : \
1337     (((x) == TPM2) ? (0) : (-1))))
1338 /* @brief Has counter pause on trigger. */
1339 #define FSL_FEATURE_TPM_HAS_PAUSE_COUNTER_ON_TRIGGER (1)
1340 /* @brief Has external trigger selection. */
1341 #define FSL_FEATURE_TPM_HAS_EXTERNAL_TRIGGER_SELECTION (1)
1342 /* @brief Has TPM_COMBINE register. */
1343 #define FSL_FEATURE_TPM_HAS_COMBINE (0)
1344 /* @brief Whether COMBINE register has effect. */
1345 #define FSL_FEATURE_TPM_COMBINE_HAS_EFFECTn(x) (0)
1346 /* @brief Has TPM_POL. */
1347 #define FSL_FEATURE_TPM_HAS_POL (1)
1348 /* @brief Whether POL register has effect. */
1349 #define FSL_FEATURE_TPM_POL_HAS_EFFECTn(x) (1)
1350 /* @brief Has TPM_FILTER register. */
1351 #define FSL_FEATURE_TPM_HAS_FILTER (0)
1352 /* @brief Whether FILTER register has effect. */
1353 #define FSL_FEATURE_TPM_FILTER_HAS_EFFECTn(x) (0)
1354 /* @brief Has TPM_QDCTRL register. */
1355 #define FSL_FEATURE_TPM_HAS_QDCTRL (0)
1356 /* @brief Whether QDCTRL register has effect. */
1357 #define FSL_FEATURE_TPM_QDCTRL_HAS_EFFECTn(x) (0)
1358 /* @brief Is affected by errata with ID 050050 (Incorrect duty output when EPWM mode is set to PS=0 during write 1 to CnV register). */
1359 #define FSL_FEATURE_TPM_HAS_ERRATA_050050 (0)
1360 /* @brief Whether 32 bits counter has effect. */
1361 #define FSL_FEATURE_TPM_HAS_32BIT_COUNTERn(x) (0)
1362 
1363 /* UART module features */
1364 
1365 /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */
1366 #define FSL_FEATURE_UART_HAS_IRQ_EXTENDED_FUNCTIONS (0)
1367 /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */
1368 #define FSL_FEATURE_UART_HAS_LOW_POWER_UART_SUPPORT (0)
1369 /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */
1370 #define FSL_FEATURE_UART_HAS_EXTENDED_DATA_REGISTER_FLAGS (0)
1371 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1372 #define FSL_FEATURE_UART_HAS_FIFO (0)
1373 /* @brief Hardware flow control (RTS, CTS) is supported. */
1374 #define FSL_FEATURE_UART_HAS_MODEM_SUPPORT (0)
1375 /* @brief Infrared (modulation) is supported. */
1376 #define FSL_FEATURE_UART_HAS_IR_SUPPORT (0)
1377 /* @brief 2 bits long stop bit is available. */
1378 #define FSL_FEATURE_UART_HAS_STOP_BIT_CONFIG_SUPPORT (0)
1379 /* @brief If 10-bit mode is supported. */
1380 #define FSL_FEATURE_UART_HAS_10BIT_DATA_SUPPORT (1)
1381 /* @brief Baud rate fine adjustment is available. */
1382 #define FSL_FEATURE_UART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (1)
1383 /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */
1384 #define FSL_FEATURE_UART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (0)
1385 /* @brief Baud rate oversampling is available. */
1386 #define FSL_FEATURE_UART_HAS_RX_RESYNC_SUPPORT (0)
1387 /* @brief Baud rate oversampling is available. */
1388 #define FSL_FEATURE_UART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (0)
1389 /* @brief Peripheral type. */
1390 #define FSL_FEATURE_UART_IS_SCI (0)
1391 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1392 #define FSL_FEATURE_UART_FIFO_SIZEn(x) (0)
1393 /* @brief Supports two match addresses to filter incoming frames. */
1394 #define FSL_FEATURE_UART_HAS_ADDRESS_MATCHING (1)
1395 /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */
1396 #define FSL_FEATURE_UART_HAS_DMA_ENABLE (0)
1397 /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */
1398 #define FSL_FEATURE_UART_HAS_DMA_SELECT (1)
1399 /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */
1400 #define FSL_FEATURE_UART_HAS_BIT_ORDER_SELECT (1)
1401 /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */
1402 #define FSL_FEATURE_UART_HAS_SMART_CARD_SUPPORT (1)
1403 /* @brief Has improved smart card (ISO7816 protocol) support. */
1404 #define FSL_FEATURE_UART_HAS_IMPROVED_SMART_CARD_SUPPORT (1)
1405 /* @brief Has local operation network (CEA709.1-B protocol) support. */
1406 #define FSL_FEATURE_UART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0)
1407 /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */
1408 #define FSL_FEATURE_UART_HAS_32BIT_REGISTERS (0)
1409 /* @brief Lin break detect available (has bit BDH[LBKDIE]). */
1410 #define FSL_FEATURE_UART_HAS_LIN_BREAK_DETECT (0)
1411 /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */
1412 #define FSL_FEATURE_UART_HAS_WAIT_MODE_OPERATION (0)
1413 /* @brief Has separate DMA RX and TX requests. */
1414 #define FSL_FEATURE_UART_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1)
1415 
1416 /* USB module features */
1417 
1418 /* @brief KHCI module instance count */
1419 #define FSL_FEATURE_USB_KHCI_COUNT (1)
1420 /* @brief HOST mode enabled */
1421 #define FSL_FEATURE_USB_KHCI_HOST_ENABLED (0)
1422 /* @brief OTG mode enabled */
1423 #define FSL_FEATURE_USB_KHCI_OTG_ENABLED (0)
1424 /* @brief Size of the USB dedicated RAM */
1425 #define FSL_FEATURE_USB_KHCI_USB_RAM (0)
1426 /* @brief Has KEEP_ALIVE_CTRL register */
1427 #define FSL_FEATURE_USB_KHCI_KEEP_ALIVE_ENABLED (0)
1428 /* @brief Has the Dynamic SOF threshold compare support */
1429 #define FSL_FEATURE_USB_KHCI_DYNAMIC_SOF_THRESHOLD_COMPARE_ENABLED (0)
1430 /* @brief Has the VBUS detect support */
1431 #define FSL_FEATURE_USB_KHCI_VBUS_DETECT_ENABLED (0)
1432 /* @brief Has the IRC48M module clock support */
1433 #define FSL_FEATURE_USB_KHCI_IRC48M_MODULE_CLOCK_ENABLED (1)
1434 /* @brief Number of endpoints supported */
1435 #define FSL_FEATURE_USB_ENDPT_COUNT (16)
1436 /* @brief Has STALL_IL/OL_DIS registers */
1437 #define FSL_FEATURE_USB_KHCI_HAS_STALL_LOW (0)
1438 /* @brief Has STALL_IH/OH_DIS registers */
1439 #define FSL_FEATURE_USB_KHCI_HAS_STALL_HIGH (0)
1440 
1441 /* VREF module features */
1442 
1443 /* @brief Has chop oscillator (bit TRM[CHOPEN]) */
1444 #define FSL_FEATURE_VREF_HAS_CHOP_OSC (1)
1445 /* @brief Has second order curvature compensation (bit SC[ICOMPEN]) */
1446 #define FSL_FEATURE_VREF_HAS_COMPENSATION (1)
1447 /* @brief If high/low buffer mode supported */
1448 #define FSL_FEATURE_VREF_MODE_LV_TYPE (1)
1449 /* @brief Module has also low reference (registers VREFL/VREFH) */
1450 #define FSL_FEATURE_VREF_HAS_LOW_REFERENCE (0)
1451 /* @brief Has VREF_TRM4. */
1452 #define FSL_FEATURE_VREF_HAS_TRM4 (0)
1453 
1454 #endif /* _MCXC444_FEATURES_H_ */
1455 
1456