1 /* 2 ** ################################################################### 3 ** Version: rev. 1.0, 2024-03-19 4 ** Build: b240403 5 ** 6 ** Abstract: 7 ** Chip specific module features. 8 ** 9 ** Copyright 2016 Freescale Semiconductor, Inc. 10 ** Copyright 2016-2024 NXP 11 ** SPDX-License-Identifier: BSD-3-Clause 12 ** 13 ** http: www.nxp.com 14 ** mail: support@nxp.com 15 ** 16 ** Revisions: 17 ** - rev. 1.0 (2024-03-19) 18 ** Initial version. 19 ** 20 ** ################################################################### 21 */ 22 23 #ifndef _MCXC041_FEATURES_H_ 24 #define _MCXC041_FEATURES_H_ 25 26 /* SOC module features */ 27 28 /* @brief ADC16 availability on the SoC. */ 29 #define FSL_FEATURE_SOC_ADC16_COUNT (1) 30 /* @brief CMP availability on the SoC. */ 31 #define FSL_FEATURE_SOC_CMP_COUNT (1) 32 /* @brief FGPIO availability on the SoC. */ 33 #define FSL_FEATURE_SOC_FGPIO_COUNT (2) 34 /* @brief FTFA availability on the SoC. */ 35 #define FSL_FEATURE_SOC_FTFA_COUNT (1) 36 /* @brief GPIO availability on the SoC. */ 37 #define FSL_FEATURE_SOC_GPIO_COUNT (2) 38 /* @brief I2C availability on the SoC. */ 39 #define FSL_FEATURE_SOC_I2C_COUNT (1) 40 /* @brief LLWU availability on the SoC. */ 41 #define FSL_FEATURE_SOC_LLWU_COUNT (1) 42 /* @brief LPTMR availability on the SoC. */ 43 #define FSL_FEATURE_SOC_LPTMR_COUNT (1) 44 /* @brief LPUART availability on the SoC. */ 45 #define FSL_FEATURE_SOC_LPUART_COUNT (1) 46 /* @brief MCGLITE availability on the SoC. */ 47 #define FSL_FEATURE_SOC_MCGLITE_COUNT (1) 48 /* @brief MCM availability on the SoC. */ 49 #define FSL_FEATURE_SOC_MCM_COUNT (1) 50 /* @brief MTB availability on the SoC. */ 51 #define FSL_FEATURE_SOC_MTB_COUNT (1) 52 /* @brief MTBDWT availability on the SoC. */ 53 #define FSL_FEATURE_SOC_MTBDWT_COUNT (1) 54 /* @brief OSC availability on the SoC. */ 55 #define FSL_FEATURE_SOC_OSC_COUNT (1) 56 /* @brief PMC availability on the SoC. */ 57 #define FSL_FEATURE_SOC_PMC_COUNT (1) 58 /* @brief PORT availability on the SoC. */ 59 #define FSL_FEATURE_SOC_PORT_COUNT (2) 60 /* @brief RCM availability on the SoC. */ 61 #define FSL_FEATURE_SOC_RCM_COUNT (1) 62 /* @brief RFSYS availability on the SoC. */ 63 #define FSL_FEATURE_SOC_RFSYS_COUNT (1) 64 /* @brief ROM availability on the SoC. */ 65 #define FSL_FEATURE_SOC_ROM_COUNT (1) 66 /* @brief RTC availability on the SoC. */ 67 #define FSL_FEATURE_SOC_RTC_COUNT (1) 68 /* @brief SIM availability on the SoC. */ 69 #define FSL_FEATURE_SOC_SIM_COUNT (1) 70 /* @brief SMC availability on the SoC. */ 71 #define FSL_FEATURE_SOC_SMC_COUNT (1) 72 /* @brief SPI availability on the SoC. */ 73 #define FSL_FEATURE_SOC_SPI_COUNT (1) 74 /* @brief TPM availability on the SoC. */ 75 #define FSL_FEATURE_SOC_TPM_COUNT (2) 76 /* @brief VREF availability on the SoC. */ 77 #define FSL_FEATURE_SOC_VREF_COUNT (1) 78 79 /* ADC16 module features */ 80 81 /* @brief Has Programmable Gain Amplifier (PGA) in ADC (register PGA). */ 82 #define FSL_FEATURE_ADC16_HAS_PGA (0) 83 /* @brief Has PGA chopping control in ADC (bit PGA[PGACHPb] or PGA[PGACHP]). */ 84 #define FSL_FEATURE_ADC16_HAS_PGA_CHOPPING (0) 85 /* @brief Has PGA offset measurement mode in ADC (bit PGA[PGAOFSM]). */ 86 #define FSL_FEATURE_ADC16_HAS_PGA_OFFSET_MEASUREMENT (0) 87 /* @brief Has DMA support (bit SC2[DMAEN] or SC4[DMAEN]). */ 88 #define FSL_FEATURE_ADC16_HAS_DMA (0) 89 /* @brief Has differential mode (bitfield SC1x[DIFF]). */ 90 #define FSL_FEATURE_ADC16_HAS_DIFF_MODE (0) 91 /* @brief Has FIFO (bit SC4[AFDEP]). */ 92 #define FSL_FEATURE_ADC16_HAS_FIFO (0) 93 /* @brief FIFO size if available (bitfield SC4[AFDEP]). */ 94 #define FSL_FEATURE_ADC16_FIFO_SIZE (0) 95 /* @brief Has channel set a/b multiplexor (bitfield CFG2[MUXSEL]). */ 96 #define FSL_FEATURE_ADC16_HAS_MUX_SELECT (1) 97 /* @brief Has HW trigger masking (bitfield SC5[HTRGMASKE]. */ 98 #define FSL_FEATURE_ADC16_HAS_HW_TRIGGER_MASK (0) 99 /* @brief Has calibration feature (bit SC3[CAL] and registers CLPx, CLMx). */ 100 #define FSL_FEATURE_ADC16_HAS_CALIBRATION (1) 101 /* @brief Has HW averaging (bit SC3[AVGE]). */ 102 #define FSL_FEATURE_ADC16_HAS_HW_AVERAGE (1) 103 /* @brief Has offset correction (register OFS). */ 104 #define FSL_FEATURE_ADC16_HAS_OFFSET_CORRECTION (1) 105 /* @brief Maximum ADC resolution. */ 106 #define FSL_FEATURE_ADC16_MAX_RESOLUTION (12) 107 /* @brief Number of SC1x and Rx register pairs (conversion control and result registers). */ 108 #define FSL_FEATURE_ADC16_CONVERSION_CONTROL_COUNT (2) 109 110 /* CMP module features */ 111 112 /* @brief Has Trigger mode in CMP (register bit field CR1[TRIGM]). */ 113 #define FSL_FEATURE_CMP_HAS_TRIGGER_MODE (1) 114 /* @brief Has Window mode in CMP (register bit field CR1[WE]). */ 115 #define FSL_FEATURE_CMP_HAS_WINDOW_MODE (0) 116 /* @brief Has External sample supported in CMP (register bit field CR1[SE]). */ 117 #define FSL_FEATURE_CMP_HAS_EXTERNAL_SAMPLE_SUPPORT (0) 118 /* @brief Has DMA support in CMP (register bit field SCR[DMAEN]). */ 119 #define FSL_FEATURE_CMP_HAS_DMA (0) 120 /* @brief Has Pass Through mode in CMP (register bit field MUXCR[PSTM]). */ 121 #define FSL_FEATURE_CMP_HAS_PASS_THROUGH_MODE (0) 122 /* @brief Has DAC Test function in CMP (register DACTEST). */ 123 #define FSL_FEATURE_CMP_HAS_DAC_TEST (0) 124 125 /* COP module features */ 126 127 /* @brief Has the COP Debug Enable bit (COPC[COPDBGEN]) */ 128 #define FSL_FEATURE_COP_HAS_DEBUG_ENABLE (1) 129 /* @brief Has the COP Stop mode Enable bit (COPC[COPSTPEN]) */ 130 #define FSL_FEATURE_COP_HAS_STOP_ENABLE (1) 131 /* @brief Has more clock sources like MCGIRC */ 132 #define FSL_FEATURE_COP_HAS_MORE_CLKSRC (1) 133 /* @brief Has the timeout long and short mode bit (COPC[COPCLKS]) */ 134 #define FSL_FEATURE_COP_HAS_LONGTIME_MODE (1) 135 136 /* FGPIO module features */ 137 138 /* No feature definitions */ 139 140 /* FLASH module features */ 141 142 /* @brief Is of type FTFA. */ 143 #define FSL_FEATURE_FLASH_IS_FTFA (1) 144 /* @brief Is of type FTFE. */ 145 #define FSL_FEATURE_FLASH_IS_FTFE (0) 146 /* @brief Is of type FTFL. */ 147 #define FSL_FEATURE_FLASH_IS_FTFL (0) 148 /* @brief Has flags indicating the status of the FlexRAM (register bits FCNFG[EEERDY], FCNFG[RAMRDY] and FCNFG[PFLSH]). */ 149 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM_FLAGS (0) 150 /* @brief Has program flash swapping status flag (register bit FCNFG[SWAP]). */ 151 #define FSL_FEATURE_FLASH_HAS_PFLASH_SWAPPING_STATUS_FLAG (0) 152 /* @brief Has EEPROM region protection (register FEPROT). */ 153 #define FSL_FEATURE_FLASH_HAS_EEROM_REGION_PROTECTION (0) 154 /* @brief Has data flash region protection (register FDPROT). */ 155 #define FSL_FEATURE_FLASH_HAS_DATA_FLASH_REGION_PROTECTION (0) 156 /* @brief Has flash access control (registers XACCHn, SACCHn, where n is a number, FACSS and FACSN). */ 157 #define FSL_FEATURE_FLASH_HAS_ACCESS_CONTROL (0) 158 /* @brief Has flash cache control in FMC module. */ 159 #define FSL_FEATURE_FLASH_HAS_FMC_FLASH_CACHE_CONTROLS (0) 160 /* @brief Has flash cache control in MCM module. */ 161 #define FSL_FEATURE_FLASH_HAS_MCM_FLASH_CACHE_CONTROLS (0) 162 /* @brief Has flash cache control in MSCM module. */ 163 #define FSL_FEATURE_FLASH_HAS_MSCM_FLASH_CACHE_CONTROLS (0) 164 /* @brief Has prefetch speculation control in flash, such as kv5x. */ 165 #define FSL_FEATURE_FLASH_PREFETCH_SPECULATION_CONTROL_IN_FLASH (0) 166 /* @brief P-Flash flash size coding rule version, value 0 for K1 and K2, value 1 for K3. */ 167 #define FSL_FEATURE_FLASH_SIZE_ENCODING_RULE_VERSION (0) 168 /* @brief P-Flash start address. */ 169 #define FSL_FEATURE_FLASH_PFLASH_START_ADDRESS (0x00000000) 170 /* @brief P-Flash block count. */ 171 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_COUNT (1) 172 /* @brief P-Flash block size. */ 173 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SIZE (32768) 174 /* @brief P-Flash sector size. */ 175 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SECTOR_SIZE (1024) 176 /* @brief P-Flash write unit size. */ 177 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_WRITE_UNIT_SIZE (4) 178 /* @brief P-Flash data path width. */ 179 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_DATA_PATH_WIDTH (4) 180 /* @brief P-Flash block swap feature. */ 181 #define FSL_FEATURE_FLASH_HAS_PFLASH_BLOCK_SWAP (0) 182 /* @brief P-Flash protection region count. */ 183 #define FSL_FEATURE_FLASH_PFLASH_PROTECTION_REGION_COUNT (32) 184 /* @brief Has FlexNVM memory. */ 185 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM (0) 186 /* @brief Has FlexNVM alias. */ 187 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM_ALIAS (0) 188 /* @brief FlexNVM start address. (Valid only if FlexNVM is available.) */ 189 #define FSL_FEATURE_FLASH_FLEX_NVM_START_ADDRESS (0x00000000) 190 /* @brief FlexNVM alias start address. (Valid only if FlexNVM alias is available.) */ 191 #define FSL_FEATURE_FLASH_FLEX_NVM_ALIAS_START_ADDRESS (0x00000000) 192 /* @brief FlexNVM block count. */ 193 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_COUNT (0) 194 /* @brief FlexNVM block size. */ 195 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SIZE (0) 196 /* @brief FlexNVM sector size. */ 197 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SECTOR_SIZE (0) 198 /* @brief FlexNVM write unit size. */ 199 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_WRITE_UNIT_SIZE (0) 200 /* @brief FlexNVM data path width. */ 201 #define FSL_FEATURE_FLASH_FLEX_BLOCK_DATA_PATH_WIDTH (0) 202 /* @brief Has FlexRAM memory. */ 203 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM (0) 204 /* @brief FlexRAM start address. (Valid only if FlexRAM is available.) */ 205 #define FSL_FEATURE_FLASH_FLEX_RAM_START_ADDRESS (0x00000000) 206 /* @brief FlexRAM size. */ 207 #define FSL_FEATURE_FLASH_FLEX_RAM_SIZE (0) 208 /* @brief Has 0x00 Read 1s Block command. */ 209 #define FSL_FEATURE_FLASH_HAS_READ_1S_BLOCK_CMD (0) 210 /* @brief Has 0x01 Read 1s Section command. */ 211 #define FSL_FEATURE_FLASH_HAS_READ_1S_SECTION_CMD (1) 212 /* @brief Has 0x02 Program Check command. */ 213 #define FSL_FEATURE_FLASH_HAS_PROGRAM_CHECK_CMD (1) 214 /* @brief Has 0x03 Read Resource command. */ 215 #define FSL_FEATURE_FLASH_HAS_READ_RESOURCE_CMD (1) 216 /* @brief Has 0x06 Program Longword command. */ 217 #define FSL_FEATURE_FLASH_HAS_PROGRAM_LONGWORD_CMD (1) 218 /* @brief Has 0x07 Program Phrase command. */ 219 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PHRASE_CMD (0) 220 /* @brief Has 0x08 Erase Flash Block command. */ 221 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_BLOCK_CMD (0) 222 /* @brief Has 0x09 Erase Flash Sector command. */ 223 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_SECTOR_CMD (1) 224 /* @brief Has 0x0B Program Section command. */ 225 #define FSL_FEATURE_FLASH_HAS_PROGRAM_SECTION_CMD (0) 226 /* @brief Has 0x40 Read 1s All Blocks command. */ 227 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_BLOCKS_CMD (1) 228 /* @brief Has 0x41 Read Once command. */ 229 #define FSL_FEATURE_FLASH_HAS_READ_ONCE_CMD (1) 230 /* @brief Has 0x43 Program Once command. */ 231 #define FSL_FEATURE_FLASH_HAS_PROGRAM_ONCE_CMD (1) 232 /* @brief Has 0x44 Erase All Blocks command. */ 233 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_CMD (1) 234 /* @brief Has 0x45 Verify Backdoor Access Key command. */ 235 #define FSL_FEATURE_FLASH_HAS_VERIFY_BACKDOOR_ACCESS_KEY_CMD (1) 236 /* @brief Has 0x46 Swap Control command. */ 237 #define FSL_FEATURE_FLASH_HAS_SWAP_CONTROL_CMD (0) 238 /* @brief Has 0x49 Erase All Blocks Unsecure command. */ 239 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_UNSECURE_CMD (1) 240 /* @brief Has 0x4A Read 1s All Execute-only Segments command. */ 241 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0) 242 /* @brief Has 0x4B Erase All Execute-only Segments command. */ 243 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0) 244 /* @brief Has 0x80 Program Partition command. */ 245 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PARTITION_CMD (0) 246 /* @brief Has 0x81 Set FlexRAM Function command. */ 247 #define FSL_FEATURE_FLASH_HAS_SET_FLEXRAM_FUNCTION_CMD (0) 248 /* @brief P-Flash Erase/Read 1st all block command address alignment. */ 249 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_CMD_ADDRESS_ALIGMENT (4) 250 /* @brief P-Flash Erase sector command address alignment. */ 251 #define FSL_FEATURE_FLASH_PFLASH_SECTOR_CMD_ADDRESS_ALIGMENT (4) 252 /* @brief P-Flash Rrogram/Verify section command address alignment. */ 253 #define FSL_FEATURE_FLASH_PFLASH_SECTION_CMD_ADDRESS_ALIGMENT (4) 254 /* @brief P-Flash Read resource command address alignment. */ 255 #define FSL_FEATURE_FLASH_PFLASH_RESOURCE_CMD_ADDRESS_ALIGMENT (4) 256 /* @brief P-Flash Program check command address alignment. */ 257 #define FSL_FEATURE_FLASH_PFLASH_CHECK_CMD_ADDRESS_ALIGMENT (4) 258 /* @brief P-Flash Program check command address alignment. */ 259 #define FSL_FEATURE_FLASH_PFLASH_SWAP_CONTROL_CMD_ADDRESS_ALIGMENT (0) 260 /* @brief FlexNVM Erase/Read 1st all block command address alignment. */ 261 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_CMD_ADDRESS_ALIGMENT (0) 262 /* @brief FlexNVM Erase sector command address alignment. */ 263 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTOR_CMD_ADDRESS_ALIGMENT (0) 264 /* @brief FlexNVM Rrogram/Verify section command address alignment. */ 265 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTION_CMD_ADDRESS_ALIGMENT (0) 266 /* @brief FlexNVM Read resource command address alignment. */ 267 #define FSL_FEATURE_FLASH_FLEX_NVM_RESOURCE_CMD_ADDRESS_ALIGMENT (0) 268 /* @brief FlexNVM Program check command address alignment. */ 269 #define FSL_FEATURE_FLASH_FLEX_NVM_CHECK_CMD_ADDRESS_ALIGMENT (0) 270 /* @brief FlexNVM partition code 0000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 271 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0000 (0xFFFFFFFFU) 272 /* @brief FlexNVM partition code 0001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 273 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0001 (0xFFFFFFFFU) 274 /* @brief FlexNVM partition code 0010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 275 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0010 (0xFFFFFFFFU) 276 /* @brief FlexNVM partition code 0011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 277 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0011 (0xFFFFFFFFU) 278 /* @brief FlexNVM partition code 0100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 279 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0100 (0xFFFFFFFFU) 280 /* @brief FlexNVM partition code 0101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 281 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0101 (0xFFFFFFFFU) 282 /* @brief FlexNVM partition code 0110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 283 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0110 (0xFFFFFFFFU) 284 /* @brief FlexNVM partition code 0111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 285 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0111 (0xFFFFFFFFU) 286 /* @brief FlexNVM partition code 1000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 287 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1000 (0xFFFFFFFFU) 288 /* @brief FlexNVM partition code 1001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 289 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1001 (0xFFFFFFFFU) 290 /* @brief FlexNVM partition code 1010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 291 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1010 (0xFFFFFFFFU) 292 /* @brief FlexNVM partition code 1011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 293 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1011 (0xFFFFFFFFU) 294 /* @brief FlexNVM partition code 1100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 295 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1100 (0xFFFFFFFFU) 296 /* @brief FlexNVM partition code 1101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 297 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1101 (0xFFFFFFFFU) 298 /* @brief FlexNVM partition code 1110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 299 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1110 (0xFFFFFFFFU) 300 /* @brief FlexNVM partition code 1111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 301 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1111 (0xFFFFFFFFU) 302 /* @brief Emulated eeprom size code 0000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 303 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0000 (0xFFFF) 304 /* @brief Emulated eeprom size code 0001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 305 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0001 (0xFFFF) 306 /* @brief Emulated eeprom size code 0010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 307 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0010 (0xFFFF) 308 /* @brief Emulated eeprom size code 0011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 309 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0011 (0xFFFF) 310 /* @brief Emulated eeprom size code 0100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 311 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0100 (0xFFFF) 312 /* @brief Emulated eeprom size code 0101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 313 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0101 (0xFFFF) 314 /* @brief Emulated eeprom size code 0110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 315 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0110 (0xFFFF) 316 /* @brief Emulated eeprom size code 0111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 317 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0111 (0xFFFF) 318 /* @brief Emulated eeprom size code 1000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 319 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1000 (0xFFFF) 320 /* @brief Emulated eeprom size code 1001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 321 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1001 (0xFFFF) 322 /* @brief Emulated eeprom size code 1010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 323 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1010 (0xFFFF) 324 /* @brief Emulated eeprom size code 1011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 325 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1011 (0xFFFF) 326 /* @brief Emulated eeprom size code 1100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 327 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1100 (0xFFFF) 328 /* @brief Emulated eeprom size code 1101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 329 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1101 (0xFFFF) 330 /* @brief Emulated eeprom size code 1110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 331 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1110 (0xFFFF) 332 /* @brief Emulated eeprom size code 1111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 333 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1111 (0xFFFF) 334 335 /* GPIO module features */ 336 337 /* @brief Has GPIO attribute checker register (GACR). */ 338 #define FSL_FEATURE_GPIO_HAS_ATTRIBUTE_CHECKER (0) 339 340 /* I2C module features */ 341 342 /* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */ 343 #define FSL_FEATURE_I2C_HAS_SMBUS (1) 344 /* @brief Maximum supported baud rate in kilobit per second. */ 345 #define FSL_FEATURE_I2C_MAX_BAUD_KBPS (400) 346 /* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */ 347 #define FSL_FEATURE_I2C_HAS_ERRATA_6070 (0) 348 /* @brief Has DMA support (register bit C1[DMAEN]). */ 349 #define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (0) 350 /* @brief Has I2C bus start and stop detection (register bits FLT[SSIE], FLT[STARTF] and FLT[STOPF]). */ 351 #define FSL_FEATURE_I2C_HAS_START_STOP_DETECT (1) 352 /* @brief Has I2C bus stop detection (register bits FLT[STOPIE] and FLT[STOPF]). */ 353 #define FSL_FEATURE_I2C_HAS_STOP_DETECT (0) 354 /* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */ 355 #define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1) 356 /* @brief Maximum width of the glitch filter in number of bus clocks. */ 357 #define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (15) 358 /* @brief Has control of the drive capability of the I2C pins. */ 359 #define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (0) 360 /* @brief Has double buffering support (register S2). */ 361 #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (1) 362 /* @brief Has double buffer enable. */ 363 #define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFER_ENABLE (0) 364 365 /* LLWU module features */ 366 367 /* @brief Maximum number of pins (maximal index plus one) connected to LLWU device. */ 368 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN (8) 369 /* @brief Has pins 8-15 connected to LLWU device. */ 370 #define FSL_FEATURE_LLWU_EXTERNAL_PIN_GROUP2 (0) 371 /* @brief Maximum number of internal modules connected to LLWU device. */ 372 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE (0) 373 /* @brief Number of digital filters. */ 374 #define FSL_FEATURE_LLWU_HAS_PIN_FILTER (1) 375 /* @brief Has MF register. */ 376 #define FSL_FEATURE_LLWU_HAS_MF (0) 377 /* @brief Has PF register. */ 378 #define FSL_FEATURE_LLWU_HAS_PF (0) 379 /* @brief Has possibility to enable reset in low leakage power mode and enable digital filter for RESET pin (register LLWU_RST). */ 380 #define FSL_FEATURE_LLWU_HAS_RESET_ENABLE (0) 381 /* @brief Has no internal module wakeup flag register. */ 382 #define FSL_FEATURE_LLWU_HAS_NO_INTERNAL_MODULE_WAKEUP_FLAG_REG (0) 383 /* @brief Has external pin 0 connected to LLWU device. */ 384 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN0 (0) 385 /* @brief Index of port of external pin. */ 386 #define FSL_FEATURE_LLWU_PIN0_GPIO_IDX (0) 387 /* @brief Number of external pin port on specified port. */ 388 #define FSL_FEATURE_LLWU_PIN0_GPIO_PIN (0) 389 /* @brief Has external pin 1 connected to LLWU device. */ 390 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN1 (0) 391 /* @brief Index of port of external pin. */ 392 #define FSL_FEATURE_LLWU_PIN1_GPIO_IDX (0) 393 /* @brief Number of external pin port on specified port. */ 394 #define FSL_FEATURE_LLWU_PIN1_GPIO_PIN (0) 395 /* @brief Has external pin 2 connected to LLWU device. */ 396 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN2 (0) 397 /* @brief Index of port of external pin. */ 398 #define FSL_FEATURE_LLWU_PIN2_GPIO_IDX (0) 399 /* @brief Number of external pin port on specified port. */ 400 #define FSL_FEATURE_LLWU_PIN2_GPIO_PIN (0) 401 /* @brief Has external pin 3 connected to LLWU device. */ 402 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN3 (0) 403 /* @brief Index of port of external pin. */ 404 #define FSL_FEATURE_LLWU_PIN3_GPIO_IDX (0) 405 /* @brief Number of external pin port on specified port. */ 406 #define FSL_FEATURE_LLWU_PIN3_GPIO_PIN (0) 407 /* @brief Has external pin 4 connected to LLWU device. */ 408 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN4 (1) 409 /* @brief Index of port of external pin. */ 410 #define FSL_FEATURE_LLWU_PIN4_GPIO_IDX (GPIOB_IDX) 411 /* @brief Number of external pin port on specified port. */ 412 #define FSL_FEATURE_LLWU_PIN4_GPIO_PIN (0) 413 /* @brief Has external pin 5 connected to LLWU device. */ 414 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN5 (0) 415 /* @brief Index of port of external pin. */ 416 #define FSL_FEATURE_LLWU_PIN5_GPIO_IDX (0) 417 /* @brief Number of external pin port on specified port. */ 418 #define FSL_FEATURE_LLWU_PIN5_GPIO_PIN (0) 419 /* @brief Has external pin 6 connected to LLWU device. */ 420 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN6 (0) 421 /* @brief Index of port of external pin. */ 422 #define FSL_FEATURE_LLWU_PIN6_GPIO_IDX (0) 423 /* @brief Number of external pin port on specified port. */ 424 #define FSL_FEATURE_LLWU_PIN6_GPIO_PIN (0) 425 /* @brief Has external pin 7 connected to LLWU device. */ 426 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN7 (1) 427 /* @brief Index of port of external pin. */ 428 #define FSL_FEATURE_LLWU_PIN7_GPIO_IDX (GPIOA_IDX) 429 /* @brief Number of external pin port on specified port. */ 430 #define FSL_FEATURE_LLWU_PIN7_GPIO_PIN (0) 431 /* @brief Has external pin 8 connected to LLWU device. */ 432 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN8 (0) 433 /* @brief Index of port of external pin. */ 434 #define FSL_FEATURE_LLWU_PIN8_GPIO_IDX (0) 435 /* @brief Number of external pin port on specified port. */ 436 #define FSL_FEATURE_LLWU_PIN8_GPIO_PIN (0) 437 /* @brief Has external pin 9 connected to LLWU device. */ 438 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN9 (0) 439 /* @brief Index of port of external pin. */ 440 #define FSL_FEATURE_LLWU_PIN9_GPIO_IDX (0) 441 /* @brief Number of external pin port on specified port. */ 442 #define FSL_FEATURE_LLWU_PIN9_GPIO_PIN (0) 443 /* @brief Has external pin 10 connected to LLWU device. */ 444 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN10 (0) 445 /* @brief Index of port of external pin. */ 446 #define FSL_FEATURE_LLWU_PIN10_GPIO_IDX (0) 447 /* @brief Number of external pin port on specified port. */ 448 #define FSL_FEATURE_LLWU_PIN10_GPIO_PIN (0) 449 /* @brief Has external pin 11 connected to LLWU device. */ 450 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN11 (0) 451 /* @brief Index of port of external pin. */ 452 #define FSL_FEATURE_LLWU_PIN11_GPIO_IDX (0) 453 /* @brief Number of external pin port on specified port. */ 454 #define FSL_FEATURE_LLWU_PIN11_GPIO_PIN (0) 455 /* @brief Has external pin 12 connected to LLWU device. */ 456 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN12 (0) 457 /* @brief Index of port of external pin. */ 458 #define FSL_FEATURE_LLWU_PIN12_GPIO_IDX (0) 459 /* @brief Number of external pin port on specified port. */ 460 #define FSL_FEATURE_LLWU_PIN12_GPIO_PIN (0) 461 /* @brief Has external pin 13 connected to LLWU device. */ 462 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN13 (0) 463 /* @brief Index of port of external pin. */ 464 #define FSL_FEATURE_LLWU_PIN13_GPIO_IDX (0) 465 /* @brief Number of external pin port on specified port. */ 466 #define FSL_FEATURE_LLWU_PIN13_GPIO_PIN (0) 467 /* @brief Has external pin 14 connected to LLWU device. */ 468 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN14 (0) 469 /* @brief Index of port of external pin. */ 470 #define FSL_FEATURE_LLWU_PIN14_GPIO_IDX (0) 471 /* @brief Number of external pin port on specified port. */ 472 #define FSL_FEATURE_LLWU_PIN14_GPIO_PIN (0) 473 /* @brief Has external pin 15 connected to LLWU device. */ 474 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN15 (0) 475 /* @brief Index of port of external pin. */ 476 #define FSL_FEATURE_LLWU_PIN15_GPIO_IDX (0) 477 /* @brief Number of external pin port on specified port. */ 478 #define FSL_FEATURE_LLWU_PIN15_GPIO_PIN (0) 479 /* @brief Has external pin 16 connected to LLWU device. */ 480 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN16 (0) 481 /* @brief Index of port of external pin. */ 482 #define FSL_FEATURE_LLWU_PIN16_GPIO_IDX (0) 483 /* @brief Number of external pin port on specified port. */ 484 #define FSL_FEATURE_LLWU_PIN16_GPIO_PIN (0) 485 /* @brief Has external pin 17 connected to LLWU device. */ 486 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN17 (0) 487 /* @brief Index of port of external pin. */ 488 #define FSL_FEATURE_LLWU_PIN17_GPIO_IDX (0) 489 /* @brief Number of external pin port on specified port. */ 490 #define FSL_FEATURE_LLWU_PIN17_GPIO_PIN (0) 491 /* @brief Has external pin 18 connected to LLWU device. */ 492 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN18 (0) 493 /* @brief Index of port of external pin. */ 494 #define FSL_FEATURE_LLWU_PIN18_GPIO_IDX (0) 495 /* @brief Number of external pin port on specified port. */ 496 #define FSL_FEATURE_LLWU_PIN18_GPIO_PIN (0) 497 /* @brief Has external pin 19 connected to LLWU device. */ 498 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN19 (0) 499 /* @brief Index of port of external pin. */ 500 #define FSL_FEATURE_LLWU_PIN19_GPIO_IDX (0) 501 /* @brief Number of external pin port on specified port. */ 502 #define FSL_FEATURE_LLWU_PIN19_GPIO_PIN (0) 503 /* @brief Has external pin 20 connected to LLWU device. */ 504 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN20 (0) 505 /* @brief Index of port of external pin. */ 506 #define FSL_FEATURE_LLWU_PIN20_GPIO_IDX (0) 507 /* @brief Number of external pin port on specified port. */ 508 #define FSL_FEATURE_LLWU_PIN20_GPIO_PIN (0) 509 /* @brief Has external pin 21 connected to LLWU device. */ 510 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN21 (0) 511 /* @brief Index of port of external pin. */ 512 #define FSL_FEATURE_LLWU_PIN21_GPIO_IDX (0) 513 /* @brief Number of external pin port on specified port. */ 514 #define FSL_FEATURE_LLWU_PIN21_GPIO_PIN (0) 515 /* @brief Has external pin 22 connected to LLWU device. */ 516 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN22 (0) 517 /* @brief Index of port of external pin. */ 518 #define FSL_FEATURE_LLWU_PIN22_GPIO_IDX (0) 519 /* @brief Number of external pin port on specified port. */ 520 #define FSL_FEATURE_LLWU_PIN22_GPIO_PIN (0) 521 /* @brief Has external pin 23 connected to LLWU device. */ 522 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN23 (0) 523 /* @brief Index of port of external pin. */ 524 #define FSL_FEATURE_LLWU_PIN23_GPIO_IDX (0) 525 /* @brief Number of external pin port on specified port. */ 526 #define FSL_FEATURE_LLWU_PIN23_GPIO_PIN (0) 527 /* @brief Has external pin 24 connected to LLWU device. */ 528 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN24 (0) 529 /* @brief Index of port of external pin. */ 530 #define FSL_FEATURE_LLWU_PIN24_GPIO_IDX (0) 531 /* @brief Number of external pin port on specified port. */ 532 #define FSL_FEATURE_LLWU_PIN24_GPIO_PIN (0) 533 /* @brief Has external pin 25 connected to LLWU device. */ 534 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN25 (0) 535 /* @brief Index of port of external pin. */ 536 #define FSL_FEATURE_LLWU_PIN25_GPIO_IDX (0) 537 /* @brief Number of external pin port on specified port. */ 538 #define FSL_FEATURE_LLWU_PIN25_GPIO_PIN (0) 539 /* @brief Has external pin 26 connected to LLWU device. */ 540 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN26 (0) 541 /* @brief Index of port of external pin. */ 542 #define FSL_FEATURE_LLWU_PIN26_GPIO_IDX (0) 543 /* @brief Number of external pin port on specified port. */ 544 #define FSL_FEATURE_LLWU_PIN26_GPIO_PIN (0) 545 /* @brief Has external pin 27 connected to LLWU device. */ 546 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN27 (0) 547 /* @brief Index of port of external pin. */ 548 #define FSL_FEATURE_LLWU_PIN27_GPIO_IDX (0) 549 /* @brief Number of external pin port on specified port. */ 550 #define FSL_FEATURE_LLWU_PIN27_GPIO_PIN (0) 551 /* @brief Has external pin 28 connected to LLWU device. */ 552 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN28 (0) 553 /* @brief Index of port of external pin. */ 554 #define FSL_FEATURE_LLWU_PIN28_GPIO_IDX (0) 555 /* @brief Number of external pin port on specified port. */ 556 #define FSL_FEATURE_LLWU_PIN28_GPIO_PIN (0) 557 /* @brief Has external pin 29 connected to LLWU device. */ 558 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN29 (0) 559 /* @brief Index of port of external pin. */ 560 #define FSL_FEATURE_LLWU_PIN29_GPIO_IDX (0) 561 /* @brief Number of external pin port on specified port. */ 562 #define FSL_FEATURE_LLWU_PIN29_GPIO_PIN (0) 563 /* @brief Has external pin 30 connected to LLWU device. */ 564 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN30 (0) 565 /* @brief Index of port of external pin. */ 566 #define FSL_FEATURE_LLWU_PIN30_GPIO_IDX (0) 567 /* @brief Number of external pin port on specified port. */ 568 #define FSL_FEATURE_LLWU_PIN30_GPIO_PIN (0) 569 /* @brief Has external pin 31 connected to LLWU device. */ 570 #define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN31 (0) 571 /* @brief Index of port of external pin. */ 572 #define FSL_FEATURE_LLWU_PIN31_GPIO_IDX (0) 573 /* @brief Number of external pin port on specified port. */ 574 #define FSL_FEATURE_LLWU_PIN31_GPIO_PIN (0) 575 /* @brief Has internal module 0 connected to LLWU device. */ 576 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE0 (0) 577 /* @brief Has internal module 1 connected to LLWU device. */ 578 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE1 (0) 579 /* @brief Has internal module 2 connected to LLWU device. */ 580 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE2 (0) 581 /* @brief Has internal module 3 connected to LLWU device. */ 582 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE3 (0) 583 /* @brief Has internal module 4 connected to LLWU device. */ 584 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE4 (0) 585 /* @brief Has internal module 5 connected to LLWU device. */ 586 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE5 (0) 587 /* @brief Has internal module 6 connected to LLWU device. */ 588 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE6 (0) 589 /* @brief Has internal module 7 connected to LLWU device. */ 590 #define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE7 (0) 591 /* @brief Has Version ID Register (LLWU_VERID). */ 592 #define FSL_FEATURE_LLWU_HAS_VERID (0) 593 /* @brief Has Parameter Register (LLWU_PARAM). */ 594 #define FSL_FEATURE_LLWU_HAS_PARAM (0) 595 /* @brief Width of registers of the LLWU. */ 596 #define FSL_FEATURE_LLWU_REG_BITWIDTH (8) 597 /* @brief Has DMA Enable register (LLWU_DE). */ 598 #define FSL_FEATURE_LLWU_HAS_DMA_ENABLE_REG (0) 599 600 /* LPTMR module features */ 601 602 /* @brief Has shared interrupt handler with another LPTMR module. */ 603 #define FSL_FEATURE_LPTMR_HAS_SHARED_IRQ_HANDLER (0) 604 /* @brief Whether LPTMR counter is 32 bits width. */ 605 #define FSL_FEATURE_LPTMR_CNR_WIDTH_IS_32B (0) 606 /* @brief Has timer DMA request enable (register bit CSR[TDRE]). */ 607 #define FSL_FEATURE_LPTMR_HAS_CSR_TDRE (0) 608 609 /* LPUART module features */ 610 611 /* @brief LPUART0 and LPUART1 has shared interrupt vector. */ 612 #define FSL_FEATURE_LPUART_HAS_SHARED_IRQ0_IRQ1 (0) 613 /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */ 614 #define FSL_FEATURE_LPUART_HAS_IRQ_EXTENDED_FUNCTIONS (0) 615 /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */ 616 #define FSL_FEATURE_LPUART_HAS_LOW_POWER_UART_SUPPORT (1) 617 /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */ 618 #define FSL_FEATURE_LPUART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1) 619 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 620 #define FSL_FEATURE_LPUART_HAS_FIFO (0) 621 /* @brief Has 32-bit register MODIR */ 622 #define FSL_FEATURE_LPUART_HAS_MODIR (0) 623 /* @brief Hardware flow control (RTS, CTS) is supported. */ 624 #define FSL_FEATURE_LPUART_HAS_MODEM_SUPPORT (0) 625 /* @brief Infrared (modulation) is supported. */ 626 #define FSL_FEATURE_LPUART_HAS_IR_SUPPORT (0) 627 /* @brief 2 bits long stop bit is available. */ 628 #define FSL_FEATURE_LPUART_HAS_STOP_BIT_CONFIG_SUPPORT (1) 629 /* @brief If 10-bit mode is supported. */ 630 #define FSL_FEATURE_LPUART_HAS_10BIT_DATA_SUPPORT (1) 631 /* @brief If 7-bit mode is supported. */ 632 #define FSL_FEATURE_LPUART_HAS_7BIT_DATA_SUPPORT (0) 633 /* @brief Baud rate fine adjustment is available. */ 634 #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (0) 635 /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */ 636 #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (1) 637 /* @brief Baud rate oversampling is available. */ 638 #define FSL_FEATURE_LPUART_HAS_RX_RESYNC_SUPPORT (1) 639 /* @brief Baud rate oversampling is available. */ 640 #define FSL_FEATURE_LPUART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (1) 641 /* @brief Peripheral type. */ 642 #define FSL_FEATURE_LPUART_IS_SCI (1) 643 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 644 #define FSL_FEATURE_LPUART_FIFO_SIZEn(x) (0) 645 /* @brief Supports two match addresses to filter incoming frames. */ 646 #define FSL_FEATURE_LPUART_HAS_ADDRESS_MATCHING (1) 647 /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */ 648 #define FSL_FEATURE_LPUART_HAS_DMA_ENABLE (0) 649 /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */ 650 #define FSL_FEATURE_LPUART_HAS_DMA_SELECT (0) 651 /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */ 652 #define FSL_FEATURE_LPUART_HAS_BIT_ORDER_SELECT (1) 653 /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */ 654 #define FSL_FEATURE_LPUART_HAS_SMART_CARD_SUPPORT (0) 655 /* @brief Has improved smart card (ISO7816 protocol) support. */ 656 #define FSL_FEATURE_LPUART_HAS_IMPROVED_SMART_CARD_SUPPORT (0) 657 /* @brief Has local operation network (CEA709.1-B protocol) support. */ 658 #define FSL_FEATURE_LPUART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0) 659 /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */ 660 #define FSL_FEATURE_LPUART_HAS_32BIT_REGISTERS (1) 661 /* @brief Lin break detect available (has bit BAUD[LBKDIE]). */ 662 #define FSL_FEATURE_LPUART_HAS_LIN_BREAK_DETECT (1) 663 /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */ 664 #define FSL_FEATURE_LPUART_HAS_WAIT_MODE_OPERATION (0) 665 /* @brief Has separate DMA RX and TX requests. */ 666 #define FSL_FEATURE_LPUART_HAS_SEPARATE_DMA_RX_TX_REQn(x) (0) 667 /* @brief Has separate RX and TX interrupts. */ 668 #define FSL_FEATURE_LPUART_HAS_SEPARATE_RX_TX_IRQ (0) 669 /* @brief Has LPAURT_PARAM. */ 670 #define FSL_FEATURE_LPUART_HAS_PARAM (0) 671 /* @brief Has LPUART_VERID. */ 672 #define FSL_FEATURE_LPUART_HAS_VERID (0) 673 /* @brief Has LPUART_GLOBAL. */ 674 #define FSL_FEATURE_LPUART_HAS_GLOBAL (0) 675 /* @brief Has LPUART_PINCFG. */ 676 #define FSL_FEATURE_LPUART_HAS_PINCFG (0) 677 678 /* MCGLITE module features */ 679 680 /* @brief Defines that clock generator is MCG Lite. */ 681 #define FSL_FEATURE_MCGLITE_MCGLITE (1) 682 /* @brief Has Crystal Oscillator Operation Mode Selection. */ 683 #define FSL_FEATURE_MCGLITE_HAS_HGO0 (0) 684 /* @brief Has HCTRIM register available. */ 685 #define FSL_FEATURE_MCGLITE_HAS_HCTRIM (0) 686 /* @brief Has HTTRIM register available. */ 687 #define FSL_FEATURE_MCGLITE_HAS_HTTRIM (0) 688 /* @brief Has HFTRIM register available. */ 689 #define FSL_FEATURE_MCGLITE_HAS_HFTRIM (0) 690 /* @brief Has LTRIMRNG register available. */ 691 #define FSL_FEATURE_MCGLITE_HAS_LTRIMRNG (0) 692 /* @brief Has LFTRIM register available. */ 693 #define FSL_FEATURE_MCGLITE_HAS_LFTRIM (0) 694 /* @brief Has LSTRIM register available. */ 695 #define FSL_FEATURE_MCGLITE_HAS_LSTRIM (0) 696 /* @brief Has External Clock Source Frequency Range Selection. */ 697 #define FSL_FEATURE_MCGLITE_HAS_RANGE0 (0) 698 699 /* interrupt module features */ 700 701 /* @brief Lowest interrupt request number. */ 702 #define FSL_FEATURE_INTERRUPT_IRQ_MIN (-14) 703 /* @brief Highest interrupt request number. */ 704 #define FSL_FEATURE_INTERRUPT_IRQ_MAX (31) 705 706 /* OSC module features */ 707 708 /* @brief Has OSC1 external oscillator. */ 709 #define FSL_FEATURE_OSC_HAS_OSC1 (0) 710 /* @brief Has OSC0 external oscillator. */ 711 #define FSL_FEATURE_OSC_HAS_OSC0 (0) 712 /* @brief Has OSC external oscillator (without index). */ 713 #define FSL_FEATURE_OSC_HAS_OSC (0) 714 /* @brief Number of OSC external oscillators. */ 715 #define FSL_FEATURE_OSC_OSC_COUNT (0) 716 /* @brief Has external reference clock divider (register bit field DIV[ERPS]). */ 717 #define FSL_FEATURE_OSC_HAS_EXT_REF_CLOCK_DIVIDER (0) 718 719 /* PMC module features */ 720 721 /* @brief Has Bandgap Enable In VLPx Operation support. */ 722 #define FSL_FEATURE_PMC_HAS_BGEN (1) 723 /* @brief Has Bandgap Buffer Enable. */ 724 #define FSL_FEATURE_PMC_HAS_BGBE (1) 725 /* @brief Has Bandgap Buffer Drive Select. */ 726 #define FSL_FEATURE_PMC_HAS_BGBDS (0) 727 /* @brief Has Low-Voltage Detect Voltage Select support. */ 728 #define FSL_FEATURE_PMC_HAS_LVDV (1) 729 /* @brief Has Low-Voltage Warning Voltage Select support. */ 730 #define FSL_FEATURE_PMC_HAS_LVWV (1) 731 /* @brief Has LPO. */ 732 #define FSL_FEATURE_PMC_HAS_LPO (0) 733 /* @brief Has VLPx option PMC_REGSC[VLPO]. */ 734 #define FSL_FEATURE_PMC_HAS_VLPO (0) 735 /* @brief Has acknowledge isolation support. */ 736 #define FSL_FEATURE_PMC_HAS_ACKISO (1) 737 /* @brief Has Regulator In Full Performance Mode Status Bit PMC_REGSC[REGFPM]. */ 738 #define FSL_FEATURE_PMC_HAS_REGFPM (0) 739 /* @brief Has Regulator In Run Regulation Status Bit PMC_REGSC[REGONS]. */ 740 #define FSL_FEATURE_PMC_HAS_REGONS (1) 741 /* @brief Has PMC_HVDSC1. */ 742 #define FSL_FEATURE_PMC_HAS_HVDSC1 (0) 743 /* @brief Has PMC_PARAM. */ 744 #define FSL_FEATURE_PMC_HAS_PARAM (0) 745 /* @brief Has PMC_VERID. */ 746 #define FSL_FEATURE_PMC_HAS_VERID (0) 747 748 /* PORT module features */ 749 750 /* @brief Has control lock (register bit PCR[LK]). */ 751 #define FSL_FEATURE_PORT_HAS_PIN_CONTROL_LOCK (0) 752 /* @brief Has open drain control (register bit PCR[ODE]). */ 753 #define FSL_FEATURE_PORT_HAS_OPEN_DRAIN (0) 754 /* @brief Has digital filter (registers DFER, DFCR and DFWR). */ 755 #define FSL_FEATURE_PORT_HAS_DIGITAL_FILTER (0) 756 /* @brief Has DMA request (register bit field PCR[IRQC] values). */ 757 #define FSL_FEATURE_PORT_HAS_DMA_REQUEST (0) 758 /* @brief Has pull resistor selection available. */ 759 #define FSL_FEATURE_PORT_HAS_PULL_SELECTION (1) 760 /* @brief Has pull resistor enable (register bit PCR[PE]). */ 761 #define FSL_FEATURE_PORT_HAS_PULL_ENABLE (1) 762 /* @brief Has slew rate control (register bit PCR[SRE]). */ 763 #define FSL_FEATURE_PORT_HAS_SLEW_RATE (1) 764 /* @brief Has passive filter (register bit field PCR[PFE]). */ 765 #define FSL_FEATURE_PORT_HAS_PASSIVE_FILTER (1) 766 /* @brief Has drive strength control (register bit PCR[DSE]). */ 767 #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH (1) 768 /* @brief Has separate drive strength register (HDRVE). */ 769 #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH_REGISTER (0) 770 /* @brief Has glitch filter (register IOFLT). */ 771 #define FSL_FEATURE_PORT_HAS_GLITCH_FILTER (0) 772 /* @brief Defines width of PCR[MUX] field. */ 773 #define FSL_FEATURE_PORT_PCR_MUX_WIDTH (3) 774 /* @brief Has dedicated interrupt vector. */ 775 #define FSL_FEATURE_PORT_HAS_INTERRUPT_VECTOR (1) 776 /* @brief Has multiple pin IRQ configuration (register GICLR and GICHR). */ 777 #define FSL_FEATURE_PORT_HAS_MULTIPLE_IRQ_CONFIG (0) 778 /* @brief Defines whether PCR[IRQC] bit-field has flag states. */ 779 #define FSL_FEATURE_PORT_HAS_IRQC_FLAG (0) 780 /* @brief Defines whether PCR[IRQC] bit-field has trigger states. */ 781 #define FSL_FEATURE_PORT_HAS_IRQC_TRIGGER (0) 782 783 /* RCM module features */ 784 785 /* @brief Has Loss-of-Lock Reset support. */ 786 #define FSL_FEATURE_RCM_HAS_LOL (0) 787 /* @brief Has Loss-of-Clock Reset support. */ 788 #define FSL_FEATURE_RCM_HAS_LOC (0) 789 /* @brief Has JTAG generated Reset support. */ 790 #define FSL_FEATURE_RCM_HAS_JTAG (0) 791 /* @brief Has EzPort generated Reset support. */ 792 #define FSL_FEATURE_RCM_HAS_EZPORT (0) 793 /* @brief Has bit-field indicating EZP_MS_B pin state during last reset. */ 794 #define FSL_FEATURE_RCM_HAS_EZPMS (0) 795 /* @brief Has boot ROM configuration, MR[BOOTROM], FM[FORCEROM] */ 796 #define FSL_FEATURE_RCM_HAS_BOOTROM (1) 797 /* @brief Has sticky system reset status register RCM_SSRS0 and RCM_SSRS1. */ 798 #define FSL_FEATURE_RCM_HAS_SSRS (1) 799 /* @brief Has Version ID Register (RCM_VERID). */ 800 #define FSL_FEATURE_RCM_HAS_VERID (0) 801 /* @brief Has Parameter Register (RCM_PARAM). */ 802 #define FSL_FEATURE_RCM_HAS_PARAM (0) 803 /* @brief Has Reset Interrupt Enable Register RCM_SRIE. */ 804 #define FSL_FEATURE_RCM_HAS_SRIE (0) 805 /* @brief Width of registers of the RCM. */ 806 #define FSL_FEATURE_RCM_REG_WIDTH (8) 807 /* @brief Has Core 1 generated Reset support RCM_SRS[CORE1] */ 808 #define FSL_FEATURE_RCM_HAS_CORE1 (0) 809 /* @brief Has MDM-AP system reset support RCM_SRS1[MDM_AP] */ 810 #define FSL_FEATURE_RCM_HAS_MDM_AP (1) 811 /* @brief Has wakeup reset feature. Register bit SRS[WAKEUP]. */ 812 #define FSL_FEATURE_RCM_HAS_WAKEUP (1) 813 814 /* RTC module features */ 815 816 /* @brief Has wakeup pin. */ 817 #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN (1) 818 /* @brief Has wakeup pin selection (bit field CR[WPS]). */ 819 #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN_SELECTION (1) 820 /* @brief Has low power features (registers MER, MCLR and MCHR). */ 821 #define FSL_FEATURE_RTC_HAS_MONOTONIC (0) 822 /* @brief Has read/write access control (registers WAR and RAR). */ 823 #define FSL_FEATURE_RTC_HAS_ACCESS_CONTROL (0) 824 /* @brief Has security features (registers TTSR, MER, MCLR and MCHR). */ 825 #define FSL_FEATURE_RTC_HAS_SECURITY (0) 826 /* @brief Has RTC_CLKIN available. */ 827 #define FSL_FEATURE_RTC_HAS_RTC_CLKIN (1) 828 /* @brief Has prescaler adjust for LPO. */ 829 #define FSL_FEATURE_RTC_HAS_LPO_ADJUST (0) 830 /* @brief Has Clock Pin Enable field. */ 831 #define FSL_FEATURE_RTC_HAS_CPE (0) 832 /* @brief Has Timer Seconds Interrupt Configuration field. */ 833 #define FSL_FEATURE_RTC_HAS_TSIC (0) 834 /* @brief Has OSC capacitor setting RTC_CR[SC2P ~ SC16P] */ 835 #define FSL_FEATURE_RTC_HAS_OSC_SCXP (1) 836 /* @brief Has Tamper Interrupt Register (register TIR). */ 837 #define FSL_FEATURE_RTC_HAS_TIR (0) 838 /* @brief Has Tamper Pin Interrupt Enable (bitfield TIR[TPIE]). */ 839 #define FSL_FEATURE_RTC_HAS_TIR_TPIE (0) 840 /* @brief Has Security Interrupt Enable (bitfield TIR[SIE]). */ 841 #define FSL_FEATURE_RTC_HAS_TIR_SIE (0) 842 /* @brief Has Loss of Clock Interrupt Enable (bitfield TIR[LCIE]). */ 843 #define FSL_FEATURE_RTC_HAS_TIR_LCIE (0) 844 /* @brief Has Tamper Interrupt Detect Flag (bitfield SR[TIDF]). */ 845 #define FSL_FEATURE_RTC_HAS_SR_TIDF (0) 846 /* @brief Has Tamper Detect Register (register TDR). */ 847 #define FSL_FEATURE_RTC_HAS_TDR (0) 848 /* @brief Has Tamper Pin Flag (bitfield TDR[TPF]). */ 849 #define FSL_FEATURE_RTC_HAS_TDR_TPF (0) 850 /* @brief Has Security Tamper Flag (bitfield TDR[STF]). */ 851 #define FSL_FEATURE_RTC_HAS_TDR_STF (0) 852 /* @brief Has Loss of Clock Tamper Flag (bitfield TDR[LCTF]). */ 853 #define FSL_FEATURE_RTC_HAS_TDR_LCTF (0) 854 /* @brief Has Tamper Time Seconds Register (register TTSR). */ 855 #define FSL_FEATURE_RTC_HAS_TTSR (0) 856 /* @brief Has Pin Configuration Register (register PCR). */ 857 #define FSL_FEATURE_RTC_HAS_PCR (0) 858 859 /* SIM module features */ 860 861 /* @brief Has USB FS divider. */ 862 #define FSL_FEATURE_SIM_USBFS_USE_SPECIAL_DIVIDER (0) 863 /* @brief Is PLL clock divided by 2 before MCG PLL/FLL clock selection. */ 864 #define FSL_FEATURE_SIM_PLLCLK_USE_SPECIAL_DIVIDER (0) 865 /* @brief Has RAM size specification (register bit field SOPT1[RAMSIZE]). */ 866 #define FSL_FEATURE_SIM_OPT_HAS_RAMSIZE (0) 867 /* @brief Has 32k oscillator clock output (register bit SOPT1[OSC32KOUT]). */ 868 #define FSL_FEATURE_SIM_OPT_HAS_OSC32K_OUT (1) 869 /* @brief Has 32k oscillator clock selection (register bit field SOPT1[OSC32KSEL]). */ 870 #define FSL_FEATURE_SIM_OPT_HAS_OSC32K_SELECTION (1) 871 /* @brief 32k oscillator clock selection width (width of register bit field SOPT1[OSC32KSEL]). */ 872 #define FSL_FEATURE_SIM_OPT_OSC32K_SELECTION_WIDTH (2) 873 /* @brief Has RTC clock output selection (register bit SOPT2[RTCCLKOUTSEL]). */ 874 #define FSL_FEATURE_SIM_OPT_HAS_RTC_CLOCK_OUT_SELECTION (1) 875 /* @brief Has USB voltage regulator (register bits SOPT1[USBVSTBY], SOPT1[USBSSTBY], SOPT1[USBREGEN], SOPT1CFG[URWE], SOPT1CFG[UVSWE], SOPT1CFG[USSWE]). */ 876 #define FSL_FEATURE_SIM_OPT_HAS_USB_VOLTAGE_REGULATOR (0) 877 /* @brief USB has integrated PHY (register bits USBPHYCTL[USBVREGSEL], USBPHYCTL[USBVREGPD], USBPHYCTL[USB3VOUTTRG], USBPHYCTL[USBDISILIM], SOPT2[USBSLSRC], SOPT2[USBREGEN]). */ 878 #define FSL_FEATURE_SIM_OPT_HAS_USB_PHY (0) 879 /* @brief Has PTD7 pad drive strength control (register bit SOPT2[PTD7PAD]). */ 880 #define FSL_FEATURE_SIM_OPT_HAS_PTD7PAD (0) 881 /* @brief Has FlexBus security level selection (register bit SOPT2[FBSL]). */ 882 #define FSL_FEATURE_SIM_OPT_HAS_FBSL (0) 883 /* @brief Has number of FlexBus hold cycle before FlexBus can release bus (register bit SOPT6[PCR]). */ 884 #define FSL_FEATURE_SIM_OPT_HAS_PCR (0) 885 /* @brief Has number of NFC hold cycle in case of FlexBus request (register bit SOPT6[MCC]). */ 886 #define FSL_FEATURE_SIM_OPT_HAS_MCC (0) 887 /* @brief Has UART open drain enable (register bits UARTnODE, where n is a number, in register SOPT5). */ 888 #define FSL_FEATURE_SIM_OPT_HAS_ODE (0) 889 /* @brief Number of LPUART modules (number of register bits LPUARTn, where n is a number, in register SCGC5). */ 890 #define FSL_FEATURE_SIM_OPT_LPUART_COUNT (1) 891 /* @brief Number of UART modules (number of register bits UARTn, where n is a number, in register SCGC4). */ 892 #define FSL_FEATURE_SIM_OPT_UART_COUNT (0) 893 /* @brief Has UART0 open drain enable (register bit SOPT5[UART0ODE]). */ 894 #define FSL_FEATURE_SIM_OPT_HAS_UART0_ODE (0) 895 /* @brief Has UART1 open drain enable (register bit SOPT5[UART1ODE]). */ 896 #define FSL_FEATURE_SIM_OPT_HAS_UART1_ODE (0) 897 /* @brief Has UART2 open drain enable (register bit SOPT5[UART2ODE]). */ 898 #define FSL_FEATURE_SIM_OPT_HAS_UART2_ODE (0) 899 /* @brief Has LPUART0 open drain enable (register bit SOPT5[LPUART0ODE]). */ 900 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_ODE (1) 901 /* @brief Has LPUART1 open drain enable (register bit SOPT5[LPUART1ODE]). */ 902 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_ODE (0) 903 /* @brief Has CMT/UART pad drive strength control (register bit SOPT2[CMTUARTPAD]). */ 904 #define FSL_FEATURE_SIM_OPT_HAS_CMTUARTPAD (0) 905 /* @brief Has LPUART0 transmit data source selection (register bit SOPT5[LPUART0TXSRC]). */ 906 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_TX_SRC (1) 907 /* @brief Has LPUART0 receive data source selection (register bit SOPT5[LPUART0RXSRC]). */ 908 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0_RX_SRC (1) 909 /* @brief Has LPUART1 transmit data source selection (register bit SOPT5[LPUART1TXSRC]). */ 910 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_TX_SRC (0) 911 /* @brief Has LPUART1 receive data source selection (register bit SOPT5[LPUART1RXSRC]). */ 912 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1_RX_SRC (0) 913 /* @brief Has UART0 transmit data source selection (register bit SOPT5[UART0TXSRC]). */ 914 #define FSL_FEATURE_SIM_OPT_HAS_UART0_TX_SRC (0) 915 /* @brief UART0 transmit data source selection width (width of register bit SOPT5[UART0TXSRC]). */ 916 #define FSL_FEATURE_SIM_OPT_UART0_TX_SRC_WIDTH (0) 917 /* @brief Has UART0 receive data source selection (register bit SOPT5[UART0RXSRC]). */ 918 #define FSL_FEATURE_SIM_OPT_HAS_UART0_RX_SRC (0) 919 /* @brief UART0 receive data source selection width (width of register bit SOPT5[UART0RXSRC]). */ 920 #define FSL_FEATURE_SIM_OPT_UART0_RX_SRC_WIDTH (0) 921 /* @brief Has UART1 transmit data source selection (register bit SOPT5[UART1TXSRC]). */ 922 #define FSL_FEATURE_SIM_OPT_HAS_UART1_TX_SRC (0) 923 /* @brief Has UART1 receive data source selection (register bit SOPT5[UART1RXSRC]). */ 924 #define FSL_FEATURE_SIM_OPT_HAS_UART1_RX_SRC (0) 925 /* @brief UART1 receive data source selection width (width of register bit SOPT5[UART1RXSRC]). */ 926 #define FSL_FEATURE_SIM_OPT_UART1_RX_SRC_WIDTH (0) 927 /* @brief Has FTM module(s) configuration. */ 928 #define FSL_FEATURE_SIM_OPT_HAS_FTM (0) 929 /* @brief Number of FTM modules. */ 930 #define FSL_FEATURE_SIM_OPT_FTM_COUNT (0) 931 /* @brief Number of FTM triggers with selectable source. */ 932 #define FSL_FEATURE_SIM_OPT_FTM_TRIGGER_COUNT (0) 933 /* @brief Has FTM0 triggers source selection (register bits SOPT4[FTM0TRGnSRC], where n is a number). */ 934 #define FSL_FEATURE_SIM_OPT_HAS_FTM0_TRIGGER (0) 935 /* @brief Has FTM3 triggers source selection (register bits SOPT4[FTM3TRGnSRC], where n is a number). */ 936 #define FSL_FEATURE_SIM_OPT_HAS_FTM3_TRIGGER (0) 937 /* @brief Has FTM1 channel 0 input capture source selection (register bit SOPT4[FTM1CH0SRC]). */ 938 #define FSL_FEATURE_SIM_OPT_HAS_FTM1_CHANNELS (0) 939 /* @brief Has FTM2 channel 0 input capture source selection (register bit SOPT4[FTM2CH0SRC]). */ 940 #define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNELS (0) 941 /* @brief Has FTM3 channel 0 input capture source selection (register bit SOPT4[FTM3CH0SRC]). */ 942 #define FSL_FEATURE_SIM_OPT_HAS_FTM3_CHANNELS (0) 943 /* @brief Has FTM2 channel 1 input capture source selection (register bit SOPT4[FTM2CH1SRC]). */ 944 #define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNEL1 (0) 945 /* @brief Number of configurable FTM0 fault detection input (number of register bits SOPT4[FTM0FLTn], where n is a number starting from zero). */ 946 #define FSL_FEATURE_SIM_OPT_FTM0_FAULT_COUNT (0) 947 /* @brief Number of configurable FTM1 fault detection input (number of register bits SOPT4[FTM1FLTn], where n is a number starting from zero). */ 948 #define FSL_FEATURE_SIM_OPT_FTM1_FAULT_COUNT (0) 949 /* @brief Number of configurable FTM2 fault detection input (number of register bits SOPT4[FTM2FLTn], where n is a number starting from zero). */ 950 #define FSL_FEATURE_SIM_OPT_FTM2_FAULT_COUNT (0) 951 /* @brief Number of configurable FTM3 fault detection input (number of register bits SOPT4[FTM3FLTn], where n is a number starting from zero). */ 952 #define FSL_FEATURE_SIM_OPT_FTM3_FAULT_COUNT (0) 953 /* @brief Has FTM hardware trigger 0 software synchronization (register bit SOPT8[FTMnSYNCBIT], where n is a module instance index). */ 954 #define FSL_FEATURE_SIM_OPT_HAS_FTM_TRIGGER_SYNC (0) 955 /* @brief Has FTM channels output source selection (register bit SOPT8[FTMxOCHnSRC], where x is a module instance index and n is a channel index). */ 956 #define FSL_FEATURE_SIM_OPT_HAS_FTM_CHANNELS_OUTPUT_SRC (0) 957 /* @brief Has TPM module(s) configuration. */ 958 #define FSL_FEATURE_SIM_OPT_HAS_TPM (1) 959 /* @brief The highest TPM module index. */ 960 #define FSL_FEATURE_SIM_OPT_MAX_TPM_INDEX (1) 961 /* @brief Has TPM module with index 0. */ 962 #define FSL_FEATURE_SIM_OPT_HAS_TPM0 (1) 963 /* @brief Has TPM0 clock selection (register bit field SOPT4[TPM0CLKSEL]). */ 964 #define FSL_FEATURE_SIM_OPT_HAS_TPM0_CLK_SEL (1) 965 /* @brief Is TPM channels configuration in the SOPT4 (not SOPT9) register (register bits TPMnCH0SRC, TPMnCLKSEL, where n is a module instance index). */ 966 #define FSL_FEATURE_SIM_OPT_HAS_TPM_CHANNELS_CONFIG_IN_SOPT4_REG (1) 967 /* @brief Has TPM1 channel 0 input capture source selection (register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */ 968 #define FSL_FEATURE_SIM_OPT_HAS_TPM1_CH0_SRC_SELECTION (1) 969 /* @brief Has TPM1 clock selection (register bit field SOPT4[TPM1CLKSEL]). */ 970 #define FSL_FEATURE_SIM_OPT_HAS_TPM1_CLK_SEL (1) 971 /* @brief TPM1 channel 0 input capture source selection width (width of register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */ 972 #define FSL_FEATURE_SIM_OPT_TPM1_CH0_SRC_SELECTION_WIDTH (1) 973 /* @brief Has TPM2 channel 0 input capture source selection (register bit field SOPT4[TPM2CH0SRC]). */ 974 #define FSL_FEATURE_SIM_OPT_HAS_TPM2_CH0_SRC_SELECTION (0) 975 /* @brief Has TPM2 clock selection (register bit field SOPT4[TPM2CLKSEL]). */ 976 #define FSL_FEATURE_SIM_OPT_HAS_TPM2_CLK_SEL (0) 977 /* @brief Has PLL/FLL clock selection (register bit field SOPT2[PLLFLLSEL]). */ 978 #define FSL_FEATURE_SIM_OPT_HAS_PLL_FLL_SELECTION (0) 979 /* @brief PLL/FLL clock selection width (width of register bit field SOPT2[PLLFLLSEL]). */ 980 #define FSL_FEATURE_SIM_OPT_PLL_FLL_SELECTION_WIDTH (0) 981 /* @brief Has NFC clock source selection (register bit SOPT2[NFCSRC]). */ 982 #define FSL_FEATURE_SIM_OPT_HAS_NFCSRC (0) 983 /* @brief Has eSDHC clock source selection (register bit SOPT2[ESDHCSRC]). */ 984 #define FSL_FEATURE_SIM_OPT_HAS_ESDHCSRC (0) 985 /* @brief Has SDHC clock source selection (register bit SOPT2[SDHCSRC]). */ 986 #define FSL_FEATURE_SIM_OPT_HAS_SDHCSRC (0) 987 /* @brief Has LCDC clock source selection (register bits SOPT2[LCDCSRC], SOPT2[LCDC_CLKSEL]). */ 988 #define FSL_FEATURE_SIM_OPT_HAS_LCDCSRC (0) 989 /* @brief Has ENET timestamp clock source selection (register bit SOPT2[TIMESRC]). */ 990 #define FSL_FEATURE_SIM_OPT_HAS_TIMESRC (0) 991 /* @brief Has ENET RMII clock source selection (register bit SOPT2[RMIISRC]). */ 992 #define FSL_FEATURE_SIM_OPT_HAS_RMIISRC (0) 993 /* @brief Has USB clock source selection (register bit SOPT2[USBSRC]). */ 994 #define FSL_FEATURE_SIM_OPT_HAS_USBSRC (0) 995 /* @brief Has USB FS clock source selection (register bit SOPT2[USBFSRC]). */ 996 #define FSL_FEATURE_SIM_OPT_HAS_USBFSRC (0) 997 /* @brief Has USB HS clock source selection (register bit SOPT2[USBHSRC]). */ 998 #define FSL_FEATURE_SIM_OPT_HAS_USBHSRC (0) 999 /* @brief Has LPUART clock source selection (register bit SOPT2[LPUARTSRC]). */ 1000 #define FSL_FEATURE_SIM_OPT_HAS_LPUARTSRC (0) 1001 /* @brief Has LPUART0 clock source selection (register bit SOPT2[LPUART0SRC]). */ 1002 #define FSL_FEATURE_SIM_OPT_HAS_LPUART0SRC (1) 1003 /* @brief Has LPUART1 clock source selection (register bit SOPT2[LPUART1SRC]). */ 1004 #define FSL_FEATURE_SIM_OPT_HAS_LPUART1SRC (0) 1005 /* @brief Has FLEXIOSRC clock source selection (register bit SOPT2[FLEXIOSRC]). */ 1006 #define FSL_FEATURE_SIM_OPT_HAS_FLEXIOSRC (0) 1007 /* @brief Has UART0 clock source selection (register bit SOPT2[UART0SRC]). */ 1008 #define FSL_FEATURE_SIM_OPT_HAS_UART0SRC (0) 1009 /* @brief Has TPM clock source selection (register bit SOPT2[TPMSRC]). */ 1010 #define FSL_FEATURE_SIM_OPT_HAS_TPMSRC (1) 1011 /* @brief Has debug trace clock selection (register bit SOPT2[TRACECLKSEL]). */ 1012 #define FSL_FEATURE_SIM_OPT_HAS_TRACE_CLKSEL (0) 1013 /* @brief Number of ADC modules (register bits SOPT7[ADCnTRGSEL], SOPT7[ADCnPRETRGSEL], SOPT7[ADCnALTTRGSEL], where n is a module instance index). */ 1014 #define FSL_FEATURE_SIM_OPT_ADC_COUNT (1) 1015 /* @brief Has clock 2 output divider (register bit field CLKDIV1[OUTDIV2]). */ 1016 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV2 (0) 1017 /* @brief Has clock 3 output divider (register bit field CLKDIV1[OUTDIV3]). */ 1018 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV3 (0) 1019 /* @brief Has clock 4 output divider (register bit field CLKDIV1[OUTDIV4]). */ 1020 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV4 (1) 1021 /* @brief Clock 4 output divider width (width of register bit field CLKDIV1[OUTDIV4]). */ 1022 #define FSL_FEATURE_SIM_DIVIDER_OUTDIV4_WIDTH (3) 1023 /* @brief Has clock 5 output divider (register bit field CLKDIV1[OUTDIV5]). */ 1024 #define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV5 (0) 1025 /* @brief Has USB clock divider (register bit field CLKDIV2[USBDIV] and CLKDIV2[USBFRAC]). */ 1026 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBDIV (0) 1027 /* @brief Has USB FS clock divider (register bit field CLKDIV2[USBFSDIV] and CLKDIV2[USBFSFRAC]). */ 1028 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBFSDIV (0) 1029 /* @brief Has USB HS clock divider (register bit field CLKDIV2[USBHSDIV] and CLKDIV2[USBHSFRAC]). */ 1030 #define FSL_FEATURE_SIM_DIVIDER_HAS_USBHSDIV (0) 1031 /* @brief Has PLL/FLL clock divider (register bit field CLKDIV3[PLLFLLDIV] and CLKDIV3[PLLFLLFRAC]). */ 1032 #define FSL_FEATURE_SIM_DIVIDER_HAS_PLLFLLDIV (0) 1033 /* @brief Has LCDC clock divider (register bit field CLKDIV3[LCDCDIV] and CLKDIV3[LCDCFRAC]). */ 1034 #define FSL_FEATURE_SIM_DIVIDER_HAS_LCDCDIV (0) 1035 /* @brief Has trace clock divider (register bit field CLKDIV4[TRACEDIV] and CLKDIV4[TRACEFRAC]). */ 1036 #define FSL_FEATURE_SIM_DIVIDER_HAS_TRACEDIV (0) 1037 /* @brief Has NFC clock divider (register bit field CLKDIV4[NFCDIV] and CLKDIV4[NFCFRAC]). */ 1038 #define FSL_FEATURE_SIM_DIVIDER_HAS_NFCDIV (0) 1039 /* @brief Has Kinetis family ID (register bit field SDID[FAMILYID]). */ 1040 #define FSL_FEATURE_SIM_SDID_HAS_FAMILYID (0) 1041 /* @brief Has Kinetis family ID (register bit field SDID[FAMID]). */ 1042 #define FSL_FEATURE_SIM_SDID_HAS_FAMID (1) 1043 /* @brief Has Kinetis sub-family ID (register bit field SDID[SUBFAMID]). */ 1044 #define FSL_FEATURE_SIM_SDID_HAS_SUBFAMID (1) 1045 /* @brief Has Kinetis series ID (register bit field SDID[SERIESID]). */ 1046 #define FSL_FEATURE_SIM_SDID_HAS_SERIESID (1) 1047 /* @brief Has device die ID (register bit field SDID[DIEID]). */ 1048 #define FSL_FEATURE_SIM_SDID_HAS_DIEID (1) 1049 /* @brief Has system SRAM size specifier (register bit field SDID[SRAMSIZE]). */ 1050 #define FSL_FEATURE_SIM_SDID_HAS_SRAMSIZE (1) 1051 /* @brief Has flash mode (register bit FCFG1[FLASHDOZE]). */ 1052 #define FSL_FEATURE_SIM_FCFG_HAS_FLASHDOZE (1) 1053 /* @brief Has flash disable (register bit FCFG1[FLASHDIS]). */ 1054 #define FSL_FEATURE_SIM_FCFG_HAS_FLASHDIS (1) 1055 /* @brief Has FTFE disable (register bit FCFG1[FTFDIS]). */ 1056 #define FSL_FEATURE_SIM_FCFG_HAS_FTFDIS (0) 1057 /* @brief Has FlexNVM size specifier (register bit field FCFG1[NVMSIZE]). */ 1058 #define FSL_FEATURE_SIM_FCFG_HAS_NVMSIZE (0) 1059 /* @brief Has EEPROM size specifier (register bit field FCFG1[EESIZE]). */ 1060 #define FSL_FEATURE_SIM_FCFG_HAS_EESIZE (0) 1061 /* @brief Has FlexNVM partition (register bit field FCFG1[DEPART]). */ 1062 #define FSL_FEATURE_SIM_FCFG_HAS_DEPART (0) 1063 /* @brief Maximum flash address block 0 address specifier (register bit field FCFG2[MAXADDR0]). */ 1064 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR0 (1) 1065 /* @brief Maximum flash address block 1 address specifier (register bit field FCFG2[MAXADDR1]). */ 1066 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR1 (0) 1067 /* @brief Maximum flash address block 0 or 1 address specifier (register bit field FCFG2[MAXADDR01]). */ 1068 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR01 (0) 1069 /* @brief Maximum flash address block 2 or 3 address specifier (register bit field FCFG2[MAXADDR23]). */ 1070 #define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR23 (0) 1071 /* @brief Has program flash availability specifier (register bit FCFG2[PFLSH]). */ 1072 #define FSL_FEATURE_SIM_FCFG_HAS_PFLSH (0) 1073 /* @brief Has program flash swapping (register bit FCFG2[SWAPPFLSH]). */ 1074 #define FSL_FEATURE_SIM_FCFG_HAS_PFLSH_SWAP (0) 1075 /* @brief Has miscellanious control register (register MCR). */ 1076 #define FSL_FEATURE_SIM_HAS_MISC_CONTROLS (0) 1077 /* @brief Has COP watchdog (registers COPC and SRVCOP). */ 1078 #define FSL_FEATURE_SIM_HAS_COP_WATCHDOG (1) 1079 /* @brief Has COP watchdog stop (register bits COPC[COPSTPEN], COPC[COPDBGEN] and COPC[COPCLKSEL]). */ 1080 #define FSL_FEATURE_SIM_HAS_COP_STOP (1) 1081 /* @brief Has LLWU clock gate bit (e.g SIM_SCGC4). */ 1082 #define FSL_FEATURE_SIM_HAS_SCGC_LLWU (0) 1083 /* @brief Has UIDH registers. */ 1084 #define FSL_FEATURE_SIM_HAS_UIDH (0) 1085 /* @brief Has UIDM registers. */ 1086 #define FSL_FEATURE_SIM_HAS_UIDM (0) 1087 1088 /* SMC module features */ 1089 1090 /* @brief Has partial stop option (register bit STOPCTRL[PSTOPO]). */ 1091 #define FSL_FEATURE_SMC_HAS_PSTOPO (1) 1092 /* @brief Has LPO power option (register bit STOPCTRL[LPOPO]). */ 1093 #define FSL_FEATURE_SMC_HAS_LPOPO (1) 1094 /* @brief Has POR power option (register bit STOPCTRL[PORPO] or VLLSCTRL[PORPO]). */ 1095 #define FSL_FEATURE_SMC_HAS_PORPO (1) 1096 /* @brief Has low power wakeup on interrupt (register bit PMCTRL[LPWUI]). */ 1097 #define FSL_FEATURE_SMC_HAS_LPWUI (0) 1098 /* @brief Has LLS or VLLS mode control (register bit STOPCTRL[LLSM]). */ 1099 #define FSL_FEATURE_SMC_HAS_LLS_SUBMODE (0) 1100 /* @brief Has VLLS mode control (register bit VLLSCTRL[VLLSM]). */ 1101 #define FSL_FEATURE_SMC_USE_VLLSCTRL_REG (0) 1102 /* @brief Has VLLS mode control (register bit STOPCTRL[VLLSM]). */ 1103 #define FSL_FEATURE_SMC_USE_STOPCTRL_VLLSM (1) 1104 /* @brief Has RAM partition 2 power option (register bit STOPCTRL[RAM2PO]). */ 1105 #define FSL_FEATURE_SMC_HAS_RAM2_POWER_OPTION (0) 1106 /* @brief Has high speed run mode (register bit PMPROT[AHSRUN]). */ 1107 #define FSL_FEATURE_SMC_HAS_HIGH_SPEED_RUN_MODE (0) 1108 /* @brief Has low leakage stop mode (register bit PMPROT[ALLS]). */ 1109 #define FSL_FEATURE_SMC_HAS_LOW_LEAKAGE_STOP_MODE (0) 1110 /* @brief Has very low leakage stop mode (register bit PMPROT[AVLLS]). */ 1111 #define FSL_FEATURE_SMC_HAS_VERY_LOW_LEAKAGE_STOP_MODE (1) 1112 /* @brief Has stop submode. */ 1113 #define FSL_FEATURE_SMC_HAS_SUB_STOP_MODE (1) 1114 /* @brief Has stop submode 0(VLLS0). */ 1115 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE0 (1) 1116 /* @brief Has stop submode 1(VLLS1). */ 1117 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE1 (1) 1118 /* @brief Has stop submode 2(VLLS2). */ 1119 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE2 (0) 1120 /* @brief Has SMC_PARAM. */ 1121 #define FSL_FEATURE_SMC_HAS_PARAM (0) 1122 /* @brief Has SMC_VERID. */ 1123 #define FSL_FEATURE_SMC_HAS_VERID (0) 1124 /* @brief Has stop abort flag (register bit PMCTRL[STOPA]). */ 1125 #define FSL_FEATURE_SMC_HAS_PMCTRL_STOPA (1) 1126 /* @brief Has tamper reset (register bit SRS[TAMPER]). */ 1127 #define FSL_FEATURE_SMC_HAS_SRS_TAMPER (0) 1128 /* @brief Has security violation reset (register bit SRS[SECVIO]). */ 1129 #define FSL_FEATURE_SMC_HAS_SRS_SECVIO (0) 1130 /* @brief Width of SMC registers. */ 1131 #define FSL_FEATURE_SMC_REG_WIDTH (8) 1132 1133 /* SPI module features */ 1134 1135 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 1136 #define FSL_FEATURE_SPI_HAS_FIFO (0) 1137 /* @brief Has DMA support (register bit fields C2[RXDMAE] and C2[TXDMAE]). */ 1138 #define FSL_FEATURE_SPI_HAS_DMA_SUPPORT (0) 1139 /* @brief Has separate DMA RX and TX requests. */ 1140 #define FSL_FEATURE_SPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) (0) 1141 /* @brief Receive/transmit FIFO size in number of 16-bit communication items. */ 1142 #define FSL_FEATURE_SPI_FIFO_SIZEn(x) (0) 1143 /* @brief Maximum transfer data width in bits. */ 1144 #define FSL_FEATURE_SPI_MAX_DATA_WIDTH (8) 1145 /* @brief The data register name has postfix (L as low and H as high). */ 1146 #define FSL_FEATURE_SPI_DATA_REGISTER_HAS_POSTFIX (0) 1147 /* @brief Has separated TXDATA and CMD FIFOs (register SREX). */ 1148 #define FSL_FEATURE_SPI_HAS_SEPARATE_TXDATA_CMD_FIFO (0) 1149 /* @brief Has 16-bit data transfer support. */ 1150 #define FSL_FEATURE_SPI_16BIT_TRANSFERS (0) 1151 1152 /* SysTick module features */ 1153 1154 /* @brief Systick has external reference clock. */ 1155 #define FSL_FEATURE_SYSTICK_HAS_EXT_REF (1) 1156 /* @brief Systick external reference clock is core clock divided by this value. */ 1157 #define FSL_FEATURE_SYSTICK_EXT_REF_CORE_DIV (16) 1158 1159 /* TPM module features */ 1160 1161 /* @brief Bus clock is the source clock for the module. */ 1162 #define FSL_FEATURE_TPM_BUS_CLOCK (0) 1163 /* @brief Number of channels. */ 1164 #define FSL_FEATURE_TPM_CHANNEL_COUNTn(x) (2) 1165 /* @brief Has counter reset by the selected input capture event (register bits C0SC[ICRST], C1SC[ICRST], ...). */ 1166 #define FSL_FEATURE_TPM_HAS_COUNTER_RESET_BY_CAPTURE_EVENT (0) 1167 /* @brief Has TPM_PARAM. */ 1168 #define FSL_FEATURE_TPM_HAS_PARAM (0) 1169 /* @brief Has TPM_VERID. */ 1170 #define FSL_FEATURE_TPM_HAS_VERID (0) 1171 /* @brief Has TPM_GLOBAL. */ 1172 #define FSL_FEATURE_TPM_HAS_GLOBAL (0) 1173 /* @brief Has TPM_TRIG. */ 1174 #define FSL_FEATURE_TPM_HAS_TRIG (0) 1175 /* @brief Whether TRIG register has effect. */ 1176 #define FSL_FEATURE_TPM_TRIG_HAS_EFFECTn(x) (0) 1177 /* @brief Has counter pause on trigger. */ 1178 #define FSL_FEATURE_TPM_HAS_PAUSE_COUNTER_ON_TRIGGER (0) 1179 /* @brief Has external trigger selection. */ 1180 #define FSL_FEATURE_TPM_HAS_EXTERNAL_TRIGGER_SELECTION (0) 1181 /* @brief Has TPM_COMBINE register. */ 1182 #define FSL_FEATURE_TPM_HAS_COMBINE (0) 1183 /* @brief Whether COMBINE register has effect. */ 1184 #define FSL_FEATURE_TPM_COMBINE_HAS_EFFECTn(x) (0) 1185 /* @brief Has TPM_POL. */ 1186 #define FSL_FEATURE_TPM_HAS_POL (0) 1187 /* @brief Whether POL register has effect. */ 1188 #define FSL_FEATURE_TPM_POL_HAS_EFFECTn(x) (1) 1189 /* @brief Has TPM_FILTER register. */ 1190 #define FSL_FEATURE_TPM_HAS_FILTER (0) 1191 /* @brief Whether FILTER register has effect. */ 1192 #define FSL_FEATURE_TPM_FILTER_HAS_EFFECTn(x) (0) 1193 /* @brief Has TPM_QDCTRL register. */ 1194 #define FSL_FEATURE_TPM_HAS_QDCTRL (0) 1195 /* @brief Whether QDCTRL register has effect. */ 1196 #define FSL_FEATURE_TPM_QDCTRL_HAS_EFFECTn(x) (0) 1197 /* @brief Is affected by errata with ID 050050 (Incorrect duty output when EPWM mode is set to PS=0 during write 1 to CnV register). */ 1198 #define FSL_FEATURE_TPM_HAS_ERRATA_050050 (0) 1199 /* @brief Whether 32 bits counter has effect. */ 1200 #define FSL_FEATURE_TPM_HAS_32BIT_COUNTERn(x) (0) 1201 1202 /* VREF module features */ 1203 1204 /* @brief Has chop oscillator (bit TRM[CHOPEN]) */ 1205 #define FSL_FEATURE_VREF_HAS_CHOP_OSC (1) 1206 /* @brief Has second order curvature compensation (bit SC[ICOMPEN]) */ 1207 #define FSL_FEATURE_VREF_HAS_COMPENSATION (1) 1208 /* @brief If high/low buffer mode supported */ 1209 #define FSL_FEATURE_VREF_MODE_LV_TYPE (1) 1210 /* @brief Module has also low reference (registers VREFL/VREFH) */ 1211 #define FSL_FEATURE_VREF_HAS_LOW_REFERENCE (0) 1212 /* @brief Has VREF_TRM4. */ 1213 #define FSL_FEATURE_VREF_HAS_TRM4 (0) 1214 1215 #endif /* _MCXC041_FEATURES_H_ */ 1216 1217