1 /*
2  * Copyright 2024 NXP
3  * All rights reserved.
4  *
5  * SPDX-License-Identifier: BSD-3-Clause
6  */
7 
8 /***********************************************************************************************************************
9  * This file was generated by the MCUXpresso Config Tools. Any manual edits made to this file
10  * will be overwritten if the respective MCUXpresso Config Tools is used to update this file.
11  **********************************************************************************************************************/
12 /*
13  * How to setup clock using clock driver functions:
14  *
15  * 1. CLOCK_SetSimSafeDivs, to make sure core clock, bus clock, flexbus clock
16  *    and flash clock are in allowed range during clock mode switch.
17  *
18  * 2. Call CLOCK_Osc0Init to setup OSC clock, if it is used in target mode.
19  *
20  * 3. Call CLOCK_SetMcgliteConfig to set MCG_Lite configuration.
21  *
22  * 4. Call CLOCK_SetSimConfig to set the clock configuration in SIM.
23  */
24 
25 /* clang-format off */
26 /* TEXT BELOW IS USED AS SETTING FOR TOOLS *************************************
27 !!GlobalInfo
28 product: Clocks v7.0
29 processor: MCXC242
30 package_id: MCXC242VLH
31 mcu_data: ksdk2_0
32 processor_version: 9.0.0
33 board: FRDM-MCXC242
34  * BE CAREFUL MODIFYING THIS COMMENT - IT IS YAML SETTINGS FOR TOOLS **********/
35 /* clang-format on */
36 
37 #include "fsl_smc.h"
38 #include "clock_config.h"
39 
40 /*******************************************************************************
41  * Definitions
42  ******************************************************************************/
43 #define SIM_OSC32KSEL_OSC32KCLK_CLK                       0U  /*!< OSC32KSEL select: OSC32KCLK clock */
44 
45 /*******************************************************************************
46  * Variables
47  ******************************************************************************/
48 /* System clock frequency. */
49 extern uint32_t SystemCoreClock;
50 
51 /*******************************************************************************
52  ************************ BOARD_InitBootClocks function ************************
53  ******************************************************************************/
BOARD_InitBootClocks(void)54 void BOARD_InitBootClocks(void)
55 {
56     BOARD_BootClockRUN();
57 }
58 
59 /*******************************************************************************
60  ********************** Configuration BOARD_BootClockRUN ***********************
61  ******************************************************************************/
62 /* clang-format off */
63 /* TEXT BELOW IS USED AS SETTING FOR TOOLS *************************************
64 !!Configuration
65 name: BOARD_BootClockRUN
66 called_from_default_init: true
67 outputs:
68 - {id: Bus_clock.outFreq, value: 24 MHz}
69 - {id: Core_clock.outFreq, value: 48 MHz}
70 - {id: Flash_clock.outFreq, value: 24 MHz}
71 - {id: LPO_clock.outFreq, value: 1 kHz}
72 - {id: MCGIRCLK.outFreq, value: 8 MHz}
73 - {id: MCGPCLK.outFreq, value: 48 MHz}
74 - {id: System_clock.outFreq, value: 48 MHz}
75 settings:
76 - {id: MCGMode, value: HIRC}
77 - {id: MCG.CLKS.sel, value: MCG.HIRC}
78 - {id: MCG_C2_OSC_MODE_CFG, value: ModeOscLowPower}
79 - {id: MCG_MC_HIRCEN_CFG, value: Enabled}
80 - {id: OSC0_CR_ERCLKEN_CFG, value: Enabled}
81 - {id: OSC_CR_ERCLKEN_CFG, value: Enabled}
82 - {id: OSC_CR_SYS_OSC_CAP_LOAD_CFG, value: SC12PF}
83 - {id: SIM.CLKOUTSEL.sel, value: MCG.MCGPCLK}
84 - {id: SIM.COPCLKSEL.sel, value: OSC.OSCERCLK}
85 - {id: SIM.FLEXIOSRCSEL.sel, value: MCG.MCGPCLK}
86 - {id: SIM.LPUART0SRCSEL.sel, value: MCG.MCGPCLK}
87 - {id: SIM.LPUART1SRCSEL.sel, value: MCG.MCGPCLK}
88 - {id: SIM.RTCCLKOUTSEL.sel, value: OSC.OSCERCLK}
89 - {id: SIM.TPMSRCSEL.sel, value: MCG.MCGPCLK}
90 - {id: SIM.USBSRCSEL.sel, value: MCG.MCGPCLK}
91 sources:
92 - {id: MCG.HIRC.outFreq, value: 48 MHz}
93 - {id: OSC.OSC.outFreq, value: 32.768 kHz}
94  * BE CAREFUL MODIFYING THIS COMMENT - IT IS YAML SETTINGS FOR TOOLS **********/
95 /* clang-format on */
96 
97 /*******************************************************************************
98  * Variables for BOARD_BootClockRUN configuration
99  ******************************************************************************/
100 const mcglite_config_t mcgliteConfig_BOARD_BootClockRUN =
101     {
102         .outSrc = kMCGLITE_ClkSrcHirc,            /* MCGOUTCLK source is HIRC */
103         .irclkEnableMode = kMCGLITE_IrclkEnable,  /* MCGIRCLK enabled, MCGIRCLK disabled in STOP mode */
104         .ircs = kMCGLITE_Lirc8M,                  /* Slow internal reference (LIRC) 8 MHz clock selected */
105         .fcrdiv = kMCGLITE_LircDivBy1,            /* Low-frequency Internal Reference Clock Divider: divided by 1 */
106         .lircDiv2 = kMCGLITE_LircDivBy1,          /* Second Low-frequency Internal Reference Clock Divider: divided by 1 */
107         .hircEnableInNotHircMode = true,          /* HIRC source is enabled */
108     };
109 const sim_clock_config_t simConfig_BOARD_BootClockRUN =
110     {
111         .er32kSrc = SIM_OSC32KSEL_OSC32KCLK_CLK,  /* OSC32KSEL select: OSC32KCLK clock */
112         .clkdiv1 = 0x10000U,                      /* SIM_CLKDIV1 - OUTDIV1: /1, OUTDIV4: /2 */
113     };
114 const osc_config_t oscConfig_BOARD_BootClockRUN =
115     {
116         .freq = 0U,                               /* Oscillator frequency: 0Hz */
117         .capLoad = (kOSC_Cap4P | kOSC_Cap8P),     /* Oscillator capacity load: 12pF */
118         .workMode = kOSC_ModeOscLowPower,         /* Oscillator low power */
119         .oscerConfig =
120             {
121                 .enableMode = kOSC_ErClkEnable,   /* Enable external reference clock, disable external reference clock in STOP mode */
122             }
123     };
124 
125 /*******************************************************************************
126  * Code for BOARD_BootClockRUN configuration
127  ******************************************************************************/
BOARD_BootClockRUN(void)128 void BOARD_BootClockRUN(void)
129 {
130     /* Set the system clock dividers in SIM to safe value. */
131     CLOCK_SetSimSafeDivs();
132     /* Set MCG to HIRC mode. */
133     CLOCK_SetMcgliteConfig(&mcgliteConfig_BOARD_BootClockRUN);
134     /* Set the clock configuration in SIM module. */
135     CLOCK_SetSimConfig(&simConfig_BOARD_BootClockRUN);
136     /* Set SystemCoreClock variable. */
137     SystemCoreClock = BOARD_BOOTCLOCKRUN_CORE_CLOCK;
138 }
139 
140 /*******************************************************************************
141  ********************* Configuration BOARD_BootClockVLPR ***********************
142  ******************************************************************************/
143 /* clang-format off */
144 /* TEXT BELOW IS USED AS SETTING FOR TOOLS *************************************
145 !!Configuration
146 name: BOARD_BootClockVLPR
147 outputs:
148 - {id: Bus_clock.outFreq, value: 1 MHz}
149 - {id: Core_clock.outFreq, value: 2 MHz}
150 - {id: Flash_clock.outFreq, value: 1 MHz}
151 - {id: LPO_clock.outFreq, value: 1 kHz}
152 - {id: MCGIRCLK.outFreq, value: 2 MHz}
153 - {id: System_clock.outFreq, value: 2 MHz}
154 settings:
155 - {id: MCGMode, value: LIRC2M}
156 - {id: powerMode, value: VLPR}
157 - {id: MCG.LIRCDIV1.scale, value: '1', locked: true}
158 - {id: OSC0_CR_ERCLKEN_CFG, value: Enabled}
159 - {id: OSC_CR_ERCLKEN_CFG, value: Enabled}
160 - {id: OSC_CR_SYS_OSC_CAP_LOAD_CFG, value: SC12PF}
161 - {id: RTCCLKOUTConfig, value: 'yes'}
162 - {id: SIM.OUTDIV1.scale, value: '1', locked: true}
163 - {id: SIM.OUTDIV4.scale, value: '2', locked: true}
164 - {id: SIM.RTCCLKOUTSEL.sel, value: OSC.OSCERCLK}
165 sources:
166 - {id: MCG.LIRC.outFreq, value: 2 MHz}
167 - {id: OSC.OSC.outFreq, value: 32.768 kHz}
168  * BE CAREFUL MODIFYING THIS COMMENT - IT IS YAML SETTINGS FOR TOOLS **********/
169 /* clang-format on */
170 
171 /*******************************************************************************
172  * Variables for BOARD_BootClockVLPR configuration
173  ******************************************************************************/
174 const mcglite_config_t mcgliteConfig_BOARD_BootClockVLPR =
175     {
176         .outSrc = kMCGLITE_ClkSrcLirc,            /* MCGOUTCLK source is LIRC */
177         .irclkEnableMode = kMCGLITE_IrclkEnable,  /* MCGIRCLK enabled, MCGIRCLK disabled in STOP mode */
178         .ircs = kMCGLITE_Lirc2M,                  /* Slow internal reference (LIRC) 2 MHz clock selected */
179         .fcrdiv = kMCGLITE_LircDivBy1,            /* Low-frequency Internal Reference Clock Divider: divided by 1 */
180         .lircDiv2 = kMCGLITE_LircDivBy1,          /* Second Low-frequency Internal Reference Clock Divider: divided by 1 */
181         .hircEnableInNotHircMode = false,         /* HIRC source is not enabled */
182     };
183 const sim_clock_config_t simConfig_BOARD_BootClockVLPR =
184     {
185         .er32kSrc = SIM_OSC32KSEL_OSC32KCLK_CLK,  /* OSC32KSEL select: OSC32KCLK clock */
186         .clkdiv1 = 0x10000U,                      /* SIM_CLKDIV1 - OUTDIV1: /1, OUTDIV4: /2 */
187     };
188 const osc_config_t oscConfig_BOARD_BootClockVLPR =
189     {
190         .freq = 0U,                               /* Oscillator frequency: 0Hz */
191         .capLoad = (kOSC_Cap4P | kOSC_Cap8P),     /* Oscillator capacity load: 12pF */
192         .workMode = kOSC_ModeExt,                 /* Use external clock */
193         .oscerConfig =
194             {
195                 .enableMode = kOSC_ErClkEnable,   /* Enable external reference clock, disable external reference clock in STOP mode */
196             }
197     };
198 
199 /*******************************************************************************
200  * Code for BOARD_BootClockVLPR configuration
201  ******************************************************************************/
BOARD_BootClockVLPR(void)202 void BOARD_BootClockVLPR(void)
203 {
204     /* Set the system clock dividers in SIM to safe value. */
205     CLOCK_SetSimSafeDivs();
206     /* Set MCG to LIRC2M mode. */
207     CLOCK_SetMcgliteConfig(&mcgliteConfig_BOARD_BootClockVLPR);
208     /* Set the clock configuration in SIM module. */
209     CLOCK_SetSimConfig(&simConfig_BOARD_BootClockVLPR);
210     /* Set VLPR power mode. */
211     SMC_SetPowerModeProtection(SMC, kSMC_AllowPowerModeAll);
212 #if (defined(FSL_FEATURE_SMC_HAS_LPWUI) && FSL_FEATURE_SMC_HAS_LPWUI)
213     SMC_SetPowerModeVlpr(SMC, false);
214 #else
215     SMC_SetPowerModeVlpr(SMC);
216 #endif
217     while (SMC_GetPowerModeState(SMC) != kSMC_PowerStateVlpr)
218     {
219     }
220     /* Set SystemCoreClock variable. */
221     SystemCoreClock = BOARD_BOOTCLOCKVLPR_CORE_CLOCK;
222 }
223 
224