1 /* 2 * Copyright 1997-2016 Freescale Semiconductor, Inc. 3 * Copyright 2016-2022 NXP 4 * 5 * SPDX-License-Identifier: BSD-3-Clause 6 */ 7 8 /*! 9 * @file S32Z2_ACCESS_PROTECTION.h 10 * @version 1.8 11 * @date 2022-07-13 12 * @brief Peripheral Access Layer for S32Z2_ACCESS_PROTECTION 13 * 14 * This file contains register definitions and macros for easy access to their 15 * bit fields. 16 * 17 * This file assumes LITTLE endian system. 18 */ 19 20 /** 21 * @page misra_violations MISRA-C:2012 violations 22 * 23 * @section [global] 24 * Violates MISRA 2012 Advisory Rule 2.3, local typedef not referenced 25 * The SoC header defines typedef for all modules. 26 * 27 * @section [global] 28 * Violates MISRA 2012 Advisory Rule 2.5, local macro not referenced 29 * The SoC header defines macros for all modules and registers. 30 * 31 * @section [global] 32 * Violates MISRA 2012 Advisory Directive 4.9, Function-like macro 33 * These are generated macros used for accessing the bit-fields from registers. 34 * 35 * @section [global] 36 * Violates MISRA 2012 Required Rule 5.1, identifier clash 37 * The supported compilers use more than 31 significant characters for identifiers. 38 * 39 * @section [global] 40 * Violates MISRA 2012 Required Rule 5.2, identifier clash 41 * The supported compilers use more than 31 significant characters for identifiers. 42 * 43 * @section [global] 44 * Violates MISRA 2012 Required Rule 5.4, identifier clash 45 * The supported compilers use more than 31 significant characters for identifiers. 46 * 47 * @section [global] 48 * Violates MISRA 2012 Required Rule 5.5, identifier clash 49 * The supported compilers use more than 31 significant characters for identifiers. 50 * 51 * @section [global] 52 * Violates MISRA 2012 Required Rule 21.1, defined macro '__I' is reserved to the compiler 53 * This type qualifier is needed to ensure correct I/O access and addressing. 54 */ 55 56 /* Prevention from multiple including the same memory map */ 57 #if !defined(S32Z2_ACCESS_PROTECTION_H_) /* Check if memory map has not been already included */ 58 #define S32Z2_ACCESS_PROTECTION_H_ 59 60 #include "S32Z2_COMMON.h" 61 62 /* ---------------------------------------------------------------------------- 63 -- ACCESS_PROTECTION Peripheral Access Layer 64 ---------------------------------------------------------------------------- */ 65 66 /*! 67 * @addtogroup ACCESS_PROTECTION_Peripheral_Access_Layer ACCESS_PROTECTION Peripheral Access Layer 68 * @{ 69 */ 70 71 /** ACCESS_PROTECTION - Register Layout Typedef */ 72 typedef struct { 73 __I uint32_t MAPAR; /**< Memory Access Protection Address Register, offset: 0x0 */ 74 uint8_t RESERVED_0[4]; 75 __IO uint32_t D_DTAP; /**< IDM Access Configuration, offset: 0x8 */ 76 } ACCESS_PROTECTION_Type, *ACCESS_PROTECTION_MemMapPtr; 77 78 /** Number of instances of the ACCESS_PROTECTION module. */ 79 #define ACCESS_PROTECTION_INSTANCE_COUNT (1u) 80 81 /* ACCESS_PROTECTION - Peripheral instance base addresses */ 82 /** Peripheral CEVA_SPF2__ACCESS_PROTECTION base address */ 83 #define IP_CEVA_SPF2__ACCESS_PROTECTION_BASE (0x24400C80u) 84 /** Peripheral CEVA_SPF2__ACCESS_PROTECTION base pointer */ 85 #define IP_CEVA_SPF2__ACCESS_PROTECTION ((ACCESS_PROTECTION_Type *)IP_CEVA_SPF2__ACCESS_PROTECTION_BASE) 86 /** Array initializer of ACCESS_PROTECTION peripheral base addresses */ 87 #define IP_ACCESS_PROTECTION_BASE_ADDRS { IP_CEVA_SPF2__ACCESS_PROTECTION_BASE } 88 /** Array initializer of ACCESS_PROTECTION peripheral base pointers */ 89 #define IP_ACCESS_PROTECTION_BASE_PTRS { IP_CEVA_SPF2__ACCESS_PROTECTION } 90 91 /* ---------------------------------------------------------------------------- 92 -- ACCESS_PROTECTION Register Masks 93 ---------------------------------------------------------------------------- */ 94 95 /*! 96 * @addtogroup ACCESS_PROTECTION_Register_Masks ACCESS_PROTECTION Register Masks 97 * @{ 98 */ 99 100 /*! @name MAPAR - Memory Access Protection Address Register */ 101 /*! @{ */ 102 103 #define ACCESS_PROTECTION_MAPAR_MAPA_MASK (0xFFFFFFFFU) 104 #define ACCESS_PROTECTION_MAPAR_MAPA_SHIFT (0U) 105 #define ACCESS_PROTECTION_MAPAR_MAPA_WIDTH (32U) 106 #define ACCESS_PROTECTION_MAPAR_MAPA(x) (((uint32_t)(((uint32_t)(x)) << ACCESS_PROTECTION_MAPAR_MAPA_SHIFT)) & ACCESS_PROTECTION_MAPAR_MAPA_MASK) 107 /*! @} */ 108 109 /*! @name D_DTAP - IDM Access Configuration */ 110 /*! @{ */ 111 112 #define ACCESS_PROTECTION_D_DTAP_AP_MASK (0x7U) 113 #define ACCESS_PROTECTION_D_DTAP_AP_SHIFT (0U) 114 #define ACCESS_PROTECTION_D_DTAP_AP_WIDTH (3U) 115 #define ACCESS_PROTECTION_D_DTAP_AP(x) (((uint32_t)(((uint32_t)(x)) << ACCESS_PROTECTION_D_DTAP_AP_SHIFT)) & ACCESS_PROTECTION_D_DTAP_AP_MASK) 116 /*! @} */ 117 118 /*! 119 * @} 120 */ /* end of group ACCESS_PROTECTION_Register_Masks */ 121 122 /*! 123 * @} 124 */ /* end of group ACCESS_PROTECTION_Peripheral_Access_Layer */ 125 126 #endif /* #if !defined(S32Z2_ACCESS_PROTECTION_H_) */ 127