1/*
2 * NOTE: Autogenerated file by kinetis_signal2dts.py
3 *       for MKE14F256VLL16/signal_configuration.xml
4 *
5 * SPDX-License-Identifier: Apache-2.0
6 */
7
8/*
9 * Pin nodes are of the form:
10 *
11 *	<SIGNAL[0..n]>: <signal[0]> {
12 *		nxp,kinetis-port-pins = < PIN PCR[MUX] >;
13 *	};
14 */
15
16&porta {
17	ADC0_SE0_PTA0: ACMP0_IN0_PTA0: adc0_se0_pta0 {
18		nxp,kinetis-port-pins = < 0 0 >;
19	};
20	PTA0: GPIOA_PTA0: gpioa_pta0 {
21		nxp,kinetis-port-pins = < 0 1 >;
22	};
23	FTM2_CH1_PTA0: ftm2_ch1_pta0 {
24		nxp,kinetis-port-pins = < 0 2 >;
25	};
26	LPI2C0_SCLS_PTA0: lpi2c0_scls_pta0 {
27		nxp,kinetis-port-pins = < 0 3 >;
28	};
29	FXIO_D2_PTA0: fxio_d2_pta0 {
30		nxp,kinetis-port-pins = < 0 4 >;
31	};
32	FTM2_QD_PHA_PTA0: ftm2_qd_pha_pta0 {
33		nxp,kinetis-port-pins = < 0 5 >;
34	};
35	LPUART0_CTS_PTA0: lpuart0_cts_pta0 {
36		nxp,kinetis-port-pins = < 0 6 >;
37	};
38	TRGMUX_OUT3_PTA0: trgmux_out3_pta0 {
39		nxp,kinetis-port-pins = < 0 7 >;
40	};
41	ADC0_SE1_PTA1: ACMP0_IN1_PTA1: adc0_se1_pta1 {
42		nxp,kinetis-port-pins = < 1 0 >;
43	};
44	PTA1: GPIOA_PTA1: gpioa_pta1 {
45		nxp,kinetis-port-pins = < 1 1 >;
46	};
47	FTM1_CH1_PTA1: ftm1_ch1_pta1 {
48		nxp,kinetis-port-pins = < 1 2 >;
49	};
50	LPI2C0_SDAS_PTA1: lpi2c0_sdas_pta1 {
51		nxp,kinetis-port-pins = < 1 3 >;
52	};
53	FXIO_D3_PTA1: fxio_d3_pta1 {
54		nxp,kinetis-port-pins = < 1 4 >;
55	};
56	FTM1_QD_PHA_PTA1: ftm1_qd_pha_pta1 {
57		nxp,kinetis-port-pins = < 1 5 >;
58	};
59	LPUART0_RTS_PTA1: lpuart0_rts_pta1 {
60		nxp,kinetis-port-pins = < 1 6 >;
61	};
62	TRGMUX_OUT0_PTA1: trgmux_out0_pta1 {
63		nxp,kinetis-port-pins = < 1 7 >;
64	};
65	ADC1_SE0_PTA2: adc1_se0_pta2 {
66		nxp,kinetis-port-pins = < 2 0 >;
67	};
68	PTA2: GPIOA_PTA2: gpioa_pta2 {
69		nxp,kinetis-port-pins = < 2 1 >;
70	};
71	FTM3_CH0_PTA2: ftm3_ch0_pta2 {
72		nxp,kinetis-port-pins = < 2 2 >;
73	};
74	LPI2C0_SDA_PTA2: lpi2c0_sda_pta2 {
75		nxp,kinetis-port-pins = < 2 3 >;
76	};
77	EWM_OUT_b_PTA2: ewm_out_b_pta2 {
78		nxp,kinetis-port-pins = < 2 4 >;
79	};
80	LPUART0_RX_PTA2: lpuart0_rx_pta2 {
81		nxp,kinetis-port-pins = < 2 6 >;
82	};
83	ADC1_SE1_PTA3: adc1_se1_pta3 {
84		nxp,kinetis-port-pins = < 3 0 >;
85	};
86	PTA3: GPIOA_PTA3: gpioa_pta3 {
87		nxp,kinetis-port-pins = < 3 1 >;
88	};
89	FTM3_CH1_PTA3: ftm3_ch1_pta3 {
90		nxp,kinetis-port-pins = < 3 2 >;
91	};
92	LPI2C0_SCL_PTA3: lpi2c0_scl_pta3 {
93		nxp,kinetis-port-pins = < 3 3 >;
94	};
95	EWM_IN_PTA3: ewm_in_pta3 {
96		nxp,kinetis-port-pins = < 3 4 >;
97	};
98	LPUART0_TX_PTA3: lpuart0_tx_pta3 {
99		nxp,kinetis-port-pins = < 3 6 >;
100	};
101	PTA4: GPIOA_PTA4: gpioa_pta4 {
102		nxp,kinetis-port-pins = < 4 1 >;
103	};
104	ACMP0_OUT_PTA4: acmp0_out_pta4 {
105		nxp,kinetis-port-pins = < 4 4 >;
106	};
107	EWM_OUT_b_PTA4: ewm_out_b_pta4 {
108		nxp,kinetis-port-pins = < 4 5 >;
109	};
110	JTAG_TMS_PTA4: SWD_DIO_PTA4: jtag_tms_pta4 {
111		nxp,kinetis-port-pins = < 4 7 >;
112	};
113	PTA5: GPIOA_PTA5: gpioa_pta5 {
114		nxp,kinetis-port-pins = < 5 1 >;
115	};
116	TCLK1_PTA5: tclk1_pta5 {
117		nxp,kinetis-port-pins = < 5 3 >;
118	};
119	JTAG_TRST_b_PTA5: jtag_trst_b_pta5 {
120		nxp,kinetis-port-pins = < 5 6 >;
121	};
122	RESET_b_PTA5: reset_b_pta5 {
123		nxp,kinetis-port-pins = < 5 7 >;
124	};
125	ADC0_SE2_PTA6: ACMP1_IN0_PTA6: adc0_se2_pta6 {
126		nxp,kinetis-port-pins = < 6 0 >;
127	};
128	PTA6: GPIOA_PTA6: gpioa_pta6 {
129		nxp,kinetis-port-pins = < 6 1 >;
130	};
131	FTM0_FLT1_PTA6: ftm0_flt1_pta6 {
132		nxp,kinetis-port-pins = < 6 2 >;
133	};
134	LPSPI1_PCS1_PTA6: lpspi1_pcs1_pta6 {
135		nxp,kinetis-port-pins = < 6 3 >;
136	};
137	LPUART1_CTS_PTA6: lpuart1_cts_pta6 {
138		nxp,kinetis-port-pins = < 6 6 >;
139	};
140	ADC0_SE3_PTA7: ACMP1_IN1_PTA7: adc0_se3_pta7 {
141		nxp,kinetis-port-pins = < 7 0 >;
142	};
143	PTA7: GPIOA_PTA7: gpioa_pta7 {
144		nxp,kinetis-port-pins = < 7 1 >;
145	};
146	FTM0_FLT2_PTA7: ftm0_flt2_pta7 {
147		nxp,kinetis-port-pins = < 7 2 >;
148	};
149	RTC_CLKIN_PTA7: rtc_clkin_pta7 {
150		nxp,kinetis-port-pins = < 7 4 >;
151	};
152	LPUART1_RTS_PTA7: lpuart1_rts_pta7 {
153		nxp,kinetis-port-pins = < 7 6 >;
154	};
155	PTA8: GPIOA_PTA8: gpioa_pta8 {
156		nxp,kinetis-port-pins = < 8 1 >;
157	};
158	FXIO_D6_PTA8: fxio_d6_pta8 {
159		nxp,kinetis-port-pins = < 8 4 >;
160	};
161	FTM3_FLT3_PTA8: ftm3_flt3_pta8 {
162		nxp,kinetis-port-pins = < 8 5 >;
163	};
164	PTA9: GPIOA_PTA9: gpioa_pta9 {
165		nxp,kinetis-port-pins = < 9 1 >;
166	};
167	FXIO_D7_PTA9: fxio_d7_pta9 {
168		nxp,kinetis-port-pins = < 9 4 >;
169	};
170	FTM3_FLT2_PTA9: ftm3_flt2_pta9 {
171		nxp,kinetis-port-pins = < 9 5 >;
172	};
173	FTM1_FLT3_PTA9: ftm1_flt3_pta9 {
174		nxp,kinetis-port-pins = < 9 6 >;
175	};
176	PTA10: GPIOA_PTA10: gpioa_pta10 {
177		nxp,kinetis-port-pins = < 10 1 >;
178	};
179	FTM1_CH4_PTA10: ftm1_ch4_pta10 {
180		nxp,kinetis-port-pins = < 10 2 >;
181	};
182	LPUART0_TX_PTA10: lpuart0_tx_pta10 {
183		nxp,kinetis-port-pins = < 10 3 >;
184	};
185	FXIO_D0_PTA10: fxio_d0_pta10 {
186		nxp,kinetis-port-pins = < 10 4 >;
187	};
188	JTAG_TDO_PTA10: noetm_Trace_SWO_PTA10: jtag_tdo_pta10 {
189		nxp,kinetis-port-pins = < 10 7 >;
190	};
191	PTA11: GPIOA_PTA11: gpioa_pta11 {
192		nxp,kinetis-port-pins = < 11 1 >;
193	};
194	FTM1_CH5_PTA11: ftm1_ch5_pta11 {
195		nxp,kinetis-port-pins = < 11 2 >;
196	};
197	LPUART0_RX_PTA11: lpuart0_rx_pta11 {
198		nxp,kinetis-port-pins = < 11 3 >;
199	};
200	FXIO_D1_PTA11: fxio_d1_pta11 {
201		nxp,kinetis-port-pins = < 11 4 >;
202	};
203	ADC2_SE5_PTA12: adc2_se5_pta12 {
204		nxp,kinetis-port-pins = < 12 0 >;
205	};
206	PTA12: GPIOA_PTA12: gpioa_pta12 {
207		nxp,kinetis-port-pins = < 12 1 >;
208	};
209	FTM1_CH6_PTA12: ftm1_ch6_pta12 {
210		nxp,kinetis-port-pins = < 12 2 >;
211	};
212	LPI2C1_SDAS_PTA12: lpi2c1_sdas_pta12 {
213		nxp,kinetis-port-pins = < 12 4 >;
214	};
215	ADC2_SE4_PTA13: adc2_se4_pta13 {
216		nxp,kinetis-port-pins = < 13 0 >;
217	};
218	PTA13: GPIOA_PTA13: gpioa_pta13 {
219		nxp,kinetis-port-pins = < 13 1 >;
220	};
221	FTM1_CH7_PTA13: ftm1_ch7_pta13 {
222		nxp,kinetis-port-pins = < 13 2 >;
223	};
224	LPI2C1_SCLS_PTA13: lpi2c1_scls_pta13 {
225		nxp,kinetis-port-pins = < 13 4 >;
226	};
227	PTA14: GPIOA_PTA14: gpioa_pta14 {
228		nxp,kinetis-port-pins = < 14 1 >;
229	};
230	FTM0_FLT0_PTA14: ftm0_flt0_pta14 {
231		nxp,kinetis-port-pins = < 14 2 >;
232	};
233	FTM3_FLT1_PTA14: ftm3_flt1_pta14 {
234		nxp,kinetis-port-pins = < 14 3 >;
235	};
236	EWM_IN_PTA14: ewm_in_pta14 {
237		nxp,kinetis-port-pins = < 14 4 >;
238	};
239	FTM1_FLT0_PTA14: ftm1_flt0_pta14 {
240		nxp,kinetis-port-pins = < 14 6 >;
241	};
242	BUSOUT_PTA14: busout_pta14 {
243		nxp,kinetis-port-pins = < 14 7 >;
244	};
245	ADC1_SE12_PTA15: adc1_se12_pta15 {
246		nxp,kinetis-port-pins = < 15 0 >;
247	};
248	PTA15: GPIOA_PTA15: gpioa_pta15 {
249		nxp,kinetis-port-pins = < 15 1 >;
250	};
251	FTM1_CH2_PTA15: ftm1_ch2_pta15 {
252		nxp,kinetis-port-pins = < 15 2 >;
253	};
254	LPSPI0_PCS3_PTA15: lpspi0_pcs3_pta15 {
255		nxp,kinetis-port-pins = < 15 3 >;
256	};
257	ADC1_SE13_PTA16: adc1_se13_pta16 {
258		nxp,kinetis-port-pins = < 16 0 >;
259	};
260	PTA16: GPIOA_PTA16: gpioa_pta16 {
261		nxp,kinetis-port-pins = < 16 1 >;
262	};
263	FTM1_CH3_PTA16: ftm1_ch3_pta16 {
264		nxp,kinetis-port-pins = < 16 2 >;
265	};
266	LPSPI1_PCS2_PTA16: lpspi1_pcs2_pta16 {
267		nxp,kinetis-port-pins = < 16 3 >;
268	};
269	PTA17: GPIOA_PTA17: gpioa_pta17 {
270		nxp,kinetis-port-pins = < 17 1 >;
271	};
272	FTM0_CH6_PTA17: ftm0_ch6_pta17 {
273		nxp,kinetis-port-pins = < 17 2 >;
274	};
275	FTM3_FLT0_PTA17: ftm3_flt0_pta17 {
276		nxp,kinetis-port-pins = < 17 3 >;
277	};
278	EWM_OUT_b_PTA17: ewm_out_b_pta17 {
279		nxp,kinetis-port-pins = < 17 4 >;
280	};
281};
282
283&portb {
284	ADC0_SE4_PTB0: ADC1_SE14_PTB0: adc0_se4_ptb0 {
285		nxp,kinetis-port-pins = < 0 0 >;
286	};
287	PTB0: GPIOB_PTB0: gpiob_ptb0 {
288		nxp,kinetis-port-pins = < 0 1 >;
289	};
290	LPUART0_RX_PTB0: lpuart0_rx_ptb0 {
291		nxp,kinetis-port-pins = < 0 2 >;
292	};
293	LPSPI0_PCS0_PTB0: lpspi0_pcs0_ptb0 {
294		nxp,kinetis-port-pins = < 0 3 >;
295	};
296	LPTMR0_ALT3_PTB0: lptmr0_alt3_ptb0 {
297		nxp,kinetis-port-pins = < 0 4 >;
298	};
299	PWT_IN3_PTB0: pwt_in3_ptb0 {
300		nxp,kinetis-port-pins = < 0 5 >;
301	};
302	ADC0_SE5_PTB1: ADC1_SE15_PTB1: adc0_se5_ptb1 {
303		nxp,kinetis-port-pins = < 1 0 >;
304	};
305	PTB1: GPIOB_PTB1: gpiob_ptb1 {
306		nxp,kinetis-port-pins = < 1 1 >;
307	};
308	LPUART0_TX_PTB1: lpuart0_tx_ptb1 {
309		nxp,kinetis-port-pins = < 1 2 >;
310	};
311	LPSPI0_SOUT_PTB1: lpspi0_sout_ptb1 {
312		nxp,kinetis-port-pins = < 1 3 >;
313	};
314	TCLK0_PTB1: tclk0_ptb1 {
315		nxp,kinetis-port-pins = < 1 4 >;
316	};
317	ADC0_SE6_PTB2: adc0_se6_ptb2 {
318		nxp,kinetis-port-pins = < 2 0 >;
319	};
320	PTB2: GPIOB_PTB2: gpiob_ptb2 {
321		nxp,kinetis-port-pins = < 2 1 >;
322	};
323	FTM1_CH0_PTB2: ftm1_ch0_ptb2 {
324		nxp,kinetis-port-pins = < 2 2 >;
325	};
326	LPSPI0_SCK_PTB2: lpspi0_sck_ptb2 {
327		nxp,kinetis-port-pins = < 2 3 >;
328	};
329	FTM1_QD_PHB_PTB2: ftm1_qd_phb_ptb2 {
330		nxp,kinetis-port-pins = < 2 4 >;
331	};
332	TRGMUX_IN3_PTB2: trgmux_in3_ptb2 {
333		nxp,kinetis-port-pins = < 2 6 >;
334	};
335	ADC0_SE7_PTB3: adc0_se7_ptb3 {
336		nxp,kinetis-port-pins = < 3 0 >;
337	};
338	PTB3: GPIOB_PTB3: gpiob_ptb3 {
339		nxp,kinetis-port-pins = < 3 1 >;
340	};
341	FTM1_CH1_PTB3: ftm1_ch1_ptb3 {
342		nxp,kinetis-port-pins = < 3 2 >;
343	};
344	LPSPI0_SIN_PTB3: lpspi0_sin_ptb3 {
345		nxp,kinetis-port-pins = < 3 3 >;
346	};
347	FTM1_QD_PHA_PTB3: ftm1_qd_pha_ptb3 {
348		nxp,kinetis-port-pins = < 3 4 >;
349	};
350	TRGMUX_IN2_PTB3: trgmux_in2_ptb3 {
351		nxp,kinetis-port-pins = < 3 6 >;
352	};
353	ACMP1_IN2_PTB4: acmp1_in2_ptb4 {
354		nxp,kinetis-port-pins = < 4 0 >;
355	};
356	PTB4: GPIOB_PTB4: gpiob_ptb4 {
357		nxp,kinetis-port-pins = < 4 1 >;
358	};
359	FTM0_CH4_PTB4: ftm0_ch4_ptb4 {
360		nxp,kinetis-port-pins = < 4 2 >;
361	};
362	LPSPI0_SOUT_PTB4: lpspi0_sout_ptb4 {
363		nxp,kinetis-port-pins = < 4 3 >;
364	};
365	TRGMUX_IN1_PTB4: trgmux_in1_ptb4 {
366		nxp,kinetis-port-pins = < 4 6 >;
367	};
368	PTB5: GPIOB_PTB5: gpiob_ptb5 {
369		nxp,kinetis-port-pins = < 5 1 >;
370	};
371	FTM0_CH5_PTB5: ftm0_ch5_ptb5 {
372		nxp,kinetis-port-pins = < 5 2 >;
373	};
374	LPSPI0_PCS1_PTB5: lpspi0_pcs1_ptb5 {
375		nxp,kinetis-port-pins = < 5 3 >;
376	};
377	TRGMUX_IN0_PTB5: trgmux_in0_ptb5 {
378		nxp,kinetis-port-pins = < 5 6 >;
379	};
380	ACMP1_OUT_PTB5: acmp1_out_ptb5 {
381		nxp,kinetis-port-pins = < 5 7 >;
382	};
383	XTAL_PTB6: xtal_ptb6 {
384		nxp,kinetis-port-pins = < 6 0 >;
385	};
386	PTB6: GPIOB_PTB6: gpiob_ptb6 {
387		nxp,kinetis-port-pins = < 6 1 >;
388	};
389	LPI2C0_SDA_PTB6: lpi2c0_sda_ptb6 {
390		nxp,kinetis-port-pins = < 6 2 >;
391	};
392	EXTAL_PTB7: extal_ptb7 {
393		nxp,kinetis-port-pins = < 7 0 >;
394	};
395	PTB7: GPIOB_PTB7: gpiob_ptb7 {
396		nxp,kinetis-port-pins = < 7 1 >;
397	};
398	LPI2C0_SCL_PTB7: lpi2c0_scl_ptb7 {
399		nxp,kinetis-port-pins = < 7 2 >;
400	};
401	ADC2_SE11_PTB8: adc2_se11_ptb8 {
402		nxp,kinetis-port-pins = < 8 0 >;
403	};
404	PTB8: GPIOB_PTB8: gpiob_ptb8 {
405		nxp,kinetis-port-pins = < 8 1 >;
406	};
407	FTM3_CH0_PTB8: ftm3_ch0_ptb8 {
408		nxp,kinetis-port-pins = < 8 2 >;
409	};
410	ADC2_SE10_PTB9: adc2_se10_ptb9 {
411		nxp,kinetis-port-pins = < 9 0 >;
412	};
413	PTB9: GPIOB_PTB9: gpiob_ptb9 {
414		nxp,kinetis-port-pins = < 9 1 >;
415	};
416	FTM3_CH1_PTB9: ftm3_ch1_ptb9 {
417		nxp,kinetis-port-pins = < 9 2 >;
418	};
419	LPI2C0_SCLS_PTB9: lpi2c0_scls_ptb9 {
420		nxp,kinetis-port-pins = < 9 3 >;
421	};
422	ADC2_SE9_PTB10: adc2_se9_ptb10 {
423		nxp,kinetis-port-pins = < 10 0 >;
424	};
425	PTB10: GPIOB_PTB10: gpiob_ptb10 {
426		nxp,kinetis-port-pins = < 10 1 >;
427	};
428	FTM3_CH2_PTB10: ftm3_ch2_ptb10 {
429		nxp,kinetis-port-pins = < 10 2 >;
430	};
431	LPI2C0_SDAS_PTB10: lpi2c0_sdas_ptb10 {
432		nxp,kinetis-port-pins = < 10 3 >;
433	};
434	ADC2_SE8_PTB11: adc2_se8_ptb11 {
435		nxp,kinetis-port-pins = < 11 0 >;
436	};
437	PTB11: GPIOB_PTB11: gpiob_ptb11 {
438		nxp,kinetis-port-pins = < 11 1 >;
439	};
440	FTM3_CH3_PTB11: ftm3_ch3_ptb11 {
441		nxp,kinetis-port-pins = < 11 2 >;
442	};
443	LPI2C0_HREQ_PTB11: lpi2c0_hreq_ptb11 {
444		nxp,kinetis-port-pins = < 11 3 >;
445	};
446	ADC1_SE7_PTB12: adc1_se7_ptb12 {
447		nxp,kinetis-port-pins = < 12 0 >;
448	};
449	PTB12: GPIOB_PTB12: gpiob_ptb12 {
450		nxp,kinetis-port-pins = < 12 1 >;
451	};
452	FTM0_CH0_PTB12: ftm0_ch0_ptb12 {
453		nxp,kinetis-port-pins = < 12 2 >;
454	};
455	FTM3_FLT2_PTB12: ftm3_flt2_ptb12 {
456		nxp,kinetis-port-pins = < 12 3 >;
457	};
458	ADC1_SE8_PTB13: ADC2_SE8_PTB13: adc1_se8_ptb13 {
459		nxp,kinetis-port-pins = < 13 0 >;
460	};
461	PTB13: GPIOB_PTB13: gpiob_ptb13 {
462		nxp,kinetis-port-pins = < 13 1 >;
463	};
464	FTM0_CH1_PTB13: ftm0_ch1_ptb13 {
465		nxp,kinetis-port-pins = < 13 2 >;
466	};
467	FTM3_FLT1_PTB13: ftm3_flt1_ptb13 {
468		nxp,kinetis-port-pins = < 13 3 >;
469	};
470	ADC1_SE9_PTB14: ADC2_SE9_PTB14: adc1_se9_ptb14 {
471		nxp,kinetis-port-pins = < 14 0 >;
472	};
473	PTB14: GPIOB_PTB14: gpiob_ptb14 {
474		nxp,kinetis-port-pins = < 14 1 >;
475	};
476	FTM0_CH2_PTB14: ftm0_ch2_ptb14 {
477		nxp,kinetis-port-pins = < 14 2 >;
478	};
479	LPSPI1_SCK_PTB14: lpspi1_sck_ptb14 {
480		nxp,kinetis-port-pins = < 14 3 >;
481	};
482	ADC1_SE14_PTB15: adc1_se14_ptb15 {
483		nxp,kinetis-port-pins = < 15 0 >;
484	};
485	PTB15: GPIOB_PTB15: gpiob_ptb15 {
486		nxp,kinetis-port-pins = < 15 1 >;
487	};
488	FTM0_CH3_PTB15: ftm0_ch3_ptb15 {
489		nxp,kinetis-port-pins = < 15 2 >;
490	};
491	LPSPI1_SIN_PTB15: lpspi1_sin_ptb15 {
492		nxp,kinetis-port-pins = < 15 3 >;
493	};
494	ADC1_SE15_PTB16: adc1_se15_ptb16 {
495		nxp,kinetis-port-pins = < 16 0 >;
496	};
497	PTB16: GPIOB_PTB16: gpiob_ptb16 {
498		nxp,kinetis-port-pins = < 16 1 >;
499	};
500	FTM0_CH4_PTB16: ftm0_ch4_ptb16 {
501		nxp,kinetis-port-pins = < 16 2 >;
502	};
503	LPSPI1_SOUT_PTB16: lpspi1_sout_ptb16 {
504		nxp,kinetis-port-pins = < 16 3 >;
505	};
506	ADC2_SE3_PTB17: adc2_se3_ptb17 {
507		nxp,kinetis-port-pins = < 17 0 >;
508	};
509	PTB17: GPIOB_PTB17: gpiob_ptb17 {
510		nxp,kinetis-port-pins = < 17 1 >;
511	};
512	FTM0_CH5_PTB17: ftm0_ch5_ptb17 {
513		nxp,kinetis-port-pins = < 17 2 >;
514	};
515	LPSPI1_PCS3_PTB17: lpspi1_pcs3_ptb17 {
516		nxp,kinetis-port-pins = < 17 3 >;
517	};
518};
519
520&portc {
521	ADC0_SE8_PTC0: ACMP1_IN4_PTC0: adc0_se8_ptc0 {
522		nxp,kinetis-port-pins = < 0 0 >;
523	};
524	PTC0: GPIOC_PTC0: gpioc_ptc0 {
525		nxp,kinetis-port-pins = < 0 1 >;
526	};
527	FTM0_CH0_PTC0: ftm0_ch0_ptc0 {
528		nxp,kinetis-port-pins = < 0 2 >;
529	};
530	FTM1_CH6_PTC0: ftm1_ch6_ptc0 {
531		nxp,kinetis-port-pins = < 0 6 >;
532	};
533	ADC0_SE9_PTC1: ACMP1_IN3_PTC1: adc0_se9_ptc1 {
534		nxp,kinetis-port-pins = < 1 0 >;
535	};
536	PTC1: GPIOC_PTC1: gpioc_ptc1 {
537		nxp,kinetis-port-pins = < 1 1 >;
538	};
539	FTM0_CH1_PTC1: ftm0_ch1_ptc1 {
540		nxp,kinetis-port-pins = < 1 2 >;
541	};
542	FTM1_CH7_PTC1: ftm1_ch7_ptc1 {
543		nxp,kinetis-port-pins = < 1 6 >;
544	};
545	ADC0_SE10_PTC2: ACMP0_IN5_PTC2: XTAL32_PTC2: adc0_se10_ptc2 {
546		nxp,kinetis-port-pins = < 2 0 >;
547	};
548	PTC2: GPIOC_PTC2: gpioc_ptc2 {
549		nxp,kinetis-port-pins = < 2 1 >;
550	};
551	FTM0_CH2_PTC2: ftm0_ch2_ptc2 {
552		nxp,kinetis-port-pins = < 2 2 >;
553	};
554	ADC0_SE11_PTC3: ACMP0_IN4_PTC3: EXTAL32_PTC3: adc0_se11_ptc3 {
555		nxp,kinetis-port-pins = < 3 0 >;
556	};
557	PTC3: GPIOC_PTC3: gpioc_ptc3 {
558		nxp,kinetis-port-pins = < 3 1 >;
559	};
560	FTM0_CH3_PTC3: ftm0_ch3_ptc3 {
561		nxp,kinetis-port-pins = < 3 2 >;
562	};
563	ACMP0_IN2_PTC4: acmp0_in2_ptc4 {
564		nxp,kinetis-port-pins = < 4 0 >;
565	};
566	PTC4: GPIOC_PTC4: gpioc_ptc4 {
567		nxp,kinetis-port-pins = < 4 1 >;
568	};
569	FTM1_CH0_PTC4: ftm1_ch0_ptc4 {
570		nxp,kinetis-port-pins = < 4 2 >;
571	};
572	RTC_CLKOUT_PTC4: rtc_clkout_ptc4 {
573		nxp,kinetis-port-pins = < 4 3 >;
574	};
575	EWM_IN_PTC4: ewm_in_ptc4 {
576		nxp,kinetis-port-pins = < 4 5 >;
577	};
578	FTM1_QD_PHB_PTC4: ftm1_qd_phb_ptc4 {
579		nxp,kinetis-port-pins = < 4 6 >;
580	};
581	JTAG_TCLK_PTC4: SWD_CLK_PTC4: jtag_tclk_ptc4 {
582		nxp,kinetis-port-pins = < 4 7 >;
583	};
584	PTC5: GPIOC_PTC5: gpioc_ptc5 {
585		nxp,kinetis-port-pins = < 5 1 >;
586	};
587	FTM2_CH0_PTC5: ftm2_ch0_ptc5 {
588		nxp,kinetis-port-pins = < 5 2 >;
589	};
590	RTC_CLKOUT_PTC5: rtc_clkout_ptc5 {
591		nxp,kinetis-port-pins = < 5 3 >;
592	};
593	LPI2C1_HREQ_PTC5: lpi2c1_hreq_ptc5 {
594		nxp,kinetis-port-pins = < 5 4 >;
595	};
596	FTM2_QD_PHB_PTC5: ftm2_qd_phb_ptc5 {
597		nxp,kinetis-port-pins = < 5 6 >;
598	};
599	JTAG_TDI_PTC5: jtag_tdi_ptc5 {
600		nxp,kinetis-port-pins = < 5 7 >;
601	};
602	ADC1_SE4_PTC6: adc1_se4_ptc6 {
603		nxp,kinetis-port-pins = < 6 0 >;
604	};
605	PTC6: GPIOC_PTC6: gpioc_ptc6 {
606		nxp,kinetis-port-pins = < 6 1 >;
607	};
608	LPUART1_RX_PTC6: lpuart1_rx_ptc6 {
609		nxp,kinetis-port-pins = < 6 2 >;
610	};
611	FTM3_CH2_PTC6: ftm3_ch2_ptc6 {
612		nxp,kinetis-port-pins = < 6 4 >;
613	};
614	ADC1_SE5_PTC7: adc1_se5_ptc7 {
615		nxp,kinetis-port-pins = < 7 0 >;
616	};
617	PTC7: GPIOC_PTC7: gpioc_ptc7 {
618		nxp,kinetis-port-pins = < 7 1 >;
619	};
620	LPUART1_TX_PTC7: lpuart1_tx_ptc7 {
621		nxp,kinetis-port-pins = < 7 2 >;
622	};
623	FTM3_CH3_PTC7: ftm3_ch3_ptc7 {
624		nxp,kinetis-port-pins = < 7 4 >;
625	};
626	ADC2_SE14_PTC8: adc2_se14_ptc8 {
627		nxp,kinetis-port-pins = < 8 0 >;
628	};
629	PTC8: GPIOC_PTC8: gpioc_ptc8 {
630		nxp,kinetis-port-pins = < 8 1 >;
631	};
632	LPUART1_RX_PTC8: lpuart1_rx_ptc8 {
633		nxp,kinetis-port-pins = < 8 2 >;
634	};
635	FTM1_FLT0_PTC8: ftm1_flt0_ptc8 {
636		nxp,kinetis-port-pins = < 8 3 >;
637	};
638	LPUART0_CTS_PTC8: lpuart0_cts_ptc8 {
639		nxp,kinetis-port-pins = < 8 6 >;
640	};
641	ADC2_SE15_PTC9: adc2_se15_ptc9 {
642		nxp,kinetis-port-pins = < 9 0 >;
643	};
644	PTC9: GPIOC_PTC9: gpioc_ptc9 {
645		nxp,kinetis-port-pins = < 9 1 >;
646	};
647	LPUART1_TX_PTC9: lpuart1_tx_ptc9 {
648		nxp,kinetis-port-pins = < 9 2 >;
649	};
650	FTM1_FLT1_PTC9: ftm1_flt1_ptc9 {
651		nxp,kinetis-port-pins = < 9 3 >;
652	};
653	LPUART0_RTS_PTC9: lpuart0_rts_ptc9 {
654		nxp,kinetis-port-pins = < 9 6 >;
655	};
656	PTC10: GPIOC_PTC10: gpioc_ptc10 {
657		nxp,kinetis-port-pins = < 10 1 >;
658	};
659	FTM3_CH4_PTC10: ftm3_ch4_ptc10 {
660		nxp,kinetis-port-pins = < 10 2 >;
661	};
662	PTC11: GPIOC_PTC11: gpioc_ptc11 {
663		nxp,kinetis-port-pins = < 11 1 >;
664	};
665	FTM3_CH5_PTC11: ftm3_ch5_ptc11 {
666		nxp,kinetis-port-pins = < 11 2 >;
667	};
668	PTC12: GPIOC_PTC12: gpioc_ptc12 {
669		nxp,kinetis-port-pins = < 12 1 >;
670	};
671	FTM3_CH6_PTC12: ftm3_ch6_ptc12 {
672		nxp,kinetis-port-pins = < 12 2 >;
673	};
674	FTM2_CH6_PTC12: ftm2_ch6_ptc12 {
675		nxp,kinetis-port-pins = < 12 3 >;
676	};
677	PTC13: GPIOC_PTC13: gpioc_ptc13 {
678		nxp,kinetis-port-pins = < 13 1 >;
679	};
680	FTM3_CH7_PTC13: ftm3_ch7_ptc13 {
681		nxp,kinetis-port-pins = < 13 2 >;
682	};
683	FTM2_CH7_PTC13: ftm2_ch7_ptc13 {
684		nxp,kinetis-port-pins = < 13 3 >;
685	};
686	ADC0_SE12_PTC14: ACMP2_IN5_PTC14: adc0_se12_ptc14 {
687		nxp,kinetis-port-pins = < 14 0 >;
688	};
689	PTC14: GPIOC_PTC14: gpioc_ptc14 {
690		nxp,kinetis-port-pins = < 14 1 >;
691	};
692	FTM1_CH2_PTC14: ftm1_ch2_ptc14 {
693		nxp,kinetis-port-pins = < 14 2 >;
694	};
695	ADC0_SE13_PTC15: ACMP2_IN4_PTC15: adc0_se13_ptc15 {
696		nxp,kinetis-port-pins = < 15 0 >;
697	};
698	PTC15: GPIOC_PTC15: gpioc_ptc15 {
699		nxp,kinetis-port-pins = < 15 1 >;
700	};
701	FTM1_CH3_PTC15: ftm1_ch3_ptc15 {
702		nxp,kinetis-port-pins = < 15 2 >;
703	};
704	ADC0_SE14_PTC16: adc0_se14_ptc16 {
705		nxp,kinetis-port-pins = < 16 0 >;
706	};
707	PTC16: GPIOC_PTC16: gpioc_ptc16 {
708		nxp,kinetis-port-pins = < 16 1 >;
709	};
710	FTM1_FLT2_PTC16: ftm1_flt2_ptc16 {
711		nxp,kinetis-port-pins = < 16 2 >;
712	};
713	LPI2C1_SDAS_PTC16: lpi2c1_sdas_ptc16 {
714		nxp,kinetis-port-pins = < 16 4 >;
715	};
716	ADC0_SE15_PTC17: adc0_se15_ptc17 {
717		nxp,kinetis-port-pins = < 17 0 >;
718	};
719	PTC17: GPIOC_PTC17: gpioc_ptc17 {
720		nxp,kinetis-port-pins = < 17 1 >;
721	};
722	FTM1_FLT3_PTC17: ftm1_flt3_ptc17 {
723		nxp,kinetis-port-pins = < 17 2 >;
724	};
725	LPI2C1_SCLS_PTC17: lpi2c1_scls_ptc17 {
726		nxp,kinetis-port-pins = < 17 4 >;
727	};
728};
729
730&portd {
731	ADC2_SE0_PTD0: adc2_se0_ptd0 {
732		nxp,kinetis-port-pins = < 0 0 >;
733	};
734	PTD0: GPIOD_PTD0: gpiod_ptd0 {
735		nxp,kinetis-port-pins = < 0 1 >;
736	};
737	FTM0_CH2_PTD0: ftm0_ch2_ptd0 {
738		nxp,kinetis-port-pins = < 0 2 >;
739	};
740	LPSPI1_SCK_PTD0: lpspi1_sck_ptd0 {
741		nxp,kinetis-port-pins = < 0 3 >;
742	};
743	FTM2_CH0_PTD0: ftm2_ch0_ptd0 {
744		nxp,kinetis-port-pins = < 0 4 >;
745	};
746	FXIO_D0_PTD0: fxio_d0_ptd0 {
747		nxp,kinetis-port-pins = < 0 6 >;
748	};
749	TRGMUX_OUT1_PTD0: trgmux_out1_ptd0 {
750		nxp,kinetis-port-pins = < 0 7 >;
751	};
752	ADC2_SE1_PTD1: adc2_se1_ptd1 {
753		nxp,kinetis-port-pins = < 1 0 >;
754	};
755	PTD1: GPIOD_PTD1: gpiod_ptd1 {
756		nxp,kinetis-port-pins = < 1 1 >;
757	};
758	FTM0_CH3_PTD1: ftm0_ch3_ptd1 {
759		nxp,kinetis-port-pins = < 1 2 >;
760	};
761	LPSPI1_SIN_PTD1: lpspi1_sin_ptd1 {
762		nxp,kinetis-port-pins = < 1 3 >;
763	};
764	FTM2_CH1_PTD1: ftm2_ch1_ptd1 {
765		nxp,kinetis-port-pins = < 1 4 >;
766	};
767	FXIO_D1_PTD1: fxio_d1_ptd1 {
768		nxp,kinetis-port-pins = < 1 6 >;
769	};
770	TRGMUX_OUT2_PTD1: trgmux_out2_ptd1 {
771		nxp,kinetis-port-pins = < 1 7 >;
772	};
773	ADC1_SE2_PTD2: adc1_se2_ptd2 {
774		nxp,kinetis-port-pins = < 2 0 >;
775	};
776	PTD2: GPIOD_PTD2: gpiod_ptd2 {
777		nxp,kinetis-port-pins = < 2 1 >;
778	};
779	FTM3_CH4_PTD2: ftm3_ch4_ptd2 {
780		nxp,kinetis-port-pins = < 2 2 >;
781	};
782	LPSPI1_SOUT_PTD2: lpspi1_sout_ptd2 {
783		nxp,kinetis-port-pins = < 2 3 >;
784	};
785	FXIO_D4_PTD2: fxio_d4_ptd2 {
786		nxp,kinetis-port-pins = < 2 4 >;
787	};
788	TRGMUX_IN5_PTD2: trgmux_in5_ptd2 {
789		nxp,kinetis-port-pins = < 2 6 >;
790	};
791	ADC1_SE3_PTD3: adc1_se3_ptd3 {
792		nxp,kinetis-port-pins = < 3 0 >;
793	};
794	PTD3: GPIOD_PTD3: gpiod_ptd3 {
795		nxp,kinetis-port-pins = < 3 1 >;
796	};
797	FTM3_CH5_PTD3: ftm3_ch5_ptd3 {
798		nxp,kinetis-port-pins = < 3 2 >;
799	};
800	LPSPI1_PCS0_PTD3: lpspi1_pcs0_ptd3 {
801		nxp,kinetis-port-pins = < 3 3 >;
802	};
803	FXIO_D5_PTD3: fxio_d5_ptd3 {
804		nxp,kinetis-port-pins = < 3 4 >;
805	};
806	TRGMUX_IN4_PTD3: trgmux_in4_ptd3 {
807		nxp,kinetis-port-pins = < 3 6 >;
808	};
809	NMI_b_PTD3: nmi_b_ptd3 {
810		nxp,kinetis-port-pins = < 3 7 >;
811	};
812	ADC1_SE6_PTD4: ACMP1_IN6_PTD4: adc1_se6_ptd4 {
813		nxp,kinetis-port-pins = < 4 0 >;
814	};
815	PTD4: GPIOD_PTD4: gpiod_ptd4 {
816		nxp,kinetis-port-pins = < 4 1 >;
817	};
818	FTM0_FLT3_PTD4: ftm0_flt3_ptd4 {
819		nxp,kinetis-port-pins = < 4 2 >;
820	};
821	FTM3_FLT3_PTD4: ftm3_flt3_ptd4 {
822		nxp,kinetis-port-pins = < 4 3 >;
823	};
824	PTD5: GPIOD_PTD5: gpiod_ptd5 {
825		nxp,kinetis-port-pins = < 5 1 >;
826	};
827	FTM2_CH3_PTD5: ftm2_ch3_ptd5 {
828		nxp,kinetis-port-pins = < 5 2 >;
829	};
830	LPTMR0_ALT2_PTD5: lptmr0_alt2_ptd5 {
831		nxp,kinetis-port-pins = < 5 3 >;
832	};
833	FTM2_FLT1_PTD5: ftm2_flt1_ptd5 {
834		nxp,kinetis-port-pins = < 5 4 >;
835	};
836	PWT_IN2_PTD5: pwt_in2_ptd5 {
837		nxp,kinetis-port-pins = < 5 5 >;
838	};
839	TRGMUX_IN7_PTD5: trgmux_in7_ptd5 {
840		nxp,kinetis-port-pins = < 5 6 >;
841	};
842	PTD6: GPIOD_PTD6: gpiod_ptd6 {
843		nxp,kinetis-port-pins = < 6 1 >;
844	};
845	LPUART2_RX_PTD6: lpuart2_rx_ptd6 {
846		nxp,kinetis-port-pins = < 6 2 >;
847	};
848	FTM2_FLT2_PTD6: ftm2_flt2_ptd6 {
849		nxp,kinetis-port-pins = < 6 4 >;
850	};
851	PTD7: GPIOD_PTD7: gpiod_ptd7 {
852		nxp,kinetis-port-pins = < 7 1 >;
853	};
854	LPUART2_TX_PTD7: lpuart2_tx_ptd7 {
855		nxp,kinetis-port-pins = < 7 2 >;
856	};
857	FTM2_FLT3_PTD7: ftm2_flt3_ptd7 {
858		nxp,kinetis-port-pins = < 7 4 >;
859	};
860	PTD8: GPIOD_PTD8: gpiod_ptd8 {
861		nxp,kinetis-port-pins = < 8 1 >;
862	};
863	LPI2C1_SDA_PTD8: lpi2c1_sda_ptd8 {
864		nxp,kinetis-port-pins = < 8 2 >;
865	};
866	FTM2_FLT2_PTD8: ftm2_flt2_ptd8 {
867		nxp,kinetis-port-pins = < 8 4 >;
868	};
869	FTM1_CH4_PTD8: ftm1_ch4_ptd8 {
870		nxp,kinetis-port-pins = < 8 6 >;
871	};
872	ACMP1_IN5_PTD9: acmp1_in5_ptd9 {
873		nxp,kinetis-port-pins = < 9 0 >;
874	};
875	PTD9: GPIOD_PTD9: gpiod_ptd9 {
876		nxp,kinetis-port-pins = < 9 1 >;
877	};
878	LPI2C1_SCL_PTD9: lpi2c1_scl_ptd9 {
879		nxp,kinetis-port-pins = < 9 2 >;
880	};
881	FTM2_FLT3_PTD9: ftm2_flt3_ptd9 {
882		nxp,kinetis-port-pins = < 9 4 >;
883	};
884	FTM1_CH5_PTD9: ftm1_ch5_ptd9 {
885		nxp,kinetis-port-pins = < 9 6 >;
886	};
887	PTD10: GPIOD_PTD10: gpiod_ptd10 {
888		nxp,kinetis-port-pins = < 10 1 >;
889	};
890	FTM2_CH0_PTD10: ftm2_ch0_ptd10 {
891		nxp,kinetis-port-pins = < 10 2 >;
892	};
893	FTM2_QD_PHB_PTD10: ftm2_qd_phb_ptd10 {
894		nxp,kinetis-port-pins = < 10 3 >;
895	};
896	PTD11: GPIOD_PTD11: gpiod_ptd11 {
897		nxp,kinetis-port-pins = < 11 1 >;
898	};
899	FTM2_CH1_PTD11: ftm2_ch1_ptd11 {
900		nxp,kinetis-port-pins = < 11 2 >;
901	};
902	FTM2_QD_PHA_PTD11: ftm2_qd_pha_ptd11 {
903		nxp,kinetis-port-pins = < 11 3 >;
904	};
905	LPUART2_CTS_PTD11: lpuart2_cts_ptd11 {
906		nxp,kinetis-port-pins = < 11 6 >;
907	};
908	PTD12: GPIOD_PTD12: gpiod_ptd12 {
909		nxp,kinetis-port-pins = < 12 1 >;
910	};
911	FTM2_CH2_PTD12: ftm2_ch2_ptd12 {
912		nxp,kinetis-port-pins = < 12 2 >;
913	};
914	LPI2C1_HREQ_PTD12: lpi2c1_hreq_ptd12 {
915		nxp,kinetis-port-pins = < 12 3 >;
916	};
917	LPUART2_RTS_PTD12: lpuart2_rts_ptd12 {
918		nxp,kinetis-port-pins = < 12 6 >;
919	};
920	PTD13: GPIOD_PTD13: gpiod_ptd13 {
921		nxp,kinetis-port-pins = < 13 1 >;
922	};
923	FTM2_CH4_PTD13: ftm2_ch4_ptd13 {
924		nxp,kinetis-port-pins = < 13 2 >;
925	};
926	RTC_CLKOUT_PTD13: rtc_clkout_ptd13 {
927		nxp,kinetis-port-pins = < 13 7 >;
928	};
929	PTD14: GPIOD_PTD14: gpiod_ptd14 {
930		nxp,kinetis-port-pins = < 14 1 >;
931	};
932	FTM2_CH5_PTD14: ftm2_ch5_ptd14 {
933		nxp,kinetis-port-pins = < 14 2 >;
934	};
935	CLKOUT_PTD14: clkout_ptd14 {
936		nxp,kinetis-port-pins = < 14 7 >;
937	};
938	ACMP2_IN1_PTD15: acmp2_in1_ptd15 {
939		nxp,kinetis-port-pins = < 15 0 >;
940	};
941	PTD15: GPIOD_PTD15: gpiod_ptd15 {
942		nxp,kinetis-port-pins = < 15 1 >;
943	};
944	FTM0_CH0_PTD15: ftm0_ch0_ptd15 {
945		nxp,kinetis-port-pins = < 15 2 >;
946	};
947	ACMP2_IN0_PTD16: acmp2_in0_ptd16 {
948		nxp,kinetis-port-pins = < 16 0 >;
949	};
950	PTD16: GPIOD_PTD16: gpiod_ptd16 {
951		nxp,kinetis-port-pins = < 16 1 >;
952	};
953	FTM0_CH1_PTD16: ftm0_ch1_ptd16 {
954		nxp,kinetis-port-pins = < 16 2 >;
955	};
956	PTD17: GPIOD_PTD17: gpiod_ptd17 {
957		nxp,kinetis-port-pins = < 17 1 >;
958	};
959	FTM0_FLT2_PTD17: ftm0_flt2_ptd17 {
960		nxp,kinetis-port-pins = < 17 2 >;
961	};
962	LPUART2_RX_PTD17: lpuart2_rx_ptd17 {
963		nxp,kinetis-port-pins = < 17 3 >;
964	};
965};
966
967&porte {
968	ADC2_SE7_PTE0: adc2_se7_pte0 {
969		nxp,kinetis-port-pins = < 0 0 >;
970	};
971	PTE0: GPIOE_PTE0: gpioe_pte0 {
972		nxp,kinetis-port-pins = < 0 1 >;
973	};
974	LPSPI0_SCK_PTE0: lpspi0_sck_pte0 {
975		nxp,kinetis-port-pins = < 0 2 >;
976	};
977	TCLK1_PTE0: tclk1_pte0 {
978		nxp,kinetis-port-pins = < 0 3 >;
979	};
980	LPI2C1_SDA_PTE0: lpi2c1_sda_pte0 {
981		nxp,kinetis-port-pins = < 0 4 >;
982	};
983	FTM1_FLT2_PTE0: ftm1_flt2_pte0 {
984		nxp,kinetis-port-pins = < 0 6 >;
985	};
986	ADC2_SE6_PTE1: adc2_se6_pte1 {
987		nxp,kinetis-port-pins = < 1 0 >;
988	};
989	PTE1: GPIOE_PTE1: gpioe_pte1 {
990		nxp,kinetis-port-pins = < 1 1 >;
991	};
992	LPSPI0_SIN_PTE1: lpspi0_sin_pte1 {
993		nxp,kinetis-port-pins = < 1 2 >;
994	};
995	LPI2C0_HREQ_PTE1: lpi2c0_hreq_pte1 {
996		nxp,kinetis-port-pins = < 1 3 >;
997	};
998	LPI2C1_SCL_PTE1: lpi2c1_scl_pte1 {
999		nxp,kinetis-port-pins = < 1 4 >;
1000	};
1001	FTM1_FLT1_PTE1: ftm1_flt1_pte1 {
1002		nxp,kinetis-port-pins = < 1 6 >;
1003	};
1004	ADC1_SE10_PTE2: adc1_se10_pte2 {
1005		nxp,kinetis-port-pins = < 2 0 >;
1006	};
1007	PTE2: GPIOE_PTE2: gpioe_pte2 {
1008		nxp,kinetis-port-pins = < 2 1 >;
1009	};
1010	LPSPI0_SOUT_PTE2: lpspi0_sout_pte2 {
1011		nxp,kinetis-port-pins = < 2 2 >;
1012	};
1013	LPTMR0_ALT3_PTE2: lptmr0_alt3_pte2 {
1014		nxp,kinetis-port-pins = < 2 3 >;
1015	};
1016	FTM3_CH6_PTE2: ftm3_ch6_pte2 {
1017		nxp,kinetis-port-pins = < 2 4 >;
1018	};
1019	PWT_IN3_PTE2: pwt_in3_pte2 {
1020		nxp,kinetis-port-pins = < 2 5 >;
1021	};
1022	LPUART1_CTS_PTE2: lpuart1_cts_pte2 {
1023		nxp,kinetis-port-pins = < 2 6 >;
1024	};
1025	PTE3: GPIOE_PTE3: gpioe_pte3 {
1026		nxp,kinetis-port-pins = < 3 1 >;
1027	};
1028	FTM0_FLT0_PTE3: ftm0_flt0_pte3 {
1029		nxp,kinetis-port-pins = < 3 2 >;
1030	};
1031	LPUART2_RTS_PTE3: lpuart2_rts_pte3 {
1032		nxp,kinetis-port-pins = < 3 3 >;
1033	};
1034	FTM2_FLT0_PTE3: ftm2_flt0_pte3 {
1035		nxp,kinetis-port-pins = < 3 4 >;
1036	};
1037	TRGMUX_IN6_PTE3: trgmux_in6_pte3 {
1038		nxp,kinetis-port-pins = < 3 6 >;
1039	};
1040	ACMP2_OUT_PTE3: acmp2_out_pte3 {
1041		nxp,kinetis-port-pins = < 3 7 >;
1042	};
1043	PTE4: GPIOE_PTE4: gpioe_pte4 {
1044		nxp,kinetis-port-pins = < 4 1 >;
1045	};
1046	BUSOUT_PTE4: busout_pte4 {
1047		nxp,kinetis-port-pins = < 4 2 >;
1048	};
1049	FTM2_QD_PHB_PTE4: ftm2_qd_phb_pte4 {
1050		nxp,kinetis-port-pins = < 4 3 >;
1051	};
1052	FTM2_CH2_PTE4: ftm2_ch2_pte4 {
1053		nxp,kinetis-port-pins = < 4 4 >;
1054	};
1055	FXIO_D6_PTE4: fxio_d6_pte4 {
1056		nxp,kinetis-port-pins = < 4 6 >;
1057	};
1058	EWM_OUT_b_PTE4: ewm_out_b_pte4 {
1059		nxp,kinetis-port-pins = < 4 7 >;
1060	};
1061	PTE5: GPIOE_PTE5: gpioe_pte5 {
1062		nxp,kinetis-port-pins = < 5 1 >;
1063	};
1064	TCLK2_PTE5: tclk2_pte5 {
1065		nxp,kinetis-port-pins = < 5 2 >;
1066	};
1067	FTM2_QD_PHA_PTE5: ftm2_qd_pha_pte5 {
1068		nxp,kinetis-port-pins = < 5 3 >;
1069	};
1070	FTM2_CH3_PTE5: ftm2_ch3_pte5 {
1071		nxp,kinetis-port-pins = < 5 4 >;
1072	};
1073	FXIO_D7_PTE5: fxio_d7_pte5 {
1074		nxp,kinetis-port-pins = < 5 6 >;
1075	};
1076	EWM_IN_PTE5: ewm_in_pte5 {
1077		nxp,kinetis-port-pins = < 5 7 >;
1078	};
1079	ADC1_SE11_PTE6: ACMP0_IN6_PTE6: adc1_se11_pte6 {
1080		nxp,kinetis-port-pins = < 6 0 >;
1081	};
1082	PTE6: GPIOE_PTE6: gpioe_pte6 {
1083		nxp,kinetis-port-pins = < 6 1 >;
1084	};
1085	LPSPI0_PCS2_PTE6: lpspi0_pcs2_pte6 {
1086		nxp,kinetis-port-pins = < 6 2 >;
1087	};
1088	FTM3_CH7_PTE6: ftm3_ch7_pte6 {
1089		nxp,kinetis-port-pins = < 6 4 >;
1090	};
1091	LPUART1_RTS_PTE6: lpuart1_rts_pte6 {
1092		nxp,kinetis-port-pins = < 6 6 >;
1093	};
1094	ADC2_SE2_PTE7: ACMP2_IN6_PTE7: adc2_se2_pte7 {
1095		nxp,kinetis-port-pins = < 7 0 >;
1096	};
1097	PTE7: GPIOE_PTE7: gpioe_pte7 {
1098		nxp,kinetis-port-pins = < 7 1 >;
1099	};
1100	FTM0_CH7_PTE7: ftm0_ch7_pte7 {
1101		nxp,kinetis-port-pins = < 7 2 >;
1102	};
1103	FTM3_FLT0_PTE7: ftm3_flt0_pte7 {
1104		nxp,kinetis-port-pins = < 7 3 >;
1105	};
1106	ACMP0_IN3_PTE8: acmp0_in3_pte8 {
1107		nxp,kinetis-port-pins = < 8 0 >;
1108	};
1109	PTE8: GPIOE_PTE8: gpioe_pte8 {
1110		nxp,kinetis-port-pins = < 8 1 >;
1111	};
1112	FTM0_CH6_PTE8: ftm0_ch6_pte8 {
1113		nxp,kinetis-port-pins = < 8 2 >;
1114	};
1115	ACMP2_IN2_PTE9: DAC0_OUT_PTE9: acmp2_in2_pte9 {
1116		nxp,kinetis-port-pins = < 9 0 >;
1117	};
1118	PTE9: GPIOE_PTE9: gpioe_pte9 {
1119		nxp,kinetis-port-pins = < 9 1 >;
1120	};
1121	FTM0_CH7_PTE9: ftm0_ch7_pte9 {
1122		nxp,kinetis-port-pins = < 9 2 >;
1123	};
1124	LPUART2_CTS_PTE9: lpuart2_cts_pte9 {
1125		nxp,kinetis-port-pins = < 9 3 >;
1126	};
1127	ADC2_SE12_PTE10: adc2_se12_pte10 {
1128		nxp,kinetis-port-pins = < 10 0 >;
1129	};
1130	PTE10: GPIOE_PTE10: gpioe_pte10 {
1131		nxp,kinetis-port-pins = < 10 1 >;
1132	};
1133	CLKOUT_PTE10: clkout_pte10 {
1134		nxp,kinetis-port-pins = < 10 2 >;
1135	};
1136	FTM2_CH4_PTE10: ftm2_ch4_pte10 {
1137		nxp,kinetis-port-pins = < 10 4 >;
1138	};
1139	FXIO_D4_PTE10: fxio_d4_pte10 {
1140		nxp,kinetis-port-pins = < 10 6 >;
1141	};
1142	TRGMUX_OUT4_PTE10: trgmux_out4_pte10 {
1143		nxp,kinetis-port-pins = < 10 7 >;
1144	};
1145	ADC2_SE13_PTE11: adc2_se13_pte11 {
1146		nxp,kinetis-port-pins = < 11 0 >;
1147	};
1148	PTE11: GPIOE_PTE11: gpioe_pte11 {
1149		nxp,kinetis-port-pins = < 11 1 >;
1150	};
1151	PWT_IN1_PTE11: pwt_in1_pte11 {
1152		nxp,kinetis-port-pins = < 11 2 >;
1153	};
1154	LPTMR0_ALT1_PTE11: lptmr0_alt1_pte11 {
1155		nxp,kinetis-port-pins = < 11 3 >;
1156	};
1157	FTM2_CH5_PTE11: ftm2_ch5_pte11 {
1158		nxp,kinetis-port-pins = < 11 4 >;
1159	};
1160	FXIO_D5_PTE11: fxio_d5_pte11 {
1161		nxp,kinetis-port-pins = < 11 6 >;
1162	};
1163	TRGMUX_OUT5_PTE11: trgmux_out5_pte11 {
1164		nxp,kinetis-port-pins = < 11 7 >;
1165	};
1166	PTE12: GPIOE_PTE12: gpioe_pte12 {
1167		nxp,kinetis-port-pins = < 12 1 >;
1168	};
1169	FTM0_FLT3_PTE12: ftm0_flt3_pte12 {
1170		nxp,kinetis-port-pins = < 12 2 >;
1171	};
1172	LPUART2_TX_PTE12: lpuart2_tx_pte12 {
1173		nxp,kinetis-port-pins = < 12 3 >;
1174	};
1175	PTE13: GPIOE_PTE13: gpioe_pte13 {
1176		nxp,kinetis-port-pins = < 13 1 >;
1177	};
1178	FTM2_FLT0_PTE13: ftm2_flt0_pte13 {
1179		nxp,kinetis-port-pins = < 13 4 >;
1180	};
1181	ACMP2_IN3_PTE14: acmp2_in3_pte14 {
1182		nxp,kinetis-port-pins = < 14 0 >;
1183	};
1184	PTE14: GPIOE_PTE14: gpioe_pte14 {
1185		nxp,kinetis-port-pins = < 14 1 >;
1186	};
1187	FTM0_FLT1_PTE14: ftm0_flt1_pte14 {
1188		nxp,kinetis-port-pins = < 14 2 >;
1189	};
1190	FTM2_FLT1_PTE14: ftm2_flt1_pte14 {
1191		nxp,kinetis-port-pins = < 14 4 >;
1192	};
1193	PTE15: GPIOE_PTE15: gpioe_pte15 {
1194		nxp,kinetis-port-pins = < 15 1 >;
1195	};
1196	FTM2_CH6_PTE15: ftm2_ch6_pte15 {
1197		nxp,kinetis-port-pins = < 15 4 >;
1198	};
1199	FXIO_D2_PTE15: fxio_d2_pte15 {
1200		nxp,kinetis-port-pins = < 15 6 >;
1201	};
1202	TRGMUX_OUT6_PTE15: trgmux_out6_pte15 {
1203		nxp,kinetis-port-pins = < 15 7 >;
1204	};
1205	PTE16: GPIOE_PTE16: gpioe_pte16 {
1206		nxp,kinetis-port-pins = < 16 1 >;
1207	};
1208	FTM2_CH7_PTE16: ftm2_ch7_pte16 {
1209		nxp,kinetis-port-pins = < 16 4 >;
1210	};
1211	FXIO_D3_PTE16: fxio_d3_pte16 {
1212		nxp,kinetis-port-pins = < 16 6 >;
1213	};
1214	TRGMUX_OUT7_PTE16: trgmux_out7_pte16 {
1215		nxp,kinetis-port-pins = < 16 7 >;
1216	};
1217};
1218
1219