1 /***************************************************************************//** 2 * \file gpio_tviibe2m_176_lqfp.h 3 * 4 * \brief 5 * TVIIBE2M device GPIO header for 176-LQFP package 6 * 7 ******************************************************************************** 8 * \copyright 9 * (c) (2016-2024), Cypress Semiconductor Corporation (an Infineon company) or 10 * an affiliate of Cypress Semiconductor Corporation. 11 * 12 * SPDX-License-Identifier: Apache-2.0 13 * 14 * Licensed under the Apache License, Version 2.0 (the "License"); 15 * you may not use this file except in compliance with the License. 16 * You may obtain a copy of the License at 17 * 18 * http://www.apache.org/licenses/LICENSE-2.0 19 * 20 * Unless required by applicable law or agreed to in writing, software 21 * distributed under the License is distributed on an "AS IS" BASIS, 22 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. 23 * See the License for the specific language governing permissions and 24 * limitations under the License. 25 *******************************************************************************/ 26 27 #ifndef _GPIO_TVIIBE2M_176_LQFP_H_ 28 #define _GPIO_TVIIBE2M_176_LQFP_H_ 29 30 /* Package type */ 31 enum 32 { 33 CY_GPIO_PACKAGE_QFN, 34 CY_GPIO_PACKAGE_BGA, 35 CY_GPIO_PACKAGE_CSP, 36 CY_GPIO_PACKAGE_WLCSP, 37 CY_GPIO_PACKAGE_LQFP, 38 CY_GPIO_PACKAGE_TQFP, 39 CY_GPIO_PACKAGE_TEQFP, 40 CY_GPIO_PACKAGE_SMT, 41 }; 42 43 #define CY_GPIO_PACKAGE_TYPE CY_GPIO_PACKAGE_LQFP 44 #define CY_GPIO_PIN_COUNT 176u 45 46 /* AMUXBUS Segments */ 47 enum 48 { 49 AMUXBUS_EFUSE, 50 AMUXBUS_MAIN, 51 AMUXBUS_TEST, 52 AMUXBUS_TESTECT, 53 AMUXBUS_TESTSRSS, 54 }; 55 56 /* AMUX Splitter Controls */ 57 typedef enum 58 { 59 AMUX_SPLIT_CTL_0 = 0x0000u, /* Left = AMUXBUS_TESTSRSS; Right = AMUXBUS_TEST */ 60 AMUX_SPLIT_CTL_1 = 0x0001u, /* Left = AMUXBUS_TEST; Right = AMUXBUS_TESTECT */ 61 AMUX_SPLIT_CTL_2 = 0x0002u /* Left = AMUXBUS_MAIN; Right = AMUXBUS_EFUSE */ 62 } cy_en_amux_split_t; 63 64 /* Port List */ 65 /* PORT 0 (GPIO) */ 66 #define P0_0_PORT GPIO_PRT0 67 #define P0_0_PIN 0u 68 #define P0_0_NUM 0u 69 #define P0_0_AMUXSEGMENT AMUXBUS_MAIN 70 #define P0_1_PORT GPIO_PRT0 71 #define P0_1_PIN 1u 72 #define P0_1_NUM 1u 73 #define P0_1_AMUXSEGMENT AMUXBUS_MAIN 74 #define P0_2_PORT GPIO_PRT0 75 #define P0_2_PIN 2u 76 #define P0_2_NUM 2u 77 #define P0_2_AMUXSEGMENT AMUXBUS_MAIN 78 #define P0_3_PORT GPIO_PRT0 79 #define P0_3_PIN 3u 80 #define P0_3_NUM 3u 81 #define P0_3_AMUXSEGMENT AMUXBUS_MAIN 82 83 /* PORT 1 (GPIO) */ 84 #define P1_0_PORT GPIO_PRT1 85 #define P1_0_PIN 0u 86 #define P1_0_NUM 0u 87 #define P1_0_AMUXSEGMENT AMUXBUS_MAIN 88 #define P1_1_PORT GPIO_PRT1 89 #define P1_1_PIN 1u 90 #define P1_1_NUM 1u 91 #define P1_1_AMUXSEGMENT AMUXBUS_MAIN 92 #define P1_2_PORT GPIO_PRT1 93 #define P1_2_PIN 2u 94 #define P1_2_NUM 2u 95 #define P1_2_AMUXSEGMENT AMUXBUS_MAIN 96 #define P1_3_PORT GPIO_PRT1 97 #define P1_3_PIN 3u 98 #define P1_3_NUM 3u 99 #define P1_3_AMUXSEGMENT AMUXBUS_MAIN 100 101 /* PORT 2 (GPIO) */ 102 #define P2_0_PORT GPIO_PRT2 103 #define P2_0_PIN 0u 104 #define P2_0_NUM 0u 105 #define P2_0_AMUXSEGMENT AMUXBUS_MAIN 106 #define P2_1_PORT GPIO_PRT2 107 #define P2_1_PIN 1u 108 #define P2_1_NUM 1u 109 #define P2_1_AMUXSEGMENT AMUXBUS_MAIN 110 #define P2_2_PORT GPIO_PRT2 111 #define P2_2_PIN 2u 112 #define P2_2_NUM 2u 113 #define P2_2_AMUXSEGMENT AMUXBUS_MAIN 114 #define P2_3_PORT GPIO_PRT2 115 #define P2_3_PIN 3u 116 #define P2_3_NUM 3u 117 #define P2_3_AMUXSEGMENT AMUXBUS_MAIN 118 #define P2_4_PORT GPIO_PRT2 119 #define P2_4_PIN 4u 120 #define P2_4_NUM 4u 121 #define P2_4_AMUXSEGMENT AMUXBUS_MAIN 122 #define P2_5_PORT GPIO_PRT2 123 #define P2_5_PIN 5u 124 #define P2_5_NUM 5u 125 #define P2_5_AMUXSEGMENT AMUXBUS_MAIN 126 127 /* PORT 3 (GPIO) */ 128 #define P3_0_PORT GPIO_PRT3 129 #define P3_0_PIN 0u 130 #define P3_0_NUM 0u 131 #define P3_0_AMUXSEGMENT AMUXBUS_MAIN 132 #define P3_1_PORT GPIO_PRT3 133 #define P3_1_PIN 1u 134 #define P3_1_NUM 1u 135 #define P3_1_AMUXSEGMENT AMUXBUS_MAIN 136 #define P3_2_PORT GPIO_PRT3 137 #define P3_2_PIN 2u 138 #define P3_2_NUM 2u 139 #define P3_2_AMUXSEGMENT AMUXBUS_MAIN 140 #define P3_3_PORT GPIO_PRT3 141 #define P3_3_PIN 3u 142 #define P3_3_NUM 3u 143 #define P3_3_AMUXSEGMENT AMUXBUS_MAIN 144 #define P3_4_PORT GPIO_PRT3 145 #define P3_4_PIN 4u 146 #define P3_4_NUM 4u 147 #define P3_4_AMUXSEGMENT AMUXBUS_MAIN 148 #define P3_5_PORT GPIO_PRT3 149 #define P3_5_PIN 5u 150 #define P3_5_NUM 5u 151 #define P3_5_AMUXSEGMENT AMUXBUS_MAIN 152 153 /* PORT 4 (GPIO) */ 154 #define P4_0_PORT GPIO_PRT4 155 #define P4_0_PIN 0u 156 #define P4_0_NUM 0u 157 #define P4_0_AMUXSEGMENT AMUXBUS_MAIN 158 #define P4_1_PORT GPIO_PRT4 159 #define P4_1_PIN 1u 160 #define P4_1_NUM 1u 161 #define P4_1_AMUXSEGMENT AMUXBUS_MAIN 162 #define P4_2_PORT GPIO_PRT4 163 #define P4_2_PIN 2u 164 #define P4_2_NUM 2u 165 #define P4_2_AMUXSEGMENT AMUXBUS_MAIN 166 #define P4_3_PORT GPIO_PRT4 167 #define P4_3_PIN 3u 168 #define P4_3_NUM 3u 169 #define P4_3_AMUXSEGMENT AMUXBUS_MAIN 170 #define P4_4_PORT GPIO_PRT4 171 #define P4_4_PIN 4u 172 #define P4_4_NUM 4u 173 #define P4_4_AMUXSEGMENT AMUXBUS_MAIN 174 175 /* PORT 5 (GPIO) */ 176 #define P5_0_PORT GPIO_PRT5 177 #define P5_0_PIN 0u 178 #define P5_0_NUM 0u 179 #define P5_0_AMUXSEGMENT AMUXBUS_MAIN 180 #define P5_1_PORT GPIO_PRT5 181 #define P5_1_PIN 1u 182 #define P5_1_NUM 1u 183 #define P5_1_AMUXSEGMENT AMUXBUS_MAIN 184 #define P5_2_PORT GPIO_PRT5 185 #define P5_2_PIN 2u 186 #define P5_2_NUM 2u 187 #define P5_2_AMUXSEGMENT AMUXBUS_MAIN 188 #define P5_3_PORT GPIO_PRT5 189 #define P5_3_PIN 3u 190 #define P5_3_NUM 3u 191 #define P5_3_AMUXSEGMENT AMUXBUS_MAIN 192 #define P5_4_PORT GPIO_PRT5 193 #define P5_4_PIN 4u 194 #define P5_4_NUM 4u 195 #define P5_4_AMUXSEGMENT AMUXBUS_MAIN 196 #define P5_5_PORT GPIO_PRT5 197 #define P5_5_PIN 5u 198 #define P5_5_NUM 5u 199 #define P5_5_AMUXSEGMENT AMUXBUS_MAIN 200 201 /* PORT 6 (GPIO) */ 202 #define P6_0_PORT GPIO_PRT6 203 #define P6_0_PIN 0u 204 #define P6_0_NUM 0u 205 #define P6_0_AMUXSEGMENT AMUXBUS_MAIN 206 #define P6_1_PORT GPIO_PRT6 207 #define P6_1_PIN 1u 208 #define P6_1_NUM 1u 209 #define P6_1_AMUXSEGMENT AMUXBUS_MAIN 210 #define P6_2_PORT GPIO_PRT6 211 #define P6_2_PIN 2u 212 #define P6_2_NUM 2u 213 #define P6_2_AMUXSEGMENT AMUXBUS_MAIN 214 #define P6_3_PORT GPIO_PRT6 215 #define P6_3_PIN 3u 216 #define P6_3_NUM 3u 217 #define P6_3_AMUXSEGMENT AMUXBUS_MAIN 218 #define P6_4_PORT GPIO_PRT6 219 #define P6_4_PIN 4u 220 #define P6_4_NUM 4u 221 #define P6_4_AMUXSEGMENT AMUXBUS_MAIN 222 #define P6_5_PORT GPIO_PRT6 223 #define P6_5_PIN 5u 224 #define P6_5_NUM 5u 225 #define P6_5_AMUXSEGMENT AMUXBUS_MAIN 226 #define P6_6_PORT GPIO_PRT6 227 #define P6_6_PIN 6u 228 #define P6_6_NUM 6u 229 #define P6_6_AMUXSEGMENT AMUXBUS_MAIN 230 #define P6_7_PORT GPIO_PRT6 231 #define P6_7_PIN 7u 232 #define P6_7_NUM 7u 233 #define P6_7_AMUXSEGMENT AMUXBUS_MAIN 234 235 /* PORT 7 (GPIO) */ 236 #define P7_0_PORT GPIO_PRT7 237 #define P7_0_PIN 0u 238 #define P7_0_NUM 0u 239 #define P7_0_AMUXSEGMENT AMUXBUS_MAIN 240 #define P7_1_PORT GPIO_PRT7 241 #define P7_1_PIN 1u 242 #define P7_1_NUM 1u 243 #define P7_1_AMUXSEGMENT AMUXBUS_MAIN 244 #define P7_2_PORT GPIO_PRT7 245 #define P7_2_PIN 2u 246 #define P7_2_NUM 2u 247 #define P7_2_AMUXSEGMENT AMUXBUS_MAIN 248 #define P7_3_PORT GPIO_PRT7 249 #define P7_3_PIN 3u 250 #define P7_3_NUM 3u 251 #define P7_3_AMUXSEGMENT AMUXBUS_MAIN 252 #define P7_4_PORT GPIO_PRT7 253 #define P7_4_PIN 4u 254 #define P7_4_NUM 4u 255 #define P7_4_AMUXSEGMENT AMUXBUS_MAIN 256 #define P7_5_PORT GPIO_PRT7 257 #define P7_5_PIN 5u 258 #define P7_5_NUM 5u 259 #define P7_5_AMUXSEGMENT AMUXBUS_MAIN 260 #define P7_6_PORT GPIO_PRT7 261 #define P7_6_PIN 6u 262 #define P7_6_NUM 6u 263 #define P7_6_AMUXSEGMENT AMUXBUS_MAIN 264 #define P7_7_PORT GPIO_PRT7 265 #define P7_7_PIN 7u 266 #define P7_7_NUM 7u 267 #define P7_7_AMUXSEGMENT AMUXBUS_MAIN 268 269 /* PORT 8 (GPIO) */ 270 #define P8_0_PORT GPIO_PRT8 271 #define P8_0_PIN 0u 272 #define P8_0_NUM 0u 273 #define P8_0_AMUXSEGMENT AMUXBUS_MAIN 274 #define P8_1_PORT GPIO_PRT8 275 #define P8_1_PIN 1u 276 #define P8_1_NUM 1u 277 #define P8_1_AMUXSEGMENT AMUXBUS_MAIN 278 #define P8_2_PORT GPIO_PRT8 279 #define P8_2_PIN 2u 280 #define P8_2_NUM 2u 281 #define P8_2_AMUXSEGMENT AMUXBUS_MAIN 282 #define P8_3_PORT GPIO_PRT8 283 #define P8_3_PIN 3u 284 #define P8_3_NUM 3u 285 #define P8_3_AMUXSEGMENT AMUXBUS_MAIN 286 #define P8_4_PORT GPIO_PRT8 287 #define P8_4_PIN 4u 288 #define P8_4_NUM 4u 289 #define P8_4_AMUXSEGMENT AMUXBUS_MAIN 290 291 /* PORT 9 (GPIO) */ 292 #define P9_0_PORT GPIO_PRT9 293 #define P9_0_PIN 0u 294 #define P9_0_NUM 0u 295 #define P9_0_AMUXSEGMENT AMUXBUS_MAIN 296 #define P9_1_PORT GPIO_PRT9 297 #define P9_1_PIN 1u 298 #define P9_1_NUM 1u 299 #define P9_1_AMUXSEGMENT AMUXBUS_MAIN 300 #define P9_2_PORT GPIO_PRT9 301 #define P9_2_PIN 2u 302 #define P9_2_NUM 2u 303 #define P9_2_AMUXSEGMENT AMUXBUS_MAIN 304 #define P9_3_PORT GPIO_PRT9 305 #define P9_3_PIN 3u 306 #define P9_3_NUM 3u 307 #define P9_3_AMUXSEGMENT AMUXBUS_MAIN 308 309 /* PORT 10 (GPIO) */ 310 #define P10_0_PORT GPIO_PRT10 311 #define P10_0_PIN 0u 312 #define P10_0_NUM 0u 313 #define P10_0_AMUXSEGMENT AMUXBUS_MAIN 314 #define P10_1_PORT GPIO_PRT10 315 #define P10_1_PIN 1u 316 #define P10_1_NUM 1u 317 #define P10_1_AMUXSEGMENT AMUXBUS_MAIN 318 #define P10_2_PORT GPIO_PRT10 319 #define P10_2_PIN 2u 320 #define P10_2_NUM 2u 321 #define P10_2_AMUXSEGMENT AMUXBUS_MAIN 322 #define P10_3_PORT GPIO_PRT10 323 #define P10_3_PIN 3u 324 #define P10_3_NUM 3u 325 #define P10_3_AMUXSEGMENT AMUXBUS_MAIN 326 #define P10_4_PORT GPIO_PRT10 327 #define P10_4_PIN 4u 328 #define P10_4_NUM 4u 329 #define P10_4_AMUXSEGMENT AMUXBUS_MAIN 330 #define P10_5_PORT GPIO_PRT10 331 #define P10_5_PIN 5u 332 #define P10_5_NUM 5u 333 #define P10_5_AMUXSEGMENT AMUXBUS_MAIN 334 #define P10_6_PORT GPIO_PRT10 335 #define P10_6_PIN 6u 336 #define P10_6_NUM 6u 337 #define P10_6_AMUXSEGMENT AMUXBUS_MAIN 338 #define P10_7_PORT GPIO_PRT10 339 #define P10_7_PIN 7u 340 #define P10_7_NUM 7u 341 #define P10_7_AMUXSEGMENT AMUXBUS_MAIN 342 343 /* PORT 11 (GPIO) */ 344 #define P11_0_PORT GPIO_PRT11 345 #define P11_0_PIN 0u 346 #define P11_0_NUM 0u 347 #define P11_0_AMUXSEGMENT AMUXBUS_MAIN 348 #define P11_1_PORT GPIO_PRT11 349 #define P11_1_PIN 1u 350 #define P11_1_NUM 1u 351 #define P11_1_AMUXSEGMENT AMUXBUS_MAIN 352 #define P11_2_PORT GPIO_PRT11 353 #define P11_2_PIN 2u 354 #define P11_2_NUM 2u 355 #define P11_2_AMUXSEGMENT AMUXBUS_MAIN 356 357 /* PORT 12 (GPIO) */ 358 #define P12_0_PORT GPIO_PRT12 359 #define P12_0_PIN 0u 360 #define P12_0_NUM 0u 361 #define P12_0_AMUXSEGMENT AMUXBUS_MAIN 362 #define P12_1_PORT GPIO_PRT12 363 #define P12_1_PIN 1u 364 #define P12_1_NUM 1u 365 #define P12_1_AMUXSEGMENT AMUXBUS_MAIN 366 #define P12_2_PORT GPIO_PRT12 367 #define P12_2_PIN 2u 368 #define P12_2_NUM 2u 369 #define P12_2_AMUXSEGMENT AMUXBUS_MAIN 370 #define P12_3_PORT GPIO_PRT12 371 #define P12_3_PIN 3u 372 #define P12_3_NUM 3u 373 #define P12_3_AMUXSEGMENT AMUXBUS_MAIN 374 #define P12_4_PORT GPIO_PRT12 375 #define P12_4_PIN 4u 376 #define P12_4_NUM 4u 377 #define P12_4_AMUXSEGMENT AMUXBUS_MAIN 378 #define P12_5_PORT GPIO_PRT12 379 #define P12_5_PIN 5u 380 #define P12_5_NUM 5u 381 #define P12_5_AMUXSEGMENT AMUXBUS_MAIN 382 #define P12_6_PORT GPIO_PRT12 383 #define P12_6_PIN 6u 384 #define P12_6_NUM 6u 385 #define P12_6_AMUXSEGMENT AMUXBUS_MAIN 386 #define P12_7_PORT GPIO_PRT12 387 #define P12_7_PIN 7u 388 #define P12_7_NUM 7u 389 #define P12_7_AMUXSEGMENT AMUXBUS_MAIN 390 391 /* PORT 13 (GPIO) */ 392 #define P13_0_PORT GPIO_PRT13 393 #define P13_0_PIN 0u 394 #define P13_0_NUM 0u 395 #define P13_0_AMUXSEGMENT AMUXBUS_MAIN 396 #define P13_1_PORT GPIO_PRT13 397 #define P13_1_PIN 1u 398 #define P13_1_NUM 1u 399 #define P13_1_AMUXSEGMENT AMUXBUS_MAIN 400 #define P13_2_PORT GPIO_PRT13 401 #define P13_2_PIN 2u 402 #define P13_2_NUM 2u 403 #define P13_2_AMUXSEGMENT AMUXBUS_MAIN 404 #define P13_3_PORT GPIO_PRT13 405 #define P13_3_PIN 3u 406 #define P13_3_NUM 3u 407 #define P13_3_AMUXSEGMENT AMUXBUS_MAIN 408 #define P13_4_PORT GPIO_PRT13 409 #define P13_4_PIN 4u 410 #define P13_4_NUM 4u 411 #define P13_4_AMUXSEGMENT AMUXBUS_MAIN 412 #define P13_5_PORT GPIO_PRT13 413 #define P13_5_PIN 5u 414 #define P13_5_NUM 5u 415 #define P13_5_AMUXSEGMENT AMUXBUS_MAIN 416 #define P13_6_PORT GPIO_PRT13 417 #define P13_6_PIN 6u 418 #define P13_6_NUM 6u 419 #define P13_6_AMUXSEGMENT AMUXBUS_MAIN 420 #define P13_7_PORT GPIO_PRT13 421 #define P13_7_PIN 7u 422 #define P13_7_NUM 7u 423 #define P13_7_AMUXSEGMENT AMUXBUS_MAIN 424 425 /* PORT 14 (GPIO) */ 426 #define P14_0_PORT GPIO_PRT14 427 #define P14_0_PIN 0u 428 #define P14_0_NUM 0u 429 #define P14_0_AMUXSEGMENT AMUXBUS_MAIN 430 #define P14_1_PORT GPIO_PRT14 431 #define P14_1_PIN 1u 432 #define P14_1_NUM 1u 433 #define P14_1_AMUXSEGMENT AMUXBUS_MAIN 434 #define P14_2_PORT GPIO_PRT14 435 #define P14_2_PIN 2u 436 #define P14_2_NUM 2u 437 #define P14_2_AMUXSEGMENT AMUXBUS_MAIN 438 #define P14_3_PORT GPIO_PRT14 439 #define P14_3_PIN 3u 440 #define P14_3_NUM 3u 441 #define P14_3_AMUXSEGMENT AMUXBUS_MAIN 442 #define P14_4_PORT GPIO_PRT14 443 #define P14_4_PIN 4u 444 #define P14_4_NUM 4u 445 #define P14_4_AMUXSEGMENT AMUXBUS_MAIN 446 #define P14_5_PORT GPIO_PRT14 447 #define P14_5_PIN 5u 448 #define P14_5_NUM 5u 449 #define P14_5_AMUXSEGMENT AMUXBUS_MAIN 450 #define P14_6_PORT GPIO_PRT14 451 #define P14_6_PIN 6u 452 #define P14_6_NUM 6u 453 #define P14_6_AMUXSEGMENT AMUXBUS_MAIN 454 #define P14_7_PORT GPIO_PRT14 455 #define P14_7_PIN 7u 456 #define P14_7_NUM 7u 457 #define P14_7_AMUXSEGMENT AMUXBUS_MAIN 458 459 /* PORT 15 (GPIO) */ 460 #define P15_0_PORT GPIO_PRT15 461 #define P15_0_PIN 0u 462 #define P15_0_NUM 0u 463 #define P15_0_AMUXSEGMENT AMUXBUS_MAIN 464 #define P15_1_PORT GPIO_PRT15 465 #define P15_1_PIN 1u 466 #define P15_1_NUM 1u 467 #define P15_1_AMUXSEGMENT AMUXBUS_MAIN 468 #define P15_2_PORT GPIO_PRT15 469 #define P15_2_PIN 2u 470 #define P15_2_NUM 2u 471 #define P15_2_AMUXSEGMENT AMUXBUS_MAIN 472 #define P15_3_PORT GPIO_PRT15 473 #define P15_3_PIN 3u 474 #define P15_3_NUM 3u 475 #define P15_3_AMUXSEGMENT AMUXBUS_MAIN 476 477 /* PORT 16 (GPIO) */ 478 #define P16_0_PORT GPIO_PRT16 479 #define P16_0_PIN 0u 480 #define P16_0_NUM 0u 481 #define P16_0_AMUXSEGMENT AMUXBUS_MAIN 482 #define P16_1_PORT GPIO_PRT16 483 #define P16_1_PIN 1u 484 #define P16_1_NUM 1u 485 #define P16_1_AMUXSEGMENT AMUXBUS_MAIN 486 #define P16_2_PORT GPIO_PRT16 487 #define P16_2_PIN 2u 488 #define P16_2_NUM 2u 489 #define P16_2_AMUXSEGMENT AMUXBUS_MAIN 490 #define P16_3_PORT GPIO_PRT16 491 #define P16_3_PIN 3u 492 #define P16_3_NUM 3u 493 #define P16_3_AMUXSEGMENT AMUXBUS_MAIN 494 495 /* PORT 17 (GPIO) */ 496 #define P17_0_PORT GPIO_PRT17 497 #define P17_0_PIN 0u 498 #define P17_0_NUM 0u 499 #define P17_0_AMUXSEGMENT AMUXBUS_MAIN 500 #define P17_1_PORT GPIO_PRT17 501 #define P17_1_PIN 1u 502 #define P17_1_NUM 1u 503 #define P17_1_AMUXSEGMENT AMUXBUS_MAIN 504 #define P17_2_PORT GPIO_PRT17 505 #define P17_2_PIN 2u 506 #define P17_2_NUM 2u 507 #define P17_2_AMUXSEGMENT AMUXBUS_MAIN 508 #define P17_3_PORT GPIO_PRT17 509 #define P17_3_PIN 3u 510 #define P17_3_NUM 3u 511 #define P17_3_AMUXSEGMENT AMUXBUS_MAIN 512 #define P17_4_PORT GPIO_PRT17 513 #define P17_4_PIN 4u 514 #define P17_4_NUM 4u 515 #define P17_4_AMUXSEGMENT AMUXBUS_MAIN 516 #define P17_5_PORT GPIO_PRT17 517 #define P17_5_PIN 5u 518 #define P17_5_NUM 5u 519 #define P17_5_AMUXSEGMENT AMUXBUS_MAIN 520 #define P17_6_PORT GPIO_PRT17 521 #define P17_6_PIN 6u 522 #define P17_6_NUM 6u 523 #define P17_6_AMUXSEGMENT AMUXBUS_MAIN 524 #define P17_7_PORT GPIO_PRT17 525 #define P17_7_PIN 7u 526 #define P17_7_NUM 7u 527 #define P17_7_AMUXSEGMENT AMUXBUS_MAIN 528 529 /* PORT 18 (GPIO) */ 530 #define P18_0_PORT GPIO_PRT18 531 #define P18_0_PIN 0u 532 #define P18_0_NUM 0u 533 #define P18_0_AMUXSEGMENT AMUXBUS_MAIN 534 #define P18_1_PORT GPIO_PRT18 535 #define P18_1_PIN 1u 536 #define P18_1_NUM 1u 537 #define P18_1_AMUXSEGMENT AMUXBUS_MAIN 538 #define P18_2_PORT GPIO_PRT18 539 #define P18_2_PIN 2u 540 #define P18_2_NUM 2u 541 #define P18_2_AMUXSEGMENT AMUXBUS_MAIN 542 #define P18_3_PORT GPIO_PRT18 543 #define P18_3_PIN 3u 544 #define P18_3_NUM 3u 545 #define P18_3_AMUXSEGMENT AMUXBUS_MAIN 546 #define P18_4_PORT GPIO_PRT18 547 #define P18_4_PIN 4u 548 #define P18_4_NUM 4u 549 #define P18_4_AMUXSEGMENT AMUXBUS_MAIN 550 #define P18_5_PORT GPIO_PRT18 551 #define P18_5_PIN 5u 552 #define P18_5_NUM 5u 553 #define P18_5_AMUXSEGMENT AMUXBUS_MAIN 554 #define P18_6_PORT GPIO_PRT18 555 #define P18_6_PIN 6u 556 #define P18_6_NUM 6u 557 #define P18_6_AMUXSEGMENT AMUXBUS_MAIN 558 #define P18_7_PORT GPIO_PRT18 559 #define P18_7_PIN 7u 560 #define P18_7_NUM 7u 561 #define P18_7_AMUXSEGMENT AMUXBUS_MAIN 562 563 /* PORT 19 (GPIO) */ 564 #define P19_0_PORT GPIO_PRT19 565 #define P19_0_PIN 0u 566 #define P19_0_NUM 0u 567 #define P19_0_AMUXSEGMENT AMUXBUS_MAIN 568 #define P19_1_PORT GPIO_PRT19 569 #define P19_1_PIN 1u 570 #define P19_1_NUM 1u 571 #define P19_1_AMUXSEGMENT AMUXBUS_MAIN 572 #define P19_2_PORT GPIO_PRT19 573 #define P19_2_PIN 2u 574 #define P19_2_NUM 2u 575 #define P19_2_AMUXSEGMENT AMUXBUS_MAIN 576 #define P19_3_PORT GPIO_PRT19 577 #define P19_3_PIN 3u 578 #define P19_3_NUM 3u 579 #define P19_3_AMUXSEGMENT AMUXBUS_MAIN 580 #define P19_4_PORT GPIO_PRT19 581 #define P19_4_PIN 4u 582 #define P19_4_NUM 4u 583 #define P19_4_AMUXSEGMENT AMUXBUS_MAIN 584 585 /* PORT 20 (GPIO) */ 586 #define P20_0_PORT GPIO_PRT20 587 #define P20_0_PIN 0u 588 #define P20_0_NUM 0u 589 #define P20_0_AMUXSEGMENT AMUXBUS_MAIN 590 #define P20_1_PORT GPIO_PRT20 591 #define P20_1_PIN 1u 592 #define P20_1_NUM 1u 593 #define P20_1_AMUXSEGMENT AMUXBUS_MAIN 594 #define P20_2_PORT GPIO_PRT20 595 #define P20_2_PIN 2u 596 #define P20_2_NUM 2u 597 #define P20_2_AMUXSEGMENT AMUXBUS_MAIN 598 #define P20_3_PORT GPIO_PRT20 599 #define P20_3_PIN 3u 600 #define P20_3_NUM 3u 601 #define P20_3_AMUXSEGMENT AMUXBUS_MAIN 602 #define P20_4_PORT GPIO_PRT20 603 #define P20_4_PIN 4u 604 #define P20_4_NUM 4u 605 #define P20_4_AMUXSEGMENT AMUXBUS_MAIN 606 #define P20_5_PORT GPIO_PRT20 607 #define P20_5_PIN 5u 608 #define P20_5_NUM 5u 609 #define P20_5_AMUXSEGMENT AMUXBUS_MAIN 610 #define P20_6_PORT GPIO_PRT20 611 #define P20_6_PIN 6u 612 #define P20_6_NUM 6u 613 #define P20_6_AMUXSEGMENT AMUXBUS_MAIN 614 #define P20_7_PORT GPIO_PRT20 615 #define P20_7_PIN 7u 616 #define P20_7_NUM 7u 617 #define P20_7_AMUXSEGMENT AMUXBUS_MAIN 618 619 /* PORT 21 (GPIO) */ 620 #define P21_0_PORT GPIO_PRT21 621 #define P21_0_PIN 0u 622 #define P21_0_NUM 0u 623 #define P21_0_AMUXSEGMENT AMUXBUS_MAIN 624 #define P21_1_PORT GPIO_PRT21 625 #define P21_1_PIN 1u 626 #define P21_1_NUM 1u 627 #define P21_1_AMUXSEGMENT AMUXBUS_MAIN 628 #define P21_2_PORT GPIO_PRT21 629 #define P21_2_PIN 2u 630 #define P21_2_NUM 2u 631 #define P21_2_AMUXSEGMENT AMUXBUS_MAIN 632 #define P21_3_PORT GPIO_PRT21 633 #define P21_3_PIN 3u 634 #define P21_3_NUM 3u 635 #define P21_3_AMUXSEGMENT AMUXBUS_MAIN 636 #define P21_4_PORT GPIO_PRT21 637 #define P21_4_PIN 4u 638 #define P21_4_NUM 4u 639 #define P21_4_AMUXSEGMENT AMUXBUS_MAIN 640 #define P21_5_PORT GPIO_PRT21 641 #define P21_5_PIN 5u 642 #define P21_5_NUM 5u 643 #define P21_5_AMUXSEGMENT AMUXBUS_MAIN 644 #define P21_6_PORT GPIO_PRT21 645 #define P21_6_PIN 6u 646 #define P21_6_NUM 6u 647 #define P21_6_AMUXSEGMENT AMUXBUS_MAIN 648 #define P21_7_PORT GPIO_PRT21 649 #define P21_7_PIN 7u 650 #define P21_7_NUM 7u 651 #define P21_7_AMUXSEGMENT AMUXBUS_MAIN 652 653 /* PORT 22 (GPIO) */ 654 #define P22_0_PORT GPIO_PRT22 655 #define P22_0_PIN 0u 656 #define P22_0_NUM 0u 657 #define P22_0_AMUXSEGMENT AMUXBUS_MAIN 658 #define P22_1_PORT GPIO_PRT22 659 #define P22_1_PIN 1u 660 #define P22_1_NUM 1u 661 #define P22_1_AMUXSEGMENT AMUXBUS_MAIN 662 #define P22_2_PORT GPIO_PRT22 663 #define P22_2_PIN 2u 664 #define P22_2_NUM 2u 665 #define P22_2_AMUXSEGMENT AMUXBUS_MAIN 666 #define P22_3_PORT GPIO_PRT22 667 #define P22_3_PIN 3u 668 #define P22_3_NUM 3u 669 #define P22_3_AMUXSEGMENT AMUXBUS_MAIN 670 #define P22_4_PORT GPIO_PRT22 671 #define P22_4_PIN 4u 672 #define P22_4_NUM 4u 673 #define P22_4_AMUXSEGMENT AMUXBUS_MAIN 674 #define P22_5_PORT GPIO_PRT22 675 #define P22_5_PIN 5u 676 #define P22_5_NUM 5u 677 #define P22_5_AMUXSEGMENT AMUXBUS_MAIN 678 #define P22_6_PORT GPIO_PRT22 679 #define P22_6_PIN 6u 680 #define P22_6_NUM 6u 681 #define P22_6_AMUXSEGMENT AMUXBUS_MAIN 682 #define P22_7_PORT GPIO_PRT22 683 #define P22_7_PIN 7u 684 #define P22_7_NUM 7u 685 #define P22_7_AMUXSEGMENT AMUXBUS_MAIN 686 687 /* PORT 23 (GPIO) */ 688 #define P23_0_PORT GPIO_PRT23 689 #define P23_0_PIN 0u 690 #define P23_0_NUM 0u 691 #define P23_0_AMUXSEGMENT AMUXBUS_MAIN 692 #define P23_1_PORT GPIO_PRT23 693 #define P23_1_PIN 1u 694 #define P23_1_NUM 1u 695 #define P23_1_AMUXSEGMENT AMUXBUS_MAIN 696 #define P23_2_PORT GPIO_PRT23 697 #define P23_2_PIN 2u 698 #define P23_2_NUM 2u 699 #define P23_2_AMUXSEGMENT AMUXBUS_MAIN 700 #define P23_3_PORT GPIO_PRT23 701 #define P23_3_PIN 3u 702 #define P23_3_NUM 3u 703 #define P23_3_AMUXSEGMENT AMUXBUS_TEST 704 #define P23_4_PORT GPIO_PRT23 705 #define P23_4_PIN 4u 706 #define P23_4_NUM 4u 707 #define P23_4_AMUXSEGMENT AMUXBUS_TEST 708 #define P23_5_PORT GPIO_PRT23 709 #define P23_5_PIN 5u 710 #define P23_5_NUM 5u 711 #define P23_5_AMUXSEGMENT AMUXBUS_MAIN 712 #define P23_6_PORT GPIO_PRT23 713 #define P23_6_PIN 6u 714 #define P23_6_NUM 6u 715 #define P23_6_AMUXSEGMENT AMUXBUS_MAIN 716 #define P23_7_PORT GPIO_PRT23 717 #define P23_7_PIN 7u 718 #define P23_7_NUM 7u 719 #define P23_7_AMUXSEGMENT AMUXBUS_MAIN 720 721 /* Analog Connections */ 722 #define PASS0_I_TEMP_KELVIN_PORT 21u 723 #define PASS0_I_TEMP_KELVIN_PIN 2u 724 #define PASS0_SARMUX_MOTOR0_PORT 11u 725 #define PASS0_SARMUX_MOTOR0_PIN 0u 726 #define PASS0_SARMUX_MOTOR1_PORT 11u 727 #define PASS0_SARMUX_MOTOR1_PIN 1u 728 #define PASS0_SARMUX_MOTOR2_PORT 11u 729 #define PASS0_SARMUX_MOTOR2_PIN 2u 730 #define PASS0_SARMUX_PADS0_PORT 6u 731 #define PASS0_SARMUX_PADS0_PIN 0u 732 #define PASS0_SARMUX_PADS1_PORT 6u 733 #define PASS0_SARMUX_PADS1_PIN 1u 734 #define PASS0_SARMUX_PADS10_PORT 7u 735 #define PASS0_SARMUX_PADS10_PIN 2u 736 #define PASS0_SARMUX_PADS11_PORT 7u 737 #define PASS0_SARMUX_PADS11_PIN 3u 738 #define PASS0_SARMUX_PADS12_PORT 7u 739 #define PASS0_SARMUX_PADS12_PIN 4u 740 #define PASS0_SARMUX_PADS13_PORT 7u 741 #define PASS0_SARMUX_PADS13_PIN 5u 742 #define PASS0_SARMUX_PADS14_PORT 7u 743 #define PASS0_SARMUX_PADS14_PIN 6u 744 #define PASS0_SARMUX_PADS15_PORT 7u 745 #define PASS0_SARMUX_PADS15_PIN 7u 746 #define PASS0_SARMUX_PADS16_PORT 8u 747 #define PASS0_SARMUX_PADS16_PIN 1u 748 #define PASS0_SARMUX_PADS17_PORT 8u 749 #define PASS0_SARMUX_PADS17_PIN 2u 750 #define PASS0_SARMUX_PADS18_PORT 8u 751 #define PASS0_SARMUX_PADS18_PIN 3u 752 #define PASS0_SARMUX_PADS19_PORT 8u 753 #define PASS0_SARMUX_PADS19_PIN 4u 754 #define PASS0_SARMUX_PADS2_PORT 6u 755 #define PASS0_SARMUX_PADS2_PIN 2u 756 #define PASS0_SARMUX_PADS20_PORT 9u 757 #define PASS0_SARMUX_PADS20_PIN 0u 758 #define PASS0_SARMUX_PADS21_PORT 9u 759 #define PASS0_SARMUX_PADS21_PIN 1u 760 #define PASS0_SARMUX_PADS22_PORT 9u 761 #define PASS0_SARMUX_PADS22_PIN 2u 762 #define PASS0_SARMUX_PADS23_PORT 9u 763 #define PASS0_SARMUX_PADS23_PIN 3u 764 #define PASS0_SARMUX_PADS3_PORT 6u 765 #define PASS0_SARMUX_PADS3_PIN 3u 766 #define PASS0_SARMUX_PADS32_PORT 10u 767 #define PASS0_SARMUX_PADS32_PIN 4u 768 #define PASS0_SARMUX_PADS33_PORT 10u 769 #define PASS0_SARMUX_PADS33_PIN 5u 770 #define PASS0_SARMUX_PADS34_PORT 10u 771 #define PASS0_SARMUX_PADS34_PIN 6u 772 #define PASS0_SARMUX_PADS35_PORT 10u 773 #define PASS0_SARMUX_PADS35_PIN 7u 774 #define PASS0_SARMUX_PADS36_PORT 12u 775 #define PASS0_SARMUX_PADS36_PIN 0u 776 #define PASS0_SARMUX_PADS37_PORT 12u 777 #define PASS0_SARMUX_PADS37_PIN 1u 778 #define PASS0_SARMUX_PADS38_PORT 12u 779 #define PASS0_SARMUX_PADS38_PIN 2u 780 #define PASS0_SARMUX_PADS39_PORT 12u 781 #define PASS0_SARMUX_PADS39_PIN 3u 782 #define PASS0_SARMUX_PADS4_PORT 6u 783 #define PASS0_SARMUX_PADS4_PIN 4u 784 #define PASS0_SARMUX_PADS40_PORT 12u 785 #define PASS0_SARMUX_PADS40_PIN 4u 786 #define PASS0_SARMUX_PADS41_PORT 12u 787 #define PASS0_SARMUX_PADS41_PIN 5u 788 #define PASS0_SARMUX_PADS42_PORT 12u 789 #define PASS0_SARMUX_PADS42_PIN 6u 790 #define PASS0_SARMUX_PADS43_PORT 12u 791 #define PASS0_SARMUX_PADS43_PIN 7u 792 #define PASS0_SARMUX_PADS44_PORT 13u 793 #define PASS0_SARMUX_PADS44_PIN 0u 794 #define PASS0_SARMUX_PADS45_PORT 13u 795 #define PASS0_SARMUX_PADS45_PIN 1u 796 #define PASS0_SARMUX_PADS46_PORT 13u 797 #define PASS0_SARMUX_PADS46_PIN 2u 798 #define PASS0_SARMUX_PADS47_PORT 13u 799 #define PASS0_SARMUX_PADS47_PIN 3u 800 #define PASS0_SARMUX_PADS48_PORT 13u 801 #define PASS0_SARMUX_PADS48_PIN 4u 802 #define PASS0_SARMUX_PADS49_PORT 13u 803 #define PASS0_SARMUX_PADS49_PIN 5u 804 #define PASS0_SARMUX_PADS5_PORT 6u 805 #define PASS0_SARMUX_PADS5_PIN 5u 806 #define PASS0_SARMUX_PADS50_PORT 13u 807 #define PASS0_SARMUX_PADS50_PIN 6u 808 #define PASS0_SARMUX_PADS51_PORT 13u 809 #define PASS0_SARMUX_PADS51_PIN 7u 810 #define PASS0_SARMUX_PADS52_PORT 14u 811 #define PASS0_SARMUX_PADS52_PIN 0u 812 #define PASS0_SARMUX_PADS53_PORT 14u 813 #define PASS0_SARMUX_PADS53_PIN 1u 814 #define PASS0_SARMUX_PADS54_PORT 14u 815 #define PASS0_SARMUX_PADS54_PIN 2u 816 #define PASS0_SARMUX_PADS55_PORT 14u 817 #define PASS0_SARMUX_PADS55_PIN 3u 818 #define PASS0_SARMUX_PADS56_PORT 14u 819 #define PASS0_SARMUX_PADS56_PIN 4u 820 #define PASS0_SARMUX_PADS57_PORT 14u 821 #define PASS0_SARMUX_PADS57_PIN 5u 822 #define PASS0_SARMUX_PADS58_PORT 14u 823 #define PASS0_SARMUX_PADS58_PIN 6u 824 #define PASS0_SARMUX_PADS59_PORT 14u 825 #define PASS0_SARMUX_PADS59_PIN 7u 826 #define PASS0_SARMUX_PADS6_PORT 6u 827 #define PASS0_SARMUX_PADS6_PIN 6u 828 #define PASS0_SARMUX_PADS60_PORT 15u 829 #define PASS0_SARMUX_PADS60_PIN 0u 830 #define PASS0_SARMUX_PADS61_PORT 15u 831 #define PASS0_SARMUX_PADS61_PIN 1u 832 #define PASS0_SARMUX_PADS62_PORT 15u 833 #define PASS0_SARMUX_PADS62_PIN 2u 834 #define PASS0_SARMUX_PADS63_PORT 15u 835 #define PASS0_SARMUX_PADS63_PIN 3u 836 #define PASS0_SARMUX_PADS64_PORT 18u 837 #define PASS0_SARMUX_PADS64_PIN 0u 838 #define PASS0_SARMUX_PADS65_PORT 18u 839 #define PASS0_SARMUX_PADS65_PIN 1u 840 #define PASS0_SARMUX_PADS66_PORT 18u 841 #define PASS0_SARMUX_PADS66_PIN 2u 842 #define PASS0_SARMUX_PADS67_PORT 18u 843 #define PASS0_SARMUX_PADS67_PIN 3u 844 #define PASS0_SARMUX_PADS68_PORT 18u 845 #define PASS0_SARMUX_PADS68_PIN 4u 846 #define PASS0_SARMUX_PADS69_PORT 18u 847 #define PASS0_SARMUX_PADS69_PIN 5u 848 #define PASS0_SARMUX_PADS7_PORT 6u 849 #define PASS0_SARMUX_PADS7_PIN 7u 850 #define PASS0_SARMUX_PADS70_PORT 18u 851 #define PASS0_SARMUX_PADS70_PIN 6u 852 #define PASS0_SARMUX_PADS71_PORT 18u 853 #define PASS0_SARMUX_PADS71_PIN 7u 854 #define PASS0_SARMUX_PADS8_PORT 7u 855 #define PASS0_SARMUX_PADS8_PIN 0u 856 #define PASS0_SARMUX_PADS9_PORT 7u 857 #define PASS0_SARMUX_PADS9_PIN 1u 858 #define PASS0_VB_TEMP_KELVIN_PORT 10u 859 #define PASS0_VB_TEMP_KELVIN_PIN 4u 860 #define PASS0_VE_TEMP_KELVIN_PORT 23u 861 #define PASS0_VE_TEMP_KELVIN_PIN 4u 862 #define SRSS_ADFT_PIN0_PORT 23u 863 #define SRSS_ADFT_PIN0_PIN 4u 864 #define SRSS_ADFT_PIN1_PORT 23u 865 #define SRSS_ADFT_PIN1_PIN 3u 866 #define SRSS_ADFT_POR_PAD_HV_PORT 21u 867 #define SRSS_ADFT_POR_PAD_HV_PIN 4u 868 #define SRSS_ECO_IN_PORT 21u 869 #define SRSS_ECO_IN_PIN 2u 870 #define SRSS_ECO_OUT_PORT 21u 871 #define SRSS_ECO_OUT_PIN 3u 872 #define SRSS_VEXT_REF_REG_PORT 21u 873 #define SRSS_VEXT_REF_REG_PIN 3u 874 #define SRSS_WCO_IN_PORT 21u 875 #define SRSS_WCO_IN_PIN 0u 876 #define SRSS_WCO_OUT_PORT 21u 877 #define SRSS_WCO_OUT_PIN 1u 878 879 /* HSIOM Connections */ 880 typedef enum 881 { 882 /* Generic HSIOM connections */ 883 HSIOM_SEL_GPIO = 0, /* GPIO controls 'out' */ 884 HSIOM_SEL_GPIO_DSI = 1, /* GPIO controls 'out', DSI controls 'output enable' */ 885 HSIOM_SEL_DSI_DSI = 2, /* DSI controls 'out' and 'output enable' */ 886 HSIOM_SEL_DSI_GPIO = 3, /* DSI controls 'out', GPIO controls 'output enable' */ 887 HSIOM_SEL_AMUXA = 4, /* Analog mux bus A */ 888 HSIOM_SEL_AMUXB = 5, /* Analog mux bus B */ 889 HSIOM_SEL_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 890 HSIOM_SEL_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 891 HSIOM_SEL_ACT_0 = 8, /* Active functionality 0 */ 892 HSIOM_SEL_ACT_1 = 9, /* Active functionality 1 */ 893 HSIOM_SEL_ACT_2 = 10, /* Active functionality 2 */ 894 HSIOM_SEL_ACT_3 = 11, /* Active functionality 3 */ 895 HSIOM_SEL_DS_0 = 12, /* DeepSleep functionality 0 */ 896 HSIOM_SEL_DS_1 = 13, /* DeepSleep functionality 1 */ 897 HSIOM_SEL_DS_2 = 14, /* DeepSleep functionality 2 */ 898 HSIOM_SEL_DS_3 = 15, /* DeepSleep functionality 3 */ 899 HSIOM_SEL_ACT_4 = 16, /* Active functionality 4 */ 900 HSIOM_SEL_ACT_5 = 17, /* Active functionality 5 */ 901 HSIOM_SEL_ACT_6 = 18, /* Active functionality 6 */ 902 HSIOM_SEL_ACT_7 = 19, /* Active functionality 7 */ 903 HSIOM_SEL_ACT_8 = 20, /* Active functionality 8 */ 904 HSIOM_SEL_ACT_9 = 21, /* Active functionality 9 */ 905 HSIOM_SEL_ACT_10 = 22, /* Active functionality 10 */ 906 HSIOM_SEL_ACT_11 = 23, /* Active functionality 11 */ 907 HSIOM_SEL_ACT_12 = 24, /* Active functionality 12 */ 908 HSIOM_SEL_ACT_13 = 25, /* Active functionality 13 */ 909 HSIOM_SEL_ACT_14 = 26, /* Active functionality 14 */ 910 HSIOM_SEL_ACT_15 = 27, /* Active functionality 15 */ 911 HSIOM_SEL_DS_4 = 28, /* DeepSleep functionality 4 */ 912 HSIOM_SEL_DS_5 = 29, /* DeepSleep functionality 5 */ 913 HSIOM_SEL_DS_6 = 30, /* DeepSleep functionality 6 */ 914 HSIOM_SEL_DS_7 = 31, /* DeepSleep functionality 7 */ 915 916 /* P0.0 */ 917 P0_0_GPIO = 0, /* GPIO controls 'out' */ 918 P0_0_AMUXA = 4, /* Analog mux bus A */ 919 P0_0_AMUXB = 5, /* Analog mux bus B */ 920 P0_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 921 P0_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 922 P0_0_TCPWM0_LINE18 = 8, /* Digital Active - tcpwm[0].line[18]:1 */ 923 P0_0_TCPWM0_LINE_COMPL22 = 9, /* Digital Active - tcpwm[0].line_compl[22]:1 */ 924 P0_0_TCPWM0_TR_ONE_CNT_IN54 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[54]:1 */ 925 P0_0_TCPWM0_TR_ONE_CNT_IN67 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[67]:1 */ 926 P0_0_SCB0_UART_RX = 17, /* Digital Active - scb[0].uart_rx:0 */ 927 P0_0_SCB7_I2C_SDA = 18, /* Digital Active - scb[7].i2c_sda:2 */ 928 P0_0_LIN0_LIN_RX1 = 20, /* Digital Active - lin[0].lin_rx[1]:0 */ 929 P0_0_SCB0_SPI_MISO = 30, /* Digital Deep Sleep - scb[0].spi_miso:0 */ 930 931 /* P0.1 */ 932 P0_1_GPIO = 0, /* GPIO controls 'out' */ 933 P0_1_AMUXA = 4, /* Analog mux bus A */ 934 P0_1_AMUXB = 5, /* Analog mux bus B */ 935 P0_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 936 P0_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 937 P0_1_TCPWM0_LINE17 = 8, /* Digital Active - tcpwm[0].line[17]:1 */ 938 P0_1_TCPWM0_LINE_COMPL18 = 9, /* Digital Active - tcpwm[0].line_compl[18]:1 */ 939 P0_1_TCPWM0_TR_ONE_CNT_IN51 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[51]:1 */ 940 P0_1_TCPWM0_TR_ONE_CNT_IN55 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[55]:1 */ 941 P0_1_SCB0_UART_TX = 17, /* Digital Active - scb[0].uart_tx:0 */ 942 P0_1_SCB7_I2C_SCL = 18, /* Digital Active - scb[7].i2c_scl:2 */ 943 P0_1_LIN0_LIN_TX1 = 20, /* Digital Active - lin[0].lin_tx[1]:0 */ 944 P0_1_SCB0_SPI_MOSI = 30, /* Digital Deep Sleep - scb[0].spi_mosi:0 */ 945 946 /* P0.2 */ 947 P0_2_GPIO = 0, /* GPIO controls 'out' */ 948 P0_2_AMUXA = 4, /* Analog mux bus A */ 949 P0_2_AMUXB = 5, /* Analog mux bus B */ 950 P0_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 951 P0_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 952 P0_2_TCPWM0_LINE14 = 8, /* Digital Active - tcpwm[0].line[14]:1 */ 953 P0_2_TCPWM0_LINE_COMPL17 = 9, /* Digital Active - tcpwm[0].line_compl[17]:1 */ 954 P0_2_TCPWM0_TR_ONE_CNT_IN42 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[42]:1 */ 955 P0_2_TCPWM0_TR_ONE_CNT_IN52 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[52]:1 */ 956 P0_2_SCB0_I2C_SCL = 14, /* Digital Deep Sleep - scb[0].i2c_scl:0 */ 957 P0_2_SCB0_UART_RTS = 17, /* Digital Active - scb[0].uart_rts:0 */ 958 P0_2_LIN0_LIN_EN1 = 20, /* Digital Active - lin[0].lin_en[1]:0 */ 959 P0_2_CANFD0_TTCAN_TX1 = 21, /* Digital Active - canfd[0].ttcan_tx[1]:0 */ 960 P0_2_SCB0_SPI_CLK = 30, /* Digital Deep Sleep - scb[0].spi_clk:0 */ 961 962 /* P0.3 */ 963 P0_3_GPIO = 0, /* GPIO controls 'out' */ 964 P0_3_AMUXA = 4, /* Analog mux bus A */ 965 P0_3_AMUXB = 5, /* Analog mux bus B */ 966 P0_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 967 P0_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 968 P0_3_TCPWM0_LINE13 = 8, /* Digital Active - tcpwm[0].line[13]:1 */ 969 P0_3_TCPWM0_LINE_COMPL14 = 9, /* Digital Active - tcpwm[0].line_compl[14]:1 */ 970 P0_3_TCPWM0_TR_ONE_CNT_IN39 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[39]:1 */ 971 P0_3_TCPWM0_TR_ONE_CNT_IN43 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[43]:1 */ 972 P0_3_SCB0_I2C_SDA = 14, /* Digital Deep Sleep - scb[0].i2c_sda:0 */ 973 P0_3_SCB0_UART_CTS = 17, /* Digital Active - scb[0].uart_cts:0 */ 974 P0_3_CANFD0_TTCAN_RX1 = 21, /* Digital Active - canfd[0].ttcan_rx[1]:0 */ 975 P0_3_SCB0_SPI_SELECT0 = 30, /* Digital Deep Sleep - scb[0].spi_select0:0 */ 976 977 /* P1.0 */ 978 P1_0_GPIO = 0, /* GPIO controls 'out' */ 979 P1_0_AMUXA = 4, /* Analog mux bus A */ 980 P1_0_AMUXB = 5, /* Analog mux bus B */ 981 P1_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 982 P1_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 983 P1_0_TCPWM0_LINE12 = 8, /* Digital Active - tcpwm[0].line[12]:1 */ 984 P1_0_TCPWM0_LINE_COMPL13 = 9, /* Digital Active - tcpwm[0].line_compl[13]:1 */ 985 P1_0_TCPWM0_TR_ONE_CNT_IN36 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[36]:1 */ 986 P1_0_TCPWM0_TR_ONE_CNT_IN40 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[40]:1 */ 987 P1_0_SCB0_I2C_SCL = 14, /* Digital Deep Sleep - scb[0].i2c_scl:1 */ 988 P1_0_TCPWM0_LINE516 = 16, /* Digital Active - tcpwm[0].line[516]:0 */ 989 P1_0_SCB0_SPI_MISO = 30, /* Digital Deep Sleep - scb[0].spi_miso:1 */ 990 991 /* P1.1 */ 992 P1_1_GPIO = 0, /* GPIO controls 'out' */ 993 P1_1_AMUXA = 4, /* Analog mux bus A */ 994 P1_1_AMUXB = 5, /* Analog mux bus B */ 995 P1_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 996 P1_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 997 P1_1_TCPWM0_LINE11 = 8, /* Digital Active - tcpwm[0].line[11]:1 */ 998 P1_1_TCPWM0_LINE_COMPL12 = 9, /* Digital Active - tcpwm[0].line_compl[12]:1 */ 999 P1_1_TCPWM0_TR_ONE_CNT_IN33 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[33]:1 */ 1000 P1_1_TCPWM0_TR_ONE_CNT_IN37 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[37]:1 */ 1001 P1_1_SCB0_I2C_SDA = 14, /* Digital Deep Sleep - scb[0].i2c_sda:1 */ 1002 P1_1_TCPWM0_LINE517 = 16, /* Digital Active - tcpwm[0].line[517]:0 */ 1003 P1_1_SCB0_SPI_MOSI = 30, /* Digital Deep Sleep - scb[0].spi_mosi:1 */ 1004 1005 /* P1.2 */ 1006 P1_2_GPIO = 0, /* GPIO controls 'out' */ 1007 P1_2_AMUXA = 4, /* Analog mux bus A */ 1008 P1_2_AMUXB = 5, /* Analog mux bus B */ 1009 P1_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1010 P1_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1011 P1_2_TCPWM0_LINE10 = 8, /* Digital Active - tcpwm[0].line[10]:1 */ 1012 P1_2_TCPWM0_LINE_COMPL11 = 9, /* Digital Active - tcpwm[0].line_compl[11]:1 */ 1013 P1_2_TCPWM0_TR_ONE_CNT_IN30 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[30]:1 */ 1014 P1_2_TCPWM0_TR_ONE_CNT_IN34 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[34]:1 */ 1015 P1_2_TCPWM0_LINE518 = 16, /* Digital Active - tcpwm[0].line[518]:0 */ 1016 P1_2_PERI_TR_IO_INPUT0 = 26, /* Digital Active - peri.tr_io_input[0]:0 */ 1017 P1_2_SCB0_SPI_CLK = 30, /* Digital Deep Sleep - scb[0].spi_clk:1 */ 1018 1019 /* P1.3 */ 1020 P1_3_GPIO = 0, /* GPIO controls 'out' */ 1021 P1_3_AMUXA = 4, /* Analog mux bus A */ 1022 P1_3_AMUXB = 5, /* Analog mux bus B */ 1023 P1_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1024 P1_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1025 P1_3_TCPWM0_LINE8 = 8, /* Digital Active - tcpwm[0].line[8]:1 */ 1026 P1_3_TCPWM0_LINE_COMPL10 = 9, /* Digital Active - tcpwm[0].line_compl[10]:1 */ 1027 P1_3_TCPWM0_TR_ONE_CNT_IN24 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[24]:1 */ 1028 P1_3_TCPWM0_TR_ONE_CNT_IN31 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[31]:1 */ 1029 P1_3_TCPWM0_LINE519 = 16, /* Digital Active - tcpwm[0].line[519]:0 */ 1030 P1_3_PERI_TR_IO_INPUT1 = 26, /* Digital Active - peri.tr_io_input[1]:0 */ 1031 P1_3_SCB0_SPI_SELECT0 = 30, /* Digital Deep Sleep - scb[0].spi_select0:1 */ 1032 1033 /* P2.0 */ 1034 P2_0_GPIO = 0, /* GPIO controls 'out' */ 1035 P2_0_AMUXA = 4, /* Analog mux bus A */ 1036 P2_0_AMUXB = 5, /* Analog mux bus B */ 1037 P2_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1038 P2_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1039 P2_0_TCPWM0_LINE7 = 8, /* Digital Active - tcpwm[0].line[7]:1 */ 1040 P2_0_TCPWM0_LINE_COMPL8 = 9, /* Digital Active - tcpwm[0].line_compl[8]:1 */ 1041 P2_0_TCPWM0_TR_ONE_CNT_IN21 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[21]:1 */ 1042 P2_0_TCPWM0_TR_ONE_CNT_IN25 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[25]:1 */ 1043 P2_0_TCPWM0_TR_ONE_CNT_IN1548 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1548]:0 */ 1044 P2_0_SCB7_UART_RX = 17, /* Digital Active - scb[7].uart_rx:0 */ 1045 P2_0_SCB7_SPI_MISO = 19, /* Digital Active - scb[7].spi_miso:0 */ 1046 P2_0_LIN0_LIN_RX0 = 20, /* Digital Active - lin[0].lin_rx[0]:0 */ 1047 P2_0_CANFD0_TTCAN_TX0 = 21, /* Digital Active - canfd[0].ttcan_tx[0]:0 */ 1048 P2_0_PERI_TR_IO_INPUT2 = 26, /* Digital Active - peri.tr_io_input[2]:0 */ 1049 P2_0_CPUSS_SWJ_TRSTN = 29, /* Digital Deep Sleep - cpuss.swj_trstn:0 */ 1050 P2_0_SCB0_SPI_SELECT1 = 30, /* Digital Deep Sleep - scb[0].spi_select1:0 */ 1051 1052 /* P2.1 */ 1053 P2_1_GPIO = 0, /* GPIO controls 'out' */ 1054 P2_1_AMUXA = 4, /* Analog mux bus A */ 1055 P2_1_AMUXB = 5, /* Analog mux bus B */ 1056 P2_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1057 P2_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1058 P2_1_TCPWM0_LINE6 = 8, /* Digital Active - tcpwm[0].line[6]:1 */ 1059 P2_1_TCPWM0_LINE_COMPL7 = 9, /* Digital Active - tcpwm[0].line_compl[7]:1 */ 1060 P2_1_TCPWM0_TR_ONE_CNT_IN18 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[18]:1 */ 1061 P2_1_TCPWM0_TR_ONE_CNT_IN22 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[22]:1 */ 1062 P2_1_TCPWM0_TR_ONE_CNT_IN1551 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1551]:0 */ 1063 P2_1_SCB7_UART_TX = 17, /* Digital Active - scb[7].uart_tx:0 */ 1064 P2_1_SCB7_I2C_SDA = 18, /* Digital Active - scb[7].i2c_sda:0 */ 1065 P2_1_SCB7_SPI_MOSI = 19, /* Digital Active - scb[7].spi_mosi:0 */ 1066 P2_1_LIN0_LIN_TX0 = 20, /* Digital Active - lin[0].lin_tx[0]:0 */ 1067 P2_1_CANFD0_TTCAN_RX0 = 21, /* Digital Active - canfd[0].ttcan_rx[0]:0 */ 1068 P2_1_PERI_TR_IO_INPUT3 = 26, /* Digital Active - peri.tr_io_input[3]:0 */ 1069 P2_1_SCB0_SPI_SELECT2 = 30, /* Digital Deep Sleep - scb[0].spi_select2:0 */ 1070 1071 /* P2.2 */ 1072 P2_2_GPIO = 0, /* GPIO controls 'out' */ 1073 P2_2_AMUXA = 4, /* Analog mux bus A */ 1074 P2_2_AMUXB = 5, /* Analog mux bus B */ 1075 P2_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1076 P2_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1077 P2_2_TCPWM0_LINE5 = 8, /* Digital Active - tcpwm[0].line[5]:1 */ 1078 P2_2_TCPWM0_LINE_COMPL6 = 9, /* Digital Active - tcpwm[0].line_compl[6]:1 */ 1079 P2_2_TCPWM0_TR_ONE_CNT_IN15 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[15]:1 */ 1080 P2_2_TCPWM0_TR_ONE_CNT_IN19 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[19]:1 */ 1081 P2_2_TCPWM0_TR_ONE_CNT_IN1554 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1554]:0 */ 1082 P2_2_SCB7_UART_RTS = 17, /* Digital Active - scb[7].uart_rts:0 */ 1083 P2_2_SCB7_I2C_SCL = 18, /* Digital Active - scb[7].i2c_scl:0 */ 1084 P2_2_SCB7_SPI_CLK = 19, /* Digital Active - scb[7].spi_clk:0 */ 1085 P2_2_LIN0_LIN_EN0 = 20, /* Digital Active - lin[0].lin_en[0]:0 */ 1086 P2_2_PERI_TR_IO_INPUT4 = 26, /* Digital Active - peri.tr_io_input[4]:0 */ 1087 P2_2_SCB0_SPI_SELECT3 = 30, /* Digital Deep Sleep - scb[0].spi_select3:0 */ 1088 1089 /* P2.3 */ 1090 P2_3_GPIO = 0, /* GPIO controls 'out' */ 1091 P2_3_AMUXA = 4, /* Analog mux bus A */ 1092 P2_3_AMUXB = 5, /* Analog mux bus B */ 1093 P2_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1094 P2_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1095 P2_3_TCPWM0_LINE4 = 8, /* Digital Active - tcpwm[0].line[4]:1 */ 1096 P2_3_TCPWM0_LINE_COMPL5 = 9, /* Digital Active - tcpwm[0].line_compl[5]:1 */ 1097 P2_3_TCPWM0_TR_ONE_CNT_IN12 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[12]:1 */ 1098 P2_3_TCPWM0_TR_ONE_CNT_IN16 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[16]:1 */ 1099 P2_3_TCPWM0_TR_ONE_CNT_IN1557 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1557]:0 */ 1100 P2_3_SCB7_UART_CTS = 17, /* Digital Active - scb[7].uart_cts:0 */ 1101 P2_3_SCB7_SPI_SELECT0 = 19, /* Digital Active - scb[7].spi_select0:0 */ 1102 P2_3_LIN0_LIN_RX5 = 20, /* Digital Active - lin[0].lin_rx[5]:1 */ 1103 P2_3_PERI_TR_IO_INPUT5 = 26, /* Digital Active - peri.tr_io_input[5]:0 */ 1104 1105 /* P2.4 */ 1106 P2_4_GPIO = 0, /* GPIO controls 'out' */ 1107 P2_4_AMUXA = 4, /* Analog mux bus A */ 1108 P2_4_AMUXB = 5, /* Analog mux bus B */ 1109 P2_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1110 P2_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1111 P2_4_TCPWM0_LINE3 = 8, /* Digital Active - tcpwm[0].line[3]:1 */ 1112 P2_4_TCPWM0_LINE_COMPL4 = 9, /* Digital Active - tcpwm[0].line_compl[4]:1 */ 1113 P2_4_TCPWM0_TR_ONE_CNT_IN9 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[9]:1 */ 1114 P2_4_TCPWM0_TR_ONE_CNT_IN13 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[13]:1 */ 1115 P2_4_TCPWM0_LINE_COMPL516 = 16, /* Digital Active - tcpwm[0].line_compl[516]:0 */ 1116 P2_4_SCB7_SPI_SELECT1 = 19, /* Digital Active - scb[7].spi_select1:0 */ 1117 P2_4_LIN0_LIN_TX5 = 20, /* Digital Active - lin[0].lin_tx[5]:1 */ 1118 P2_4_PERI_TR_IO_INPUT6 = 26, /* Digital Active - peri.tr_io_input[6]:0 */ 1119 1120 /* P2.5 */ 1121 P2_5_GPIO = 0, /* GPIO controls 'out' */ 1122 P2_5_AMUXA = 4, /* Analog mux bus A */ 1123 P2_5_AMUXB = 5, /* Analog mux bus B */ 1124 P2_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1125 P2_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1126 P2_5_TCPWM0_LINE2 = 8, /* Digital Active - tcpwm[0].line[2]:1 */ 1127 P2_5_TCPWM0_LINE_COMPL3 = 9, /* Digital Active - tcpwm[0].line_compl[3]:1 */ 1128 P2_5_TCPWM0_TR_ONE_CNT_IN6 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[6]:1 */ 1129 P2_5_TCPWM0_TR_ONE_CNT_IN10 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[10]:1 */ 1130 P2_5_TCPWM0_LINE_COMPL517 = 16, /* Digital Active - tcpwm[0].line_compl[517]:0 */ 1131 P2_5_SCB7_SPI_SELECT2 = 19, /* Digital Active - scb[7].spi_select2:0 */ 1132 P2_5_LIN0_LIN_EN5 = 20, /* Digital Active - lin[0].lin_en[5]:1 */ 1133 P2_5_PERI_TR_IO_INPUT7 = 26, /* Digital Active - peri.tr_io_input[7]:0 */ 1134 1135 /* P3.0 */ 1136 P3_0_GPIO = 0, /* GPIO controls 'out' */ 1137 P3_0_AMUXA = 4, /* Analog mux bus A */ 1138 P3_0_AMUXB = 5, /* Analog mux bus B */ 1139 P3_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1140 P3_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1141 P3_0_TCPWM0_LINE1 = 8, /* Digital Active - tcpwm[0].line[1]:1 */ 1142 P3_0_TCPWM0_LINE_COMPL2 = 9, /* Digital Active - tcpwm[0].line_compl[2]:1 */ 1143 P3_0_TCPWM0_TR_ONE_CNT_IN3 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[3]:1 */ 1144 P3_0_TCPWM0_TR_ONE_CNT_IN7 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[7]:1 */ 1145 P3_0_TCPWM0_LINE_COMPL518 = 16, /* Digital Active - tcpwm[0].line_compl[518]:0 */ 1146 P3_0_SCB6_UART_RX = 17, /* Digital Active - scb[6].uart_rx:0 */ 1147 P3_0_SCB6_SPI_MISO = 19, /* Digital Active - scb[6].spi_miso:0 */ 1148 P3_0_CANFD0_TTCAN_TX3 = 21, /* Digital Active - canfd[0].ttcan_tx[3]:0 */ 1149 P3_0_PERI_TR_IO_OUTPUT0 = 27, /* Digital Active - peri.tr_io_output[0]:0 */ 1150 1151 /* P3.1 */ 1152 P3_1_GPIO = 0, /* GPIO controls 'out' */ 1153 P3_1_AMUXA = 4, /* Analog mux bus A */ 1154 P3_1_AMUXB = 5, /* Analog mux bus B */ 1155 P3_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1156 P3_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1157 P3_1_TCPWM0_LINE0 = 8, /* Digital Active - tcpwm[0].line[0]:1 */ 1158 P3_1_TCPWM0_LINE_COMPL1 = 9, /* Digital Active - tcpwm[0].line_compl[1]:1 */ 1159 P3_1_TCPWM0_TR_ONE_CNT_IN0 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[0]:1 */ 1160 P3_1_TCPWM0_TR_ONE_CNT_IN4 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[4]:1 */ 1161 P3_1_TCPWM0_LINE_COMPL519 = 16, /* Digital Active - tcpwm[0].line_compl[519]:0 */ 1162 P3_1_SCB6_UART_TX = 17, /* Digital Active - scb[6].uart_tx:0 */ 1163 P3_1_SCB6_I2C_SDA = 18, /* Digital Active - scb[6].i2c_sda:0 */ 1164 P3_1_SCB6_SPI_MOSI = 19, /* Digital Active - scb[6].spi_mosi:0 */ 1165 P3_1_CANFD0_TTCAN_RX3 = 21, /* Digital Active - canfd[0].ttcan_rx[3]:0 */ 1166 P3_1_PERI_TR_IO_OUTPUT1 = 27, /* Digital Active - peri.tr_io_output[1]:0 */ 1167 1168 /* P3.2 */ 1169 P3_2_GPIO = 0, /* GPIO controls 'out' */ 1170 P3_2_AMUXA = 4, /* Analog mux bus A */ 1171 P3_2_AMUXB = 5, /* Analog mux bus B */ 1172 P3_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1173 P3_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1174 P3_2_TCPWM0_LINE259 = 8, /* Digital Active - tcpwm[0].line[259]:1 */ 1175 P3_2_TCPWM0_LINE_COMPL0 = 9, /* Digital Active - tcpwm[0].line_compl[0]:1 */ 1176 P3_2_TCPWM0_TR_ONE_CNT_IN777 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[777]:1 */ 1177 P3_2_TCPWM0_TR_ONE_CNT_IN1 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[1]:1 */ 1178 P3_2_TCPWM0_TR_ONE_CNT_IN1549 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1549]:0 */ 1179 P3_2_SCB6_UART_RTS = 17, /* Digital Active - scb[6].uart_rts:0 */ 1180 P3_2_SCB6_I2C_SCL = 18, /* Digital Active - scb[6].i2c_scl:0 */ 1181 P3_2_SCB6_SPI_CLK = 19, /* Digital Active - scb[6].spi_clk:0 */ 1182 1183 /* P3.3 */ 1184 P3_3_GPIO = 0, /* GPIO controls 'out' */ 1185 P3_3_AMUXA = 4, /* Analog mux bus A */ 1186 P3_3_AMUXB = 5, /* Analog mux bus B */ 1187 P3_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1188 P3_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1189 P3_3_TCPWM0_LINE258 = 8, /* Digital Active - tcpwm[0].line[258]:1 */ 1190 P3_3_TCPWM0_LINE_COMPL259 = 9, /* Digital Active - tcpwm[0].line_compl[259]:1 */ 1191 P3_3_TCPWM0_TR_ONE_CNT_IN774 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[774]:1 */ 1192 P3_3_TCPWM0_TR_ONE_CNT_IN778 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[778]:1 */ 1193 P3_3_TCPWM0_TR_ONE_CNT_IN1552 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1552]:0 */ 1194 P3_3_SCB6_UART_CTS = 17, /* Digital Active - scb[6].uart_cts:0 */ 1195 P3_3_SCB6_SPI_SELECT0 = 19, /* Digital Active - scb[6].spi_select0:0 */ 1196 1197 /* P3.4 */ 1198 P3_4_GPIO = 0, /* GPIO controls 'out' */ 1199 P3_4_AMUXA = 4, /* Analog mux bus A */ 1200 P3_4_AMUXB = 5, /* Analog mux bus B */ 1201 P3_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1202 P3_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1203 P3_4_TCPWM0_LINE257 = 8, /* Digital Active - tcpwm[0].line[257]:1 */ 1204 P3_4_TCPWM0_LINE_COMPL258 = 9, /* Digital Active - tcpwm[0].line_compl[258]:1 */ 1205 P3_4_TCPWM0_TR_ONE_CNT_IN771 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[771]:1 */ 1206 P3_4_TCPWM0_TR_ONE_CNT_IN775 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[775]:1 */ 1207 P3_4_TCPWM0_TR_ONE_CNT_IN1555 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1555]:0 */ 1208 P3_4_SCB6_SPI_SELECT1 = 19, /* Digital Active - scb[6].spi_select1:0 */ 1209 1210 /* P3.5 */ 1211 P3_5_GPIO = 0, /* GPIO controls 'out' */ 1212 P3_5_AMUXA = 4, /* Analog mux bus A */ 1213 P3_5_AMUXB = 5, /* Analog mux bus B */ 1214 P3_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1215 P3_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1216 P3_5_TCPWM0_LINE256 = 8, /* Digital Active - tcpwm[0].line[256]:1 */ 1217 P3_5_TCPWM0_LINE_COMPL257 = 9, /* Digital Active - tcpwm[0].line_compl[257]:1 */ 1218 P3_5_TCPWM0_TR_ONE_CNT_IN768 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[768]:1 */ 1219 P3_5_TCPWM0_TR_ONE_CNT_IN772 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[772]:1 */ 1220 P3_5_TCPWM0_TR_ONE_CNT_IN1558 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1558]:0 */ 1221 P3_5_SCB6_SPI_SELECT2 = 19, /* Digital Active - scb[6].spi_select2:0 */ 1222 1223 /* P4.0 */ 1224 P4_0_GPIO = 0, /* GPIO controls 'out' */ 1225 P4_0_AMUXA = 4, /* Analog mux bus A */ 1226 P4_0_AMUXB = 5, /* Analog mux bus B */ 1227 P4_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1228 P4_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1229 P4_0_TCPWM0_LINE4 = 8, /* Digital Active - tcpwm[0].line[4]:0 */ 1230 P4_0_TCPWM0_LINE_COMPL256 = 9, /* Digital Active - tcpwm[0].line_compl[256]:1 */ 1231 P4_0_TCPWM0_TR_ONE_CNT_IN12 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[12]:0 */ 1232 P4_0_TCPWM0_TR_ONE_CNT_IN769 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[769]:1 */ 1233 P4_0_PASS0_SAR_EXT_MUX_SEL0 = 16, /* Digital Active - pass[0].sar_ext_mux_sel[0] */ 1234 P4_0_SCB5_UART_RX = 17, /* Digital Active - scb[5].uart_rx:0 */ 1235 P4_0_SCB5_SPI_MISO = 19, /* Digital Active - scb[5].spi_miso:0 */ 1236 P4_0_LIN0_LIN_RX1 = 20, /* Digital Active - lin[0].lin_rx[1]:1 */ 1237 P4_0_PERI_TR_IO_INPUT10 = 26, /* Digital Active - peri.tr_io_input[10]:0 */ 1238 1239 /* P4.1 */ 1240 P4_1_GPIO = 0, /* GPIO controls 'out' */ 1241 P4_1_AMUXA = 4, /* Analog mux bus A */ 1242 P4_1_AMUXB = 5, /* Analog mux bus B */ 1243 P4_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1244 P4_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1245 P4_1_TCPWM0_LINE5 = 8, /* Digital Active - tcpwm[0].line[5]:0 */ 1246 P4_1_TCPWM0_LINE_COMPL4 = 9, /* Digital Active - tcpwm[0].line_compl[4]:0 */ 1247 P4_1_TCPWM0_TR_ONE_CNT_IN15 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[15]:0 */ 1248 P4_1_TCPWM0_TR_ONE_CNT_IN13 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[13]:0 */ 1249 P4_1_PASS0_SAR_EXT_MUX_SEL1 = 16, /* Digital Active - pass[0].sar_ext_mux_sel[1] */ 1250 P4_1_SCB5_UART_TX = 17, /* Digital Active - scb[5].uart_tx:0 */ 1251 P4_1_SCB5_I2C_SDA = 18, /* Digital Active - scb[5].i2c_sda:0 */ 1252 P4_1_SCB5_SPI_MOSI = 19, /* Digital Active - scb[5].spi_mosi:0 */ 1253 P4_1_LIN0_LIN_TX1 = 20, /* Digital Active - lin[0].lin_tx[1]:1 */ 1254 P4_1_PERI_TR_IO_INPUT11 = 26, /* Digital Active - peri.tr_io_input[11]:0 */ 1255 1256 /* P4.2 */ 1257 P4_2_GPIO = 0, /* GPIO controls 'out' */ 1258 P4_2_AMUXA = 4, /* Analog mux bus A */ 1259 P4_2_AMUXB = 5, /* Analog mux bus B */ 1260 P4_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1261 P4_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1262 P4_2_TCPWM0_LINE6 = 8, /* Digital Active - tcpwm[0].line[6]:0 */ 1263 P4_2_TCPWM0_LINE_COMPL5 = 9, /* Digital Active - tcpwm[0].line_compl[5]:0 */ 1264 P4_2_TCPWM0_TR_ONE_CNT_IN18 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[18]:0 */ 1265 P4_2_TCPWM0_TR_ONE_CNT_IN16 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[16]:0 */ 1266 P4_2_PASS0_SAR_EXT_MUX_SEL2 = 16, /* Digital Active - pass[0].sar_ext_mux_sel[2] */ 1267 P4_2_SCB5_UART_RTS = 17, /* Digital Active - scb[5].uart_rts:0 */ 1268 P4_2_SCB5_I2C_SCL = 18, /* Digital Active - scb[5].i2c_scl:0 */ 1269 P4_2_SCB5_SPI_CLK = 19, /* Digital Active - scb[5].spi_clk:0 */ 1270 P4_2_LIN0_LIN_EN1 = 20, /* Digital Active - lin[0].lin_en[1]:1 */ 1271 P4_2_PERI_TR_IO_INPUT12 = 26, /* Digital Active - peri.tr_io_input[12]:0 */ 1272 1273 /* P4.3 */ 1274 P4_3_GPIO = 0, /* GPIO controls 'out' */ 1275 P4_3_AMUXA = 4, /* Analog mux bus A */ 1276 P4_3_AMUXB = 5, /* Analog mux bus B */ 1277 P4_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1278 P4_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1279 P4_3_TCPWM0_LINE7 = 8, /* Digital Active - tcpwm[0].line[7]:0 */ 1280 P4_3_TCPWM0_LINE_COMPL6 = 9, /* Digital Active - tcpwm[0].line_compl[6]:0 */ 1281 P4_3_TCPWM0_TR_ONE_CNT_IN21 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[21]:0 */ 1282 P4_3_TCPWM0_TR_ONE_CNT_IN19 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[19]:0 */ 1283 P4_3_PASS0_SAR_EXT_MUX_EN0 = 16, /* Digital Active - pass[0].sar_ext_mux_en[0] */ 1284 P4_3_SCB5_UART_CTS = 17, /* Digital Active - scb[5].uart_cts:0 */ 1285 P4_3_SCB5_SPI_SELECT0 = 19, /* Digital Active - scb[5].spi_select0:0 */ 1286 P4_3_CANFD0_TTCAN_TX1 = 21, /* Digital Active - canfd[0].ttcan_tx[1]:1 */ 1287 P4_3_PERI_TR_IO_INPUT13 = 26, /* Digital Active - peri.tr_io_input[13]:0 */ 1288 1289 /* P4.4 */ 1290 P4_4_GPIO = 0, /* GPIO controls 'out' */ 1291 P4_4_AMUXA = 4, /* Analog mux bus A */ 1292 P4_4_AMUXB = 5, /* Analog mux bus B */ 1293 P4_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1294 P4_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1295 P4_4_TCPWM0_LINE8 = 8, /* Digital Active - tcpwm[0].line[8]:0 */ 1296 P4_4_TCPWM0_LINE_COMPL7 = 9, /* Digital Active - tcpwm[0].line_compl[7]:0 */ 1297 P4_4_TCPWM0_TR_ONE_CNT_IN24 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[24]:0 */ 1298 P4_4_TCPWM0_TR_ONE_CNT_IN22 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[22]:0 */ 1299 P4_4_SCB5_SPI_SELECT1 = 19, /* Digital Active - scb[5].spi_select1:0 */ 1300 P4_4_CANFD0_TTCAN_RX1 = 21, /* Digital Active - canfd[0].ttcan_rx[1]:1 */ 1301 1302 /* P5.0 */ 1303 P5_0_GPIO = 0, /* GPIO controls 'out' */ 1304 P5_0_AMUXA = 4, /* Analog mux bus A */ 1305 P5_0_AMUXB = 5, /* Analog mux bus B */ 1306 P5_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1307 P5_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1308 P5_0_TCPWM0_LINE9 = 8, /* Digital Active - tcpwm[0].line[9]:0 */ 1309 P5_0_TCPWM0_LINE_COMPL8 = 9, /* Digital Active - tcpwm[0].line_compl[8]:0 */ 1310 P5_0_TCPWM0_TR_ONE_CNT_IN27 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[27]:0 */ 1311 P5_0_TCPWM0_TR_ONE_CNT_IN25 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[25]:0 */ 1312 P5_0_SCB5_SPI_SELECT2 = 19, /* Digital Active - scb[5].spi_select2:0 */ 1313 P5_0_LIN0_LIN_RX7 = 20, /* Digital Active - lin[0].lin_rx[7]:0 */ 1314 1315 /* P5.1 */ 1316 P5_1_GPIO = 0, /* GPIO controls 'out' */ 1317 P5_1_AMUXA = 4, /* Analog mux bus A */ 1318 P5_1_AMUXB = 5, /* Analog mux bus B */ 1319 P5_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1320 P5_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1321 P5_1_TCPWM0_LINE10 = 8, /* Digital Active - tcpwm[0].line[10]:0 */ 1322 P5_1_TCPWM0_LINE_COMPL9 = 9, /* Digital Active - tcpwm[0].line_compl[9]:0 */ 1323 P5_1_TCPWM0_TR_ONE_CNT_IN30 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[30]:0 */ 1324 P5_1_TCPWM0_TR_ONE_CNT_IN28 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[28]:0 */ 1325 P5_1_LIN0_LIN_TX7 = 20, /* Digital Active - lin[0].lin_tx[7]:0 */ 1326 1327 /* P5.2 */ 1328 P5_2_GPIO = 0, /* GPIO controls 'out' */ 1329 P5_2_AMUXA = 4, /* Analog mux bus A */ 1330 P5_2_AMUXB = 5, /* Analog mux bus B */ 1331 P5_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1332 P5_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1333 P5_2_TCPWM0_LINE11 = 8, /* Digital Active - tcpwm[0].line[11]:0 */ 1334 P5_2_TCPWM0_LINE_COMPL10 = 9, /* Digital Active - tcpwm[0].line_compl[10]:0 */ 1335 P5_2_TCPWM0_TR_ONE_CNT_IN33 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[33]:0 */ 1336 P5_2_TCPWM0_TR_ONE_CNT_IN31 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[31]:0 */ 1337 P5_2_LIN0_LIN_EN7 = 20, /* Digital Active - lin[0].lin_en[7]:0 */ 1338 1339 /* P5.3 */ 1340 P5_3_GPIO = 0, /* GPIO controls 'out' */ 1341 P5_3_AMUXA = 4, /* Analog mux bus A */ 1342 P5_3_AMUXB = 5, /* Analog mux bus B */ 1343 P5_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1344 P5_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1345 P5_3_TCPWM0_LINE12 = 8, /* Digital Active - tcpwm[0].line[12]:0 */ 1346 P5_3_TCPWM0_LINE_COMPL11 = 9, /* Digital Active - tcpwm[0].line_compl[11]:0 */ 1347 P5_3_TCPWM0_TR_ONE_CNT_IN36 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[36]:0 */ 1348 P5_3_TCPWM0_TR_ONE_CNT_IN34 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[34]:0 */ 1349 P5_3_LIN0_LIN_RX2 = 20, /* Digital Active - lin[0].lin_rx[2]:0 */ 1350 1351 /* P5.4 */ 1352 P5_4_GPIO = 0, /* GPIO controls 'out' */ 1353 P5_4_AMUXA = 4, /* Analog mux bus A */ 1354 P5_4_AMUXB = 5, /* Analog mux bus B */ 1355 P5_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1356 P5_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1357 P5_4_TCPWM0_LINE13 = 8, /* Digital Active - tcpwm[0].line[13]:0 */ 1358 P5_4_TCPWM0_LINE_COMPL12 = 9, /* Digital Active - tcpwm[0].line_compl[12]:0 */ 1359 P5_4_TCPWM0_TR_ONE_CNT_IN39 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[39]:0 */ 1360 P5_4_TCPWM0_TR_ONE_CNT_IN37 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[37]:0 */ 1361 P5_4_LIN0_LIN_TX2 = 20, /* Digital Active - lin[0].lin_tx[2]:0 */ 1362 1363 /* P5.5 */ 1364 P5_5_GPIO = 0, /* GPIO controls 'out' */ 1365 P5_5_AMUXA = 4, /* Analog mux bus A */ 1366 P5_5_AMUXB = 5, /* Analog mux bus B */ 1367 P5_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1368 P5_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1369 P5_5_TCPWM0_LINE14 = 8, /* Digital Active - tcpwm[0].line[14]:0 */ 1370 P5_5_TCPWM0_LINE_COMPL13 = 9, /* Digital Active - tcpwm[0].line_compl[13]:0 */ 1371 P5_5_TCPWM0_TR_ONE_CNT_IN42 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[42]:0 */ 1372 P5_5_TCPWM0_TR_ONE_CNT_IN40 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[40]:0 */ 1373 P5_5_LIN0_LIN_EN2 = 20, /* Digital Active - lin[0].lin_en[2]:0 */ 1374 1375 /* P6.0 */ 1376 P6_0_GPIO = 0, /* GPIO controls 'out' */ 1377 P6_0_AMUXA = 4, /* Analog mux bus A */ 1378 P6_0_AMUXB = 5, /* Analog mux bus B */ 1379 P6_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1380 P6_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1381 P6_0_TCPWM0_LINE256 = 8, /* Digital Active - tcpwm[0].line[256]:0 */ 1382 P6_0_TCPWM0_LINE_COMPL14 = 9, /* Digital Active - tcpwm[0].line_compl[14]:0 */ 1383 P6_0_TCPWM0_TR_ONE_CNT_IN768 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[768]:0 */ 1384 P6_0_TCPWM0_TR_ONE_CNT_IN43 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[43]:0 */ 1385 P6_0_SCB4_UART_RX = 17, /* Digital Active - scb[4].uart_rx:0 */ 1386 P6_0_SCB4_SPI_MISO = 19, /* Digital Active - scb[4].spi_miso:0 */ 1387 P6_0_LIN0_LIN_RX3 = 20, /* Digital Active - lin[0].lin_rx[3]:0 */ 1388 1389 /* P6.1 */ 1390 P6_1_GPIO = 0, /* GPIO controls 'out' */ 1391 P6_1_AMUXA = 4, /* Analog mux bus A */ 1392 P6_1_AMUXB = 5, /* Analog mux bus B */ 1393 P6_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1394 P6_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1395 P6_1_TCPWM0_LINE0 = 8, /* Digital Active - tcpwm[0].line[0]:0 */ 1396 P6_1_TCPWM0_LINE_COMPL256 = 9, /* Digital Active - tcpwm[0].line_compl[256]:0 */ 1397 P6_1_TCPWM0_TR_ONE_CNT_IN0 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[0]:0 */ 1398 P6_1_TCPWM0_TR_ONE_CNT_IN769 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[769]:0 */ 1399 P6_1_SCB4_UART_TX = 17, /* Digital Active - scb[4].uart_tx:0 */ 1400 P6_1_SCB4_I2C_SDA = 18, /* Digital Active - scb[4].i2c_sda:0 */ 1401 P6_1_SCB4_SPI_MOSI = 19, /* Digital Active - scb[4].spi_mosi:0 */ 1402 P6_1_LIN0_LIN_TX3 = 20, /* Digital Active - lin[0].lin_tx[3]:0 */ 1403 1404 /* P6.2 */ 1405 P6_2_GPIO = 0, /* GPIO controls 'out' */ 1406 P6_2_AMUXA = 4, /* Analog mux bus A */ 1407 P6_2_AMUXB = 5, /* Analog mux bus B */ 1408 P6_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1409 P6_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1410 P6_2_TCPWM0_LINE257 = 8, /* Digital Active - tcpwm[0].line[257]:0 */ 1411 P6_2_TCPWM0_LINE_COMPL0 = 9, /* Digital Active - tcpwm[0].line_compl[0]:0 */ 1412 P6_2_TCPWM0_TR_ONE_CNT_IN771 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[771]:0 */ 1413 P6_2_TCPWM0_TR_ONE_CNT_IN1 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[1]:0 */ 1414 P6_2_SCB4_UART_RTS = 17, /* Digital Active - scb[4].uart_rts:0 */ 1415 P6_2_SCB4_I2C_SCL = 18, /* Digital Active - scb[4].i2c_scl:0 */ 1416 P6_2_SCB4_SPI_CLK = 19, /* Digital Active - scb[4].spi_clk:0 */ 1417 P6_2_LIN0_LIN_EN3 = 20, /* Digital Active - lin[0].lin_en[3]:0 */ 1418 P6_2_CANFD0_TTCAN_TX2 = 21, /* Digital Active - canfd[0].ttcan_tx[2]:0 */ 1419 1420 /* P6.3 */ 1421 P6_3_GPIO = 0, /* GPIO controls 'out' */ 1422 P6_3_AMUXA = 4, /* Analog mux bus A */ 1423 P6_3_AMUXB = 5, /* Analog mux bus B */ 1424 P6_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1425 P6_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1426 P6_3_TCPWM0_LINE1 = 8, /* Digital Active - tcpwm[0].line[1]:0 */ 1427 P6_3_TCPWM0_LINE_COMPL257 = 9, /* Digital Active - tcpwm[0].line_compl[257]:0 */ 1428 P6_3_TCPWM0_TR_ONE_CNT_IN3 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[3]:0 */ 1429 P6_3_TCPWM0_TR_ONE_CNT_IN772 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[772]:0 */ 1430 P6_3_SCB4_UART_CTS = 17, /* Digital Active - scb[4].uart_cts:0 */ 1431 P6_3_SCB4_SPI_SELECT0 = 19, /* Digital Active - scb[4].spi_select0:0 */ 1432 P6_3_LIN0_LIN_RX4 = 20, /* Digital Active - lin[0].lin_rx[4]:0 */ 1433 P6_3_CANFD0_TTCAN_RX2 = 21, /* Digital Active - canfd[0].ttcan_rx[2]:0 */ 1434 P6_3_CPUSS_CAL_SUP_NZ = 27, /* Digital Active - cpuss.cal_sup_nz:0 */ 1435 1436 /* P6.4 */ 1437 P6_4_GPIO = 0, /* GPIO controls 'out' */ 1438 P6_4_AMUXA = 4, /* Analog mux bus A */ 1439 P6_4_AMUXB = 5, /* Analog mux bus B */ 1440 P6_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1441 P6_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1442 P6_4_TCPWM0_LINE258 = 8, /* Digital Active - tcpwm[0].line[258]:0 */ 1443 P6_4_TCPWM0_LINE_COMPL1 = 9, /* Digital Active - tcpwm[0].line_compl[1]:0 */ 1444 P6_4_TCPWM0_TR_ONE_CNT_IN774 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[774]:0 */ 1445 P6_4_TCPWM0_TR_ONE_CNT_IN4 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[4]:0 */ 1446 P6_4_SCB4_SPI_SELECT1 = 19, /* Digital Active - scb[4].spi_select1:0 */ 1447 P6_4_LIN0_LIN_TX4 = 20, /* Digital Active - lin[0].lin_tx[4]:0 */ 1448 1449 /* P6.5 */ 1450 P6_5_GPIO = 0, /* GPIO controls 'out' */ 1451 P6_5_AMUXA = 4, /* Analog mux bus A */ 1452 P6_5_AMUXB = 5, /* Analog mux bus B */ 1453 P6_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1454 P6_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1455 P6_5_TCPWM0_LINE2 = 8, /* Digital Active - tcpwm[0].line[2]:0 */ 1456 P6_5_TCPWM0_LINE_COMPL258 = 9, /* Digital Active - tcpwm[0].line_compl[258]:0 */ 1457 P6_5_TCPWM0_TR_ONE_CNT_IN6 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[6]:0 */ 1458 P6_5_TCPWM0_TR_ONE_CNT_IN775 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[775]:0 */ 1459 P6_5_SCB4_SPI_SELECT2 = 19, /* Digital Active - scb[4].spi_select2:0 */ 1460 P6_5_LIN0_LIN_EN4 = 20, /* Digital Active - lin[0].lin_en[4]:0 */ 1461 1462 /* P6.6 */ 1463 P6_6_GPIO = 0, /* GPIO controls 'out' */ 1464 P6_6_AMUXA = 4, /* Analog mux bus A */ 1465 P6_6_AMUXB = 5, /* Analog mux bus B */ 1466 P6_6_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1467 P6_6_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1468 P6_6_TCPWM0_LINE259 = 8, /* Digital Active - tcpwm[0].line[259]:0 */ 1469 P6_6_TCPWM0_LINE_COMPL2 = 9, /* Digital Active - tcpwm[0].line_compl[2]:0 */ 1470 P6_6_TCPWM0_TR_ONE_CNT_IN777 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[777]:0 */ 1471 P6_6_TCPWM0_TR_ONE_CNT_IN7 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[7]:0 */ 1472 P6_6_SCB4_SPI_SELECT3 = 19, /* Digital Active - scb[4].spi_select3:0 */ 1473 P6_6_PERI_TR_IO_INPUT8 = 26, /* Digital Active - peri.tr_io_input[8]:0 */ 1474 1475 /* P6.7 */ 1476 P6_7_GPIO = 0, /* GPIO controls 'out' */ 1477 P6_7_AMUXA = 4, /* Analog mux bus A */ 1478 P6_7_AMUXB = 5, /* Analog mux bus B */ 1479 P6_7_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1480 P6_7_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1481 P6_7_TCPWM0_LINE3 = 8, /* Digital Active - tcpwm[0].line[3]:0 */ 1482 P6_7_TCPWM0_LINE_COMPL259 = 9, /* Digital Active - tcpwm[0].line_compl[259]:0 */ 1483 P6_7_TCPWM0_TR_ONE_CNT_IN9 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[9]:0 */ 1484 P6_7_TCPWM0_TR_ONE_CNT_IN778 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[778]:0 */ 1485 P6_7_PERI_TR_IO_INPUT9 = 26, /* Digital Active - peri.tr_io_input[9]:0 */ 1486 1487 /* P7.0 */ 1488 P7_0_GPIO = 0, /* GPIO controls 'out' */ 1489 P7_0_AMUXA = 4, /* Analog mux bus A */ 1490 P7_0_AMUXB = 5, /* Analog mux bus B */ 1491 P7_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1492 P7_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1493 P7_0_TCPWM0_LINE260 = 8, /* Digital Active - tcpwm[0].line[260]:0 */ 1494 P7_0_TCPWM0_LINE_COMPL3 = 9, /* Digital Active - tcpwm[0].line_compl[3]:0 */ 1495 P7_0_TCPWM0_TR_ONE_CNT_IN780 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[780]:0 */ 1496 P7_0_TCPWM0_TR_ONE_CNT_IN10 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[10]:0 */ 1497 P7_0_SCB5_UART_RX = 17, /* Digital Active - scb[5].uart_rx:1 */ 1498 P7_0_SCB5_SPI_MISO = 19, /* Digital Active - scb[5].spi_miso:1 */ 1499 P7_0_LIN0_LIN_RX4 = 20, /* Digital Active - lin[0].lin_rx[4]:1 */ 1500 P7_0_CXPI0_CXPI_RX0 = 22, /* Digital Active - cxpi[0].cxpi_rx[0]:0 */ 1501 1502 /* P7.1 */ 1503 P7_1_GPIO = 0, /* GPIO controls 'out' */ 1504 P7_1_AMUXA = 4, /* Analog mux bus A */ 1505 P7_1_AMUXB = 5, /* Analog mux bus B */ 1506 P7_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1507 P7_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1508 P7_1_TCPWM0_LINE15 = 8, /* Digital Active - tcpwm[0].line[15]:0 */ 1509 P7_1_TCPWM0_LINE_COMPL260 = 9, /* Digital Active - tcpwm[0].line_compl[260]:0 */ 1510 P7_1_TCPWM0_TR_ONE_CNT_IN45 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[45]:0 */ 1511 P7_1_TCPWM0_TR_ONE_CNT_IN781 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[781]:0 */ 1512 P7_1_SCB5_UART_TX = 17, /* Digital Active - scb[5].uart_tx:1 */ 1513 P7_1_SCB5_I2C_SDA = 18, /* Digital Active - scb[5].i2c_sda:1 */ 1514 P7_1_SCB5_SPI_MOSI = 19, /* Digital Active - scb[5].spi_mosi:1 */ 1515 P7_1_LIN0_LIN_TX4 = 20, /* Digital Active - lin[0].lin_tx[4]:1 */ 1516 P7_1_CXPI0_CXPI_TX0 = 22, /* Digital Active - cxpi[0].cxpi_tx[0]:0 */ 1517 1518 /* P7.2 */ 1519 P7_2_GPIO = 0, /* GPIO controls 'out' */ 1520 P7_2_AMUXA = 4, /* Analog mux bus A */ 1521 P7_2_AMUXB = 5, /* Analog mux bus B */ 1522 P7_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1523 P7_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1524 P7_2_TCPWM0_LINE261 = 8, /* Digital Active - tcpwm[0].line[261]:0 */ 1525 P7_2_TCPWM0_LINE_COMPL15 = 9, /* Digital Active - tcpwm[0].line_compl[15]:0 */ 1526 P7_2_TCPWM0_TR_ONE_CNT_IN783 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[783]:0 */ 1527 P7_2_TCPWM0_TR_ONE_CNT_IN46 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[46]:0 */ 1528 P7_2_SCB5_UART_RTS = 17, /* Digital Active - scb[5].uart_rts:1 */ 1529 P7_2_SCB5_I2C_SCL = 18, /* Digital Active - scb[5].i2c_scl:1 */ 1530 P7_2_SCB5_SPI_CLK = 19, /* Digital Active - scb[5].spi_clk:1 */ 1531 P7_2_LIN0_LIN_EN4 = 20, /* Digital Active - lin[0].lin_en[4]:1 */ 1532 P7_2_CXPI0_CXPI_EN0 = 22, /* Digital Active - cxpi[0].cxpi_en[0]:0 */ 1533 1534 /* P7.3 */ 1535 P7_3_GPIO = 0, /* GPIO controls 'out' */ 1536 P7_3_AMUXA = 4, /* Analog mux bus A */ 1537 P7_3_AMUXB = 5, /* Analog mux bus B */ 1538 P7_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1539 P7_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1540 P7_3_TCPWM0_LINE16 = 8, /* Digital Active - tcpwm[0].line[16]:0 */ 1541 P7_3_TCPWM0_LINE_COMPL261 = 9, /* Digital Active - tcpwm[0].line_compl[261]:0 */ 1542 P7_3_TCPWM0_TR_ONE_CNT_IN48 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[48]:0 */ 1543 P7_3_TCPWM0_TR_ONE_CNT_IN784 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[784]:0 */ 1544 P7_3_SCB5_UART_CTS = 17, /* Digital Active - scb[5].uart_cts:1 */ 1545 P7_3_SCB5_SPI_SELECT0 = 19, /* Digital Active - scb[5].spi_select0:1 */ 1546 1547 /* P7.4 */ 1548 P7_4_GPIO = 0, /* GPIO controls 'out' */ 1549 P7_4_AMUXA = 4, /* Analog mux bus A */ 1550 P7_4_AMUXB = 5, /* Analog mux bus B */ 1551 P7_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1552 P7_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1553 P7_4_TCPWM0_LINE262 = 8, /* Digital Active - tcpwm[0].line[262]:0 */ 1554 P7_4_TCPWM0_LINE_COMPL16 = 9, /* Digital Active - tcpwm[0].line_compl[16]:0 */ 1555 P7_4_TCPWM0_TR_ONE_CNT_IN786 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[786]:0 */ 1556 P7_4_TCPWM0_TR_ONE_CNT_IN49 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[49]:0 */ 1557 P7_4_SCB5_SPI_SELECT1 = 19, /* Digital Active - scb[5].spi_select1:1 */ 1558 1559 /* P7.5 */ 1560 P7_5_GPIO = 0, /* GPIO controls 'out' */ 1561 P7_5_AMUXA = 4, /* Analog mux bus A */ 1562 P7_5_AMUXB = 5, /* Analog mux bus B */ 1563 P7_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1564 P7_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1565 P7_5_TCPWM0_LINE17 = 8, /* Digital Active - tcpwm[0].line[17]:0 */ 1566 P7_5_TCPWM0_LINE_COMPL262 = 9, /* Digital Active - tcpwm[0].line_compl[262]:0 */ 1567 P7_5_TCPWM0_TR_ONE_CNT_IN51 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[51]:0 */ 1568 P7_5_TCPWM0_TR_ONE_CNT_IN787 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[787]:0 */ 1569 P7_5_SCB5_SPI_SELECT2 = 19, /* Digital Active - scb[5].spi_select2:1 */ 1570 P7_5_LIN0_LIN_RX10 = 20, /* Digital Active - lin[0].lin_rx[10]:0 */ 1571 1572 /* P7.6 */ 1573 P7_6_GPIO = 0, /* GPIO controls 'out' */ 1574 P7_6_AMUXA = 4, /* Analog mux bus A */ 1575 P7_6_AMUXB = 5, /* Analog mux bus B */ 1576 P7_6_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1577 P7_6_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1578 P7_6_TCPWM0_LINE263 = 8, /* Digital Active - tcpwm[0].line[263]:0 */ 1579 P7_6_TCPWM0_LINE_COMPL17 = 9, /* Digital Active - tcpwm[0].line_compl[17]:0 */ 1580 P7_6_TCPWM0_TR_ONE_CNT_IN789 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[789]:0 */ 1581 P7_6_TCPWM0_TR_ONE_CNT_IN52 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[52]:0 */ 1582 P7_6_LIN0_LIN_TX10 = 20, /* Digital Active - lin[0].lin_tx[10]:0 */ 1583 P7_6_PERI_TR_IO_INPUT16 = 26, /* Digital Active - peri.tr_io_input[16]:0 */ 1584 1585 /* P7.7 */ 1586 P7_7_GPIO = 0, /* GPIO controls 'out' */ 1587 P7_7_AMUXA = 4, /* Analog mux bus A */ 1588 P7_7_AMUXB = 5, /* Analog mux bus B */ 1589 P7_7_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1590 P7_7_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1591 P7_7_TCPWM0_LINE18 = 8, /* Digital Active - tcpwm[0].line[18]:0 */ 1592 P7_7_TCPWM0_LINE_COMPL263 = 9, /* Digital Active - tcpwm[0].line_compl[263]:0 */ 1593 P7_7_TCPWM0_TR_ONE_CNT_IN54 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[54]:0 */ 1594 P7_7_TCPWM0_TR_ONE_CNT_IN790 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[790]:0 */ 1595 P7_7_LIN0_LIN_EN10 = 20, /* Digital Active - lin[0].lin_en[10]:0 */ 1596 P7_7_PERI_TR_IO_INPUT17 = 26, /* Digital Active - peri.tr_io_input[17]:0 */ 1597 1598 /* P8.0 */ 1599 P8_0_GPIO = 0, /* GPIO controls 'out' */ 1600 P8_0_AMUXA = 4, /* Analog mux bus A */ 1601 P8_0_AMUXB = 5, /* Analog mux bus B */ 1602 P8_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1603 P8_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1604 P8_0_TCPWM0_LINE19 = 8, /* Digital Active - tcpwm[0].line[19]:0 */ 1605 P8_0_TCPWM0_LINE_COMPL18 = 9, /* Digital Active - tcpwm[0].line_compl[18]:0 */ 1606 P8_0_TCPWM0_TR_ONE_CNT_IN57 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[57]:0 */ 1607 P8_0_TCPWM0_TR_ONE_CNT_IN55 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[55]:0 */ 1608 P8_0_LIN0_LIN_RX2 = 20, /* Digital Active - lin[0].lin_rx[2]:1 */ 1609 P8_0_CANFD0_TTCAN_TX0 = 21, /* Digital Active - canfd[0].ttcan_tx[0]:1 */ 1610 1611 /* P8.1 */ 1612 P8_1_GPIO = 0, /* GPIO controls 'out' */ 1613 P8_1_AMUXA = 4, /* Analog mux bus A */ 1614 P8_1_AMUXB = 5, /* Analog mux bus B */ 1615 P8_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1616 P8_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1617 P8_1_TCPWM0_LINE20 = 8, /* Digital Active - tcpwm[0].line[20]:0 */ 1618 P8_1_TCPWM0_LINE_COMPL19 = 9, /* Digital Active - tcpwm[0].line_compl[19]:0 */ 1619 P8_1_TCPWM0_TR_ONE_CNT_IN60 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[60]:0 */ 1620 P8_1_TCPWM0_TR_ONE_CNT_IN58 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[58]:0 */ 1621 P8_1_LIN0_LIN_TX2 = 20, /* Digital Active - lin[0].lin_tx[2]:1 */ 1622 P8_1_CANFD0_TTCAN_RX0 = 21, /* Digital Active - canfd[0].ttcan_rx[0]:1 */ 1623 P8_1_PERI_TR_IO_INPUT14 = 26, /* Digital Active - peri.tr_io_input[14]:0 */ 1624 1625 /* P8.2 */ 1626 P8_2_GPIO = 0, /* GPIO controls 'out' */ 1627 P8_2_AMUXA = 4, /* Analog mux bus A */ 1628 P8_2_AMUXB = 5, /* Analog mux bus B */ 1629 P8_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1630 P8_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1631 P8_2_TCPWM0_LINE21 = 8, /* Digital Active - tcpwm[0].line[21]:0 */ 1632 P8_2_TCPWM0_LINE_COMPL20 = 9, /* Digital Active - tcpwm[0].line_compl[20]:0 */ 1633 P8_2_TCPWM0_TR_ONE_CNT_IN63 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[63]:0 */ 1634 P8_2_TCPWM0_TR_ONE_CNT_IN61 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[61]:0 */ 1635 P8_2_LIN0_LIN_EN2 = 20, /* Digital Active - lin[0].lin_en[2]:1 */ 1636 P8_2_PERI_TR_IO_INPUT15 = 26, /* Digital Active - peri.tr_io_input[15]:0 */ 1637 1638 /* P8.3 */ 1639 P8_3_GPIO = 0, /* GPIO controls 'out' */ 1640 P8_3_AMUXA = 4, /* Analog mux bus A */ 1641 P8_3_AMUXB = 5, /* Analog mux bus B */ 1642 P8_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1643 P8_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1644 P8_3_TCPWM0_LINE22 = 8, /* Digital Active - tcpwm[0].line[22]:0 */ 1645 P8_3_TCPWM0_LINE_COMPL21 = 9, /* Digital Active - tcpwm[0].line_compl[21]:0 */ 1646 P8_3_TCPWM0_TR_ONE_CNT_IN66 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[66]:0 */ 1647 P8_3_TCPWM0_TR_ONE_CNT_IN64 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[64]:0 */ 1648 P8_3_PERI_TR_IO_OUTPUT0 = 27, /* Digital Active - peri.tr_io_output[0]:1 */ 1649 1650 /* P8.4 */ 1651 P8_4_GPIO = 0, /* GPIO controls 'out' */ 1652 P8_4_AMUXA = 4, /* Analog mux bus A */ 1653 P8_4_AMUXB = 5, /* Analog mux bus B */ 1654 P8_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1655 P8_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1656 P8_4_TCPWM0_LINE23 = 8, /* Digital Active - tcpwm[0].line[23]:0 */ 1657 P8_4_TCPWM0_LINE_COMPL22 = 9, /* Digital Active - tcpwm[0].line_compl[22]:0 */ 1658 P8_4_TCPWM0_TR_ONE_CNT_IN69 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[69]:0 */ 1659 P8_4_TCPWM0_TR_ONE_CNT_IN67 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[67]:0 */ 1660 P8_4_PERI_TR_IO_OUTPUT1 = 27, /* Digital Active - peri.tr_io_output[1]:1 */ 1661 1662 /* P9.0 */ 1663 P9_0_GPIO = 0, /* GPIO controls 'out' */ 1664 P9_0_AMUXA = 4, /* Analog mux bus A */ 1665 P9_0_AMUXB = 5, /* Analog mux bus B */ 1666 P9_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1667 P9_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1668 P9_0_TCPWM0_LINE24 = 8, /* Digital Active - tcpwm[0].line[24]:0 */ 1669 P9_0_TCPWM0_LINE_COMPL23 = 9, /* Digital Active - tcpwm[0].line_compl[23]:0 */ 1670 P9_0_TCPWM0_TR_ONE_CNT_IN72 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[72]:0 */ 1671 P9_0_TCPWM0_TR_ONE_CNT_IN70 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[70]:0 */ 1672 1673 /* P9.1 */ 1674 P9_1_GPIO = 0, /* GPIO controls 'out' */ 1675 P9_1_AMUXA = 4, /* Analog mux bus A */ 1676 P9_1_AMUXB = 5, /* Analog mux bus B */ 1677 P9_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1678 P9_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1679 P9_1_TCPWM0_LINE25 = 8, /* Digital Active - tcpwm[0].line[25]:0 */ 1680 P9_1_TCPWM0_LINE_COMPL24 = 9, /* Digital Active - tcpwm[0].line_compl[24]:0 */ 1681 P9_1_TCPWM0_TR_ONE_CNT_IN75 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[75]:0 */ 1682 P9_1_TCPWM0_TR_ONE_CNT_IN73 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[73]:0 */ 1683 1684 /* P9.2 */ 1685 P9_2_GPIO = 0, /* GPIO controls 'out' */ 1686 P9_2_AMUXA = 4, /* Analog mux bus A */ 1687 P9_2_AMUXB = 5, /* Analog mux bus B */ 1688 P9_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1689 P9_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1690 P9_2_TCPWM0_LINE26 = 8, /* Digital Active - tcpwm[0].line[26]:0 */ 1691 P9_2_TCPWM0_LINE_COMPL25 = 9, /* Digital Active - tcpwm[0].line_compl[25]:0 */ 1692 P9_2_TCPWM0_TR_ONE_CNT_IN78 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[78]:0 */ 1693 P9_2_TCPWM0_TR_ONE_CNT_IN76 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[76]:0 */ 1694 1695 /* P9.3 */ 1696 P9_3_GPIO = 0, /* GPIO controls 'out' */ 1697 P9_3_AMUXA = 4, /* Analog mux bus A */ 1698 P9_3_AMUXB = 5, /* Analog mux bus B */ 1699 P9_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1700 P9_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1701 P9_3_TCPWM0_LINE27 = 8, /* Digital Active - tcpwm[0].line[27]:0 */ 1702 P9_3_TCPWM0_LINE_COMPL26 = 9, /* Digital Active - tcpwm[0].line_compl[26]:0 */ 1703 P9_3_TCPWM0_TR_ONE_CNT_IN81 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[81]:0 */ 1704 P9_3_TCPWM0_TR_ONE_CNT_IN79 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[79]:0 */ 1705 1706 /* P10.0 */ 1707 P10_0_GPIO = 0, /* GPIO controls 'out' */ 1708 P10_0_AMUXA = 4, /* Analog mux bus A */ 1709 P10_0_AMUXB = 5, /* Analog mux bus B */ 1710 P10_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1711 P10_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1712 P10_0_TCPWM0_LINE28 = 8, /* Digital Active - tcpwm[0].line[28]:0 */ 1713 P10_0_TCPWM0_LINE_COMPL27 = 9, /* Digital Active - tcpwm[0].line_compl[27]:0 */ 1714 P10_0_TCPWM0_TR_ONE_CNT_IN84 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[84]:0 */ 1715 P10_0_TCPWM0_TR_ONE_CNT_IN82 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[82]:0 */ 1716 P10_0_SCB4_UART_RX = 17, /* Digital Active - scb[4].uart_rx:1 */ 1717 P10_0_SCB4_SPI_MISO = 19, /* Digital Active - scb[4].spi_miso:1 */ 1718 P10_0_PERI_TR_IO_INPUT18 = 26, /* Digital Active - peri.tr_io_input[18]:0 */ 1719 1720 /* P10.1 */ 1721 P10_1_GPIO = 0, /* GPIO controls 'out' */ 1722 P10_1_AMUXA = 4, /* Analog mux bus A */ 1723 P10_1_AMUXB = 5, /* Analog mux bus B */ 1724 P10_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1725 P10_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1726 P10_1_TCPWM0_LINE29 = 8, /* Digital Active - tcpwm[0].line[29]:0 */ 1727 P10_1_TCPWM0_LINE_COMPL28 = 9, /* Digital Active - tcpwm[0].line_compl[28]:0 */ 1728 P10_1_TCPWM0_TR_ONE_CNT_IN87 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[87]:0 */ 1729 P10_1_TCPWM0_TR_ONE_CNT_IN85 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[85]:0 */ 1730 P10_1_SCB4_UART_TX = 17, /* Digital Active - scb[4].uart_tx:1 */ 1731 P10_1_SCB4_I2C_SDA = 18, /* Digital Active - scb[4].i2c_sda:1 */ 1732 P10_1_SCB4_SPI_MOSI = 19, /* Digital Active - scb[4].spi_mosi:1 */ 1733 P10_1_PERI_TR_IO_INPUT19 = 26, /* Digital Active - peri.tr_io_input[19]:0 */ 1734 1735 /* P10.2 */ 1736 P10_2_GPIO = 0, /* GPIO controls 'out' */ 1737 P10_2_AMUXA = 4, /* Analog mux bus A */ 1738 P10_2_AMUXB = 5, /* Analog mux bus B */ 1739 P10_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1740 P10_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1741 P10_2_TCPWM0_LINE30 = 8, /* Digital Active - tcpwm[0].line[30]:0 */ 1742 P10_2_TCPWM0_LINE_COMPL29 = 9, /* Digital Active - tcpwm[0].line_compl[29]:0 */ 1743 P10_2_TCPWM0_TR_ONE_CNT_IN90 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[90]:0 */ 1744 P10_2_TCPWM0_TR_ONE_CNT_IN88 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[88]:0 */ 1745 P10_2_SCB4_UART_RTS = 17, /* Digital Active - scb[4].uart_rts:1 */ 1746 P10_2_SCB4_I2C_SCL = 18, /* Digital Active - scb[4].i2c_scl:1 */ 1747 P10_2_SCB4_SPI_CLK = 19, /* Digital Active - scb[4].spi_clk:1 */ 1748 P10_2_LIN0_LIN_RX8 = 20, /* Digital Active - lin[0].lin_rx[8]:1 */ 1749 1750 /* P10.3 */ 1751 P10_3_GPIO = 0, /* GPIO controls 'out' */ 1752 P10_3_AMUXA = 4, /* Analog mux bus A */ 1753 P10_3_AMUXB = 5, /* Analog mux bus B */ 1754 P10_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1755 P10_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1756 P10_3_TCPWM0_LINE31 = 8, /* Digital Active - tcpwm[0].line[31]:0 */ 1757 P10_3_TCPWM0_LINE_COMPL30 = 9, /* Digital Active - tcpwm[0].line_compl[30]:0 */ 1758 P10_3_TCPWM0_TR_ONE_CNT_IN93 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[93]:0 */ 1759 P10_3_TCPWM0_TR_ONE_CNT_IN91 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[91]:0 */ 1760 P10_3_SCB4_UART_CTS = 17, /* Digital Active - scb[4].uart_cts:1 */ 1761 P10_3_SCB4_SPI_SELECT0 = 19, /* Digital Active - scb[4].spi_select0:1 */ 1762 P10_3_LIN0_LIN_TX8 = 20, /* Digital Active - lin[0].lin_tx[8]:1 */ 1763 1764 /* P10.4 */ 1765 P10_4_GPIO = 0, /* GPIO controls 'out' */ 1766 P10_4_AMUXA = 4, /* Analog mux bus A */ 1767 P10_4_AMUXB = 5, /* Analog mux bus B */ 1768 P10_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1769 P10_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1770 P10_4_TCPWM0_LINE32 = 8, /* Digital Active - tcpwm[0].line[32]:0 */ 1771 P10_4_TCPWM0_LINE_COMPL31 = 9, /* Digital Active - tcpwm[0].line_compl[31]:0 */ 1772 P10_4_TCPWM0_TR_ONE_CNT_IN96 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[96]:0 */ 1773 P10_4_TCPWM0_TR_ONE_CNT_IN94 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[94]:0 */ 1774 P10_4_SCB4_SPI_SELECT1 = 19, /* Digital Active - scb[4].spi_select1:1 */ 1775 P10_4_LIN0_LIN_EN8 = 20, /* Digital Active - lin[0].lin_en[8]:1 */ 1776 1777 /* P10.5 */ 1778 P10_5_GPIO = 0, /* GPIO controls 'out' */ 1779 P10_5_AMUXA = 4, /* Analog mux bus A */ 1780 P10_5_AMUXB = 5, /* Analog mux bus B */ 1781 P10_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1782 P10_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1783 P10_5_TCPWM0_LINE33 = 8, /* Digital Active - tcpwm[0].line[33]:0 */ 1784 P10_5_TCPWM0_LINE_COMPL32 = 9, /* Digital Active - tcpwm[0].line_compl[32]:0 */ 1785 P10_5_TCPWM0_TR_ONE_CNT_IN99 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[99]:0 */ 1786 P10_5_TCPWM0_TR_ONE_CNT_IN97 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[97]:0 */ 1787 P10_5_SCB4_SPI_SELECT2 = 19, /* Digital Active - scb[4].spi_select2:1 */ 1788 P10_5_CXPI0_CXPI_RX0 = 22, /* Digital Active - cxpi[0].cxpi_rx[0]:1 */ 1789 1790 /* P10.6 */ 1791 P10_6_GPIO = 0, /* GPIO controls 'out' */ 1792 P10_6_AMUXA = 4, /* Analog mux bus A */ 1793 P10_6_AMUXB = 5, /* Analog mux bus B */ 1794 P10_6_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1795 P10_6_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1796 P10_6_TCPWM0_LINE34 = 8, /* Digital Active - tcpwm[0].line[34]:0 */ 1797 P10_6_TCPWM0_LINE_COMPL33 = 9, /* Digital Active - tcpwm[0].line_compl[33]:0 */ 1798 P10_6_TCPWM0_TR_ONE_CNT_IN102 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[102]:0 */ 1799 P10_6_TCPWM0_TR_ONE_CNT_IN100 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[100]:0 */ 1800 P10_6_CXPI0_CXPI_TX0 = 22, /* Digital Active - cxpi[0].cxpi_tx[0]:1 */ 1801 1802 /* P10.7 */ 1803 P10_7_GPIO = 0, /* GPIO controls 'out' */ 1804 P10_7_AMUXA = 4, /* Analog mux bus A */ 1805 P10_7_AMUXB = 5, /* Analog mux bus B */ 1806 P10_7_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1807 P10_7_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1808 P10_7_TCPWM0_LINE35 = 8, /* Digital Active - tcpwm[0].line[35]:0 */ 1809 P10_7_TCPWM0_LINE_COMPL34 = 9, /* Digital Active - tcpwm[0].line_compl[34]:0 */ 1810 P10_7_TCPWM0_TR_ONE_CNT_IN105 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[105]:0 */ 1811 P10_7_TCPWM0_TR_ONE_CNT_IN103 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[103]:0 */ 1812 P10_7_CXPI0_CXPI_EN0 = 22, /* Digital Active - cxpi[0].cxpi_en[0]:1 */ 1813 1814 /* P11.0 */ 1815 P11_0_GPIO = 0, /* GPIO controls 'out' */ 1816 P11_0_AMUXA = 4, /* Analog mux bus A */ 1817 P11_0_AMUXB = 5, /* Analog mux bus B */ 1818 P11_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1819 P11_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1820 1821 /* P11.1 */ 1822 P11_1_GPIO = 0, /* GPIO controls 'out' */ 1823 P11_1_AMUXA = 4, /* Analog mux bus A */ 1824 P11_1_AMUXB = 5, /* Analog mux bus B */ 1825 P11_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1826 P11_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1827 1828 /* P11.2 */ 1829 P11_2_GPIO = 0, /* GPIO controls 'out' */ 1830 P11_2_AMUXA = 4, /* Analog mux bus A */ 1831 P11_2_AMUXB = 5, /* Analog mux bus B */ 1832 P11_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1833 P11_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1834 1835 /* P12.0 */ 1836 P12_0_GPIO = 0, /* GPIO controls 'out' */ 1837 P12_0_AMUXA = 4, /* Analog mux bus A */ 1838 P12_0_AMUXB = 5, /* Analog mux bus B */ 1839 P12_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1840 P12_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1841 P12_0_TCPWM0_LINE36 = 8, /* Digital Active - tcpwm[0].line[36]:0 */ 1842 P12_0_TCPWM0_LINE_COMPL35 = 9, /* Digital Active - tcpwm[0].line_compl[35]:0 */ 1843 P12_0_TCPWM0_TR_ONE_CNT_IN108 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[108]:0 */ 1844 P12_0_TCPWM0_TR_ONE_CNT_IN106 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[106]:0 */ 1845 P12_0_CANFD0_TTCAN_TX2 = 21, /* Digital Active - canfd[0].ttcan_tx[2]:1 */ 1846 P12_0_PERI_TR_IO_INPUT20 = 26, /* Digital Active - peri.tr_io_input[20]:0 */ 1847 1848 /* P12.1 */ 1849 P12_1_GPIO = 0, /* GPIO controls 'out' */ 1850 P12_1_AMUXA = 4, /* Analog mux bus A */ 1851 P12_1_AMUXB = 5, /* Analog mux bus B */ 1852 P12_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1853 P12_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1854 P12_1_TCPWM0_LINE37 = 8, /* Digital Active - tcpwm[0].line[37]:0 */ 1855 P12_1_TCPWM0_LINE_COMPL36 = 9, /* Digital Active - tcpwm[0].line_compl[36]:0 */ 1856 P12_1_TCPWM0_TR_ONE_CNT_IN111 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[111]:0 */ 1857 P12_1_TCPWM0_TR_ONE_CNT_IN109 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[109]:0 */ 1858 P12_1_LIN0_LIN_EN6 = 20, /* Digital Active - lin[0].lin_en[6]:0 */ 1859 P12_1_CANFD0_TTCAN_RX2 = 21, /* Digital Active - canfd[0].ttcan_rx[2]:1 */ 1860 P12_1_PERI_TR_IO_INPUT21 = 26, /* Digital Active - peri.tr_io_input[21]:0 */ 1861 1862 /* P12.2 */ 1863 P12_2_GPIO = 0, /* GPIO controls 'out' */ 1864 P12_2_AMUXA = 4, /* Analog mux bus A */ 1865 P12_2_AMUXB = 5, /* Analog mux bus B */ 1866 P12_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1867 P12_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1868 P12_2_TCPWM0_LINE38 = 8, /* Digital Active - tcpwm[0].line[38]:0 */ 1869 P12_2_TCPWM0_LINE_COMPL37 = 9, /* Digital Active - tcpwm[0].line_compl[37]:0 */ 1870 P12_2_TCPWM0_TR_ONE_CNT_IN114 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[114]:0 */ 1871 P12_2_TCPWM0_TR_ONE_CNT_IN112 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[112]:0 */ 1872 P12_2_PASS0_SAR_EXT_MUX_EN1 = 16, /* Digital Active - pass[0].sar_ext_mux_en[1] */ 1873 P12_2_LIN0_LIN_RX6 = 20, /* Digital Active - lin[0].lin_rx[6]:0 */ 1874 1875 /* P12.3 */ 1876 P12_3_GPIO = 0, /* GPIO controls 'out' */ 1877 P12_3_AMUXA = 4, /* Analog mux bus A */ 1878 P12_3_AMUXB = 5, /* Analog mux bus B */ 1879 P12_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1880 P12_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1881 P12_3_TCPWM0_LINE39 = 8, /* Digital Active - tcpwm[0].line[39]:0 */ 1882 P12_3_TCPWM0_LINE_COMPL38 = 9, /* Digital Active - tcpwm[0].line_compl[38]:0 */ 1883 P12_3_TCPWM0_TR_ONE_CNT_IN117 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[117]:0 */ 1884 P12_3_TCPWM0_TR_ONE_CNT_IN115 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[115]:0 */ 1885 P12_3_PASS0_SAR_EXT_MUX_SEL3 = 16, /* Digital Active - pass[0].sar_ext_mux_sel[3] */ 1886 P12_3_LIN0_LIN_TX6 = 20, /* Digital Active - lin[0].lin_tx[6]:0 */ 1887 1888 /* P12.4 */ 1889 P12_4_GPIO = 0, /* GPIO controls 'out' */ 1890 P12_4_AMUXA = 4, /* Analog mux bus A */ 1891 P12_4_AMUXB = 5, /* Analog mux bus B */ 1892 P12_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1893 P12_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1894 P12_4_TCPWM0_LINE40 = 8, /* Digital Active - tcpwm[0].line[40]:0 */ 1895 P12_4_TCPWM0_LINE_COMPL39 = 9, /* Digital Active - tcpwm[0].line_compl[39]:0 */ 1896 P12_4_TCPWM0_TR_ONE_CNT_IN120 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[120]:0 */ 1897 P12_4_TCPWM0_TR_ONE_CNT_IN118 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[118]:0 */ 1898 P12_4_PASS0_SAR_EXT_MUX_SEL4 = 16, /* Digital Active - pass[0].sar_ext_mux_sel[4] */ 1899 1900 /* P12.5 */ 1901 P12_5_GPIO = 0, /* GPIO controls 'out' */ 1902 P12_5_AMUXA = 4, /* Analog mux bus A */ 1903 P12_5_AMUXB = 5, /* Analog mux bus B */ 1904 P12_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1905 P12_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1906 P12_5_TCPWM0_LINE41 = 8, /* Digital Active - tcpwm[0].line[41]:0 */ 1907 P12_5_TCPWM0_LINE_COMPL40 = 9, /* Digital Active - tcpwm[0].line_compl[40]:0 */ 1908 P12_5_TCPWM0_TR_ONE_CNT_IN123 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[123]:0 */ 1909 P12_5_TCPWM0_TR_ONE_CNT_IN121 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[121]:0 */ 1910 P12_5_PASS0_SAR_EXT_MUX_SEL5 = 16, /* Digital Active - pass[0].sar_ext_mux_sel[5] */ 1911 1912 /* P12.6 */ 1913 P12_6_GPIO = 0, /* GPIO controls 'out' */ 1914 P12_6_AMUXA = 4, /* Analog mux bus A */ 1915 P12_6_AMUXB = 5, /* Analog mux bus B */ 1916 P12_6_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1917 P12_6_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1918 P12_6_TCPWM0_LINE42 = 8, /* Digital Active - tcpwm[0].line[42]:0 */ 1919 P12_6_TCPWM0_LINE_COMPL41 = 9, /* Digital Active - tcpwm[0].line_compl[41]:0 */ 1920 P12_6_TCPWM0_TR_ONE_CNT_IN126 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[126]:0 */ 1921 P12_6_TCPWM0_TR_ONE_CNT_IN124 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[124]:0 */ 1922 1923 /* P12.7 */ 1924 P12_7_GPIO = 0, /* GPIO controls 'out' */ 1925 P12_7_AMUXA = 4, /* Analog mux bus A */ 1926 P12_7_AMUXB = 5, /* Analog mux bus B */ 1927 P12_7_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1928 P12_7_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1929 P12_7_TCPWM0_LINE43 = 8, /* Digital Active - tcpwm[0].line[43]:0 */ 1930 P12_7_TCPWM0_LINE_COMPL42 = 9, /* Digital Active - tcpwm[0].line_compl[42]:0 */ 1931 P12_7_TCPWM0_TR_ONE_CNT_IN129 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[129]:0 */ 1932 P12_7_TCPWM0_TR_ONE_CNT_IN127 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[127]:0 */ 1933 1934 /* P13.0 */ 1935 P13_0_GPIO = 0, /* GPIO controls 'out' */ 1936 P13_0_AMUXA = 4, /* Analog mux bus A */ 1937 P13_0_AMUXB = 5, /* Analog mux bus B */ 1938 P13_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1939 P13_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1940 P13_0_TCPWM0_LINE264 = 8, /* Digital Active - tcpwm[0].line[264]:0 */ 1941 P13_0_TCPWM0_LINE_COMPL43 = 9, /* Digital Active - tcpwm[0].line_compl[43]:0 */ 1942 P13_0_TCPWM0_TR_ONE_CNT_IN792 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[792]:0 */ 1943 P13_0_TCPWM0_TR_ONE_CNT_IN130 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[130]:0 */ 1944 P13_0_PASS0_SAR_EXT_MUX_SEL6 = 16, /* Digital Active - pass[0].sar_ext_mux_sel[6] */ 1945 P13_0_SCB3_UART_RX = 17, /* Digital Active - scb[3].uart_rx:0 */ 1946 P13_0_SCB3_SPI_MISO = 19, /* Digital Active - scb[3].spi_miso:0 */ 1947 P13_0_LIN0_LIN_RX3 = 20, /* Digital Active - lin[0].lin_rx[3]:1 */ 1948 P13_0_CXPI0_CXPI_RX1 = 22, /* Digital Active - cxpi[0].cxpi_rx[1]:0 */ 1949 1950 /* P13.1 */ 1951 P13_1_GPIO = 0, /* GPIO controls 'out' */ 1952 P13_1_AMUXA = 4, /* Analog mux bus A */ 1953 P13_1_AMUXB = 5, /* Analog mux bus B */ 1954 P13_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1955 P13_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1956 P13_1_TCPWM0_LINE44 = 8, /* Digital Active - tcpwm[0].line[44]:0 */ 1957 P13_1_TCPWM0_LINE_COMPL264 = 9, /* Digital Active - tcpwm[0].line_compl[264]:0 */ 1958 P13_1_TCPWM0_TR_ONE_CNT_IN132 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[132]:0 */ 1959 P13_1_TCPWM0_TR_ONE_CNT_IN793 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[793]:0 */ 1960 P13_1_PASS0_SAR_EXT_MUX_SEL7 = 16, /* Digital Active - pass[0].sar_ext_mux_sel[7] */ 1961 P13_1_SCB3_UART_TX = 17, /* Digital Active - scb[3].uart_tx:0 */ 1962 P13_1_SCB3_I2C_SDA = 18, /* Digital Active - scb[3].i2c_sda:0 */ 1963 P13_1_SCB3_SPI_MOSI = 19, /* Digital Active - scb[3].spi_mosi:0 */ 1964 P13_1_LIN0_LIN_TX3 = 20, /* Digital Active - lin[0].lin_tx[3]:1 */ 1965 P13_1_CXPI0_CXPI_TX1 = 22, /* Digital Active - cxpi[0].cxpi_tx[1]:0 */ 1966 1967 /* P13.2 */ 1968 P13_2_GPIO = 0, /* GPIO controls 'out' */ 1969 P13_2_AMUXA = 4, /* Analog mux bus A */ 1970 P13_2_AMUXB = 5, /* Analog mux bus B */ 1971 P13_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1972 P13_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1973 P13_2_TCPWM0_LINE265 = 8, /* Digital Active - tcpwm[0].line[265]:0 */ 1974 P13_2_TCPWM0_LINE_COMPL44 = 9, /* Digital Active - tcpwm[0].line_compl[44]:0 */ 1975 P13_2_TCPWM0_TR_ONE_CNT_IN795 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[795]:0 */ 1976 P13_2_TCPWM0_TR_ONE_CNT_IN133 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[133]:0 */ 1977 P13_2_PASS0_SAR_EXT_MUX_SEL8 = 16, /* Digital Active - pass[0].sar_ext_mux_sel[8] */ 1978 P13_2_SCB3_UART_RTS = 17, /* Digital Active - scb[3].uart_rts:0 */ 1979 P13_2_SCB3_I2C_SCL = 18, /* Digital Active - scb[3].i2c_scl:0 */ 1980 P13_2_SCB3_SPI_CLK = 19, /* Digital Active - scb[3].spi_clk:0 */ 1981 P13_2_LIN0_LIN_EN3 = 20, /* Digital Active - lin[0].lin_en[3]:1 */ 1982 P13_2_CXPI0_CXPI_EN1 = 22, /* Digital Active - cxpi[0].cxpi_en[1]:0 */ 1983 1984 /* P13.3 */ 1985 P13_3_GPIO = 0, /* GPIO controls 'out' */ 1986 P13_3_AMUXA = 4, /* Analog mux bus A */ 1987 P13_3_AMUXB = 5, /* Analog mux bus B */ 1988 P13_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 1989 P13_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 1990 P13_3_TCPWM0_LINE45 = 8, /* Digital Active - tcpwm[0].line[45]:0 */ 1991 P13_3_TCPWM0_LINE_COMPL265 = 9, /* Digital Active - tcpwm[0].line_compl[265]:0 */ 1992 P13_3_TCPWM0_TR_ONE_CNT_IN135 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[135]:0 */ 1993 P13_3_TCPWM0_TR_ONE_CNT_IN796 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[796]:0 */ 1994 P13_3_PASS0_SAR_EXT_MUX_EN2 = 16, /* Digital Active - pass[0].sar_ext_mux_en[2] */ 1995 P13_3_SCB3_UART_CTS = 17, /* Digital Active - scb[3].uart_cts:0 */ 1996 P13_3_SCB3_SPI_SELECT0 = 19, /* Digital Active - scb[3].spi_select0:0 */ 1997 1998 /* P13.4 */ 1999 P13_4_GPIO = 0, /* GPIO controls 'out' */ 2000 P13_4_AMUXA = 4, /* Analog mux bus A */ 2001 P13_4_AMUXB = 5, /* Analog mux bus B */ 2002 P13_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2003 P13_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2004 P13_4_TCPWM0_LINE266 = 8, /* Digital Active - tcpwm[0].line[266]:0 */ 2005 P13_4_TCPWM0_LINE_COMPL45 = 9, /* Digital Active - tcpwm[0].line_compl[45]:0 */ 2006 P13_4_TCPWM0_TR_ONE_CNT_IN798 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[798]:0 */ 2007 P13_4_TCPWM0_TR_ONE_CNT_IN136 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[136]:0 */ 2008 P13_4_TCPWM0_LINE516 = 16, /* Digital Active - tcpwm[0].line[516]:1 */ 2009 P13_4_SCB3_SPI_SELECT1 = 19, /* Digital Active - scb[3].spi_select1:0 */ 2010 P13_4_LIN0_LIN_RX8 = 20, /* Digital Active - lin[0].lin_rx[8]:0 */ 2011 2012 /* P13.5 */ 2013 P13_5_GPIO = 0, /* GPIO controls 'out' */ 2014 P13_5_AMUXA = 4, /* Analog mux bus A */ 2015 P13_5_AMUXB = 5, /* Analog mux bus B */ 2016 P13_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2017 P13_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2018 P13_5_TCPWM0_LINE46 = 8, /* Digital Active - tcpwm[0].line[46]:0 */ 2019 P13_5_TCPWM0_LINE_COMPL266 = 9, /* Digital Active - tcpwm[0].line_compl[266]:0 */ 2020 P13_5_TCPWM0_TR_ONE_CNT_IN138 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[138]:0 */ 2021 P13_5_TCPWM0_TR_ONE_CNT_IN799 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[799]:0 */ 2022 P13_5_TCPWM0_LINE_COMPL516 = 16, /* Digital Active - tcpwm[0].line_compl[516]:1 */ 2023 P13_5_SCB3_SPI_SELECT2 = 19, /* Digital Active - scb[3].spi_select2:0 */ 2024 P13_5_LIN0_LIN_TX8 = 20, /* Digital Active - lin[0].lin_tx[8]:0 */ 2025 P13_5_CXPI0_CXPI_RX2 = 22, /* Digital Active - cxpi[0].cxpi_rx[2]:0 */ 2026 2027 /* P13.6 */ 2028 P13_6_GPIO = 0, /* GPIO controls 'out' */ 2029 P13_6_AMUXA = 4, /* Analog mux bus A */ 2030 P13_6_AMUXB = 5, /* Analog mux bus B */ 2031 P13_6_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2032 P13_6_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2033 P13_6_TCPWM0_LINE267 = 8, /* Digital Active - tcpwm[0].line[267]:0 */ 2034 P13_6_TCPWM0_LINE_COMPL46 = 9, /* Digital Active - tcpwm[0].line_compl[46]:0 */ 2035 P13_6_TCPWM0_TR_ONE_CNT_IN801 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[801]:0 */ 2036 P13_6_TCPWM0_TR_ONE_CNT_IN139 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[139]:0 */ 2037 P13_6_TCPWM0_LINE517 = 16, /* Digital Active - tcpwm[0].line[517]:1 */ 2038 P13_6_SCB3_SPI_SELECT3 = 19, /* Digital Active - scb[3].spi_select3:0 */ 2039 P13_6_LIN0_LIN_EN8 = 20, /* Digital Active - lin[0].lin_en[8]:0 */ 2040 P13_6_CXPI0_CXPI_TX2 = 22, /* Digital Active - cxpi[0].cxpi_tx[2]:0 */ 2041 P13_6_PERI_TR_IO_INPUT22 = 26, /* Digital Active - peri.tr_io_input[22]:0 */ 2042 2043 /* P13.7 */ 2044 P13_7_GPIO = 0, /* GPIO controls 'out' */ 2045 P13_7_AMUXA = 4, /* Analog mux bus A */ 2046 P13_7_AMUXB = 5, /* Analog mux bus B */ 2047 P13_7_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2048 P13_7_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2049 P13_7_TCPWM0_LINE47 = 8, /* Digital Active - tcpwm[0].line[47]:0 */ 2050 P13_7_TCPWM0_LINE_COMPL267 = 9, /* Digital Active - tcpwm[0].line_compl[267]:0 */ 2051 P13_7_TCPWM0_TR_ONE_CNT_IN141 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[141]:0 */ 2052 P13_7_TCPWM0_TR_ONE_CNT_IN802 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[802]:0 */ 2053 P13_7_TCPWM0_LINE_COMPL517 = 16, /* Digital Active - tcpwm[0].line_compl[517]:1 */ 2054 P13_7_CXPI0_CXPI_EN2 = 22, /* Digital Active - cxpi[0].cxpi_en[2]:0 */ 2055 P13_7_PERI_TR_IO_INPUT23 = 26, /* Digital Active - peri.tr_io_input[23]:0 */ 2056 2057 /* P14.0 */ 2058 P14_0_GPIO = 0, /* GPIO controls 'out' */ 2059 P14_0_AMUXA = 4, /* Analog mux bus A */ 2060 P14_0_AMUXB = 5, /* Analog mux bus B */ 2061 P14_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2062 P14_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2063 P14_0_TCPWM0_LINE48 = 8, /* Digital Active - tcpwm[0].line[48]:0 */ 2064 P14_0_TCPWM0_LINE_COMPL47 = 9, /* Digital Active - tcpwm[0].line_compl[47]:0 */ 2065 P14_0_TCPWM0_TR_ONE_CNT_IN144 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[144]:0 */ 2066 P14_0_TCPWM0_TR_ONE_CNT_IN142 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[142]:0 */ 2067 P14_0_TCPWM0_LINE518 = 16, /* Digital Active - tcpwm[0].line[518]:1 */ 2068 P14_0_SCB2_UART_RX = 17, /* Digital Active - scb[2].uart_rx:0 */ 2069 P14_0_SCB2_SPI_MISO = 19, /* Digital Active - scb[2].spi_miso:0 */ 2070 P14_0_CANFD1_TTCAN_TX0 = 21, /* Digital Active - canfd[1].ttcan_tx[0]:0 */ 2071 2072 /* P14.1 */ 2073 P14_1_GPIO = 0, /* GPIO controls 'out' */ 2074 P14_1_AMUXA = 4, /* Analog mux bus A */ 2075 P14_1_AMUXB = 5, /* Analog mux bus B */ 2076 P14_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2077 P14_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2078 P14_1_TCPWM0_LINE49 = 8, /* Digital Active - tcpwm[0].line[49]:0 */ 2079 P14_1_TCPWM0_LINE_COMPL48 = 9, /* Digital Active - tcpwm[0].line_compl[48]:0 */ 2080 P14_1_TCPWM0_TR_ONE_CNT_IN147 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[147]:0 */ 2081 P14_1_TCPWM0_TR_ONE_CNT_IN145 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[145]:0 */ 2082 P14_1_TCPWM0_LINE_COMPL518 = 16, /* Digital Active - tcpwm[0].line_compl[518]:1 */ 2083 P14_1_SCB2_UART_TX = 17, /* Digital Active - scb[2].uart_tx:0 */ 2084 P14_1_SCB2_I2C_SDA = 18, /* Digital Active - scb[2].i2c_sda:0 */ 2085 P14_1_SCB2_SPI_MOSI = 19, /* Digital Active - scb[2].spi_mosi:0 */ 2086 P14_1_CANFD1_TTCAN_RX0 = 21, /* Digital Active - canfd[1].ttcan_rx[0]:0 */ 2087 2088 /* P14.2 */ 2089 P14_2_GPIO = 0, /* GPIO controls 'out' */ 2090 P14_2_AMUXA = 4, /* Analog mux bus A */ 2091 P14_2_AMUXB = 5, /* Analog mux bus B */ 2092 P14_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2093 P14_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2094 P14_2_TCPWM0_LINE50 = 8, /* Digital Active - tcpwm[0].line[50]:0 */ 2095 P14_2_TCPWM0_LINE_COMPL49 = 9, /* Digital Active - tcpwm[0].line_compl[49]:0 */ 2096 P14_2_TCPWM0_TR_ONE_CNT_IN150 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[150]:0 */ 2097 P14_2_TCPWM0_TR_ONE_CNT_IN148 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[148]:0 */ 2098 P14_2_TCPWM0_LINE519 = 16, /* Digital Active - tcpwm[0].line[519]:1 */ 2099 P14_2_SCB2_UART_RTS = 17, /* Digital Active - scb[2].uart_rts:0 */ 2100 P14_2_SCB2_I2C_SCL = 18, /* Digital Active - scb[2].i2c_scl:0 */ 2101 P14_2_SCB2_SPI_CLK = 19, /* Digital Active - scb[2].spi_clk:0 */ 2102 P14_2_LIN0_LIN_RX6 = 20, /* Digital Active - lin[0].lin_rx[6]:1 */ 2103 2104 /* P14.3 */ 2105 P14_3_GPIO = 0, /* GPIO controls 'out' */ 2106 P14_3_AMUXA = 4, /* Analog mux bus A */ 2107 P14_3_AMUXB = 5, /* Analog mux bus B */ 2108 P14_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2109 P14_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2110 P14_3_TCPWM0_LINE51 = 8, /* Digital Active - tcpwm[0].line[51]:0 */ 2111 P14_3_TCPWM0_LINE_COMPL50 = 9, /* Digital Active - tcpwm[0].line_compl[50]:0 */ 2112 P14_3_TCPWM0_TR_ONE_CNT_IN153 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[153]:0 */ 2113 P14_3_TCPWM0_TR_ONE_CNT_IN151 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[151]:0 */ 2114 P14_3_TCPWM0_LINE_COMPL519 = 16, /* Digital Active - tcpwm[0].line_compl[519]:1 */ 2115 P14_3_SCB2_UART_CTS = 17, /* Digital Active - scb[2].uart_cts:0 */ 2116 P14_3_SCB2_SPI_SELECT0 = 19, /* Digital Active - scb[2].spi_select0:0 */ 2117 P14_3_LIN0_LIN_TX6 = 20, /* Digital Active - lin[0].lin_tx[6]:1 */ 2118 2119 /* P14.4 */ 2120 P14_4_GPIO = 0, /* GPIO controls 'out' */ 2121 P14_4_AMUXA = 4, /* Analog mux bus A */ 2122 P14_4_AMUXB = 5, /* Analog mux bus B */ 2123 P14_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2124 P14_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2125 P14_4_TCPWM0_LINE52 = 8, /* Digital Active - tcpwm[0].line[52]:0 */ 2126 P14_4_TCPWM0_LINE_COMPL51 = 9, /* Digital Active - tcpwm[0].line_compl[51]:0 */ 2127 P14_4_TCPWM0_TR_ONE_CNT_IN156 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[156]:0 */ 2128 P14_4_TCPWM0_TR_ONE_CNT_IN154 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[154]:0 */ 2129 P14_4_TCPWM0_TR_ONE_CNT_IN1548 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1548]:1 */ 2130 P14_4_SCB2_SPI_SELECT1 = 19, /* Digital Active - scb[2].spi_select1:0 */ 2131 P14_4_LIN0_LIN_EN6 = 20, /* Digital Active - lin[0].lin_en[6]:1 */ 2132 2133 /* P14.5 */ 2134 P14_5_GPIO = 0, /* GPIO controls 'out' */ 2135 P14_5_AMUXA = 4, /* Analog mux bus A */ 2136 P14_5_AMUXB = 5, /* Analog mux bus B */ 2137 P14_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2138 P14_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2139 P14_5_TCPWM0_LINE53 = 8, /* Digital Active - tcpwm[0].line[53]:0 */ 2140 P14_5_TCPWM0_LINE_COMPL52 = 9, /* Digital Active - tcpwm[0].line_compl[52]:0 */ 2141 P14_5_TCPWM0_TR_ONE_CNT_IN159 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[159]:0 */ 2142 P14_5_TCPWM0_TR_ONE_CNT_IN157 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[157]:0 */ 2143 P14_5_TCPWM0_TR_ONE_CNT_IN1549 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1549]:1 */ 2144 P14_5_SCB2_SPI_SELECT2 = 19, /* Digital Active - scb[2].spi_select2:0 */ 2145 P14_5_CXPI0_CXPI_RX2 = 22, /* Digital Active - cxpi[0].cxpi_rx[2]:1 */ 2146 2147 /* P14.6 */ 2148 P14_6_GPIO = 0, /* GPIO controls 'out' */ 2149 P14_6_AMUXA = 4, /* Analog mux bus A */ 2150 P14_6_AMUXB = 5, /* Analog mux bus B */ 2151 P14_6_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2152 P14_6_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2153 P14_6_TCPWM0_LINE54 = 8, /* Digital Active - tcpwm[0].line[54]:0 */ 2154 P14_6_TCPWM0_LINE_COMPL53 = 9, /* Digital Active - tcpwm[0].line_compl[53]:0 */ 2155 P14_6_TCPWM0_TR_ONE_CNT_IN162 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[162]:0 */ 2156 P14_6_TCPWM0_TR_ONE_CNT_IN160 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[160]:0 */ 2157 P14_6_TCPWM0_TR_ONE_CNT_IN1551 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1551]:1 */ 2158 P14_6_CXPI0_CXPI_TX2 = 22, /* Digital Active - cxpi[0].cxpi_tx[2]:1 */ 2159 P14_6_PERI_TR_IO_INPUT24 = 26, /* Digital Active - peri.tr_io_input[24]:0 */ 2160 2161 /* P14.7 */ 2162 P14_7_GPIO = 0, /* GPIO controls 'out' */ 2163 P14_7_AMUXA = 4, /* Analog mux bus A */ 2164 P14_7_AMUXB = 5, /* Analog mux bus B */ 2165 P14_7_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2166 P14_7_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2167 P14_7_TCPWM0_LINE55 = 8, /* Digital Active - tcpwm[0].line[55]:0 */ 2168 P14_7_TCPWM0_LINE_COMPL54 = 9, /* Digital Active - tcpwm[0].line_compl[54]:0 */ 2169 P14_7_TCPWM0_TR_ONE_CNT_IN165 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[165]:0 */ 2170 P14_7_TCPWM0_TR_ONE_CNT_IN163 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[163]:0 */ 2171 P14_7_TCPWM0_TR_ONE_CNT_IN1552 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1552]:1 */ 2172 P14_7_CXPI0_CXPI_EN2 = 22, /* Digital Active - cxpi[0].cxpi_en[2]:1 */ 2173 P14_7_PERI_TR_IO_INPUT25 = 26, /* Digital Active - peri.tr_io_input[25]:0 */ 2174 2175 /* P15.0 */ 2176 P15_0_GPIO = 0, /* GPIO controls 'out' */ 2177 P15_0_AMUXA = 4, /* Analog mux bus A */ 2178 P15_0_AMUXB = 5, /* Analog mux bus B */ 2179 P15_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2180 P15_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2181 P15_0_TCPWM0_LINE56 = 8, /* Digital Active - tcpwm[0].line[56]:0 */ 2182 P15_0_TCPWM0_LINE_COMPL55 = 9, /* Digital Active - tcpwm[0].line_compl[55]:0 */ 2183 P15_0_TCPWM0_TR_ONE_CNT_IN168 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[168]:0 */ 2184 P15_0_TCPWM0_TR_ONE_CNT_IN166 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[166]:0 */ 2185 P15_0_TCPWM0_TR_ONE_CNT_IN1554 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1554]:1 */ 2186 P15_0_CANFD1_TTCAN_TX3 = 21, /* Digital Active - canfd[1].ttcan_tx[3]:1 */ 2187 P15_0_CXPI0_CXPI_RX1 = 22, /* Digital Active - cxpi[0].cxpi_rx[1]:1 */ 2188 2189 /* P15.1 */ 2190 P15_1_GPIO = 0, /* GPIO controls 'out' */ 2191 P15_1_AMUXA = 4, /* Analog mux bus A */ 2192 P15_1_AMUXB = 5, /* Analog mux bus B */ 2193 P15_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2194 P15_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2195 P15_1_TCPWM0_LINE57 = 8, /* Digital Active - tcpwm[0].line[57]:0 */ 2196 P15_1_TCPWM0_LINE_COMPL56 = 9, /* Digital Active - tcpwm[0].line_compl[56]:0 */ 2197 P15_1_TCPWM0_TR_ONE_CNT_IN171 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[171]:0 */ 2198 P15_1_TCPWM0_TR_ONE_CNT_IN169 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[169]:0 */ 2199 P15_1_TCPWM0_TR_ONE_CNT_IN1555 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1555]:1 */ 2200 P15_1_CANFD1_TTCAN_RX3 = 21, /* Digital Active - canfd[1].ttcan_rx[3]:1 */ 2201 P15_1_CXPI0_CXPI_TX1 = 22, /* Digital Active - cxpi[0].cxpi_tx[1]:1 */ 2202 2203 /* P15.2 */ 2204 P15_2_GPIO = 0, /* GPIO controls 'out' */ 2205 P15_2_AMUXA = 4, /* Analog mux bus A */ 2206 P15_2_AMUXB = 5, /* Analog mux bus B */ 2207 P15_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2208 P15_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2209 P15_2_TCPWM0_LINE58 = 8, /* Digital Active - tcpwm[0].line[58]:0 */ 2210 P15_2_TCPWM0_LINE_COMPL57 = 9, /* Digital Active - tcpwm[0].line_compl[57]:0 */ 2211 P15_2_TCPWM0_TR_ONE_CNT_IN174 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[174]:0 */ 2212 P15_2_TCPWM0_TR_ONE_CNT_IN172 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[172]:0 */ 2213 P15_2_TCPWM0_TR_ONE_CNT_IN1557 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1557]:1 */ 2214 P15_2_CXPI0_CXPI_EN1 = 22, /* Digital Active - cxpi[0].cxpi_en[1]:1 */ 2215 2216 /* P15.3 */ 2217 P15_3_GPIO = 0, /* GPIO controls 'out' */ 2218 P15_3_AMUXA = 4, /* Analog mux bus A */ 2219 P15_3_AMUXB = 5, /* Analog mux bus B */ 2220 P15_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2221 P15_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2222 P15_3_TCPWM0_LINE59 = 8, /* Digital Active - tcpwm[0].line[59]:0 */ 2223 P15_3_TCPWM0_LINE_COMPL58 = 9, /* Digital Active - tcpwm[0].line_compl[58]:0 */ 2224 P15_3_TCPWM0_TR_ONE_CNT_IN177 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[177]:0 */ 2225 P15_3_TCPWM0_TR_ONE_CNT_IN175 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[175]:0 */ 2226 P15_3_TCPWM0_TR_ONE_CNT_IN1558 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1558]:1 */ 2227 2228 /* P16.0 */ 2229 P16_0_GPIO = 0, /* GPIO controls 'out' */ 2230 P16_0_AMUXA = 4, /* Analog mux bus A */ 2231 P16_0_AMUXB = 5, /* Analog mux bus B */ 2232 P16_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2233 P16_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2234 P16_0_TCPWM0_LINE60 = 8, /* Digital Active - tcpwm[0].line[60]:0 */ 2235 P16_0_TCPWM0_LINE_COMPL59 = 9, /* Digital Active - tcpwm[0].line_compl[59]:0 */ 2236 P16_0_TCPWM0_TR_ONE_CNT_IN180 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[180]:0 */ 2237 P16_0_TCPWM0_TR_ONE_CNT_IN178 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[178]:0 */ 2238 P16_0_TCPWM0_LINE512 = 16, /* Digital Active - tcpwm[0].line[512]:1 */ 2239 P16_0_LIN0_LIN_RX11 = 20, /* Digital Active - lin[0].lin_rx[11]:0 */ 2240 2241 /* P16.1 */ 2242 P16_1_GPIO = 0, /* GPIO controls 'out' */ 2243 P16_1_AMUXA = 4, /* Analog mux bus A */ 2244 P16_1_AMUXB = 5, /* Analog mux bus B */ 2245 P16_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2246 P16_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2247 P16_1_TCPWM0_LINE61 = 8, /* Digital Active - tcpwm[0].line[61]:0 */ 2248 P16_1_TCPWM0_LINE_COMPL60 = 9, /* Digital Active - tcpwm[0].line_compl[60]:0 */ 2249 P16_1_TCPWM0_TR_ONE_CNT_IN183 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[183]:0 */ 2250 P16_1_TCPWM0_TR_ONE_CNT_IN181 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[181]:0 */ 2251 P16_1_TCPWM0_LINE_COMPL512 = 16, /* Digital Active - tcpwm[0].line_compl[512]:1 */ 2252 P16_1_LIN0_LIN_TX11 = 20, /* Digital Active - lin[0].lin_tx[11]:0 */ 2253 2254 /* P16.2 */ 2255 P16_2_GPIO = 0, /* GPIO controls 'out' */ 2256 P16_2_AMUXA = 4, /* Analog mux bus A */ 2257 P16_2_AMUXB = 5, /* Analog mux bus B */ 2258 P16_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2259 P16_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2260 P16_2_TCPWM0_LINE62 = 8, /* Digital Active - tcpwm[0].line[62]:0 */ 2261 P16_2_TCPWM0_LINE_COMPL61 = 9, /* Digital Active - tcpwm[0].line_compl[61]:0 */ 2262 P16_2_TCPWM0_TR_ONE_CNT_IN186 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[186]:0 */ 2263 P16_2_TCPWM0_TR_ONE_CNT_IN184 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[184]:0 */ 2264 P16_2_TCPWM0_LINE513 = 16, /* Digital Active - tcpwm[0].line[513]:1 */ 2265 P16_2_LIN0_LIN_EN11 = 20, /* Digital Active - lin[0].lin_en[11]:0 */ 2266 2267 /* P16.3 */ 2268 P16_3_GPIO = 0, /* GPIO controls 'out' */ 2269 P16_3_AMUXA = 4, /* Analog mux bus A */ 2270 P16_3_AMUXB = 5, /* Analog mux bus B */ 2271 P16_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2272 P16_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2273 P16_3_TCPWM0_LINE62 = 8, /* Digital Active - tcpwm[0].line[62]:1 */ 2274 P16_3_TCPWM0_LINE_COMPL62 = 9, /* Digital Active - tcpwm[0].line_compl[62]:0 */ 2275 P16_3_TCPWM0_TR_ONE_CNT_IN186 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[186]:1 */ 2276 P16_3_TCPWM0_TR_ONE_CNT_IN187 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[187]:0 */ 2277 P16_3_TCPWM0_LINE_COMPL513 = 16, /* Digital Active - tcpwm[0].line_compl[513]:1 */ 2278 2279 /* P17.0 */ 2280 P17_0_GPIO = 0, /* GPIO controls 'out' */ 2281 P17_0_AMUXA = 4, /* Analog mux bus A */ 2282 P17_0_AMUXB = 5, /* Analog mux bus B */ 2283 P17_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2284 P17_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2285 P17_0_TCPWM0_LINE61 = 8, /* Digital Active - tcpwm[0].line[61]:1 */ 2286 P17_0_TCPWM0_LINE_COMPL62 = 9, /* Digital Active - tcpwm[0].line_compl[62]:1 */ 2287 P17_0_TCPWM0_TR_ONE_CNT_IN183 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[183]:1 */ 2288 P17_0_TCPWM0_TR_ONE_CNT_IN187 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[187]:1 */ 2289 P17_0_CANFD1_TTCAN_TX1 = 21, /* Digital Active - canfd[1].ttcan_tx[1]:0 */ 2290 2291 /* P17.1 */ 2292 P17_1_GPIO = 0, /* GPIO controls 'out' */ 2293 P17_1_AMUXA = 4, /* Analog mux bus A */ 2294 P17_1_AMUXB = 5, /* Analog mux bus B */ 2295 P17_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2296 P17_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2297 P17_1_TCPWM0_LINE60 = 8, /* Digital Active - tcpwm[0].line[60]:1 */ 2298 P17_1_TCPWM0_LINE_COMPL61 = 9, /* Digital Active - tcpwm[0].line_compl[61]:1 */ 2299 P17_1_TCPWM0_TR_ONE_CNT_IN180 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[180]:1 */ 2300 P17_1_TCPWM0_TR_ONE_CNT_IN184 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[184]:1 */ 2301 P17_1_TCPWM0_LINE514 = 16, /* Digital Active - tcpwm[0].line[514]:1 */ 2302 P17_1_SCB3_UART_RX = 17, /* Digital Active - scb[3].uart_rx:1 */ 2303 P17_1_SCB3_SPI_MISO = 19, /* Digital Active - scb[3].spi_miso:1 */ 2304 P17_1_CANFD1_TTCAN_RX1 = 21, /* Digital Active - canfd[1].ttcan_rx[1]:0 */ 2305 2306 /* P17.2 */ 2307 P17_2_GPIO = 0, /* GPIO controls 'out' */ 2308 P17_2_AMUXA = 4, /* Analog mux bus A */ 2309 P17_2_AMUXB = 5, /* Analog mux bus B */ 2310 P17_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2311 P17_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2312 P17_2_TCPWM0_LINE59 = 8, /* Digital Active - tcpwm[0].line[59]:1 */ 2313 P17_2_TCPWM0_LINE_COMPL60 = 9, /* Digital Active - tcpwm[0].line_compl[60]:1 */ 2314 P17_2_TCPWM0_TR_ONE_CNT_IN177 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[177]:1 */ 2315 P17_2_TCPWM0_TR_ONE_CNT_IN181 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[181]:1 */ 2316 P17_2_TCPWM0_LINE_COMPL514 = 16, /* Digital Active - tcpwm[0].line_compl[514]:1 */ 2317 P17_2_SCB3_UART_TX = 17, /* Digital Active - scb[3].uart_tx:1 */ 2318 P17_2_SCB3_I2C_SDA = 18, /* Digital Active - scb[3].i2c_sda:1 */ 2319 P17_2_SCB3_SPI_MOSI = 19, /* Digital Active - scb[3].spi_mosi:1 */ 2320 2321 /* P17.3 */ 2322 P17_3_GPIO = 0, /* GPIO controls 'out' */ 2323 P17_3_AMUXA = 4, /* Analog mux bus A */ 2324 P17_3_AMUXB = 5, /* Analog mux bus B */ 2325 P17_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2326 P17_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2327 P17_3_TCPWM0_LINE58 = 8, /* Digital Active - tcpwm[0].line[58]:1 */ 2328 P17_3_TCPWM0_LINE_COMPL59 = 9, /* Digital Active - tcpwm[0].line_compl[59]:1 */ 2329 P17_3_TCPWM0_TR_ONE_CNT_IN174 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[174]:1 */ 2330 P17_3_TCPWM0_TR_ONE_CNT_IN178 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[178]:1 */ 2331 P17_3_TCPWM0_LINE515 = 16, /* Digital Active - tcpwm[0].line[515]:1 */ 2332 P17_3_SCB3_UART_RTS = 17, /* Digital Active - scb[3].uart_rts:1 */ 2333 P17_3_SCB3_I2C_SCL = 18, /* Digital Active - scb[3].i2c_scl:1 */ 2334 P17_3_SCB3_SPI_CLK = 19, /* Digital Active - scb[3].spi_clk:1 */ 2335 P17_3_PERI_TR_IO_INPUT26 = 26, /* Digital Active - peri.tr_io_input[26]:0 */ 2336 2337 /* P17.4 */ 2338 P17_4_GPIO = 0, /* GPIO controls 'out' */ 2339 P17_4_AMUXA = 4, /* Analog mux bus A */ 2340 P17_4_AMUXB = 5, /* Analog mux bus B */ 2341 P17_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2342 P17_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2343 P17_4_TCPWM0_LINE57 = 8, /* Digital Active - tcpwm[0].line[57]:1 */ 2344 P17_4_TCPWM0_LINE_COMPL58 = 9, /* Digital Active - tcpwm[0].line_compl[58]:1 */ 2345 P17_4_TCPWM0_TR_ONE_CNT_IN171 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[171]:1 */ 2346 P17_4_TCPWM0_TR_ONE_CNT_IN175 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[175]:1 */ 2347 P17_4_TCPWM0_LINE_COMPL515 = 16, /* Digital Active - tcpwm[0].line_compl[515]:1 */ 2348 P17_4_SCB3_UART_CTS = 17, /* Digital Active - scb[3].uart_cts:1 */ 2349 P17_4_SCB3_SPI_SELECT0 = 19, /* Digital Active - scb[3].spi_select0:1 */ 2350 P17_4_PERI_TR_IO_INPUT27 = 26, /* Digital Active - peri.tr_io_input[27]:0 */ 2351 2352 /* P17.5 */ 2353 P17_5_GPIO = 0, /* GPIO controls 'out' */ 2354 P17_5_AMUXA = 4, /* Analog mux bus A */ 2355 P17_5_AMUXB = 5, /* Analog mux bus B */ 2356 P17_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2357 P17_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2358 P17_5_TCPWM0_LINE56 = 8, /* Digital Active - tcpwm[0].line[56]:1 */ 2359 P17_5_TCPWM0_LINE_COMPL57 = 9, /* Digital Active - tcpwm[0].line_compl[57]:1 */ 2360 P17_5_TCPWM0_TR_ONE_CNT_IN168 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[168]:1 */ 2361 P17_5_TCPWM0_TR_ONE_CNT_IN172 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[172]:1 */ 2362 P17_5_SCB3_SPI_SELECT1 = 19, /* Digital Active - scb[3].spi_select1:1 */ 2363 2364 /* P17.6 */ 2365 P17_6_GPIO = 0, /* GPIO controls 'out' */ 2366 P17_6_AMUXA = 4, /* Analog mux bus A */ 2367 P17_6_AMUXB = 5, /* Analog mux bus B */ 2368 P17_6_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2369 P17_6_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2370 P17_6_TCPWM0_LINE260 = 8, /* Digital Active - tcpwm[0].line[260]:1 */ 2371 P17_6_TCPWM0_LINE_COMPL56 = 9, /* Digital Active - tcpwm[0].line_compl[56]:1 */ 2372 P17_6_TCPWM0_TR_ONE_CNT_IN780 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[780]:1 */ 2373 P17_6_TCPWM0_TR_ONE_CNT_IN169 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[169]:1 */ 2374 P17_6_SCB3_SPI_SELECT2 = 19, /* Digital Active - scb[3].spi_select2:1 */ 2375 2376 /* P17.7 */ 2377 P17_7_GPIO = 0, /* GPIO controls 'out' */ 2378 P17_7_AMUXA = 4, /* Analog mux bus A */ 2379 P17_7_AMUXB = 5, /* Analog mux bus B */ 2380 P17_7_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2381 P17_7_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2382 P17_7_TCPWM0_LINE261 = 8, /* Digital Active - tcpwm[0].line[261]:1 */ 2383 P17_7_TCPWM0_LINE_COMPL260 = 9, /* Digital Active - tcpwm[0].line_compl[260]:1 */ 2384 P17_7_TCPWM0_TR_ONE_CNT_IN783 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[783]:1 */ 2385 P17_7_TCPWM0_TR_ONE_CNT_IN781 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[781]:1 */ 2386 2387 /* P18.0 */ 2388 P18_0_GPIO = 0, /* GPIO controls 'out' */ 2389 P18_0_AMUXA = 4, /* Analog mux bus A */ 2390 P18_0_AMUXB = 5, /* Analog mux bus B */ 2391 P18_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2392 P18_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2393 P18_0_TCPWM0_LINE262 = 8, /* Digital Active - tcpwm[0].line[262]:1 */ 2394 P18_0_TCPWM0_LINE_COMPL261 = 9, /* Digital Active - tcpwm[0].line_compl[261]:1 */ 2395 P18_0_TCPWM0_TR_ONE_CNT_IN786 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[786]:1 */ 2396 P18_0_TCPWM0_TR_ONE_CNT_IN784 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[784]:1 */ 2397 P18_0_TCPWM0_LINE512 = 16, /* Digital Active - tcpwm[0].line[512]:0 */ 2398 P18_0_SCB1_UART_RX = 17, /* Digital Active - scb[1].uart_rx:0 */ 2399 P18_0_SCB1_SPI_MISO = 19, /* Digital Active - scb[1].spi_miso:0 */ 2400 P18_0_CPUSS_FAULT_OUT0 = 27, /* Digital Active - cpuss.fault_out[0]:0 */ 2401 2402 /* P18.1 */ 2403 P18_1_GPIO = 0, /* GPIO controls 'out' */ 2404 P18_1_AMUXA = 4, /* Analog mux bus A */ 2405 P18_1_AMUXB = 5, /* Analog mux bus B */ 2406 P18_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2407 P18_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2408 P18_1_TCPWM0_LINE263 = 8, /* Digital Active - tcpwm[0].line[263]:1 */ 2409 P18_1_TCPWM0_LINE_COMPL262 = 9, /* Digital Active - tcpwm[0].line_compl[262]:1 */ 2410 P18_1_TCPWM0_TR_ONE_CNT_IN789 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[789]:1 */ 2411 P18_1_TCPWM0_TR_ONE_CNT_IN787 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[787]:1 */ 2412 P18_1_TCPWM0_LINE_COMPL512 = 16, /* Digital Active - tcpwm[0].line_compl[512]:0 */ 2413 P18_1_SCB1_UART_TX = 17, /* Digital Active - scb[1].uart_tx:0 */ 2414 P18_1_SCB1_I2C_SDA = 18, /* Digital Active - scb[1].i2c_sda:0 */ 2415 P18_1_SCB1_SPI_MOSI = 19, /* Digital Active - scb[1].spi_mosi:0 */ 2416 P18_1_CPUSS_FAULT_OUT1 = 27, /* Digital Active - cpuss.fault_out[1]:0 */ 2417 2418 /* P18.2 */ 2419 P18_2_GPIO = 0, /* GPIO controls 'out' */ 2420 P18_2_AMUXA = 4, /* Analog mux bus A */ 2421 P18_2_AMUXB = 5, /* Analog mux bus B */ 2422 P18_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2423 P18_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2424 P18_2_TCPWM0_LINE55 = 8, /* Digital Active - tcpwm[0].line[55]:1 */ 2425 P18_2_TCPWM0_LINE_COMPL263 = 9, /* Digital Active - tcpwm[0].line_compl[263]:1 */ 2426 P18_2_TCPWM0_TR_ONE_CNT_IN165 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[165]:1 */ 2427 P18_2_TCPWM0_TR_ONE_CNT_IN790 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[790]:1 */ 2428 P18_2_TCPWM0_LINE513 = 16, /* Digital Active - tcpwm[0].line[513]:0 */ 2429 P18_2_SCB1_UART_RTS = 17, /* Digital Active - scb[1].uart_rts:0 */ 2430 P18_2_SCB1_I2C_SCL = 18, /* Digital Active - scb[1].i2c_scl:0 */ 2431 P18_2_SCB1_SPI_CLK = 19, /* Digital Active - scb[1].spi_clk:0 */ 2432 2433 /* P18.3 */ 2434 P18_3_GPIO = 0, /* GPIO controls 'out' */ 2435 P18_3_AMUXA = 4, /* Analog mux bus A */ 2436 P18_3_AMUXB = 5, /* Analog mux bus B */ 2437 P18_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2438 P18_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2439 P18_3_TCPWM0_LINE54 = 8, /* Digital Active - tcpwm[0].line[54]:1 */ 2440 P18_3_TCPWM0_LINE_COMPL55 = 9, /* Digital Active - tcpwm[0].line_compl[55]:1 */ 2441 P18_3_TCPWM0_TR_ONE_CNT_IN162 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[162]:1 */ 2442 P18_3_TCPWM0_TR_ONE_CNT_IN166 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[166]:1 */ 2443 P18_3_TCPWM0_LINE_COMPL513 = 16, /* Digital Active - tcpwm[0].line_compl[513]:0 */ 2444 P18_3_SCB1_UART_CTS = 17, /* Digital Active - scb[1].uart_cts:0 */ 2445 P18_3_SCB1_SPI_SELECT0 = 19, /* Digital Active - scb[1].spi_select0:0 */ 2446 P18_3_CPUSS_TRACE_CLOCK = 27, /* Digital Active - cpuss.trace_clock:0 */ 2447 2448 /* P18.4 */ 2449 P18_4_GPIO = 0, /* GPIO controls 'out' */ 2450 P18_4_AMUXA = 4, /* Analog mux bus A */ 2451 P18_4_AMUXB = 5, /* Analog mux bus B */ 2452 P18_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2453 P18_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2454 P18_4_TCPWM0_LINE53 = 8, /* Digital Active - tcpwm[0].line[53]:1 */ 2455 P18_4_TCPWM0_LINE_COMPL54 = 9, /* Digital Active - tcpwm[0].line_compl[54]:1 */ 2456 P18_4_TCPWM0_TR_ONE_CNT_IN159 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[159]:1 */ 2457 P18_4_TCPWM0_TR_ONE_CNT_IN163 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[163]:1 */ 2458 P18_4_TCPWM0_LINE514 = 16, /* Digital Active - tcpwm[0].line[514]:0 */ 2459 P18_4_SCB1_SPI_SELECT1 = 19, /* Digital Active - scb[1].spi_select1:0 */ 2460 P18_4_CPUSS_TRACE_DATA0 = 27, /* Digital Active - cpuss.trace_data[0]:0 */ 2461 2462 /* P18.5 */ 2463 P18_5_GPIO = 0, /* GPIO controls 'out' */ 2464 P18_5_AMUXA = 4, /* Analog mux bus A */ 2465 P18_5_AMUXB = 5, /* Analog mux bus B */ 2466 P18_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2467 P18_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2468 P18_5_TCPWM0_LINE52 = 8, /* Digital Active - tcpwm[0].line[52]:1 */ 2469 P18_5_TCPWM0_LINE_COMPL53 = 9, /* Digital Active - tcpwm[0].line_compl[53]:1 */ 2470 P18_5_TCPWM0_TR_ONE_CNT_IN156 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[156]:1 */ 2471 P18_5_TCPWM0_TR_ONE_CNT_IN160 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[160]:1 */ 2472 P18_5_TCPWM0_LINE_COMPL514 = 16, /* Digital Active - tcpwm[0].line_compl[514]:0 */ 2473 P18_5_SCB1_SPI_SELECT2 = 19, /* Digital Active - scb[1].spi_select2:0 */ 2474 P18_5_CPUSS_TRACE_DATA1 = 27, /* Digital Active - cpuss.trace_data[1]:0 */ 2475 2476 /* P18.6 */ 2477 P18_6_GPIO = 0, /* GPIO controls 'out' */ 2478 P18_6_AMUXA = 4, /* Analog mux bus A */ 2479 P18_6_AMUXB = 5, /* Analog mux bus B */ 2480 P18_6_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2481 P18_6_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2482 P18_6_TCPWM0_LINE51 = 8, /* Digital Active - tcpwm[0].line[51]:1 */ 2483 P18_6_TCPWM0_LINE_COMPL52 = 9, /* Digital Active - tcpwm[0].line_compl[52]:1 */ 2484 P18_6_TCPWM0_TR_ONE_CNT_IN153 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[153]:1 */ 2485 P18_6_TCPWM0_TR_ONE_CNT_IN157 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[157]:1 */ 2486 P18_6_TCPWM0_LINE515 = 16, /* Digital Active - tcpwm[0].line[515]:0 */ 2487 P18_6_SCB1_SPI_SELECT3 = 19, /* Digital Active - scb[1].spi_select3:0 */ 2488 P18_6_CANFD1_TTCAN_TX2 = 21, /* Digital Active - canfd[1].ttcan_tx[2]:0 */ 2489 P18_6_CPUSS_TRACE_DATA2 = 27, /* Digital Active - cpuss.trace_data[2]:0 */ 2490 2491 /* P18.7 */ 2492 P18_7_GPIO = 0, /* GPIO controls 'out' */ 2493 P18_7_AMUXA = 4, /* Analog mux bus A */ 2494 P18_7_AMUXB = 5, /* Analog mux bus B */ 2495 P18_7_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2496 P18_7_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2497 P18_7_TCPWM0_LINE50 = 8, /* Digital Active - tcpwm[0].line[50]:1 */ 2498 P18_7_TCPWM0_LINE_COMPL51 = 9, /* Digital Active - tcpwm[0].line_compl[51]:1 */ 2499 P18_7_TCPWM0_TR_ONE_CNT_IN150 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[150]:1 */ 2500 P18_7_TCPWM0_TR_ONE_CNT_IN154 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[154]:1 */ 2501 P18_7_TCPWM0_LINE_COMPL515 = 16, /* Digital Active - tcpwm[0].line_compl[515]:0 */ 2502 P18_7_CANFD1_TTCAN_RX2 = 21, /* Digital Active - canfd[1].ttcan_rx[2]:0 */ 2503 P18_7_CPUSS_TRACE_DATA3 = 27, /* Digital Active - cpuss.trace_data[3]:0 */ 2504 2505 /* P19.0 */ 2506 P19_0_GPIO = 0, /* GPIO controls 'out' */ 2507 P19_0_AMUXA = 4, /* Analog mux bus A */ 2508 P19_0_AMUXB = 5, /* Analog mux bus B */ 2509 P19_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2510 P19_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2511 P19_0_TCPWM0_LINE259 = 8, /* Digital Active - tcpwm[0].line[259]:2 */ 2512 P19_0_TCPWM0_LINE_COMPL50 = 9, /* Digital Active - tcpwm[0].line_compl[50]:1 */ 2513 P19_0_TCPWM0_TR_ONE_CNT_IN777 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[777]:2 */ 2514 P19_0_TCPWM0_TR_ONE_CNT_IN151 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[151]:1 */ 2515 P19_0_TCPWM0_TR_ONE_CNT_IN1536 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1536]:0 */ 2516 P19_0_SCB2_UART_RX = 17, /* Digital Active - scb[2].uart_rx:1 */ 2517 P19_0_SCB2_SPI_MISO = 19, /* Digital Active - scb[2].spi_miso:1 */ 2518 P19_0_CANFD1_TTCAN_TX3 = 21, /* Digital Active - canfd[1].ttcan_tx[3]:0 */ 2519 P19_0_CPUSS_FAULT_OUT2 = 27, /* Digital Active - cpuss.fault_out[2]:0 */ 2520 2521 /* P19.1 */ 2522 P19_1_GPIO = 0, /* GPIO controls 'out' */ 2523 P19_1_AMUXA = 4, /* Analog mux bus A */ 2524 P19_1_AMUXB = 5, /* Analog mux bus B */ 2525 P19_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2526 P19_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2527 P19_1_TCPWM0_LINE26 = 8, /* Digital Active - tcpwm[0].line[26]:1 */ 2528 P19_1_TCPWM0_LINE_COMPL259 = 9, /* Digital Active - tcpwm[0].line_compl[259]:2 */ 2529 P19_1_TCPWM0_TR_ONE_CNT_IN78 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[78]:1 */ 2530 P19_1_TCPWM0_TR_ONE_CNT_IN778 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[778]:2 */ 2531 P19_1_TCPWM0_TR_ONE_CNT_IN1537 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1537]:0 */ 2532 P19_1_SCB2_UART_TX = 17, /* Digital Active - scb[2].uart_tx:1 */ 2533 P19_1_SCB2_I2C_SDA = 18, /* Digital Active - scb[2].i2c_sda:1 */ 2534 P19_1_SCB2_SPI_MOSI = 19, /* Digital Active - scb[2].spi_mosi:1 */ 2535 P19_1_CANFD1_TTCAN_RX3 = 21, /* Digital Active - canfd[1].ttcan_rx[3]:0 */ 2536 P19_1_CXPI0_CXPI_RX3 = 22, /* Digital Active - cxpi[0].cxpi_rx[3]:0 */ 2537 P19_1_CPUSS_FAULT_OUT3 = 27, /* Digital Active - cpuss.fault_out[3]:0 */ 2538 2539 /* P19.2 */ 2540 P19_2_GPIO = 0, /* GPIO controls 'out' */ 2541 P19_2_AMUXA = 4, /* Analog mux bus A */ 2542 P19_2_AMUXB = 5, /* Analog mux bus B */ 2543 P19_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2544 P19_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2545 P19_2_TCPWM0_LINE27 = 8, /* Digital Active - tcpwm[0].line[27]:2 */ 2546 P19_2_TCPWM0_LINE_COMPL26 = 9, /* Digital Active - tcpwm[0].line_compl[26]:1 */ 2547 P19_2_TCPWM0_TR_ONE_CNT_IN81 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[81]:2 */ 2548 P19_2_TCPWM0_TR_ONE_CNT_IN79 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[79]:1 */ 2549 P19_2_TCPWM0_TR_ONE_CNT_IN1539 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1539]:0 */ 2550 P19_2_SCB2_UART_RTS = 17, /* Digital Active - scb[2].uart_rts:1 */ 2551 P19_2_SCB2_I2C_SCL = 18, /* Digital Active - scb[2].i2c_scl:1 */ 2552 P19_2_SCB2_SPI_CLK = 19, /* Digital Active - scb[2].spi_clk:1 */ 2553 P19_2_CXPI0_CXPI_TX3 = 22, /* Digital Active - cxpi[0].cxpi_tx[3]:0 */ 2554 P19_2_PERI_TR_IO_INPUT28 = 26, /* Digital Active - peri.tr_io_input[28]:0 */ 2555 2556 /* P19.3 */ 2557 P19_3_GPIO = 0, /* GPIO controls 'out' */ 2558 P19_3_AMUXA = 4, /* Analog mux bus A */ 2559 P19_3_AMUXB = 5, /* Analog mux bus B */ 2560 P19_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2561 P19_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2562 P19_3_TCPWM0_LINE28 = 8, /* Digital Active - tcpwm[0].line[28]:2 */ 2563 P19_3_TCPWM0_LINE_COMPL27 = 9, /* Digital Active - tcpwm[0].line_compl[27]:2 */ 2564 P19_3_TCPWM0_TR_ONE_CNT_IN84 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[84]:2 */ 2565 P19_3_TCPWM0_TR_ONE_CNT_IN82 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[82]:2 */ 2566 P19_3_TCPWM0_TR_ONE_CNT_IN1540 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1540]:0 */ 2567 P19_3_SCB2_UART_CTS = 17, /* Digital Active - scb[2].uart_cts:1 */ 2568 P19_3_SCB2_SPI_SELECT0 = 19, /* Digital Active - scb[2].spi_select0:1 */ 2569 P19_3_CXPI0_CXPI_EN3 = 22, /* Digital Active - cxpi[0].cxpi_en[3]:0 */ 2570 P19_3_PERI_TR_IO_INPUT29 = 26, /* Digital Active - peri.tr_io_input[29]:0 */ 2571 2572 /* P19.4 */ 2573 P19_4_GPIO = 0, /* GPIO controls 'out' */ 2574 P19_4_AMUXA = 4, /* Analog mux bus A */ 2575 P19_4_AMUXB = 5, /* Analog mux bus B */ 2576 P19_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2577 P19_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2578 P19_4_TCPWM0_LINE29 = 8, /* Digital Active - tcpwm[0].line[29]:2 */ 2579 P19_4_TCPWM0_LINE_COMPL28 = 9, /* Digital Active - tcpwm[0].line_compl[28]:2 */ 2580 P19_4_TCPWM0_TR_ONE_CNT_IN87 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[87]:2 */ 2581 P19_4_TCPWM0_TR_ONE_CNT_IN85 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[85]:2 */ 2582 P19_4_TCPWM0_TR_ONE_CNT_IN1542 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1542]:0 */ 2583 P19_4_SCB2_SPI_SELECT1 = 19, /* Digital Active - scb[2].spi_select1:1 */ 2584 2585 /* P20.0 */ 2586 P20_0_GPIO = 0, /* GPIO controls 'out' */ 2587 P20_0_AMUXA = 4, /* Analog mux bus A */ 2588 P20_0_AMUXB = 5, /* Analog mux bus B */ 2589 P20_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2590 P20_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2591 P20_0_TCPWM0_LINE30 = 8, /* Digital Active - tcpwm[0].line[30]:2 */ 2592 P20_0_TCPWM0_LINE_COMPL29 = 9, /* Digital Active - tcpwm[0].line_compl[29]:2 */ 2593 P20_0_TCPWM0_TR_ONE_CNT_IN90 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[90]:2 */ 2594 P20_0_TCPWM0_TR_ONE_CNT_IN88 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[88]:2 */ 2595 P20_0_TCPWM0_TR_ONE_CNT_IN1543 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1543]:0 */ 2596 P20_0_SCB2_SPI_SELECT2 = 19, /* Digital Active - scb[2].spi_select2:1 */ 2597 P20_0_LIN0_LIN_RX5 = 20, /* Digital Active - lin[0].lin_rx[5]:0 */ 2598 2599 /* P20.1 */ 2600 P20_1_GPIO = 0, /* GPIO controls 'out' */ 2601 P20_1_AMUXA = 4, /* Analog mux bus A */ 2602 P20_1_AMUXB = 5, /* Analog mux bus B */ 2603 P20_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2604 P20_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2605 P20_1_TCPWM0_LINE49 = 8, /* Digital Active - tcpwm[0].line[49]:1 */ 2606 P20_1_TCPWM0_LINE_COMPL30 = 9, /* Digital Active - tcpwm[0].line_compl[30]:2 */ 2607 P20_1_TCPWM0_TR_ONE_CNT_IN147 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[147]:1 */ 2608 P20_1_TCPWM0_TR_ONE_CNT_IN91 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[91]:2 */ 2609 P20_1_TCPWM0_TR_ONE_CNT_IN1545 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1545]:0 */ 2610 P20_1_LIN0_LIN_TX5 = 20, /* Digital Active - lin[0].lin_tx[5]:0 */ 2611 2612 /* P20.2 */ 2613 P20_2_GPIO = 0, /* GPIO controls 'out' */ 2614 P20_2_AMUXA = 4, /* Analog mux bus A */ 2615 P20_2_AMUXB = 5, /* Analog mux bus B */ 2616 P20_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2617 P20_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2618 P20_2_TCPWM0_LINE48 = 8, /* Digital Active - tcpwm[0].line[48]:1 */ 2619 P20_2_TCPWM0_LINE_COMPL49 = 9, /* Digital Active - tcpwm[0].line_compl[49]:1 */ 2620 P20_2_TCPWM0_TR_ONE_CNT_IN144 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[144]:1 */ 2621 P20_2_TCPWM0_TR_ONE_CNT_IN148 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[148]:1 */ 2622 P20_2_TCPWM0_TR_ONE_CNT_IN1546 = 16, /* Digital Active - tcpwm[0].tr_one_cnt_in[1546]:0 */ 2623 P20_2_LIN0_LIN_EN5 = 20, /* Digital Active - lin[0].lin_en[5]:0 */ 2624 2625 /* P20.3 */ 2626 P20_3_GPIO = 0, /* GPIO controls 'out' */ 2627 P20_3_AMUXA = 4, /* Analog mux bus A */ 2628 P20_3_AMUXB = 5, /* Analog mux bus B */ 2629 P20_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2630 P20_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2631 P20_3_TCPWM0_LINE47 = 8, /* Digital Active - tcpwm[0].line[47]:1 */ 2632 P20_3_TCPWM0_LINE_COMPL48 = 9, /* Digital Active - tcpwm[0].line_compl[48]:1 */ 2633 P20_3_TCPWM0_TR_ONE_CNT_IN141 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[141]:1 */ 2634 P20_3_TCPWM0_TR_ONE_CNT_IN145 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[145]:1 */ 2635 P20_3_SCB1_UART_RX = 17, /* Digital Active - scb[1].uart_rx:1 */ 2636 P20_3_SCB1_SPI_MISO = 19, /* Digital Active - scb[1].spi_miso:1 */ 2637 P20_3_CANFD1_TTCAN_TX2 = 21, /* Digital Active - canfd[1].ttcan_tx[2]:1 */ 2638 2639 /* P20.4 */ 2640 P20_4_GPIO = 0, /* GPIO controls 'out' */ 2641 P20_4_AMUXA = 4, /* Analog mux bus A */ 2642 P20_4_AMUXB = 5, /* Analog mux bus B */ 2643 P20_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2644 P20_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2645 P20_4_TCPWM0_LINE46 = 8, /* Digital Active - tcpwm[0].line[46]:1 */ 2646 P20_4_TCPWM0_LINE_COMPL47 = 9, /* Digital Active - tcpwm[0].line_compl[47]:1 */ 2647 P20_4_TCPWM0_TR_ONE_CNT_IN138 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[138]:1 */ 2648 P20_4_TCPWM0_TR_ONE_CNT_IN142 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[142]:1 */ 2649 P20_4_SCB1_UART_TX = 17, /* Digital Active - scb[1].uart_tx:1 */ 2650 P20_4_SCB1_I2C_SDA = 18, /* Digital Active - scb[1].i2c_sda:1 */ 2651 P20_4_SCB1_SPI_MOSI = 19, /* Digital Active - scb[1].spi_mosi:1 */ 2652 P20_4_CANFD1_TTCAN_RX2 = 21, /* Digital Active - canfd[1].ttcan_rx[2]:1 */ 2653 2654 /* P20.5 */ 2655 P20_5_GPIO = 0, /* GPIO controls 'out' */ 2656 P20_5_AMUXA = 4, /* Analog mux bus A */ 2657 P20_5_AMUXB = 5, /* Analog mux bus B */ 2658 P20_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2659 P20_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2660 P20_5_TCPWM0_LINE45 = 8, /* Digital Active - tcpwm[0].line[45]:1 */ 2661 P20_5_TCPWM0_LINE_COMPL46 = 9, /* Digital Active - tcpwm[0].line_compl[46]:1 */ 2662 P20_5_TCPWM0_TR_ONE_CNT_IN135 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[135]:1 */ 2663 P20_5_TCPWM0_TR_ONE_CNT_IN139 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[139]:1 */ 2664 P20_5_SCB1_UART_RTS = 17, /* Digital Active - scb[1].uart_rts:1 */ 2665 P20_5_SCB1_I2C_SCL = 18, /* Digital Active - scb[1].i2c_scl:1 */ 2666 P20_5_SCB1_SPI_CLK = 19, /* Digital Active - scb[1].spi_clk:1 */ 2667 P20_5_CXPI0_CXPI_RX3 = 22, /* Digital Active - cxpi[0].cxpi_rx[3]:1 */ 2668 2669 /* P20.6 */ 2670 P20_6_GPIO = 0, /* GPIO controls 'out' */ 2671 P20_6_AMUXA = 4, /* Analog mux bus A */ 2672 P20_6_AMUXB = 5, /* Analog mux bus B */ 2673 P20_6_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2674 P20_6_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2675 P20_6_TCPWM0_LINE44 = 8, /* Digital Active - tcpwm[0].line[44]:1 */ 2676 P20_6_TCPWM0_LINE_COMPL45 = 9, /* Digital Active - tcpwm[0].line_compl[45]:1 */ 2677 P20_6_TCPWM0_TR_ONE_CNT_IN132 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[132]:1 */ 2678 P20_6_TCPWM0_TR_ONE_CNT_IN136 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[136]:1 */ 2679 P20_6_SCB1_UART_CTS = 17, /* Digital Active - scb[1].uart_cts:1 */ 2680 P20_6_SCB1_SPI_SELECT0 = 19, /* Digital Active - scb[1].spi_select0:1 */ 2681 P20_6_CXPI0_CXPI_TX3 = 22, /* Digital Active - cxpi[0].cxpi_tx[3]:1 */ 2682 2683 /* P20.7 */ 2684 P20_7_GPIO = 0, /* GPIO controls 'out' */ 2685 P20_7_AMUXA = 4, /* Analog mux bus A */ 2686 P20_7_AMUXB = 5, /* Analog mux bus B */ 2687 P20_7_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2688 P20_7_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2689 P20_7_TCPWM0_LINE43 = 8, /* Digital Active - tcpwm[0].line[43]:1 */ 2690 P20_7_TCPWM0_LINE_COMPL44 = 9, /* Digital Active - tcpwm[0].line_compl[44]:1 */ 2691 P20_7_TCPWM0_TR_ONE_CNT_IN129 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[129]:1 */ 2692 P20_7_TCPWM0_TR_ONE_CNT_IN133 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[133]:1 */ 2693 P20_7_SCB1_SPI_SELECT1 = 19, /* Digital Active - scb[1].spi_select1:1 */ 2694 P20_7_CXPI0_CXPI_EN3 = 22, /* Digital Active - cxpi[0].cxpi_en[3]:1 */ 2695 2696 /* P21.0 */ 2697 P21_0_GPIO = 0, /* GPIO controls 'out' */ 2698 P21_0_AMUXA = 4, /* Analog mux bus A */ 2699 P21_0_AMUXB = 5, /* Analog mux bus B */ 2700 P21_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2701 P21_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2702 P21_0_TCPWM0_LINE42 = 8, /* Digital Active - tcpwm[0].line[42]:1 */ 2703 P21_0_TCPWM0_LINE_COMPL43 = 9, /* Digital Active - tcpwm[0].line_compl[43]:1 */ 2704 P21_0_TCPWM0_TR_ONE_CNT_IN126 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[126]:1 */ 2705 P21_0_TCPWM0_TR_ONE_CNT_IN130 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[130]:1 */ 2706 P21_0_SCB1_SPI_SELECT2 = 19, /* Digital Active - scb[1].spi_select2:1 */ 2707 2708 /* P21.1 */ 2709 P21_1_GPIO = 0, /* GPIO controls 'out' */ 2710 P21_1_AMUXA = 4, /* Analog mux bus A */ 2711 P21_1_AMUXB = 5, /* Analog mux bus B */ 2712 P21_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2713 P21_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2714 P21_1_TCPWM0_LINE41 = 8, /* Digital Active - tcpwm[0].line[41]:1 */ 2715 P21_1_TCPWM0_LINE_COMPL42 = 9, /* Digital Active - tcpwm[0].line_compl[42]:1 */ 2716 P21_1_TCPWM0_TR_ONE_CNT_IN123 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[123]:1 */ 2717 P21_1_TCPWM0_TR_ONE_CNT_IN127 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[127]:1 */ 2718 2719 /* P21.2 */ 2720 P21_2_GPIO = 0, /* GPIO controls 'out' */ 2721 P21_2_AMUXA = 4, /* Analog mux bus A */ 2722 P21_2_AMUXB = 5, /* Analog mux bus B */ 2723 P21_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2724 P21_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2725 P21_2_TCPWM0_LINE40 = 8, /* Digital Active - tcpwm[0].line[40]:1 */ 2726 P21_2_TCPWM0_LINE_COMPL41 = 9, /* Digital Active - tcpwm[0].line_compl[41]:1 */ 2727 P21_2_TCPWM0_TR_ONE_CNT_IN120 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[120]:1 */ 2728 P21_2_TCPWM0_TR_ONE_CNT_IN124 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[124]:1 */ 2729 P21_2_SRSS_EXT_CLK = 26, /* Digital Active - srss.ext_clk:0 */ 2730 P21_2_PERI_TR_IO_OUTPUT1 = 27, /* Digital Active - peri.tr_io_output[1]:2 */ 2731 P21_2_SRSS_DDFT_PIN_IN1 = 31, /* Digital Deep Sleep - srss.ddft_pin_in[1]:1 */ 2732 2733 /* P21.3 */ 2734 P21_3_GPIO = 0, /* GPIO controls 'out' */ 2735 P21_3_AMUXA = 4, /* Analog mux bus A */ 2736 P21_3_AMUXB = 5, /* Analog mux bus B */ 2737 P21_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2738 P21_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2739 P21_3_TCPWM0_LINE39 = 8, /* Digital Active - tcpwm[0].line[39]:1 */ 2740 P21_3_TCPWM0_LINE_COMPL40 = 9, /* Digital Active - tcpwm[0].line_compl[40]:1 */ 2741 P21_3_TCPWM0_TR_ONE_CNT_IN117 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[117]:1 */ 2742 P21_3_TCPWM0_TR_ONE_CNT_IN121 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[121]:1 */ 2743 2744 /* P21.4 */ 2745 P21_4_GPIO = 0, /* GPIO controls 'out' */ 2746 P21_4_AMUXA = 4, /* Analog mux bus A */ 2747 P21_4_AMUXB = 5, /* Analog mux bus B */ 2748 P21_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2749 P21_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2750 P21_4_TCPWM0_LINE38 = 8, /* Digital Active - tcpwm[0].line[38]:1 */ 2751 P21_4_TCPWM0_LINE_COMPL39 = 9, /* Digital Active - tcpwm[0].line_compl[39]:1 */ 2752 P21_4_TCPWM0_TR_ONE_CNT_IN114 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[114]:1 */ 2753 P21_4_TCPWM0_TR_ONE_CNT_IN118 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[118]:1 */ 2754 2755 /* P21.5 */ 2756 P21_5_GPIO = 0, /* GPIO controls 'out' */ 2757 P21_5_AMUXA = 4, /* Analog mux bus A */ 2758 P21_5_AMUXB = 5, /* Analog mux bus B */ 2759 P21_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2760 P21_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2761 P21_5_TCPWM0_LINE37 = 8, /* Digital Active - tcpwm[0].line[37]:1 */ 2762 P21_5_TCPWM0_LINE_COMPL38 = 9, /* Digital Active - tcpwm[0].line_compl[38]:1 */ 2763 P21_5_TCPWM0_TR_ONE_CNT_IN111 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[111]:1 */ 2764 P21_5_TCPWM0_TR_ONE_CNT_IN115 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[115]:1 */ 2765 P21_5_LIN0_LIN_RX0 = 20, /* Digital Active - lin[0].lin_rx[0]:1 */ 2766 2767 /* P21.6 */ 2768 P21_6_GPIO = 0, /* GPIO controls 'out' */ 2769 P21_6_AMUXA = 4, /* Analog mux bus A */ 2770 P21_6_AMUXB = 5, /* Analog mux bus B */ 2771 P21_6_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2772 P21_6_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2773 P21_6_TCPWM0_LINE36 = 8, /* Digital Active - tcpwm[0].line[36]:1 */ 2774 P21_6_TCPWM0_LINE_COMPL37 = 9, /* Digital Active - tcpwm[0].line_compl[37]:1 */ 2775 P21_6_TCPWM0_TR_ONE_CNT_IN108 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[108]:1 */ 2776 P21_6_TCPWM0_TR_ONE_CNT_IN112 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[112]:1 */ 2777 P21_6_LIN0_LIN_TX0 = 20, /* Digital Active - lin[0].lin_tx[0]:1 */ 2778 P21_6_CPUSS_CLK_FM_PUMP = 26, /* Digital Active - cpuss.clk_fm_pump */ 2779 2780 /* P21.7 */ 2781 P21_7_GPIO = 0, /* GPIO controls 'out' */ 2782 P21_7_AMUXA = 4, /* Analog mux bus A */ 2783 P21_7_AMUXB = 5, /* Analog mux bus B */ 2784 P21_7_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2785 P21_7_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2786 P21_7_TCPWM0_LINE35 = 8, /* Digital Active - tcpwm[0].line[35]:1 */ 2787 P21_7_TCPWM0_LINE_COMPL36 = 9, /* Digital Active - tcpwm[0].line_compl[36]:1 */ 2788 P21_7_TCPWM0_TR_ONE_CNT_IN105 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[105]:1 */ 2789 P21_7_TCPWM0_TR_ONE_CNT_IN109 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[109]:1 */ 2790 P21_7_LIN0_LIN_EN0 = 20, /* Digital Active - lin[0].lin_en[0]:1 */ 2791 P21_7_CPUSS_CAL_SUP_NZ = 27, /* Digital Active - cpuss.cal_sup_nz:1 */ 2792 P21_7_SRSS_CAL_WAVE = 29, /* Digital Deep Sleep - srss.cal_wave:0 */ 2793 2794 /* P22.0 */ 2795 P22_0_GPIO = 0, /* GPIO controls 'out' */ 2796 P22_0_AMUXA = 4, /* Analog mux bus A */ 2797 P22_0_AMUXB = 5, /* Analog mux bus B */ 2798 P22_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2799 P22_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2800 P22_0_TCPWM0_LINE34 = 8, /* Digital Active - tcpwm[0].line[34]:1 */ 2801 P22_0_TCPWM0_LINE_COMPL35 = 9, /* Digital Active - tcpwm[0].line_compl[35]:1 */ 2802 P22_0_TCPWM0_TR_ONE_CNT_IN102 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[102]:1 */ 2803 P22_0_TCPWM0_TR_ONE_CNT_IN106 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[106]:1 */ 2804 P22_0_SCB6_UART_RX = 17, /* Digital Active - scb[6].uart_rx:1 */ 2805 P22_0_SCB6_SPI_MISO = 19, /* Digital Active - scb[6].spi_miso:1 */ 2806 P22_0_CANFD1_TTCAN_TX1 = 21, /* Digital Active - canfd[1].ttcan_tx[1]:1 */ 2807 P22_0_CPUSS_TRACE_DATA0 = 27, /* Digital Active - cpuss.trace_data[0]:1 */ 2808 2809 /* P22.1 */ 2810 P22_1_GPIO = 0, /* GPIO controls 'out' */ 2811 P22_1_AMUXA = 4, /* Analog mux bus A */ 2812 P22_1_AMUXB = 5, /* Analog mux bus B */ 2813 P22_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2814 P22_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2815 P22_1_TCPWM0_LINE33 = 8, /* Digital Active - tcpwm[0].line[33]:1 */ 2816 P22_1_TCPWM0_LINE_COMPL34 = 9, /* Digital Active - tcpwm[0].line_compl[34]:1 */ 2817 P22_1_TCPWM0_TR_ONE_CNT_IN99 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[99]:1 */ 2818 P22_1_TCPWM0_TR_ONE_CNT_IN103 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[103]:1 */ 2819 P22_1_SCB6_UART_TX = 17, /* Digital Active - scb[6].uart_tx:1 */ 2820 P22_1_SCB6_I2C_SDA = 18, /* Digital Active - scb[6].i2c_sda:1 */ 2821 P22_1_SCB6_SPI_MOSI = 19, /* Digital Active - scb[6].spi_mosi:1 */ 2822 P22_1_CANFD1_TTCAN_RX1 = 21, /* Digital Active - canfd[1].ttcan_rx[1]:1 */ 2823 P22_1_CPUSS_TRACE_DATA1 = 27, /* Digital Active - cpuss.trace_data[1]:1 */ 2824 2825 /* P22.2 */ 2826 P22_2_GPIO = 0, /* GPIO controls 'out' */ 2827 P22_2_AMUXA = 4, /* Analog mux bus A */ 2828 P22_2_AMUXB = 5, /* Analog mux bus B */ 2829 P22_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2830 P22_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2831 P22_2_TCPWM0_LINE32 = 8, /* Digital Active - tcpwm[0].line[32]:1 */ 2832 P22_2_TCPWM0_LINE_COMPL33 = 9, /* Digital Active - tcpwm[0].line_compl[33]:1 */ 2833 P22_2_TCPWM0_TR_ONE_CNT_IN96 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[96]:1 */ 2834 P22_2_TCPWM0_TR_ONE_CNT_IN100 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[100]:1 */ 2835 P22_2_SCB6_UART_RTS = 17, /* Digital Active - scb[6].uart_rts:1 */ 2836 P22_2_SCB6_I2C_SCL = 18, /* Digital Active - scb[6].i2c_scl:1 */ 2837 P22_2_SCB6_SPI_CLK = 19, /* Digital Active - scb[6].spi_clk:1 */ 2838 P22_2_CPUSS_TRACE_DATA2 = 27, /* Digital Active - cpuss.trace_data[2]:1 */ 2839 2840 /* P22.3 */ 2841 P22_3_GPIO = 0, /* GPIO controls 'out' */ 2842 P22_3_AMUXA = 4, /* Analog mux bus A */ 2843 P22_3_AMUXB = 5, /* Analog mux bus B */ 2844 P22_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2845 P22_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2846 P22_3_TCPWM0_LINE31 = 8, /* Digital Active - tcpwm[0].line[31]:1 */ 2847 P22_3_TCPWM0_LINE_COMPL32 = 9, /* Digital Active - tcpwm[0].line_compl[32]:1 */ 2848 P22_3_TCPWM0_TR_ONE_CNT_IN93 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[93]:1 */ 2849 P22_3_TCPWM0_TR_ONE_CNT_IN97 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[97]:1 */ 2850 P22_3_SCB6_UART_CTS = 17, /* Digital Active - scb[6].uart_cts:1 */ 2851 P22_3_SCB6_SPI_SELECT0 = 19, /* Digital Active - scb[6].spi_select0:1 */ 2852 P22_3_CPUSS_TRACE_DATA3 = 27, /* Digital Active - cpuss.trace_data[3]:1 */ 2853 2854 /* P22.4 */ 2855 P22_4_GPIO = 0, /* GPIO controls 'out' */ 2856 P22_4_AMUXA = 4, /* Analog mux bus A */ 2857 P22_4_AMUXB = 5, /* Analog mux bus B */ 2858 P22_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2859 P22_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2860 P22_4_TCPWM0_LINE30 = 8, /* Digital Active - tcpwm[0].line[30]:1 */ 2861 P22_4_TCPWM0_LINE_COMPL31 = 9, /* Digital Active - tcpwm[0].line_compl[31]:1 */ 2862 P22_4_TCPWM0_TR_ONE_CNT_IN90 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[90]:1 */ 2863 P22_4_TCPWM0_TR_ONE_CNT_IN94 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[94]:1 */ 2864 P22_4_SCB6_SPI_SELECT1 = 19, /* Digital Active - scb[6].spi_select1:1 */ 2865 P22_4_CPUSS_TRACE_CLOCK = 27, /* Digital Active - cpuss.trace_clock:1 */ 2866 2867 /* P22.5 */ 2868 P22_5_GPIO = 0, /* GPIO controls 'out' */ 2869 P22_5_AMUXA = 4, /* Analog mux bus A */ 2870 P22_5_AMUXB = 5, /* Analog mux bus B */ 2871 P22_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2872 P22_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2873 P22_5_TCPWM0_LINE29 = 8, /* Digital Active - tcpwm[0].line[29]:1 */ 2874 P22_5_TCPWM0_LINE_COMPL30 = 9, /* Digital Active - tcpwm[0].line_compl[30]:1 */ 2875 P22_5_TCPWM0_TR_ONE_CNT_IN87 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[87]:1 */ 2876 P22_5_TCPWM0_TR_ONE_CNT_IN91 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[91]:1 */ 2877 P22_5_SCB6_SPI_SELECT2 = 19, /* Digital Active - scb[6].spi_select2:1 */ 2878 P22_5_LIN0_LIN_RX7 = 20, /* Digital Active - lin[0].lin_rx[7]:1 */ 2879 2880 /* P22.6 */ 2881 P22_6_GPIO = 0, /* GPIO controls 'out' */ 2882 P22_6_AMUXA = 4, /* Analog mux bus A */ 2883 P22_6_AMUXB = 5, /* Analog mux bus B */ 2884 P22_6_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2885 P22_6_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2886 P22_6_TCPWM0_LINE28 = 8, /* Digital Active - tcpwm[0].line[28]:1 */ 2887 P22_6_TCPWM0_LINE_COMPL29 = 9, /* Digital Active - tcpwm[0].line_compl[29]:1 */ 2888 P22_6_TCPWM0_TR_ONE_CNT_IN84 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[84]:1 */ 2889 P22_6_TCPWM0_TR_ONE_CNT_IN88 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[88]:1 */ 2890 P22_6_LIN0_LIN_TX7 = 20, /* Digital Active - lin[0].lin_tx[7]:1 */ 2891 2892 /* P22.7 */ 2893 P22_7_GPIO = 0, /* GPIO controls 'out' */ 2894 P22_7_AMUXA = 4, /* Analog mux bus A */ 2895 P22_7_AMUXB = 5, /* Analog mux bus B */ 2896 P22_7_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2897 P22_7_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2898 P22_7_TCPWM0_LINE27 = 8, /* Digital Active - tcpwm[0].line[27]:1 */ 2899 P22_7_TCPWM0_LINE_COMPL28 = 9, /* Digital Active - tcpwm[0].line_compl[28]:1 */ 2900 P22_7_TCPWM0_TR_ONE_CNT_IN81 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[81]:1 */ 2901 P22_7_TCPWM0_TR_ONE_CNT_IN85 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[85]:1 */ 2902 P22_7_LIN0_LIN_EN7 = 20, /* Digital Active - lin[0].lin_en[7]:1 */ 2903 2904 /* P23.0 */ 2905 P23_0_GPIO = 0, /* GPIO controls 'out' */ 2906 P23_0_AMUXA = 4, /* Analog mux bus A */ 2907 P23_0_AMUXB = 5, /* Analog mux bus B */ 2908 P23_0_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2909 P23_0_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2910 P23_0_TCPWM0_LINE264 = 8, /* Digital Active - tcpwm[0].line[264]:1 */ 2911 P23_0_TCPWM0_LINE_COMPL27 = 9, /* Digital Active - tcpwm[0].line_compl[27]:1 */ 2912 P23_0_TCPWM0_TR_ONE_CNT_IN792 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[792]:1 */ 2913 P23_0_TCPWM0_TR_ONE_CNT_IN82 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[82]:1 */ 2914 P23_0_SCB7_UART_RX = 17, /* Digital Active - scb[7].uart_rx:1 */ 2915 P23_0_SCB7_SPI_MISO = 19, /* Digital Active - scb[7].spi_miso:1 */ 2916 P23_0_CANFD1_TTCAN_TX0 = 21, /* Digital Active - canfd[1].ttcan_tx[0]:1 */ 2917 P23_0_CPUSS_FAULT_OUT0 = 27, /* Digital Active - cpuss.fault_out[0]:1 */ 2918 2919 /* P23.1 */ 2920 P23_1_GPIO = 0, /* GPIO controls 'out' */ 2921 P23_1_AMUXA = 4, /* Analog mux bus A */ 2922 P23_1_AMUXB = 5, /* Analog mux bus B */ 2923 P23_1_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2924 P23_1_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2925 P23_1_TCPWM0_LINE265 = 8, /* Digital Active - tcpwm[0].line[265]:1 */ 2926 P23_1_TCPWM0_LINE_COMPL264 = 9, /* Digital Active - tcpwm[0].line_compl[264]:1 */ 2927 P23_1_TCPWM0_TR_ONE_CNT_IN795 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[795]:1 */ 2928 P23_1_TCPWM0_TR_ONE_CNT_IN793 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[793]:1 */ 2929 P23_1_SCB7_UART_TX = 17, /* Digital Active - scb[7].uart_tx:1 */ 2930 P23_1_SCB7_I2C_SDA = 18, /* Digital Active - scb[7].i2c_sda:1 */ 2931 P23_1_SCB7_SPI_MOSI = 19, /* Digital Active - scb[7].spi_mosi:1 */ 2932 P23_1_CANFD1_TTCAN_RX0 = 21, /* Digital Active - canfd[1].ttcan_rx[0]:1 */ 2933 P23_1_CPUSS_FAULT_OUT1 = 27, /* Digital Active - cpuss.fault_out[1]:1 */ 2934 2935 /* P23.2 */ 2936 P23_2_GPIO = 0, /* GPIO controls 'out' */ 2937 P23_2_AMUXA = 4, /* Analog mux bus A */ 2938 P23_2_AMUXB = 5, /* Analog mux bus B */ 2939 P23_2_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2940 P23_2_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2941 P23_2_TCPWM0_LINE266 = 8, /* Digital Active - tcpwm[0].line[266]:1 */ 2942 P23_2_TCPWM0_LINE_COMPL265 = 9, /* Digital Active - tcpwm[0].line_compl[265]:1 */ 2943 P23_2_TCPWM0_TR_ONE_CNT_IN798 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[798]:1 */ 2944 P23_2_TCPWM0_TR_ONE_CNT_IN796 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[796]:1 */ 2945 P23_2_SCB7_UART_RTS = 17, /* Digital Active - scb[7].uart_rts:1 */ 2946 P23_2_SCB7_I2C_SCL = 18, /* Digital Active - scb[7].i2c_scl:1 */ 2947 P23_2_SCB7_SPI_CLK = 19, /* Digital Active - scb[7].spi_clk:1 */ 2948 P23_2_CPUSS_FAULT_OUT2 = 27, /* Digital Active - cpuss.fault_out[2]:1 */ 2949 2950 /* P23.3 */ 2951 P23_3_GPIO = 0, /* GPIO controls 'out' */ 2952 P23_3_AMUXA = 4, /* Analog mux bus A */ 2953 P23_3_AMUXB = 5, /* Analog mux bus B */ 2954 P23_3_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2955 P23_3_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2956 P23_3_TCPWM0_LINE267 = 8, /* Digital Active - tcpwm[0].line[267]:1 */ 2957 P23_3_TCPWM0_LINE_COMPL266 = 9, /* Digital Active - tcpwm[0].line_compl[266]:1 */ 2958 P23_3_TCPWM0_TR_ONE_CNT_IN801 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[801]:1 */ 2959 P23_3_TCPWM0_TR_ONE_CNT_IN799 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[799]:1 */ 2960 P23_3_SCB7_UART_CTS = 17, /* Digital Active - scb[7].uart_cts:1 */ 2961 P23_3_SCB7_SPI_SELECT0 = 19, /* Digital Active - scb[7].spi_select0:1 */ 2962 P23_3_PERI_TR_IO_INPUT30 = 26, /* Digital Active - peri.tr_io_input[30]:0 */ 2963 P23_3_CPUSS_FAULT_OUT3 = 27, /* Digital Active - cpuss.fault_out[3]:1 */ 2964 P23_3_SRSS_DDFT_PIN_IN1 = 31, /* Digital Deep Sleep - srss.ddft_pin_in[1]:0 */ 2965 2966 /* P23.4 */ 2967 P23_4_GPIO = 0, /* GPIO controls 'out' */ 2968 P23_4_AMUXA = 4, /* Analog mux bus A */ 2969 P23_4_AMUXB = 5, /* Analog mux bus B */ 2970 P23_4_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2971 P23_4_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2972 P23_4_TCPWM0_LINE25 = 8, /* Digital Active - tcpwm[0].line[25]:1 */ 2973 P23_4_TCPWM0_LINE_COMPL267 = 9, /* Digital Active - tcpwm[0].line_compl[267]:1 */ 2974 P23_4_TCPWM0_TR_ONE_CNT_IN75 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[75]:1 */ 2975 P23_4_TCPWM0_TR_ONE_CNT_IN802 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[802]:1 */ 2976 P23_4_SCB7_SPI_SELECT1 = 19, /* Digital Active - scb[7].spi_select1:1 */ 2977 P23_4_PERI_TR_IO_INPUT31 = 26, /* Digital Active - peri.tr_io_input[31]:0 */ 2978 P23_4_PERI_TR_IO_OUTPUT0 = 27, /* Digital Active - peri.tr_io_output[0]:2 */ 2979 P23_4_CPUSS_SWJ_SWO_TDO = 29, /* Digital Deep Sleep - cpuss.swj_swo_tdo:0 */ 2980 P23_4_SRSS_DDFT_PIN_IN0 = 31, /* Digital Deep Sleep - srss.ddft_pin_in[0]:0 */ 2981 2982 /* P23.5 */ 2983 P23_5_GPIO = 0, /* GPIO controls 'out' */ 2984 P23_5_AMUXA = 4, /* Analog mux bus A */ 2985 P23_5_AMUXB = 5, /* Analog mux bus B */ 2986 P23_5_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 2987 P23_5_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 2988 P23_5_TCPWM0_LINE24 = 8, /* Digital Active - tcpwm[0].line[24]:1 */ 2989 P23_5_TCPWM0_LINE_COMPL25 = 9, /* Digital Active - tcpwm[0].line_compl[25]:1 */ 2990 P23_5_TCPWM0_TR_ONE_CNT_IN72 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[72]:1 */ 2991 P23_5_TCPWM0_TR_ONE_CNT_IN76 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[76]:1 */ 2992 P23_5_SCB7_SPI_SELECT2 = 19, /* Digital Active - scb[7].spi_select2:1 */ 2993 P23_5_LIN0_LIN_RX9 = 20, /* Digital Active - lin[0].lin_rx[9]:0 */ 2994 P23_5_CPUSS_SWJ_SWCLK_TCLK = 29, /* Digital Deep Sleep - cpuss.swj_swclk_tclk:0 */ 2995 2996 /* P23.6 */ 2997 P23_6_GPIO = 0, /* GPIO controls 'out' */ 2998 P23_6_AMUXA = 4, /* Analog mux bus A */ 2999 P23_6_AMUXB = 5, /* Analog mux bus B */ 3000 P23_6_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 3001 P23_6_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 3002 P23_6_TCPWM0_LINE23 = 8, /* Digital Active - tcpwm[0].line[23]:1 */ 3003 P23_6_TCPWM0_LINE_COMPL24 = 9, /* Digital Active - tcpwm[0].line_compl[24]:1 */ 3004 P23_6_TCPWM0_TR_ONE_CNT_IN69 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[69]:1 */ 3005 P23_6_TCPWM0_TR_ONE_CNT_IN73 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[73]:1 */ 3006 P23_6_LIN0_LIN_TX9 = 20, /* Digital Active - lin[0].lin_tx[9]:0 */ 3007 P23_6_CPUSS_SWJ_SWDIO_TMS = 29, /* Digital Deep Sleep - cpuss.swj_swdio_tms:0 */ 3008 3009 /* P23.7 */ 3010 P23_7_GPIO = 0, /* GPIO controls 'out' */ 3011 P23_7_AMUXA = 4, /* Analog mux bus A */ 3012 P23_7_AMUXB = 5, /* Analog mux bus B */ 3013 P23_7_AMUXA_DSI = 6, /* Analog mux bus A, DSI control */ 3014 P23_7_AMUXB_DSI = 7, /* Analog mux bus B, DSI control */ 3015 P23_7_TCPWM0_LINE22 = 8, /* Digital Active - tcpwm[0].line[22]:1 */ 3016 P23_7_TCPWM0_LINE_COMPL23 = 9, /* Digital Active - tcpwm[0].line_compl[23]:1 */ 3017 P23_7_TCPWM0_TR_ONE_CNT_IN66 = 10, /* Digital Active - tcpwm[0].tr_one_cnt_in[66]:1 */ 3018 P23_7_TCPWM0_TR_ONE_CNT_IN70 = 11, /* Digital Active - tcpwm[0].tr_one_cnt_in[70]:1 */ 3019 P23_7_LIN0_LIN_EN9 = 20, /* Digital Active - lin[0].lin_en[9]:0 */ 3020 P23_7_SRSS_EXT_CLK = 26, /* Digital Active - srss.ext_clk:1 */ 3021 P23_7_CPUSS_CAL_SUP_NZ = 27, /* Digital Active - cpuss.cal_sup_nz:2 */ 3022 P23_7_CPUSS_SWJ_SWDOE_TDI = 29, /* Digital Deep Sleep - cpuss.swj_swdoe_tdi:0 */ 3023 P23_7_SRSS_DDFT_PIN_IN0 = 31 /* Digital Deep Sleep - srss.ddft_pin_in[0]:1 */ 3024 } en_hsiom_sel_t; 3025 3026 #endif /* _GPIO_TVIIBE2M_176_LQFP_H_ */ 3027 3028 3029 /* [] END OF FILE */ 3030