1 /*
2  * Autogenerated file
3  *
4  * SPDX-License-Identifier: Apache 2.0
5  */
6 
7 #include "gd32vf103xx-afio.h"
8 
9 /* ADC01_IN0 */
10 #define ADC01_IN0_PA0 \
11 	GD32_PINMUX_AFIO('A', 0, ANALOG, NORMP)
12 
13 /* ADC01_IN1 */
14 #define ADC01_IN1_PA1 \
15 	GD32_PINMUX_AFIO('A', 1, ANALOG, NORMP)
16 
17 /* ADC01_IN2 */
18 #define ADC01_IN2_PA2 \
19 	GD32_PINMUX_AFIO('A', 2, ANALOG, NORMP)
20 
21 /* ADC01_IN3 */
22 #define ADC01_IN3_PA3 \
23 	GD32_PINMUX_AFIO('A', 3, ANALOG, NORMP)
24 
25 /* ADC01_IN4 */
26 #define ADC01_IN4_PA4 \
27 	GD32_PINMUX_AFIO('A', 4, ANALOG, NORMP)
28 
29 /* ADC01_IN5 */
30 #define ADC01_IN5_PA5 \
31 	GD32_PINMUX_AFIO('A', 5, ANALOG, NORMP)
32 
33 /* ADC01_IN6 */
34 #define ADC01_IN6_PA6 \
35 	GD32_PINMUX_AFIO('A', 6, ANALOG, NORMP)
36 
37 /* ADC01_IN7 */
38 #define ADC01_IN7_PA7 \
39 	GD32_PINMUX_AFIO('A', 7, ANALOG, NORMP)
40 
41 /* ADC01_IN8 */
42 #define ADC01_IN8_PB0 \
43 	GD32_PINMUX_AFIO('B', 0, ANALOG, NORMP)
44 
45 /* ADC01_IN9 */
46 #define ADC01_IN9_PB1 \
47 	GD32_PINMUX_AFIO('B', 1, ANALOG, NORMP)
48 
49 /* ANALOG */
50 #define ANALOG_PA0 \
51 	GD32_PINMUX_AFIO('A', 0, ANALOG, NORMP)
52 #define ANALOG_PA1 \
53 	GD32_PINMUX_AFIO('A', 1, ANALOG, NORMP)
54 #define ANALOG_PA2 \
55 	GD32_PINMUX_AFIO('A', 2, ANALOG, NORMP)
56 #define ANALOG_PA3 \
57 	GD32_PINMUX_AFIO('A', 3, ANALOG, NORMP)
58 #define ANALOG_PA4 \
59 	GD32_PINMUX_AFIO('A', 4, ANALOG, NORMP)
60 #define ANALOG_PA5 \
61 	GD32_PINMUX_AFIO('A', 5, ANALOG, NORMP)
62 #define ANALOG_PA6 \
63 	GD32_PINMUX_AFIO('A', 6, ANALOG, NORMP)
64 #define ANALOG_PA7 \
65 	GD32_PINMUX_AFIO('A', 7, ANALOG, NORMP)
66 #define ANALOG_PA8 \
67 	GD32_PINMUX_AFIO('A', 8, ANALOG, NORMP)
68 #define ANALOG_PA9 \
69 	GD32_PINMUX_AFIO('A', 9, ANALOG, NORMP)
70 #define ANALOG_PA10 \
71 	GD32_PINMUX_AFIO('A', 10, ANALOG, NORMP)
72 #define ANALOG_PA11 \
73 	GD32_PINMUX_AFIO('A', 11, ANALOG, NORMP)
74 #define ANALOG_PA12 \
75 	GD32_PINMUX_AFIO('A', 12, ANALOG, NORMP)
76 #define ANALOG_PA13 \
77 	GD32_PINMUX_AFIO('A', 13, ANALOG, NORMP)
78 #define ANALOG_PA14 \
79 	GD32_PINMUX_AFIO('A', 14, ANALOG, NORMP)
80 #define ANALOG_PA15 \
81 	GD32_PINMUX_AFIO('A', 15, ANALOG, NORMP)
82 #define ANALOG_PB0 \
83 	GD32_PINMUX_AFIO('B', 0, ANALOG, NORMP)
84 #define ANALOG_PB1 \
85 	GD32_PINMUX_AFIO('B', 1, ANALOG, NORMP)
86 #define ANALOG_PB2 \
87 	GD32_PINMUX_AFIO('B', 2, ANALOG, NORMP)
88 #define ANALOG_PB3 \
89 	GD32_PINMUX_AFIO('B', 3, ANALOG, NORMP)
90 #define ANALOG_PB4 \
91 	GD32_PINMUX_AFIO('B', 4, ANALOG, NORMP)
92 #define ANALOG_PB5 \
93 	GD32_PINMUX_AFIO('B', 5, ANALOG, NORMP)
94 #define ANALOG_PB6 \
95 	GD32_PINMUX_AFIO('B', 6, ANALOG, NORMP)
96 #define ANALOG_PB7 \
97 	GD32_PINMUX_AFIO('B', 7, ANALOG, NORMP)
98 #define ANALOG_PD0 \
99 	GD32_PINMUX_AFIO('D', 0, ANALOG, NORMP)
100 #define ANALOG_PD1 \
101 	GD32_PINMUX_AFIO('D', 1, ANALOG, NORMP)
102 
103 /* CAN0_RX */
104 #define CAN0_RX_PA11_NORMP \
105 	GD32_PINMUX_AFIO('A', 11, GPIO_IN, CAN0_NORMP)
106 #define CAN0_RX_PD0_FRMP \
107 	GD32_PINMUX_AFIO('D', 0, GPIO_IN, CAN0_FRMP)
108 
109 /* CAN0_TX */
110 #define CAN0_TX_PA12_NORMP \
111 	GD32_PINMUX_AFIO('A', 12, ALTERNATE, CAN0_NORMP)
112 #define CAN0_TX_PD1_FRMP \
113 	GD32_PINMUX_AFIO('D', 1, ALTERNATE, CAN0_FRMP)
114 
115 /* CAN1_RX */
116 #define CAN1_RX_PB5_RMP \
117 	GD32_PINMUX_AFIO('B', 5, GPIO_IN, CAN1_RMP)
118 
119 /* CAN1_TX */
120 #define CAN1_TX_PB6_RMP \
121 	GD32_PINMUX_AFIO('B', 6, ALTERNATE, CAN1_RMP)
122 
123 /* CK_OUT0 */
124 #define CK_OUT0_PA8 \
125 	GD32_PINMUX_AFIO('A', 8, ALTERNATE, NORMP)
126 
127 /* DAC_OUT0 */
128 #define DAC_OUT0_PA4 \
129 	GD32_PINMUX_AFIO('A', 4, ANALOG, NORMP)
130 
131 /* DAC_OUT1 */
132 #define DAC_OUT1_PA5 \
133 	GD32_PINMUX_AFIO('A', 5, ANALOG, NORMP)
134 
135 /* I2C0_SCL */
136 #define I2C0_SCL_PB6_NORMP \
137 	GD32_PINMUX_AFIO('B', 6, ALTERNATE, I2C0_NORMP)
138 
139 /* I2C0_SDA */
140 #define I2C0_SDA_PB7_NORMP \
141 	GD32_PINMUX_AFIO('B', 7, ALTERNATE, I2C0_NORMP)
142 
143 /* I2C0_SMBA */
144 #define I2C0_SMBA_PB5 \
145 	GD32_PINMUX_AFIO('B', 5, ALTERNATE, NORMP)
146 
147 /* SPI0_MISO */
148 #define SPI0_MISO_PA6_INP_NORMP \
149 	GD32_PINMUX_AFIO('A', 6, GPIO_IN, SPI0_NORMP)
150 #define SPI0_MISO_PA6_OUT_NORMP \
151 	GD32_PINMUX_AFIO('A', 6, ALTERNATE, SPI0_NORMP)
152 #define SPI0_MISO_PB4_INP_RMP \
153 	GD32_PINMUX_AFIO('B', 4, GPIO_IN, SPI0_RMP)
154 #define SPI0_MISO_PB4_OUT_RMP \
155 	GD32_PINMUX_AFIO('B', 4, ALTERNATE, SPI0_RMP)
156 
157 /* SPI0_MOSI */
158 #define SPI0_MOSI_PA7_INP_NORMP \
159 	GD32_PINMUX_AFIO('A', 7, GPIO_IN, SPI0_NORMP)
160 #define SPI0_MOSI_PA7_OUT_NORMP \
161 	GD32_PINMUX_AFIO('A', 7, ALTERNATE, SPI0_NORMP)
162 #define SPI0_MOSI_PB5_INP_RMP \
163 	GD32_PINMUX_AFIO('B', 5, GPIO_IN, SPI0_RMP)
164 #define SPI0_MOSI_PB5_OUT_RMP \
165 	GD32_PINMUX_AFIO('B', 5, ALTERNATE, SPI0_RMP)
166 
167 /* SPI0_NSS */
168 #define SPI0_NSS_PA4_INP_NORMP \
169 	GD32_PINMUX_AFIO('A', 4, GPIO_IN, SPI0_NORMP)
170 #define SPI0_NSS_PA4_OUT_NORMP \
171 	GD32_PINMUX_AFIO('A', 4, ALTERNATE, SPI0_NORMP)
172 #define SPI0_NSS_PA15_INP_RMP \
173 	GD32_PINMUX_AFIO('A', 15, GPIO_IN, SPI0_RMP)
174 #define SPI0_NSS_PA15_OUT_RMP \
175 	GD32_PINMUX_AFIO('A', 15, ALTERNATE, SPI0_RMP)
176 
177 /* SPI0_SCK */
178 #define SPI0_SCK_PA5_INP_NORMP \
179 	GD32_PINMUX_AFIO('A', 5, GPIO_IN, SPI0_NORMP)
180 #define SPI0_SCK_PA5_OUT_NORMP \
181 	GD32_PINMUX_AFIO('A', 5, ALTERNATE, SPI0_NORMP)
182 #define SPI0_SCK_PB3_INP_RMP \
183 	GD32_PINMUX_AFIO('B', 3, GPIO_IN, SPI0_RMP)
184 #define SPI0_SCK_PB3_OUT_RMP \
185 	GD32_PINMUX_AFIO('B', 3, ALTERNATE, SPI0_RMP)
186 
187 /* TIMER0_CH0 */
188 #define TIMER0_CH0_PA8_INP_NORMP \
189 	GD32_PINMUX_AFIO('A', 8, GPIO_IN, TIMER0_NORMP)
190 #define TIMER0_CH0_PA8_OUT_NORMP \
191 	GD32_PINMUX_AFIO('A', 8, ALTERNATE, TIMER0_NORMP)
192 #define TIMER0_CH0_PA8_INP_PRMP \
193 	GD32_PINMUX_AFIO('A', 8, GPIO_IN, TIMER0_PRMP)
194 #define TIMER0_CH0_PA8_OUT_PRMP \
195 	GD32_PINMUX_AFIO('A', 8, ALTERNATE, TIMER0_PRMP)
196 
197 /* TIMER0_CH0_ON */
198 #define TIMER0_CH0_ON_PA7_PRMP \
199 	GD32_PINMUX_AFIO('A', 7, ALTERNATE, TIMER0_PRMP)
200 
201 /* TIMER0_CH1 */
202 #define TIMER0_CH1_PA9_INP_NORMP \
203 	GD32_PINMUX_AFIO('A', 9, GPIO_IN, TIMER0_NORMP)
204 #define TIMER0_CH1_PA9_OUT_NORMP \
205 	GD32_PINMUX_AFIO('A', 9, ALTERNATE, TIMER0_NORMP)
206 #define TIMER0_CH1_PA9_INP_PRMP \
207 	GD32_PINMUX_AFIO('A', 9, GPIO_IN, TIMER0_PRMP)
208 #define TIMER0_CH1_PA9_OUT_PRMP \
209 	GD32_PINMUX_AFIO('A', 9, ALTERNATE, TIMER0_PRMP)
210 
211 /* TIMER0_CH1_ON */
212 #define TIMER0_CH1_ON_PB0_PRMP \
213 	GD32_PINMUX_AFIO('B', 0, ALTERNATE, TIMER0_PRMP)
214 
215 /* TIMER0_CH2 */
216 #define TIMER0_CH2_PA10_INP_NORMP \
217 	GD32_PINMUX_AFIO('A', 10, GPIO_IN, TIMER0_NORMP)
218 #define TIMER0_CH2_PA10_OUT_NORMP \
219 	GD32_PINMUX_AFIO('A', 10, ALTERNATE, TIMER0_NORMP)
220 #define TIMER0_CH2_PA10_INP_PRMP \
221 	GD32_PINMUX_AFIO('A', 10, GPIO_IN, TIMER0_PRMP)
222 #define TIMER0_CH2_PA10_OUT_PRMP \
223 	GD32_PINMUX_AFIO('A', 10, ALTERNATE, TIMER0_PRMP)
224 
225 /* TIMER0_CH2_ON */
226 #define TIMER0_CH2_ON_PB1_PRMP \
227 	GD32_PINMUX_AFIO('B', 1, ALTERNATE, TIMER0_PRMP)
228 
229 /* TIMER0_CH3 */
230 #define TIMER0_CH3_PA11_INP_NORMP \
231 	GD32_PINMUX_AFIO('A', 11, GPIO_IN, TIMER0_NORMP)
232 #define TIMER0_CH3_PA11_OUT_NORMP \
233 	GD32_PINMUX_AFIO('A', 11, ALTERNATE, TIMER0_NORMP)
234 #define TIMER0_CH3_PA11_INP_PRMP \
235 	GD32_PINMUX_AFIO('A', 11, GPIO_IN, TIMER0_PRMP)
236 #define TIMER0_CH3_PA11_OUT_PRMP \
237 	GD32_PINMUX_AFIO('A', 11, ALTERNATE, TIMER0_PRMP)
238 
239 /* TIMER0_ETI */
240 #define TIMER0_ETI_PA12_NORMP \
241 	GD32_PINMUX_AFIO('A', 12, GPIO_IN, TIMER0_NORMP)
242 #define TIMER0_ETI_PA12_PRMP \
243 	GD32_PINMUX_AFIO('A', 12, GPIO_IN, TIMER0_PRMP)
244 
245 /* TIMER1_CH0 */
246 #define TIMER1_CH0_PA0_INP_NORMP \
247 	GD32_PINMUX_AFIO('A', 0, GPIO_IN, TIMER1_NORMP)
248 #define TIMER1_CH0_PA0_OUT_NORMP \
249 	GD32_PINMUX_AFIO('A', 0, ALTERNATE, TIMER1_NORMP)
250 #define TIMER1_CH0_PA0_INP_PRMP2 \
251 	GD32_PINMUX_AFIO('A', 0, GPIO_IN, TIMER1_PRMP2)
252 #define TIMER1_CH0_PA0_OUT_PRMP2 \
253 	GD32_PINMUX_AFIO('A', 0, ALTERNATE, TIMER1_PRMP2)
254 #define TIMER1_CH0_PA15_INP_PRMP1 \
255 	GD32_PINMUX_AFIO('A', 15, GPIO_IN, TIMER1_PRMP1)
256 #define TIMER1_CH0_PA15_OUT_PRMP1 \
257 	GD32_PINMUX_AFIO('A', 15, ALTERNATE, TIMER1_PRMP1)
258 #define TIMER1_CH0_PA15_INP_FRMP \
259 	GD32_PINMUX_AFIO('A', 15, GPIO_IN, TIMER1_FRMP)
260 #define TIMER1_CH0_PA15_OUT_FRMP \
261 	GD32_PINMUX_AFIO('A', 15, ALTERNATE, TIMER1_FRMP)
262 
263 /* TIMER1_CH1 */
264 #define TIMER1_CH1_PA1_INP_NORMP \
265 	GD32_PINMUX_AFIO('A', 1, GPIO_IN, TIMER1_NORMP)
266 #define TIMER1_CH1_PA1_OUT_NORMP \
267 	GD32_PINMUX_AFIO('A', 1, ALTERNATE, TIMER1_NORMP)
268 #define TIMER1_CH1_PA1_INP_PRMP2 \
269 	GD32_PINMUX_AFIO('A', 1, GPIO_IN, TIMER1_PRMP2)
270 #define TIMER1_CH1_PA1_OUT_PRMP2 \
271 	GD32_PINMUX_AFIO('A', 1, ALTERNATE, TIMER1_PRMP2)
272 #define TIMER1_CH1_PB3_INP_PRMP1 \
273 	GD32_PINMUX_AFIO('B', 3, GPIO_IN, TIMER1_PRMP1)
274 #define TIMER1_CH1_PB3_OUT_PRMP1 \
275 	GD32_PINMUX_AFIO('B', 3, ALTERNATE, TIMER1_PRMP1)
276 #define TIMER1_CH1_PB3_INP_FRMP \
277 	GD32_PINMUX_AFIO('B', 3, GPIO_IN, TIMER1_FRMP)
278 #define TIMER1_CH1_PB3_OUT_FRMP \
279 	GD32_PINMUX_AFIO('B', 3, ALTERNATE, TIMER1_FRMP)
280 
281 /* TIMER1_CH2 */
282 #define TIMER1_CH2_PA2_INP_NORMP \
283 	GD32_PINMUX_AFIO('A', 2, GPIO_IN, TIMER1_NORMP)
284 #define TIMER1_CH2_PA2_OUT_NORMP \
285 	GD32_PINMUX_AFIO('A', 2, ALTERNATE, TIMER1_NORMP)
286 #define TIMER1_CH2_PA2_INP_PRMP1 \
287 	GD32_PINMUX_AFIO('A', 2, GPIO_IN, TIMER1_PRMP1)
288 #define TIMER1_CH2_PA2_OUT_PRMP1 \
289 	GD32_PINMUX_AFIO('A', 2, ALTERNATE, TIMER1_PRMP1)
290 
291 /* TIMER1_CH3 */
292 #define TIMER1_CH3_PA3_INP_NORMP \
293 	GD32_PINMUX_AFIO('A', 3, GPIO_IN, TIMER1_NORMP)
294 #define TIMER1_CH3_PA3_OUT_NORMP \
295 	GD32_PINMUX_AFIO('A', 3, ALTERNATE, TIMER1_NORMP)
296 #define TIMER1_CH3_PA3_INP_PRMP1 \
297 	GD32_PINMUX_AFIO('A', 3, GPIO_IN, TIMER1_PRMP1)
298 #define TIMER1_CH3_PA3_OUT_PRMP1 \
299 	GD32_PINMUX_AFIO('A', 3, ALTERNATE, TIMER1_PRMP1)
300 
301 /* TIMER2_CH0 */
302 #define TIMER2_CH0_PA6_INP_NORMP \
303 	GD32_PINMUX_AFIO('A', 6, GPIO_IN, TIMER2_NORMP)
304 #define TIMER2_CH0_PA6_OUT_NORMP \
305 	GD32_PINMUX_AFIO('A', 6, ALTERNATE, TIMER2_NORMP)
306 #define TIMER2_CH0_PB4_INP_PRMP \
307 	GD32_PINMUX_AFIO('B', 4, GPIO_IN, TIMER2_PRMP)
308 #define TIMER2_CH0_PB4_OUT_PRMP \
309 	GD32_PINMUX_AFIO('B', 4, ALTERNATE, TIMER2_PRMP)
310 
311 /* TIMER2_CH1 */
312 #define TIMER2_CH1_PA7_INP_NORMP \
313 	GD32_PINMUX_AFIO('A', 7, GPIO_IN, TIMER2_NORMP)
314 #define TIMER2_CH1_PA7_OUT_NORMP \
315 	GD32_PINMUX_AFIO('A', 7, ALTERNATE, TIMER2_NORMP)
316 #define TIMER2_CH1_PB5_INP_PRMP \
317 	GD32_PINMUX_AFIO('B', 5, GPIO_IN, TIMER2_PRMP)
318 #define TIMER2_CH1_PB5_OUT_PRMP \
319 	GD32_PINMUX_AFIO('B', 5, ALTERNATE, TIMER2_PRMP)
320 
321 /* TIMER2_CH2 */
322 #define TIMER2_CH2_PB0_INP_NORMP \
323 	GD32_PINMUX_AFIO('B', 0, GPIO_IN, TIMER2_NORMP)
324 #define TIMER2_CH2_PB0_OUT_NORMP \
325 	GD32_PINMUX_AFIO('B', 0, ALTERNATE, TIMER2_NORMP)
326 #define TIMER2_CH2_PB0_INP_PRMP \
327 	GD32_PINMUX_AFIO('B', 0, GPIO_IN, TIMER2_PRMP)
328 #define TIMER2_CH2_PB0_OUT_PRMP \
329 	GD32_PINMUX_AFIO('B', 0, ALTERNATE, TIMER2_PRMP)
330 
331 /* TIMER2_CH3 */
332 #define TIMER2_CH3_PB1_INP_NORMP \
333 	GD32_PINMUX_AFIO('B', 1, GPIO_IN, TIMER2_NORMP)
334 #define TIMER2_CH3_PB1_OUT_NORMP \
335 	GD32_PINMUX_AFIO('B', 1, ALTERNATE, TIMER2_NORMP)
336 #define TIMER2_CH3_PB1_INP_PRMP \
337 	GD32_PINMUX_AFIO('B', 1, GPIO_IN, TIMER2_PRMP)
338 #define TIMER2_CH3_PB1_OUT_PRMP \
339 	GD32_PINMUX_AFIO('B', 1, ALTERNATE, TIMER2_PRMP)
340 
341 /* USART0_CK */
342 #define USART0_CK_PA8 \
343 	GD32_PINMUX_AFIO('A', 8, ALTERNATE, NORMP)
344 
345 /* USART0_CTS */
346 #define USART0_CTS_PA11 \
347 	GD32_PINMUX_AFIO('A', 11, GPIO_IN, NORMP)
348 
349 /* USART0_RTS */
350 #define USART0_RTS_PA12 \
351 	GD32_PINMUX_AFIO('A', 12, ALTERNATE, NORMP)
352 
353 /* USART0_RX */
354 #define USART0_RX_PA10_NORMP \
355 	GD32_PINMUX_AFIO('A', 10, GPIO_IN, USART0_NORMP)
356 #define USART0_RX_PB7_RMP \
357 	GD32_PINMUX_AFIO('B', 7, GPIO_IN, USART0_RMP)
358 
359 /* USART0_TX */
360 #define USART0_TX_PA9_NORMP \
361 	GD32_PINMUX_AFIO('A', 9, ALTERNATE, USART0_NORMP)
362 #define USART0_TX_PB6_RMP \
363 	GD32_PINMUX_AFIO('B', 6, ALTERNATE, USART0_RMP)
364 
365 /* USART1_CK */
366 #define USART1_CK_PA4_NORMP \
367 	GD32_PINMUX_AFIO('A', 4, ALTERNATE, USART1_NORMP)
368 
369 /* USART1_CTS */
370 #define USART1_CTS_PA0_NORMP \
371 	GD32_PINMUX_AFIO('A', 0, GPIO_IN, USART1_NORMP)
372 
373 /* USART1_RTS */
374 #define USART1_RTS_PA1_NORMP \
375 	GD32_PINMUX_AFIO('A', 1, ALTERNATE, USART1_NORMP)
376 
377 /* USART1_RX */
378 #define USART1_RX_PA3_NORMP \
379 	GD32_PINMUX_AFIO('A', 3, GPIO_IN, USART1_NORMP)
380 
381 /* USART1_TX */
382 #define USART1_TX_PA2_NORMP \
383 	GD32_PINMUX_AFIO('A', 2, ALTERNATE, USART1_NORMP)
384 
385 /* USBFS_DM */
386 #define USBFS_DM_PA11_INP \
387 	GD32_PINMUX_AFIO('A', 11, GPIO_IN, NORMP)
388 #define USBFS_DM_PA11_OUT \
389 	GD32_PINMUX_AFIO('A', 11, ALTERNATE, NORMP)
390 
391 /* USBFS_DP */
392 #define USBFS_DP_PA12_INP \
393 	GD32_PINMUX_AFIO('A', 12, GPIO_IN, NORMP)
394 #define USBFS_DP_PA12_OUT \
395 	GD32_PINMUX_AFIO('A', 12, ALTERNATE, NORMP)
396 
397 /* USBFS_ID */
398 #define USBFS_ID_PA10_INP \
399 	GD32_PINMUX_AFIO('A', 10, GPIO_IN, NORMP)
400 #define USBFS_ID_PA10_OUT \
401 	GD32_PINMUX_AFIO('A', 10, ALTERNATE, NORMP)
402 
403 /* USBFS_SOF */
404 #define USBFS_SOF_PA8 \
405 	GD32_PINMUX_AFIO('A', 8, ALTERNATE, NORMP)
406 
407 /* USBFS_VBUS */
408 #define USBFS_VBUS_PA9 \
409 	GD32_PINMUX_AFIO('A', 9, GPIO_IN, NORMP)
410 
411 /* WKUP */
412 #define WKUP_PA0 \
413 	GD32_PINMUX_AFIO('A', 0, GPIO_IN, NORMP)
414