1 /* 2 * Autogenerated file 3 * 4 * SPDX-License-Identifier: Apache 2.0 5 */ 6 7 #include "gd32vf103xx-afio.h" 8 9 /* ADC01_IN0 */ 10 #define ADC01_IN0_PA0 \ 11 GD32_PINMUX_AFIO('A', 0, ANALOG, NORMP) 12 13 /* ADC01_IN1 */ 14 #define ADC01_IN1_PA1 \ 15 GD32_PINMUX_AFIO('A', 1, ANALOG, NORMP) 16 17 /* ADC01_IN10 */ 18 #define ADC01_IN10_PC0 \ 19 GD32_PINMUX_AFIO('C', 0, ANALOG, NORMP) 20 21 /* ADC01_IN11 */ 22 #define ADC01_IN11_PC1 \ 23 GD32_PINMUX_AFIO('C', 1, ANALOG, NORMP) 24 25 /* ADC01_IN12 */ 26 #define ADC01_IN12_PC2 \ 27 GD32_PINMUX_AFIO('C', 2, ANALOG, NORMP) 28 29 /* ADC01_IN13 */ 30 #define ADC01_IN13_PC3 \ 31 GD32_PINMUX_AFIO('C', 3, ANALOG, NORMP) 32 33 /* ADC01_IN14 */ 34 #define ADC01_IN14_PC4 \ 35 GD32_PINMUX_AFIO('C', 4, ANALOG, NORMP) 36 37 /* ADC01_IN15 */ 38 #define ADC01_IN15_PC5 \ 39 GD32_PINMUX_AFIO('C', 5, ANALOG, NORMP) 40 41 /* ADC01_IN2 */ 42 #define ADC01_IN2_PA2 \ 43 GD32_PINMUX_AFIO('A', 2, ANALOG, NORMP) 44 45 /* ADC01_IN3 */ 46 #define ADC01_IN3_PA3 \ 47 GD32_PINMUX_AFIO('A', 3, ANALOG, NORMP) 48 49 /* ADC01_IN4 */ 50 #define ADC01_IN4_PA4 \ 51 GD32_PINMUX_AFIO('A', 4, ANALOG, NORMP) 52 53 /* ADC01_IN5 */ 54 #define ADC01_IN5_PA5 \ 55 GD32_PINMUX_AFIO('A', 5, ANALOG, NORMP) 56 57 /* ADC01_IN6 */ 58 #define ADC01_IN6_PA6 \ 59 GD32_PINMUX_AFIO('A', 6, ANALOG, NORMP) 60 61 /* ADC01_IN7 */ 62 #define ADC01_IN7_PA7 \ 63 GD32_PINMUX_AFIO('A', 7, ANALOG, NORMP) 64 65 /* ADC01_IN8 */ 66 #define ADC01_IN8_PB0 \ 67 GD32_PINMUX_AFIO('B', 0, ANALOG, NORMP) 68 69 /* ADC01_IN9 */ 70 #define ADC01_IN9_PB1 \ 71 GD32_PINMUX_AFIO('B', 1, ANALOG, NORMP) 72 73 /* ANALOG */ 74 #define ANALOG_PA0 \ 75 GD32_PINMUX_AFIO('A', 0, ANALOG, NORMP) 76 #define ANALOG_PA1 \ 77 GD32_PINMUX_AFIO('A', 1, ANALOG, NORMP) 78 #define ANALOG_PA2 \ 79 GD32_PINMUX_AFIO('A', 2, ANALOG, NORMP) 80 #define ANALOG_PA3 \ 81 GD32_PINMUX_AFIO('A', 3, ANALOG, NORMP) 82 #define ANALOG_PA4 \ 83 GD32_PINMUX_AFIO('A', 4, ANALOG, NORMP) 84 #define ANALOG_PA5 \ 85 GD32_PINMUX_AFIO('A', 5, ANALOG, NORMP) 86 #define ANALOG_PA6 \ 87 GD32_PINMUX_AFIO('A', 6, ANALOG, NORMP) 88 #define ANALOG_PA7 \ 89 GD32_PINMUX_AFIO('A', 7, ANALOG, NORMP) 90 #define ANALOG_PA8 \ 91 GD32_PINMUX_AFIO('A', 8, ANALOG, NORMP) 92 #define ANALOG_PA9 \ 93 GD32_PINMUX_AFIO('A', 9, ANALOG, NORMP) 94 #define ANALOG_PA10 \ 95 GD32_PINMUX_AFIO('A', 10, ANALOG, NORMP) 96 #define ANALOG_PA11 \ 97 GD32_PINMUX_AFIO('A', 11, ANALOG, NORMP) 98 #define ANALOG_PA12 \ 99 GD32_PINMUX_AFIO('A', 12, ANALOG, NORMP) 100 #define ANALOG_PA13 \ 101 GD32_PINMUX_AFIO('A', 13, ANALOG, NORMP) 102 #define ANALOG_PA14 \ 103 GD32_PINMUX_AFIO('A', 14, ANALOG, NORMP) 104 #define ANALOG_PA15 \ 105 GD32_PINMUX_AFIO('A', 15, ANALOG, NORMP) 106 #define ANALOG_PB0 \ 107 GD32_PINMUX_AFIO('B', 0, ANALOG, NORMP) 108 #define ANALOG_PB1 \ 109 GD32_PINMUX_AFIO('B', 1, ANALOG, NORMP) 110 #define ANALOG_PB2 \ 111 GD32_PINMUX_AFIO('B', 2, ANALOG, NORMP) 112 #define ANALOG_PB3 \ 113 GD32_PINMUX_AFIO('B', 3, ANALOG, NORMP) 114 #define ANALOG_PB4 \ 115 GD32_PINMUX_AFIO('B', 4, ANALOG, NORMP) 116 #define ANALOG_PB5 \ 117 GD32_PINMUX_AFIO('B', 5, ANALOG, NORMP) 118 #define ANALOG_PB6 \ 119 GD32_PINMUX_AFIO('B', 6, ANALOG, NORMP) 120 #define ANALOG_PB7 \ 121 GD32_PINMUX_AFIO('B', 7, ANALOG, NORMP) 122 #define ANALOG_PB8 \ 123 GD32_PINMUX_AFIO('B', 8, ANALOG, NORMP) 124 #define ANALOG_PB9 \ 125 GD32_PINMUX_AFIO('B', 9, ANALOG, NORMP) 126 #define ANALOG_PB10 \ 127 GD32_PINMUX_AFIO('B', 10, ANALOG, NORMP) 128 #define ANALOG_PB11 \ 129 GD32_PINMUX_AFIO('B', 11, ANALOG, NORMP) 130 #define ANALOG_PB12 \ 131 GD32_PINMUX_AFIO('B', 12, ANALOG, NORMP) 132 #define ANALOG_PB13 \ 133 GD32_PINMUX_AFIO('B', 13, ANALOG, NORMP) 134 #define ANALOG_PB14 \ 135 GD32_PINMUX_AFIO('B', 14, ANALOG, NORMP) 136 #define ANALOG_PB15 \ 137 GD32_PINMUX_AFIO('B', 15, ANALOG, NORMP) 138 #define ANALOG_PC0 \ 139 GD32_PINMUX_AFIO('C', 0, ANALOG, NORMP) 140 #define ANALOG_PC1 \ 141 GD32_PINMUX_AFIO('C', 1, ANALOG, NORMP) 142 #define ANALOG_PC2 \ 143 GD32_PINMUX_AFIO('C', 2, ANALOG, NORMP) 144 #define ANALOG_PC3 \ 145 GD32_PINMUX_AFIO('C', 3, ANALOG, NORMP) 146 #define ANALOG_PC4 \ 147 GD32_PINMUX_AFIO('C', 4, ANALOG, NORMP) 148 #define ANALOG_PC5 \ 149 GD32_PINMUX_AFIO('C', 5, ANALOG, NORMP) 150 #define ANALOG_PC6 \ 151 GD32_PINMUX_AFIO('C', 6, ANALOG, NORMP) 152 #define ANALOG_PC7 \ 153 GD32_PINMUX_AFIO('C', 7, ANALOG, NORMP) 154 #define ANALOG_PC8 \ 155 GD32_PINMUX_AFIO('C', 8, ANALOG, NORMP) 156 #define ANALOG_PC9 \ 157 GD32_PINMUX_AFIO('C', 9, ANALOG, NORMP) 158 #define ANALOG_PC10 \ 159 GD32_PINMUX_AFIO('C', 10, ANALOG, NORMP) 160 #define ANALOG_PC11 \ 161 GD32_PINMUX_AFIO('C', 11, ANALOG, NORMP) 162 #define ANALOG_PC12 \ 163 GD32_PINMUX_AFIO('C', 12, ANALOG, NORMP) 164 #define ANALOG_PC13 \ 165 GD32_PINMUX_AFIO('C', 13, ANALOG, NORMP) 166 #define ANALOG_PC14 \ 167 GD32_PINMUX_AFIO('C', 14, ANALOG, NORMP) 168 #define ANALOG_PC15 \ 169 GD32_PINMUX_AFIO('C', 15, ANALOG, NORMP) 170 #define ANALOG_PD0 \ 171 GD32_PINMUX_AFIO('D', 0, ANALOG, NORMP) 172 #define ANALOG_PD1 \ 173 GD32_PINMUX_AFIO('D', 1, ANALOG, NORMP) 174 #define ANALOG_PD2 \ 175 GD32_PINMUX_AFIO('D', 2, ANALOG, NORMP) 176 177 /* CAN0_RX */ 178 #define CAN0_RX_PA11_NORMP \ 179 GD32_PINMUX_AFIO('A', 11, GPIO_IN, CAN0_NORMP) 180 #define CAN0_RX_PB8_PRMP \ 181 GD32_PINMUX_AFIO('B', 8, GPIO_IN, CAN0_PRMP) 182 #define CAN0_RX_PD0_FRMP \ 183 GD32_PINMUX_AFIO('D', 0, GPIO_IN, CAN0_FRMP) 184 185 /* CAN0_TX */ 186 #define CAN0_TX_PA12_NORMP \ 187 GD32_PINMUX_AFIO('A', 12, ALTERNATE, CAN0_NORMP) 188 #define CAN0_TX_PB9_PRMP \ 189 GD32_PINMUX_AFIO('B', 9, ALTERNATE, CAN0_PRMP) 190 #define CAN0_TX_PD1_FRMP \ 191 GD32_PINMUX_AFIO('D', 1, ALTERNATE, CAN0_FRMP) 192 193 /* CAN1_RX */ 194 #define CAN1_RX_PB12_NORMP \ 195 GD32_PINMUX_AFIO('B', 12, GPIO_IN, CAN1_NORMP) 196 #define CAN1_RX_PB5_RMP \ 197 GD32_PINMUX_AFIO('B', 5, GPIO_IN, CAN1_RMP) 198 199 /* CAN1_TX */ 200 #define CAN1_TX_PB13_NORMP \ 201 GD32_PINMUX_AFIO('B', 13, ALTERNATE, CAN1_NORMP) 202 #define CAN1_TX_PB6_RMP \ 203 GD32_PINMUX_AFIO('B', 6, ALTERNATE, CAN1_RMP) 204 205 /* CK_OUT0 */ 206 #define CK_OUT0_PA8 \ 207 GD32_PINMUX_AFIO('A', 8, ALTERNATE, NORMP) 208 209 /* DAC_OUT0 */ 210 #define DAC_OUT0_PA4 \ 211 GD32_PINMUX_AFIO('A', 4, ANALOG, NORMP) 212 213 /* DAC_OUT1 */ 214 #define DAC_OUT1_PA5 \ 215 GD32_PINMUX_AFIO('A', 5, ANALOG, NORMP) 216 217 /* I2C0_SCL */ 218 #define I2C0_SCL_PB6_NORMP \ 219 GD32_PINMUX_AFIO('B', 6, ALTERNATE, I2C0_NORMP) 220 #define I2C0_SCL_PB8_RMP \ 221 GD32_PINMUX_AFIO('B', 8, ALTERNATE, I2C0_RMP) 222 223 /* I2C0_SDA */ 224 #define I2C0_SDA_PB7_NORMP \ 225 GD32_PINMUX_AFIO('B', 7, ALTERNATE, I2C0_NORMP) 226 #define I2C0_SDA_PB9_RMP \ 227 GD32_PINMUX_AFIO('B', 9, ALTERNATE, I2C0_RMP) 228 229 /* I2C0_SMBA */ 230 #define I2C0_SMBA_PB5 \ 231 GD32_PINMUX_AFIO('B', 5, ALTERNATE, NORMP) 232 233 /* I2S1_CK */ 234 #define I2S1_CK_PB13_INP \ 235 GD32_PINMUX_AFIO('B', 13, GPIO_IN, NORMP) 236 #define I2S1_CK_PB13_OUT \ 237 GD32_PINMUX_AFIO('B', 13, ALTERNATE, NORMP) 238 239 /* I2S1_MCK */ 240 #define I2S1_MCK_PC6 \ 241 GD32_PINMUX_AFIO('C', 6, ALTERNATE, NORMP) 242 243 /* I2S1_SD */ 244 #define I2S1_SD_PB15_INP \ 245 GD32_PINMUX_AFIO('B', 15, GPIO_IN, NORMP) 246 #define I2S1_SD_PB15_OUT \ 247 GD32_PINMUX_AFIO('B', 15, ALTERNATE, NORMP) 248 249 /* I2S1_WS */ 250 #define I2S1_WS_PB12_INP \ 251 GD32_PINMUX_AFIO('B', 12, GPIO_IN, NORMP) 252 #define I2S1_WS_PB12_OUT \ 253 GD32_PINMUX_AFIO('B', 12, ALTERNATE, NORMP) 254 255 /* SPI0_MISO */ 256 #define SPI0_MISO_PA6_INP_NORMP \ 257 GD32_PINMUX_AFIO('A', 6, GPIO_IN, SPI0_NORMP) 258 #define SPI0_MISO_PA6_OUT_NORMP \ 259 GD32_PINMUX_AFIO('A', 6, ALTERNATE, SPI0_NORMP) 260 #define SPI0_MISO_PB4_INP_RMP \ 261 GD32_PINMUX_AFIO('B', 4, GPIO_IN, SPI0_RMP) 262 #define SPI0_MISO_PB4_OUT_RMP \ 263 GD32_PINMUX_AFIO('B', 4, ALTERNATE, SPI0_RMP) 264 265 /* SPI0_MOSI */ 266 #define SPI0_MOSI_PA7_INP_NORMP \ 267 GD32_PINMUX_AFIO('A', 7, GPIO_IN, SPI0_NORMP) 268 #define SPI0_MOSI_PA7_OUT_NORMP \ 269 GD32_PINMUX_AFIO('A', 7, ALTERNATE, SPI0_NORMP) 270 #define SPI0_MOSI_PB5_INP_RMP \ 271 GD32_PINMUX_AFIO('B', 5, GPIO_IN, SPI0_RMP) 272 #define SPI0_MOSI_PB5_OUT_RMP \ 273 GD32_PINMUX_AFIO('B', 5, ALTERNATE, SPI0_RMP) 274 275 /* SPI0_NSS */ 276 #define SPI0_NSS_PA4_INP_NORMP \ 277 GD32_PINMUX_AFIO('A', 4, GPIO_IN, SPI0_NORMP) 278 #define SPI0_NSS_PA4_OUT_NORMP \ 279 GD32_PINMUX_AFIO('A', 4, ALTERNATE, SPI0_NORMP) 280 #define SPI0_NSS_PA15_INP_RMP \ 281 GD32_PINMUX_AFIO('A', 15, GPIO_IN, SPI0_RMP) 282 #define SPI0_NSS_PA15_OUT_RMP \ 283 GD32_PINMUX_AFIO('A', 15, ALTERNATE, SPI0_RMP) 284 285 /* SPI0_SCK */ 286 #define SPI0_SCK_PA5_INP_NORMP \ 287 GD32_PINMUX_AFIO('A', 5, GPIO_IN, SPI0_NORMP) 288 #define SPI0_SCK_PA5_OUT_NORMP \ 289 GD32_PINMUX_AFIO('A', 5, ALTERNATE, SPI0_NORMP) 290 #define SPI0_SCK_PB3_INP_RMP \ 291 GD32_PINMUX_AFIO('B', 3, GPIO_IN, SPI0_RMP) 292 #define SPI0_SCK_PB3_OUT_RMP \ 293 GD32_PINMUX_AFIO('B', 3, ALTERNATE, SPI0_RMP) 294 295 /* SPI1_MISO */ 296 #define SPI1_MISO_PB14_INP \ 297 GD32_PINMUX_AFIO('B', 14, GPIO_IN, NORMP) 298 #define SPI1_MISO_PB14_OUT \ 299 GD32_PINMUX_AFIO('B', 14, ALTERNATE, NORMP) 300 301 /* SPI1_MOSI */ 302 #define SPI1_MOSI_PB15_INP \ 303 GD32_PINMUX_AFIO('B', 15, GPIO_IN, NORMP) 304 #define SPI1_MOSI_PB15_OUT \ 305 GD32_PINMUX_AFIO('B', 15, ALTERNATE, NORMP) 306 307 /* SPI1_NSS */ 308 #define SPI1_NSS_PB12_INP \ 309 GD32_PINMUX_AFIO('B', 12, GPIO_IN, NORMP) 310 #define SPI1_NSS_PB12_OUT \ 311 GD32_PINMUX_AFIO('B', 12, ALTERNATE, NORMP) 312 313 /* SPI1_SCK */ 314 #define SPI1_SCK_PB13_INP \ 315 GD32_PINMUX_AFIO('B', 13, GPIO_IN, NORMP) 316 #define SPI1_SCK_PB13_OUT \ 317 GD32_PINMUX_AFIO('B', 13, ALTERNATE, NORMP) 318 319 /* TAMPER */ 320 #define TAMPER_PC13 \ 321 GD32_PINMUX_AFIO('C', 13, GPIO_IN, NORMP) 322 323 /* TIMER0_BRKIN */ 324 #define TIMER0_BRKIN_PB12 \ 325 GD32_PINMUX_AFIO('B', 12, GPIO_IN, NORMP) 326 327 /* TIMER0_CH0 */ 328 #define TIMER0_CH0_PA8_INP_NORMP \ 329 GD32_PINMUX_AFIO('A', 8, GPIO_IN, TIMER0_NORMP) 330 #define TIMER0_CH0_PA8_OUT_NORMP \ 331 GD32_PINMUX_AFIO('A', 8, ALTERNATE, TIMER0_NORMP) 332 #define TIMER0_CH0_PA8_INP_PRMP \ 333 GD32_PINMUX_AFIO('A', 8, GPIO_IN, TIMER0_PRMP) 334 #define TIMER0_CH0_PA8_OUT_PRMP \ 335 GD32_PINMUX_AFIO('A', 8, ALTERNATE, TIMER0_PRMP) 336 337 /* TIMER0_CH0_ON */ 338 #define TIMER0_CH0_ON_PB13_NORMP \ 339 GD32_PINMUX_AFIO('B', 13, ALTERNATE, TIMER0_NORMP) 340 #define TIMER0_CH0_ON_PA7_PRMP \ 341 GD32_PINMUX_AFIO('A', 7, ALTERNATE, TIMER0_PRMP) 342 343 /* TIMER0_CH1 */ 344 #define TIMER0_CH1_PA9_INP_NORMP \ 345 GD32_PINMUX_AFIO('A', 9, GPIO_IN, TIMER0_NORMP) 346 #define TIMER0_CH1_PA9_OUT_NORMP \ 347 GD32_PINMUX_AFIO('A', 9, ALTERNATE, TIMER0_NORMP) 348 #define TIMER0_CH1_PA9_INP_PRMP \ 349 GD32_PINMUX_AFIO('A', 9, GPIO_IN, TIMER0_PRMP) 350 #define TIMER0_CH1_PA9_OUT_PRMP \ 351 GD32_PINMUX_AFIO('A', 9, ALTERNATE, TIMER0_PRMP) 352 353 /* TIMER0_CH1_ON */ 354 #define TIMER0_CH1_ON_PB14_NORMP \ 355 GD32_PINMUX_AFIO('B', 14, ALTERNATE, TIMER0_NORMP) 356 #define TIMER0_CH1_ON_PB0_PRMP \ 357 GD32_PINMUX_AFIO('B', 0, ALTERNATE, TIMER0_PRMP) 358 359 /* TIMER0_CH2 */ 360 #define TIMER0_CH2_PA10_INP_NORMP \ 361 GD32_PINMUX_AFIO('A', 10, GPIO_IN, TIMER0_NORMP) 362 #define TIMER0_CH2_PA10_OUT_NORMP \ 363 GD32_PINMUX_AFIO('A', 10, ALTERNATE, TIMER0_NORMP) 364 #define TIMER0_CH2_PA10_INP_PRMP \ 365 GD32_PINMUX_AFIO('A', 10, GPIO_IN, TIMER0_PRMP) 366 #define TIMER0_CH2_PA10_OUT_PRMP \ 367 GD32_PINMUX_AFIO('A', 10, ALTERNATE, TIMER0_PRMP) 368 369 /* TIMER0_CH2_ON */ 370 #define TIMER0_CH2_ON_PB15_NORMP \ 371 GD32_PINMUX_AFIO('B', 15, ALTERNATE, TIMER0_NORMP) 372 #define TIMER0_CH2_ON_PB1_PRMP \ 373 GD32_PINMUX_AFIO('B', 1, ALTERNATE, TIMER0_PRMP) 374 375 /* TIMER0_CH3 */ 376 #define TIMER0_CH3_PA11_INP_NORMP \ 377 GD32_PINMUX_AFIO('A', 11, GPIO_IN, TIMER0_NORMP) 378 #define TIMER0_CH3_PA11_OUT_NORMP \ 379 GD32_PINMUX_AFIO('A', 11, ALTERNATE, TIMER0_NORMP) 380 #define TIMER0_CH3_PA11_INP_PRMP \ 381 GD32_PINMUX_AFIO('A', 11, GPIO_IN, TIMER0_PRMP) 382 #define TIMER0_CH3_PA11_OUT_PRMP \ 383 GD32_PINMUX_AFIO('A', 11, ALTERNATE, TIMER0_PRMP) 384 385 /* TIMER0_ETI */ 386 #define TIMER0_ETI_PA12_NORMP \ 387 GD32_PINMUX_AFIO('A', 12, GPIO_IN, TIMER0_NORMP) 388 #define TIMER0_ETI_PA12_PRMP \ 389 GD32_PINMUX_AFIO('A', 12, GPIO_IN, TIMER0_PRMP) 390 391 /* TIMER1_CH0 */ 392 #define TIMER1_CH0_PA0_INP_NORMP \ 393 GD32_PINMUX_AFIO('A', 0, GPIO_IN, TIMER1_NORMP) 394 #define TIMER1_CH0_PA0_OUT_NORMP \ 395 GD32_PINMUX_AFIO('A', 0, ALTERNATE, TIMER1_NORMP) 396 #define TIMER1_CH0_PA0_INP_PRMP2 \ 397 GD32_PINMUX_AFIO('A', 0, GPIO_IN, TIMER1_PRMP2) 398 #define TIMER1_CH0_PA0_OUT_PRMP2 \ 399 GD32_PINMUX_AFIO('A', 0, ALTERNATE, TIMER1_PRMP2) 400 #define TIMER1_CH0_PA15_INP_PRMP1 \ 401 GD32_PINMUX_AFIO('A', 15, GPIO_IN, TIMER1_PRMP1) 402 #define TIMER1_CH0_PA15_OUT_PRMP1 \ 403 GD32_PINMUX_AFIO('A', 15, ALTERNATE, TIMER1_PRMP1) 404 #define TIMER1_CH0_PA15_INP_FRMP \ 405 GD32_PINMUX_AFIO('A', 15, GPIO_IN, TIMER1_FRMP) 406 #define TIMER1_CH0_PA15_OUT_FRMP \ 407 GD32_PINMUX_AFIO('A', 15, ALTERNATE, TIMER1_FRMP) 408 409 /* TIMER1_CH1 */ 410 #define TIMER1_CH1_PA1_INP_NORMP \ 411 GD32_PINMUX_AFIO('A', 1, GPIO_IN, TIMER1_NORMP) 412 #define TIMER1_CH1_PA1_OUT_NORMP \ 413 GD32_PINMUX_AFIO('A', 1, ALTERNATE, TIMER1_NORMP) 414 #define TIMER1_CH1_PA1_INP_PRMP2 \ 415 GD32_PINMUX_AFIO('A', 1, GPIO_IN, TIMER1_PRMP2) 416 #define TIMER1_CH1_PA1_OUT_PRMP2 \ 417 GD32_PINMUX_AFIO('A', 1, ALTERNATE, TIMER1_PRMP2) 418 #define TIMER1_CH1_PB3_INP_PRMP1 \ 419 GD32_PINMUX_AFIO('B', 3, GPIO_IN, TIMER1_PRMP1) 420 #define TIMER1_CH1_PB3_OUT_PRMP1 \ 421 GD32_PINMUX_AFIO('B', 3, ALTERNATE, TIMER1_PRMP1) 422 #define TIMER1_CH1_PB3_INP_FRMP \ 423 GD32_PINMUX_AFIO('B', 3, GPIO_IN, TIMER1_FRMP) 424 #define TIMER1_CH1_PB3_OUT_FRMP \ 425 GD32_PINMUX_AFIO('B', 3, ALTERNATE, TIMER1_FRMP) 426 427 /* TIMER1_CH2 */ 428 #define TIMER1_CH2_PA2_INP_NORMP \ 429 GD32_PINMUX_AFIO('A', 2, GPIO_IN, TIMER1_NORMP) 430 #define TIMER1_CH2_PA2_OUT_NORMP \ 431 GD32_PINMUX_AFIO('A', 2, ALTERNATE, TIMER1_NORMP) 432 #define TIMER1_CH2_PA2_INP_PRMP1 \ 433 GD32_PINMUX_AFIO('A', 2, GPIO_IN, TIMER1_PRMP1) 434 #define TIMER1_CH2_PA2_OUT_PRMP1 \ 435 GD32_PINMUX_AFIO('A', 2, ALTERNATE, TIMER1_PRMP1) 436 #define TIMER1_CH2_PB10_INP_PRMP2 \ 437 GD32_PINMUX_AFIO('B', 10, GPIO_IN, TIMER1_PRMP2) 438 #define TIMER1_CH2_PB10_OUT_PRMP2 \ 439 GD32_PINMUX_AFIO('B', 10, ALTERNATE, TIMER1_PRMP2) 440 #define TIMER1_CH2_PB10_INP_FRMP \ 441 GD32_PINMUX_AFIO('B', 10, GPIO_IN, TIMER1_FRMP) 442 #define TIMER1_CH2_PB10_OUT_FRMP \ 443 GD32_PINMUX_AFIO('B', 10, ALTERNATE, TIMER1_FRMP) 444 445 /* TIMER1_CH3 */ 446 #define TIMER1_CH3_PA3_INP_NORMP \ 447 GD32_PINMUX_AFIO('A', 3, GPIO_IN, TIMER1_NORMP) 448 #define TIMER1_CH3_PA3_OUT_NORMP \ 449 GD32_PINMUX_AFIO('A', 3, ALTERNATE, TIMER1_NORMP) 450 #define TIMER1_CH3_PA3_INP_PRMP1 \ 451 GD32_PINMUX_AFIO('A', 3, GPIO_IN, TIMER1_PRMP1) 452 #define TIMER1_CH3_PA3_OUT_PRMP1 \ 453 GD32_PINMUX_AFIO('A', 3, ALTERNATE, TIMER1_PRMP1) 454 #define TIMER1_CH3_PB11_INP_PRMP2 \ 455 GD32_PINMUX_AFIO('B', 11, GPIO_IN, TIMER1_PRMP2) 456 #define TIMER1_CH3_PB11_OUT_PRMP2 \ 457 GD32_PINMUX_AFIO('B', 11, ALTERNATE, TIMER1_PRMP2) 458 #define TIMER1_CH3_PB11_INP_FRMP \ 459 GD32_PINMUX_AFIO('B', 11, GPIO_IN, TIMER1_FRMP) 460 #define TIMER1_CH3_PB11_OUT_FRMP \ 461 GD32_PINMUX_AFIO('B', 11, ALTERNATE, TIMER1_FRMP) 462 463 /* TIMER2_CH0 */ 464 #define TIMER2_CH0_PA6_INP_NORMP \ 465 GD32_PINMUX_AFIO('A', 6, GPIO_IN, TIMER2_NORMP) 466 #define TIMER2_CH0_PA6_OUT_NORMP \ 467 GD32_PINMUX_AFIO('A', 6, ALTERNATE, TIMER2_NORMP) 468 #define TIMER2_CH0_PB4_INP_PRMP \ 469 GD32_PINMUX_AFIO('B', 4, GPIO_IN, TIMER2_PRMP) 470 #define TIMER2_CH0_PB4_OUT_PRMP \ 471 GD32_PINMUX_AFIO('B', 4, ALTERNATE, TIMER2_PRMP) 472 #define TIMER2_CH0_PC6_INP_FRMP \ 473 GD32_PINMUX_AFIO('C', 6, GPIO_IN, TIMER2_FRMP) 474 #define TIMER2_CH0_PC6_OUT_FRMP \ 475 GD32_PINMUX_AFIO('C', 6, ALTERNATE, TIMER2_FRMP) 476 477 /* TIMER2_CH1 */ 478 #define TIMER2_CH1_PA7_INP_NORMP \ 479 GD32_PINMUX_AFIO('A', 7, GPIO_IN, TIMER2_NORMP) 480 #define TIMER2_CH1_PA7_OUT_NORMP \ 481 GD32_PINMUX_AFIO('A', 7, ALTERNATE, TIMER2_NORMP) 482 #define TIMER2_CH1_PB5_INP_PRMP \ 483 GD32_PINMUX_AFIO('B', 5, GPIO_IN, TIMER2_PRMP) 484 #define TIMER2_CH1_PB5_OUT_PRMP \ 485 GD32_PINMUX_AFIO('B', 5, ALTERNATE, TIMER2_PRMP) 486 #define TIMER2_CH1_PC7_INP_FRMP \ 487 GD32_PINMUX_AFIO('C', 7, GPIO_IN, TIMER2_FRMP) 488 #define TIMER2_CH1_PC7_OUT_FRMP \ 489 GD32_PINMUX_AFIO('C', 7, ALTERNATE, TIMER2_FRMP) 490 491 /* TIMER2_CH2 */ 492 #define TIMER2_CH2_PB0_INP_NORMP \ 493 GD32_PINMUX_AFIO('B', 0, GPIO_IN, TIMER2_NORMP) 494 #define TIMER2_CH2_PB0_OUT_NORMP \ 495 GD32_PINMUX_AFIO('B', 0, ALTERNATE, TIMER2_NORMP) 496 #define TIMER2_CH2_PB0_INP_PRMP \ 497 GD32_PINMUX_AFIO('B', 0, GPIO_IN, TIMER2_PRMP) 498 #define TIMER2_CH2_PB0_OUT_PRMP \ 499 GD32_PINMUX_AFIO('B', 0, ALTERNATE, TIMER2_PRMP) 500 #define TIMER2_CH2_PC8_INP_FRMP \ 501 GD32_PINMUX_AFIO('C', 8, GPIO_IN, TIMER2_FRMP) 502 #define TIMER2_CH2_PC8_OUT_FRMP \ 503 GD32_PINMUX_AFIO('C', 8, ALTERNATE, TIMER2_FRMP) 504 505 /* TIMER2_CH3 */ 506 #define TIMER2_CH3_PB1_INP_NORMP \ 507 GD32_PINMUX_AFIO('B', 1, GPIO_IN, TIMER2_NORMP) 508 #define TIMER2_CH3_PB1_OUT_NORMP \ 509 GD32_PINMUX_AFIO('B', 1, ALTERNATE, TIMER2_NORMP) 510 #define TIMER2_CH3_PB1_INP_PRMP \ 511 GD32_PINMUX_AFIO('B', 1, GPIO_IN, TIMER2_PRMP) 512 #define TIMER2_CH3_PB1_OUT_PRMP \ 513 GD32_PINMUX_AFIO('B', 1, ALTERNATE, TIMER2_PRMP) 514 #define TIMER2_CH3_PC9_INP_FRMP \ 515 GD32_PINMUX_AFIO('C', 9, GPIO_IN, TIMER2_FRMP) 516 #define TIMER2_CH3_PC9_OUT_FRMP \ 517 GD32_PINMUX_AFIO('C', 9, ALTERNATE, TIMER2_FRMP) 518 519 /* TIMER2_ETI */ 520 #define TIMER2_ETI_PD2 \ 521 GD32_PINMUX_AFIO('D', 2, GPIO_IN, NORMP) 522 523 /* USART0_CK */ 524 #define USART0_CK_PA8 \ 525 GD32_PINMUX_AFIO('A', 8, ALTERNATE, NORMP) 526 527 /* USART0_CTS */ 528 #define USART0_CTS_PA11 \ 529 GD32_PINMUX_AFIO('A', 11, GPIO_IN, NORMP) 530 531 /* USART0_RTS */ 532 #define USART0_RTS_PA12 \ 533 GD32_PINMUX_AFIO('A', 12, ALTERNATE, NORMP) 534 535 /* USART0_RX */ 536 #define USART0_RX_PA10_NORMP \ 537 GD32_PINMUX_AFIO('A', 10, GPIO_IN, USART0_NORMP) 538 #define USART0_RX_PB7_RMP \ 539 GD32_PINMUX_AFIO('B', 7, GPIO_IN, USART0_RMP) 540 541 /* USART0_TX */ 542 #define USART0_TX_PA9_NORMP \ 543 GD32_PINMUX_AFIO('A', 9, ALTERNATE, USART0_NORMP) 544 #define USART0_TX_PB6_RMP \ 545 GD32_PINMUX_AFIO('B', 6, ALTERNATE, USART0_RMP) 546 547 /* USART1_CK */ 548 #define USART1_CK_PA4_NORMP \ 549 GD32_PINMUX_AFIO('A', 4, ALTERNATE, USART1_NORMP) 550 551 /* USART1_CTS */ 552 #define USART1_CTS_PA0_NORMP \ 553 GD32_PINMUX_AFIO('A', 0, GPIO_IN, USART1_NORMP) 554 555 /* USART1_RTS */ 556 #define USART1_RTS_PA1_NORMP \ 557 GD32_PINMUX_AFIO('A', 1, ALTERNATE, USART1_NORMP) 558 559 /* USART1_RX */ 560 #define USART1_RX_PA3_NORMP \ 561 GD32_PINMUX_AFIO('A', 3, GPIO_IN, USART1_NORMP) 562 563 /* USART1_TX */ 564 #define USART1_TX_PA2_NORMP \ 565 GD32_PINMUX_AFIO('A', 2, ALTERNATE, USART1_NORMP) 566 567 /* USBFS_DM */ 568 #define USBFS_DM_PA11_INP \ 569 GD32_PINMUX_AFIO('A', 11, GPIO_IN, NORMP) 570 #define USBFS_DM_PA11_OUT \ 571 GD32_PINMUX_AFIO('A', 11, ALTERNATE, NORMP) 572 573 /* USBFS_DP */ 574 #define USBFS_DP_PA12_INP \ 575 GD32_PINMUX_AFIO('A', 12, GPIO_IN, NORMP) 576 #define USBFS_DP_PA12_OUT \ 577 GD32_PINMUX_AFIO('A', 12, ALTERNATE, NORMP) 578 579 /* USBFS_ID */ 580 #define USBFS_ID_PA10_INP \ 581 GD32_PINMUX_AFIO('A', 10, GPIO_IN, NORMP) 582 #define USBFS_ID_PA10_OUT \ 583 GD32_PINMUX_AFIO('A', 10, ALTERNATE, NORMP) 584 585 /* USBFS_SOF */ 586 #define USBFS_SOF_PA8 \ 587 GD32_PINMUX_AFIO('A', 8, ALTERNATE, NORMP) 588 589 /* USBFS_VBUS */ 590 #define USBFS_VBUS_PA9 \ 591 GD32_PINMUX_AFIO('A', 9, GPIO_IN, NORMP) 592 593 /* WKUP */ 594 #define WKUP_PA0 \ 595 GD32_PINMUX_AFIO('A', 0, GPIO_IN, NORMP) 596