1 /*
2  * Autogenerated file
3  *
4  * SPDX-License-Identifier: Apache 2.0
5  */
6 
7 #include "gd32vf103xx-afio.h"
8 
9 /* ADC01_IN0 */
10 #define ADC01_IN0_PA0 \
11 	GD32_PINMUX_AFIO('A', 0, ANALOG, NORMP)
12 
13 /* ADC01_IN1 */
14 #define ADC01_IN1_PA1 \
15 	GD32_PINMUX_AFIO('A', 1, ANALOG, NORMP)
16 
17 /* ADC01_IN2 */
18 #define ADC01_IN2_PA2 \
19 	GD32_PINMUX_AFIO('A', 2, ANALOG, NORMP)
20 
21 /* ADC01_IN3 */
22 #define ADC01_IN3_PA3 \
23 	GD32_PINMUX_AFIO('A', 3, ANALOG, NORMP)
24 
25 /* ADC01_IN4 */
26 #define ADC01_IN4_PA4 \
27 	GD32_PINMUX_AFIO('A', 4, ANALOG, NORMP)
28 
29 /* ADC01_IN5 */
30 #define ADC01_IN5_PA5 \
31 	GD32_PINMUX_AFIO('A', 5, ANALOG, NORMP)
32 
33 /* ADC01_IN6 */
34 #define ADC01_IN6_PA6 \
35 	GD32_PINMUX_AFIO('A', 6, ANALOG, NORMP)
36 
37 /* ADC01_IN7 */
38 #define ADC01_IN7_PA7 \
39 	GD32_PINMUX_AFIO('A', 7, ANALOG, NORMP)
40 
41 /* ADC01_IN8 */
42 #define ADC01_IN8_PB0 \
43 	GD32_PINMUX_AFIO('B', 0, ANALOG, NORMP)
44 
45 /* ADC01_IN9 */
46 #define ADC01_IN9_PB1 \
47 	GD32_PINMUX_AFIO('B', 1, ANALOG, NORMP)
48 
49 /* ANALOG */
50 #define ANALOG_PA0 \
51 	GD32_PINMUX_AFIO('A', 0, ANALOG, NORMP)
52 #define ANALOG_PA1 \
53 	GD32_PINMUX_AFIO('A', 1, ANALOG, NORMP)
54 #define ANALOG_PA2 \
55 	GD32_PINMUX_AFIO('A', 2, ANALOG, NORMP)
56 #define ANALOG_PA3 \
57 	GD32_PINMUX_AFIO('A', 3, ANALOG, NORMP)
58 #define ANALOG_PA4 \
59 	GD32_PINMUX_AFIO('A', 4, ANALOG, NORMP)
60 #define ANALOG_PA5 \
61 	GD32_PINMUX_AFIO('A', 5, ANALOG, NORMP)
62 #define ANALOG_PA6 \
63 	GD32_PINMUX_AFIO('A', 6, ANALOG, NORMP)
64 #define ANALOG_PA7 \
65 	GD32_PINMUX_AFIO('A', 7, ANALOG, NORMP)
66 #define ANALOG_PA8 \
67 	GD32_PINMUX_AFIO('A', 8, ANALOG, NORMP)
68 #define ANALOG_PA9 \
69 	GD32_PINMUX_AFIO('A', 9, ANALOG, NORMP)
70 #define ANALOG_PA10 \
71 	GD32_PINMUX_AFIO('A', 10, ANALOG, NORMP)
72 #define ANALOG_PA11 \
73 	GD32_PINMUX_AFIO('A', 11, ANALOG, NORMP)
74 #define ANALOG_PA12 \
75 	GD32_PINMUX_AFIO('A', 12, ANALOG, NORMP)
76 #define ANALOG_PA13 \
77 	GD32_PINMUX_AFIO('A', 13, ANALOG, NORMP)
78 #define ANALOG_PA14 \
79 	GD32_PINMUX_AFIO('A', 14, ANALOG, NORMP)
80 #define ANALOG_PA15 \
81 	GD32_PINMUX_AFIO('A', 15, ANALOG, NORMP)
82 #define ANALOG_PB0 \
83 	GD32_PINMUX_AFIO('B', 0, ANALOG, NORMP)
84 #define ANALOG_PB1 \
85 	GD32_PINMUX_AFIO('B', 1, ANALOG, NORMP)
86 #define ANALOG_PB2 \
87 	GD32_PINMUX_AFIO('B', 2, ANALOG, NORMP)
88 #define ANALOG_PB3 \
89 	GD32_PINMUX_AFIO('B', 3, ANALOG, NORMP)
90 #define ANALOG_PB4 \
91 	GD32_PINMUX_AFIO('B', 4, ANALOG, NORMP)
92 #define ANALOG_PB5 \
93 	GD32_PINMUX_AFIO('B', 5, ANALOG, NORMP)
94 #define ANALOG_PB6 \
95 	GD32_PINMUX_AFIO('B', 6, ANALOG, NORMP)
96 #define ANALOG_PB7 \
97 	GD32_PINMUX_AFIO('B', 7, ANALOG, NORMP)
98 #define ANALOG_PB8 \
99 	GD32_PINMUX_AFIO('B', 8, ANALOG, NORMP)
100 #define ANALOG_PB9 \
101 	GD32_PINMUX_AFIO('B', 9, ANALOG, NORMP)
102 #define ANALOG_PB10 \
103 	GD32_PINMUX_AFIO('B', 10, ANALOG, NORMP)
104 #define ANALOG_PB11 \
105 	GD32_PINMUX_AFIO('B', 11, ANALOG, NORMP)
106 #define ANALOG_PB12 \
107 	GD32_PINMUX_AFIO('B', 12, ANALOG, NORMP)
108 #define ANALOG_PB13 \
109 	GD32_PINMUX_AFIO('B', 13, ANALOG, NORMP)
110 #define ANALOG_PB14 \
111 	GD32_PINMUX_AFIO('B', 14, ANALOG, NORMP)
112 #define ANALOG_PB15 \
113 	GD32_PINMUX_AFIO('B', 15, ANALOG, NORMP)
114 #define ANALOG_PC13 \
115 	GD32_PINMUX_AFIO('C', 13, ANALOG, NORMP)
116 #define ANALOG_PC14 \
117 	GD32_PINMUX_AFIO('C', 14, ANALOG, NORMP)
118 #define ANALOG_PC15 \
119 	GD32_PINMUX_AFIO('C', 15, ANALOG, NORMP)
120 #define ANALOG_PD0 \
121 	GD32_PINMUX_AFIO('D', 0, ANALOG, NORMP)
122 #define ANALOG_PD1 \
123 	GD32_PINMUX_AFIO('D', 1, ANALOG, NORMP)
124 
125 /* CAN0_RX */
126 #define CAN0_RX_PA11_NORMP \
127 	GD32_PINMUX_AFIO('A', 11, GPIO_IN, CAN0_NORMP)
128 #define CAN0_RX_PB8_PRMP \
129 	GD32_PINMUX_AFIO('B', 8, GPIO_IN, CAN0_PRMP)
130 #define CAN0_RX_PD0_FRMP \
131 	GD32_PINMUX_AFIO('D', 0, GPIO_IN, CAN0_FRMP)
132 
133 /* CAN0_TX */
134 #define CAN0_TX_PA12_NORMP \
135 	GD32_PINMUX_AFIO('A', 12, ALTERNATE, CAN0_NORMP)
136 #define CAN0_TX_PB9_PRMP \
137 	GD32_PINMUX_AFIO('B', 9, ALTERNATE, CAN0_PRMP)
138 #define CAN0_TX_PD1_FRMP \
139 	GD32_PINMUX_AFIO('D', 1, ALTERNATE, CAN0_FRMP)
140 
141 /* CAN1_RX */
142 #define CAN1_RX_PB12_NORMP \
143 	GD32_PINMUX_AFIO('B', 12, GPIO_IN, CAN1_NORMP)
144 #define CAN1_RX_PB5_RMP \
145 	GD32_PINMUX_AFIO('B', 5, GPIO_IN, CAN1_RMP)
146 
147 /* CAN1_TX */
148 #define CAN1_TX_PB13_NORMP \
149 	GD32_PINMUX_AFIO('B', 13, ALTERNATE, CAN1_NORMP)
150 #define CAN1_TX_PB6_RMP \
151 	GD32_PINMUX_AFIO('B', 6, ALTERNATE, CAN1_RMP)
152 
153 /* CK_OUT0 */
154 #define CK_OUT0_PA8 \
155 	GD32_PINMUX_AFIO('A', 8, ALTERNATE, NORMP)
156 
157 /* DAC_OUT0 */
158 #define DAC_OUT0_PA4 \
159 	GD32_PINMUX_AFIO('A', 4, ANALOG, NORMP)
160 
161 /* DAC_OUT1 */
162 #define DAC_OUT1_PA5 \
163 	GD32_PINMUX_AFIO('A', 5, ANALOG, NORMP)
164 
165 /* I2C0_SCL */
166 #define I2C0_SCL_PB6_NORMP \
167 	GD32_PINMUX_AFIO('B', 6, ALTERNATE, I2C0_NORMP)
168 #define I2C0_SCL_PB8_RMP \
169 	GD32_PINMUX_AFIO('B', 8, ALTERNATE, I2C0_RMP)
170 
171 /* I2C0_SDA */
172 #define I2C0_SDA_PB7_NORMP \
173 	GD32_PINMUX_AFIO('B', 7, ALTERNATE, I2C0_NORMP)
174 #define I2C0_SDA_PB9_RMP \
175 	GD32_PINMUX_AFIO('B', 9, ALTERNATE, I2C0_RMP)
176 
177 /* I2C0_SMBA */
178 #define I2C0_SMBA_PB5 \
179 	GD32_PINMUX_AFIO('B', 5, ALTERNATE, NORMP)
180 
181 /* I2C1_SCL */
182 #define I2C1_SCL_PB10 \
183 	GD32_PINMUX_AFIO('B', 10, ALTERNATE, NORMP)
184 
185 /* I2C1_SDA */
186 #define I2C1_SDA_PB11 \
187 	GD32_PINMUX_AFIO('B', 11, ALTERNATE, NORMP)
188 
189 /* I2C1_SMBA */
190 #define I2C1_SMBA_PB12 \
191 	GD32_PINMUX_AFIO('B', 12, ALTERNATE, NORMP)
192 
193 /* I2S1_CK */
194 #define I2S1_CK_PB13_INP \
195 	GD32_PINMUX_AFIO('B', 13, GPIO_IN, NORMP)
196 #define I2S1_CK_PB13_OUT \
197 	GD32_PINMUX_AFIO('B', 13, ALTERNATE, NORMP)
198 
199 /* I2S1_SD */
200 #define I2S1_SD_PB15_INP \
201 	GD32_PINMUX_AFIO('B', 15, GPIO_IN, NORMP)
202 #define I2S1_SD_PB15_OUT \
203 	GD32_PINMUX_AFIO('B', 15, ALTERNATE, NORMP)
204 
205 /* I2S1_WS */
206 #define I2S1_WS_PB12_INP \
207 	GD32_PINMUX_AFIO('B', 12, GPIO_IN, NORMP)
208 #define I2S1_WS_PB12_OUT \
209 	GD32_PINMUX_AFIO('B', 12, ALTERNATE, NORMP)
210 
211 /* I2S2_CK */
212 #define I2S2_CK_PB3_INP_NORMP \
213 	GD32_PINMUX_AFIO('B', 3, GPIO_IN, I2S2_NORMP)
214 #define I2S2_CK_PB3_OUT_NORMP \
215 	GD32_PINMUX_AFIO('B', 3, ALTERNATE, I2S2_NORMP)
216 
217 /* I2S2_SD */
218 #define I2S2_SD_PB5_INP_NORMP \
219 	GD32_PINMUX_AFIO('B', 5, GPIO_IN, I2S2_NORMP)
220 #define I2S2_SD_PB5_OUT_NORMP \
221 	GD32_PINMUX_AFIO('B', 5, ALTERNATE, I2S2_NORMP)
222 
223 /* I2S2_WS */
224 #define I2S2_WS_PA15_INP_NORMP \
225 	GD32_PINMUX_AFIO('A', 15, GPIO_IN, I2S2_NORMP)
226 #define I2S2_WS_PA15_OUT_NORMP \
227 	GD32_PINMUX_AFIO('A', 15, ALTERNATE, I2S2_NORMP)
228 #define I2S2_WS_PA4_INP_RMP \
229 	GD32_PINMUX_AFIO('A', 4, GPIO_IN, I2S2_RMP)
230 #define I2S2_WS_PA4_OUT_RMP \
231 	GD32_PINMUX_AFIO('A', 4, ALTERNATE, I2S2_RMP)
232 
233 /* SPI0_MISO */
234 #define SPI0_MISO_PA6_INP_NORMP \
235 	GD32_PINMUX_AFIO('A', 6, GPIO_IN, SPI0_NORMP)
236 #define SPI0_MISO_PA6_OUT_NORMP \
237 	GD32_PINMUX_AFIO('A', 6, ALTERNATE, SPI0_NORMP)
238 #define SPI0_MISO_PB4_INP_RMP \
239 	GD32_PINMUX_AFIO('B', 4, GPIO_IN, SPI0_RMP)
240 #define SPI0_MISO_PB4_OUT_RMP \
241 	GD32_PINMUX_AFIO('B', 4, ALTERNATE, SPI0_RMP)
242 
243 /* SPI0_MOSI */
244 #define SPI0_MOSI_PA7_INP_NORMP \
245 	GD32_PINMUX_AFIO('A', 7, GPIO_IN, SPI0_NORMP)
246 #define SPI0_MOSI_PA7_OUT_NORMP \
247 	GD32_PINMUX_AFIO('A', 7, ALTERNATE, SPI0_NORMP)
248 #define SPI0_MOSI_PB5_INP_RMP \
249 	GD32_PINMUX_AFIO('B', 5, GPIO_IN, SPI0_RMP)
250 #define SPI0_MOSI_PB5_OUT_RMP \
251 	GD32_PINMUX_AFIO('B', 5, ALTERNATE, SPI0_RMP)
252 
253 /* SPI0_NSS */
254 #define SPI0_NSS_PA4_INP_NORMP \
255 	GD32_PINMUX_AFIO('A', 4, GPIO_IN, SPI0_NORMP)
256 #define SPI0_NSS_PA4_OUT_NORMP \
257 	GD32_PINMUX_AFIO('A', 4, ALTERNATE, SPI0_NORMP)
258 #define SPI0_NSS_PA15_INP_RMP \
259 	GD32_PINMUX_AFIO('A', 15, GPIO_IN, SPI0_RMP)
260 #define SPI0_NSS_PA15_OUT_RMP \
261 	GD32_PINMUX_AFIO('A', 15, ALTERNATE, SPI0_RMP)
262 
263 /* SPI0_SCK */
264 #define SPI0_SCK_PA5_INP_NORMP \
265 	GD32_PINMUX_AFIO('A', 5, GPIO_IN, SPI0_NORMP)
266 #define SPI0_SCK_PA5_OUT_NORMP \
267 	GD32_PINMUX_AFIO('A', 5, ALTERNATE, SPI0_NORMP)
268 #define SPI0_SCK_PB3_INP_RMP \
269 	GD32_PINMUX_AFIO('B', 3, GPIO_IN, SPI0_RMP)
270 #define SPI0_SCK_PB3_OUT_RMP \
271 	GD32_PINMUX_AFIO('B', 3, ALTERNATE, SPI0_RMP)
272 
273 /* SPI1_MISO */
274 #define SPI1_MISO_PB14_INP \
275 	GD32_PINMUX_AFIO('B', 14, GPIO_IN, NORMP)
276 #define SPI1_MISO_PB14_OUT \
277 	GD32_PINMUX_AFIO('B', 14, ALTERNATE, NORMP)
278 
279 /* SPI1_MOSI */
280 #define SPI1_MOSI_PB15_INP \
281 	GD32_PINMUX_AFIO('B', 15, GPIO_IN, NORMP)
282 #define SPI1_MOSI_PB15_OUT \
283 	GD32_PINMUX_AFIO('B', 15, ALTERNATE, NORMP)
284 
285 /* SPI1_NSS */
286 #define SPI1_NSS_PB12_INP \
287 	GD32_PINMUX_AFIO('B', 12, GPIO_IN, NORMP)
288 #define SPI1_NSS_PB12_OUT \
289 	GD32_PINMUX_AFIO('B', 12, ALTERNATE, NORMP)
290 
291 /* SPI1_SCK */
292 #define SPI1_SCK_PB13_INP \
293 	GD32_PINMUX_AFIO('B', 13, GPIO_IN, NORMP)
294 #define SPI1_SCK_PB13_OUT \
295 	GD32_PINMUX_AFIO('B', 13, ALTERNATE, NORMP)
296 
297 /* SPI2_MISO */
298 #define SPI2_MISO_PB4_INP_NORMP \
299 	GD32_PINMUX_AFIO('B', 4, GPIO_IN, SPI2_NORMP)
300 #define SPI2_MISO_PB4_OUT_NORMP \
301 	GD32_PINMUX_AFIO('B', 4, ALTERNATE, SPI2_NORMP)
302 
303 /* SPI2_MOSI */
304 #define SPI2_MOSI_PB5_INP_NORMP \
305 	GD32_PINMUX_AFIO('B', 5, GPIO_IN, SPI2_NORMP)
306 #define SPI2_MOSI_PB5_OUT_NORMP \
307 	GD32_PINMUX_AFIO('B', 5, ALTERNATE, SPI2_NORMP)
308 
309 /* SPI2_NSS */
310 #define SPI2_NSS_PA15_INP_NORMP \
311 	GD32_PINMUX_AFIO('A', 15, GPIO_IN, SPI2_NORMP)
312 #define SPI2_NSS_PA15_OUT_NORMP \
313 	GD32_PINMUX_AFIO('A', 15, ALTERNATE, SPI2_NORMP)
314 #define SPI2_NSS_PA4_INP_RMP \
315 	GD32_PINMUX_AFIO('A', 4, GPIO_IN, SPI2_RMP)
316 #define SPI2_NSS_PA4_OUT_RMP \
317 	GD32_PINMUX_AFIO('A', 4, ALTERNATE, SPI2_RMP)
318 
319 /* SPI2_SCK */
320 #define SPI2_SCK_PB3_INP_NORMP \
321 	GD32_PINMUX_AFIO('B', 3, GPIO_IN, SPI2_NORMP)
322 #define SPI2_SCK_PB3_OUT_NORMP \
323 	GD32_PINMUX_AFIO('B', 3, ALTERNATE, SPI2_NORMP)
324 
325 /* TAMPER */
326 #define TAMPER_PC13 \
327 	GD32_PINMUX_AFIO('C', 13, GPIO_IN, NORMP)
328 
329 /* TIMER0_BRKIN */
330 #define TIMER0_BRKIN_PB12 \
331 	GD32_PINMUX_AFIO('B', 12, GPIO_IN, NORMP)
332 
333 /* TIMER0_CH0 */
334 #define TIMER0_CH0_PA8_INP_NORMP \
335 	GD32_PINMUX_AFIO('A', 8, GPIO_IN, TIMER0_NORMP)
336 #define TIMER0_CH0_PA8_OUT_NORMP \
337 	GD32_PINMUX_AFIO('A', 8, ALTERNATE, TIMER0_NORMP)
338 #define TIMER0_CH0_PA8_INP_PRMP \
339 	GD32_PINMUX_AFIO('A', 8, GPIO_IN, TIMER0_PRMP)
340 #define TIMER0_CH0_PA8_OUT_PRMP \
341 	GD32_PINMUX_AFIO('A', 8, ALTERNATE, TIMER0_PRMP)
342 
343 /* TIMER0_CH0_ON */
344 #define TIMER0_CH0_ON_PB13_NORMP \
345 	GD32_PINMUX_AFIO('B', 13, ALTERNATE, TIMER0_NORMP)
346 #define TIMER0_CH0_ON_PA7_PRMP \
347 	GD32_PINMUX_AFIO('A', 7, ALTERNATE, TIMER0_PRMP)
348 
349 /* TIMER0_CH1 */
350 #define TIMER0_CH1_PA9_INP_NORMP \
351 	GD32_PINMUX_AFIO('A', 9, GPIO_IN, TIMER0_NORMP)
352 #define TIMER0_CH1_PA9_OUT_NORMP \
353 	GD32_PINMUX_AFIO('A', 9, ALTERNATE, TIMER0_NORMP)
354 #define TIMER0_CH1_PA9_INP_PRMP \
355 	GD32_PINMUX_AFIO('A', 9, GPIO_IN, TIMER0_PRMP)
356 #define TIMER0_CH1_PA9_OUT_PRMP \
357 	GD32_PINMUX_AFIO('A', 9, ALTERNATE, TIMER0_PRMP)
358 
359 /* TIMER0_CH1_ON */
360 #define TIMER0_CH1_ON_PB14_NORMP \
361 	GD32_PINMUX_AFIO('B', 14, ALTERNATE, TIMER0_NORMP)
362 #define TIMER0_CH1_ON_PB0_PRMP \
363 	GD32_PINMUX_AFIO('B', 0, ALTERNATE, TIMER0_PRMP)
364 
365 /* TIMER0_CH2 */
366 #define TIMER0_CH2_PA10_INP_NORMP \
367 	GD32_PINMUX_AFIO('A', 10, GPIO_IN, TIMER0_NORMP)
368 #define TIMER0_CH2_PA10_OUT_NORMP \
369 	GD32_PINMUX_AFIO('A', 10, ALTERNATE, TIMER0_NORMP)
370 #define TIMER0_CH2_PA10_INP_PRMP \
371 	GD32_PINMUX_AFIO('A', 10, GPIO_IN, TIMER0_PRMP)
372 #define TIMER0_CH2_PA10_OUT_PRMP \
373 	GD32_PINMUX_AFIO('A', 10, ALTERNATE, TIMER0_PRMP)
374 
375 /* TIMER0_CH2_ON */
376 #define TIMER0_CH2_ON_PB15_NORMP \
377 	GD32_PINMUX_AFIO('B', 15, ALTERNATE, TIMER0_NORMP)
378 #define TIMER0_CH2_ON_PB1_PRMP \
379 	GD32_PINMUX_AFIO('B', 1, ALTERNATE, TIMER0_PRMP)
380 
381 /* TIMER0_CH3 */
382 #define TIMER0_CH3_PA11_INP_NORMP \
383 	GD32_PINMUX_AFIO('A', 11, GPIO_IN, TIMER0_NORMP)
384 #define TIMER0_CH3_PA11_OUT_NORMP \
385 	GD32_PINMUX_AFIO('A', 11, ALTERNATE, TIMER0_NORMP)
386 #define TIMER0_CH3_PA11_INP_PRMP \
387 	GD32_PINMUX_AFIO('A', 11, GPIO_IN, TIMER0_PRMP)
388 #define TIMER0_CH3_PA11_OUT_PRMP \
389 	GD32_PINMUX_AFIO('A', 11, ALTERNATE, TIMER0_PRMP)
390 
391 /* TIMER0_ETI */
392 #define TIMER0_ETI_PA12_NORMP \
393 	GD32_PINMUX_AFIO('A', 12, GPIO_IN, TIMER0_NORMP)
394 #define TIMER0_ETI_PA12_PRMP \
395 	GD32_PINMUX_AFIO('A', 12, GPIO_IN, TIMER0_PRMP)
396 
397 /* TIMER1_CH0 */
398 #define TIMER1_CH0_PA0_INP_NORMP \
399 	GD32_PINMUX_AFIO('A', 0, GPIO_IN, TIMER1_NORMP)
400 #define TIMER1_CH0_PA0_OUT_NORMP \
401 	GD32_PINMUX_AFIO('A', 0, ALTERNATE, TIMER1_NORMP)
402 #define TIMER1_CH0_PA0_INP_PRMP2 \
403 	GD32_PINMUX_AFIO('A', 0, GPIO_IN, TIMER1_PRMP2)
404 #define TIMER1_CH0_PA0_OUT_PRMP2 \
405 	GD32_PINMUX_AFIO('A', 0, ALTERNATE, TIMER1_PRMP2)
406 #define TIMER1_CH0_PA15_INP_PRMP1 \
407 	GD32_PINMUX_AFIO('A', 15, GPIO_IN, TIMER1_PRMP1)
408 #define TIMER1_CH0_PA15_OUT_PRMP1 \
409 	GD32_PINMUX_AFIO('A', 15, ALTERNATE, TIMER1_PRMP1)
410 #define TIMER1_CH0_PA15_INP_FRMP \
411 	GD32_PINMUX_AFIO('A', 15, GPIO_IN, TIMER1_FRMP)
412 #define TIMER1_CH0_PA15_OUT_FRMP \
413 	GD32_PINMUX_AFIO('A', 15, ALTERNATE, TIMER1_FRMP)
414 
415 /* TIMER1_CH1 */
416 #define TIMER1_CH1_PA1_INP_NORMP \
417 	GD32_PINMUX_AFIO('A', 1, GPIO_IN, TIMER1_NORMP)
418 #define TIMER1_CH1_PA1_OUT_NORMP \
419 	GD32_PINMUX_AFIO('A', 1, ALTERNATE, TIMER1_NORMP)
420 #define TIMER1_CH1_PA1_INP_PRMP2 \
421 	GD32_PINMUX_AFIO('A', 1, GPIO_IN, TIMER1_PRMP2)
422 #define TIMER1_CH1_PA1_OUT_PRMP2 \
423 	GD32_PINMUX_AFIO('A', 1, ALTERNATE, TIMER1_PRMP2)
424 #define TIMER1_CH1_PB3_INP_PRMP1 \
425 	GD32_PINMUX_AFIO('B', 3, GPIO_IN, TIMER1_PRMP1)
426 #define TIMER1_CH1_PB3_OUT_PRMP1 \
427 	GD32_PINMUX_AFIO('B', 3, ALTERNATE, TIMER1_PRMP1)
428 #define TIMER1_CH1_PB3_INP_FRMP \
429 	GD32_PINMUX_AFIO('B', 3, GPIO_IN, TIMER1_FRMP)
430 #define TIMER1_CH1_PB3_OUT_FRMP \
431 	GD32_PINMUX_AFIO('B', 3, ALTERNATE, TIMER1_FRMP)
432 
433 /* TIMER1_CH2 */
434 #define TIMER1_CH2_PA2_INP_NORMP \
435 	GD32_PINMUX_AFIO('A', 2, GPIO_IN, TIMER1_NORMP)
436 #define TIMER1_CH2_PA2_OUT_NORMP \
437 	GD32_PINMUX_AFIO('A', 2, ALTERNATE, TIMER1_NORMP)
438 #define TIMER1_CH2_PA2_INP_PRMP1 \
439 	GD32_PINMUX_AFIO('A', 2, GPIO_IN, TIMER1_PRMP1)
440 #define TIMER1_CH2_PA2_OUT_PRMP1 \
441 	GD32_PINMUX_AFIO('A', 2, ALTERNATE, TIMER1_PRMP1)
442 #define TIMER1_CH2_PB10_INP_PRMP2 \
443 	GD32_PINMUX_AFIO('B', 10, GPIO_IN, TIMER1_PRMP2)
444 #define TIMER1_CH2_PB10_OUT_PRMP2 \
445 	GD32_PINMUX_AFIO('B', 10, ALTERNATE, TIMER1_PRMP2)
446 #define TIMER1_CH2_PB10_INP_FRMP \
447 	GD32_PINMUX_AFIO('B', 10, GPIO_IN, TIMER1_FRMP)
448 #define TIMER1_CH2_PB10_OUT_FRMP \
449 	GD32_PINMUX_AFIO('B', 10, ALTERNATE, TIMER1_FRMP)
450 
451 /* TIMER1_CH3 */
452 #define TIMER1_CH3_PA3_INP_NORMP \
453 	GD32_PINMUX_AFIO('A', 3, GPIO_IN, TIMER1_NORMP)
454 #define TIMER1_CH3_PA3_OUT_NORMP \
455 	GD32_PINMUX_AFIO('A', 3, ALTERNATE, TIMER1_NORMP)
456 #define TIMER1_CH3_PA3_INP_PRMP1 \
457 	GD32_PINMUX_AFIO('A', 3, GPIO_IN, TIMER1_PRMP1)
458 #define TIMER1_CH3_PA3_OUT_PRMP1 \
459 	GD32_PINMUX_AFIO('A', 3, ALTERNATE, TIMER1_PRMP1)
460 #define TIMER1_CH3_PB11_INP_PRMP2 \
461 	GD32_PINMUX_AFIO('B', 11, GPIO_IN, TIMER1_PRMP2)
462 #define TIMER1_CH3_PB11_OUT_PRMP2 \
463 	GD32_PINMUX_AFIO('B', 11, ALTERNATE, TIMER1_PRMP2)
464 #define TIMER1_CH3_PB11_INP_FRMP \
465 	GD32_PINMUX_AFIO('B', 11, GPIO_IN, TIMER1_FRMP)
466 #define TIMER1_CH3_PB11_OUT_FRMP \
467 	GD32_PINMUX_AFIO('B', 11, ALTERNATE, TIMER1_FRMP)
468 
469 /* TIMER2_CH0 */
470 #define TIMER2_CH0_PA6_INP_NORMP \
471 	GD32_PINMUX_AFIO('A', 6, GPIO_IN, TIMER2_NORMP)
472 #define TIMER2_CH0_PA6_OUT_NORMP \
473 	GD32_PINMUX_AFIO('A', 6, ALTERNATE, TIMER2_NORMP)
474 #define TIMER2_CH0_PB4_INP_PRMP \
475 	GD32_PINMUX_AFIO('B', 4, GPIO_IN, TIMER2_PRMP)
476 #define TIMER2_CH0_PB4_OUT_PRMP \
477 	GD32_PINMUX_AFIO('B', 4, ALTERNATE, TIMER2_PRMP)
478 
479 /* TIMER2_CH1 */
480 #define TIMER2_CH1_PA7_INP_NORMP \
481 	GD32_PINMUX_AFIO('A', 7, GPIO_IN, TIMER2_NORMP)
482 #define TIMER2_CH1_PA7_OUT_NORMP \
483 	GD32_PINMUX_AFIO('A', 7, ALTERNATE, TIMER2_NORMP)
484 #define TIMER2_CH1_PB5_INP_PRMP \
485 	GD32_PINMUX_AFIO('B', 5, GPIO_IN, TIMER2_PRMP)
486 #define TIMER2_CH1_PB5_OUT_PRMP \
487 	GD32_PINMUX_AFIO('B', 5, ALTERNATE, TIMER2_PRMP)
488 
489 /* TIMER2_CH2 */
490 #define TIMER2_CH2_PB0_INP_NORMP \
491 	GD32_PINMUX_AFIO('B', 0, GPIO_IN, TIMER2_NORMP)
492 #define TIMER2_CH2_PB0_OUT_NORMP \
493 	GD32_PINMUX_AFIO('B', 0, ALTERNATE, TIMER2_NORMP)
494 #define TIMER2_CH2_PB0_INP_PRMP \
495 	GD32_PINMUX_AFIO('B', 0, GPIO_IN, TIMER2_PRMP)
496 #define TIMER2_CH2_PB0_OUT_PRMP \
497 	GD32_PINMUX_AFIO('B', 0, ALTERNATE, TIMER2_PRMP)
498 
499 /* TIMER2_CH3 */
500 #define TIMER2_CH3_PB1_INP_NORMP \
501 	GD32_PINMUX_AFIO('B', 1, GPIO_IN, TIMER2_NORMP)
502 #define TIMER2_CH3_PB1_OUT_NORMP \
503 	GD32_PINMUX_AFIO('B', 1, ALTERNATE, TIMER2_NORMP)
504 #define TIMER2_CH3_PB1_INP_PRMP \
505 	GD32_PINMUX_AFIO('B', 1, GPIO_IN, TIMER2_PRMP)
506 #define TIMER2_CH3_PB1_OUT_PRMP \
507 	GD32_PINMUX_AFIO('B', 1, ALTERNATE, TIMER2_PRMP)
508 
509 /* TIMER3_CH0 */
510 #define TIMER3_CH0_PB6_INP_NORMP \
511 	GD32_PINMUX_AFIO('B', 6, GPIO_IN, TIMER3_NORMP)
512 #define TIMER3_CH0_PB6_OUT_NORMP \
513 	GD32_PINMUX_AFIO('B', 6, ALTERNATE, TIMER3_NORMP)
514 
515 /* TIMER3_CH1 */
516 #define TIMER3_CH1_PB7_INP_NORMP \
517 	GD32_PINMUX_AFIO('B', 7, GPIO_IN, TIMER3_NORMP)
518 #define TIMER3_CH1_PB7_OUT_NORMP \
519 	GD32_PINMUX_AFIO('B', 7, ALTERNATE, TIMER3_NORMP)
520 
521 /* TIMER3_CH2 */
522 #define TIMER3_CH2_PB8_INP_NORMP \
523 	GD32_PINMUX_AFIO('B', 8, GPIO_IN, TIMER3_NORMP)
524 #define TIMER3_CH2_PB8_OUT_NORMP \
525 	GD32_PINMUX_AFIO('B', 8, ALTERNATE, TIMER3_NORMP)
526 
527 /* TIMER3_CH3 */
528 #define TIMER3_CH3_PB9_INP_NORMP \
529 	GD32_PINMUX_AFIO('B', 9, GPIO_IN, TIMER3_NORMP)
530 #define TIMER3_CH3_PB9_OUT_NORMP \
531 	GD32_PINMUX_AFIO('B', 9, ALTERNATE, TIMER3_NORMP)
532 
533 /* TIMER4_CH1 */
534 #define TIMER4_CH1_PA1_INP \
535 	GD32_PINMUX_AFIO('A', 1, GPIO_IN, NORMP)
536 #define TIMER4_CH1_PA1_OUT \
537 	GD32_PINMUX_AFIO('A', 1, ALTERNATE, NORMP)
538 
539 /* TIMER4_CH2 */
540 #define TIMER4_CH2_PA2_INP \
541 	GD32_PINMUX_AFIO('A', 2, GPIO_IN, NORMP)
542 #define TIMER4_CH2_PA2_OUT \
543 	GD32_PINMUX_AFIO('A', 2, ALTERNATE, NORMP)
544 
545 /* TIMER4_CH3 */
546 #define TIMER4_CH3_PA3_INP \
547 	GD32_PINMUX_AFIO('A', 3, GPIO_IN, NORMP)
548 #define TIMER4_CH3_PA3_OUT \
549 	GD32_PINMUX_AFIO('A', 3, ALTERNATE, NORMP)
550 
551 /* USART0_CK */
552 #define USART0_CK_PA8 \
553 	GD32_PINMUX_AFIO('A', 8, ALTERNATE, NORMP)
554 
555 /* USART0_CTS */
556 #define USART0_CTS_PA11 \
557 	GD32_PINMUX_AFIO('A', 11, GPIO_IN, NORMP)
558 
559 /* USART0_RTS */
560 #define USART0_RTS_PA12 \
561 	GD32_PINMUX_AFIO('A', 12, ALTERNATE, NORMP)
562 
563 /* USART0_RX */
564 #define USART0_RX_PA10_NORMP \
565 	GD32_PINMUX_AFIO('A', 10, GPIO_IN, USART0_NORMP)
566 #define USART0_RX_PB7_RMP \
567 	GD32_PINMUX_AFIO('B', 7, GPIO_IN, USART0_RMP)
568 
569 /* USART0_TX */
570 #define USART0_TX_PA9_NORMP \
571 	GD32_PINMUX_AFIO('A', 9, ALTERNATE, USART0_NORMP)
572 #define USART0_TX_PB6_RMP \
573 	GD32_PINMUX_AFIO('B', 6, ALTERNATE, USART0_RMP)
574 
575 /* USART1_CK */
576 #define USART1_CK_PA4_NORMP \
577 	GD32_PINMUX_AFIO('A', 4, ALTERNATE, USART1_NORMP)
578 
579 /* USART1_CTS */
580 #define USART1_CTS_PA0_NORMP \
581 	GD32_PINMUX_AFIO('A', 0, GPIO_IN, USART1_NORMP)
582 
583 /* USART1_RTS */
584 #define USART1_RTS_PA1_NORMP \
585 	GD32_PINMUX_AFIO('A', 1, ALTERNATE, USART1_NORMP)
586 
587 /* USART1_RX */
588 #define USART1_RX_PA3_NORMP \
589 	GD32_PINMUX_AFIO('A', 3, GPIO_IN, USART1_NORMP)
590 
591 /* USART1_TX */
592 #define USART1_TX_PA2_NORMP \
593 	GD32_PINMUX_AFIO('A', 2, ALTERNATE, USART1_NORMP)
594 
595 /* USART2_CK */
596 #define USART2_CK_PB12_NORMP \
597 	GD32_PINMUX_AFIO('B', 12, ALTERNATE, USART2_NORMP)
598 
599 /* USART2_CTS */
600 #define USART2_CTS_PB13_NORMP \
601 	GD32_PINMUX_AFIO('B', 13, GPIO_IN, USART2_NORMP)
602 #define USART2_CTS_PB13_PRMP \
603 	GD32_PINMUX_AFIO('B', 13, GPIO_IN, USART2_PRMP)
604 
605 /* USART2_RTS */
606 #define USART2_RTS_PB14_NORMP \
607 	GD32_PINMUX_AFIO('B', 14, ALTERNATE, USART2_NORMP)
608 #define USART2_RTS_PB14_PRMP \
609 	GD32_PINMUX_AFIO('B', 14, ALTERNATE, USART2_PRMP)
610 
611 /* USART2_RX */
612 #define USART2_RX_PB11_NORMP \
613 	GD32_PINMUX_AFIO('B', 11, GPIO_IN, USART2_NORMP)
614 
615 /* USART2_TX */
616 #define USART2_TX_PB10_NORMP \
617 	GD32_PINMUX_AFIO('B', 10, ALTERNATE, USART2_NORMP)
618 
619 /* USBFS_DM */
620 #define USBFS_DM_PA11_INP \
621 	GD32_PINMUX_AFIO('A', 11, GPIO_IN, NORMP)
622 #define USBFS_DM_PA11_OUT \
623 	GD32_PINMUX_AFIO('A', 11, ALTERNATE, NORMP)
624 
625 /* USBFS_DP */
626 #define USBFS_DP_PA12_INP \
627 	GD32_PINMUX_AFIO('A', 12, GPIO_IN, NORMP)
628 #define USBFS_DP_PA12_OUT \
629 	GD32_PINMUX_AFIO('A', 12, ALTERNATE, NORMP)
630 
631 /* USBFS_ID */
632 #define USBFS_ID_PA10_INP \
633 	GD32_PINMUX_AFIO('A', 10, GPIO_IN, NORMP)
634 #define USBFS_ID_PA10_OUT \
635 	GD32_PINMUX_AFIO('A', 10, ALTERNATE, NORMP)
636 
637 /* USBFS_SOF */
638 #define USBFS_SOF_PA8 \
639 	GD32_PINMUX_AFIO('A', 8, ALTERNATE, NORMP)
640 
641 /* USBFS_VBUS */
642 #define USBFS_VBUS_PA9 \
643 	GD32_PINMUX_AFIO('A', 9, GPIO_IN, NORMP)
644 
645 /* WKUP */
646 #define WKUP_PA0 \
647 	GD32_PINMUX_AFIO('A', 0, GPIO_IN, NORMP)
648