1 /** 2 * \file 3 * 4 * \brief Instance description for TC4 5 * 6 * Copyright (c) 2016 Atmel Corporation, 7 * a wholly owned subsidiary of Microchip Technology Inc. 8 * 9 * \asf_license_start 10 * 11 * \page License 12 * 13 * Licensed under the Apache License, Version 2.0 (the "License"); 14 * you may not use this file except in compliance with the License. 15 * You may obtain a copy of the Licence at 16 * 17 * http://www.apache.org/licenses/LICENSE-2.0 18 * 19 * Unless required by applicable law or agreed to in writing, software 20 * distributed under the License is distributed on an "AS IS" BASIS, 21 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. 22 * See the License for the specific language governing permissions and 23 * limitations under the License. 24 * 25 * \asf_license_stop 26 * 27 */ 28 29 #ifndef _SAMD21_TC4_INSTANCE_ 30 #define _SAMD21_TC4_INSTANCE_ 31 32 /* ========== Register definition for TC4 peripheral ========== */ 33 #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) 34 #define REG_TC4_CTRLA (0x42003000) /**< \brief (TC4) Control A */ 35 #define REG_TC4_READREQ (0x42003002) /**< \brief (TC4) Read Request */ 36 #define REG_TC4_CTRLBCLR (0x42003004) /**< \brief (TC4) Control B Clear */ 37 #define REG_TC4_CTRLBSET (0x42003005) /**< \brief (TC4) Control B Set */ 38 #define REG_TC4_CTRLC (0x42003006) /**< \brief (TC4) Control C */ 39 #define REG_TC4_DBGCTRL (0x42003008) /**< \brief (TC4) Debug Control */ 40 #define REG_TC4_EVCTRL (0x4200300A) /**< \brief (TC4) Event Control */ 41 #define REG_TC4_INTENCLR (0x4200300C) /**< \brief (TC4) Interrupt Enable Clear */ 42 #define REG_TC4_INTENSET (0x4200300D) /**< \brief (TC4) Interrupt Enable Set */ 43 #define REG_TC4_INTFLAG (0x4200300E) /**< \brief (TC4) Interrupt Flag Status and Clear */ 44 #define REG_TC4_STATUS (0x4200300F) /**< \brief (TC4) Status */ 45 #define REG_TC4_COUNT16_COUNT (0x42003010) /**< \brief (TC4) COUNT16 Counter Value */ 46 #define REG_TC4_COUNT16_CC0 (0x42003018) /**< \brief (TC4) COUNT16 Compare/Capture 0 */ 47 #define REG_TC4_COUNT16_CC1 (0x4200301A) /**< \brief (TC4) COUNT16 Compare/Capture 1 */ 48 #define REG_TC4_COUNT32_COUNT (0x42003010) /**< \brief (TC4) COUNT32 Counter Value */ 49 #define REG_TC4_COUNT32_CC0 (0x42003018) /**< \brief (TC4) COUNT32 Compare/Capture 0 */ 50 #define REG_TC4_COUNT32_CC1 (0x4200301C) /**< \brief (TC4) COUNT32 Compare/Capture 1 */ 51 #define REG_TC4_COUNT8_COUNT (0x42003010) /**< \brief (TC4) COUNT8 Counter Value */ 52 #define REG_TC4_COUNT8_PER (0x42003014) /**< \brief (TC4) COUNT8 Period Value */ 53 #define REG_TC4_COUNT8_CC0 (0x42003018) /**< \brief (TC4) COUNT8 Compare/Capture 0 */ 54 #define REG_TC4_COUNT8_CC1 (0x42003019) /**< \brief (TC4) COUNT8 Compare/Capture 1 */ 55 #else 56 #define REG_TC4_CTRLA (*(RwReg16*)0x42003000UL) /**< \brief (TC4) Control A */ 57 #define REG_TC4_READREQ (*(RwReg16*)0x42003002UL) /**< \brief (TC4) Read Request */ 58 #define REG_TC4_CTRLBCLR (*(RwReg8 *)0x42003004UL) /**< \brief (TC4) Control B Clear */ 59 #define REG_TC4_CTRLBSET (*(RwReg8 *)0x42003005UL) /**< \brief (TC4) Control B Set */ 60 #define REG_TC4_CTRLC (*(RwReg8 *)0x42003006UL) /**< \brief (TC4) Control C */ 61 #define REG_TC4_DBGCTRL (*(RwReg8 *)0x42003008UL) /**< \brief (TC4) Debug Control */ 62 #define REG_TC4_EVCTRL (*(RwReg16*)0x4200300AUL) /**< \brief (TC4) Event Control */ 63 #define REG_TC4_INTENCLR (*(RwReg8 *)0x4200300CUL) /**< \brief (TC4) Interrupt Enable Clear */ 64 #define REG_TC4_INTENSET (*(RwReg8 *)0x4200300DUL) /**< \brief (TC4) Interrupt Enable Set */ 65 #define REG_TC4_INTFLAG (*(RwReg8 *)0x4200300EUL) /**< \brief (TC4) Interrupt Flag Status and Clear */ 66 #define REG_TC4_STATUS (*(RoReg8 *)0x4200300FUL) /**< \brief (TC4) Status */ 67 #define REG_TC4_COUNT16_COUNT (*(RwReg16*)0x42003010UL) /**< \brief (TC4) COUNT16 Counter Value */ 68 #define REG_TC4_COUNT16_CC0 (*(RwReg16*)0x42003018UL) /**< \brief (TC4) COUNT16 Compare/Capture 0 */ 69 #define REG_TC4_COUNT16_CC1 (*(RwReg16*)0x4200301AUL) /**< \brief (TC4) COUNT16 Compare/Capture 1 */ 70 #define REG_TC4_COUNT32_COUNT (*(RwReg *)0x42003010UL) /**< \brief (TC4) COUNT32 Counter Value */ 71 #define REG_TC4_COUNT32_CC0 (*(RwReg *)0x42003018UL) /**< \brief (TC4) COUNT32 Compare/Capture 0 */ 72 #define REG_TC4_COUNT32_CC1 (*(RwReg *)0x4200301CUL) /**< \brief (TC4) COUNT32 Compare/Capture 1 */ 73 #define REG_TC4_COUNT8_COUNT (*(RwReg8 *)0x42003010UL) /**< \brief (TC4) COUNT8 Counter Value */ 74 #define REG_TC4_COUNT8_PER (*(RwReg8 *)0x42003014UL) /**< \brief (TC4) COUNT8 Period Value */ 75 #define REG_TC4_COUNT8_CC0 (*(RwReg8 *)0x42003018UL) /**< \brief (TC4) COUNT8 Compare/Capture 0 */ 76 #define REG_TC4_COUNT8_CC1 (*(RwReg8 *)0x42003019UL) /**< \brief (TC4) COUNT8 Compare/Capture 1 */ 77 #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */ 78 79 /* ========== Instance parameters for TC4 peripheral ========== */ 80 #define TC4_CC8_NUM 2 // Number of 8-bit Counters 81 #define TC4_CC16_NUM 2 // Number of 16-bit Counters 82 #define TC4_CC32_NUM 2 // Number of 32-bit Counters 83 #define TC4_DITHERING_EXT 0 // Dithering feature implemented 84 #define TC4_DMAC_ID_MC_0 28 85 #define TC4_DMAC_ID_MC_1 29 86 #define TC4_DMAC_ID_MC_LSB 28 87 #define TC4_DMAC_ID_MC_MSB 29 88 #define TC4_DMAC_ID_MC_SIZE 2 89 #define TC4_DMAC_ID_OVF 27 // Indexes of DMA Overflow trigger 90 #define TC4_GCLK_ID 28 // Index of Generic Clock 91 #define TC4_MASTER 1 92 #define TC4_OW_NUM 2 // Number of Output Waveforms 93 #define TC4_PERIOD_EXT 0 // Period feature implemented 94 #define TC4_SHADOW_EXT 0 // Shadow feature implemented 95 96 #endif /* _SAMD21_TC4_INSTANCE_ */ 97