1 /** 2 * \file 3 * 4 * \brief Instance description for USART2 5 * 6 * Copyright (c) 2019 Microchip Technology Inc. 7 * 8 * \license_start 9 * 10 * \page License 11 * 12 * SPDX-License-Identifier: Apache-2.0 13 * 14 * Licensed under the Apache License, Version 2.0 (the "License"); 15 * you may not use this file except in compliance with the License. 16 * You may obtain a copy of the License at 17 * 18 * http://www.apache.org/licenses/LICENSE-2.0 19 * 20 * Unless required by applicable law or agreed to in writing, software 21 * distributed under the License is distributed on an "AS IS" BASIS, 22 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. 23 * See the License for the specific language governing permissions and 24 * limitations under the License. 25 * 26 * \license_stop 27 * 28 */ 29 30 /* file generated from device description version 2017-08-25T14:00:00Z */ 31 #ifndef _SAME70_USART2_INSTANCE_H_ 32 #define _SAME70_USART2_INSTANCE_H_ 33 34 /* ========== Register definition for USART2 peripheral ========== */ 35 #if (defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) 36 37 #define REG_USART2_US_CR (0x4002C000) /**< (USART2) Control Register */ 38 #define REG_USART2_US_MR (0x4002C004) /**< (USART2) Mode Register */ 39 #define REG_USART2_US_IER (0x4002C008) /**< (USART2) Interrupt Enable Register */ 40 #define REG_USART2_US_IDR (0x4002C00C) /**< (USART2) Interrupt Disable Register */ 41 #define REG_USART2_US_IMR (0x4002C010) /**< (USART2) Interrupt Mask Register */ 42 #define REG_USART2_US_CSR (0x4002C014) /**< (USART2) Channel Status Register */ 43 #define REG_USART2_US_RHR (0x4002C018) /**< (USART2) Receive Holding Register */ 44 #define REG_USART2_US_THR (0x4002C01C) /**< (USART2) Transmit Holding Register */ 45 #define REG_USART2_US_BRGR (0x4002C020) /**< (USART2) Baud Rate Generator Register */ 46 #define REG_USART2_US_RTOR (0x4002C024) /**< (USART2) Receiver Time-out Register */ 47 #define REG_USART2_US_TTGR (0x4002C028) /**< (USART2) Transmitter Timeguard Register */ 48 #define REG_USART2_US_FIDI (0x4002C040) /**< (USART2) FI DI Ratio Register */ 49 #define REG_USART2_US_NER (0x4002C044) /**< (USART2) Number of Errors Register */ 50 #define REG_USART2_US_IF (0x4002C04C) /**< (USART2) IrDA Filter Register */ 51 #define REG_USART2_US_MAN (0x4002C050) /**< (USART2) Manchester Configuration Register */ 52 #define REG_USART2_US_LINMR (0x4002C054) /**< (USART2) LIN Mode Register */ 53 #define REG_USART2_US_LINIR (0x4002C058) /**< (USART2) LIN Identifier Register */ 54 #define REG_USART2_US_LINBRR (0x4002C05C) /**< (USART2) LIN Baud Rate Register */ 55 #define REG_USART2_US_LONMR (0x4002C060) /**< (USART2) LON Mode Register */ 56 #define REG_USART2_US_LONPR (0x4002C064) /**< (USART2) LON Preamble Register */ 57 #define REG_USART2_US_LONDL (0x4002C068) /**< (USART2) LON Data Length Register */ 58 #define REG_USART2_US_LONL2HDR (0x4002C06C) /**< (USART2) LON L2HDR Register */ 59 #define REG_USART2_US_LONBL (0x4002C070) /**< (USART2) LON Backlog Register */ 60 #define REG_USART2_US_LONB1TX (0x4002C074) /**< (USART2) LON Beta1 Tx Register */ 61 #define REG_USART2_US_LONB1RX (0x4002C078) /**< (USART2) LON Beta1 Rx Register */ 62 #define REG_USART2_US_LONPRIO (0x4002C07C) /**< (USART2) LON Priority Register */ 63 #define REG_USART2_US_IDTTX (0x4002C080) /**< (USART2) LON IDT Tx Register */ 64 #define REG_USART2_US_IDTRX (0x4002C084) /**< (USART2) LON IDT Rx Register */ 65 #define REG_USART2_US_ICDIFF (0x4002C088) /**< (USART2) IC DIFF Register */ 66 #define REG_USART2_US_WPMR (0x4002C0E4) /**< (USART2) Write Protection Mode Register */ 67 #define REG_USART2_US_WPSR (0x4002C0E8) /**< (USART2) Write Protection Status Register */ 68 69 #else 70 71 #define REG_USART2_US_CR (*(__O uint32_t*)0x4002C000U) /**< (USART2) Control Register */ 72 #define REG_USART2_US_MR (*(__IO uint32_t*)0x4002C004U) /**< (USART2) Mode Register */ 73 #define REG_USART2_US_IER (*(__O uint32_t*)0x4002C008U) /**< (USART2) Interrupt Enable Register */ 74 #define REG_USART2_US_IDR (*(__O uint32_t*)0x4002C00CU) /**< (USART2) Interrupt Disable Register */ 75 #define REG_USART2_US_IMR (*(__I uint32_t*)0x4002C010U) /**< (USART2) Interrupt Mask Register */ 76 #define REG_USART2_US_CSR (*(__I uint32_t*)0x4002C014U) /**< (USART2) Channel Status Register */ 77 #define REG_USART2_US_RHR (*(__I uint32_t*)0x4002C018U) /**< (USART2) Receive Holding Register */ 78 #define REG_USART2_US_THR (*(__O uint32_t*)0x4002C01CU) /**< (USART2) Transmit Holding Register */ 79 #define REG_USART2_US_BRGR (*(__IO uint32_t*)0x4002C020U) /**< (USART2) Baud Rate Generator Register */ 80 #define REG_USART2_US_RTOR (*(__IO uint32_t*)0x4002C024U) /**< (USART2) Receiver Time-out Register */ 81 #define REG_USART2_US_TTGR (*(__IO uint32_t*)0x4002C028U) /**< (USART2) Transmitter Timeguard Register */ 82 #define REG_USART2_US_FIDI (*(__IO uint32_t*)0x4002C040U) /**< (USART2) FI DI Ratio Register */ 83 #define REG_USART2_US_NER (*(__I uint32_t*)0x4002C044U) /**< (USART2) Number of Errors Register */ 84 #define REG_USART2_US_IF (*(__IO uint32_t*)0x4002C04CU) /**< (USART2) IrDA Filter Register */ 85 #define REG_USART2_US_MAN (*(__IO uint32_t*)0x4002C050U) /**< (USART2) Manchester Configuration Register */ 86 #define REG_USART2_US_LINMR (*(__IO uint32_t*)0x4002C054U) /**< (USART2) LIN Mode Register */ 87 #define REG_USART2_US_LINIR (*(__IO uint32_t*)0x4002C058U) /**< (USART2) LIN Identifier Register */ 88 #define REG_USART2_US_LINBRR (*(__I uint32_t*)0x4002C05CU) /**< (USART2) LIN Baud Rate Register */ 89 #define REG_USART2_US_LONMR (*(__IO uint32_t*)0x4002C060U) /**< (USART2) LON Mode Register */ 90 #define REG_USART2_US_LONPR (*(__IO uint32_t*)0x4002C064U) /**< (USART2) LON Preamble Register */ 91 #define REG_USART2_US_LONDL (*(__IO uint32_t*)0x4002C068U) /**< (USART2) LON Data Length Register */ 92 #define REG_USART2_US_LONL2HDR (*(__IO uint32_t*)0x4002C06CU) /**< (USART2) LON L2HDR Register */ 93 #define REG_USART2_US_LONBL (*(__I uint32_t*)0x4002C070U) /**< (USART2) LON Backlog Register */ 94 #define REG_USART2_US_LONB1TX (*(__IO uint32_t*)0x4002C074U) /**< (USART2) LON Beta1 Tx Register */ 95 #define REG_USART2_US_LONB1RX (*(__IO uint32_t*)0x4002C078U) /**< (USART2) LON Beta1 Rx Register */ 96 #define REG_USART2_US_LONPRIO (*(__IO uint32_t*)0x4002C07CU) /**< (USART2) LON Priority Register */ 97 #define REG_USART2_US_IDTTX (*(__IO uint32_t*)0x4002C080U) /**< (USART2) LON IDT Tx Register */ 98 #define REG_USART2_US_IDTRX (*(__IO uint32_t*)0x4002C084U) /**< (USART2) LON IDT Rx Register */ 99 #define REG_USART2_US_ICDIFF (*(__IO uint32_t*)0x4002C088U) /**< (USART2) IC DIFF Register */ 100 #define REG_USART2_US_WPMR (*(__IO uint32_t*)0x4002C0E4U) /**< (USART2) Write Protection Mode Register */ 101 #define REG_USART2_US_WPSR (*(__I uint32_t*)0x4002C0E8U) /**< (USART2) Write Protection Status Register */ 102 103 #endif /* (defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) */ 104 105 /* ========== Instance Parameter definitions for USART2 peripheral ========== */ 106 #define USART2_DMAC_ID_RX 12 107 #define USART2_DMAC_ID_TX 11 108 #define USART2_INSTANCE_ID 15 109 110 #endif /* _SAME70_USART2_INSTANCE_ */ 111