1 /* ---------------------------------------------------------------------------- */ 2 /* Atmel Microcontroller Software Support */ 3 /* SAM Software Package License */ 4 /* ---------------------------------------------------------------------------- */ 5 /* Copyright (c) %copyright_year%, Atmel Corporation */ 6 /* */ 7 /* All rights reserved. */ 8 /* */ 9 /* Redistribution and use in source and binary forms, with or without */ 10 /* modification, are permitted provided that the following condition is met: */ 11 /* */ 12 /* - Redistributions of source code must retain the above copyright notice, */ 13 /* this list of conditions and the disclaimer below. */ 14 /* */ 15 /* Atmel's name may not be used to endorse or promote products derived from */ 16 /* this software without specific prior written permission. */ 17 /* */ 18 /* DISCLAIMER: THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR */ 19 /* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF */ 20 /* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE */ 21 /* DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, */ 22 /* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT */ 23 /* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, */ 24 /* OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF */ 25 /* LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING */ 26 /* NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, */ 27 /* EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. */ 28 /* ---------------------------------------------------------------------------- */ 29 30 #ifndef _SAM3XA_UART_INSTANCE_ 31 #define _SAM3XA_UART_INSTANCE_ 32 33 /* ========== Register definition for UART peripheral ========== */ 34 #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) 35 #define REG_UART_CR (0x400E0800U) /**< \brief (UART) Control Register */ 36 #define REG_UART_MR (0x400E0804U) /**< \brief (UART) Mode Register */ 37 #define REG_UART_IER (0x400E0808U) /**< \brief (UART) Interrupt Enable Register */ 38 #define REG_UART_IDR (0x400E080CU) /**< \brief (UART) Interrupt Disable Register */ 39 #define REG_UART_IMR (0x400E0810U) /**< \brief (UART) Interrupt Mask Register */ 40 #define REG_UART_SR (0x400E0814U) /**< \brief (UART) Status Register */ 41 #define REG_UART_RHR (0x400E0818U) /**< \brief (UART) Receive Holding Register */ 42 #define REG_UART_THR (0x400E081CU) /**< \brief (UART) Transmit Holding Register */ 43 #define REG_UART_BRGR (0x400E0820U) /**< \brief (UART) Baud Rate Generator Register */ 44 #define REG_UART_RPR (0x400E0900U) /**< \brief (UART) Receive Pointer Register */ 45 #define REG_UART_RCR (0x400E0904U) /**< \brief (UART) Receive Counter Register */ 46 #define REG_UART_TPR (0x400E0908U) /**< \brief (UART) Transmit Pointer Register */ 47 #define REG_UART_TCR (0x400E090CU) /**< \brief (UART) Transmit Counter Register */ 48 #define REG_UART_RNPR (0x400E0910U) /**< \brief (UART) Receive Next Pointer Register */ 49 #define REG_UART_RNCR (0x400E0914U) /**< \brief (UART) Receive Next Counter Register */ 50 #define REG_UART_TNPR (0x400E0918U) /**< \brief (UART) Transmit Next Pointer Register */ 51 #define REG_UART_TNCR (0x400E091CU) /**< \brief (UART) Transmit Next Counter Register */ 52 #define REG_UART_PTCR (0x400E0920U) /**< \brief (UART) Transfer Control Register */ 53 #define REG_UART_PTSR (0x400E0924U) /**< \brief (UART) Transfer Status Register */ 54 #else 55 #define REG_UART_CR (*(__O uint32_t*)0x400E0800U) /**< \brief (UART) Control Register */ 56 #define REG_UART_MR (*(__IO uint32_t*)0x400E0804U) /**< \brief (UART) Mode Register */ 57 #define REG_UART_IER (*(__O uint32_t*)0x400E0808U) /**< \brief (UART) Interrupt Enable Register */ 58 #define REG_UART_IDR (*(__O uint32_t*)0x400E080CU) /**< \brief (UART) Interrupt Disable Register */ 59 #define REG_UART_IMR (*(__I uint32_t*)0x400E0810U) /**< \brief (UART) Interrupt Mask Register */ 60 #define REG_UART_SR (*(__I uint32_t*)0x400E0814U) /**< \brief (UART) Status Register */ 61 #define REG_UART_RHR (*(__I uint32_t*)0x400E0818U) /**< \brief (UART) Receive Holding Register */ 62 #define REG_UART_THR (*(__O uint32_t*)0x400E081CU) /**< \brief (UART) Transmit Holding Register */ 63 #define REG_UART_BRGR (*(__IO uint32_t*)0x400E0820U) /**< \brief (UART) Baud Rate Generator Register */ 64 #define REG_UART_RPR (*(__IO uint32_t*)0x400E0900U) /**< \brief (UART) Receive Pointer Register */ 65 #define REG_UART_RCR (*(__IO uint32_t*)0x400E0904U) /**< \brief (UART) Receive Counter Register */ 66 #define REG_UART_TPR (*(__IO uint32_t*)0x400E0908U) /**< \brief (UART) Transmit Pointer Register */ 67 #define REG_UART_TCR (*(__IO uint32_t*)0x400E090CU) /**< \brief (UART) Transmit Counter Register */ 68 #define REG_UART_RNPR (*(__IO uint32_t*)0x400E0910U) /**< \brief (UART) Receive Next Pointer Register */ 69 #define REG_UART_RNCR (*(__IO uint32_t*)0x400E0914U) /**< \brief (UART) Receive Next Counter Register */ 70 #define REG_UART_TNPR (*(__IO uint32_t*)0x400E0918U) /**< \brief (UART) Transmit Next Pointer Register */ 71 #define REG_UART_TNCR (*(__IO uint32_t*)0x400E091CU) /**< \brief (UART) Transmit Next Counter Register */ 72 #define REG_UART_PTCR (*(__O uint32_t*)0x400E0920U) /**< \brief (UART) Transfer Control Register */ 73 #define REG_UART_PTSR (*(__I uint32_t*)0x400E0924U) /**< \brief (UART) Transfer Status Register */ 74 #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */ 75 76 #endif /* _SAM3XA_UART_INSTANCE_ */ 77