1 /* ---------------------------------------------------------------------------- */
2 /*                  Atmel Microcontroller Software Support                      */
3 /*                       SAM Software Package License                           */
4 /* ---------------------------------------------------------------------------- */
5 /* Copyright (c) %copyright_year%, Atmel Corporation                                        */
6 /*                                                                              */
7 /* All rights reserved.                                                         */
8 /*                                                                              */
9 /* Redistribution and use in source and binary forms, with or without           */
10 /* modification, are permitted provided that the following condition is met:    */
11 /*                                                                              */
12 /* - Redistributions of source code must retain the above copyright notice,     */
13 /* this list of conditions and the disclaimer below.                            */
14 /*                                                                              */
15 /* Atmel's name may not be used to endorse or promote products derived from     */
16 /* this software without specific prior written permission.                     */
17 /*                                                                              */
18 /* DISCLAIMER:  THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR   */
19 /* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF */
20 /* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE   */
21 /* DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,      */
22 /* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT */
23 /* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,  */
24 /* OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF    */
25 /* LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING         */
26 /* NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, */
27 /* EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.                           */
28 /* ---------------------------------------------------------------------------- */
29 
30 #ifndef _SAM3XA_PWM_INSTANCE_
31 #define _SAM3XA_PWM_INSTANCE_
32 
33 /* ========== Register definition for PWM peripheral ========== */
34 #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
35   #define REG_PWM_CLK                       (0x40094000U) /**< \brief (PWM) PWM Clock Register */
36   #define REG_PWM_ENA                       (0x40094004U) /**< \brief (PWM) PWM Enable Register */
37   #define REG_PWM_DIS                       (0x40094008U) /**< \brief (PWM) PWM Disable Register */
38   #define REG_PWM_SR                        (0x4009400CU) /**< \brief (PWM) PWM Status Register */
39   #define REG_PWM_IER1                      (0x40094010U) /**< \brief (PWM) PWM Interrupt Enable Register 1 */
40   #define REG_PWM_IDR1                      (0x40094014U) /**< \brief (PWM) PWM Interrupt Disable Register 1 */
41   #define REG_PWM_IMR1                      (0x40094018U) /**< \brief (PWM) PWM Interrupt Mask Register 1 */
42   #define REG_PWM_ISR1                      (0x4009401CU) /**< \brief (PWM) PWM Interrupt Status Register 1 */
43   #define REG_PWM_SCM                       (0x40094020U) /**< \brief (PWM) PWM Sync Channels Mode Register */
44   #define REG_PWM_SCUC                      (0x40094028U) /**< \brief (PWM) PWM Sync Channels Update Control Register */
45   #define REG_PWM_SCUP                      (0x4009402CU) /**< \brief (PWM) PWM Sync Channels Update Period Register */
46   #define REG_PWM_SCUPUPD                   (0x40094030U) /**< \brief (PWM) PWM Sync Channels Update Period Update Register */
47   #define REG_PWM_IER2                      (0x40094034U) /**< \brief (PWM) PWM Interrupt Enable Register 2 */
48   #define REG_PWM_IDR2                      (0x40094038U) /**< \brief (PWM) PWM Interrupt Disable Register 2 */
49   #define REG_PWM_IMR2                      (0x4009403CU) /**< \brief (PWM) PWM Interrupt Mask Register 2 */
50   #define REG_PWM_ISR2                      (0x40094040U) /**< \brief (PWM) PWM Interrupt Status Register 2 */
51   #define REG_PWM_OOV                       (0x40094044U) /**< \brief (PWM) PWM Output Override Value Register */
52   #define REG_PWM_OS                        (0x40094048U) /**< \brief (PWM) PWM Output Selection Register */
53   #define REG_PWM_OSS                       (0x4009404CU) /**< \brief (PWM) PWM Output Selection Set Register */
54   #define REG_PWM_OSC                       (0x40094050U) /**< \brief (PWM) PWM Output Selection Clear Register */
55   #define REG_PWM_OSSUPD                    (0x40094054U) /**< \brief (PWM) PWM Output Selection Set Update Register */
56   #define REG_PWM_OSCUPD                    (0x40094058U) /**< \brief (PWM) PWM Output Selection Clear Update Register */
57   #define REG_PWM_FMR                       (0x4009405CU) /**< \brief (PWM) PWM Fault Mode Register */
58   #define REG_PWM_FSR                       (0x40094060U) /**< \brief (PWM) PWM Fault Status Register */
59   #define REG_PWM_FCR                       (0x40094064U) /**< \brief (PWM) PWM Fault Clear Register */
60   #define REG_PWM_FPV                       (0x40094068U) /**< \brief (PWM) PWM Fault Protection Value Register */
61   #define REG_PWM_FPE1                      (0x4009406CU) /**< \brief (PWM) PWM Fault Protection Enable Register 1 */
62   #define REG_PWM_FPE2                      (0x40094070U) /**< \brief (PWM) PWM Fault Protection Enable Register 2 */
63   #define REG_PWM_ELMR                      (0x4009407CU) /**< \brief (PWM) PWM Event Line 0 Mode Register */
64   #define REG_PWM_SMMR                      (0x400940B0U) /**< \brief (PWM) PWM Stepper Motor Mode Register */
65   #define REG_PWM_WPCR                      (0x400940E4U) /**< \brief (PWM) PWM Write Protect Control Register */
66   #define REG_PWM_WPSR                      (0x400940E8U) /**< \brief (PWM) PWM Write Protect Status Register */
67   #define REG_PWM_TPR                       (0x40094108U) /**< \brief (PWM) Transmit Pointer Register */
68   #define REG_PWM_TCR                       (0x4009410CU) /**< \brief (PWM) Transmit Counter Register */
69   #define REG_PWM_TNPR                      (0x40094118U) /**< \brief (PWM) Transmit Next Pointer Register */
70   #define REG_PWM_TNCR                      (0x4009411CU) /**< \brief (PWM) Transmit Next Counter Register */
71   #define REG_PWM_PTCR                      (0x40094120U) /**< \brief (PWM) Transfer Control Register */
72   #define REG_PWM_PTSR                      (0x40094124U) /**< \brief (PWM) Transfer Status Register */
73   #define REG_PWM_CMPV0                     (0x40094130U) /**< \brief (PWM) PWM Comparison 0 Value Register */
74   #define REG_PWM_CMPVUPD0                  (0x40094134U) /**< \brief (PWM) PWM Comparison 0 Value Update Register */
75   #define REG_PWM_CMPM0                     (0x40094138U) /**< \brief (PWM) PWM Comparison 0 Mode Register */
76   #define REG_PWM_CMPMUPD0                  (0x4009413CU) /**< \brief (PWM) PWM Comparison 0 Mode Update Register */
77   #define REG_PWM_CMPV1                     (0x40094140U) /**< \brief (PWM) PWM Comparison 1 Value Register */
78   #define REG_PWM_CMPVUPD1                  (0x40094144U) /**< \brief (PWM) PWM Comparison 1 Value Update Register */
79   #define REG_PWM_CMPM1                     (0x40094148U) /**< \brief (PWM) PWM Comparison 1 Mode Register */
80   #define REG_PWM_CMPMUPD1                  (0x4009414CU) /**< \brief (PWM) PWM Comparison 1 Mode Update Register */
81   #define REG_PWM_CMPV2                     (0x40094150U) /**< \brief (PWM) PWM Comparison 2 Value Register */
82   #define REG_PWM_CMPVUPD2                  (0x40094154U) /**< \brief (PWM) PWM Comparison 2 Value Update Register */
83   #define REG_PWM_CMPM2                     (0x40094158U) /**< \brief (PWM) PWM Comparison 2 Mode Register */
84   #define REG_PWM_CMPMUPD2                  (0x4009415CU) /**< \brief (PWM) PWM Comparison 2 Mode Update Register */
85   #define REG_PWM_CMPV3                     (0x40094160U) /**< \brief (PWM) PWM Comparison 3 Value Register */
86   #define REG_PWM_CMPVUPD3                  (0x40094164U) /**< \brief (PWM) PWM Comparison 3 Value Update Register */
87   #define REG_PWM_CMPM3                     (0x40094168U) /**< \brief (PWM) PWM Comparison 3 Mode Register */
88   #define REG_PWM_CMPMUPD3                  (0x4009416CU) /**< \brief (PWM) PWM Comparison 3 Mode Update Register */
89   #define REG_PWM_CMPV4                     (0x40094170U) /**< \brief (PWM) PWM Comparison 4 Value Register */
90   #define REG_PWM_CMPVUPD4                  (0x40094174U) /**< \brief (PWM) PWM Comparison 4 Value Update Register */
91   #define REG_PWM_CMPM4                     (0x40094178U) /**< \brief (PWM) PWM Comparison 4 Mode Register */
92   #define REG_PWM_CMPMUPD4                  (0x4009417CU) /**< \brief (PWM) PWM Comparison 4 Mode Update Register */
93   #define REG_PWM_CMPV5                     (0x40094180U) /**< \brief (PWM) PWM Comparison 5 Value Register */
94   #define REG_PWM_CMPVUPD5                  (0x40094184U) /**< \brief (PWM) PWM Comparison 5 Value Update Register */
95   #define REG_PWM_CMPM5                     (0x40094188U) /**< \brief (PWM) PWM Comparison 5 Mode Register */
96   #define REG_PWM_CMPMUPD5                  (0x4009418CU) /**< \brief (PWM) PWM Comparison 5 Mode Update Register */
97   #define REG_PWM_CMPV6                     (0x40094190U) /**< \brief (PWM) PWM Comparison 6 Value Register */
98   #define REG_PWM_CMPVUPD6                  (0x40094194U) /**< \brief (PWM) PWM Comparison 6 Value Update Register */
99   #define REG_PWM_CMPM6                     (0x40094198U) /**< \brief (PWM) PWM Comparison 6 Mode Register */
100   #define REG_PWM_CMPMUPD6                  (0x4009419CU) /**< \brief (PWM) PWM Comparison 6 Mode Update Register */
101   #define REG_PWM_CMPV7                     (0x400941A0U) /**< \brief (PWM) PWM Comparison 7 Value Register */
102   #define REG_PWM_CMPVUPD7                  (0x400941A4U) /**< \brief (PWM) PWM Comparison 7 Value Update Register */
103   #define REG_PWM_CMPM7                     (0x400941A8U) /**< \brief (PWM) PWM Comparison 7 Mode Register */
104   #define REG_PWM_CMPMUPD7                  (0x400941ACU) /**< \brief (PWM) PWM Comparison 7 Mode Update Register */
105   #define REG_PWM_CMR0                      (0x40094200U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 0) */
106   #define REG_PWM_CDTY0                     (0x40094204U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 0) */
107   #define REG_PWM_CDTYUPD0                  (0x40094208U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 0) */
108   #define REG_PWM_CPRD0                     (0x4009420CU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 0) */
109   #define REG_PWM_CPRDUPD0                  (0x40094210U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 0) */
110   #define REG_PWM_CCNT0                     (0x40094214U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 0) */
111   #define REG_PWM_DT0                       (0x40094218U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 0) */
112   #define REG_PWM_DTUPD0                    (0x4009421CU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 0) */
113   #define REG_PWM_CMR1                      (0x40094220U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 1) */
114   #define REG_PWM_CDTY1                     (0x40094224U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 1) */
115   #define REG_PWM_CDTYUPD1                  (0x40094228U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 1) */
116   #define REG_PWM_CPRD1                     (0x4009422CU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 1) */
117   #define REG_PWM_CPRDUPD1                  (0x40094230U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 1) */
118   #define REG_PWM_CCNT1                     (0x40094234U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 1) */
119   #define REG_PWM_DT1                       (0x40094238U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 1) */
120   #define REG_PWM_DTUPD1                    (0x4009423CU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 1) */
121   #define REG_PWM_CMR2                      (0x40094240U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 2) */
122   #define REG_PWM_CDTY2                     (0x40094244U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 2) */
123   #define REG_PWM_CDTYUPD2                  (0x40094248U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 2) */
124   #define REG_PWM_CPRD2                     (0x4009424CU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 2) */
125   #define REG_PWM_CPRDUPD2                  (0x40094250U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 2) */
126   #define REG_PWM_CCNT2                     (0x40094254U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 2) */
127   #define REG_PWM_DT2                       (0x40094258U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 2) */
128   #define REG_PWM_DTUPD2                    (0x4009425CU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 2) */
129   #define REG_PWM_CMR3                      (0x40094260U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 3) */
130   #define REG_PWM_CDTY3                     (0x40094264U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 3) */
131   #define REG_PWM_CDTYUPD3                  (0x40094268U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 3) */
132   #define REG_PWM_CPRD3                     (0x4009426CU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 3) */
133   #define REG_PWM_CPRDUPD3                  (0x40094270U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 3) */
134   #define REG_PWM_CCNT3                     (0x40094274U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 3) */
135   #define REG_PWM_DT3                       (0x40094278U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 3) */
136   #define REG_PWM_DTUPD3                    (0x4009427CU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 3) */
137   #define REG_PWM_CMR4                      (0x40094280U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 4) */
138   #define REG_PWM_CDTY4                     (0x40094284U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 4) */
139   #define REG_PWM_CDTYUPD4                  (0x40094288U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 4) */
140   #define REG_PWM_CPRD4                     (0x4009428CU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 4) */
141   #define REG_PWM_CPRDUPD4                  (0x40094290U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 4) */
142   #define REG_PWM_CCNT4                     (0x40094294U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 4) */
143   #define REG_PWM_DT4                       (0x40094298U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 4) */
144   #define REG_PWM_DTUPD4                    (0x4009429CU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 4) */
145   #define REG_PWM_CMR5                      (0x400942A0U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 5) */
146   #define REG_PWM_CDTY5                     (0x400942A4U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 5) */
147   #define REG_PWM_CDTYUPD5                  (0x400942A8U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 5) */
148   #define REG_PWM_CPRD5                     (0x400942ACU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 5) */
149   #define REG_PWM_CPRDUPD5                  (0x400942B0U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 5) */
150   #define REG_PWM_CCNT5                     (0x400942B4U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 5) */
151   #define REG_PWM_DT5                       (0x400942B8U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 5) */
152   #define REG_PWM_DTUPD5                    (0x400942BCU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 5) */
153   #define REG_PWM_CMR6                      (0x400942C0U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 6) */
154   #define REG_PWM_CDTY6                     (0x400942C4U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 6) */
155   #define REG_PWM_CDTYUPD6                  (0x400942C8U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 6) */
156   #define REG_PWM_CPRD6                     (0x400942CCU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 6) */
157   #define REG_PWM_CPRDUPD6                  (0x400942D0U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 6) */
158   #define REG_PWM_CCNT6                     (0x400942D4U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 6) */
159   #define REG_PWM_DT6                       (0x400942D8U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 6) */
160   #define REG_PWM_DTUPD6                    (0x400942DCU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 6) */
161   #define REG_PWM_CMR7                      (0x400942E0U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 7) */
162   #define REG_PWM_CDTY7                     (0x400942E4U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 7) */
163   #define REG_PWM_CDTYUPD7                  (0x400942E8U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 7) */
164   #define REG_PWM_CPRD7                     (0x400942ECU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 7) */
165   #define REG_PWM_CPRDUPD7                  (0x400942F0U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 7) */
166   #define REG_PWM_CCNT7                     (0x400942F4U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 7) */
167   #define REG_PWM_DT7                       (0x400942F8U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 7) */
168   #define REG_PWM_DTUPD7                    (0x400942FCU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 7) */
169 #else
170   #define REG_PWM_CLK      (*(__IO uint32_t*)0x40094000U) /**< \brief (PWM) PWM Clock Register */
171   #define REG_PWM_ENA      (*(__O  uint32_t*)0x40094004U) /**< \brief (PWM) PWM Enable Register */
172   #define REG_PWM_DIS      (*(__O  uint32_t*)0x40094008U) /**< \brief (PWM) PWM Disable Register */
173   #define REG_PWM_SR       (*(__I  uint32_t*)0x4009400CU) /**< \brief (PWM) PWM Status Register */
174   #define REG_PWM_IER1     (*(__O  uint32_t*)0x40094010U) /**< \brief (PWM) PWM Interrupt Enable Register 1 */
175   #define REG_PWM_IDR1     (*(__O  uint32_t*)0x40094014U) /**< \brief (PWM) PWM Interrupt Disable Register 1 */
176   #define REG_PWM_IMR1     (*(__I  uint32_t*)0x40094018U) /**< \brief (PWM) PWM Interrupt Mask Register 1 */
177   #define REG_PWM_ISR1     (*(__I  uint32_t*)0x4009401CU) /**< \brief (PWM) PWM Interrupt Status Register 1 */
178   #define REG_PWM_SCM      (*(__IO uint32_t*)0x40094020U) /**< \brief (PWM) PWM Sync Channels Mode Register */
179   #define REG_PWM_SCUC     (*(__IO uint32_t*)0x40094028U) /**< \brief (PWM) PWM Sync Channels Update Control Register */
180   #define REG_PWM_SCUP     (*(__IO uint32_t*)0x4009402CU) /**< \brief (PWM) PWM Sync Channels Update Period Register */
181   #define REG_PWM_SCUPUPD  (*(__O  uint32_t*)0x40094030U) /**< \brief (PWM) PWM Sync Channels Update Period Update Register */
182   #define REG_PWM_IER2     (*(__O  uint32_t*)0x40094034U) /**< \brief (PWM) PWM Interrupt Enable Register 2 */
183   #define REG_PWM_IDR2     (*(__O  uint32_t*)0x40094038U) /**< \brief (PWM) PWM Interrupt Disable Register 2 */
184   #define REG_PWM_IMR2     (*(__I  uint32_t*)0x4009403CU) /**< \brief (PWM) PWM Interrupt Mask Register 2 */
185   #define REG_PWM_ISR2     (*(__I  uint32_t*)0x40094040U) /**< \brief (PWM) PWM Interrupt Status Register 2 */
186   #define REG_PWM_OOV      (*(__IO uint32_t*)0x40094044U) /**< \brief (PWM) PWM Output Override Value Register */
187   #define REG_PWM_OS       (*(__IO uint32_t*)0x40094048U) /**< \brief (PWM) PWM Output Selection Register */
188   #define REG_PWM_OSS      (*(__O  uint32_t*)0x4009404CU) /**< \brief (PWM) PWM Output Selection Set Register */
189   #define REG_PWM_OSC      (*(__O  uint32_t*)0x40094050U) /**< \brief (PWM) PWM Output Selection Clear Register */
190   #define REG_PWM_OSSUPD   (*(__O  uint32_t*)0x40094054U) /**< \brief (PWM) PWM Output Selection Set Update Register */
191   #define REG_PWM_OSCUPD   (*(__O  uint32_t*)0x40094058U) /**< \brief (PWM) PWM Output Selection Clear Update Register */
192   #define REG_PWM_FMR      (*(__IO uint32_t*)0x4009405CU) /**< \brief (PWM) PWM Fault Mode Register */
193   #define REG_PWM_FSR      (*(__I  uint32_t*)0x40094060U) /**< \brief (PWM) PWM Fault Status Register */
194   #define REG_PWM_FCR      (*(__O  uint32_t*)0x40094064U) /**< \brief (PWM) PWM Fault Clear Register */
195   #define REG_PWM_FPV      (*(__IO uint32_t*)0x40094068U) /**< \brief (PWM) PWM Fault Protection Value Register */
196   #define REG_PWM_FPE1     (*(__IO uint32_t*)0x4009406CU) /**< \brief (PWM) PWM Fault Protection Enable Register 1 */
197   #define REG_PWM_FPE2     (*(__IO uint32_t*)0x40094070U) /**< \brief (PWM) PWM Fault Protection Enable Register 2 */
198   #define REG_PWM_ELMR     (*(__IO uint32_t*)0x4009407CU) /**< \brief (PWM) PWM Event Line 0 Mode Register */
199   #define REG_PWM_SMMR     (*(__IO uint32_t*)0x400940B0U) /**< \brief (PWM) PWM Stepper Motor Mode Register */
200   #define REG_PWM_WPCR     (*(__O  uint32_t*)0x400940E4U) /**< \brief (PWM) PWM Write Protect Control Register */
201   #define REG_PWM_WPSR     (*(__I  uint32_t*)0x400940E8U) /**< \brief (PWM) PWM Write Protect Status Register */
202   #define REG_PWM_TPR      (*(__IO uint32_t*)0x40094108U) /**< \brief (PWM) Transmit Pointer Register */
203   #define REG_PWM_TCR      (*(__IO uint32_t*)0x4009410CU) /**< \brief (PWM) Transmit Counter Register */
204   #define REG_PWM_TNPR     (*(__IO uint32_t*)0x40094118U) /**< \brief (PWM) Transmit Next Pointer Register */
205   #define REG_PWM_TNCR     (*(__IO uint32_t*)0x4009411CU) /**< \brief (PWM) Transmit Next Counter Register */
206   #define REG_PWM_PTCR     (*(__O  uint32_t*)0x40094120U) /**< \brief (PWM) Transfer Control Register */
207   #define REG_PWM_PTSR     (*(__I  uint32_t*)0x40094124U) /**< \brief (PWM) Transfer Status Register */
208   #define REG_PWM_CMPV0    (*(__IO uint32_t*)0x40094130U) /**< \brief (PWM) PWM Comparison 0 Value Register */
209   #define REG_PWM_CMPVUPD0 (*(__O  uint32_t*)0x40094134U) /**< \brief (PWM) PWM Comparison 0 Value Update Register */
210   #define REG_PWM_CMPM0    (*(__IO uint32_t*)0x40094138U) /**< \brief (PWM) PWM Comparison 0 Mode Register */
211   #define REG_PWM_CMPMUPD0 (*(__O  uint32_t*)0x4009413CU) /**< \brief (PWM) PWM Comparison 0 Mode Update Register */
212   #define REG_PWM_CMPV1    (*(__IO uint32_t*)0x40094140U) /**< \brief (PWM) PWM Comparison 1 Value Register */
213   #define REG_PWM_CMPVUPD1 (*(__O  uint32_t*)0x40094144U) /**< \brief (PWM) PWM Comparison 1 Value Update Register */
214   #define REG_PWM_CMPM1    (*(__IO uint32_t*)0x40094148U) /**< \brief (PWM) PWM Comparison 1 Mode Register */
215   #define REG_PWM_CMPMUPD1 (*(__O  uint32_t*)0x4009414CU) /**< \brief (PWM) PWM Comparison 1 Mode Update Register */
216   #define REG_PWM_CMPV2    (*(__IO uint32_t*)0x40094150U) /**< \brief (PWM) PWM Comparison 2 Value Register */
217   #define REG_PWM_CMPVUPD2 (*(__O  uint32_t*)0x40094154U) /**< \brief (PWM) PWM Comparison 2 Value Update Register */
218   #define REG_PWM_CMPM2    (*(__IO uint32_t*)0x40094158U) /**< \brief (PWM) PWM Comparison 2 Mode Register */
219   #define REG_PWM_CMPMUPD2 (*(__O  uint32_t*)0x4009415CU) /**< \brief (PWM) PWM Comparison 2 Mode Update Register */
220   #define REG_PWM_CMPV3    (*(__IO uint32_t*)0x40094160U) /**< \brief (PWM) PWM Comparison 3 Value Register */
221   #define REG_PWM_CMPVUPD3 (*(__O  uint32_t*)0x40094164U) /**< \brief (PWM) PWM Comparison 3 Value Update Register */
222   #define REG_PWM_CMPM3    (*(__IO uint32_t*)0x40094168U) /**< \brief (PWM) PWM Comparison 3 Mode Register */
223   #define REG_PWM_CMPMUPD3 (*(__O  uint32_t*)0x4009416CU) /**< \brief (PWM) PWM Comparison 3 Mode Update Register */
224   #define REG_PWM_CMPV4    (*(__IO uint32_t*)0x40094170U) /**< \brief (PWM) PWM Comparison 4 Value Register */
225   #define REG_PWM_CMPVUPD4 (*(__O  uint32_t*)0x40094174U) /**< \brief (PWM) PWM Comparison 4 Value Update Register */
226   #define REG_PWM_CMPM4    (*(__IO uint32_t*)0x40094178U) /**< \brief (PWM) PWM Comparison 4 Mode Register */
227   #define REG_PWM_CMPMUPD4 (*(__O  uint32_t*)0x4009417CU) /**< \brief (PWM) PWM Comparison 4 Mode Update Register */
228   #define REG_PWM_CMPV5    (*(__IO uint32_t*)0x40094180U) /**< \brief (PWM) PWM Comparison 5 Value Register */
229   #define REG_PWM_CMPVUPD5 (*(__O  uint32_t*)0x40094184U) /**< \brief (PWM) PWM Comparison 5 Value Update Register */
230   #define REG_PWM_CMPM5    (*(__IO uint32_t*)0x40094188U) /**< \brief (PWM) PWM Comparison 5 Mode Register */
231   #define REG_PWM_CMPMUPD5 (*(__O  uint32_t*)0x4009418CU) /**< \brief (PWM) PWM Comparison 5 Mode Update Register */
232   #define REG_PWM_CMPV6    (*(__IO uint32_t*)0x40094190U) /**< \brief (PWM) PWM Comparison 6 Value Register */
233   #define REG_PWM_CMPVUPD6 (*(__O  uint32_t*)0x40094194U) /**< \brief (PWM) PWM Comparison 6 Value Update Register */
234   #define REG_PWM_CMPM6    (*(__IO uint32_t*)0x40094198U) /**< \brief (PWM) PWM Comparison 6 Mode Register */
235   #define REG_PWM_CMPMUPD6 (*(__O  uint32_t*)0x4009419CU) /**< \brief (PWM) PWM Comparison 6 Mode Update Register */
236   #define REG_PWM_CMPV7    (*(__IO uint32_t*)0x400941A0U) /**< \brief (PWM) PWM Comparison 7 Value Register */
237   #define REG_PWM_CMPVUPD7 (*(__O  uint32_t*)0x400941A4U) /**< \brief (PWM) PWM Comparison 7 Value Update Register */
238   #define REG_PWM_CMPM7    (*(__IO uint32_t*)0x400941A8U) /**< \brief (PWM) PWM Comparison 7 Mode Register */
239   #define REG_PWM_CMPMUPD7 (*(__O  uint32_t*)0x400941ACU) /**< \brief (PWM) PWM Comparison 7 Mode Update Register */
240   #define REG_PWM_CMR0     (*(__IO uint32_t*)0x40094200U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 0) */
241   #define REG_PWM_CDTY0    (*(__IO uint32_t*)0x40094204U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 0) */
242   #define REG_PWM_CDTYUPD0 (*(__O  uint32_t*)0x40094208U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 0) */
243   #define REG_PWM_CPRD0    (*(__IO uint32_t*)0x4009420CU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 0) */
244   #define REG_PWM_CPRDUPD0 (*(__O  uint32_t*)0x40094210U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 0) */
245   #define REG_PWM_CCNT0    (*(__I  uint32_t*)0x40094214U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 0) */
246   #define REG_PWM_DT0      (*(__IO uint32_t*)0x40094218U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 0) */
247   #define REG_PWM_DTUPD0   (*(__O  uint32_t*)0x4009421CU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 0) */
248   #define REG_PWM_CMR1     (*(__IO uint32_t*)0x40094220U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 1) */
249   #define REG_PWM_CDTY1    (*(__IO uint32_t*)0x40094224U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 1) */
250   #define REG_PWM_CDTYUPD1 (*(__O  uint32_t*)0x40094228U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 1) */
251   #define REG_PWM_CPRD1    (*(__IO uint32_t*)0x4009422CU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 1) */
252   #define REG_PWM_CPRDUPD1 (*(__O  uint32_t*)0x40094230U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 1) */
253   #define REG_PWM_CCNT1    (*(__I  uint32_t*)0x40094234U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 1) */
254   #define REG_PWM_DT1      (*(__IO uint32_t*)0x40094238U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 1) */
255   #define REG_PWM_DTUPD1   (*(__O  uint32_t*)0x4009423CU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 1) */
256   #define REG_PWM_CMR2     (*(__IO uint32_t*)0x40094240U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 2) */
257   #define REG_PWM_CDTY2    (*(__IO uint32_t*)0x40094244U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 2) */
258   #define REG_PWM_CDTYUPD2 (*(__O  uint32_t*)0x40094248U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 2) */
259   #define REG_PWM_CPRD2    (*(__IO uint32_t*)0x4009424CU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 2) */
260   #define REG_PWM_CPRDUPD2 (*(__O  uint32_t*)0x40094250U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 2) */
261   #define REG_PWM_CCNT2    (*(__I  uint32_t*)0x40094254U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 2) */
262   #define REG_PWM_DT2      (*(__IO uint32_t*)0x40094258U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 2) */
263   #define REG_PWM_DTUPD2   (*(__O  uint32_t*)0x4009425CU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 2) */
264   #define REG_PWM_CMR3     (*(__IO uint32_t*)0x40094260U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 3) */
265   #define REG_PWM_CDTY3    (*(__IO uint32_t*)0x40094264U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 3) */
266   #define REG_PWM_CDTYUPD3 (*(__O  uint32_t*)0x40094268U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 3) */
267   #define REG_PWM_CPRD3    (*(__IO uint32_t*)0x4009426CU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 3) */
268   #define REG_PWM_CPRDUPD3 (*(__O  uint32_t*)0x40094270U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 3) */
269   #define REG_PWM_CCNT3    (*(__I  uint32_t*)0x40094274U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 3) */
270   #define REG_PWM_DT3      (*(__IO uint32_t*)0x40094278U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 3) */
271   #define REG_PWM_DTUPD3   (*(__O  uint32_t*)0x4009427CU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 3) */
272   #define REG_PWM_CMR4     (*(__IO uint32_t*)0x40094280U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 4) */
273   #define REG_PWM_CDTY4    (*(__IO uint32_t*)0x40094284U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 4) */
274   #define REG_PWM_CDTYUPD4 (*(__O  uint32_t*)0x40094288U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 4) */
275   #define REG_PWM_CPRD4    (*(__IO uint32_t*)0x4009428CU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 4) */
276   #define REG_PWM_CPRDUPD4 (*(__O  uint32_t*)0x40094290U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 4) */
277   #define REG_PWM_CCNT4    (*(__I  uint32_t*)0x40094294U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 4) */
278   #define REG_PWM_DT4      (*(__IO uint32_t*)0x40094298U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 4) */
279   #define REG_PWM_DTUPD4   (*(__O  uint32_t*)0x4009429CU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 4) */
280   #define REG_PWM_CMR5     (*(__IO uint32_t*)0x400942A0U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 5) */
281   #define REG_PWM_CDTY5    (*(__IO uint32_t*)0x400942A4U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 5) */
282   #define REG_PWM_CDTYUPD5 (*(__O  uint32_t*)0x400942A8U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 5) */
283   #define REG_PWM_CPRD5    (*(__IO uint32_t*)0x400942ACU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 5) */
284   #define REG_PWM_CPRDUPD5 (*(__O  uint32_t*)0x400942B0U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 5) */
285   #define REG_PWM_CCNT5    (*(__I  uint32_t*)0x400942B4U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 5) */
286   #define REG_PWM_DT5      (*(__IO uint32_t*)0x400942B8U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 5) */
287   #define REG_PWM_DTUPD5   (*(__O  uint32_t*)0x400942BCU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 5) */
288   #define REG_PWM_CMR6     (*(__IO uint32_t*)0x400942C0U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 6) */
289   #define REG_PWM_CDTY6    (*(__IO uint32_t*)0x400942C4U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 6) */
290   #define REG_PWM_CDTYUPD6 (*(__O  uint32_t*)0x400942C8U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 6) */
291   #define REG_PWM_CPRD6    (*(__IO uint32_t*)0x400942CCU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 6) */
292   #define REG_PWM_CPRDUPD6 (*(__O  uint32_t*)0x400942D0U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 6) */
293   #define REG_PWM_CCNT6    (*(__I  uint32_t*)0x400942D4U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 6) */
294   #define REG_PWM_DT6      (*(__IO uint32_t*)0x400942D8U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 6) */
295   #define REG_PWM_DTUPD6   (*(__O  uint32_t*)0x400942DCU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 6) */
296   #define REG_PWM_CMR7     (*(__IO uint32_t*)0x400942E0U) /**< \brief (PWM) PWM Channel Mode Register (ch_num = 7) */
297   #define REG_PWM_CDTY7    (*(__IO uint32_t*)0x400942E4U) /**< \brief (PWM) PWM Channel Duty Cycle Register (ch_num = 7) */
298   #define REG_PWM_CDTYUPD7 (*(__O  uint32_t*)0x400942E8U) /**< \brief (PWM) PWM Channel Duty Cycle Update Register (ch_num = 7) */
299   #define REG_PWM_CPRD7    (*(__IO uint32_t*)0x400942ECU) /**< \brief (PWM) PWM Channel Period Register (ch_num = 7) */
300   #define REG_PWM_CPRDUPD7 (*(__O  uint32_t*)0x400942F0U) /**< \brief (PWM) PWM Channel Period Update Register (ch_num = 7) */
301   #define REG_PWM_CCNT7    (*(__I  uint32_t*)0x400942F4U) /**< \brief (PWM) PWM Channel Counter Register (ch_num = 7) */
302   #define REG_PWM_DT7      (*(__IO uint32_t*)0x400942F8U) /**< \brief (PWM) PWM Channel Dead Time Register (ch_num = 7) */
303   #define REG_PWM_DTUPD7   (*(__O  uint32_t*)0x400942FCU) /**< \brief (PWM) PWM Channel Dead Time Update Register (ch_num = 7) */
304 #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
305 
306 #endif /* _SAM3XA_PWM_INSTANCE_ */
307