1 /** 2 * \file 3 * 4 * \brief Peripheral I/O description for SAML21E18B 5 * 6 * Copyright (c) 2018 Microchip Technology Inc. 7 * 8 * \asf_license_start 9 * 10 * \page License 11 * 12 * SPDX-License-Identifier: Apache-2.0 13 * 14 * Licensed under the Apache License, Version 2.0 (the "License"); you may 15 * not use this file except in compliance with the License. 16 * You may obtain a copy of the Licence at 17 * 18 * http://www.apache.org/licenses/LICENSE-2.0 19 * 20 * Unless required by applicable law or agreed to in writing, software 21 * distributed under the License is distributed on an AS IS BASIS, WITHOUT 22 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. 23 * See the License for the specific language governing permissions and 24 * limitations under the License. 25 * 26 * \asf_license_stop 27 * 28 */ 29 30 #ifndef _SAML21E18B_PIO_ 31 #define _SAML21E18B_PIO_ 32 33 #define PIN_PA00 0 /**< \brief Pin Number for PA00 */ 34 #define PORT_PA00 (_UL_(1) << 0) /**< \brief PORT Mask for PA00 */ 35 #define PIN_PA01 1 /**< \brief Pin Number for PA01 */ 36 #define PORT_PA01 (_UL_(1) << 1) /**< \brief PORT Mask for PA01 */ 37 #define PIN_PA02 2 /**< \brief Pin Number for PA02 */ 38 #define PORT_PA02 (_UL_(1) << 2) /**< \brief PORT Mask for PA02 */ 39 #define PIN_PA03 3 /**< \brief Pin Number for PA03 */ 40 #define PORT_PA03 (_UL_(1) << 3) /**< \brief PORT Mask for PA03 */ 41 #define PIN_PA04 4 /**< \brief Pin Number for PA04 */ 42 #define PORT_PA04 (_UL_(1) << 4) /**< \brief PORT Mask for PA04 */ 43 #define PIN_PA05 5 /**< \brief Pin Number for PA05 */ 44 #define PORT_PA05 (_UL_(1) << 5) /**< \brief PORT Mask for PA05 */ 45 #define PIN_PA06 6 /**< \brief Pin Number for PA06 */ 46 #define PORT_PA06 (_UL_(1) << 6) /**< \brief PORT Mask for PA06 */ 47 #define PIN_PA07 7 /**< \brief Pin Number for PA07 */ 48 #define PORT_PA07 (_UL_(1) << 7) /**< \brief PORT Mask for PA07 */ 49 #define PIN_PA08 8 /**< \brief Pin Number for PA08 */ 50 #define PORT_PA08 (_UL_(1) << 8) /**< \brief PORT Mask for PA08 */ 51 #define PIN_PA09 9 /**< \brief Pin Number for PA09 */ 52 #define PORT_PA09 (_UL_(1) << 9) /**< \brief PORT Mask for PA09 */ 53 #define PIN_PA10 10 /**< \brief Pin Number for PA10 */ 54 #define PORT_PA10 (_UL_(1) << 10) /**< \brief PORT Mask for PA10 */ 55 #define PIN_PA11 11 /**< \brief Pin Number for PA11 */ 56 #define PORT_PA11 (_UL_(1) << 11) /**< \brief PORT Mask for PA11 */ 57 #define PIN_PA14 14 /**< \brief Pin Number for PA14 */ 58 #define PORT_PA14 (_UL_(1) << 14) /**< \brief PORT Mask for PA14 */ 59 #define PIN_PA15 15 /**< \brief Pin Number for PA15 */ 60 #define PORT_PA15 (_UL_(1) << 15) /**< \brief PORT Mask for PA15 */ 61 #define PIN_PA16 16 /**< \brief Pin Number for PA16 */ 62 #define PORT_PA16 (_UL_(1) << 16) /**< \brief PORT Mask for PA16 */ 63 #define PIN_PA17 17 /**< \brief Pin Number for PA17 */ 64 #define PORT_PA17 (_UL_(1) << 17) /**< \brief PORT Mask for PA17 */ 65 #define PIN_PA18 18 /**< \brief Pin Number for PA18 */ 66 #define PORT_PA18 (_UL_(1) << 18) /**< \brief PORT Mask for PA18 */ 67 #define PIN_PA19 19 /**< \brief Pin Number for PA19 */ 68 #define PORT_PA19 (_UL_(1) << 19) /**< \brief PORT Mask for PA19 */ 69 #define PIN_PA22 22 /**< \brief Pin Number for PA22 */ 70 #define PORT_PA22 (_UL_(1) << 22) /**< \brief PORT Mask for PA22 */ 71 #define PIN_PA23 23 /**< \brief Pin Number for PA23 */ 72 #define PORT_PA23 (_UL_(1) << 23) /**< \brief PORT Mask for PA23 */ 73 #define PIN_PA24 24 /**< \brief Pin Number for PA24 */ 74 #define PORT_PA24 (_UL_(1) << 24) /**< \brief PORT Mask for PA24 */ 75 #define PIN_PA25 25 /**< \brief Pin Number for PA25 */ 76 #define PORT_PA25 (_UL_(1) << 25) /**< \brief PORT Mask for PA25 */ 77 #define PIN_PA27 27 /**< \brief Pin Number for PA27 */ 78 #define PORT_PA27 (_UL_(1) << 27) /**< \brief PORT Mask for PA27 */ 79 #define PIN_PA30 30 /**< \brief Pin Number for PA30 */ 80 #define PORT_PA30 (_UL_(1) << 30) /**< \brief PORT Mask for PA30 */ 81 #define PIN_PA31 31 /**< \brief Pin Number for PA31 */ 82 #define PORT_PA31 (_UL_(1) << 31) /**< \brief PORT Mask for PA31 */ 83 /* ========== PORT definition for RSTC peripheral ========== */ 84 #define PIN_PA00A_RSTC_EXTWAKE0 _L_(0) /**< \brief RSTC signal: EXTWAKE0 on PA00 mux A */ 85 #define MUX_PA00A_RSTC_EXTWAKE0 _L_(0) 86 #define PINMUX_PA00A_RSTC_EXTWAKE0 ((PIN_PA00A_RSTC_EXTWAKE0 << 16) | MUX_PA00A_RSTC_EXTWAKE0) 87 #define PORT_PA00A_RSTC_EXTWAKE0 (_UL_(1) << 0) 88 #define PIN_PA01A_RSTC_EXTWAKE1 _L_(1) /**< \brief RSTC signal: EXTWAKE1 on PA01 mux A */ 89 #define MUX_PA01A_RSTC_EXTWAKE1 _L_(0) 90 #define PINMUX_PA01A_RSTC_EXTWAKE1 ((PIN_PA01A_RSTC_EXTWAKE1 << 16) | MUX_PA01A_RSTC_EXTWAKE1) 91 #define PORT_PA01A_RSTC_EXTWAKE1 (_UL_(1) << 1) 92 #define PIN_PA02A_RSTC_EXTWAKE2 _L_(2) /**< \brief RSTC signal: EXTWAKE2 on PA02 mux A */ 93 #define MUX_PA02A_RSTC_EXTWAKE2 _L_(0) 94 #define PINMUX_PA02A_RSTC_EXTWAKE2 ((PIN_PA02A_RSTC_EXTWAKE2 << 16) | MUX_PA02A_RSTC_EXTWAKE2) 95 #define PORT_PA02A_RSTC_EXTWAKE2 (_UL_(1) << 2) 96 #define PIN_PA03A_RSTC_EXTWAKE3 _L_(3) /**< \brief RSTC signal: EXTWAKE3 on PA03 mux A */ 97 #define MUX_PA03A_RSTC_EXTWAKE3 _L_(0) 98 #define PINMUX_PA03A_RSTC_EXTWAKE3 ((PIN_PA03A_RSTC_EXTWAKE3 << 16) | MUX_PA03A_RSTC_EXTWAKE3) 99 #define PORT_PA03A_RSTC_EXTWAKE3 (_UL_(1) << 3) 100 #define PIN_PA04A_RSTC_EXTWAKE4 _L_(4) /**< \brief RSTC signal: EXTWAKE4 on PA04 mux A */ 101 #define MUX_PA04A_RSTC_EXTWAKE4 _L_(0) 102 #define PINMUX_PA04A_RSTC_EXTWAKE4 ((PIN_PA04A_RSTC_EXTWAKE4 << 16) | MUX_PA04A_RSTC_EXTWAKE4) 103 #define PORT_PA04A_RSTC_EXTWAKE4 (_UL_(1) << 4) 104 #define PIN_PA05A_RSTC_EXTWAKE5 _L_(5) /**< \brief RSTC signal: EXTWAKE5 on PA05 mux A */ 105 #define MUX_PA05A_RSTC_EXTWAKE5 _L_(0) 106 #define PINMUX_PA05A_RSTC_EXTWAKE5 ((PIN_PA05A_RSTC_EXTWAKE5 << 16) | MUX_PA05A_RSTC_EXTWAKE5) 107 #define PORT_PA05A_RSTC_EXTWAKE5 (_UL_(1) << 5) 108 #define PIN_PA06A_RSTC_EXTWAKE6 _L_(6) /**< \brief RSTC signal: EXTWAKE6 on PA06 mux A */ 109 #define MUX_PA06A_RSTC_EXTWAKE6 _L_(0) 110 #define PINMUX_PA06A_RSTC_EXTWAKE6 ((PIN_PA06A_RSTC_EXTWAKE6 << 16) | MUX_PA06A_RSTC_EXTWAKE6) 111 #define PORT_PA06A_RSTC_EXTWAKE6 (_UL_(1) << 6) 112 #define PIN_PA07A_RSTC_EXTWAKE7 _L_(7) /**< \brief RSTC signal: EXTWAKE7 on PA07 mux A */ 113 #define MUX_PA07A_RSTC_EXTWAKE7 _L_(0) 114 #define PINMUX_PA07A_RSTC_EXTWAKE7 ((PIN_PA07A_RSTC_EXTWAKE7 << 16) | MUX_PA07A_RSTC_EXTWAKE7) 115 #define PORT_PA07A_RSTC_EXTWAKE7 (_UL_(1) << 7) 116 /* ========== PORT definition for GCLK peripheral ========== */ 117 #define PIN_PA14H_GCLK_IO0 _L_(14) /**< \brief GCLK signal: IO0 on PA14 mux H */ 118 #define MUX_PA14H_GCLK_IO0 _L_(7) 119 #define PINMUX_PA14H_GCLK_IO0 ((PIN_PA14H_GCLK_IO0 << 16) | MUX_PA14H_GCLK_IO0) 120 #define PORT_PA14H_GCLK_IO0 (_UL_(1) << 14) 121 #define PIN_PA27H_GCLK_IO0 _L_(27) /**< \brief GCLK signal: IO0 on PA27 mux H */ 122 #define MUX_PA27H_GCLK_IO0 _L_(7) 123 #define PINMUX_PA27H_GCLK_IO0 ((PIN_PA27H_GCLK_IO0 << 16) | MUX_PA27H_GCLK_IO0) 124 #define PORT_PA27H_GCLK_IO0 (_UL_(1) << 27) 125 #define PIN_PA30H_GCLK_IO0 _L_(30) /**< \brief GCLK signal: IO0 on PA30 mux H */ 126 #define MUX_PA30H_GCLK_IO0 _L_(7) 127 #define PINMUX_PA30H_GCLK_IO0 ((PIN_PA30H_GCLK_IO0 << 16) | MUX_PA30H_GCLK_IO0) 128 #define PORT_PA30H_GCLK_IO0 (_UL_(1) << 30) 129 #define PIN_PA15H_GCLK_IO1 _L_(15) /**< \brief GCLK signal: IO1 on PA15 mux H */ 130 #define MUX_PA15H_GCLK_IO1 _L_(7) 131 #define PINMUX_PA15H_GCLK_IO1 ((PIN_PA15H_GCLK_IO1 << 16) | MUX_PA15H_GCLK_IO1) 132 #define PORT_PA15H_GCLK_IO1 (_UL_(1) << 15) 133 #define PIN_PA16H_GCLK_IO2 _L_(16) /**< \brief GCLK signal: IO2 on PA16 mux H */ 134 #define MUX_PA16H_GCLK_IO2 _L_(7) 135 #define PINMUX_PA16H_GCLK_IO2 ((PIN_PA16H_GCLK_IO2 << 16) | MUX_PA16H_GCLK_IO2) 136 #define PORT_PA16H_GCLK_IO2 (_UL_(1) << 16) 137 #define PIN_PA17H_GCLK_IO3 _L_(17) /**< \brief GCLK signal: IO3 on PA17 mux H */ 138 #define MUX_PA17H_GCLK_IO3 _L_(7) 139 #define PINMUX_PA17H_GCLK_IO3 ((PIN_PA17H_GCLK_IO3 << 16) | MUX_PA17H_GCLK_IO3) 140 #define PORT_PA17H_GCLK_IO3 (_UL_(1) << 17) 141 #define PIN_PA10H_GCLK_IO4 _L_(10) /**< \brief GCLK signal: IO4 on PA10 mux H */ 142 #define MUX_PA10H_GCLK_IO4 _L_(7) 143 #define PINMUX_PA10H_GCLK_IO4 ((PIN_PA10H_GCLK_IO4 << 16) | MUX_PA10H_GCLK_IO4) 144 #define PORT_PA10H_GCLK_IO4 (_UL_(1) << 10) 145 #define PIN_PA11H_GCLK_IO5 _L_(11) /**< \brief GCLK signal: IO5 on PA11 mux H */ 146 #define MUX_PA11H_GCLK_IO5 _L_(7) 147 #define PINMUX_PA11H_GCLK_IO5 ((PIN_PA11H_GCLK_IO5 << 16) | MUX_PA11H_GCLK_IO5) 148 #define PORT_PA11H_GCLK_IO5 (_UL_(1) << 11) 149 #define PIN_PA22H_GCLK_IO6 _L_(22) /**< \brief GCLK signal: IO6 on PA22 mux H */ 150 #define MUX_PA22H_GCLK_IO6 _L_(7) 151 #define PINMUX_PA22H_GCLK_IO6 ((PIN_PA22H_GCLK_IO6 << 16) | MUX_PA22H_GCLK_IO6) 152 #define PORT_PA22H_GCLK_IO6 (_UL_(1) << 22) 153 #define PIN_PA23H_GCLK_IO7 _L_(23) /**< \brief GCLK signal: IO7 on PA23 mux H */ 154 #define MUX_PA23H_GCLK_IO7 _L_(7) 155 #define PINMUX_PA23H_GCLK_IO7 ((PIN_PA23H_GCLK_IO7 << 16) | MUX_PA23H_GCLK_IO7) 156 #define PORT_PA23H_GCLK_IO7 (_UL_(1) << 23) 157 /* ========== PORT definition for EIC peripheral ========== */ 158 #define PIN_PA16A_EIC_EXTINT0 _L_(16) /**< \brief EIC signal: EXTINT0 on PA16 mux A */ 159 #define MUX_PA16A_EIC_EXTINT0 _L_(0) 160 #define PINMUX_PA16A_EIC_EXTINT0 ((PIN_PA16A_EIC_EXTINT0 << 16) | MUX_PA16A_EIC_EXTINT0) 161 #define PORT_PA16A_EIC_EXTINT0 (_UL_(1) << 16) 162 #define PIN_PA16A_EIC_EXTINT_NUM _L_(0) /**< \brief EIC signal: PIN_PA16 External Interrupt Line */ 163 #define PIN_PA00A_EIC_EXTINT0 _L_(0) /**< \brief EIC signal: EXTINT0 on PA00 mux A */ 164 #define MUX_PA00A_EIC_EXTINT0 _L_(0) 165 #define PINMUX_PA00A_EIC_EXTINT0 ((PIN_PA00A_EIC_EXTINT0 << 16) | MUX_PA00A_EIC_EXTINT0) 166 #define PORT_PA00A_EIC_EXTINT0 (_UL_(1) << 0) 167 #define PIN_PA00A_EIC_EXTINT_NUM _L_(0) /**< \brief EIC signal: PIN_PA00 External Interrupt Line */ 168 #define PIN_PA17A_EIC_EXTINT1 _L_(17) /**< \brief EIC signal: EXTINT1 on PA17 mux A */ 169 #define MUX_PA17A_EIC_EXTINT1 _L_(0) 170 #define PINMUX_PA17A_EIC_EXTINT1 ((PIN_PA17A_EIC_EXTINT1 << 16) | MUX_PA17A_EIC_EXTINT1) 171 #define PORT_PA17A_EIC_EXTINT1 (_UL_(1) << 17) 172 #define PIN_PA17A_EIC_EXTINT_NUM _L_(1) /**< \brief EIC signal: PIN_PA17 External Interrupt Line */ 173 #define PIN_PA01A_EIC_EXTINT1 _L_(1) /**< \brief EIC signal: EXTINT1 on PA01 mux A */ 174 #define MUX_PA01A_EIC_EXTINT1 _L_(0) 175 #define PINMUX_PA01A_EIC_EXTINT1 ((PIN_PA01A_EIC_EXTINT1 << 16) | MUX_PA01A_EIC_EXTINT1) 176 #define PORT_PA01A_EIC_EXTINT1 (_UL_(1) << 1) 177 #define PIN_PA01A_EIC_EXTINT_NUM _L_(1) /**< \brief EIC signal: PIN_PA01 External Interrupt Line */ 178 #define PIN_PA02A_EIC_EXTINT2 _L_(2) /**< \brief EIC signal: EXTINT2 on PA02 mux A */ 179 #define MUX_PA02A_EIC_EXTINT2 _L_(0) 180 #define PINMUX_PA02A_EIC_EXTINT2 ((PIN_PA02A_EIC_EXTINT2 << 16) | MUX_PA02A_EIC_EXTINT2) 181 #define PORT_PA02A_EIC_EXTINT2 (_UL_(1) << 2) 182 #define PIN_PA02A_EIC_EXTINT_NUM _L_(2) /**< \brief EIC signal: PIN_PA02 External Interrupt Line */ 183 #define PIN_PA18A_EIC_EXTINT2 _L_(18) /**< \brief EIC signal: EXTINT2 on PA18 mux A */ 184 #define MUX_PA18A_EIC_EXTINT2 _L_(0) 185 #define PINMUX_PA18A_EIC_EXTINT2 ((PIN_PA18A_EIC_EXTINT2 << 16) | MUX_PA18A_EIC_EXTINT2) 186 #define PORT_PA18A_EIC_EXTINT2 (_UL_(1) << 18) 187 #define PIN_PA18A_EIC_EXTINT_NUM _L_(2) /**< \brief EIC signal: PIN_PA18 External Interrupt Line */ 188 #define PIN_PA03A_EIC_EXTINT3 _L_(3) /**< \brief EIC signal: EXTINT3 on PA03 mux A */ 189 #define MUX_PA03A_EIC_EXTINT3 _L_(0) 190 #define PINMUX_PA03A_EIC_EXTINT3 ((PIN_PA03A_EIC_EXTINT3 << 16) | MUX_PA03A_EIC_EXTINT3) 191 #define PORT_PA03A_EIC_EXTINT3 (_UL_(1) << 3) 192 #define PIN_PA03A_EIC_EXTINT_NUM _L_(3) /**< \brief EIC signal: PIN_PA03 External Interrupt Line */ 193 #define PIN_PA19A_EIC_EXTINT3 _L_(19) /**< \brief EIC signal: EXTINT3 on PA19 mux A */ 194 #define MUX_PA19A_EIC_EXTINT3 _L_(0) 195 #define PINMUX_PA19A_EIC_EXTINT3 ((PIN_PA19A_EIC_EXTINT3 << 16) | MUX_PA19A_EIC_EXTINT3) 196 #define PORT_PA19A_EIC_EXTINT3 (_UL_(1) << 19) 197 #define PIN_PA19A_EIC_EXTINT_NUM _L_(3) /**< \brief EIC signal: PIN_PA19 External Interrupt Line */ 198 #define PIN_PA04A_EIC_EXTINT4 _L_(4) /**< \brief EIC signal: EXTINT4 on PA04 mux A */ 199 #define MUX_PA04A_EIC_EXTINT4 _L_(0) 200 #define PINMUX_PA04A_EIC_EXTINT4 ((PIN_PA04A_EIC_EXTINT4 << 16) | MUX_PA04A_EIC_EXTINT4) 201 #define PORT_PA04A_EIC_EXTINT4 (_UL_(1) << 4) 202 #define PIN_PA04A_EIC_EXTINT_NUM _L_(4) /**< \brief EIC signal: PIN_PA04 External Interrupt Line */ 203 #define PIN_PA05A_EIC_EXTINT5 _L_(5) /**< \brief EIC signal: EXTINT5 on PA05 mux A */ 204 #define MUX_PA05A_EIC_EXTINT5 _L_(0) 205 #define PINMUX_PA05A_EIC_EXTINT5 ((PIN_PA05A_EIC_EXTINT5 << 16) | MUX_PA05A_EIC_EXTINT5) 206 #define PORT_PA05A_EIC_EXTINT5 (_UL_(1) << 5) 207 #define PIN_PA05A_EIC_EXTINT_NUM _L_(5) /**< \brief EIC signal: PIN_PA05 External Interrupt Line */ 208 #define PIN_PA06A_EIC_EXTINT6 _L_(6) /**< \brief EIC signal: EXTINT6 on PA06 mux A */ 209 #define MUX_PA06A_EIC_EXTINT6 _L_(0) 210 #define PINMUX_PA06A_EIC_EXTINT6 ((PIN_PA06A_EIC_EXTINT6 << 16) | MUX_PA06A_EIC_EXTINT6) 211 #define PORT_PA06A_EIC_EXTINT6 (_UL_(1) << 6) 212 #define PIN_PA06A_EIC_EXTINT_NUM _L_(6) /**< \brief EIC signal: PIN_PA06 External Interrupt Line */ 213 #define PIN_PA22A_EIC_EXTINT6 _L_(22) /**< \brief EIC signal: EXTINT6 on PA22 mux A */ 214 #define MUX_PA22A_EIC_EXTINT6 _L_(0) 215 #define PINMUX_PA22A_EIC_EXTINT6 ((PIN_PA22A_EIC_EXTINT6 << 16) | MUX_PA22A_EIC_EXTINT6) 216 #define PORT_PA22A_EIC_EXTINT6 (_UL_(1) << 22) 217 #define PIN_PA22A_EIC_EXTINT_NUM _L_(6) /**< \brief EIC signal: PIN_PA22 External Interrupt Line */ 218 #define PIN_PA07A_EIC_EXTINT7 _L_(7) /**< \brief EIC signal: EXTINT7 on PA07 mux A */ 219 #define MUX_PA07A_EIC_EXTINT7 _L_(0) 220 #define PINMUX_PA07A_EIC_EXTINT7 ((PIN_PA07A_EIC_EXTINT7 << 16) | MUX_PA07A_EIC_EXTINT7) 221 #define PORT_PA07A_EIC_EXTINT7 (_UL_(1) << 7) 222 #define PIN_PA07A_EIC_EXTINT_NUM _L_(7) /**< \brief EIC signal: PIN_PA07 External Interrupt Line */ 223 #define PIN_PA23A_EIC_EXTINT7 _L_(23) /**< \brief EIC signal: EXTINT7 on PA23 mux A */ 224 #define MUX_PA23A_EIC_EXTINT7 _L_(0) 225 #define PINMUX_PA23A_EIC_EXTINT7 ((PIN_PA23A_EIC_EXTINT7 << 16) | MUX_PA23A_EIC_EXTINT7) 226 #define PORT_PA23A_EIC_EXTINT7 (_UL_(1) << 23) 227 #define PIN_PA23A_EIC_EXTINT_NUM _L_(7) /**< \brief EIC signal: PIN_PA23 External Interrupt Line */ 228 #define PIN_PA09A_EIC_EXTINT9 _L_(9) /**< \brief EIC signal: EXTINT9 on PA09 mux A */ 229 #define MUX_PA09A_EIC_EXTINT9 _L_(0) 230 #define PINMUX_PA09A_EIC_EXTINT9 ((PIN_PA09A_EIC_EXTINT9 << 16) | MUX_PA09A_EIC_EXTINT9) 231 #define PORT_PA09A_EIC_EXTINT9 (_UL_(1) << 9) 232 #define PIN_PA09A_EIC_EXTINT_NUM _L_(9) /**< \brief EIC signal: PIN_PA09 External Interrupt Line */ 233 #define PIN_PA10A_EIC_EXTINT10 _L_(10) /**< \brief EIC signal: EXTINT10 on PA10 mux A */ 234 #define MUX_PA10A_EIC_EXTINT10 _L_(0) 235 #define PINMUX_PA10A_EIC_EXTINT10 ((PIN_PA10A_EIC_EXTINT10 << 16) | MUX_PA10A_EIC_EXTINT10) 236 #define PORT_PA10A_EIC_EXTINT10 (_UL_(1) << 10) 237 #define PIN_PA10A_EIC_EXTINT_NUM _L_(10) /**< \brief EIC signal: PIN_PA10 External Interrupt Line */ 238 #define PIN_PA30A_EIC_EXTINT10 _L_(30) /**< \brief EIC signal: EXTINT10 on PA30 mux A */ 239 #define MUX_PA30A_EIC_EXTINT10 _L_(0) 240 #define PINMUX_PA30A_EIC_EXTINT10 ((PIN_PA30A_EIC_EXTINT10 << 16) | MUX_PA30A_EIC_EXTINT10) 241 #define PORT_PA30A_EIC_EXTINT10 (_UL_(1) << 30) 242 #define PIN_PA30A_EIC_EXTINT_NUM _L_(10) /**< \brief EIC signal: PIN_PA30 External Interrupt Line */ 243 #define PIN_PA11A_EIC_EXTINT11 _L_(11) /**< \brief EIC signal: EXTINT11 on PA11 mux A */ 244 #define MUX_PA11A_EIC_EXTINT11 _L_(0) 245 #define PINMUX_PA11A_EIC_EXTINT11 ((PIN_PA11A_EIC_EXTINT11 << 16) | MUX_PA11A_EIC_EXTINT11) 246 #define PORT_PA11A_EIC_EXTINT11 (_UL_(1) << 11) 247 #define PIN_PA11A_EIC_EXTINT_NUM _L_(11) /**< \brief EIC signal: PIN_PA11 External Interrupt Line */ 248 #define PIN_PA31A_EIC_EXTINT11 _L_(31) /**< \brief EIC signal: EXTINT11 on PA31 mux A */ 249 #define MUX_PA31A_EIC_EXTINT11 _L_(0) 250 #define PINMUX_PA31A_EIC_EXTINT11 ((PIN_PA31A_EIC_EXTINT11 << 16) | MUX_PA31A_EIC_EXTINT11) 251 #define PORT_PA31A_EIC_EXTINT11 (_UL_(1) << 31) 252 #define PIN_PA31A_EIC_EXTINT_NUM _L_(11) /**< \brief EIC signal: PIN_PA31 External Interrupt Line */ 253 #define PIN_PA24A_EIC_EXTINT12 _L_(24) /**< \brief EIC signal: EXTINT12 on PA24 mux A */ 254 #define MUX_PA24A_EIC_EXTINT12 _L_(0) 255 #define PINMUX_PA24A_EIC_EXTINT12 ((PIN_PA24A_EIC_EXTINT12 << 16) | MUX_PA24A_EIC_EXTINT12) 256 #define PORT_PA24A_EIC_EXTINT12 (_UL_(1) << 24) 257 #define PIN_PA24A_EIC_EXTINT_NUM _L_(12) /**< \brief EIC signal: PIN_PA24 External Interrupt Line */ 258 #define PIN_PA25A_EIC_EXTINT13 _L_(25) /**< \brief EIC signal: EXTINT13 on PA25 mux A */ 259 #define MUX_PA25A_EIC_EXTINT13 _L_(0) 260 #define PINMUX_PA25A_EIC_EXTINT13 ((PIN_PA25A_EIC_EXTINT13 << 16) | MUX_PA25A_EIC_EXTINT13) 261 #define PORT_PA25A_EIC_EXTINT13 (_UL_(1) << 25) 262 #define PIN_PA25A_EIC_EXTINT_NUM _L_(13) /**< \brief EIC signal: PIN_PA25 External Interrupt Line */ 263 #define PIN_PA14A_EIC_EXTINT14 _L_(14) /**< \brief EIC signal: EXTINT14 on PA14 mux A */ 264 #define MUX_PA14A_EIC_EXTINT14 _L_(0) 265 #define PINMUX_PA14A_EIC_EXTINT14 ((PIN_PA14A_EIC_EXTINT14 << 16) | MUX_PA14A_EIC_EXTINT14) 266 #define PORT_PA14A_EIC_EXTINT14 (_UL_(1) << 14) 267 #define PIN_PA14A_EIC_EXTINT_NUM _L_(14) /**< \brief EIC signal: PIN_PA14 External Interrupt Line */ 268 #define PIN_PA27A_EIC_EXTINT15 _L_(27) /**< \brief EIC signal: EXTINT15 on PA27 mux A */ 269 #define MUX_PA27A_EIC_EXTINT15 _L_(0) 270 #define PINMUX_PA27A_EIC_EXTINT15 ((PIN_PA27A_EIC_EXTINT15 << 16) | MUX_PA27A_EIC_EXTINT15) 271 #define PORT_PA27A_EIC_EXTINT15 (_UL_(1) << 27) 272 #define PIN_PA27A_EIC_EXTINT_NUM _L_(15) /**< \brief EIC signal: PIN_PA27 External Interrupt Line */ 273 #define PIN_PA15A_EIC_EXTINT15 _L_(15) /**< \brief EIC signal: EXTINT15 on PA15 mux A */ 274 #define MUX_PA15A_EIC_EXTINT15 _L_(0) 275 #define PINMUX_PA15A_EIC_EXTINT15 ((PIN_PA15A_EIC_EXTINT15 << 16) | MUX_PA15A_EIC_EXTINT15) 276 #define PORT_PA15A_EIC_EXTINT15 (_UL_(1) << 15) 277 #define PIN_PA15A_EIC_EXTINT_NUM _L_(15) /**< \brief EIC signal: PIN_PA15 External Interrupt Line */ 278 #define PIN_PA08A_EIC_NMI _L_(8) /**< \brief EIC signal: NMI on PA08 mux A */ 279 #define MUX_PA08A_EIC_NMI _L_(0) 280 #define PINMUX_PA08A_EIC_NMI ((PIN_PA08A_EIC_NMI << 16) | MUX_PA08A_EIC_NMI) 281 #define PORT_PA08A_EIC_NMI (_UL_(1) << 8) 282 /* ========== PORT definition for USB peripheral ========== */ 283 #define PIN_PA24G_USB_DM _L_(24) /**< \brief USB signal: DM on PA24 mux G */ 284 #define MUX_PA24G_USB_DM _L_(6) 285 #define PINMUX_PA24G_USB_DM ((PIN_PA24G_USB_DM << 16) | MUX_PA24G_USB_DM) 286 #define PORT_PA24G_USB_DM (_UL_(1) << 24) 287 #define PIN_PA25G_USB_DP _L_(25) /**< \brief USB signal: DP on PA25 mux G */ 288 #define MUX_PA25G_USB_DP _L_(6) 289 #define PINMUX_PA25G_USB_DP ((PIN_PA25G_USB_DP << 16) | MUX_PA25G_USB_DP) 290 #define PORT_PA25G_USB_DP (_UL_(1) << 25) 291 #define PIN_PA23G_USB_SOF_1KHZ _L_(23) /**< \brief USB signal: SOF_1KHZ on PA23 mux G */ 292 #define MUX_PA23G_USB_SOF_1KHZ _L_(6) 293 #define PINMUX_PA23G_USB_SOF_1KHZ ((PIN_PA23G_USB_SOF_1KHZ << 16) | MUX_PA23G_USB_SOF_1KHZ) 294 #define PORT_PA23G_USB_SOF_1KHZ (_UL_(1) << 23) 295 /* ========== PORT definition for SERCOM0 peripheral ========== */ 296 #define PIN_PA04D_SERCOM0_PAD0 _L_(4) /**< \brief SERCOM0 signal: PAD0 on PA04 mux D */ 297 #define MUX_PA04D_SERCOM0_PAD0 _L_(3) 298 #define PINMUX_PA04D_SERCOM0_PAD0 ((PIN_PA04D_SERCOM0_PAD0 << 16) | MUX_PA04D_SERCOM0_PAD0) 299 #define PORT_PA04D_SERCOM0_PAD0 (_UL_(1) << 4) 300 #define PIN_PA08C_SERCOM0_PAD0 _L_(8) /**< \brief SERCOM0 signal: PAD0 on PA08 mux C */ 301 #define MUX_PA08C_SERCOM0_PAD0 _L_(2) 302 #define PINMUX_PA08C_SERCOM0_PAD0 ((PIN_PA08C_SERCOM0_PAD0 << 16) | MUX_PA08C_SERCOM0_PAD0) 303 #define PORT_PA08C_SERCOM0_PAD0 (_UL_(1) << 8) 304 #define PIN_PA05D_SERCOM0_PAD1 _L_(5) /**< \brief SERCOM0 signal: PAD1 on PA05 mux D */ 305 #define MUX_PA05D_SERCOM0_PAD1 _L_(3) 306 #define PINMUX_PA05D_SERCOM0_PAD1 ((PIN_PA05D_SERCOM0_PAD1 << 16) | MUX_PA05D_SERCOM0_PAD1) 307 #define PORT_PA05D_SERCOM0_PAD1 (_UL_(1) << 5) 308 #define PIN_PA09C_SERCOM0_PAD1 _L_(9) /**< \brief SERCOM0 signal: PAD1 on PA09 mux C */ 309 #define MUX_PA09C_SERCOM0_PAD1 _L_(2) 310 #define PINMUX_PA09C_SERCOM0_PAD1 ((PIN_PA09C_SERCOM0_PAD1 << 16) | MUX_PA09C_SERCOM0_PAD1) 311 #define PORT_PA09C_SERCOM0_PAD1 (_UL_(1) << 9) 312 #define PIN_PA06D_SERCOM0_PAD2 _L_(6) /**< \brief SERCOM0 signal: PAD2 on PA06 mux D */ 313 #define MUX_PA06D_SERCOM0_PAD2 _L_(3) 314 #define PINMUX_PA06D_SERCOM0_PAD2 ((PIN_PA06D_SERCOM0_PAD2 << 16) | MUX_PA06D_SERCOM0_PAD2) 315 #define PORT_PA06D_SERCOM0_PAD2 (_UL_(1) << 6) 316 #define PIN_PA10C_SERCOM0_PAD2 _L_(10) /**< \brief SERCOM0 signal: PAD2 on PA10 mux C */ 317 #define MUX_PA10C_SERCOM0_PAD2 _L_(2) 318 #define PINMUX_PA10C_SERCOM0_PAD2 ((PIN_PA10C_SERCOM0_PAD2 << 16) | MUX_PA10C_SERCOM0_PAD2) 319 #define PORT_PA10C_SERCOM0_PAD2 (_UL_(1) << 10) 320 #define PIN_PA07D_SERCOM0_PAD3 _L_(7) /**< \brief SERCOM0 signal: PAD3 on PA07 mux D */ 321 #define MUX_PA07D_SERCOM0_PAD3 _L_(3) 322 #define PINMUX_PA07D_SERCOM0_PAD3 ((PIN_PA07D_SERCOM0_PAD3 << 16) | MUX_PA07D_SERCOM0_PAD3) 323 #define PORT_PA07D_SERCOM0_PAD3 (_UL_(1) << 7) 324 #define PIN_PA11C_SERCOM0_PAD3 _L_(11) /**< \brief SERCOM0 signal: PAD3 on PA11 mux C */ 325 #define MUX_PA11C_SERCOM0_PAD3 _L_(2) 326 #define PINMUX_PA11C_SERCOM0_PAD3 ((PIN_PA11C_SERCOM0_PAD3 << 16) | MUX_PA11C_SERCOM0_PAD3) 327 #define PORT_PA11C_SERCOM0_PAD3 (_UL_(1) << 11) 328 /* ========== PORT definition for SERCOM1 peripheral ========== */ 329 #define PIN_PA16C_SERCOM1_PAD0 _L_(16) /**< \brief SERCOM1 signal: PAD0 on PA16 mux C */ 330 #define MUX_PA16C_SERCOM1_PAD0 _L_(2) 331 #define PINMUX_PA16C_SERCOM1_PAD0 ((PIN_PA16C_SERCOM1_PAD0 << 16) | MUX_PA16C_SERCOM1_PAD0) 332 #define PORT_PA16C_SERCOM1_PAD0 (_UL_(1) << 16) 333 #define PIN_PA00D_SERCOM1_PAD0 _L_(0) /**< \brief SERCOM1 signal: PAD0 on PA00 mux D */ 334 #define MUX_PA00D_SERCOM1_PAD0 _L_(3) 335 #define PINMUX_PA00D_SERCOM1_PAD0 ((PIN_PA00D_SERCOM1_PAD0 << 16) | MUX_PA00D_SERCOM1_PAD0) 336 #define PORT_PA00D_SERCOM1_PAD0 (_UL_(1) << 0) 337 #define PIN_PA17C_SERCOM1_PAD1 _L_(17) /**< \brief SERCOM1 signal: PAD1 on PA17 mux C */ 338 #define MUX_PA17C_SERCOM1_PAD1 _L_(2) 339 #define PINMUX_PA17C_SERCOM1_PAD1 ((PIN_PA17C_SERCOM1_PAD1 << 16) | MUX_PA17C_SERCOM1_PAD1) 340 #define PORT_PA17C_SERCOM1_PAD1 (_UL_(1) << 17) 341 #define PIN_PA01D_SERCOM1_PAD1 _L_(1) /**< \brief SERCOM1 signal: PAD1 on PA01 mux D */ 342 #define MUX_PA01D_SERCOM1_PAD1 _L_(3) 343 #define PINMUX_PA01D_SERCOM1_PAD1 ((PIN_PA01D_SERCOM1_PAD1 << 16) | MUX_PA01D_SERCOM1_PAD1) 344 #define PORT_PA01D_SERCOM1_PAD1 (_UL_(1) << 1) 345 #define PIN_PA30D_SERCOM1_PAD2 _L_(30) /**< \brief SERCOM1 signal: PAD2 on PA30 mux D */ 346 #define MUX_PA30D_SERCOM1_PAD2 _L_(3) 347 #define PINMUX_PA30D_SERCOM1_PAD2 ((PIN_PA30D_SERCOM1_PAD2 << 16) | MUX_PA30D_SERCOM1_PAD2) 348 #define PORT_PA30D_SERCOM1_PAD2 (_UL_(1) << 30) 349 #define PIN_PA18C_SERCOM1_PAD2 _L_(18) /**< \brief SERCOM1 signal: PAD2 on PA18 mux C */ 350 #define MUX_PA18C_SERCOM1_PAD2 _L_(2) 351 #define PINMUX_PA18C_SERCOM1_PAD2 ((PIN_PA18C_SERCOM1_PAD2 << 16) | MUX_PA18C_SERCOM1_PAD2) 352 #define PORT_PA18C_SERCOM1_PAD2 (_UL_(1) << 18) 353 #define PIN_PA31D_SERCOM1_PAD3 _L_(31) /**< \brief SERCOM1 signal: PAD3 on PA31 mux D */ 354 #define MUX_PA31D_SERCOM1_PAD3 _L_(3) 355 #define PINMUX_PA31D_SERCOM1_PAD3 ((PIN_PA31D_SERCOM1_PAD3 << 16) | MUX_PA31D_SERCOM1_PAD3) 356 #define PORT_PA31D_SERCOM1_PAD3 (_UL_(1) << 31) 357 #define PIN_PA19C_SERCOM1_PAD3 _L_(19) /**< \brief SERCOM1 signal: PAD3 on PA19 mux C */ 358 #define MUX_PA19C_SERCOM1_PAD3 _L_(2) 359 #define PINMUX_PA19C_SERCOM1_PAD3 ((PIN_PA19C_SERCOM1_PAD3 << 16) | MUX_PA19C_SERCOM1_PAD3) 360 #define PORT_PA19C_SERCOM1_PAD3 (_UL_(1) << 19) 361 /* ========== PORT definition for SERCOM2 peripheral ========== */ 362 #define PIN_PA08D_SERCOM2_PAD0 _L_(8) /**< \brief SERCOM2 signal: PAD0 on PA08 mux D */ 363 #define MUX_PA08D_SERCOM2_PAD0 _L_(3) 364 #define PINMUX_PA08D_SERCOM2_PAD0 ((PIN_PA08D_SERCOM2_PAD0 << 16) | MUX_PA08D_SERCOM2_PAD0) 365 #define PORT_PA08D_SERCOM2_PAD0 (_UL_(1) << 8) 366 #define PIN_PA09D_SERCOM2_PAD1 _L_(9) /**< \brief SERCOM2 signal: PAD1 on PA09 mux D */ 367 #define MUX_PA09D_SERCOM2_PAD1 _L_(3) 368 #define PINMUX_PA09D_SERCOM2_PAD1 ((PIN_PA09D_SERCOM2_PAD1 << 16) | MUX_PA09D_SERCOM2_PAD1) 369 #define PORT_PA09D_SERCOM2_PAD1 (_UL_(1) << 9) 370 #define PIN_PA10D_SERCOM2_PAD2 _L_(10) /**< \brief SERCOM2 signal: PAD2 on PA10 mux D */ 371 #define MUX_PA10D_SERCOM2_PAD2 _L_(3) 372 #define PINMUX_PA10D_SERCOM2_PAD2 ((PIN_PA10D_SERCOM2_PAD2 << 16) | MUX_PA10D_SERCOM2_PAD2) 373 #define PORT_PA10D_SERCOM2_PAD2 (_UL_(1) << 10) 374 #define PIN_PA14C_SERCOM2_PAD2 _L_(14) /**< \brief SERCOM2 signal: PAD2 on PA14 mux C */ 375 #define MUX_PA14C_SERCOM2_PAD2 _L_(2) 376 #define PINMUX_PA14C_SERCOM2_PAD2 ((PIN_PA14C_SERCOM2_PAD2 << 16) | MUX_PA14C_SERCOM2_PAD2) 377 #define PORT_PA14C_SERCOM2_PAD2 (_UL_(1) << 14) 378 #define PIN_PA11D_SERCOM2_PAD3 _L_(11) /**< \brief SERCOM2 signal: PAD3 on PA11 mux D */ 379 #define MUX_PA11D_SERCOM2_PAD3 _L_(3) 380 #define PINMUX_PA11D_SERCOM2_PAD3 ((PIN_PA11D_SERCOM2_PAD3 << 16) | MUX_PA11D_SERCOM2_PAD3) 381 #define PORT_PA11D_SERCOM2_PAD3 (_UL_(1) << 11) 382 #define PIN_PA15C_SERCOM2_PAD3 _L_(15) /**< \brief SERCOM2 signal: PAD3 on PA15 mux C */ 383 #define MUX_PA15C_SERCOM2_PAD3 _L_(2) 384 #define PINMUX_PA15C_SERCOM2_PAD3 ((PIN_PA15C_SERCOM2_PAD3 << 16) | MUX_PA15C_SERCOM2_PAD3) 385 #define PORT_PA15C_SERCOM2_PAD3 (_UL_(1) << 15) 386 /* ========== PORT definition for SERCOM3 peripheral ========== */ 387 #define PIN_PA16D_SERCOM3_PAD0 _L_(16) /**< \brief SERCOM3 signal: PAD0 on PA16 mux D */ 388 #define MUX_PA16D_SERCOM3_PAD0 _L_(3) 389 #define PINMUX_PA16D_SERCOM3_PAD0 ((PIN_PA16D_SERCOM3_PAD0 << 16) | MUX_PA16D_SERCOM3_PAD0) 390 #define PORT_PA16D_SERCOM3_PAD0 (_UL_(1) << 16) 391 #define PIN_PA22C_SERCOM3_PAD0 _L_(22) /**< \brief SERCOM3 signal: PAD0 on PA22 mux C */ 392 #define MUX_PA22C_SERCOM3_PAD0 _L_(2) 393 #define PINMUX_PA22C_SERCOM3_PAD0 ((PIN_PA22C_SERCOM3_PAD0 << 16) | MUX_PA22C_SERCOM3_PAD0) 394 #define PORT_PA22C_SERCOM3_PAD0 (_UL_(1) << 22) 395 #define PIN_PA17D_SERCOM3_PAD1 _L_(17) /**< \brief SERCOM3 signal: PAD1 on PA17 mux D */ 396 #define MUX_PA17D_SERCOM3_PAD1 _L_(3) 397 #define PINMUX_PA17D_SERCOM3_PAD1 ((PIN_PA17D_SERCOM3_PAD1 << 16) | MUX_PA17D_SERCOM3_PAD1) 398 #define PORT_PA17D_SERCOM3_PAD1 (_UL_(1) << 17) 399 #define PIN_PA23C_SERCOM3_PAD1 _L_(23) /**< \brief SERCOM3 signal: PAD1 on PA23 mux C */ 400 #define MUX_PA23C_SERCOM3_PAD1 _L_(2) 401 #define PINMUX_PA23C_SERCOM3_PAD1 ((PIN_PA23C_SERCOM3_PAD1 << 16) | MUX_PA23C_SERCOM3_PAD1) 402 #define PORT_PA23C_SERCOM3_PAD1 (_UL_(1) << 23) 403 #define PIN_PA18D_SERCOM3_PAD2 _L_(18) /**< \brief SERCOM3 signal: PAD2 on PA18 mux D */ 404 #define MUX_PA18D_SERCOM3_PAD2 _L_(3) 405 #define PINMUX_PA18D_SERCOM3_PAD2 ((PIN_PA18D_SERCOM3_PAD2 << 16) | MUX_PA18D_SERCOM3_PAD2) 406 #define PORT_PA18D_SERCOM3_PAD2 (_UL_(1) << 18) 407 #define PIN_PA24C_SERCOM3_PAD2 _L_(24) /**< \brief SERCOM3 signal: PAD2 on PA24 mux C */ 408 #define MUX_PA24C_SERCOM3_PAD2 _L_(2) 409 #define PINMUX_PA24C_SERCOM3_PAD2 ((PIN_PA24C_SERCOM3_PAD2 << 16) | MUX_PA24C_SERCOM3_PAD2) 410 #define PORT_PA24C_SERCOM3_PAD2 (_UL_(1) << 24) 411 #define PIN_PA19D_SERCOM3_PAD3 _L_(19) /**< \brief SERCOM3 signal: PAD3 on PA19 mux D */ 412 #define MUX_PA19D_SERCOM3_PAD3 _L_(3) 413 #define PINMUX_PA19D_SERCOM3_PAD3 ((PIN_PA19D_SERCOM3_PAD3 << 16) | MUX_PA19D_SERCOM3_PAD3) 414 #define PORT_PA19D_SERCOM3_PAD3 (_UL_(1) << 19) 415 #define PIN_PA25C_SERCOM3_PAD3 _L_(25) /**< \brief SERCOM3 signal: PAD3 on PA25 mux C */ 416 #define MUX_PA25C_SERCOM3_PAD3 _L_(2) 417 #define PINMUX_PA25C_SERCOM3_PAD3 ((PIN_PA25C_SERCOM3_PAD3 << 16) | MUX_PA25C_SERCOM3_PAD3) 418 #define PORT_PA25C_SERCOM3_PAD3 (_UL_(1) << 25) 419 /* ========== PORT definition for SERCOM4 peripheral ========== */ 420 #define PIN_PA14D_SERCOM4_PAD2 _L_(14) /**< \brief SERCOM4 signal: PAD2 on PA14 mux D */ 421 #define MUX_PA14D_SERCOM4_PAD2 _L_(3) 422 #define PINMUX_PA14D_SERCOM4_PAD2 ((PIN_PA14D_SERCOM4_PAD2 << 16) | MUX_PA14D_SERCOM4_PAD2) 423 #define PORT_PA14D_SERCOM4_PAD2 (_UL_(1) << 14) 424 #define PIN_PA15D_SERCOM4_PAD3 _L_(15) /**< \brief SERCOM4 signal: PAD3 on PA15 mux D */ 425 #define MUX_PA15D_SERCOM4_PAD3 _L_(3) 426 #define PINMUX_PA15D_SERCOM4_PAD3 ((PIN_PA15D_SERCOM4_PAD3 << 16) | MUX_PA15D_SERCOM4_PAD3) 427 #define PORT_PA15D_SERCOM4_PAD3 (_UL_(1) << 15) 428 /* ========== PORT definition for TCC0 peripheral ========== */ 429 #define PIN_PA04E_TCC0_WO0 _L_(4) /**< \brief TCC0 signal: WO0 on PA04 mux E */ 430 #define MUX_PA04E_TCC0_WO0 _L_(4) 431 #define PINMUX_PA04E_TCC0_WO0 ((PIN_PA04E_TCC0_WO0 << 16) | MUX_PA04E_TCC0_WO0) 432 #define PORT_PA04E_TCC0_WO0 (_UL_(1) << 4) 433 #define PIN_PA08E_TCC0_WO0 _L_(8) /**< \brief TCC0 signal: WO0 on PA08 mux E */ 434 #define MUX_PA08E_TCC0_WO0 _L_(4) 435 #define PINMUX_PA08E_TCC0_WO0 ((PIN_PA08E_TCC0_WO0 << 16) | MUX_PA08E_TCC0_WO0) 436 #define PORT_PA08E_TCC0_WO0 (_UL_(1) << 8) 437 #define PIN_PA05E_TCC0_WO1 _L_(5) /**< \brief TCC0 signal: WO1 on PA05 mux E */ 438 #define MUX_PA05E_TCC0_WO1 _L_(4) 439 #define PINMUX_PA05E_TCC0_WO1 ((PIN_PA05E_TCC0_WO1 << 16) | MUX_PA05E_TCC0_WO1) 440 #define PORT_PA05E_TCC0_WO1 (_UL_(1) << 5) 441 #define PIN_PA09E_TCC0_WO1 _L_(9) /**< \brief TCC0 signal: WO1 on PA09 mux E */ 442 #define MUX_PA09E_TCC0_WO1 _L_(4) 443 #define PINMUX_PA09E_TCC0_WO1 ((PIN_PA09E_TCC0_WO1 << 16) | MUX_PA09E_TCC0_WO1) 444 #define PORT_PA09E_TCC0_WO1 (_UL_(1) << 9) 445 #define PIN_PA10F_TCC0_WO2 _L_(10) /**< \brief TCC0 signal: WO2 on PA10 mux F */ 446 #define MUX_PA10F_TCC0_WO2 _L_(5) 447 #define PINMUX_PA10F_TCC0_WO2 ((PIN_PA10F_TCC0_WO2 << 16) | MUX_PA10F_TCC0_WO2) 448 #define PORT_PA10F_TCC0_WO2 (_UL_(1) << 10) 449 #define PIN_PA18F_TCC0_WO2 _L_(18) /**< \brief TCC0 signal: WO2 on PA18 mux F */ 450 #define MUX_PA18F_TCC0_WO2 _L_(5) 451 #define PINMUX_PA18F_TCC0_WO2 ((PIN_PA18F_TCC0_WO2 << 16) | MUX_PA18F_TCC0_WO2) 452 #define PORT_PA18F_TCC0_WO2 (_UL_(1) << 18) 453 #define PIN_PA11F_TCC0_WO3 _L_(11) /**< \brief TCC0 signal: WO3 on PA11 mux F */ 454 #define MUX_PA11F_TCC0_WO3 _L_(5) 455 #define PINMUX_PA11F_TCC0_WO3 ((PIN_PA11F_TCC0_WO3 << 16) | MUX_PA11F_TCC0_WO3) 456 #define PORT_PA11F_TCC0_WO3 (_UL_(1) << 11) 457 #define PIN_PA19F_TCC0_WO3 _L_(19) /**< \brief TCC0 signal: WO3 on PA19 mux F */ 458 #define MUX_PA19F_TCC0_WO3 _L_(5) 459 #define PINMUX_PA19F_TCC0_WO3 ((PIN_PA19F_TCC0_WO3 << 16) | MUX_PA19F_TCC0_WO3) 460 #define PORT_PA19F_TCC0_WO3 (_UL_(1) << 19) 461 #define PIN_PA22F_TCC0_WO4 _L_(22) /**< \brief TCC0 signal: WO4 on PA22 mux F */ 462 #define MUX_PA22F_TCC0_WO4 _L_(5) 463 #define PINMUX_PA22F_TCC0_WO4 ((PIN_PA22F_TCC0_WO4 << 16) | MUX_PA22F_TCC0_WO4) 464 #define PORT_PA22F_TCC0_WO4 (_UL_(1) << 22) 465 #define PIN_PA14F_TCC0_WO4 _L_(14) /**< \brief TCC0 signal: WO4 on PA14 mux F */ 466 #define MUX_PA14F_TCC0_WO4 _L_(5) 467 #define PINMUX_PA14F_TCC0_WO4 ((PIN_PA14F_TCC0_WO4 << 16) | MUX_PA14F_TCC0_WO4) 468 #define PORT_PA14F_TCC0_WO4 (_UL_(1) << 14) 469 #define PIN_PA15F_TCC0_WO5 _L_(15) /**< \brief TCC0 signal: WO5 on PA15 mux F */ 470 #define MUX_PA15F_TCC0_WO5 _L_(5) 471 #define PINMUX_PA15F_TCC0_WO5 ((PIN_PA15F_TCC0_WO5 << 16) | MUX_PA15F_TCC0_WO5) 472 #define PORT_PA15F_TCC0_WO5 (_UL_(1) << 15) 473 #define PIN_PA23F_TCC0_WO5 _L_(23) /**< \brief TCC0 signal: WO5 on PA23 mux F */ 474 #define MUX_PA23F_TCC0_WO5 _L_(5) 475 #define PINMUX_PA23F_TCC0_WO5 ((PIN_PA23F_TCC0_WO5 << 16) | MUX_PA23F_TCC0_WO5) 476 #define PORT_PA23F_TCC0_WO5 (_UL_(1) << 23) 477 #define PIN_PA16F_TCC0_WO6 _L_(16) /**< \brief TCC0 signal: WO6 on PA16 mux F */ 478 #define MUX_PA16F_TCC0_WO6 _L_(5) 479 #define PINMUX_PA16F_TCC0_WO6 ((PIN_PA16F_TCC0_WO6 << 16) | MUX_PA16F_TCC0_WO6) 480 #define PORT_PA16F_TCC0_WO6 (_UL_(1) << 16) 481 #define PIN_PA17F_TCC0_WO7 _L_(17) /**< \brief TCC0 signal: WO7 on PA17 mux F */ 482 #define MUX_PA17F_TCC0_WO7 _L_(5) 483 #define PINMUX_PA17F_TCC0_WO7 ((PIN_PA17F_TCC0_WO7 << 16) | MUX_PA17F_TCC0_WO7) 484 #define PORT_PA17F_TCC0_WO7 (_UL_(1) << 17) 485 /* ========== PORT definition for TCC1 peripheral ========== */ 486 #define PIN_PA06E_TCC1_WO0 _L_(6) /**< \brief TCC1 signal: WO0 on PA06 mux E */ 487 #define MUX_PA06E_TCC1_WO0 _L_(4) 488 #define PINMUX_PA06E_TCC1_WO0 ((PIN_PA06E_TCC1_WO0 << 16) | MUX_PA06E_TCC1_WO0) 489 #define PORT_PA06E_TCC1_WO0 (_UL_(1) << 6) 490 #define PIN_PA10E_TCC1_WO0 _L_(10) /**< \brief TCC1 signal: WO0 on PA10 mux E */ 491 #define MUX_PA10E_TCC1_WO0 _L_(4) 492 #define PINMUX_PA10E_TCC1_WO0 ((PIN_PA10E_TCC1_WO0 << 16) | MUX_PA10E_TCC1_WO0) 493 #define PORT_PA10E_TCC1_WO0 (_UL_(1) << 10) 494 #define PIN_PA30E_TCC1_WO0 _L_(30) /**< \brief TCC1 signal: WO0 on PA30 mux E */ 495 #define MUX_PA30E_TCC1_WO0 _L_(4) 496 #define PINMUX_PA30E_TCC1_WO0 ((PIN_PA30E_TCC1_WO0 << 16) | MUX_PA30E_TCC1_WO0) 497 #define PORT_PA30E_TCC1_WO0 (_UL_(1) << 30) 498 #define PIN_PA07E_TCC1_WO1 _L_(7) /**< \brief TCC1 signal: WO1 on PA07 mux E */ 499 #define MUX_PA07E_TCC1_WO1 _L_(4) 500 #define PINMUX_PA07E_TCC1_WO1 ((PIN_PA07E_TCC1_WO1 << 16) | MUX_PA07E_TCC1_WO1) 501 #define PORT_PA07E_TCC1_WO1 (_UL_(1) << 7) 502 #define PIN_PA11E_TCC1_WO1 _L_(11) /**< \brief TCC1 signal: WO1 on PA11 mux E */ 503 #define MUX_PA11E_TCC1_WO1 _L_(4) 504 #define PINMUX_PA11E_TCC1_WO1 ((PIN_PA11E_TCC1_WO1 << 16) | MUX_PA11E_TCC1_WO1) 505 #define PORT_PA11E_TCC1_WO1 (_UL_(1) << 11) 506 #define PIN_PA31E_TCC1_WO1 _L_(31) /**< \brief TCC1 signal: WO1 on PA31 mux E */ 507 #define MUX_PA31E_TCC1_WO1 _L_(4) 508 #define PINMUX_PA31E_TCC1_WO1 ((PIN_PA31E_TCC1_WO1 << 16) | MUX_PA31E_TCC1_WO1) 509 #define PORT_PA31E_TCC1_WO1 (_UL_(1) << 31) 510 #define PIN_PA08F_TCC1_WO2 _L_(8) /**< \brief TCC1 signal: WO2 on PA08 mux F */ 511 #define MUX_PA08F_TCC1_WO2 _L_(5) 512 #define PINMUX_PA08F_TCC1_WO2 ((PIN_PA08F_TCC1_WO2 << 16) | MUX_PA08F_TCC1_WO2) 513 #define PORT_PA08F_TCC1_WO2 (_UL_(1) << 8) 514 #define PIN_PA24F_TCC1_WO2 _L_(24) /**< \brief TCC1 signal: WO2 on PA24 mux F */ 515 #define MUX_PA24F_TCC1_WO2 _L_(5) 516 #define PINMUX_PA24F_TCC1_WO2 ((PIN_PA24F_TCC1_WO2 << 16) | MUX_PA24F_TCC1_WO2) 517 #define PORT_PA24F_TCC1_WO2 (_UL_(1) << 24) 518 #define PIN_PA09F_TCC1_WO3 _L_(9) /**< \brief TCC1 signal: WO3 on PA09 mux F */ 519 #define MUX_PA09F_TCC1_WO3 _L_(5) 520 #define PINMUX_PA09F_TCC1_WO3 ((PIN_PA09F_TCC1_WO3 << 16) | MUX_PA09F_TCC1_WO3) 521 #define PORT_PA09F_TCC1_WO3 (_UL_(1) << 9) 522 #define PIN_PA25F_TCC1_WO3 _L_(25) /**< \brief TCC1 signal: WO3 on PA25 mux F */ 523 #define MUX_PA25F_TCC1_WO3 _L_(5) 524 #define PINMUX_PA25F_TCC1_WO3 ((PIN_PA25F_TCC1_WO3 << 16) | MUX_PA25F_TCC1_WO3) 525 #define PORT_PA25F_TCC1_WO3 (_UL_(1) << 25) 526 /* ========== PORT definition for TCC2 peripheral ========== */ 527 #define PIN_PA16E_TCC2_WO0 _L_(16) /**< \brief TCC2 signal: WO0 on PA16 mux E */ 528 #define MUX_PA16E_TCC2_WO0 _L_(4) 529 #define PINMUX_PA16E_TCC2_WO0 ((PIN_PA16E_TCC2_WO0 << 16) | MUX_PA16E_TCC2_WO0) 530 #define PORT_PA16E_TCC2_WO0 (_UL_(1) << 16) 531 #define PIN_PA00E_TCC2_WO0 _L_(0) /**< \brief TCC2 signal: WO0 on PA00 mux E */ 532 #define MUX_PA00E_TCC2_WO0 _L_(4) 533 #define PINMUX_PA00E_TCC2_WO0 ((PIN_PA00E_TCC2_WO0 << 16) | MUX_PA00E_TCC2_WO0) 534 #define PORT_PA00E_TCC2_WO0 (_UL_(1) << 0) 535 #define PIN_PA17E_TCC2_WO1 _L_(17) /**< \brief TCC2 signal: WO1 on PA17 mux E */ 536 #define MUX_PA17E_TCC2_WO1 _L_(4) 537 #define PINMUX_PA17E_TCC2_WO1 ((PIN_PA17E_TCC2_WO1 << 16) | MUX_PA17E_TCC2_WO1) 538 #define PORT_PA17E_TCC2_WO1 (_UL_(1) << 17) 539 #define PIN_PA01E_TCC2_WO1 _L_(1) /**< \brief TCC2 signal: WO1 on PA01 mux E */ 540 #define MUX_PA01E_TCC2_WO1 _L_(4) 541 #define PINMUX_PA01E_TCC2_WO1 ((PIN_PA01E_TCC2_WO1 << 16) | MUX_PA01E_TCC2_WO1) 542 #define PORT_PA01E_TCC2_WO1 (_UL_(1) << 1) 543 /* ========== PORT definition for TC0 peripheral ========== */ 544 #define PIN_PA22E_TC0_WO0 _L_(22) /**< \brief TC0 signal: WO0 on PA22 mux E */ 545 #define MUX_PA22E_TC0_WO0 _L_(4) 546 #define PINMUX_PA22E_TC0_WO0 ((PIN_PA22E_TC0_WO0 << 16) | MUX_PA22E_TC0_WO0) 547 #define PORT_PA22E_TC0_WO0 (_UL_(1) << 22) 548 #define PIN_PA23E_TC0_WO1 _L_(23) /**< \brief TC0 signal: WO1 on PA23 mux E */ 549 #define MUX_PA23E_TC0_WO1 _L_(4) 550 #define PINMUX_PA23E_TC0_WO1 ((PIN_PA23E_TC0_WO1 << 16) | MUX_PA23E_TC0_WO1) 551 #define PORT_PA23E_TC0_WO1 (_UL_(1) << 23) 552 /* ========== PORT definition for TC1 peripheral ========== */ 553 #define PIN_PA24E_TC1_WO0 _L_(24) /**< \brief TC1 signal: WO0 on PA24 mux E */ 554 #define MUX_PA24E_TC1_WO0 _L_(4) 555 #define PINMUX_PA24E_TC1_WO0 ((PIN_PA24E_TC1_WO0 << 16) | MUX_PA24E_TC1_WO0) 556 #define PORT_PA24E_TC1_WO0 (_UL_(1) << 24) 557 #define PIN_PA25E_TC1_WO1 _L_(25) /**< \brief TC1 signal: WO1 on PA25 mux E */ 558 #define MUX_PA25E_TC1_WO1 _L_(4) 559 #define PINMUX_PA25E_TC1_WO1 ((PIN_PA25E_TC1_WO1 << 16) | MUX_PA25E_TC1_WO1) 560 #define PORT_PA25E_TC1_WO1 (_UL_(1) << 25) 561 /* ========== PORT definition for DAC peripheral ========== */ 562 #define PIN_PA02B_DAC_VOUT0 _L_(2) /**< \brief DAC signal: VOUT0 on PA02 mux B */ 563 #define MUX_PA02B_DAC_VOUT0 _L_(1) 564 #define PINMUX_PA02B_DAC_VOUT0 ((PIN_PA02B_DAC_VOUT0 << 16) | MUX_PA02B_DAC_VOUT0) 565 #define PORT_PA02B_DAC_VOUT0 (_UL_(1) << 2) 566 #define PIN_PA05B_DAC_VOUT1 _L_(5) /**< \brief DAC signal: VOUT1 on PA05 mux B */ 567 #define MUX_PA05B_DAC_VOUT1 _L_(1) 568 #define PINMUX_PA05B_DAC_VOUT1 ((PIN_PA05B_DAC_VOUT1 << 16) | MUX_PA05B_DAC_VOUT1) 569 #define PORT_PA05B_DAC_VOUT1 (_UL_(1) << 5) 570 #define PIN_PA03B_DAC_VREFP _L_(3) /**< \brief DAC signal: VREFP on PA03 mux B */ 571 #define MUX_PA03B_DAC_VREFP _L_(1) 572 #define PINMUX_PA03B_DAC_VREFP ((PIN_PA03B_DAC_VREFP << 16) | MUX_PA03B_DAC_VREFP) 573 #define PORT_PA03B_DAC_VREFP (_UL_(1) << 3) 574 /* ========== PORT definition for SERCOM5 peripheral ========== */ 575 #define PIN_PA22D_SERCOM5_PAD0 _L_(22) /**< \brief SERCOM5 signal: PAD0 on PA22 mux D */ 576 #define MUX_PA22D_SERCOM5_PAD0 _L_(3) 577 #define PINMUX_PA22D_SERCOM5_PAD0 ((PIN_PA22D_SERCOM5_PAD0 << 16) | MUX_PA22D_SERCOM5_PAD0) 578 #define PORT_PA22D_SERCOM5_PAD0 (_UL_(1) << 22) 579 #define PIN_PA23D_SERCOM5_PAD1 _L_(23) /**< \brief SERCOM5 signal: PAD1 on PA23 mux D */ 580 #define MUX_PA23D_SERCOM5_PAD1 _L_(3) 581 #define PINMUX_PA23D_SERCOM5_PAD1 ((PIN_PA23D_SERCOM5_PAD1 << 16) | MUX_PA23D_SERCOM5_PAD1) 582 #define PORT_PA23D_SERCOM5_PAD1 (_UL_(1) << 23) 583 #define PIN_PA24D_SERCOM5_PAD2 _L_(24) /**< \brief SERCOM5 signal: PAD2 on PA24 mux D */ 584 #define MUX_PA24D_SERCOM5_PAD2 _L_(3) 585 #define PINMUX_PA24D_SERCOM5_PAD2 ((PIN_PA24D_SERCOM5_PAD2 << 16) | MUX_PA24D_SERCOM5_PAD2) 586 #define PORT_PA24D_SERCOM5_PAD2 (_UL_(1) << 24) 587 #define PIN_PA25D_SERCOM5_PAD3 _L_(25) /**< \brief SERCOM5 signal: PAD3 on PA25 mux D */ 588 #define MUX_PA25D_SERCOM5_PAD3 _L_(3) 589 #define PINMUX_PA25D_SERCOM5_PAD3 ((PIN_PA25D_SERCOM5_PAD3 << 16) | MUX_PA25D_SERCOM5_PAD3) 590 #define PORT_PA25D_SERCOM5_PAD3 (_UL_(1) << 25) 591 /* ========== PORT definition for TC4 peripheral ========== */ 592 #define PIN_PA18E_TC4_WO0 _L_(18) /**< \brief TC4 signal: WO0 on PA18 mux E */ 593 #define MUX_PA18E_TC4_WO0 _L_(4) 594 #define PINMUX_PA18E_TC4_WO0 ((PIN_PA18E_TC4_WO0 << 16) | MUX_PA18E_TC4_WO0) 595 #define PORT_PA18E_TC4_WO0 (_UL_(1) << 18) 596 #define PIN_PA14E_TC4_WO0 _L_(14) /**< \brief TC4 signal: WO0 on PA14 mux E */ 597 #define MUX_PA14E_TC4_WO0 _L_(4) 598 #define PINMUX_PA14E_TC4_WO0 ((PIN_PA14E_TC4_WO0 << 16) | MUX_PA14E_TC4_WO0) 599 #define PORT_PA14E_TC4_WO0 (_UL_(1) << 14) 600 #define PIN_PA19E_TC4_WO1 _L_(19) /**< \brief TC4 signal: WO1 on PA19 mux E */ 601 #define MUX_PA19E_TC4_WO1 _L_(4) 602 #define PINMUX_PA19E_TC4_WO1 ((PIN_PA19E_TC4_WO1 << 16) | MUX_PA19E_TC4_WO1) 603 #define PORT_PA19E_TC4_WO1 (_UL_(1) << 19) 604 #define PIN_PA15E_TC4_WO1 _L_(15) /**< \brief TC4 signal: WO1 on PA15 mux E */ 605 #define MUX_PA15E_TC4_WO1 _L_(4) 606 #define PINMUX_PA15E_TC4_WO1 ((PIN_PA15E_TC4_WO1 << 16) | MUX_PA15E_TC4_WO1) 607 #define PORT_PA15E_TC4_WO1 (_UL_(1) << 15) 608 /* ========== PORT definition for ADC peripheral ========== */ 609 #define PIN_PA02B_ADC_AIN0 _L_(2) /**< \brief ADC signal: AIN0 on PA02 mux B */ 610 #define MUX_PA02B_ADC_AIN0 _L_(1) 611 #define PINMUX_PA02B_ADC_AIN0 ((PIN_PA02B_ADC_AIN0 << 16) | MUX_PA02B_ADC_AIN0) 612 #define PORT_PA02B_ADC_AIN0 (_UL_(1) << 2) 613 #define PIN_PA03B_ADC_AIN1 _L_(3) /**< \brief ADC signal: AIN1 on PA03 mux B */ 614 #define MUX_PA03B_ADC_AIN1 _L_(1) 615 #define PINMUX_PA03B_ADC_AIN1 ((PIN_PA03B_ADC_AIN1 << 16) | MUX_PA03B_ADC_AIN1) 616 #define PORT_PA03B_ADC_AIN1 (_UL_(1) << 3) 617 #define PIN_PA04B_ADC_AIN4 _L_(4) /**< \brief ADC signal: AIN4 on PA04 mux B */ 618 #define MUX_PA04B_ADC_AIN4 _L_(1) 619 #define PINMUX_PA04B_ADC_AIN4 ((PIN_PA04B_ADC_AIN4 << 16) | MUX_PA04B_ADC_AIN4) 620 #define PORT_PA04B_ADC_AIN4 (_UL_(1) << 4) 621 #define PIN_PA05B_ADC_AIN5 _L_(5) /**< \brief ADC signal: AIN5 on PA05 mux B */ 622 #define MUX_PA05B_ADC_AIN5 _L_(1) 623 #define PINMUX_PA05B_ADC_AIN5 ((PIN_PA05B_ADC_AIN5 << 16) | MUX_PA05B_ADC_AIN5) 624 #define PORT_PA05B_ADC_AIN5 (_UL_(1) << 5) 625 #define PIN_PA06B_ADC_AIN6 _L_(6) /**< \brief ADC signal: AIN6 on PA06 mux B */ 626 #define MUX_PA06B_ADC_AIN6 _L_(1) 627 #define PINMUX_PA06B_ADC_AIN6 ((PIN_PA06B_ADC_AIN6 << 16) | MUX_PA06B_ADC_AIN6) 628 #define PORT_PA06B_ADC_AIN6 (_UL_(1) << 6) 629 #define PIN_PA07B_ADC_AIN7 _L_(7) /**< \brief ADC signal: AIN7 on PA07 mux B */ 630 #define MUX_PA07B_ADC_AIN7 _L_(1) 631 #define PINMUX_PA07B_ADC_AIN7 ((PIN_PA07B_ADC_AIN7 << 16) | MUX_PA07B_ADC_AIN7) 632 #define PORT_PA07B_ADC_AIN7 (_UL_(1) << 7) 633 #define PIN_PA08B_ADC_AIN16 _L_(8) /**< \brief ADC signal: AIN16 on PA08 mux B */ 634 #define MUX_PA08B_ADC_AIN16 _L_(1) 635 #define PINMUX_PA08B_ADC_AIN16 ((PIN_PA08B_ADC_AIN16 << 16) | MUX_PA08B_ADC_AIN16) 636 #define PORT_PA08B_ADC_AIN16 (_UL_(1) << 8) 637 #define PIN_PA09B_ADC_AIN17 _L_(9) /**< \brief ADC signal: AIN17 on PA09 mux B */ 638 #define MUX_PA09B_ADC_AIN17 _L_(1) 639 #define PINMUX_PA09B_ADC_AIN17 ((PIN_PA09B_ADC_AIN17 << 16) | MUX_PA09B_ADC_AIN17) 640 #define PORT_PA09B_ADC_AIN17 (_UL_(1) << 9) 641 #define PIN_PA10B_ADC_AIN18 _L_(10) /**< \brief ADC signal: AIN18 on PA10 mux B */ 642 #define MUX_PA10B_ADC_AIN18 _L_(1) 643 #define PINMUX_PA10B_ADC_AIN18 ((PIN_PA10B_ADC_AIN18 << 16) | MUX_PA10B_ADC_AIN18) 644 #define PORT_PA10B_ADC_AIN18 (_UL_(1) << 10) 645 #define PIN_PA11B_ADC_AIN19 _L_(11) /**< \brief ADC signal: AIN19 on PA11 mux B */ 646 #define MUX_PA11B_ADC_AIN19 _L_(1) 647 #define PINMUX_PA11B_ADC_AIN19 ((PIN_PA11B_ADC_AIN19 << 16) | MUX_PA11B_ADC_AIN19) 648 #define PORT_PA11B_ADC_AIN19 (_UL_(1) << 11) 649 #define PIN_PA04B_ADC_VREFP _L_(4) /**< \brief ADC signal: VREFP on PA04 mux B */ 650 #define MUX_PA04B_ADC_VREFP _L_(1) 651 #define PINMUX_PA04B_ADC_VREFP ((PIN_PA04B_ADC_VREFP << 16) | MUX_PA04B_ADC_VREFP) 652 #define PORT_PA04B_ADC_VREFP (_UL_(1) << 4) 653 /* ========== PORT definition for AC peripheral ========== */ 654 #define PIN_PA04B_AC_AIN0 _L_(4) /**< \brief AC signal: AIN0 on PA04 mux B */ 655 #define MUX_PA04B_AC_AIN0 _L_(1) 656 #define PINMUX_PA04B_AC_AIN0 ((PIN_PA04B_AC_AIN0 << 16) | MUX_PA04B_AC_AIN0) 657 #define PORT_PA04B_AC_AIN0 (_UL_(1) << 4) 658 #define PIN_PA05B_AC_AIN1 _L_(5) /**< \brief AC signal: AIN1 on PA05 mux B */ 659 #define MUX_PA05B_AC_AIN1 _L_(1) 660 #define PINMUX_PA05B_AC_AIN1 ((PIN_PA05B_AC_AIN1 << 16) | MUX_PA05B_AC_AIN1) 661 #define PORT_PA05B_AC_AIN1 (_UL_(1) << 5) 662 #define PIN_PA06B_AC_AIN2 _L_(6) /**< \brief AC signal: AIN2 on PA06 mux B */ 663 #define MUX_PA06B_AC_AIN2 _L_(1) 664 #define PINMUX_PA06B_AC_AIN2 ((PIN_PA06B_AC_AIN2 << 16) | MUX_PA06B_AC_AIN2) 665 #define PORT_PA06B_AC_AIN2 (_UL_(1) << 6) 666 #define PIN_PA07B_AC_AIN3 _L_(7) /**< \brief AC signal: AIN3 on PA07 mux B */ 667 #define MUX_PA07B_AC_AIN3 _L_(1) 668 #define PINMUX_PA07B_AC_AIN3 ((PIN_PA07B_AC_AIN3 << 16) | MUX_PA07B_AC_AIN3) 669 #define PORT_PA07B_AC_AIN3 (_UL_(1) << 7) 670 #define PIN_PA18H_AC_CMP0 _L_(18) /**< \brief AC signal: CMP0 on PA18 mux H */ 671 #define MUX_PA18H_AC_CMP0 _L_(7) 672 #define PINMUX_PA18H_AC_CMP0 ((PIN_PA18H_AC_CMP0 << 16) | MUX_PA18H_AC_CMP0) 673 #define PORT_PA18H_AC_CMP0 (_UL_(1) << 18) 674 #define PIN_PA19H_AC_CMP1 _L_(19) /**< \brief AC signal: CMP1 on PA19 mux H */ 675 #define MUX_PA19H_AC_CMP1 _L_(7) 676 #define PINMUX_PA19H_AC_CMP1 ((PIN_PA19H_AC_CMP1 << 16) | MUX_PA19H_AC_CMP1) 677 #define PORT_PA19H_AC_CMP1 (_UL_(1) << 19) 678 /* ========== PORT definition for OPAMP peripheral ========== */ 679 #define PIN_PA02B_OPAMP_OANEG0 _L_(2) /**< \brief OPAMP signal: OANEG0 on PA02 mux B */ 680 #define MUX_PA02B_OPAMP_OANEG0 _L_(1) 681 #define PINMUX_PA02B_OPAMP_OANEG0 ((PIN_PA02B_OPAMP_OANEG0 << 16) | MUX_PA02B_OPAMP_OANEG0) 682 #define PORT_PA02B_OPAMP_OANEG0 (_UL_(1) << 2) 683 #define PIN_PA07B_OPAMP_OAOUT0 _L_(7) /**< \brief OPAMP signal: OAOUT0 on PA07 mux B */ 684 #define MUX_PA07B_OPAMP_OAOUT0 _L_(1) 685 #define PINMUX_PA07B_OPAMP_OAOUT0 ((PIN_PA07B_OPAMP_OAOUT0 << 16) | MUX_PA07B_OPAMP_OAOUT0) 686 #define PORT_PA07B_OPAMP_OAOUT0 (_UL_(1) << 7) 687 #define PIN_PA04B_OPAMP_OAOUT2 _L_(4) /**< \brief OPAMP signal: OAOUT2 on PA04 mux B */ 688 #define MUX_PA04B_OPAMP_OAOUT2 _L_(1) 689 #define PINMUX_PA04B_OPAMP_OAOUT2 ((PIN_PA04B_OPAMP_OAOUT2 << 16) | MUX_PA04B_OPAMP_OAOUT2) 690 #define PORT_PA04B_OPAMP_OAOUT2 (_UL_(1) << 4) 691 #define PIN_PA06B_OPAMP_OAPOS0 _L_(6) /**< \brief OPAMP signal: OAPOS0 on PA06 mux B */ 692 #define MUX_PA06B_OPAMP_OAPOS0 _L_(1) 693 #define PINMUX_PA06B_OPAMP_OAPOS0 ((PIN_PA06B_OPAMP_OAPOS0 << 16) | MUX_PA06B_OPAMP_OAPOS0) 694 #define PORT_PA06B_OPAMP_OAPOS0 (_UL_(1) << 6) 695 #define PIN_PA05B_OPAMP_OAPOS2 _L_(5) /**< \brief OPAMP signal: OAPOS2 on PA05 mux B */ 696 #define MUX_PA05B_OPAMP_OAPOS2 _L_(1) 697 #define PINMUX_PA05B_OPAMP_OAPOS2 ((PIN_PA05B_OPAMP_OAPOS2 << 16) | MUX_PA05B_OPAMP_OAPOS2) 698 #define PORT_PA05B_OPAMP_OAPOS2 (_UL_(1) << 5) 699 /* ========== PORT definition for CCL peripheral ========== */ 700 #define PIN_PA04I_CCL_IN0 _L_(4) /**< \brief CCL signal: IN0 on PA04 mux I */ 701 #define MUX_PA04I_CCL_IN0 _L_(8) 702 #define PINMUX_PA04I_CCL_IN0 ((PIN_PA04I_CCL_IN0 << 16) | MUX_PA04I_CCL_IN0) 703 #define PORT_PA04I_CCL_IN0 (_UL_(1) << 4) 704 #define PIN_PA16I_CCL_IN0 _L_(16) /**< \brief CCL signal: IN0 on PA16 mux I */ 705 #define MUX_PA16I_CCL_IN0 _L_(8) 706 #define PINMUX_PA16I_CCL_IN0 ((PIN_PA16I_CCL_IN0 << 16) | MUX_PA16I_CCL_IN0) 707 #define PORT_PA16I_CCL_IN0 (_UL_(1) << 16) 708 #define PIN_PA05I_CCL_IN1 _L_(5) /**< \brief CCL signal: IN1 on PA05 mux I */ 709 #define MUX_PA05I_CCL_IN1 _L_(8) 710 #define PINMUX_PA05I_CCL_IN1 ((PIN_PA05I_CCL_IN1 << 16) | MUX_PA05I_CCL_IN1) 711 #define PORT_PA05I_CCL_IN1 (_UL_(1) << 5) 712 #define PIN_PA17I_CCL_IN1 _L_(17) /**< \brief CCL signal: IN1 on PA17 mux I */ 713 #define MUX_PA17I_CCL_IN1 _L_(8) 714 #define PINMUX_PA17I_CCL_IN1 ((PIN_PA17I_CCL_IN1 << 16) | MUX_PA17I_CCL_IN1) 715 #define PORT_PA17I_CCL_IN1 (_UL_(1) << 17) 716 #define PIN_PA06I_CCL_IN2 _L_(6) /**< \brief CCL signal: IN2 on PA06 mux I */ 717 #define MUX_PA06I_CCL_IN2 _L_(8) 718 #define PINMUX_PA06I_CCL_IN2 ((PIN_PA06I_CCL_IN2 << 16) | MUX_PA06I_CCL_IN2) 719 #define PORT_PA06I_CCL_IN2 (_UL_(1) << 6) 720 #define PIN_PA18I_CCL_IN2 _L_(18) /**< \brief CCL signal: IN2 on PA18 mux I */ 721 #define MUX_PA18I_CCL_IN2 _L_(8) 722 #define PINMUX_PA18I_CCL_IN2 ((PIN_PA18I_CCL_IN2 << 16) | MUX_PA18I_CCL_IN2) 723 #define PORT_PA18I_CCL_IN2 (_UL_(1) << 18) 724 #define PIN_PA08I_CCL_IN3 _L_(8) /**< \brief CCL signal: IN3 on PA08 mux I */ 725 #define MUX_PA08I_CCL_IN3 _L_(8) 726 #define PINMUX_PA08I_CCL_IN3 ((PIN_PA08I_CCL_IN3 << 16) | MUX_PA08I_CCL_IN3) 727 #define PORT_PA08I_CCL_IN3 (_UL_(1) << 8) 728 #define PIN_PA30I_CCL_IN3 _L_(30) /**< \brief CCL signal: IN3 on PA30 mux I */ 729 #define MUX_PA30I_CCL_IN3 _L_(8) 730 #define PINMUX_PA30I_CCL_IN3 ((PIN_PA30I_CCL_IN3 << 16) | MUX_PA30I_CCL_IN3) 731 #define PORT_PA30I_CCL_IN3 (_UL_(1) << 30) 732 #define PIN_PA09I_CCL_IN4 _L_(9) /**< \brief CCL signal: IN4 on PA09 mux I */ 733 #define MUX_PA09I_CCL_IN4 _L_(8) 734 #define PINMUX_PA09I_CCL_IN4 ((PIN_PA09I_CCL_IN4 << 16) | MUX_PA09I_CCL_IN4) 735 #define PORT_PA09I_CCL_IN4 (_UL_(1) << 9) 736 #define PIN_PA10I_CCL_IN5 _L_(10) /**< \brief CCL signal: IN5 on PA10 mux I */ 737 #define MUX_PA10I_CCL_IN5 _L_(8) 738 #define PINMUX_PA10I_CCL_IN5 ((PIN_PA10I_CCL_IN5 << 16) | MUX_PA10I_CCL_IN5) 739 #define PORT_PA10I_CCL_IN5 (_UL_(1) << 10) 740 #define PIN_PA22I_CCL_IN6 _L_(22) /**< \brief CCL signal: IN6 on PA22 mux I */ 741 #define MUX_PA22I_CCL_IN6 _L_(8) 742 #define PINMUX_PA22I_CCL_IN6 ((PIN_PA22I_CCL_IN6 << 16) | MUX_PA22I_CCL_IN6) 743 #define PORT_PA22I_CCL_IN6 (_UL_(1) << 22) 744 #define PIN_PA23I_CCL_IN7 _L_(23) /**< \brief CCL signal: IN7 on PA23 mux I */ 745 #define MUX_PA23I_CCL_IN7 _L_(8) 746 #define PINMUX_PA23I_CCL_IN7 ((PIN_PA23I_CCL_IN7 << 16) | MUX_PA23I_CCL_IN7) 747 #define PORT_PA23I_CCL_IN7 (_UL_(1) << 23) 748 #define PIN_PA24I_CCL_IN8 _L_(24) /**< \brief CCL signal: IN8 on PA24 mux I */ 749 #define MUX_PA24I_CCL_IN8 _L_(8) 750 #define PINMUX_PA24I_CCL_IN8 ((PIN_PA24I_CCL_IN8 << 16) | MUX_PA24I_CCL_IN8) 751 #define PORT_PA24I_CCL_IN8 (_UL_(1) << 24) 752 #define PIN_PA07I_CCL_OUT0 _L_(7) /**< \brief CCL signal: OUT0 on PA07 mux I */ 753 #define MUX_PA07I_CCL_OUT0 _L_(8) 754 #define PINMUX_PA07I_CCL_OUT0 ((PIN_PA07I_CCL_OUT0 << 16) | MUX_PA07I_CCL_OUT0) 755 #define PORT_PA07I_CCL_OUT0 (_UL_(1) << 7) 756 #define PIN_PA19I_CCL_OUT0 _L_(19) /**< \brief CCL signal: OUT0 on PA19 mux I */ 757 #define MUX_PA19I_CCL_OUT0 _L_(8) 758 #define PINMUX_PA19I_CCL_OUT0 ((PIN_PA19I_CCL_OUT0 << 16) | MUX_PA19I_CCL_OUT0) 759 #define PORT_PA19I_CCL_OUT0 (_UL_(1) << 19) 760 #define PIN_PA11I_CCL_OUT1 _L_(11) /**< \brief CCL signal: OUT1 on PA11 mux I */ 761 #define MUX_PA11I_CCL_OUT1 _L_(8) 762 #define PINMUX_PA11I_CCL_OUT1 ((PIN_PA11I_CCL_OUT1 << 16) | MUX_PA11I_CCL_OUT1) 763 #define PORT_PA11I_CCL_OUT1 (_UL_(1) << 11) 764 #define PIN_PA31I_CCL_OUT1 _L_(31) /**< \brief CCL signal: OUT1 on PA31 mux I */ 765 #define MUX_PA31I_CCL_OUT1 _L_(8) 766 #define PINMUX_PA31I_CCL_OUT1 ((PIN_PA31I_CCL_OUT1 << 16) | MUX_PA31I_CCL_OUT1) 767 #define PORT_PA31I_CCL_OUT1 (_UL_(1) << 31) 768 #define PIN_PA25I_CCL_OUT2 _L_(25) /**< \brief CCL signal: OUT2 on PA25 mux I */ 769 #define MUX_PA25I_CCL_OUT2 _L_(8) 770 #define PINMUX_PA25I_CCL_OUT2 ((PIN_PA25I_CCL_OUT2 << 16) | MUX_PA25I_CCL_OUT2) 771 #define PORT_PA25I_CCL_OUT2 (_UL_(1) << 25) 772 773 #endif /* _SAML21E18B_PIO_ */ 774