1 /**
2  * \file
3  *
4  * \brief Peripheral I/O description for SAME70N20
5  *
6  * Copyright (c) 2019 Microchip Technology Inc.
7  *
8  * \license_start
9  *
10  * \page License
11  *
12  * SPDX-License-Identifier: Apache-2.0
13  *
14  * Licensed under the Apache License, Version 2.0 (the "License");
15  * you may not use this file except in compliance with the License.
16  * You may obtain a copy of the License at
17  *
18  *   http://www.apache.org/licenses/LICENSE-2.0
19  *
20  * Unless required by applicable law or agreed to in writing, software
21  * distributed under the License is distributed on an "AS IS" BASIS,
22  * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
23  * See the License for the specific language governing permissions and
24  * limitations under the License.
25  *
26  * \license_stop
27  *
28  */
29 
30 /* file generated from device description version 2017-01-08T14:00:00Z */
31 #ifndef _SAME70N20_PIO_H_
32 #define _SAME70N20_PIO_H_
33 
34 /* ========== Peripheral I/O pin numbers ========== */
35 #define PIN_PA0                     (  0)  /**< Pin Number for PA0 */
36 #define PIN_PA1                     (  1)  /**< Pin Number for PA1 */
37 #define PIN_PA2                     (  2)  /**< Pin Number for PA2 */
38 #define PIN_PA3                     (  3)  /**< Pin Number for PA3 */
39 #define PIN_PA4                     (  4)  /**< Pin Number for PA4 */
40 #define PIN_PA5                     (  5)  /**< Pin Number for PA5 */
41 #define PIN_PA6                     (  6)  /**< Pin Number for PA6 */
42 #define PIN_PA7                     (  7)  /**< Pin Number for PA7 */
43 #define PIN_PA8                     (  8)  /**< Pin Number for PA8 */
44 #define PIN_PA9                     (  9)  /**< Pin Number for PA9 */
45 #define PIN_PA10                    ( 10)  /**< Pin Number for PA10 */
46 #define PIN_PA11                    ( 11)  /**< Pin Number for PA11 */
47 #define PIN_PA12                    ( 12)  /**< Pin Number for PA12 */
48 #define PIN_PA13                    ( 13)  /**< Pin Number for PA13 */
49 #define PIN_PA14                    ( 14)  /**< Pin Number for PA14 */
50 #define PIN_PA15                    ( 15)  /**< Pin Number for PA15 */
51 #define PIN_PA16                    ( 16)  /**< Pin Number for PA16 */
52 #define PIN_PA17                    ( 17)  /**< Pin Number for PA17 */
53 #define PIN_PA18                    ( 18)  /**< Pin Number for PA18 */
54 #define PIN_PA19                    ( 19)  /**< Pin Number for PA19 */
55 #define PIN_PA20                    ( 20)  /**< Pin Number for PA20 */
56 #define PIN_PA21                    ( 21)  /**< Pin Number for PA21 */
57 #define PIN_PA22                    ( 22)  /**< Pin Number for PA22 */
58 #define PIN_PA23                    ( 23)  /**< Pin Number for PA23 */
59 #define PIN_PA24                    ( 24)  /**< Pin Number for PA24 */
60 #define PIN_PA25                    ( 25)  /**< Pin Number for PA25 */
61 #define PIN_PA26                    ( 26)  /**< Pin Number for PA26 */
62 #define PIN_PA27                    ( 27)  /**< Pin Number for PA27 */
63 #define PIN_PA28                    ( 28)  /**< Pin Number for PA28 */
64 #define PIN_PA29                    ( 29)  /**< Pin Number for PA29 */
65 #define PIN_PA30                    ( 30)  /**< Pin Number for PA30 */
66 #define PIN_PA31                    ( 31)  /**< Pin Number for PA31 */
67 #define PIN_PB0                     ( 32)  /**< Pin Number for PB0 */
68 #define PIN_PB1                     ( 33)  /**< Pin Number for PB1 */
69 #define PIN_PB2                     ( 34)  /**< Pin Number for PB2 */
70 #define PIN_PB3                     ( 35)  /**< Pin Number for PB3 */
71 #define PIN_PB4                     ( 36)  /**< Pin Number for PB4 */
72 #define PIN_PB5                     ( 37)  /**< Pin Number for PB5 */
73 #define PIN_PB6                     ( 38)  /**< Pin Number for PB6 */
74 #define PIN_PB7                     ( 39)  /**< Pin Number for PB7 */
75 #define PIN_PB8                     ( 40)  /**< Pin Number for PB8 */
76 #define PIN_PB9                     ( 41)  /**< Pin Number for PB9 */
77 #define PIN_PB12                    ( 44)  /**< Pin Number for PB12 */
78 #define PIN_PB13                    ( 45)  /**< Pin Number for PB13 */
79 #define PIN_PD0                     ( 96)  /**< Pin Number for PD0 */
80 #define PIN_PD1                     ( 97)  /**< Pin Number for PD1 */
81 #define PIN_PD2                     ( 98)  /**< Pin Number for PD2 */
82 #define PIN_PD3                     ( 99)  /**< Pin Number for PD3 */
83 #define PIN_PD4                     (100)  /**< Pin Number for PD4 */
84 #define PIN_PD5                     (101)  /**< Pin Number for PD5 */
85 #define PIN_PD6                     (102)  /**< Pin Number for PD6 */
86 #define PIN_PD7                     (103)  /**< Pin Number for PD7 */
87 #define PIN_PD8                     (104)  /**< Pin Number for PD8 */
88 #define PIN_PD9                     (105)  /**< Pin Number for PD9 */
89 #define PIN_PD10                    (106)  /**< Pin Number for PD10 */
90 #define PIN_PD11                    (107)  /**< Pin Number for PD11 */
91 #define PIN_PD12                    (108)  /**< Pin Number for PD12 */
92 #define PIN_PD13                    (109)  /**< Pin Number for PD13 */
93 #define PIN_PD14                    (110)  /**< Pin Number for PD14 */
94 #define PIN_PD15                    (111)  /**< Pin Number for PD15 */
95 #define PIN_PD16                    (112)  /**< Pin Number for PD16 */
96 #define PIN_PD17                    (113)  /**< Pin Number for PD17 */
97 #define PIN_PD18                    (114)  /**< Pin Number for PD18 */
98 #define PIN_PD19                    (115)  /**< Pin Number for PD19 */
99 #define PIN_PD20                    (116)  /**< Pin Number for PD20 */
100 #define PIN_PD21                    (117)  /**< Pin Number for PD21 */
101 #define PIN_PD22                    (118)  /**< Pin Number for PD22 */
102 #define PIN_PD23                    (119)  /**< Pin Number for PD23 */
103 #define PIN_PD24                    (120)  /**< Pin Number for PD24 */
104 #define PIN_PD25                    (121)  /**< Pin Number for PD25 */
105 #define PIN_PD26                    (122)  /**< Pin Number for PD26 */
106 #define PIN_PD27                    (123)  /**< Pin Number for PD27 */
107 #define PIN_PD28                    (124)  /**< Pin Number for PD28 */
108 #define PIN_PD29                    (125)  /**< Pin Number for PD29 */
109 #define PIN_PD30                    (126)  /**< Pin Number for PD30 */
110 #define PIN_PD31                    (127)  /**< Pin Number for PD31 */
111 
112 
113 /* ========== Peripheral I/O masks ========== */
114 #define PIO_PA0                     (_U_(1) << 0) /**< PIO Mask for PA0 */
115 #define PIO_PA1                     (_U_(1) << 1) /**< PIO Mask for PA1 */
116 #define PIO_PA2                     (_U_(1) << 2) /**< PIO Mask for PA2 */
117 #define PIO_PA3                     (_U_(1) << 3) /**< PIO Mask for PA3 */
118 #define PIO_PA4                     (_U_(1) << 4) /**< PIO Mask for PA4 */
119 #define PIO_PA5                     (_U_(1) << 5) /**< PIO Mask for PA5 */
120 #define PIO_PA6                     (_U_(1) << 6) /**< PIO Mask for PA6 */
121 #define PIO_PA7                     (_U_(1) << 7) /**< PIO Mask for PA7 */
122 #define PIO_PA8                     (_U_(1) << 8) /**< PIO Mask for PA8 */
123 #define PIO_PA9                     (_U_(1) << 9) /**< PIO Mask for PA9 */
124 #define PIO_PA10                    (_U_(1) << 10) /**< PIO Mask for PA10 */
125 #define PIO_PA11                    (_U_(1) << 11) /**< PIO Mask for PA11 */
126 #define PIO_PA12                    (_U_(1) << 12) /**< PIO Mask for PA12 */
127 #define PIO_PA13                    (_U_(1) << 13) /**< PIO Mask for PA13 */
128 #define PIO_PA14                    (_U_(1) << 14) /**< PIO Mask for PA14 */
129 #define PIO_PA15                    (_U_(1) << 15) /**< PIO Mask for PA15 */
130 #define PIO_PA16                    (_U_(1) << 16) /**< PIO Mask for PA16 */
131 #define PIO_PA17                    (_U_(1) << 17) /**< PIO Mask for PA17 */
132 #define PIO_PA18                    (_U_(1) << 18) /**< PIO Mask for PA18 */
133 #define PIO_PA19                    (_U_(1) << 19) /**< PIO Mask for PA19 */
134 #define PIO_PA20                    (_U_(1) << 20) /**< PIO Mask for PA20 */
135 #define PIO_PA21                    (_U_(1) << 21) /**< PIO Mask for PA21 */
136 #define PIO_PA22                    (_U_(1) << 22) /**< PIO Mask for PA22 */
137 #define PIO_PA23                    (_U_(1) << 23) /**< PIO Mask for PA23 */
138 #define PIO_PA24                    (_U_(1) << 24) /**< PIO Mask for PA24 */
139 #define PIO_PA25                    (_U_(1) << 25) /**< PIO Mask for PA25 */
140 #define PIO_PA26                    (_U_(1) << 26) /**< PIO Mask for PA26 */
141 #define PIO_PA27                    (_U_(1) << 27) /**< PIO Mask for PA27 */
142 #define PIO_PA28                    (_U_(1) << 28) /**< PIO Mask for PA28 */
143 #define PIO_PA29                    (_U_(1) << 29) /**< PIO Mask for PA29 */
144 #define PIO_PA30                    (_U_(1) << 30) /**< PIO Mask for PA30 */
145 #define PIO_PA31                    (_U_(1) << 31) /**< PIO Mask for PA31 */
146 #define PIO_PB0                     (_U_(1) << 0) /**< PIO Mask for PB0 */
147 #define PIO_PB1                     (_U_(1) << 1) /**< PIO Mask for PB1 */
148 #define PIO_PB2                     (_U_(1) << 2) /**< PIO Mask for PB2 */
149 #define PIO_PB3                     (_U_(1) << 3) /**< PIO Mask for PB3 */
150 #define PIO_PB4                     (_U_(1) << 4) /**< PIO Mask for PB4 */
151 #define PIO_PB5                     (_U_(1) << 5) /**< PIO Mask for PB5 */
152 #define PIO_PB6                     (_U_(1) << 6) /**< PIO Mask for PB6 */
153 #define PIO_PB7                     (_U_(1) << 7) /**< PIO Mask for PB7 */
154 #define PIO_PB8                     (_U_(1) << 8) /**< PIO Mask for PB8 */
155 #define PIO_PB9                     (_U_(1) << 9) /**< PIO Mask for PB9 */
156 #define PIO_PB12                    (_U_(1) << 12) /**< PIO Mask for PB12 */
157 #define PIO_PB13                    (_U_(1) << 13) /**< PIO Mask for PB13 */
158 #define PIO_PD0                     (_U_(1) << 0) /**< PIO Mask for PD0 */
159 #define PIO_PD1                     (_U_(1) << 1) /**< PIO Mask for PD1 */
160 #define PIO_PD2                     (_U_(1) << 2) /**< PIO Mask for PD2 */
161 #define PIO_PD3                     (_U_(1) << 3) /**< PIO Mask for PD3 */
162 #define PIO_PD4                     (_U_(1) << 4) /**< PIO Mask for PD4 */
163 #define PIO_PD5                     (_U_(1) << 5) /**< PIO Mask for PD5 */
164 #define PIO_PD6                     (_U_(1) << 6) /**< PIO Mask for PD6 */
165 #define PIO_PD7                     (_U_(1) << 7) /**< PIO Mask for PD7 */
166 #define PIO_PD8                     (_U_(1) << 8) /**< PIO Mask for PD8 */
167 #define PIO_PD9                     (_U_(1) << 9) /**< PIO Mask for PD9 */
168 #define PIO_PD10                    (_U_(1) << 10) /**< PIO Mask for PD10 */
169 #define PIO_PD11                    (_U_(1) << 11) /**< PIO Mask for PD11 */
170 #define PIO_PD12                    (_U_(1) << 12) /**< PIO Mask for PD12 */
171 #define PIO_PD13                    (_U_(1) << 13) /**< PIO Mask for PD13 */
172 #define PIO_PD14                    (_U_(1) << 14) /**< PIO Mask for PD14 */
173 #define PIO_PD15                    (_U_(1) << 15) /**< PIO Mask for PD15 */
174 #define PIO_PD16                    (_U_(1) << 16) /**< PIO Mask for PD16 */
175 #define PIO_PD17                    (_U_(1) << 17) /**< PIO Mask for PD17 */
176 #define PIO_PD18                    (_U_(1) << 18) /**< PIO Mask for PD18 */
177 #define PIO_PD19                    (_U_(1) << 19) /**< PIO Mask for PD19 */
178 #define PIO_PD20                    (_U_(1) << 20) /**< PIO Mask for PD20 */
179 #define PIO_PD21                    (_U_(1) << 21) /**< PIO Mask for PD21 */
180 #define PIO_PD22                    (_U_(1) << 22) /**< PIO Mask for PD22 */
181 #define PIO_PD23                    (_U_(1) << 23) /**< PIO Mask for PD23 */
182 #define PIO_PD24                    (_U_(1) << 24) /**< PIO Mask for PD24 */
183 #define PIO_PD25                    (_U_(1) << 25) /**< PIO Mask for PD25 */
184 #define PIO_PD26                    (_U_(1) << 26) /**< PIO Mask for PD26 */
185 #define PIO_PD27                    (_U_(1) << 27) /**< PIO Mask for PD27 */
186 #define PIO_PD28                    (_U_(1) << 28) /**< PIO Mask for PD28 */
187 #define PIO_PD29                    (_U_(1) << 29) /**< PIO Mask for PD29 */
188 #define PIO_PD30                    (_U_(1) << 30) /**< PIO Mask for PD30 */
189 #define PIO_PD31                    (_U_(1) << 31) /**< PIO Mask for PD31 */
190 
191 
192 /* ========== Peripheral I/O indexes ========== */
193 #define PIO_PA0_IDX                 (  0)  /**< PIO Index Number for PA0 */
194 #define PIO_PA1_IDX                 (  1)  /**< PIO Index Number for PA1 */
195 #define PIO_PA2_IDX                 (  2)  /**< PIO Index Number for PA2 */
196 #define PIO_PA3_IDX                 (  3)  /**< PIO Index Number for PA3 */
197 #define PIO_PA4_IDX                 (  4)  /**< PIO Index Number for PA4 */
198 #define PIO_PA5_IDX                 (  5)  /**< PIO Index Number for PA5 */
199 #define PIO_PA6_IDX                 (  6)  /**< PIO Index Number for PA6 */
200 #define PIO_PA7_IDX                 (  7)  /**< PIO Index Number for PA7 */
201 #define PIO_PA8_IDX                 (  8)  /**< PIO Index Number for PA8 */
202 #define PIO_PA9_IDX                 (  9)  /**< PIO Index Number for PA9 */
203 #define PIO_PA10_IDX                ( 10)  /**< PIO Index Number for PA10 */
204 #define PIO_PA11_IDX                ( 11)  /**< PIO Index Number for PA11 */
205 #define PIO_PA12_IDX                ( 12)  /**< PIO Index Number for PA12 */
206 #define PIO_PA13_IDX                ( 13)  /**< PIO Index Number for PA13 */
207 #define PIO_PA14_IDX                ( 14)  /**< PIO Index Number for PA14 */
208 #define PIO_PA15_IDX                ( 15)  /**< PIO Index Number for PA15 */
209 #define PIO_PA16_IDX                ( 16)  /**< PIO Index Number for PA16 */
210 #define PIO_PA17_IDX                ( 17)  /**< PIO Index Number for PA17 */
211 #define PIO_PA18_IDX                ( 18)  /**< PIO Index Number for PA18 */
212 #define PIO_PA19_IDX                ( 19)  /**< PIO Index Number for PA19 */
213 #define PIO_PA20_IDX                ( 20)  /**< PIO Index Number for PA20 */
214 #define PIO_PA21_IDX                ( 21)  /**< PIO Index Number for PA21 */
215 #define PIO_PA22_IDX                ( 22)  /**< PIO Index Number for PA22 */
216 #define PIO_PA23_IDX                ( 23)  /**< PIO Index Number for PA23 */
217 #define PIO_PA24_IDX                ( 24)  /**< PIO Index Number for PA24 */
218 #define PIO_PA25_IDX                ( 25)  /**< PIO Index Number for PA25 */
219 #define PIO_PA26_IDX                ( 26)  /**< PIO Index Number for PA26 */
220 #define PIO_PA27_IDX                ( 27)  /**< PIO Index Number for PA27 */
221 #define PIO_PA28_IDX                ( 28)  /**< PIO Index Number for PA28 */
222 #define PIO_PA29_IDX                ( 29)  /**< PIO Index Number for PA29 */
223 #define PIO_PA30_IDX                ( 30)  /**< PIO Index Number for PA30 */
224 #define PIO_PA31_IDX                ( 31)  /**< PIO Index Number for PA31 */
225 #define PIO_PB0_IDX                 ( 32)  /**< PIO Index Number for PB0 */
226 #define PIO_PB1_IDX                 ( 33)  /**< PIO Index Number for PB1 */
227 #define PIO_PB2_IDX                 ( 34)  /**< PIO Index Number for PB2 */
228 #define PIO_PB3_IDX                 ( 35)  /**< PIO Index Number for PB3 */
229 #define PIO_PB4_IDX                 ( 36)  /**< PIO Index Number for PB4 */
230 #define PIO_PB5_IDX                 ( 37)  /**< PIO Index Number for PB5 */
231 #define PIO_PB6_IDX                 ( 38)  /**< PIO Index Number for PB6 */
232 #define PIO_PB7_IDX                 ( 39)  /**< PIO Index Number for PB7 */
233 #define PIO_PB8_IDX                 ( 40)  /**< PIO Index Number for PB8 */
234 #define PIO_PB9_IDX                 ( 41)  /**< PIO Index Number for PB9 */
235 #define PIO_PB12_IDX                ( 44)  /**< PIO Index Number for PB12 */
236 #define PIO_PB13_IDX                ( 45)  /**< PIO Index Number for PB13 */
237 #define PIO_PD0_IDX                 ( 96)  /**< PIO Index Number for PD0 */
238 #define PIO_PD1_IDX                 ( 97)  /**< PIO Index Number for PD1 */
239 #define PIO_PD2_IDX                 ( 98)  /**< PIO Index Number for PD2 */
240 #define PIO_PD3_IDX                 ( 99)  /**< PIO Index Number for PD3 */
241 #define PIO_PD4_IDX                 (100)  /**< PIO Index Number for PD4 */
242 #define PIO_PD5_IDX                 (101)  /**< PIO Index Number for PD5 */
243 #define PIO_PD6_IDX                 (102)  /**< PIO Index Number for PD6 */
244 #define PIO_PD7_IDX                 (103)  /**< PIO Index Number for PD7 */
245 #define PIO_PD8_IDX                 (104)  /**< PIO Index Number for PD8 */
246 #define PIO_PD9_IDX                 (105)  /**< PIO Index Number for PD9 */
247 #define PIO_PD10_IDX                (106)  /**< PIO Index Number for PD10 */
248 #define PIO_PD11_IDX                (107)  /**< PIO Index Number for PD11 */
249 #define PIO_PD12_IDX                (108)  /**< PIO Index Number for PD12 */
250 #define PIO_PD13_IDX                (109)  /**< PIO Index Number for PD13 */
251 #define PIO_PD14_IDX                (110)  /**< PIO Index Number for PD14 */
252 #define PIO_PD15_IDX                (111)  /**< PIO Index Number for PD15 */
253 #define PIO_PD16_IDX                (112)  /**< PIO Index Number for PD16 */
254 #define PIO_PD17_IDX                (113)  /**< PIO Index Number for PD17 */
255 #define PIO_PD18_IDX                (114)  /**< PIO Index Number for PD18 */
256 #define PIO_PD19_IDX                (115)  /**< PIO Index Number for PD19 */
257 #define PIO_PD20_IDX                (116)  /**< PIO Index Number for PD20 */
258 #define PIO_PD21_IDX                (117)  /**< PIO Index Number for PD21 */
259 #define PIO_PD22_IDX                (118)  /**< PIO Index Number for PD22 */
260 #define PIO_PD23_IDX                (119)  /**< PIO Index Number for PD23 */
261 #define PIO_PD24_IDX                (120)  /**< PIO Index Number for PD24 */
262 #define PIO_PD25_IDX                (121)  /**< PIO Index Number for PD25 */
263 #define PIO_PD26_IDX                (122)  /**< PIO Index Number for PD26 */
264 #define PIO_PD27_IDX                (123)  /**< PIO Index Number for PD27 */
265 #define PIO_PD28_IDX                (124)  /**< PIO Index Number for PD28 */
266 #define PIO_PD29_IDX                (125)  /**< PIO Index Number for PD29 */
267 #define PIO_PD30_IDX                (126)  /**< PIO Index Number for PD30 */
268 #define PIO_PD31_IDX                (127)  /**< PIO Index Number for PD31 */
269 
270 /* ========== PIO definition for AFEC0 peripheral ========== */
271 #define PIN_PA8B_AFEC0_ADTRG                       _L_(8)       /**< AFEC0 signal: ADTRG on PA8 mux B*/
272 #define MUX_PA8B_AFEC0_ADTRG                       _L_(1)       /**< AFEC0 signal line function value: ADTRG */
273 #define PIO_PA8B_AFEC0_ADTRG                       (_UL_(1) << 8)
274 
275 #define PIN_PD30X1_AFEC0_AD0                       _L_(126)     /**< AFEC0 signal: AD0 on PD30 mux X1*/
276 #define PIO_PD30X1_AFEC0_AD0                       (_UL_(1) << 30)
277 
278 #define PIN_PA21X1_AFEC0_AD1                       _L_(21)      /**< AFEC0 signal: AD1 on PA21 mux X1*/
279 #define PIO_PA21X1_AFEC0_AD1                       (_UL_(1) << 21)
280 
281 #define PIN_PA21X1_AFEC0_PIODCEN2                  _L_(21)      /**< AFEC0 signal: PIODCEN2 on PA21 mux X1*/
282 #define PIO_PA21X1_AFEC0_PIODCEN2                  (_UL_(1) << 21)
283 
284 #define PIN_PB3X1_AFEC0_AD2                        _L_(35)      /**< AFEC0 signal: AD2 on PB3 mux X1*/
285 #define PIO_PB3X1_AFEC0_AD2                        (_UL_(1) << 3)
286 
287 #define PIN_PB3X1_AFEC0_WKUP12                     _L_(35)      /**< AFEC0 signal: WKUP12 on PB3 mux X1*/
288 #define PIO_PB3X1_AFEC0_WKUP12                     (_UL_(1) << 3)
289 
290 #define PIN_PB2X1_AFEC0_AD5                        _L_(34)      /**< AFEC0 signal: AD5 on PB2 mux X1*/
291 #define PIO_PB2X1_AFEC0_AD5                        (_UL_(1) << 2)
292 
293 #define PIN_PA17X1_AFEC0_AD6                       _L_(17)      /**< AFEC0 signal: AD6 on PA17 mux X1*/
294 #define PIO_PA17X1_AFEC0_AD6                       (_UL_(1) << 17)
295 
296 #define PIN_PA18X1_AFEC0_AD7                       _L_(18)      /**< AFEC0 signal: AD7 on PA18 mux X1*/
297 #define PIO_PA18X1_AFEC0_AD7                       (_UL_(1) << 18)
298 
299 #define PIN_PA19X1_AFEC0_AD8                       _L_(19)      /**< AFEC0 signal: AD8 on PA19 mux X1*/
300 #define PIO_PA19X1_AFEC0_AD8                       (_UL_(1) << 19)
301 
302 #define PIN_PA19X1_AFEC0_WKUP9                     _L_(19)      /**< AFEC0 signal: WKUP9 on PA19 mux X1*/
303 #define PIO_PA19X1_AFEC0_WKUP9                     (_UL_(1) << 19)
304 
305 #define PIN_PA20X1_AFEC0_AD9                       _L_(20)      /**< AFEC0 signal: AD9 on PA20 mux X1*/
306 #define PIO_PA20X1_AFEC0_AD9                       (_UL_(1) << 20)
307 
308 #define PIN_PA20X1_AFEC0_WKUP10                    _L_(20)      /**< AFEC0 signal: WKUP10 on PA20 mux X1*/
309 #define PIO_PA20X1_AFEC0_WKUP10                    (_UL_(1) << 20)
310 
311 #define PIN_PB0X1_AFEC0_AD10                       _L_(32)      /**< AFEC0 signal: AD10 on PB0 mux X1*/
312 #define PIO_PB0X1_AFEC0_AD10                       (_UL_(1) << 0)
313 
314 #define PIN_PB0X1_AFEC0_RTCOUT0                    _L_(32)      /**< AFEC0 signal: RTCOUT0 on PB0 mux X1*/
315 #define PIO_PB0X1_AFEC0_RTCOUT0                    (_UL_(1) << 0)
316 
317 /* ========== PIO definition for AFEC1 peripheral ========== */
318 #define PIN_PD9C_AFEC1_ADTRG                       _L_(105)     /**< AFEC1 signal: ADTRG on PD9 mux C*/
319 #define MUX_PD9C_AFEC1_ADTRG                       _L_(2)       /**< AFEC1 signal line function value: ADTRG */
320 #define PIO_PD9C_AFEC1_ADTRG                       (_UL_(1) << 9)
321 
322 #define PIN_PB1X1_AFEC1_AD0                        _L_(33)      /**< AFEC1 signal: AD0 on PB1 mux X1*/
323 #define PIO_PB1X1_AFEC1_AD0                        (_UL_(1) << 1)
324 
325 #define PIN_PB1X1_AFEC1_RTCOUT1                    _L_(33)      /**< AFEC1 signal: RTCOUT1 on PB1 mux X1*/
326 #define PIO_PB1X1_AFEC1_RTCOUT1                    (_UL_(1) << 1)
327 
328 /* ========== PIO definition for DACC peripheral ========== */
329 #define PIN_PB13X1_DACC_DAC0                       _L_(45)      /**< DACC signal: DAC0 on PB13 mux X1*/
330 #define PIO_PB13X1_DACC_DAC0                       (_UL_(1) << 13)
331 
332 #define PIN_PD0X1_DACC_DAC1                        _L_(96)      /**< DACC signal: DAC1 on PD0 mux X1*/
333 #define PIO_PD0X1_DACC_DAC1                        (_UL_(1) << 0)
334 
335 #define PIN_PA2C_DACC_DATRG                        _L_(2)       /**< DACC signal: DATRG on PA2 mux C*/
336 #define MUX_PA2C_DACC_DATRG                        _L_(2)       /**< DACC signal line function value: DATRG */
337 #define PIO_PA2C_DACC_DATRG                        (_UL_(1) << 2)
338 
339 /* ========== PIO definition for GMAC peripheral ========== */
340 #define PIN_PD13A_GMAC_GCOL                        _L_(109)     /**< GMAC signal: GCOL on PD13 mux A*/
341 #define MUX_PD13A_GMAC_GCOL                        _L_(0)       /**< GMAC signal line function value: GCOL */
342 #define PIO_PD13A_GMAC_GCOL                        (_UL_(1) << 13)
343 
344 #define PIN_PD10A_GMAC_GCRS                        _L_(106)     /**< GMAC signal: GCRS on PD10 mux A*/
345 #define MUX_PD10A_GMAC_GCRS                        _L_(0)       /**< GMAC signal line function value: GCRS */
346 #define PIO_PD10A_GMAC_GCRS                        (_UL_(1) << 10)
347 
348 #define PIN_PD8A_GMAC_GMDC                         _L_(104)     /**< GMAC signal: GMDC on PD8 mux A*/
349 #define MUX_PD8A_GMAC_GMDC                         _L_(0)       /**< GMAC signal line function value: GMDC */
350 #define PIO_PD8A_GMAC_GMDC                         (_UL_(1) << 8)
351 
352 #define PIN_PD9A_GMAC_GMDIO                        _L_(105)     /**< GMAC signal: GMDIO on PD9 mux A*/
353 #define MUX_PD9A_GMAC_GMDIO                        _L_(0)       /**< GMAC signal line function value: GMDIO */
354 #define PIO_PD9A_GMAC_GMDIO                        (_UL_(1) << 9)
355 
356 #define PIN_PD14A_GMAC_GRXCK                       _L_(110)     /**< GMAC signal: GRXCK on PD14 mux A*/
357 #define MUX_PD14A_GMAC_GRXCK                       _L_(0)       /**< GMAC signal line function value: GRXCK */
358 #define PIO_PD14A_GMAC_GRXCK                       (_UL_(1) << 14)
359 
360 #define PIN_PD4A_GMAC_GRXDV                        _L_(100)     /**< GMAC signal: GRXDV on PD4 mux A*/
361 #define MUX_PD4A_GMAC_GRXDV                        _L_(0)       /**< GMAC signal line function value: GRXDV */
362 #define PIO_PD4A_GMAC_GRXDV                        (_UL_(1) << 4)
363 
364 #define PIN_PD7A_GMAC_GRXER                        _L_(103)     /**< GMAC signal: GRXER on PD7 mux A*/
365 #define MUX_PD7A_GMAC_GRXER                        _L_(0)       /**< GMAC signal line function value: GRXER */
366 #define PIO_PD7A_GMAC_GRXER                        (_UL_(1) << 7)
367 
368 #define PIN_PD5A_GMAC_GRX0                         _L_(101)     /**< GMAC signal: GRX0 on PD5 mux A*/
369 #define MUX_PD5A_GMAC_GRX0                         _L_(0)       /**< GMAC signal line function value: GRX0 */
370 #define PIO_PD5A_GMAC_GRX0                         (_UL_(1) << 5)
371 
372 #define PIN_PD6A_GMAC_GRX1                         _L_(102)     /**< GMAC signal: GRX1 on PD6 mux A*/
373 #define MUX_PD6A_GMAC_GRX1                         _L_(0)       /**< GMAC signal line function value: GRX1 */
374 #define PIO_PD6A_GMAC_GRX1                         (_UL_(1) << 6)
375 
376 #define PIN_PD11A_GMAC_GRX2                        _L_(107)     /**< GMAC signal: GRX2 on PD11 mux A*/
377 #define MUX_PD11A_GMAC_GRX2                        _L_(0)       /**< GMAC signal line function value: GRX2 */
378 #define PIO_PD11A_GMAC_GRX2                        (_UL_(1) << 11)
379 
380 #define PIN_PD12A_GMAC_GRX3                        _L_(108)     /**< GMAC signal: GRX3 on PD12 mux A*/
381 #define MUX_PD12A_GMAC_GRX3                        _L_(0)       /**< GMAC signal line function value: GRX3 */
382 #define PIO_PD12A_GMAC_GRX3                        (_UL_(1) << 12)
383 
384 #define PIN_PB1B_GMAC_GTSUCOMP                     _L_(33)      /**< GMAC signal: GTSUCOMP on PB1 mux B*/
385 #define MUX_PB1B_GMAC_GTSUCOMP                     _L_(1)       /**< GMAC signal line function value: GTSUCOMP */
386 #define PIO_PB1B_GMAC_GTSUCOMP                     (_UL_(1) << 1)
387 
388 #define PIN_PB12B_GMAC_GTSUCOMP                    _L_(44)      /**< GMAC signal: GTSUCOMP on PB12 mux B*/
389 #define MUX_PB12B_GMAC_GTSUCOMP                    _L_(1)       /**< GMAC signal line function value: GTSUCOMP */
390 #define PIO_PB12B_GMAC_GTSUCOMP                    (_UL_(1) << 12)
391 
392 #define PIN_PD11C_GMAC_GTSUCOMP                    _L_(107)     /**< GMAC signal: GTSUCOMP on PD11 mux C*/
393 #define MUX_PD11C_GMAC_GTSUCOMP                    _L_(2)       /**< GMAC signal line function value: GTSUCOMP */
394 #define PIO_PD11C_GMAC_GTSUCOMP                    (_UL_(1) << 11)
395 
396 #define PIN_PD20C_GMAC_GTSUCOMP                    _L_(116)     /**< GMAC signal: GTSUCOMP on PD20 mux C*/
397 #define MUX_PD20C_GMAC_GTSUCOMP                    _L_(2)       /**< GMAC signal line function value: GTSUCOMP */
398 #define PIO_PD20C_GMAC_GTSUCOMP                    (_UL_(1) << 20)
399 
400 #define PIN_PD0A_GMAC_GTXCK                        _L_(96)      /**< GMAC signal: GTXCK on PD0 mux A*/
401 #define MUX_PD0A_GMAC_GTXCK                        _L_(0)       /**< GMAC signal line function value: GTXCK */
402 #define PIO_PD0A_GMAC_GTXCK                        (_UL_(1) << 0)
403 
404 #define PIN_PD1A_GMAC_GTXEN                        _L_(97)      /**< GMAC signal: GTXEN on PD1 mux A*/
405 #define MUX_PD1A_GMAC_GTXEN                        _L_(0)       /**< GMAC signal line function value: GTXEN */
406 #define PIO_PD1A_GMAC_GTXEN                        (_UL_(1) << 1)
407 
408 #define PIN_PD17A_GMAC_GTXER                       _L_(113)     /**< GMAC signal: GTXER on PD17 mux A*/
409 #define MUX_PD17A_GMAC_GTXER                       _L_(0)       /**< GMAC signal line function value: GTXER */
410 #define PIO_PD17A_GMAC_GTXER                       (_UL_(1) << 17)
411 
412 #define PIN_PD2A_GMAC_GTX0                         _L_(98)      /**< GMAC signal: GTX0 on PD2 mux A*/
413 #define MUX_PD2A_GMAC_GTX0                         _L_(0)       /**< GMAC signal line function value: GTX0 */
414 #define PIO_PD2A_GMAC_GTX0                         (_UL_(1) << 2)
415 
416 #define PIN_PD3A_GMAC_GTX1                         _L_(99)      /**< GMAC signal: GTX1 on PD3 mux A*/
417 #define MUX_PD3A_GMAC_GTX1                         _L_(0)       /**< GMAC signal line function value: GTX1 */
418 #define PIO_PD3A_GMAC_GTX1                         (_UL_(1) << 3)
419 
420 #define PIN_PD15A_GMAC_GTX2                        _L_(111)     /**< GMAC signal: GTX2 on PD15 mux A*/
421 #define MUX_PD15A_GMAC_GTX2                        _L_(0)       /**< GMAC signal line function value: GTX2 */
422 #define PIO_PD15A_GMAC_GTX2                        (_UL_(1) << 15)
423 
424 #define PIN_PD16A_GMAC_GTX3                        _L_(112)     /**< GMAC signal: GTX3 on PD16 mux A*/
425 #define MUX_PD16A_GMAC_GTX3                        _L_(0)       /**< GMAC signal line function value: GTX3 */
426 #define PIO_PD16A_GMAC_GTX3                        (_UL_(1) << 16)
427 
428 /* ========== PIO definition for HSMCI peripheral ========== */
429 #define PIN_PA28C_HSMCI_MCCDA                      _L_(28)      /**< HSMCI signal: MCCDA on PA28 mux C*/
430 #define MUX_PA28C_HSMCI_MCCDA                      _L_(2)       /**< HSMCI signal line function value: MCCDA */
431 #define PIO_PA28C_HSMCI_MCCDA                      (_UL_(1) << 28)
432 
433 #define PIN_PA25D_HSMCI_MCCK                       _L_(25)      /**< HSMCI signal: MCCK on PA25 mux D*/
434 #define MUX_PA25D_HSMCI_MCCK                       _L_(3)       /**< HSMCI signal line function value: MCCK */
435 #define PIO_PA25D_HSMCI_MCCK                       (_UL_(1) << 25)
436 
437 #define PIN_PA30C_HSMCI_MCDA0                      _L_(30)      /**< HSMCI signal: MCDA0 on PA30 mux C*/
438 #define MUX_PA30C_HSMCI_MCDA0                      _L_(2)       /**< HSMCI signal line function value: MCDA0 */
439 #define PIO_PA30C_HSMCI_MCDA0                      (_UL_(1) << 30)
440 
441 #define PIN_PA31C_HSMCI_MCDA1                      _L_(31)      /**< HSMCI signal: MCDA1 on PA31 mux C*/
442 #define MUX_PA31C_HSMCI_MCDA1                      _L_(2)       /**< HSMCI signal line function value: MCDA1 */
443 #define PIO_PA31C_HSMCI_MCDA1                      (_UL_(1) << 31)
444 
445 #define PIN_PA26C_HSMCI_MCDA2                      _L_(26)      /**< HSMCI signal: MCDA2 on PA26 mux C*/
446 #define MUX_PA26C_HSMCI_MCDA2                      _L_(2)       /**< HSMCI signal line function value: MCDA2 */
447 #define PIO_PA26C_HSMCI_MCDA2                      (_UL_(1) << 26)
448 
449 #define PIN_PA27C_HSMCI_MCDA3                      _L_(27)      /**< HSMCI signal: MCDA3 on PA27 mux C*/
450 #define MUX_PA27C_HSMCI_MCDA3                      _L_(2)       /**< HSMCI signal line function value: MCDA3 */
451 #define PIO_PA27C_HSMCI_MCDA3                      (_UL_(1) << 27)
452 
453 /* ========== PIO definition for ISI peripheral ========== */
454 #define PIN_PD22D_ISI_D0                           _L_(118)     /**< ISI signal: D0 on PD22 mux D*/
455 #define MUX_PD22D_ISI_D0                           _L_(3)       /**< ISI signal line function value: D0 */
456 #define PIO_PD22D_ISI_D0                           (_UL_(1) << 22)
457 
458 #define PIN_PD21D_ISI_D1                           _L_(117)     /**< ISI signal: D1 on PD21 mux D*/
459 #define MUX_PD21D_ISI_D1                           _L_(3)       /**< ISI signal line function value: D1 */
460 #define PIO_PD21D_ISI_D1                           (_UL_(1) << 21)
461 
462 #define PIN_PB3D_ISI_D2                            _L_(35)      /**< ISI signal: D2 on PB3 mux D*/
463 #define MUX_PB3D_ISI_D2                            _L_(3)       /**< ISI signal line function value: D2 */
464 #define PIO_PB3D_ISI_D2                            (_UL_(1) << 3)
465 
466 #define PIN_PA9B_ISI_D3                            _L_(9)       /**< ISI signal: D3 on PA9 mux B*/
467 #define MUX_PA9B_ISI_D3                            _L_(1)       /**< ISI signal line function value: D3 */
468 #define PIO_PA9B_ISI_D3                            (_UL_(1) << 9)
469 
470 #define PIN_PA5B_ISI_D4                            _L_(5)       /**< ISI signal: D4 on PA5 mux B*/
471 #define MUX_PA5B_ISI_D4                            _L_(1)       /**< ISI signal line function value: D4 */
472 #define PIO_PA5B_ISI_D4                            (_UL_(1) << 5)
473 
474 #define PIN_PD11D_ISI_D5                           _L_(107)     /**< ISI signal: D5 on PD11 mux D*/
475 #define MUX_PD11D_ISI_D5                           _L_(3)       /**< ISI signal line function value: D5 */
476 #define PIO_PD11D_ISI_D5                           (_UL_(1) << 11)
477 
478 #define PIN_PD12D_ISI_D6                           _L_(108)     /**< ISI signal: D6 on PD12 mux D*/
479 #define MUX_PD12D_ISI_D6                           _L_(3)       /**< ISI signal line function value: D6 */
480 #define PIO_PD12D_ISI_D6                           (_UL_(1) << 12)
481 
482 #define PIN_PA27D_ISI_D7                           _L_(27)      /**< ISI signal: D7 on PA27 mux D*/
483 #define MUX_PA27D_ISI_D7                           _L_(3)       /**< ISI signal line function value: D7 */
484 #define PIO_PA27D_ISI_D7                           (_UL_(1) << 27)
485 
486 #define PIN_PD27D_ISI_D8                           _L_(123)     /**< ISI signal: D8 on PD27 mux D*/
487 #define MUX_PD27D_ISI_D8                           _L_(3)       /**< ISI signal line function value: D8 */
488 #define PIO_PD27D_ISI_D8                           (_UL_(1) << 27)
489 
490 #define PIN_PD28D_ISI_D9                           _L_(124)     /**< ISI signal: D9 on PD28 mux D*/
491 #define MUX_PD28D_ISI_D9                           _L_(3)       /**< ISI signal line function value: D9 */
492 #define PIO_PD28D_ISI_D9                           (_UL_(1) << 28)
493 
494 #define PIN_PD30D_ISI_D10                          _L_(126)     /**< ISI signal: D10 on PD30 mux D*/
495 #define MUX_PD30D_ISI_D10                          _L_(3)       /**< ISI signal line function value: D10 */
496 #define PIO_PD30D_ISI_D10                          (_UL_(1) << 30)
497 
498 #define PIN_PD31D_ISI_D11                          _L_(127)     /**< ISI signal: D11 on PD31 mux D*/
499 #define MUX_PD31D_ISI_D11                          _L_(3)       /**< ISI signal line function value: D11 */
500 #define PIO_PD31D_ISI_D11                          (_UL_(1) << 31)
501 
502 #define PIN_PD24D_ISI_HSYNC                        _L_(120)     /**< ISI signal: HSYNC on PD24 mux D*/
503 #define MUX_PD24D_ISI_HSYNC                        _L_(3)       /**< ISI signal line function value: HSYNC */
504 #define PIO_PD24D_ISI_HSYNC                        (_UL_(1) << 24)
505 
506 #define PIN_PA24D_ISI_PCK                          _L_(24)      /**< ISI signal: PCK on PA24 mux D*/
507 #define MUX_PA24D_ISI_PCK                          _L_(3)       /**< ISI signal line function value: PCK */
508 #define PIO_PA24D_ISI_PCK                          (_UL_(1) << 24)
509 
510 #define PIN_PD25D_ISI_VSYNC                        _L_(121)     /**< ISI signal: VSYNC on PD25 mux D*/
511 #define MUX_PD25D_ISI_VSYNC                        _L_(3)       /**< ISI signal line function value: VSYNC */
512 #define PIO_PD25D_ISI_VSYNC                        (_UL_(1) << 25)
513 
514 /* ========== PIO definition for MCAN0 peripheral ========== */
515 #define PIN_PB3A_MCAN0_CANRX0                      _L_(35)      /**< MCAN0 signal: CANRX0 on PB3 mux A*/
516 #define MUX_PB3A_MCAN0_CANRX0                      _L_(0)       /**< MCAN0 signal line function value: CANRX0 */
517 #define PIO_PB3A_MCAN0_CANRX0                      (_UL_(1) << 3)
518 
519 #define PIN_PB2A_MCAN0_CANTX0                      _L_(34)      /**< MCAN0 signal: CANTX0 on PB2 mux A*/
520 #define MUX_PB2A_MCAN0_CANTX0                      _L_(0)       /**< MCAN0 signal line function value: CANTX0 */
521 #define PIO_PB2A_MCAN0_CANTX0                      (_UL_(1) << 2)
522 
523 /* ========== PIO definition for MCAN1 peripheral ========== */
524 #define PIN_PD28B_MCAN1_CANRX1                     _L_(124)     /**< MCAN1 signal: CANRX1 on PD28 mux B*/
525 #define MUX_PD28B_MCAN1_CANRX1                     _L_(1)       /**< MCAN1 signal line function value: CANRX1 */
526 #define PIO_PD28B_MCAN1_CANRX1                     (_UL_(1) << 28)
527 
528 #define PIN_PD12B_MCAN1_CANTX1                     _L_(108)     /**< MCAN1 signal: CANTX1 on PD12 mux B*/
529 #define MUX_PD12B_MCAN1_CANTX1                     _L_(1)       /**< MCAN1 signal line function value: CANTX1 */
530 #define PIO_PD12B_MCAN1_CANTX1                     (_UL_(1) << 12)
531 
532 /* ========== PIO definition for PMC peripheral ========== */
533 #define PIN_PA6B_PMC_PCK0                          _L_(6)       /**< PMC signal: PCK0 on PA6 mux B*/
534 #define MUX_PA6B_PMC_PCK0                          _L_(1)       /**< PMC signal line function value: PCK0 */
535 #define PIO_PA6B_PMC_PCK0                          (_UL_(1) << 6)
536 
537 #define PIN_PB12D_PMC_PCK0                         _L_(44)      /**< PMC signal: PCK0 on PB12 mux D*/
538 #define MUX_PB12D_PMC_PCK0                         _L_(3)       /**< PMC signal line function value: PCK0 */
539 #define PIO_PB12D_PMC_PCK0                         (_UL_(1) << 12)
540 
541 #define PIN_PB13B_PMC_PCK0                         _L_(45)      /**< PMC signal: PCK0 on PB13 mux B*/
542 #define MUX_PB13B_PMC_PCK0                         _L_(1)       /**< PMC signal line function value: PCK0 */
543 #define PIO_PB13B_PMC_PCK0                         (_UL_(1) << 13)
544 
545 #define PIN_PA17B_PMC_PCK1                         _L_(17)      /**< PMC signal: PCK1 on PA17 mux B*/
546 #define MUX_PA17B_PMC_PCK1                         _L_(1)       /**< PMC signal line function value: PCK1 */
547 #define PIO_PA17B_PMC_PCK1                         (_UL_(1) << 17)
548 
549 #define PIN_PA21B_PMC_PCK1                         _L_(21)      /**< PMC signal: PCK1 on PA21 mux B*/
550 #define MUX_PA21B_PMC_PCK1                         _L_(1)       /**< PMC signal line function value: PCK1 */
551 #define PIO_PA21B_PMC_PCK1                         (_UL_(1) << 21)
552 
553 #define PIN_PA3C_PMC_PCK2                          _L_(3)       /**< PMC signal: PCK2 on PA3 mux C*/
554 #define MUX_PA3C_PMC_PCK2                          _L_(2)       /**< PMC signal line function value: PCK2 */
555 #define PIO_PA3C_PMC_PCK2                          (_UL_(1) << 3)
556 
557 #define PIN_PA18B_PMC_PCK2                         _L_(18)      /**< PMC signal: PCK2 on PA18 mux B*/
558 #define MUX_PA18B_PMC_PCK2                         _L_(1)       /**< PMC signal line function value: PCK2 */
559 #define PIO_PA18B_PMC_PCK2                         (_UL_(1) << 18)
560 
561 #define PIN_PA31B_PMC_PCK2                         _L_(31)      /**< PMC signal: PCK2 on PA31 mux B*/
562 #define MUX_PA31B_PMC_PCK2                         _L_(1)       /**< PMC signal line function value: PCK2 */
563 #define PIO_PA31B_PMC_PCK2                         (_UL_(1) << 31)
564 
565 #define PIN_PB3B_PMC_PCK2                          _L_(35)      /**< PMC signal: PCK2 on PB3 mux B*/
566 #define MUX_PB3B_PMC_PCK2                          _L_(1)       /**< PMC signal line function value: PCK2 */
567 #define PIO_PB3B_PMC_PCK2                          (_UL_(1) << 3)
568 
569 #define PIN_PD31C_PMC_PCK2                         _L_(127)     /**< PMC signal: PCK2 on PD31 mux C*/
570 #define MUX_PD31C_PMC_PCK2                         _L_(2)       /**< PMC signal line function value: PCK2 */
571 #define PIO_PD31C_PMC_PCK2                         (_UL_(1) << 31)
572 
573 /* ========== PIO definition for PWM0 peripheral ========== */
574 #define PIN_PA10B_PWM0_PWMEXTRG0                   _L_(10)      /**< PWM0 signal: PWMEXTRG0 on PA10 mux B*/
575 #define MUX_PA10B_PWM0_PWMEXTRG0                   _L_(1)       /**< PWM0 signal line function value: PWMEXTRG0 */
576 #define PIO_PA10B_PWM0_PWMEXTRG0                   (_UL_(1) << 10)
577 
578 #define PIN_PA22B_PWM0_PWMEXTRG1                   _L_(22)      /**< PWM0 signal: PWMEXTRG1 on PA22 mux B*/
579 #define MUX_PA22B_PWM0_PWMEXTRG1                   _L_(1)       /**< PWM0 signal line function value: PWMEXTRG1 */
580 #define PIO_PA22B_PWM0_PWMEXTRG1                   (_UL_(1) << 22)
581 
582 #define PIN_PA9C_PWM0_PWMFI0                       _L_(9)       /**< PWM0 signal: PWMFI0 on PA9 mux C*/
583 #define MUX_PA9C_PWM0_PWMFI0                       _L_(2)       /**< PWM0 signal line function value: PWMFI0 */
584 #define PIO_PA9C_PWM0_PWMFI0                       (_UL_(1) << 9)
585 
586 #define PIN_PD8B_PWM0_PWMFI1                       _L_(104)     /**< PWM0 signal: PWMFI1 on PD8 mux B*/
587 #define MUX_PD8B_PWM0_PWMFI1                       _L_(1)       /**< PWM0 signal line function value: PWMFI1 */
588 #define PIO_PD8B_PWM0_PWMFI1                       (_UL_(1) << 8)
589 
590 #define PIN_PD9B_PWM0_PWMFI2                       _L_(105)     /**< PWM0 signal: PWMFI2 on PD9 mux B*/
591 #define MUX_PD9B_PWM0_PWMFI2                       _L_(1)       /**< PWM0 signal line function value: PWMFI2 */
592 #define PIO_PD9B_PWM0_PWMFI2                       (_UL_(1) << 9)
593 
594 #define PIN_PA0A_PWM0_PWMH0                        _L_(0)       /**< PWM0 signal: PWMH0 on PA0 mux A*/
595 #define MUX_PA0A_PWM0_PWMH0                        _L_(0)       /**< PWM0 signal line function value: PWMH0 */
596 #define PIO_PA0A_PWM0_PWMH0                        (_UL_(1) << 0)
597 
598 #define PIN_PA11B_PWM0_PWMH0                       _L_(11)      /**< PWM0 signal: PWMH0 on PA11 mux B*/
599 #define MUX_PA11B_PWM0_PWMH0                       _L_(1)       /**< PWM0 signal line function value: PWMH0 */
600 #define PIO_PA11B_PWM0_PWMH0                       (_UL_(1) << 11)
601 
602 #define PIN_PA23B_PWM0_PWMH0                       _L_(23)      /**< PWM0 signal: PWMH0 on PA23 mux B*/
603 #define MUX_PA23B_PWM0_PWMH0                       _L_(1)       /**< PWM0 signal line function value: PWMH0 */
604 #define PIO_PA23B_PWM0_PWMH0                       (_UL_(1) << 23)
605 
606 #define PIN_PB0A_PWM0_PWMH0                        _L_(32)      /**< PWM0 signal: PWMH0 on PB0 mux A*/
607 #define MUX_PB0A_PWM0_PWMH0                        _L_(0)       /**< PWM0 signal line function value: PWMH0 */
608 #define PIO_PB0A_PWM0_PWMH0                        (_UL_(1) << 0)
609 
610 #define PIN_PD11B_PWM0_PWMH0                       _L_(107)     /**< PWM0 signal: PWMH0 on PD11 mux B*/
611 #define MUX_PD11B_PWM0_PWMH0                       _L_(1)       /**< PWM0 signal line function value: PWMH0 */
612 #define PIO_PD11B_PWM0_PWMH0                       (_UL_(1) << 11)
613 
614 #define PIN_PD20A_PWM0_PWMH0                       _L_(116)     /**< PWM0 signal: PWMH0 on PD20 mux A*/
615 #define MUX_PD20A_PWM0_PWMH0                       _L_(0)       /**< PWM0 signal line function value: PWMH0 */
616 #define PIO_PD20A_PWM0_PWMH0                       (_UL_(1) << 20)
617 
618 #define PIN_PA2A_PWM0_PWMH1                        _L_(2)       /**< PWM0 signal: PWMH1 on PA2 mux A*/
619 #define MUX_PA2A_PWM0_PWMH1                        _L_(0)       /**< PWM0 signal line function value: PWMH1 */
620 #define PIO_PA2A_PWM0_PWMH1                        (_UL_(1) << 2)
621 
622 #define PIN_PA12B_PWM0_PWMH1                       _L_(12)      /**< PWM0 signal: PWMH1 on PA12 mux B*/
623 #define MUX_PA12B_PWM0_PWMH1                       _L_(1)       /**< PWM0 signal line function value: PWMH1 */
624 #define PIO_PA12B_PWM0_PWMH1                       (_UL_(1) << 12)
625 
626 #define PIN_PA24B_PWM0_PWMH1                       _L_(24)      /**< PWM0 signal: PWMH1 on PA24 mux B*/
627 #define MUX_PA24B_PWM0_PWMH1                       _L_(1)       /**< PWM0 signal line function value: PWMH1 */
628 #define PIO_PA24B_PWM0_PWMH1                       (_UL_(1) << 24)
629 
630 #define PIN_PB1A_PWM0_PWMH1                        _L_(33)      /**< PWM0 signal: PWMH1 on PB1 mux A*/
631 #define MUX_PB1A_PWM0_PWMH1                        _L_(0)       /**< PWM0 signal line function value: PWMH1 */
632 #define PIO_PB1A_PWM0_PWMH1                        (_UL_(1) << 1)
633 
634 #define PIN_PD21A_PWM0_PWMH1                       _L_(117)     /**< PWM0 signal: PWMH1 on PD21 mux A*/
635 #define MUX_PD21A_PWM0_PWMH1                       _L_(0)       /**< PWM0 signal line function value: PWMH1 */
636 #define PIO_PD21A_PWM0_PWMH1                       (_UL_(1) << 21)
637 
638 #define PIN_PA13B_PWM0_PWMH2                       _L_(13)      /**< PWM0 signal: PWMH2 on PA13 mux B*/
639 #define MUX_PA13B_PWM0_PWMH2                       _L_(1)       /**< PWM0 signal line function value: PWMH2 */
640 #define PIO_PA13B_PWM0_PWMH2                       (_UL_(1) << 13)
641 
642 #define PIN_PA25B_PWM0_PWMH2                       _L_(25)      /**< PWM0 signal: PWMH2 on PA25 mux B*/
643 #define MUX_PA25B_PWM0_PWMH2                       _L_(1)       /**< PWM0 signal line function value: PWMH2 */
644 #define PIO_PA25B_PWM0_PWMH2                       (_UL_(1) << 25)
645 
646 #define PIN_PB4B_PWM0_PWMH2                        _L_(36)      /**< PWM0 signal: PWMH2 on PB4 mux B*/
647 #define MUX_PB4B_PWM0_PWMH2                        _L_(1)       /**< PWM0 signal line function value: PWMH2 */
648 #define PIO_PB4B_PWM0_PWMH2                        (_UL_(1) << 4)
649 
650 #define PIN_PD22A_PWM0_PWMH2                       _L_(118)     /**< PWM0 signal: PWMH2 on PD22 mux A*/
651 #define MUX_PD22A_PWM0_PWMH2                       _L_(0)       /**< PWM0 signal line function value: PWMH2 */
652 #define PIO_PD22A_PWM0_PWMH2                       (_UL_(1) << 22)
653 
654 #define PIN_PA7B_PWM0_PWMH3                        _L_(7)       /**< PWM0 signal: PWMH3 on PA7 mux B*/
655 #define MUX_PA7B_PWM0_PWMH3                        _L_(1)       /**< PWM0 signal line function value: PWMH3 */
656 #define PIO_PA7B_PWM0_PWMH3                        (_UL_(1) << 7)
657 
658 #define PIN_PA14B_PWM0_PWMH3                       _L_(14)      /**< PWM0 signal: PWMH3 on PA14 mux B*/
659 #define MUX_PA14B_PWM0_PWMH3                       _L_(1)       /**< PWM0 signal line function value: PWMH3 */
660 #define PIO_PA14B_PWM0_PWMH3                       (_UL_(1) << 14)
661 
662 #define PIN_PA17C_PWM0_PWMH3                       _L_(17)      /**< PWM0 signal: PWMH3 on PA17 mux C*/
663 #define MUX_PA17C_PWM0_PWMH3                       _L_(2)       /**< PWM0 signal line function value: PWMH3 */
664 #define PIO_PA17C_PWM0_PWMH3                       (_UL_(1) << 17)
665 
666 #define PIN_PD23A_PWM0_PWMH3                       _L_(119)     /**< PWM0 signal: PWMH3 on PD23 mux A*/
667 #define MUX_PD23A_PWM0_PWMH3                       _L_(0)       /**< PWM0 signal line function value: PWMH3 */
668 #define PIO_PD23A_PWM0_PWMH3                       (_UL_(1) << 23)
669 
670 #define PIN_PA1A_PWM0_PWML0                        _L_(1)       /**< PWM0 signal: PWML0 on PA1 mux A*/
671 #define MUX_PA1A_PWM0_PWML0                        _L_(0)       /**< PWM0 signal line function value: PWML0 */
672 #define PIO_PA1A_PWM0_PWML0                        (_UL_(1) << 1)
673 
674 #define PIN_PA19B_PWM0_PWML0                       _L_(19)      /**< PWM0 signal: PWML0 on PA19 mux B*/
675 #define MUX_PA19B_PWM0_PWML0                       _L_(1)       /**< PWM0 signal line function value: PWML0 */
676 #define PIO_PA19B_PWM0_PWML0                       (_UL_(1) << 19)
677 
678 #define PIN_PB5B_PWM0_PWML0                        _L_(37)      /**< PWM0 signal: PWML0 on PB5 mux B*/
679 #define MUX_PB5B_PWM0_PWML0                        _L_(1)       /**< PWM0 signal line function value: PWML0 */
680 #define PIO_PB5B_PWM0_PWML0                        (_UL_(1) << 5)
681 
682 #define PIN_PD10B_PWM0_PWML0                       _L_(106)     /**< PWM0 signal: PWML0 on PD10 mux B*/
683 #define MUX_PD10B_PWM0_PWML0                       _L_(1)       /**< PWM0 signal line function value: PWML0 */
684 #define PIO_PD10B_PWM0_PWML0                       (_UL_(1) << 10)
685 
686 #define PIN_PD24A_PWM0_PWML0                       _L_(120)     /**< PWM0 signal: PWML0 on PD24 mux A*/
687 #define MUX_PD24A_PWM0_PWML0                       _L_(0)       /**< PWM0 signal line function value: PWML0 */
688 #define PIO_PD24A_PWM0_PWML0                       (_UL_(1) << 24)
689 
690 #define PIN_PA20B_PWM0_PWML1                       _L_(20)      /**< PWM0 signal: PWML1 on PA20 mux B*/
691 #define MUX_PA20B_PWM0_PWML1                       _L_(1)       /**< PWM0 signal line function value: PWML1 */
692 #define PIO_PA20B_PWM0_PWML1                       (_UL_(1) << 20)
693 
694 #define PIN_PB12A_PWM0_PWML1                       _L_(44)      /**< PWM0 signal: PWML1 on PB12 mux A*/
695 #define MUX_PB12A_PWM0_PWML1                       _L_(0)       /**< PWM0 signal line function value: PWML1 */
696 #define PIO_PB12A_PWM0_PWML1                       (_UL_(1) << 12)
697 
698 #define PIN_PD25A_PWM0_PWML1                       _L_(121)     /**< PWM0 signal: PWML1 on PD25 mux A*/
699 #define MUX_PD25A_PWM0_PWML1                       _L_(0)       /**< PWM0 signal line function value: PWML1 */
700 #define PIO_PD25A_PWM0_PWML1                       (_UL_(1) << 25)
701 
702 #define PIN_PA16C_PWM0_PWML2                       _L_(16)      /**< PWM0 signal: PWML2 on PA16 mux C*/
703 #define MUX_PA16C_PWM0_PWML2                       _L_(2)       /**< PWM0 signal line function value: PWML2 */
704 #define PIO_PA16C_PWM0_PWML2                       (_UL_(1) << 16)
705 
706 #define PIN_PA30A_PWM0_PWML2                       _L_(30)      /**< PWM0 signal: PWML2 on PA30 mux A*/
707 #define MUX_PA30A_PWM0_PWML2                       _L_(0)       /**< PWM0 signal line function value: PWML2 */
708 #define PIO_PA30A_PWM0_PWML2                       (_UL_(1) << 30)
709 
710 #define PIN_PB13A_PWM0_PWML2                       _L_(45)      /**< PWM0 signal: PWML2 on PB13 mux A*/
711 #define MUX_PB13A_PWM0_PWML2                       _L_(0)       /**< PWM0 signal line function value: PWML2 */
712 #define PIO_PB13A_PWM0_PWML2                       (_UL_(1) << 13)
713 
714 #define PIN_PD26A_PWM0_PWML2                       _L_(122)     /**< PWM0 signal: PWML2 on PD26 mux A*/
715 #define MUX_PD26A_PWM0_PWML2                       _L_(0)       /**< PWM0 signal line function value: PWML2 */
716 #define PIO_PD26A_PWM0_PWML2                       (_UL_(1) << 26)
717 
718 #define PIN_PA15C_PWM0_PWML3                       _L_(15)      /**< PWM0 signal: PWML3 on PA15 mux C*/
719 #define MUX_PA15C_PWM0_PWML3                       _L_(2)       /**< PWM0 signal line function value: PWML3 */
720 #define PIO_PA15C_PWM0_PWML3                       (_UL_(1) << 15)
721 
722 #define PIN_PD27A_PWM0_PWML3                       _L_(123)     /**< PWM0 signal: PWML3 on PD27 mux A*/
723 #define MUX_PD27A_PWM0_PWML3                       _L_(0)       /**< PWM0 signal line function value: PWML3 */
724 #define PIO_PD27A_PWM0_PWML3                       (_UL_(1) << 27)
725 
726 /* ========== PIO definition for PWM1 peripheral ========== */
727 #define PIN_PA30B_PWM1_PWMEXTRG0                   _L_(30)      /**< PWM1 signal: PWMEXTRG0 on PA30 mux B*/
728 #define MUX_PA30B_PWM1_PWMEXTRG0                   _L_(1)       /**< PWM1 signal line function value: PWMEXTRG0 */
729 #define PIO_PA30B_PWM1_PWMEXTRG0                   (_UL_(1) << 30)
730 
731 #define PIN_PA18A_PWM1_PWMEXTRG1                   _L_(18)      /**< PWM1 signal: PWMEXTRG1 on PA18 mux A*/
732 #define MUX_PA18A_PWM1_PWMEXTRG1                   _L_(0)       /**< PWM1 signal line function value: PWMEXTRG1 */
733 #define PIO_PA18A_PWM1_PWMEXTRG1                   (_UL_(1) << 18)
734 
735 #define PIN_PA21C_PWM1_PWMFI0                      _L_(21)      /**< PWM1 signal: PWMFI0 on PA21 mux C*/
736 #define MUX_PA21C_PWM1_PWMFI0                      _L_(2)       /**< PWM1 signal line function value: PWMFI0 */
737 #define PIO_PA21C_PWM1_PWMFI0                      (_UL_(1) << 21)
738 
739 #define PIN_PA26D_PWM1_PWMFI1                      _L_(26)      /**< PWM1 signal: PWMFI1 on PA26 mux D*/
740 #define MUX_PA26D_PWM1_PWMFI1                      _L_(3)       /**< PWM1 signal line function value: PWMFI1 */
741 #define PIO_PA26D_PWM1_PWMFI1                      (_UL_(1) << 26)
742 
743 #define PIN_PA28D_PWM1_PWMFI2                      _L_(28)      /**< PWM1 signal: PWMFI2 on PA28 mux D*/
744 #define MUX_PA28D_PWM1_PWMFI2                      _L_(3)       /**< PWM1 signal line function value: PWMFI2 */
745 #define PIO_PA28D_PWM1_PWMFI2                      (_UL_(1) << 28)
746 
747 #define PIN_PA12C_PWM1_PWMH0                       _L_(12)      /**< PWM1 signal: PWMH0 on PA12 mux C*/
748 #define MUX_PA12C_PWM1_PWMH0                       _L_(2)       /**< PWM1 signal line function value: PWMH0 */
749 #define PIO_PA12C_PWM1_PWMH0                       (_UL_(1) << 12)
750 
751 #define PIN_PD1B_PWM1_PWMH0                        _L_(97)      /**< PWM1 signal: PWMH0 on PD1 mux B*/
752 #define MUX_PD1B_PWM1_PWMH0                        _L_(1)       /**< PWM1 signal line function value: PWMH0 */
753 #define PIO_PD1B_PWM1_PWMH0                        (_UL_(1) << 1)
754 
755 #define PIN_PA14C_PWM1_PWMH1                       _L_(14)      /**< PWM1 signal: PWMH1 on PA14 mux C*/
756 #define MUX_PA14C_PWM1_PWMH1                       _L_(2)       /**< PWM1 signal line function value: PWMH1 */
757 #define PIO_PA14C_PWM1_PWMH1                       (_UL_(1) << 14)
758 
759 #define PIN_PD3B_PWM1_PWMH1                        _L_(99)      /**< PWM1 signal: PWMH1 on PD3 mux B*/
760 #define MUX_PD3B_PWM1_PWMH1                        _L_(1)       /**< PWM1 signal line function value: PWMH1 */
761 #define PIO_PD3B_PWM1_PWMH1                        (_UL_(1) << 3)
762 
763 #define PIN_PA31D_PWM1_PWMH2                       _L_(31)      /**< PWM1 signal: PWMH2 on PA31 mux D*/
764 #define MUX_PA31D_PWM1_PWMH2                       _L_(3)       /**< PWM1 signal line function value: PWMH2 */
765 #define PIO_PA31D_PWM1_PWMH2                       (_UL_(1) << 31)
766 
767 #define PIN_PD5B_PWM1_PWMH2                        _L_(101)     /**< PWM1 signal: PWMH2 on PD5 mux B*/
768 #define MUX_PD5B_PWM1_PWMH2                        _L_(1)       /**< PWM1 signal line function value: PWMH2 */
769 #define PIO_PD5B_PWM1_PWMH2                        (_UL_(1) << 5)
770 
771 #define PIN_PA8A_PWM1_PWMH3                        _L_(8)       /**< PWM1 signal: PWMH3 on PA8 mux A*/
772 #define MUX_PA8A_PWM1_PWMH3                        _L_(0)       /**< PWM1 signal line function value: PWMH3 */
773 #define PIO_PA8A_PWM1_PWMH3                        (_UL_(1) << 8)
774 
775 #define PIN_PD7B_PWM1_PWMH3                        _L_(103)     /**< PWM1 signal: PWMH3 on PD7 mux B*/
776 #define MUX_PD7B_PWM1_PWMH3                        _L_(1)       /**< PWM1 signal line function value: PWMH3 */
777 #define PIO_PD7B_PWM1_PWMH3                        (_UL_(1) << 7)
778 
779 #define PIN_PA11C_PWM1_PWML0                       _L_(11)      /**< PWM1 signal: PWML0 on PA11 mux C*/
780 #define MUX_PA11C_PWM1_PWML0                       _L_(2)       /**< PWM1 signal line function value: PWML0 */
781 #define PIO_PA11C_PWM1_PWML0                       (_UL_(1) << 11)
782 
783 #define PIN_PD0B_PWM1_PWML0                        _L_(96)      /**< PWM1 signal: PWML0 on PD0 mux B*/
784 #define MUX_PD0B_PWM1_PWML0                        _L_(1)       /**< PWM1 signal line function value: PWML0 */
785 #define PIO_PD0B_PWM1_PWML0                        (_UL_(1) << 0)
786 
787 #define PIN_PA13C_PWM1_PWML1                       _L_(13)      /**< PWM1 signal: PWML1 on PA13 mux C*/
788 #define MUX_PA13C_PWM1_PWML1                       _L_(2)       /**< PWM1 signal line function value: PWML1 */
789 #define PIO_PA13C_PWM1_PWML1                       (_UL_(1) << 13)
790 
791 #define PIN_PD2B_PWM1_PWML1                        _L_(98)      /**< PWM1 signal: PWML1 on PD2 mux B*/
792 #define MUX_PD2B_PWM1_PWML1                        _L_(1)       /**< PWM1 signal line function value: PWML1 */
793 #define PIO_PD2B_PWM1_PWML1                        (_UL_(1) << 2)
794 
795 #define PIN_PA23D_PWM1_PWML2                       _L_(23)      /**< PWM1 signal: PWML2 on PA23 mux D*/
796 #define MUX_PA23D_PWM1_PWML2                       _L_(3)       /**< PWM1 signal line function value: PWML2 */
797 #define PIO_PA23D_PWM1_PWML2                       (_UL_(1) << 23)
798 
799 #define PIN_PD4B_PWM1_PWML2                        _L_(100)     /**< PWM1 signal: PWML2 on PD4 mux B*/
800 #define MUX_PD4B_PWM1_PWML2                        _L_(1)       /**< PWM1 signal line function value: PWML2 */
801 #define PIO_PD4B_PWM1_PWML2                        (_UL_(1) << 4)
802 
803 #define PIN_PA5A_PWM1_PWML3                        _L_(5)       /**< PWM1 signal: PWML3 on PA5 mux A*/
804 #define MUX_PA5A_PWM1_PWML3                        _L_(0)       /**< PWM1 signal line function value: PWML3 */
805 #define PIO_PA5A_PWM1_PWML3                        (_UL_(1) << 5)
806 
807 #define PIN_PD6B_PWM1_PWML3                        _L_(102)     /**< PWM1 signal: PWML3 on PD6 mux B*/
808 #define MUX_PD6B_PWM1_PWML3                        _L_(1)       /**< PWM1 signal line function value: PWML3 */
809 #define PIO_PD6B_PWM1_PWML3                        (_UL_(1) << 6)
810 
811 /* ========== PIO definition for QSPI peripheral ========== */
812 #define PIN_PA11A_QSPI_QCS                         _L_(11)      /**< QSPI signal: QCS on PA11 mux A*/
813 #define MUX_PA11A_QSPI_QCS                         _L_(0)       /**< QSPI signal line function value: QCS */
814 #define PIO_PA11A_QSPI_QCS                         (_UL_(1) << 11)
815 
816 #define PIN_PA13A_QSPI_QIO0                        _L_(13)      /**< QSPI signal: QIO0 on PA13 mux A*/
817 #define MUX_PA13A_QSPI_QIO0                        _L_(0)       /**< QSPI signal line function value: QIO0 */
818 #define PIO_PA13A_QSPI_QIO0                        (_UL_(1) << 13)
819 
820 #define PIN_PA12A_QSPI_QIO1                        _L_(12)      /**< QSPI signal: QIO1 on PA12 mux A*/
821 #define MUX_PA12A_QSPI_QIO1                        _L_(0)       /**< QSPI signal line function value: QIO1 */
822 #define PIO_PA12A_QSPI_QIO1                        (_UL_(1) << 12)
823 
824 #define PIN_PA17A_QSPI_QIO2                        _L_(17)      /**< QSPI signal: QIO2 on PA17 mux A*/
825 #define MUX_PA17A_QSPI_QIO2                        _L_(0)       /**< QSPI signal line function value: QIO2 */
826 #define PIO_PA17A_QSPI_QIO2                        (_UL_(1) << 17)
827 
828 #define PIN_PD31A_QSPI_QIO3                        _L_(127)     /**< QSPI signal: QIO3 on PD31 mux A*/
829 #define MUX_PD31A_QSPI_QIO3                        _L_(0)       /**< QSPI signal line function value: QIO3 */
830 #define PIO_PD31A_QSPI_QIO3                        (_UL_(1) << 31)
831 
832 #define PIN_PA14A_QSPI_QSCK                        _L_(14)      /**< QSPI signal: QSCK on PA14 mux A*/
833 #define MUX_PA14A_QSPI_QSCK                        _L_(0)       /**< QSPI signal line function value: QSCK */
834 #define PIO_PA14A_QSPI_QSCK                        (_UL_(1) << 14)
835 
836 /* ========== PIO definition for SPI0 peripheral ========== */
837 #define PIN_PD20B_SPI0_MISO                        _L_(116)     /**< SPI0 signal: MISO on PD20 mux B*/
838 #define MUX_PD20B_SPI0_MISO                        _L_(1)       /**< SPI0 signal line function value: MISO */
839 #define PIO_PD20B_SPI0_MISO                        (_UL_(1) << 20)
840 
841 #define PIN_PD21B_SPI0_MOSI                        _L_(117)     /**< SPI0 signal: MOSI on PD21 mux B*/
842 #define MUX_PD21B_SPI0_MOSI                        _L_(1)       /**< SPI0 signal line function value: MOSI */
843 #define PIO_PD21B_SPI0_MOSI                        (_UL_(1) << 21)
844 
845 #define PIN_PB2D_SPI0_NPCS0                        _L_(34)      /**< SPI0 signal: NPCS0 on PB2 mux D*/
846 #define MUX_PB2D_SPI0_NPCS0                        _L_(3)       /**< SPI0 signal line function value: NPCS0 */
847 #define PIO_PB2D_SPI0_NPCS0                        (_UL_(1) << 2)
848 
849 #define PIN_PA31A_SPI0_NPCS1                       _L_(31)      /**< SPI0 signal: NPCS1 on PA31 mux A*/
850 #define MUX_PA31A_SPI0_NPCS1                       _L_(0)       /**< SPI0 signal line function value: NPCS1 */
851 #define PIO_PA31A_SPI0_NPCS1                       (_UL_(1) << 31)
852 
853 #define PIN_PD25B_SPI0_NPCS1                       _L_(121)     /**< SPI0 signal: NPCS1 on PD25 mux B*/
854 #define MUX_PD25B_SPI0_NPCS1                       _L_(1)       /**< SPI0 signal line function value: NPCS1 */
855 #define PIO_PD25B_SPI0_NPCS1                       (_UL_(1) << 25)
856 
857 #define PIN_PD12C_SPI0_NPCS2                       _L_(108)     /**< SPI0 signal: NPCS2 on PD12 mux C*/
858 #define MUX_PD12C_SPI0_NPCS2                       _L_(2)       /**< SPI0 signal line function value: NPCS2 */
859 #define PIO_PD12C_SPI0_NPCS2                       (_UL_(1) << 12)
860 
861 #define PIN_PD27B_SPI0_NPCS3                       _L_(123)     /**< SPI0 signal: NPCS3 on PD27 mux B*/
862 #define MUX_PD27B_SPI0_NPCS3                       _L_(1)       /**< SPI0 signal line function value: NPCS3 */
863 #define PIO_PD27B_SPI0_NPCS3                       (_UL_(1) << 27)
864 
865 #define PIN_PD22B_SPI0_SPCK                        _L_(118)     /**< SPI0 signal: SPCK on PD22 mux B*/
866 #define MUX_PD22B_SPI0_SPCK                        _L_(1)       /**< SPI0 signal line function value: SPCK */
867 #define PIO_PD22B_SPI0_SPCK                        (_UL_(1) << 22)
868 
869 /* ========== PIO definition for SSC peripheral ========== */
870 #define PIN_PA10C_SSC_RD                           _L_(10)      /**< SSC signal: RD on PA10 mux C*/
871 #define MUX_PA10C_SSC_RD                           _L_(2)       /**< SSC signal line function value: RD */
872 #define PIO_PA10C_SSC_RD                           (_UL_(1) << 10)
873 
874 #define PIN_PD24B_SSC_RF                           _L_(120)     /**< SSC signal: RF on PD24 mux B*/
875 #define MUX_PD24B_SSC_RF                           _L_(1)       /**< SSC signal line function value: RF */
876 #define PIO_PD24B_SSC_RF                           (_UL_(1) << 24)
877 
878 #define PIN_PA22A_SSC_RK                           _L_(22)      /**< SSC signal: RK on PA22 mux A*/
879 #define MUX_PA22A_SSC_RK                           _L_(0)       /**< SSC signal line function value: RK */
880 #define PIO_PA22A_SSC_RK                           (_UL_(1) << 22)
881 
882 #define PIN_PB5D_SSC_TD                            _L_(37)      /**< SSC signal: TD on PB5 mux D*/
883 #define MUX_PB5D_SSC_TD                            _L_(3)       /**< SSC signal line function value: TD */
884 #define PIO_PB5D_SSC_TD                            (_UL_(1) << 5)
885 
886 #define PIN_PD10C_SSC_TD                           _L_(106)     /**< SSC signal: TD on PD10 mux C*/
887 #define MUX_PD10C_SSC_TD                           _L_(2)       /**< SSC signal line function value: TD */
888 #define PIO_PD10C_SSC_TD                           (_UL_(1) << 10)
889 
890 #define PIN_PD26B_SSC_TD                           _L_(122)     /**< SSC signal: TD on PD26 mux B*/
891 #define MUX_PD26B_SSC_TD                           _L_(1)       /**< SSC signal line function value: TD */
892 #define PIO_PD26B_SSC_TD                           (_UL_(1) << 26)
893 
894 #define PIN_PB0D_SSC_TF                            _L_(32)      /**< SSC signal: TF on PB0 mux D*/
895 #define MUX_PB0D_SSC_TF                            _L_(3)       /**< SSC signal line function value: TF */
896 #define PIO_PB0D_SSC_TF                            (_UL_(1) << 0)
897 
898 #define PIN_PB1D_SSC_TK                            _L_(33)      /**< SSC signal: TK on PB1 mux D*/
899 #define MUX_PB1D_SSC_TK                            _L_(3)       /**< SSC signal line function value: TK */
900 #define PIO_PB1D_SSC_TK                            (_UL_(1) << 1)
901 
902 /* ========== PIO definition for TC0 peripheral ========== */
903 #define PIN_PA4B_TC0_TCLK0                         _L_(4)       /**< TC0 signal: TCLK0 on PA4 mux B*/
904 #define MUX_PA4B_TC0_TCLK0                         _L_(1)       /**< TC0 signal line function value: TCLK0 */
905 #define PIO_PA4B_TC0_TCLK0                         (_UL_(1) << 4)
906 
907 #define PIN_PA28B_TC0_TCLK1                        _L_(28)      /**< TC0 signal: TCLK1 on PA28 mux B*/
908 #define MUX_PA28B_TC0_TCLK1                        _L_(1)       /**< TC0 signal line function value: TCLK1 */
909 #define PIO_PA28B_TC0_TCLK1                        (_UL_(1) << 28)
910 
911 #define PIN_PA0B_TC0_TIOA0                         _L_(0)       /**< TC0 signal: TIOA0 on PA0 mux B*/
912 #define MUX_PA0B_TC0_TIOA0                         _L_(1)       /**< TC0 signal line function value: TIOA0 */
913 #define PIO_PA0B_TC0_TIOA0                         (_UL_(1) << 0)
914 
915 #define PIN_PA15B_TC0_TIOA1                        _L_(15)      /**< TC0 signal: TIOA1 on PA15 mux B*/
916 #define MUX_PA15B_TC0_TIOA1                        _L_(1)       /**< TC0 signal line function value: TIOA1 */
917 #define PIO_PA15B_TC0_TIOA1                        (_UL_(1) << 15)
918 
919 #define PIN_PA26B_TC0_TIOA2                        _L_(26)      /**< TC0 signal: TIOA2 on PA26 mux B*/
920 #define MUX_PA26B_TC0_TIOA2                        _L_(1)       /**< TC0 signal line function value: TIOA2 */
921 #define PIO_PA26B_TC0_TIOA2                        (_UL_(1) << 26)
922 
923 #define PIN_PA1B_TC0_TIOB0                         _L_(1)       /**< TC0 signal: TIOB0 on PA1 mux B*/
924 #define MUX_PA1B_TC0_TIOB0                         _L_(1)       /**< TC0 signal line function value: TIOB0 */
925 #define PIO_PA1B_TC0_TIOB0                         (_UL_(1) << 1)
926 
927 #define PIN_PA16B_TC0_TIOB1                        _L_(16)      /**< TC0 signal: TIOB1 on PA16 mux B*/
928 #define MUX_PA16B_TC0_TIOB1                        _L_(1)       /**< TC0 signal line function value: TIOB1 */
929 #define PIO_PA16B_TC0_TIOB1                        (_UL_(1) << 16)
930 
931 #define PIN_PA27B_TC0_TIOB2                        _L_(27)      /**< TC0 signal: TIOB2 on PA27 mux B*/
932 #define MUX_PA27B_TC0_TIOB2                        _L_(1)       /**< TC0 signal line function value: TIOB2 */
933 #define PIO_PA27B_TC0_TIOB2                        (_UL_(1) << 27)
934 
935 /* ========== PIO definition for TC3 peripheral ========== */
936 #define PIN_PD24C_TC3_TCLK11                       _L_(120)     /**< TC3 signal: TCLK11 on PD24 mux C*/
937 #define MUX_PD24C_TC3_TCLK11                       _L_(2)       /**< TC3 signal line function value: TCLK11 */
938 #define PIO_PD24C_TC3_TCLK11                       (_UL_(1) << 24)
939 
940 #define PIN_PD21C_TC3_TIOA11                       _L_(117)     /**< TC3 signal: TIOA11 on PD21 mux C*/
941 #define MUX_PD21C_TC3_TIOA11                       _L_(2)       /**< TC3 signal line function value: TIOA11 */
942 #define PIO_PD21C_TC3_TIOA11                       (_UL_(1) << 21)
943 
944 #define PIN_PD22C_TC3_TIOB11                       _L_(118)     /**< TC3 signal: TIOB11 on PD22 mux C*/
945 #define MUX_PD22C_TC3_TIOB11                       _L_(2)       /**< TC3 signal line function value: TIOB11 */
946 #define PIO_PD22C_TC3_TIOB11                       (_UL_(1) << 22)
947 
948 /* ========== PIO definition for TWIHS0 peripheral ========== */
949 #define PIN_PA4A_TWIHS0_TWCK0                      _L_(4)       /**< TWIHS0 signal: TWCK0 on PA4 mux A*/
950 #define MUX_PA4A_TWIHS0_TWCK0                      _L_(0)       /**< TWIHS0 signal line function value: TWCK0 */
951 #define PIO_PA4A_TWIHS0_TWCK0                      (_UL_(1) << 4)
952 
953 #define PIN_PA3A_TWIHS0_TWD0                       _L_(3)       /**< TWIHS0 signal: TWD0 on PA3 mux A*/
954 #define MUX_PA3A_TWIHS0_TWD0                       _L_(0)       /**< TWIHS0 signal line function value: TWD0 */
955 #define PIO_PA3A_TWIHS0_TWD0                       (_UL_(1) << 3)
956 
957 /* ========== PIO definition for TWIHS1 peripheral ========== */
958 #define PIN_PB5A_TWIHS1_TWCK1                      _L_(37)      /**< TWIHS1 signal: TWCK1 on PB5 mux A*/
959 #define MUX_PB5A_TWIHS1_TWCK1                      _L_(0)       /**< TWIHS1 signal line function value: TWCK1 */
960 #define PIO_PB5A_TWIHS1_TWCK1                      (_UL_(1) << 5)
961 
962 #define PIN_PB4A_TWIHS1_TWD1                       _L_(36)      /**< TWIHS1 signal: TWD1 on PB4 mux A*/
963 #define MUX_PB4A_TWIHS1_TWD1                       _L_(0)       /**< TWIHS1 signal line function value: TWD1 */
964 #define PIO_PB4A_TWIHS1_TWD1                       (_UL_(1) << 4)
965 
966 /* ========== PIO definition for TWIHS2 peripheral ========== */
967 #define PIN_PD28C_TWIHS2_TWCK2                     _L_(124)     /**< TWIHS2 signal: TWCK2 on PD28 mux C*/
968 #define MUX_PD28C_TWIHS2_TWCK2                     _L_(2)       /**< TWIHS2 signal line function value: TWCK2 */
969 #define PIO_PD28C_TWIHS2_TWCK2                     (_UL_(1) << 28)
970 
971 #define PIN_PD27C_TWIHS2_TWD2                      _L_(123)     /**< TWIHS2 signal: TWD2 on PD27 mux C*/
972 #define MUX_PD27C_TWIHS2_TWD2                      _L_(2)       /**< TWIHS2 signal line function value: TWD2 */
973 #define PIO_PD27C_TWIHS2_TWD2                      (_UL_(1) << 27)
974 
975 /* ========== PIO definition for UART0 peripheral ========== */
976 #define PIN_PA9A_UART0_URXD0                       _L_(9)       /**< UART0 signal: URXD0 on PA9 mux A*/
977 #define MUX_PA9A_UART0_URXD0                       _L_(0)       /**< UART0 signal line function value: URXD0 */
978 #define PIO_PA9A_UART0_URXD0                       (_UL_(1) << 9)
979 
980 #define PIN_PA10A_UART0_UTXD0                      _L_(10)      /**< UART0 signal: UTXD0 on PA10 mux A*/
981 #define MUX_PA10A_UART0_UTXD0                      _L_(0)       /**< UART0 signal line function value: UTXD0 */
982 #define PIO_PA10A_UART0_UTXD0                      (_UL_(1) << 10)
983 
984 /* ========== PIO definition for UART1 peripheral ========== */
985 #define PIN_PA5C_UART1_URXD1                       _L_(5)       /**< UART1 signal: URXD1 on PA5 mux C*/
986 #define MUX_PA5C_UART1_URXD1                       _L_(2)       /**< UART1 signal line function value: URXD1 */
987 #define PIO_PA5C_UART1_URXD1                       (_UL_(1) << 5)
988 
989 #define PIN_PA4C_UART1_UTXD1                       _L_(4)       /**< UART1 signal: UTXD1 on PA4 mux C*/
990 #define MUX_PA4C_UART1_UTXD1                       _L_(2)       /**< UART1 signal line function value: UTXD1 */
991 #define PIO_PA4C_UART1_UTXD1                       (_UL_(1) << 4)
992 
993 #define PIN_PA6C_UART1_UTXD1                       _L_(6)       /**< UART1 signal: UTXD1 on PA6 mux C*/
994 #define MUX_PA6C_UART1_UTXD1                       _L_(2)       /**< UART1 signal line function value: UTXD1 */
995 #define PIO_PA6C_UART1_UTXD1                       (_UL_(1) << 6)
996 
997 #define PIN_PD26D_UART1_UTXD1                      _L_(122)     /**< UART1 signal: UTXD1 on PD26 mux D*/
998 #define MUX_PD26D_UART1_UTXD1                      _L_(3)       /**< UART1 signal line function value: UTXD1 */
999 #define PIO_PD26D_UART1_UTXD1                      (_UL_(1) << 26)
1000 
1001 /* ========== PIO definition for UART2 peripheral ========== */
1002 #define PIN_PD25C_UART2_URXD2                      _L_(121)     /**< UART2 signal: URXD2 on PD25 mux C*/
1003 #define MUX_PD25C_UART2_URXD2                      _L_(2)       /**< UART2 signal line function value: URXD2 */
1004 #define PIO_PD25C_UART2_URXD2                      (_UL_(1) << 25)
1005 
1006 #define PIN_PD26C_UART2_UTXD2                      _L_(122)     /**< UART2 signal: UTXD2 on PD26 mux C*/
1007 #define MUX_PD26C_UART2_UTXD2                      _L_(2)       /**< UART2 signal line function value: UTXD2 */
1008 #define PIO_PD26C_UART2_UTXD2                      (_UL_(1) << 26)
1009 
1010 /* ========== PIO definition for UART3 peripheral ========== */
1011 #define PIN_PD28A_UART3_URXD3                      _L_(124)     /**< UART3 signal: URXD3 on PD28 mux A*/
1012 #define MUX_PD28A_UART3_URXD3                      _L_(0)       /**< UART3 signal line function value: URXD3 */
1013 #define PIO_PD28A_UART3_URXD3                      (_UL_(1) << 28)
1014 
1015 #define PIN_PD30A_UART3_UTXD3                      _L_(126)     /**< UART3 signal: UTXD3 on PD30 mux A*/
1016 #define MUX_PD30A_UART3_UTXD3                      _L_(0)       /**< UART3 signal line function value: UTXD3 */
1017 #define PIO_PD30A_UART3_UTXD3                      (_UL_(1) << 30)
1018 
1019 #define PIN_PD31B_UART3_UTXD3                      _L_(127)     /**< UART3 signal: UTXD3 on PD31 mux B*/
1020 #define MUX_PD31B_UART3_UTXD3                      _L_(1)       /**< UART3 signal line function value: UTXD3 */
1021 #define PIO_PD31B_UART3_UTXD3                      (_UL_(1) << 31)
1022 
1023 /* ========== PIO definition for UART4 peripheral ========== */
1024 #define PIN_PD18C_UART4_URXD4                      _L_(114)     /**< UART4 signal: URXD4 on PD18 mux C*/
1025 #define MUX_PD18C_UART4_URXD4                      _L_(2)       /**< UART4 signal line function value: URXD4 */
1026 #define PIO_PD18C_UART4_URXD4                      (_UL_(1) << 18)
1027 
1028 #define PIN_PD3C_UART4_UTXD4                       _L_(99)      /**< UART4 signal: UTXD4 on PD3 mux C*/
1029 #define MUX_PD3C_UART4_UTXD4                       _L_(2)       /**< UART4 signal line function value: UTXD4 */
1030 #define PIO_PD3C_UART4_UTXD4                       (_UL_(1) << 3)
1031 
1032 #define PIN_PD19C_UART4_UTXD4                      _L_(115)     /**< UART4 signal: UTXD4 on PD19 mux C*/
1033 #define MUX_PD19C_UART4_UTXD4                      _L_(2)       /**< UART4 signal line function value: UTXD4 */
1034 #define PIO_PD19C_UART4_UTXD4                      (_UL_(1) << 19)
1035 
1036 /* ========== PIO definition for USART0 peripheral ========== */
1037 #define PIN_PB2C_USART0_CTS0                       _L_(34)      /**< USART0 signal: CTS0 on PB2 mux C*/
1038 #define MUX_PB2C_USART0_CTS0                       _L_(2)       /**< USART0 signal line function value: CTS0 */
1039 #define PIO_PB2C_USART0_CTS0                       (_UL_(1) << 2)
1040 
1041 #define PIN_PD0D_USART0_DCD0                       _L_(96)      /**< USART0 signal: DCD0 on PD0 mux D*/
1042 #define MUX_PD0D_USART0_DCD0                       _L_(3)       /**< USART0 signal line function value: DCD0 */
1043 #define PIO_PD0D_USART0_DCD0                       (_UL_(1) << 0)
1044 
1045 #define PIN_PD2D_USART0_DSR0                       _L_(98)      /**< USART0 signal: DSR0 on PD2 mux D*/
1046 #define MUX_PD2D_USART0_DSR0                       _L_(3)       /**< USART0 signal line function value: DSR0 */
1047 #define PIO_PD2D_USART0_DSR0                       (_UL_(1) << 2)
1048 
1049 #define PIN_PD1D_USART0_DTR0                       _L_(97)      /**< USART0 signal: DTR0 on PD1 mux D*/
1050 #define MUX_PD1D_USART0_DTR0                       _L_(3)       /**< USART0 signal line function value: DTR0 */
1051 #define PIO_PD1D_USART0_DTR0                       (_UL_(1) << 1)
1052 
1053 #define PIN_PD3D_USART0_RI0                        _L_(99)      /**< USART0 signal: RI0 on PD3 mux D*/
1054 #define MUX_PD3D_USART0_RI0                        _L_(3)       /**< USART0 signal line function value: RI0 */
1055 #define PIO_PD3D_USART0_RI0                        (_UL_(1) << 3)
1056 
1057 #define PIN_PB3C_USART0_RTS0                       _L_(35)      /**< USART0 signal: RTS0 on PB3 mux C*/
1058 #define MUX_PB3C_USART0_RTS0                       _L_(2)       /**< USART0 signal line function value: RTS0 */
1059 #define PIO_PB3C_USART0_RTS0                       (_UL_(1) << 3)
1060 
1061 #define PIN_PB0C_USART0_RXD0                       _L_(32)      /**< USART0 signal: RXD0 on PB0 mux C*/
1062 #define MUX_PB0C_USART0_RXD0                       _L_(2)       /**< USART0 signal line function value: RXD0 */
1063 #define PIO_PB0C_USART0_RXD0                       (_UL_(1) << 0)
1064 
1065 #define PIN_PB13C_USART0_SCK0                      _L_(45)      /**< USART0 signal: SCK0 on PB13 mux C*/
1066 #define MUX_PB13C_USART0_SCK0                      _L_(2)       /**< USART0 signal line function value: SCK0 */
1067 #define PIO_PB13C_USART0_SCK0                      (_UL_(1) << 13)
1068 
1069 #define PIN_PB1C_USART0_TXD0                       _L_(33)      /**< USART0 signal: TXD0 on PB1 mux C*/
1070 #define MUX_PB1C_USART0_TXD0                       _L_(2)       /**< USART0 signal line function value: TXD0 */
1071 #define PIO_PB1C_USART0_TXD0                       (_UL_(1) << 1)
1072 
1073 /* ========== PIO definition for USART1 peripheral ========== */
1074 #define PIN_PA25A_USART1_CTS1                      _L_(25)      /**< USART1 signal: CTS1 on PA25 mux A*/
1075 #define MUX_PA25A_USART1_CTS1                      _L_(0)       /**< USART1 signal line function value: CTS1 */
1076 #define PIO_PA25A_USART1_CTS1                      (_UL_(1) << 25)
1077 
1078 #define PIN_PA26A_USART1_DCD1                      _L_(26)      /**< USART1 signal: DCD1 on PA26 mux A*/
1079 #define MUX_PA26A_USART1_DCD1                      _L_(0)       /**< USART1 signal line function value: DCD1 */
1080 #define PIO_PA26A_USART1_DCD1                      (_UL_(1) << 26)
1081 
1082 #define PIN_PA28A_USART1_DSR1                      _L_(28)      /**< USART1 signal: DSR1 on PA28 mux A*/
1083 #define MUX_PA28A_USART1_DSR1                      _L_(0)       /**< USART1 signal line function value: DSR1 */
1084 #define PIO_PA28A_USART1_DSR1                      (_UL_(1) << 28)
1085 
1086 #define PIN_PA27A_USART1_DTR1                      _L_(27)      /**< USART1 signal: DTR1 on PA27 mux A*/
1087 #define MUX_PA27A_USART1_DTR1                      _L_(0)       /**< USART1 signal line function value: DTR1 */
1088 #define PIO_PA27A_USART1_DTR1                      (_UL_(1) << 27)
1089 
1090 #define PIN_PA3B_USART1_LONCOL1                    _L_(3)       /**< USART1 signal: LONCOL1 on PA3 mux B*/
1091 #define MUX_PA3B_USART1_LONCOL1                    _L_(1)       /**< USART1 signal line function value: LONCOL1 */
1092 #define PIO_PA3B_USART1_LONCOL1                    (_UL_(1) << 3)
1093 
1094 #define PIN_PA29A_USART1_RI1                       _L_(29)      /**< USART1 signal: RI1 on PA29 mux A*/
1095 #define MUX_PA29A_USART1_RI1                       _L_(0)       /**< USART1 signal line function value: RI1 */
1096 #define PIO_PA29A_USART1_RI1                       (_UL_(1) << 29)
1097 
1098 #define PIN_PA24A_USART1_RTS1                      _L_(24)      /**< USART1 signal: RTS1 on PA24 mux A*/
1099 #define MUX_PA24A_USART1_RTS1                      _L_(0)       /**< USART1 signal line function value: RTS1 */
1100 #define PIO_PA24A_USART1_RTS1                      (_UL_(1) << 24)
1101 
1102 #define PIN_PA21A_USART1_RXD1                      _L_(21)      /**< USART1 signal: RXD1 on PA21 mux A*/
1103 #define MUX_PA21A_USART1_RXD1                      _L_(0)       /**< USART1 signal line function value: RXD1 */
1104 #define PIO_PA21A_USART1_RXD1                      (_UL_(1) << 21)
1105 
1106 #define PIN_PA23A_USART1_SCK1                      _L_(23)      /**< USART1 signal: SCK1 on PA23 mux A*/
1107 #define MUX_PA23A_USART1_SCK1                      _L_(0)       /**< USART1 signal line function value: SCK1 */
1108 #define PIO_PA23A_USART1_SCK1                      (_UL_(1) << 23)
1109 
1110 #define PIN_PB4D_USART1_TXD1                       _L_(36)      /**< USART1 signal: TXD1 on PB4 mux D*/
1111 #define MUX_PB4D_USART1_TXD1                       _L_(3)       /**< USART1 signal line function value: TXD1 */
1112 #define PIO_PB4D_USART1_TXD1                       (_UL_(1) << 4)
1113 
1114 /* ========== PIO definition for USART2 peripheral ========== */
1115 #define PIN_PD19B_USART2_CTS2                      _L_(115)     /**< USART2 signal: CTS2 on PD19 mux B*/
1116 #define MUX_PD19B_USART2_CTS2                      _L_(1)       /**< USART2 signal line function value: CTS2 */
1117 #define PIO_PD19B_USART2_CTS2                      (_UL_(1) << 19)
1118 
1119 #define PIN_PD4D_USART2_DCD2                       _L_(100)     /**< USART2 signal: DCD2 on PD4 mux D*/
1120 #define MUX_PD4D_USART2_DCD2                       _L_(3)       /**< USART2 signal line function value: DCD2 */
1121 #define PIO_PD4D_USART2_DCD2                       (_UL_(1) << 4)
1122 
1123 #define PIN_PD6D_USART2_DSR2                       _L_(102)     /**< USART2 signal: DSR2 on PD6 mux D*/
1124 #define MUX_PD6D_USART2_DSR2                       _L_(3)       /**< USART2 signal line function value: DSR2 */
1125 #define PIO_PD6D_USART2_DSR2                       (_UL_(1) << 6)
1126 
1127 #define PIN_PD5D_USART2_DTR2                       _L_(101)     /**< USART2 signal: DTR2 on PD5 mux D*/
1128 #define MUX_PD5D_USART2_DTR2                       _L_(3)       /**< USART2 signal line function value: DTR2 */
1129 #define PIO_PD5D_USART2_DTR2                       (_UL_(1) << 5)
1130 
1131 #define PIN_PD7D_USART2_RI2                        _L_(103)     /**< USART2 signal: RI2 on PD7 mux D*/
1132 #define MUX_PD7D_USART2_RI2                        _L_(3)       /**< USART2 signal line function value: RI2 */
1133 #define PIO_PD7D_USART2_RI2                        (_UL_(1) << 7)
1134 
1135 #define PIN_PD18B_USART2_RTS2                      _L_(114)     /**< USART2 signal: RTS2 on PD18 mux B*/
1136 #define MUX_PD18B_USART2_RTS2                      _L_(1)       /**< USART2 signal line function value: RTS2 */
1137 #define PIO_PD18B_USART2_RTS2                      (_UL_(1) << 18)
1138 
1139 #define PIN_PD15B_USART2_RXD2                      _L_(111)     /**< USART2 signal: RXD2 on PD15 mux B*/
1140 #define MUX_PD15B_USART2_RXD2                      _L_(1)       /**< USART2 signal line function value: RXD2 */
1141 #define PIO_PD15B_USART2_RXD2                      (_UL_(1) << 15)
1142 
1143 #define PIN_PD17B_USART2_SCK2                      _L_(113)     /**< USART2 signal: SCK2 on PD17 mux B*/
1144 #define MUX_PD17B_USART2_SCK2                      _L_(1)       /**< USART2 signal line function value: SCK2 */
1145 #define PIO_PD17B_USART2_SCK2                      (_UL_(1) << 17)
1146 
1147 #define PIN_PD16B_USART2_TXD2                      _L_(112)     /**< USART2 signal: TXD2 on PD16 mux B*/
1148 #define MUX_PD16B_USART2_TXD2                      _L_(1)       /**< USART2 signal line function value: TXD2 */
1149 #define PIO_PD16B_USART2_TXD2                      (_UL_(1) << 16)
1150 
1151 
1152 #endif /* _SAME70N20_PIO_H_ */
1153