1 /** 2 * \file 3 * 4 * \brief Header file for ATSAMV71N21B 5 * 6 * Copyright (c) 2019 Microchip Technology Inc. 7 * 8 * \license_start 9 * 10 * \page License 11 * 12 * SPDX-License-Identifier: Apache-2.0 13 * 14 * Licensed under the Apache License, Version 2.0 (the "License"); 15 * you may not use this file except in compliance with the License. 16 * You may obtain a copy of the License at 17 * 18 * http://www.apache.org/licenses/LICENSE-2.0 19 * 20 * Unless required by applicable law or agreed to in writing, software 21 * distributed under the License is distributed on an "AS IS" BASIS, 22 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. 23 * See the License for the specific language governing permissions and 24 * limitations under the License. 25 * 26 * \license_stop 27 * 28 */ 29 30 /* file generated from device description version 2019-01-18T21:21:09Z */ 31 #ifndef _SAMV71N21B_H_ 32 #define _SAMV71N21B_H_ 33 34 /** \addtogroup SAMV71N21B_definitions SAMV71N21B definitions 35 This file defines all structures and symbols for SAMV71N21B: 36 - registers and bitfields 37 - peripheral base address 38 - peripheral ID 39 - PIO definitions 40 * @{ 41 */ 42 43 #ifdef __cplusplus 44 extern "C" { 45 #endif 46 47 /** \defgroup Atmel_glob_defs Atmel Global Defines 48 49 <strong>IO Type Qualifiers</strong> are used 50 \li to specify the access to peripheral variables. 51 \li for automatic generation of peripheral register debug information. 52 53 \remark 54 CMSIS core has a syntax that differs from this using i.e. __I, __O, or __IO followed by 'uint<size>_t' respective types. 55 Default the header files will follow the CMSIS core syntax. 56 * @{ 57 */ 58 59 #if !(defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) 60 #include <stdint.h> 61 62 /* IO definitions (access restrictions to peripheral registers) */ 63 #ifndef __cplusplus 64 typedef volatile const uint32_t RoReg; /**< Read only 32-bit register (volatile const unsigned int) */ 65 typedef volatile const uint16_t RoReg16; /**< Read only 16-bit register (volatile const unsigned int) */ 66 typedef volatile const uint8_t RoReg8; /**< Read only 8-bit register (volatile const unsigned int) */ 67 #else 68 typedef volatile uint32_t RoReg; /**< Read only 32-bit register (volatile const unsigned int) */ 69 typedef volatile uint16_t RoReg16; /**< Read only 16-bit register (volatile const unsigned int) */ 70 typedef volatile uint8_t RoReg8; /**< Read only 8-bit register (volatile const unsigned int) */ 71 #endif 72 typedef volatile uint32_t WoReg; /**< Write only 32-bit register (volatile unsigned int) */ 73 typedef volatile uint16_t WoReg16; /**< Write only 16-bit register (volatile unsigned int) */ 74 typedef volatile uint8_t WoReg8; /**< Write only 8-bit register (volatile unsigned int) */ 75 typedef volatile uint32_t RwReg; /**< Read-Write 32-bit register (volatile unsigned int) */ 76 typedef volatile uint16_t RwReg16; /**< Read-Write 16-bit register (volatile unsigned int) */ 77 typedef volatile uint8_t RwReg8; /**< Read-Write 8-bit register (volatile unsigned int) */ 78 79 #define CAST(type, value) ((type *)(value)) /**< Pointer Type Conversion Macro for C/C++ */ 80 #define REG_ACCESS(type, address) (*(type*)(address)) /**< C code: Register value */ 81 #else /* Assembler */ 82 #define CAST(type, value) (value) /**< Pointer Type Conversion Macro for Assembler */ 83 #define REG_ACCESS(type, address) (address) /**< Assembly code: Register address */ 84 #endif /* !(defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) */ 85 86 #if !defined(SKIP_INTEGER_LITERALS) 87 88 #if defined(_U_) || defined(_L_) || defined(_UL_) 89 #error "Integer Literals macros already defined elsewhere" 90 #endif 91 92 #if !(defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) 93 /* Macros that deal with adding suffixes to integer literal constants for C/C++ */ 94 #define _U_(x) x ## U /**< C code: Unsigned integer literal constant value */ 95 #define _L_(x) x ## L /**< C code: Long integer literal constant value */ 96 #define _UL_(x) x ## UL /**< C code: Unsigned Long integer literal constant value */ 97 98 #else /* Assembler */ 99 100 #define _U_(x) x /**< Assembler: Unsigned integer literal constant value */ 101 #define _L_(x) x /**< Assembler: Long integer literal constant value */ 102 #define _UL_(x) x /**< Assembler: Unsigned Long integer literal constant value */ 103 #endif /* !(defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) */ 104 105 #endif /* SKIP_INTEGER_LITERALS */ 106 /** @} end of Atmel Global Defines */ 107 108 /** \addtogroup SAMV71N21B_cmsis CMSIS Definitions 109 * @{ 110 */ 111 /* ************************************************************************** */ 112 /* CMSIS DEFINITIONS FOR SAMV71N21B */ 113 /* ************************************************************************** */ 114 #if !(defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) 115 /** Interrupt Number Definition */ 116 typedef enum IRQn 117 { 118 /****** CORTEX-M7 Processor Exceptions Numbers ******************************/ 119 Reset_IRQn = -15, /**< 1 Reset Vector, invoked on Power up and warm reset */ 120 NonMaskableInt_IRQn = -14, /**< 2 Non maskable Interrupt, cannot be stopped or preempted */ 121 HardFault_IRQn = -13, /**< 3 Hard Fault, all classes of Fault */ 122 MemoryManagement_IRQn = -12, /**< 4 Memory Management, MPU mismatch, including Access Violation and No Match */ 123 BusFault_IRQn = -11, /**< 5 Bus Fault, Pre-Fetch-, Memory Access Fault, other address/memory related Fault */ 124 UsageFault_IRQn = -10, /**< 6 Usage Fault, i.e. Undef Instruction, Illegal State Transition */ 125 SVCall_IRQn = -5 , /**< 11 System Service Call via SVC instruction */ 126 DebugMonitor_IRQn = -4 , /**< 12 Debug Monitor */ 127 PendSV_IRQn = -2 , /**< 14 Pendable request for system service */ 128 SysTick_IRQn = -1 , /**< 15 System Tick Timer */ 129 /****** SAMV71N21B specific Interrupt Numbers ***********************************/ 130 SUPC_IRQn = 0 , /**< 0 SAMV71N21B Supply Controller (SUPC) */ 131 RSTC_IRQn = 1 , /**< 1 SAMV71N21B Reset Controller (RSTC) */ 132 RTC_IRQn = 2 , /**< 2 SAMV71N21B Real-time Clock (RTC) */ 133 RTT_IRQn = 3 , /**< 3 SAMV71N21B Real-time Timer (RTT) */ 134 WDT_IRQn = 4 , /**< 4 SAMV71N21B Watchdog Timer (WDT) */ 135 PMC_IRQn = 5 , /**< 5 SAMV71N21B Power Management Controller (PMC) */ 136 EFC_IRQn = 6 , /**< 6 SAMV71N21B Embedded Flash Controller (EFC) */ 137 UART0_IRQn = 7 , /**< 7 SAMV71N21B Universal Asynchronous Receiver Transmitter (UART0) */ 138 UART1_IRQn = 8 , /**< 8 SAMV71N21B Universal Asynchronous Receiver Transmitter (UART1) */ 139 PIOA_IRQn = 10 , /**< 10 SAMV71N21B Parallel Input/Output Controller (PIOA) */ 140 PIOB_IRQn = 11 , /**< 11 SAMV71N21B Parallel Input/Output Controller (PIOB) */ 141 USART0_IRQn = 13 , /**< 13 SAMV71N21B Universal Synchronous Asynchronous Receiver Transmitter (USART0) */ 142 USART1_IRQn = 14 , /**< 14 SAMV71N21B Universal Synchronous Asynchronous Receiver Transmitter (USART1) */ 143 USART2_IRQn = 15 , /**< 15 SAMV71N21B Universal Synchronous Asynchronous Receiver Transmitter (USART2) */ 144 PIOD_IRQn = 16 , /**< 16 SAMV71N21B Parallel Input/Output Controller (PIOD) */ 145 HSMCI_IRQn = 18 , /**< 18 SAMV71N21B High Speed MultiMedia Card Interface (HSMCI) */ 146 TWIHS0_IRQn = 19 , /**< 19 SAMV71N21B Two-wire Interface High Speed (TWIHS0) */ 147 TWIHS1_IRQn = 20 , /**< 20 SAMV71N21B Two-wire Interface High Speed (TWIHS1) */ 148 SPI0_IRQn = 21 , /**< 21 SAMV71N21B Serial Peripheral Interface (SPI0) */ 149 SSC_IRQn = 22 , /**< 22 SAMV71N21B Synchronous Serial Controller (SSC) */ 150 TC0_IRQn = 23 , /**< 23 SAMV71N21B Timer Counter (TC0) */ 151 TC1_IRQn = 24 , /**< 24 SAMV71N21B Timer Counter (TC0) */ 152 TC2_IRQn = 25 , /**< 25 SAMV71N21B Timer Counter (TC0) */ 153 TC3_IRQn = 26 , /**< 26 SAMV71N21B Timer Counter (TC1) */ 154 TC4_IRQn = 27 , /**< 27 SAMV71N21B Timer Counter (TC1) */ 155 TC5_IRQn = 28 , /**< 28 SAMV71N21B Timer Counter (TC1) */ 156 AFEC0_IRQn = 29 , /**< 29 SAMV71N21B Analog Front-End Controller (AFEC0) */ 157 DACC_IRQn = 30 , /**< 30 SAMV71N21B Digital-to-Analog Converter Controller (DACC) */ 158 PWM0_IRQn = 31 , /**< 31 SAMV71N21B Pulse Width Modulation Controller (PWM0) */ 159 ICM_IRQn = 32 , /**< 32 SAMV71N21B Integrity Check Monitor (ICM) */ 160 ACC_IRQn = 33 , /**< 33 SAMV71N21B Analog Comparator Controller (ACC) */ 161 USBHS_IRQn = 34 , /**< 34 SAMV71N21B USB High-Speed Interface (USBHS) */ 162 MCAN0_INT0_IRQn = 35 , /**< 35 SAMV71N21B Controller Area Network (MCAN0) */ 163 MCAN0_INT1_IRQn = 36 , /**< 36 SAMV71N21B Controller Area Network (MCAN0) */ 164 MCAN1_INT0_IRQn = 37 , /**< 37 SAMV71N21B Controller Area Network (MCAN1) */ 165 MCAN1_INT1_IRQn = 38 , /**< 38 SAMV71N21B Controller Area Network (MCAN1) */ 166 GMAC_IRQn = 39 , /**< 39 SAMV71N21B Gigabit Ethernet MAC (GMAC) */ 167 AFEC1_IRQn = 40 , /**< 40 SAMV71N21B Analog Front-End Controller (AFEC1) */ 168 TWIHS2_IRQn = 41 , /**< 41 SAMV71N21B Two-wire Interface High Speed (TWIHS2) */ 169 QSPI_IRQn = 43 , /**< 43 SAMV71N21B Quad Serial Peripheral Interface (QSPI) */ 170 UART2_IRQn = 44 , /**< 44 SAMV71N21B Universal Asynchronous Receiver Transmitter (UART2) */ 171 UART3_IRQn = 45 , /**< 45 SAMV71N21B Universal Asynchronous Receiver Transmitter (UART3) */ 172 UART4_IRQn = 46 , /**< 46 SAMV71N21B Universal Asynchronous Receiver Transmitter (UART4) */ 173 TC6_IRQn = 47 , /**< 47 SAMV71N21B Timer Counter (TC2) */ 174 TC7_IRQn = 48 , /**< 48 SAMV71N21B Timer Counter (TC2) */ 175 TC8_IRQn = 49 , /**< 49 SAMV71N21B Timer Counter (TC2) */ 176 TC9_IRQn = 50 , /**< 50 SAMV71N21B Timer Counter (TC3) */ 177 TC10_IRQn = 51 , /**< 51 SAMV71N21B Timer Counter (TC3) */ 178 TC11_IRQn = 52 , /**< 52 SAMV71N21B Timer Counter (TC3) */ 179 MLB_IRQn = 53 , /**< 53 SAMV71N21B MediaLB (MLB) */ 180 AES_IRQn = 56 , /**< 56 SAMV71N21B Advanced Encryption Standard (AES) */ 181 TRNG_IRQn = 57 , /**< 57 SAMV71N21B True Random Number Generator (TRNG) */ 182 XDMAC_IRQn = 58 , /**< 58 SAMV71N21B Extensible DMA Controller (XDMAC) */ 183 ISI_IRQn = 59 , /**< 59 SAMV71N21B Image Sensor Interface (ISI) */ 184 PWM1_IRQn = 60 , /**< 60 SAMV71N21B Pulse Width Modulation Controller (PWM1) */ 185 FPU_IRQn = 61 , /**< 61 SAMV71N21B Floating Point Unit (FPU) */ 186 RSWDT_IRQn = 63 , /**< 63 SAMV71N21B Reinforced Safety Watchdog Timer (RSWDT) */ 187 CCW_IRQn = 64 , /**< 64 SAMV71N21B System Control Block (SCB) */ 188 CCF_IRQn = 65 , /**< 65 SAMV71N21B System Control Block (SCB) */ 189 GMAC_Q1_IRQn = 66 , /**< 66 SAMV71N21B Gigabit Ethernet MAC (GMAC) */ 190 GMAC_Q2_IRQn = 67 , /**< 67 SAMV71N21B Gigabit Ethernet MAC (GMAC) */ 191 IXC_IRQn = 68 , /**< 68 SAMV71N21B Floating Point Unit (FPU) */ 192 I2SC0_IRQn = 69 , /**< 69 SAMV71N21B Inter-IC Sound Controller (I2SC0) */ 193 GMAC_Q3_IRQn = 71 , /**< 71 SAMV71N21B Gigabit Ethernet MAC (GMAC) */ 194 GMAC_Q4_IRQn = 72 , /**< 72 SAMV71N21B Gigabit Ethernet MAC (GMAC) */ 195 GMAC_Q5_IRQn = 73 , /**< 73 SAMV71N21B Gigabit Ethernet MAC (GMAC) */ 196 197 PERIPH_COUNT_IRQn = 74 /**< Number of peripheral IDs */ 198 } IRQn_Type; 199 #endif /* !(defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) */ 200 201 #if !(defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) 202 typedef struct _DeviceVectors 203 { 204 /* Stack pointer */ 205 void* pvStack; 206 /* Cortex-M handlers */ 207 void* pfnReset_Handler; /* -15 Reset Vector, invoked on Power up and warm reset */ 208 void* pfnNonMaskableInt_Handler; /* -14 Non maskable Interrupt, cannot be stopped or preempted */ 209 void* pfnHardFault_Handler; /* -13 Hard Fault, all classes of Fault */ 210 void* pfnMemoryManagement_Handler; /* -12 Memory Management, MPU mismatch, including Access Violation and No Match */ 211 void* pfnBusFault_Handler; /* -11 Bus Fault, Pre-Fetch-, Memory Access Fault, other address/memory related Fault */ 212 void* pfnUsageFault_Handler; /* -10 Usage Fault, i.e. Undef Instruction, Illegal State Transition */ 213 void* pvReservedC9; 214 void* pvReservedC8; 215 void* pvReservedC7; 216 void* pvReservedC6; 217 void* pfnSVCall_Handler; /* -5 System Service Call via SVC instruction */ 218 void* pfnDebugMonitor_Handler; /* -4 Debug Monitor */ 219 void* pvReservedC3; 220 void* pfnPendSV_Handler; /* -2 Pendable request for system service */ 221 void* pfnSysTick_Handler; /* -1 System Tick Timer */ 222 223 224 /* Peripheral handlers */ 225 void* pfnSUPC_Handler; /* 0 SAMV71N21B Supply Controller (SUPC) */ 226 void* pfnRSTC_Handler; /* 1 SAMV71N21B Reset Controller (RSTC) */ 227 void* pfnRTC_Handler; /* 2 SAMV71N21B Real-time Clock (RTC) */ 228 void* pfnRTT_Handler; /* 3 SAMV71N21B Real-time Timer (RTT) */ 229 void* pfnWDT_Handler; /* 4 SAMV71N21B Watchdog Timer (WDT) */ 230 void* pfnPMC_Handler; /* 5 SAMV71N21B Power Management Controller (PMC) */ 231 void* pfnEFC_Handler; /* 6 SAMV71N21B Embedded Flash Controller (EFC) */ 232 void* pfnUART0_Handler; /* 7 SAMV71N21B Universal Asynchronous Receiver Transmitter (UART0) */ 233 void* pfnUART1_Handler; /* 8 SAMV71N21B Universal Asynchronous Receiver Transmitter (UART1) */ 234 void* pvReserved9; 235 void* pfnPIOA_Handler; /* 10 SAMV71N21B Parallel Input/Output Controller (PIOA) */ 236 void* pfnPIOB_Handler; /* 11 SAMV71N21B Parallel Input/Output Controller (PIOB) */ 237 void* pvReserved12; 238 void* pfnUSART0_Handler; /* 13 SAMV71N21B Universal Synchronous Asynchronous Receiver Transmitter (USART0) */ 239 void* pfnUSART1_Handler; /* 14 SAMV71N21B Universal Synchronous Asynchronous Receiver Transmitter (USART1) */ 240 void* pfnUSART2_Handler; /* 15 SAMV71N21B Universal Synchronous Asynchronous Receiver Transmitter (USART2) */ 241 void* pfnPIOD_Handler; /* 16 SAMV71N21B Parallel Input/Output Controller (PIOD) */ 242 void* pvReserved17; 243 void* pfnHSMCI_Handler; /* 18 SAMV71N21B High Speed MultiMedia Card Interface (HSMCI) */ 244 void* pfnTWIHS0_Handler; /* 19 SAMV71N21B Two-wire Interface High Speed (TWIHS0) */ 245 void* pfnTWIHS1_Handler; /* 20 SAMV71N21B Two-wire Interface High Speed (TWIHS1) */ 246 void* pfnSPI0_Handler; /* 21 SAMV71N21B Serial Peripheral Interface (SPI0) */ 247 void* pfnSSC_Handler; /* 22 SAMV71N21B Synchronous Serial Controller (SSC) */ 248 void* pfnTC0_Handler; /* 23 SAMV71N21B Timer Counter (TC0) */ 249 void* pfnTC1_Handler; /* 24 SAMV71N21B Timer Counter (TC0) */ 250 void* pfnTC2_Handler; /* 25 SAMV71N21B Timer Counter (TC0) */ 251 void* pfnTC3_Handler; /* 26 SAMV71N21B Timer Counter (TC1) */ 252 void* pfnTC4_Handler; /* 27 SAMV71N21B Timer Counter (TC1) */ 253 void* pfnTC5_Handler; /* 28 SAMV71N21B Timer Counter (TC1) */ 254 void* pfnAFEC0_Handler; /* 29 SAMV71N21B Analog Front-End Controller (AFEC0) */ 255 void* pfnDACC_Handler; /* 30 SAMV71N21B Digital-to-Analog Converter Controller (DACC) */ 256 void* pfnPWM0_Handler; /* 31 SAMV71N21B Pulse Width Modulation Controller (PWM0) */ 257 void* pfnICM_Handler; /* 32 SAMV71N21B Integrity Check Monitor (ICM) */ 258 void* pfnACC_Handler; /* 33 SAMV71N21B Analog Comparator Controller (ACC) */ 259 void* pfnUSBHS_Handler; /* 34 SAMV71N21B USB High-Speed Interface (USBHS) */ 260 void* pfnMCAN0_INT0_Handler; /* 35 SAMV71N21B Controller Area Network (MCAN0) */ 261 void* pfnMCAN0_INT1_Handler; /* 36 SAMV71N21B Controller Area Network (MCAN0) */ 262 void* pfnMCAN1_INT0_Handler; /* 37 SAMV71N21B Controller Area Network (MCAN1) */ 263 void* pfnMCAN1_INT1_Handler; /* 38 SAMV71N21B Controller Area Network (MCAN1) */ 264 void* pfnGMAC_Handler; /* 39 SAMV71N21B Gigabit Ethernet MAC (GMAC) */ 265 void* pfnAFEC1_Handler; /* 40 SAMV71N21B Analog Front-End Controller (AFEC1) */ 266 void* pfnTWIHS2_Handler; /* 41 SAMV71N21B Two-wire Interface High Speed (TWIHS2) */ 267 void* pvReserved42; 268 void* pfnQSPI_Handler; /* 43 SAMV71N21B Quad Serial Peripheral Interface (QSPI) */ 269 void* pfnUART2_Handler; /* 44 SAMV71N21B Universal Asynchronous Receiver Transmitter (UART2) */ 270 void* pfnUART3_Handler; /* 45 SAMV71N21B Universal Asynchronous Receiver Transmitter (UART3) */ 271 void* pfnUART4_Handler; /* 46 SAMV71N21B Universal Asynchronous Receiver Transmitter (UART4) */ 272 void* pfnTC6_Handler; /* 47 SAMV71N21B Timer Counter (TC2) */ 273 void* pfnTC7_Handler; /* 48 SAMV71N21B Timer Counter (TC2) */ 274 void* pfnTC8_Handler; /* 49 SAMV71N21B Timer Counter (TC2) */ 275 void* pfnTC9_Handler; /* 50 SAMV71N21B Timer Counter (TC3) */ 276 void* pfnTC10_Handler; /* 51 SAMV71N21B Timer Counter (TC3) */ 277 void* pfnTC11_Handler; /* 52 SAMV71N21B Timer Counter (TC3) */ 278 void* pfnMLB_Handler; /* 53 SAMV71N21B MediaLB (MLB) */ 279 void* pvReserved54; 280 void* pvReserved55; 281 void* pfnAES_Handler; /* 56 SAMV71N21B Advanced Encryption Standard (AES) */ 282 void* pfnTRNG_Handler; /* 57 SAMV71N21B True Random Number Generator (TRNG) */ 283 void* pfnXDMAC_Handler; /* 58 SAMV71N21B Extensible DMA Controller (XDMAC) */ 284 void* pfnISI_Handler; /* 59 SAMV71N21B Image Sensor Interface (ISI) */ 285 void* pfnPWM1_Handler; /* 60 SAMV71N21B Pulse Width Modulation Controller (PWM1) */ 286 void* pfnFPU_Handler; /* 61 SAMV71N21B Floating Point Unit (FPU) */ 287 void* pvReserved62; 288 void* pfnRSWDT_Handler; /* 63 SAMV71N21B Reinforced Safety Watchdog Timer (RSWDT) */ 289 void* pfnCCW_Handler; /* 64 SAMV71N21B System Control Block (SCB) */ 290 void* pfnCCF_Handler; /* 65 SAMV71N21B System Control Block (SCB) */ 291 void* pfnGMAC_Q1_Handler; /* 66 SAMV71N21B Gigabit Ethernet MAC (GMAC) */ 292 void* pfnGMAC_Q2_Handler; /* 67 SAMV71N21B Gigabit Ethernet MAC (GMAC) */ 293 void* pfnIXC_Handler; /* 68 SAMV71N21B Floating Point Unit (FPU) */ 294 void* pfnI2SC0_Handler; /* 69 SAMV71N21B Inter-IC Sound Controller (I2SC0) */ 295 void* pvReserved70; 296 void* pfnGMAC_Q3_Handler; /* 71 SAMV71N21B Gigabit Ethernet MAC (GMAC) */ 297 void* pfnGMAC_Q4_Handler; /* 72 SAMV71N21B Gigabit Ethernet MAC (GMAC) */ 298 void* pfnGMAC_Q5_Handler; /* 73 SAMV71N21B Gigabit Ethernet MAC (GMAC) */ 299 } DeviceVectors; 300 301 /* Defines for Deprecated Interrupt and Exceptions handler names */ 302 #define pfnMemManage_Handler pfnMemoryManagement_Handler /**< \deprecated Backward compatibility for ASF */ 303 #define pfnDebugMon_Handler pfnDebugMonitor_Handler /**< \deprecated Backward compatibility for ASF */ 304 #define pfnNMI_Handler pfnNonMaskableInt_Handler /**< \deprecated Backward compatibility for ASF */ 305 #define pfnSVC_Handler pfnSVCall_Handler /**< \deprecated Backward compatibility for ASF */ 306 307 #endif /* !(defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) */ 308 309 #if !(defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) 310 #if !defined DONT_USE_PREDEFINED_CORE_HANDLERS 311 312 /* CORTEX-M7 core handlers */ 313 void Reset_Handler ( void ); 314 void NonMaskableInt_Handler ( void ); 315 void HardFault_Handler ( void ); 316 void MemoryManagement_Handler ( void ); 317 void BusFault_Handler ( void ); 318 void UsageFault_Handler ( void ); 319 void SVCall_Handler ( void ); 320 void DebugMonitor_Handler ( void ); 321 void PendSV_Handler ( void ); 322 void SysTick_Handler ( void ); 323 #endif /* DONT_USE_PREDEFINED_CORE_HANDLERS */ 324 325 #if !defined DONT_USE_PREDEFINED_PERIPHERALS_HANDLERS 326 327 /* Peripherals handlers */ 328 void ACC_Handler ( void ); 329 void AES_Handler ( void ); 330 void AFEC0_Handler ( void ); 331 void AFEC1_Handler ( void ); 332 void CCF_Handler ( void ); 333 void CCW_Handler ( void ); 334 void DACC_Handler ( void ); 335 void EFC_Handler ( void ); 336 void FPU_Handler ( void ); 337 void GMAC_Handler ( void ); 338 void GMAC_Q1_Handler ( void ); 339 void GMAC_Q2_Handler ( void ); 340 void GMAC_Q3_Handler ( void ); 341 void GMAC_Q4_Handler ( void ); 342 void GMAC_Q5_Handler ( void ); 343 void HSMCI_Handler ( void ); 344 void I2SC0_Handler ( void ); 345 void ICM_Handler ( void ); 346 void ISI_Handler ( void ); 347 void IXC_Handler ( void ); 348 void MCAN0_INT0_Handler ( void ); 349 void MCAN0_INT1_Handler ( void ); 350 void MCAN1_INT0_Handler ( void ); 351 void MCAN1_INT1_Handler ( void ); 352 void MLB_Handler ( void ); 353 void PIOA_Handler ( void ); 354 void PIOB_Handler ( void ); 355 void PIOD_Handler ( void ); 356 void PMC_Handler ( void ); 357 void PWM0_Handler ( void ); 358 void PWM1_Handler ( void ); 359 void QSPI_Handler ( void ); 360 void RSTC_Handler ( void ); 361 void RSWDT_Handler ( void ); 362 void RTC_Handler ( void ); 363 void RTT_Handler ( void ); 364 void SPI0_Handler ( void ); 365 void SSC_Handler ( void ); 366 void SUPC_Handler ( void ); 367 void TC0_Handler ( void ); 368 void TC10_Handler ( void ); 369 void TC11_Handler ( void ); 370 void TC1_Handler ( void ); 371 void TC2_Handler ( void ); 372 void TC3_Handler ( void ); 373 void TC4_Handler ( void ); 374 void TC5_Handler ( void ); 375 void TC6_Handler ( void ); 376 void TC7_Handler ( void ); 377 void TC8_Handler ( void ); 378 void TC9_Handler ( void ); 379 void TRNG_Handler ( void ); 380 void TWIHS0_Handler ( void ); 381 void TWIHS1_Handler ( void ); 382 void TWIHS2_Handler ( void ); 383 void UART0_Handler ( void ); 384 void UART1_Handler ( void ); 385 void UART2_Handler ( void ); 386 void UART3_Handler ( void ); 387 void UART4_Handler ( void ); 388 void USART0_Handler ( void ); 389 void USART1_Handler ( void ); 390 void USART2_Handler ( void ); 391 void USBHS_Handler ( void ); 392 void WDT_Handler ( void ); 393 void XDMAC_Handler ( void ); 394 #endif /* DONT_USE_PREDEFINED_PERIPHERALS_HANDLERS */ 395 396 397 /* Defines for Deprecated Interrupt and Exceptions handler names */ 398 #define MemManage_Handler MemoryManagement_Handler /**< \deprecated Backward compatibility for ASF */ 399 #define DebugMon_Handler DebugMonitor_Handler /**< \deprecated Backward compatibility for ASF */ 400 #define NMI_Handler NonMaskableInt_Handler /**< \deprecated Backward compatibility for ASF */ 401 #define SVC_Handler SVCall_Handler /**< \deprecated Backward compatibility for ASF */ 402 403 #endif /* !(defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) */ 404 405 406 /* 407 * \brief Configuration of the CORTEX-M7 Processor and Core Peripherals 408 */ 409 410 #define __CM7_REV 0x0101 /**< CM7 Core Revision */ 411 #define __NVIC_PRIO_BITS 3 /**< Number of Bits used for Priority Levels */ 412 #define __Vendor_SysTickConfig 0 /**< Set to 1 if different SysTick Config is used */ 413 #define __MPU_PRESENT 1 /**< MPU present or not */ 414 #define __VTOR_PRESENT 1 /**< Vector Table Offset Register present or not */ 415 #define __FPU_PRESENT 1 /**< FPU present or not */ 416 #define __FPU_DP 1 /**< Double Precision FPU */ 417 #define __ICACHE_PRESENT 1 /**< Instruction Cache present */ 418 #define __DCACHE_PRESENT 1 /**< Data Cache present */ 419 #define __ITCM_PRESENT 1 /**< Instruction TCM present */ 420 #define __DTCM_PRESENT 1 /**< Data TCM present */ 421 #define __DEBUG_LVL 1 422 #define __TRACE_LVL 1 423 #define __ARCH_ARM 1 424 #define __ARCH_ARM_CORTEX_M 1 425 #define __DEVICE_IS_SAM 1 426 427 /* 428 * \brief CMSIS includes 429 */ 430 #include <core_cm7.h> 431 #if !defined DONT_USE_CMSIS_INIT 432 #include "system_samv71.h" 433 #endif /* DONT_USE_CMSIS_INIT */ 434 435 /** @} end of SAMV71N21B_cmsis CMSIS Definitions */ 436 437 /** \defgroup SAMV71N21B_api Peripheral Software API 438 * @{ 439 */ 440 441 /* ************************************************************************** */ 442 /** SOFTWARE PERIPHERAL API DEFINITION FOR SAMV71N21B */ 443 /* ************************************************************************** */ 444 #include "component/acc.h" 445 #include "component/aes.h" 446 #include "component/afec.h" 447 #include "component/chipid.h" 448 #include "component/dacc.h" 449 #include "component/efc.h" 450 #include "component/gmac.h" 451 #include "component/gpbr.h" 452 #include "component/hsmci.h" 453 #include "component/i2sc.h" 454 #include "component/icm.h" 455 #include "component/isi.h" 456 #include "component/matrix.h" 457 #include "component/mcan.h" 458 #include "component/mlb.h" 459 #include "component/pio.h" 460 #include "component/pmc.h" 461 #include "component/pwm.h" 462 #include "component/qspi.h" 463 #include "component/rstc.h" 464 #include "component/rswdt.h" 465 #include "component/rtc.h" 466 #include "component/rtt.h" 467 #include "component/spi.h" 468 #include "component/ssc.h" 469 #include "component/supc.h" 470 #include "component/tc.h" 471 #include "component/trng.h" 472 #include "component/twihs.h" 473 #include "component/uart.h" 474 #include "component/usart.h" 475 #include "component/usbhs.h" 476 #include "component/utmi.h" 477 #include "component/wdt.h" 478 #include "component/xdmac.h" 479 /** @} end of Peripheral Software API */ 480 481 /** \defgroup SAMV71N21B_reg Registers Access Definitions 482 * @{ 483 */ 484 485 /* ************************************************************************** */ 486 /* REGISTER ACCESS DEFINITIONS FOR SAMV71N21B */ 487 /* ************************************************************************** */ 488 #include "instance/acc.h" 489 #include "instance/aes.h" 490 #include "instance/afec0.h" 491 #include "instance/afec1.h" 492 #include "instance/chipid.h" 493 #include "instance/dacc.h" 494 #include "instance/efc.h" 495 #include "instance/gmac.h" 496 #include "instance/gpbr.h" 497 #include "instance/hsmci.h" 498 #include "instance/i2sc0.h" 499 #include "instance/icm.h" 500 #include "instance/isi.h" 501 #include "instance/matrix.h" 502 #include "instance/mcan0.h" 503 #include "instance/mcan1.h" 504 #include "instance/mlb.h" 505 #include "instance/pioa.h" 506 #include "instance/piob.h" 507 #include "instance/piod.h" 508 #include "instance/pmc.h" 509 #include "instance/pwm0.h" 510 #include "instance/pwm1.h" 511 #include "instance/qspi.h" 512 #include "instance/rstc.h" 513 #include "instance/rswdt.h" 514 #include "instance/rtc.h" 515 #include "instance/rtt.h" 516 #include "instance/spi0.h" 517 #include "instance/ssc.h" 518 #include "instance/supc.h" 519 #include "instance/tc0.h" 520 #include "instance/tc1.h" 521 #include "instance/tc2.h" 522 #include "instance/tc3.h" 523 #include "instance/trng.h" 524 #include "instance/twihs0.h" 525 #include "instance/twihs1.h" 526 #include "instance/twihs2.h" 527 #include "instance/uart0.h" 528 #include "instance/uart1.h" 529 #include "instance/uart2.h" 530 #include "instance/uart3.h" 531 #include "instance/uart4.h" 532 #include "instance/usart0.h" 533 #include "instance/usart1.h" 534 #include "instance/usart2.h" 535 #include "instance/usbhs.h" 536 #include "instance/utmi.h" 537 #include "instance/wdt.h" 538 #include "instance/xdmac.h" 539 /** @} end of Registers Access Definitions */ 540 541 /** \addtogroup SAMV71N21B_id Peripheral Ids Definitions 542 * @{ 543 */ 544 545 /* ************************************************************************** */ 546 /* PERIPHERAL ID DEFINITIONS FOR SAMV71N21B */ 547 /* ************************************************************************** */ 548 #define ID_SUPC ( 0) /**< \brief Supply Controller (SUPC) */ 549 #define ID_RSTC ( 1) /**< \brief Reset Controller (RSTC) */ 550 #define ID_RTC ( 2) /**< \brief Real-time Clock (RTC) */ 551 #define ID_RTT ( 3) /**< \brief Real-time Timer (RTT) */ 552 #define ID_WDT ( 4) /**< \brief Watchdog Timer (WDT) */ 553 #define ID_PMC ( 5) /**< \brief Power Management Controller (PMC) */ 554 #define ID_EFC ( 6) /**< \brief Embedded Flash Controller (EFC) */ 555 #define ID_UART0 ( 7) /**< \brief Universal Asynchronous Receiver Transmitter (UART0) */ 556 #define ID_UART1 ( 8) /**< \brief Universal Asynchronous Receiver Transmitter (UART1) */ 557 #define ID_PIOA ( 10) /**< \brief Parallel Input/Output Controller (PIOA) */ 558 #define ID_PIOB ( 11) /**< \brief Parallel Input/Output Controller (PIOB) */ 559 #define ID_USART0 ( 13) /**< \brief Universal Synchronous Asynchronous Receiver Transmitter (USART0) */ 560 #define ID_USART1 ( 14) /**< \brief Universal Synchronous Asynchronous Receiver Transmitter (USART1) */ 561 #define ID_USART2 ( 15) /**< \brief Universal Synchronous Asynchronous Receiver Transmitter (USART2) */ 562 #define ID_PIOD ( 16) /**< \brief Parallel Input/Output Controller (PIOD) */ 563 #define ID_HSMCI ( 18) /**< \brief High Speed MultiMedia Card Interface (HSMCI) */ 564 #define ID_TWIHS0 ( 19) /**< \brief Two-wire Interface High Speed (TWIHS0) */ 565 #define ID_TWIHS1 ( 20) /**< \brief Two-wire Interface High Speed (TWIHS1) */ 566 #define ID_SPI0 ( 21) /**< \brief Serial Peripheral Interface (SPI0) */ 567 #define ID_SSC ( 22) /**< \brief Synchronous Serial Controller (SSC) */ 568 #define ID_TC0_CHANNEL0 ( 23) /**< \brief Timer Counter (TC0_CHANNEL0) */ 569 #define ID_TC0_CHANNEL1 ( 24) /**< \brief Timer Counter (TC0_CHANNEL1) */ 570 #define ID_TC0_CHANNEL2 ( 25) /**< \brief Timer Counter (TC0_CHANNEL2) */ 571 #define ID_TC1_CHANNEL0 ( 26) /**< \brief Timer Counter (TC1_CHANNEL0) */ 572 #define ID_TC1_CHANNEL1 ( 27) /**< \brief Timer Counter (TC1_CHANNEL1) */ 573 #define ID_TC1_CHANNEL2 ( 28) /**< \brief Timer Counter (TC1_CHANNEL2) */ 574 #define ID_AFEC0 ( 29) /**< \brief Analog Front-End Controller (AFEC0) */ 575 #define ID_DACC ( 30) /**< \brief Digital-to-Analog Converter Controller (DACC) */ 576 #define ID_PWM0 ( 31) /**< \brief Pulse Width Modulation Controller (PWM0) */ 577 #define ID_ICM ( 32) /**< \brief Integrity Check Monitor (ICM) */ 578 #define ID_ACC ( 33) /**< \brief Analog Comparator Controller (ACC) */ 579 #define ID_USBHS ( 34) /**< \brief USB High-Speed Interface (USBHS) */ 580 #define ID_MCAN0 ( 35) /**< \brief Controller Area Network (MCAN0) */ 581 #define ID_MCAN1 ( 37) /**< \brief Controller Area Network (MCAN1) */ 582 #define ID_GMAC ( 39) /**< \brief Gigabit Ethernet MAC (GMAC) */ 583 #define ID_AFEC1 ( 40) /**< \brief Analog Front-End Controller (AFEC1) */ 584 #define ID_TWIHS2 ( 41) /**< \brief Two-wire Interface High Speed (TWIHS2) */ 585 #define ID_QSPI ( 43) /**< \brief Quad Serial Peripheral Interface (QSPI) */ 586 #define ID_UART2 ( 44) /**< \brief Universal Asynchronous Receiver Transmitter (UART2) */ 587 #define ID_UART3 ( 45) /**< \brief Universal Asynchronous Receiver Transmitter (UART3) */ 588 #define ID_UART4 ( 46) /**< \brief Universal Asynchronous Receiver Transmitter (UART4) */ 589 #define ID_TC2_CHANNEL0 ( 47) /**< \brief Timer Counter (TC2_CHANNEL0) */ 590 #define ID_TC2_CHANNEL1 ( 48) /**< \brief Timer Counter (TC2_CHANNEL1) */ 591 #define ID_TC2_CHANNEL2 ( 49) /**< \brief Timer Counter (TC2_CHANNEL2) */ 592 #define ID_TC3_CHANNEL0 ( 50) /**< \brief Timer Counter (TC3_CHANNEL0) */ 593 #define ID_TC3_CHANNEL1 ( 51) /**< \brief Timer Counter (TC3_CHANNEL1) */ 594 #define ID_TC3_CHANNEL2 ( 52) /**< \brief Timer Counter (TC3_CHANNEL2) */ 595 #define ID_MLB ( 53) /**< \brief MediaLB (MLB) */ 596 #define ID_AES ( 56) /**< \brief Advanced Encryption Standard (AES) */ 597 #define ID_TRNG ( 57) /**< \brief True Random Number Generator (TRNG) */ 598 #define ID_XDMAC ( 58) /**< \brief Extensible DMA Controller (XDMAC) */ 599 #define ID_ISI ( 59) /**< \brief Image Sensor Interface (ISI) */ 600 #define ID_PWM1 ( 60) /**< \brief Pulse Width Modulation Controller (PWM1) */ 601 #define ID_RSWDT ( 63) /**< \brief Reinforced Safety Watchdog Timer (RSWDT) */ 602 #define ID_I2SC0 ( 69) /**< \brief Inter-IC Sound Controller (I2SC0) */ 603 604 #define ID_PERIPH_COUNT ( 70) /**< \brief Number of peripheral IDs */ 605 /** @} end of Peripheral Ids Definitions */ 606 607 /** \addtogroup legacy_SAMV71N21B_id Legacy Peripheral Ids Definitions 608 * @{ 609 */ 610 611 /* ************************************************************************** */ 612 /* LEGACY PERIPHERAL ID DEFINITIONS FOR SAMV71N21B */ 613 /* ************************************************************************** */ 614 #define ID_TC0 TC0_INSTANCE_ID_CHANNEL0 615 #define ID_TC1 TC0_INSTANCE_ID_CHANNEL1 616 #define ID_TC2 TC0_INSTANCE_ID_CHANNEL2 617 #define ID_TC3 TC1_INSTANCE_ID_CHANNEL0 618 #define ID_TC4 TC1_INSTANCE_ID_CHANNEL1 619 #define ID_TC5 TC1_INSTANCE_ID_CHANNEL2 620 #define ID_TC6 TC2_INSTANCE_ID_CHANNEL0 621 #define ID_TC7 TC2_INSTANCE_ID_CHANNEL1 622 #define ID_TC8 TC2_INSTANCE_ID_CHANNEL2 623 #define ID_TC9 TC3_INSTANCE_ID_CHANNEL0 624 #define ID_TC10 TC3_INSTANCE_ID_CHANNEL1 625 #define ID_TC11 TC3_INSTANCE_ID_CHANNEL2 626 /** @} end of Legacy Peripheral Ids Definitions */ 627 628 /** \addtogroup SAMV71N21B_base Peripheral Base Address Definitions 629 * @{ 630 */ 631 632 /* ************************************************************************** */ 633 /* BASE ADDRESS DEFINITIONS FOR SAMV71N21B */ 634 /* ************************************************************************** */ 635 #if (defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) 636 #define ACC (0x40044000) /**< \brief (ACC ) Base Address */ 637 #define AES (0x4006C000) /**< \brief (AES ) Base Address */ 638 #define AFEC0 (0x4003C000) /**< \brief (AFEC0 ) Base Address */ 639 #define AFEC1 (0x40064000) /**< \brief (AFEC1 ) Base Address */ 640 #define CHIPID (0x400E0940) /**< \brief (CHIPID ) Base Address */ 641 #define DACC (0x40040000) /**< \brief (DACC ) Base Address */ 642 #define EFC (0x400E0C00) /**< \brief (EFC ) Base Address */ 643 #define GMAC (0x40050000) /**< \brief (GMAC ) Base Address */ 644 #define GPBR (0x400E1890) /**< \brief (GPBR ) Base Address */ 645 #define HSMCI (0x40000000) /**< \brief (HSMCI ) Base Address */ 646 #define I2SC0 (0x4008C000) /**< \brief (I2SC0 ) Base Address */ 647 #define ICM (0x40048000) /**< \brief (ICM ) Base Address */ 648 #define ISI (0x4004C000) /**< \brief (ISI ) Base Address */ 649 #define MATRIX (0x40088000) /**< \brief (MATRIX ) Base Address */ 650 #define MCAN0 (0x40030000) /**< \brief (MCAN0 ) Base Address */ 651 #define MCAN1 (0x40034000) /**< \brief (MCAN1 ) Base Address */ 652 #define MLB (0x40068000) /**< \brief (MLB ) Base Address */ 653 #define PIOA (0x400E0E00) /**< \brief (PIOA ) Base Address */ 654 #define PIOB (0x400E1000) /**< \brief (PIOB ) Base Address */ 655 #define PIOD (0x400E1400) /**< \brief (PIOD ) Base Address */ 656 #define PMC (0x400E0600) /**< \brief (PMC ) Base Address */ 657 #define PWM0 (0x40020000) /**< \brief (PWM0 ) Base Address */ 658 #define PWM1 (0x4005C000) /**< \brief (PWM1 ) Base Address */ 659 #define QSPI (0x4007C000) /**< \brief (QSPI ) Base Address */ 660 #define RSTC (0x400E1800) /**< \brief (RSTC ) Base Address */ 661 #define RSWDT (0x400E1900) /**< \brief (RSWDT ) Base Address */ 662 #define RTC (0x400E1860) /**< \brief (RTC ) Base Address */ 663 #define RTT (0x400E1830) /**< \brief (RTT ) Base Address */ 664 #define SPI0 (0x40008000) /**< \brief (SPI0 ) Base Address */ 665 #define SSC (0x40004000) /**< \brief (SSC ) Base Address */ 666 #define SUPC (0x400E1810) /**< \brief (SUPC ) Base Address */ 667 #define TC0 (0x4000C000) /**< \brief (TC0 ) Base Address */ 668 #define TC1 (0x40010000) /**< \brief (TC1 ) Base Address */ 669 #define TC2 (0x40014000) /**< \brief (TC2 ) Base Address */ 670 #define TC3 (0x40054000) /**< \brief (TC3 ) Base Address */ 671 #define TRNG (0x40070000) /**< \brief (TRNG ) Base Address */ 672 #define TWIHS0 (0x40018000) /**< \brief (TWIHS0 ) Base Address */ 673 #define TWIHS1 (0x4001C000) /**< \brief (TWIHS1 ) Base Address */ 674 #define TWIHS2 (0x40060000) /**< \brief (TWIHS2 ) Base Address */ 675 #define UART0 (0x400E0800) /**< \brief (UART0 ) Base Address */ 676 #define UART1 (0x400E0A00) /**< \brief (UART1 ) Base Address */ 677 #define UART2 (0x400E1A00) /**< \brief (UART2 ) Base Address */ 678 #define UART3 (0x400E1C00) /**< \brief (UART3 ) Base Address */ 679 #define UART4 (0x400E1E00) /**< \brief (UART4 ) Base Address */ 680 #define USART0 (0x40024000) /**< \brief (USART0 ) Base Address */ 681 #define USART1 (0x40028000) /**< \brief (USART1 ) Base Address */ 682 #define USART2 (0x4002C000) /**< \brief (USART2 ) Base Address */ 683 #define USBHS (0x40038000) /**< \brief (USBHS ) Base Address */ 684 #define UTMI (0x400E0400) /**< \brief (UTMI ) Base Address */ 685 #define WDT (0x400E1850) /**< \brief (WDT ) Base Address */ 686 #define XDMAC (0x40078000) /**< \brief (XDMAC ) Base Address */ 687 688 #else /* For C/C++ compiler */ 689 690 #define ACC ((Acc *)0x40044000U) /**< \brief (ACC ) Base Address */ 691 #define ACC_INST_NUM 1 /**< \brief (ACC ) Number of instances */ 692 #define ACC_INSTS { ACC } /**< \brief (ACC ) Instances List */ 693 694 #define AES ((Aes *)0x4006C000U) /**< \brief (AES ) Base Address */ 695 #define AES_INST_NUM 1 /**< \brief (AES ) Number of instances */ 696 #define AES_INSTS { AES } /**< \brief (AES ) Instances List */ 697 698 #define AFEC0 ((Afec *)0x4003C000U) /**< \brief (AFEC0 ) Base Address */ 699 #define AFEC1 ((Afec *)0x40064000U) /**< \brief (AFEC1 ) Base Address */ 700 #define AFEC_INST_NUM 2 /**< \brief (AFEC ) Number of instances */ 701 #define AFEC_INSTS { AFEC0, AFEC1 } /**< \brief (AFEC ) Instances List */ 702 703 #define CHIPID ((Chipid *)0x400E0940U) /**< \brief (CHIPID ) Base Address */ 704 #define CHIPID_INST_NUM 1 /**< \brief (CHIPID ) Number of instances */ 705 #define CHIPID_INSTS { CHIPID } /**< \brief (CHIPID ) Instances List */ 706 707 #define DACC ((Dacc *)0x40040000U) /**< \brief (DACC ) Base Address */ 708 #define DACC_INST_NUM 1 /**< \brief (DACC ) Number of instances */ 709 #define DACC_INSTS { DACC } /**< \brief (DACC ) Instances List */ 710 711 #define EFC ((Efc *)0x400E0C00U) /**< \brief (EFC ) Base Address */ 712 #define EFC_INST_NUM 1 /**< \brief (EFC ) Number of instances */ 713 #define EFC_INSTS { EFC } /**< \brief (EFC ) Instances List */ 714 715 #define GMAC ((Gmac *)0x40050000U) /**< \brief (GMAC ) Base Address */ 716 #define GMAC_INST_NUM 1 /**< \brief (GMAC ) Number of instances */ 717 #define GMAC_INSTS { GMAC } /**< \brief (GMAC ) Instances List */ 718 719 #define GPBR ((Gpbr *)0x400E1890U) /**< \brief (GPBR ) Base Address */ 720 #define GPBR_INST_NUM 1 /**< \brief (GPBR ) Number of instances */ 721 #define GPBR_INSTS { GPBR } /**< \brief (GPBR ) Instances List */ 722 723 #define HSMCI ((Hsmci *)0x40000000U) /**< \brief (HSMCI ) Base Address */ 724 #define HSMCI_INST_NUM 1 /**< \brief (HSMCI ) Number of instances */ 725 #define HSMCI_INSTS { HSMCI } /**< \brief (HSMCI ) Instances List */ 726 727 #define I2SC0 ((I2sc *)0x4008C000U) /**< \brief (I2SC0 ) Base Address */ 728 #define I2SC_INST_NUM 1 /**< \brief (I2SC ) Number of instances */ 729 #define I2SC_INSTS { I2SC0 } /**< \brief (I2SC ) Instances List */ 730 731 #define ICM ((Icm *)0x40048000U) /**< \brief (ICM ) Base Address */ 732 #define ICM_INST_NUM 1 /**< \brief (ICM ) Number of instances */ 733 #define ICM_INSTS { ICM } /**< \brief (ICM ) Instances List */ 734 735 #define ISI ((Isi *)0x4004C000U) /**< \brief (ISI ) Base Address */ 736 #define ISI_INST_NUM 1 /**< \brief (ISI ) Number of instances */ 737 #define ISI_INSTS { ISI } /**< \brief (ISI ) Instances List */ 738 739 #define MATRIX ((Matrix *)0x40088000U) /**< \brief (MATRIX ) Base Address */ 740 #define MATRIX_INST_NUM 1 /**< \brief (MATRIX ) Number of instances */ 741 #define MATRIX_INSTS { MATRIX } /**< \brief (MATRIX ) Instances List */ 742 743 #define MCAN0 ((Mcan *)0x40030000U) /**< \brief (MCAN0 ) Base Address */ 744 #define MCAN1 ((Mcan *)0x40034000U) /**< \brief (MCAN1 ) Base Address */ 745 #define MCAN_INST_NUM 2 /**< \brief (MCAN ) Number of instances */ 746 #define MCAN_INSTS { MCAN0, MCAN1 } /**< \brief (MCAN ) Instances List */ 747 748 #define MLB ((Mlb *)0x40068000U) /**< \brief (MLB ) Base Address */ 749 #define MLB_INST_NUM 1 /**< \brief (MLB ) Number of instances */ 750 #define MLB_INSTS { MLB } /**< \brief (MLB ) Instances List */ 751 752 #define PIOA ((Pio *)0x400E0E00U) /**< \brief (PIOA ) Base Address */ 753 #define PIOB ((Pio *)0x400E1000U) /**< \brief (PIOB ) Base Address */ 754 #define PIOD ((Pio *)0x400E1400U) /**< \brief (PIOD ) Base Address */ 755 #define PIO_INST_NUM 3 /**< \brief (PIO ) Number of instances */ 756 #define PIO_INSTS { PIOA, PIOB, PIOD } /**< \brief (PIO ) Instances List */ 757 758 #define PMC ((Pmc *)0x400E0600U) /**< \brief (PMC ) Base Address */ 759 #define PMC_INST_NUM 1 /**< \brief (PMC ) Number of instances */ 760 #define PMC_INSTS { PMC } /**< \brief (PMC ) Instances List */ 761 762 #define PWM0 ((Pwm *)0x40020000U) /**< \brief (PWM0 ) Base Address */ 763 #define PWM1 ((Pwm *)0x4005C000U) /**< \brief (PWM1 ) Base Address */ 764 #define PWM_INST_NUM 2 /**< \brief (PWM ) Number of instances */ 765 #define PWM_INSTS { PWM0, PWM1 } /**< \brief (PWM ) Instances List */ 766 767 #define QSPI ((Qspi *)0x4007C000U) /**< \brief (QSPI ) Base Address */ 768 #define QSPI_INST_NUM 1 /**< \brief (QSPI ) Number of instances */ 769 #define QSPI_INSTS { QSPI } /**< \brief (QSPI ) Instances List */ 770 771 #define RSTC ((Rstc *)0x400E1800U) /**< \brief (RSTC ) Base Address */ 772 #define RSTC_INST_NUM 1 /**< \brief (RSTC ) Number of instances */ 773 #define RSTC_INSTS { RSTC } /**< \brief (RSTC ) Instances List */ 774 775 #define RSWDT ((Rswdt *)0x400E1900U) /**< \brief (RSWDT ) Base Address */ 776 #define RSWDT_INST_NUM 1 /**< \brief (RSWDT ) Number of instances */ 777 #define RSWDT_INSTS { RSWDT } /**< \brief (RSWDT ) Instances List */ 778 779 #define RTC ((Rtc *)0x400E1860U) /**< \brief (RTC ) Base Address */ 780 #define RTC_INST_NUM 1 /**< \brief (RTC ) Number of instances */ 781 #define RTC_INSTS { RTC } /**< \brief (RTC ) Instances List */ 782 783 #define RTT ((Rtt *)0x400E1830U) /**< \brief (RTT ) Base Address */ 784 #define RTT_INST_NUM 1 /**< \brief (RTT ) Number of instances */ 785 #define RTT_INSTS { RTT } /**< \brief (RTT ) Instances List */ 786 787 #define SPI0 ((Spi *)0x40008000U) /**< \brief (SPI0 ) Base Address */ 788 #define SPI_INST_NUM 1 /**< \brief (SPI ) Number of instances */ 789 #define SPI_INSTS { SPI0 } /**< \brief (SPI ) Instances List */ 790 791 #define SSC ((Ssc *)0x40004000U) /**< \brief (SSC ) Base Address */ 792 #define SSC_INST_NUM 1 /**< \brief (SSC ) Number of instances */ 793 #define SSC_INSTS { SSC } /**< \brief (SSC ) Instances List */ 794 795 #define SUPC ((Supc *)0x400E1810U) /**< \brief (SUPC ) Base Address */ 796 #define SUPC_INST_NUM 1 /**< \brief (SUPC ) Number of instances */ 797 #define SUPC_INSTS { SUPC } /**< \brief (SUPC ) Instances List */ 798 799 #define TC0 ((Tc *)0x4000C000U) /**< \brief (TC0 ) Base Address */ 800 #define TC1 ((Tc *)0x40010000U) /**< \brief (TC1 ) Base Address */ 801 #define TC2 ((Tc *)0x40014000U) /**< \brief (TC2 ) Base Address */ 802 #define TC3 ((Tc *)0x40054000U) /**< \brief (TC3 ) Base Address */ 803 #define TC_INST_NUM 4 /**< \brief (TC ) Number of instances */ 804 #define TC_INSTS { TC0, TC1, TC2, TC3 } /**< \brief (TC ) Instances List */ 805 806 #define TRNG ((Trng *)0x40070000U) /**< \brief (TRNG ) Base Address */ 807 #define TRNG_INST_NUM 1 /**< \brief (TRNG ) Number of instances */ 808 #define TRNG_INSTS { TRNG } /**< \brief (TRNG ) Instances List */ 809 810 #define TWIHS0 ((Twihs *)0x40018000U) /**< \brief (TWIHS0 ) Base Address */ 811 #define TWIHS1 ((Twihs *)0x4001C000U) /**< \brief (TWIHS1 ) Base Address */ 812 #define TWIHS2 ((Twihs *)0x40060000U) /**< \brief (TWIHS2 ) Base Address */ 813 #define TWIHS_INST_NUM 3 /**< \brief (TWIHS ) Number of instances */ 814 #define TWIHS_INSTS { TWIHS0, TWIHS1, TWIHS2 } /**< \brief (TWIHS ) Instances List */ 815 816 #define UART0 ((Uart *)0x400E0800U) /**< \brief (UART0 ) Base Address */ 817 #define UART1 ((Uart *)0x400E0A00U) /**< \brief (UART1 ) Base Address */ 818 #define UART2 ((Uart *)0x400E1A00U) /**< \brief (UART2 ) Base Address */ 819 #define UART3 ((Uart *)0x400E1C00U) /**< \brief (UART3 ) Base Address */ 820 #define UART4 ((Uart *)0x400E1E00U) /**< \brief (UART4 ) Base Address */ 821 #define UART_INST_NUM 5 /**< \brief (UART ) Number of instances */ 822 #define UART_INSTS { UART0, UART1, UART2, UART3, UART4 } /**< \brief (UART ) Instances List */ 823 824 #define USART0 ((Usart *)0x40024000U) /**< \brief (USART0 ) Base Address */ 825 #define USART1 ((Usart *)0x40028000U) /**< \brief (USART1 ) Base Address */ 826 #define USART2 ((Usart *)0x4002C000U) /**< \brief (USART2 ) Base Address */ 827 #define USART_INST_NUM 3 /**< \brief (USART ) Number of instances */ 828 #define USART_INSTS { USART0, USART1, USART2 } /**< \brief (USART ) Instances List */ 829 830 #define USBHS ((Usbhs *)0x40038000U) /**< \brief (USBHS ) Base Address */ 831 #define USBHS_INST_NUM 1 /**< \brief (USBHS ) Number of instances */ 832 #define USBHS_INSTS { USBHS } /**< \brief (USBHS ) Instances List */ 833 834 #define UTMI ((Utmi *)0x400E0400U) /**< \brief (UTMI ) Base Address */ 835 #define UTMI_INST_NUM 1 /**< \brief (UTMI ) Number of instances */ 836 #define UTMI_INSTS { UTMI } /**< \brief (UTMI ) Instances List */ 837 838 #define WDT ((Wdt *)0x400E1850U) /**< \brief (WDT ) Base Address */ 839 #define WDT_INST_NUM 1 /**< \brief (WDT ) Number of instances */ 840 #define WDT_INSTS { WDT } /**< \brief (WDT ) Instances List */ 841 842 #define XDMAC ((Xdmac *)0x40078000U) /**< \brief (XDMAC ) Base Address */ 843 #define XDMAC_INST_NUM 1 /**< \brief (XDMAC ) Number of instances */ 844 #define XDMAC_INSTS { XDMAC } /**< \brief (XDMAC ) Instances List */ 845 846 #endif /* (defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) */ 847 /** @} end of Peripheral Base Address Definitions */ 848 849 /** \addtogroup SAMV71N21B_pio Peripheral Pio Definitions 850 * @{ 851 */ 852 853 /* ************************************************************************** */ 854 /* PIO DEFINITIONS FOR SAMV71N21B*/ 855 /* ************************************************************************** */ 856 #include "pio/samv71n21b.h" 857 /** @} end of Peripheral Pio Definitions */ 858 859 /* ************************************************************************** */ 860 /* MEMORY MAPPING DEFINITIONS FOR SAMV71N21B*/ 861 /* ************************************************************************** */ 862 863 #define PERIPHERALS_SIZE _U_(0x20000000) /* 524288kB Memory segment type: io */ 864 #define SYSTEM_SIZE _U_(0x10000000) /* 262144kB Memory segment type: io */ 865 #define QSPIMEM_SIZE _U_(0x20000000) /* 524288kB Memory segment type: other */ 866 #define AXIMX_SIZE _U_(0x00100000) /* 1024kB Memory segment type: other */ 867 #define ITCM_SIZE _U_(0x00200000) /* 2048kB Memory segment type: other */ 868 #define IFLASH_SIZE _U_(0x00200000) /* 2048kB Memory segment type: flash */ 869 #define IFLASH_PAGE_SIZE _U_( 512) 870 #define IFLASH_NB_OF_PAGES _U_( 4096) 871 872 #define IROM_SIZE _U_(0x00004000) /* 16kB Memory segment type: rom */ 873 #define DTCM_SIZE _U_(0x00020000) /* 128kB Memory segment type: other */ 874 #define IRAM_SIZE _U_(0x00060000) /* 384kB Memory segment type: ram */ 875 876 #define PERIPHERALS_ADDR _U_(0x40000000) /**< PERIPHERALS base address (type: io)*/ 877 #define SYSTEM_ADDR _U_(0xe0000000) /**< SYSTEM base address (type: io)*/ 878 #define QSPIMEM_ADDR _U_(0x80000000) /**< QSPIMEM base address (type: other)*/ 879 #define AXIMX_ADDR _U_(0xa0000000) /**< AXIMX base address (type: other)*/ 880 #define ITCM_ADDR _U_(0x00000000) /**< ITCM base address (type: other)*/ 881 #define IFLASH_ADDR _U_(0x00400000) /**< IFLASH base address (type: flash)*/ 882 #define IROM_ADDR _U_(0x00800000) /**< IROM base address (type: rom)*/ 883 #define DTCM_ADDR _U_(0x20000000) /**< DTCM base address (type: other)*/ 884 #define IRAM_ADDR _U_(0x20400000) /**< IRAM base address (type: ram)*/ 885 886 /* ************************************************************************** */ 887 /** DEVICE SIGNATURES FOR SAMV71N21B */ 888 /* ************************************************************************** */ 889 #define JTAGID _UL_(0X05B3D03F) 890 #define CHIP_JTAGID _UL_(0X05B3D03F) 891 #define CHIP_CIDR _UL_(0XA1220E01) 892 #define CHIP_EXID _UL_(0X00000001) 893 894 /* ************************************************************************** */ 895 /** ELECTRICAL DEFINITIONS FOR SAMV71N21B */ 896 /* ************************************************************************** */ 897 #define CHIP_FREQ_SLCK_RC_MIN _UL_(20000) 898 #define CHIP_FREQ_SLCK_RC _UL_(32000) /**< \brief Typical Slow Clock Internal RC frequency*/ 899 #define CHIP_FREQ_SLCK_RC_MAX _UL_(44000) 900 #define CHIP_FREQ_MAINCK_RC_4MHZ _UL_(4000000) 901 #define CHIP_FREQ_MAINCK_RC_8MHZ _UL_(8000000) 902 #define CHIP_FREQ_MAINCK_RC_12MHZ _UL_(12000000) 903 #define CHIP_FREQ_CPU_MAX _UL_(300000000) 904 #define CHIP_FREQ_XTAL_32K _UL_(32768) 905 #define CHIP_FREQ_XTAL_12M _UL_(12000000) 906 #define CHIP_FREQ_FWS_0 _UL_(23000000) /**< \brief Maximum operating frequency when FWS is 0*/ 907 #define CHIP_FREQ_FWS_1 _UL_(46000000) /**< \brief Maximum operating frequency when FWS is 1*/ 908 #define CHIP_FREQ_FWS_2 _UL_(69000000) /**< \brief Maximum operating frequency when FWS is 2*/ 909 #define CHIP_FREQ_FWS_3 _UL_(92000000) /**< \brief Maximum operating frequency when FWS is 3*/ 910 #define CHIP_FREQ_FWS_4 _UL_(115000000) /**< \brief Maximum operating frequency when FWS is 4*/ 911 #define CHIP_FREQ_FWS_5 _UL_(138000000) /**< \brief Maximum operating frequency when FWS is 5*/ 912 #define CHIP_FREQ_FWS_6 _UL_(150000000) /**< \brief Maximum operating frequency when FWS is 6*/ 913 #define CHIP_FREQ_FWS_NUMBER _UL_(7) /**< \brief Number of FWS ranges*/ 914 915 916 917 #ifdef __cplusplus 918 } 919 #endif 920 921 /** @} end of SAMV71N21B definitions */ 922 923 924 #endif /* _SAMV71N21B_H_ */ 925