1 /* 2 * Autogenerated file 3 * 4 * SPDX-License-Identifier: Apache-2.0 5 */ 6 7 #include <dt-bindings/pinctrl/atmel_sam_pinctrl.h> 8 9 /* 10 * WARNING: this variant has package exception. 11 * 12 * Read datasheet topics related to I/O Multiplexing and Considerations or 13 * Peripheral Signal Multiplexing on I/O Lines for more information. 14 */ 15 16 /* pa3_gpio */ 17 #define PA3_GPIO \ 18 SAM_PINMUX(a, 3, gpio, gpio) 19 20 /* pa3a_twi0_twd */ 21 #define PA3A_TWI0_TWD \ 22 SAM_PINMUX(a, 3, a, periph) 23 24 /* pa3b_lon_col1 */ 25 #define PA3B_LON_COL1 \ 26 SAM_PINMUX(a, 3, b, periph) 27 28 /* pa3c_pmc_pck2 */ 29 #define PA3C_PMC_PCK2 \ 30 SAM_PINMUX(a, 3, c, periph) 31 32 /* pa3x_pio_piodc0 */ 33 #define PA3X_PIO_PIODC0 \ 34 SAM_PINMUX(a, 3, x, extra) 35 36 /* pa4_gpio */ 37 #define PA4_GPIO \ 38 SAM_PINMUX(a, 4, gpio, gpio) 39 40 /* pa4a_twi0_twck */ 41 #define PA4A_TWI0_TWCK \ 42 SAM_PINMUX(a, 4, a, periph) 43 44 /* pa4b_tc0_tclk0 */ 45 #define PA4B_TC0_TCLK0 \ 46 SAM_PINMUX(a, 4, b, periph) 47 48 /* pa4c_uart1_txd */ 49 #define PA4C_UART1_TXD \ 50 SAM_PINMUX(a, 4, c, periph) 51 52 /* pa4x_pio_piodc1 */ 53 #define PA4X_PIO_PIODC1 \ 54 SAM_PINMUX(a, 4, x, extra) 55 56 /* pa4x_supc_wkup3 */ 57 #define PA4X_SUPC_WKUP3 \ 58 SAM_PINMUX(a, 4, x, extra) 59 60 /* pa5_gpio */ 61 #define PA5_GPIO \ 62 SAM_PINMUX(a, 5, gpio, gpio) 63 64 /* pa5a_pwmc1_pwml3 */ 65 #define PA5A_PWMC1_PWML3 \ 66 SAM_PINMUX(a, 5, a, periph) 67 68 /* pa5b_isi_d4 */ 69 #define PA5B_ISI_D4 \ 70 SAM_PINMUX(a, 5, b, periph) 71 72 /* pa5c_uart1_rxd */ 73 #define PA5C_UART1_RXD \ 74 SAM_PINMUX(a, 5, c, periph) 75 76 /* pa5x_pio_piodc2 */ 77 #define PA5X_PIO_PIODC2 \ 78 SAM_PINMUX(a, 5, x, extra) 79 80 /* pa5x_supc_wkup4 */ 81 #define PA5X_SUPC_WKUP4 \ 82 SAM_PINMUX(a, 5, x, extra) 83 84 /* pa6_gpio */ 85 #define PA6_GPIO \ 86 SAM_PINMUX(a, 6, gpio, gpio) 87 88 /* pa6b_pmc_pck0 */ 89 #define PA6B_PMC_PCK0 \ 90 SAM_PINMUX(a, 6, b, periph) 91 92 /* pa6c_uart1_txd */ 93 #define PA6C_UART1_TXD \ 94 SAM_PINMUX(a, 6, c, periph) 95 96 /* pa7_gpio */ 97 #define PA7_GPIO \ 98 SAM_PINMUX(a, 7, gpio, gpio) 99 100 /* pa7b_pwmc0_pwmh3 */ 101 #define PA7B_PWMC0_PWMH3 \ 102 SAM_PINMUX(a, 7, b, periph) 103 104 /* pa7s_supc_xin32 */ 105 #define PA7S_SUPC_XIN32 \ 106 SAM_PINMUX(a, 7, s, system) 107 108 /* pa8_gpio */ 109 #define PA8_GPIO \ 110 SAM_PINMUX(a, 8, gpio, gpio) 111 112 /* pa8a_pwmc1_pwmh3 */ 113 #define PA8A_PWMC1_PWMH3 \ 114 SAM_PINMUX(a, 8, a, periph) 115 116 /* pa8b_afe0_adtrg */ 117 #define PA8B_AFE0_ADTRG \ 118 SAM_PINMUX(a, 8, b, periph) 119 120 /* pa8s_supc_xout32 */ 121 #define PA8S_SUPC_XOUT32 \ 122 SAM_PINMUX(a, 8, s, system) 123 124 /* pa9_gpio */ 125 #define PA9_GPIO \ 126 SAM_PINMUX(a, 9, gpio, gpio) 127 128 /* pa9a_uart0_rxd */ 129 #define PA9A_UART0_RXD \ 130 SAM_PINMUX(a, 9, a, periph) 131 132 /* pa9b_isi_d3 */ 133 #define PA9B_ISI_D3 \ 134 SAM_PINMUX(a, 9, b, periph) 135 136 /* pa9c_pwmc0_pwmfi0 */ 137 #define PA9C_PWMC0_PWMFI0 \ 138 SAM_PINMUX(a, 9, c, periph) 139 140 /* pa9x_pio_piodc3 */ 141 #define PA9X_PIO_PIODC3 \ 142 SAM_PINMUX(a, 9, x, extra) 143 144 /* pa9x_supc_wkup6 */ 145 #define PA9X_SUPC_WKUP6 \ 146 SAM_PINMUX(a, 9, x, extra) 147 148 /* pa10_gpio */ 149 #define PA10_GPIO \ 150 SAM_PINMUX(a, 10, gpio, gpio) 151 152 /* pa10a_uart0_txd */ 153 #define PA10A_UART0_TXD \ 154 SAM_PINMUX(a, 10, a, periph) 155 156 /* pa10b_pwmc0_pwmextrg0 */ 157 #define PA10B_PWMC0_PWMEXTRG0 \ 158 SAM_PINMUX(a, 10, b, periph) 159 160 /* pa10c_ssc_rd */ 161 #define PA10C_SSC_RD \ 162 SAM_PINMUX(a, 10, c, periph) 163 164 /* pa10x_pio_piodc4 */ 165 #define PA10X_PIO_PIODC4 \ 166 SAM_PINMUX(a, 10, x, extra) 167 168 /* pa11_gpio */ 169 #define PA11_GPIO \ 170 SAM_PINMUX(a, 11, gpio, gpio) 171 172 /* pa11a_qspi_qcs */ 173 #define PA11A_QSPI_QCS \ 174 SAM_PINMUX(a, 11, a, periph) 175 176 /* pa11b_pwmc0_pwmh0 */ 177 #define PA11B_PWMC0_PWMH0 \ 178 SAM_PINMUX(a, 11, b, periph) 179 180 /* pa11c_pwmc1_pwml0 */ 181 #define PA11C_PWMC1_PWML0 \ 182 SAM_PINMUX(a, 11, c, periph) 183 184 /* pa11x_pio_piodc5 */ 185 #define PA11X_PIO_PIODC5 \ 186 SAM_PINMUX(a, 11, x, extra) 187 188 /* pa11x_supc_wkup7 */ 189 #define PA11X_SUPC_WKUP7 \ 190 SAM_PINMUX(a, 11, x, extra) 191 192 /* pa12_gpio */ 193 #define PA12_GPIO \ 194 SAM_PINMUX(a, 12, gpio, gpio) 195 196 /* pa12a_qspi_qio1 */ 197 #define PA12A_QSPI_QIO1 \ 198 SAM_PINMUX(a, 12, a, periph) 199 200 /* pa12b_pwmc0_pwmh1 */ 201 #define PA12B_PWMC0_PWMH1 \ 202 SAM_PINMUX(a, 12, b, periph) 203 204 /* pa12c_pwmc1_pwmh0 */ 205 #define PA12C_PWMC1_PWMH0 \ 206 SAM_PINMUX(a, 12, c, periph) 207 208 /* pa12x_pio_piodc6 */ 209 #define PA12X_PIO_PIODC6 \ 210 SAM_PINMUX(a, 12, x, extra) 211 212 /* pa13_gpio */ 213 #define PA13_GPIO \ 214 SAM_PINMUX(a, 13, gpio, gpio) 215 216 /* pa13a_qspi_qio0 */ 217 #define PA13A_QSPI_QIO0 \ 218 SAM_PINMUX(a, 13, a, periph) 219 220 /* pa13b_pwmc0_pwmh2 */ 221 #define PA13B_PWMC0_PWMH2 \ 222 SAM_PINMUX(a, 13, b, periph) 223 224 /* pa13c_pwmc1_pwml1 */ 225 #define PA13C_PWMC1_PWML1 \ 226 SAM_PINMUX(a, 13, c, periph) 227 228 /* pa13x_pio_piodc7 */ 229 #define PA13X_PIO_PIODC7 \ 230 SAM_PINMUX(a, 13, x, extra) 231 232 /* pa14_gpio */ 233 #define PA14_GPIO \ 234 SAM_PINMUX(a, 14, gpio, gpio) 235 236 /* pa14a_qspi_qsck */ 237 #define PA14A_QSPI_QSCK \ 238 SAM_PINMUX(a, 14, a, periph) 239 240 /* pa14b_pwmc0_pwmh3 */ 241 #define PA14B_PWMC0_PWMH3 \ 242 SAM_PINMUX(a, 14, b, periph) 243 244 /* pa14c_pwmc1_pwmh1 */ 245 #define PA14C_PWMC1_PWMH1 \ 246 SAM_PINMUX(a, 14, c, periph) 247 248 /* pa14x_pio_pioden1 */ 249 #define PA14X_PIO_PIODEN1 \ 250 SAM_PINMUX(a, 14, x, extra) 251 252 /* pa14x_supc_wkup8 */ 253 #define PA14X_SUPC_WKUP8 \ 254 SAM_PINMUX(a, 14, x, extra) 255 256 /* pa21_gpio */ 257 #define PA21_GPIO \ 258 SAM_PINMUX(a, 21, gpio, gpio) 259 260 /* pa21a_usart1_rxd */ 261 #define PA21A_USART1_RXD \ 262 SAM_PINMUX(a, 21, a, periph) 263 264 /* pa21b_pmc_pck1 */ 265 #define PA21B_PMC_PCK1 \ 266 SAM_PINMUX(a, 21, b, periph) 267 268 /* pa21c_pwmc1_pwmfi0 */ 269 #define PA21C_PWMC1_PWMFI0 \ 270 SAM_PINMUX(a, 21, c, periph) 271 272 /* pa21x_afe1_ad1 */ 273 #define PA21X_AFE1_AD1 \ 274 SAM_PINMUX(a, 21, x, extra) 275 276 /* pa21x_pio_piodcen2 */ 277 #define PA21X_PIO_PIODCEN2 \ 278 SAM_PINMUX(a, 21, x, extra) 279 280 /* pa22_gpio */ 281 #define PA22_GPIO \ 282 SAM_PINMUX(a, 22, gpio, gpio) 283 284 /* pa22a_ssc_rk */ 285 #define PA22A_SSC_RK \ 286 SAM_PINMUX(a, 22, a, periph) 287 288 /* pa22b_pwmc0_pwmextrg1 */ 289 #define PA22B_PWMC0_PWMEXTRG1 \ 290 SAM_PINMUX(a, 22, b, periph) 291 292 /* pa22x_pio_piodcclk */ 293 #define PA22X_PIO_PIODCCLK \ 294 SAM_PINMUX(a, 22, x, extra) 295 296 /* pa24_gpio */ 297 #define PA24_GPIO \ 298 SAM_PINMUX(a, 24, gpio, gpio) 299 300 /* pa24a_usart1_rts */ 301 #define PA24A_USART1_RTS \ 302 SAM_PINMUX(a, 24, a, periph) 303 304 /* pa24b_pwmc0_pwmh1 */ 305 #define PA24B_PWMC0_PWMH1 \ 306 SAM_PINMUX(a, 24, b, periph) 307 308 /* pa24d_isi_pck */ 309 #define PA24D_ISI_PCK \ 310 SAM_PINMUX(a, 24, d, periph) 311 312 /* pa27_gpio */ 313 #define PA27_GPIO \ 314 SAM_PINMUX(a, 27, gpio, gpio) 315 316 /* pa27a_usart1_dtr */ 317 #define PA27A_USART1_DTR \ 318 SAM_PINMUX(a, 27, a, periph) 319 320 /* pa27b_tc0_tiob2 */ 321 #define PA27B_TC0_TIOB2 \ 322 SAM_PINMUX(a, 27, b, periph) 323 324 /* pa27c_hsmci_mcda3 */ 325 #define PA27C_HSMCI_MCDA3 \ 326 SAM_PINMUX(a, 27, c, periph) 327 328 /* pa27d_isi_d7 */ 329 #define PA27D_ISI_D7 \ 330 SAM_PINMUX(a, 27, d, periph) 331 332 /* pa30_gpio */ 333 #define PA30_GPIO \ 334 SAM_PINMUX(a, 30, gpio, gpio) 335 336 /* pa30a_pwmc0_pwml2 */ 337 #define PA30A_PWMC0_PWML2 \ 338 SAM_PINMUX(a, 30, a, periph) 339 340 /* pa30b_pwmc1_pwmextrg0 */ 341 #define PA30B_PWMC1_PWMEXTRG0 \ 342 SAM_PINMUX(a, 30, b, periph) 343 344 /* pa30c_hsmci_mcda0 */ 345 #define PA30C_HSMCI_MCDA0 \ 346 SAM_PINMUX(a, 30, c, periph) 347 348 /* pa30d_i2sc0_do */ 349 #define PA30D_I2SC0_DO \ 350 SAM_PINMUX(a, 30, d, periph) 351 352 /* pa30x_supc_wkup11 */ 353 #define PA30X_SUPC_WKUP11 \ 354 SAM_PINMUX(a, 30, x, extra) 355 356 /* pb0_gpio */ 357 #define PB0_GPIO \ 358 SAM_PINMUX(b, 0, gpio, gpio) 359 360 /* pb0a_pwmc0_pwmh0 */ 361 #define PB0A_PWMC0_PWMH0 \ 362 SAM_PINMUX(b, 0, a, periph) 363 364 /* pb0c_usart0_rxd */ 365 #define PB0C_USART0_RXD \ 366 SAM_PINMUX(b, 0, c, periph) 367 368 /* pb0d_ssc_tf */ 369 #define PB0D_SSC_TF \ 370 SAM_PINMUX(b, 0, d, periph) 371 372 /* pb0x_afe0_ad10 */ 373 #define PB0X_AFE0_AD10 \ 374 SAM_PINMUX(b, 0, x, extra) 375 376 /* pb0x_rtc_out0 */ 377 #define PB0X_RTC_OUT0 \ 378 SAM_PINMUX(b, 0, x, extra) 379 380 /* pb1_gpio */ 381 #define PB1_GPIO \ 382 SAM_PINMUX(b, 1, gpio, gpio) 383 384 /* pb1a_pwmc0_pwmh1 */ 385 #define PB1A_PWMC0_PWMH1 \ 386 SAM_PINMUX(b, 1, a, periph) 387 388 /* pb1c_usart0_txd */ 389 #define PB1C_USART0_TXD \ 390 SAM_PINMUX(b, 1, c, periph) 391 392 /* pb1d_ssc_tk */ 393 #define PB1D_SSC_TK \ 394 SAM_PINMUX(b, 1, d, periph) 395 396 /* pb1x_afe1_ad0 */ 397 #define PB1X_AFE1_AD0 \ 398 SAM_PINMUX(b, 1, x, extra) 399 400 /* pb1x_rtc_out1 */ 401 #define PB1X_RTC_OUT1 \ 402 SAM_PINMUX(b, 1, x, extra) 403 404 /* pb2_gpio */ 405 #define PB2_GPIO \ 406 SAM_PINMUX(b, 2, gpio, gpio) 407 408 /* pb2a_can0_tx */ 409 #define PB2A_CAN0_TX \ 410 SAM_PINMUX(b, 2, a, periph) 411 412 /* pb2c_usart0_cts */ 413 #define PB2C_USART0_CTS \ 414 SAM_PINMUX(b, 2, c, periph) 415 416 /* pb2d_spi0_npcs0 */ 417 #define PB2D_SPI0_NPCS0 \ 418 SAM_PINMUX(b, 2, d, periph) 419 420 /* pb2x_afe0_ad5 */ 421 #define PB2X_AFE0_AD5 \ 422 SAM_PINMUX(b, 2, x, extra) 423 424 /* pb3_gpio */ 425 #define PB3_GPIO \ 426 SAM_PINMUX(b, 3, gpio, gpio) 427 428 /* pb3a_can0_rx */ 429 #define PB3A_CAN0_RX \ 430 SAM_PINMUX(b, 3, a, periph) 431 432 /* pb3b_pmc_pck2 */ 433 #define PB3B_PMC_PCK2 \ 434 SAM_PINMUX(b, 3, b, periph) 435 436 /* pb3c_usart0_rts */ 437 #define PB3C_USART0_RTS \ 438 SAM_PINMUX(b, 3, c, periph) 439 440 /* pb3d_isi_d2 */ 441 #define PB3D_ISI_D2 \ 442 SAM_PINMUX(b, 3, d, periph) 443 444 /* pb3x_afe0_ad2 */ 445 #define PB3X_AFE0_AD2 \ 446 SAM_PINMUX(b, 3, x, extra) 447 448 /* pb3x_supc_wkup12 */ 449 #define PB3X_SUPC_WKUP12 \ 450 SAM_PINMUX(b, 3, x, extra) 451 452 /* pb4_gpio */ 453 #define PB4_GPIO \ 454 SAM_PINMUX(b, 4, gpio, gpio) 455 456 /* pb4a_twi1_twd */ 457 #define PB4A_TWI1_TWD \ 458 SAM_PINMUX(b, 4, a, periph) 459 460 /* pb4b_pwmc0_pwmh2 */ 461 #define PB4B_PWMC0_PWMH2 \ 462 SAM_PINMUX(b, 4, b, periph) 463 464 /* pb4c_mlb_clk */ 465 #define PB4C_MLB_CLK \ 466 SAM_PINMUX(b, 4, c, periph) 467 468 /* pb4d_usart1_txd */ 469 #define PB4D_USART1_TXD \ 470 SAM_PINMUX(b, 4, d, periph) 471 472 /* pb4s_jtag_tdi */ 473 #define PB4S_JTAG_TDI \ 474 SAM_PINMUX(b, 4, s, system) 475 476 /* pb5_gpio */ 477 #define PB5_GPIO \ 478 SAM_PINMUX(b, 5, gpio, gpio) 479 480 /* pb5a_twi1_twck */ 481 #define PB5A_TWI1_TWCK \ 482 SAM_PINMUX(b, 5, a, periph) 483 484 /* pb5b_pwmc0_pwml0 */ 485 #define PB5B_PWMC0_PWML0 \ 486 SAM_PINMUX(b, 5, b, periph) 487 488 /* pb5c_mlb_dat */ 489 #define PB5C_MLB_DAT \ 490 SAM_PINMUX(b, 5, c, periph) 491 492 /* pb5d_ssc_td */ 493 #define PB5D_SSC_TD \ 494 SAM_PINMUX(b, 5, d, periph) 495 496 /* pb5x_supc_wkup13 */ 497 #define PB5X_SUPC_WKUP13 \ 498 SAM_PINMUX(b, 5, x, extra) 499 500 /* pb5s_jtag_tdo */ 501 #define PB5S_JTAG_TDO \ 502 SAM_PINMUX(b, 5, s, system) 503 504 /* pb5s_swd_traceswo */ 505 #define PB5S_SWD_TRACESWO \ 506 SAM_PINMUX(b, 5, s, system) 507 508 /* pb6_gpio */ 509 #define PB6_GPIO \ 510 SAM_PINMUX(b, 6, gpio, gpio) 511 512 /* pb6s_jtag_tms */ 513 #define PB6S_JTAG_TMS \ 514 SAM_PINMUX(b, 6, s, system) 515 516 /* pb6s_swd_swdio */ 517 #define PB6S_SWD_SWDIO \ 518 SAM_PINMUX(b, 6, s, system) 519 520 /* pb7_gpio */ 521 #define PB7_GPIO \ 522 SAM_PINMUX(b, 7, gpio, gpio) 523 524 /* pb7s_jtag_tck */ 525 #define PB7S_JTAG_TCK \ 526 SAM_PINMUX(b, 7, s, system) 527 528 /* pb7s_swd_swclk */ 529 #define PB7S_SWD_SWCLK \ 530 SAM_PINMUX(b, 7, s, system) 531 532 /* pb8_gpio */ 533 #define PB8_GPIO \ 534 SAM_PINMUX(b, 8, gpio, gpio) 535 536 /* pb8s_supc_xout */ 537 #define PB8S_SUPC_XOUT \ 538 SAM_PINMUX(b, 8, s, system) 539 540 /* pb9_gpio */ 541 #define PB9_GPIO \ 542 SAM_PINMUX(b, 9, gpio, gpio) 543 544 /* pb9s_supc_xin */ 545 #define PB9S_SUPC_XIN \ 546 SAM_PINMUX(b, 9, s, system) 547 548 /* pb12_gpio */ 549 #define PB12_GPIO \ 550 SAM_PINMUX(b, 12, gpio, gpio) 551 552 /* pb12a_pwmc0_pwml1 */ 553 #define PB12A_PWMC0_PWML1 \ 554 SAM_PINMUX(b, 12, a, periph) 555 556 /* pb12d_pcm_pck0 */ 557 #define PB12D_PCM_PCK0 \ 558 SAM_PINMUX(b, 12, d, periph) 559 560 /* pb12s_flash_erase */ 561 #define PB12S_FLASH_ERASE \ 562 SAM_PINMUX(b, 12, s, system) 563 564 /* pd0_gpio */ 565 #define PD0_GPIO \ 566 SAM_PINMUX(d, 0, gpio, gpio) 567 568 /* pd0b_pwmc1_pwml0 */ 569 #define PD0B_PWMC1_PWML0 \ 570 SAM_PINMUX(d, 0, b, periph) 571 572 /* pd0c_spi1_npcs1 */ 573 #define PD0C_SPI1_NPCS1 \ 574 SAM_PINMUX(d, 0, c, periph) 575 576 /* pd0d_usart0_dcd */ 577 #define PD0D_USART0_DCD \ 578 SAM_PINMUX(d, 0, d, periph) 579 580 /* pd0x_dacc_dac1 */ 581 #define PD0X_DACC_DAC1 \ 582 SAM_PINMUX(d, 0, x, extra) 583 584 /* pd1_gpio */ 585 #define PD1_GPIO \ 586 SAM_PINMUX(d, 1, gpio, gpio) 587 588 /* pd1b_pwmc1_pwmh0 */ 589 #define PD1B_PWMC1_PWMH0 \ 590 SAM_PINMUX(d, 1, b, periph) 591 592 /* pd1c_spi1_npcs2 */ 593 #define PD1C_SPI1_NPCS2 \ 594 SAM_PINMUX(d, 1, c, periph) 595 596 /* pd1d_usart0_dtr */ 597 #define PD1D_USART0_DTR \ 598 SAM_PINMUX(d, 1, d, periph) 599 600 /* pd2_gpio */ 601 #define PD2_GPIO \ 602 SAM_PINMUX(d, 2, gpio, gpio) 603 604 /* pd2b_pwmc1_pwml1 */ 605 #define PD2B_PWMC1_PWML1 \ 606 SAM_PINMUX(d, 2, b, periph) 607 608 /* pd2c_spi1_npcs3 */ 609 #define PD2C_SPI1_NPCS3 \ 610 SAM_PINMUX(d, 2, c, periph) 611 612 /* pd2d_usart0_dsr */ 613 #define PD2D_USART0_DSR \ 614 SAM_PINMUX(d, 2, d, periph) 615 616 /* pd3_gpio */ 617 #define PD3_GPIO \ 618 SAM_PINMUX(d, 3, gpio, gpio) 619 620 /* pd3b_pwmc1_pwmh1 */ 621 #define PD3B_PWMC1_PWMH1 \ 622 SAM_PINMUX(d, 3, b, periph) 623 624 /* pd3c_uart4_txd */ 625 #define PD3C_UART4_TXD \ 626 SAM_PINMUX(d, 3, c, periph) 627 628 /* pd3d_usart0_ri */ 629 #define PD3D_USART0_RI \ 630 SAM_PINMUX(d, 3, d, periph) 631 632 /* pd4_gpio */ 633 #define PD4_GPIO \ 634 SAM_PINMUX(d, 4, gpio, gpio) 635 636 /* pd4b_pwmc1_pwml2 */ 637 #define PD4B_PWMC1_PWML2 \ 638 SAM_PINMUX(d, 4, b, periph) 639 640 /* pd4c_trace_d0 */ 641 #define PD4C_TRACE_D0 \ 642 SAM_PINMUX(d, 4, c, periph) 643 644 /* pd4d_usart2_dcd */ 645 #define PD4D_USART2_DCD \ 646 SAM_PINMUX(d, 4, d, periph) 647 648 /* pd5_gpio */ 649 #define PD5_GPIO \ 650 SAM_PINMUX(d, 5, gpio, gpio) 651 652 /* pd5b_pwmc1_pwmh2 */ 653 #define PD5B_PWMC1_PWMH2 \ 654 SAM_PINMUX(d, 5, b, periph) 655 656 /* pd5c_trace_d1 */ 657 #define PD5C_TRACE_D1 \ 658 SAM_PINMUX(d, 5, c, periph) 659 660 /* pd5d_usart2_dtr */ 661 #define PD5D_USART2_DTR \ 662 SAM_PINMUX(d, 5, d, periph) 663 664 /* pd6_gpio */ 665 #define PD6_GPIO \ 666 SAM_PINMUX(d, 6, gpio, gpio) 667 668 /* pd6b_pwmc1_pwml3 */ 669 #define PD6B_PWMC1_PWML3 \ 670 SAM_PINMUX(d, 6, b, periph) 671 672 /* pd6c_trace_d2 */ 673 #define PD6C_TRACE_D2 \ 674 SAM_PINMUX(d, 6, c, periph) 675 676 /* pd6d_usart2_dsr */ 677 #define PD6D_USART2_DSR \ 678 SAM_PINMUX(d, 6, d, periph) 679 680 /* pd7_gpio */ 681 #define PD7_GPIO \ 682 SAM_PINMUX(d, 7, gpio, gpio) 683 684 /* pd7b_pwmc1_pwmh3 */ 685 #define PD7B_PWMC1_PWMH3 \ 686 SAM_PINMUX(d, 7, b, periph) 687 688 /* pd7c_trace_d3 */ 689 #define PD7C_TRACE_D3 \ 690 SAM_PINMUX(d, 7, c, periph) 691 692 /* pd7d_usart2_ri */ 693 #define PD7D_USART2_RI \ 694 SAM_PINMUX(d, 7, d, periph) 695 696 /* pd8_gpio */ 697 #define PD8_GPIO \ 698 SAM_PINMUX(d, 8, gpio, gpio) 699 700 /* pd8b_pwmc0_pwmfi1 */ 701 #define PD8B_PWMC0_PWMFI1 \ 702 SAM_PINMUX(d, 8, b, periph) 703 704 /* pd8d_trace_clk */ 705 #define PD8D_TRACE_CLK \ 706 SAM_PINMUX(d, 8, d, periph) 707 708 /* pd9_gpio */ 709 #define PD9_GPIO \ 710 SAM_PINMUX(d, 9, gpio, gpio) 711 712 /* pd9b_pwmc0_pwmfi2 */ 713 #define PD9B_PWMC0_PWMFI2 \ 714 SAM_PINMUX(d, 9, b, periph) 715 716 /* pd9c_afe1_adtrg */ 717 #define PD9C_AFE1_ADTRG \ 718 SAM_PINMUX(d, 9, c, periph) 719 720 /* pd10_gpio */ 721 #define PD10_GPIO \ 722 SAM_PINMUX(d, 10, gpio, gpio) 723 724 /* pd10b_pwmc0_pwml0 */ 725 #define PD10B_PWMC0_PWML0 \ 726 SAM_PINMUX(d, 10, b, periph) 727 728 /* pd10c_ssc_td */ 729 #define PD10C_SSC_TD \ 730 SAM_PINMUX(d, 10, c, periph) 731 732 /* pd10d_mlb_sig */ 733 #define PD10D_MLB_SIG \ 734 SAM_PINMUX(d, 10, d, periph) 735 736 /* pd11_gpio */ 737 #define PD11_GPIO \ 738 SAM_PINMUX(d, 11, gpio, gpio) 739 740 /* pd11b_pwmc0_pwmh0 */ 741 #define PD11B_PWMC0_PWMH0 \ 742 SAM_PINMUX(d, 11, b, periph) 743 744 /* pd11d_isi_d5 */ 745 #define PD11D_ISI_D5 \ 746 SAM_PINMUX(d, 11, d, periph) 747 748 /* pd12_gpio */ 749 #define PD12_GPIO \ 750 SAM_PINMUX(d, 12, gpio, gpio) 751 752 /* pd12b_can1_tx */ 753 #define PD12B_CAN1_TX \ 754 SAM_PINMUX(d, 12, b, periph) 755 756 /* pd12c_spi0_npcs2 */ 757 #define PD12C_SPI0_NPCS2 \ 758 SAM_PINMUX(d, 12, c, periph) 759 760 /* pd12d_isi_d6 */ 761 #define PD12D_ISI_D6 \ 762 SAM_PINMUX(d, 12, d, periph) 763 764 /* pd21_gpio */ 765 #define PD21_GPIO \ 766 SAM_PINMUX(d, 21, gpio, gpio) 767 768 /* pd21a_pwmc0_pwmh1 */ 769 #define PD21A_PWMC0_PWMH1 \ 770 SAM_PINMUX(d, 21, a, periph) 771 772 /* pd21b_spi0_mosi */ 773 #define PD21B_SPI0_MOSI \ 774 SAM_PINMUX(d, 21, b, periph) 775 776 /* pd21c_tc3_tioa11 */ 777 #define PD21C_TC3_TIOA11 \ 778 SAM_PINMUX(d, 21, c, periph) 779 780 /* pd21d_isi_d1 */ 781 #define PD21D_ISI_D1 \ 782 SAM_PINMUX(d, 21, d, periph) 783 784 /* pd22_gpio */ 785 #define PD22_GPIO \ 786 SAM_PINMUX(d, 22, gpio, gpio) 787 788 /* pd22a_pwmc0_pwmh2 */ 789 #define PD22A_PWMC0_PWMH2 \ 790 SAM_PINMUX(d, 22, a, periph) 791 792 /* pd22b_spi0_spck */ 793 #define PD22B_SPI0_SPCK \ 794 SAM_PINMUX(d, 22, b, periph) 795 796 /* pd22c_tc3_tiob11 */ 797 #define PD22C_TC3_TIOB11 \ 798 SAM_PINMUX(d, 22, c, periph) 799 800 /* pd22d_isi_d0 */ 801 #define PD22D_ISI_D0 \ 802 SAM_PINMUX(d, 22, d, periph) 803 804 /* pd24_gpio */ 805 #define PD24_GPIO \ 806 SAM_PINMUX(d, 24, gpio, gpio) 807 808 /* pd24a_pwmc0_pwml0 */ 809 #define PD24A_PWMC0_PWML0 \ 810 SAM_PINMUX(d, 24, a, periph) 811 812 /* pd24b_ssc_rf */ 813 #define PD24B_SSC_RF \ 814 SAM_PINMUX(d, 24, b, periph) 815 816 /* pd24c_tc3_tclk11 */ 817 #define PD24C_TC3_TCLK11 \ 818 SAM_PINMUX(d, 24, c, periph) 819 820 /* pd24d_isi_hsync */ 821 #define PD24D_ISI_HSYNC \ 822 SAM_PINMUX(d, 24, d, periph) 823 824 /* pd25_gpio */ 825 #define PD25_GPIO \ 826 SAM_PINMUX(d, 25, gpio, gpio) 827 828 /* pd25a_pwmc0_pwml1 */ 829 #define PD25A_PWMC0_PWML1 \ 830 SAM_PINMUX(d, 25, a, periph) 831 832 /* pd25b_spi0_npcs1 */ 833 #define PD25B_SPI0_NPCS1 \ 834 SAM_PINMUX(d, 25, b, periph) 835 836 /* pd25c_uart2_rxd */ 837 #define PD25C_UART2_RXD \ 838 SAM_PINMUX(d, 25, c, periph) 839 840 /* pd25d_isi_vsync */ 841 #define PD25D_ISI_VSYNC \ 842 SAM_PINMUX(d, 25, d, periph) 843 844 /* pd26_gpio */ 845 #define PD26_GPIO \ 846 SAM_PINMUX(d, 26, gpio, gpio) 847 848 /* pd26a_pwmc0_pwml2 */ 849 #define PD26A_PWMC0_PWML2 \ 850 SAM_PINMUX(d, 26, a, periph) 851 852 /* pd26b_ssc_td */ 853 #define PD26B_SSC_TD \ 854 SAM_PINMUX(d, 26, b, periph) 855 856 /* pd26c_uart2_txd */ 857 #define PD26C_UART2_TXD \ 858 SAM_PINMUX(d, 26, c, periph) 859 860 /* pd26d_uart1_txd */ 861 #define PD26D_UART1_TXD \ 862 SAM_PINMUX(d, 26, d, periph) 863 864 /* pd31_gpio */ 865 #define PD31_GPIO \ 866 SAM_PINMUX(d, 31, gpio, gpio) 867 868 /* pd31a_qspi_qio3 */ 869 #define PD31A_QSPI_QIO3 \ 870 SAM_PINMUX(d, 31, a, periph) 871 872 /* pd31b_uart3_txd */ 873 #define PD31B_UART3_TXD \ 874 SAM_PINMUX(d, 31, b, periph) 875 876 /* pd31c_pmc_pck2 */ 877 #define PD31C_PMC_PCK2 \ 878 SAM_PINMUX(d, 31, c, periph) 879 880 /* pd31d_isi_d11 */ 881 #define PD31D_ISI_D11 \ 882 SAM_PINMUX(d, 31, d, periph) 883