1 /**
2  * \file
3  *
4  * \brief Header file for SAMR21E19A
5  *
6  * Copyright (c) 2016 Atmel Corporation,
7  *                    a wholly owned subsidiary of Microchip Technology Inc.
8  *
9  * \asf_license_start
10  *
11  * \page License
12  *
13  * Licensed under the Apache License, Version 2.0 (the "License");
14  * you may not use this file except in compliance with the License.
15  * You may obtain a copy of the Licence at
16  *
17  *     http://www.apache.org/licenses/LICENSE-2.0
18  *
19  * Unless required by applicable law or agreed to in writing, software
20  * distributed under the License is distributed on an "AS IS" BASIS,
21  * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
22  * See the License for the specific language governing permissions and
23  * limitations under the License.
24  *
25  * \asf_license_stop
26  *
27  */
28 
29 #ifndef _SAMR21E19A_
30 #define _SAMR21E19A_
31 
32 /**
33  * \ingroup SAMR21_definitions
34  * \addtogroup SAMR21E19A_definitions SAMR21E19A definitions
35  * This file defines all structures and symbols for SAMR21E19A:
36  *   - registers and bitfields
37  *   - peripheral base address
38  *   - peripheral ID
39  *   - PIO definitions
40 */
41 /*@{*/
42 
43 #ifdef __cplusplus
44  extern "C" {
45 #endif
46 
47 #if !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
48 #include <stdint.h>
49 #ifndef __cplusplus
50 typedef volatile const uint32_t RoReg;   /**< Read only 32-bit register (volatile const unsigned int) */
51 typedef volatile const uint16_t RoReg16; /**< Read only 16-bit register (volatile const unsigned int) */
52 typedef volatile const uint8_t  RoReg8;  /**< Read only  8-bit register (volatile const unsigned int) */
53 #else
54 typedef volatile       uint32_t RoReg;   /**< Read only 32-bit register (volatile const unsigned int) */
55 typedef volatile       uint16_t RoReg16; /**< Read only 16-bit register (volatile const unsigned int) */
56 typedef volatile       uint8_t  RoReg8;  /**< Read only  8-bit register (volatile const unsigned int) */
57 #endif
58 typedef volatile       uint32_t WoReg;   /**< Write only 32-bit register (volatile unsigned int) */
59 typedef volatile       uint16_t WoReg16; /**< Write only 16-bit register (volatile unsigned int) */
60 typedef volatile       uint32_t WoReg8;  /**< Write only  8-bit register (volatile unsigned int) */
61 typedef volatile       uint32_t RwReg;   /**< Read-Write 32-bit register (volatile unsigned int) */
62 typedef volatile       uint16_t RwReg16; /**< Read-Write 16-bit register (volatile unsigned int) */
63 typedef volatile       uint8_t  RwReg8;  /**< Read-Write  8-bit register (volatile unsigned int) */
64 #endif
65 
66 #if !defined(SKIP_INTEGER_LITERALS)
67 #if defined(_U_) || defined(_L_) || defined(_UL_)
68   #error "Integer Literals macros already defined elsewhere"
69 #endif
70 
71 #if !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
72 /* Macros that deal with adding suffixes to integer literal constants for C/C++ */
73 #define _U_(x)         x ## U            /**< C code: Unsigned integer literal constant value */
74 #define _L_(x)         x ## L            /**< C code: Long integer literal constant value */
75 #define _UL_(x)        x ## UL           /**< C code: Unsigned Long integer literal constant value */
76 #else /* Assembler */
77 #define _U_(x)         x                 /**< Assembler: Unsigned integer literal constant value */
78 #define _L_(x)         x                 /**< Assembler: Long integer literal constant value */
79 #define _UL_(x)        x                 /**< Assembler: Unsigned Long integer literal constant value */
80 #endif /* !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
81 #endif /* SKIP_INTEGER_LITERALS */
82 
83 /* ************************************************************************** */
84 /**  CMSIS DEFINITIONS FOR SAMR21E19A */
85 /* ************************************************************************** */
86 /** \defgroup SAMR21E19A_cmsis CMSIS Definitions */
87 /*@{*/
88 
89 /** Interrupt Number Definition */
90 typedef enum IRQn
91 {
92   /******  Cortex-M0+ Processor Exceptions Numbers ******************************/
93   NonMaskableInt_IRQn      = -14,/**<  2 Non Maskable Interrupt                 */
94   HardFault_IRQn           = -13,/**<  3 Cortex-M0+ Hard Fault Interrupt        */
95   SVCall_IRQn              = -5, /**< 11 Cortex-M0+ SV Call Interrupt           */
96   PendSV_IRQn              = -2, /**< 14 Cortex-M0+ Pend SV Interrupt           */
97   SysTick_IRQn             = -1, /**< 15 Cortex-M0+ System Tick Interrupt       */
98   /******  SAMR21E19A-specific Interrupt Numbers ***********************/
99   PM_IRQn                  =  0, /**<  0 SAMR21E19A Power Manager (PM) */
100   SYSCTRL_IRQn             =  1, /**<  1 SAMR21E19A System Control (SYSCTRL) */
101   WDT_IRQn                 =  2, /**<  2 SAMR21E19A Watchdog Timer (WDT) */
102   RTC_IRQn                 =  3, /**<  3 SAMR21E19A Real-Time Counter (RTC) */
103   EIC_IRQn                 =  4, /**<  4 SAMR21E19A External Interrupt Controller (EIC) */
104   NVMCTRL_IRQn             =  5, /**<  5 SAMR21E19A Non-Volatile Memory Controller (NVMCTRL) */
105   DMAC_IRQn                =  6, /**<  6 SAMR21E19A Direct Memory Access Controller (DMAC) */
106   USB_IRQn                 =  7, /**<  7 SAMR21E19A Universal Serial Bus (USB) */
107   EVSYS_IRQn               =  8, /**<  8 SAMR21E19A Event System Interface (EVSYS) */
108   SERCOM0_IRQn             =  9, /**<  9 SAMR21E19A Serial Communication Interface 0 (SERCOM0) */
109   SERCOM1_IRQn             = 10, /**< 10 SAMR21E19A Serial Communication Interface 1 (SERCOM1) */
110   SERCOM2_IRQn             = 11, /**< 11 SAMR21E19A Serial Communication Interface 2 (SERCOM2) */
111   SERCOM3_IRQn             = 12, /**< 12 SAMR21E19A Serial Communication Interface 3 (SERCOM3) */
112   SERCOM4_IRQn             = 13, /**< 13 SAMR21E19A Serial Communication Interface 4 (SERCOM4) */
113   SERCOM5_IRQn             = 14, /**< 14 SAMR21E19A Serial Communication Interface 5 (SERCOM5) */
114   TCC0_IRQn                = 15, /**< 15 SAMR21E19A Timer Counter Control 0 (TCC0) */
115   TCC1_IRQn                = 16, /**< 16 SAMR21E19A Timer Counter Control 1 (TCC1) */
116   TCC2_IRQn                = 17, /**< 17 SAMR21E19A Timer Counter Control 2 (TCC2) */
117   TC3_IRQn                 = 18, /**< 18 SAMR21E19A Basic Timer Counter 3 (TC3) */
118   TC4_IRQn                 = 19, /**< 19 SAMR21E19A Basic Timer Counter 4 (TC4) */
119   TC5_IRQn                 = 20, /**< 20 SAMR21E19A Basic Timer Counter 5 (TC5) */
120   TC6_IRQn                 = 21, /**< 21 SAMR21E19A Basic Timer Counter 6 (TC6) */
121   TC7_IRQn                 = 22, /**< 22 SAMR21E19A Basic Timer Counter 7 (TC7) */
122   ADC_IRQn                 = 23, /**< 23 SAMR21E19A Analog Digital Converter (ADC) */
123   AC_IRQn                  = 24, /**< 24 SAMR21E19A Analog Comparators (AC) */
124   DAC_IRQn                 = 25, /**< 25 SAMR21E19A Digital Analog Converter (DAC) */
125   PTC_IRQn                 = 26, /**< 26 SAMR21E19A Peripheral Touch Controller (PTC) */
126 
127   PERIPH_COUNT_IRQn        = 28  /**< Number of peripheral IDs */
128 } IRQn_Type;
129 
130 typedef struct _DeviceVectors
131 {
132   /* Stack pointer */
133   void* pvStack;
134 
135   /* Cortex-M handlers */
136   void* pfnReset_Handler;
137   void* pfnNMI_Handler;
138   void* pfnHardFault_Handler;
139   void* pvReservedM12;
140   void* pvReservedM11;
141   void* pvReservedM10;
142   void* pvReservedM9;
143   void* pvReservedM8;
144   void* pvReservedM7;
145   void* pvReservedM6;
146   void* pfnSVC_Handler;
147   void* pvReservedM4;
148   void* pvReservedM3;
149   void* pfnPendSV_Handler;
150   void* pfnSysTick_Handler;
151 
152   /* Peripheral handlers */
153   void* pfnPM_Handler;                    /*  0 Power Manager */
154   void* pfnSYSCTRL_Handler;               /*  1 System Control */
155   void* pfnWDT_Handler;                   /*  2 Watchdog Timer */
156   void* pfnRTC_Handler;                   /*  3 Real-Time Counter */
157   void* pfnEIC_Handler;                   /*  4 External Interrupt Controller */
158   void* pfnNVMCTRL_Handler;               /*  5 Non-Volatile Memory Controller */
159   void* pfnDMAC_Handler;                  /*  6 Direct Memory Access Controller */
160   void* pfnUSB_Handler;                   /*  7 Universal Serial Bus */
161   void* pfnEVSYS_Handler;                 /*  8 Event System Interface */
162   void* pfnSERCOM0_Handler;               /*  9 Serial Communication Interface 0 */
163   void* pfnSERCOM1_Handler;               /* 10 Serial Communication Interface 1 */
164   void* pfnSERCOM2_Handler;               /* 11 Serial Communication Interface 2 */
165   void* pfnSERCOM3_Handler;               /* 12 Serial Communication Interface 3 */
166   void* pfnSERCOM4_Handler;               /* 13 Serial Communication Interface 4 */
167   void* pfnSERCOM5_Handler;               /* 14 Serial Communication Interface 5 */
168   void* pfnTCC0_Handler;                  /* 15 Timer Counter Control 0 */
169   void* pfnTCC1_Handler;                  /* 16 Timer Counter Control 1 */
170   void* pfnTCC2_Handler;                  /* 17 Timer Counter Control 2 */
171   void* pfnTC3_Handler;                   /* 18 Basic Timer Counter 3 */
172   void* pfnTC4_Handler;                   /* 19 Basic Timer Counter 4 */
173   void* pfnTC5_Handler;                   /* 20 Basic Timer Counter 5 */
174   void* pfnTC6_Handler;                   /* 21 Basic Timer Counter 6 */
175   void* pfnTC7_Handler;                   /* 22 Basic Timer Counter 7 */
176   void* pfnADC_Handler;                   /* 23 Analog Digital Converter */
177   void* pfnAC_Handler;                    /* 24 Analog Comparators */
178   void* pfnDAC_Handler;                   /* 25 Digital Analog Converter */
179   void* pfnPTC_Handler;                   /* 26 Peripheral Touch Controller */
180   void* pvReserved27;
181   void* pvReserved28;
182 } DeviceVectors;
183 
184 /* Cortex-M0+ processor handlers */
185 void Reset_Handler               ( void );
186 void NMI_Handler                 ( void );
187 void HardFault_Handler           ( void );
188 void SVC_Handler                 ( void );
189 void PendSV_Handler              ( void );
190 void SysTick_Handler             ( void );
191 
192 /* Peripherals handlers */
193 void PM_Handler                  ( void );
194 void SYSCTRL_Handler             ( void );
195 void WDT_Handler                 ( void );
196 void RTC_Handler                 ( void );
197 void EIC_Handler                 ( void );
198 void NVMCTRL_Handler             ( void );
199 void DMAC_Handler                ( void );
200 void USB_Handler                 ( void );
201 void EVSYS_Handler               ( void );
202 void SERCOM0_Handler             ( void );
203 void SERCOM1_Handler             ( void );
204 void SERCOM2_Handler             ( void );
205 void SERCOM3_Handler             ( void );
206 void SERCOM4_Handler             ( void );
207 void SERCOM5_Handler             ( void );
208 void TCC0_Handler                ( void );
209 void TCC1_Handler                ( void );
210 void TCC2_Handler                ( void );
211 void TC3_Handler                 ( void );
212 void TC4_Handler                 ( void );
213 void TC5_Handler                 ( void );
214 void TC6_Handler                 ( void );
215 void TC7_Handler                 ( void );
216 void ADC_Handler                 ( void );
217 void AC_Handler                  ( void );
218 void DAC_Handler                 ( void );
219 void PTC_Handler                 ( void );
220 
221 /*
222  * \brief Configuration of the Cortex-M0+ Processor and Core Peripherals
223  */
224 
225 #define __CM0PLUS_REV          1         /*!< Core revision r0p1 */
226 #define __MPU_PRESENT          0         /*!< MPU present or not */
227 #define __NVIC_PRIO_BITS       2         /*!< Number of bits used for Priority Levels */
228 #define __VTOR_PRESENT         1         /*!< VTOR present or not */
229 #define __Vendor_SysTickConfig 0         /*!< Set to 1 if different SysTick Config is used */
230 
231 /**
232  * \brief CMSIS includes
233  */
234 
235 #include <core_cm0plus.h>
236 #if !defined DONT_USE_CMSIS_INIT
237 #include "system_samr21.h"
238 #endif /* DONT_USE_CMSIS_INIT */
239 
240 /*@}*/
241 
242 /* ************************************************************************** */
243 /**  SOFTWARE PERIPHERAL API DEFINITION FOR SAMR21E19A */
244 /* ************************************************************************** */
245 /** \defgroup SAMR21E19A_api Peripheral Software API */
246 /*@{*/
247 
248 #include "component/ac.h"
249 #include "component/adc.h"
250 #include "component/dac.h"
251 #include "component/dmac.h"
252 #include "component/dsu.h"
253 #include "component/eic.h"
254 #include "component/evsys.h"
255 #include "component/gclk.h"
256 #include "component/hmatrixb.h"
257 #include "component/mtb.h"
258 #include "component/nvmctrl.h"
259 #include "component/pac.h"
260 #include "component/pm.h"
261 #include "component/port.h"
262 #include "component/rfctrl.h"
263 #include "component/rtc.h"
264 #include "component/sercom.h"
265 #include "component/sysctrl.h"
266 #include "component/tc.h"
267 #include "component/tcc.h"
268 #include "component/usb.h"
269 #include "component/wdt.h"
270 /*@}*/
271 
272 /* ************************************************************************** */
273 /**  REGISTERS ACCESS DEFINITIONS FOR SAMR21E19A */
274 /* ************************************************************************** */
275 /** \defgroup SAMR21E19A_reg Registers Access Definitions */
276 /*@{*/
277 
278 #include "instance/ac.h"
279 #include "instance/adc.h"
280 #include "instance/dac.h"
281 #include "instance/dmac.h"
282 #include "instance/dsu.h"
283 #include "instance/eic.h"
284 #include "instance/evsys.h"
285 #include "instance/gclk.h"
286 #include "instance/sbmatrix.h"
287 #include "instance/mtb.h"
288 #include "instance/nvmctrl.h"
289 #include "instance/pac0.h"
290 #include "instance/pac1.h"
291 #include "instance/pac2.h"
292 #include "instance/pm.h"
293 #include "instance/port.h"
294 #include "instance/rfctrl.h"
295 #include "instance/rtc.h"
296 #include "instance/sercom0.h"
297 #include "instance/sercom1.h"
298 #include "instance/sercom2.h"
299 #include "instance/sercom3.h"
300 #include "instance/sercom4.h"
301 #include "instance/sercom5.h"
302 #include "instance/sysctrl.h"
303 #include "instance/tc3.h"
304 #include "instance/tc4.h"
305 #include "instance/tc5.h"
306 #include "instance/tc6.h"
307 #include "instance/tc7.h"
308 #include "instance/tcc0.h"
309 #include "instance/tcc1.h"
310 #include "instance/tcc2.h"
311 #include "instance/usb.h"
312 #include "instance/wdt.h"
313 /*@}*/
314 
315 /* ************************************************************************** */
316 /**  PERIPHERAL ID DEFINITIONS FOR SAMR21E19A */
317 /* ************************************************************************** */
318 /** \defgroup SAMR21E19A_id Peripheral Ids Definitions */
319 /*@{*/
320 
321 // Peripheral instances on HPB0 bridge
322 #define ID_PAC0           0 /**< \brief Peripheral Access Controller 0 (PAC0) */
323 #define ID_PM             1 /**< \brief Power Manager (PM) */
324 #define ID_SYSCTRL        2 /**< \brief System Control (SYSCTRL) */
325 #define ID_GCLK           3 /**< \brief Generic Clock Generator (GCLK) */
326 #define ID_WDT            4 /**< \brief Watchdog Timer (WDT) */
327 #define ID_RTC            5 /**< \brief Real-Time Counter (RTC) */
328 #define ID_EIC            6 /**< \brief External Interrupt Controller (EIC) */
329 
330 // Peripheral instances on HPB1 bridge
331 #define ID_PAC1          32 /**< \brief Peripheral Access Controller 1 (PAC1) */
332 #define ID_DSU           33 /**< \brief Device Service Unit (DSU) */
333 #define ID_NVMCTRL       34 /**< \brief Non-Volatile Memory Controller (NVMCTRL) */
334 #define ID_PORT          35 /**< \brief Port Module (PORT) */
335 #define ID_DMAC          36 /**< \brief Direct Memory Access Controller (DMAC) */
336 #define ID_USB           37 /**< \brief Universal Serial Bus (USB) */
337 #define ID_MTB           38 /**< \brief Cortex-M0+ Micro-Trace Buffer (MTB) */
338 #define ID_SBMATRIX      39 /**< \brief HSB Matrix (SBMATRIX) */
339 
340 // Peripheral instances on HPB2 bridge
341 #define ID_PAC2          64 /**< \brief Peripheral Access Controller 2 (PAC2) */
342 #define ID_EVSYS         65 /**< \brief Event System Interface (EVSYS) */
343 #define ID_SERCOM0       66 /**< \brief Serial Communication Interface 0 (SERCOM0) */
344 #define ID_SERCOM1       67 /**< \brief Serial Communication Interface 1 (SERCOM1) */
345 #define ID_SERCOM2       68 /**< \brief Serial Communication Interface 2 (SERCOM2) */
346 #define ID_SERCOM3       69 /**< \brief Serial Communication Interface 3 (SERCOM3) */
347 #define ID_SERCOM4       70 /**< \brief Serial Communication Interface 4 (SERCOM4) */
348 #define ID_SERCOM5       71 /**< \brief Serial Communication Interface 5 (SERCOM5) */
349 #define ID_TCC0          72 /**< \brief Timer Counter Control 0 (TCC0) */
350 #define ID_TCC1          73 /**< \brief Timer Counter Control 1 (TCC1) */
351 #define ID_TCC2          74 /**< \brief Timer Counter Control 2 (TCC2) */
352 #define ID_TC3           75 /**< \brief Basic Timer Counter 3 (TC3) */
353 #define ID_TC4           76 /**< \brief Basic Timer Counter 4 (TC4) */
354 #define ID_TC5           77 /**< \brief Basic Timer Counter 5 (TC5) */
355 #define ID_TC6           78 /**< \brief Basic Timer Counter 6 (TC6) */
356 #define ID_TC7           79 /**< \brief Basic Timer Counter 7 (TC7) */
357 #define ID_ADC           80 /**< \brief Analog Digital Converter (ADC) */
358 #define ID_AC            81 /**< \brief Analog Comparators (AC) */
359 #define ID_DAC           82 /**< \brief Digital Analog Converter (DAC) */
360 #define ID_PTC           83 /**< \brief Peripheral Touch Controller (PTC) */
361 #define ID_RFCTRL        85 /**< \brief RF233 control module (RFCTRL) */
362 
363 #define ID_PERIPH_COUNT  86 /**< \brief Max number of peripheral IDs */
364 /*@}*/
365 
366 /* ************************************************************************** */
367 /**  BASE ADDRESS DEFINITIONS FOR SAMR21E19A */
368 /* ************************************************************************** */
369 /** \defgroup SAMR21E19A_base Peripheral Base Address Definitions */
370 /*@{*/
371 
372 #if defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)
373 #define AC                            (0x42004400) /**< \brief (AC) APB Base Address */
374 #define ADC                           (0x42004000) /**< \brief (ADC) APB Base Address */
375 #define DAC                           (0x42004800) /**< \brief (DAC) APB Base Address */
376 #define DMAC                          (0x41004800) /**< \brief (DMAC) APB Base Address */
377 #define DSU                           (0x41002000) /**< \brief (DSU) APB Base Address */
378 #define EIC                           (0x40001800) /**< \brief (EIC) APB Base Address */
379 #define EVSYS                         (0x42000400) /**< \brief (EVSYS) APB Base Address */
380 #define GCLK                          (0x40000C00) /**< \brief (GCLK) APB Base Address */
381 #define SBMATRIX                      (0x41007000) /**< \brief (SBMATRIX) APB Base Address */
382 #define MTB                           (0x41006000) /**< \brief (MTB) APB Base Address */
383 #define NVMCTRL                       (0x41004000) /**< \brief (NVMCTRL) APB Base Address */
384 #define NVMCTRL_CAL                   (0x00800000) /**< \brief (NVMCTRL) CAL Base Address */
385 #define NVMCTRL_LOCKBIT               (0x00802000) /**< \brief (NVMCTRL) LOCKBIT Base Address */
386 #define NVMCTRL_OTP1                  (0x00806000) /**< \brief (NVMCTRL) OTP1 Base Address */
387 #define NVMCTRL_OTP2                  (0x00806008) /**< \brief (NVMCTRL) OTP2 Base Address */
388 #define NVMCTRL_OTP4                  (0x00806020) /**< \brief (NVMCTRL) OTP4 Base Address */
389 #define NVMCTRL_TEMP_LOG              (0x00806030) /**< \brief (NVMCTRL) TEMP_LOG Base Address */
390 #define NVMCTRL_USER                  (0x00804000) /**< \brief (NVMCTRL) USER Base Address */
391 #define PAC0                          (0x40000000) /**< \brief (PAC0) APB Base Address */
392 #define PAC1                          (0x41000000) /**< \brief (PAC1) APB Base Address */
393 #define PAC2                          (0x42000000) /**< \brief (PAC2) APB Base Address */
394 #define PM                            (0x40000400) /**< \brief (PM) APB Base Address */
395 #define PORT                          (0x41004400) /**< \brief (PORT) APB Base Address */
396 #define PORT_IOBUS                    (0x60000000) /**< \brief (PORT) IOBUS Base Address */
397 #define PTC                           (0x42004C00) /**< \brief (PTC) APB Base Address */
398 #define RFCTRL                        (0x42005400) /**< \brief (RFCTRL) APB Base Address */
399 #define RTC                           (0x40001400) /**< \brief (RTC) APB Base Address */
400 #define SERCOM0                       (0x42000800) /**< \brief (SERCOM0) APB Base Address */
401 #define SERCOM1                       (0x42000C00) /**< \brief (SERCOM1) APB Base Address */
402 #define SERCOM2                       (0x42001000) /**< \brief (SERCOM2) APB Base Address */
403 #define SERCOM3                       (0x42001400) /**< \brief (SERCOM3) APB Base Address */
404 #define SERCOM4                       (0x42001800) /**< \brief (SERCOM4) APB Base Address */
405 #define SERCOM5                       (0x42001C00) /**< \brief (SERCOM5) APB Base Address */
406 #define SYSCTRL                       (0x40000800) /**< \brief (SYSCTRL) APB Base Address */
407 #define TC3                           (0x42002C00) /**< \brief (TC3) APB Base Address */
408 #define TC4                           (0x42003000) /**< \brief (TC4) APB Base Address */
409 #define TC5                           (0x42003400) /**< \brief (TC5) APB Base Address */
410 #define TC6                           (0x42003800) /**< \brief (TC6) APB Base Address */
411 #define TC7                           (0x42003C00) /**< \brief (TC7) APB Base Address */
412 #define TCC0                          (0x42002000) /**< \brief (TCC0) APB Base Address */
413 #define TCC1                          (0x42002400) /**< \brief (TCC1) APB Base Address */
414 #define TCC2                          (0x42002800) /**< \brief (TCC2) APB Base Address */
415 #define USB                           (0x41005000) /**< \brief (USB) APB Base Address */
416 #define WDT                           (0x40001000) /**< \brief (WDT) APB Base Address */
417 #else
418 #define AC                ((Ac       *)0x42004400UL) /**< \brief (AC) APB Base Address */
419 #define AC_INST_NUM       1                          /**< \brief (AC) Number of instances */
420 #define AC_INSTS          { AC }                     /**< \brief (AC) Instances List */
421 
422 #define ADC               ((Adc      *)0x42004000UL) /**< \brief (ADC) APB Base Address */
423 #define ADC_INST_NUM      1                          /**< \brief (ADC) Number of instances */
424 #define ADC_INSTS         { ADC }                    /**< \brief (ADC) Instances List */
425 
426 #define DAC               ((Dac      *)0x42004800UL) /**< \brief (DAC) APB Base Address */
427 #define DAC_INST_NUM      1                          /**< \brief (DAC) Number of instances */
428 #define DAC_INSTS         { DAC }                    /**< \brief (DAC) Instances List */
429 
430 #define DMAC              ((Dmac     *)0x41004800UL) /**< \brief (DMAC) APB Base Address */
431 #define DMAC_INST_NUM     1                          /**< \brief (DMAC) Number of instances */
432 #define DMAC_INSTS        { DMAC }                   /**< \brief (DMAC) Instances List */
433 
434 #define DSU               ((Dsu      *)0x41002000UL) /**< \brief (DSU) APB Base Address */
435 #define DSU_INST_NUM      1                          /**< \brief (DSU) Number of instances */
436 #define DSU_INSTS         { DSU }                    /**< \brief (DSU) Instances List */
437 
438 #define EIC               ((Eic      *)0x40001800UL) /**< \brief (EIC) APB Base Address */
439 #define EIC_INST_NUM      1                          /**< \brief (EIC) Number of instances */
440 #define EIC_INSTS         { EIC }                    /**< \brief (EIC) Instances List */
441 
442 #define EVSYS             ((Evsys    *)0x42000400UL) /**< \brief (EVSYS) APB Base Address */
443 #define EVSYS_INST_NUM    1                          /**< \brief (EVSYS) Number of instances */
444 #define EVSYS_INSTS       { EVSYS }                  /**< \brief (EVSYS) Instances List */
445 
446 #define GCLK              ((Gclk     *)0x40000C00UL) /**< \brief (GCLK) APB Base Address */
447 #define GCLK_INST_NUM     1                          /**< \brief (GCLK) Number of instances */
448 #define GCLK_INSTS        { GCLK }                   /**< \brief (GCLK) Instances List */
449 
450 #define SBMATRIX          ((Hmatrixb *)0x41007000UL) /**< \brief (SBMATRIX) APB Base Address */
451 #define HMATRIXB_INST_NUM 1                          /**< \brief (HMATRIXB) Number of instances */
452 #define HMATRIXB_INSTS    { SBMATRIX }               /**< \brief (HMATRIXB) Instances List */
453 
454 #define MTB               ((Mtb      *)0x41006000UL) /**< \brief (MTB) APB Base Address */
455 #define MTB_INST_NUM      1                          /**< \brief (MTB) Number of instances */
456 #define MTB_INSTS         { MTB }                    /**< \brief (MTB) Instances List */
457 
458 #define NVMCTRL           ((Nvmctrl  *)0x41004000UL) /**< \brief (NVMCTRL) APB Base Address */
459 #define NVMCTRL_CAL                   (0x00800000UL) /**< \brief (NVMCTRL) CAL Base Address */
460 #define NVMCTRL_LOCKBIT               (0x00802000UL) /**< \brief (NVMCTRL) LOCKBIT Base Address */
461 #define NVMCTRL_OTP1                  (0x00806000UL) /**< \brief (NVMCTRL) OTP1 Base Address */
462 #define NVMCTRL_OTP2                  (0x00806008UL) /**< \brief (NVMCTRL) OTP2 Base Address */
463 #define NVMCTRL_OTP4                  (0x00806020UL) /**< \brief (NVMCTRL) OTP4 Base Address */
464 #define NVMCTRL_TEMP_LOG              (0x00806030UL) /**< \brief (NVMCTRL) TEMP_LOG Base Address */
465 #define NVMCTRL_USER                  (0x00804000UL) /**< \brief (NVMCTRL) USER Base Address */
466 #define NVMCTRL_INST_NUM  1                          /**< \brief (NVMCTRL) Number of instances */
467 #define NVMCTRL_INSTS     { NVMCTRL }                /**< \brief (NVMCTRL) Instances List */
468 
469 #define PAC0              ((Pac      *)0x40000000UL) /**< \brief (PAC0) APB Base Address */
470 #define PAC1              ((Pac      *)0x41000000UL) /**< \brief (PAC1) APB Base Address */
471 #define PAC2              ((Pac      *)0x42000000UL) /**< \brief (PAC2) APB Base Address */
472 #define PAC_INST_NUM      3                          /**< \brief (PAC) Number of instances */
473 #define PAC_INSTS         { PAC0, PAC1, PAC2 }       /**< \brief (PAC) Instances List */
474 
475 #define PM                ((Pm       *)0x40000400UL) /**< \brief (PM) APB Base Address */
476 #define PM_INST_NUM       1                          /**< \brief (PM) Number of instances */
477 #define PM_INSTS          { PM }                     /**< \brief (PM) Instances List */
478 
479 #define PORT              ((Port     *)0x41004400UL) /**< \brief (PORT) APB Base Address */
480 #define PORT_IOBUS        ((Port     *)0x60000000UL) /**< \brief (PORT) IOBUS Base Address */
481 #define PORT_INST_NUM     1                          /**< \brief (PORT) Number of instances */
482 #define PORT_INSTS        { PORT }                   /**< \brief (PORT) Instances List */
483 #define PORT_IOBUS_INST_NUM 1                          /**< \brief (PORT) Number of instances */
484 #define PORT_IOBUS_INSTS  { PORT_IOBUS }             /**< \brief (PORT) Instances List */
485 
486 #define PTC               ((void     *)0x42004C00UL) /**< \brief (PTC) APB Base Address */
487 #define PTC_GCLK_ID       34
488 #define PTC_INST_NUM      1                          /**< \brief (PTC) Number of instances */
489 #define PTC_INSTS         { PTC }                    /**< \brief (PTC) Instances List */
490 
491 #define RFCTRL            ((Rfctrl   *)0x42005400UL) /**< \brief (RFCTRL) APB Base Address */
492 #define RFCTRL_INST_NUM   1                          /**< \brief (RFCTRL) Number of instances */
493 #define RFCTRL_INSTS      { RFCTRL }                 /**< \brief (RFCTRL) Instances List */
494 
495 #define RTC               ((Rtc      *)0x40001400UL) /**< \brief (RTC) APB Base Address */
496 #define RTC_INST_NUM      1                          /**< \brief (RTC) Number of instances */
497 #define RTC_INSTS         { RTC }                    /**< \brief (RTC) Instances List */
498 
499 #define SERCOM0           ((Sercom   *)0x42000800UL) /**< \brief (SERCOM0) APB Base Address */
500 #define SERCOM1           ((Sercom   *)0x42000C00UL) /**< \brief (SERCOM1) APB Base Address */
501 #define SERCOM2           ((Sercom   *)0x42001000UL) /**< \brief (SERCOM2) APB Base Address */
502 #define SERCOM3           ((Sercom   *)0x42001400UL) /**< \brief (SERCOM3) APB Base Address */
503 #define SERCOM4           ((Sercom   *)0x42001800UL) /**< \brief (SERCOM4) APB Base Address */
504 #define SERCOM5           ((Sercom   *)0x42001C00UL) /**< \brief (SERCOM5) APB Base Address */
505 #define SERCOM_INST_NUM   6                          /**< \brief (SERCOM) Number of instances */
506 #define SERCOM_INSTS      { SERCOM0, SERCOM1, SERCOM2, SERCOM3, SERCOM4, SERCOM5 } /**< \brief (SERCOM) Instances List */
507 
508 #define SYSCTRL           ((Sysctrl  *)0x40000800UL) /**< \brief (SYSCTRL) APB Base Address */
509 #define SYSCTRL_INST_NUM  1                          /**< \brief (SYSCTRL) Number of instances */
510 #define SYSCTRL_INSTS     { SYSCTRL }                /**< \brief (SYSCTRL) Instances List */
511 
512 #define TC3               ((Tc       *)0x42002C00UL) /**< \brief (TC3) APB Base Address */
513 #define TC4               ((Tc       *)0x42003000UL) /**< \brief (TC4) APB Base Address */
514 #define TC5               ((Tc       *)0x42003400UL) /**< \brief (TC5) APB Base Address */
515 #define TC6               ((Tc       *)0x42003800UL) /**< \brief (TC6) APB Base Address */
516 #define TC7               ((Tc       *)0x42003C00UL) /**< \brief (TC7) APB Base Address */
517 #define TC_INST_NUM       5                          /**< \brief (TC) Number of instances */
518 #define TC_INSTS          { TC3, TC4, TC5, TC6, TC7 } /**< \brief (TC) Instances List */
519 
520 #define TCC0              ((Tcc      *)0x42002000UL) /**< \brief (TCC0) APB Base Address */
521 #define TCC1              ((Tcc      *)0x42002400UL) /**< \brief (TCC1) APB Base Address */
522 #define TCC2              ((Tcc      *)0x42002800UL) /**< \brief (TCC2) APB Base Address */
523 #define TCC_INST_NUM      3                          /**< \brief (TCC) Number of instances */
524 #define TCC_INSTS         { TCC0, TCC1, TCC2 }       /**< \brief (TCC) Instances List */
525 
526 #define USB               ((Usb      *)0x41005000UL) /**< \brief (USB) APB Base Address */
527 #define USB_INST_NUM      1                          /**< \brief (USB) Number of instances */
528 #define USB_INSTS         { USB }                    /**< \brief (USB) Instances List */
529 
530 #define WDT               ((Wdt      *)0x40001000UL) /**< \brief (WDT) APB Base Address */
531 #define WDT_INST_NUM      1                          /**< \brief (WDT) Number of instances */
532 #define WDT_INSTS         { WDT }                    /**< \brief (WDT) Instances List */
533 
534 #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
535 /*@}*/
536 
537 /* ************************************************************************** */
538 /**  PORT DEFINITIONS FOR SAMR21E19A */
539 /* ************************************************************************** */
540 /** \defgroup SAMR21E19A_port PORT Definitions */
541 /*@{*/
542 
543 #include "pio/samr21e19a.h"
544 /*@}*/
545 
546 /* ************************************************************************** */
547 /**  MEMORY MAPPING DEFINITIONS FOR SAMR21E19A */
548 /* ************************************************************************** */
549 
550 #define FLASH_SIZE            _UL_(0x00040000) /* 256 kB */
551 #define FLASH_PAGE_SIZE       64
552 #define FLASH_NB_OF_PAGES     4096
553 #define FLASH_USER_PAGE_SIZE  64
554 #define HMCRAMC0_SIZE         _UL_(0x00008000) /* 32 kB */
555 
556 #define FLASH_ADDR            _UL_(0x00000000) /**< FLASH base address */
557 #define FLASH_USER_PAGE_ADDR  _UL_(0x00800000) /**< FLASH_USER_PAGE base address */
558 #define HMCRAMC0_ADDR         _UL_(0x20000000) /**< HMCRAMC0 base address */
559 #define HPB0_ADDR             _UL_(0x40000000) /**< HPB0 base address */
560 #define HPB1_ADDR             _UL_(0x41000000) /**< HPB1 base address */
561 #define HPB2_ADDR             _UL_(0x42000000) /**< HPB2 base address */
562 #define PPB_ADDR              _UL_(0xE0000000) /**< PPB base address */
563 
564 #define DSU_DID_RESETVALUE    _UL_(0x10010318)
565 #define EIC_EXTINT_NUM        16
566 #define PORT_GROUPS           3
567 #define SIP_CONFIG            RF233+FL512KB
568 
569 /* ************************************************************************** */
570 /**  ELECTRICAL DEFINITIONS FOR SAMR21E19A */
571 /* ************************************************************************** */
572 
573 
574 #ifdef __cplusplus
575 }
576 #endif
577 
578 /*@}*/
579 
580 #endif /* SAMR21E19A_H */
581