1 /**
2  * \file
3  *
4  * \brief Header file for SAMD20J17
5  *
6  * Copyright (c) 2017 Microchip Technology Inc.
7  *
8  * \asf_license_start
9  *
10  * \page License
11  *
12  * SPDX-License-Identifier: Apache-2.0
13  *
14  * Licensed under the Apache License, Version 2.0 (the "License"); you may
15  * not use this file except in compliance with the License.
16  * You may obtain a copy of the Licence at
17  *
18  * http://www.apache.org/licenses/LICENSE-2.0
19  *
20  * Unless required by applicable law or agreed to in writing, software
21  * distributed under the License is distributed on an AS IS BASIS, WITHOUT
22  * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
23  * See the License for the specific language governing permissions and
24  * limitations under the License.
25  *
26  * \asf_license_stop
27  *
28  */
29 
30 #ifndef _SAMD20J17_
31 #define _SAMD20J17_
32 
33 /**
34  * \ingroup SAMD20_definitions
35  * \addtogroup SAMD20J17_definitions SAMD20J17 definitions
36  * This file defines all structures and symbols for SAMD20J17:
37  *   - registers and bitfields
38  *   - peripheral base address
39  *   - peripheral ID
40  *   - PIO definitions
41 */
42 /*@{*/
43 
44 #ifdef __cplusplus
45  extern "C" {
46 #endif
47 
48 #if !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
49 #include <stdint.h>
50 #ifndef __cplusplus
51 typedef volatile const uint32_t RoReg;   /**< Read only 32-bit register (volatile const unsigned int) */
52 typedef volatile const uint16_t RoReg16; /**< Read only 16-bit register (volatile const unsigned int) */
53 typedef volatile const uint8_t  RoReg8;  /**< Read only  8-bit register (volatile const unsigned int) */
54 #else
55 typedef volatile       uint32_t RoReg;   /**< Read only 32-bit register (volatile const unsigned int) */
56 typedef volatile       uint16_t RoReg16; /**< Read only 16-bit register (volatile const unsigned int) */
57 typedef volatile       uint8_t  RoReg8;  /**< Read only  8-bit register (volatile const unsigned int) */
58 #endif
59 typedef volatile       uint32_t WoReg;   /**< Write only 32-bit register (volatile unsigned int) */
60 typedef volatile       uint16_t WoReg16; /**< Write only 16-bit register (volatile unsigned int) */
61 typedef volatile       uint8_t  WoReg8;  /**< Write only  8-bit register (volatile unsigned int) */
62 typedef volatile       uint32_t RwReg;   /**< Read-Write 32-bit register (volatile unsigned int) */
63 typedef volatile       uint16_t RwReg16; /**< Read-Write 16-bit register (volatile unsigned int) */
64 typedef volatile       uint8_t  RwReg8;  /**< Read-Write  8-bit register (volatile unsigned int) */
65 #endif
66 
67 #if !defined(SKIP_INTEGER_LITERALS)
68 #if defined(_U_) || defined(_L_) || defined(_UL_)
69   #error "Integer Literals macros already defined elsewhere"
70 #endif
71 
72 #if !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
73 /* Macros that deal with adding suffixes to integer literal constants for C/C++ */
74 #define _U_(x)         x ## U            /**< C code: Unsigned integer literal constant value */
75 #define _L_(x)         x ## L            /**< C code: Long integer literal constant value */
76 #define _UL_(x)        x ## UL           /**< C code: Unsigned Long integer literal constant value */
77 #else /* Assembler */
78 #define _U_(x)         x                 /**< Assembler: Unsigned integer literal constant value */
79 #define _L_(x)         x                 /**< Assembler: Long integer literal constant value */
80 #define _UL_(x)        x                 /**< Assembler: Unsigned Long integer literal constant value */
81 #endif /* !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
82 #endif /* SKIP_INTEGER_LITERALS */
83 
84 /* ************************************************************************** */
85 /**  CMSIS DEFINITIONS FOR SAMD20J17 */
86 /* ************************************************************************** */
87 /** \defgroup SAMD20J17_cmsis CMSIS Definitions */
88 /*@{*/
89 
90 /** Interrupt Number Definition */
91 typedef enum IRQn
92 {
93   /******  Cortex-M0+ Processor Exceptions Numbers ******************************/
94   NonMaskableInt_IRQn      = -14,/**<  2 Non Maskable Interrupt                 */
95   HardFault_IRQn           = -13,/**<  3 Cortex-M0+ Hard Fault Interrupt        */
96   SVCall_IRQn              = -5, /**< 11 Cortex-M0+ SV Call Interrupt           */
97   PendSV_IRQn              = -2, /**< 14 Cortex-M0+ Pend SV Interrupt           */
98   SysTick_IRQn             = -1, /**< 15 Cortex-M0+ System Tick Interrupt       */
99   /******  SAMD20J17-specific Interrupt Numbers ***********************/
100   PM_IRQn                  =  0, /**<  0 SAMD20J17 Power Manager (PM) */
101   SYSCTRL_IRQn             =  1, /**<  1 SAMD20J17 System Control (SYSCTRL) */
102   WDT_IRQn                 =  2, /**<  2 SAMD20J17 Watchdog Timer (WDT) */
103   RTC_IRQn                 =  3, /**<  3 SAMD20J17 Real-Time Counter (RTC) */
104   EIC_IRQn                 =  4, /**<  4 SAMD20J17 External Interrupt Controller (EIC) */
105   NVMCTRL_IRQn             =  5, /**<  5 SAMD20J17 Non-Volatile Memory Controller (NVMCTRL) */
106   EVSYS_IRQn               =  6, /**<  6 SAMD20J17 Event System Interface (EVSYS) */
107   SERCOM0_IRQn             =  7, /**<  7 SAMD20J17 Serial Communication Interface 0 (SERCOM0) */
108   SERCOM1_IRQn             =  8, /**<  8 SAMD20J17 Serial Communication Interface 1 (SERCOM1) */
109   SERCOM2_IRQn             =  9, /**<  9 SAMD20J17 Serial Communication Interface 2 (SERCOM2) */
110   SERCOM3_IRQn             = 10, /**< 10 SAMD20J17 Serial Communication Interface 3 (SERCOM3) */
111   SERCOM4_IRQn             = 11, /**< 11 SAMD20J17 Serial Communication Interface 4 (SERCOM4) */
112   SERCOM5_IRQn             = 12, /**< 12 SAMD20J17 Serial Communication Interface 5 (SERCOM5) */
113   TC0_IRQn                 = 13, /**< 13 SAMD20J17 Basic Timer Counter 0 (TC0) */
114   TC1_IRQn                 = 14, /**< 14 SAMD20J17 Basic Timer Counter 1 (TC1) */
115   TC2_IRQn                 = 15, /**< 15 SAMD20J17 Basic Timer Counter 2 (TC2) */
116   TC3_IRQn                 = 16, /**< 16 SAMD20J17 Basic Timer Counter 3 (TC3) */
117   TC4_IRQn                 = 17, /**< 17 SAMD20J17 Basic Timer Counter 4 (TC4) */
118   TC5_IRQn                 = 18, /**< 18 SAMD20J17 Basic Timer Counter 5 (TC5) */
119   TC6_IRQn                 = 19, /**< 19 SAMD20J17 Basic Timer Counter 6 (TC6) */
120   TC7_IRQn                 = 20, /**< 20 SAMD20J17 Basic Timer Counter 7 (TC7) */
121   ADC_IRQn                 = 21, /**< 21 SAMD20J17 Analog Digital Converter (ADC) */
122   AC_IRQn                  = 22, /**< 22 SAMD20J17 Analog Comparators (AC) */
123   DAC_IRQn                 = 23, /**< 23 SAMD20J17 Digital Analog Converter (DAC) */
124   PTC_IRQn                 = 24, /**< 24 SAMD20J17 Peripheral Touch Controller (PTC) */
125 
126   PERIPH_COUNT_IRQn        = 25  /**< Number of peripheral IDs */
127 } IRQn_Type;
128 
129 typedef struct _DeviceVectors
130 {
131   /* Stack pointer */
132   void* pvStack;
133 
134   /* Cortex-M handlers */
135   void* pfnReset_Handler;
136   void* pfnNMI_Handler;
137   void* pfnHardFault_Handler;
138   void* pvReservedM12;
139   void* pvReservedM11;
140   void* pvReservedM10;
141   void* pvReservedM9;
142   void* pvReservedM8;
143   void* pvReservedM7;
144   void* pvReservedM6;
145   void* pfnSVC_Handler;
146   void* pvReservedM4;
147   void* pvReservedM3;
148   void* pfnPendSV_Handler;
149   void* pfnSysTick_Handler;
150 
151   /* Peripheral handlers */
152   void* pfnPM_Handler;                    /*  0 Power Manager */
153   void* pfnSYSCTRL_Handler;               /*  1 System Control */
154   void* pfnWDT_Handler;                   /*  2 Watchdog Timer */
155   void* pfnRTC_Handler;                   /*  3 Real-Time Counter */
156   void* pfnEIC_Handler;                   /*  4 External Interrupt Controller */
157   void* pfnNVMCTRL_Handler;               /*  5 Non-Volatile Memory Controller */
158   void* pfnEVSYS_Handler;                 /*  6 Event System Interface */
159   void* pfnSERCOM0_Handler;               /*  7 Serial Communication Interface 0 */
160   void* pfnSERCOM1_Handler;               /*  8 Serial Communication Interface 1 */
161   void* pfnSERCOM2_Handler;               /*  9 Serial Communication Interface 2 */
162   void* pfnSERCOM3_Handler;               /* 10 Serial Communication Interface 3 */
163   void* pfnSERCOM4_Handler;               /* 11 Serial Communication Interface 4 */
164   void* pfnSERCOM5_Handler;               /* 12 Serial Communication Interface 5 */
165   void* pfnTC0_Handler;                   /* 13 Basic Timer Counter 0 */
166   void* pfnTC1_Handler;                   /* 14 Basic Timer Counter 1 */
167   void* pfnTC2_Handler;                   /* 15 Basic Timer Counter 2 */
168   void* pfnTC3_Handler;                   /* 16 Basic Timer Counter 3 */
169   void* pfnTC4_Handler;                   /* 17 Basic Timer Counter 4 */
170   void* pfnTC5_Handler;                   /* 18 Basic Timer Counter 5 */
171   void* pfnTC6_Handler;                   /* 19 Basic Timer Counter 6 */
172   void* pfnTC7_Handler;                   /* 20 Basic Timer Counter 7 */
173   void* pfnADC_Handler;                   /* 21 Analog Digital Converter */
174   void* pfnAC_Handler;                    /* 22 Analog Comparators */
175   void* pfnDAC_Handler;                   /* 23 Digital Analog Converter */
176   void* pfnPTC_Handler;                   /* 24 Peripheral Touch Controller */
177 } DeviceVectors;
178 
179 /* Cortex-M0+ processor handlers */
180 void Reset_Handler               ( void );
181 void NMI_Handler                 ( void );
182 void HardFault_Handler           ( void );
183 void SVC_Handler                 ( void );
184 void PendSV_Handler              ( void );
185 void SysTick_Handler             ( void );
186 
187 /* Peripherals handlers */
188 void PM_Handler                  ( void );
189 void SYSCTRL_Handler             ( void );
190 void WDT_Handler                 ( void );
191 void RTC_Handler                 ( void );
192 void EIC_Handler                 ( void );
193 void NVMCTRL_Handler             ( void );
194 void EVSYS_Handler               ( void );
195 void SERCOM0_Handler             ( void );
196 void SERCOM1_Handler             ( void );
197 void SERCOM2_Handler             ( void );
198 void SERCOM3_Handler             ( void );
199 void SERCOM4_Handler             ( void );
200 void SERCOM5_Handler             ( void );
201 void TC0_Handler                 ( void );
202 void TC1_Handler                 ( void );
203 void TC2_Handler                 ( void );
204 void TC3_Handler                 ( void );
205 void TC4_Handler                 ( void );
206 void TC5_Handler                 ( void );
207 void TC6_Handler                 ( void );
208 void TC7_Handler                 ( void );
209 void ADC_Handler                 ( void );
210 void AC_Handler                  ( void );
211 void DAC_Handler                 ( void );
212 void PTC_Handler                 ( void );
213 
214 /*
215  * \brief Configuration of the Cortex-M0+ Processor and Core Peripherals
216  */
217 
218 #define __CM0PLUS_REV          1         /*!< Core revision r0p1 */
219 #define __MPU_PRESENT          0         /*!< MPU present or not */
220 #define __NVIC_PRIO_BITS       2         /*!< Number of bits used for Priority Levels */
221 #define __VTOR_PRESENT         1         /*!< VTOR present or not */
222 #define __Vendor_SysTickConfig 0         /*!< Set to 1 if different SysTick Config is used */
223 
224 /**
225  * \brief CMSIS includes
226  */
227 
228 #include <core_cm0plus.h>
229 #if !defined DONT_USE_CMSIS_INIT
230 #include "system_samd20.h"
231 #endif /* DONT_USE_CMSIS_INIT */
232 
233 /*@}*/
234 
235 /* ************************************************************************** */
236 /**  SOFTWARE PERIPHERAL API DEFINITION FOR SAMD20J17 */
237 /* ************************************************************************** */
238 /** \defgroup SAMD20J17_api Peripheral Software API */
239 /*@{*/
240 
241 #include "component/ac.h"
242 #include "component/adc.h"
243 #include "component/dac.h"
244 #include "component/dsu.h"
245 #include "component/eic.h"
246 #include "component/evsys.h"
247 #include "component/gclk.h"
248 #include "component/nvmctrl.h"
249 #include "component/pac.h"
250 #include "component/pm.h"
251 #include "component/port.h"
252 #include "component/rtc.h"
253 #include "component/sercom.h"
254 #include "component/sysctrl.h"
255 #include "component/tc.h"
256 #include "component/wdt.h"
257 /*@}*/
258 
259 /* ************************************************************************** */
260 /**  REGISTERS ACCESS DEFINITIONS FOR SAMD20J17 */
261 /* ************************************************************************** */
262 /** \defgroup SAMD20J17_reg Registers Access Definitions */
263 /*@{*/
264 
265 #include "instance/ac.h"
266 #include "instance/adc.h"
267 #include "instance/dac.h"
268 #include "instance/dsu.h"
269 #include "instance/eic.h"
270 #include "instance/evsys.h"
271 #include "instance/gclk.h"
272 #include "instance/nvmctrl.h"
273 #include "instance/pac0.h"
274 #include "instance/pac1.h"
275 #include "instance/pac2.h"
276 #include "instance/pm.h"
277 #include "instance/port.h"
278 #include "instance/rtc.h"
279 #include "instance/sercom0.h"
280 #include "instance/sercom1.h"
281 #include "instance/sercom2.h"
282 #include "instance/sercom3.h"
283 #include "instance/sercom4.h"
284 #include "instance/sercom5.h"
285 #include "instance/sysctrl.h"
286 #include "instance/tc0.h"
287 #include "instance/tc1.h"
288 #include "instance/tc2.h"
289 #include "instance/tc3.h"
290 #include "instance/tc4.h"
291 #include "instance/tc5.h"
292 #include "instance/tc6.h"
293 #include "instance/tc7.h"
294 #include "instance/wdt.h"
295 /*@}*/
296 
297 /* ************************************************************************** */
298 /**  PERIPHERAL ID DEFINITIONS FOR SAMD20J17 */
299 /* ************************************************************************** */
300 /** \defgroup SAMD20J17_id Peripheral Ids Definitions */
301 /*@{*/
302 
303 // Peripheral instances on HPB0 bridge
304 #define ID_PAC0           0 /**< \brief Peripheral Access Controller 0 (PAC0) */
305 #define ID_PM             1 /**< \brief Power Manager (PM) */
306 #define ID_SYSCTRL        2 /**< \brief System Control (SYSCTRL) */
307 #define ID_GCLK           3 /**< \brief Generic Clock Generator (GCLK) */
308 #define ID_WDT            4 /**< \brief Watchdog Timer (WDT) */
309 #define ID_RTC            5 /**< \brief Real-Time Counter (RTC) */
310 #define ID_EIC            6 /**< \brief External Interrupt Controller (EIC) */
311 
312 // Peripheral instances on HPB1 bridge
313 #define ID_PAC1          32 /**< \brief Peripheral Access Controller 1 (PAC1) */
314 #define ID_DSU           33 /**< \brief Device Service Unit (DSU) */
315 #define ID_NVMCTRL       34 /**< \brief Non-Volatile Memory Controller (NVMCTRL) */
316 #define ID_PORT          35 /**< \brief Port Module (PORT) */
317 
318 // Peripheral instances on HPB2 bridge
319 #define ID_PAC2          64 /**< \brief Peripheral Access Controller 2 (PAC2) */
320 #define ID_EVSYS         65 /**< \brief Event System Interface (EVSYS) */
321 #define ID_SERCOM0       66 /**< \brief Serial Communication Interface 0 (SERCOM0) */
322 #define ID_SERCOM1       67 /**< \brief Serial Communication Interface 1 (SERCOM1) */
323 #define ID_SERCOM2       68 /**< \brief Serial Communication Interface 2 (SERCOM2) */
324 #define ID_SERCOM3       69 /**< \brief Serial Communication Interface 3 (SERCOM3) */
325 #define ID_SERCOM4       70 /**< \brief Serial Communication Interface 4 (SERCOM4) */
326 #define ID_SERCOM5       71 /**< \brief Serial Communication Interface 5 (SERCOM5) */
327 #define ID_TC0           72 /**< \brief Basic Timer Counter 0 (TC0) */
328 #define ID_TC1           73 /**< \brief Basic Timer Counter 1 (TC1) */
329 #define ID_TC2           74 /**< \brief Basic Timer Counter 2 (TC2) */
330 #define ID_TC3           75 /**< \brief Basic Timer Counter 3 (TC3) */
331 #define ID_TC4           76 /**< \brief Basic Timer Counter 4 (TC4) */
332 #define ID_TC5           77 /**< \brief Basic Timer Counter 5 (TC5) */
333 #define ID_TC6           78 /**< \brief Basic Timer Counter 6 (TC6) */
334 #define ID_TC7           79 /**< \brief Basic Timer Counter 7 (TC7) */
335 #define ID_ADC           80 /**< \brief Analog Digital Converter (ADC) */
336 #define ID_AC            81 /**< \brief Analog Comparators (AC) */
337 #define ID_DAC           82 /**< \brief Digital Analog Converter (DAC) */
338 #define ID_PTC           83 /**< \brief Peripheral Touch Controller (PTC) */
339 
340 #define ID_PERIPH_COUNT  84 /**< \brief Max number of peripheral IDs */
341 /*@}*/
342 
343 /* ************************************************************************** */
344 /**  BASE ADDRESS DEFINITIONS FOR SAMD20J17 */
345 /* ************************************************************************** */
346 /** \defgroup SAMD20J17_base Peripheral Base Address Definitions */
347 /*@{*/
348 
349 #if defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)
350 #define AC                            (0x42004400) /**< \brief (AC) APB Base Address */
351 #define ADC                           (0x42004000) /**< \brief (ADC) APB Base Address */
352 #define DAC                           (0x42004800) /**< \brief (DAC) APB Base Address */
353 #define DSU                           (0x41002000) /**< \brief (DSU) APB Base Address */
354 #define EIC                           (0x40001800) /**< \brief (EIC) APB Base Address */
355 #define EVSYS                         (0x42000400) /**< \brief (EVSYS) APB Base Address */
356 #define GCLK                          (0x40000C00) /**< \brief (GCLK) APB Base Address */
357 #define NVMCTRL                       (0x41004000) /**< \brief (NVMCTRL) APB Base Address */
358 #define NVMCTRL_CAL                   (0x00800000) /**< \brief (NVMCTRL) CAL Base Address */
359 #define NVMCTRL_LOCKBIT               (0x00802000) /**< \brief (NVMCTRL) LOCKBIT Base Address */
360 #define NVMCTRL_OTP1                  (0x00806000) /**< \brief (NVMCTRL) OTP1 Base Address */
361 #define NVMCTRL_OTP2                  (0x00806008) /**< \brief (NVMCTRL) OTP2 Base Address */
362 #define NVMCTRL_OTP4                  (0x00806020) /**< \brief (NVMCTRL) OTP4 Base Address */
363 #define NVMCTRL_TEMP_LOG              (0x00806030) /**< \brief (NVMCTRL) TEMP_LOG Base Address */
364 #define NVMCTRL_USER                  (0x00804000) /**< \brief (NVMCTRL) USER Base Address */
365 #define PAC0                          (0x40000000) /**< \brief (PAC0) APB Base Address */
366 #define PAC1                          (0x41000000) /**< \brief (PAC1) APB Base Address */
367 #define PAC2                          (0x42000000) /**< \brief (PAC2) APB Base Address */
368 #define PM                            (0x40000400) /**< \brief (PM) APB Base Address */
369 #define PORT                          (0x41004400) /**< \brief (PORT) APB Base Address */
370 #define PORT_IOBUS                    (0x60000000) /**< \brief (PORT) IOBUS Base Address */
371 #define PTC                           (0x42004C00) /**< \brief (PTC) APB Base Address */
372 #define RTC                           (0x40001400) /**< \brief (RTC) APB Base Address */
373 #define SERCOM0                       (0x42000800) /**< \brief (SERCOM0) APB Base Address */
374 #define SERCOM1                       (0x42000C00) /**< \brief (SERCOM1) APB Base Address */
375 #define SERCOM2                       (0x42001000) /**< \brief (SERCOM2) APB Base Address */
376 #define SERCOM3                       (0x42001400) /**< \brief (SERCOM3) APB Base Address */
377 #define SERCOM4                       (0x42001800) /**< \brief (SERCOM4) APB Base Address */
378 #define SERCOM5                       (0x42001C00) /**< \brief (SERCOM5) APB Base Address */
379 #define SYSCTRL                       (0x40000800) /**< \brief (SYSCTRL) APB Base Address */
380 #define TC0                           (0x42002000) /**< \brief (TC0) APB Base Address */
381 #define TC1                           (0x42002400) /**< \brief (TC1) APB Base Address */
382 #define TC2                           (0x42002800) /**< \brief (TC2) APB Base Address */
383 #define TC3                           (0x42002C00) /**< \brief (TC3) APB Base Address */
384 #define TC4                           (0x42003000) /**< \brief (TC4) APB Base Address */
385 #define TC5                           (0x42003400) /**< \brief (TC5) APB Base Address */
386 #define TC6                           (0x42003800) /**< \brief (TC6) APB Base Address */
387 #define TC7                           (0x42003C00) /**< \brief (TC7) APB Base Address */
388 #define WDT                           (0x40001000) /**< \brief (WDT) APB Base Address */
389 #else
390 #define AC                ((Ac       *)0x42004400UL) /**< \brief (AC) APB Base Address */
391 #define AC_INST_NUM       1                          /**< \brief (AC) Number of instances */
392 #define AC_INSTS          { AC }                     /**< \brief (AC) Instances List */
393 
394 #define ADC               ((Adc      *)0x42004000UL) /**< \brief (ADC) APB Base Address */
395 #define ADC_INST_NUM      1                          /**< \brief (ADC) Number of instances */
396 #define ADC_INSTS         { ADC }                    /**< \brief (ADC) Instances List */
397 
398 #define DAC               ((Dac      *)0x42004800UL) /**< \brief (DAC) APB Base Address */
399 #define DAC_INST_NUM      1                          /**< \brief (DAC) Number of instances */
400 #define DAC_INSTS         { DAC }                    /**< \brief (DAC) Instances List */
401 
402 #define DSU               ((Dsu      *)0x41002000UL) /**< \brief (DSU) APB Base Address */
403 #define DSU_INST_NUM      1                          /**< \brief (DSU) Number of instances */
404 #define DSU_INSTS         { DSU }                    /**< \brief (DSU) Instances List */
405 
406 #define EIC               ((Eic      *)0x40001800UL) /**< \brief (EIC) APB Base Address */
407 #define EIC_INST_NUM      1                          /**< \brief (EIC) Number of instances */
408 #define EIC_INSTS         { EIC }                    /**< \brief (EIC) Instances List */
409 
410 #define EVSYS             ((Evsys    *)0x42000400UL) /**< \brief (EVSYS) APB Base Address */
411 #define EVSYS_INST_NUM    1                          /**< \brief (EVSYS) Number of instances */
412 #define EVSYS_INSTS       { EVSYS }                  /**< \brief (EVSYS) Instances List */
413 
414 #define GCLK              ((Gclk     *)0x40000C00UL) /**< \brief (GCLK) APB Base Address */
415 #define GCLK_INST_NUM     1                          /**< \brief (GCLK) Number of instances */
416 #define GCLK_INSTS        { GCLK }                   /**< \brief (GCLK) Instances List */
417 
418 #define NVMCTRL           ((Nvmctrl  *)0x41004000UL) /**< \brief (NVMCTRL) APB Base Address */
419 #define NVMCTRL_CAL                   (0x00800000UL) /**< \brief (NVMCTRL) CAL Base Address */
420 #define NVMCTRL_LOCKBIT               (0x00802000UL) /**< \brief (NVMCTRL) LOCKBIT Base Address */
421 #define NVMCTRL_OTP1                  (0x00806000UL) /**< \brief (NVMCTRL) OTP1 Base Address */
422 #define NVMCTRL_OTP2                  (0x00806008UL) /**< \brief (NVMCTRL) OTP2 Base Address */
423 #define NVMCTRL_OTP4                  (0x00806020UL) /**< \brief (NVMCTRL) OTP4 Base Address */
424 #define NVMCTRL_TEMP_LOG              (0x00806030UL) /**< \brief (NVMCTRL) TEMP_LOG Base Address */
425 #define NVMCTRL_USER                  (0x00804000UL) /**< \brief (NVMCTRL) USER Base Address */
426 #define NVMCTRL_INST_NUM  1                          /**< \brief (NVMCTRL) Number of instances */
427 #define NVMCTRL_INSTS     { NVMCTRL }                /**< \brief (NVMCTRL) Instances List */
428 
429 #define PAC0              ((Pac      *)0x40000000UL) /**< \brief (PAC0) APB Base Address */
430 #define PAC1              ((Pac      *)0x41000000UL) /**< \brief (PAC1) APB Base Address */
431 #define PAC2              ((Pac      *)0x42000000UL) /**< \brief (PAC2) APB Base Address */
432 #define PAC_INST_NUM      3                          /**< \brief (PAC) Number of instances */
433 #define PAC_INSTS         { PAC0, PAC1, PAC2 }       /**< \brief (PAC) Instances List */
434 
435 #define PM                ((Pm       *)0x40000400UL) /**< \brief (PM) APB Base Address */
436 #define PM_INST_NUM       1                          /**< \brief (PM) Number of instances */
437 #define PM_INSTS          { PM }                     /**< \brief (PM) Instances List */
438 
439 #define PORT              ((Port     *)0x41004400UL) /**< \brief (PORT) APB Base Address */
440 #define PORT_IOBUS        ((Port     *)0x60000000UL) /**< \brief (PORT) IOBUS Base Address */
441 #define PORT_INST_NUM     1                          /**< \brief (PORT) Number of instances */
442 #define PORT_INSTS        { PORT }                   /**< \brief (PORT) Instances List */
443 #define PORT_IOBUS_INST_NUM 1                          /**< \brief (PORT) Number of instances */
444 #define PORT_IOBUS_INSTS  { PORT_IOBUS }             /**< \brief (PORT) Instances List */
445 
446 #define PTC               ((void     *)0x42004C00UL) /**< \brief (PTC) APB Base Address */
447 #define PTC_GCLK_ID       27
448 #define PTC_INST_NUM      1                          /**< \brief (PTC) Number of instances */
449 #define PTC_INSTS         { PTC }                    /**< \brief (PTC) Instances List */
450 
451 #define RTC               ((Rtc      *)0x40001400UL) /**< \brief (RTC) APB Base Address */
452 #define RTC_INST_NUM      1                          /**< \brief (RTC) Number of instances */
453 #define RTC_INSTS         { RTC }                    /**< \brief (RTC) Instances List */
454 
455 #define SERCOM0           ((Sercom   *)0x42000800UL) /**< \brief (SERCOM0) APB Base Address */
456 #define SERCOM1           ((Sercom   *)0x42000C00UL) /**< \brief (SERCOM1) APB Base Address */
457 #define SERCOM2           ((Sercom   *)0x42001000UL) /**< \brief (SERCOM2) APB Base Address */
458 #define SERCOM3           ((Sercom   *)0x42001400UL) /**< \brief (SERCOM3) APB Base Address */
459 #define SERCOM4           ((Sercom   *)0x42001800UL) /**< \brief (SERCOM4) APB Base Address */
460 #define SERCOM5           ((Sercom   *)0x42001C00UL) /**< \brief (SERCOM5) APB Base Address */
461 #define SERCOM_INST_NUM   6                          /**< \brief (SERCOM) Number of instances */
462 #define SERCOM_INSTS      { SERCOM0, SERCOM1, SERCOM2, SERCOM3, SERCOM4, SERCOM5 } /**< \brief (SERCOM) Instances List */
463 
464 #define SYSCTRL           ((Sysctrl  *)0x40000800UL) /**< \brief (SYSCTRL) APB Base Address */
465 #define SYSCTRL_INST_NUM  1                          /**< \brief (SYSCTRL) Number of instances */
466 #define SYSCTRL_INSTS     { SYSCTRL }                /**< \brief (SYSCTRL) Instances List */
467 
468 #define TC0               ((Tc       *)0x42002000UL) /**< \brief (TC0) APB Base Address */
469 #define TC1               ((Tc       *)0x42002400UL) /**< \brief (TC1) APB Base Address */
470 #define TC2               ((Tc       *)0x42002800UL) /**< \brief (TC2) APB Base Address */
471 #define TC3               ((Tc       *)0x42002C00UL) /**< \brief (TC3) APB Base Address */
472 #define TC4               ((Tc       *)0x42003000UL) /**< \brief (TC4) APB Base Address */
473 #define TC5               ((Tc       *)0x42003400UL) /**< \brief (TC5) APB Base Address */
474 #define TC6               ((Tc       *)0x42003800UL) /**< \brief (TC6) APB Base Address */
475 #define TC7               ((Tc       *)0x42003C00UL) /**< \brief (TC7) APB Base Address */
476 #define TC_INST_NUM       8                          /**< \brief (TC) Number of instances */
477 #define TC_INSTS          { TC0, TC1, TC2, TC3, TC4, TC5, TC6, TC7 } /**< \brief (TC) Instances List */
478 
479 #define WDT               ((Wdt      *)0x40001000UL) /**< \brief (WDT) APB Base Address */
480 #define WDT_INST_NUM      1                          /**< \brief (WDT) Number of instances */
481 #define WDT_INSTS         { WDT }                    /**< \brief (WDT) Instances List */
482 
483 #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
484 /*@}*/
485 
486 /* ************************************************************************** */
487 /**  PORT DEFINITIONS FOR SAMD20J17 */
488 /* ************************************************************************** */
489 /** \defgroup SAMD20J17_port PORT Definitions */
490 /*@{*/
491 
492 #include "pio/samd20j17.h"
493 /*@}*/
494 
495 /* ************************************************************************** */
496 /**  MEMORY MAPPING DEFINITIONS FOR SAMD20J17 */
497 /* ************************************************************************** */
498 
499 #define FLASH_SIZE            _UL_(0x00020000) /* 128 kB */
500 #define FLASH_PAGE_SIZE       64
501 #define FLASH_NB_OF_PAGES     2048
502 #define FLASH_USER_PAGE_SIZE  64
503 #define HRAMC0_SIZE           _UL_(0x00004000) /* 16 kB */
504 
505 #define FLASH_ADDR            _UL_(0x00000000) /**< FLASH base address */
506 #define FLASH_USER_PAGE_ADDR  _UL_(0x00800000) /**< FLASH_USER_PAGE base address */
507 #define HRAMC0_ADDR           _UL_(0x20000000) /**< HRAMC0 base address */
508 #define HPB0_ADDR             _UL_(0x40000000) /**< HPB0 base address */
509 #define HPB1_ADDR             _UL_(0x41000000) /**< HPB1 base address */
510 #define HPB2_ADDR             _UL_(0x42000000) /**< HPB2 base address */
511 #define PPB_ADDR              _UL_(0xE0000000) /**< PPB base address */
512 
513 #define DSU_DID_RESETVALUE    _UL_(0x10001401)
514 #define PORT_GROUPS           2
515 
516 /* ************************************************************************** */
517 /**  ELECTRICAL DEFINITIONS FOR SAMD20J17 */
518 /* ************************************************************************** */
519 
520 
521 #ifdef __cplusplus
522 }
523 #endif
524 
525 /*@}*/
526 
527 #endif /* SAMD20J17_H */
528