1 /****************************************************************************** 2 * * 3 * License Agreement * 4 * * 5 * Copyright (c) 2014 Altera Corporation, San Jose, California, USA. * 6 * All rights reserved. * 7 * * 8 * Permission is hereby granted, free of charge, to any person obtaining a * 9 * copy of this software and associated documentation files (the "Software"), * 10 * to deal in the Software without restriction, including without limitation * 11 * the rights to use, copy, modify, merge, publish, distribute, sublicense, * 12 * and/or sell copies of the Software, and to permit persons to whom the * 13 * Software is furnished to do so, subject to the following conditions: * 14 * * 15 * The above copyright notice and this permission notice shall be included in * 16 * all copies or substantial portions of the Software. * 17 * * 18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * 19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * 20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE * 21 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER * 22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING * 23 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER * 24 * DEALINGS IN THE SOFTWARE. * 25 * * 26 ******************************************************************************/ 27 28 #ifndef ALTERA_MSGDMA_RESPONSE_REGS_H_ 29 #define ALTERA_MSGDMA_RESPONSE_REGS_H_ 30 31 #include "io.h" 32 33 /* 34 The response slave port only carries the actual bytes transferred, 35 error, and early termination bits. Reading from the upper most byte 36 of the 2nd register pops the response FIFO. For proper FIFO popping 37 always read the actual bytes transferred followed by the error and early 38 termination bits using 'little endian' accesses. If a big endian 39 master accesses the response slave port make sure that address 0x7 is the 40 last byte lane access as it's the one that pops the reponse FIFO. 41 42 If you use a pre-fetching descriptor master in front of the dispatcher 43 port then you do not need to access this response slave port. 44 */ 45 46 47 48 #define ALTERA_MSGDMA_RESPONSE_ACTUAL_BYTES_TRANSFERRED_REG 0x0 49 #define ALTERA_MSGDMA_RESPONSE_ERRORS_REG 0x4 50 51 /* bits making up the "errors" register */ 52 #define ALTERA_MSGDMA_RESPONSE_ERROR_MASK 0xFF 53 #define ALTERA_MSGDMA_RESPONSE_ERROR_OFFSET 0 54 #define ALTERA_MSGDMA_RESPONSE_EARLY_TERMINATION_MASK (1 << 8) 55 #define ALTERA_MSGDMA_RESPONSE_EARLY_TERMINATION_OFFSET 8 56 57 58 /* read macros for each 32 bit register */ 59 #define IORD_ALTERA_MSGDMA_RESPONSE_ACTUAL_BYTES_TRANSFERRED(base) \ 60 IORD_32DIRECT(base, ALTERA_MSGDMA_RESPONSE_ACTUAL_BYTES_TRANSFERRED_REG) 61 /* this read pops the response FIFO */ 62 #define IORD_ALTERA_MSGDMA_RESPONSE_ERRORS_REG(base) \ 63 IORD_32DIRECT(base, ALTERA_MSGDMA_RESPONSE_ERRORS_REG) 64 65 66 #endif /*ALTERA_MSGDMA_RESPONSE_REGS_H_*/ 67