1 /**
2  * @file    sir_regs.h
3  * @brief   Registers, Bit Masks and Bit Positions for the SIR Peripheral Module.
4  * @note    This file is @generated.
5  * @ingroup sir_registers
6  */
7 
8 /******************************************************************************
9  *
10  * Copyright (C) 2022-2023 Maxim Integrated Products, Inc. (now owned by
11  * Analog Devices, Inc.),
12  * Copyright (C) 2023-2024 Analog Devices, Inc.
13  *
14  * Licensed under the Apache License, Version 2.0 (the "License");
15  * you may not use this file except in compliance with the License.
16  * You may obtain a copy of the License at
17  *
18  *     http://www.apache.org/licenses/LICENSE-2.0
19  *
20  * Unless required by applicable law or agreed to in writing, software
21  * distributed under the License is distributed on an "AS IS" BASIS,
22  * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
23  * See the License for the specific language governing permissions and
24  * limitations under the License.
25  *
26  ******************************************************************************/
27 
28 #ifndef LIBRARIES_CMSIS_DEVICE_MAXIM_MAX32690_INCLUDE_SIR_REGS_H_
29 #define LIBRARIES_CMSIS_DEVICE_MAXIM_MAX32690_INCLUDE_SIR_REGS_H_
30 
31 /* **** Includes **** */
32 #include <stdint.h>
33 
34 #ifdef __cplusplus
35 extern "C" {
36 #endif
37 
38 #if defined (__ICCARM__)
39   #pragma system_include
40 #endif
41 
42 #if defined (__CC_ARM)
43   #pragma anon_unions
44 #endif
45 /// @cond
46 /*
47     If types are not defined elsewhere (CMSIS) define them here
48 */
49 #ifndef __IO
50 #define __IO volatile
51 #endif
52 #ifndef __I
53 #define __I  volatile const
54 #endif
55 #ifndef __O
56 #define __O  volatile
57 #endif
58 #ifndef __R
59 #define __R  volatile const
60 #endif
61 /// @endcond
62 
63 /* **** Definitions **** */
64 
65 /**
66  * @ingroup     sir
67  * @defgroup    sir_registers SIR_Registers
68  * @brief       Registers, Bit Masks and Bit Positions for the SIR Peripheral Module.
69  * @details     System Initialization Registers.
70  */
71 
72 /**
73  * @ingroup sir_registers
74  * Structure type to access the SIR Registers.
75  */
76 typedef struct {
77     __I  uint32_t sistat;               /**< <tt>\b 0x00:</tt> SIR SISTAT Register */
78     __I  uint32_t siaddr;               /**< <tt>\b 0x04:</tt> SIR SIADDR Register */
79     __R  uint32_t rsv_0x8_0x27[8];
80     __IO uint32_t btle_ldo_trim;        /**< <tt>\b 0x28:</tt> SIR BTLE_LDO_TRIM Register */
81     __R  uint32_t rsv_0x2c_0xff[53];
82     __I  uint32_t fstat;                /**< <tt>\b 0x100:</tt> SIR FSTAT Register */
83     __I  uint32_t sfstat;               /**< <tt>\b 0x104:</tt> SIR SFSTAT Register */
84 } mxc_sir_regs_t;
85 
86 /* Register offsets for module SIR */
87 /**
88  * @ingroup    sir_registers
89  * @defgroup   SIR_Register_Offsets Register Offsets
90  * @brief      SIR Peripheral Register Offsets from the SIR Base Peripheral Address.
91  * @{
92  */
93 #define MXC_R_SIR_SISTAT                   ((uint32_t)0x00000000UL) /**< Offset from SIR Base Address: <tt> 0x0000</tt> */
94 #define MXC_R_SIR_SIADDR                   ((uint32_t)0x00000004UL) /**< Offset from SIR Base Address: <tt> 0x0004</tt> */
95 #define MXC_R_SIR_BTLE_LDO_TRIM            ((uint32_t)0x00000028UL) /**< Offset from SIR Base Address: <tt> 0x0028</tt> */
96 #define MXC_R_SIR_FSTAT                    ((uint32_t)0x00000100UL) /**< Offset from SIR Base Address: <tt> 0x0100</tt> */
97 #define MXC_R_SIR_SFSTAT                   ((uint32_t)0x00000104UL) /**< Offset from SIR Base Address: <tt> 0x0104</tt> */
98 /**@} end of group sir_registers */
99 
100 /**
101  * @ingroup  sir_registers
102  * @defgroup SIR_SISTAT SIR_SISTAT
103  * @brief    System Initialization Status Register.
104  * @{
105  */
106 #define MXC_F_SIR_SISTAT_MAGIC_POS                     0 /**< SISTAT_MAGIC Position */
107 #define MXC_F_SIR_SISTAT_MAGIC                         ((uint32_t)(0x1UL << MXC_F_SIR_SISTAT_MAGIC_POS)) /**< SISTAT_MAGIC Mask */
108 
109 #define MXC_F_SIR_SISTAT_CRCERR_POS                    1 /**< SISTAT_CRCERR Position */
110 #define MXC_F_SIR_SISTAT_CRCERR                        ((uint32_t)(0x1UL << MXC_F_SIR_SISTAT_CRCERR_POS)) /**< SISTAT_CRCERR Mask */
111 
112 /**@} end of group SIR_SISTAT_Register */
113 
114 /**
115  * @ingroup  sir_registers
116  * @defgroup SIR_SIADDR SIR_SIADDR
117  * @brief    Read-only field set by the SIB block if a CRC error occurs during the read of
118  *           the OTP memory. Contains the failing address in OTP memory (when CRCERR equals
119  *           1).
120  * @{
121  */
122 #define MXC_F_SIR_SIADDR_ERRADDR_POS                   0 /**< SIADDR_ERRADDR Position */
123 #define MXC_F_SIR_SIADDR_ERRADDR                       ((uint32_t)(0xFFFFFFFFUL << MXC_F_SIR_SIADDR_ERRADDR_POS)) /**< SIADDR_ERRADDR Mask */
124 
125 /**@} end of group SIR_SIADDR_Register */
126 
127 /**
128  * @ingroup  sir_registers
129  * @defgroup SIR_BTLE_LDO_TRIM SIR_BTLE_LDO_TRIM
130  * @brief    BTLE LDO Trim register.
131  * @{
132  */
133 #define MXC_F_SIR_BTLE_LDO_TRIM_TX_POS                 0 /**< BTLE_LDO_TRIM_TX Position */
134 #define MXC_F_SIR_BTLE_LDO_TRIM_TX                     ((uint32_t)(0x1FUL << MXC_F_SIR_BTLE_LDO_TRIM_TX_POS)) /**< BTLE_LDO_TRIM_TX Mask */
135 
136 #define MXC_F_SIR_BTLE_LDO_TRIM_RX_POS                 5 /**< BTLE_LDO_TRIM_RX Position */
137 #define MXC_F_SIR_BTLE_LDO_TRIM_RX                     ((uint32_t)(0x1FUL << MXC_F_SIR_BTLE_LDO_TRIM_RX_POS)) /**< BTLE_LDO_TRIM_RX Mask */
138 
139 /**@} end of group SIR_BTLE_LDO_TRIM_Register */
140 
141 /**
142  * @ingroup  sir_registers
143  * @defgroup SIR_FSTAT SIR_FSTAT
144  * @brief    funcstat register.
145  * @{
146  */
147 #define MXC_F_SIR_FSTAT_FPU_POS                        0 /**< FSTAT_FPU Position */
148 #define MXC_F_SIR_FSTAT_FPU                            ((uint32_t)(0x1UL << MXC_F_SIR_FSTAT_FPU_POS)) /**< FSTAT_FPU Mask */
149 
150 #define MXC_F_SIR_FSTAT_USB_POS                        1 /**< FSTAT_USB Position */
151 #define MXC_F_SIR_FSTAT_USB                            ((uint32_t)(0x1UL << MXC_F_SIR_FSTAT_USB_POS)) /**< FSTAT_USB Mask */
152 
153 #define MXC_F_SIR_FSTAT_ADC_POS                        2 /**< FSTAT_ADC Position */
154 #define MXC_F_SIR_FSTAT_ADC                            ((uint32_t)(0x1UL << MXC_F_SIR_FSTAT_ADC_POS)) /**< FSTAT_ADC Mask */
155 
156 #define MXC_F_SIR_FSTAT_SPIXIP_POS                     3 /**< FSTAT_SPIXIP Position */
157 #define MXC_F_SIR_FSTAT_SPIXIP                         ((uint32_t)(0x1UL << MXC_F_SIR_FSTAT_SPIXIP_POS)) /**< FSTAT_SPIXIP Mask */
158 
159 #define MXC_F_SIR_FSTAT_HBC_POS                        4 /**< FSTAT_HBC Position */
160 #define MXC_F_SIR_FSTAT_HBC                            ((uint32_t)(0x1UL << MXC_F_SIR_FSTAT_HBC_POS)) /**< FSTAT_HBC Mask */
161 
162 #define MXC_F_SIR_FSTAT_SMPHR_POS                      7 /**< FSTAT_SMPHR Position */
163 #define MXC_F_SIR_FSTAT_SMPHR                          ((uint32_t)(0x1UL << MXC_F_SIR_FSTAT_SMPHR_POS)) /**< FSTAT_SMPHR Mask */
164 
165 #define MXC_F_SIR_FSTAT_BTLE_POS                       9 /**< FSTAT_BTLE Position */
166 #define MXC_F_SIR_FSTAT_BTLE                           ((uint32_t)(0x1UL << MXC_F_SIR_FSTAT_BTLE_POS)) /**< FSTAT_BTLE Mask */
167 
168 /**@} end of group SIR_FSTAT_Register */
169 
170 /**
171  * @ingroup  sir_registers
172  * @defgroup SIR_SFSTAT SIR_SFSTAT
173  * @brief    Security function status register.
174  * @{
175  */
176 #define MXC_F_SIR_SFSTAT_TRNG_POS                      2 /**< SFSTAT_TRNG Position */
177 #define MXC_F_SIR_SFSTAT_TRNG                          ((uint32_t)(0x1UL << MXC_F_SIR_SFSTAT_TRNG_POS)) /**< SFSTAT_TRNG Mask */
178 
179 #define MXC_F_SIR_SFSTAT_AES_POS                       3 /**< SFSTAT_AES Position */
180 #define MXC_F_SIR_SFSTAT_AES                           ((uint32_t)(0x1UL << MXC_F_SIR_SFSTAT_AES_POS)) /**< SFSTAT_AES Mask */
181 
182 #define MXC_F_SIR_SFSTAT_SHA_POS                       4 /**< SFSTAT_SHA Position */
183 #define MXC_F_SIR_SFSTAT_SHA                           ((uint32_t)(0x1UL << MXC_F_SIR_SFSTAT_SHA_POS)) /**< SFSTAT_SHA Mask */
184 
185 #define MXC_F_SIR_SFSTAT_MAA_POS                       5 /**< SFSTAT_MAA Position */
186 #define MXC_F_SIR_SFSTAT_MAA                           ((uint32_t)(0x1UL << MXC_F_SIR_SFSTAT_MAA_POS)) /**< SFSTAT_MAA Mask */
187 
188 /**@} end of group SIR_SFSTAT_Register */
189 
190 #ifdef __cplusplus
191 }
192 #endif
193 
194 #endif // LIBRARIES_CMSIS_DEVICE_MAXIM_MAX32690_INCLUDE_SIR_REGS_H_
195