1 /**
2  * @file    srcc_regs.h
3  * @brief   Registers, Bit Masks and Bit Positions for the SRCC Peripheral Module.
4  * @note    This file is @generated.
5  * @ingroup srcc_registers
6  */
7 
8 /******************************************************************************
9  *
10  * Copyright (C) 2022-2023 Maxim Integrated Products, Inc. (now owned by
11  * Analog Devices, Inc.),
12  * Copyright (C) 2023-2024 Analog Devices, Inc.
13  *
14  * Licensed under the Apache License, Version 2.0 (the "License");
15  * you may not use this file except in compliance with the License.
16  * You may obtain a copy of the License at
17  *
18  *     http://www.apache.org/licenses/LICENSE-2.0
19  *
20  * Unless required by applicable law or agreed to in writing, software
21  * distributed under the License is distributed on an "AS IS" BASIS,
22  * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
23  * See the License for the specific language governing permissions and
24  * limitations under the License.
25  *
26  ******************************************************************************/
27 
28 #ifndef LIBRARIES_CMSIS_DEVICE_MAXIM_MAX32665_INCLUDE_SRCC_REGS_H_
29 #define LIBRARIES_CMSIS_DEVICE_MAXIM_MAX32665_INCLUDE_SRCC_REGS_H_
30 
31 /* **** Includes **** */
32 #include <stdint.h>
33 
34 #ifdef __cplusplus
35 extern "C" {
36 #endif
37 
38 #if defined (__ICCARM__)
39   #pragma system_include
40 #endif
41 
42 #if defined (__CC_ARM)
43   #pragma anon_unions
44 #endif
45 /// @cond
46 /*
47     If types are not defined elsewhere (CMSIS) define them here
48 */
49 #ifndef __IO
50 #define __IO volatile
51 #endif
52 #ifndef __I
53 #define __I  volatile const
54 #endif
55 #ifndef __O
56 #define __O  volatile
57 #endif
58 #ifndef __R
59 #define __R  volatile const
60 #endif
61 /// @endcond
62 
63 /* **** Definitions **** */
64 
65 /**
66  * @ingroup     srcc
67  * @defgroup    srcc_registers SRCC_Registers
68  * @brief       Registers, Bit Masks and Bit Positions for the SRCC Peripheral Module.
69  * @details     External Memory Cache Controller Registers.
70  */
71 
72 /**
73  * @ingroup srcc_registers
74  * Structure type to access the SRCC Registers.
75  */
76 typedef struct {
77     __I  uint32_t cache_id;             /**< <tt>\b 0x0000:</tt> SRCC CACHE_ID Register */
78     __I  uint32_t memcfg;               /**< <tt>\b 0x0004:</tt> SRCC MEMCFG Register */
79     __R  uint32_t rsv_0x8_0xff[62];
80     __IO uint32_t cache_ctrl;           /**< <tt>\b 0x0100:</tt> SRCC CACHE_CTRL Register */
81     __R  uint32_t rsv_0x104_0x6ff[383];
82     __IO uint32_t invalidate;           /**< <tt>\b 0x0700:</tt> SRCC INVALIDATE Register */
83 } mxc_srcc_regs_t;
84 
85 /* Register offsets for module SRCC */
86 /**
87  * @ingroup    srcc_registers
88  * @defgroup   SRCC_Register_Offsets Register Offsets
89  * @brief      SRCC Peripheral Register Offsets from the SRCC Base Peripheral Address.
90  * @{
91  */
92 #define MXC_R_SRCC_CACHE_ID                ((uint32_t)0x00000000UL) /**< Offset from SRCC Base Address: <tt> 0x0000</tt> */
93 #define MXC_R_SRCC_MEMCFG                  ((uint32_t)0x00000004UL) /**< Offset from SRCC Base Address: <tt> 0x0004</tt> */
94 #define MXC_R_SRCC_CACHE_CTRL              ((uint32_t)0x00000100UL) /**< Offset from SRCC Base Address: <tt> 0x0100</tt> */
95 #define MXC_R_SRCC_INVALIDATE              ((uint32_t)0x00000700UL) /**< Offset from SRCC Base Address: <tt> 0x0700</tt> */
96 /**@} end of group srcc_registers */
97 
98 /**
99  * @ingroup  srcc_registers
100  * @defgroup SRCC_CACHE_ID SRCC_CACHE_ID
101  * @brief    Cache ID Register.
102  * @{
103  */
104 #define MXC_F_SRCC_CACHE_ID_RELNUM_POS                 0 /**< CACHE_ID_RELNUM Position */
105 #define MXC_F_SRCC_CACHE_ID_RELNUM                     ((uint32_t)(0x3FUL << MXC_F_SRCC_CACHE_ID_RELNUM_POS)) /**< CACHE_ID_RELNUM Mask */
106 
107 #define MXC_F_SRCC_CACHE_ID_PARTNUM_POS                6 /**< CACHE_ID_PARTNUM Position */
108 #define MXC_F_SRCC_CACHE_ID_PARTNUM                    ((uint32_t)(0xFUL << MXC_F_SRCC_CACHE_ID_PARTNUM_POS)) /**< CACHE_ID_PARTNUM Mask */
109 
110 #define MXC_F_SRCC_CACHE_ID_CCHID_POS                  10 /**< CACHE_ID_CCHID Position */
111 #define MXC_F_SRCC_CACHE_ID_CCHID                      ((uint32_t)(0x3FUL << MXC_F_SRCC_CACHE_ID_CCHID_POS)) /**< CACHE_ID_CCHID Mask */
112 
113 /**@} end of group SRCC_CACHE_ID_Register */
114 
115 /**
116  * @ingroup  srcc_registers
117  * @defgroup SRCC_MEMCFG SRCC_MEMCFG
118  * @brief    Memory Configuration Register.
119  * @{
120  */
121 #define MXC_F_SRCC_MEMCFG_CCHSZ_POS                    0 /**< MEMCFG_CCHSZ Position */
122 #define MXC_F_SRCC_MEMCFG_CCHSZ                        ((uint32_t)(0xFFFFUL << MXC_F_SRCC_MEMCFG_CCHSZ_POS)) /**< MEMCFG_CCHSZ Mask */
123 
124 #define MXC_F_SRCC_MEMCFG_MEMSZ_POS                    16 /**< MEMCFG_MEMSZ Position */
125 #define MXC_F_SRCC_MEMCFG_MEMSZ                        ((uint32_t)(0xFFFFUL << MXC_F_SRCC_MEMCFG_MEMSZ_POS)) /**< MEMCFG_MEMSZ Mask */
126 
127 /**@} end of group SRCC_MEMCFG_Register */
128 
129 /**
130  * @ingroup  srcc_registers
131  * @defgroup SRCC_CACHE_CTRL SRCC_CACHE_CTRL
132  * @brief    Cache Control and Status Register.
133  * @{
134  */
135 #define MXC_F_SRCC_CACHE_CTRL_CACHE_EN_POS             0 /**< CACHE_CTRL_CACHE_EN Position */
136 #define MXC_F_SRCC_CACHE_CTRL_CACHE_EN                 ((uint32_t)(0x1UL << MXC_F_SRCC_CACHE_CTRL_CACHE_EN_POS)) /**< CACHE_CTRL_CACHE_EN Mask */
137 
138 #define MXC_F_SRCC_CACHE_CTRL_WRITE_ALLOC_POS          1 /**< CACHE_CTRL_WRITE_ALLOC Position */
139 #define MXC_F_SRCC_CACHE_CTRL_WRITE_ALLOC              ((uint32_t)(0x1UL << MXC_F_SRCC_CACHE_CTRL_WRITE_ALLOC_POS)) /**< CACHE_CTRL_WRITE_ALLOC Mask */
140 
141 #define MXC_F_SRCC_CACHE_CTRL_CWFST_DIS_POS            2 /**< CACHE_CTRL_CWFST_DIS Position */
142 #define MXC_F_SRCC_CACHE_CTRL_CWFST_DIS                ((uint32_t)(0x1UL << MXC_F_SRCC_CACHE_CTRL_CWFST_DIS_POS)) /**< CACHE_CTRL_CWFST_DIS Mask */
143 
144 #define MXC_F_SRCC_CACHE_CTRL_CACHE_RDY_POS            16 /**< CACHE_CTRL_CACHE_RDY Position */
145 #define MXC_F_SRCC_CACHE_CTRL_CACHE_RDY                ((uint32_t)(0x1UL << MXC_F_SRCC_CACHE_CTRL_CACHE_RDY_POS)) /**< CACHE_CTRL_CACHE_RDY Mask */
146 
147 /**@} end of group SRCC_CACHE_CTRL_Register */
148 
149 /**
150  * @ingroup  srcc_registers
151  * @defgroup SRCC_INVALIDATE SRCC_INVALIDATE
152  * @brief    Invalidate All Cache Contents. Any time this register location is written
153  *           (regardless of the data value), the cache controller immediately begins
154  *           invalidating the entire contents of the cache memory. The cache will be in
155  *           bypass mode until the invalidate operation is complete. System software can
156  *           examine the Cache Ready bit (CACHE_CTRL.CACHE_RDY) to determine when the
157  *           invalidate operation is complete. Note that it is not necessary to disable the
158  *           cache controller prior to beginning this operation. Reads from this register
159  *           always return 0.
160  * @{
161  */
162 #define MXC_F_SRCC_INVALIDATE_IA_POS                   0 /**< INVALIDATE_IA Position */
163 #define MXC_F_SRCC_INVALIDATE_IA                       ((uint32_t)(0xFFFFFFFFUL << MXC_F_SRCC_INVALIDATE_IA_POS)) /**< INVALIDATE_IA Mask */
164 
165 /**@} end of group SRCC_INVALIDATE_Register */
166 
167 #ifdef __cplusplus
168 }
169 #endif
170 
171 #endif // LIBRARIES_CMSIS_DEVICE_MAXIM_MAX32665_INCLUDE_SRCC_REGS_H_
172