1 /**
2  * @file    icc_regs.h
3  * @brief   Registers, Bit Masks and Bit Positions for the ICC Peripheral Module.
4  * @note    This file is @generated.
5  * @ingroup icc_registers
6  */
7 
8 /******************************************************************************
9  *
10  * Copyright (C) 2022-2023 Maxim Integrated Products, Inc. (now owned by
11  * Analog Devices, Inc.),
12  * Copyright (C) 2023-2024 Analog Devices, Inc.
13  *
14  * Licensed under the Apache License, Version 2.0 (the "License");
15  * you may not use this file except in compliance with the License.
16  * You may obtain a copy of the License at
17  *
18  *     http://www.apache.org/licenses/LICENSE-2.0
19  *
20  * Unless required by applicable law or agreed to in writing, software
21  * distributed under the License is distributed on an "AS IS" BASIS,
22  * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
23  * See the License for the specific language governing permissions and
24  * limitations under the License.
25  *
26  ******************************************************************************/
27 
28 #ifndef LIBRARIES_CMSIS_DEVICE_MAXIM_MAX32650_INCLUDE_ICC_REGS_H_
29 #define LIBRARIES_CMSIS_DEVICE_MAXIM_MAX32650_INCLUDE_ICC_REGS_H_
30 
31 /* **** Includes **** */
32 #include <stdint.h>
33 
34 #ifdef __cplusplus
35 extern "C" {
36 #endif
37 
38 #if defined (__ICCARM__)
39   #pragma system_include
40 #endif
41 
42 #if defined (__CC_ARM)
43   #pragma anon_unions
44 #endif
45 /// @cond
46 /*
47     If types are not defined elsewhere (CMSIS) define them here
48 */
49 #ifndef __IO
50 #define __IO volatile
51 #endif
52 #ifndef __I
53 #define __I  volatile const
54 #endif
55 #ifndef __O
56 #define __O  volatile
57 #endif
58 #ifndef __R
59 #define __R  volatile const
60 #endif
61 /// @endcond
62 
63 /* **** Definitions **** */
64 
65 /**
66  * @ingroup     icc
67  * @defgroup    icc_registers ICC_Registers
68  * @brief       Registers, Bit Masks and Bit Positions for the ICC Peripheral Module.
69  * @details     Instruction Cache Controller Registers
70  */
71 
72 /**
73  * @ingroup icc_registers
74  * Structure type to access the ICC Registers.
75  */
76 typedef struct {
77     __I  uint32_t cache_id;             /**< <tt>\b 0x0000:</tt> ICC CACHE_ID Register */
78     __I  uint32_t mem_size;             /**< <tt>\b 0x0004:</tt> ICC MEM_SIZE Register */
79     __R  uint32_t rsv_0x8_0xff[62];
80     __IO uint32_t cache_ctrl;           /**< <tt>\b 0x0100:</tt> ICC CACHE_CTRL Register */
81     __R  uint32_t rsv_0x104_0x6ff[383];
82     __IO uint32_t invalidate;           /**< <tt>\b 0x0700:</tt> ICC INVALIDATE Register */
83 } mxc_icc_regs_t;
84 
85 /* Register offsets for module ICC */
86 /**
87  * @ingroup    icc_registers
88  * @defgroup   ICC_Register_Offsets Register Offsets
89  * @brief      ICC Peripheral Register Offsets from the ICC Base Peripheral Address.
90  * @{
91  */
92 #define MXC_R_ICC_CACHE_ID                 ((uint32_t)0x00000000UL) /**< Offset from ICC Base Address: <tt> 0x0000</tt> */
93 #define MXC_R_ICC_MEM_SIZE                 ((uint32_t)0x00000004UL) /**< Offset from ICC Base Address: <tt> 0x0004</tt> */
94 #define MXC_R_ICC_CACHE_CTRL               ((uint32_t)0x00000100UL) /**< Offset from ICC Base Address: <tt> 0x0100</tt> */
95 #define MXC_R_ICC_INVALIDATE               ((uint32_t)0x00000700UL) /**< Offset from ICC Base Address: <tt> 0x0700</tt> */
96 /**@} end of group icc_registers */
97 
98 /**
99  * @ingroup  icc_registers
100  * @defgroup ICC_CACHE_ID ICC_CACHE_ID
101  * @brief    Cache ID Register.
102  * @{
103  */
104 #define MXC_F_ICC_CACHE_ID_RELNUM_POS                  0 /**< CACHE_ID_RELNUM Position */
105 #define MXC_F_ICC_CACHE_ID_RELNUM                      ((uint32_t)(0x3FUL << MXC_F_ICC_CACHE_ID_RELNUM_POS)) /**< CACHE_ID_RELNUM Mask */
106 
107 #define MXC_F_ICC_CACHE_ID_PARTNUM_POS                 6 /**< CACHE_ID_PARTNUM Position */
108 #define MXC_F_ICC_CACHE_ID_PARTNUM                     ((uint32_t)(0xFUL << MXC_F_ICC_CACHE_ID_PARTNUM_POS)) /**< CACHE_ID_PARTNUM Mask */
109 
110 #define MXC_F_ICC_CACHE_ID_CCHID_POS                   10 /**< CACHE_ID_CCHID Position */
111 #define MXC_F_ICC_CACHE_ID_CCHID                       ((uint32_t)(0x3FUL << MXC_F_ICC_CACHE_ID_CCHID_POS)) /**< CACHE_ID_CCHID Mask */
112 
113 /**@} end of group ICC_CACHE_ID_Register */
114 
115 /**
116  * @ingroup  icc_registers
117  * @defgroup ICC_MEM_SIZE ICC_MEM_SIZE
118  * @brief    Memory Configuration Register.
119  * @{
120  */
121 #define MXC_F_ICC_MEM_SIZE_CCHSZ_POS                   0 /**< MEM_SIZE_CCHSZ Position */
122 #define MXC_F_ICC_MEM_SIZE_CCHSZ                       ((uint32_t)(0xFFFFUL << MXC_F_ICC_MEM_SIZE_CCHSZ_POS)) /**< MEM_SIZE_CCHSZ Mask */
123 
124 #define MXC_F_ICC_MEM_SIZE_MEMSZ_POS                   16 /**< MEM_SIZE_MEMSZ Position */
125 #define MXC_F_ICC_MEM_SIZE_MEMSZ                       ((uint32_t)(0xFFFFUL << MXC_F_ICC_MEM_SIZE_MEMSZ_POS)) /**< MEM_SIZE_MEMSZ Mask */
126 
127 /**@} end of group ICC_MEM_SIZE_Register */
128 
129 /**
130  * @ingroup  icc_registers
131  * @defgroup ICC_CACHE_CTRL ICC_CACHE_CTRL
132  * @brief    Cache Control and Status Register.
133  * @{
134  */
135 #define MXC_F_ICC_CACHE_CTRL_ENABLE_POS                0 /**< CACHE_CTRL_ENABLE Position */
136 #define MXC_F_ICC_CACHE_CTRL_ENABLE                    ((uint32_t)(0x1UL << MXC_F_ICC_CACHE_CTRL_ENABLE_POS)) /**< CACHE_CTRL_ENABLE Mask */
137 #define MXC_V_ICC_CACHE_CTRL_ENABLE_DIS                ((uint32_t)0x0UL) /**< CACHE_CTRL_ENABLE_DIS Value */
138 #define MXC_S_ICC_CACHE_CTRL_ENABLE_DIS                (MXC_V_ICC_CACHE_CTRL_ENABLE_DIS << MXC_F_ICC_CACHE_CTRL_ENABLE_POS) /**< CACHE_CTRL_ENABLE_DIS Setting */
139 #define MXC_V_ICC_CACHE_CTRL_ENABLE_EN                 ((uint32_t)0x1UL) /**< CACHE_CTRL_ENABLE_EN Value */
140 #define MXC_S_ICC_CACHE_CTRL_ENABLE_EN                 (MXC_V_ICC_CACHE_CTRL_ENABLE_EN << MXC_F_ICC_CACHE_CTRL_ENABLE_POS) /**< CACHE_CTRL_ENABLE_EN Setting */
141 
142 #define MXC_F_ICC_CACHE_CTRL_READY_POS                 16 /**< CACHE_CTRL_READY Position */
143 #define MXC_F_ICC_CACHE_CTRL_READY                     ((uint32_t)(0x1UL << MXC_F_ICC_CACHE_CTRL_READY_POS)) /**< CACHE_CTRL_READY Mask */
144 #define MXC_V_ICC_CACHE_CTRL_READY_NOTREADY            ((uint32_t)0x0UL) /**< CACHE_CTRL_READY_NOTREADY Value */
145 #define MXC_S_ICC_CACHE_CTRL_READY_NOTREADY            (MXC_V_ICC_CACHE_CTRL_READY_NOTREADY << MXC_F_ICC_CACHE_CTRL_READY_POS) /**< CACHE_CTRL_READY_NOTREADY Setting */
146 #define MXC_V_ICC_CACHE_CTRL_READY_READY               ((uint32_t)0x1UL) /**< CACHE_CTRL_READY_READY Value */
147 #define MXC_S_ICC_CACHE_CTRL_READY_READY               (MXC_V_ICC_CACHE_CTRL_READY_READY << MXC_F_ICC_CACHE_CTRL_READY_POS) /**< CACHE_CTRL_READY_READY Setting */
148 
149 /**@} end of group ICC_CACHE_CTRL_Register */
150 
151 /**
152  * @ingroup  icc_registers
153  * @defgroup ICC_INVALIDATE ICC_INVALIDATE
154  * @brief    Invalidate All Registers.
155  * @{
156  */
157 #define MXC_F_ICC_INVALIDATE_INVALID_POS               0 /**< INVALIDATE_INVALID Position */
158 #define MXC_F_ICC_INVALIDATE_INVALID                   ((uint32_t)(0xFFFFFFFFUL << MXC_F_ICC_INVALIDATE_INVALID_POS)) /**< INVALIDATE_INVALID Mask */
159 
160 /**@} end of group ICC_INVALIDATE_Register */
161 
162 #ifdef __cplusplus
163 }
164 #endif
165 
166 #endif // LIBRARIES_CMSIS_DEVICE_MAXIM_MAX32650_INCLUDE_ICC_REGS_H_
167