Home
last modified time | relevance | path

Searched refs:XCHAL_NUM_WRITEBUFFER_ENTRIES (Results 1 – 10 of 10) sorted by relevance

/hal_xtensa-3.4.0/src/hal/
Dmisc.c70 const unsigned short Xthal_num_writebuffer_entries = XCHAL_NUM_WRITEBUFFER_ENTRIES;
/hal_xtensa-3.4.0/zephyr/soc/intel_cnl_adsp/xtensa/config/
Dcore-isa.h192 #define XCHAL_NUM_WRITEBUFFER_ENTRIES 8 /* size of write buffer */ macro
/hal_xtensa-3.4.0/zephyr/soc/intel_icl_adsp/xtensa/config/
Dcore-isa.h192 #define XCHAL_NUM_WRITEBUFFER_ENTRIES 8 /* size of write buffer */ macro
/hal_xtensa-3.4.0/zephyr/soc/intel_apl_adsp/xtensa/config/
Dcore-isa.h192 #define XCHAL_NUM_WRITEBUFFER_ENTRIES 8 /* size of write buffer */ macro
/hal_xtensa-3.4.0/zephyr/soc/sample_controller/xtensa/config/
Dcore-isa.h185 #define XCHAL_NUM_WRITEBUFFER_ENTRIES 4 /* size of write buffer */ macro
/hal_xtensa-3.4.0/zephyr/soc/intel_tgl_adsp/xtensa/config/
Dcore-isa.h192 #define XCHAL_NUM_WRITEBUFFER_ENTRIES 16 /* size of write buffer */ macro
/hal_xtensa-3.4.0/zephyr/soc/intel_ace15_mtpm/xtensa/config/
Dcore-isa.h227 #define XCHAL_NUM_WRITEBUFFER_ENTRIES 16 /* size of write buffer */ macro
/hal_xtensa-3.4.0/zephyr/soc/nxp_imx8/xtensa/config/
Dcore-isa.h165 #define XCHAL_NUM_WRITEBUFFER_ENTRIES 16 /* size of write buffer */ macro
/hal_xtensa-3.4.0/zephyr/soc/mimx8ml8/xtensa/config/
Dcore-isa.h165 #define XCHAL_NUM_WRITEBUFFER_ENTRIES 16 /* size of write buffer */ macro
/hal_xtensa-3.4.0/zephyr/soc/intel_s1000/xtensa/config/
Dcore-isa.h209 #define XCHAL_NUM_WRITEBUFFER_ENTRIES 16 /* size of write buffer */ macro