Home
last modified time | relevance | path

Searched refs:DMA0_TRIG9_PIO0_5 (Results 1 – 9 of 9) sorted by relevance

/hal_nxp-3.5.0/dts/nxp/lpc/
DLPC51U68JBD48-pinctrl.h134 #define DMA0_TRIG9_PIO0_5 IOCON_MUX(5, IOCON_TYPE_D, 0) /* PIO0_5 */ macro
DLPC54114J256UK49-pinctrl.h147 #define DMA0_TRIG9_PIO0_5 IOCON_MUX(5, IOCON_TYPE_D, 0) /* PIO0_5 */ macro
DLPC51U68JBD64-pinctrl.h193 #define DMA0_TRIG9_PIO0_5 IOCON_MUX(5, IOCON_TYPE_D, 0) /* PIO0_5 */ macro
DLPC54114J256BD64-pinctrl.h215 #define DMA0_TRIG9_PIO0_5 IOCON_MUX(5, IOCON_TYPE_D, 0) /* PIO0_5 */ macro
/hal_nxp-3.5.0/dts/nxp/nxp_imx/rt/
DMIMXRT685SFAWBR-pinctrl.h485 #define DMA0_TRIG9_PIO0_5 IOPCTL_MUX(5, 0) /* PIO0_5 */ macro
DMIMXRT595SFAWC-pinctrl.h569 #define DMA0_TRIG9_PIO0_5 IOPCTL_MUX(5, 0) /* PIO0_5 */ macro
DMIMXRT595SFFOC-pinctrl.h571 #define DMA0_TRIG9_PIO0_5 IOPCTL_MUX(5, 0) /* PIO0_5 */ macro
DMIMXRT685SFFOB-pinctrl.h487 #define DMA0_TRIG9_PIO0_5 IOPCTL_MUX(5, 0) /* PIO0_5 */ macro
DMIMXRT685SFVKB-pinctrl.h487 #define DMA0_TRIG9_PIO0_5 IOPCTL_MUX(5, 0) /* PIO0_5 */ macro