Home
last modified time | relevance | path

Searched refs:bus_clk (Results 1 – 21 of 21) sorted by relevance

/Zephyr-Core-3.5.0/drivers/counter/
Dcounter_ll_stm32_timer.c378 uint32_t bus_clk, apb_psc; in counter_stm32_get_tim_clk() local
387 &bus_clk); in counter_stm32_get_tim_clk()
439 *tim_clk = bus_clk * 2u; in counter_stm32_get_tim_clk()
449 *tim_clk = bus_clk * 4u; in counter_stm32_get_tim_clk()
460 *tim_clk = bus_clk; in counter_stm32_get_tim_clk()
462 *tim_clk = bus_clk * 2u; in counter_stm32_get_tim_clk()
/Zephyr-Core-3.5.0/soc/arm/nxp_kinetis/k2x/
Dsoc.c66 SIM_CLKDIV1_OUTDIV2(CLOCK_DIVIDER(bus_clk)) |
/Zephyr-Core-3.5.0/soc/arm/nxp_kinetis/kv5x/
Dsoc.c60 SIM_CLKDIV1_OUTDIV2(CLOCK_DIVIDER(bus_clk)) |
/Zephyr-Core-3.5.0/soc/arm/nxp_kinetis/k8x/
Dsoc.c64 SIM_CLKDIV1_OUTDIV2(CLOCK_DIVIDER(bus_clk)) |
/Zephyr-Core-3.5.0/drivers/pwm/
Dpwm_stm32.c230 uint32_t bus_clk, apb_psc; in get_tim_clk() local
235 &bus_clk); in get_tim_clk()
288 *tim_clk = bus_clk * 2u; in get_tim_clk()
298 *tim_clk = bus_clk * 4u; in get_tim_clk()
309 *tim_clk = bus_clk; in get_tim_clk()
311 *tim_clk = bus_clk * 2u; in get_tim_clk()
/Zephyr-Core-3.5.0/soc/arm/nxp_kinetis/kwx/
Dsoc_kw2xd.c68 SIM_CLKDIV1_OUTDIV2(CLOCK_DIVIDER(bus_clk)) |
/Zephyr-Core-3.5.0/drivers/i2c/
Di2c_mchp_xec.c41 uint32_t bus_clk; member
80 .bus_clk = 0x00004F4F,
87 .bus_clk = 0x00000F17,
94 .bus_clk = 0x00000509,
128 MCHP_I2C_SMB_BUS_CLK(ba) = xec_cfg_params[data->speed_id].bus_clk; in i2c_xec_reset_config()
Di2c_mchp_xec_v2.c79 uint32_t bus_clk; member
119 .bus_clk = 0x00004F4F,
126 .bus_clk = 0x00000F17,
133 .bus_clk = 0x00000509,
265 regs->BUSCLK = xec_cfg_params[data->speed_id].bus_clk; in i2c_xec_reset_config()
/Zephyr-Core-3.5.0/soc/arm/nxp_kinetis/k6x/
Dsoc.c71 SIM_CLKDIV1_OUTDIV2(CLOCK_DIVIDER(bus_clk)) |
/Zephyr-Core-3.5.0/drivers/serial/
Duart_rcar.c23 struct rcar_cpg_clk bus_clk; member
285 (clock_control_subsys_t)&config->bus_clk, in uart_rcar_init()
530 .bus_clk.module = \
532 .bus_clk.domain = \
/Zephyr-Core-3.5.0/boards/arm/ip_k66f/
Dip_k66f.dts51 bus_clk {
/Zephyr-Core-3.5.0/soc/arm/nxp_kinetis/ke1xf/
Dsoc.c37 ASSERT_WITHIN_RANGE(SCG_CLOCK_DIV(bus_clk), 1, 16,
49 .divBus = TO_SYS_CLK_DIV(SCG_CLOCK_DIV(bus_clk)),
/Zephyr-Core-3.5.0/drivers/can/
Dcan_rcar.c174 struct rcar_cpg_clk bus_clk; member
1041 (clock_control_subsys_t)&config->bus_clk); in can_rcar_init()
1134 *rate = config->bus_clk.rate; in can_rcar_get_core_clock()
1200 .bus_clk.module = \
1202 .bus_clk.domain = \
1204 .bus_clk.rate = 40000000, \
/Zephyr-Core-3.5.0/drivers/sdhc/
Dimx_usdhc.c246 uint32_t src_clk_hz, bus_clk; in imx_usdhc_set_io() local
270 bus_clk = USDHC_SetSdClock(cfg->base, src_clk_hz, ios->clock); in imx_usdhc_set_io()
271 LOG_DBG("BUS CLOCK: %d", bus_clk); in imx_usdhc_set_io()
272 if (bus_clk == 0) { in imx_usdhc_set_io()
/Zephyr-Core-3.5.0/dts/arm/nxp/
Dnxp_ke1xf.dtsi171 bus_clk: bus_clk { label
Dnxp_kv5x.dtsi55 bus_clk {
Dnxp_kw2xd.dtsi93 bus_clk {
Dnxp_k2x.dtsi94 bus_clk {
Dnxp_k8x.dtsi60 bus_clk {
Dnxp_k6x.dtsi124 bus_clk {
/Zephyr-Core-3.5.0/boards/arm/twr_ke18f/
Dtwr_ke18f.dts178 bus_clk {