Searched refs:SCR (Results 1 – 17 of 17) sorted by relevance
/Zephyr-latest/drivers/serial/ |
D | uart_renesas_ra.c | 54 #define SCR 0x02 /*!< Serial Control Register */ macro 236 if ((uart_ra_read_8(dev, SCR) & REG_MASK(SCR_RIE))) { in uart_ra_poll_in() 265 reg_val = uart_ra_read_8(dev, SCR); in uart_ra_poll_out() 266 uart_ra_write_8(dev, SCR, reg_val & ~REG_MASK(SCR_TIE)); in uart_ra_poll_out() 274 uart_ra_write_8(dev, SCR, reg_val); in uart_ra_poll_out() 324 reg_val = uart_ra_read_8(dev, SCR); in uart_ra_configure() 326 uart_ra_write_8(dev, SCR, reg_val); in uart_ra_configure() 339 reg_val = uart_ra_read_8(dev, SCR); in uart_ra_configure() 341 uart_ra_write_8(dev, SCR, reg_val); in uart_ra_configure() 353 reg_val = uart_ra_read_8(dev, SCR); in uart_ra_configure() [all …]
|
D | uart_renesas_ra_sci.c | 364 cfg->regs->SCR |= (R_SCI0_SCR_TIE_Msk | R_SCI0_SCR_TEIE_Msk); in uart_ra_sci_irq_tx_enable() 371 cfg->regs->SCR &= ~(R_SCI0_SCR_TIE_Msk | R_SCI0_SCR_TEIE_Msk); in uart_ra_sci_irq_tx_disable() 465 scr = cfg->regs->SCR; in uart_ra_sci_irq_is_pending() 476 scr = cfg->regs->SCR; in uart_ra_sci_irq_is_pending() 670 cfg->regs->SCR &= (uint8_t) ~(R_SCI0_SCR_TIE_Msk | R_SCI0_SCR_TEIE_Msk); in disable_tx()
|
D | uart_mchp_xec.c | 414 regs->SCR = regs->RTXB; in uart_xec_configure()
|
/Zephyr-latest/soc/microchip/mec/mec172x/ |
D | power.c | 72 SCB->SCR |= BIT(2); in z_power_soc_deep_sleep() 89 SCB->SCR &= ~BIT(2); in z_power_soc_deep_sleep() 129 SCB->SCR &= ~BIT(2); in z_power_soc_sleep()
|
/Zephyr-latest/soc/nxp/kinetis/ke1xf/ |
D | power.c | 37 SCB->SCR |= SCB_SCR_SLEEPDEEP_Msk; in pm_state_set() 60 SCB->SCR &= ~(SCB_SCR_SLEEPDEEP_Msk); in pm_state_exit_post_ops()
|
/Zephyr-latest/soc/nxp/kinetis/ke1xz/ |
D | power.c | 35 SCB->SCR |= SCB_SCR_SLEEPDEEP_Msk; in pm_state_set() 57 SCB->SCR &= ~(SCB_SCR_SLEEPDEEP_Msk); in pm_state_exit_post_ops()
|
/Zephyr-latest/soc/microchip/mec/mec15xx/ |
D | device_power.c | 41 SCB->SCR &= ~(1ul << 2); in soc_lite_sleep_enable() 52 SCB->SCR = (1ul << 2); /* Cortex-M4 SLEEPDEEP */ in soc_deep_sleep_enable() 65 SCB->SCR &= ~(1ul << 2); /* disable Cortex-M4 SLEEPDEEP */ in soc_deep_sleep_disable()
|
/Zephyr-latest/soc/atmel/sam/common/ |
D | soc_poweroff.c | 17 SCB->SCR |= SCB_SCR_SLEEPDEEP_Msk; in soc_core_sleepdeep_enable()
|
D | soc_sam4l_poweroff.c | 17 SCB->SCR |= SCB_SCR_SLEEPDEEP_Msk; in soc_core_sleepdeep_enable()
|
/Zephyr-latest/arch/arm/core/cortex_m/ |
D | cpu_idle.c | 27 SCB->SCR = SCB_SCR_SEVONPEND_Msk; in z_arm_cpu_idle_init()
|
/Zephyr-latest/soc/nxp/imxrt/imxrt10xx/ |
D | power.c | 106 SCB->SCR &= ~SCB_SCR_SLEEPDEEP_Msk; in lpm_enter_sleep_mode() 109 SCB->SCR |= SCB_SCR_SLEEPDEEP_Msk; in lpm_enter_sleep_mode()
|
/Zephyr-latest/soc/microchip/mec/common/reg/ |
D | mec_uart.h | 173 volatile uint8_t SCR; member
|
/Zephyr-latest/soc/nxp/imxrt/imxrt11xx/ |
D | power.c | 240 SCB->SCR &= ~SCB_SCR_SLEEPDEEP_Msk; in system_enter_sleep() 243 SCB->SCR |= SCB_SCR_SLEEPDEEP_Msk; in system_enter_sleep()
|
D | soc.c | 798 SRC->SCR |= SRC_SCR_BT_RELEASE_M4_MASK; in second_core_boot()
|
/Zephyr-latest/drivers/i2c/ |
D | i2c_sam4l_twim.c | 298 twim->SCR = ~0UL; /* Clear the status flags */ in i2c_start_xfer() 496 twim->SCR = ~0UL; in i2c_sam_twim_isr() 573 twim->SCR = ~0UL; in i2c_sam_twim_initialize()
|
/Zephyr-latest/drivers/clock_control/ |
D | clock_control_mchp_xec.c | 209 SCB->SCR &= ~BIT(2); in pcr_slp_init() 1004 SCB->SCR |= BIT(2); in mchp_xec_clk_ctrl_sys_sleep_enable() 1012 SCB->SCR &= ~BIT(2); in mchp_xec_clk_ctrl_sys_sleep_disable()
|
/Zephyr-latest/drivers/spi/ |
D | spi_pl022.c | 73 #define SSP_CR0_MASK_SCR SSP_MASK(CR0, SCR)
|