| /trusted-firmware-a-latest/plat/st/stm32mp1/ |
| D | stm32mp1_helper.S | 210 ldr r2, =DEBUG_UART_RST_BIT 211 str r2, [r1] 214 ands r2, r0, r2 216 str r2, [r1, #4] /* RSTCLR register */ 219 ands r2, r0, r2 223 ldr r2, [r1] 225 orr r2, r2, #DEBUG_UART_TX_GPIO_BANK_CLK_EN 226 str r2, [r1] 229 ldr r2, [r1, #GPIO_MODE_OFFSET] 230 bic r2, r2, #(GPIO_MODE_MASK << GPIO_TX_SHIFT) [all …]
|
| /trusted-firmware-a-latest/lib/libc/aarch32/ |
| D | memset.S | 28 subs r2, r2, #1 40 cmp r2, #16 48 subs r2, r2, #32 53 lsls r2, r2, #28 /* C = r2[4]; N = r2[3]; Z = r2[3:0] */ 57 lsls r2, r2, #2 /* C = r2[2]; N = r2[1]; Z = r2[1:0] */ 61 lsls r2, r2, #1 /* N = Z = r2[0] */ 65 less_16:lsls r2, r2, #29 /* C = r2[3]; N = r2[2]; Z = r2[2:0] */ 69 lsls r2, r2, #2 /* C = r2[1]; N = Z = r2[0] */
|
| /trusted-firmware-a-latest/include/arch/aarch32/ |
| D | smccc_macros.S | 28 bic r2, r4, #SCR_NS_BIT 29 stcopr r2, SCR 36 mrs r2, spsr 37 stm r0!, {r2, sp, lr} 40 mrs r2, spsr 41 stm r0!, {r2, sp, lr} 44 mrs r2, spsr 45 stm r0!, {r2, sp, lr} 48 mrs r2, spsr 49 stm r0!, {r2, sp, lr} [all …]
|
| /trusted-firmware-a-latest/drivers/arm/css/sds/aarch32/ |
| D | sds_helpers.S | 23 ldr r2, =SDS_REGION_SIGNATURE 28 cmp r2, r3 40 ldrh r2, [r0] 41 cmp r2, #SDS_AP_CPU_INFO_STRUCT_ID 54 ldr r2, [r0,#4] 56 ubfx r2, r2, #SDS_HEADER_STRUCT_SIZE_SHIFT, #SDS_HEADER_STRUCT_SIZE_WIDTH 58 add r2, r2, #SDS_HEADER_SIZE 59 add r0, r0, r2
|
| /trusted-firmware-a-latest/lib/xlat_tables_v2/aarch32/ |
| D | enable_mmu.S | 34 ldr r2, [r0, #(MMU_CFG_TCR << 3)] 35 stcopr r2, TTBCR 39 ldr r2, [r0, #((MMU_CFG_TTBR0 << 3) + 4)] 40 stcopr16 r1, r2, TTBR0_64 44 mov r2, #0 45 stcopr16 r1, r2, TTBR1_64 57 ldr r2, =(SCTLR_WXN_BIT | SCTLR_C_BIT | SCTLR_M_BIT) 58 orr r1, r1, r2 91 ldr r2, [r0, #(MMU_CFG_TCR << 3)] 92 stcopr r2, HTCR [all …]
|
| /trusted-firmware-a-latest/drivers/ti/uart/aarch32/ |
| D | 16550_console.S | 47 cmp r2, #0 52 lsl r2, r2, #4 53 udiv r2, r1, r2 54 and r1, r2, #0xff /* w1 = DLL */ 55 lsr r2, r2, #8 56 and r2, r2, #0xff /* w2 = DLLM */ 61 str r2, [r0, #UARTDLLM] /* program DLLM */ 62 mov r2, #~UARTLCR_DLAB 63 and r3, r3, r2 153 1: ldr r2, [r1, #UARTLSR] [all …]
|
| /trusted-firmware-a-latest/lib/extensions/amu/aarch32/ |
| D | amu_helpers.S | 77 stcopr16 r2, r3, AMEVCNTR00 /* index 0 */ 79 stcopr16 r2, r3, AMEVCNTR01 /* index 1 */ 81 stcopr16 r2, r3, AMEVCNTR02 /* index 2 */ 83 stcopr16 r2, r3, AMEVCNTR03 /* index 3 */ 173 stcopr16 r2, r3, AMEVCNTR10 /* index 0 */ 175 stcopr16 r2, r3, AMEVCNTR11 /* index 1 */ 177 stcopr16 r2, r3, AMEVCNTR12 /* index 2 */ 179 stcopr16 r2, r3, AMEVCNTR13 /* index 3 */ 181 stcopr16 r2, r3, AMEVCNTR14 /* index 4 */ 183 stcopr16 r2, r3, AMEVCNTR15 /* index 5 */ [all …]
|
| /trusted-firmware-a-latest/drivers/renesas/common/ddr/ddr_a/ |
| D | ddr_init_d3.c | 26 uint32_t i, r2, r3, r5, r6, r7, r12; in init_ddr_d3_1866() local 155 r2 = (mmio_read_32(DBSC_DBPDRGD_0) & 0x0000FF00) >> 0x9; in init_ddr_d3_1866() 156 r3 = (r2 << 16) + (r2 << 8) + r2; in init_ddr_d3_1866() 157 r6 = (r2 << 24) + (r2 << 16) + (r2 << 8) + r2; in init_ddr_d3_1866() 194 r2 = mmio_read_32(DBSC_DBPDRGD_0) & 0xFFFFFFF8; in init_ddr_d3_1866() 197 mmio_write_32(DBSC_DBPDRGD_0, r2 | ((r7 + 0x1) & 0x7)); in init_ddr_d3_1866() 199 r2 = mmio_read_32(DBSC_DBPDRGD_0) & 0xFFFFFF00; in init_ddr_d3_1866() 201 mmio_write_32(DBSC_DBPDRGD_0, r2 | r6); in init_ddr_d3_1866() 204 r2 = mmio_read_32(DBSC_DBPDRGD_0) & 0xFFFFFFF8; in init_ddr_d3_1866() 206 mmio_write_32(DBSC_DBPDRGD_0, r2 | r7); in init_ddr_d3_1866() [all …]
|
| D | ddr_init_v3m.c | 17 uint32_t i, r2, r5, r6, r7, r12; in init_ddr_v3m_1600() local 203 r2 = (mmio_read_32(DBSC_DBPDRGD_0) & 0xFFFFFFF8); in init_ddr_v3m_1600() 206 mmio_write_32(DBSC_DBPDRGD_0, ((r7 + 1) & 0x7) | r2); in init_ddr_v3m_1600() 208 r2 = (mmio_read_32(DBSC_DBPDRGD_0) & 0xFFFFFF00); in init_ddr_v3m_1600() 210 mmio_write_32(DBSC_DBPDRGD_0, r2 | r6); in init_ddr_v3m_1600() 213 r2 = (mmio_read_32(DBSC_DBPDRGD_0) & 0xFFFFFFF8); in init_ddr_v3m_1600() 215 mmio_write_32(DBSC_DBPDRGD_0, r2 | r7); in init_ddr_v3m_1600() 218 r2 = (mmio_read_32(DBSC_DBPDRGD_0) & 0xFFFFFF00); in init_ddr_v3m_1600() 220 mmio_write_32(DBSC_DBPDRGD_0, r2 | in init_ddr_v3m_1600() 276 r2 = (mmio_read_32(DBSC_DBPDRGD_0) & 0xFFFFFFF8); in init_ddr_v3m_1600() [all …]
|
| /trusted-firmware-a-latest/plat/qti/msm8916/aarch32/ |
| D | uartdm_console.S | 74 mov r2, #65536 79 subs r2, r2, #1 135 ldr r2, [r1, #UART_DM_SR] 136 tst r2, #UART_DM_SR_TXRDY 140 mov r2, #'\r' 141 str r2, [r1, #UART_DM_TF] 144 ldr r2, [r1, #UART_DM_SR] 145 tst r2, #UART_DM_SR_TXRDY 179 ldr r2, [r1, #UART_DM_SR] 180 tst r2, #UART_DM_SR_TXEMT
|
| D | msm8916_helpers.S | 120 ldr r2, [r1, #APCS_TCM_START_ADDR] 121 and r2, r2, #~APCS_TCM_REDIRECT_EN_0 122 str r2, [r1, #APCS_TCM_START_ADDR]
|
| /trusted-firmware-a-latest/plat/arm/board/fvp/aarch32/ |
| D | fvp_helpers.S | 53 ldcopr r2, MPIDR 55 str r2, [r1, #PSYSR_OFF] 56 ldr r2, [r1, #PSYSR_OFF] 57 ubfx r2, r2, #PSYSR_WK_SHIFT, #PSYSR_WK_WIDTH 58 cmp r2, #WKUP_PPONR 60 cmp r2, #WKUP_GICREQ 134 ubfx r2, r3, #MPIDR_AFF2_SHIFT, #MPIDR_AFFINITY_BITS 138 mla r1, r2, r3, r1
|
| /trusted-firmware-a-latest/lib/aarch32/ |
| D | misc_helpers.S | 57 zeroreg1 .req r2 /* Source register filled with 0 */ 153 cmp r2, #4 157 subs r2, r2, #4 165 subs r2, r2, #1 234 and r2, lr, r1 235 subs r0, r2, r6 /* Diff(S) = Current Address - Compiled Address */ 240 ldr r2, =__GOT_END__ 241 add r2, r2, r0 262 cmp r1, r2 268 ldr r2, =__RELA_END__ [all …]
|
| D | cache_helpers.S | 26 dcache_line_size r2, r3 28 sub r3, r2, #1 32 add r0, r0, r2 85 ldcopr r2, CLIDR 86 ubfx r3, r2, \shift, \fw 100 mov r12, r2, LSR r10 // extract cache type bits from clidr 193 ldcopr r2, CLIDR
|
| /trusted-firmware-a-latest/bl32/sp_min/aarch32/ |
| D | entrypoint.S | 71 mov r11, r2 119 mov r2, r11 181 mov r2, sp /* handle */ 182 ldr sp, [r2, #SMC_CTX_SP_MON] 186 mov r6, r2 198 mov r2, r6 201 ldr r0, [r2, #SMC_CTX_SCR] 209 ldr r0, [r2, #SMC_CTX_GPREG_R0] /* smc_fid */ 215 str r0, [r2, #SMC_CTX_GPREG_R0] 216 mov r0, r2 [all …]
|
| /trusted-firmware-a-latest/drivers/arm/pl011/aarch32/ |
| D | pl011_console.S | 48 cmp r2, #0 59 softudiv r0,r1,r2,r3 60 mov r2, r0 63 udiv r2, r1, r2 66 lsr r1, r2, #6 70 and r1, r2, #0x3f 144 ldr r2, [r1, #UARTFR] 145 tst r2, #PL011_UARTFR_TXFF 147 mov r2, #0xD 148 str r2, [r1, #UARTDR] [all …]
|
| /trusted-firmware-a-latest/drivers/st/uart/aarch32/ |
| D | stm32_console.S | 63 cmp r2, #0 76 lsr r3, r2, #1 78 udiv r3, r3, r2 83 lsr r3, r2, #1 85 udiv r3, r3, r2 100 mov r2, #USART_TIMEOUT 102 subs r2, r2, #1 170 ldr r2, [r1, #USART_ISR] 171 tst r2, #USART_ISR_TXE 176 ldr r2, [r1, #USART_ISR] [all …]
|
| /trusted-firmware-a-latest/lib/cpus/aarch32/ |
| D | cpu_helpers.S | 65 mov r2, #(CPU_MAX_PWR_DWN_OPS - 1) 66 cmp r0, r2 67 movhi r0, r2 71 pop {r2, lr} 81 add r1, r1, r2, lsl #2 135 ldcopr r2, MIDR 139 and r2, r2, r3 150 cmp r1, r2
|
| D | cortex_a57.S | 72 mov r2, lr 74 mov lr, r2 120 mov r2, lr 122 mov lr, r2 151 mov r2, lr 160 bx r2 201 mov r2, lr 203 mov lr, r2 232 mov r2, lr 234 mov lr, r2 [all …]
|
| /trusted-firmware-a-latest/plat/arm/board/a5ds/aarch32/ |
| D | a5ds_helpers.S | 28 mov_imm r2, A5DS_HOLD_BASE 31 str r3, [r2, r0] 36 ldr r1, [r2, r0] 117 ubfx r2, r3, #MPIDR_AFF2_SHIFT, #MPIDR_AFFINITY_BITS 121 mla r1, r2, r3, r1
|
| /trusted-firmware-a-latest/drivers/brcm/emmc/ |
| D | emmc_csl_sdcmd.c | 169 card->csd.mmc.structure = (resp.data.r2.rsp4 >> 22) & 0x3; in sd_cmd9() 170 card->csd.mmc.csdSpecVer = (resp.data.r2.rsp4 >> 18) & 0x0f; in sd_cmd9() 171 card->csd.mmc.taac = (resp.data.r2.rsp4 >> 8) & 0xff; in sd_cmd9() 172 card->csd.mmc.nsac = resp.data.r2.rsp4 & 0xff; in sd_cmd9() 173 card->csd.mmc.speed = resp.data.r2.rsp3 >> 24; in sd_cmd9() 174 card->csd.mmc.classes = (resp.data.r2.rsp3 >> 12) & 0xfff; in sd_cmd9() 175 card->csd.mmc.rdBlkLen = (resp.data.r2.rsp3 >> 8) & 0xf; in sd_cmd9() 176 card->csd.mmc.rdBlkPartial = (resp.data.r2.rsp3 >> 7) & 0x01; in sd_cmd9() 177 card->csd.mmc.wrBlkMisalign = (resp.data.r2.rsp3 >> 6) & 0x1; in sd_cmd9() 178 card->csd.mmc.rdBlkMisalign = (resp.data.r2.rsp3 >> 5) & 0x1; in sd_cmd9() [all …]
|
| /trusted-firmware-a-latest/lib/compiler-rt/builtins/arm/ |
| D | aeabi_ldivmod.S | 31 movs r0, r2 32 movs r2, r6 38 ldr r2, [sp, #8]
|
| D | aeabi_uldivmod.S | 31 movs r0, r2 32 movs r2, r6 38 ldr r2, [sp, #8]
|
| D | aeabi_memset.S | 18 mov r1, r2 19 mov r2, r3 34 mov r2, r1
|
| /trusted-firmware-a-latest/plat/qemu/common/aarch32/ |
| D | plat_helpers.S | 70 mov_imm r2, PLAT_QEMU_HOLD_BASE 74 ldr r1, [r2, r0] 80 str r1, [r2, r0] 111 mov_imm r2, PLAT_QEMU_CONSOLE_BAUDRATE
|