Home
last modified time | relevance | path

Searched refs:BL31_BASE (Results 1 – 25 of 133) sorted by relevance

123456

/trusted-firmware-a-latest/plat/nxp/common/setup/aarch64/
Dls_bl2_mem_params_desc.c32 .ep_info.pc = BL31_BASE,
42 .image_info.image_base = BL31_BASE - CSF_HDR_SZ,
43 .image_info.image_max_size = (BL31_LIMIT - BL31_BASE) +
46 .image_info.image_base = BL31_BASE,
47 .image_info.image_max_size = (BL31_LIMIT - BL31_BASE),
/trusted-firmware-a-latest/plat/xilinx/versal/include/
Dplatform_def.h35 # define BL31_BASE U(0xfffe0000) macro
38 # define BL31_BASE U(VERSAL_ATF_MEM_BASE) macro
88 #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
96 #if !IS_TFA_IN_OCM(BL31_BASE)
/trusted-firmware-a-latest/plat/xilinx/common/
Dplat_fdt.c25 if (!IS_TFA_IN_OCM(BL31_BASE)) { in prepare_dtb()
61 BL31_BASE, in prepare_dtb()
64 BL31_BASE); in prepare_dtb()
/trusted-firmware-a-latest/plat/xilinx/zynqmp/include/
Dplatform_def.h43 # define BL31_BASE U(0xfffea000) macro
46 # define BL31_BASE U(0x1000) macro
50 # define BL31_BASE U(ZYNQMP_ATF_MEM_BASE) macro
100 #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
108 #if !IS_TFA_IN_OCM(BL31_BASE)
/trusted-firmware-a-latest/plat/nxp/common/include/default/
Dplat_default_def.h82 #ifndef BL31_BASE
84 #define BL31_BASE NXP_SECURE_DRAM_ADDR macro
92 #define BL31_LIMIT (BL31_BASE + BL31_SIZE)
/trusted-firmware-a-latest/include/plat/marvell/armada/a3k/common/
Dmarvell_def.h160 #define BL2_BASE (BL31_BASE - PLAT_MARVELL_MAX_BL2_SIZE)
161 #define BL2_LIMIT BL31_BASE
170 #define BL31_BASE (MARVELL_BL_RAM_BASE + \ macro
/trusted-firmware-a-latest/plat/xilinx/versal_net/include/
Dplatform_def.h40 # define BL31_BASE U(0xBBF00000) macro
43 # define BL31_BASE U(VERSAL_NET_ATF_MEM_BASE) macro
96 #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
/trusted-firmware-a-latest/plat/allwinner/common/
Dsunxi_prepare_dtb.c31 if (fdt_add_reserved_memory(fdt, "tf-a@40000000", BL31_BASE, in sunxi_prepare_dtb()
32 BL31_LIMIT - BL31_BASE)) { in sunxi_prepare_dtb()
/trusted-firmware-a-latest/plat/intel/soc/common/
Dbl2_plat_mem_params_desc.c67 .ep_info.pc = BL31_BASE,
73 .image_info.image_base = BL31_BASE,
74 .image_info.image_max_size = BL31_LIMIT - BL31_BASE,
/trusted-firmware-a-latest/plat/brcm/board/stingray/include/
Dplatform_def.h145 #define BL31_BASE BRCM_AP_TZC_DRAM1_BASE macro
151 #define BL31_BASE (NOR_BASE_ADDR + NOR_SIZE - \ macro
160 #define SCP_BL2_BASE BL31_BASE
203 #define SECURE_DDR_BASE_ADDRESS BL31_BASE
/trusted-firmware-a-latest/plat/arm/board/corstone1000/common/
Dcorstone1000_bl2_mem_params_desc.c28 .ep_info.pc = BL31_BASE,
34 .image_info.image_base = BL31_BASE,
35 .image_info.image_max_size = BL31_LIMIT - BL31_BASE,
/trusted-firmware-a-latest/plat/aspeed/ast2700/include/
Dplatform_def.h44 #define BL31_BASE ULL(0x430000000) macro
46 #define BL31_LIMIT (BL31_BASE + BL31_SIZE)
/trusted-firmware-a-latest/plat/hisilicon/poplar/include/
Dpoplar_layout.h129 #define BL31_BASE (LLOADER_TEXT_BASE + BL31_OFFSET) macro
130 #define BL31_LIMIT (BL31_BASE + BL31_SIZE)
/trusted-firmware-a-latest/include/plat/marvell/armada/a8k/common/
Dmarvell_def.h196 #define BL2_BASE (BL31_BASE - PLAT_MARVELL_MAX_BL2_SIZE)
197 #define BL2_LIMIT BL31_BASE
205 #define BL31_BASE (MARVELL_BL_RAM_BASE + \ macro
/trusted-firmware-a-latest/plat/renesas/common/
Dbl2_plat_mem_params_desc.c34 .ep_info.pc = BL31_BASE,
39 .image_info.image_max_size = BL31_LIMIT - BL31_BASE,
40 .image_info.image_base = BL31_BASE,
/trusted-firmware-a-latest/plat/brcm/common/
Dbrcm_bl2_mem_params_desc.c46 .ep_info.pc = BL31_BASE,
55 .image_info.image_base = BL31_BASE,
56 .image_info.image_max_size = BL31_LIMIT - BL31_BASE,
/trusted-firmware-a-latest/plat/qti/msm8916/include/
Dplatform_def.h20 #define BL31_LIMIT (BL31_BASE + SZ_128K)
21 #define BL31_PROGBITS_LIMIT (BL31_BASE + SZ_64K)
/trusted-firmware-a-latest/plat/imx/imx8m/imx8mm/
Dimx8mm_bl2_mem_params_desc.c18 .ep_info.pc = BL31_BASE,
23 .image_info.image_base = BL31_BASE,
24 .image_info.image_max_size = BL31_LIMIT - BL31_BASE,
/trusted-firmware-a-latest/plat/imx/imx8m/imx8mp/
Dimx8mp_bl2_mem_params_desc.c18 .ep_info.pc = BL31_BASE,
23 .image_info.image_base = BL31_BASE,
24 .image_info.image_max_size = BL31_LIMIT - BL31_BASE,
/trusted-firmware-a-latest/plat/qti/msm8916/
Dmsm8916_bl31_setup.c41 msm8916_plat_arch_setup(BL31_BASE, BL31_END - BL31_BASE); in bl31_plat_arch_setup()
Dplatform.mk74 BL31_BASE ?= 0x86500000
79 $(eval $(call add_define,BL31_BASE))
85 BL32_BASE ?= $(BL31_BASE)
/trusted-firmware-a-latest/plat/socionext/uniphier/include/
Dplatform_def.h56 #define BL31_BASE (UNIPHIER_MEM_BASE + UNIPHIER_BL31_OFFSET) macro
57 #define BL31_LIMIT (BL31_BASE + UNIPHIER_BL31_MAX_SIZE)
/trusted-firmware-a-latest/plat/allwinner/common/include/
Dplatform_def.h18 #define BL31_BASE SUNXI_DRAM_BASE macro
28 #define BL31_BASE (SUNXI_SRAM_A2_BASE + \ macro
/trusted-firmware-a-latest/plat/rpi/rpi3/aarch64/
Drpi3_bl2_mem_params_desc.c30 .ep_info.pc = BL31_BASE,
39 .image_info.image_base = BL31_BASE,
40 .image_info.image_max_size = BL31_LIMIT - BL31_BASE,
/trusted-firmware-a-latest/bl31/
Dbl31.ld.S15 RAM (rwx): ORIGIN = BL31_BASE, LENGTH = BL31_LIMIT - BL31_BASE
31 . = BL31_BASE; define

123456