| /hal_ti-latest/simplelink/source/ti/devices/cc13x2x7_cc26x2x7/driverlib/ |
| D | osc.h | 159 DDI16BitWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_CTL0, DDI_0_OSC_CTL0_XOSC_HF_POWER_MODE, in OSCXHfPowerModeSet() 181 DDI16BitfieldWrite( AUX_DDI0_OSC_BASE, DDI_0_OSC_O_CTL0, in OSCClockLossEventEnable() 204 DDI16BitfieldWrite( AUX_DDI0_OSC_BASE, DDI_0_OSC_O_CTL0, in OSCClockLossEventDisable() 288 return (DDI16BitfieldRead(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_STAT0, in OSCHfSourceReady() 316 … uint16_t hfSrc = HWREGH(AUX_DDI0_OSC_BASE + DDI_0_OSC_O_CTL0) & DDI_0_OSC_CTL0_SCLK_HF_SRC_SEL_M; in OSCHfSourceSwitch() 322 …HWREG(AUX_DDI0_OSC_BASE + DDI_O_MASK16B + (DDI_0_OSC_O_CTL0 << 1) + 4) = DDI_0_OSC_CTL0_CLK_DCDC_S… in OSCHfSourceSwitch() 324 HWREGH(AUX_DDI0_OSC_BASE + DDI_0_OSC_O_CTL0); in OSCHfSourceSwitch() 334 …HWREG(AUX_DDI0_OSC_BASE + DDI_O_MASK16B + (DDI_0_OSC_O_CTL0 << 1) + 4) = DDI_0_OSC_CTL0_CLK_DCDC_S… in OSCHfSourceSwitch() 383 uint16_t regVal = HWREGH(AUX_DDI0_OSC_BASE + DDI_0_OSC_O_CTL0); in OSC_IsHPOSCEnabledWithHfDerivedLfClock()
|
| D | setup_rom.c | 231 DDI32RegWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_ANABYPASSVAL1, ui32Trim); in SetupAfterColdResetWakeupFromShutDownCfg2() 236 DDI16BitfieldWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_LFOSCCTL, in SetupAfterColdResetWakeupFromShutDownCfg2() 246 DDI32RegWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_ANABYPASSVAL2, in SetupAfterColdResetWakeupFromShutDownCfg2() 251 DDI32RegWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_AMPCOMPTH2, ui32Trim); in SetupAfterColdResetWakeupFromShutDownCfg2() 253 DDI32RegWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_AMPCOMPTH1, ui32Trim); in SetupAfterColdResetWakeupFromShutDownCfg2() 259 DDI32RegWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_AMPCOMPCTL, ui32Trim); in SetupAfterColdResetWakeupFromShutDownCfg2() 265 HWREGB( AUX_DDI0_OSC_BASE + DDI_O_MASK4B + ( DDI_0_OSC_O_ADCDOUBLERNANOAMPCTL * 2 ) + 1 ) = in SetupAfterColdResetWakeupFromShutDownCfg2() 272 HWREGB( AUX_DDI0_OSC_BASE + DDI_O_MASK4B + ( DDI_0_OSC_O_ADCDOUBLERNANOAMPCTL * 2 ) + 1 ) = in SetupAfterColdResetWakeupFromShutDownCfg2() 279 DDI32RegWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_XOSCHFCTL, ui32Trim); in SetupAfterColdResetWakeupFromShutDownCfg2() 287 HWREGB( AUX_DDI0_OSC_BASE + DDI_O_MASK4B + ( DDI_0_OSC_O_ADCDOUBLERNANOAMPCTL * 2 ) + 4 ) = in SetupAfterColdResetWakeupFromShutDownCfg2() [all …]
|
| D | osc.c | 127 DDI16BitfieldWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_CTL0, in OSCClockSourceSet() 137 DDI16BitfieldWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_CTL0, in OSCClockSourceSet() 161 ui32ClockSource = DDI16BitfieldRead(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_STAT0, in OSCClockSourceGet() 167 ui32ClockSource = DDI16BitfieldRead(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_STAT0, in OSCClockSourceGet() 333 …DDI32RegWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_ANABYPASSVAL1, SetupGetTrimForAnabypassValue1( ccfg_M… in OSC_AdjustXoscHfCapArray() 726 ampValue = ( HWREG( AUX_DDI0_OSC_BASE + DDI_0_OSC_O_STAT1 ) & in OSCHF_DebugGetCrystalAmplitude() 746 ampCompTh1 = HWREG( AUX_DDI0_OSC_BASE + DDI_0_OSC_O_AMPCOMPTH1 ); in OSCHF_DebugGetExpectedAverageCrystalAmplitude()
|
| D | setup.c | 271 …HWREG(AUX_DDI0_OSC_BASE + DDI_O_MASK16B + (DDI_0_OSC_O_CTL0 << 1) + 4) = DDI_0_OSC_CTL0_CLK_DCDC_S… in TrimAfterColdResetWakeupFromShutDown() 273 HWREGH(AUX_DDI0_OSC_BASE + DDI_0_OSC_O_CTL0); in TrimAfterColdResetWakeupFromShutDown()
|
| D | ddi.h | 139 return(ui32Base == AUX_DDI0_OSC_BASE); in DDIBaseValid()
|
| /hal_ti-latest/simplelink/source/ti/devices/cc13x2_cc26x2/driverlib/ |
| D | osc.h | 161 DDI16BitWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_CTL0, DDI_0_OSC_CTL0_XOSC_HF_POWER_MODE, in OSCXHfPowerModeSet() 183 DDI16BitfieldWrite( AUX_DDI0_OSC_BASE, DDI_0_OSC_O_CTL0, in OSCClockLossEventEnable() 206 DDI16BitfieldWrite( AUX_DDI0_OSC_BASE, DDI_0_OSC_O_CTL0, in OSCClockLossEventDisable() 290 return (DDI16BitfieldRead(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_STAT0, in OSCHfSourceReady() 318 … uint16_t hfSrc = HWREGH(AUX_DDI0_OSC_BASE + DDI_0_OSC_O_CTL0) & DDI_0_OSC_CTL0_SCLK_HF_SRC_SEL_M; in OSCHfSourceSwitch() 324 …HWREG(AUX_DDI0_OSC_BASE + DDI_O_MASK16B + (DDI_0_OSC_O_CTL0 << 1) + 4) = DDI_0_OSC_CTL0_CLK_DCDC_S… in OSCHfSourceSwitch() 326 HWREGH(AUX_DDI0_OSC_BASE + DDI_0_OSC_O_CTL0); in OSCHfSourceSwitch() 336 …HWREG(AUX_DDI0_OSC_BASE + DDI_O_MASK16B + (DDI_0_OSC_O_CTL0 << 1) + 4) = DDI_0_OSC_CTL0_CLK_DCDC_S… in OSCHfSourceSwitch() 385 uint16_t regVal = HWREGH(AUX_DDI0_OSC_BASE + DDI_0_OSC_O_CTL0); in OSC_IsHPOSCEnabledWithHfDerivedLfClock()
|
| D | setup_rom.c | 232 DDI32RegWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_ANABYPASSVAL1, ui32Trim); in SetupAfterColdResetWakeupFromShutDownCfg2() 237 DDI16BitfieldWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_LFOSCCTL, in SetupAfterColdResetWakeupFromShutDownCfg2() 247 DDI32RegWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_ANABYPASSVAL2, in SetupAfterColdResetWakeupFromShutDownCfg2() 252 DDI32RegWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_AMPCOMPTH2, ui32Trim); in SetupAfterColdResetWakeupFromShutDownCfg2() 254 DDI32RegWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_AMPCOMPTH1, ui32Trim); in SetupAfterColdResetWakeupFromShutDownCfg2() 260 DDI32RegWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_AMPCOMPCTL, ui32Trim); in SetupAfterColdResetWakeupFromShutDownCfg2() 266 HWREGB( AUX_DDI0_OSC_BASE + DDI_O_MASK4B + ( DDI_0_OSC_O_ADCDOUBLERNANOAMPCTL * 2 ) + 1 ) = in SetupAfterColdResetWakeupFromShutDownCfg2() 273 HWREGB( AUX_DDI0_OSC_BASE + DDI_O_MASK4B + ( DDI_0_OSC_O_ADCDOUBLERNANOAMPCTL * 2 ) + 1 ) = in SetupAfterColdResetWakeupFromShutDownCfg2() 280 DDI32RegWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_XOSCHFCTL, ui32Trim); in SetupAfterColdResetWakeupFromShutDownCfg2() 288 HWREGB( AUX_DDI0_OSC_BASE + DDI_O_MASK4B + ( DDI_0_OSC_O_ADCDOUBLERNANOAMPCTL * 2 ) + 4 ) = in SetupAfterColdResetWakeupFromShutDownCfg2() [all …]
|
| D | osc.c | 129 DDI16BitfieldWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_CTL0, in OSCClockSourceSet() 139 DDI16BitfieldWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_CTL0, in OSCClockSourceSet() 163 ui32ClockSource = DDI16BitfieldRead(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_STAT0, in OSCClockSourceGet() 169 ui32ClockSource = DDI16BitfieldRead(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_STAT0, in OSCClockSourceGet() 334 …DDI32RegWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_ANABYPASSVAL1, SetupGetTrimForAnabypassValue1( ccfg_M… in OSC_AdjustXoscHfCapArray() 726 ampValue = ( HWREG( AUX_DDI0_OSC_BASE + DDI_0_OSC_O_STAT1 ) & in OSCHF_DebugGetCrystalAmplitude() 746 ampCompTh1 = HWREG( AUX_DDI0_OSC_BASE + DDI_0_OSC_O_AMPCOMPTH1 ); in OSCHF_DebugGetExpectedAverageCrystalAmplitude()
|
| D | setup.c | 263 …HWREG(AUX_DDI0_OSC_BASE + DDI_O_MASK16B + (DDI_0_OSC_O_CTL0 << 1) + 4) = DDI_0_OSC_CTL0_CLK_DCDC_S… in TrimAfterColdResetWakeupFromShutDown() 265 HWREGH(AUX_DDI0_OSC_BASE + DDI_0_OSC_O_CTL0); in TrimAfterColdResetWakeupFromShutDown()
|
| D | ddi.h | 142 return(ui32Base == AUX_DDI0_OSC_BASE); in DDIBaseValid()
|
| /hal_ti-latest/simplelink/source/ti/drivers/power/ |
| D | PowerCC26X2_calibrateRCOSC.c | 343 DDI16BitfieldWrite(AUX_DDI0_OSC_BASE, in runCalibrateFsm() 349 DDI16BitfieldRead(AUX_DDI0_OSC_BASE, in runCalibrateFsm() 397 DDI16BitfieldWrite(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_CTL0, in runCalibrateFsm() 427 DDI16BitfieldWrite(AUX_DDI0_OSC_BASE, in runCalibrateFsm() 434 DDI16BitfieldRead(AUX_DDI0_OSC_BASE, in runCalibrateFsm() 464 DDI16BitfieldWrite(AUX_DDI0_OSC_BASE, in runCalibrateFsm() 471 DDI16BitfieldRead(AUX_DDI0_OSC_BASE, in runCalibrateFsm() 647 (DDI32RegRead(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_RCOSCHFCTL) & in calibrateRcoscHf1() 652 (DDI32RegRead(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_CTL1_LOCAL) in calibrateRcoscHf1() 657 (DDI32RegRead(AUX_DDI0_OSC_BASE, DDI_0_OSC_O_ATESTCTL) in calibrateRcoscHf1() [all …]
|
| D | PowerCC26X2.c | 302 HWREG(AUX_DDI0_OSC_BASE + DDI_O_CLR + DDI_0_OSC_O_CTL0) = DDI_0_OSC_CTL0_XTAL_IS_24M; in Power_init() 381 AUX_DDI0_OSC_BASE, in Power_init() 1218 AUX_DDI0_OSC_BASE, in disableLFClockQualifiers() 1235 AUX_DDI0_OSC_BASE, in disableLFClockQualifiers() 1393 …HWREG(AUX_DDI0_OSC_BASE + DDI_O_SET + DDI_0_OSC_O_XOSCHFCTL) = DDI_0_OSC_XOSCHFCTL_TCXO_MODE_XOSC_… in configureXOSCHF() 1397 … HWREG(AUX_DDI0_OSC_BASE + DDI_O_SET + DDI_0_OSC_O_XOSCHFCTL) = DDI_0_OSC_XOSCHFCTL_TCXO_MODE; in configureXOSCHF() 1473 … HWREG(AUX_DDI0_OSC_BASE + DDI_O_CLR + DDI_0_OSC_O_XOSCHFCTL) = DDI_0_OSC_XOSCHFCTL_TCXO_MODE | in configureXOSCHF() 1478 … HWREG(AUX_DDI0_OSC_BASE + DDI_O_CLR + DDI_0_OSC_O_XOSCHFCTL) = DDI_0_OSC_XOSCHFCTL_TCXO_MODE | in configureXOSCHF() 1518 HWREG(AUX_DDI0_OSC_BASE + DDI_O_SET + DDI_0_OSC_O_XOSCHFCTL) = DDI_0_OSC_XOSCHFCTL_BYPASS; in switchToTCXO()
|
| /hal_ti-latest/simplelink/source/ti/devices/cc13x2x7_cc26x2x7/inc/ |
| D | hw_memmap.h | 97 #define AUX_DDI0_OSC_BASE 0x400CA000 // DDI macro
|
| /hal_ti-latest/simplelink/source/ti/devices/cc13x2_cc26x2/inc/ |
| D | hw_memmap.h | 97 #define AUX_DDI0_OSC_BASE 0x400CA000 // DDI macro
|