Home
last modified time | relevance | path

Searched refs:NSBank (Results 1 – 25 of 61) sorted by relevance

123

/hal_stm32-latest/stm32cube/stm32l1xx/drivers/src/
Dstm32l1xx_hal_nor.c264 (void)FSMC_NORSRAM_Timing_Init(hnor->Instance, Timing, hnor->Init.NSBank); in HAL_NOR_Init()
267 …(void)FSMC_NORSRAM_Extended_Timing_Init(hnor->Extended, ExtTiming, hnor->Init.NSBank, hnor->Init.E… in HAL_NOR_Init()
270 __FSMC_NORSRAM_ENABLE(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
286 if (hnor->Init.NSBank == FSMC_NORSRAM_BANK1) in HAL_NOR_Init()
290 else if (hnor->Init.NSBank == FSMC_NORSRAM_BANK2) in HAL_NOR_Init()
294 else if (hnor->Init.NSBank == FSMC_NORSRAM_BANK3) in HAL_NOR_Init()
305 (void)FSMC_NORSRAM_WriteOperation_Disable(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
344 (void)FSMC_NORSRAM_DeInit(hnor->Instance, hnor->Extended, hnor->Init.NSBank); in HAL_NOR_DeInit()
455 if (hnor->Init.NSBank == FSMC_NORSRAM_BANK1) in HAL_NOR_Read_ID()
459 else if (hnor->Init.NSBank == FSMC_NORSRAM_BANK2) in HAL_NOR_Read_ID()
[all …]
/hal_stm32-latest/stm32cube/stm32f2xx/drivers/src/
Dstm32f2xx_hal_nor.c268 (void)FSMC_NORSRAM_Timing_Init(hnor->Instance, Timing, hnor->Init.NSBank); in HAL_NOR_Init()
272 hnor->Init.NSBank, hnor->Init.ExtendedMode); in HAL_NOR_Init()
275 __FSMC_NORSRAM_ENABLE(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
291 if (hnor->Init.NSBank == FSMC_NORSRAM_BANK1) in HAL_NOR_Init()
295 else if (hnor->Init.NSBank == FSMC_NORSRAM_BANK2) in HAL_NOR_Init()
299 else if (hnor->Init.NSBank == FSMC_NORSRAM_BANK3) in HAL_NOR_Init()
310 (void)FSMC_NORSRAM_WriteOperation_Disable(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
358 (void)FSMC_NORSRAM_DeInit(hnor->Instance, hnor->Extended, hnor->Init.NSBank); in HAL_NOR_DeInit()
469 if (hnor->Init.NSBank == FSMC_NORSRAM_BANK1) in HAL_NOR_Read_ID()
473 else if (hnor->Init.NSBank == FSMC_NORSRAM_BANK2) in HAL_NOR_Read_ID()
[all …]
Dstm32f2xx_hal_sram.c207 (void)FSMC_NORSRAM_Timing_Init(hsram->Instance, Timing, hsram->Init.NSBank); in HAL_SRAM_Init()
210 (void)FSMC_NORSRAM_Extended_Timing_Init(hsram->Extended, ExtTiming, hsram->Init.NSBank, in HAL_SRAM_Init()
214 __FSMC_NORSRAM_ENABLE(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_Init()
244 (void)FSMC_NORSRAM_DeInit(hsram->Instance, hsram->Extended, hsram->Init.NSBank); in HAL_SRAM_DeInit()
941 (void)FSMC_NORSRAM_WriteOperation_Enable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Enable()
975 (void)FSMC_NORSRAM_WriteOperation_Disable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Disable()
/hal_stm32-latest/stm32cube/stm32u5xx/drivers/src/
Dstm32u5xx_hal_nor.c269 (void)FMC_NORSRAM_Timing_Init(hnor->Instance, Timing, hnor->Init.NSBank); in HAL_NOR_Init()
273 hnor->Init.NSBank, hnor->Init.ExtendedMode); in HAL_NOR_Init()
276 __FMC_NORSRAM_ENABLE(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
295 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Init()
299 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Init()
303 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK3) in HAL_NOR_Init()
314 (void)FMC_NORSRAM_WriteOperation_Disable(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
362 (void)FMC_NORSRAM_DeInit(hnor->Instance, hnor->Extended, hnor->Init.NSBank); in HAL_NOR_DeInit()
473 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Read_ID()
477 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Read_ID()
[all …]
Dstm32u5xx_ll_fmc.c187 assert_param(IS_FMC_NORSRAM_BANK(Init->NSBank)); in FMC_NORSRAM_Init()
206 __FMC_NORSRAM_DISABLE(Device, Init->NSBank); in FMC_NORSRAM_Init()
255 MODIFY_REG(Device->BTCR[Init->NSBank], mask, btcr_reg); in FMC_NORSRAM_Init()
258 …if ((Init->ContinuousClock == FMC_CONTINUOUS_CLOCK_SYNC_ASYNC) && (Init->NSBank != FMC_NORSRAM_BAN… in FMC_NORSRAM_Init()
263 if (Init->NSBank != FMC_NORSRAM_BANK1) in FMC_NORSRAM_Init()
279 switch (Init->NSBank) in FMC_NORSRAM_Init()
/hal_stm32-latest/stm32cube/stm32f4xx/drivers/src/
Dstm32f4xx_hal_nor.c269 (void)FMC_NORSRAM_Timing_Init(hnor->Instance, Timing, hnor->Init.NSBank); in HAL_NOR_Init()
273 hnor->Init.NSBank, hnor->Init.ExtendedMode); in HAL_NOR_Init()
276 __FMC_NORSRAM_ENABLE(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
292 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Init()
296 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Init()
300 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK3) in HAL_NOR_Init()
311 (void)FMC_NORSRAM_WriteOperation_Disable(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
359 (void)FMC_NORSRAM_DeInit(hnor->Instance, hnor->Extended, hnor->Init.NSBank); in HAL_NOR_DeInit()
470 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Read_ID()
474 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Read_ID()
[all …]
Dstm32f4xx_hal_sram.c208 (void)FMC_NORSRAM_Timing_Init(hsram->Instance, Timing, hsram->Init.NSBank); in HAL_SRAM_Init()
211 (void)FMC_NORSRAM_Extended_Timing_Init(hsram->Extended, ExtTiming, hsram->Init.NSBank, in HAL_SRAM_Init()
215 __FMC_NORSRAM_ENABLE(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_Init()
245 (void)FMC_NORSRAM_DeInit(hsram->Instance, hsram->Extended, hsram->Init.NSBank); in HAL_SRAM_DeInit()
942 (void)FMC_NORSRAM_WriteOperation_Enable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Enable()
976 (void)FMC_NORSRAM_WriteOperation_Disable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Disable()
/hal_stm32-latest/stm32cube/stm32f1xx/drivers/src/
Dstm32f1xx_hal_nor.c269 (void)FSMC_NORSRAM_Timing_Init(hnor->Instance, Timing, hnor->Init.NSBank); in HAL_NOR_Init()
273 hnor->Init.NSBank, hnor->Init.ExtendedMode); in HAL_NOR_Init()
276 __FSMC_NORSRAM_ENABLE(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
292 if (hnor->Init.NSBank == FSMC_NORSRAM_BANK1) in HAL_NOR_Init()
296 else if (hnor->Init.NSBank == FSMC_NORSRAM_BANK2) in HAL_NOR_Init()
300 else if (hnor->Init.NSBank == FSMC_NORSRAM_BANK3) in HAL_NOR_Init()
311 (void)FSMC_NORSRAM_WriteOperation_Disable(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
359 (void)FSMC_NORSRAM_DeInit(hnor->Instance, hnor->Extended, hnor->Init.NSBank); in HAL_NOR_DeInit()
470 if (hnor->Init.NSBank == FSMC_NORSRAM_BANK1) in HAL_NOR_Read_ID()
474 else if (hnor->Init.NSBank == FSMC_NORSRAM_BANK2) in HAL_NOR_Read_ID()
[all …]
Dstm32f1xx_hal_sram.c208 (void)FSMC_NORSRAM_Timing_Init(hsram->Instance, Timing, hsram->Init.NSBank); in HAL_SRAM_Init()
211 (void)FSMC_NORSRAM_Extended_Timing_Init(hsram->Extended, ExtTiming, hsram->Init.NSBank, in HAL_SRAM_Init()
215 __FSMC_NORSRAM_ENABLE(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_Init()
245 (void)FSMC_NORSRAM_DeInit(hsram->Instance, hsram->Extended, hsram->Init.NSBank); in HAL_SRAM_DeInit()
942 (void)FSMC_NORSRAM_WriteOperation_Enable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Enable()
976 (void)FSMC_NORSRAM_WriteOperation_Disable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Disable()
/hal_stm32-latest/stm32cube/stm32f7xx/drivers/src/
Dstm32f7xx_hal_nor.c268 (void)FMC_NORSRAM_Timing_Init(hnor->Instance, Timing, hnor->Init.NSBank); in HAL_NOR_Init()
272 hnor->Init.NSBank, hnor->Init.ExtendedMode); in HAL_NOR_Init()
275 __FMC_NORSRAM_ENABLE(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
291 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Init()
295 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Init()
299 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK3) in HAL_NOR_Init()
310 (void)FMC_NORSRAM_WriteOperation_Disable(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
358 (void)FMC_NORSRAM_DeInit(hnor->Instance, hnor->Extended, hnor->Init.NSBank); in HAL_NOR_DeInit()
469 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Read_ID()
473 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Read_ID()
[all …]
Dstm32f7xx_hal_sram.c207 (void)FMC_NORSRAM_Timing_Init(hsram->Instance, Timing, hsram->Init.NSBank); in HAL_SRAM_Init()
210 (void)FMC_NORSRAM_Extended_Timing_Init(hsram->Extended, ExtTiming, hsram->Init.NSBank, in HAL_SRAM_Init()
214 __FMC_NORSRAM_ENABLE(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_Init()
244 (void)FMC_NORSRAM_DeInit(hsram->Instance, hsram->Extended, hsram->Init.NSBank); in HAL_SRAM_DeInit()
941 (void)FMC_NORSRAM_WriteOperation_Enable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Enable()
975 (void)FMC_NORSRAM_WriteOperation_Disable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Disable()
/hal_stm32-latest/stm32cube/stm32h7xx/drivers/src/
Dstm32h7xx_hal_nor.c268 (void)FMC_NORSRAM_Timing_Init(hnor->Instance, Timing, hnor->Init.NSBank); in HAL_NOR_Init()
272 hnor->Init.NSBank, hnor->Init.ExtendedMode); in HAL_NOR_Init()
275 __FMC_NORSRAM_ENABLE(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
294 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Init()
298 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Init()
302 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK3) in HAL_NOR_Init()
313 (void)FMC_NORSRAM_WriteOperation_Disable(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
361 (void)FMC_NORSRAM_DeInit(hnor->Instance, hnor->Extended, hnor->Init.NSBank); in HAL_NOR_DeInit()
472 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Read_ID()
476 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Read_ID()
[all …]
Dstm32h7xx_hal_sram.c207 (void)FMC_NORSRAM_Timing_Init(hsram->Instance, Timing, hsram->Init.NSBank); in HAL_SRAM_Init()
210 (void)FMC_NORSRAM_Extended_Timing_Init(hsram->Extended, ExtTiming, hsram->Init.NSBank, in HAL_SRAM_Init()
214 __FMC_NORSRAM_ENABLE(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_Init()
247 (void)FMC_NORSRAM_DeInit(hsram->Instance, hsram->Extended, hsram->Init.NSBank); in HAL_SRAM_DeInit()
944 (void)FMC_NORSRAM_WriteOperation_Enable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Enable()
978 (void)FMC_NORSRAM_WriteOperation_Disable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Disable()
/hal_stm32-latest/stm32cube/stm32n6xx/drivers/src/
Dstm32n6xx_hal_nor.c268 (void)FMC_NORSRAM_Timing_Init(hnor->Instance, Timing, hnor->Init.NSBank); in HAL_NOR_Init()
272 hnor->Init.NSBank, hnor->Init.ExtendedMode); in HAL_NOR_Init()
275 __FMC_NORSRAM_ENABLE(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
294 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Init()
298 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Init()
302 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK3) in HAL_NOR_Init()
313 (void)FMC_NORSRAM_WriteOperation_Disable(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
361 (void)FMC_NORSRAM_DeInit(hnor->Instance, hnor->Extended, hnor->Init.NSBank); in HAL_NOR_DeInit()
472 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Read_ID()
476 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Read_ID()
[all …]
/hal_stm32-latest/stm32cube/stm32h5xx/drivers/src/
Dstm32h5xx_hal_nor.c269 (void)FMC_NORSRAM_Timing_Init(hnor->Instance, Timing, hnor->Init.NSBank); in HAL_NOR_Init()
273 hnor->Init.NSBank, hnor->Init.ExtendedMode); in HAL_NOR_Init()
276 __FMC_NORSRAM_ENABLE(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
295 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Init()
299 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Init()
303 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK3) in HAL_NOR_Init()
314 (void)FMC_NORSRAM_WriteOperation_Disable(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
362 (void)FMC_NORSRAM_DeInit(hnor->Instance, hnor->Extended, hnor->Init.NSBank); in HAL_NOR_DeInit()
473 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Read_ID()
477 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Read_ID()
[all …]
/hal_stm32-latest/stm32cube/stm32f3xx/drivers/src/
Dstm32f3xx_hal_nor.c269 (void)FMC_NORSRAM_Timing_Init(hnor->Instance, Timing, hnor->Init.NSBank); in HAL_NOR_Init()
273 hnor->Init.NSBank, hnor->Init.ExtendedMode); in HAL_NOR_Init()
276 __FMC_NORSRAM_ENABLE(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
292 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Init()
296 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Init()
300 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK3) in HAL_NOR_Init()
311 (void)FMC_NORSRAM_WriteOperation_Disable(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
359 (void)FMC_NORSRAM_DeInit(hnor->Instance, hnor->Extended, hnor->Init.NSBank); in HAL_NOR_DeInit()
470 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Read_ID()
474 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Read_ID()
[all …]
Dstm32f3xx_hal_sram.c208 (void)FMC_NORSRAM_Timing_Init(hsram->Instance, Timing, hsram->Init.NSBank); in HAL_SRAM_Init()
211 (void)FMC_NORSRAM_Extended_Timing_Init(hsram->Extended, ExtTiming, hsram->Init.NSBank, in HAL_SRAM_Init()
215 __FMC_NORSRAM_ENABLE(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_Init()
245 (void)FMC_NORSRAM_DeInit(hsram->Instance, hsram->Extended, hsram->Init.NSBank); in HAL_SRAM_DeInit()
942 (void)FMC_NORSRAM_WriteOperation_Enable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Enable()
976 (void)FMC_NORSRAM_WriteOperation_Disable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Disable()
/hal_stm32-latest/stm32cube/stm32l4xx/drivers/src/
Dstm32l4xx_hal_nor.c269 (void)FMC_NORSRAM_Timing_Init(hnor->Instance, Timing, hnor->Init.NSBank); in HAL_NOR_Init()
273 hnor->Init.NSBank, hnor->Init.ExtendedMode); in HAL_NOR_Init()
276 __FMC_NORSRAM_ENABLE(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
292 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Init()
296 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Init()
300 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK3) in HAL_NOR_Init()
311 (void)FMC_NORSRAM_WriteOperation_Disable(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
359 (void)FMC_NORSRAM_DeInit(hnor->Instance, hnor->Extended, hnor->Init.NSBank); in HAL_NOR_DeInit()
470 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Read_ID()
474 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Read_ID()
[all …]
/hal_stm32-latest/stm32cube/stm32l5xx/drivers/src/
Dstm32l5xx_hal_nor.c268 (void)FMC_NORSRAM_Timing_Init(hnor->Instance, Timing, hnor->Init.NSBank); in HAL_NOR_Init()
272 hnor->Init.NSBank, hnor->Init.ExtendedMode); in HAL_NOR_Init()
275 __FMC_NORSRAM_ENABLE(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
291 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Init()
295 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Init()
299 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK3) in HAL_NOR_Init()
310 (void)FMC_NORSRAM_WriteOperation_Disable(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
358 (void)FMC_NORSRAM_DeInit(hnor->Instance, hnor->Extended, hnor->Init.NSBank); in HAL_NOR_DeInit()
469 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Read_ID()
473 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Read_ID()
[all …]
Dstm32l5xx_hal_sram.c207 (void)FMC_NORSRAM_Timing_Init(hsram->Instance, Timing, hsram->Init.NSBank); in HAL_SRAM_Init()
210 (void)FMC_NORSRAM_Extended_Timing_Init(hsram->Extended, ExtTiming, hsram->Init.NSBank, in HAL_SRAM_Init()
214 __FMC_NORSRAM_ENABLE(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_Init()
244 (void)FMC_NORSRAM_DeInit(hsram->Instance, hsram->Extended, hsram->Init.NSBank); in HAL_SRAM_DeInit()
941 (void)FMC_NORSRAM_WriteOperation_Enable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Enable()
975 (void)FMC_NORSRAM_WriteOperation_Disable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Disable()
Dstm32l5xx_ll_fmc.c182 assert_param(IS_FMC_NORSRAM_BANK(Init->NSBank)); in FMC_NORSRAM_Init()
201 __FMC_NORSRAM_DISABLE(Device, Init->NSBank); in FMC_NORSRAM_Init()
250 MODIFY_REG(Device->BTCR[Init->NSBank], mask, btcr_reg); in FMC_NORSRAM_Init()
253 …if ((Init->ContinuousClock == FMC_CONTINUOUS_CLOCK_SYNC_ASYNC) && (Init->NSBank != FMC_NORSRAM_BAN… in FMC_NORSRAM_Init()
258 if (Init->NSBank != FMC_NORSRAM_BANK1) in FMC_NORSRAM_Init()
274 switch (Init->NSBank) in FMC_NORSRAM_Init()
/hal_stm32-latest/stm32cube/stm32h7rsxx/drivers/src/
Dstm32h7rsxx_hal_nor.c268 (void)FMC_NORSRAM_Timing_Init(hnor->Instance, Timing, hnor->Init.NSBank); in HAL_NOR_Init()
272 hnor->Init.NSBank, hnor->Init.ExtendedMode); in HAL_NOR_Init()
275 __FMC_NORSRAM_ENABLE(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
294 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Init()
298 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Init()
302 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK3) in HAL_NOR_Init()
313 (void)FMC_NORSRAM_WriteOperation_Disable(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
361 (void)FMC_NORSRAM_DeInit(hnor->Instance, hnor->Extended, hnor->Init.NSBank); in HAL_NOR_DeInit()
472 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Read_ID()
476 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Read_ID()
[all …]
/hal_stm32-latest/stm32cube/stm32g4xx/drivers/src/
Dstm32g4xx_hal_nor.c269 (void)FMC_NORSRAM_Timing_Init(hnor->Instance, Timing, hnor->Init.NSBank); in HAL_NOR_Init()
273 hnor->Init.NSBank, hnor->Init.ExtendedMode); in HAL_NOR_Init()
276 __FMC_NORSRAM_ENABLE(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
292 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Init()
296 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Init()
300 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK3) in HAL_NOR_Init()
311 (void)FMC_NORSRAM_WriteOperation_Disable(hnor->Instance, hnor->Init.NSBank); in HAL_NOR_Init()
359 (void)FMC_NORSRAM_DeInit(hnor->Instance, hnor->Extended, hnor->Init.NSBank); in HAL_NOR_DeInit()
470 if (hnor->Init.NSBank == FMC_NORSRAM_BANK1) in HAL_NOR_Read_ID()
474 else if (hnor->Init.NSBank == FMC_NORSRAM_BANK2) in HAL_NOR_Read_ID()
[all …]
Dstm32g4xx_ll_fmc.c187 assert_param(IS_FMC_NORSRAM_BANK(Init->NSBank)); in FMC_NORSRAM_Init()
206 __FMC_NORSRAM_DISABLE(Device, Init->NSBank); in FMC_NORSRAM_Init()
255 MODIFY_REG(Device->BTCR[Init->NSBank], mask, btcr_reg); in FMC_NORSRAM_Init()
258 …if ((Init->ContinuousClock == FMC_CONTINUOUS_CLOCK_SYNC_ASYNC) && (Init->NSBank != FMC_NORSRAM_BAN… in FMC_NORSRAM_Init()
263 if (Init->NSBank != FMC_NORSRAM_BANK1) in FMC_NORSRAM_Init()
279 switch (Init->NSBank) in FMC_NORSRAM_Init()
/hal_stm32-latest/stm32cube/stm32mp1xx/drivers/src/
Dstm32mp1xx_hal_sram.c206 (void)FMC_NORSRAM_Timing_Init(hsram->Instance, Timing, hsram->Init.NSBank); in HAL_SRAM_Init()
209 …(void)FMC_NORSRAM_Extended_Timing_Init(hsram->Extended, ExtTiming, hsram->Init.NSBank, hsram->Ini… in HAL_SRAM_Init()
212 __FMC_NORSRAM_ENABLE(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_Init()
245 (void)FMC_NORSRAM_DeInit(hsram->Instance, hsram->Extended, hsram->Init.NSBank); in HAL_SRAM_DeInit()
942 (void)FMC_NORSRAM_WriteOperation_Enable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Enable()
976 (void)FMC_NORSRAM_WriteOperation_Disable(hsram->Instance, hsram->Init.NSBank); in HAL_SRAM_WriteOperation_Disable()

123