Home
last modified time | relevance | path

Searched refs:SCG_CSR_SCS_SHIFT (Results 1 – 5 of 5) sorted by relevance

/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/
Dsystem_RV32M1_zero_riscy.c397 switch ((SCG->CSR & SCG_CSR_SCS_MASK) >> SCG_CSR_SCS_SHIFT) { in SystemCoreClockUpdate()
Dsystem_RV32M1_ri5cy.c394 switch ((SCG->CSR & SCG_CSR_SCS_MASK) >> SCG_CSR_SCS_SHIFT) { in SystemCoreClockUpdate()
DRV32M1_ri5cy.h16338 #define SCG_CSR_SCS_SHIFT (24U) macro
16349 #define SCG_CSR_SCS(x) (((uint32_t)(((uint32_t)(x)) << SCG_CSR_SCS_SHIFT)…
DRV32M1_zero_riscy.h17166 #define SCG_CSR_SCS_SHIFT (24U) macro
17177 #define SCG_CSR_SCS(x) (((uint32_t)(((uint32_t)(x)) << SCG_CSR_SCS_SHIFT)…
/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/drivers/
Dfsl_clock.c29 #define SCG_CSR_SCS_VAL ((SCG->CSR & SCG_CSR_SCS_MASK) >> SCG_CSR_SCS_SHIFT)