Home
last modified time | relevance | path

Searched refs:LPFLLCFG (Results 1 – 5 of 5) sorted by relevance

/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/drivers/
Dfsl_clock.c47 #define SCG_LPFLLCFG_FSEL_VAL ((SCG->LPFLLCFG & SCG_LPFLLCFG_FSEL_MASK) >> SCG_LPFLLCFG_FSEL_SHIFT)
687 SCG->LPFLLCFG = SCG_LPFLLCFG_FSEL(config->range); in CLOCK_InitLpFll()
/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/
Dsystem_RV32M1_zero_riscy.c412 …SCGOUTClock = 48000000 + ((SCG->LPFLLCFG & SCG_LPFLLCFG_FSEL_MASK) >> SCG_LPFLLCFG_FSEL_SHIFT) * 2… in SystemCoreClockUpdate()
Dsystem_RV32M1_ri5cy.c409 …SCGOUTClock = 48000000 + ((SCG->LPFLLCFG & SCG_LPFLLCFG_FSEL_MASK) >> SCG_LPFLLCFG_FSEL_SHIFT) * 2… in SystemCoreClockUpdate()
DRV32M1_ri5cy.h16205 …__IO uint32_t LPFLLCFG; /**< Low Power FLL Configuration Register, offset… member
DRV32M1_zero_riscy.h17033 …__IO uint32_t LPFLLCFG; /**< Low Power FLL Configuration Register, offset… member