/hal_nxp-latest/mcux/mcux-sdk/drivers/flexcomm/usart/ |
D | fsl_usart.c | 236 base->CFG = USART_CFG_PARITYSEL(config->parityMode) | USART_CFG_STOPLEN(config->stopBitCount) | in USART_Init() 281 if ((base->CFG & (USART_CFG_ENABLE_MASK)) != 0U) in USART_Deinit() 296 base->CFG &= ~(USART_CFG_ENABLE_MASK); in USART_Deinit() 448 if ((base->CFG & USART_CFG_SYNCEN_MASK) != 0U) in USART_SetBaudRate() 450 if ((base->CFG & USART_CFG_SYNCMST_MASK) != 0U) in USART_SetBaudRate() 530 base->CFG &= ~(USART_CFG_ENABLE_MASK); in USART_Enable32kMode() 533 base->CFG |= USART_CFG_MODE32K_MASK; in USART_Enable32kMode() 545 base->CFG &= ~(USART_CFG_MODE32K_MASK); in USART_Enable32kMode() 552 base->CFG |= USART_CFG_ENABLE_MASK; in USART_Enable32kMode() 573 temp = base->CFG & ~((uint32_t)USART_CFG_DATALEN_MASK | (uint32_t)USART_CFG_PARITYSEL_MASK); in USART_Enable9bitMode() [all …]
|
D | fsl_usart.h | 459 base->CFG |= (uint32_t)USART_CFG_AUTOADDR_MASK; in USART_EnableMatchAddress() 464 base->CFG &= ~(uint32_t)USART_CFG_AUTOADDR_MASK; in USART_EnableMatchAddress() 621 base->CFG |= USART_CFG_CTSEN_MASK; in USART_EnableCTS() 625 base->CFG &= ~USART_CFG_CTSEN_MASK; in USART_EnableCTS()
|
/hal_nxp-latest/mcux/mcux-sdk/drivers/flexcomm/i2c/ |
D | fsl_i2c.h | 531 base->CFG = (base->CFG & (uint32_t)I2C_CFG_MASK) | I2C_CFG_MSTEN_MASK; in I2C_MasterEnable() 535 base->CFG = (base->CFG & (uint32_t)I2C_CFG_MASK) & ~I2C_CFG_MSTEN_MASK; in I2C_MasterEnable() 928 base->CFG = (base->CFG & (uint32_t)I2C_CFG_MASK) | I2C_CFG_SLVEN_MASK; in I2C_SlaveEnable() 932 base->CFG = (base->CFG & (uint32_t)I2C_CFG_MASK) & ~I2C_CFG_SLVEN_MASK; in I2C_SlaveEnable()
|
/hal_nxp-latest/mcux/mcux-sdk/boards/frdmrw612/ |
D | board.c | 372 status = (status == kStatus_Success) ? OCOTP_OtpFuseRead(149, &gdetData.CFG[0]) : status; in ConfigSvcSensor() 373 status = (status == kStatus_Success) ? OCOTP_OtpFuseRead(150, &gdetData.CFG[1]) : status; in ConfigSvcSensor() 374 status = (status == kStatus_Success) ? OCOTP_OtpFuseRead(151, &gdetData.CFG[2]) : status; in ConfigSvcSensor() 376 …status == kStatus_Success) ? OCOTP_OtpFuseRead((rev == 2U) ? 155 : 152, &gdetData.CFG[3]) : status; in ConfigSvcSensor() 377 status = (status == kStatus_Success) ? OCOTP_OtpFuseRead(153, &gdetData.CFG[4]) : status; in ConfigSvcSensor() 378 status = (status == kStatus_Success) ? OCOTP_OtpFuseRead(154, &gdetData.CFG[5]) : status; in ConfigSvcSensor()
|
/hal_nxp-latest/mcux/mcux-sdk/drivers/adc_12b1msps_sar/ |
D | fsl_adc.c | 75 tmp32 = base->CFG & (ADC_CFG_AVGS_MASK | ADC_CFG_ADTRG_MASK); /* Reserve AVGS and ADTRG bits. */ in ADC_Init() 94 base->CFG = tmp32; in ADC_Init() 232 if (0U != (ADC_CFG_ADTRG_MASK & base->CFG)) in ADC_DoAutoCalibration() 369 tmp32 = base->CFG & ~ADC_CFG_AVGS_MASK; in ADC_SetHardwareAverageConfig() 371 base->CFG = tmp32; in ADC_SetHardwareAverageConfig()
|
D | fsl_adc.h | 359 base->CFG |= ADC_CFG_ADTRG_MASK; in ADC_EnableHardwareTrigger() 363 base->CFG &= ~ADC_CFG_ADTRG_MASK; in ADC_EnableHardwareTrigger()
|
/hal_nxp-latest/mcux/mcux-sdk/drivers/puf/ |
D | fsl_puf.h | 295 base->CFG |= PUF_CFG_BLOCKKEYOUTPUT_MASK; /* block set key */ in PUF_BlockSetKey() 302 base->CFG |= PUF_CFG_PUF_BLOCK_SET_KEY_MASK; /* block set key */ in PUF_BlockSetKey() 309 base->CFG |= PUF_CFG_BLOCKENROLL_SETKEY_MASK; /* block enroll */ in PUF_BlockEnroll() 316 base->CFG |= PUF_CFG_PUF_BLOCK_ENROLL_MASK; /* block enroll */ in PUF_BlockEnroll()
|
D | fsl_puf.c | 89 conf->puf_sram_base->CFG |= PUF_ENABLE_CTRL; in puf_powerOn() 146 conf->puf_sram_base->CFG &= PUF_ENABLE_MASK; in PUF_PowerCycle() 213 conf->puf_sram_base->CFG |= PUF_SRAM_CTRL_CFG_CKGATING(conf->CKGATING); in PUF_Init() 266 conf->puf_sram_base->CFG &= PUF_ENABLE_MASK; in PUF_Deinit()
|
/hal_nxp-latest/mcux/mcux-sdk/components/adc_sensor/ |
D | fsl_adapter_lpadc_sensor.c | 152 if (((state->adc->CFG & ADC_CFG_REFSEL_MASK) >> ADC_CFG_REFSEL_SHIFT) != (uint32_t)vrefSrc) in HAL_AdcSensorTriggerTemp() 155 state->adc->CFG = (state->adc->CFG & ~ADC_CFG_REFSEL_MASK) | ADC_CFG_REFSEL(vrefSrc); in HAL_AdcSensorTriggerTemp() 204 …if (((state->adc->CFG & ADC_CFG_REFSEL_MASK) >> ADC_CFG_REFSEL_SHIFT) != (uint32_t)config->refVolt… in HAL_AdcSensorTriggerVolt() 207 … state->adc->CFG = (state->adc->CFG & ~ADC_CFG_REFSEL_MASK) | ADC_CFG_REFSEL(config->refVoltSrc); in HAL_AdcSensorTriggerVolt()
|
/hal_nxp-latest/mcux/mcux-sdk/boards/rdrw612bga/ |
D | board.c | 465 status = (status == kStatus_Success) ? OCOTP_OtpFuseRead(149, &gdetData.CFG[0]) : status; in ConfigSvcSensor() 466 status = (status == kStatus_Success) ? OCOTP_OtpFuseRead(150, &gdetData.CFG[1]) : status; in ConfigSvcSensor() 467 status = (status == kStatus_Success) ? OCOTP_OtpFuseRead(151, &gdetData.CFG[2]) : status; in ConfigSvcSensor() 469 …status == kStatus_Success) ? OCOTP_OtpFuseRead((rev == 2U) ? 155 : 152, &gdetData.CFG[3]) : status; in ConfigSvcSensor() 470 status = (status == kStatus_Success) ? OCOTP_OtpFuseRead(153, &gdetData.CFG[4]) : status; in ConfigSvcSensor() 471 status = (status == kStatus_Success) ? OCOTP_OtpFuseRead(154, &gdetData.CFG[5]) : status; in ConfigSvcSensor()
|
/hal_nxp-latest/mcux/mcux-sdk/drivers/spc/ |
D | fsl_spc.c | 116 base->CFG |= SPC_CFG_INTG_PWSWTCH_WKUP_ACTIVE_EN_MASK; in SPC_SetActiveModeIntegratedPowerSwitchConfig() 120 base->CFG &= ~SPC_CFG_INTG_PWSWTCH_WKUP_ACTIVE_EN_MASK; in SPC_SetActiveModeIntegratedPowerSwitchConfig() 125 base->CFG |= SPC_CFG_INTG_PWSWTCH_SLEEP_ACTIVE_EN_MASK; in SPC_SetActiveModeIntegratedPowerSwitchConfig() 129 base->CFG &= ~SPC_CFG_INTG_PWSWTCH_SLEEP_ACTIVE_EN_MASK; in SPC_SetActiveModeIntegratedPowerSwitchConfig() 208 base->CFG |= SPC_CFG_INTG_PWSWTCH_WKUP_EN_MASK; in SPC_SetLowPowerModeIntegratedPowerSwitchConfig() 212 base->CFG &= ~SPC_CFG_INTG_PWSWTCH_WKUP_EN_MASK; in SPC_SetLowPowerModeIntegratedPowerSwitchConfig() 217 base->CFG |= SPC_CFG_INTG_PWSWTCH_SLEEP_EN_MASK; in SPC_SetLowPowerModeIntegratedPowerSwitchConfig() 221 base->CFG &= ~SPC_CFG_INTG_PWSWTCH_SLEEP_EN_MASK; in SPC_SetLowPowerModeIntegratedPowerSwitchConfig()
|
D | fsl_spc.h | 551 base->CFG &= ~SPC_CFG_INTG_PWSWTCH_WKUP_ACTIVE_EN_MASK; in SPC_SoftwareGatePowerSwitch() 552 base->CFG |= SPC_CFG_INTG_PWSWTCH_SLEEP_ACTIVE_EN_MASK; in SPC_SoftwareGatePowerSwitch() 556 base->CFG &= ~SPC_CFG_INTG_PWSWTCH_SLEEP_ACTIVE_EN_MASK; in SPC_SoftwareGatePowerSwitch() 557 base->CFG |= SPC_CFG_INTG_PWSWTCH_WKUP_ACTIVE_EN_MASK; in SPC_SoftwareGatePowerSwitch() 568 …base->CFG &= ~(SPC_CFG_INTG_PWSWTCH_WKUP_ACTIVE_EN_MASK | SPC_CFG_INTG_PWSWTCH_SLEEP_ACTIVE_EN_MAS… in SPC_PowerModeControlPowerSwitch() 569 base->CFG |= (SPC_CFG_INTG_PWSWTCH_SLEEP_EN_MASK | SPC_CFG_INTG_PWSWTCH_WKUP_EN_MASK); in SPC_PowerModeControlPowerSwitch()
|
/hal_nxp-latest/mcux/mcux-sdk/drivers/lpc_miniusart/ |
D | fsl_usart.h | 524 base->CFG |= USART_CFG_CTSEN_MASK; in USART_EnableCTS() 528 base->CFG &= ~USART_CFG_CTSEN_MASK; in USART_EnableCTS() 545 base->CFG |= USART_CFG_ENABLE_MASK; in USART_EnableTx() 567 base->CFG |= USART_CFG_ENABLE_MASK; in USART_EnableRx() 574 base->CFG &= ~USART_CFG_ENABLE_MASK; in USART_EnableRx()
|
D | fsl_usart.c | 232 base->CFG = USART_CFG_PARITYSEL(config->parityMode) | USART_CFG_STOPLEN(config->stopBitCount) | in USART_Init() 284 base->CFG &= ~(USART_CFG_ENABLE_MASK); in USART_Deinit() 359 if (0U != (base->CFG & USART_CFG_SYNCEN_MASK)) in USART_SetBaudRate() 400 if (0U != (base->CFG & USART_CFG_SYNCEN_MASK)) in USART_SetBaudRate()
|
/hal_nxp-latest/mcux/mcux-sdk/drivers/lpc_i2c/ |
D | fsl_i2c.h | 465 base->CFG = (base->CFG & I2C_CFG_MASK) | (uint32_t)I2C_CFG_MSTEN_MASK; in I2C_MasterEnable() 469 base->CFG = (base->CFG & I2C_CFG_MASK) & (~(uint32_t)I2C_CFG_MSTEN_MASK); in I2C_MasterEnable() 833 base->CFG = I2C_CFG_SLVEN(enable); in I2C_SlaveEnable()
|
/hal_nxp-latest/mcux/mcux-sdk/drivers/lpc_dma/ |
D | fsl_dma.h | 435 base->CHANNEL[channel].CFG |= DMA_CHANNEL_CFG_PERIPHREQEN_MASK; in DMA_EnableChannelPeriphRq() 449 base->CHANNEL[channel].CFG &= ~DMA_CHANNEL_CFG_PERIPHREQEN_MASK; in DMA_DisableChannelPeriphRq() 519 base->CHANNEL[channel].CFG = in DMA_SetChannelPriority() 520 …(base->CHANNEL[channel].CFG & (~(DMA_CHANNEL_CFG_CHPRIORITY_MASK))) | DMA_CHANNEL_CFG_CHPRIORITY(p… in DMA_SetChannelPriority() 534 … return (dma_priority_t)(uint8_t)((base->CHANNEL[channel].CFG & DMA_CHANNEL_CFG_CHPRIORITY_MASK) >> in DMA_GetChannelPriority()
|
D | fsl_dma.c | 192 tmpReg = base->CHANNEL[channel].CFG & (~tmpReg); in DMA_ConfigureChannelTrigger() 194 base->CHANNEL[channel].CFG = tmpReg; in DMA_ConfigureChannelTrigger() 635 tmpReg = base->CHANNEL[channel].CFG & (~tmpReg); in DMA_SetChannelConfig() 644 base->CHANNEL[channel].CFG = tmpReg; in DMA_SetChannelConfig() 1004 if ((handle->base->CHANNEL[handle->channel].CFG & DMA_CHANNEL_CFG_HWTRIGEN_MASK) == 0U) in DMA_StartTransfer()
|
/hal_nxp-latest/mcux/mcux-sdk/drivers/flexcomm/spi/ |
D | fsl_spi.c | 204 tmpConfig = base->CFG; in SPI_MasterInit() 219 base->CFG = tmpConfig; in SPI_MasterInit() 316 tmpConfig = base->CFG; in SPI_SlaveInit() 327 base->CFG = tmpConfig; in SPI_SlaveInit() 364 base->CFG &= ~(SPI_CFG_ENABLE_MASK); in SPI_Deinit() 489 if ((base->CFG & SPI_CFG_MASTER_MASK) != 0U) in SPI_MasterTransferCreateHandle()
|
/hal_nxp-latest/mcux/mcux-sdk/drivers/lpc_minispi/ |
D | fsl_spi.h | 375 base->CFG |= SPI_CFG_ENABLE_MASK; in SPI_Enable() 379 base->CFG &= ~SPI_CFG_ENABLE_MASK; in SPI_Enable() 462 return (bool)(((base->CFG) & SPI_CFG_MASTER_MASK) >> SPI_CFG_MASTER_SHIFT); in SPI_IsMaster()
|
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5516/drivers/ |
D | fsl_power.c | 50 __IO uint32_t CFG; /*!< Low Power Mode Configuration, and miscallenous options */ member 358 p_lowpower_cfg->CFG |= (uint32_t)LOWPOWER_CFG_SELCLOCK_12MHZ << LOWPOWER_CFG_SELCLOCK_INDEX; in POWER_EnterLowPower() 416 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_DEEPSLEEP in POWER_EnterDeepSleep() 512 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_POWERDOWN in POWER_EnterPowerDown() 617 PUF_SRAM_CTRL->CFG |= PUF_SRAM_CTRL_CFG_ENABLE_MASK | PUF_SRAM_CTRL_CFG_CKGATING_MASK; in POWER_EnterPowerDown() 688 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_DEEPPOWERDOWN in POWER_EnterDeepPowerDown()
|
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC55S14/drivers/ |
D | fsl_power.c | 50 __IO uint32_t CFG; /*!< Low Power Mode Configuration, and miscallenous options */ member 358 p_lowpower_cfg->CFG |= (uint32_t)LOWPOWER_CFG_SELCLOCK_12MHZ << LOWPOWER_CFG_SELCLOCK_INDEX; in POWER_EnterLowPower() 416 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_DEEPSLEEP in POWER_EnterDeepSleep() 512 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_POWERDOWN in POWER_EnterPowerDown() 617 PUF_SRAM_CTRL->CFG |= PUF_SRAM_CTRL_CFG_ENABLE_MASK | PUF_SRAM_CTRL_CFG_CKGATING_MASK; in POWER_EnterPowerDown() 688 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_DEEPPOWERDOWN in POWER_EnterDeepPowerDown()
|
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5512/drivers/ |
D | fsl_power.c | 50 __IO uint32_t CFG; /*!< Low Power Mode Configuration, and miscallenous options */ member 358 p_lowpower_cfg->CFG |= (uint32_t)LOWPOWER_CFG_SELCLOCK_12MHZ << LOWPOWER_CFG_SELCLOCK_INDEX; in POWER_EnterLowPower() 416 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_DEEPSLEEP in POWER_EnterDeepSleep() 512 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_POWERDOWN in POWER_EnterPowerDown() 617 PUF_SRAM_CTRL->CFG |= PUF_SRAM_CTRL_CFG_ENABLE_MASK | PUF_SRAM_CTRL_CFG_CKGATING_MASK; in POWER_EnterPowerDown() 688 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_DEEPPOWERDOWN in POWER_EnterDeepPowerDown()
|
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC55S04/drivers/ |
D | fsl_power.c | 50 __IO uint32_t CFG; /*!< Low Power Mode Configuration, and miscallenous options */ member 357 p_lowpower_cfg->CFG |= (uint32_t)LOWPOWER_CFG_SELCLOCK_12MHZ << LOWPOWER_CFG_SELCLOCK_INDEX; in POWER_EnterLowPower() 414 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_DEEPSLEEP in POWER_EnterDeepSleep() 501 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_POWERDOWN in POWER_EnterPowerDown() 597 PUF_SRAM_CTRL->CFG |= PUF_SRAM_CTRL_CFG_ENABLE_MASK | PUF_SRAM_CTRL_CFG_CKGATING_MASK; in POWER_EnterPowerDown() 666 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_DEEPPOWERDOWN in POWER_EnterDeepPowerDown()
|
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5514/drivers/ |
D | fsl_power.c | 50 __IO uint32_t CFG; /*!< Low Power Mode Configuration, and miscallenous options */ member 358 p_lowpower_cfg->CFG |= (uint32_t)LOWPOWER_CFG_SELCLOCK_12MHZ << LOWPOWER_CFG_SELCLOCK_INDEX; in POWER_EnterLowPower() 416 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_DEEPSLEEP in POWER_EnterDeepSleep() 512 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_POWERDOWN in POWER_EnterPowerDown() 617 PUF_SRAM_CTRL->CFG |= PUF_SRAM_CTRL_CFG_ENABLE_MASK | PUF_SRAM_CTRL_CFG_CKGATING_MASK; in POWER_EnterPowerDown() 688 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_DEEPPOWERDOWN in POWER_EnterDeepPowerDown()
|
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC55S06/drivers/ |
D | fsl_power.c | 50 __IO uint32_t CFG; /*!< Low Power Mode Configuration, and miscallenous options */ member 357 p_lowpower_cfg->CFG |= (uint32_t)LOWPOWER_CFG_SELCLOCK_12MHZ << LOWPOWER_CFG_SELCLOCK_INDEX; in POWER_EnterLowPower() 414 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_DEEPSLEEP in POWER_EnterDeepSleep() 501 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_POWERDOWN in POWER_EnterPowerDown() 597 PUF_SRAM_CTRL->CFG |= PUF_SRAM_CTRL_CFG_ENABLE_MASK | PUF_SRAM_CTRL_CFG_CKGATING_MASK; in POWER_EnterPowerDown() 666 lv_low_power_mode_cfg.CFG |= (uint32_t)LOWPOWER_CFG_LPMODE_DEEPPOWERDOWN in POWER_EnterDeepPowerDown()
|