Home
last modified time | relevance | path

Searched refs:AHBSC_RAMA_MEM_RULE_RULE5_MASK (Results 1 – 10 of 10) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MCXN236/
DMCXN236.h2776 #define AHBSC_RAMA_MEM_RULE_RULE5_MASK (0x300000U) macro
2784 …(((uint32_t)(((uint32_t)(x)) << AHBSC_RAMA_MEM_RULE_RULE5_SHIFT)) & AHBSC_RAMA_MEM_RULE_RULE5_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MCXN235/
DMCXN235.h2758 #define AHBSC_RAMA_MEM_RULE_RULE5_MASK (0x300000U) macro
2766 …(((uint32_t)(((uint32_t)(x)) << AHBSC_RAMA_MEM_RULE_RULE5_SHIFT)) & AHBSC_RAMA_MEM_RULE_RULE5_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MCXN546/
DMCXN546_cm33_core0.h2269 #define AHBSC_RAMA_MEM_RULE_RULE5_MASK (0x300000U) macro
2277 …(((uint32_t)(((uint32_t)(x)) << AHBSC_RAMA_MEM_RULE_RULE5_SHIFT)) & AHBSC_RAMA_MEM_RULE_RULE5_MASK)
DMCXN546_cm33_core1.h2269 #define AHBSC_RAMA_MEM_RULE_RULE5_MASK (0x300000U) macro
2277 …(((uint32_t)(((uint32_t)(x)) << AHBSC_RAMA_MEM_RULE_RULE5_SHIFT)) & AHBSC_RAMA_MEM_RULE_RULE5_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MCXN547/
DMCXN547_cm33_core0.h2269 #define AHBSC_RAMA_MEM_RULE_RULE5_MASK (0x300000U) macro
2277 …(((uint32_t)(((uint32_t)(x)) << AHBSC_RAMA_MEM_RULE_RULE5_SHIFT)) & AHBSC_RAMA_MEM_RULE_RULE5_MASK)
DMCXN547_cm33_core1.h2269 #define AHBSC_RAMA_MEM_RULE_RULE5_MASK (0x300000U) macro
2277 …(((uint32_t)(((uint32_t)(x)) << AHBSC_RAMA_MEM_RULE_RULE5_SHIFT)) & AHBSC_RAMA_MEM_RULE_RULE5_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MCXN947/
DMCXN947_cm33_core1.h2303 #define AHBSC_RAMA_MEM_RULE_RULE5_MASK (0x300000U) macro
2311 …(((uint32_t)(((uint32_t)(x)) << AHBSC_RAMA_MEM_RULE_RULE5_SHIFT)) & AHBSC_RAMA_MEM_RULE_RULE5_MASK)
DMCXN947_cm33_core0.h2303 #define AHBSC_RAMA_MEM_RULE_RULE5_MASK (0x300000U) macro
2311 …(((uint32_t)(((uint32_t)(x)) << AHBSC_RAMA_MEM_RULE_RULE5_SHIFT)) & AHBSC_RAMA_MEM_RULE_RULE5_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MCXN946/
DMCXN946_cm33_core0.h2303 #define AHBSC_RAMA_MEM_RULE_RULE5_MASK (0x300000U) macro
2311 …(((uint32_t)(((uint32_t)(x)) << AHBSC_RAMA_MEM_RULE_RULE5_SHIFT)) & AHBSC_RAMA_MEM_RULE_RULE5_MASK)
DMCXN946_cm33_core1.h2303 #define AHBSC_RAMA_MEM_RULE_RULE5_MASK (0x300000U) macro
2311 …(((uint32_t)(((uint32_t)(x)) << AHBSC_RAMA_MEM_RULE_RULE5_SHIFT)) & AHBSC_RAMA_MEM_RULE_RULE5_MASK)