Home
last modified time | relevance | path

Searched refs:IP_GPR0_PCTL (Results 1 – 2 of 2) sorted by relevance

/hal_nxp-3.6.0/s32/drivers/s32ze/Mcu/src/
DClock_Ip_Frequency.c1668 …Frequency &= Clock_Ip_u32EnableGate[((IP_GPR0_PCTL->FR0PCTL & GPR0_PCTL_FR0PCTL_PCTL_MASK) >> GPR0… in Clock_Ip_Get_FRAY0_CLK_Frequency()
1678 …Frequency &= Clock_Ip_u32EnableGate[((IP_GPR0_PCTL->FR1PCTL & GPR0_PCTL_FR1PCTL_PCTL_MASK) >> GPR0… in Clock_Ip_Get_FRAY1_CLK_Frequency()
1689 …Frequency &= Clock_Ip_u32EnableGate[((IP_GPR0_PCTL->GTMNANOPCTL & GPR0_PCTL_GTMNANOPCTL_PCTL_GTM_M… in Clock_Ip_Get_GTM_CLK_Frequency()
1709 …Frequency &= Clock_Ip_u32EnableGate[((IP_GPR0_PCTL->LIN0PCTL & GPR0_PCTL_LIN0PCTL_PCTL_MASK) >> GP… in Clock_Ip_Get_LIN0_CLK_Frequency()
1719 …Frequency &= Clock_Ip_u32EnableGate[((IP_GPR0_PCTL->LIN1PCTL & GPR0_PCTL_LIN1PCTL_PCTL_MASK) >> GP… in Clock_Ip_Get_LIN1_CLK_Frequency()
1729 …Frequency &= Clock_Ip_u32EnableGate[((IP_GPR0_PCTL->LIN2PCTL & GPR0_PCTL_LIN2PCTL_PCTL_MASK) >> GP… in Clock_Ip_Get_LIN2_CLK_Frequency()
1808 … /* Apply divider value */ Frequency &= Clock_Ip_u32EnableGate[((IP_GPR0_PCTL->MSCDSPIPCTL & … in Clock_Ip_Get_MSCDSPI_CLK_Frequency()
1819 …Frequency &= Clock_Ip_u32EnableGate[((IP_GPR0_PCTL->MSCLINPCTL & GPR0_PCTL_MSCLINPCTL_PCTL_MASK) >… in Clock_Ip_Get_MSCLIN_CLK_Frequency()
1828 …Frequency &= Clock_Ip_u32EnableGate[((IP_GPR0_PCTL->GTMNANOPCTL & GPR0_PCTL_GTMNANOPCTL_PCTL_NANO_… in Clock_Ip_Get_NANO_CLK_Frequency()
1853 …Frequency &= Clock_Ip_u32EnableGate[((IP_GPR0_PCTL->DSPI0PCTL & GPR0_PCTL_DSPI0PCTL_PCTL_MASK) >> … in Clock_Ip_Get_SPI0_CLK_Frequency()
[all …]
/hal_nxp-3.6.0/s32/drivers/s32ze/BaseNXP/header/
DS32Z2_GPR0_PCTL.h103 #define IP_GPR0_PCTL ((GPR0_PCTL_Type *)IP_GPR0_PCTL_BASE) macro
107 #define IP_GPR0_PCTL_BASE_PTRS { IP_GPR0_PCTL }