Home
last modified time | relevance | path

Searched refs:DMA0_TRIG3_PIO0_25 (Results 1 – 9 of 9) sorted by relevance

/hal_nxp-3.6.0/dts/nxp/lpc/
DLPC51U68JBD48-pinctrl.h729 #define DMA0_TRIG3_PIO0_25 IOCON_MUX(25, IOCON_TYPE_D, 0) /* PIO0_25 */ macro
DLPC54114J256UK49-pinctrl.h828 #define DMA0_TRIG3_PIO0_25 IOCON_MUX(25, IOCON_TYPE_D, 0) /* PIO0_25 */ macro
DLPC51U68JBD64-pinctrl.h788 #define DMA0_TRIG3_PIO0_25 IOCON_MUX(25, IOCON_TYPE_D, 0) /* PIO0_25 */ macro
DLPC54114J256BD64-pinctrl.h896 #define DMA0_TRIG3_PIO0_25 IOCON_MUX(25, IOCON_TYPE_D, 0) /* PIO0_25 */ macro
/hal_nxp-3.6.0/dts/nxp/nxp_imx/rt/
DMIMXRT685SFAWBR-pinctrl.h2112 #define DMA0_TRIG3_PIO0_25 IOPCTL_MUX(25, 0) /* PIO0_25 */ macro
DMIMXRT595SFAWC-pinctrl.h2531 #define DMA0_TRIG3_PIO0_25 IOPCTL_MUX(25, 0) /* PIO0_25 */ macro
DMIMXRT685SFVKB-pinctrl.h2307 #define DMA0_TRIG3_PIO0_25 IOPCTL_MUX(25, 0) /* PIO0_25 */ macro
DMIMXRT595SFFOC-pinctrl.h2533 #define DMA0_TRIG3_PIO0_25 IOPCTL_MUX(25, 0) /* PIO0_25 */ macro
DMIMXRT685SFFOB-pinctrl.h2307 #define DMA0_TRIG3_PIO0_25 IOPCTL_MUX(25, 0) /* PIO0_25 */ macro