Home
last modified time | relevance | path

Searched refs:MUX_0_DC_6 (Results 1 – 2 of 2) sorted by relevance

/hal_nxp-3.5.0/s32/drivers/s32k3/BaseNXP/header/
DS32K344_MC_CGM.h87 …__IO uint32_t MUX_0_DC_6; /**< Clock Mux 0 Divider 6 Control Register, offs… member
/hal_nxp-3.5.0/s32/drivers/s32k3/Mcu/src/
DClock_Ip_Frequency.c1987 …Frequency &= Clock_Ip_au32EnableDivider[((IP_MC_CGM->MUX_0_DC_6 & MC_CGM_MUX_0_DC_6_DE_MASK) >> MC… in Clock_Ip_Get_QSPI_MEM_CLK_Frequency()
1988 …Frequency /= (((IP_MC_CGM->MUX_0_DC_6 & MC_CGM_MUX_0_DC_6_DIV_MASK) >> MC_CGM_MUX_0_DC_6_DIV_SHIFT… in Clock_Ip_Get_QSPI_MEM_CLK_Frequency()