Home
last modified time | relevance | path

Searched refs:IP_MC_CGM_4 (Results 1 – 5 of 5) sorted by relevance

/hal_nxp-3.5.0/s32/drivers/s32ze/Mcu/src/
DClock_Ip_Frequency.c2120 …Frequency = Clock_Ip_apfFreqTableClkSrc[((IP_MC_CGM_4->MUX_0_CSS & MC_CGM_MUX_0_CSS_SELSTAT_MASK)… in Clock_Ip_Get_P4_SYS_CLK_Frequency()
2128 …Frequency = Clock_Ip_apfFreqTableClkSrc[((IP_MC_CGM_4->MUX_0_CSS & MC_CGM_MUX_0_CSS_SELSTAT_MASK)… in Clock_Ip_Get_P4_SYS_DIV2_CLK_Frequency()
2137 …Frequency = Clock_Ip_apfFreqTableClkSrc[((IP_MC_CGM_4->MUX_0_CSS & MC_CGM_MUX_0_CSS_SELSTAT_MASK)… in Clock_Ip_Get_HSE_SYS_DIV2_CLK_Frequency()
2257 …if (0U == ((IP_MC_CGM_4->MUX_2_CSS & MC_CGM_MUX_2_CSS_SELSTAT_MASK) >> MC_CGM_MUX_2_CSS_SELSTAT_SH… in Clock_Ip_Get_P4_PSI5_S_UTIL_CLK_Frequency()
2265 …Frequency &= Clock_Ip_au32EnableDivider[((IP_MC_CGM_4->MUX_2_DC_3 & MC_CGM_MUX_2_DC_3_DE_MASK) >> … in Clock_Ip_Get_P4_PSI5_S_UTIL_CLK_Frequency()
2266 …Frequency /= (((IP_MC_CGM_4->MUX_2_DC_3 & MC_CGM_MUX_2_DC_3_DIV_MASK) >> MC_CGM_MUX_2_DC_3_DIV_SHI… in Clock_Ip_Get_P4_PSI5_S_UTIL_CLK_Frequency()
2408 …Frequency = Clock_Ip_apfFreqTableClkSrc[((IP_MC_CGM_4->MUX_0_CSS & MC_CGM_MUX_0_CSS_SELSTAT_MASK)… in Clock_Ip_Get_DMACRC4_CLK_Frequency()
2449 …Frequency = Clock_Ip_apfFreqTableClkSrc[((IP_MC_CGM_4->MUX_1_CSS & MC_CGM_MUX_1_CSS_SELSTAT_MASK)… in Clock_Ip_Get_DMAMUX4_CLK_Frequency()
2450 …Frequency &= Clock_Ip_au32EnableDivider[((IP_MC_CGM_4->MUX_1_DC_0 & MC_CGM_MUX_1_DC_0_DE_MASK) >> … in Clock_Ip_Get_DMAMUX4_CLK_Frequency()
2451 …Frequency /= (((IP_MC_CGM_4->MUX_1_DC_0 & MC_CGM_MUX_1_DC_0_DIV_MASK) >> MC_CGM_MUX_1_DC_0_DIV_SHI… in Clock_Ip_Get_DMAMUX4_CLK_Frequency()
[all …]
DClock_Ip_Divider.c165 IP_MC_CGM_4->MUX_2_DC_2 &= ~MC_CGM_MUX_2_DC_2_DIV_FMT_MASK; in Clock_Ip_SetCgmXDeDivStatWithoutPhase()
DClock_Ip_Data.c2691 { (Clock_Ip_CgmMuxType*)(&IP_MC_CGM_4->MUX_0_CSC),
2692 (Clock_Ip_CgmMuxType*)(&IP_MC_CGM_4->MUX_1_CSC),
2693 (Clock_Ip_CgmMuxType*)(&IP_MC_CGM_4->MUX_2_CSC),
2694 (Clock_Ip_CgmMuxType*)(&IP_MC_CGM_4->MUX_3_CSC),
2695 (Clock_Ip_CgmMuxType*)(&IP_MC_CGM_4->MUX_4_CSC),
2696 (Clock_Ip_CgmMuxType*)(&IP_MC_CGM_4->MUX_5_CSC),
2697 (Clock_Ip_CgmMuxType*)(&IP_MC_CGM_4->MUX_6_CSC),
2698 (Clock_Ip_CgmMuxType*)(&IP_MC_CGM_4->MUX_7_CSC),
2699 (Clock_Ip_CgmMuxType*)(&IP_MC_CGM_4->MUX_8_CSC),
2700 (Clock_Ip_CgmMuxType*)(&IP_MC_CGM_4->MUX_9_CSC),
[all …]
/hal_nxp-3.5.0/s32/drivers/s32k3/Mcu/src/
DClock_Ip_Divider.c175 IP_MC_CGM_4->MUX_2_DC_2 &= ~MC_CGM_MUX_2_DC_2_DIV_FMT_MASK; in Clock_Ip_SetCgmXDeDivStatWithoutPhase()
/hal_nxp-3.5.0/s32/drivers/s32ze/BaseNXP/header/
DS32Z2_MC_CGM.h209 #define IP_MC_CGM_4 ((MC_CGM_Type *)IP_MC_CGM_4_BASE) macro
221 … { IP_MC_CGM_0, IP_MC_CGM_1, IP_MC_CGM_2, IP_MC_CGM_3, IP_MC_CGM_4, IP_MC_CGM_5, I…