Home
last modified time | relevance | path

Searched refs:MEC_ECIA0 (Results 1 – 11 of 11) sorted by relevance

/hal_microchip-latest/mec5/drivers/
Dmec_ecia.c321 if (pgr->nmap && !(MEC_ECIA0->BLK_EN_SET & MEC_BIT(bpos))) { in enable_girq_direct_bitmap()
322 MEC_ECIA0->GIRQ[0].EN_SET = UINT32_MAX; in enable_girq_direct_bitmap()
399 MEC_ECIA0->BLK_EN_CLR = UINT32_MAX; in mec_hal_ecia_init()
403 MEC_ECIA0->GIRQ[i].EN_CLR = UINT32_MAX; in mec_hal_ecia_init()
404 MEC_ECIA0->GIRQ[i].SOURCE = UINT32_MAX; in mec_hal_ecia_init()
420 MEC_ECIA0->BLK_EN_SET = aggr_bitmap; in mec_hal_ecia_init()
428 MEC_ECIA0->BLK_EN_CLR = direct_bitmap; in mec_hal_ecia_init()
453 MEC_ECIA0->GIRQ[gidx].EN_SET = bitmap; in mec_hal_girq_bm_en()
455 MEC_ECIA0->GIRQ[gidx].EN_CLR = bitmap; in mec_hal_girq_bm_en()
474 MEC_ECIA0->GIRQ[gidx].SOURCE = bitmap; in mec_hal_girq_bm_clr_src()
[all …]
Dmec_espi_vw.c80 ensts |= ((MEC_ECIA0->GIRQ[MEC_GIRQ_IDX_GIRQ19].SOURCE >> 7) & 0x2u); in mec_hal_espi_vw_en_status()
87 MEC_ECIA0->GIRQ[MEC_GIRQ_IDX_GIRQ19].SOURCE = MEC_BIT(MEC_ESPI_VW_CHEN_CHG_GIRQ19_POS); in mec_hal_espi_vw_en_status_clr()
93 return (MEC_ECIA0->GIRQ[MEC_GIRQ_IDX_GIRQ19].RESULT in mec_hal_espi_vw_en_result()
100 MEC_ECIA0->GIRQ[MEC_GIRQ_IDX_GIRQ19].EN_SET = MEC_BIT(MEC_ESPI_VW_CHEN_CHG_GIRQ19_POS); in mec_hal_espi_vw_en_ien()
102 MEC_ECIA0->GIRQ[MEC_GIRQ_IDX_GIRQ19].EN_CLR = MEC_BIT(MEC_ESPI_VW_CHEN_CHG_GIRQ19_POS); in mec_hal_espi_vw_en_ien()
177 MEC_ECIA0->GIRQ[MEC_GIRQ_IDX_GIRQ24].EN_SET = MEC_BIT(bitpos); in mec_hal_espi_vw_ct_girq_ctrl()
179 MEC_ECIA0->GIRQ[MEC_GIRQ_IDX_GIRQ24].EN_CLR = MEC_BIT(bitpos); in mec_hal_espi_vw_ct_girq_ctrl()
184 MEC_ECIA0->GIRQ[MEC_GIRQ_IDX_GIRQ25].EN_SET = MEC_BIT(bitpos); in mec_hal_espi_vw_ct_girq_ctrl()
186 MEC_ECIA0->GIRQ[MEC_GIRQ_IDX_GIRQ25].EN_CLR = MEC_BIT(bitpos); in mec_hal_espi_vw_ct_girq_ctrl()
196 MEC_ECIA0->GIRQ[MEC_GIRQ_IDX_GIRQ24].EN_SET = UINT32_MAX; in mec_hal_espi_vw_ct_girq_ctrl_all()
[all …]
Dmec_gpio.c1060 MEC_ECIA0->BLK_EN_SET = MEC_BIT(bitpos); in mec_hal_gpio_port_ia_ctrl()
1062 MEC_ECIA0->BLK_EN_CLR = MEC_BIT(bitpos); in mec_hal_gpio_port_ia_ctrl()
1078 MEC_ECIA0->GIRQ[girq_idx].EN_SET = MEC_BIT(port_pin_pos); in mec_hal_gpio_port_pin_ia_enable()
1080 MEC_ECIA0->GIRQ[girq_idx].EN_CLR = MEC_BIT(port_pin_pos); in mec_hal_gpio_port_pin_ia_enable()
1107 MEC_ECIA0->GIRQ[girq_idx].SOURCE = MEC_BIT(port_pin_pos & 0x1fu); in mec_hal_gpio_port_pin_ia_status_clear()
1133 MEC_ECIA0->GIRQ[girq_idx].SOURCE = mask; in mec_hal_gpio_port_ia_status_clr_mask()
1146 *result = MEC_ECIA0->GIRQ[girq_idx].RESULT; in mec_hal_gpio_port_ia_result()
Dmec_espi.c347 MEC_ECIA0->GIRQ[MEC_GIRQ_IDX_GIRQ24].EN_SET = 0x0fffffffu; in mec_hal_espi_init()
348 MEC_ECIA0->GIRQ[MEC_GIRQ_IDX_GIRQ25].EN_SET = 0x0000ffffu; in mec_hal_espi_init()
387 MEC_ECIA0->GIRQ[MEC_GIRQ_IDX_GIRQ19].EN_SET = girq_en; in mec_hal_espi_init()
Dmec_dmac.c184 MEC_ECIA0->GIRQ[MEC_DMAC_GIRQ_IDX].SOURCE = chanmsk; in mec_hal_dma_chan_ia_status_clr_mask()
314 MEC_ECIA0->GIRQ[MEC_DMAC_GIRQ_IDX].SOURCE = MEC_BIT(chan); in mec_hal_dma_chan_intr_status_clr()
/hal_microchip-latest/mec5/devices/MEC174X/
Dmec1743_qsz.h491 #define MEC_ECIA0 ((MEC_ECIA_Type*) MEC_ECIA0_BASE) macro
Dmec1743_qlj.h499 #define MEC_ECIA0 ((MEC_ECIA_Type*) MEC_ECIA0_BASE) macro
/hal_microchip-latest/mec5/devices/MECH172X/
Dmech1723_nlj.h491 #define MEC_ECIA0 ((MEC_ECIA_Type*) MEC_ECIA0_BASE) macro
Dmech1723_nsz.h485 #define MEC_ECIA0 ((MEC_ECIA_Type*) MEC_ECIA0_BASE) macro
/hal_microchip-latest/mec5/devices/MEC175X/
Dmec1753_qlj.h516 #define MEC_ECIA0 ((MEC_ECIA_Type*) MEC_ECIA0_BASE) macro
Dmec1753_qsz.h509 #define MEC_ECIA0 ((MEC_ECIA_Type*) MEC_ECIA0_BASE) macro