Home
last modified time | relevance | path

Searched refs:CONFIG2 (Results 1 – 7 of 7) sorted by relevance

/hal_infineon-latest/mtb-pdl-cat1/devices/COMPONENT_CAT1C/include/ip/
Dcyip_srss_v3_3.h125 …__IOM uint32_t CONFIG2; /*!< 0x00000004 400MHz PLL Configuration Register 2 … member
135 …__IOM uint32_t CONFIG2; /*!< 0x00000004 400MHz Digital PLL Configuration Reg… member
Dcyip_srss_v3_2.h124 …__IOM uint32_t CONFIG2; /*!< 0x00000004 400MHz PLL Configuration Register 2 … member
/hal_infineon-latest/mtb-pdl-cat1/devices/COMPONENT_CAT1B/include/ip/
Dcyip_srss.h125 …__IOM uint32_t CONFIG2; /*!< 0x00000004 400MHz PLL Configuration Register 2 … member
135 __IOM uint32_t CONFIG2; /*!< 0x00000004 DPLL_LP Configuration Register 2 */ member
/hal_infineon-latest/mtb-pdl-cat1/devices/COMPONENT_CAT1A/include/ip/
Dcyip_srss_v3.h124 …__IOM uint32_t CONFIG2; /*!< 0x00000004 400MHz PLL Configuration Register 2 … member
/hal_infineon-latest/mtb-pdl-cat1/devices/COMPONENT_CAT1B/include/
Dcy_device.h917 #define SRSS_CLK_DPLL_LP_CONFIG2(pllNum) (((SRSS_Type *) SRSS)->CLK_DPLL_LP[pllNum].CONFIG2)
1059 …LP_PLL_CONFIG2(pllNum) (((CLK_LP_PLL_Type*) &SRSS->CLK_LP_PLL[pllNum])->PLL28LP_STRUCT.CONFIG2)
/hal_infineon-latest/mtb-pdl-cat1/devices/COMPONENT_CAT1A/include/
Dcy_device.h450 …SS_CLK_PLL_400M_CONFIG2(pllNum) (((SRSS_Type *) SRSS)->CLK_PLL400M[pllNum].CONFIG2)
/hal_infineon-latest/mtb-pdl-cat1/devices/COMPONENT_CAT1C/include/
Dcy_device.h271 …SS_CLK_PLL_400M_CONFIG2(pllNum) (((SRSS_Type *) SRSS)->CLK_PLL400M[pllNum].CONFIG2)