Home
last modified time | relevance | path

Searched refs:GDMA_INLINK_ADDR_CH0_S (Results 1 – 4 of 4) sorted by relevance

/hal_espressif-latest/components/soc/esp32c2/include/soc/
Dgdma_reg.h617 #define GDMA_INLINK_ADDR_CH0_M (GDMA_INLINK_ADDR_CH0_V << GDMA_INLINK_ADDR_CH0_S)
619 #define GDMA_INLINK_ADDR_CH0_S 0 macro
/hal_espressif-latest/components/soc/esp32c6/include/soc/
Dgdma_reg.h1492 #define GDMA_INLINK_ADDR_CH0_M (GDMA_INLINK_ADDR_CH0_V << GDMA_INLINK_ADDR_CH0_S)
1494 #define GDMA_INLINK_ADDR_CH0_S 0 macro
/hal_espressif-latest/components/soc/esp32h2/include/soc/
Dgdma_reg.h1492 #define GDMA_INLINK_ADDR_CH0_M (GDMA_INLINK_ADDR_CH0_V << GDMA_INLINK_ADDR_CH0_S)
1494 #define GDMA_INLINK_ADDR_CH0_S 0 macro
/hal_espressif-latest/components/soc/esp32s3/include/soc/
Dgdma_reg.h472 #define GDMA_INLINK_ADDR_CH0_M ((GDMA_INLINK_ADDR_CH0_V)<<(GDMA_INLINK_ADDR_CH0_S))
474 #define GDMA_INLINK_ADDR_CH0_S 0 macro